1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #include <linux/devcoredump.h>
6 
7 #include "cam.h"
8 #include "chan.h"
9 #include "debug.h"
10 #include "fw.h"
11 #include "mac.h"
12 #include "ps.h"
13 #include "reg.h"
14 #include "ser.h"
15 #include "util.h"
16 
17 #define SER_RECFG_TIMEOUT 1000
18 
19 enum ser_evt {
20 	SER_EV_NONE,
21 	SER_EV_STATE_IN,
22 	SER_EV_STATE_OUT,
23 	SER_EV_L1_RESET_PREPARE, /* pre-M0 */
24 	SER_EV_L1_RESET, /* M1 */
25 	SER_EV_DO_RECOVERY, /* M3 */
26 	SER_EV_MAC_RESET_DONE, /* M5 */
27 	SER_EV_L2_RESET,
28 	SER_EV_L2_RECFG_DONE,
29 	SER_EV_L2_RECFG_TIMEOUT,
30 	SER_EV_M1_TIMEOUT,
31 	SER_EV_M3_TIMEOUT,
32 	SER_EV_FW_M5_TIMEOUT,
33 	SER_EV_L0_RESET,
34 	SER_EV_MAXX
35 };
36 
37 enum ser_state {
38 	SER_IDLE_ST,
39 	SER_L1_RESET_PRE_ST,
40 	SER_RESET_TRX_ST,
41 	SER_DO_HCI_ST,
42 	SER_L2_RESET_ST,
43 	SER_ST_MAX_ST
44 };
45 
46 struct ser_msg {
47 	struct list_head list;
48 	u8 event;
49 };
50 
51 struct state_ent {
52 	u8 state;
53 	char *name;
54 	void (*st_func)(struct rtw89_ser *ser, u8 event);
55 };
56 
57 struct event_ent {
58 	u8 event;
59 	char *name;
60 };
61 
62 static char *ser_ev_name(struct rtw89_ser *ser, u8 event)
63 {
64 	if (event < SER_EV_MAXX)
65 		return ser->ev_tbl[event].name;
66 
67 	return "err_ev_name";
68 }
69 
70 static char *ser_st_name(struct rtw89_ser *ser)
71 {
72 	if (ser->state < SER_ST_MAX_ST)
73 		return ser->st_tbl[ser->state].name;
74 
75 	return "err_st_name";
76 }
77 
78 #define RTW89_DEF_SER_CD_TYPE(_name, _type, _size) \
79 struct ser_cd_ ## _name { \
80 	u32 type; \
81 	u32 type_size; \
82 	u64 padding; \
83 	u8 data[_size]; \
84 } __packed; \
85 static void ser_cd_ ## _name ## _init(struct ser_cd_ ## _name *p) \
86 { \
87 	p->type = _type; \
88 	p->type_size = sizeof(p->data); \
89 	p->padding = 0x0123456789abcdef; \
90 }
91 
92 enum rtw89_ser_cd_type {
93 	RTW89_SER_CD_FW_RSVD_PLE	= 0,
94 	RTW89_SER_CD_FW_BACKTRACE	= 1,
95 };
96 
97 RTW89_DEF_SER_CD_TYPE(fw_rsvd_ple,
98 		      RTW89_SER_CD_FW_RSVD_PLE,
99 		      RTW89_FW_RSVD_PLE_SIZE);
100 
101 RTW89_DEF_SER_CD_TYPE(fw_backtrace,
102 		      RTW89_SER_CD_FW_BACKTRACE,
103 		      RTW89_FW_BACKTRACE_MAX_SIZE);
104 
105 struct rtw89_ser_cd_buffer {
106 	struct ser_cd_fw_rsvd_ple fwple;
107 	struct ser_cd_fw_backtrace fwbt;
108 } __packed;
109 
110 static struct rtw89_ser_cd_buffer *rtw89_ser_cd_prep(struct rtw89_dev *rtwdev)
111 {
112 	struct rtw89_ser_cd_buffer *buf;
113 
114 	buf = vzalloc(sizeof(*buf));
115 	if (!buf)
116 		return NULL;
117 
118 	ser_cd_fw_rsvd_ple_init(&buf->fwple);
119 	ser_cd_fw_backtrace_init(&buf->fwbt);
120 
121 	return buf;
122 }
123 
124 static void rtw89_ser_cd_send(struct rtw89_dev *rtwdev,
125 			      struct rtw89_ser_cd_buffer *buf)
126 {
127 	rtw89_debug(rtwdev, RTW89_DBG_SER, "SER sends core dump\n");
128 
129 	/* After calling dev_coredump, buf's lifetime is supposed to be
130 	 * handled by the device coredump framework. Note that a new dump
131 	 * will be discarded if a previous one hasn't been released by
132 	 * framework yet.
133 	 */
134 	dev_coredumpv(rtwdev->dev, buf, sizeof(*buf), GFP_KERNEL);
135 }
136 
137 static void rtw89_ser_cd_free(struct rtw89_dev *rtwdev,
138 			      struct rtw89_ser_cd_buffer *buf, bool free_self)
139 {
140 	if (!free_self)
141 		return;
142 
143 	rtw89_debug(rtwdev, RTW89_DBG_SER, "SER frees core dump by self\n");
144 
145 	/* When some problems happen during filling data of core dump,
146 	 * we won't send it to device coredump framework. Instead, we
147 	 * free buf by ourselves.
148 	 */
149 	vfree(buf);
150 }
151 
152 static void ser_state_run(struct rtw89_ser *ser, u8 evt)
153 {
154 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
155 
156 	rtw89_debug(rtwdev, RTW89_DBG_SER, "ser: %s receive %s\n",
157 		    ser_st_name(ser), ser_ev_name(ser, evt));
158 
159 	mutex_lock(&rtwdev->mutex);
160 	rtw89_leave_lps(rtwdev);
161 	mutex_unlock(&rtwdev->mutex);
162 
163 	ser->st_tbl[ser->state].st_func(ser, evt);
164 }
165 
166 static void ser_state_goto(struct rtw89_ser *ser, u8 new_state)
167 {
168 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
169 
170 	if (ser->state == new_state || new_state >= SER_ST_MAX_ST)
171 		return;
172 	ser_state_run(ser, SER_EV_STATE_OUT);
173 
174 	rtw89_debug(rtwdev, RTW89_DBG_SER, "ser: %s goto -> %s\n",
175 		    ser_st_name(ser), ser->st_tbl[new_state].name);
176 
177 	ser->state = new_state;
178 	ser_state_run(ser, SER_EV_STATE_IN);
179 }
180 
181 static struct ser_msg *__rtw89_ser_dequeue_msg(struct rtw89_ser *ser)
182 {
183 	struct ser_msg *msg;
184 
185 	spin_lock_irq(&ser->msg_q_lock);
186 	msg = list_first_entry_or_null(&ser->msg_q, struct ser_msg, list);
187 	if (msg)
188 		list_del(&msg->list);
189 	spin_unlock_irq(&ser->msg_q_lock);
190 
191 	return msg;
192 }
193 
194 static void rtw89_ser_hdl_work(struct work_struct *work)
195 {
196 	struct ser_msg *msg;
197 	struct rtw89_ser *ser = container_of(work, struct rtw89_ser,
198 					     ser_hdl_work);
199 
200 	while ((msg = __rtw89_ser_dequeue_msg(ser))) {
201 		ser_state_run(ser, msg->event);
202 		kfree(msg);
203 	}
204 }
205 
206 static int ser_send_msg(struct rtw89_ser *ser, u8 event)
207 {
208 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
209 	struct ser_msg *msg = NULL;
210 
211 	if (test_bit(RTW89_SER_DRV_STOP_RUN, ser->flags))
212 		return -EIO;
213 
214 	msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
215 	if (!msg)
216 		return -ENOMEM;
217 
218 	msg->event = event;
219 
220 	spin_lock_irq(&ser->msg_q_lock);
221 	list_add(&msg->list, &ser->msg_q);
222 	spin_unlock_irq(&ser->msg_q_lock);
223 
224 	ieee80211_queue_work(rtwdev->hw, &ser->ser_hdl_work);
225 	return 0;
226 }
227 
228 static void rtw89_ser_alarm_work(struct work_struct *work)
229 {
230 	struct rtw89_ser *ser = container_of(work, struct rtw89_ser,
231 					     ser_alarm_work.work);
232 
233 	ser_send_msg(ser, ser->alarm_event);
234 	ser->alarm_event = SER_EV_NONE;
235 }
236 
237 static void ser_set_alarm(struct rtw89_ser *ser, u32 ms, u8 event)
238 {
239 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
240 
241 	if (test_bit(RTW89_SER_DRV_STOP_RUN, ser->flags))
242 		return;
243 
244 	ser->alarm_event = event;
245 	ieee80211_queue_delayed_work(rtwdev->hw, &ser->ser_alarm_work,
246 				     msecs_to_jiffies(ms));
247 }
248 
249 static void ser_del_alarm(struct rtw89_ser *ser)
250 {
251 	cancel_delayed_work(&ser->ser_alarm_work);
252 	ser->alarm_event = SER_EV_NONE;
253 }
254 
255 /* driver function */
256 static void drv_stop_tx(struct rtw89_ser *ser)
257 {
258 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
259 
260 	ieee80211_stop_queues(rtwdev->hw);
261 	set_bit(RTW89_SER_DRV_STOP_TX, ser->flags);
262 }
263 
264 static void drv_stop_rx(struct rtw89_ser *ser)
265 {
266 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
267 
268 	clear_bit(RTW89_FLAG_RUNNING, rtwdev->flags);
269 	set_bit(RTW89_SER_DRV_STOP_RX, ser->flags);
270 }
271 
272 static void drv_trx_reset(struct rtw89_ser *ser)
273 {
274 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
275 
276 	rtw89_hci_reset(rtwdev);
277 }
278 
279 static void drv_resume_tx(struct rtw89_ser *ser)
280 {
281 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
282 
283 	if (!test_bit(RTW89_SER_DRV_STOP_TX, ser->flags))
284 		return;
285 
286 	ieee80211_wake_queues(rtwdev->hw);
287 	clear_bit(RTW89_SER_DRV_STOP_TX, ser->flags);
288 }
289 
290 static void drv_resume_rx(struct rtw89_ser *ser)
291 {
292 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
293 
294 	if (!test_bit(RTW89_SER_DRV_STOP_RX, ser->flags))
295 		return;
296 
297 	set_bit(RTW89_FLAG_RUNNING, rtwdev->flags);
298 	clear_bit(RTW89_SER_DRV_STOP_RX, ser->flags);
299 }
300 
301 static void ser_reset_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
302 {
303 	rtw89_core_release_bit_map(rtwdev->hw_port, rtwvif->port);
304 	rtwvif->net_type = RTW89_NET_TYPE_NO_LINK;
305 	rtwvif->trigger = false;
306 }
307 
308 static void ser_sta_deinit_cam_iter(void *data, struct ieee80211_sta *sta)
309 {
310 	struct rtw89_vif *rtwvif = (struct rtw89_vif *)data;
311 	struct rtw89_dev *rtwdev = rtwvif->rtwdev;
312 	struct rtw89_sta *rtwsta = (struct rtw89_sta *)sta->drv_priv;
313 
314 	if (rtwvif->net_type == RTW89_NET_TYPE_AP_MODE || sta->tdls)
315 		rtw89_cam_deinit_addr_cam(rtwdev, &rtwsta->addr_cam);
316 	if (sta->tdls)
317 		rtw89_cam_deinit_bssid_cam(rtwdev, &rtwsta->bssid_cam);
318 
319 	INIT_LIST_HEAD(&rtwsta->ba_cam_list);
320 }
321 
322 static void ser_deinit_cam(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
323 {
324 	ieee80211_iterate_stations_atomic(rtwdev->hw,
325 					  ser_sta_deinit_cam_iter,
326 					  rtwvif);
327 
328 	rtw89_cam_deinit(rtwdev, rtwvif);
329 
330 	bitmap_zero(rtwdev->cam_info.ba_cam_map, RTW89_MAX_BA_CAM_NUM);
331 }
332 
333 static void ser_reset_mac_binding(struct rtw89_dev *rtwdev)
334 {
335 	struct rtw89_vif *rtwvif;
336 
337 	rtw89_cam_reset_keys(rtwdev);
338 	rtw89_for_each_rtwvif(rtwdev, rtwvif)
339 		ser_deinit_cam(rtwdev, rtwvif);
340 
341 	rtw89_core_release_all_bits_map(rtwdev->mac_id_map, RTW89_MAX_MAC_ID_NUM);
342 	rtw89_for_each_rtwvif(rtwdev, rtwvif)
343 		ser_reset_vif(rtwdev, rtwvif);
344 }
345 
346 /* hal function */
347 static int hal_enable_dma(struct rtw89_ser *ser)
348 {
349 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
350 	int ret;
351 
352 	if (!test_bit(RTW89_SER_HAL_STOP_DMA, ser->flags))
353 		return 0;
354 
355 	if (!rtwdev->hci.ops->mac_lv1_rcvy)
356 		return -EIO;
357 
358 	ret = rtwdev->hci.ops->mac_lv1_rcvy(rtwdev, RTW89_LV1_RCVY_STEP_2);
359 	if (!ret)
360 		clear_bit(RTW89_SER_HAL_STOP_DMA, ser->flags);
361 
362 	return ret;
363 }
364 
365 static int hal_stop_dma(struct rtw89_ser *ser)
366 {
367 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
368 	int ret;
369 
370 	if (!rtwdev->hci.ops->mac_lv1_rcvy)
371 		return -EIO;
372 
373 	ret = rtwdev->hci.ops->mac_lv1_rcvy(rtwdev, RTW89_LV1_RCVY_STEP_1);
374 	if (!ret)
375 		set_bit(RTW89_SER_HAL_STOP_DMA, ser->flags);
376 
377 	return ret;
378 }
379 
380 static void hal_send_post_m0_event(struct rtw89_ser *ser)
381 {
382 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
383 
384 	rtw89_mac_set_err_status(rtwdev, MAC_AX_ERR_L1_RESET_START_DMAC);
385 }
386 
387 static void hal_send_m2_event(struct rtw89_ser *ser)
388 {
389 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
390 
391 	rtw89_mac_set_err_status(rtwdev, MAC_AX_ERR_L1_DISABLE_EN);
392 }
393 
394 static void hal_send_m4_event(struct rtw89_ser *ser)
395 {
396 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
397 
398 	rtw89_mac_set_err_status(rtwdev, MAC_AX_ERR_L1_RCVY_EN);
399 }
400 
401 /* state handler */
402 static void ser_idle_st_hdl(struct rtw89_ser *ser, u8 evt)
403 {
404 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
405 
406 	switch (evt) {
407 	case SER_EV_STATE_IN:
408 		rtw89_hci_recovery_complete(rtwdev);
409 		clear_bit(RTW89_FLAG_CRASH_SIMULATING, rtwdev->flags);
410 		break;
411 	case SER_EV_L1_RESET_PREPARE:
412 		ser_state_goto(ser, SER_L1_RESET_PRE_ST);
413 		break;
414 	case SER_EV_L1_RESET:
415 		ser_state_goto(ser, SER_RESET_TRX_ST);
416 		break;
417 	case SER_EV_L2_RESET:
418 		ser_state_goto(ser, SER_L2_RESET_ST);
419 		break;
420 	case SER_EV_STATE_OUT:
421 		rtw89_hci_recovery_start(rtwdev);
422 		break;
423 	default:
424 		break;
425 	}
426 }
427 
428 static void ser_l1_reset_pre_st_hdl(struct rtw89_ser *ser, u8 evt)
429 {
430 	switch (evt) {
431 	case SER_EV_STATE_IN:
432 		ser->prehandle_l1 = true;
433 		hal_send_post_m0_event(ser);
434 		ser_set_alarm(ser, 1000, SER_EV_M1_TIMEOUT);
435 		break;
436 	case SER_EV_L1_RESET:
437 		ser_state_goto(ser, SER_RESET_TRX_ST);
438 		break;
439 	case SER_EV_M1_TIMEOUT:
440 		ser_state_goto(ser, SER_L2_RESET_ST);
441 		break;
442 	case SER_EV_STATE_OUT:
443 		ser_del_alarm(ser);
444 		break;
445 	default:
446 		break;
447 	}
448 }
449 
450 static void ser_reset_trx_st_hdl(struct rtw89_ser *ser, u8 evt)
451 {
452 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
453 
454 	switch (evt) {
455 	case SER_EV_STATE_IN:
456 		cancel_delayed_work_sync(&rtwdev->track_work);
457 		drv_stop_tx(ser);
458 
459 		if (hal_stop_dma(ser)) {
460 			ser_state_goto(ser, SER_L2_RESET_ST);
461 			break;
462 		}
463 
464 		drv_stop_rx(ser);
465 		drv_trx_reset(ser);
466 
467 		/* wait m3 */
468 		hal_send_m2_event(ser);
469 
470 		/* set alarm to prevent FW response timeout */
471 		ser_set_alarm(ser, 1000, SER_EV_M3_TIMEOUT);
472 		break;
473 
474 	case SER_EV_DO_RECOVERY:
475 		ser_state_goto(ser, SER_DO_HCI_ST);
476 		break;
477 
478 	case SER_EV_M3_TIMEOUT:
479 		ser_state_goto(ser, SER_L2_RESET_ST);
480 		break;
481 
482 	case SER_EV_STATE_OUT:
483 		ser_del_alarm(ser);
484 		hal_enable_dma(ser);
485 		drv_resume_rx(ser);
486 		drv_resume_tx(ser);
487 		ieee80211_queue_delayed_work(rtwdev->hw, &rtwdev->track_work,
488 					     RTW89_TRACK_WORK_PERIOD);
489 		break;
490 
491 	default:
492 		break;
493 	}
494 }
495 
496 static void ser_do_hci_st_hdl(struct rtw89_ser *ser, u8 evt)
497 {
498 	switch (evt) {
499 	case SER_EV_STATE_IN:
500 		/* wait m5 */
501 		hal_send_m4_event(ser);
502 
503 		/* prevent FW response timeout */
504 		ser_set_alarm(ser, 1000, SER_EV_FW_M5_TIMEOUT);
505 		break;
506 
507 	case SER_EV_FW_M5_TIMEOUT:
508 		ser_state_goto(ser, SER_L2_RESET_ST);
509 		break;
510 
511 	case SER_EV_MAC_RESET_DONE:
512 		ser_state_goto(ser, SER_IDLE_ST);
513 		break;
514 
515 	case SER_EV_STATE_OUT:
516 		ser_del_alarm(ser);
517 		break;
518 
519 	default:
520 		break;
521 	}
522 }
523 
524 static void ser_mac_mem_dump(struct rtw89_dev *rtwdev, u8 *buf,
525 			     u8 sel, u32 start_addr, u32 len)
526 {
527 	u32 *ptr = (u32 *)buf;
528 	u32 base_addr, start_page, residue;
529 	u32 cnt = 0;
530 	u32 i;
531 
532 	start_page = start_addr / MAC_MEM_DUMP_PAGE_SIZE;
533 	residue = start_addr % MAC_MEM_DUMP_PAGE_SIZE;
534 	base_addr = rtw89_mac_mem_base_addrs[sel];
535 	base_addr += start_page * MAC_MEM_DUMP_PAGE_SIZE;
536 
537 	while (cnt < len) {
538 		rtw89_write32(rtwdev, R_AX_FILTER_MODEL_ADDR, base_addr);
539 
540 		for (i = R_AX_INDIR_ACCESS_ENTRY + residue;
541 		     i < R_AX_INDIR_ACCESS_ENTRY + MAC_MEM_DUMP_PAGE_SIZE;
542 		     i += 4, ptr++) {
543 			*ptr = rtw89_read32(rtwdev, i);
544 			cnt += 4;
545 			if (cnt >= len)
546 				break;
547 		}
548 
549 		residue = 0;
550 		base_addr += MAC_MEM_DUMP_PAGE_SIZE;
551 	}
552 }
553 
554 static void rtw89_ser_fw_rsvd_ple_dump(struct rtw89_dev *rtwdev, u8 *buf)
555 {
556 	u32 start_addr = rtwdev->chip->rsvd_ple_ofst;
557 
558 	rtw89_debug(rtwdev, RTW89_DBG_SER,
559 		    "dump mem for fw rsvd payload engine (start addr: 0x%x)\n",
560 		    start_addr);
561 	ser_mac_mem_dump(rtwdev, buf, RTW89_MAC_MEM_SHARED_BUF, start_addr,
562 			 RTW89_FW_RSVD_PLE_SIZE);
563 }
564 
565 struct __fw_backtrace_entry {
566 	u32 wcpu_addr;
567 	u32 size;
568 	u32 key;
569 } __packed;
570 
571 struct __fw_backtrace_info {
572 	u32 ra;
573 	u32 sp;
574 } __packed;
575 
576 static_assert(RTW89_FW_BACKTRACE_INFO_SIZE ==
577 	      sizeof(struct __fw_backtrace_info));
578 
579 static int rtw89_ser_fw_backtrace_dump(struct rtw89_dev *rtwdev, u8 *buf,
580 				       const struct __fw_backtrace_entry *ent)
581 {
582 	struct __fw_backtrace_info *ptr = (struct __fw_backtrace_info *)buf;
583 	u32 fwbt_addr = ent->wcpu_addr & RTW89_WCPU_BASE_MASK;
584 	u32 fwbt_size = ent->size;
585 	u32 fwbt_key = ent->key;
586 	u32 i;
587 
588 	if (fwbt_addr == 0) {
589 		rtw89_warn(rtwdev, "FW backtrace invalid address: 0x%x\n",
590 			   fwbt_addr);
591 		return -EINVAL;
592 	}
593 
594 	if (fwbt_key != RTW89_FW_BACKTRACE_KEY) {
595 		rtw89_warn(rtwdev, "FW backtrace invalid key: 0x%x\n",
596 			   fwbt_key);
597 		return -EINVAL;
598 	}
599 
600 	if (fwbt_size == 0 || !RTW89_VALID_FW_BACKTRACE_SIZE(fwbt_size) ||
601 	    fwbt_size > RTW89_FW_BACKTRACE_MAX_SIZE) {
602 		rtw89_warn(rtwdev, "FW backtrace invalid size: 0x%x\n",
603 			   fwbt_size);
604 		return -EINVAL;
605 	}
606 
607 	rtw89_debug(rtwdev, RTW89_DBG_SER, "dump fw backtrace start\n");
608 	rtw89_write32(rtwdev, R_AX_FILTER_MODEL_ADDR, fwbt_addr);
609 
610 	for (i = R_AX_INDIR_ACCESS_ENTRY;
611 	     i < R_AX_INDIR_ACCESS_ENTRY + fwbt_size;
612 	     i += RTW89_FW_BACKTRACE_INFO_SIZE, ptr++) {
613 		*ptr = (struct __fw_backtrace_info){
614 			.ra = rtw89_read32(rtwdev, i),
615 			.sp = rtw89_read32(rtwdev, i + 4),
616 		};
617 		rtw89_debug(rtwdev, RTW89_DBG_SER,
618 			    "next sp: 0x%x, next ra: 0x%x\n",
619 			    ptr->sp, ptr->ra);
620 	}
621 
622 	rtw89_debug(rtwdev, RTW89_DBG_SER, "dump fw backtrace end\n");
623 	return 0;
624 }
625 
626 static void ser_l2_reset_st_pre_hdl(struct rtw89_ser *ser)
627 {
628 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
629 	struct rtw89_ser_cd_buffer *buf;
630 	struct __fw_backtrace_entry fwbt_ent;
631 	int ret = 0;
632 
633 	buf = rtw89_ser_cd_prep(rtwdev);
634 	if (!buf) {
635 		ret = -ENOMEM;
636 		goto bottom;
637 	}
638 
639 	rtw89_ser_fw_rsvd_ple_dump(rtwdev, buf->fwple.data);
640 
641 	fwbt_ent = *(struct __fw_backtrace_entry *)buf->fwple.data;
642 	ret = rtw89_ser_fw_backtrace_dump(rtwdev, buf->fwbt.data, &fwbt_ent);
643 	if (ret)
644 		goto bottom;
645 
646 	rtw89_ser_cd_send(rtwdev, buf);
647 
648 bottom:
649 	rtw89_ser_cd_free(rtwdev, buf, !!ret);
650 
651 	ser_reset_mac_binding(rtwdev);
652 	rtw89_core_stop(rtwdev);
653 	rtw89_entity_init(rtwdev);
654 	rtw89_fw_release_general_pkt_list(rtwdev, false);
655 	INIT_LIST_HEAD(&rtwdev->rtwvifs_list);
656 }
657 
658 static void ser_l2_reset_st_hdl(struct rtw89_ser *ser, u8 evt)
659 {
660 	struct rtw89_dev *rtwdev = container_of(ser, struct rtw89_dev, ser);
661 
662 	switch (evt) {
663 	case SER_EV_STATE_IN:
664 		mutex_lock(&rtwdev->mutex);
665 		ser_l2_reset_st_pre_hdl(ser);
666 		mutex_unlock(&rtwdev->mutex);
667 
668 		ieee80211_restart_hw(rtwdev->hw);
669 		ser_set_alarm(ser, SER_RECFG_TIMEOUT, SER_EV_L2_RECFG_TIMEOUT);
670 		break;
671 
672 	case SER_EV_L2_RECFG_TIMEOUT:
673 		rtw89_info(rtwdev, "Err: ser L2 re-config timeout\n");
674 		fallthrough;
675 	case SER_EV_L2_RECFG_DONE:
676 		ser_state_goto(ser, SER_IDLE_ST);
677 		break;
678 
679 	case SER_EV_STATE_OUT:
680 		ser_del_alarm(ser);
681 		break;
682 
683 	default:
684 		break;
685 	}
686 }
687 
688 static const struct event_ent ser_ev_tbl[] = {
689 	{SER_EV_NONE, "SER_EV_NONE"},
690 	{SER_EV_STATE_IN, "SER_EV_STATE_IN"},
691 	{SER_EV_STATE_OUT, "SER_EV_STATE_OUT"},
692 	{SER_EV_L1_RESET_PREPARE, "SER_EV_L1_RESET_PREPARE pre-m0"},
693 	{SER_EV_L1_RESET, "SER_EV_L1_RESET m1"},
694 	{SER_EV_DO_RECOVERY, "SER_EV_DO_RECOVERY m3"},
695 	{SER_EV_MAC_RESET_DONE, "SER_EV_MAC_RESET_DONE m5"},
696 	{SER_EV_L2_RESET, "SER_EV_L2_RESET"},
697 	{SER_EV_L2_RECFG_DONE, "SER_EV_L2_RECFG_DONE"},
698 	{SER_EV_L2_RECFG_TIMEOUT, "SER_EV_L2_RECFG_TIMEOUT"},
699 	{SER_EV_M1_TIMEOUT, "SER_EV_M1_TIMEOUT"},
700 	{SER_EV_M3_TIMEOUT, "SER_EV_M3_TIMEOUT"},
701 	{SER_EV_FW_M5_TIMEOUT, "SER_EV_FW_M5_TIMEOUT"},
702 	{SER_EV_L0_RESET, "SER_EV_L0_RESET"},
703 	{SER_EV_MAXX, "SER_EV_MAX"}
704 };
705 
706 static const struct state_ent ser_st_tbl[] = {
707 	{SER_IDLE_ST, "SER_IDLE_ST", ser_idle_st_hdl},
708 	{SER_L1_RESET_PRE_ST, "SER_L1_RESET_PRE_ST", ser_l1_reset_pre_st_hdl},
709 	{SER_RESET_TRX_ST, "SER_RESET_TRX_ST", ser_reset_trx_st_hdl},
710 	{SER_DO_HCI_ST, "SER_DO_HCI_ST", ser_do_hci_st_hdl},
711 	{SER_L2_RESET_ST, "SER_L2_RESET_ST", ser_l2_reset_st_hdl}
712 };
713 
714 int rtw89_ser_init(struct rtw89_dev *rtwdev)
715 {
716 	struct rtw89_ser *ser = &rtwdev->ser;
717 
718 	memset(ser, 0, sizeof(*ser));
719 	INIT_LIST_HEAD(&ser->msg_q);
720 	ser->state = SER_IDLE_ST;
721 	ser->st_tbl = ser_st_tbl;
722 	ser->ev_tbl = ser_ev_tbl;
723 
724 	bitmap_zero(ser->flags, RTW89_NUM_OF_SER_FLAGS);
725 	spin_lock_init(&ser->msg_q_lock);
726 	INIT_WORK(&ser->ser_hdl_work, rtw89_ser_hdl_work);
727 	INIT_DELAYED_WORK(&ser->ser_alarm_work, rtw89_ser_alarm_work);
728 	return 0;
729 }
730 
731 int rtw89_ser_deinit(struct rtw89_dev *rtwdev)
732 {
733 	struct rtw89_ser *ser = (struct rtw89_ser *)&rtwdev->ser;
734 
735 	set_bit(RTW89_SER_DRV_STOP_RUN, ser->flags);
736 	cancel_delayed_work_sync(&ser->ser_alarm_work);
737 	cancel_work_sync(&ser->ser_hdl_work);
738 	clear_bit(RTW89_SER_DRV_STOP_RUN, ser->flags);
739 	return 0;
740 }
741 
742 void rtw89_ser_recfg_done(struct rtw89_dev *rtwdev)
743 {
744 	ser_send_msg(&rtwdev->ser, SER_EV_L2_RECFG_DONE);
745 }
746 
747 int rtw89_ser_notify(struct rtw89_dev *rtwdev, u32 err)
748 {
749 	u8 event = SER_EV_NONE;
750 
751 	rtw89_info(rtwdev, "SER catches error: 0x%x\n", err);
752 
753 	switch (err) {
754 	case MAC_AX_ERR_L1_PREERR_DMAC: /* pre-M0 */
755 		event = SER_EV_L1_RESET_PREPARE;
756 		break;
757 	case MAC_AX_ERR_L1_ERR_DMAC:
758 	case MAC_AX_ERR_L0_PROMOTE_TO_L1:
759 		event = SER_EV_L1_RESET; /* M1 */
760 		break;
761 	case MAC_AX_ERR_L1_RESET_DISABLE_DMAC_DONE:
762 		event = SER_EV_DO_RECOVERY; /* M3 */
763 		break;
764 	case MAC_AX_ERR_L1_RESET_RECOVERY_DONE:
765 		event = SER_EV_MAC_RESET_DONE; /* M5 */
766 		break;
767 	case MAC_AX_ERR_L0_ERR_CMAC0:
768 	case MAC_AX_ERR_L0_ERR_CMAC1:
769 	case MAC_AX_ERR_L0_RESET_DONE:
770 		event = SER_EV_L0_RESET;
771 		break;
772 	default:
773 		if (err == MAC_AX_ERR_L1_PROMOTE_TO_L2 ||
774 		    (err >= MAC_AX_ERR_L2_ERR_AH_DMA &&
775 		     err <= MAC_AX_GET_ERR_MAX))
776 			event = SER_EV_L2_RESET;
777 		break;
778 	}
779 
780 	if (event == SER_EV_NONE) {
781 		rtw89_warn(rtwdev, "SER cannot recognize error: 0x%x\n", err);
782 		return -EINVAL;
783 	}
784 
785 	ser_send_msg(&rtwdev->ser, event);
786 	return 0;
787 }
788 EXPORT_SYMBOL(rtw89_ser_notify);
789