1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2018-2019 Realtek Corporation 3 */ 4 5 #ifndef __RTW8822C_H__ 6 #define __RTW8822C_H__ 7 8 #include <asm/byteorder.h> 9 10 struct rtw8822cu_efuse { 11 u8 res0[0x30]; /* 0x120 */ 12 u8 vid[2]; /* 0x150 */ 13 u8 pid[2]; 14 u8 res1[3]; 15 u8 mac_addr[ETH_ALEN]; /* 0x157 */ 16 u8 res2[0x3d]; 17 }; 18 19 struct rtw8822ce_efuse { 20 u8 mac_addr[ETH_ALEN]; /* 0x120 */ 21 u8 vender_id[2]; 22 u8 device_id[2]; 23 u8 sub_vender_id[2]; 24 u8 sub_device_id[2]; 25 u8 pmc[2]; 26 u8 exp_device_cap[2]; 27 u8 msi_cap; 28 u8 ltr_cap; /* 0x133 */ 29 u8 exp_link_control[2]; 30 u8 link_cap[4]; 31 u8 link_control[2]; 32 u8 serial_number[8]; 33 u8 res0:2; /* 0x144 */ 34 u8 ltr_en:1; 35 u8 res1:2; 36 u8 obff:2; 37 u8 res2:3; 38 u8 obff_cap:2; 39 u8 res3:4; 40 u8 class_code[3]; 41 u8 res4; 42 u8 pci_pm_L1_2_supp:1; 43 u8 pci_pm_L1_1_supp:1; 44 u8 aspm_pm_L1_2_supp:1; 45 u8 aspm_pm_L1_1_supp:1; 46 u8 L1_pm_substates_supp:1; 47 u8 res5:3; 48 u8 port_common_mode_restore_time; 49 u8 port_t_power_on_scale:2; 50 u8 res6:1; 51 u8 port_t_power_on_value:5; 52 u8 res7; 53 }; 54 55 struct rtw8822c_efuse { 56 __le16 rtl_id; 57 u8 res0[0x0e]; 58 59 /* power index for four RF paths */ 60 struct rtw_txpwr_idx txpwr_idx_table[4]; 61 62 u8 channel_plan; /* 0xb8 */ 63 u8 xtal_k; 64 u8 res1; 65 u8 iqk_lck; 66 u8 res2[5]; /* 0xbc */ 67 u8 rf_board_option; 68 u8 rf_feature_option; 69 u8 rf_bt_setting; 70 u8 eeprom_version; 71 u8 eeprom_customer_id; 72 u8 tx_bb_swing_setting_2g; 73 u8 tx_bb_swing_setting_5g; 74 u8 tx_pwr_calibrate_rate; 75 u8 rf_antenna_option; /* 0xc9 */ 76 u8 rfe_option; 77 u8 country_code[2]; 78 u8 res3[3]; 79 u8 path_a_thermal; /* 0xd0 */ 80 u8 path_b_thermal; 81 u8 res4[2]; 82 u8 rx_gain_gap_2g_ofdm; 83 u8 res5; 84 u8 rx_gain_gap_2g_cck; 85 u8 res6; 86 u8 rx_gain_gap_5gl; 87 u8 res7; 88 u8 rx_gain_gap_5gm; 89 u8 res8; 90 u8 rx_gain_gap_5gh; 91 u8 res9; 92 u8 res10[0x42]; 93 union { 94 struct rtw8822cu_efuse u; 95 struct rtw8822ce_efuse e; 96 }; 97 }; 98 99 enum rtw8822c_dpk_agc_phase { 100 RTW_DPK_GAIN_CHECK, 101 RTW_DPK_GAIN_LARGE, 102 RTW_DPK_GAIN_LESS, 103 RTW_DPK_GL_LARGE, 104 RTW_DPK_GL_LESS, 105 RTW_DPK_LOSS_CHECK, 106 RTW_DPK_AGC_OUT, 107 }; 108 109 enum rtw8822c_dpk_one_shot_action { 110 RTW_DPK_CAL_PWR, 111 RTW_DPK_GAIN_LOSS, 112 RTW_DPK_DO_DPK, 113 RTW_DPK_DPK_ON, 114 RTW_DPK_DAGC, 115 RTW_DPK_ACTION_MAX 116 }; 117 118 void rtw8822c_parse_tbl_dpk(struct rtw_dev *rtwdev, 119 const struct rtw_table *tbl); 120 121 #define RTW_DECL_TABLE_DPK(name) \ 122 const struct rtw_table name ## _tbl = { \ 123 .data = name, \ 124 .size = ARRAY_SIZE(name), \ 125 .parse = rtw8822c_parse_tbl_dpk, \ 126 } 127 128 #define DACK_PATH_8822C 2 129 #define DACK_REG_8822C 16 130 #define DACK_RF_8822C 1 131 #define DACK_SN_8822C 100 132 133 /* phy status page0 */ 134 #define GET_PHY_STAT_P0_PWDB_A(phy_stat) \ 135 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8)) 136 #define GET_PHY_STAT_P0_PWDB_B(phy_stat) \ 137 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0)) 138 #define GET_PHY_STAT_P0_GAIN_A(phy_stat) \ 139 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(21, 16)) 140 #define GET_PHY_STAT_P0_GAIN_B(phy_stat) \ 141 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(29, 24)) 142 143 /* phy status page1 */ 144 #define GET_PHY_STAT_P1_PWDB_A(phy_stat) \ 145 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8)) 146 #define GET_PHY_STAT_P1_PWDB_B(phy_stat) \ 147 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16)) 148 #define GET_PHY_STAT_P1_L_RXSC(phy_stat) \ 149 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8)) 150 #define GET_PHY_STAT_P1_HT_RXSC(phy_stat) \ 151 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12)) 152 #define GET_PHY_STAT_P1_RXEVM_A(phy_stat) \ 153 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0)) 154 #define GET_PHY_STAT_P1_RXEVM_B(phy_stat) \ 155 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8)) 156 #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat) \ 157 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0)) 158 #define GET_PHY_STAT_P1_CFO_TAIL_B(phy_stat) \ 159 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8)) 160 #define GET_PHY_STAT_P1_RXSNR_A(phy_stat) \ 161 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0)) 162 #define GET_PHY_STAT_P1_RXSNR_B(phy_stat) \ 163 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8)) 164 165 #define RTW8822C_EDCCA_MAX 0x7f 166 #define REG_ANAPARLDO_POW_MAC 0x0029 167 #define BIT_LDOE25_PON BIT(0) 168 #define XCAP_MASK GENMASK(6, 0) 169 #define CFO_TRK_ENABLE_TH 20 170 #define CFO_TRK_STOP_TH 10 171 #define CFO_TRK_ADJ_TH 10 172 173 #define REG_TXDFIR0 0x808 174 #define REG_DFIRBW 0x810 175 #define REG_ANTMAP0 0x820 176 #define BIT_ANT_PATH GENMASK(1, 0) 177 #define REG_ANTMAP 0x824 178 #define REG_EDCCA_DECISION 0x844 179 #define BIT_EDCCA_OPTION GENMASK(30, 29) 180 #define REG_DYMPRITH 0x86c 181 #define REG_DYMENTH0 0x870 182 #define REG_DYMENTH 0x874 183 #define REG_SBD 0x88c 184 #define BITS_SUBTUNE GENMASK(15, 12) 185 #define REG_DYMTHMIN 0x8a4 186 187 #define REG_TXBWCTL 0x9b0 188 #define REG_TXCLK 0x9b4 189 190 #define REG_SCOTRK 0xc30 191 #define REG_MRCM 0xc38 192 #define REG_AGCSWSH 0xc44 193 #define REG_ANTWTPD 0xc54 194 #define REG_PT_CHSMO 0xcbc 195 #define BIT_PT_OPT BIT(21) 196 197 #define REG_ORITXCODE 0x1800 198 #define BIT_PATH_EN BIT(31) 199 #define REG_3WIRE 0x180c 200 #define BIT_DIS_SHARERX_TXGAT BIT(27) 201 #define BIT_3WIRE_TX_EN BIT(0) 202 #define BIT_3WIRE_RX_EN BIT(1) 203 #define BIT_3WIRE_EN GENMASK(1, 0) 204 #define BIT_3WIRE_PI_ON BIT(28) 205 #define REG_ANAPAR_A 0x1830 206 #define BIT_ANAPAR_UPDATE BIT(29) 207 #define REG_RFTXEN_GCK_A 0x1864 208 #define BIT_RFTXEN_GCK_FORCE_ON BIT(31) 209 #define REG_DIS_SHARE_RX_A 0x186c 210 #define BIT_TX_SCALE_0DB BIT(7) 211 #define REG_RXAGCCTL0 0x18ac 212 #define BITS_RXAGC_CCK GENMASK(15, 12) 213 #define BITS_RXAGC_OFDM GENMASK(8, 4) 214 #define REG_DCKA_I_0 0x18bc 215 #define REG_DCKA_I_1 0x18c0 216 #define REG_DCKA_Q_0 0x18d8 217 #define REG_DCKA_Q_1 0x18dc 218 219 #define REG_CCKSB 0x1a00 220 #define BIT_BBMODE GENMASK(2, 1) 221 #define REG_RXCCKSEL 0x1a04 222 #define REG_BGCTRL 0x1a14 223 #define BITS_RX_IQ_WEIGHT (BIT(8) | BIT(9)) 224 #define REG_TXF0 0x1a20 225 #define REG_TXF1 0x1a24 226 #define REG_TXF2 0x1a28 227 #define REG_CCANRX 0x1a2c 228 #define BIT_CCK_FA_RST (BIT(14) | BIT(15)) 229 #define BIT_OFDM_FA_RST (BIT(12) | BIT(13)) 230 #define REG_CCK_FACNT 0x1a5c 231 #define REG_CCKTXONLY 0x1a80 232 #define BIT_BB_CCK_CHECK_EN BIT(18) 233 #define REG_TXF3 0x1a98 234 #define REG_TXF4 0x1a9c 235 #define REG_TXF5 0x1aa0 236 #define REG_TXF6 0x1aac 237 #define REG_TXF7 0x1ab0 238 #define REG_CCK_SOURCE 0x1abc 239 #define BIT_NBI_EN BIT(30) 240 241 #define REG_NCTL0 0x1b00 242 #define BIT_SEL_PATH GENMASK(2, 1) 243 #define BIT_SUBPAGE GENMASK(3, 0) 244 #define REG_DPD_CTL0_S0 0x1b04 245 #define BIT_GS_PWSF GENMASK(27, 0) 246 #define REG_DPD_CTL1_S0 0x1b08 247 #define BIT_DPD_EN BIT(31) 248 #define BIT_PS_EN BIT(7) 249 #define REG_IQKSTAT 0x1b10 250 #define REG_IQK_CTL1 0x1b20 251 #define BIT_TX_CFIR GENMASK(31, 30) 252 #define BIT_CFIR_EN GENMASK(26, 24) 253 #define BIT_BYPASS_DPD BIT(25) 254 255 #define REG_TX_TONE_IDX 0x1b2c 256 #define REG_DPD_LUT0 0x1b44 257 #define BIT_GLOSS_DB GENMASK(14, 12) 258 #define REG_DPD_CTL0_S1 0x1b5c 259 #define REG_DPD_CTL1_S1 0x1b60 260 #define REG_DPD_AGC 0x1b67 261 #define REG_TABLE_SEL 0x1b98 262 #define BIT_I_GAIN GENMASK(19, 16) 263 #define BIT_GAIN_RST BIT(15) 264 #define BIT_Q_GAIN_SEL GENMASK(14, 12) 265 #define BIT_Q_GAIN GENMASK(11, 0) 266 #define REG_TX_GAIN_SET 0x1b9c 267 #define BIT_GAPK_RPT_IDX GENMASK(11, 8) 268 #define REG_DPD_CTL0 0x1bb4 269 #define REG_SINGLE_TONE_SW 0x1bb8 270 #define BIT_IRQ_TEST_MODE BIT(20) 271 #define REG_R_CONFIG 0x1bcc 272 #define BIT_INNER_LB BIT(21) 273 #define BIT_IQ_SWITCH GENMASK(5, 0) 274 #define BIT_2G_SWING 0x2d 275 #define BIT_5G_SWING 0x36 276 #define REG_RXSRAM_CTL 0x1bd4 277 #define BIT_RPT_EN BIT(21) 278 #define BIT_RPT_SEL GENMASK(20, 16) 279 #define BIT_DPD_CLK GENMASK(7, 4) 280 #define REG_DPD_CTL11 0x1be4 281 #define REG_DPD_CTL12 0x1be8 282 #define REG_DPD_CTL15 0x1bf4 283 #define REG_DPD_CTL16 0x1bf8 284 #define REG_STAT_RPT 0x1bfc 285 #define BIT_RPT_DGAIN GENMASK(27, 16) 286 #define BIT_GAPK_RPT0 GENMASK(3, 0) 287 #define BIT_GAPK_RPT1 GENMASK(7, 4) 288 #define BIT_GAPK_RPT2 GENMASK(11, 8) 289 #define BIT_GAPK_RPT3 GENMASK(15, 12) 290 #define BIT_GAPK_RPT4 GENMASK(19, 16) 291 #define BIT_GAPK_RPT5 GENMASK(23, 20) 292 #define BIT_GAPK_RPT6 GENMASK(27, 24) 293 #define BIT_GAPK_RPT7 GENMASK(31, 28) 294 295 #define REG_TXANT 0x1c28 296 #define REG_IQK_CTRL 0x1c38 297 #define REG_ENCCK 0x1c3c 298 #define BIT_CCK_BLK_EN BIT(1) 299 #define BIT_CCK_OFDM_BLK_EN (BIT(0) | BIT(1)) 300 #define REG_CCAMSK 0x1c80 301 #define REG_RSTB 0x1c90 302 #define BIT_RSTB_3WIRE BIT(8) 303 #define REG_CH_DELAY_EXTR2 0x1cd0 304 #define BIT_TST_IQK2SET_SRC BIT(31) 305 #define BIT_EN_IOQ_IQK_DPK BIT(30) 306 #define BIT_IQK_DPK_RESET_SRC BIT(29) 307 #define BIT_IQK_DPK_CLOCK_SRC BIT(28) 308 309 #define REG_RX_BREAK 0x1d2c 310 #define BIT_COM_RX_GCK_EN BIT(31) 311 #define REG_RXFNCTL 0x1d30 312 #define REG_CCA_OFF 0x1d58 313 #define BIT_CCA_ON_BY_PW GENMASK(11, 3) 314 #define REG_RXIGI 0x1d70 315 316 #define REG_ENFN 0x1e24 317 #define BIT_IQK_DPK_EN BIT(17) 318 #define REG_TXANTSEG 0x1e28 319 #define BIT_ANTSEG GENMASK(3, 0) 320 #define REG_TXLGMAP 0x1e2c 321 #define REG_CCKPATH 0x1e5c 322 #define REG_TX_FIFO 0x1e70 323 #define BIT_STOP_TX GENMASK(3, 0) 324 #define REG_CNT_CTRL 0x1eb4 325 #define BIT_ALL_CNT_RST BIT(25) 326 327 #define REG_OFDM_FACNT 0x2d00 328 #define REG_OFDM_FACNT1 0x2d04 329 #define REG_OFDM_FACNT2 0x2d08 330 #define REG_OFDM_FACNT3 0x2d0c 331 #define REG_OFDM_FACNT4 0x2d10 332 #define REG_OFDM_FACNT5 0x2d20 333 #define REG_RPT_CIP 0x2d9c 334 #define BIT_RPT_CIP_STATUS GENMASK(7, 0) 335 #define REG_OFDM_TXCNT 0x2de0 336 337 #define REG_ORITXCODE2 0x4100 338 #define REG_3WIRE2 0x410c 339 #define REG_ANAPAR_B 0x4130 340 #define REG_RFTXEN_GCK_B 0x4164 341 #define REG_DIS_SHARE_RX_B 0x416c 342 #define BIT_EXT_TIA_BW BIT(1) 343 #define REG_RXAGCCTL 0x41ac 344 #define REG_DCKB_I_0 0x41bc 345 #define REG_DCKB_I_1 0x41c0 346 #define REG_DCKB_Q_0 0x41d8 347 #define REG_DCKB_Q_1 0x41dc 348 349 #define RF_MODE_TRXAGC 0x00 350 #define BIT_RF_MODE GENMASK(19, 16) 351 #define BIT_RXAGC GENMASK(9, 5) 352 #define BIT_TXAGC GENMASK(4, 0) 353 #define RF_RXAGC_OFFSET 0x19 354 #define RF_BW_TRXBB 0x1a 355 #define BIT_TX_CCK_IND BIT(16) 356 #define BIT_BW_TXBB GENMASK(14, 12) 357 #define BIT_BW_RXBB GENMASK(11, 10) 358 #define BIT_DBG_CCK_CCA BIT(1) 359 #define RF_TX_GAIN_OFFSET 0x55 360 #define BIT_BB_GAIN GENMASK(18, 14) 361 #define BIT_RF_GAIN GENMASK(4, 2) 362 #define RF_TX_GAIN 0x56 363 #define BIT_GAIN_TXBB GENMASK(4, 0) 364 #define RF_IDAC 0x58 365 #define BIT_TX_MODE GENMASK(19, 8) 366 #define RF_TX_RESULT 0x5f 367 #define BIT_GAIN_TX_PAD_H GENMASK(11, 8) 368 #define BIT_GAIN_TX_PAD_L GENMASK(7, 4) 369 #define RF_PA 0x60 370 #define RF_PABIAS_2G_MASK GENMASK(15, 12) 371 #define RF_PABIAS_5G_MASK GENMASK(19, 16) 372 #define RF_TXA_LB_SW 0x63 373 #define BIT_TXA_LB_ATT GENMASK(15, 14) 374 #define BIT_LB_SW GENMASK(13, 12) 375 #define BIT_LB_ATT GENMASK(4, 2) 376 #define RF_RXG_GAIN 0x87 377 #define BIT_RXG_GAIN BIT(18) 378 #define RF_RXA_MIX_GAIN 0x8a 379 #define BIT_RXA_MIX_GAIN GENMASK(4, 3) 380 #define RF_EXT_TIA_BW 0x8f 381 #define BIT_PW_EXT_TIA BIT(1) 382 #define RF_DIS_BYPASS_TXBB 0x9e 383 #define BIT_TXBB BIT(10) 384 #define BIT_TIA_BYPASS BIT(5) 385 #define RF_DEBUG 0xde 386 #define BIT_DE_PWR_TRIM BIT(19) 387 #define BIT_DE_TX_GAIN BIT(16) 388 #define BIT_DE_TRXBW BIT(2) 389 390 #define PPG_THERMAL_B 0x1b0 391 #define RF_THEMAL_MASK GENMASK(19, 16) 392 #define PPG_2GH_TXAB 0x1d2 393 #define PPG_2G_A_MASK GENMASK(3, 0) 394 #define PPG_2G_B_MASK GENMASK(7, 4) 395 #define PPG_2GL_TXAB 0x1d4 396 #define PPG_PABIAS_2GB 0x1d5 397 #define PPG_PABIAS_2GA 0x1d6 398 #define PPG_PABIAS_MASK GENMASK(3, 0) 399 #define PPG_PABIAS_5GB 0x1d7 400 #define PPG_PABIAS_5GA 0x1d8 401 #define PPG_5G_MASK GENMASK(4, 0) 402 #define PPG_5GH1_TXB 0x1db 403 #define PPG_5GH1_TXA 0x1dc 404 #define PPG_5GM2_TXB 0x1df 405 #define PPG_5GM2_TXA 0x1e0 406 #define PPG_5GM1_TXB 0x1e3 407 #define PPG_5GM1_TXA 0x1e4 408 #define PPG_5GL2_TXB 0x1e7 409 #define PPG_5GL2_TXA 0x1e8 410 #define PPG_5GL1_TXB 0x1eb 411 #define PPG_5GL1_TXA 0x1ec 412 #define PPG_2GM_TXAB 0x1ee 413 #define PPG_THERMAL_A 0x1ef 414 #endif 415