1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5416e87fcSZong-Zhe Yang #include <linux/module.h>
6e3037485SYan-Hsuan Chuang #include "main.h"
74136214fSYan-Hsuan Chuang #include "coex.h"
8e3037485SYan-Hsuan Chuang #include "fw.h"
9e3037485SYan-Hsuan Chuang #include "tx.h"
10e3037485SYan-Hsuan Chuang #include "rx.h"
11e3037485SYan-Hsuan Chuang #include "phy.h"
12e3037485SYan-Hsuan Chuang #include "rtw8822b.h"
13e3037485SYan-Hsuan Chuang #include "rtw8822b_table.h"
14e3037485SYan-Hsuan Chuang #include "mac.h"
15e3037485SYan-Hsuan Chuang #include "reg.h"
16e3037485SYan-Hsuan Chuang #include "debug.h"
170bd95573STzu-En Huang #include "bf.h"
18f8509c38SZong-Zhe Yang #include "regd.h"
19e3037485SYan-Hsuan Chuang 
20e3037485SYan-Hsuan Chuang static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
21e3037485SYan-Hsuan Chuang 				     u8 rx_path, bool is_tx2_path);
22e3037485SYan-Hsuan Chuang 
rtw8822be_efuse_parsing(struct rtw_efuse * efuse,struct rtw8822b_efuse * map)23e3037485SYan-Hsuan Chuang static void rtw8822be_efuse_parsing(struct rtw_efuse *efuse,
24e3037485SYan-Hsuan Chuang 				    struct rtw8822b_efuse *map)
25e3037485SYan-Hsuan Chuang {
26e3037485SYan-Hsuan Chuang 	ether_addr_copy(efuse->addr, map->e.mac_addr);
27e3037485SYan-Hsuan Chuang }
28e3037485SYan-Hsuan Chuang 
rtw8822bu_efuse_parsing(struct rtw_efuse * efuse,struct rtw8822b_efuse * map)2945794099SSascha Hauer static void rtw8822bu_efuse_parsing(struct rtw_efuse *efuse,
3045794099SSascha Hauer 				    struct rtw8822b_efuse *map)
3145794099SSascha Hauer {
3245794099SSascha Hauer 	ether_addr_copy(efuse->addr, map->u.mac_addr);
3345794099SSascha Hauer }
3445794099SSascha Hauer 
rtw8822bs_efuse_parsing(struct rtw_efuse * efuse,struct rtw8822b_efuse * map)359e688784SMartin Blumenstingl static void rtw8822bs_efuse_parsing(struct rtw_efuse *efuse,
369e688784SMartin Blumenstingl 				    struct rtw8822b_efuse *map)
379e688784SMartin Blumenstingl {
389e688784SMartin Blumenstingl 	ether_addr_copy(efuse->addr, map->s.mac_addr);
399e688784SMartin Blumenstingl }
409e688784SMartin Blumenstingl 
rtw8822b_read_efuse(struct rtw_dev * rtwdev,u8 * log_map)41e3037485SYan-Hsuan Chuang static int rtw8822b_read_efuse(struct rtw_dev *rtwdev, u8 *log_map)
42e3037485SYan-Hsuan Chuang {
43e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
44e3037485SYan-Hsuan Chuang 	struct rtw8822b_efuse *map;
45e3037485SYan-Hsuan Chuang 	int i;
46e3037485SYan-Hsuan Chuang 
47e3037485SYan-Hsuan Chuang 	map = (struct rtw8822b_efuse *)log_map;
48e3037485SYan-Hsuan Chuang 
49e3037485SYan-Hsuan Chuang 	efuse->rfe_option = map->rfe_option;
504136214fSYan-Hsuan Chuang 	efuse->rf_board_option = map->rf_board_option;
51e3037485SYan-Hsuan Chuang 	efuse->crystal_cap = map->xtal_k;
52e3037485SYan-Hsuan Chuang 	efuse->pa_type_2g = map->pa_type;
53e3037485SYan-Hsuan Chuang 	efuse->pa_type_5g = map->pa_type;
54e3037485SYan-Hsuan Chuang 	efuse->lna_type_2g = map->lna_type_2g[0];
55e3037485SYan-Hsuan Chuang 	efuse->lna_type_5g = map->lna_type_5g[0];
56e3037485SYan-Hsuan Chuang 	efuse->channel_plan = map->channel_plan;
57e3037485SYan-Hsuan Chuang 	efuse->country_code[0] = map->country_code[0];
58e3037485SYan-Hsuan Chuang 	efuse->country_code[1] = map->country_code[1];
59e3037485SYan-Hsuan Chuang 	efuse->bt_setting = map->rf_bt_setting;
60e3037485SYan-Hsuan Chuang 	efuse->regd = map->rf_board_option & 0x7;
61c97ee3e0STzu-En Huang 	efuse->thermal_meter[RF_PATH_A] = map->thermal_meter;
62c97ee3e0STzu-En Huang 	efuse->thermal_meter_k = map->thermal_meter;
63e3037485SYan-Hsuan Chuang 
64e3037485SYan-Hsuan Chuang 	for (i = 0; i < 4; i++)
65e3037485SYan-Hsuan Chuang 		efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i];
66e3037485SYan-Hsuan Chuang 
67e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
68e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
69e3037485SYan-Hsuan Chuang 		rtw8822be_efuse_parsing(efuse, map);
70e3037485SYan-Hsuan Chuang 		break;
7145794099SSascha Hauer 	case RTW_HCI_TYPE_USB:
7245794099SSascha Hauer 		rtw8822bu_efuse_parsing(efuse, map);
7345794099SSascha Hauer 		break;
749e688784SMartin Blumenstingl 	case RTW_HCI_TYPE_SDIO:
759e688784SMartin Blumenstingl 		rtw8822bs_efuse_parsing(efuse, map);
769e688784SMartin Blumenstingl 		break;
77e3037485SYan-Hsuan Chuang 	default:
78e3037485SYan-Hsuan Chuang 		/* unsupported now */
79e3037485SYan-Hsuan Chuang 		return -ENOTSUPP;
80e3037485SYan-Hsuan Chuang 	}
81e3037485SYan-Hsuan Chuang 
82e3037485SYan-Hsuan Chuang 	return 0;
83e3037485SYan-Hsuan Chuang }
84e3037485SYan-Hsuan Chuang 
rtw8822b_phy_rfe_init(struct rtw_dev * rtwdev)85e3037485SYan-Hsuan Chuang static void rtw8822b_phy_rfe_init(struct rtw_dev *rtwdev)
86e3037485SYan-Hsuan Chuang {
87e3037485SYan-Hsuan Chuang 	/* chip top mux */
88e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x64, BIT(29) | BIT(28), 0x3);
89e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x4c, BIT(26) | BIT(25), 0x0);
90e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x40, BIT(2), 0x1);
91e3037485SYan-Hsuan Chuang 
92e3037485SYan-Hsuan Chuang 	/* from s0 or s1 */
93e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x1990, 0x3f, 0x30);
94e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x1990, (BIT(11) | BIT(10)), 0x3);
95e3037485SYan-Hsuan Chuang 
96e3037485SYan-Hsuan Chuang 	/* input or output */
97e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x974, 0x3f, 0x3f);
98e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x974, (BIT(11) | BIT(10)), 0x3);
99e3037485SYan-Hsuan Chuang }
100e3037485SYan-Hsuan Chuang 
101c97ee3e0STzu-En Huang #define RTW_TXSCALE_SIZE 37
102c97ee3e0STzu-En Huang static const u32 rtw8822b_txscale_tbl[RTW_TXSCALE_SIZE] = {
103c97ee3e0STzu-En Huang 	0x081, 0x088, 0x090, 0x099, 0x0a2, 0x0ac, 0x0b6, 0x0c0, 0x0cc, 0x0d8,
104c97ee3e0STzu-En Huang 	0x0e5, 0x0f2, 0x101, 0x110, 0x120, 0x131, 0x143, 0x156, 0x16a, 0x180,
105c97ee3e0STzu-En Huang 	0x197, 0x1af, 0x1c8, 0x1e3, 0x200, 0x21e, 0x23e, 0x261, 0x285, 0x2ab,
106c97ee3e0STzu-En Huang 	0x2d3, 0x2fe, 0x32b, 0x35c, 0x38e, 0x3c4, 0x3fe
107c97ee3e0STzu-En Huang };
108c97ee3e0STzu-En Huang 
rtw8822b_get_swing_index(struct rtw_dev * rtwdev)1096ac65469SArnd Bergmann static u8 rtw8822b_get_swing_index(struct rtw_dev *rtwdev)
110c97ee3e0STzu-En Huang {
111c97ee3e0STzu-En Huang 	u8 i = 0;
112c97ee3e0STzu-En Huang 	u32 swing, table_value;
113c97ee3e0STzu-En Huang 
114c97ee3e0STzu-En Huang 	swing = rtw_read32_mask(rtwdev, 0xc1c, 0xffe00000);
115c97ee3e0STzu-En Huang 	for (i = 0; i < RTW_TXSCALE_SIZE; i++) {
116c97ee3e0STzu-En Huang 		table_value = rtw8822b_txscale_tbl[i];
117c97ee3e0STzu-En Huang 		if (swing == table_value)
118c97ee3e0STzu-En Huang 			break;
119c97ee3e0STzu-En Huang 	}
120c97ee3e0STzu-En Huang 
121c97ee3e0STzu-En Huang 	return i;
122c97ee3e0STzu-En Huang }
123c97ee3e0STzu-En Huang 
rtw8822b_pwrtrack_init(struct rtw_dev * rtwdev)124c97ee3e0STzu-En Huang static void rtw8822b_pwrtrack_init(struct rtw_dev *rtwdev)
125c97ee3e0STzu-En Huang {
126c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
127c97ee3e0STzu-En Huang 	u8 swing_idx = rtw8822b_get_swing_index(rtwdev);
128c97ee3e0STzu-En Huang 	u8 path;
129c97ee3e0STzu-En Huang 
130c97ee3e0STzu-En Huang 	if (swing_idx >= RTW_TXSCALE_SIZE)
131c97ee3e0STzu-En Huang 		dm_info->default_ofdm_index = 24;
132c97ee3e0STzu-En Huang 	else
133c97ee3e0STzu-En Huang 		dm_info->default_ofdm_index = swing_idx;
134c97ee3e0STzu-En Huang 
135c97ee3e0STzu-En Huang 	for (path = RF_PATH_A; path < rtwdev->hal.rf_path_num; path++) {
136c97ee3e0STzu-En Huang 		ewma_thermal_init(&dm_info->avg_thermal[path]);
137c97ee3e0STzu-En Huang 		dm_info->delta_power_index[path] = 0;
138c97ee3e0STzu-En Huang 	}
139c97ee3e0STzu-En Huang 	dm_info->pwr_trk_triggered = false;
140c97ee3e0STzu-En Huang 	dm_info->pwr_trk_init_trigger = true;
141c97ee3e0STzu-En Huang 	dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k;
142c97ee3e0STzu-En Huang }
143c97ee3e0STzu-En Huang 
rtw8822b_phy_bf_init(struct rtw_dev * rtwdev)1440bd95573STzu-En Huang static void rtw8822b_phy_bf_init(struct rtw_dev *rtwdev)
1450bd95573STzu-En Huang {
1460bd95573STzu-En Huang 	rtw_bf_phy_init(rtwdev);
1470bd95573STzu-En Huang 	/* Grouping bitmap parameters */
1480bd95573STzu-En Huang 	rtw_write32(rtwdev, 0x1C94, 0xAFFFAFFF);
1490bd95573STzu-En Huang }
1500bd95573STzu-En Huang 
rtw8822b_phy_set_param(struct rtw_dev * rtwdev)151e3037485SYan-Hsuan Chuang static void rtw8822b_phy_set_param(struct rtw_dev *rtwdev)
152e3037485SYan-Hsuan Chuang {
153e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
154e3037485SYan-Hsuan Chuang 	u8 crystal_cap;
155e3037485SYan-Hsuan Chuang 	bool is_tx2_path;
156e3037485SYan-Hsuan Chuang 
157e3037485SYan-Hsuan Chuang 	/* power on BB/RF domain */
158e3037485SYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_SYS_FUNC_EN,
159e3037485SYan-Hsuan Chuang 		       BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST);
160e3037485SYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_RF_CTRL,
161e3037485SYan-Hsuan Chuang 		       BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
162e3037485SYan-Hsuan Chuang 	rtw_write32_set(rtwdev, REG_WLRF1, BIT_WLRF1_BBRF_EN);
163e3037485SYan-Hsuan Chuang 
164e3037485SYan-Hsuan Chuang 	/* pre init before header files config */
165e3037485SYan-Hsuan Chuang 	rtw_write32_clr(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
166e3037485SYan-Hsuan Chuang 
167e3037485SYan-Hsuan Chuang 	rtw_phy_load_tables(rtwdev);
168e3037485SYan-Hsuan Chuang 
169e3037485SYan-Hsuan Chuang 	crystal_cap = rtwdev->efuse.crystal_cap & 0x3F;
170e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x24, 0x7e000000, crystal_cap);
171e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, 0x28, 0x7e, crystal_cap);
172e3037485SYan-Hsuan Chuang 
173e3037485SYan-Hsuan Chuang 	/* post init after header files config */
174e3037485SYan-Hsuan Chuang 	rtw_write32_set(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
175e3037485SYan-Hsuan Chuang 
176e3037485SYan-Hsuan Chuang 	is_tx2_path = false;
177e3037485SYan-Hsuan Chuang 	rtw8822b_config_trx_mode(rtwdev, hal->antenna_tx, hal->antenna_rx,
178e3037485SYan-Hsuan Chuang 				 is_tx2_path);
179e3037485SYan-Hsuan Chuang 	rtw_phy_init(rtwdev);
180e3037485SYan-Hsuan Chuang 
181e3037485SYan-Hsuan Chuang 	rtw8822b_phy_rfe_init(rtwdev);
182c97ee3e0STzu-En Huang 	rtw8822b_pwrtrack_init(rtwdev);
1830bd95573STzu-En Huang 
1840bd95573STzu-En Huang 	rtw8822b_phy_bf_init(rtwdev);
185e3037485SYan-Hsuan Chuang }
186e3037485SYan-Hsuan Chuang 
187e3037485SYan-Hsuan Chuang #define WLAN_SLOT_TIME		0x09
188e3037485SYan-Hsuan Chuang #define WLAN_PIFS_TIME		0x19
189e3037485SYan-Hsuan Chuang #define WLAN_SIFS_CCK_CONT_TX	0xA
190e3037485SYan-Hsuan Chuang #define WLAN_SIFS_OFDM_CONT_TX	0xE
191e3037485SYan-Hsuan Chuang #define WLAN_SIFS_CCK_TRX	0x10
192e3037485SYan-Hsuan Chuang #define WLAN_SIFS_OFDM_TRX	0x10
193e3037485SYan-Hsuan Chuang #define WLAN_VO_TXOP_LIMIT	0x186 /* unit : 32us */
194e3037485SYan-Hsuan Chuang #define WLAN_VI_TXOP_LIMIT	0x3BC /* unit : 32us */
195e3037485SYan-Hsuan Chuang #define WLAN_RDG_NAV		0x05
196e3037485SYan-Hsuan Chuang #define WLAN_TXOP_NAV		0x1B
197e3037485SYan-Hsuan Chuang #define WLAN_CCK_RX_TSF		0x30
198e3037485SYan-Hsuan Chuang #define WLAN_OFDM_RX_TSF	0x30
199e3037485SYan-Hsuan Chuang #define WLAN_TBTT_PROHIBIT	0x04 /* unit : 32us */
200e3037485SYan-Hsuan Chuang #define WLAN_TBTT_HOLD_TIME	0x064 /* unit : 32us */
201e3037485SYan-Hsuan Chuang #define WLAN_DRV_EARLY_INT	0x04
202e3037485SYan-Hsuan Chuang #define WLAN_BCN_DMA_TIME	0x02
203e3037485SYan-Hsuan Chuang 
204e3037485SYan-Hsuan Chuang #define WLAN_RX_FILTER0		0x0FFFFFFF
205e3037485SYan-Hsuan Chuang #define WLAN_RX_FILTER2		0xFFFF
206e3037485SYan-Hsuan Chuang #define WLAN_RCR_CFG		0xE400220E
207e3037485SYan-Hsuan Chuang #define WLAN_RXPKT_MAX_SZ	12288
208e3037485SYan-Hsuan Chuang #define WLAN_RXPKT_MAX_SZ_512	(WLAN_RXPKT_MAX_SZ >> 9)
209e3037485SYan-Hsuan Chuang 
210e3037485SYan-Hsuan Chuang #define WLAN_AMPDU_MAX_TIME		0x70
211e3037485SYan-Hsuan Chuang #define WLAN_RTS_LEN_TH			0xFF
212e3037485SYan-Hsuan Chuang #define WLAN_RTS_TX_TIME_TH		0x08
213e3037485SYan-Hsuan Chuang #define WLAN_MAX_AGG_PKT_LIMIT		0x20
214e3037485SYan-Hsuan Chuang #define WLAN_RTS_MAX_AGG_PKT_LIMIT	0x20
215e3037485SYan-Hsuan Chuang #define FAST_EDCA_VO_TH		0x06
216e3037485SYan-Hsuan Chuang #define FAST_EDCA_VI_TH		0x06
217e3037485SYan-Hsuan Chuang #define FAST_EDCA_BE_TH		0x06
218e3037485SYan-Hsuan Chuang #define FAST_EDCA_BK_TH		0x06
219e3037485SYan-Hsuan Chuang #define WLAN_BAR_RETRY_LIMIT		0x01
220e3037485SYan-Hsuan Chuang #define WLAN_RA_TRY_RATE_AGG_LIMIT	0x08
221e3037485SYan-Hsuan Chuang 
222e3037485SYan-Hsuan Chuang #define WLAN_TX_FUNC_CFG1		0x30
223e3037485SYan-Hsuan Chuang #define WLAN_TX_FUNC_CFG2		0x30
224e3037485SYan-Hsuan Chuang #define WLAN_MAC_OPT_NORM_FUNC1		0x98
225e3037485SYan-Hsuan Chuang #define WLAN_MAC_OPT_LB_FUNC1		0x80
226c1afb267SPo-Hao Huang #define WLAN_MAC_OPT_FUNC2		0xb0810041
227e3037485SYan-Hsuan Chuang 
228e3037485SYan-Hsuan Chuang #define WLAN_SIFS_CFG	(WLAN_SIFS_CCK_CONT_TX | \
229e3037485SYan-Hsuan Chuang 			(WLAN_SIFS_OFDM_CONT_TX << BIT_SHIFT_SIFS_OFDM_CTX) | \
230e3037485SYan-Hsuan Chuang 			(WLAN_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX) | \
231e3037485SYan-Hsuan Chuang 			(WLAN_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX))
232e3037485SYan-Hsuan Chuang 
233e3037485SYan-Hsuan Chuang #define WLAN_TBTT_TIME	(WLAN_TBTT_PROHIBIT |\
234e3037485SYan-Hsuan Chuang 			(WLAN_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME_AP))
235e3037485SYan-Hsuan Chuang 
236e3037485SYan-Hsuan Chuang #define WLAN_NAV_CFG		(WLAN_RDG_NAV | (WLAN_TXOP_NAV << 16))
237e3037485SYan-Hsuan Chuang #define WLAN_RX_TSF_CFG		(WLAN_CCK_RX_TSF | (WLAN_OFDM_RX_TSF) << 8)
238e3037485SYan-Hsuan Chuang 
rtw8822b_mac_init(struct rtw_dev * rtwdev)239e3037485SYan-Hsuan Chuang static int rtw8822b_mac_init(struct rtw_dev *rtwdev)
240e3037485SYan-Hsuan Chuang {
241e3037485SYan-Hsuan Chuang 	u32 value32;
242e3037485SYan-Hsuan Chuang 
243e3037485SYan-Hsuan Chuang 	/* protocol configuration */
244e3037485SYan-Hsuan Chuang 	rtw_write8_clr(rtwdev, REG_SW_AMPDU_BURST_MODE_CTRL, BIT_PRE_TX_CMD);
245e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_AMPDU_MAX_TIME_V1, WLAN_AMPDU_MAX_TIME);
246e3037485SYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_TX_HANG_CTRL, BIT_EN_EOF_V1);
247e3037485SYan-Hsuan Chuang 	value32 = WLAN_RTS_LEN_TH | (WLAN_RTS_TX_TIME_TH << 8) |
248e3037485SYan-Hsuan Chuang 		  (WLAN_MAX_AGG_PKT_LIMIT << 16) |
249e3037485SYan-Hsuan Chuang 		  (WLAN_RTS_MAX_AGG_PKT_LIMIT << 24);
250e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_PROT_MODE_CTRL, value32);
251e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_BAR_MODE_CTRL + 2,
252e3037485SYan-Hsuan Chuang 		    WLAN_BAR_RETRY_LIMIT | WLAN_RA_TRY_RATE_AGG_LIMIT << 8);
253e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING, FAST_EDCA_VO_TH);
254e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING + 2, FAST_EDCA_VI_TH);
255e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING, FAST_EDCA_BE_TH);
256e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING + 2, FAST_EDCA_BK_TH);
257e3037485SYan-Hsuan Chuang 	/* EDCA configuration */
258e3037485SYan-Hsuan Chuang 	rtw_write8_clr(rtwdev, REG_TIMER0_SRC_SEL, BIT_TSFT_SEL_TIMER0);
259e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_TXPAUSE, 0x0000);
260e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME);
261e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_TIME);
262e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_SIFS, WLAN_SIFS_CFG);
263e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_EDCA_VO_PARAM + 2, WLAN_VO_TXOP_LIMIT);
264e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_EDCA_VI_PARAM + 2, WLAN_VI_TXOP_LIMIT);
265e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_RD_NAV_NXT, WLAN_NAV_CFG);
266e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_RXTSF_OFFSET_CCK, WLAN_RX_TSF_CFG);
267e3037485SYan-Hsuan Chuang 	/* Set beacon cotnrol - enable TSF and other related functions */
268e3037485SYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
269e3037485SYan-Hsuan Chuang 	/* Set send beacon related registers */
270e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_TBTT_PROHIBIT, WLAN_TBTT_TIME);
271e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_DRVERLYINT, WLAN_DRV_EARLY_INT);
272e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_BCNDMATIM, WLAN_BCN_DMA_TIME);
273e3037485SYan-Hsuan Chuang 	rtw_write8_clr(rtwdev, REG_TX_PTCL_CTRL + 1, BIT_SIFS_BK_EN >> 8);
274e3037485SYan-Hsuan Chuang 	/* WMAC configuration */
275e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0);
276e3037485SYan-Hsuan Chuang 	rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2);
277e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG);
278e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RXPKT_MAX_SZ_512);
279e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_TCR + 2, WLAN_TX_FUNC_CFG2);
280e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_TCR + 1, WLAN_TX_FUNC_CFG1);
281e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, REG_WMAC_OPTION_FUNCTION + 8, WLAN_MAC_OPT_FUNC2);
282e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_WMAC_OPTION_FUNCTION + 4, WLAN_MAC_OPT_NORM_FUNC1);
283a3fd1f9aSChin-Yen Lee 	rtw_write8_set(rtwdev, REG_SND_PTCL_CTRL,
284a3fd1f9aSChin-Yen Lee 		       BIT_DIS_CHK_VHTSIGB_CRC);
285e3037485SYan-Hsuan Chuang 
286e3037485SYan-Hsuan Chuang 	return 0;
287e3037485SYan-Hsuan Chuang }
288e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_rfe_efem(struct rtw_dev * rtwdev,u8 channel)289e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_rfe_efem(struct rtw_dev *rtwdev, u8 channel)
290e3037485SYan-Hsuan Chuang {
291e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
292e3037485SYan-Hsuan Chuang 
2938575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel)) {
294e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x705770);
295e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
296e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(4), 0);
297e3037485SYan-Hsuan Chuang 	} else {
298e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x177517);
299e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
300e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(5), 0);
301e3037485SYan-Hsuan Chuang 	}
302e3037485SYan-Hsuan Chuang 
303e3037485SYan-Hsuan Chuang 	rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
304e3037485SYan-Hsuan Chuang 
305e3037485SYan-Hsuan Chuang 	if (hal->antenna_rx == BB_PATH_AB ||
306e3037485SYan-Hsuan Chuang 	    hal->antenna_tx == BB_PATH_AB) {
307e3037485SYan-Hsuan Chuang 		/* 2TX or 2RX */
308e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
309e3037485SYan-Hsuan Chuang 	} else if (hal->antenna_rx == hal->antenna_tx) {
310e3037485SYan-Hsuan Chuang 		/* TXA+RXA or TXB+RXB */
311e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
312e3037485SYan-Hsuan Chuang 	} else {
313e3037485SYan-Hsuan Chuang 		/* TXB+RXA or TXA+RXB */
314e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
315e3037485SYan-Hsuan Chuang 	}
316e3037485SYan-Hsuan Chuang }
317e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_rfe_ifem(struct rtw_dev * rtwdev,u8 channel)318e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_rfe_ifem(struct rtw_dev *rtwdev, u8 channel)
319e3037485SYan-Hsuan Chuang {
320e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
321e3037485SYan-Hsuan Chuang 
3228575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel)) {
323e3037485SYan-Hsuan Chuang 		/* signal source */
324e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x745774);
325e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
326e3037485SYan-Hsuan Chuang 	} else {
327e3037485SYan-Hsuan Chuang 		/* signal source */
328e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x477547);
329e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
330e3037485SYan-Hsuan Chuang 	}
331e3037485SYan-Hsuan Chuang 
332e3037485SYan-Hsuan Chuang 	rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
333e3037485SYan-Hsuan Chuang 
3348575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel)) {
335e3037485SYan-Hsuan Chuang 		if (hal->antenna_rx == BB_PATH_AB ||
336e3037485SYan-Hsuan Chuang 		    hal->antenna_tx == BB_PATH_AB) {
337e3037485SYan-Hsuan Chuang 			/* 2TX or 2RX */
338e3037485SYan-Hsuan Chuang 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
339e3037485SYan-Hsuan Chuang 		} else if (hal->antenna_rx == hal->antenna_tx) {
340e3037485SYan-Hsuan Chuang 			/* TXA+RXA or TXB+RXB */
341e3037485SYan-Hsuan Chuang 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
342e3037485SYan-Hsuan Chuang 		} else {
343e3037485SYan-Hsuan Chuang 			/* TXB+RXA or TXA+RXB */
344e3037485SYan-Hsuan Chuang 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
345e3037485SYan-Hsuan Chuang 		}
346e3037485SYan-Hsuan Chuang 	} else {
347e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa5a5);
348e3037485SYan-Hsuan Chuang 	}
349e3037485SYan-Hsuan Chuang }
350e3037485SYan-Hsuan Chuang 
351e3037485SYan-Hsuan Chuang enum {
352e3037485SYan-Hsuan Chuang 	CCUT_IDX_1R_2G,
353e3037485SYan-Hsuan Chuang 	CCUT_IDX_2R_2G,
354e3037485SYan-Hsuan Chuang 	CCUT_IDX_1R_5G,
355e3037485SYan-Hsuan Chuang 	CCUT_IDX_2R_5G,
356e3037485SYan-Hsuan Chuang 	CCUT_IDX_NR,
357e3037485SYan-Hsuan Chuang };
358e3037485SYan-Hsuan Chuang 
359e3037485SYan-Hsuan Chuang struct cca_ccut {
360e3037485SYan-Hsuan Chuang 	u32 reg82c[CCUT_IDX_NR];
361e3037485SYan-Hsuan Chuang 	u32 reg830[CCUT_IDX_NR];
362e3037485SYan-Hsuan Chuang 	u32 reg838[CCUT_IDX_NR];
363e3037485SYan-Hsuan Chuang };
364e3037485SYan-Hsuan Chuang 
365e3037485SYan-Hsuan Chuang static const struct cca_ccut cca_ifem_ccut = {
366e3037485SYan-Hsuan Chuang 	{0x75C97010, 0x75C97010, 0x75C97010, 0x75C97010}, /*Reg82C*/
367e3037485SYan-Hsuan Chuang 	{0x79a0eaaa, 0x79A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
368e3037485SYan-Hsuan Chuang 	{0x87765541, 0x87746341, 0x87765541, 0x87746341}, /*Reg838*/
369e3037485SYan-Hsuan Chuang };
370e3037485SYan-Hsuan Chuang 
371e3037485SYan-Hsuan Chuang static const struct cca_ccut cca_efem_ccut = {
372e3037485SYan-Hsuan Chuang 	{0x75B86010, 0x75B76010, 0x75B86010, 0x75B76010}, /*Reg82C*/
373e3037485SYan-Hsuan Chuang 	{0x79A0EAA8, 0x79A0EAAC, 0x79A0EAA8, 0x79a0eaaa}, /*Reg830*/
374e3037485SYan-Hsuan Chuang 	{0x87766451, 0x87766431, 0x87766451, 0x87766431}, /*Reg838*/
375e3037485SYan-Hsuan Chuang };
376e3037485SYan-Hsuan Chuang 
377e3037485SYan-Hsuan Chuang static const struct cca_ccut cca_ifem_ccut_ext = {
378e3037485SYan-Hsuan Chuang 	{0x75da8010, 0x75da8010, 0x75da8010, 0x75da8010}, /*Reg82C*/
379e3037485SYan-Hsuan Chuang 	{0x79a0eaaa, 0x97A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
380e3037485SYan-Hsuan Chuang 	{0x87765541, 0x86666341, 0x87765561, 0x86666361}, /*Reg838*/
381e3037485SYan-Hsuan Chuang };
382e3037485SYan-Hsuan Chuang 
rtw8822b_get_cca_val(const struct cca_ccut * cca_ccut,u8 col,u32 * reg82c,u32 * reg830,u32 * reg838)383e3037485SYan-Hsuan Chuang static void rtw8822b_get_cca_val(const struct cca_ccut *cca_ccut, u8 col,
384e3037485SYan-Hsuan Chuang 				 u32 *reg82c, u32 *reg830, u32 *reg838)
385e3037485SYan-Hsuan Chuang {
386e3037485SYan-Hsuan Chuang 	*reg82c = cca_ccut->reg82c[col];
387e3037485SYan-Hsuan Chuang 	*reg830 = cca_ccut->reg830[col];
388e3037485SYan-Hsuan Chuang 	*reg838 = cca_ccut->reg838[col];
389e3037485SYan-Hsuan Chuang }
390e3037485SYan-Hsuan Chuang 
391e3037485SYan-Hsuan Chuang struct rtw8822b_rfe_info {
392e3037485SYan-Hsuan Chuang 	const struct cca_ccut *cca_ccut_2g;
393e3037485SYan-Hsuan Chuang 	const struct cca_ccut *cca_ccut_5g;
394e3037485SYan-Hsuan Chuang 	enum rtw_rfe_fem fem;
395e3037485SYan-Hsuan Chuang 	bool ifem_ext;
396e3037485SYan-Hsuan Chuang 	void (*rtw_set_channel_rfe)(struct rtw_dev *rtwdev, u8 channel);
397e3037485SYan-Hsuan Chuang };
398e3037485SYan-Hsuan Chuang 
399e3037485SYan-Hsuan Chuang #define I2GE5G_CCUT(set_ch) {						\
400e3037485SYan-Hsuan Chuang 	.cca_ccut_2g = &cca_ifem_ccut,					\
401e3037485SYan-Hsuan Chuang 	.cca_ccut_5g = &cca_efem_ccut,					\
402e3037485SYan-Hsuan Chuang 	.fem = RTW_RFE_IFEM2G_EFEM5G,					\
403e3037485SYan-Hsuan Chuang 	.ifem_ext = false,						\
404e3037485SYan-Hsuan Chuang 	.rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch,	\
405e3037485SYan-Hsuan Chuang 	}
406e3037485SYan-Hsuan Chuang #define IFEM_EXT_CCUT(set_ch) {						\
407e3037485SYan-Hsuan Chuang 	.cca_ccut_2g = &cca_ifem_ccut_ext,				\
408e3037485SYan-Hsuan Chuang 	.cca_ccut_5g = &cca_ifem_ccut_ext,				\
409e3037485SYan-Hsuan Chuang 	.fem = RTW_RFE_IFEM,						\
410e3037485SYan-Hsuan Chuang 	.ifem_ext = true,						\
411e3037485SYan-Hsuan Chuang 	.rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch,	\
412e3037485SYan-Hsuan Chuang 	}
413e3037485SYan-Hsuan Chuang 
414e3037485SYan-Hsuan Chuang static const struct rtw8822b_rfe_info rtw8822b_rfe_info[] = {
415e3037485SYan-Hsuan Chuang 	[2] = I2GE5G_CCUT(efem),
4167436a470SYan-Hsuan Chuang 	[3] = IFEM_EXT_CCUT(ifem),
417e3037485SYan-Hsuan Chuang 	[5] = IFEM_EXT_CCUT(ifem),
418e3037485SYan-Hsuan Chuang };
419e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_cca(struct rtw_dev * rtwdev,u8 channel,u8 bw,const struct rtw8822b_rfe_info * rfe_info)420e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_cca(struct rtw_dev *rtwdev, u8 channel, u8 bw,
421e3037485SYan-Hsuan Chuang 				     const struct rtw8822b_rfe_info *rfe_info)
422e3037485SYan-Hsuan Chuang {
423e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
424e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
425e3037485SYan-Hsuan Chuang 	const struct cca_ccut *cca_ccut;
426e3037485SYan-Hsuan Chuang 	u8 col;
427e3037485SYan-Hsuan Chuang 	u32 reg82c, reg830, reg838;
428e3037485SYan-Hsuan Chuang 	bool is_efem_cca = false, is_ifem_cca = false, is_rfe_type = false;
429e3037485SYan-Hsuan Chuang 
4308575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel)) {
431e3037485SYan-Hsuan Chuang 		cca_ccut = rfe_info->cca_ccut_2g;
432e3037485SYan-Hsuan Chuang 
433e3037485SYan-Hsuan Chuang 		if (hal->antenna_rx == BB_PATH_A ||
434e3037485SYan-Hsuan Chuang 		    hal->antenna_rx == BB_PATH_B)
435e3037485SYan-Hsuan Chuang 			col = CCUT_IDX_1R_2G;
436e3037485SYan-Hsuan Chuang 		else
437e3037485SYan-Hsuan Chuang 			col = CCUT_IDX_2R_2G;
438e3037485SYan-Hsuan Chuang 	} else {
439e3037485SYan-Hsuan Chuang 		cca_ccut = rfe_info->cca_ccut_5g;
440e3037485SYan-Hsuan Chuang 
441e3037485SYan-Hsuan Chuang 		if (hal->antenna_rx == BB_PATH_A ||
442e3037485SYan-Hsuan Chuang 		    hal->antenna_rx == BB_PATH_B)
443e3037485SYan-Hsuan Chuang 			col = CCUT_IDX_1R_5G;
444e3037485SYan-Hsuan Chuang 		else
445e3037485SYan-Hsuan Chuang 			col = CCUT_IDX_2R_5G;
446e3037485SYan-Hsuan Chuang 	}
447e3037485SYan-Hsuan Chuang 
448e3037485SYan-Hsuan Chuang 	rtw8822b_get_cca_val(cca_ccut, col, &reg82c, &reg830, &reg838);
449e3037485SYan-Hsuan Chuang 
450e3037485SYan-Hsuan Chuang 	switch (rfe_info->fem) {
451e3037485SYan-Hsuan Chuang 	case RTW_RFE_IFEM:
452e3037485SYan-Hsuan Chuang 	default:
453e3037485SYan-Hsuan Chuang 		is_ifem_cca = true;
454e3037485SYan-Hsuan Chuang 		if (rfe_info->ifem_ext)
455e3037485SYan-Hsuan Chuang 			is_rfe_type = true;
456e3037485SYan-Hsuan Chuang 		break;
457e3037485SYan-Hsuan Chuang 	case RTW_RFE_EFEM:
458e3037485SYan-Hsuan Chuang 		is_efem_cca = true;
459e3037485SYan-Hsuan Chuang 		break;
460e3037485SYan-Hsuan Chuang 	case RTW_RFE_IFEM2G_EFEM5G:
4618575b534SYan-Hsuan Chuang 		if (IS_CH_2G_BAND(channel))
462e3037485SYan-Hsuan Chuang 			is_ifem_cca = true;
463e3037485SYan-Hsuan Chuang 		else
464e3037485SYan-Hsuan Chuang 			is_efem_cca = true;
465e3037485SYan-Hsuan Chuang 		break;
466e3037485SYan-Hsuan Chuang 	}
467e3037485SYan-Hsuan Chuang 
468e3037485SYan-Hsuan Chuang 	if (is_ifem_cca) {
469e3037485SYan-Hsuan Chuang 		if ((hal->cut_version == RTW_CHIP_VER_CUT_B &&
470e3037485SYan-Hsuan Chuang 		     (col == CCUT_IDX_2R_2G || col == CCUT_IDX_2R_5G) &&
471e3037485SYan-Hsuan Chuang 		     bw == RTW_CHANNEL_WIDTH_40) ||
472e3037485SYan-Hsuan Chuang 		    (!is_rfe_type && col == CCUT_IDX_2R_5G &&
473e3037485SYan-Hsuan Chuang 		     bw == RTW_CHANNEL_WIDTH_40) ||
474e3037485SYan-Hsuan Chuang 		    (efuse->rfe_option == 5 && col == CCUT_IDX_2R_5G))
475e3037485SYan-Hsuan Chuang 			reg830 = 0x79a0ea28;
476e3037485SYan-Hsuan Chuang 	}
477e3037485SYan-Hsuan Chuang 
478e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_CCASEL, MASKDWORD, reg82c);
479e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_PDMFTH, MASKDWORD, reg830);
480e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_CCA2ND, MASKDWORD, reg838);
481e3037485SYan-Hsuan Chuang 
482e3037485SYan-Hsuan Chuang 	if (is_efem_cca && !(hal->cut_version == RTW_CHIP_VER_CUT_B))
483e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_L1WT, MASKDWORD, 0x9194b2b9);
484e3037485SYan-Hsuan Chuang 
4858575b534SYan-Hsuan Chuang 	if (bw == RTW_CHANNEL_WIDTH_20 && IS_CH_5G_BAND_MID(channel))
486e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CCA2ND, 0xf0, 0x4);
487e3037485SYan-Hsuan Chuang }
488e3037485SYan-Hsuan Chuang 
489e3037485SYan-Hsuan Chuang static const u8 low_band[15] = {0x7, 0x6, 0x6, 0x5, 0x0, 0x0, 0x7, 0xff, 0x6,
490e3037485SYan-Hsuan Chuang 				0x5, 0x0, 0x0, 0x7, 0x6, 0x6};
491e3037485SYan-Hsuan Chuang static const u8 middle_band[23] = {0x6, 0x5, 0x0, 0x0, 0x7, 0x6, 0x6, 0xff, 0x0,
492e3037485SYan-Hsuan Chuang 				   0x0, 0x7, 0x6, 0x6, 0x5, 0x0, 0xff, 0x7, 0x6,
493e3037485SYan-Hsuan Chuang 				   0x6, 0x5, 0x0, 0x0, 0x7};
494e3037485SYan-Hsuan Chuang static const u8 high_band[15] = {0x5, 0x5, 0x0, 0x7, 0x7, 0x6, 0x5, 0xff, 0x0,
495e3037485SYan-Hsuan Chuang 				 0x7, 0x7, 0x6, 0x5, 0x5, 0x0};
496e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_rf(struct rtw_dev * rtwdev,u8 channel,u8 bw)497e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw)
498e3037485SYan-Hsuan Chuang {
499e3037485SYan-Hsuan Chuang #define RF18_BAND_MASK		(BIT(16) | BIT(9) | BIT(8))
500e3037485SYan-Hsuan Chuang #define RF18_BAND_2G		(0)
501e3037485SYan-Hsuan Chuang #define RF18_BAND_5G		(BIT(16) | BIT(8))
502e3037485SYan-Hsuan Chuang #define RF18_CHANNEL_MASK	(MASKBYTE0)
503e3037485SYan-Hsuan Chuang #define RF18_RFSI_MASK		(BIT(18) | BIT(17))
504e3037485SYan-Hsuan Chuang #define RF18_RFSI_GE_CH80	(BIT(17))
505e3037485SYan-Hsuan Chuang #define RF18_RFSI_GT_CH144	(BIT(18))
506e3037485SYan-Hsuan Chuang #define RF18_BW_MASK		(BIT(11) | BIT(10))
507e3037485SYan-Hsuan Chuang #define RF18_BW_20M		(BIT(11) | BIT(10))
508e3037485SYan-Hsuan Chuang #define RF18_BW_40M		(BIT(11))
509e3037485SYan-Hsuan Chuang #define RF18_BW_80M		(BIT(10))
510e3037485SYan-Hsuan Chuang #define RFBE_MASK		(BIT(17) | BIT(16) | BIT(15))
511e3037485SYan-Hsuan Chuang 
512e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
513e3037485SYan-Hsuan Chuang 	u32 rf_reg18, rf_reg_be;
514e3037485SYan-Hsuan Chuang 
515e3037485SYan-Hsuan Chuang 	rf_reg18 = rtw_read_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK);
516e3037485SYan-Hsuan Chuang 
517e3037485SYan-Hsuan Chuang 	rf_reg18 &= ~(RF18_BAND_MASK | RF18_CHANNEL_MASK | RF18_RFSI_MASK |
518e3037485SYan-Hsuan Chuang 		      RF18_BW_MASK);
519e3037485SYan-Hsuan Chuang 
5208575b534SYan-Hsuan Chuang 	rf_reg18 |= (IS_CH_2G_BAND(channel) ? RF18_BAND_2G : RF18_BAND_5G);
521e3037485SYan-Hsuan Chuang 	rf_reg18 |= (channel & RF18_CHANNEL_MASK);
522e3037485SYan-Hsuan Chuang 	if (channel > 144)
523e3037485SYan-Hsuan Chuang 		rf_reg18 |= RF18_RFSI_GT_CH144;
524e3037485SYan-Hsuan Chuang 	else if (channel >= 80)
525e3037485SYan-Hsuan Chuang 		rf_reg18 |= RF18_RFSI_GE_CH80;
526e3037485SYan-Hsuan Chuang 
527e3037485SYan-Hsuan Chuang 	switch (bw) {
528e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_5:
529e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_10:
530e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
531e3037485SYan-Hsuan Chuang 	default:
532e3037485SYan-Hsuan Chuang 		rf_reg18 |= RF18_BW_20M;
533e3037485SYan-Hsuan Chuang 		break;
534e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
535e3037485SYan-Hsuan Chuang 		rf_reg18 |= RF18_BW_40M;
536e3037485SYan-Hsuan Chuang 		break;
537e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
538e3037485SYan-Hsuan Chuang 		rf_reg18 |= RF18_BW_80M;
539e3037485SYan-Hsuan Chuang 		break;
540e3037485SYan-Hsuan Chuang 	}
541e3037485SYan-Hsuan Chuang 
5428575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel))
543e3037485SYan-Hsuan Chuang 		rf_reg_be = 0x0;
5448575b534SYan-Hsuan Chuang 	else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
545e3037485SYan-Hsuan Chuang 		rf_reg_be = low_band[(channel - 36) >> 1];
5468575b534SYan-Hsuan Chuang 	else if (IS_CH_5G_BAND_3(channel))
547e3037485SYan-Hsuan Chuang 		rf_reg_be = middle_band[(channel - 100) >> 1];
5488575b534SYan-Hsuan Chuang 	else if (IS_CH_5G_BAND_4(channel))
549e3037485SYan-Hsuan Chuang 		rf_reg_be = high_band[(channel - 149) >> 1];
550e3037485SYan-Hsuan Chuang 	else
551e3037485SYan-Hsuan Chuang 		goto err;
552e3037485SYan-Hsuan Chuang 
553e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_MALSEL, RFBE_MASK, rf_reg_be);
554e3037485SYan-Hsuan Chuang 
555e3037485SYan-Hsuan Chuang 	/* need to set 0xdf[18]=1 before writing RF18 when channel 144 */
556e3037485SYan-Hsuan Chuang 	if (channel == 144)
557e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x1);
558e3037485SYan-Hsuan Chuang 	else
559e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x0);
560e3037485SYan-Hsuan Chuang 
561e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK, rf_reg18);
562e3037485SYan-Hsuan Chuang 	if (hal->rf_type > RF_1T1R)
563e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_B, 0x18, RFREG_MASK, rf_reg18);
564e3037485SYan-Hsuan Chuang 
565e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0);
566e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1);
567e3037485SYan-Hsuan Chuang 
568e3037485SYan-Hsuan Chuang 	return;
569e3037485SYan-Hsuan Chuang 
570e3037485SYan-Hsuan Chuang err:
571e3037485SYan-Hsuan Chuang 	WARN_ON(1);
572e3037485SYan-Hsuan Chuang }
573e3037485SYan-Hsuan Chuang 
rtw8822b_toggle_igi(struct rtw_dev * rtwdev)574e3037485SYan-Hsuan Chuang static void rtw8822b_toggle_igi(struct rtw_dev *rtwdev)
575e3037485SYan-Hsuan Chuang {
576e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
577e3037485SYan-Hsuan Chuang 	u32 igi;
578e3037485SYan-Hsuan Chuang 
579e3037485SYan-Hsuan Chuang 	igi = rtw_read32_mask(rtwdev, REG_RXIGI_A, 0x7f);
580e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi - 2);
581e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi);
582e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi - 2);
583e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi);
584e3037485SYan-Hsuan Chuang 
585e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, 0x0);
586e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0,
587e3037485SYan-Hsuan Chuang 			 hal->antenna_rx | (hal->antenna_rx << 4));
588e3037485SYan-Hsuan Chuang }
589e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_rxdfir(struct rtw_dev * rtwdev,u8 bw)590e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_rxdfir(struct rtw_dev *rtwdev, u8 bw)
591e3037485SYan-Hsuan Chuang {
592e3037485SYan-Hsuan Chuang 	if (bw == RTW_CHANNEL_WIDTH_40) {
593e3037485SYan-Hsuan Chuang 		/* RX DFIR for BW40 */
594e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x1);
595e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x0);
596e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
597e3037485SYan-Hsuan Chuang 	} else if (bw == RTW_CHANNEL_WIDTH_80) {
598e3037485SYan-Hsuan Chuang 		/* RX DFIR for BW80 */
599e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
600e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x1);
601e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
602e3037485SYan-Hsuan Chuang 	} else {
603e3037485SYan-Hsuan Chuang 		/* RX DFIR for BW20, BW10 and BW5*/
604e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
605e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2);
606e3037485SYan-Hsuan Chuang 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x1);
607e3037485SYan-Hsuan Chuang 	}
608e3037485SYan-Hsuan Chuang }
609e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel_bb(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_ch_idx)610e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw,
611e3037485SYan-Hsuan Chuang 				    u8 primary_ch_idx)
612e3037485SYan-Hsuan Chuang {
613e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
614e3037485SYan-Hsuan Chuang 	u8 rfe_option = efuse->rfe_option;
615e3037485SYan-Hsuan Chuang 	u32 val32;
616e3037485SYan-Hsuan Chuang 
6178575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(channel)) {
618e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x1);
619e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x0);
620e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x0);
621e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15);
622e3037485SYan-Hsuan Chuang 
623e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x0);
624e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x96a);
625e3037485SYan-Hsuan Chuang 		if (channel == 14) {
626e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x00006577);
627e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x0000);
628e3037485SYan-Hsuan Chuang 		} else {
629e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x384f6577);
630e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x1525);
631e3037485SYan-Hsuan Chuang 		}
632e3037485SYan-Hsuan Chuang 
633e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RFEINV, 0x300, 0x2);
6348575b534SYan-Hsuan Chuang 	} else if (IS_CH_5G_BAND(channel)) {
635e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x1);
636e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x1);
637e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x0);
638e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 34);
639e3037485SYan-Hsuan Chuang 
6408575b534SYan-Hsuan Chuang 		if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
641e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x1);
6428575b534SYan-Hsuan Chuang 		else if (IS_CH_5G_BAND_3(channel))
643e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x2);
6448575b534SYan-Hsuan Chuang 		else if (IS_CH_5G_BAND_4(channel))
645e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x3);
646e3037485SYan-Hsuan Chuang 
6478575b534SYan-Hsuan Chuang 		if (IS_CH_5G_BAND_1(channel))
648e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x494);
6498575b534SYan-Hsuan Chuang 		else if (IS_CH_5G_BAND_2(channel))
650e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x453);
651e3037485SYan-Hsuan Chuang 		else if (channel >= 100 && channel <= 116)
652e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x452);
653e3037485SYan-Hsuan Chuang 		else if (channel >= 118 && channel <= 177)
654e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x412);
655e3037485SYan-Hsuan Chuang 
656e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, 0xcbc, 0x300, 0x1);
657e3037485SYan-Hsuan Chuang 	}
658e3037485SYan-Hsuan Chuang 
659e3037485SYan-Hsuan Chuang 	switch (bw) {
660e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
661e3037485SYan-Hsuan Chuang 	default:
662e3037485SYan-Hsuan Chuang 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
663e3037485SYan-Hsuan Chuang 		val32 &= 0xFFCFFC00;
664e3037485SYan-Hsuan Chuang 		val32 |= (RTW_CHANNEL_WIDTH_20);
665e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
666e3037485SYan-Hsuan Chuang 
667e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
668e3037485SYan-Hsuan Chuang 		break;
669e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
67040fb04b2SPing-Ke Shih 		if (primary_ch_idx == RTW_SC_20_UPPER)
671e3037485SYan-Hsuan Chuang 			rtw_write32_set(rtwdev, REG_RXSB, BIT(4));
672e3037485SYan-Hsuan Chuang 		else
673e3037485SYan-Hsuan Chuang 			rtw_write32_clr(rtwdev, REG_RXSB, BIT(4));
674e3037485SYan-Hsuan Chuang 
675e3037485SYan-Hsuan Chuang 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
676e3037485SYan-Hsuan Chuang 		val32 &= 0xFF3FF300;
677e3037485SYan-Hsuan Chuang 		val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_40);
678e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
679e3037485SYan-Hsuan Chuang 
680e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
681e3037485SYan-Hsuan Chuang 		break;
682e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
683e3037485SYan-Hsuan Chuang 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
684e3037485SYan-Hsuan Chuang 		val32 &= 0xFCEFCF00;
685e3037485SYan-Hsuan Chuang 		val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_80);
686e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
687e3037485SYan-Hsuan Chuang 
688e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
689e3037485SYan-Hsuan Chuang 
6907436a470SYan-Hsuan Chuang 		if (rfe_option == 2 || rfe_option == 3) {
691e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_L1PKWT, 0x0000f000, 0x6);
692e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_ADC40, BIT(10), 0x1);
693e3037485SYan-Hsuan Chuang 		}
694e3037485SYan-Hsuan Chuang 		break;
695e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_5:
696e3037485SYan-Hsuan Chuang 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
697e3037485SYan-Hsuan Chuang 		val32 &= 0xEFEEFE00;
698e3037485SYan-Hsuan Chuang 		val32 |= ((BIT(6) | RTW_CHANNEL_WIDTH_20));
699e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
700e3037485SYan-Hsuan Chuang 
701e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
702e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
703e3037485SYan-Hsuan Chuang 		break;
704e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_10:
705e3037485SYan-Hsuan Chuang 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
706e3037485SYan-Hsuan Chuang 		val32 &= 0xEFFEFF00;
707e3037485SYan-Hsuan Chuang 		val32 |= ((BIT(7) | RTW_CHANNEL_WIDTH_20));
708e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
709e3037485SYan-Hsuan Chuang 
710e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
711e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
712e3037485SYan-Hsuan Chuang 		break;
713e3037485SYan-Hsuan Chuang 	}
714e3037485SYan-Hsuan Chuang }
715e3037485SYan-Hsuan Chuang 
rtw8822b_set_channel(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_chan_idx)716e3037485SYan-Hsuan Chuang static void rtw8822b_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw,
717e3037485SYan-Hsuan Chuang 				 u8 primary_chan_idx)
718e3037485SYan-Hsuan Chuang {
719e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
720e3037485SYan-Hsuan Chuang 	const struct rtw8822b_rfe_info *rfe_info;
721e3037485SYan-Hsuan Chuang 
722e3037485SYan-Hsuan Chuang 	if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
723e3037485SYan-Hsuan Chuang 		 "rfe_option %d is out of boundary\n", efuse->rfe_option))
724e3037485SYan-Hsuan Chuang 		return;
725e3037485SYan-Hsuan Chuang 
726e3037485SYan-Hsuan Chuang 	rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
727e3037485SYan-Hsuan Chuang 
728e3037485SYan-Hsuan Chuang 	rtw8822b_set_channel_bb(rtwdev, channel, bw, primary_chan_idx);
729e3037485SYan-Hsuan Chuang 	rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx);
730e3037485SYan-Hsuan Chuang 	rtw8822b_set_channel_rf(rtwdev, channel, bw);
731e3037485SYan-Hsuan Chuang 	rtw8822b_set_channel_rxdfir(rtwdev, bw);
732e3037485SYan-Hsuan Chuang 	rtw8822b_toggle_igi(rtwdev);
733e3037485SYan-Hsuan Chuang 	rtw8822b_set_channel_cca(rtwdev, channel, bw, rfe_info);
734e3037485SYan-Hsuan Chuang 	(*rfe_info->rtw_set_channel_rfe)(rtwdev, channel);
735e3037485SYan-Hsuan Chuang }
736e3037485SYan-Hsuan Chuang 
rtw8822b_config_trx_mode(struct rtw_dev * rtwdev,u8 tx_path,u8 rx_path,bool is_tx2_path)737e3037485SYan-Hsuan Chuang static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
738e3037485SYan-Hsuan Chuang 				     u8 rx_path, bool is_tx2_path)
739e3037485SYan-Hsuan Chuang {
740e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
741e3037485SYan-Hsuan Chuang 	const struct rtw8822b_rfe_info *rfe_info;
742e3037485SYan-Hsuan Chuang 	u8 ch = rtwdev->hal.current_channel;
743e3037485SYan-Hsuan Chuang 	u8 tx_path_sel, rx_path_sel;
744e3037485SYan-Hsuan Chuang 	int counter;
745e3037485SYan-Hsuan Chuang 
746e3037485SYan-Hsuan Chuang 	if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
747e3037485SYan-Hsuan Chuang 		 "rfe_option %d is out of boundary\n", efuse->rfe_option))
748e3037485SYan-Hsuan Chuang 		return;
749e3037485SYan-Hsuan Chuang 
750e3037485SYan-Hsuan Chuang 	rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
751e3037485SYan-Hsuan Chuang 
752e3037485SYan-Hsuan Chuang 	if ((tx_path | rx_path) & BB_PATH_A)
753e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x3231);
754e3037485SYan-Hsuan Chuang 	else
755e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x1111);
756e3037485SYan-Hsuan Chuang 
757e3037485SYan-Hsuan Chuang 	if ((tx_path | rx_path) & BB_PATH_B)
758e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x3231);
759e3037485SYan-Hsuan Chuang 	else
760e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x1111);
761e3037485SYan-Hsuan Chuang 
762e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_CDDTXP, (BIT(19) | BIT(18)), 0x3);
763e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_TXPSEL, (BIT(29) | BIT(28)), 0x1);
764e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_TXPSEL, BIT(30), 0x1);
765e3037485SYan-Hsuan Chuang 
766e3037485SYan-Hsuan Chuang 	if (tx_path & BB_PATH_A) {
767e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x001);
768e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x8);
769e3037485SYan-Hsuan Chuang 	} else if (tx_path & BB_PATH_B) {
770e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x002);
771e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x4);
772e3037485SYan-Hsuan Chuang 	}
773e3037485SYan-Hsuan Chuang 
774e3037485SYan-Hsuan Chuang 	if (tx_path == BB_PATH_A || tx_path == BB_PATH_B)
775e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x01);
776e3037485SYan-Hsuan Chuang 	else
777e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x43);
778e3037485SYan-Hsuan Chuang 
779e3037485SYan-Hsuan Chuang 	tx_path_sel = (tx_path << 4) | tx_path;
780e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_TXPSEL, MASKBYTE0, tx_path_sel);
781e3037485SYan-Hsuan Chuang 
782e3037485SYan-Hsuan Chuang 	if (tx_path != BB_PATH_A && tx_path != BB_PATH_B) {
783e3037485SYan-Hsuan Chuang 		if (is_tx2_path || rtwdev->mp_mode) {
784e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x043);
785e3037485SYan-Hsuan Chuang 			rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0xc);
786e3037485SYan-Hsuan Chuang 		}
787e3037485SYan-Hsuan Chuang 	}
788e3037485SYan-Hsuan Chuang 
789e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXDESC, BIT(22), 0x0);
790e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXDESC, BIT(18), 0x0);
791e3037485SYan-Hsuan Chuang 
792e3037485SYan-Hsuan Chuang 	if (rx_path & BB_PATH_A)
793e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x0);
794e3037485SYan-Hsuan Chuang 	else if (rx_path & BB_PATH_B)
795e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x5);
796e3037485SYan-Hsuan Chuang 
797e3037485SYan-Hsuan Chuang 	rx_path_sel = (rx_path << 4) | rx_path;
798e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, rx_path_sel);
799e3037485SYan-Hsuan Chuang 
800e3037485SYan-Hsuan Chuang 	if (rx_path == BB_PATH_A || rx_path == BB_PATH_B) {
801e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x0);
802e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x0);
803e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x0);
804e3037485SYan-Hsuan Chuang 	} else {
805e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x1);
806e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x1);
807e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x1);
808e3037485SYan-Hsuan Chuang 	}
809e3037485SYan-Hsuan Chuang 
810e3037485SYan-Hsuan Chuang 	for (counter = 100; counter > 0; counter--) {
811e3037485SYan-Hsuan Chuang 		u32 rf_reg33;
812e3037485SYan-Hsuan Chuang 
813e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
814e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
815e3037485SYan-Hsuan Chuang 
816e3037485SYan-Hsuan Chuang 		udelay(2);
817e3037485SYan-Hsuan Chuang 		rf_reg33 = rtw_read_rf(rtwdev, RF_PATH_A, 0x33, RFREG_MASK);
818e3037485SYan-Hsuan Chuang 
819e3037485SYan-Hsuan Chuang 		if (rf_reg33 == 0x00001)
820e3037485SYan-Hsuan Chuang 			break;
821e3037485SYan-Hsuan Chuang 	}
822e3037485SYan-Hsuan Chuang 
823e3037485SYan-Hsuan Chuang 	if (WARN(counter <= 0, "write RF mode table fail\n"))
824e3037485SYan-Hsuan Chuang 		return;
825e3037485SYan-Hsuan Chuang 
826e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
827e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
828e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x00034);
829e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0x4080c);
830e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
831e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
832e3037485SYan-Hsuan Chuang 
833e3037485SYan-Hsuan Chuang 	rtw8822b_toggle_igi(rtwdev);
834e3037485SYan-Hsuan Chuang 	rtw8822b_set_channel_cca(rtwdev, 1, RTW_CHANNEL_WIDTH_20, rfe_info);
835e3037485SYan-Hsuan Chuang 	(*rfe_info->rtw_set_channel_rfe)(rtwdev, ch);
836e3037485SYan-Hsuan Chuang }
837e3037485SYan-Hsuan Chuang 
query_phy_status_page0(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)838e3037485SYan-Hsuan Chuang static void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status,
839e3037485SYan-Hsuan Chuang 				   struct rtw_rx_pkt_stat *pkt_stat)
840e3037485SYan-Hsuan Chuang {
841082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
842e3037485SYan-Hsuan Chuang 	s8 min_rx_power = -120;
843e3037485SYan-Hsuan Chuang 	u8 pwdb = GET_PHY_STAT_P0_PWDB(phy_status);
844e3037485SYan-Hsuan Chuang 
84598ab76efSYan-Hsuan Chuang 	/* 8822B uses only 1 antenna to RX CCK rates */
846e3037485SYan-Hsuan Chuang 	pkt_stat->rx_power[RF_PATH_A] = pwdb - 110;
847e3037485SYan-Hsuan Chuang 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
848e3037485SYan-Hsuan Chuang 	pkt_stat->bw = RTW_CHANNEL_WIDTH_20;
849e3037485SYan-Hsuan Chuang 	pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
850e3037485SYan-Hsuan Chuang 				     min_rx_power);
851082a36dcSTsang-Shian Lin 	dm_info->rssi[RF_PATH_A] = pkt_stat->rssi;
852e3037485SYan-Hsuan Chuang }
853e3037485SYan-Hsuan Chuang 
query_phy_status_page1(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)854e3037485SYan-Hsuan Chuang static void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status,
855e3037485SYan-Hsuan Chuang 				   struct rtw_rx_pkt_stat *pkt_stat)
856e3037485SYan-Hsuan Chuang {
857082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
858e3037485SYan-Hsuan Chuang 	u8 rxsc, bw;
859e3037485SYan-Hsuan Chuang 	s8 min_rx_power = -120;
860082a36dcSTsang-Shian Lin 	s8 rx_evm;
861082a36dcSTsang-Shian Lin 	u8 evm_dbm = 0;
862082a36dcSTsang-Shian Lin 	u8 rssi;
863082a36dcSTsang-Shian Lin 	int path;
864e3037485SYan-Hsuan Chuang 
865e3037485SYan-Hsuan Chuang 	if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0)
866e3037485SYan-Hsuan Chuang 		rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status);
867e3037485SYan-Hsuan Chuang 	else
868e3037485SYan-Hsuan Chuang 		rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status);
869e3037485SYan-Hsuan Chuang 
870e3037485SYan-Hsuan Chuang 	if (rxsc >= 1 && rxsc <= 8)
871e3037485SYan-Hsuan Chuang 		bw = RTW_CHANNEL_WIDTH_20;
872e3037485SYan-Hsuan Chuang 	else if (rxsc >= 9 && rxsc <= 12)
873e3037485SYan-Hsuan Chuang 		bw = RTW_CHANNEL_WIDTH_40;
874e3037485SYan-Hsuan Chuang 	else if (rxsc >= 13)
875e3037485SYan-Hsuan Chuang 		bw = RTW_CHANNEL_WIDTH_80;
876e3037485SYan-Hsuan Chuang 	else
877e3037485SYan-Hsuan Chuang 		bw = GET_PHY_STAT_P1_RF_MODE(phy_status);
878e3037485SYan-Hsuan Chuang 
879e3037485SYan-Hsuan Chuang 	pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110;
880e3037485SYan-Hsuan Chuang 	pkt_stat->rx_power[RF_PATH_B] = GET_PHY_STAT_P1_PWDB_B(phy_status) - 110;
881e3037485SYan-Hsuan Chuang 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 2);
882e3037485SYan-Hsuan Chuang 	pkt_stat->bw = bw;
883e3037485SYan-Hsuan Chuang 	pkt_stat->signal_power = max3(pkt_stat->rx_power[RF_PATH_A],
884e3037485SYan-Hsuan Chuang 				      pkt_stat->rx_power[RF_PATH_B],
885e3037485SYan-Hsuan Chuang 				      min_rx_power);
886082a36dcSTsang-Shian Lin 
887082a36dcSTsang-Shian Lin 	dm_info->curr_rx_rate = pkt_stat->rate;
888082a36dcSTsang-Shian Lin 
889082a36dcSTsang-Shian Lin 	pkt_stat->rx_evm[RF_PATH_A] = GET_PHY_STAT_P1_RXEVM_A(phy_status);
890082a36dcSTsang-Shian Lin 	pkt_stat->rx_evm[RF_PATH_B] = GET_PHY_STAT_P1_RXEVM_B(phy_status);
891082a36dcSTsang-Shian Lin 
892082a36dcSTsang-Shian Lin 	pkt_stat->rx_snr[RF_PATH_A] = GET_PHY_STAT_P1_RXSNR_A(phy_status);
893082a36dcSTsang-Shian Lin 	pkt_stat->rx_snr[RF_PATH_B] = GET_PHY_STAT_P1_RXSNR_B(phy_status);
894082a36dcSTsang-Shian Lin 
895082a36dcSTsang-Shian Lin 	pkt_stat->cfo_tail[RF_PATH_A] = GET_PHY_STAT_P1_CFO_TAIL_A(phy_status);
896082a36dcSTsang-Shian Lin 	pkt_stat->cfo_tail[RF_PATH_B] = GET_PHY_STAT_P1_CFO_TAIL_B(phy_status);
897082a36dcSTsang-Shian Lin 
898082a36dcSTsang-Shian Lin 	for (path = 0; path <= rtwdev->hal.rf_path_num; path++) {
899082a36dcSTsang-Shian Lin 		rssi = rtw_phy_rf_power_2_rssi(&pkt_stat->rx_power[path], 1);
900082a36dcSTsang-Shian Lin 		dm_info->rssi[path] = rssi;
901082a36dcSTsang-Shian Lin 		dm_info->rx_snr[path] = pkt_stat->rx_snr[path] >> 1;
902082a36dcSTsang-Shian Lin 		dm_info->cfo_tail[path] = (pkt_stat->cfo_tail[path] * 5) >> 1;
903082a36dcSTsang-Shian Lin 
904082a36dcSTsang-Shian Lin 		rx_evm = pkt_stat->rx_evm[path];
905082a36dcSTsang-Shian Lin 
906082a36dcSTsang-Shian Lin 		if (rx_evm < 0) {
907082a36dcSTsang-Shian Lin 			if (rx_evm == S8_MIN)
908082a36dcSTsang-Shian Lin 				evm_dbm = 0;
909082a36dcSTsang-Shian Lin 			else
910082a36dcSTsang-Shian Lin 				evm_dbm = ((u8)-rx_evm >> 1);
911082a36dcSTsang-Shian Lin 		}
912082a36dcSTsang-Shian Lin 		dm_info->rx_evm_dbm[path] = evm_dbm;
913082a36dcSTsang-Shian Lin 	}
914e3037485SYan-Hsuan Chuang }
915e3037485SYan-Hsuan Chuang 
query_phy_status(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)916e3037485SYan-Hsuan Chuang static void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status,
917e3037485SYan-Hsuan Chuang 			     struct rtw_rx_pkt_stat *pkt_stat)
918e3037485SYan-Hsuan Chuang {
919e3037485SYan-Hsuan Chuang 	u8 page;
920e3037485SYan-Hsuan Chuang 
921e3037485SYan-Hsuan Chuang 	page = *phy_status & 0xf;
922e3037485SYan-Hsuan Chuang 
923e3037485SYan-Hsuan Chuang 	switch (page) {
924e3037485SYan-Hsuan Chuang 	case 0:
925e3037485SYan-Hsuan Chuang 		query_phy_status_page0(rtwdev, phy_status, pkt_stat);
926e3037485SYan-Hsuan Chuang 		break;
927e3037485SYan-Hsuan Chuang 	case 1:
928e3037485SYan-Hsuan Chuang 		query_phy_status_page1(rtwdev, phy_status, pkt_stat);
929e3037485SYan-Hsuan Chuang 		break;
930e3037485SYan-Hsuan Chuang 	default:
931e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "unused phy status page (%d)\n", page);
932e3037485SYan-Hsuan Chuang 		return;
933e3037485SYan-Hsuan Chuang 	}
934e3037485SYan-Hsuan Chuang }
935e3037485SYan-Hsuan Chuang 
rtw8822b_query_rx_desc(struct rtw_dev * rtwdev,u8 * rx_desc,struct rtw_rx_pkt_stat * pkt_stat,struct ieee80211_rx_status * rx_status)936e3037485SYan-Hsuan Chuang static void rtw8822b_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc,
937e3037485SYan-Hsuan Chuang 				   struct rtw_rx_pkt_stat *pkt_stat,
938e3037485SYan-Hsuan Chuang 				   struct ieee80211_rx_status *rx_status)
939e3037485SYan-Hsuan Chuang {
940e3037485SYan-Hsuan Chuang 	struct ieee80211_hdr *hdr;
941e3037485SYan-Hsuan Chuang 	u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz;
942e3037485SYan-Hsuan Chuang 	u8 *phy_status = NULL;
943e3037485SYan-Hsuan Chuang 
944e3037485SYan-Hsuan Chuang 	memset(pkt_stat, 0, sizeof(*pkt_stat));
945e3037485SYan-Hsuan Chuang 
946e3037485SYan-Hsuan Chuang 	pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc);
947e3037485SYan-Hsuan Chuang 	pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc);
948e3037485SYan-Hsuan Chuang 	pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc);
9490649ff58SPing-Ke Shih 	pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc) &&
9500649ff58SPing-Ke Shih 			      GET_RX_DESC_ENC_TYPE(rx_desc) != RX_DESC_ENC_NONE;
951e3037485SYan-Hsuan Chuang 	pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc);
952e3037485SYan-Hsuan Chuang 	pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc);
953e3037485SYan-Hsuan Chuang 	pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc);
954e3037485SYan-Hsuan Chuang 	pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc);
955e3037485SYan-Hsuan Chuang 	pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc);
956e3037485SYan-Hsuan Chuang 	pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc);
957e3037485SYan-Hsuan Chuang 	pkt_stat->ppdu_cnt = GET_RX_DESC_PPDU_CNT(rx_desc);
958e3037485SYan-Hsuan Chuang 	pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc);
959e3037485SYan-Hsuan Chuang 
960e3037485SYan-Hsuan Chuang 	/* drv_info_sz is in unit of 8-bytes */
961e3037485SYan-Hsuan Chuang 	pkt_stat->drv_info_sz *= 8;
962e3037485SYan-Hsuan Chuang 
963e3037485SYan-Hsuan Chuang 	/* c2h cmd pkt's rx/phy status is not interested */
964e3037485SYan-Hsuan Chuang 	if (pkt_stat->is_c2h)
965e3037485SYan-Hsuan Chuang 		return;
966e3037485SYan-Hsuan Chuang 
967e3037485SYan-Hsuan Chuang 	hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift +
968e3037485SYan-Hsuan Chuang 				       pkt_stat->drv_info_sz);
969e3037485SYan-Hsuan Chuang 	if (pkt_stat->phy_status) {
970e3037485SYan-Hsuan Chuang 		phy_status = rx_desc + desc_sz + pkt_stat->shift;
971e3037485SYan-Hsuan Chuang 		query_phy_status(rtwdev, phy_status, pkt_stat);
972e3037485SYan-Hsuan Chuang 	}
973e3037485SYan-Hsuan Chuang 
974e3037485SYan-Hsuan Chuang 	rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status);
975e3037485SYan-Hsuan Chuang }
976e3037485SYan-Hsuan Chuang 
977e3037485SYan-Hsuan Chuang static void
rtw8822b_set_tx_power_index_by_rate(struct rtw_dev * rtwdev,u8 path,u8 rs)978e3037485SYan-Hsuan Chuang rtw8822b_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs)
979e3037485SYan-Hsuan Chuang {
980e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
981e3037485SYan-Hsuan Chuang 	static const u32 offset_txagc[2] = {0x1d00, 0x1d80};
982e3037485SYan-Hsuan Chuang 	static u32 phy_pwr_idx;
983e3037485SYan-Hsuan Chuang 	u8 rate, rate_idx, pwr_index, shift;
984e3037485SYan-Hsuan Chuang 	int j;
985e3037485SYan-Hsuan Chuang 
986e3037485SYan-Hsuan Chuang 	for (j = 0; j < rtw_rate_size[rs]; j++) {
987e3037485SYan-Hsuan Chuang 		rate = rtw_rate_section[rs][j];
988e3037485SYan-Hsuan Chuang 		pwr_index = hal->tx_pwr_tbl[path][rate];
989e3037485SYan-Hsuan Chuang 		shift = rate & 0x3;
990e3037485SYan-Hsuan Chuang 		phy_pwr_idx |= ((u32)pwr_index << (shift * 8));
991e3037485SYan-Hsuan Chuang 		if (shift == 0x3) {
992e3037485SYan-Hsuan Chuang 			rate_idx = rate & 0xfc;
993e3037485SYan-Hsuan Chuang 			rtw_write32(rtwdev, offset_txagc[path] + rate_idx,
994e3037485SYan-Hsuan Chuang 				    phy_pwr_idx);
995e3037485SYan-Hsuan Chuang 			phy_pwr_idx = 0;
996e3037485SYan-Hsuan Chuang 		}
997e3037485SYan-Hsuan Chuang 	}
998e3037485SYan-Hsuan Chuang }
999e3037485SYan-Hsuan Chuang 
rtw8822b_set_tx_power_index(struct rtw_dev * rtwdev)1000e3037485SYan-Hsuan Chuang static void rtw8822b_set_tx_power_index(struct rtw_dev *rtwdev)
1001e3037485SYan-Hsuan Chuang {
1002e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1003e3037485SYan-Hsuan Chuang 	int rs, path;
1004e3037485SYan-Hsuan Chuang 
1005e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
1006e3037485SYan-Hsuan Chuang 		for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1007e3037485SYan-Hsuan Chuang 			rtw8822b_set_tx_power_index_by_rate(rtwdev, path, rs);
1008e3037485SYan-Hsuan Chuang 	}
1009e3037485SYan-Hsuan Chuang }
1010e3037485SYan-Hsuan Chuang 
rtw8822b_check_rf_path(u8 antenna)1011e3037485SYan-Hsuan Chuang static bool rtw8822b_check_rf_path(u8 antenna)
1012e3037485SYan-Hsuan Chuang {
1013e3037485SYan-Hsuan Chuang 	switch (antenna) {
1014e3037485SYan-Hsuan Chuang 	case BB_PATH_A:
1015e3037485SYan-Hsuan Chuang 	case BB_PATH_B:
1016e3037485SYan-Hsuan Chuang 	case BB_PATH_AB:
1017e3037485SYan-Hsuan Chuang 		return true;
1018e3037485SYan-Hsuan Chuang 	default:
1019e3037485SYan-Hsuan Chuang 		return false;
1020e3037485SYan-Hsuan Chuang 	}
1021e3037485SYan-Hsuan Chuang }
1022e3037485SYan-Hsuan Chuang 
rtw8822b_set_antenna(struct rtw_dev * rtwdev,u32 antenna_tx,u32 antenna_rx)1023b9ed7e95SYan-Hsuan Chuang static int rtw8822b_set_antenna(struct rtw_dev *rtwdev,
1024b9ed7e95SYan-Hsuan Chuang 				u32 antenna_tx,
1025b9ed7e95SYan-Hsuan Chuang 				u32 antenna_rx)
1026e3037485SYan-Hsuan Chuang {
1027e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1028e3037485SYan-Hsuan Chuang 
1029e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "config RF path, tx=0x%x rx=0x%x\n",
1030e3037485SYan-Hsuan Chuang 		antenna_tx, antenna_rx);
1031e3037485SYan-Hsuan Chuang 
1032e3037485SYan-Hsuan Chuang 	if (!rtw8822b_check_rf_path(antenna_tx)) {
1033a0061be4SPing-Ke Shih 		rtw_warn(rtwdev, "unsupported tx path 0x%x\n", antenna_tx);
1034b9ed7e95SYan-Hsuan Chuang 		return -EINVAL;
1035e3037485SYan-Hsuan Chuang 	}
1036b9ed7e95SYan-Hsuan Chuang 
1037e3037485SYan-Hsuan Chuang 	if (!rtw8822b_check_rf_path(antenna_rx)) {
1038a0061be4SPing-Ke Shih 		rtw_warn(rtwdev, "unsupported rx path 0x%x\n", antenna_rx);
1039b9ed7e95SYan-Hsuan Chuang 		return -EINVAL;
1040e3037485SYan-Hsuan Chuang 	}
1041b9ed7e95SYan-Hsuan Chuang 
1042e3037485SYan-Hsuan Chuang 	hal->antenna_tx = antenna_tx;
1043e3037485SYan-Hsuan Chuang 	hal->antenna_rx = antenna_rx;
1044b9ed7e95SYan-Hsuan Chuang 
1045e3037485SYan-Hsuan Chuang 	rtw8822b_config_trx_mode(rtwdev, antenna_tx, antenna_rx, false);
1046b9ed7e95SYan-Hsuan Chuang 
1047b9ed7e95SYan-Hsuan Chuang 	return 0;
1048e3037485SYan-Hsuan Chuang }
1049e3037485SYan-Hsuan Chuang 
rtw8822b_cfg_ldo25(struct rtw_dev * rtwdev,bool enable)1050e3037485SYan-Hsuan Chuang static void rtw8822b_cfg_ldo25(struct rtw_dev *rtwdev, bool enable)
1051e3037485SYan-Hsuan Chuang {
1052e3037485SYan-Hsuan Chuang 	u8 ldo_pwr;
1053e3037485SYan-Hsuan Chuang 
1054e3037485SYan-Hsuan Chuang 	ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3);
10551afb5eb7SPing-Ke Shih 	ldo_pwr = enable ? ldo_pwr | BIT_LDO25_EN : ldo_pwr & ~BIT_LDO25_EN;
1056e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr);
1057e3037485SYan-Hsuan Chuang }
1058e3037485SYan-Hsuan Chuang 
rtw8822b_false_alarm_statistics(struct rtw_dev * rtwdev)1059e3037485SYan-Hsuan Chuang static void rtw8822b_false_alarm_statistics(struct rtw_dev *rtwdev)
1060e3037485SYan-Hsuan Chuang {
1061e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1062e3037485SYan-Hsuan Chuang 	u32 cck_enable;
1063e3037485SYan-Hsuan Chuang 	u32 cck_fa_cnt;
1064e3037485SYan-Hsuan Chuang 	u32 ofdm_fa_cnt;
10654136214fSYan-Hsuan Chuang 	u32 crc32_cnt;
1066082a36dcSTsang-Shian Lin 	u32 cca32_cnt;
1067e3037485SYan-Hsuan Chuang 
1068e3037485SYan-Hsuan Chuang 	cck_enable = rtw_read32(rtwdev, 0x808) & BIT(28);
1069e3037485SYan-Hsuan Chuang 	cck_fa_cnt = rtw_read16(rtwdev, 0xa5c);
1070e3037485SYan-Hsuan Chuang 	ofdm_fa_cnt = rtw_read16(rtwdev, 0xf48);
1071e3037485SYan-Hsuan Chuang 
1072e3037485SYan-Hsuan Chuang 	dm_info->cck_fa_cnt = cck_fa_cnt;
1073e3037485SYan-Hsuan Chuang 	dm_info->ofdm_fa_cnt = ofdm_fa_cnt;
1074e3037485SYan-Hsuan Chuang 	dm_info->total_fa_cnt = ofdm_fa_cnt;
1075e3037485SYan-Hsuan Chuang 	dm_info->total_fa_cnt += cck_enable ? cck_fa_cnt : 0;
1076e3037485SYan-Hsuan Chuang 
10774136214fSYan-Hsuan Chuang 	crc32_cnt = rtw_read32(rtwdev, 0xf04);
10784136214fSYan-Hsuan Chuang 	dm_info->cck_ok_cnt = crc32_cnt & 0xffff;
10794136214fSYan-Hsuan Chuang 	dm_info->cck_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
10804136214fSYan-Hsuan Chuang 	crc32_cnt = rtw_read32(rtwdev, 0xf14);
10814136214fSYan-Hsuan Chuang 	dm_info->ofdm_ok_cnt = crc32_cnt & 0xffff;
10824136214fSYan-Hsuan Chuang 	dm_info->ofdm_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
10834136214fSYan-Hsuan Chuang 	crc32_cnt = rtw_read32(rtwdev, 0xf10);
10844136214fSYan-Hsuan Chuang 	dm_info->ht_ok_cnt = crc32_cnt & 0xffff;
10854136214fSYan-Hsuan Chuang 	dm_info->ht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
10864136214fSYan-Hsuan Chuang 	crc32_cnt = rtw_read32(rtwdev, 0xf0c);
10874136214fSYan-Hsuan Chuang 	dm_info->vht_ok_cnt = crc32_cnt & 0xffff;
10884136214fSYan-Hsuan Chuang 	dm_info->vht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
10894136214fSYan-Hsuan Chuang 
1090082a36dcSTsang-Shian Lin 	cca32_cnt = rtw_read32(rtwdev, 0xf08);
1091082a36dcSTsang-Shian Lin 	dm_info->ofdm_cca_cnt = ((cca32_cnt & 0xffff0000) >> 16);
1092082a36dcSTsang-Shian Lin 	dm_info->total_cca_cnt = dm_info->ofdm_cca_cnt;
1093082a36dcSTsang-Shian Lin 	if (cck_enable) {
1094082a36dcSTsang-Shian Lin 		cca32_cnt = rtw_read32(rtwdev, 0xfcc);
1095082a36dcSTsang-Shian Lin 		dm_info->cck_cca_cnt = cca32_cnt & 0xffff;
1096082a36dcSTsang-Shian Lin 		dm_info->total_cca_cnt += dm_info->cck_cca_cnt;
1097082a36dcSTsang-Shian Lin 	}
1098082a36dcSTsang-Shian Lin 
1099e3037485SYan-Hsuan Chuang 	rtw_write32_set(rtwdev, 0x9a4, BIT(17));
1100e3037485SYan-Hsuan Chuang 	rtw_write32_clr(rtwdev, 0x9a4, BIT(17));
1101e3037485SYan-Hsuan Chuang 	rtw_write32_clr(rtwdev, 0xa2c, BIT(15));
1102e3037485SYan-Hsuan Chuang 	rtw_write32_set(rtwdev, 0xa2c, BIT(15));
1103e3037485SYan-Hsuan Chuang 	rtw_write32_set(rtwdev, 0xb58, BIT(0));
1104e3037485SYan-Hsuan Chuang 	rtw_write32_clr(rtwdev, 0xb58, BIT(0));
1105e3037485SYan-Hsuan Chuang }
1106e3037485SYan-Hsuan Chuang 
rtw8822b_do_iqk(struct rtw_dev * rtwdev)1107e3037485SYan-Hsuan Chuang static void rtw8822b_do_iqk(struct rtw_dev *rtwdev)
1108e3037485SYan-Hsuan Chuang {
1109e3037485SYan-Hsuan Chuang 	static int do_iqk_cnt;
1110e3037485SYan-Hsuan Chuang 	struct rtw_iqk_para para = {.clear = 0, .segment_iqk = 0};
1111e3037485SYan-Hsuan Chuang 	u32 rf_reg, iqk_fail_mask;
1112e3037485SYan-Hsuan Chuang 	int counter;
1113e3037485SYan-Hsuan Chuang 	bool reload;
1114e3037485SYan-Hsuan Chuang 
1115e3037485SYan-Hsuan Chuang 	rtw_fw_do_iqk(rtwdev, &para);
1116e3037485SYan-Hsuan Chuang 
1117e3037485SYan-Hsuan Chuang 	for (counter = 0; counter < 300; counter++) {
1118e3037485SYan-Hsuan Chuang 		rf_reg = rtw_read_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK);
1119e3037485SYan-Hsuan Chuang 		if (rf_reg == 0xabcde)
1120e3037485SYan-Hsuan Chuang 			break;
1121e3037485SYan-Hsuan Chuang 		msleep(20);
1122e3037485SYan-Hsuan Chuang 	}
1123e3037485SYan-Hsuan Chuang 	rtw_write_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK, 0x0);
1124e3037485SYan-Hsuan Chuang 
1125e3037485SYan-Hsuan Chuang 	reload = !!rtw_read32_mask(rtwdev, REG_IQKFAILMSK, BIT(16));
11265ff29d83SJoe Perches 	iqk_fail_mask = rtw_read32_mask(rtwdev, REG_IQKFAILMSK, GENMASK(7, 0));
1127e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY,
1128e3037485SYan-Hsuan Chuang 		"iqk counter=%d reload=%d do_iqk_cnt=%d n_iqk_fail(mask)=0x%02x\n",
1129e3037485SYan-Hsuan Chuang 		counter, reload, ++do_iqk_cnt, iqk_fail_mask);
1130e3037485SYan-Hsuan Chuang }
1131e3037485SYan-Hsuan Chuang 
rtw8822b_phy_calibration(struct rtw_dev * rtwdev)1132f27b886dSYan-Hsuan Chuang static void rtw8822b_phy_calibration(struct rtw_dev *rtwdev)
11335227c2eeSTzu-En Huang {
1134f27b886dSYan-Hsuan Chuang 	rtw8822b_do_iqk(rtwdev);
11355227c2eeSTzu-En Huang }
11365227c2eeSTzu-En Huang 
rtw8822b_coex_cfg_init(struct rtw_dev * rtwdev)11374136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_init(struct rtw_dev *rtwdev)
11384136214fSYan-Hsuan Chuang {
11394136214fSYan-Hsuan Chuang 	/* enable TBTT nterrupt */
11404136214fSYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
11414136214fSYan-Hsuan Chuang 
11424136214fSYan-Hsuan Chuang 	/* BT report packet sample rate */
11434136214fSYan-Hsuan Chuang 	/* 0x790[5:0]=0x5 */
11443f3fef5fSChing-Te Ku 	rtw_write8_mask(rtwdev, REG_BT_TDMA_TIME, BIT_MASK_SAMPLE_RATE, 0x5);
11454136214fSYan-Hsuan Chuang 
11464136214fSYan-Hsuan Chuang 	/* enable BT counter statistics */
11474136214fSYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_BT_STAT_CTRL, 0x1);
11484136214fSYan-Hsuan Chuang 
11494136214fSYan-Hsuan Chuang 	/* enable PTA (3-wire function form BT side) */
11504136214fSYan-Hsuan Chuang 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN);
11513f3fef5fSChing-Te Ku 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_PO_BT_PTA_PINS);
11524136214fSYan-Hsuan Chuang 
11534136214fSYan-Hsuan Chuang 	/* enable PTA (tx/rx signal form WiFi side) */
11544136214fSYan-Hsuan Chuang 	rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN);
11554136214fSYan-Hsuan Chuang 	/* wl tx signal to PTA not case EDCCA */
11564136214fSYan-Hsuan Chuang 	rtw_write8_clr(rtwdev, REG_QUEUE_CTRL, BIT_PTA_EDCCA_EN);
11574136214fSYan-Hsuan Chuang 	/* GNT_BT=1 while select both */
11583f3fef5fSChing-Te Ku 	rtw_write16_set(rtwdev, REG_BT_COEX_V2, BIT_GNT_BT_POLARITY);
11594136214fSYan-Hsuan Chuang }
11604136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_ant_switch(struct rtw_dev * rtwdev,u8 ctrl_type,u8 pos_type)11614136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_ant_switch(struct rtw_dev *rtwdev,
11624136214fSYan-Hsuan Chuang 					 u8 ctrl_type, u8 pos_type)
11634136214fSYan-Hsuan Chuang {
11644136214fSYan-Hsuan Chuang 	struct rtw_coex *coex = &rtwdev->coex;
11654136214fSYan-Hsuan Chuang 	struct rtw_coex_dm *coex_dm = &coex->dm;
11664136214fSYan-Hsuan Chuang 	struct rtw_coex_rfe *coex_rfe = &coex->rfe;
11674136214fSYan-Hsuan Chuang 	bool polarity_inverse;
11684136214fSYan-Hsuan Chuang 	u8 regval = 0;
11694136214fSYan-Hsuan Chuang 
11704136214fSYan-Hsuan Chuang 	if (((ctrl_type << 8) + pos_type) == coex_dm->cur_switch_status)
11714136214fSYan-Hsuan Chuang 		return;
11724136214fSYan-Hsuan Chuang 
11734136214fSYan-Hsuan Chuang 	coex_dm->cur_switch_status = (ctrl_type << 8) + pos_type;
11744136214fSYan-Hsuan Chuang 
11754136214fSYan-Hsuan Chuang 	if (coex_rfe->ant_switch_diversity &&
11764136214fSYan-Hsuan Chuang 	    ctrl_type == COEX_SWITCH_CTRL_BY_BBSW)
11774136214fSYan-Hsuan Chuang 		ctrl_type = COEX_SWITCH_CTRL_BY_ANTDIV;
11784136214fSYan-Hsuan Chuang 
11794136214fSYan-Hsuan Chuang 	polarity_inverse = (coex_rfe->ant_switch_polarity == 1);
11804136214fSYan-Hsuan Chuang 
11814136214fSYan-Hsuan Chuang 	switch (ctrl_type) {
11824136214fSYan-Hsuan Chuang 	default:
11834136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_BBSW:
11844136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 0 */
11854136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
11864136214fSYan-Hsuan Chuang 		/* 0x4c[24] = 1 */
11874136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
11884136214fSYan-Hsuan Chuang 		/* BB SW, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
11894136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x77);
11904136214fSYan-Hsuan Chuang 
11914136214fSYan-Hsuan Chuang 		if (pos_type == COEX_SWITCH_TO_WLG_BT) {
11924136214fSYan-Hsuan Chuang 			if (coex_rfe->rfe_module_type != 0x4 &&
11934136214fSYan-Hsuan Chuang 			    coex_rfe->rfe_module_type != 0x2)
11944136214fSYan-Hsuan Chuang 				regval = 0x3;
11954136214fSYan-Hsuan Chuang 			else
11964136214fSYan-Hsuan Chuang 				regval = (!polarity_inverse ? 0x2 : 0x1);
11974136214fSYan-Hsuan Chuang 		} else if (pos_type == COEX_SWITCH_TO_WLG) {
11984136214fSYan-Hsuan Chuang 			regval = (!polarity_inverse ? 0x2 : 0x1);
11994136214fSYan-Hsuan Chuang 		} else {
12004136214fSYan-Hsuan Chuang 			regval = (!polarity_inverse ? 0x1 : 0x2);
12014136214fSYan-Hsuan Chuang 		}
12024136214fSYan-Hsuan Chuang 
12034136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
12044136214fSYan-Hsuan Chuang 		break;
12054136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_PTA:
12064136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 0 */
12074136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
12084136214fSYan-Hsuan Chuang 		/* 0x4c[24] = 1 */
12094136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
12104136214fSYan-Hsuan Chuang 		/* PTA,  DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
12114136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x66);
12124136214fSYan-Hsuan Chuang 
12134136214fSYan-Hsuan Chuang 		regval = (!polarity_inverse ? 0x2 : 0x1);
12144136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
12154136214fSYan-Hsuan Chuang 		break;
12164136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_ANTDIV:
12174136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 0 */
12184136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
12194136214fSYan-Hsuan Chuang 		/* 0x4c[24] = 1 */
12204136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
12214136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x88);
12224136214fSYan-Hsuan Chuang 		break;
12234136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_MAC:
12244136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 1 */
12254136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x1);
12264136214fSYan-Hsuan Chuang 
12274136214fSYan-Hsuan Chuang 		regval = (!polarity_inverse ? 0x0 : 0x1);
12284136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_PAD_CTRL1, BIT_SW_DPDT_SEL_DATA, regval);
12294136214fSYan-Hsuan Chuang 		break;
12304136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_FW:
12314136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 0 */
12324136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
12334136214fSYan-Hsuan Chuang 		/* 0x4c[24] = 1 */
12344136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
12354136214fSYan-Hsuan Chuang 		break;
12364136214fSYan-Hsuan Chuang 	case COEX_SWITCH_CTRL_BY_BT:
12374136214fSYan-Hsuan Chuang 		/* 0x4c[23] = 0 */
12384136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
12394136214fSYan-Hsuan Chuang 		/* 0x4c[24] = 0 */
12404136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x0);
12414136214fSYan-Hsuan Chuang 		break;
12424136214fSYan-Hsuan Chuang 	}
12434136214fSYan-Hsuan Chuang }
12444136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_gnt_fix(struct rtw_dev * rtwdev)12454136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_gnt_fix(struct rtw_dev *rtwdev)
12464136214fSYan-Hsuan Chuang {
12474136214fSYan-Hsuan Chuang }
12484136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_gnt_debug(struct rtw_dev * rtwdev)12494136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_gnt_debug(struct rtw_dev *rtwdev)
12504136214fSYan-Hsuan Chuang {
12514136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 2, BIT_BTGP_SPI_EN >> 16, 0);
12524136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 3, BIT_BTGP_JTAG_EN >> 24, 0);
12534136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_GPIO_MUXCFG + 2, BIT_FSPI_EN >> 16, 0);
12544136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 1, BIT_LED1DIS >> 8, 0);
12554136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_SYS_SDIO_CTRL + 3, BIT_DBG_GNT_WL_BT >> 24, 0);
12564136214fSYan-Hsuan Chuang }
12574136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_rfe_type(struct rtw_dev * rtwdev)12584136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_rfe_type(struct rtw_dev *rtwdev)
12594136214fSYan-Hsuan Chuang {
12604136214fSYan-Hsuan Chuang 	struct rtw_coex *coex = &rtwdev->coex;
12614136214fSYan-Hsuan Chuang 	struct rtw_coex_rfe *coex_rfe = &coex->rfe;
12624136214fSYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
12634136214fSYan-Hsuan Chuang 	bool is_ext_fem = false;
12644136214fSYan-Hsuan Chuang 
12654136214fSYan-Hsuan Chuang 	coex_rfe->rfe_module_type = rtwdev->efuse.rfe_option;
12664136214fSYan-Hsuan Chuang 	coex_rfe->ant_switch_polarity = 0;
12674136214fSYan-Hsuan Chuang 	coex_rfe->ant_switch_diversity = false;
12684136214fSYan-Hsuan Chuang 	if (coex_rfe->rfe_module_type == 0x12 ||
12694136214fSYan-Hsuan Chuang 	    coex_rfe->rfe_module_type == 0x15 ||
12704136214fSYan-Hsuan Chuang 	    coex_rfe->rfe_module_type == 0x16)
12714136214fSYan-Hsuan Chuang 		coex_rfe->ant_switch_exist = false;
12724136214fSYan-Hsuan Chuang 	else
12734136214fSYan-Hsuan Chuang 		coex_rfe->ant_switch_exist = true;
12744136214fSYan-Hsuan Chuang 
12754136214fSYan-Hsuan Chuang 	if (coex_rfe->rfe_module_type == 2 ||
12764136214fSYan-Hsuan Chuang 	    coex_rfe->rfe_module_type == 4) {
12774136214fSYan-Hsuan Chuang 		rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, true);
12784136214fSYan-Hsuan Chuang 		is_ext_fem = true;
12794136214fSYan-Hsuan Chuang 	} else {
12804136214fSYan-Hsuan Chuang 		rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, false);
12814136214fSYan-Hsuan Chuang 	}
12824136214fSYan-Hsuan Chuang 
12834136214fSYan-Hsuan Chuang 	coex_rfe->wlg_at_btg = false;
12844136214fSYan-Hsuan Chuang 
12854136214fSYan-Hsuan Chuang 	if (efuse->share_ant &&
12864136214fSYan-Hsuan Chuang 	    coex_rfe->ant_switch_exist && !is_ext_fem)
12874136214fSYan-Hsuan Chuang 		coex_rfe->ant_switch_with_bt = true;
12884136214fSYan-Hsuan Chuang 	else
12894136214fSYan-Hsuan Chuang 		coex_rfe->ant_switch_with_bt = false;
12904136214fSYan-Hsuan Chuang 
12914136214fSYan-Hsuan Chuang 	/* Ext switch buffer mux */
12924136214fSYan-Hsuan Chuang 	rtw_write8(rtwdev, REG_RFE_CTRL_E, 0xff);
12934136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_RFESEL_CTRL + 1, 0x3, 0x0);
12944136214fSYan-Hsuan Chuang 	rtw_write8_mask(rtwdev, REG_RFE_INV16, BIT_RFE_BUF_EN, 0x0);
12954136214fSYan-Hsuan Chuang 
12964136214fSYan-Hsuan Chuang 	/* Disable LTE Coex Function in WiFi side */
12974136214fSYan-Hsuan Chuang 	rtw_coex_write_indirect_reg(rtwdev, LTE_COEX_CTRL, BIT_LTE_COEX_EN, 0);
12984136214fSYan-Hsuan Chuang 
12994136214fSYan-Hsuan Chuang 	/* BTC_CTT_WL_VS_LTE */
13004136214fSYan-Hsuan Chuang 	rtw_coex_write_indirect_reg(rtwdev, LTE_WL_TRX_CTRL, MASKLWORD, 0xffff);
13014136214fSYan-Hsuan Chuang 
13024136214fSYan-Hsuan Chuang 	/* BTC_CTT_BT_VS_LTE */
13034136214fSYan-Hsuan Chuang 	rtw_coex_write_indirect_reg(rtwdev, LTE_BT_TRX_CTRL, MASKLWORD, 0xffff);
13044136214fSYan-Hsuan Chuang }
13054136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_wl_tx_power(struct rtw_dev * rtwdev,u8 wl_pwr)13064136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
13074136214fSYan-Hsuan Chuang {
13084136214fSYan-Hsuan Chuang 	struct rtw_coex *coex = &rtwdev->coex;
13094136214fSYan-Hsuan Chuang 	struct rtw_coex_dm *coex_dm = &coex->dm;
13104136214fSYan-Hsuan Chuang 	static const u16 reg_addr[] = {0xc58, 0xe58};
13114136214fSYan-Hsuan Chuang 	static const u8	wl_tx_power[] = {0xd8, 0xd4, 0xd0, 0xcc, 0xc8};
13124136214fSYan-Hsuan Chuang 	u8 i, pwr;
13134136214fSYan-Hsuan Chuang 
13144136214fSYan-Hsuan Chuang 	if (wl_pwr == coex_dm->cur_wl_pwr_lvl)
13154136214fSYan-Hsuan Chuang 		return;
13164136214fSYan-Hsuan Chuang 
13174136214fSYan-Hsuan Chuang 	coex_dm->cur_wl_pwr_lvl = wl_pwr;
13184136214fSYan-Hsuan Chuang 
13194136214fSYan-Hsuan Chuang 	if (coex_dm->cur_wl_pwr_lvl >= ARRAY_SIZE(wl_tx_power))
13204136214fSYan-Hsuan Chuang 		coex_dm->cur_wl_pwr_lvl = ARRAY_SIZE(wl_tx_power) - 1;
13214136214fSYan-Hsuan Chuang 
13224136214fSYan-Hsuan Chuang 	pwr = wl_tx_power[coex_dm->cur_wl_pwr_lvl];
13234136214fSYan-Hsuan Chuang 
13244136214fSYan-Hsuan Chuang 	for (i = 0; i < ARRAY_SIZE(reg_addr); i++)
13254136214fSYan-Hsuan Chuang 		rtw_write8_mask(rtwdev, reg_addr[i], 0xff, pwr);
13264136214fSYan-Hsuan Chuang }
13274136214fSYan-Hsuan Chuang 
rtw8822b_coex_cfg_wl_rx_gain(struct rtw_dev * rtwdev,bool low_gain)13284136214fSYan-Hsuan Chuang static void rtw8822b_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
13294136214fSYan-Hsuan Chuang {
13304136214fSYan-Hsuan Chuang 	struct rtw_coex *coex = &rtwdev->coex;
13314136214fSYan-Hsuan Chuang 	struct rtw_coex_dm *coex_dm = &coex->dm;
13324136214fSYan-Hsuan Chuang 	/* WL Rx Low gain on */
13334136214fSYan-Hsuan Chuang 	static const u32 wl_rx_low_gain_on[] = {
13344136214fSYan-Hsuan Chuang 		0xff000003, 0xbd120003, 0xbe100003, 0xbf080003, 0xbf060003,
13354136214fSYan-Hsuan Chuang 		0xbf050003, 0xbc140003, 0xbb160003, 0xba180003, 0xb91a0003,
13364136214fSYan-Hsuan Chuang 		0xb81c0003, 0xb71e0003, 0xb4200003, 0xb5220003, 0xb4240003,
13374136214fSYan-Hsuan Chuang 		0xb3260003, 0xb2280003, 0xb12a0003, 0xb02c0003, 0xaf2e0003,
13384136214fSYan-Hsuan Chuang 		0xae300003, 0xad320003, 0xac340003, 0xab360003, 0x8d380003,
13394136214fSYan-Hsuan Chuang 		0x8c3a0003, 0x8b3c0003, 0x8a3e0003, 0x6e400003, 0x6d420003,
13404136214fSYan-Hsuan Chuang 		0x6c440003, 0x6b460003, 0x6a480003, 0x694a0003, 0x684c0003,
13414136214fSYan-Hsuan Chuang 		0x674e0003, 0x66500003, 0x65520003, 0x64540003, 0x64560003,
13424136214fSYan-Hsuan Chuang 		0x007e0403
13434136214fSYan-Hsuan Chuang 	};
13444136214fSYan-Hsuan Chuang 
13454136214fSYan-Hsuan Chuang 	/* WL Rx Low gain off */
13464136214fSYan-Hsuan Chuang 	static const u32 wl_rx_low_gain_off[] = {
13474136214fSYan-Hsuan Chuang 		0xff000003, 0xf4120003, 0xf5100003, 0xf60e0003, 0xf70c0003,
13484136214fSYan-Hsuan Chuang 		0xf80a0003, 0xf3140003, 0xf2160003, 0xf1180003, 0xf01a0003,
13494136214fSYan-Hsuan Chuang 		0xef1c0003, 0xee1e0003, 0xed200003, 0xec220003, 0xeb240003,
13504136214fSYan-Hsuan Chuang 		0xea260003, 0xe9280003, 0xe82a0003, 0xe72c0003, 0xe62e0003,
13514136214fSYan-Hsuan Chuang 		0xe5300003, 0xc8320003, 0xc7340003, 0xc6360003, 0xc5380003,
13524136214fSYan-Hsuan Chuang 		0xc43a0003, 0xc33c0003, 0xc23e0003, 0xc1400003, 0xc0420003,
13534136214fSYan-Hsuan Chuang 		0xa5440003, 0xa4460003, 0xa3480003, 0xa24a0003, 0xa14c0003,
13544136214fSYan-Hsuan Chuang 		0x834e0003, 0x82500003, 0x81520003, 0x80540003, 0x65560003,
13554136214fSYan-Hsuan Chuang 		0x007e0403
13564136214fSYan-Hsuan Chuang 	};
13574136214fSYan-Hsuan Chuang 	u8 i;
13584136214fSYan-Hsuan Chuang 
13594136214fSYan-Hsuan Chuang 	if (low_gain == coex_dm->cur_wl_rx_low_gain_en)
13604136214fSYan-Hsuan Chuang 		return;
13614136214fSYan-Hsuan Chuang 
13624136214fSYan-Hsuan Chuang 	coex_dm->cur_wl_rx_low_gain_en = low_gain;
13634136214fSYan-Hsuan Chuang 
13644136214fSYan-Hsuan Chuang 	if (coex_dm->cur_wl_rx_low_gain_en) {
136521020fc8SChing-Te Ku 		rtw_dbg(rtwdev, RTW_DBG_COEX, "[BTCoex], Hi-Li Table On!\n");
13664136214fSYan-Hsuan Chuang 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_on); i++)
13674136214fSYan-Hsuan Chuang 			rtw_write32(rtwdev, REG_RX_GAIN_EN, wl_rx_low_gain_on[i]);
13684136214fSYan-Hsuan Chuang 
13694136214fSYan-Hsuan Chuang 		/* set Rx filter corner RCK offset */
13704136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x1);
13714136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x3f);
13724136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x1);
13734136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x3f);
13744136214fSYan-Hsuan Chuang 	} else {
137521020fc8SChing-Te Ku 		rtw_dbg(rtwdev, RTW_DBG_COEX, "[BTCoex], Hi-Li Table Off!\n");
13764136214fSYan-Hsuan Chuang 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_off); i++)
13774136214fSYan-Hsuan Chuang 			rtw_write32(rtwdev, 0x81c, wl_rx_low_gain_off[i]);
13784136214fSYan-Hsuan Chuang 
13794136214fSYan-Hsuan Chuang 		/* set Rx filter corner RCK offset */
13804136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x4);
13814136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x0);
13824136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x4);
13834136214fSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x0);
13844136214fSYan-Hsuan Chuang 	}
13854136214fSYan-Hsuan Chuang }
13864136214fSYan-Hsuan Chuang 
rtw8822b_txagc_swing_offset(struct rtw_dev * rtwdev,u8 path,u8 tx_pwr_idx_offset,s8 * txagc_idx,u8 * swing_idx)1387c97ee3e0STzu-En Huang static void rtw8822b_txagc_swing_offset(struct rtw_dev *rtwdev, u8 path,
1388c97ee3e0STzu-En Huang 					u8 tx_pwr_idx_offset,
1389c97ee3e0STzu-En Huang 					s8 *txagc_idx, u8 *swing_idx)
1390c97ee3e0STzu-En Huang {
1391c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1392c97ee3e0STzu-En Huang 	s8 delta_pwr_idx = dm_info->delta_power_index[path];
1393c97ee3e0STzu-En Huang 	u8 swing_upper_bound = dm_info->default_ofdm_index + 10;
1394c97ee3e0STzu-En Huang 	u8 swing_lower_bound = 0;
1395c97ee3e0STzu-En Huang 	u8 max_tx_pwr_idx_offset = 0xf;
1396c97ee3e0STzu-En Huang 	s8 agc_index = 0;
1397c97ee3e0STzu-En Huang 	u8 swing_index = dm_info->default_ofdm_index;
1398c97ee3e0STzu-En Huang 
1399c97ee3e0STzu-En Huang 	tx_pwr_idx_offset = min_t(u8, tx_pwr_idx_offset, max_tx_pwr_idx_offset);
1400c97ee3e0STzu-En Huang 
1401c97ee3e0STzu-En Huang 	if (delta_pwr_idx >= 0) {
1402c97ee3e0STzu-En Huang 		if (delta_pwr_idx <= tx_pwr_idx_offset) {
1403c97ee3e0STzu-En Huang 			agc_index = delta_pwr_idx;
1404c97ee3e0STzu-En Huang 			swing_index = dm_info->default_ofdm_index;
1405c97ee3e0STzu-En Huang 		} else if (delta_pwr_idx > tx_pwr_idx_offset) {
1406c97ee3e0STzu-En Huang 			agc_index = tx_pwr_idx_offset;
1407c97ee3e0STzu-En Huang 			swing_index = dm_info->default_ofdm_index +
1408c97ee3e0STzu-En Huang 					delta_pwr_idx - tx_pwr_idx_offset;
1409c97ee3e0STzu-En Huang 			swing_index = min_t(u8, swing_index, swing_upper_bound);
1410c97ee3e0STzu-En Huang 		}
1411c97ee3e0STzu-En Huang 	} else {
1412c97ee3e0STzu-En Huang 		if (dm_info->default_ofdm_index > abs(delta_pwr_idx))
1413c97ee3e0STzu-En Huang 			swing_index =
1414c97ee3e0STzu-En Huang 				dm_info->default_ofdm_index + delta_pwr_idx;
1415c97ee3e0STzu-En Huang 		else
1416c97ee3e0STzu-En Huang 			swing_index = swing_lower_bound;
1417c97ee3e0STzu-En Huang 		swing_index = max_t(u8, swing_index, swing_lower_bound);
1418c97ee3e0STzu-En Huang 
1419c97ee3e0STzu-En Huang 		agc_index = 0;
1420c97ee3e0STzu-En Huang 	}
1421c97ee3e0STzu-En Huang 
1422c97ee3e0STzu-En Huang 	if (swing_index >= RTW_TXSCALE_SIZE) {
1423c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing index overflow\n");
1424c97ee3e0STzu-En Huang 		swing_index = RTW_TXSCALE_SIZE - 1;
1425c97ee3e0STzu-En Huang 	}
1426c97ee3e0STzu-En Huang 	*txagc_idx = agc_index;
1427c97ee3e0STzu-En Huang 	*swing_idx = swing_index;
1428c97ee3e0STzu-En Huang }
1429c97ee3e0STzu-En Huang 
rtw8822b_pwrtrack_set_pwr(struct rtw_dev * rtwdev,u8 path,u8 pwr_idx_offset)1430c97ee3e0STzu-En Huang static void rtw8822b_pwrtrack_set_pwr(struct rtw_dev *rtwdev, u8 path,
1431c97ee3e0STzu-En Huang 				      u8 pwr_idx_offset)
1432c97ee3e0STzu-En Huang {
1433c97ee3e0STzu-En Huang 	s8 txagc_idx;
1434c97ee3e0STzu-En Huang 	u8 swing_idx;
1435c97ee3e0STzu-En Huang 	u32 reg1, reg2;
1436c97ee3e0STzu-En Huang 
1437c97ee3e0STzu-En Huang 	if (path == RF_PATH_A) {
1438c97ee3e0STzu-En Huang 		reg1 = 0xc94;
1439c97ee3e0STzu-En Huang 		reg2 = 0xc1c;
1440c97ee3e0STzu-En Huang 	} else if (path == RF_PATH_B) {
1441c97ee3e0STzu-En Huang 		reg1 = 0xe94;
1442c97ee3e0STzu-En Huang 		reg2 = 0xe1c;
1443c97ee3e0STzu-En Huang 	} else {
1444c97ee3e0STzu-En Huang 		return;
1445c97ee3e0STzu-En Huang 	}
1446c97ee3e0STzu-En Huang 
1447c97ee3e0STzu-En Huang 	rtw8822b_txagc_swing_offset(rtwdev, path, pwr_idx_offset,
1448c97ee3e0STzu-En Huang 				    &txagc_idx, &swing_idx);
1449c97ee3e0STzu-En Huang 	rtw_write32_mask(rtwdev, reg1, GENMASK(29, 25), txagc_idx);
1450c97ee3e0STzu-En Huang 	rtw_write32_mask(rtwdev, reg2, GENMASK(31, 21),
1451c97ee3e0STzu-En Huang 			 rtw8822b_txscale_tbl[swing_idx]);
1452c97ee3e0STzu-En Huang }
1453c97ee3e0STzu-En Huang 
rtw8822b_pwrtrack_set(struct rtw_dev * rtwdev,u8 path)1454c97ee3e0STzu-En Huang static void rtw8822b_pwrtrack_set(struct rtw_dev *rtwdev, u8 path)
1455c97ee3e0STzu-En Huang {
1456c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1457c97ee3e0STzu-En Huang 	u8 pwr_idx_offset, tx_pwr_idx;
1458c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
1459c97ee3e0STzu-En Huang 	u8 band_width = rtwdev->hal.current_band_width;
1460f8509c38SZong-Zhe Yang 	u8 regd = rtw_regd_get(rtwdev);
1461c97ee3e0STzu-En Huang 	u8 tx_rate = dm_info->tx_rate;
1462c97ee3e0STzu-En Huang 	u8 max_pwr_idx = rtwdev->chip->max_power_index;
1463c97ee3e0STzu-En Huang 
1464c97ee3e0STzu-En Huang 	tx_pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, tx_rate,
1465c97ee3e0STzu-En Huang 						band_width, channel, regd);
1466c97ee3e0STzu-En Huang 
1467c97ee3e0STzu-En Huang 	tx_pwr_idx = min_t(u8, tx_pwr_idx, max_pwr_idx);
1468c97ee3e0STzu-En Huang 
1469c97ee3e0STzu-En Huang 	pwr_idx_offset = max_pwr_idx - tx_pwr_idx;
1470c97ee3e0STzu-En Huang 
1471c97ee3e0STzu-En Huang 	rtw8822b_pwrtrack_set_pwr(rtwdev, path, pwr_idx_offset);
1472c97ee3e0STzu-En Huang }
1473c97ee3e0STzu-En Huang 
rtw8822b_phy_pwrtrack_path(struct rtw_dev * rtwdev,struct rtw_swing_table * swing_table,u8 path)1474c97ee3e0STzu-En Huang static void rtw8822b_phy_pwrtrack_path(struct rtw_dev *rtwdev,
1475c97ee3e0STzu-En Huang 				       struct rtw_swing_table *swing_table,
1476c97ee3e0STzu-En Huang 				       u8 path)
1477c97ee3e0STzu-En Huang {
1478c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1479c97ee3e0STzu-En Huang 	u8 power_idx_cur, power_idx_last;
1480c97ee3e0STzu-En Huang 	u8 delta;
1481c97ee3e0STzu-En Huang 
1482c97ee3e0STzu-En Huang 	/* 8822B only has one thermal meter at PATH A */
1483c97ee3e0STzu-En Huang 	delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A);
1484c97ee3e0STzu-En Huang 
1485c97ee3e0STzu-En Huang 	power_idx_last = dm_info->delta_power_index[path];
1486c97ee3e0STzu-En Huang 	power_idx_cur = rtw_phy_pwrtrack_get_pwridx(rtwdev, swing_table,
1487c97ee3e0STzu-En Huang 						    path, RF_PATH_A, delta);
1488c97ee3e0STzu-En Huang 
1489c97ee3e0STzu-En Huang 	/* if delta of power indexes are the same, just skip */
1490c97ee3e0STzu-En Huang 	if (power_idx_cur == power_idx_last)
1491c97ee3e0STzu-En Huang 		return;
1492c97ee3e0STzu-En Huang 
1493c97ee3e0STzu-En Huang 	dm_info->delta_power_index[path] = power_idx_cur;
1494c97ee3e0STzu-En Huang 	rtw8822b_pwrtrack_set(rtwdev, path);
1495c97ee3e0STzu-En Huang }
1496c97ee3e0STzu-En Huang 
rtw8822b_phy_pwrtrack(struct rtw_dev * rtwdev)1497c97ee3e0STzu-En Huang static void rtw8822b_phy_pwrtrack(struct rtw_dev *rtwdev)
1498c97ee3e0STzu-En Huang {
1499c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1500c97ee3e0STzu-En Huang 	struct rtw_swing_table swing_table;
1501c97ee3e0STzu-En Huang 	u8 thermal_value, path;
1502c97ee3e0STzu-En Huang 
1503c97ee3e0STzu-En Huang 	rtw_phy_config_swing_table(rtwdev, &swing_table);
1504c97ee3e0STzu-En Huang 
1505c97ee3e0STzu-En Huang 	if (rtwdev->efuse.thermal_meter[RF_PATH_A] == 0xff)
1506c97ee3e0STzu-En Huang 		return;
1507c97ee3e0STzu-En Huang 
1508c97ee3e0STzu-En Huang 	thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00);
1509c97ee3e0STzu-En Huang 
1510c97ee3e0STzu-En Huang 	rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A);
1511c97ee3e0STzu-En Huang 
1512c97ee3e0STzu-En Huang 	if (dm_info->pwr_trk_init_trigger)
1513c97ee3e0STzu-En Huang 		dm_info->pwr_trk_init_trigger = false;
1514c97ee3e0STzu-En Huang 	else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value,
1515c97ee3e0STzu-En Huang 						   RF_PATH_A))
1516c97ee3e0STzu-En Huang 		goto iqk;
1517c97ee3e0STzu-En Huang 
1518c97ee3e0STzu-En Huang 	for (path = 0; path < rtwdev->hal.rf_path_num; path++)
1519c97ee3e0STzu-En Huang 		rtw8822b_phy_pwrtrack_path(rtwdev, &swing_table, path);
1520c97ee3e0STzu-En Huang 
1521c97ee3e0STzu-En Huang iqk:
1522c97ee3e0STzu-En Huang 	if (rtw_phy_pwrtrack_need_iqk(rtwdev))
1523c97ee3e0STzu-En Huang 		rtw8822b_do_iqk(rtwdev);
1524c97ee3e0STzu-En Huang }
1525c97ee3e0STzu-En Huang 
rtw8822b_pwr_track(struct rtw_dev * rtwdev)1526a969cf42SYan-Hsuan Chuang static void rtw8822b_pwr_track(struct rtw_dev *rtwdev)
1527c97ee3e0STzu-En Huang {
1528c97ee3e0STzu-En Huang 	struct rtw_efuse *efuse = &rtwdev->efuse;
1529c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1530c97ee3e0STzu-En Huang 
1531c97ee3e0STzu-En Huang 	if (efuse->power_track_type != 0)
1532c97ee3e0STzu-En Huang 		return;
1533c97ee3e0STzu-En Huang 
1534c97ee3e0STzu-En Huang 	if (!dm_info->pwr_trk_triggered) {
1535c97ee3e0STzu-En Huang 		rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER,
1536c97ee3e0STzu-En Huang 			     GENMASK(17, 16), 0x03);
1537c97ee3e0STzu-En Huang 		dm_info->pwr_trk_triggered = true;
1538c97ee3e0STzu-En Huang 		return;
1539c97ee3e0STzu-En Huang 	}
1540c97ee3e0STzu-En Huang 
1541c97ee3e0STzu-En Huang 	rtw8822b_phy_pwrtrack(rtwdev);
1542c97ee3e0STzu-En Huang 	dm_info->pwr_trk_triggered = false;
1543c97ee3e0STzu-En Huang }
1544c97ee3e0STzu-En Huang 
rtw8822b_bf_config_bfee_su(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)15450bd95573STzu-En Huang static void rtw8822b_bf_config_bfee_su(struct rtw_dev *rtwdev,
15460bd95573STzu-En Huang 				       struct rtw_vif *vif,
15470bd95573STzu-En Huang 				       struct rtw_bfee *bfee, bool enable)
15480bd95573STzu-En Huang {
15490bd95573STzu-En Huang 	if (enable)
15500bd95573STzu-En Huang 		rtw_bf_enable_bfee_su(rtwdev, vif, bfee);
15510bd95573STzu-En Huang 	else
15520bd95573STzu-En Huang 		rtw_bf_remove_bfee_su(rtwdev, bfee);
15530bd95573STzu-En Huang }
15540bd95573STzu-En Huang 
rtw8822b_bf_config_bfee_mu(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)15550bd95573STzu-En Huang static void rtw8822b_bf_config_bfee_mu(struct rtw_dev *rtwdev,
15560bd95573STzu-En Huang 				       struct rtw_vif *vif,
15570bd95573STzu-En Huang 				       struct rtw_bfee *bfee, bool enable)
15580bd95573STzu-En Huang {
15590bd95573STzu-En Huang 	if (enable)
15600bd95573STzu-En Huang 		rtw_bf_enable_bfee_mu(rtwdev, vif, bfee);
15610bd95573STzu-En Huang 	else
15620bd95573STzu-En Huang 		rtw_bf_remove_bfee_mu(rtwdev, bfee);
15630bd95573STzu-En Huang }
15640bd95573STzu-En Huang 
rtw8822b_bf_config_bfee(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)15650bd95573STzu-En Huang static void rtw8822b_bf_config_bfee(struct rtw_dev *rtwdev, struct rtw_vif *vif,
15660bd95573STzu-En Huang 				    struct rtw_bfee *bfee, bool enable)
15670bd95573STzu-En Huang {
15680bd95573STzu-En Huang 	if (bfee->role == RTW_BFEE_SU)
15690bd95573STzu-En Huang 		rtw8822b_bf_config_bfee_su(rtwdev, vif, bfee, enable);
15700bd95573STzu-En Huang 	else if (bfee->role == RTW_BFEE_MU)
15710bd95573STzu-En Huang 		rtw8822b_bf_config_bfee_mu(rtwdev, vif, bfee, enable);
15720bd95573STzu-En Huang 	else
15730bd95573STzu-En Huang 		rtw_warn(rtwdev, "wrong bfee role\n");
15740bd95573STzu-En Huang }
15750bd95573STzu-En Huang 
rtw8822b_adaptivity_init(struct rtw_dev * rtwdev)15767285eb96SZong-Zhe Yang static void rtw8822b_adaptivity_init(struct rtw_dev *rtwdev)
15777285eb96SZong-Zhe Yang {
15787285eb96SZong-Zhe Yang 	rtw_phy_set_edcca_th(rtwdev, RTW8822B_EDCCA_MAX, RTW8822B_EDCCA_MAX);
15797285eb96SZong-Zhe Yang 
15807285eb96SZong-Zhe Yang 	/* mac edcca state setting */
15817285eb96SZong-Zhe Yang 	rtw_write32_clr(rtwdev, REG_TX_PTCL_CTRL, BIT_DIS_EDCCA);
15827285eb96SZong-Zhe Yang 	rtw_write32_set(rtwdev, REG_RD_CTRL, BIT_EDCCA_MSK_CNTDOWN_EN);
15837285eb96SZong-Zhe Yang 	rtw_write32_mask(rtwdev, REG_EDCCA_SOURCE, BIT_SOURCE_OPTION,
15847285eb96SZong-Zhe Yang 			 RTW8822B_EDCCA_SRC_DEF);
15857285eb96SZong-Zhe Yang 	rtw_write32_mask(rtwdev, REG_EDCCA_POW_MA, BIT_MA_LEVEL, 0);
15867285eb96SZong-Zhe Yang 
15877285eb96SZong-Zhe Yang 	/* edcca decision opt */
15887285eb96SZong-Zhe Yang 	rtw_write32_set(rtwdev, REG_EDCCA_DECISION, BIT_EDCCA_OPTION);
15897285eb96SZong-Zhe Yang }
15907285eb96SZong-Zhe Yang 
rtw8822b_adaptivity(struct rtw_dev * rtwdev)15917285eb96SZong-Zhe Yang static void rtw8822b_adaptivity(struct rtw_dev *rtwdev)
15927285eb96SZong-Zhe Yang {
15937285eb96SZong-Zhe Yang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
15947285eb96SZong-Zhe Yang 	s8 l2h, h2l;
15957285eb96SZong-Zhe Yang 	u8 igi;
15967285eb96SZong-Zhe Yang 
15977285eb96SZong-Zhe Yang 	igi = dm_info->igi_history[0];
15987285eb96SZong-Zhe Yang 	if (dm_info->edcca_mode == RTW_EDCCA_NORMAL) {
15997285eb96SZong-Zhe Yang 		l2h = max_t(s8, igi + EDCCA_IGI_L2H_DIFF, EDCCA_TH_L2H_LB);
16007285eb96SZong-Zhe Yang 		h2l = l2h - EDCCA_L2H_H2L_DIFF_NORMAL;
16017285eb96SZong-Zhe Yang 	} else {
16027285eb96SZong-Zhe Yang 		l2h = min_t(s8, igi, dm_info->l2h_th_ini);
16037285eb96SZong-Zhe Yang 		h2l = l2h - EDCCA_L2H_H2L_DIFF;
16047285eb96SZong-Zhe Yang 	}
16057285eb96SZong-Zhe Yang 
16067285eb96SZong-Zhe Yang 	rtw_phy_set_edcca_th(rtwdev, l2h, h2l);
16077285eb96SZong-Zhe Yang }
16087285eb96SZong-Zhe Yang 
rtw8822b_fill_txdesc_checksum(struct rtw_dev * rtwdev,struct rtw_tx_pkt_info * pkt_info,u8 * txdesc)160945794099SSascha Hauer static void rtw8822b_fill_txdesc_checksum(struct rtw_dev *rtwdev,
161045794099SSascha Hauer 					  struct rtw_tx_pkt_info *pkt_info,
161145794099SSascha Hauer 					  u8 *txdesc)
161245794099SSascha Hauer {
161345794099SSascha Hauer 	size_t words = 32 / 2; /* calculate the first 32 bytes (16 words) */
161445794099SSascha Hauer 
161545794099SSascha Hauer 	fill_txdesc_checksum_common(txdesc, words);
161645794099SSascha Hauer }
161745794099SSascha Hauer 
1618d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8822b[] = {
1619dba5a189SYan-Hsuan Chuang 	{0x0086,
1620dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1621dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1622dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1623dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1624dba5a189SYan-Hsuan Chuang 	{0x0086,
1625dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1626dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1627dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1628dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1629e3037485SYan-Hsuan Chuang 	{0x004A,
1630e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1631e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1632e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1633e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1634e3037485SYan-Hsuan Chuang 	{0x0005,
1635e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1636e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1637e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1638e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4) | BIT(7), 0},
1639e3037485SYan-Hsuan Chuang 	{0x0300,
1640e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1641e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1642e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1643e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1644e3037485SYan-Hsuan Chuang 	{0x0301,
1645e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1646e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1647e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1648e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1649e3037485SYan-Hsuan Chuang 	{0xFFFF,
1650e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1651e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1652e3037485SYan-Hsuan Chuang 	 0,
1653e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_END, 0, 0},
1654e3037485SYan-Hsuan Chuang };
1655e3037485SYan-Hsuan Chuang 
1656d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd trans_cardemu_to_act_8822b[] = {
1657e3037485SYan-Hsuan Chuang 	{0x0012,
1658e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1659e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1660e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1661e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1662e3037485SYan-Hsuan Chuang 	{0x0012,
1663e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1664e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1665e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1666e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1667e3037485SYan-Hsuan Chuang 	{0x0020,
1668e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1669e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1670e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1671e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1672e3037485SYan-Hsuan Chuang 	{0x0001,
1673e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1674e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1675e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1676e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS},
1677e3037485SYan-Hsuan Chuang 	{0x0000,
1678e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1679e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1680e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1681e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1682e3037485SYan-Hsuan Chuang 	{0x0005,
1683e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1684e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1685e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1686e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0},
1687e3037485SYan-Hsuan Chuang 	{0x0075,
1688e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1689e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1690e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1691e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1692e3037485SYan-Hsuan Chuang 	{0x0006,
1693e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1694e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1695e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1696e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1697e3037485SYan-Hsuan Chuang 	{0x0075,
1698e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1699e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1700e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1701e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1702e3037485SYan-Hsuan Chuang 	{0xFF1A,
1703e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1704e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1705e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1706e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1707e3037485SYan-Hsuan Chuang 	{0x0006,
1708e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1709e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1710e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1711e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1712e3037485SYan-Hsuan Chuang 	{0x0005,
1713e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1714e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1715e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1716e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(7), 0},
1717e3037485SYan-Hsuan Chuang 	{0x0005,
1718e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1719e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1720e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1721e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0},
1722e3037485SYan-Hsuan Chuang 	{0x10C3,
1723e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1724e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1725e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1726e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1727e3037485SYan-Hsuan Chuang 	{0x0005,
1728e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1729e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1730e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1731e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1732e3037485SYan-Hsuan Chuang 	{0x0005,
1733e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1734e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1735e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1736e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_POLLING, BIT(0), 0},
1737e3037485SYan-Hsuan Chuang 	{0x0020,
1738e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1739e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1740e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1741e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(3), BIT(3)},
1742e3037485SYan-Hsuan Chuang 	{0x10A8,
1743e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_C_MSK,
1744e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1745e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1746e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1747e3037485SYan-Hsuan Chuang 	{0x10A9,
1748e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_C_MSK,
1749e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1750e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1751e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0xef},
1752e3037485SYan-Hsuan Chuang 	{0x10AA,
1753e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_C_MSK,
1754e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1755e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1756e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x0c},
1757dba5a189SYan-Hsuan Chuang 	{0x0068,
1758dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_C_MSK,
1759dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1760dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1761dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
1762e3037485SYan-Hsuan Chuang 	{0x0029,
1763e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1764e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1765e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1766e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0xF9},
1767e3037485SYan-Hsuan Chuang 	{0x0024,
1768e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1769e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1770e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1771e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1772e3037485SYan-Hsuan Chuang 	{0x0074,
1773e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1774e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1775e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1776e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1777e3037485SYan-Hsuan Chuang 	{0x00AF,
1778e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1779e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1780e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1781e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1782e3037485SYan-Hsuan Chuang 	{0xFFFF,
1783e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1784e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1785e3037485SYan-Hsuan Chuang 	 0,
1786e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_END, 0, 0},
1787e3037485SYan-Hsuan Chuang };
1788e3037485SYan-Hsuan Chuang 
1789d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd trans_act_to_cardemu_8822b[] = {
1790dba5a189SYan-Hsuan Chuang 	{0x0003,
1791dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1792dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1793dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1794dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1795e3037485SYan-Hsuan Chuang 	{0x0093,
1796e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1797e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1798e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1799e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(3), 0},
1800e3037485SYan-Hsuan Chuang 	{0x001F,
1801e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1802e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1803e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1804e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1805e3037485SYan-Hsuan Chuang 	{0x00EF,
1806e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1807e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1808e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1809e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1810e3037485SYan-Hsuan Chuang 	{0xFF1A,
1811e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1812e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1813e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1814e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x30},
1815e3037485SYan-Hsuan Chuang 	{0x0049,
1816e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1817e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1818e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1819e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1820e3037485SYan-Hsuan Chuang 	{0x0006,
1821e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1822e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1823e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1824e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1825e3037485SYan-Hsuan Chuang 	{0x0002,
1826e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1827e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1828e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1829e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1830e3037485SYan-Hsuan Chuang 	{0x10C3,
1831e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1832e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1833e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1834e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1835e3037485SYan-Hsuan Chuang 	{0x0005,
1836e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1837e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1838e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1839e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
1840e3037485SYan-Hsuan Chuang 	{0x0005,
1841e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1842e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1843e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1844e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
1845e3037485SYan-Hsuan Chuang 	{0x0020,
1846e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1847e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1848e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1849e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(3), 0},
1850e3037485SYan-Hsuan Chuang 	{0x0000,
1851e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1852e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1853e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1854e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1855e3037485SYan-Hsuan Chuang 	{0xFFFF,
1856e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1857e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1858e3037485SYan-Hsuan Chuang 	 0,
1859e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_END, 0, 0},
1860e3037485SYan-Hsuan Chuang };
1861e3037485SYan-Hsuan Chuang 
1862d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8822b[] = {
1863dba5a189SYan-Hsuan Chuang 	{0x0005,
1864dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1865dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1866dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1867dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
1868e3037485SYan-Hsuan Chuang 	{0x0007,
1869e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1870e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1871e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1872e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x20},
1873e3037485SYan-Hsuan Chuang 	{0x0067,
1874e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1875e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1876e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1877e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1878e3037485SYan-Hsuan Chuang 	{0x0005,
1879e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1880e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_PCI_MSK,
1881e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1882e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(2), BIT(2)},
1883e3037485SYan-Hsuan Chuang 	{0x004A,
1884e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1885e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK,
1886e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1887e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1888dba5a189SYan-Hsuan Chuang 	{0x0067,
1889dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1890dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1891dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1892dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1893dba5a189SYan-Hsuan Chuang 	{0x0067,
1894dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1895dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1896dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1897dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(4), 0},
1898dba5a189SYan-Hsuan Chuang 	{0x004F,
1899dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1900dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1901dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1902dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1903dba5a189SYan-Hsuan Chuang 	{0x0067,
1904dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1905dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1906dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1907dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1908dba5a189SYan-Hsuan Chuang 	{0x0046,
1909dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1910dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1911dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1912dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
1913dba5a189SYan-Hsuan Chuang 	{0x0067,
1914dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1915dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1916dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1917dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1918dba5a189SYan-Hsuan Chuang 	{0x0046,
1919dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1920dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1921dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1922dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
1923dba5a189SYan-Hsuan Chuang 	{0x0062,
1924dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1925dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1926dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1927dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
1928e3037485SYan-Hsuan Chuang 	{0x0081,
1929e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1930e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1931e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1932e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
1933e3037485SYan-Hsuan Chuang 	{0x0005,
1934e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1935e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1936e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1937e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)},
1938dba5a189SYan-Hsuan Chuang 	{0x0086,
1939dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1940dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1941dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1942dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1943dba5a189SYan-Hsuan Chuang 	{0x0086,
1944dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1945dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1946dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1947dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
1948e3037485SYan-Hsuan Chuang 	{0x0090,
1949e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1950e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_PCI_MSK,
1951e3037485SYan-Hsuan Chuang 	 RTW_PWR_ADDR_MAC,
1952e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1953dba5a189SYan-Hsuan Chuang 	{0x0044,
1954dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1955dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1956dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1957dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1958dba5a189SYan-Hsuan Chuang 	{0x0040,
1959dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1960dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1961dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1962dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x90},
1963dba5a189SYan-Hsuan Chuang 	{0x0041,
1964dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1965dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1966dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1967dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x00},
1968dba5a189SYan-Hsuan Chuang 	{0x0042,
1969dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1970dba5a189SYan-Hsuan Chuang 	 RTW_PWR_INTF_SDIO_MSK,
1971dba5a189SYan-Hsuan Chuang 	 RTW_PWR_ADDR_SDIO,
1972dba5a189SYan-Hsuan Chuang 	 RTW_PWR_CMD_WRITE, 0xFF, 0x04},
1973e3037485SYan-Hsuan Chuang 	{0xFFFF,
1974e3037485SYan-Hsuan Chuang 	 RTW_PWR_CUT_ALL_MSK,
1975e3037485SYan-Hsuan Chuang 	 RTW_PWR_INTF_ALL_MSK,
1976e3037485SYan-Hsuan Chuang 	 0,
1977e3037485SYan-Hsuan Chuang 	 RTW_PWR_CMD_END, 0, 0},
1978e3037485SYan-Hsuan Chuang };
1979e3037485SYan-Hsuan Chuang 
1980d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd *card_enable_flow_8822b[] = {
1981e3037485SYan-Hsuan Chuang 	trans_carddis_to_cardemu_8822b,
1982e3037485SYan-Hsuan Chuang 	trans_cardemu_to_act_8822b,
1983e3037485SYan-Hsuan Chuang 	NULL
1984e3037485SYan-Hsuan Chuang };
1985e3037485SYan-Hsuan Chuang 
1986d49f2c50SJoe Perches static const struct rtw_pwr_seq_cmd *card_disable_flow_8822b[] = {
1987e3037485SYan-Hsuan Chuang 	trans_act_to_cardemu_8822b,
1988e3037485SYan-Hsuan Chuang 	trans_cardemu_to_carddis_8822b,
1989e3037485SYan-Hsuan Chuang 	NULL
1990e3037485SYan-Hsuan Chuang };
1991e3037485SYan-Hsuan Chuang 
1992d49f2c50SJoe Perches static const struct rtw_intf_phy_para usb2_param_8822b[] = {
1993e3037485SYan-Hsuan Chuang 	{0xFFFF, 0x00,
1994e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
1995e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_ALL,
1996e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
1997e3037485SYan-Hsuan Chuang };
1998e3037485SYan-Hsuan Chuang 
1999d49f2c50SJoe Perches static const struct rtw_intf_phy_para usb3_param_8822b[] = {
2000e3037485SYan-Hsuan Chuang 	{0x0001, 0xA841,
2001e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2002e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_D,
2003e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2004e3037485SYan-Hsuan Chuang 	{0xFFFF, 0x0000,
2005e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2006e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_ALL,
2007e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2008e3037485SYan-Hsuan Chuang };
2009e3037485SYan-Hsuan Chuang 
2010d49f2c50SJoe Perches static const struct rtw_intf_phy_para pcie_gen1_param_8822b[] = {
2011e3037485SYan-Hsuan Chuang 	{0x0001, 0xA841,
2012e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2013e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2014e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2015e3037485SYan-Hsuan Chuang 	{0x0002, 0x60C6,
2016e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2017e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2018e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2019e3037485SYan-Hsuan Chuang 	{0x0008, 0x3596,
2020e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2021e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2022e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2023e3037485SYan-Hsuan Chuang 	{0x0009, 0x321C,
2024e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2025e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2026e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2027e3037485SYan-Hsuan Chuang 	{0x000A, 0x9623,
2028e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2029e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2030e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2031e3037485SYan-Hsuan Chuang 	{0x0020, 0x94FF,
2032e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2033e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2034e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2035e3037485SYan-Hsuan Chuang 	{0x0021, 0xFFCF,
2036e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2037e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2038e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2039e3037485SYan-Hsuan Chuang 	{0x0026, 0xC006,
2040e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2041e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2042e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2043e3037485SYan-Hsuan Chuang 	{0x0029, 0xFF0E,
2044e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2045e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2046e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2047e3037485SYan-Hsuan Chuang 	{0x002A, 0x1840,
2048e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2049e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2050e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2051e3037485SYan-Hsuan Chuang 	{0xFFFF, 0x0000,
2052e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2053e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_ALL,
2054e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2055e3037485SYan-Hsuan Chuang };
2056e3037485SYan-Hsuan Chuang 
2057d49f2c50SJoe Perches static const struct rtw_intf_phy_para pcie_gen2_param_8822b[] = {
2058e3037485SYan-Hsuan Chuang 	{0x0001, 0xA841,
2059e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2060e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2061e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2062e3037485SYan-Hsuan Chuang 	{0x0002, 0x60C6,
2063e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2064e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2065e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2066e3037485SYan-Hsuan Chuang 	{0x0008, 0x3597,
2067e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2068e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2069e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2070e3037485SYan-Hsuan Chuang 	{0x0009, 0x321C,
2071e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2072e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2073e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2074e3037485SYan-Hsuan Chuang 	{0x000A, 0x9623,
2075e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2076e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2077e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2078e3037485SYan-Hsuan Chuang 	{0x0020, 0x94FF,
2079e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2080e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2081e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2082e3037485SYan-Hsuan Chuang 	{0x0021, 0xFFCF,
2083e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2084e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2085e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2086e3037485SYan-Hsuan Chuang 	{0x0026, 0xC006,
2087e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2088e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2089e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2090e3037485SYan-Hsuan Chuang 	{0x0029, 0xFF0E,
2091e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2092e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2093e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2094e3037485SYan-Hsuan Chuang 	{0x002A, 0x3040,
2095e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2096e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_C,
2097e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2098e3037485SYan-Hsuan Chuang 	{0xFFFF, 0x0000,
2099e3037485SYan-Hsuan Chuang 	 RTW_IP_SEL_PHY,
2100e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_CUT_ALL,
2101e3037485SYan-Hsuan Chuang 	 RTW_INTF_PHY_PLATFORM_ALL},
2102e3037485SYan-Hsuan Chuang };
2103e3037485SYan-Hsuan Chuang 
2104d49f2c50SJoe Perches static const struct rtw_intf_phy_para_table phy_para_table_8822b = {
2105e3037485SYan-Hsuan Chuang 	.usb2_para	= usb2_param_8822b,
2106e3037485SYan-Hsuan Chuang 	.usb3_para	= usb3_param_8822b,
2107e3037485SYan-Hsuan Chuang 	.gen1_para	= pcie_gen1_param_8822b,
2108e3037485SYan-Hsuan Chuang 	.gen2_para	= pcie_gen2_param_8822b,
2109e3037485SYan-Hsuan Chuang 	.n_usb2_para	= ARRAY_SIZE(usb2_param_8822b),
2110e3037485SYan-Hsuan Chuang 	.n_usb3_para	= ARRAY_SIZE(usb2_param_8822b),
2111e3037485SYan-Hsuan Chuang 	.n_gen1_para	= ARRAY_SIZE(pcie_gen1_param_8822b),
2112e3037485SYan-Hsuan Chuang 	.n_gen2_para	= ARRAY_SIZE(pcie_gen2_param_8822b),
2113e3037485SYan-Hsuan Chuang };
2114e3037485SYan-Hsuan Chuang 
2115e3037485SYan-Hsuan Chuang static const struct rtw_rfe_def rtw8822b_rfe_defs[] = {
2116e3037485SYan-Hsuan Chuang 	[2] = RTW_DEF_RFE(8822b, 2, 2),
21177436a470SYan-Hsuan Chuang 	[3] = RTW_DEF_RFE(8822b, 3, 0),
2118e3037485SYan-Hsuan Chuang 	[5] = RTW_DEF_RFE(8822b, 5, 5),
2119e3037485SYan-Hsuan Chuang };
2120e3037485SYan-Hsuan Chuang 
2121d49f2c50SJoe Perches static const struct rtw_hw_reg rtw8822b_dig[] = {
2122e3037485SYan-Hsuan Chuang 	[0] = { .addr = 0xc50, .mask = 0x7f },
2123e3037485SYan-Hsuan Chuang 	[1] = { .addr = 0xe50, .mask = 0x7f },
2124e3037485SYan-Hsuan Chuang };
2125e3037485SYan-Hsuan Chuang 
21267e149368SPing-Ke Shih static const struct rtw_ltecoex_addr rtw8822b_ltecoex_addr = {
21277e149368SPing-Ke Shih 	.ctrl = LTECOEX_ACCESS_CTRL,
21287e149368SPing-Ke Shih 	.wdata = LTECOEX_WRITE_DATA,
21297e149368SPing-Ke Shih 	.rdata = LTECOEX_READ_DATA,
21307e149368SPing-Ke Shih };
21317e149368SPing-Ke Shih 
2132d49f2c50SJoe Perches static const struct rtw_page_table page_table_8822b[] = {
2133e3037485SYan-Hsuan Chuang 	{64, 64, 64, 64, 1},
2134e3037485SYan-Hsuan Chuang 	{64, 64, 64, 64, 1},
2135e3037485SYan-Hsuan Chuang 	{64, 64, 0, 0, 1},
2136e3037485SYan-Hsuan Chuang 	{64, 64, 64, 0, 1},
2137e3037485SYan-Hsuan Chuang 	{64, 64, 64, 64, 1},
2138e3037485SYan-Hsuan Chuang };
2139e3037485SYan-Hsuan Chuang 
2140d49f2c50SJoe Perches static const struct rtw_rqpn rqpn_table_8822b[] = {
2141e3037485SYan-Hsuan Chuang 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2142e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2143e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2144e3037485SYan-Hsuan Chuang 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2145e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2146e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2147e3037485SYan-Hsuan Chuang 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2148e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH,
2149e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2150e3037485SYan-Hsuan Chuang 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2151e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2152e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2153e3037485SYan-Hsuan Chuang 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2154e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2155e3037485SYan-Hsuan Chuang 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2156e3037485SYan-Hsuan Chuang };
2157e3037485SYan-Hsuan Chuang 
21587d754f97SPing-Ke Shih static struct rtw_prioq_addrs prioq_addrs_8822b = {
21597d754f97SPing-Ke Shih 	.prio[RTW_DMA_MAPPING_EXTRA] = {
21607d754f97SPing-Ke Shih 		.rsvd = REG_FIFOPAGE_INFO_4, .avail = REG_FIFOPAGE_INFO_4 + 2,
21617d754f97SPing-Ke Shih 	},
21627d754f97SPing-Ke Shih 	.prio[RTW_DMA_MAPPING_LOW] = {
21637d754f97SPing-Ke Shih 		.rsvd = REG_FIFOPAGE_INFO_2, .avail = REG_FIFOPAGE_INFO_2 + 2,
21647d754f97SPing-Ke Shih 	},
21657d754f97SPing-Ke Shih 	.prio[RTW_DMA_MAPPING_NORMAL] = {
21667d754f97SPing-Ke Shih 		.rsvd = REG_FIFOPAGE_INFO_3, .avail = REG_FIFOPAGE_INFO_3 + 2,
21677d754f97SPing-Ke Shih 	},
21687d754f97SPing-Ke Shih 	.prio[RTW_DMA_MAPPING_HIGH] = {
21697d754f97SPing-Ke Shih 		.rsvd = REG_FIFOPAGE_INFO_1, .avail = REG_FIFOPAGE_INFO_1 + 2,
21707d754f97SPing-Ke Shih 	},
21717d754f97SPing-Ke Shih 	.wsize = true,
21727d754f97SPing-Ke Shih };
21737d754f97SPing-Ke Shih 
2174e3037485SYan-Hsuan Chuang static struct rtw_chip_ops rtw8822b_ops = {
2175e3037485SYan-Hsuan Chuang 	.phy_set_param		= rtw8822b_phy_set_param,
2176e3037485SYan-Hsuan Chuang 	.read_efuse		= rtw8822b_read_efuse,
2177e3037485SYan-Hsuan Chuang 	.query_rx_desc		= rtw8822b_query_rx_desc,
2178e3037485SYan-Hsuan Chuang 	.set_channel		= rtw8822b_set_channel,
2179e3037485SYan-Hsuan Chuang 	.mac_init		= rtw8822b_mac_init,
2180e3037485SYan-Hsuan Chuang 	.read_rf		= rtw_phy_read_rf,
2181e3037485SYan-Hsuan Chuang 	.write_rf		= rtw_phy_write_rf_reg_sipi,
2182e3037485SYan-Hsuan Chuang 	.set_tx_power_index	= rtw8822b_set_tx_power_index,
2183e3037485SYan-Hsuan Chuang 	.set_antenna		= rtw8822b_set_antenna,
2184e3037485SYan-Hsuan Chuang 	.cfg_ldo25		= rtw8822b_cfg_ldo25,
2185e3037485SYan-Hsuan Chuang 	.false_alarm_statistics	= rtw8822b_false_alarm_statistics,
2186f27b886dSYan-Hsuan Chuang 	.phy_calibration	= rtw8822b_phy_calibration,
2187c97ee3e0STzu-En Huang 	.pwr_track		= rtw8822b_pwr_track,
21880bd95573STzu-En Huang 	.config_bfee		= rtw8822b_bf_config_bfee,
21890bd95573STzu-En Huang 	.set_gid_table		= rtw_bf_set_gid_table,
21900bd95573STzu-En Huang 	.cfg_csi_rate		= rtw_bf_cfg_csi_rate,
21917285eb96SZong-Zhe Yang 	.adaptivity_init	= rtw8822b_adaptivity_init,
21927285eb96SZong-Zhe Yang 	.adaptivity		= rtw8822b_adaptivity,
219345794099SSascha Hauer 	.fill_txdesc_checksum	= rtw8822b_fill_txdesc_checksum,
21944136214fSYan-Hsuan Chuang 
21954136214fSYan-Hsuan Chuang 	.coex_set_init		= rtw8822b_coex_cfg_init,
21964136214fSYan-Hsuan Chuang 	.coex_set_ant_switch	= rtw8822b_coex_cfg_ant_switch,
21974136214fSYan-Hsuan Chuang 	.coex_set_gnt_fix	= rtw8822b_coex_cfg_gnt_fix,
21984136214fSYan-Hsuan Chuang 	.coex_set_gnt_debug	= rtw8822b_coex_cfg_gnt_debug,
21994136214fSYan-Hsuan Chuang 	.coex_set_rfe_type	= rtw8822b_coex_cfg_rfe_type,
22004136214fSYan-Hsuan Chuang 	.coex_set_wl_tx_power	= rtw8822b_coex_cfg_wl_tx_power,
22014136214fSYan-Hsuan Chuang 	.coex_set_wl_rx_gain	= rtw8822b_coex_cfg_wl_rx_gain,
2202e3037485SYan-Hsuan Chuang };
2203e3037485SYan-Hsuan Chuang 
22044136214fSYan-Hsuan Chuang /* Shared-Antenna Coex Table */
22054136214fSYan-Hsuan Chuang static const struct coex_table_para table_sant_8822b[] = {
22064136214fSYan-Hsuan Chuang 	{0xffffffff, 0xffffffff}, /* case-0 */
22074136214fSYan-Hsuan Chuang 	{0x55555555, 0x55555555},
22084136214fSYan-Hsuan Chuang 	{0x66555555, 0x66555555},
22094136214fSYan-Hsuan Chuang 	{0xaaaaaaaa, 0xaaaaaaaa},
22104136214fSYan-Hsuan Chuang 	{0x5a5a5a5a, 0x5a5a5a5a},
22114136214fSYan-Hsuan Chuang 	{0xfafafafa, 0xfafafafa}, /* case-5 */
221219ecd61dSChing-Te Ku 	{0x6a5a5555, 0xaaaaaaaa},
22134136214fSYan-Hsuan Chuang 	{0x6a5a56aa, 0x6a5a56aa},
22144136214fSYan-Hsuan Chuang 	{0x6a5a5a5a, 0x6a5a5a5a},
22154136214fSYan-Hsuan Chuang 	{0x66555555, 0x5a5a5a5a},
22164136214fSYan-Hsuan Chuang 	{0x66555555, 0x6a5a5a5a}, /* case-10 */
22174136214fSYan-Hsuan Chuang 	{0x66555555, 0xfafafafa},
2218001a3c90SZong-Zhe Yang 	{0x66555555, 0x5a5a5aaa},
221919ecd61dSChing-Te Ku 	{0x66555555, 0x6aaa5aaa},
22204136214fSYan-Hsuan Chuang 	{0x66555555, 0xaaaa5aaa},
22214136214fSYan-Hsuan Chuang 	{0x66555555, 0xaaaaaaaa}, /* case-15 */
22224136214fSYan-Hsuan Chuang 	{0xffff55ff, 0xfafafafa},
22234136214fSYan-Hsuan Chuang 	{0xffff55ff, 0x6afa5afa},
22244136214fSYan-Hsuan Chuang 	{0xaaffffaa, 0xfafafafa},
22254136214fSYan-Hsuan Chuang 	{0xaa5555aa, 0x5a5a5a5a},
22264136214fSYan-Hsuan Chuang 	{0xaa5555aa, 0x6a5a5a5a}, /* case-20 */
22274136214fSYan-Hsuan Chuang 	{0xaa5555aa, 0xaaaaaaaa},
22284136214fSYan-Hsuan Chuang 	{0xffffffff, 0x5a5a5a5a},
222919ecd61dSChing-Te Ku 	{0xffffffff, 0x5a5a5a5a},
22304136214fSYan-Hsuan Chuang 	{0xffffffff, 0x55555555},
22314136214fSYan-Hsuan Chuang 	{0xffffffff, 0x6a5a5aaa}, /* case-25 */
22324136214fSYan-Hsuan Chuang 	{0x55555555, 0x5a5a5a5a},
22334136214fSYan-Hsuan Chuang 	{0x55555555, 0xaaaaaaaa},
22344136214fSYan-Hsuan Chuang 	{0x55555555, 0x6a5a6a5a},
2235842280daSChing-Te Ku 	{0x66556655, 0x66556655},
2236842280daSChing-Te Ku 	{0x66556aaa, 0x6a5a6aaa}, /* case-30 */
2237842280daSChing-Te Ku 	{0xffffffff, 0x5aaa5aaa},
2238842280daSChing-Te Ku 	{0x56555555, 0x5a5a5aaa},
22394136214fSYan-Hsuan Chuang };
22404136214fSYan-Hsuan Chuang 
22414136214fSYan-Hsuan Chuang /* Non-Shared-Antenna Coex Table */
22424136214fSYan-Hsuan Chuang static const struct coex_table_para table_nsant_8822b[] = {
22434136214fSYan-Hsuan Chuang 	{0xffffffff, 0xffffffff}, /* case-100 */
22444136214fSYan-Hsuan Chuang 	{0x55555555, 0x55555555},
22454136214fSYan-Hsuan Chuang 	{0x66555555, 0x66555555},
22464136214fSYan-Hsuan Chuang 	{0xaaaaaaaa, 0xaaaaaaaa},
22474136214fSYan-Hsuan Chuang 	{0x5a5a5a5a, 0x5a5a5a5a},
22484136214fSYan-Hsuan Chuang 	{0xfafafafa, 0xfafafafa}, /* case-105 */
22494136214fSYan-Hsuan Chuang 	{0x5afa5afa, 0x5afa5afa},
22504136214fSYan-Hsuan Chuang 	{0x55555555, 0xfafafafa},
22514136214fSYan-Hsuan Chuang 	{0x66555555, 0xfafafafa},
22524136214fSYan-Hsuan Chuang 	{0x66555555, 0x5a5a5a5a},
22534136214fSYan-Hsuan Chuang 	{0x66555555, 0x6a5a5a5a}, /* case-110 */
22544136214fSYan-Hsuan Chuang 	{0x66555555, 0xaaaaaaaa},
22554136214fSYan-Hsuan Chuang 	{0xffff55ff, 0xfafafafa},
22564136214fSYan-Hsuan Chuang 	{0xffff55ff, 0x5afa5afa},
22574136214fSYan-Hsuan Chuang 	{0xffff55ff, 0xaaaaaaaa},
225819ecd61dSChing-Te Ku 	{0xffff55ff, 0xffff55ff}, /* case-115 */
22594136214fSYan-Hsuan Chuang 	{0xaaffffaa, 0x5afa5afa},
22604136214fSYan-Hsuan Chuang 	{0xaaffffaa, 0xaaaaaaaa},
22614136214fSYan-Hsuan Chuang 	{0xffffffff, 0xfafafafa},
22624136214fSYan-Hsuan Chuang 	{0xffffffff, 0x5afa5afa},
22634136214fSYan-Hsuan Chuang 	{0xffffffff, 0xaaaaaaaa}, /* case-120 */
22644136214fSYan-Hsuan Chuang 	{0x55ff55ff, 0x5afa5afa},
22654136214fSYan-Hsuan Chuang 	{0x55ff55ff, 0xaaaaaaaa},
22664136214fSYan-Hsuan Chuang 	{0x55ff55ff, 0x55ff55ff}
22674136214fSYan-Hsuan Chuang };
22684136214fSYan-Hsuan Chuang 
22694136214fSYan-Hsuan Chuang /* Shared-Antenna TDMA */
22704136214fSYan-Hsuan Chuang static const struct coex_tdma_para tdma_sant_8822b[] = {
22714136214fSYan-Hsuan Chuang 	{ {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */
22724136214fSYan-Hsuan Chuang 	{ {0x61, 0x45, 0x03, 0x11, 0x11} },
22734136214fSYan-Hsuan Chuang 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
22744136214fSYan-Hsuan Chuang 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
22754136214fSYan-Hsuan Chuang 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
22764136214fSYan-Hsuan Chuang 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-5 */
22774136214fSYan-Hsuan Chuang 	{ {0x61, 0x45, 0x03, 0x11, 0x10} },
22784136214fSYan-Hsuan Chuang 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
22794136214fSYan-Hsuan Chuang 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
22804136214fSYan-Hsuan Chuang 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
22814136214fSYan-Hsuan Chuang 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */
22824136214fSYan-Hsuan Chuang 	{ {0x61, 0x08, 0x03, 0x11, 0x14} },
22834136214fSYan-Hsuan Chuang 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
22844136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x03, 0x10, 0x54} },
22854136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x03, 0x10, 0x55} },
22864136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-15 */
228719ecd61dSChing-Te Ku 	{ {0x51, 0x45, 0x03, 0x10, 0x50} },
22884136214fSYan-Hsuan Chuang 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
22894136214fSYan-Hsuan Chuang 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
22904136214fSYan-Hsuan Chuang 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
22914136214fSYan-Hsuan Chuang 	{ {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-20 */
22924136214fSYan-Hsuan Chuang 	{ {0x51, 0x4a, 0x03, 0x10, 0x50} },
22934136214fSYan-Hsuan Chuang 	{ {0x51, 0x0c, 0x03, 0x10, 0x54} },
22944136214fSYan-Hsuan Chuang 	{ {0x55, 0x08, 0x03, 0x10, 0x54} },
229519ecd61dSChing-Te Ku 	{ {0x65, 0x10, 0x03, 0x11, 0x10} },
22964136214fSYan-Hsuan Chuang 	{ {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */
2297001a3c90SZong-Zhe Yang 	{ {0x51, 0x08, 0x03, 0x10, 0x50} },
2298001a3c90SZong-Zhe Yang 	{ {0x61, 0x08, 0x03, 0x11, 0x11} }
22994136214fSYan-Hsuan Chuang };
23004136214fSYan-Hsuan Chuang 
23014136214fSYan-Hsuan Chuang /* Non-Shared-Antenna TDMA */
23024136214fSYan-Hsuan Chuang static const struct coex_tdma_para tdma_nsant_8822b[] = {
23034136214fSYan-Hsuan Chuang 	{ {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-100 */
230419ecd61dSChing-Te Ku 	{ {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-101 */
23054136214fSYan-Hsuan Chuang 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
23064136214fSYan-Hsuan Chuang 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
23074136214fSYan-Hsuan Chuang 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
23084136214fSYan-Hsuan Chuang 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */
23094136214fSYan-Hsuan Chuang 	{ {0x61, 0x45, 0x03, 0x11, 0x10} },
23104136214fSYan-Hsuan Chuang 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
23114136214fSYan-Hsuan Chuang 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
23124136214fSYan-Hsuan Chuang 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
23134136214fSYan-Hsuan Chuang 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */
23144136214fSYan-Hsuan Chuang 	{ {0x61, 0x08, 0x03, 0x11, 0x14} },
23154136214fSYan-Hsuan Chuang 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
23164136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x03, 0x10, 0x54} },
23174136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x03, 0x10, 0x55} },
23184136214fSYan-Hsuan Chuang 	{ {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */
23194136214fSYan-Hsuan Chuang 	{ {0x51, 0x45, 0x03, 0x10, 0x50} },
23204136214fSYan-Hsuan Chuang 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
23214136214fSYan-Hsuan Chuang 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
23224136214fSYan-Hsuan Chuang 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
232319ecd61dSChing-Te Ku 	{ {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-120 */
232419ecd61dSChing-Te Ku 	{ {0x51, 0x08, 0x03, 0x10, 0x50} }
23254136214fSYan-Hsuan Chuang };
23264136214fSYan-Hsuan Chuang 
23274136214fSYan-Hsuan Chuang /* rssi in percentage % (dbm = % - 100) */
23284136214fSYan-Hsuan Chuang static const u8 wl_rssi_step_8822b[] = {60, 50, 44, 30};
23294136214fSYan-Hsuan Chuang static const u8 bt_rssi_step_8822b[] = {30, 30, 30, 30};
23304136214fSYan-Hsuan Chuang 
23314136214fSYan-Hsuan Chuang /* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */
23324136214fSYan-Hsuan Chuang static const struct coex_rf_para rf_para_tx_8822b[] = {
23334136214fSYan-Hsuan Chuang 	{0, 0, false, 7},  /* for normal */
23344136214fSYan-Hsuan Chuang 	{0, 16, false, 7}, /* for WL-CPT */
23354136214fSYan-Hsuan Chuang 	{4, 0, true, 1},
23364136214fSYan-Hsuan Chuang 	{3, 6, true, 1},
23374136214fSYan-Hsuan Chuang 	{2, 9, true, 1},
23384136214fSYan-Hsuan Chuang 	{1, 13, true, 1}
23394136214fSYan-Hsuan Chuang };
23404136214fSYan-Hsuan Chuang 
23414136214fSYan-Hsuan Chuang static const struct coex_rf_para rf_para_rx_8822b[] = {
23424136214fSYan-Hsuan Chuang 	{0, 0, false, 7},  /* for normal */
23434136214fSYan-Hsuan Chuang 	{0, 16, false, 7}, /* for WL-CPT */
23444136214fSYan-Hsuan Chuang 	{4, 0, true, 1},
23454136214fSYan-Hsuan Chuang 	{3, 6, true, 1},
23464136214fSYan-Hsuan Chuang 	{2, 9, true, 1},
23474136214fSYan-Hsuan Chuang 	{1, 13, true, 1}
23484136214fSYan-Hsuan Chuang };
23494136214fSYan-Hsuan Chuang 
2350ec06c4adSChing-Te Ku static const struct coex_5g_afh_map afh_5g_8822b[] = {
2351ec06c4adSChing-Te Ku 	{120, 2, 4},
2352ec06c4adSChing-Te Ku 	{124, 8, 8},
2353ec06c4adSChing-Te Ku 	{128, 17, 8},
2354ec06c4adSChing-Te Ku 	{132, 26, 10},
2355ec06c4adSChing-Te Ku 	{136, 34, 8},
2356ec06c4adSChing-Te Ku 	{140, 42, 10},
2357ec06c4adSChing-Te Ku 	{144, 51, 8},
2358ec06c4adSChing-Te Ku 	{149, 62, 8},
2359ec06c4adSChing-Te Ku 	{153, 71, 10},
2360ec06c4adSChing-Te Ku 	{157, 77, 4},
2361ec06c4adSChing-Te Ku 	{118, 2, 4},
2362ec06c4adSChing-Te Ku 	{126, 12, 16},
2363ec06c4adSChing-Te Ku 	{134, 29, 16},
2364ec06c4adSChing-Te Ku 	{142, 46, 16},
2365ec06c4adSChing-Te Ku 	{151, 66, 16},
2366ec06c4adSChing-Te Ku 	{159, 76, 4},
2367ec06c4adSChing-Te Ku 	{122, 10, 20},
2368ec06c4adSChing-Te Ku 	{138, 37, 34},
2369ec06c4adSChing-Te Ku 	{155, 68, 20}
2370ec06c4adSChing-Te Ku };
23714136214fSYan-Hsuan Chuang static_assert(ARRAY_SIZE(rf_para_tx_8822b) == ARRAY_SIZE(rf_para_rx_8822b));
23724136214fSYan-Hsuan Chuang 
2373c97ee3e0STzu-En Huang static const u8
2374c97ee3e0STzu-En Huang rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2375c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2376c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2377c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2378c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2379c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2380c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2381c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2382c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2383c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2384c97ee3e0STzu-En Huang };
2385c97ee3e0STzu-En Huang 
2386c97ee3e0STzu-En Huang static const u8
2387c97ee3e0STzu-En Huang rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2388c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2389c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2390c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2391c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2392c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2393c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2394c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2395c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2396c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2397c97ee3e0STzu-En Huang };
2398c97ee3e0STzu-En Huang 
2399c97ee3e0STzu-En Huang static const u8
2400c97ee3e0STzu-En Huang rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2401c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2402c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2403c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2404c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2405c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2406c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2407c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2408c97ee3e0STzu-En Huang 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2409c97ee3e0STzu-En Huang 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2410c97ee3e0STzu-En Huang };
2411c97ee3e0STzu-En Huang 
2412c97ee3e0STzu-En Huang static const u8
2413c97ee3e0STzu-En Huang rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2414c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2415c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2416c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2417c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2418c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2419c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2420c97ee3e0STzu-En Huang 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2421c97ee3e0STzu-En Huang 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2422c97ee3e0STzu-En Huang 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2423c97ee3e0STzu-En Huang };
2424c97ee3e0STzu-En Huang 
2425c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2gb_n[RTW_PWR_TRK_TBL_SZ] = {
2426c97ee3e0STzu-En Huang 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2427c97ee3e0STzu-En Huang 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2428c97ee3e0STzu-En Huang 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2429c97ee3e0STzu-En Huang };
2430c97ee3e0STzu-En Huang 
2431c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2gb_p[RTW_PWR_TRK_TBL_SZ] = {
2432c97ee3e0STzu-En Huang 	0,  0,  1,  1,  2,  2,  3,  3,  4,  4,
2433c97ee3e0STzu-En Huang 	5,  5,  6,  6,  6,  7,  7,  8,  8,  9,
2434c97ee3e0STzu-En Huang 	9, 10, 10, 11, 11, 12, 12, 12, 13, 13
2435c97ee3e0STzu-En Huang };
2436c97ee3e0STzu-En Huang 
2437c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2ga_n[RTW_PWR_TRK_TBL_SZ] = {
2438c97ee3e0STzu-En Huang 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2439c97ee3e0STzu-En Huang 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2440c97ee3e0STzu-En Huang 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2441c97ee3e0STzu-En Huang };
2442c97ee3e0STzu-En Huang 
2443c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2ga_p[RTW_PWR_TRK_TBL_SZ] = {
2444c97ee3e0STzu-En Huang 	0,  1,  1,  2,  2,  3,  3,  4,  4,  5,
2445c97ee3e0STzu-En Huang 	5,  6,  6,  7,  7,  8,  8,  9,  9, 10,
2446c97ee3e0STzu-En Huang 	10, 11, 11, 12, 12, 13, 13, 14, 14, 15
2447c97ee3e0STzu-En Huang };
2448c97ee3e0STzu-En Huang 
2449c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2g_cck_b_n[RTW_PWR_TRK_TBL_SZ] = {
2450c97ee3e0STzu-En Huang 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2451c97ee3e0STzu-En Huang 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2452c97ee3e0STzu-En Huang 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2453c97ee3e0STzu-En Huang };
2454c97ee3e0STzu-En Huang 
2455c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2g_cck_b_p[RTW_PWR_TRK_TBL_SZ] = {
2456c97ee3e0STzu-En Huang 	0,  0,  1,  1,  2,  2,  3,  3,  4,  4,
2457c97ee3e0STzu-En Huang 	5,  5,  6,  6,  6,  7,  7,  8,  8,  9,
2458c97ee3e0STzu-En Huang 	9, 10, 10, 11, 11, 12, 12, 12, 13, 13
2459c97ee3e0STzu-En Huang };
2460c97ee3e0STzu-En Huang 
2461c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2g_cck_a_n[RTW_PWR_TRK_TBL_SZ] = {
2462c97ee3e0STzu-En Huang 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2463c97ee3e0STzu-En Huang 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2464c97ee3e0STzu-En Huang 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2465c97ee3e0STzu-En Huang };
2466c97ee3e0STzu-En Huang 
2467c97ee3e0STzu-En Huang static const u8 rtw8822b_pwrtrk_2g_cck_a_p[RTW_PWR_TRK_TBL_SZ] = {
2468c97ee3e0STzu-En Huang 	 0,  1,  1,  2,  2,  3,  3,  4,  4,  5,
2469c97ee3e0STzu-En Huang 	 5,  6,  6,  7,  7,  8,  8,  9,  9, 10,
2470c97ee3e0STzu-En Huang 	10, 11, 11, 12, 12, 13, 13, 14, 14, 15
2471c97ee3e0STzu-En Huang };
2472c97ee3e0STzu-En Huang 
2473c97ee3e0STzu-En Huang static const struct rtw_pwr_track_tbl rtw8822b_rtw_pwr_track_tbl = {
2474c97ee3e0STzu-En Huang 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_1],
2475c97ee3e0STzu-En Huang 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_2],
2476c97ee3e0STzu-En Huang 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_3],
2477c97ee3e0STzu-En Huang 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_1],
2478c97ee3e0STzu-En Huang 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_2],
2479c97ee3e0STzu-En Huang 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_3],
2480c97ee3e0STzu-En Huang 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_1],
2481c97ee3e0STzu-En Huang 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_2],
2482c97ee3e0STzu-En Huang 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_3],
2483c97ee3e0STzu-En Huang 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_1],
2484c97ee3e0STzu-En Huang 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_2],
2485c97ee3e0STzu-En Huang 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_3],
2486c97ee3e0STzu-En Huang 	.pwrtrk_2gb_n = rtw8822b_pwrtrk_2gb_n,
2487c97ee3e0STzu-En Huang 	.pwrtrk_2gb_p = rtw8822b_pwrtrk_2gb_p,
2488c97ee3e0STzu-En Huang 	.pwrtrk_2ga_n = rtw8822b_pwrtrk_2ga_n,
2489c97ee3e0STzu-En Huang 	.pwrtrk_2ga_p = rtw8822b_pwrtrk_2ga_p,
2490c97ee3e0STzu-En Huang 	.pwrtrk_2g_cckb_n = rtw8822b_pwrtrk_2g_cck_b_n,
2491c97ee3e0STzu-En Huang 	.pwrtrk_2g_cckb_p = rtw8822b_pwrtrk_2g_cck_b_p,
2492c97ee3e0STzu-En Huang 	.pwrtrk_2g_ccka_n = rtw8822b_pwrtrk_2g_cck_a_n,
2493c97ee3e0STzu-En Huang 	.pwrtrk_2g_ccka_p = rtw8822b_pwrtrk_2g_cck_a_p,
2494c97ee3e0STzu-En Huang };
2495c97ee3e0STzu-En Huang 
24961fe188daSYan-Hsuan Chuang static const struct rtw_reg_domain coex_info_hw_regs_8822b[] = {
24971fe188daSYan-Hsuan Chuang 	{0xcb0, MASKDWORD, RTW_REG_DOMAIN_MAC32},
24981fe188daSYan-Hsuan Chuang 	{0xcb4, MASKDWORD, RTW_REG_DOMAIN_MAC32},
24991fe188daSYan-Hsuan Chuang 	{0xcba, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25001fe188daSYan-Hsuan Chuang 	{0xcbd, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25011fe188daSYan-Hsuan Chuang 	{0xc58, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25021fe188daSYan-Hsuan Chuang 	{0xcbd, BIT(0), RTW_REG_DOMAIN_MAC8},
25031fe188daSYan-Hsuan Chuang 	{0, 0, RTW_REG_DOMAIN_NL},
25041fe188daSYan-Hsuan Chuang 	{0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32},
25051fe188daSYan-Hsuan Chuang 	{0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32},
25061fe188daSYan-Hsuan Chuang 	{0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16},
25071fe188daSYan-Hsuan Chuang 	{0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25081fe188daSYan-Hsuan Chuang 	{0x45e, BIT(3), RTW_REG_DOMAIN_MAC8},
25091fe188daSYan-Hsuan Chuang 	{0x454, MASKLWORD, RTW_REG_DOMAIN_MAC16},
25101fe188daSYan-Hsuan Chuang 	{0, 0, RTW_REG_DOMAIN_NL},
25111fe188daSYan-Hsuan Chuang 	{0x4c, BIT(24) | BIT(23), RTW_REG_DOMAIN_MAC32},
25121fe188daSYan-Hsuan Chuang 	{0x64, BIT(0), RTW_REG_DOMAIN_MAC8},
25131fe188daSYan-Hsuan Chuang 	{0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8},
25141fe188daSYan-Hsuan Chuang 	{0x40, BIT(5), RTW_REG_DOMAIN_MAC8},
25151fe188daSYan-Hsuan Chuang 	{0x1, RFREG_MASK, RTW_REG_DOMAIN_RF_B},
25161fe188daSYan-Hsuan Chuang 	{0, 0, RTW_REG_DOMAIN_NL},
25171fe188daSYan-Hsuan Chuang 	{0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32},
25181fe188daSYan-Hsuan Chuang 	{0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25191fe188daSYan-Hsuan Chuang 	{0x953, BIT(1), RTW_REG_DOMAIN_MAC8},
25201fe188daSYan-Hsuan Chuang 	{0xc50,  MASKBYTE0, RTW_REG_DOMAIN_MAC8},
25211fe188daSYan-Hsuan Chuang };
25221fe188daSYan-Hsuan Chuang 
25237285eb96SZong-Zhe Yang static struct rtw_hw_reg_offset rtw8822b_edcca_th[] = {
25247285eb96SZong-Zhe Yang 	[EDCCA_TH_L2H_IDX] = {{.addr = 0x8a4, .mask = MASKBYTE0}, .offset = 0},
25257285eb96SZong-Zhe Yang 	[EDCCA_TH_H2L_IDX] = {{.addr = 0x8a4, .mask = MASKBYTE1}, .offset = 0},
25267285eb96SZong-Zhe Yang };
25277285eb96SZong-Zhe Yang 
2528f429298dSLarry Finger const struct rtw_chip_info rtw8822b_hw_spec = {
2529e3037485SYan-Hsuan Chuang 	.ops = &rtw8822b_ops,
2530e3037485SYan-Hsuan Chuang 	.id = RTW_CHIP_TYPE_8822B,
2531e3037485SYan-Hsuan Chuang 	.fw_name = "rtw88/rtw8822b_fw.bin",
253215d2fcc6SPing-Ke Shih 	.wlan_cpu = RTW_WCPU_11AC,
2533e3037485SYan-Hsuan Chuang 	.tx_pkt_desc_sz = 48,
2534e3037485SYan-Hsuan Chuang 	.tx_buf_desc_sz = 16,
2535e3037485SYan-Hsuan Chuang 	.rx_pkt_desc_sz = 24,
2536e3037485SYan-Hsuan Chuang 	.rx_buf_desc_sz = 8,
2537e3037485SYan-Hsuan Chuang 	.phy_efuse_size = 1024,
2538e3037485SYan-Hsuan Chuang 	.log_efuse_size = 768,
2539e3037485SYan-Hsuan Chuang 	.ptct_efuse_size = 96,
2540e3037485SYan-Hsuan Chuang 	.txff_size = 262144,
2541e3037485SYan-Hsuan Chuang 	.rxff_size = 24576,
25420fbc2f0fSTzu-En Huang 	.fw_rxff_size = 12288,
2543*ffa71c54SPo-Hao Huang 	.rsvd_drv_pg_num = 8,
2544e3037485SYan-Hsuan Chuang 	.txgi_factor = 1,
2545e3037485SYan-Hsuan Chuang 	.is_pwr_by_rate_dec = true,
2546e3037485SYan-Hsuan Chuang 	.max_power_index = 0x3f,
2547e3037485SYan-Hsuan Chuang 	.csi_buf_pg_num = 0,
2548e3037485SYan-Hsuan Chuang 	.band = RTW_BAND_2G | RTW_BAND_5G,
2549d2eb7cb9SPo-Hao Huang 	.page_size = TX_PAGE_SIZE,
2550e3037485SYan-Hsuan Chuang 	.dig_min = 0x1c,
2551e3037485SYan-Hsuan Chuang 	.ht_supported = true,
2552e3037485SYan-Hsuan Chuang 	.vht_supported = true,
2553d3be4d11SYan-Hsuan Chuang 	.lps_deep_mode_supported = BIT(LPS_DEEP_MODE_LCLK),
2554e3037485SYan-Hsuan Chuang 	.sys_func_en = 0xDC,
2555e3037485SYan-Hsuan Chuang 	.pwr_on_seq = card_enable_flow_8822b,
2556e3037485SYan-Hsuan Chuang 	.pwr_off_seq = card_disable_flow_8822b,
2557e3037485SYan-Hsuan Chuang 	.page_table = page_table_8822b,
2558e3037485SYan-Hsuan Chuang 	.rqpn_table = rqpn_table_8822b,
25597d754f97SPing-Ke Shih 	.prioq_addrs = &prioq_addrs_8822b,
2560e3037485SYan-Hsuan Chuang 	.intf_table = &phy_para_table_8822b,
2561e3037485SYan-Hsuan Chuang 	.dig = rtw8822b_dig,
2562fc637a86SPing-Ke Shih 	.dig_cck = NULL,
2563e3037485SYan-Hsuan Chuang 	.rf_base_addr = {0x2800, 0x2c00},
2564e3037485SYan-Hsuan Chuang 	.rf_sipi_addr = {0xc90, 0xe90},
25657e149368SPing-Ke Shih 	.ltecoex_addr = &rtw8822b_ltecoex_addr,
2566e3037485SYan-Hsuan Chuang 	.mac_tbl = &rtw8822b_mac_tbl,
2567e3037485SYan-Hsuan Chuang 	.agc_tbl = &rtw8822b_agc_tbl,
2568e3037485SYan-Hsuan Chuang 	.bb_tbl = &rtw8822b_bb_tbl,
2569e3037485SYan-Hsuan Chuang 	.rf_tbl = {&rtw8822b_rf_a_tbl, &rtw8822b_rf_b_tbl},
2570e3037485SYan-Hsuan Chuang 	.rfe_defs = rtw8822b_rfe_defs,
2571e3037485SYan-Hsuan Chuang 	.rfe_defs_size = ARRAY_SIZE(rtw8822b_rfe_defs),
2572c97ee3e0STzu-En Huang 	.pwr_track_tbl = &rtw8822b_rtw_pwr_track_tbl,
2573c97ee3e0STzu-En Huang 	.iqk_threshold = 8,
25740bd95573STzu-En Huang 	.bfer_su_max_num = 2,
25750bd95573STzu-En Huang 	.bfer_mu_max_num = 1,
25763ac14439SPing-Ke Shih 	.rx_ldpc = true,
25777285eb96SZong-Zhe Yang 	.edcca_th = rtw8822b_edcca_th,
25787285eb96SZong-Zhe Yang 	.l2h_th_ini_cs = 10 + EDCCA_IGI_BASE,
25797285eb96SZong-Zhe Yang 	.l2h_th_ini_ad = -14 + EDCCA_IGI_BASE,
25801d6d131dSChih-Kang Chang 	.ampdu_density = IEEE80211_HT_MPDU_DENSITY_2,
2581d2eb7cb9SPo-Hao Huang 	.max_scan_ie_len = IEEE80211_MAX_DATA_LEN,
25824136214fSYan-Hsuan Chuang 
2583001a3c90SZong-Zhe Yang 	.coex_para_ver = 0x20070206,
25844136214fSYan-Hsuan Chuang 	.bt_desired_ver = 0x6,
25854136214fSYan-Hsuan Chuang 	.scbd_support = true,
25864136214fSYan-Hsuan Chuang 	.new_scbd10_def = false,
25871a74daedSChing-Te Ku 	.ble_hid_profile_support = false,
25880c496a7dSChing-Te Ku 	.wl_mimo_ps_support = false,
25894136214fSYan-Hsuan Chuang 	.pstdma_type = COEX_PSTDMA_FORCE_LPSOFF,
25904136214fSYan-Hsuan Chuang 	.bt_rssi_type = COEX_BTRSSI_RATIO,
25914136214fSYan-Hsuan Chuang 	.ant_isolation = 15,
25924136214fSYan-Hsuan Chuang 	.rssi_tolerance = 2,
25934136214fSYan-Hsuan Chuang 	.wl_rssi_step = wl_rssi_step_8822b,
25944136214fSYan-Hsuan Chuang 	.bt_rssi_step = bt_rssi_step_8822b,
25954136214fSYan-Hsuan Chuang 	.table_sant_num = ARRAY_SIZE(table_sant_8822b),
25964136214fSYan-Hsuan Chuang 	.table_sant = table_sant_8822b,
25974136214fSYan-Hsuan Chuang 	.table_nsant_num = ARRAY_SIZE(table_nsant_8822b),
25984136214fSYan-Hsuan Chuang 	.table_nsant = table_nsant_8822b,
25994136214fSYan-Hsuan Chuang 	.tdma_sant_num = ARRAY_SIZE(tdma_sant_8822b),
26004136214fSYan-Hsuan Chuang 	.tdma_sant = tdma_sant_8822b,
26014136214fSYan-Hsuan Chuang 	.tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8822b),
26024136214fSYan-Hsuan Chuang 	.tdma_nsant = tdma_nsant_8822b,
26034136214fSYan-Hsuan Chuang 	.wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8822b),
26044136214fSYan-Hsuan Chuang 	.wl_rf_para_tx = rf_para_tx_8822b,
26054136214fSYan-Hsuan Chuang 	.wl_rf_para_rx = rf_para_rx_8822b,
26064136214fSYan-Hsuan Chuang 	.bt_afh_span_bw20 = 0x24,
26074136214fSYan-Hsuan Chuang 	.bt_afh_span_bw40 = 0x36,
26084136214fSYan-Hsuan Chuang 	.afh_5g_num = ARRAY_SIZE(afh_5g_8822b),
26094136214fSYan-Hsuan Chuang 	.afh_5g = afh_5g_8822b,
26101fe188daSYan-Hsuan Chuang 
26111fe188daSYan-Hsuan Chuang 	.coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8822b),
26121fe188daSYan-Hsuan Chuang 	.coex_info_hw_regs = coex_info_hw_regs_8822b,
26130fbc2f0fSTzu-En Huang 
26140fbc2f0fSTzu-En Huang 	.fw_fifo_addr = {0x780, 0x700, 0x780, 0x660, 0x650, 0x680},
2615e3037485SYan-Hsuan Chuang };
2616e3037485SYan-Hsuan Chuang EXPORT_SYMBOL(rtw8822b_hw_spec);
2617e3037485SYan-Hsuan Chuang 
2618e3037485SYan-Hsuan Chuang MODULE_FIRMWARE("rtw88/rtw8822b_fw.bin");
2619416e87fcSZong-Zhe Yang 
2620416e87fcSZong-Zhe Yang MODULE_AUTHOR("Realtek Corporation");
2621416e87fcSZong-Zhe Yang MODULE_DESCRIPTION("Realtek 802.11ac wireless 8822b driver");
2622416e87fcSZong-Zhe Yang MODULE_LICENSE("Dual BSD/GPL");
2623