1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2018-2019  Realtek Corporation
3  */
4 
5 #ifndef __RTW_REG_DEF_H__
6 #define __RTW_REG_DEF_H__
7 
8 #define REG_SYS_FUNC_EN		0x0002
9 #define BIT_FEN_EN_25_1		BIT(13)
10 #define BIT_FEN_ELDR		BIT(12)
11 #define BIT_FEN_CPUEN		BIT(2)
12 #define BIT_FEN_BB_GLB_RST	BIT(1)
13 #define BIT_FEN_BB_RSTB		BIT(0)
14 #define BIT_R_DIS_PRST		BIT(6)
15 #define BIT_WLOCK_1C_B6		BIT(5)
16 #define REG_SYS_PW_CTRL		0x0004
17 #define BIT_PFM_WOWL		BIT(3)
18 #define REG_SYS_CLK_CTRL	0x0008
19 #define BIT_CPU_CLK_EN		BIT(14)
20 
21 #define REG_SYS_CLKR		0x0008
22 #define BIT_ANA8M		BIT(1)
23 #define BIT_WAKEPAD_EN		BIT(3)
24 #define BIT_LOADER_CLK_EN	BIT(5)
25 
26 #define REG_RSV_CTRL		0x001C
27 #define DISABLE_PI		0x3
28 #define ENABLE_PI		0x2
29 #define BITS_RFC_DIRECT		(BIT(31) | BIT(30))
30 #define BIT_WLMCU_IOIF		BIT(0)
31 #define REG_RF_CTRL		0x001F
32 #define BIT_RF_SDM_RSTB		BIT(2)
33 #define BIT_RF_RSTB		BIT(1)
34 #define BIT_RF_EN		BIT(0)
35 
36 #define REG_AFE_CTRL1		0x0024
37 #define BIT_MAC_CLK_SEL		(BIT(20) | BIT(21))
38 #define REG_EFUSE_CTRL		0x0030
39 #define BIT_EF_FLAG		BIT(31)
40 #define BIT_SHIFT_EF_ADDR	8
41 #define BIT_MASK_EF_ADDR	0x3ff
42 #define BIT_MASK_EF_DATA	0xff
43 #define BITS_EF_ADDR		(BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR)
44 #define BITS_PLL		0xf0
45 
46 #define REG_AFE_XTAL_CTRL	0x24
47 #define REG_AFE_PLL_CTRL	0x28
48 #define REG_AFE_CTRL3		0x2c
49 #define BIT_MASK_XTAL		0x00FFF000
50 #define BIT_XTAL_GMP_BIT4	BIT(28)
51 
52 #define REG_LDO_EFUSE_CTRL	0x0034
53 #define BIT_MASK_EFUSE_BANK_SEL	(BIT(8) | BIT(9))
54 
55 #define BIT_LDO25_VOLTAGE_V25	0x03
56 #define BIT_MASK_LDO25_VOLTAGE	GENMASK(6, 4)
57 #define BIT_SHIFT_LDO25_VOLTAGE	4
58 #define BIT_LDO25_EN		BIT(7)
59 
60 #define REG_GPIO_MUXCFG		0x0040
61 #define BIT_FSPI_EN		BIT(19)
62 #define BIT_EN_SIC		BIT(12)
63 #define BIT_BT_AOD_GPIO3	BIT(9)
64 #define BIT_PO_BT_PTA_PINS	BIT(9)
65 #define BIT_BT_PTA_EN		BIT(5)
66 #define BIT_WLRFE_4_5_EN	BIT(2)
67 
68 #define REG_LED_CFG		0x004C
69 #define BIT_LNAON_SEL_EN	BIT(26)
70 #define BIT_PAPE_SEL_EN		BIT(25)
71 #define BIT_DPDT_WL_SEL		BIT(24)
72 #define BIT_DPDT_SEL_EN		BIT(23)
73 #define REG_LEDCFG2		0x004E
74 #define REG_PAD_CTRL1		0x0064
75 #define BIT_BT_BTG_SEL		BIT(31)
76 #define BIT_PAPE_WLBT_SEL	BIT(29)
77 #define BIT_LNAON_WLBT_SEL	BIT(28)
78 #define BIT_BTGP_JTAG_EN	BIT(24)
79 #define BIT_BTGP_SPI_EN		BIT(20)
80 #define BIT_LED1DIS		BIT(15)
81 #define BIT_SW_DPDT_SEL_DATA	BIT(0)
82 #define REG_WL_BT_PWR_CTRL	0x0068
83 #define BIT_BT_FUNC_EN		BIT(18)
84 #define BIT_BT_DIG_CLK_EN	BIT(8)
85 #define REG_SYS_SDIO_CTRL	0x0070
86 #define BIT_DBG_GNT_WL_BT	BIT(27)
87 #define BIT_LTE_MUX_CTRL_PATH	BIT(26)
88 #define REG_HCI_OPT_CTRL	0x0074
89 #define BIT_USB_SUS_DIS		BIT(8)
90 
91 #define REG_AFE_CTRL_4		0x0078
92 #define BIT_CK320M_AFE_EN	BIT(4)
93 #define BIT_EN_SYN		BIT(15)
94 
95 #define REG_LDO_SWR_CTRL	0x007C
96 #define LDO_SEL			0xC3
97 #define SPS_SEL			0x83
98 #define BIT_XTA1		BIT(29)
99 #define BIT_XTA0		BIT(28)
100 
101 #define REG_MCUFW_CTRL		0x0080
102 #define BIT_ANA_PORT_EN		BIT(22)
103 #define BIT_MAC_PORT_EN		BIT(21)
104 #define BIT_BOOT_FSPI_EN	BIT(20)
105 #define BIT_ROM_DLEN		BIT(19)
106 #define BIT_ROM_PGE		GENMASK(18, 16)	/* legacy only */
107 #define BIT_SHIFT_ROM_PGE	16
108 #define BIT_FW_INIT_RDY		BIT(15)
109 #define BIT_FW_DW_RDY		BIT(14)
110 #define BIT_RPWM_TOGGLE		BIT(7)
111 #define BIT_RAM_DL_SEL		BIT(7)	/* legacy only */
112 #define BIT_DMEM_CHKSUM_OK	BIT(6)
113 #define BIT_WINTINI_RDY		BIT(6)	/* legacy only */
114 #define BIT_DMEM_DW_OK		BIT(5)
115 #define BIT_IMEM_CHKSUM_OK	BIT(4)
116 #define BIT_IMEM_DW_OK		BIT(3)
117 #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2)
118 #define BIT_FWDL_CHK_RPT	BIT(2)	/* legacy only */
119 #define BIT_MCUFWDL_RDY		BIT(1)	/* legacy only */
120 #define BIT_MCUFWDL_EN		BIT(0)
121 #define BIT_CHECK_SUM_OK	(BIT(4) | BIT(6))
122 #define FW_READY		(BIT_FW_INIT_RDY | BIT_FW_DW_RDY |             \
123 				 BIT_IMEM_DW_OK | BIT_DMEM_DW_OK |             \
124 				 BIT_CHECK_SUM_OK)
125 #define FW_READY_LEGACY		(BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT |	       \
126 				 BIT_WINTINI_RDY | BIT_RAM_DL_SEL)
127 #define FW_READY_MASK		0xffff
128 
129 #define REG_EFUSE_ACCESS	0x00CF
130 #define EFUSE_ACCESS_ON		0x69
131 #define EFUSE_ACCESS_OFF	0x00
132 
133 #define REG_WLRF1		0x00EC
134 #define REG_WIFI_BT_INFO	0x00AA
135 #define BIT_BT_INT_EN		BIT(15)
136 #define REG_SYS_CFG1		0x00F0
137 #define	BIT_RTL_ID		BIT(23)
138 #define BIT_LDO			BIT(24)
139 #define BIT_RF_TYPE_ID		BIT(27)
140 #define BIT_SHIFT_VENDOR_ID	16
141 #define BIT_MASK_VENDOR_ID	0xf
142 #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID)
143 #define BITS_VENDOR_ID		(BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID)
144 #define BIT_CLEAR_VENDOR_ID(x)	((x) & (~BITS_VENDOR_ID))
145 #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID)
146 #define BIT_SHIFT_CHIP_VER	12
147 #define BIT_MASK_CHIP_VER	0xf
148 #define BIT_CHIP_VER(x)	 (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER)
149 #define BITS_CHIP_VER		(BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER)
150 #define BIT_CLEAR_CHIP_VER(x)	((x) & (~BITS_CHIP_VER))
151 #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER)
152 #define REG_SYS_STATUS1		0x00F4
153 #define REG_SYS_STATUS2		0x00F8
154 #define REG_SYS_CFG2		0x00FC
155 #define REG_WLRF1		0x00EC
156 #define BIT_WLRF1_BBRF_EN	(BIT(24) | BIT(25) | BIT(26))
157 #define REG_CR			0x0100
158 #define BIT_32K_CAL_TMR_EN	BIT(10)
159 #define BIT_MAC_SEC_EN		BIT(9)
160 #define BIT_ENSWBCN		BIT(8)
161 #define BIT_MACRXEN		BIT(7)
162 #define BIT_MACTXEN		BIT(6)
163 #define BIT_SCHEDULE_EN		BIT(5)
164 #define BIT_PROTOCOL_EN		BIT(4)
165 #define BIT_RXDMA_EN		BIT(3)
166 #define BIT_TXDMA_EN		BIT(2)
167 #define BIT_HCI_RXDMA_EN	BIT(1)
168 #define BIT_HCI_TXDMA_EN	BIT(0)
169 #define MAC_TRX_ENABLE	(BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \
170 			BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \
171 			BIT_MACTXEN | BIT_MACRXEN)
172 #define BIT_SHIFT_TXDMA_VOQ_MAP	4
173 #define BIT_MASK_TXDMA_VOQ_MAP	0x3
174 #define BIT_TXDMA_VOQ_MAP(x)                                                   \
175 	(((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP)
176 #define BIT_SHIFT_TXDMA_VIQ_MAP	6
177 #define BIT_MASK_TXDMA_VIQ_MAP	0x3
178 #define BIT_TXDMA_VIQ_MAP(x)                                                   \
179 	(((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP)
180 #define REG_TXDMA_PQ_MAP	0x010C
181 #define BIT_SHIFT_TXDMA_BEQ_MAP	8
182 #define BIT_MASK_TXDMA_BEQ_MAP	0x3
183 #define BIT_TXDMA_BEQ_MAP(x)                                                   \
184 	(((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP)
185 #define BIT_SHIFT_TXDMA_BKQ_MAP	10
186 #define BIT_MASK_TXDMA_BKQ_MAP	0x3
187 #define BIT_TXDMA_BKQ_MAP(x)                                                   \
188 	(((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP)
189 #define BIT_SHIFT_TXDMA_MGQ_MAP	12
190 #define BIT_MASK_TXDMA_MGQ_MAP	0x3
191 #define BIT_TXDMA_MGQ_MAP(x)                                                   \
192 	(((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP)
193 #define BIT_SHIFT_TXDMA_HIQ_MAP	14
194 #define BIT_MASK_TXDMA_HIQ_MAP	0x3
195 #define BIT_TXDMA_HIQ_MAP(x)                                                   \
196 	(((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP)
197 #define BIT_SHIFT_TXSC_40M	4
198 #define BIT_MASK_TXSC_40M	0xf
199 #define BIT_TXSC_40M(x)							       \
200 	(((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M)
201 #define BIT_SHIFT_TXSC_20M	0
202 #define BIT_MASK_TXSC_20M	0xf
203 #define BIT_TXSC_20M(x)							       \
204 	(((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M)
205 #define BIT_SHIFT_MAC_CLK_SEL	20
206 #define MAC_CLK_HW_DEF_80M	0
207 #define MAC_CLK_HW_DEF_40M	1
208 #define MAC_CLK_HW_DEF_20M	2
209 #define MAC_CLK_SPEED		80
210 
211 #define REG_CR			0x0100
212 #define REG_TRXFF_BNDY		0x0114
213 #define REG_RXFF_BNDY		0x011C
214 #define REG_FE1IMR		0x0120
215 #define BIT_FS_RXDONE		BIT(16)
216 #define REG_PKTBUF_DBG_CTRL	0x0140
217 #define REG_C2HEVT		0x01A0
218 #define REG_MCUTST_1		0x01C0
219 #define REG_MCUTST_II		0x01C4
220 #define REG_WOWLAN_WAKE_REASON	0x01C7
221 #define REG_HMETFR		0x01CC
222 #define REG_HMEBOX0		0x01D0
223 #define REG_HMEBOX1		0x01D4
224 #define REG_HMEBOX2		0x01D8
225 #define REG_HMEBOX3		0x01DC
226 #define REG_HMEBOX0_EX		0x01F0
227 #define REG_HMEBOX1_EX		0x01F4
228 #define REG_HMEBOX2_EX		0x01F8
229 #define REG_HMEBOX3_EX		0x01FC
230 
231 #define REG_RQPN		0x0200
232 #define BIT_MASK_HPQ		0xff
233 #define BIT_SHIFT_HPQ		0
234 #define BIT_RQPN_HPQ(x)		(((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ)
235 #define BIT_MASK_LPQ		0xff
236 #define BIT_SHIFT_LPQ		8
237 #define BIT_RQPN_LPQ(x)		(((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ)
238 #define BIT_MASK_PUBQ		0xff
239 #define BIT_SHIFT_PUBQ		16
240 #define BIT_RQPN_PUBQ(x)	(((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ)
241 #define BIT_RQPN_HLP(h, l, p)	(BIT_LD_RQPN | BIT_RQPN_HPQ(h) |	       \
242 				 BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p))
243 
244 #define REG_FIFOPAGE_CTRL_2	0x0204
245 #define BIT_BCN_VALID_V1	BIT(15)
246 #define BIT_MASK_BCN_HEAD_1_V1	0xfff
247 #define REG_AUTO_LLT_V1		0x0208
248 #define BIT_AUTO_INIT_LLT_V1	BIT(0)
249 #define REG_DWBCN0_CTRL		0x0208
250 #define BIT_BCN_VALID		BIT(16)
251 #define REG_TXDMA_OFFSET_CHK	0x020C
252 #define BIT_DROP_DATA_EN	BIT(9)
253 #define REG_TXDMA_STATUS	0x0210
254 #define BTI_PAGE_OVF		BIT(2)
255 
256 #define REG_RQPN_NPQ		0x0214
257 #define BIT_MASK_NPQ		0xff
258 #define BIT_SHIFT_NPQ		0
259 #define BIT_MASK_EPQ		0xff
260 #define BIT_SHIFT_EPQ		16
261 #define BIT_RQPN_NPQ(x)		(((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ)
262 #define BIT_RQPN_EPQ(x)		(((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ)
263 #define BIT_RQPN_NE(n, e)	(BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e))
264 
265 #define REG_AUTO_LLT		0x0224
266 #define BIT_AUTO_INIT_LLT	BIT(16)
267 #define REG_RQPN_CTRL_1		0x0228
268 #define REG_RQPN_CTRL_2		0x022C
269 #define BIT_LD_RQPN		BIT(31)
270 #define REG_FIFOPAGE_INFO_1	0x0230
271 #define REG_FIFOPAGE_INFO_2	0x0234
272 #define REG_FIFOPAGE_INFO_3	0x0238
273 #define REG_FIFOPAGE_INFO_4	0x023C
274 #define REG_FIFOPAGE_INFO_5	0x0240
275 #define REG_H2C_HEAD		0x0244
276 #define REG_H2C_TAIL		0x0248
277 #define REG_H2C_READ_ADDR	0x024C
278 #define REG_H2C_INFO		0x0254
279 #define REG_RXPKT_NUM		0x0284
280 #define BIT_RXDMA_REQ		BIT(19)
281 #define BIT_RW_RELEASE		BIT(18)
282 #define BIT_RXDMA_IDLE		BIT(17)
283 #define REG_RXPKTNUM		0x02B0
284 
285 #define REG_INT_MIG		0x0304
286 #define REG_HCI_MIX_CFG		0x03FC
287 #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26)
288 
289 #define REG_BCNQ_INFO		0x0418
290 #define BIT_MGQ_CPU_EMPTY	BIT(24)
291 #define REG_FWHW_TXQ_CTRL	0x0420
292 #define BIT_EN_BCNQ_DL		BIT(22)
293 #define BIT_EN_WR_FREE_TAIL	BIT(20)
294 #define REG_HWSEQ_CTRL		0x0423
295 
296 #define REG_BCNQ_BDNY_V1	0x0424
297 #define REG_BCNQ_BDNY		0x0424
298 #define REG_MGQ_BDNY		0x0425
299 #define REG_LIFETIME_EN		0x0426
300 #define BIT_BA_PARSER_EN	BIT(5)
301 #define REG_SPEC_SIFS		0x0428
302 #define REG_RETRY_LIMIT		0x042a
303 #define REG_DARFRC		0x0430
304 #define REG_DARFRCH		0x0434
305 #define REG_RARFRCH		0x043C
306 #define REG_ARFR0		0x0444
307 #define REG_ARFRH0		0x0448
308 #define REG_ARFR1_V1		0x044C
309 #define REG_ARFRH1_V1		0x0450
310 #define REG_CCK_CHECK		0x0454
311 #define BIT_CHECK_CCK_EN	BIT(7)
312 #define REG_AMPDU_MAX_TIME_V1	0x0455
313 #define REG_BCNQ1_BDNY_V1	0x0456
314 #define REG_AMPDU_MAX_TIME	0x0456
315 #define REG_WMAC_LBK_BF_HD	0x045D
316 #define REG_TX_HANG_CTRL	0x045E
317 #define BIT_EN_GNT_BT_AWAKE	BIT(3)
318 #define BIT_EN_EOF_V1		BIT(2)
319 #define REG_DATA_SC		0x0483
320 #define REG_ARFR4		0x049C
321 #define BIT_WL_RFK		BIT(0)
322 #define REG_ARFRH4		0x04A0
323 #define REG_ARFR5		0x04A4
324 #define REG_ARFRH5		0x04A8
325 #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC
326 #define BIT_PRE_TX_CMD		BIT(6)
327 #define REG_QUEUE_CTRL		0x04C6
328 #define BIT_PTA_WL_TX_EN	BIT(4)
329 #define BIT_PTA_EDCCA_EN	BIT(5)
330 #define REG_SINGLE_AMPDU_CTRL	0x04C7
331 #define BIT_EN_SINGLE_APMDU	BIT(7)
332 #define REG_PROT_MODE_CTRL	0x04C8
333 #define REG_MAX_AGGR_NUM	0x04CA
334 #define REG_BAR_MODE_CTRL	0x04CC
335 #define REG_PRECNT_CTRL		0x04E5
336 #define BIT_BTCCA_CTRL		(BIT(0) | BIT(1))
337 #define BIT_EN_PRECNT		BIT(11)
338 #define REG_DUMMY_PAGE4_V1	0x04FC
339 
340 #define REG_EDCA_VO_PARAM	0x0500
341 #define REG_EDCA_VI_PARAM	0x0504
342 #define REG_EDCA_BE_PARAM	0x0508
343 #define REG_EDCA_BK_PARAM	0x050C
344 #define BIT_MASK_TXOP_LMT	GENMASK(26, 16)
345 #define BIT_MASK_CWMAX		GENMASK(15, 12)
346 #define BIT_MASK_CWMIN		GENMASK(11, 8)
347 #define BIT_MASK_AIFS		GENMASK(7, 0)
348 #define REG_PIFS		0x0512
349 #define REG_SIFS		0x0514
350 #define BIT_SHIFT_SIFS_OFDM_CTX	8
351 #define BIT_SHIFT_SIFS_CCK_TRX	16
352 #define BIT_SHIFT_SIFS_OFDM_TRX	24
353 #define REG_AGGR_BREAK_TIME	0x051A
354 #define REG_SLOT		0x051B
355 #define REG_TX_PTCL_CTRL	0x0520
356 #define BIT_SIFS_BK_EN		BIT(12)
357 #define REG_TXPAUSE		0x0522
358 #define REG_RD_CTRL		0x0524
359 #define BIT_DIS_TXOP_CFE	BIT(10)
360 #define BIT_DIS_LSIG_CFE	BIT(9)
361 #define BIT_DIS_STBC_CFE	BIT(8)
362 #define REG_TBTT_PROHIBIT	0x0540
363 #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8
364 #define REG_RD_NAV_NXT		0x0544
365 #define REG_NAV_PROT_LEN	0x0546
366 #define REG_BCN_CTRL		0x0550
367 #define BIT_DIS_TSF_UDT		BIT(4)
368 #define BIT_EN_BCN_FUNCTION	BIT(3)
369 #define BIT_EN_TXBCN_RPT	BIT(2)
370 #define REG_BCN_CTRL_CLINT0	0x0551
371 #define REG_DRVERLYINT		0x0558
372 #define REG_BCNDMATIM		0x0559
373 #define REG_ATIMWND		0x055A
374 #define REG_USTIME_TSF		0x055C
375 #define REG_BCN_MAX_ERR		0x055D
376 #define REG_RXTSF_OFFSET_CCK	0x055E
377 #define REG_MISC_CTRL		0x0577
378 #define BIT_EN_FREE_CNT		BIT(3)
379 #define BIT_DIS_SECOND_CCA	(BIT(0) | BIT(1))
380 #define REG_HIQ_NO_LMT_EN	0x5A7
381 #define BIT_HIQ_NO_LMT_EN_ROOT	BIT(0)
382 #define REG_TIMER0_SRC_SEL	0x05B4
383 #define BIT_TSFT_SEL_TIMER0	(BIT(4) | BIT(5) | BIT(6))
384 
385 #define REG_TCR			0x0604
386 #define BIT_PWRMGT_HWDATA_EN	BIT(7)
387 #define REG_RCR			0x0608
388 #define BIT_APP_FCS		BIT(31)
389 #define BIT_APP_MIC		BIT(30)
390 #define BIT_APP_ICV		BIT(29)
391 #define BIT_APP_PHYSTS		BIT(28)
392 #define BIT_APP_BASSN		BIT(27)
393 #define BIT_VHT_DACK		BIT(26)
394 #define BIT_TCPOFLD_EN		BIT(25)
395 #define BIT_ENMBID		BIT(24)
396 #define BIT_LSIGEN		BIT(23)
397 #define BIT_MFBEN		BIT(22)
398 #define BIT_DISCHKPPDLLEN	BIT(21)
399 #define BIT_PKTCTL_DLEN		BIT(20)
400 #define BIT_TIM_PARSER_EN	BIT(18)
401 #define BIT_BC_MD_EN		BIT(17)
402 #define BIT_UC_MD_EN		BIT(16)
403 #define BIT_RXSK_PERPKT		BIT(15)
404 #define BIT_HTC_LOC_CTRL	BIT(14)
405 #define BIT_RPFM_CAM_ENABLE	BIT(12)
406 #define BIT_TA_BCN		BIT(11)
407 #define BIT_RCR_ADF		BIT(11)
408 #define BIT_DISDECMYPKT		BIT(10)
409 #define BIT_AICV		BIT(9)
410 #define BIT_ACRC32		BIT(8)
411 #define BIT_CBSSID_BCN		BIT(7)
412 #define BIT_CBSSID_DATA		BIT(6)
413 #define BIT_APWRMGT		BIT(5)
414 #define BIT_ADD3		BIT(4)
415 #define BIT_AB			BIT(3)
416 #define BIT_AM			BIT(2)
417 #define BIT_APM			BIT(1)
418 #define BIT_AAP			BIT(0)
419 #define REG_RX_PKT_LIMIT	0x060C
420 #define REG_RX_DRVINFO_SZ	0x060F
421 #define BIT_APP_PHYSTS		BIT(28)
422 #define REG_MAR			0x0620
423 #define REG_USTIME_EDCA		0x0638
424 #define REG_ACKTO_CCK		0x0639
425 #define REG_MAC_SPEC_SIFS	0x063A
426 #define REG_RESP_SIFS_CCK	0x063C
427 #define REG_RESP_SIFS_OFDM	0x063E
428 #define REG_ACKTO		0x0640
429 #define REG_EIFS		0x0642
430 #define REG_NAV_CTRL		0x0650
431 #define REG_WMAC_TRXPTCL_CTL	0x0668
432 #define BIT_RFMOD		(BIT(7) | BIT(8))
433 #define BIT_RFMOD_80M		BIT(8)
434 #define BIT_RFMOD_40M		BIT(7)
435 #define REG_WMAC_TRXPTCL_CTL_H	0x066C
436 #define REG_WKFMCAM_CMD		0x0698
437 #define BIT_WKFCAM_POLLING_V1	BIT(31)
438 #define BIT_WKFCAM_CLR_V1	BIT(30)
439 #define BIT_WKFCAM_WE		BIT(16)
440 #define BIT_SHIFT_WKFCAM_ADDR_V2	8
441 #define BIT_MASK_WKFCAM_ADDR_V2		0xff
442 #define BIT_WKFCAM_ADDR_V2(x)						       \
443 	(((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
444 #define REG_WKFMCAM_RWD         0x069C
445 #define BIT_WKFMCAM_VALID	BIT(31)
446 #define BIT_WKFMCAM_BC		BIT(26)
447 #define BIT_WKFMCAM_MC		BIT(25)
448 #define BIT_WKFMCAM_UC		BIT(24)
449 
450 #define REG_RXFLTMAP0		0x06A0
451 #define REG_RXFLTMAP1		0x06A2
452 #define REG_RXFLTMAP2		0x06A4
453 #define REG_RXFLTMAP4		0x068A
454 #define REG_BT_COEX_TABLE0	0x06C0
455 #define REG_BT_COEX_TABLE1	0x06C4
456 #define REG_BT_COEX_BRK_TABLE	0x06C8
457 #define REG_BT_COEX_TABLE_H	0x06CC
458 #define REG_BT_COEX_TABLE_H1	0x06CD
459 #define REG_BT_COEX_TABLE_H2	0x06CE
460 #define REG_BT_COEX_TABLE_H3	0x06CF
461 #define REG_BBPSF_CTRL		0x06DC
462 
463 #define REG_BT_COEX_V2		0x0763
464 #define BIT_GNT_BT_POLARITY	BIT(4)
465 #define BIT_LTE_COEX_EN		BIT(7)
466 #define REG_BT_STAT_CTRL	0x0778
467 #define REG_BT_TDMA_TIME	0x0790
468 #define REG_LTR_IDLE_LATENCY	0x0798
469 #define REG_LTR_ACTIVE_LATENCY	0x079C
470 #define REG_LTR_CTRL_BASIC	0x07A4
471 #define REG_WMAC_OPTION_FUNCTION 0x07D0
472 #define REG_WMAC_OPTION_FUNCTION_1 0x07D4
473 
474 #define REG_FPGA0_RFMOD		0x0800
475 #define BIT_CCKEN		BIT(24)
476 #define BIT_OFDMEN		BIT(25)
477 #define REG_RX_GAIN_EN		0x081c
478 
479 #define REG_RFE_CTRL_E		0x0974
480 #define REG_2ND_CCA_CTRL	0x0976
481 
482 #define REG_CCK0_FAREPORT	0xa2c
483 
484 #define REG_DIS_DPD		0x0a70
485 #define DIS_DPD_MASK		GENMASK(9, 0)
486 #define DIS_DPD_RATE6M		BIT(0)
487 #define DIS_DPD_RATE9M		BIT(1)
488 #define DIS_DPD_RATEMCS0	BIT(2)
489 #define DIS_DPD_RATEMCS1	BIT(3)
490 #define DIS_DPD_RATEMCS8	BIT(4)
491 #define DIS_DPD_RATEMCS9	BIT(5)
492 #define DIS_DPD_RATEVHT1SS_MCS0	BIT(6)
493 #define DIS_DPD_RATEVHT1SS_MCS1	BIT(7)
494 #define DIS_DPD_RATEVHT2SS_MCS0	BIT(8)
495 #define DIS_DPD_RATEVHT2SS_MCS1	BIT(9)
496 #define DIS_DPD_RATEALL		GENMASK(9, 0)
497 
498 #define REG_RFE_CTRL8		0x0cb4
499 #define BIT_MASK_RFE_SEL89	GENMASK(7, 0)
500 #define REG_RFE_INV8		0x0cbd
501 #define BIT_MASK_RFE_INV89	GENMASK(1, 0)
502 #define REG_RFE_INV16		0x0cbe
503 #define BIT_RFE_BUF_EN		BIT(3)
504 
505 #define REG_ANAPAR_XTAL_0	0x1040
506 #define REG_CPU_DMEM_CON	0x1080
507 #define BIT_WL_PLATFORM_RST	BIT(16)
508 #define BIT_WL_SECURITY_CLK	BIT(15)
509 #define BIT_DDMA_EN		BIT(8)
510 
511 #define REG_H2C_PKT_READADDR	0x10D0
512 #define REG_H2C_PKT_WRITEADDR	0x10D4
513 #define REG_FW_DBG7		0x10FC
514 #define FW_KEY_MASK		0xffffff00
515 
516 #define REG_CR_EXT		0x1100
517 
518 #define REG_DDMA_CH0SA		0x1200
519 #define REG_DDMA_CH0DA		0x1204
520 #define REG_DDMA_CH0CTRL	0x1208
521 #define BIT_DDMACH0_OWN		BIT(31)
522 #define BIT_DDMACH0_CHKSUM_EN	BIT(29)
523 #define BIT_DDMACH0_CHKSUM_STS	BIT(27)
524 #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25)
525 #define BIT_DDMACH0_CHKSUM_CONT	BIT(24)
526 #define BIT_MASK_DDMACH0_DLEN	0x3ffff
527 
528 #define REG_H2CQ_CSR		0x1330
529 #define BIT_H2CQ_FULL		BIT(31)
530 #define REG_FAST_EDCA_VOVI_SETTING 0x1448
531 #define REG_FAST_EDCA_BEBK_SETTING 0x144C
532 
533 #define REG_RXPSF_CTRL		0x1610
534 #define BIT_RXGCK_FIFOTHR_EN	BIT(28)
535 
536 #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26
537 #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3
538 #define BIT_RXGCK_VHT_FIFOTHR(x)                                               \
539 	(((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
540 #define BITS_RXGCK_VHT_FIFOTHR                                                 \
541 	(BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
542 
543 #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24
544 #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3
545 #define BIT_RXGCK_HT_FIFOTHR(x)                                                \
546 	(((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR)
547 #define BITS_RXGCK_HT_FIFOTHR                                                  \
548 	(BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR)
549 
550 #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22
551 #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3
552 #define BIT_RXGCK_OFDM_FIFOTHR(x)                                              \
553 	(((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
554 #define BITS_RXGCK_OFDM_FIFOTHR                                                \
555 	(BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
556 
557 #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20
558 #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3
559 #define BIT_RXGCK_CCK_FIFOTHR(x)                                               \
560 	(((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
561 #define BITS_RXGCK_CCK_FIFOTHR                                                 \
562 	(BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
563 
564 #define BIT_RXGCK_OFDMCCA_EN BIT(16)
565 
566 #define BIT_SHIFT_RXPSF_PKTLENTHR 13
567 #define BIT_MASK_RXPSF_PKTLENTHR 0x7
568 #define BIT_RXPSF_PKTLENTHR(x)                                                 \
569 	(((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR)
570 #define BITS_RXPSF_PKTLENTHR                                                   \
571 	(BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR)
572 #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR))
573 #define BIT_SET_RXPSF_PKTLENTHR(x, v)                                          \
574 	(BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v))
575 
576 #define BIT_RXPSF_CTRLEN	BIT(12)
577 #define BIT_RXPSF_VHTCHKEN	BIT(11)
578 #define BIT_RXPSF_HTCHKEN	BIT(10)
579 #define BIT_RXPSF_OFDMCHKEN	BIT(9)
580 #define BIT_RXPSF_CCKCHKEN	BIT(8)
581 #define BIT_RXPSF_OFDMRST	BIT(7)
582 #define BIT_RXPSF_CCKRST	BIT(6)
583 #define BIT_RXPSF_MHCHKEN	BIT(5)
584 #define BIT_RXPSF_CONT_ERRCHKEN	BIT(4)
585 #define BIT_RXPSF_ALL_ERRCHKEN	BIT(3)
586 
587 #define BIT_SHIFT_RXPSF_ERRTHR 0
588 #define BIT_MASK_RXPSF_ERRTHR 0x7
589 #define BIT_RXPSF_ERRTHR(x)                                                    \
590 	(((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR)
591 #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR)
592 #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR))
593 #define BIT_GET_RXPSF_ERRTHR(x)                                                \
594 	(((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR)
595 #define BIT_SET_RXPSF_ERRTHR(x, v)                                             \
596 	(BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v))
597 
598 #define REG_RXPSF_TYPE_CTRL	0x1614
599 #define REG_GENERAL_OPTION	0x1664
600 #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9)
601 
602 #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1		0x1700
603 #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1	0x1704
604 #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1	0x1708
605 #define LTECOEX_READY		BIT(29)
606 #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1
607 #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1
608 #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1
609 
610 #define REG_IGN_GNT_BT1	0x1860
611 
612 #define REG_RFESEL_CTRL	0x1990
613 
614 #define REG_NOMASK_TXBT	0x1ca7
615 #define REG_ANAPAR	0x1c30
616 #define BIT_ANAPAR_BTPS	BIT(22)
617 #define REG_RSTB_SEL	0x1c38
618 
619 #define REG_IGN_GNTBT4	0x4160
620 
621 #define RF_MODE		0x00
622 #define RF_MODOPT	0x01
623 #define RF_WLINT	0x01
624 #define RF_WLSEL	0x02
625 #define RF_DTXLOK	0x08
626 #define RF_CFGCH	0x18
627 #define RF_RCK		0x1d
628 #define RF_LUTWA	0x33
629 #define RF_LUTWD1	0x3e
630 #define RF_LUTWD0	0x3f
631 #define RF_T_METER	0x42
632 #define RF_BSPAD	0x54
633 #define RF_GAINTX	0x56
634 #define RF_TXATANK	0x64
635 #define RF_TRXIQ	0x66
636 #define RF_RXIQGEN	0x8d
637 #define RF_XTALX2	0xb8
638 #define RF_MALSEL	0xbe
639 #define RF_RCKD		0xde
640 #define RF_TXADBG	0xde
641 #define RF_LUTDBG	0xdf
642 #define RF_LUTWE2	0xee
643 #define RF_LUTWE	0xef
644 
645 #define LTE_COEX_CTRL	0x38
646 #define LTE_WL_TRX_CTRL	0xa0
647 #define LTE_BT_TRX_CTRL	0xa4
648 
649 #endif
650