1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
4  *
5  * Register definitions taken from original Realtek rtl8723au driver
6  */
7 
8 /* 0x0000 ~ 0x00FF	System Configuration */
9 #define REG_SYS_ISO_CTRL		0x0000
10 #define  SYS_ISO_MD2PP			BIT(0)
11 #define  SYS_ISO_ANALOG_IPS		BIT(5)
12 #define  SYS_ISO_DIOR			BIT(9)
13 #define  SYS_ISO_PWC_EV25V		BIT(14)
14 #define  SYS_ISO_PWC_EV12V		BIT(15)
15 
16 #define REG_SYS_FUNC			0x0002
17 #define  SYS_FUNC_BBRSTB		BIT(0)
18 #define  SYS_FUNC_BB_GLB_RSTN		BIT(1)
19 #define  SYS_FUNC_USBA			BIT(2)
20 #define  SYS_FUNC_UPLL			BIT(3)
21 #define  SYS_FUNC_USBD			BIT(4)
22 #define  SYS_FUNC_DIO_PCIE		BIT(5)
23 #define  SYS_FUNC_PCIEA			BIT(6)
24 #define  SYS_FUNC_PPLL			BIT(7)
25 #define  SYS_FUNC_PCIED			BIT(8)
26 #define  SYS_FUNC_DIOE			BIT(9)
27 #define  SYS_FUNC_CPU_ENABLE		BIT(10)
28 #define  SYS_FUNC_DCORE			BIT(11)
29 #define  SYS_FUNC_ELDR			BIT(12)
30 #define  SYS_FUNC_DIO_RF		BIT(13)
31 #define  SYS_FUNC_HWPDN			BIT(14)
32 #define  SYS_FUNC_MREGEN		BIT(15)
33 
34 #define REG_APS_FSMCO			0x0004
35 #define  APS_FSMCO_PFM_ALDN		BIT(1)
36 #define  APS_FSMCO_PFM_WOWL		BIT(3)
37 #define  APS_FSMCO_ENABLE_POWERDOWN	BIT(4)
38 #define  APS_FSMCO_MAC_ENABLE		BIT(8)
39 #define  APS_FSMCO_MAC_OFF		BIT(9)
40 #define  APS_FSMCO_SW_LPS		BIT(10)
41 #define  APS_FSMCO_HW_SUSPEND		BIT(11)
42 #define  APS_FSMCO_PCIE			BIT(12)
43 #define  APS_FSMCO_HW_POWERDOWN		BIT(15)
44 #define  APS_FSMCO_WLON_RESET		BIT(16)
45 
46 #define REG_SYS_CLKR			0x0008
47 #define  SYS_CLK_ANAD16V_ENABLE		BIT(0)
48 #define  SYS_CLK_ANA8M			BIT(1)
49 #define  SYS_CLK_MACSLP			BIT(4)
50 #define  SYS_CLK_LOADER_ENABLE		BIT(5)
51 #define  SYS_CLK_80M_SSC_DISABLE	BIT(7)
52 #define  SYS_CLK_80M_SSC_ENABLE_HO	BIT(8)
53 #define  SYS_CLK_PHY_SSC_RSTB		BIT(9)
54 #define  SYS_CLK_SEC_CLK_ENABLE		BIT(10)
55 #define  SYS_CLK_MAC_CLK_ENABLE		BIT(11)
56 #define  SYS_CLK_ENABLE			BIT(12)
57 #define  SYS_CLK_RING_CLK_ENABLE	BIT(13)
58 
59 #define REG_9346CR			0x000a
60 #define  EEPROM_BOOT			BIT(4)
61 #define  EEPROM_ENABLE			BIT(5)
62 
63 #define REG_EE_VPD			0x000c
64 #define REG_AFE_MISC			0x0010
65 #define  AFE_MISC_WL_XTAL_CTRL		BIT(6)
66 
67 #define REG_SPS0_CTRL			0x0011
68 #define REG_SPS_OCP_CFG			0x0018
69 #define REG_8192E_LDOV12_CTRL		0x0014
70 #define REG_RSV_CTRL			0x001c
71 #define  RSV_CTRL_WLOCK_1C		BIT(5)
72 #define  RSV_CTRL_DIS_PRST		BIT(6)
73 
74 #define REG_RF_CTRL			0x001f
75 #define  RF_ENABLE			BIT(0)
76 #define  RF_RSTB			BIT(1)
77 #define  RF_SDMRSTB			BIT(2)
78 
79 #define REG_LDOA15_CTRL			0x0020
80 #define  LDOA15_ENABLE			BIT(0)
81 #define  LDOA15_STANDBY			BIT(1)
82 #define  LDOA15_OBUF			BIT(2)
83 #define  LDOA15_REG_VOS			BIT(3)
84 #define  LDOA15_VOADJ_SHIFT		4
85 
86 #define REG_LDOV12D_CTRL		0x0021
87 #define  LDOV12D_ENABLE			BIT(0)
88 #define  LDOV12D_STANDBY		BIT(1)
89 #define  LDOV12D_VADJ_SHIFT		4
90 
91 #define REG_LDOHCI12_CTRL		0x0022
92 
93 #define REG_LPLDO_CTRL			0x0023
94 #define  LPLDO_HSM			BIT(2)
95 #define  LPLDO_LSM_DIS			BIT(3)
96 
97 #define REG_AFE_XTAL_CTRL		0x0024
98 #define  AFE_XTAL_ENABLE		BIT(0)
99 #define  AFE_XTAL_B_SELECT		BIT(1)
100 #define  AFE_XTAL_GATE_USB		BIT(8)
101 #define  AFE_XTAL_GATE_AFE		BIT(11)
102 #define  AFE_XTAL_RF_GATE		BIT(14)
103 #define  AFE_XTAL_GATE_DIG		BIT(17)
104 #define  AFE_XTAL_BT_GATE		BIT(20)
105 
106 /*
107  * 0x0028 is also known as REG_AFE_CTRL2 on 8723bu/8192eu
108  */
109 #define REG_AFE_PLL_CTRL		0x0028
110 #define  AFE_PLL_ENABLE			BIT(0)
111 #define  AFE_PLL_320_ENABLE		BIT(1)
112 #define  APE_PLL_FREF_SELECT		BIT(2)
113 #define  AFE_PLL_EDGE_SELECT		BIT(3)
114 #define  AFE_PLL_WDOGB			BIT(4)
115 #define  AFE_PLL_LPF_ENABLE		BIT(5)
116 
117 #define REG_MAC_PHY_CTRL		0x002c
118 
119 #define REG_EFUSE_CTRL			0x0030
120 #define REG_EFUSE_TEST			0x0034
121 #define  EFUSE_TRPT			BIT(7)
122 	/*  00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */
123 #define  EFUSE_CELL_SEL			(BIT(8) | BIT(9))
124 #define  EFUSE_LDOE25_ENABLE		BIT(31)
125 #define  EFUSE_SELECT_MASK		0x0300
126 #define  EFUSE_WIFI_SELECT		0x0000
127 #define  EFUSE_BT0_SELECT		0x0100
128 #define  EFUSE_BT1_SELECT		0x0200
129 #define  EFUSE_BT2_SELECT		0x0300
130 
131 #define  EFUSE_ACCESS_ENABLE		0x69	/* RTL8723 only */
132 #define  EFUSE_ACCESS_DISABLE		0x00	/* RTL8723 only */
133 
134 #define REG_PWR_DATA			0x0038
135 #define  PWR_DATA_EEPRPAD_RFE_CTRL_EN	BIT(11)
136 
137 #define REG_CAL_TIMER			0x003c
138 #define REG_ACLK_MON			0x003e
139 #define REG_GPIO_MUXCFG			0x0040
140 #define  GPIO_MUXCFG_IO_SEL_ENBT	BIT(5)
141 #define REG_GPIO_IO_SEL			0x0042
142 #define REG_MAC_PINMUX_CFG		0x0043
143 #define REG_GPIO_PIN_CTRL		0x0044
144 #define REG_GPIO_INTM			0x0048
145 #define  GPIO_INTM_EDGE_TRIG_IRQ	BIT(9)
146 
147 #define REG_LEDCFG0			0x004c
148 #define  LEDCFG0_DPDT_SELECT		BIT(23)
149 #define REG_LEDCFG1			0x004d
150 #define  LEDCFG1_HW_LED_CONTROL		BIT(1)
151 #define  LEDCFG1_LED_DISABLE		BIT(7)
152 #define REG_LEDCFG2			0x004e
153 #define  LEDCFG2_HW_LED_CONTROL		BIT(1)
154 #define  LEDCFG2_HW_LED_ENABLE		BIT(5)
155 #define  LEDCFG2_SW_LED_DISABLE		BIT(3)
156 #define  LEDCFG2_SW_LED_CONTROL   	BIT(5)
157 #define  LEDCFG2_DPDT_SELECT		BIT(7)
158 #define REG_LEDCFG3			0x004f
159 #define REG_LEDCFG			REG_LEDCFG2
160 #define REG_FSIMR			0x0050
161 #define REG_FSISR			0x0054
162 #define REG_HSIMR			0x0058
163 #define REG_HSISR			0x005c
164 /*  RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */
165 #define REG_GPIO_PIN_CTRL_2		0x0060
166 /*  RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */
167 #define REG_GPIO_IO_SEL_2		0x0062
168 #define  GPIO_IO_SEL_2_GPIO09_INPUT	BIT(1)
169 #define  GPIO_IO_SEL_2_GPIO09_IRQ	BIT(9)
170 
171 /*  RTL8723B */
172 #define REG_PAD_CTRL1			0x0064
173 #define  PAD_CTRL1_SW_DPDT_SEL_DATA	BIT(0)
174 
175 /*  RTL8723 only WIFI/BT/GPS Multi-Function control source. */
176 #define REG_MULTI_FUNC_CTRL		0x0068
177 
178 #define  MULTI_FN_WIFI_HW_PWRDOWN_EN	BIT(0)	/* Enable GPIO[9] as WiFi HW
179 						   powerdown source */
180 #define  MULTI_FN_WIFI_HW_PWRDOWN_SL	BIT(1)	/* WiFi HW powerdown polarity
181 						   control */
182 #define  MULTI_WIFI_FUNC_EN		BIT(2)	/* WiFi function enable */
183 
184 #define  MULTI_WIFI_HW_ROF_EN		BIT(3)	/* Enable GPIO[9] as WiFi RF HW
185 						   powerdown source */
186 #define  MULTI_BT_HW_PWRDOWN_EN		BIT(16)	/* Enable GPIO[11] as BT HW
187 						   powerdown source */
188 #define  MULTI_BT_HW_PWRDOWN_SL		BIT(17)	/* BT HW powerdown polarity
189 						   control */
190 #define  MULTI_BT_FUNC_EN		BIT(18)	/* BT function enable */
191 #define  MULTI_BT_HW_ROF_EN		BIT(19)	/* Enable GPIO[11] as BT/GPS
192 						   RF HW powerdown source */
193 #define  MULTI_GPS_HW_PWRDOWN_EN	BIT(20)	/* Enable GPIO[10] as GPS HW
194 						   powerdown source */
195 #define  MULTI_GPS_HW_PWRDOWN_SL	BIT(21)	/* GPS HW powerdown polarity
196 						   control */
197 #define  MULTI_GPS_FUNC_EN		BIT(22)	/* GPS function enable */
198 
199 #define REG_AFE_CTRL4			0x0078	/* 8192eu/8723bu */
200 #define REG_LDO_SW_CTRL			0x007c	/* 8192eu */
201 
202 #define REG_MCU_FW_DL			0x0080
203 #define  MCU_FW_DL_ENABLE		BIT(0)
204 #define  MCU_FW_DL_READY		BIT(1)
205 #define  MCU_FW_DL_CSUM_REPORT		BIT(2)
206 #define  MCU_MAC_INIT_READY		BIT(3)
207 #define  MCU_BB_INIT_READY		BIT(4)
208 #define  MCU_RF_INIT_READY		BIT(5)
209 #define  MCU_WINT_INIT_READY		BIT(6)
210 #define  MCU_FW_RAM_SEL			BIT(7)	/* 1: RAM, 0:ROM */
211 #define  MCU_CP_RESET			BIT(23)
212 
213 #define REG_HMBOX_EXT_0			0x0088
214 #define REG_HMBOX_EXT_1			0x008a
215 #define REG_HMBOX_EXT_2			0x008c
216 #define REG_HMBOX_EXT_3			0x008e
217 
218 /* Interrupt registers for 8192e/8723bu/8812 */
219 #define REG_HIMR0			0x00b0
220 #define	 IMR0_TXCCK			BIT(30)	/* TXRPT interrupt when CCX bit
221 						   of the packet is set */
222 #define	 IMR0_PSTIMEOUT			BIT(29)	/* Power Save Time Out Int */
223 #define	 IMR0_GTINT4			BIT(28)	/* Set when GTIMER4 expires */
224 #define	 IMR0_GTINT3			BIT(27)	/* Set when GTIMER3 expires */
225 #define	 IMR0_TBDER			BIT(26)	/* Transmit Beacon0 Error */
226 #define	 IMR0_TBDOK			BIT(25)	/* Transmit Beacon0 OK */
227 #define	 IMR0_TSF_BIT32_TOGGLE		BIT(24)	/* TSF Timer BIT32 toggle
228 						   indication interrupt */
229 #define	 IMR0_BCNDMAINT0		BIT(20)	/* Beacon DMA Interrupt 0 */
230 #define	 IMR0_BCNDERR0			BIT(16)	/* Beacon Queue DMA Error 0 */
231 #define	 IMR0_HSISR_IND_ON_INT		BIT(15)	/* HSISR Indicator (HSIMR &
232 						   HSISR is true) */
233 #define	 IMR0_BCNDMAINT_E		BIT(14)	/* Beacon DMA Interrupt
234 						   Extension for Win7 */
235 #define	 IMR0_ATIMEND			BIT(12)	/* CTWidnow End or
236 						   ATIM Window End */
237 #define	 IMR0_HISR1_IND_INT		BIT(11)	/* HISR1 Indicator
238 						   (HISR1 & HIMR1 is true) */
239 #define	 IMR0_C2HCMD			BIT(10)	/* CPU to Host Command INT
240 						   Status, Write 1 to clear */
241 #define	 IMR0_CPWM2			BIT(9)	/* CPU power Mode exchange INT
242 						   Status, Write 1 to clear */
243 #define	 IMR0_CPWM			BIT(8)	/* CPU power Mode exchange INT
244 						   Status, Write 1 to clear */
245 #define	 IMR0_HIGHDOK			BIT(7)	/* High Queue DMA OK */
246 #define	 IMR0_MGNTDOK			BIT(6)	/* Management Queue DMA OK */
247 #define	 IMR0_BKDOK			BIT(5)	/* AC_BK DMA OK */
248 #define	 IMR0_BEDOK			BIT(4)	/* AC_BE DMA OK */
249 #define	 IMR0_VIDOK			BIT(3)	/* AC_VI DMA OK */
250 #define	 IMR0_VODOK			BIT(2)	/* AC_VO DMA OK */
251 #define	 IMR0_RDU			BIT(1)	/* Rx Descriptor Unavailable */
252 #define	 IMR0_ROK			BIT(0)	/* Receive DMA OK */
253 #define REG_HISR0			0x00b4
254 #define REG_HIMR1			0x00b8
255 #define	 IMR1_BCNDMAINT7		BIT(27)	/* Beacon DMA Interrupt 7 */
256 #define	 IMR1_BCNDMAINT6		BIT(26)	/* Beacon DMA Interrupt 6 */
257 #define	 IMR1_BCNDMAINT5		BIT(25)	/* Beacon DMA Interrupt 5 */
258 #define	 IMR1_BCNDMAINT4		BIT(24)	/* Beacon DMA Interrupt 4 */
259 #define	 IMR1_BCNDMAINT3		BIT(23)	/* Beacon DMA Interrupt 3 */
260 #define	 IMR1_BCNDMAINT2		BIT(22)	/* Beacon DMA Interrupt 2 */
261 #define	 IMR1_BCNDMAINT1		BIT(21)	/* Beacon DMA Interrupt 1 */
262 #define	 IMR1_BCNDERR7			BIT(20)	/* Beacon Queue DMA Err Int 7 */
263 #define	 IMR1_BCNDERR6			BIT(19)	/* Beacon Queue DMA Err Int 6 */
264 #define	 IMR1_BCNDERR5			BIT(18)	/* Beacon Queue DMA Err Int 5 */
265 #define	 IMR1_BCNDERR4			BIT(17)	/* Beacon Queue DMA Err Int 4 */
266 #define	 IMR1_BCNDERR3			BIT(16)	/* Beacon Queue DMA Err Int 3 */
267 #define	 IMR1_BCNDERR2			BIT(15)	/* Beacon Queue DMA Err Int 2 */
268 #define	 IMR1_BCNDERR1			BIT(14)	/* Beacon Queue DMA Err Int 1 */
269 #define	 IMR1_ATIMEND_E			BIT(13)	/* ATIM Window End Extension
270 						   for Win7 */
271 #define	 IMR1_TXERR			BIT(11)	/* Tx Error Flag Int Status,
272 						   write 1 to clear */
273 #define	 IMR1_RXERR			BIT(10)	/* Rx Error Flag Int Status,
274 						   write 1 to clear */
275 #define	 IMR1_TXFOVW			BIT(9)	/* Transmit FIFO Overflow */
276 #define	 IMR1_RXFOVW			BIT(8)	/* Receive FIFO Overflow */
277 #define REG_HISR1			0x00bc
278 
279 /*  Host suspend counter on FPGA platform */
280 #define REG_HOST_SUSP_CNT		0x00bc
281 /*  Efuse access protection for RTL8723 */
282 #define REG_EFUSE_ACCESS		0x00cf
283 #define REG_BIST_SCAN			0x00d0
284 #define REG_BIST_RPT			0x00d4
285 #define REG_BIST_ROM_RPT		0x00d8
286 #define REG_USB_SIE_INTF		0x00e0
287 #define REG_PCIE_MIO_INTF		0x00e4
288 #define REG_PCIE_MIO_INTD		0x00e8
289 #define REG_HPON_FSM			0x00ec
290 #define  HPON_FSM_BONDING_MASK		(BIT(22) | BIT(23))
291 #define  HPON_FSM_BONDING_1T2R		BIT(22)
292 #define REG_SYS_CFG			0x00f0
293 #define  SYS_CFG_XCLK_VLD		BIT(0)
294 #define  SYS_CFG_ACLK_VLD		BIT(1)
295 #define  SYS_CFG_UCLK_VLD		BIT(2)
296 #define  SYS_CFG_PCLK_VLD		BIT(3)
297 #define  SYS_CFG_PCIRSTB		BIT(4)
298 #define  SYS_CFG_V15_VLD		BIT(5)
299 #define  SYS_CFG_TRP_B15V_EN		BIT(7)
300 #define  SYS_CFG_SW_OFFLOAD_EN		BIT(7)	/* For chips with IOL support */
301 #define  SYS_CFG_SIC_IDLE		BIT(8)
302 #define  SYS_CFG_BD_MAC2		BIT(9)
303 #define  SYS_CFG_BD_MAC1		BIT(10)
304 #define  SYS_CFG_IC_MACPHY_MODE		BIT(11)
305 #define  SYS_CFG_CHIP_VER		(BIT(12) | BIT(13) | BIT(14) | BIT(15))
306 #define  SYS_CFG_BT_FUNC		BIT(16)
307 #define  SYS_CFG_VENDOR_ID		BIT(19)
308 #define  SYS_CFG_VENDOR_EXT_MASK	(BIT(18) | BIT(19))
309 #define   SYS_CFG_VENDOR_ID_TSMC	0
310 #define   SYS_CFG_VENDOR_ID_SMIC	BIT(18)
311 #define   SYS_CFG_VENDOR_ID_UMC		BIT(19)
312 #define  SYS_CFG_PAD_HWPD_IDN		BIT(22)
313 #define  SYS_CFG_TRP_VAUX_EN		BIT(23)
314 #define  SYS_CFG_TRP_BT_EN		BIT(24)
315 #define  SYS_CFG_SPS_LDO_SEL		BIT(24)	/* 8192eu */
316 #define  SYS_CFG_BD_PKG_SEL		BIT(25)
317 #define  SYS_CFG_BD_HCI_SEL		BIT(26)
318 #define  SYS_CFG_TYPE_ID		BIT(27)
319 #define  SYS_CFG_RTL_ID			BIT(23) /*  TestChip ID,
320 						    1:Test(RLE); 0:MP(RL) */
321 #define  SYS_CFG_SPS_SEL		BIT(24) /*  1:LDO regulator mode;
322 						    0:Switching regulator mode*/
323 #define  SYS_CFG_CHIP_VERSION_MASK	0xf000	/* Bit 12 - 15 */
324 
325 #define REG_GPIO_OUTSTS			0x00f4	/*  For RTL8723 only. */
326 #define  GPIO_EFS_HCI_SEL		(BIT(0) | BIT(1))
327 #define  GPIO_PAD_HCI_SEL		(BIT(2) | BIT(3))
328 #define  GPIO_HCI_SEL			(BIT(4) | BIT(5))
329 #define  GPIO_PKG_SEL_HCI		BIT(6)
330 #define  GPIO_FEN_GPS			BIT(7)
331 #define  GPIO_FEN_BT			BIT(8)
332 #define  GPIO_FEN_WL			BIT(9)
333 #define  GPIO_FEN_PCI			BIT(10)
334 #define  GPIO_FEN_USB			BIT(11)
335 #define  GPIO_BTRF_HWPDN_N		BIT(12)
336 #define  GPIO_WLRF_HWPDN_N		BIT(13)
337 #define  GPIO_PDN_BT_N			BIT(14)
338 #define  GPIO_PDN_GPS_N			BIT(15)
339 #define  GPIO_BT_CTL_HWPDN		BIT(16)
340 #define  GPIO_GPS_CTL_HWPDN		BIT(17)
341 #define  GPIO_PPHY_SUSB			BIT(20)
342 #define  GPIO_UPHY_SUSB			BIT(21)
343 #define  GPIO_PCI_SUSEN			BIT(22)
344 #define  GPIO_USB_SUSEN			BIT(23)
345 #define  GPIO_RF_RL_ID			(BIT(31) | BIT(30) | BIT(29) | BIT(28))
346 
347 #define REG_SYS_CFG2			0x00fc	/* 8192eu */
348 
349 /* 0x0100 ~ 0x01FF	MACTOP General Configuration */
350 #define REG_CR				0x0100
351 #define  CR_HCI_TXDMA_ENABLE		BIT(0)
352 #define  CR_HCI_RXDMA_ENABLE		BIT(1)
353 #define  CR_TXDMA_ENABLE		BIT(2)
354 #define  CR_RXDMA_ENABLE		BIT(3)
355 #define  CR_PROTOCOL_ENABLE		BIT(4)
356 #define  CR_SCHEDULE_ENABLE		BIT(5)
357 #define  CR_MAC_TX_ENABLE		BIT(6)
358 #define  CR_MAC_RX_ENABLE		BIT(7)
359 #define  CR_SW_BEACON_ENABLE		BIT(8)
360 #define  CR_SECURITY_ENABLE		BIT(9)
361 #define  CR_CALTIMER_ENABLE		BIT(10)
362 
363 /* Media Status Register */
364 #define REG_MSR				0x0102
365 #define  MSR_LINKTYPE_MASK		0x3
366 #define  MSR_LINKTYPE_NONE		0x0
367 #define  MSR_LINKTYPE_ADHOC		0x1
368 #define  MSR_LINKTYPE_STATION		0x2
369 #define  MSR_LINKTYPE_AP		0x3
370 
371 #define REG_PBP				0x0104
372 #define  PBP_PAGE_SIZE_RX_SHIFT		0
373 #define  PBP_PAGE_SIZE_TX_SHIFT		4
374 #define  PBP_PAGE_SIZE_64		0x0
375 #define  PBP_PAGE_SIZE_128		0x1
376 #define  PBP_PAGE_SIZE_256		0x2
377 #define  PBP_PAGE_SIZE_512		0x3
378 #define  PBP_PAGE_SIZE_1024		0x4
379 
380 /* 8188eu IOL magic */
381 #define REG_PKT_BUF_ACCESS_CTRL		0x0106
382 #define  PKT_BUF_ACCESS_CTRL_TX		0x69
383 #define  PKT_BUF_ACCESS_CTRL_RX		0xa5
384 
385 #define REG_TRXDMA_CTRL			0x010c
386 #define  TRXDMA_CTRL_RXDMA_AGG_EN	BIT(2)
387 #define  TRXDMA_CTRL_VOQ_SHIFT		4
388 #define  TRXDMA_CTRL_VIQ_SHIFT		6
389 #define  TRXDMA_CTRL_BEQ_SHIFT		8
390 #define  TRXDMA_CTRL_BKQ_SHIFT		10
391 #define  TRXDMA_CTRL_MGQ_SHIFT		12
392 #define  TRXDMA_CTRL_HIQ_SHIFT		14
393 #define  TRXDMA_QUEUE_LOW		1
394 #define  TRXDMA_QUEUE_NORMAL		2
395 #define  TRXDMA_QUEUE_HIGH		3
396 
397 #define REG_TRXFF_BNDY			0x0114
398 #define REG_TRXFF_STATUS		0x0118
399 #define REG_RXFF_PTR			0x011c
400 #define REG_HIMR			0x0120
401 #define REG_HISR			0x0124
402 #define REG_HIMRE			0x0128
403 #define REG_HISRE			0x012c
404 #define REG_CPWM			0x012f
405 #define REG_FWIMR			0x0130
406 #define REG_FWISR			0x0134
407 #define REG_FTIMR			0x0138
408 #define REG_PKTBUF_DBG_CTRL		0x0140
409 #define REG_PKTBUF_DBG_DATA_L		0x0144
410 #define REG_PKTBUF_DBG_DATA_H		0x0148
411 
412 #define REG_TC0_CTRL			0x0150
413 #define REG_TC1_CTRL			0x0154
414 #define REG_TC2_CTRL			0x0158
415 #define REG_TC3_CTRL			0x015c
416 #define REG_TC4_CTRL			0x0160
417 #define REG_TCUNIT_BASE			0x0164
418 #define REG_MBIST_START			0x0174
419 #define REG_MBIST_DONE			0x0178
420 #define REG_MBIST_FAIL			0x017c
421 /* 8188EU */
422 #define REG_32K_CTRL			0x0194
423 #define REG_C2HEVT_MSG_NORMAL		0x01a0
424 /* 8192EU/8723BU/8812 */
425 #define REG_C2HEVT_CMD_ID_8723B		0x01ae
426 #define REG_C2HEVT_CLEAR		0x01af
427 #define REG_C2HEVT_MSG_TEST		0x01b8
428 #define REG_MCUTST_1			0x01c0
429 #define REG_FMTHR			0x01c8
430 #define REG_HMTFR			0x01cc
431 #define REG_HMBOX_0			0x01d0
432 #define REG_HMBOX_1			0x01d4
433 #define REG_HMBOX_2			0x01d8
434 #define REG_HMBOX_3			0x01dc
435 
436 #define REG_LLT_INIT			0x01e0
437 #define  LLT_OP_INACTIVE		0x0
438 #define  LLT_OP_WRITE			(0x1 << 30)
439 #define  LLT_OP_READ			(0x2 << 30)
440 #define  LLT_OP_MASK			(0x3 << 30)
441 
442 #define REG_BB_ACCEESS_CTRL		0x01e8
443 #define REG_BB_ACCESS_DATA		0x01ec
444 
445 #define REG_HMBOX_EXT0_8723B		0x01f0
446 #define REG_HMBOX_EXT1_8723B		0x01f4
447 #define REG_HMBOX_EXT2_8723B		0x01f8
448 #define REG_HMBOX_EXT3_8723B		0x01fc
449 
450 /* 0x0200 ~ 0x027F	TXDMA Configuration */
451 #define REG_RQPN			0x0200
452 #define  RQPN_HI_PQ_SHIFT		0
453 #define  RQPN_LO_PQ_SHIFT		8
454 #define  RQPN_PUB_PQ_SHIFT		16
455 #define  RQPN_LOAD			BIT(31)
456 
457 #define REG_FIFOPAGE			0x0204
458 #define REG_TDECTRL			0x0208
459 
460 #define REG_DWBCN0_CTRL_8188F		REG_TDECTRL
461 
462 #define REG_TXDMA_OFFSET_CHK		0x020c
463 #define  TXDMA_OFFSET_DROP_DATA_EN	BIT(9)
464 #define REG_TXDMA_STATUS		0x0210
465 #define REG_RQPN_NPQ			0x0214
466 #define  RQPN_NPQ_SHIFT			0
467 #define  RQPN_EPQ_SHIFT			16
468 
469 #define REG_AUTO_LLT			0x0224
470 #define  AUTO_LLT_INIT_LLT		BIT(16)
471 
472 #define REG_DWBCN1_CTRL_8723B		0x0228
473 
474 /* 0x0280 ~ 0x02FF	RXDMA Configuration */
475 #define REG_RXDMA_AGG_PG_TH		0x0280	/* 0-7 : USB DMA size bits
476 						   8-14: USB DMA timeout
477 						   15  : Aggregation enable
478 						         Only seems to be used
479 							 on 8723bu/8192eu */
480 #define  RXDMA_USB_AGG_ENABLE		BIT(31)
481 #define REG_RXPKT_NUM			0x0284
482 #define  RXPKT_NUM_RXDMA_IDLE		BIT(17)
483 #define  RXPKT_NUM_RW_RELEASE_EN	BIT(18)
484 #define REG_RXDMA_STATUS		0x0288
485 
486 /* Presumably only found on newer chips such as 8723bu */
487 #define REG_RX_DMA_CTRL_8723B		0x0286
488 #define REG_RXDMA_PRO_8723B		0x0290
489 #define  RXDMA_PRO_DMA_MODE		BIT(1)		/* Set to 0x1. */
490 #define  RXDMA_PRO_DMA_BURST_CNT	GENMASK(3, 2)	/* Set to 0x3. */
491 #define  RXDMA_PRO_DMA_BURST_SIZE	GENMASK(5, 4)	/* Set to 0x1. */
492 
493 #define REG_RF_BB_CMD_ADDR		0x02c0
494 #define REG_RF_BB_CMD_DATA		0x02c4
495 
496 /*  spec version 11 */
497 /* 0x0400 ~ 0x047F	Protocol Configuration */
498 /* 8192c, 8192d */
499 #define REG_VOQ_INFO			0x0400
500 #define REG_VIQ_INFO			0x0404
501 #define REG_BEQ_INFO			0x0408
502 #define REG_BKQ_INFO			0x040c
503 /* 8188e, 8723a, 8812a, 8821a, 8192e, 8723b */
504 #define REG_Q0_INFO			0x400
505 #define REG_Q1_INFO			0x404
506 #define REG_Q2_INFO			0x408
507 #define REG_Q3_INFO			0x40c
508 
509 #define REG_MGQ_INFO			0x0410
510 #define REG_HGQ_INFO			0x0414
511 #define REG_BCNQ_INFO			0x0418
512 
513 #define REG_CPU_MGQ_INFORMATION		0x041c
514 #define REG_FWHW_TXQ_CTRL		0x0420
515 #define  FWHW_TXQ_CTRL_AMPDU_RETRY	BIT(7)
516 #define  FWHW_TXQ_CTRL_XMIT_MGMT_ACK	BIT(12)
517 
518 #define REG_HWSEQ_CTRL			0x0423
519 #define REG_TXPKTBUF_BCNQ_BDNY		0x0424
520 #define REG_TXPKTBUF_MGQ_BDNY		0x0425
521 #define REG_LIFETIME_EN			0x0426
522 #define REG_MULTI_BCNQ_OFFSET		0x0427
523 
524 #define REG_SPEC_SIFS			0x0428
525 #define  SPEC_SIFS_CCK_MASK		0x00ff
526 #define  SPEC_SIFS_CCK_SHIFT		0
527 #define  SPEC_SIFS_OFDM_MASK		0xff00
528 #define  SPEC_SIFS_OFDM_SHIFT		8
529 
530 #define REG_RETRY_LIMIT			0x042a
531 #define  RETRY_LIMIT_LONG_SHIFT		0
532 #define  RETRY_LIMIT_LONG_MASK		0x003f
533 #define  RETRY_LIMIT_SHORT_SHIFT	8
534 #define  RETRY_LIMIT_SHORT_MASK		0x3f00
535 
536 #define REG_DARFRC			0x0430
537 #define REG_RARFRC			0x0438
538 #define REG_RESPONSE_RATE_SET		0x0440
539 #define  RESPONSE_RATE_BITMAP_ALL	0xfffff
540 #define  RESPONSE_RATE_RRSR_CCK_ONLY_1M	0xffff1
541 #define  RESPONSE_RATE_RRSR_INIT_2G	0x15f
542 #define  RESPONSE_RATE_RRSR_INIT_5G	0x150
543 #define  RSR_1M				BIT(0)
544 #define  RSR_2M				BIT(1)
545 #define  RSR_5_5M			BIT(2)
546 #define  RSR_11M			BIT(3)
547 #define  RSR_6M				BIT(4)
548 #define  RSR_9M				BIT(5)
549 #define  RSR_12M			BIT(6)
550 #define  RSR_18M			BIT(7)
551 #define  RSR_24M			BIT(8)
552 #define  RSR_36M			BIT(9)
553 #define  RSR_48M			BIT(10)
554 #define  RSR_54M			BIT(11)
555 #define  RSR_MCS0			BIT(12)
556 #define  RSR_MCS1			BIT(13)
557 #define  RSR_MCS2			BIT(14)
558 #define  RSR_MCS3			BIT(15)
559 #define  RSR_MCS4			BIT(16)
560 #define  RSR_MCS5			BIT(17)
561 #define  RSR_MCS6			BIT(18)
562 #define  RSR_MCS7			BIT(19)
563 #define  RSR_RSC_LOWER_SUB_CHANNEL	BIT(21)	/* 0x200000 */
564 #define  RSR_RSC_UPPER_SUB_CHANNEL	BIT(22)	/* 0x400000 */
565 #define  RSR_RSC_BANDWIDTH_40M		(RSR_RSC_UPPER_SUB_CHANNEL | \
566 					 RSR_RSC_LOWER_SUB_CHANNEL)
567 #define  RSR_ACK_SHORT_PREAMBLE		BIT(23)
568 
569 #define REG_ARFR0			0x0444
570 #define REG_ARFR1			0x0448
571 #define REG_ARFR2			0x044c
572 #define REG_ARFR3			0x0450
573 #define REG_AMPDU_MAX_TIME_8723B	0x0456
574 #define REG_AGGLEN_LMT			0x0458
575 #define REG_AMPDU_MIN_SPACE		0x045c
576 #define REG_TXPKTBUF_WMAC_LBK_BF_HD	0x045d
577 #define REG_FAST_EDCA_CTRL		0x0460
578 #define REG_RD_RESP_PKT_TH		0x0463
579 #define REG_INIRTS_RATE_SEL		0x0480
580 /* 8723bu */
581 #define REG_DATA_SUBCHANNEL		0x0483
582 /* 8723au */
583 #define REG_INIDATA_RATE_SEL		0x0484
584 /* MACID_SLEEP_1/3 for 8723b, 8192e, 8812a, 8821a */
585 #define REG_MACID_SLEEP_3_8732B		0x0484
586 #define REG_MACID_SLEEP_1_8732B		0x0488
587 
588 #define REG_POWER_STATUS		0x04a4
589 #define REG_POWER_STAGE1		0x04b4
590 #define REG_POWER_STAGE2		0x04b8
591 #define REG_AMPDU_BURST_MODE_8723B	0x04bc
592 #define REG_PKT_VO_VI_LIFE_TIME		0x04c0
593 #define REG_PKT_BE_BK_LIFE_TIME		0x04c2
594 #define REG_STBC_SETTING		0x04c4
595 #define REG_QUEUE_CTRL			0x04c6
596 #define REG_HT_SINGLE_AMPDU_8723B	0x04c7
597 #define  HT_SINGLE_AMPDU_ENABLE		BIT(7)
598 #define REG_PROT_MODE_CTRL		0x04c8
599 #define REG_MAX_AGGR_NUM		0x04ca
600 #define REG_RTS_MAX_AGGR_NUM		0x04cb
601 #define REG_BAR_MODE_CTRL		0x04cc
602 #define REG_RA_TRY_RATE_AGG_LMT		0x04cf
603 /* MACID_DROP for 8723a */
604 #define REG_MACID_DROP_8732A		0x04d0
605 /* EARLY_MODE_CONTROL 8188e */
606 #define REG_EARLY_MODE_CONTROL_8188E	0x04d0
607 /* MACID_SLEEP_2 for 8723b, 8192e, 8812a, 8821a */
608 #define REG_MACID_SLEEP_2_8732B		0x04d0
609 #define REG_MACID_SLEEP			0x04d4
610 #define REG_NQOS_SEQ			0x04dc
611 #define REG_QOS_SEQ			0x04de
612 #define REG_NEED_CPU_HANDLE		0x04e0
613 #define REG_PKT_LOSE_RPT		0x04e1
614 #define REG_PTCL_ERR_STATUS		0x04e2
615 #define REG_TX_REPORT_CTRL		0x04ec
616 #define  TX_REPORT_CTRL_TIMER_ENABLE	BIT(1)
617 
618 #define REG_TX_REPORT_TIME		0x04f0
619 #define REG_DUMMY			0x04fc
620 
621 /* 0x0500 ~ 0x05FF	EDCA Configuration */
622 #define REG_EDCA_VO_PARAM		0x0500
623 #define REG_EDCA_VI_PARAM		0x0504
624 #define REG_EDCA_BE_PARAM		0x0508
625 #define REG_EDCA_BK_PARAM		0x050c
626 #define  EDCA_PARAM_ECW_MIN_SHIFT	8
627 #define  EDCA_PARAM_ECW_MAX_SHIFT	12
628 #define  EDCA_PARAM_TXOP_SHIFT		16
629 #define REG_BEACON_TCFG			0x0510
630 #define REG_PIFS			0x0512
631 #define REG_RDG_PIFS			0x0513
632 #define REG_SIFS_CCK			0x0514
633 #define REG_SIFS_OFDM			0x0516
634 #define REG_TSFTR_SYN_OFFSET		0x0518
635 #define REG_AGGR_BREAK_TIME		0x051a
636 #define REG_SLOT			0x051b
637 #define REG_TX_PTCL_CTRL		0x0520
638 #define REG_TXPAUSE			0x0522
639 #define REG_DIS_TXREQ_CLR		0x0523
640 #define REG_RD_CTRL			0x0524
641 #define REG_TBTT_PROHIBIT		0x0540
642 #define REG_RD_NAV_NXT			0x0544
643 #define REG_NAV_PROT_LEN		0x0546
644 
645 #define REG_BEACON_CTRL			0x0550
646 #define REG_BEACON_CTRL_1		0x0551
647 #define  BEACON_ATIM			BIT(0)
648 #define  BEACON_CTRL_MBSSID		BIT(1)
649 #define  BEACON_CTRL_TX_BEACON_RPT	BIT(2)
650 #define  BEACON_FUNCTION_ENABLE		BIT(3)
651 #define  BEACON_DISABLE_TSF_UPDATE	BIT(4)
652 
653 #define REG_MBID_NUM			0x0552
654 #define REG_DUAL_TSF_RST		0x0553
655 #define  DUAL_TSF_RESET_TSF0		BIT(0)
656 #define  DUAL_TSF_RESET_TSF1		BIT(1)
657 #define  DUAL_TSF_RESET_P2P		BIT(4)
658 #define  DUAL_TSF_TX_OK			BIT(5)
659 
660 /*  The same as REG_MBSSID_BCN_SPACE */
661 #define REG_BCN_INTERVAL		0x0554
662 #define REG_MBSSID_BCN_SPACE		0x0554
663 
664 #define REG_DRIVER_EARLY_INT		0x0558
665 #define  DRIVER_EARLY_INT_TIME		5
666 
667 #define REG_BEACON_DMA_TIME		0x0559
668 #define  BEACON_DMA_ATIME_INT_TIME	2
669 
670 #define REG_ATIMWND			0x055a
671 #define REG_USTIME_TSF_8723B		0x055c
672 #define REG_BCN_MAX_ERR			0x055d
673 #define REG_RXTSF_OFFSET_CCK		0x055e
674 #define REG_RXTSF_OFFSET_OFDM		0x055f
675 #define REG_TSFTR			0x0560
676 #define REG_TSFTR1			0x0568
677 #define REG_INIT_TSFTR			0x0564
678 #define REG_ATIMWND_1			0x0570
679 #define REG_PSTIMER			0x0580
680 #define REG_TIMER0			0x0584
681 #define REG_TIMER1			0x0588
682 #define REG_ACM_HW_CTRL			0x05c0
683 #define  ACM_HW_CTRL_BK			BIT(0)
684 #define  ACM_HW_CTRL_BE			BIT(1)
685 #define  ACM_HW_CTRL_VI			BIT(2)
686 #define  ACM_HW_CTRL_VO			BIT(3)
687 #define REG_ACM_RST_CTRL		0x05c1
688 #define REG_ACMAVG			0x05c2
689 #define REG_VO_ADMTIME			0x05c4
690 #define REG_VI_ADMTIME			0x05c6
691 #define REG_BE_ADMTIME			0x05c8
692 #define REG_EDCA_RANDOM_GEN		0x05cc
693 #define REG_SCH_TXCMD			0x05d0
694 
695 /* define REG_FW_TSF_SYNC_CNT		0x04a0 */
696 #define REG_SCH_TX_CMD			0x05f8
697 #define REG_FW_RESET_TSF_CNT_1		0x05fc
698 #define REG_FW_RESET_TSF_CNT_0		0x05fd
699 #define REG_FW_BCN_DIS_CNT		0x05fe
700 
701 /* 0x0600 ~ 0x07FF  WMAC Configuration */
702 #define REG_APSD_CTRL			0x0600
703 #define  APSD_CTRL_OFF			BIT(6)
704 #define  APSD_CTRL_OFF_STATUS		BIT(7)
705 #define REG_BW_OPMODE			0x0603
706 #define  BW_OPMODE_20MHZ		BIT(2)
707 #define  BW_OPMODE_5G			BIT(1)
708 #define  BW_OPMODE_11J			BIT(0)
709 
710 #define REG_TCR				0x0604
711 
712 /* Receive Configuration Register */
713 #define REG_RCR				0x0608
714 #define  RCR_ACCEPT_AP			BIT(0)  /* Accept all unicast packet */
715 #define  RCR_ACCEPT_PHYS_MATCH		BIT(1)  /* Accept phys match packet */
716 #define  RCR_ACCEPT_MCAST		BIT(2)
717 #define  RCR_ACCEPT_BCAST		BIT(3)
718 #define  RCR_ACCEPT_ADDR3		BIT(4)  /* Accept address 3 match
719 						 packet */
720 #define  RCR_ACCEPT_PM			BIT(5)  /* Accept power management
721 						 packet */
722 #define  RCR_CHECK_BSSID_MATCH		BIT(6)  /* Accept BSSID match packet */
723 #define  RCR_CHECK_BSSID_BEACON		BIT(7)  /* Accept BSSID match packet
724 						 (Rx beacon, probe rsp) */
725 #define  RCR_ACCEPT_CRC32		BIT(8)  /* Accept CRC32 error packet */
726 #define  RCR_ACCEPT_ICV			BIT(9)  /* Accept ICV error packet */
727 #define  RCR_ACCEPT_DATA_FRAME		BIT(11) /* Accept all data pkt or use
728 						   REG_RXFLTMAP2 */
729 #define  RCR_ACCEPT_CTRL_FRAME		BIT(12) /* Accept all control pkt or use
730 						   REG_RXFLTMAP1 */
731 #define  RCR_ACCEPT_MGMT_FRAME		BIT(13) /* Accept all mgmt pkt or use
732 						   REG_RXFLTMAP0 */
733 #define  RCR_HTC_LOC_CTRL		BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */
734 #define  RCR_UC_DATA_PKT_INT_ENABLE	BIT(16) /* Enable unicast data packet
735 						   interrupt */
736 #define  RCR_BM_DATA_PKT_INT_ENABLE	BIT(17) /* Enable broadcast data packet
737 						   interrupt */
738 #define  RCR_TIM_PARSER_ENABLE		BIT(18) /* Enable RX beacon TIM parser*/
739 #define  RCR_MFBEN			BIT(22)
740 #define  RCR_LSIG_ENABLE		BIT(23) /* Enable LSIG TXOP Protection
741 						   function. Search KEYCAM for
742 						   each rx packet to check if
743 						   LSIGEN bit is set. */
744 #define  RCR_MULTI_BSSID_ENABLE		BIT(24) /* Enable Multiple BssId */
745 #define  RCR_FORCE_ACK			BIT(26)
746 #define  RCR_ACCEPT_BA_SSN		BIT(27) /* Accept BA SSN */
747 #define  RCR_APPEND_PHYSTAT		BIT(28)
748 #define  RCR_APPEND_ICV			BIT(29)
749 #define  RCR_APPEND_MIC			BIT(30)
750 #define  RCR_APPEND_FCS			BIT(31) /* WMAC append FCS after */
751 
752 #define REG_RX_PKT_LIMIT		0x060c
753 #define REG_RX_DLK_TIME			0x060d
754 #define REG_RX_DRVINFO_SZ		0x060f
755 
756 #define REG_MACID			0x0610
757 #define REG_BSSID			0x0618
758 #define REG_MAR				0x0620
759 #define REG_MBIDCAMCFG			0x0628
760 
761 #define REG_USTIME_EDCA			0x0638
762 #define REG_MAC_SPEC_SIFS		0x063a
763 
764 /*  20100719 Joseph: Hardware register definition change. (HW datasheet v54) */
765 	/*  [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */
766 #define REG_R2T_SIFS			0x063c
767 	/*  [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */
768 #define REG_T2T_SIFS			0x063e
769 #define REG_ACKTO			0x0640
770 #define REG_CTS2TO			0x0641
771 #define REG_EIFS			0x0642
772 
773 /* WMA, BA, CCX */
774 #define REG_NAV_CTRL			0x0650
775 /* In units of 128us */
776 #define REG_NAV_UPPER			0x0652
777 #define  NAV_UPPER_UNIT			128
778 
779 #define REG_BACAMCMD			0x0654
780 #define REG_BACAMCONTENT		0x0658
781 #define REG_LBDLY			0x0660
782 #define REG_FWDLY			0x0661
783 #define REG_RXERR_RPT			0x0664
784 #define REG_WMAC_TRXPTCL_CTL		0x0668
785 #define  WMAC_TRXPTCL_CTL_BW_MASK	(BIT(7) | BIT(8))
786 #define  WMAC_TRXPTCL_CTL_BW_20		0
787 #define  WMAC_TRXPTCL_CTL_BW_40		BIT(7)
788 #define  WMAC_TRXPTCL_CTL_BW_80		BIT(8)
789 
790 /*  Security */
791 #define REG_CAM_CMD			0x0670
792 #define  CAM_CMD_POLLING		BIT(31)
793 #define  CAM_CMD_WRITE			BIT(16)
794 #define  CAM_CMD_KEY_SHIFT		3
795 #define REG_CAM_WRITE			0x0674
796 #define  CAM_WRITE_VALID		BIT(15)
797 #define REG_CAM_READ			0x0678
798 #define REG_CAM_DEBUG			0x067c
799 #define REG_SECURITY_CFG		0x0680
800 #define  SEC_CFG_TX_USE_DEFKEY		BIT(0)
801 #define  SEC_CFG_RX_USE_DEFKEY		BIT(1)
802 #define  SEC_CFG_TX_SEC_ENABLE		BIT(2)
803 #define  SEC_CFG_RX_SEC_ENABLE		BIT(3)
804 #define  SEC_CFG_SKBYA2			BIT(4)
805 #define  SEC_CFG_NO_SKMC		BIT(5)
806 #define  SEC_CFG_TXBC_USE_DEFKEY	BIT(6)
807 #define  SEC_CFG_RXBC_USE_DEFKEY	BIT(7)
808 
809 /*  Power */
810 #define REG_WOW_CTRL			0x0690
811 #define REG_PSSTATUS			0x0691
812 #define REG_PS_RX_INFO			0x0692
813 #define REG_LPNAV_CTRL			0x0694
814 #define REG_WKFMCAM_CMD			0x0698
815 #define REG_WKFMCAM_RWD			0x069c
816 
817 /*
818  * RX Filters: each bit corresponds to the numerical value of the subtype.
819  * If it is set the subtype frame type is passed. The filter is only used when
820  * the RCR_ACCEPT_DATA_FRAME, RCR_ACCEPT_CTRL_FRAME, RCR_ACCEPT_MGMT_FRAME bit
821  * in the RCR are low.
822  *
823  * Example: Beacon subtype is binary 1000 which is decimal 8 so we have to set
824  * bit 8 (0x100) in REG_RXFLTMAP0 to enable reception.
825  */
826 #define REG_RXFLTMAP0			0x06a0	/* Management frames */
827 #define REG_RXFLTMAP1			0x06a2	/* Control frames */
828 #define REG_RXFLTMAP2			0x06a4	/* Data frames */
829 
830 #define REG_BCN_PSR_RPT			0x06a8
831 #define REG_CALB32K_CTRL		0x06ac
832 #define REG_PKT_MON_CTRL		0x06b4
833 #define REG_BT_COEX_TABLE1		0x06c0
834 #define REG_BT_COEX_TABLE2		0x06c4
835 #define REG_BT_COEX_TABLE3		0x06c8
836 #define REG_BT_COEX_TABLE4		0x06cc
837 #define REG_WMAC_RESP_TXINFO		0x06d8
838 
839 #define REG_MACID1			0x0700
840 #define REG_BSSID1			0x0708
841 
842 /*
843  * This seems to be 8723bu specific
844  */
845 #define REG_BT_CONTROL_8723BU		0x0764
846 #define  BT_CONTROL_BT_GRANT		BIT(12)
847 
848 #define REG_WLAN_ACT_CONTROL_8723B	0x076e
849 
850 #define REG_FPGA0_RF_MODE		0x0800
851 #define  FPGA_RF_MODE			BIT(0)
852 #define  FPGA_RF_MODE_JAPAN		BIT(1)
853 #define  FPGA_RF_MODE_CCK		BIT(24)
854 #define  FPGA_RF_MODE_OFDM		BIT(25)
855 
856 #define REG_FPGA0_TX_INFO		0x0804
857 #define  FPGA0_TX_INFO_OFDM_PATH_A	BIT(0)
858 #define  FPGA0_TX_INFO_OFDM_PATH_B	BIT(1)
859 #define  FPGA0_TX_INFO_OFDM_PATH_C	BIT(2)
860 #define  FPGA0_TX_INFO_OFDM_PATH_D	BIT(3)
861 #define REG_FPGA0_PSD_FUNC		0x0808
862 #define REG_FPGA0_TX_GAIN		0x080c
863 #define REG_FPGA0_RF_TIMING1		0x0810
864 #define REG_FPGA0_RF_TIMING2		0x0814
865 #define REG_FPGA0_POWER_SAVE		0x0818
866 #define  FPGA0_PS_LOWER_CHANNEL		BIT(26)
867 #define  FPGA0_PS_UPPER_CHANNEL		BIT(27)
868 
869 #define REG_FPGA0_XA_HSSI_PARM1		0x0820	/* RF 3 wire register */
870 #define  FPGA0_HSSI_PARM1_PI		BIT(8)
871 #define REG_FPGA0_XA_HSSI_PARM2		0x0824
872 #define REG_FPGA0_XB_HSSI_PARM1		0x0828
873 #define REG_FPGA0_XB_HSSI_PARM2		0x082c
874 #define  FPGA0_HSSI_3WIRE_DATA_LEN	0x800
875 #define  FPGA0_HSSI_3WIRE_ADDR_LEN	0x400
876 #define  FPGA0_HSSI_PARM2_ADDR_SHIFT	23
877 #define  FPGA0_HSSI_PARM2_ADDR_MASK	0x7f800000	/* 0xff << 23 */
878 #define  FPGA0_HSSI_PARM2_CCK_HIGH_PWR	BIT(9)
879 #define  FPGA0_HSSI_PARM2_EDGE_READ	BIT(31)
880 
881 #define REG_TX_AGC_B_RATE18_06		0x0830
882 #define REG_TX_AGC_B_RATE54_24		0x0834
883 #define REG_TX_AGC_B_CCK1_55_MCS32	0x0838
884 #define REG_TX_AGC_B_MCS03_MCS00	0x083c
885 
886 #define REG_FPGA0_XA_LSSI_PARM		0x0840
887 #define REG_FPGA0_XB_LSSI_PARM		0x0844
888 #define  FPGA0_LSSI_PARM_ADDR_SHIFT	20
889 #define  FPGA0_LSSI_PARM_ADDR_MASK	0x0ff00000
890 #define  FPGA0_LSSI_PARM_DATA_MASK	0x000fffff
891 
892 #define REG_TX_AGC_B_MCS07_MCS04	0x0848
893 #define REG_TX_AGC_B_MCS11_MCS08	0x084c
894 
895 #define REG_FPGA0_XCD_SWITCH_CTRL	0x085c
896 
897 #define REG_FPGA0_XA_RF_INT_OE		0x0860	/* RF Channel switch */
898 #define REG_FPGA0_XB_RF_INT_OE		0x0864
899 #define  FPGA0_INT_OE_ANTENNA_AB_OPEN	0x000
900 #define  FPGA0_INT_OE_ANTENNA_A		BIT(8)
901 #define  FPGA0_INT_OE_ANTENNA_B		BIT(9)
902 #define  FPGA0_INT_OE_ANTENNA_MASK	(FPGA0_INT_OE_ANTENNA_A | \
903 					 FPGA0_INT_OE_ANTENNA_B)
904 
905 #define REG_TX_AGC_B_MCS15_MCS12	0x0868
906 #define REG_TX_AGC_B_CCK11_A_CCK2_11	0x086c
907 
908 #define REG_FPGA0_XAB_RF_SW_CTRL	0x0870
909 #define REG_FPGA0_XA_RF_SW_CTRL		0x0870	/* 16 bit */
910 #define REG_FPGA0_XB_RF_SW_CTRL		0x0872	/* 16 bit */
911 #define REG_FPGA0_XCD_RF_SW_CTRL	0x0874
912 #define REG_FPGA0_XC_RF_SW_CTRL		0x0874	/* 16 bit */
913 #define REG_FPGA0_XD_RF_SW_CTRL		0x0876	/* 16 bit */
914 #define  FPGA0_RF_3WIRE_DATA		BIT(0)
915 #define  FPGA0_RF_3WIRE_CLOC		BIT(1)
916 #define  FPGA0_RF_3WIRE_LOAD		BIT(2)
917 #define  FPGA0_RF_3WIRE_RW		BIT(3)
918 #define  FPGA0_RF_3WIRE_MASK		0xf
919 #define  FPGA0_RF_RFENV			BIT(4)
920 #define  FPGA0_RF_TRSW			BIT(5)	/* Useless now */
921 #define  FPGA0_RF_TRSWB			BIT(6)
922 #define  FPGA0_RF_ANTSW			BIT(8)
923 #define  FPGA0_RF_ANTSWB		BIT(9)
924 #define  FPGA0_RF_PAPE			BIT(10)
925 #define  FPGA0_RF_PAPE5G		BIT(11)
926 #define  FPGA0_RF_BD_CTRL_SHIFT		16
927 
928 #define REG_FPGA0_XAB_RF_PARM		0x0878	/* Antenna select path in ODM */
929 #define REG_FPGA0_XA_RF_PARM		0x0878	/* 16 bit */
930 #define REG_FPGA0_XB_RF_PARM		0x087a	/* 16 bit */
931 #define REG_FPGA0_XCD_RF_PARM		0x087c
932 #define REG_FPGA0_XC_RF_PARM		0x087c	/* 16 bit */
933 #define REG_FPGA0_XD_RF_PARM		0x087e	/* 16 bit */
934 #define  FPGA0_RF_PARM_RFA_ENABLE	BIT(1)
935 #define  FPGA0_RF_PARM_RFB_ENABLE	BIT(17)
936 #define  FPGA0_RF_PARM_CLK_GATE		BIT(31)
937 
938 #define REG_FPGA0_ANALOG1		0x0880
939 #define REG_FPGA0_ANALOG2		0x0884
940 #define  FPGA0_ANALOG2_20MHZ		BIT(10)
941 #define REG_FPGA0_ANALOG3		0x0888
942 #define REG_FPGA0_ANALOG4		0x088c
943 
944 #define REG_NHM_TH9_TH10_8723B		0x0890
945 #define REG_NHM_TIMER_8723B		0x0894
946 #define REG_NHM_TH3_TO_TH0_8723B	0x0898
947 #define REG_NHM_TH7_TO_TH4_8723B	0x089c
948 
949 #define REG_FPGA0_XA_LSSI_READBACK	0x08a0	/* Tranceiver LSSI Readback */
950 #define REG_FPGA0_XB_LSSI_READBACK	0x08a4
951 #define REG_FPGA0_PSD_REPORT		0x08b4
952 #define REG_HSPI_XA_READBACK		0x08b8	/* Transceiver A HSPI read */
953 #define REG_HSPI_XB_READBACK		0x08bc	/* Transceiver B HSPI read */
954 
955 #define REG_FPGA1_RF_MODE		0x0900
956 
957 #define REG_FPGA1_TX_INFO		0x090c
958 #define  FPGA1_TX_ANT_MASK		0x0000000f
959 #define  FPGA1_TX_ANT_L_MASK		0x000000f0
960 #define  FPGA1_TX_ANT_NON_HT_MASK	0x00000f00
961 #define  FPGA1_TX_ANT_HT1_MASK		0x0000f000
962 #define  FPGA1_TX_ANT_HT2_MASK		0x000f0000
963 #define  FPGA1_TX_ANT_HT_S1_MASK	0x00f00000
964 #define  FPGA1_TX_ANT_NON_HT_S1_MASK	0x0f000000
965 #define  FPGA1_TX_OFDM_TXSC_MASK	0x30000000
966 
967 #define REG_ANT_MAPPING1		0x0914
968 #define REG_DPDT_CTRL			0x092c	/* 8723BU */
969 #define REG_RFE_CTRL_ANTA_SRC		0x0930	/* 8723BU */
970 #define REG_RFE_PATH_SELECT		0x0940	/* 8723BU */
971 #define REG_RFE_BUFFER			0x0944	/* 8723BU */
972 #define REG_S0S1_PATH_SWITCH		0x0948	/* 8723BU */
973 #define REG_OFDM_RX_DFIR		0x954
974 
975 #define REG_CCK0_SYSTEM			0x0a00
976 #define  CCK0_SIDEBAND			BIT(4)
977 
978 #define REG_CCK0_AFE_SETTING		0x0a04
979 #define  CCK0_AFE_RX_MASK		0x0f000000
980 #define  CCK0_AFE_TX_MASK		0xf0000000
981 #define  CCK0_AFE_RX_ANT_A		0
982 #define  CCK0_AFE_RX_ANT_B		BIT(26)
983 #define  CCK0_AFE_RX_ANT_C		BIT(27)
984 #define  CCK0_AFE_RX_ANT_D		(BIT(26) | BIT(27))
985 #define  CCK0_AFE_RX_ANT_OPTION_A	0
986 #define  CCK0_AFE_RX_ANT_OPTION_B	BIT(24)
987 #define  CCK0_AFE_RX_ANT_OPTION_C	BIT(25)
988 #define  CCK0_AFE_RX_ANT_OPTION_D	(BIT(24) | BIT(25))
989 #define  CCK0_AFE_TX_ANT_A		BIT(31)
990 #define  CCK0_AFE_TX_ANT_B		BIT(30)
991 
992 #define REG_CCK_ANTDIV_PARA2		0x0a04
993 #define REG_BB_POWER_SAVE4		0x0a74
994 
995 /* 8188eu */
996 #define REG_LNA_SWITCH			0x0b2c
997 #define  LNA_SWITCH_DISABLE_CSCG	BIT(22)
998 #define  LNA_SWITCH_OUTPUT_CG		BIT(31)
999 
1000 #define REG_CCK_PD_THRESH			0x0a0a
1001 #define  CCK_PD_TYPE1_LV0_TH		0x40
1002 #define  CCK_PD_TYPE1_LV1_TH		0x83
1003 #define  CCK_PD_TYPE1_LV2_TH		0xcd
1004 #define  CCK_PD_TYPE1_LV3_TH		0xdd
1005 #define  CCK_PD_TYPE1_LV4_TH		0xed
1006 
1007 #define REG_AGC_RPT			0xa80
1008 #define  AGC_RPT_CCK			BIT(7)
1009 
1010 #define REG_CONFIG_ANT_A		0x0b68
1011 #define REG_CONFIG_ANT_B		0x0b6c
1012 
1013 #define REG_OFDM0_TRX_PATH_ENABLE	0x0c04
1014 #define OFDM_RF_PATH_RX_MASK		0x0f
1015 #define OFDM_RF_PATH_RX_A		BIT(0)
1016 #define OFDM_RF_PATH_RX_B		BIT(1)
1017 #define OFDM_RF_PATH_RX_C		BIT(2)
1018 #define OFDM_RF_PATH_RX_D		BIT(3)
1019 #define OFDM_RF_PATH_TX_MASK		0xf0
1020 #define OFDM_RF_PATH_TX_A		BIT(4)
1021 #define OFDM_RF_PATH_TX_B		BIT(5)
1022 #define OFDM_RF_PATH_TX_C		BIT(6)
1023 #define OFDM_RF_PATH_TX_D		BIT(7)
1024 
1025 #define REG_OFDM0_TR_MUX_PAR		0x0c08
1026 
1027 #define REG_OFDM0_FA_RSTC		0x0c0c
1028 
1029 #define REG_OFDM0_XA_RX_AFE		0x0c10
1030 #define REG_OFDM0_XA_RX_IQ_IMBALANCE	0x0c14
1031 #define REG_OFDM0_XB_RX_IQ_IMBALANCE	0x0c1c
1032 
1033 #define REG_OFDM0_ENERGY_CCA_THRES	0x0c4c
1034 
1035 #define REG_OFDM0_RX_D_SYNC_PATH	0x0c40
1036 #define  OFDM0_SYNC_PATH_NOTCH_FILTER	BIT(1)
1037 
1038 #define REG_OFDM0_XA_AGC_CORE1		0x0c50
1039 #define REG_OFDM0_XA_AGC_CORE2		0x0c54
1040 #define REG_OFDM0_XB_AGC_CORE1		0x0c58
1041 #define REG_OFDM0_XB_AGC_CORE2		0x0c5c
1042 #define REG_OFDM0_XC_AGC_CORE1		0x0c60
1043 #define REG_OFDM0_XC_AGC_CORE2		0x0c64
1044 #define REG_OFDM0_XD_AGC_CORE1		0x0c68
1045 #define REG_OFDM0_XD_AGC_CORE2		0x0c6c
1046 #define  OFDM0_X_AGC_CORE1_IGI_MASK	0x0000007F
1047 
1048 #define REG_OFDM0_AGC_PARM1		0x0c70
1049 
1050 #define REG_OFDM0_AGCR_SSI_TABLE	0x0c78
1051 
1052 #define REG_OFDM0_XA_TX_IQ_IMBALANCE	0x0c80
1053 #define REG_OFDM0_XB_TX_IQ_IMBALANCE	0x0c88
1054 #define REG_OFDM0_XC_TX_IQ_IMBALANCE	0x0c90
1055 #define REG_OFDM0_XD_TX_IQ_IMBALANCE	0x0c98
1056 
1057 #define REG_OFDM0_XC_TX_AFE		0x0c94
1058 #define REG_OFDM0_XD_TX_AFE		0x0c9c
1059 
1060 #define REG_OFDM0_RX_IQ_EXT_ANTA	0x0ca0
1061 
1062 /* 8188eu */
1063 #define REG_ANTDIV_PARA1		0x0ca4
1064 
1065 /* 8723bu */
1066 #define REG_OFDM0_TX_PSDO_NOISE_WEIGHT	0x0ce4
1067 
1068 #define REG_OFDM1_LSTF			0x0d00
1069 #define  OFDM_LSTF_PRIME_CH_LOW		BIT(10)
1070 #define  OFDM_LSTF_PRIME_CH_HIGH	BIT(11)
1071 #define  OFDM_LSTF_PRIME_CH_MASK	(OFDM_LSTF_PRIME_CH_LOW | \
1072 					 OFDM_LSTF_PRIME_CH_HIGH)
1073 #define  OFDM_LSTF_CONTINUE_TX		BIT(28)
1074 #define  OFDM_LSTF_SINGLE_CARRIER	BIT(29)
1075 #define  OFDM_LSTF_SINGLE_TONE		BIT(30)
1076 #define  OFDM_LSTF_MASK			0x70000000
1077 
1078 #define REG_OFDM1_TRX_PATH_ENABLE	0x0d04
1079 #define REG_OFDM1_CFO_TRACKING		0x0d2c
1080 #define  CFO_TRACKING_ATC_STATUS	BIT(11)
1081 #define REG_OFDM1_CSI_FIX_MASK1		0x0d40
1082 #define REG_OFDM1_CSI_FIX_MASK2		0x0d44
1083 
1084 #define REG_TX_AGC_A_RATE18_06		0x0e00
1085 #define REG_TX_AGC_A_RATE54_24		0x0e04
1086 #define REG_TX_AGC_A_CCK1_MCS32		0x0e08
1087 #define REG_TX_AGC_A_MCS03_MCS00	0x0e10
1088 #define REG_TX_AGC_A_MCS07_MCS04	0x0e14
1089 #define REG_TX_AGC_A_MCS11_MCS08	0x0e18
1090 #define REG_TX_AGC_A_MCS15_MCS12	0x0e1c
1091 
1092 #define REG_FPGA0_IQK			0x0e28
1093 
1094 #define REG_TX_IQK_TONE_A		0x0e30
1095 #define REG_RX_IQK_TONE_A		0x0e34
1096 #define REG_TX_IQK_PI_A			0x0e38
1097 #define REG_RX_IQK_PI_A			0x0e3c
1098 
1099 #define REG_TX_IQK			0x0e40
1100 #define REG_RX_IQK			0x0e44
1101 #define REG_IQK_AGC_PTS			0x0e48
1102 #define REG_IQK_AGC_RSP			0x0e4c
1103 #define REG_TX_IQK_TONE_B		0x0e50
1104 #define REG_RX_IQK_TONE_B		0x0e54
1105 #define REG_TX_IQK_PI_B			0x0e58
1106 #define REG_RX_IQK_PI_B			0x0e5c
1107 #define REG_IQK_AGC_CONT		0x0e60
1108 
1109 #define REG_BLUETOOTH			0x0e6c
1110 #define REG_RX_WAIT_CCA			0x0e70
1111 #define REG_TX_CCK_RFON			0x0e74
1112 #define REG_TX_CCK_BBON			0x0e78
1113 #define REG_TX_OFDM_RFON		0x0e7c
1114 #define REG_TX_OFDM_BBON		0x0e80
1115 #define REG_TX_TO_RX			0x0e84
1116 #define REG_TX_TO_TX			0x0e88
1117 #define REG_RX_CCK			0x0e8c
1118 
1119 #define REG_TX_POWER_BEFORE_IQK_A	0x0e94
1120 #define REG_TX_POWER_AFTER_IQK_A	0x0e9c
1121 
1122 #define REG_RX_POWER_BEFORE_IQK_A	0x0ea0
1123 #define REG_RX_POWER_BEFORE_IQK_A_2	0x0ea4
1124 #define REG_RX_POWER_AFTER_IQK_A	0x0ea8
1125 #define REG_RX_POWER_AFTER_IQK_A_2	0x0eac
1126 
1127 #define REG_TX_POWER_BEFORE_IQK_B	0x0eb4
1128 #define REG_TX_POWER_AFTER_IQK_B	0x0ebc
1129 
1130 #define REG_RX_POWER_BEFORE_IQK_B	0x0ec0
1131 #define REG_RX_POWER_BEFORE_IQK_B_2	0x0ec4
1132 #define REG_RX_POWER_AFTER_IQK_B	0x0ec8
1133 #define REG_RX_POWER_AFTER_IQK_B_2	0x0ecc
1134 
1135 #define REG_RX_OFDM			0x0ed0
1136 #define REG_RX_WAIT_RIFS		0x0ed4
1137 #define REG_RX_TO_RX			0x0ed8
1138 #define REG_STANDBY			0x0edc
1139 #define REG_SLEEP			0x0ee0
1140 #define REG_PMPD_ANAEN			0x0eec
1141 
1142 #define REG_FW_START_ADDRESS		0x1000
1143 
1144 #define REG_USB_INFO			0xfe17
1145 #define REG_USB_HIMR			0xfe38
1146 #define  USB_HIMR_TIMEOUT2		BIT(31)
1147 #define  USB_HIMR_TIMEOUT1		BIT(30)
1148 #define  USB_HIMR_PSTIMEOUT		BIT(29)
1149 #define  USB_HIMR_GTINT4		BIT(28)
1150 #define  USB_HIMR_GTINT3		BIT(27)
1151 #define  USB_HIMR_TXBCNERR		BIT(26)
1152 #define  USB_HIMR_TXBCNOK		BIT(25)
1153 #define  USB_HIMR_TSF_BIT32_TOGGLE	BIT(24)
1154 #define  USB_HIMR_BCNDMAINT3		BIT(23)
1155 #define  USB_HIMR_BCNDMAINT2		BIT(22)
1156 #define  USB_HIMR_BCNDMAINT1		BIT(21)
1157 #define  USB_HIMR_BCNDMAINT0		BIT(20)
1158 #define  USB_HIMR_BCNDOK3		BIT(19)
1159 #define  USB_HIMR_BCNDOK2		BIT(18)
1160 #define  USB_HIMR_BCNDOK1		BIT(17)
1161 #define  USB_HIMR_BCNDOK0		BIT(16)
1162 #define  USB_HIMR_HSISR_IND		BIT(15)
1163 #define  USB_HIMR_BCNDMAINT_E		BIT(14)
1164 /* RSVD	BIT(13) */
1165 #define  USB_HIMR_CTW_END		BIT(12)
1166 /* RSVD	BIT(11) */
1167 #define  USB_HIMR_C2HCMD		BIT(10)
1168 #define  USB_HIMR_CPWM2			BIT(9)
1169 #define  USB_HIMR_CPWM			BIT(8)
1170 #define  USB_HIMR_HIGHDOK		BIT(7)	/*  High Queue DMA OK
1171 						    Interrupt */
1172 #define  USB_HIMR_MGNTDOK		BIT(6)	/*  Management Queue DMA OK
1173 						    Interrupt */
1174 #define  USB_HIMR_BKDOK			BIT(5)	/*  AC_BK DMA OK Interrupt */
1175 #define  USB_HIMR_BEDOK			BIT(4)	/*  AC_BE DMA OK Interrupt */
1176 #define  USB_HIMR_VIDOK			BIT(3)	/*  AC_VI DMA OK Interrupt */
1177 #define  USB_HIMR_VODOK			BIT(2)	/*  AC_VO DMA Interrupt */
1178 #define  USB_HIMR_RDU			BIT(1)	/*  Receive Descriptor
1179 						    Unavailable */
1180 #define  USB_HIMR_ROK			BIT(0)	/*  Receive DMA OK Interrupt */
1181 
1182 #define REG_USB_SPECIAL_OPTION		0xfe55
1183 #define  USB_SPEC_USB_AGG_ENABLE	BIT(3)	/* Enable USB aggregation */
1184 #define  USB_SPEC_INT_BULK_SELECT	BIT(4)	/* Use interrupt endpoint to
1185 						   deliver interrupt packet.
1186 						   0: Use int, 1: use bulk */
1187 #define REG_USB_HRPWM			0xfe58
1188 #define REG_USB_DMA_AGG_TO		0xfe5b
1189 #define REG_USB_AGG_TIMEOUT		0xfe5c
1190 #define REG_USB_AGG_THRESH		0xfe5d
1191 
1192 #define REG_NORMAL_SIE_VID		0xfe60	/* 0xfe60 - 0xfe61 */
1193 #define REG_NORMAL_SIE_PID		0xfe62	/* 0xfe62 - 0xfe63 */
1194 #define REG_NORMAL_SIE_OPTIONAL		0xfe64
1195 #define REG_NORMAL_SIE_EP		0xfe65	/* 0xfe65 - 0xfe67 */
1196 #define REG_NORMAL_SIE_EP_TX		0xfe66
1197 #define  NORMAL_SIE_EP_TX_HIGH_MASK	0x000f
1198 #define  NORMAL_SIE_EP_TX_NORMAL_MASK	0x00f0
1199 #define  NORMAL_SIE_EP_TX_LOW_MASK	0x0f00
1200 
1201 #define REG_NORMAL_SIE_PHY		0xfe68	/* 0xfe68 - 0xfe6b */
1202 #define REG_NORMAL_SIE_OPTIONAL2	0xfe6c
1203 #define REG_NORMAL_SIE_GPS_EP		0xfe6d	/* RTL8723 only */
1204 #define REG_NORMAL_SIE_MAC_ADDR		0xfe70	/* 0xfe70 - 0xfe75 */
1205 #define REG_NORMAL_SIE_STRING		0xfe80	/* 0xfe80 - 0xfedf */
1206 
1207 /* RF6052 registers */
1208 #define RF6052_REG_AC			0x00
1209 #define RF6052_REG_IQADJ_G1		0x01
1210 #define RF6052_REG_IQADJ_G2		0x02
1211 #define RF6052_REG_BS_PA_APSET_G1_G4	0x03
1212 #define RF6052_REG_BS_PA_APSET_G5_G8	0x04
1213 #define RF6052_REG_POW_TRSW		0x05
1214 #define RF6052_REG_GAIN_RX		0x06
1215 #define RF6052_REG_GAIN_TX		0x07
1216 #define RF6052_REG_TXM_IDAC		0x08
1217 #define RF6052_REG_IPA_G		0x09
1218 #define RF6052_REG_TXBIAS_G		0x0a
1219 #define RF6052_REG_TXPA_AG		0x0b
1220 #define RF6052_REG_IPA_A		0x0c
1221 #define RF6052_REG_TXBIAS_A		0x0d
1222 #define RF6052_REG_BS_PA_APSET_G9_G11	0x0e
1223 #define RF6052_REG_BS_IQGEN		0x0f
1224 #define RF6052_REG_MODE1		0x10
1225 #define RF6052_REG_MODE2		0x11
1226 #define RF6052_REG_RX_AGC_HP		0x12
1227 #define RF6052_REG_TX_AGC		0x13
1228 #define RF6052_REG_BIAS			0x14
1229 #define RF6052_REG_IPA			0x15
1230 #define RF6052_REG_TXBIAS		0x16
1231 #define RF6052_REG_POW_ABILITY		0x17
1232 #define RF6052_REG_MODE_AG		0x18	/* RF channel and BW switch */
1233 #define  MODE_AG_CHANNEL_MASK		0x3ff
1234 #define  MODE_AG_CHANNEL_20MHZ		BIT(10)
1235 #define  MODE_AG_BW_MASK		(BIT(10) | BIT(11))
1236 #define  MODE_AG_BW_20MHZ_8723B		(BIT(10) | BIT(11))
1237 #define  MODE_AG_BW_40MHZ_8723B		BIT(10)
1238 #define  MODE_AG_BW_80MHZ_8723B		0
1239 
1240 #define RF6052_REG_TOP			0x19
1241 #define RF6052_REG_RX_G1		0x1a
1242 #define RF6052_REG_RX_G2		0x1b
1243 #define RF6052_REG_RX_BB2		0x1c
1244 #define RF6052_REG_RX_BB1		0x1d
1245 #define RF6052_REG_RCK1			0x1e
1246 #define RF6052_REG_RCK2			0x1f
1247 #define RF6052_REG_TX_G1		0x20
1248 #define RF6052_REG_TX_G2		0x21
1249 #define RF6052_REG_TX_G3		0x22
1250 #define RF6052_REG_TX_BB1		0x23
1251 #define RF6052_REG_T_METER		0x24
1252 #define RF6052_REG_SYN_G1		0x25	/* RF TX Power control */
1253 #define RF6052_REG_SYN_G2		0x26	/* RF TX Power control */
1254 #define RF6052_REG_SYN_G3		0x27	/* RF TX Power control */
1255 #define RF6052_REG_SYN_G4		0x28	/* RF TX Power control */
1256 #define RF6052_REG_SYN_G5		0x29	/* RF TX Power control */
1257 #define RF6052_REG_SYN_G6		0x2a	/* RF TX Power control */
1258 #define RF6052_REG_SYN_G7		0x2b	/* RF TX Power control */
1259 #define RF6052_REG_SYN_G8		0x2c	/* RF TX Power control */
1260 
1261 #define RF6052_REG_RCK_OS		0x30	/* RF TX PA control */
1262 
1263 #define RF6052_REG_TXPA_G1		0x31	/* RF TX PA control */
1264 #define RF6052_REG_TXPA_G2		0x32	/* RF TX PA control */
1265 #define RF6052_REG_TXPA_G3		0x33	/* RF TX PA control */
1266 
1267 /*
1268  * NextGen regs: 8723BU
1269  */
1270 #define RF6052_REG_T_METER_8723B	0x42
1271 #define RF6052_REG_UNKNOWN_43		0x43
1272 #define RF6052_REG_UNKNOWN_55		0x55
1273 #define RF6052_REG_UNKNOWN_56		0x56
1274 #define RF6052_REG_RXG_MIX_SWBW		0x87
1275 #define RF6052_REG_S0S1			0xb0
1276 #define RF6052_REG_UNKNOWN_DF		0xdf
1277 #define RF6052_REG_UNKNOWN_ED		0xed
1278 #define RF6052_REG_WE_LUT		0xef
1279