1 /*
2  * Linux device driver for RTL8187
3  *
4  * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
5  * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
6  *
7  * Based on the r8187 driver, which is:
8  * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
9  *
10  * The driver was extended to the RTL8187B in 2008 by:
11  *	Herton Ronaldo Krzesinski <herton@mandriva.com.br>
12  *	Hin-Tak Leung <htl10@users.sourceforge.net>
13  *	Larry Finger <Larry.Finger@lwfinger.net>
14  *
15  * Magic delays and register offsets below are taken from the original
16  * r8187 driver sources.  Thanks to Realtek for their support!
17  *
18  * This program is free software; you can redistribute it and/or modify
19  * it under the terms of the GNU General Public License version 2 as
20  * published by the Free Software Foundation.
21  */
22 
23 #include <linux/usb.h>
24 #include <linux/slab.h>
25 #include <linux/delay.h>
26 #include <linux/etherdevice.h>
27 #include <linux/eeprom_93cx6.h>
28 #include <linux/module.h>
29 #include <net/mac80211.h>
30 
31 #include "rtl8187.h"
32 #include "rtl8225.h"
33 #ifdef CONFIG_RTL8187_LEDS
34 #include "leds.h"
35 #endif
36 #include "rfkill.h"
37 
38 MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
39 MODULE_AUTHOR("Andrea Merello <andrea.merello@gmail.com>");
40 MODULE_AUTHOR("Herton Ronaldo Krzesinski <herton@mandriva.com.br>");
41 MODULE_AUTHOR("Hin-Tak Leung <htl10@users.sourceforge.net>");
42 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
43 MODULE_DESCRIPTION("RTL8187/RTL8187B USB wireless driver");
44 MODULE_LICENSE("GPL");
45 
46 static const struct usb_device_id rtl8187_table[] = {
47 	/* Asus */
48 	{USB_DEVICE(0x0b05, 0x171d), .driver_info = DEVICE_RTL8187},
49 	/* Belkin */
50 	{USB_DEVICE(0x050d, 0x705e), .driver_info = DEVICE_RTL8187B},
51 	/* Realtek */
52 	{USB_DEVICE(0x0bda, 0x8187), .driver_info = DEVICE_RTL8187},
53 	{USB_DEVICE(0x0bda, 0x8189), .driver_info = DEVICE_RTL8187B},
54 	{USB_DEVICE(0x0bda, 0x8197), .driver_info = DEVICE_RTL8187B},
55 	{USB_DEVICE(0x0bda, 0x8198), .driver_info = DEVICE_RTL8187B},
56 	/* Surecom */
57 	{USB_DEVICE(0x0769, 0x11F2), .driver_info = DEVICE_RTL8187},
58 	/* Logitech */
59 	{USB_DEVICE(0x0789, 0x010C), .driver_info = DEVICE_RTL8187},
60 	/* Netgear */
61 	{USB_DEVICE(0x0846, 0x6100), .driver_info = DEVICE_RTL8187},
62 	{USB_DEVICE(0x0846, 0x6a00), .driver_info = DEVICE_RTL8187},
63 	{USB_DEVICE(0x0846, 0x4260), .driver_info = DEVICE_RTL8187B},
64 	/* HP */
65 	{USB_DEVICE(0x03f0, 0xca02), .driver_info = DEVICE_RTL8187},
66 	/* Sitecom */
67 	{USB_DEVICE(0x0df6, 0x000d), .driver_info = DEVICE_RTL8187},
68 	{USB_DEVICE(0x0df6, 0x0028), .driver_info = DEVICE_RTL8187B},
69 	{USB_DEVICE(0x0df6, 0x0029), .driver_info = DEVICE_RTL8187B},
70 	/* Sphairon Access Systems GmbH */
71 	{USB_DEVICE(0x114B, 0x0150), .driver_info = DEVICE_RTL8187},
72 	/* Dick Smith Electronics */
73 	{USB_DEVICE(0x1371, 0x9401), .driver_info = DEVICE_RTL8187},
74 	/* Abocom */
75 	{USB_DEVICE(0x13d1, 0xabe6), .driver_info = DEVICE_RTL8187},
76 	/* Qcom */
77 	{USB_DEVICE(0x18E8, 0x6232), .driver_info = DEVICE_RTL8187},
78 	/* AirLive */
79 	{USB_DEVICE(0x1b75, 0x8187), .driver_info = DEVICE_RTL8187},
80 	/* Linksys */
81 	{USB_DEVICE(0x1737, 0x0073), .driver_info = DEVICE_RTL8187B},
82 	{}
83 };
84 
85 MODULE_DEVICE_TABLE(usb, rtl8187_table);
86 
87 static const struct ieee80211_rate rtl818x_rates[] = {
88 	{ .bitrate = 10, .hw_value = 0, },
89 	{ .bitrate = 20, .hw_value = 1, },
90 	{ .bitrate = 55, .hw_value = 2, },
91 	{ .bitrate = 110, .hw_value = 3, },
92 	{ .bitrate = 60, .hw_value = 4, },
93 	{ .bitrate = 90, .hw_value = 5, },
94 	{ .bitrate = 120, .hw_value = 6, },
95 	{ .bitrate = 180, .hw_value = 7, },
96 	{ .bitrate = 240, .hw_value = 8, },
97 	{ .bitrate = 360, .hw_value = 9, },
98 	{ .bitrate = 480, .hw_value = 10, },
99 	{ .bitrate = 540, .hw_value = 11, },
100 };
101 
102 static const struct ieee80211_channel rtl818x_channels[] = {
103 	{ .center_freq = 2412 },
104 	{ .center_freq = 2417 },
105 	{ .center_freq = 2422 },
106 	{ .center_freq = 2427 },
107 	{ .center_freq = 2432 },
108 	{ .center_freq = 2437 },
109 	{ .center_freq = 2442 },
110 	{ .center_freq = 2447 },
111 	{ .center_freq = 2452 },
112 	{ .center_freq = 2457 },
113 	{ .center_freq = 2462 },
114 	{ .center_freq = 2467 },
115 	{ .center_freq = 2472 },
116 	{ .center_freq = 2484 },
117 };
118 
119 static void rtl8187_iowrite_async_cb(struct urb *urb)
120 {
121 	kfree(urb->context);
122 }
123 
124 static void rtl8187_iowrite_async(struct rtl8187_priv *priv, __le16 addr,
125 				  void *data, u16 len)
126 {
127 	struct usb_ctrlrequest *dr;
128 	struct urb *urb;
129 	struct rtl8187_async_write_data {
130 		u8 data[4];
131 		struct usb_ctrlrequest dr;
132 	} *buf;
133 	int rc;
134 
135 	buf = kmalloc(sizeof(*buf), GFP_ATOMIC);
136 	if (!buf)
137 		return;
138 
139 	urb = usb_alloc_urb(0, GFP_ATOMIC);
140 	if (!urb) {
141 		kfree(buf);
142 		return;
143 	}
144 
145 	dr = &buf->dr;
146 
147 	dr->bRequestType = RTL8187_REQT_WRITE;
148 	dr->bRequest = RTL8187_REQ_SET_REG;
149 	dr->wValue = addr;
150 	dr->wIndex = 0;
151 	dr->wLength = cpu_to_le16(len);
152 
153 	memcpy(buf, data, len);
154 
155 	usb_fill_control_urb(urb, priv->udev, usb_sndctrlpipe(priv->udev, 0),
156 			     (unsigned char *)dr, buf, len,
157 			     rtl8187_iowrite_async_cb, buf);
158 	usb_anchor_urb(urb, &priv->anchored);
159 	rc = usb_submit_urb(urb, GFP_ATOMIC);
160 	if (rc < 0) {
161 		kfree(buf);
162 		usb_unanchor_urb(urb);
163 	}
164 	usb_free_urb(urb);
165 }
166 
167 static inline void rtl818x_iowrite32_async(struct rtl8187_priv *priv,
168 					   __le32 *addr, u32 val)
169 {
170 	__le32 buf = cpu_to_le32(val);
171 
172 	rtl8187_iowrite_async(priv, cpu_to_le16((unsigned long)addr),
173 			      &buf, sizeof(buf));
174 }
175 
176 void rtl8187_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
177 {
178 	struct rtl8187_priv *priv = dev->priv;
179 
180 	data <<= 8;
181 	data |= addr | 0x80;
182 
183 	rtl818x_iowrite8(priv, &priv->map->PHY[3], (data >> 24) & 0xFF);
184 	rtl818x_iowrite8(priv, &priv->map->PHY[2], (data >> 16) & 0xFF);
185 	rtl818x_iowrite8(priv, &priv->map->PHY[1], (data >> 8) & 0xFF);
186 	rtl818x_iowrite8(priv, &priv->map->PHY[0], data & 0xFF);
187 }
188 
189 static void rtl8187_tx_cb(struct urb *urb)
190 {
191 	struct sk_buff *skb = (struct sk_buff *)urb->context;
192 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
193 	struct ieee80211_hw *hw = info->rate_driver_data[0];
194 	struct rtl8187_priv *priv = hw->priv;
195 
196 	skb_pull(skb, priv->is_rtl8187b ? sizeof(struct rtl8187b_tx_hdr) :
197 					  sizeof(struct rtl8187_tx_hdr));
198 	ieee80211_tx_info_clear_status(info);
199 
200 	if (!(urb->status) && !(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
201 		if (priv->is_rtl8187b) {
202 			skb_queue_tail(&priv->b_tx_status.queue, skb);
203 
204 			/* queue is "full", discard last items */
205 			while (skb_queue_len(&priv->b_tx_status.queue) > 5) {
206 				struct sk_buff *old_skb;
207 
208 				dev_dbg(&priv->udev->dev,
209 					"transmit status queue full\n");
210 
211 				old_skb = skb_dequeue(&priv->b_tx_status.queue);
212 				ieee80211_tx_status_irqsafe(hw, old_skb);
213 			}
214 			return;
215 		} else {
216 			info->flags |= IEEE80211_TX_STAT_ACK;
217 		}
218 	}
219 	if (priv->is_rtl8187b)
220 		ieee80211_tx_status_irqsafe(hw, skb);
221 	else {
222 		/* Retry information for the RTI8187 is only available by
223 		 * reading a register in the device. We are in interrupt mode
224 		 * here, thus queue the skb and finish on a work queue. */
225 		skb_queue_tail(&priv->b_tx_status.queue, skb);
226 		ieee80211_queue_delayed_work(hw, &priv->work, 0);
227 	}
228 }
229 
230 static void rtl8187_tx(struct ieee80211_hw *dev,
231 		       struct ieee80211_tx_control *control,
232 		       struct sk_buff *skb)
233 {
234 	struct rtl8187_priv *priv = dev->priv;
235 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
236 	struct ieee80211_hdr *tx_hdr =	(struct ieee80211_hdr *)(skb->data);
237 	unsigned int ep;
238 	void *buf;
239 	struct urb *urb;
240 	__le16 rts_dur = 0;
241 	u32 flags;
242 	int rc;
243 
244 	urb = usb_alloc_urb(0, GFP_ATOMIC);
245 	if (!urb) {
246 		kfree_skb(skb);
247 		return;
248 	}
249 
250 	flags = skb->len;
251 	flags |= RTL818X_TX_DESC_FLAG_NO_ENC;
252 
253 	flags |= ieee80211_get_tx_rate(dev, info)->hw_value << 24;
254 	if (ieee80211_has_morefrags(tx_hdr->frame_control))
255 		flags |= RTL818X_TX_DESC_FLAG_MOREFRAG;
256 
257 	/* HW will perform RTS-CTS when only RTS flags is set.
258 	 * HW will perform CTS-to-self when both RTS and CTS flags are set.
259 	 * RTS rate and RTS duration will be used also for CTS-to-self.
260 	 */
261 	if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
262 		flags |= RTL818X_TX_DESC_FLAG_RTS;
263 		flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
264 		rts_dur = ieee80211_rts_duration(dev, priv->vif,
265 						 skb->len, info);
266 	} else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
267 		flags |= RTL818X_TX_DESC_FLAG_RTS | RTL818X_TX_DESC_FLAG_CTS;
268 		flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
269 		rts_dur = ieee80211_ctstoself_duration(dev, priv->vif,
270 						 skb->len, info);
271 	}
272 
273 	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
274 		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
275 			priv->seqno += 0x10;
276 		tx_hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
277 		tx_hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
278 	}
279 
280 	if (!priv->is_rtl8187b) {
281 		struct rtl8187_tx_hdr *hdr = skb_push(skb, sizeof(*hdr));
282 		hdr->flags = cpu_to_le32(flags);
283 		hdr->len = 0;
284 		hdr->rts_duration = rts_dur;
285 		hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
286 		buf = hdr;
287 
288 		ep = 2;
289 	} else {
290 		/* fc needs to be calculated before skb_push() */
291 		unsigned int epmap[4] = { 6, 7, 5, 4 };
292 		u16 fc = le16_to_cpu(tx_hdr->frame_control);
293 
294 		struct rtl8187b_tx_hdr *hdr = skb_push(skb, sizeof(*hdr));
295 		struct ieee80211_rate *txrate =
296 			ieee80211_get_tx_rate(dev, info);
297 		memset(hdr, 0, sizeof(*hdr));
298 		hdr->flags = cpu_to_le32(flags);
299 		hdr->rts_duration = rts_dur;
300 		hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
301 		hdr->tx_duration =
302 			ieee80211_generic_frame_duration(dev, priv->vif,
303 							 info->band,
304 							 skb->len, txrate);
305 		buf = hdr;
306 
307 		if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
308 			ep = 12;
309 		else
310 			ep = epmap[skb_get_queue_mapping(skb)];
311 	}
312 
313 	info->rate_driver_data[0] = dev;
314 	info->rate_driver_data[1] = urb;
315 
316 	usb_fill_bulk_urb(urb, priv->udev, usb_sndbulkpipe(priv->udev, ep),
317 			  buf, skb->len, rtl8187_tx_cb, skb);
318 	urb->transfer_flags |= URB_ZERO_PACKET;
319 	usb_anchor_urb(urb, &priv->anchored);
320 	rc = usb_submit_urb(urb, GFP_ATOMIC);
321 	if (rc < 0) {
322 		usb_unanchor_urb(urb);
323 		kfree_skb(skb);
324 	}
325 	usb_free_urb(urb);
326 }
327 
328 static void rtl8187_rx_cb(struct urb *urb)
329 {
330 	struct sk_buff *skb = (struct sk_buff *)urb->context;
331 	struct rtl8187_rx_info *info = (struct rtl8187_rx_info *)skb->cb;
332 	struct ieee80211_hw *dev = info->dev;
333 	struct rtl8187_priv *priv = dev->priv;
334 	struct ieee80211_rx_status rx_status = { 0 };
335 	int rate, signal;
336 	u32 flags;
337 	unsigned long f;
338 
339 	spin_lock_irqsave(&priv->rx_queue.lock, f);
340 	__skb_unlink(skb, &priv->rx_queue);
341 	spin_unlock_irqrestore(&priv->rx_queue.lock, f);
342 	skb_put(skb, urb->actual_length);
343 
344 	if (unlikely(urb->status)) {
345 		dev_kfree_skb_irq(skb);
346 		return;
347 	}
348 
349 	if (!priv->is_rtl8187b) {
350 		struct rtl8187_rx_hdr *hdr =
351 			(typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
352 		flags = le32_to_cpu(hdr->flags);
353 		/* As with the RTL8187B below, the AGC is used to calculate
354 		 * signal strength. In this case, the scaling
355 		 * constants are derived from the output of p54usb.
356 		 */
357 		signal = -4 - ((27 * hdr->agc) >> 6);
358 		rx_status.antenna = (hdr->signal >> 7) & 1;
359 		rx_status.mactime = le64_to_cpu(hdr->mac_time);
360 	} else {
361 		struct rtl8187b_rx_hdr *hdr =
362 			(typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
363 		/* The Realtek datasheet for the RTL8187B shows that the RX
364 		 * header contains the following quantities: signal quality,
365 		 * RSSI, AGC, the received power in dB, and the measured SNR.
366 		 * In testing, none of these quantities show qualitative
367 		 * agreement with AP signal strength, except for the AGC,
368 		 * which is inversely proportional to the strength of the
369 		 * signal. In the following, the signal strength
370 		 * is derived from the AGC. The arbitrary scaling constants
371 		 * are chosen to make the results close to the values obtained
372 		 * for a BCM4312 using b43 as the driver. The noise is ignored
373 		 * for now.
374 		 */
375 		flags = le32_to_cpu(hdr->flags);
376 		signal = 14 - hdr->agc / 2;
377 		rx_status.antenna = (hdr->rssi >> 7) & 1;
378 		rx_status.mactime = le64_to_cpu(hdr->mac_time);
379 	}
380 
381 	rx_status.signal = signal;
382 	priv->signal = signal;
383 	rate = (flags >> 20) & 0xF;
384 	skb_trim(skb, flags & 0x0FFF);
385 	rx_status.rate_idx = rate;
386 	rx_status.freq = dev->conf.chandef.chan->center_freq;
387 	rx_status.band = dev->conf.chandef.chan->band;
388 	rx_status.flag |= RX_FLAG_MACTIME_START;
389 	if (flags & RTL818X_RX_DESC_FLAG_SPLCP)
390 		rx_status.enc_flags |= RX_ENC_FLAG_SHORTPRE;
391 	if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
392 		rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
393 	memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
394 	ieee80211_rx_irqsafe(dev, skb);
395 
396 	skb = dev_alloc_skb(RTL8187_MAX_RX);
397 	if (unlikely(!skb)) {
398 		/* TODO check rx queue length and refill *somewhere* */
399 		return;
400 	}
401 
402 	info = (struct rtl8187_rx_info *)skb->cb;
403 	info->urb = urb;
404 	info->dev = dev;
405 	urb->transfer_buffer = skb_tail_pointer(skb);
406 	urb->context = skb;
407 	skb_queue_tail(&priv->rx_queue, skb);
408 
409 	usb_anchor_urb(urb, &priv->anchored);
410 	if (usb_submit_urb(urb, GFP_ATOMIC)) {
411 		usb_unanchor_urb(urb);
412 		skb_unlink(skb, &priv->rx_queue);
413 		dev_kfree_skb_irq(skb);
414 	}
415 }
416 
417 static int rtl8187_init_urbs(struct ieee80211_hw *dev)
418 {
419 	struct rtl8187_priv *priv = dev->priv;
420 	struct urb *entry = NULL;
421 	struct sk_buff *skb;
422 	struct rtl8187_rx_info *info;
423 	int ret = 0;
424 
425 	while (skb_queue_len(&priv->rx_queue) < 32) {
426 		skb = __dev_alloc_skb(RTL8187_MAX_RX, GFP_KERNEL);
427 		if (!skb) {
428 			ret = -ENOMEM;
429 			goto err;
430 		}
431 		entry = usb_alloc_urb(0, GFP_KERNEL);
432 		if (!entry) {
433 			ret = -ENOMEM;
434 			goto err;
435 		}
436 		usb_fill_bulk_urb(entry, priv->udev,
437 				  usb_rcvbulkpipe(priv->udev,
438 				  priv->is_rtl8187b ? 3 : 1),
439 				  skb_tail_pointer(skb),
440 				  RTL8187_MAX_RX, rtl8187_rx_cb, skb);
441 		info = (struct rtl8187_rx_info *)skb->cb;
442 		info->urb = entry;
443 		info->dev = dev;
444 		skb_queue_tail(&priv->rx_queue, skb);
445 		usb_anchor_urb(entry, &priv->anchored);
446 		ret = usb_submit_urb(entry, GFP_KERNEL);
447 		usb_put_urb(entry);
448 		if (ret) {
449 			skb_unlink(skb, &priv->rx_queue);
450 			usb_unanchor_urb(entry);
451 			goto err;
452 		}
453 	}
454 	return ret;
455 
456 err:
457 	kfree_skb(skb);
458 	usb_kill_anchored_urbs(&priv->anchored);
459 	return ret;
460 }
461 
462 static void rtl8187b_status_cb(struct urb *urb)
463 {
464 	struct ieee80211_hw *hw = (struct ieee80211_hw *)urb->context;
465 	struct rtl8187_priv *priv = hw->priv;
466 	u64 val;
467 	unsigned int cmd_type;
468 
469 	if (unlikely(urb->status))
470 		return;
471 
472 	/*
473 	 * Read from status buffer:
474 	 *
475 	 * bits [30:31] = cmd type:
476 	 * - 0 indicates tx beacon interrupt
477 	 * - 1 indicates tx close descriptor
478 	 *
479 	 * In the case of tx beacon interrupt:
480 	 * [0:9] = Last Beacon CW
481 	 * [10:29] = reserved
482 	 * [30:31] = 00b
483 	 * [32:63] = Last Beacon TSF
484 	 *
485 	 * If it's tx close descriptor:
486 	 * [0:7] = Packet Retry Count
487 	 * [8:14] = RTS Retry Count
488 	 * [15] = TOK
489 	 * [16:27] = Sequence No
490 	 * [28] = LS
491 	 * [29] = FS
492 	 * [30:31] = 01b
493 	 * [32:47] = unused (reserved?)
494 	 * [48:63] = MAC Used Time
495 	 */
496 	val = le64_to_cpu(priv->b_tx_status.buf);
497 
498 	cmd_type = (val >> 30) & 0x3;
499 	if (cmd_type == 1) {
500 		unsigned int pkt_rc, seq_no;
501 		bool tok;
502 		struct sk_buff *skb, *iter;
503 		struct ieee80211_hdr *ieee80211hdr;
504 		unsigned long flags;
505 
506 		pkt_rc = val & 0xFF;
507 		tok = val & (1 << 15);
508 		seq_no = (val >> 16) & 0xFFF;
509 
510 		spin_lock_irqsave(&priv->b_tx_status.queue.lock, flags);
511 		skb = NULL;
512 		skb_queue_reverse_walk(&priv->b_tx_status.queue, iter) {
513 			ieee80211hdr = (struct ieee80211_hdr *)iter->data;
514 
515 			/*
516 			 * While testing, it was discovered that the seq_no
517 			 * doesn't actually contains the sequence number.
518 			 * Instead of returning just the 12 bits of sequence
519 			 * number, hardware is returning entire sequence control
520 			 * (fragment number plus sequence number) in a 12 bit
521 			 * only field overflowing after some time. As a
522 			 * workaround, just consider the lower bits, and expect
523 			 * it's unlikely we wrongly ack some sent data
524 			 */
525 			if ((le16_to_cpu(ieee80211hdr->seq_ctrl)
526 			     & 0xFFF) == seq_no) {
527 				skb = iter;
528 				break;
529 			}
530 		}
531 		if (skb) {
532 			struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
533 
534 			__skb_unlink(skb, &priv->b_tx_status.queue);
535 			if (tok)
536 				info->flags |= IEEE80211_TX_STAT_ACK;
537 			info->status.rates[0].count = pkt_rc + 1;
538 
539 			ieee80211_tx_status_irqsafe(hw, skb);
540 		}
541 		spin_unlock_irqrestore(&priv->b_tx_status.queue.lock, flags);
542 	}
543 
544 	usb_anchor_urb(urb, &priv->anchored);
545 	if (usb_submit_urb(urb, GFP_ATOMIC))
546 		usb_unanchor_urb(urb);
547 }
548 
549 static int rtl8187b_init_status_urb(struct ieee80211_hw *dev)
550 {
551 	struct rtl8187_priv *priv = dev->priv;
552 	struct urb *entry;
553 	int ret = 0;
554 
555 	entry = usb_alloc_urb(0, GFP_KERNEL);
556 	if (!entry)
557 		return -ENOMEM;
558 
559 	usb_fill_bulk_urb(entry, priv->udev, usb_rcvbulkpipe(priv->udev, 9),
560 			  &priv->b_tx_status.buf, sizeof(priv->b_tx_status.buf),
561 			  rtl8187b_status_cb, dev);
562 
563 	usb_anchor_urb(entry, &priv->anchored);
564 	ret = usb_submit_urb(entry, GFP_KERNEL);
565 	if (ret)
566 		usb_unanchor_urb(entry);
567 	usb_free_urb(entry);
568 
569 	return ret;
570 }
571 
572 static void rtl8187_set_anaparam(struct rtl8187_priv *priv, bool rfon)
573 {
574 	u32 anaparam, anaparam2;
575 	u8 anaparam3, reg;
576 
577 	if (!priv->is_rtl8187b) {
578 		if (rfon) {
579 			anaparam = RTL8187_RTL8225_ANAPARAM_ON;
580 			anaparam2 = RTL8187_RTL8225_ANAPARAM2_ON;
581 		} else {
582 			anaparam = RTL8187_RTL8225_ANAPARAM_OFF;
583 			anaparam2 = RTL8187_RTL8225_ANAPARAM2_OFF;
584 		}
585 	} else {
586 		if (rfon) {
587 			anaparam = RTL8187B_RTL8225_ANAPARAM_ON;
588 			anaparam2 = RTL8187B_RTL8225_ANAPARAM2_ON;
589 			anaparam3 = RTL8187B_RTL8225_ANAPARAM3_ON;
590 		} else {
591 			anaparam = RTL8187B_RTL8225_ANAPARAM_OFF;
592 			anaparam2 = RTL8187B_RTL8225_ANAPARAM2_OFF;
593 			anaparam3 = RTL8187B_RTL8225_ANAPARAM3_OFF;
594 		}
595 	}
596 
597 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
598 			 RTL818X_EEPROM_CMD_CONFIG);
599 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
600 	reg |= RTL818X_CONFIG3_ANAPARAM_WRITE;
601 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
602 	rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
603 	rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, anaparam2);
604 	if (priv->is_rtl8187b)
605 		rtl818x_iowrite8(priv, &priv->map->ANAPARAM3A, anaparam3);
606 	reg &= ~RTL818X_CONFIG3_ANAPARAM_WRITE;
607 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
608 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
609 			 RTL818X_EEPROM_CMD_NORMAL);
610 }
611 
612 static int rtl8187_cmd_reset(struct ieee80211_hw *dev)
613 {
614 	struct rtl8187_priv *priv = dev->priv;
615 	u8 reg;
616 	int i;
617 
618 	reg = rtl818x_ioread8(priv, &priv->map->CMD);
619 	reg &= (1 << 1);
620 	reg |= RTL818X_CMD_RESET;
621 	rtl818x_iowrite8(priv, &priv->map->CMD, reg);
622 
623 	i = 10;
624 	do {
625 		msleep(2);
626 		if (!(rtl818x_ioread8(priv, &priv->map->CMD) &
627 		      RTL818X_CMD_RESET))
628 			break;
629 	} while (--i);
630 
631 	if (!i) {
632 		wiphy_err(dev->wiphy, "Reset timeout!\n");
633 		return -ETIMEDOUT;
634 	}
635 
636 	/* reload registers from eeprom */
637 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
638 
639 	i = 10;
640 	do {
641 		msleep(4);
642 		if (!(rtl818x_ioread8(priv, &priv->map->EEPROM_CMD) &
643 		      RTL818X_EEPROM_CMD_CONFIG))
644 			break;
645 	} while (--i);
646 
647 	if (!i) {
648 		wiphy_err(dev->wiphy, "eeprom reset timeout!\n");
649 		return -ETIMEDOUT;
650 	}
651 
652 	return 0;
653 }
654 
655 static int rtl8187_init_hw(struct ieee80211_hw *dev)
656 {
657 	struct rtl8187_priv *priv = dev->priv;
658 	u8 reg;
659 	int res;
660 
661 	/* reset */
662 	rtl8187_set_anaparam(priv, true);
663 
664 	rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
665 
666 	msleep(200);
667 	rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x10);
668 	rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x11);
669 	rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x00);
670 	msleep(200);
671 
672 	res = rtl8187_cmd_reset(dev);
673 	if (res)
674 		return res;
675 
676 	rtl8187_set_anaparam(priv, true);
677 
678 	/* setup card */
679 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
680 	rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
681 
682 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
683 	rtl818x_iowrite8(priv, &priv->map->GPIO0, 1);
684 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
685 
686 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
687 
688 	rtl818x_iowrite16(priv, (__le16 *)0xFFF4, 0xFFFF);
689 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
690 	reg &= 0x3F;
691 	reg |= 0x80;
692 	rtl818x_iowrite8(priv, &priv->map->CONFIG1, reg);
693 
694 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
695 
696 	rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
697 	rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
698 	rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0);
699 
700 	// TODO: set RESP_RATE and BRSR properly
701 	rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
702 	rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
703 
704 	/* host_usb_init */
705 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
706 	rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
707 	reg = rtl818x_ioread8(priv, (u8 *)0xFE53);
708 	rtl818x_iowrite8(priv, (u8 *)0xFE53, reg | (1 << 7));
709 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
710 	rtl818x_iowrite8(priv, &priv->map->GPIO0, 0x20);
711 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
712 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x80);
713 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x80);
714 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x80);
715 	msleep(100);
716 
717 	rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
718 	rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
719 	rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
720 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
721 			 RTL818X_EEPROM_CMD_CONFIG);
722 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
723 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
724 			 RTL818X_EEPROM_CMD_NORMAL);
725 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FF7);
726 	msleep(100);
727 
728 	priv->rf->init(dev);
729 
730 	rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
731 	reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
732 	rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
733 	rtl818x_iowrite16(priv, (__le16 *)0xFFFE, 0x10);
734 	rtl818x_iowrite8(priv, &priv->map->TALLY_SEL, 0x80);
735 	rtl818x_iowrite8(priv, (u8 *)0xFFFF, 0x60);
736 	rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
737 
738 	return 0;
739 }
740 
741 static const u8 rtl8187b_reg_table[][3] = {
742 	{0xF0, 0x32, 0}, {0xF1, 0x32, 0}, {0xF2, 0x00, 0}, {0xF3, 0x00, 0},
743 	{0xF4, 0x32, 0}, {0xF5, 0x43, 0}, {0xF6, 0x00, 0}, {0xF7, 0x00, 0},
744 	{0xF8, 0x46, 0}, {0xF9, 0xA4, 0}, {0xFA, 0x00, 0}, {0xFB, 0x00, 0},
745 	{0xFC, 0x96, 0}, {0xFD, 0xA4, 0}, {0xFE, 0x00, 0}, {0xFF, 0x00, 0},
746 
747 	{0x58, 0x4B, 1}, {0x59, 0x00, 1}, {0x5A, 0x4B, 1}, {0x5B, 0x00, 1},
748 	{0x60, 0x4B, 1}, {0x61, 0x09, 1}, {0x62, 0x4B, 1}, {0x63, 0x09, 1},
749 	{0xCE, 0x0F, 1}, {0xCF, 0x00, 1}, {0xF0, 0x4E, 1}, {0xF1, 0x01, 1},
750 	{0xF2, 0x02, 1}, {0xF3, 0x03, 1}, {0xF4, 0x04, 1}, {0xF5, 0x05, 1},
751 	{0xF6, 0x06, 1}, {0xF7, 0x07, 1}, {0xF8, 0x08, 1},
752 
753 	{0x4E, 0x00, 2}, {0x0C, 0x04, 2}, {0x21, 0x61, 2}, {0x22, 0x68, 2},
754 	{0x23, 0x6F, 2}, {0x24, 0x76, 2}, {0x25, 0x7D, 2}, {0x26, 0x84, 2},
755 	{0x27, 0x8D, 2}, {0x4D, 0x08, 2}, {0x50, 0x05, 2}, {0x51, 0xF5, 2},
756 	{0x52, 0x04, 2}, {0x53, 0xA0, 2}, {0x54, 0x1F, 2}, {0x55, 0x23, 2},
757 	{0x56, 0x45, 2}, {0x57, 0x67, 2}, {0x58, 0x08, 2}, {0x59, 0x08, 2},
758 	{0x5A, 0x08, 2}, {0x5B, 0x08, 2}, {0x60, 0x08, 2}, {0x61, 0x08, 2},
759 	{0x62, 0x08, 2}, {0x63, 0x08, 2}, {0x64, 0xCF, 2},
760 
761 	{0x5B, 0x40, 0}, {0x84, 0x88, 0}, {0x85, 0x24, 0}, {0x88, 0x54, 0},
762 	{0x8B, 0xB8, 0}, {0x8C, 0x07, 0}, {0x8D, 0x00, 0}, {0x94, 0x1B, 0},
763 	{0x95, 0x12, 0}, {0x96, 0x00, 0}, {0x97, 0x06, 0}, {0x9D, 0x1A, 0},
764 	{0x9F, 0x10, 0}, {0xB4, 0x22, 0}, {0xBE, 0x80, 0}, {0xDB, 0x00, 0},
765 	{0xEE, 0x00, 0}, {0x4C, 0x00, 2},
766 
767 	{0x9F, 0x00, 3}, {0x8C, 0x01, 0}, {0x8D, 0x10, 0}, {0x8E, 0x08, 0},
768 	{0x8F, 0x00, 0}
769 };
770 
771 static int rtl8187b_init_hw(struct ieee80211_hw *dev)
772 {
773 	struct rtl8187_priv *priv = dev->priv;
774 	int res, i;
775 	u8 reg;
776 
777 	rtl8187_set_anaparam(priv, true);
778 
779 	/* Reset PLL sequence on 8187B. Realtek note: reduces power
780 	 * consumption about 30 mA */
781 	rtl818x_iowrite8(priv, (u8 *)0xFF61, 0x10);
782 	reg = rtl818x_ioread8(priv, (u8 *)0xFF62);
783 	rtl818x_iowrite8(priv, (u8 *)0xFF62, reg & ~(1 << 5));
784 	rtl818x_iowrite8(priv, (u8 *)0xFF62, reg | (1 << 5));
785 
786 	res = rtl8187_cmd_reset(dev);
787 	if (res)
788 		return res;
789 
790 	rtl8187_set_anaparam(priv, true);
791 
792 	/* BRSR (Basic Rate Set Register) on 8187B looks to be the same as
793 	 * RESP_RATE on 8187L in Realtek sources: each bit should be each
794 	 * one of the 12 rates, all are enabled */
795 	rtl818x_iowrite16(priv, (__le16 *)0xFF34, 0x0FFF);
796 
797 	reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
798 	reg |= RTL818X_CW_CONF_PERPACKET_RETRY;
799 	rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
800 
801 	/* Auto Rate Fallback Register (ARFR): 1M-54M setting */
802 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFFE0, 0x0FFF, 1);
803 	rtl818x_iowrite8_idx(priv, (u8 *)0xFFE2, 0x00, 1);
804 
805 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFFD4, 0xFFFF, 1);
806 
807 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
808 			 RTL818X_EEPROM_CMD_CONFIG);
809 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
810 	rtl818x_iowrite8(priv, &priv->map->CONFIG1, (reg & 0x3F) | 0x80);
811 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
812 			 RTL818X_EEPROM_CMD_NORMAL);
813 
814 	rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
815 	for (i = 0; i < ARRAY_SIZE(rtl8187b_reg_table); i++) {
816 		rtl818x_iowrite8_idx(priv,
817 				     (u8 *)(uintptr_t)
818 				     (rtl8187b_reg_table[i][0] | 0xFF00),
819 				     rtl8187b_reg_table[i][1],
820 				     rtl8187b_reg_table[i][2]);
821 	}
822 
823 	rtl818x_iowrite16(priv, &priv->map->TID_AC_MAP, 0xFA50);
824 	rtl818x_iowrite16(priv, &priv->map->INT_MIG, 0);
825 
826 	rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF0, 0, 1);
827 	rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF4, 0, 1);
828 	rtl818x_iowrite8_idx(priv, (u8 *)0xFFF8, 0, 1);
829 
830 	rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00004001);
831 
832 	/* RFSW_CTRL register */
833 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x569A, 2);
834 
835 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
836 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x2488);
837 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
838 	msleep(100);
839 
840 	priv->rf->init(dev);
841 
842 	reg = RTL818X_CMD_TX_ENABLE | RTL818X_CMD_RX_ENABLE;
843 	rtl818x_iowrite8(priv, &priv->map->CMD, reg);
844 	rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
845 
846 	rtl818x_iowrite8(priv, (u8 *)0xFE41, 0xF4);
847 	rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x00);
848 	rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
849 	rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
850 	rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x0F);
851 	rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
852 	rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
853 
854 	reg = rtl818x_ioread8(priv, (u8 *)0xFFDB);
855 	rtl818x_iowrite8(priv, (u8 *)0xFFDB, reg | (1 << 2));
856 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x59FA, 3);
857 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF74, 0x59D2, 3);
858 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF76, 0x59D2, 3);
859 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF78, 0x19FA, 3);
860 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7A, 0x19FA, 3);
861 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7C, 0x00D0, 3);
862 	rtl818x_iowrite8(priv, (u8 *)0xFF61, 0);
863 	rtl818x_iowrite8_idx(priv, (u8 *)0xFF80, 0x0F, 1);
864 	rtl818x_iowrite8_idx(priv, (u8 *)0xFF83, 0x03, 1);
865 	rtl818x_iowrite8(priv, (u8 *)0xFFDA, 0x10);
866 	rtl818x_iowrite8_idx(priv, (u8 *)0xFF4D, 0x08, 2);
867 
868 	rtl818x_iowrite32(priv, &priv->map->HSSI_PARA, 0x0600321B);
869 
870 	rtl818x_iowrite16_idx(priv, (__le16 *)0xFFEC, 0x0800, 1);
871 
872 	priv->slot_time = 0x9;
873 	priv->aifsn[0] = 2; /* AIFSN[AC_VO] */
874 	priv->aifsn[1] = 2; /* AIFSN[AC_VI] */
875 	priv->aifsn[2] = 7; /* AIFSN[AC_BK] */
876 	priv->aifsn[3] = 3; /* AIFSN[AC_BE] */
877 	rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
878 
879 	/* ENEDCA flag must always be set, transmit issues? */
880 	rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_ENEDCA);
881 
882 	return 0;
883 }
884 
885 static void rtl8187_work(struct work_struct *work)
886 {
887 	/* The RTL8187 returns the retry count through register 0xFFFA. In
888 	 * addition, it appears to be a cumulative retry count, not the
889 	 * value for the current TX packet. When multiple TX entries are
890 	 * waiting in the queue, the retry count will be the total for all.
891 	 * The "error" may matter for purposes of rate setting, but there is
892 	 * no other choice with this hardware.
893 	 */
894 	struct rtl8187_priv *priv = container_of(work, struct rtl8187_priv,
895 				    work.work);
896 	struct ieee80211_tx_info *info;
897 	struct ieee80211_hw *dev = priv->dev;
898 	static u16 retry;
899 	u16 tmp;
900 	u16 avg_retry;
901 	int length;
902 
903 	mutex_lock(&priv->conf_mutex);
904 	tmp = rtl818x_ioread16(priv, (__le16 *)0xFFFA);
905 	length = skb_queue_len(&priv->b_tx_status.queue);
906 	if (unlikely(!length))
907 		length = 1;
908 	if (unlikely(tmp < retry))
909 		tmp = retry;
910 	avg_retry = (tmp - retry) / length;
911 	while (skb_queue_len(&priv->b_tx_status.queue) > 0) {
912 		struct sk_buff *old_skb;
913 
914 		old_skb = skb_dequeue(&priv->b_tx_status.queue);
915 		info = IEEE80211_SKB_CB(old_skb);
916 		info->status.rates[0].count = avg_retry + 1;
917 		if (info->status.rates[0].count > RETRY_COUNT)
918 			info->flags &= ~IEEE80211_TX_STAT_ACK;
919 		ieee80211_tx_status_irqsafe(dev, old_skb);
920 	}
921 	retry = tmp;
922 	mutex_unlock(&priv->conf_mutex);
923 }
924 
925 static int rtl8187_start(struct ieee80211_hw *dev)
926 {
927 	struct rtl8187_priv *priv = dev->priv;
928 	u32 reg;
929 	int ret;
930 
931 	mutex_lock(&priv->conf_mutex);
932 
933 	ret = (!priv->is_rtl8187b) ? rtl8187_init_hw(dev) :
934 				     rtl8187b_init_hw(dev);
935 	if (ret)
936 		goto rtl8187_start_exit;
937 
938 	init_usb_anchor(&priv->anchored);
939 	priv->dev = dev;
940 
941 	if (priv->is_rtl8187b) {
942 		reg = RTL818X_RX_CONF_MGMT |
943 		      RTL818X_RX_CONF_DATA |
944 		      RTL818X_RX_CONF_BROADCAST |
945 		      RTL818X_RX_CONF_NICMAC |
946 		      RTL818X_RX_CONF_BSSID |
947 		      (7 << 13 /* RX FIFO threshold NONE */) |
948 		      (7 << 10 /* MAX RX DMA */) |
949 		      RTL818X_RX_CONF_RX_AUTORESETPHY |
950 		      RTL818X_RX_CONF_ONLYERLPKT;
951 		priv->rx_conf = reg;
952 		rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
953 
954 		reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
955 		reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN;
956 		reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL;
957 		reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
958 		rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
959 
960 		rtl818x_iowrite32(priv, &priv->map->TX_CONF,
961 				  RTL818X_TX_CONF_HW_SEQNUM |
962 				  RTL818X_TX_CONF_DISREQQSIZE |
963 				  (RETRY_COUNT << 8  /* short retry limit */) |
964 				  (RETRY_COUNT << 0  /* long retry limit */) |
965 				  (7 << 21 /* MAX TX DMA */));
966 		ret = rtl8187_init_urbs(dev);
967 		if (ret)
968 			goto rtl8187_start_exit;
969 		ret = rtl8187b_init_status_urb(dev);
970 		if (ret)
971 			usb_kill_anchored_urbs(&priv->anchored);
972 		goto rtl8187_start_exit;
973 	}
974 
975 	rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
976 
977 	rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
978 	rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
979 
980 	ret = rtl8187_init_urbs(dev);
981 	if (ret)
982 		goto rtl8187_start_exit;
983 
984 	reg = RTL818X_RX_CONF_ONLYERLPKT |
985 	      RTL818X_RX_CONF_RX_AUTORESETPHY |
986 	      RTL818X_RX_CONF_BSSID |
987 	      RTL818X_RX_CONF_MGMT |
988 	      RTL818X_RX_CONF_DATA |
989 	      (7 << 13 /* RX FIFO threshold NONE */) |
990 	      (7 << 10 /* MAX RX DMA */) |
991 	      RTL818X_RX_CONF_BROADCAST |
992 	      RTL818X_RX_CONF_NICMAC;
993 
994 	priv->rx_conf = reg;
995 	rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
996 
997 	reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
998 	reg &= ~RTL818X_CW_CONF_PERPACKET_CW;
999 	reg |= RTL818X_CW_CONF_PERPACKET_RETRY;
1000 	rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
1001 
1002 	reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
1003 	reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN;
1004 	reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL;
1005 	reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
1006 	rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
1007 
1008 	reg  = RTL818X_TX_CONF_CW_MIN |
1009 	       (7 << 21 /* MAX TX DMA */) |
1010 	       RTL818X_TX_CONF_NO_ICV;
1011 	rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
1012 
1013 	reg = rtl818x_ioread8(priv, &priv->map->CMD);
1014 	reg |= RTL818X_CMD_TX_ENABLE;
1015 	reg |= RTL818X_CMD_RX_ENABLE;
1016 	rtl818x_iowrite8(priv, &priv->map->CMD, reg);
1017 	INIT_DELAYED_WORK(&priv->work, rtl8187_work);
1018 
1019 rtl8187_start_exit:
1020 	mutex_unlock(&priv->conf_mutex);
1021 	return ret;
1022 }
1023 
1024 static void rtl8187_stop(struct ieee80211_hw *dev)
1025 {
1026 	struct rtl8187_priv *priv = dev->priv;
1027 	struct sk_buff *skb;
1028 	u32 reg;
1029 
1030 	mutex_lock(&priv->conf_mutex);
1031 	rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
1032 
1033 	reg = rtl818x_ioread8(priv, &priv->map->CMD);
1034 	reg &= ~RTL818X_CMD_TX_ENABLE;
1035 	reg &= ~RTL818X_CMD_RX_ENABLE;
1036 	rtl818x_iowrite8(priv, &priv->map->CMD, reg);
1037 
1038 	priv->rf->stop(dev);
1039 	rtl8187_set_anaparam(priv, false);
1040 
1041 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
1042 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
1043 	rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
1044 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
1045 
1046 	while ((skb = skb_dequeue(&priv->b_tx_status.queue)))
1047 		dev_kfree_skb_any(skb);
1048 
1049 	usb_kill_anchored_urbs(&priv->anchored);
1050 	mutex_unlock(&priv->conf_mutex);
1051 
1052 	if (!priv->is_rtl8187b)
1053 		cancel_delayed_work_sync(&priv->work);
1054 }
1055 
1056 static u64 rtl8187_get_tsf(struct ieee80211_hw *dev, struct ieee80211_vif *vif)
1057 {
1058 	struct rtl8187_priv *priv = dev->priv;
1059 
1060 	return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
1061 	       (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
1062 }
1063 
1064 
1065 static void rtl8187_beacon_work(struct work_struct *work)
1066 {
1067 	struct rtl8187_vif *vif_priv =
1068 		container_of(work, struct rtl8187_vif, beacon_work.work);
1069 	struct ieee80211_vif *vif =
1070 		container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
1071 	struct ieee80211_hw *dev = vif_priv->dev;
1072 	struct ieee80211_mgmt *mgmt;
1073 	struct sk_buff *skb;
1074 
1075 	/* don't overflow the tx ring */
1076 	if (ieee80211_queue_stopped(dev, 0))
1077 		goto resched;
1078 
1079 	/* grab a fresh beacon */
1080 	skb = ieee80211_beacon_get(dev, vif);
1081 	if (!skb)
1082 		goto resched;
1083 
1084 	/*
1085 	 * update beacon timestamp w/ TSF value
1086 	 * TODO: make hardware update beacon timestamp
1087 	 */
1088 	mgmt = (struct ieee80211_mgmt *)skb->data;
1089 	mgmt->u.beacon.timestamp = cpu_to_le64(rtl8187_get_tsf(dev, vif));
1090 
1091 	/* TODO: use actual beacon queue */
1092 	skb_set_queue_mapping(skb, 0);
1093 
1094 	rtl8187_tx(dev, NULL, skb);
1095 
1096 resched:
1097 	/*
1098 	 * schedule next beacon
1099 	 * TODO: use hardware support for beacon timing
1100 	 */
1101 	schedule_delayed_work(&vif_priv->beacon_work,
1102 			usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
1103 }
1104 
1105 
1106 static int rtl8187_add_interface(struct ieee80211_hw *dev,
1107 				 struct ieee80211_vif *vif)
1108 {
1109 	struct rtl8187_priv *priv = dev->priv;
1110 	struct rtl8187_vif *vif_priv;
1111 	int i;
1112 	int ret = -EOPNOTSUPP;
1113 
1114 	mutex_lock(&priv->conf_mutex);
1115 	if (priv->vif)
1116 		goto exit;
1117 
1118 	switch (vif->type) {
1119 	case NL80211_IFTYPE_STATION:
1120 	case NL80211_IFTYPE_ADHOC:
1121 		break;
1122 	default:
1123 		goto exit;
1124 	}
1125 
1126 	ret = 0;
1127 	priv->vif = vif;
1128 
1129 	/* Initialize driver private area */
1130 	vif_priv = (struct rtl8187_vif *)&vif->drv_priv;
1131 	vif_priv->dev = dev;
1132 	INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8187_beacon_work);
1133 	vif_priv->enable_beacon = false;
1134 
1135 
1136 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
1137 	for (i = 0; i < ETH_ALEN; i++)
1138 		rtl818x_iowrite8(priv, &priv->map->MAC[i],
1139 				 ((u8 *)vif->addr)[i]);
1140 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
1141 
1142 exit:
1143 	mutex_unlock(&priv->conf_mutex);
1144 	return ret;
1145 }
1146 
1147 static void rtl8187_remove_interface(struct ieee80211_hw *dev,
1148 				     struct ieee80211_vif *vif)
1149 {
1150 	struct rtl8187_priv *priv = dev->priv;
1151 	mutex_lock(&priv->conf_mutex);
1152 	priv->vif = NULL;
1153 	mutex_unlock(&priv->conf_mutex);
1154 }
1155 
1156 static int rtl8187_config(struct ieee80211_hw *dev, u32 changed)
1157 {
1158 	struct rtl8187_priv *priv = dev->priv;
1159 	struct ieee80211_conf *conf = &dev->conf;
1160 	u32 reg;
1161 
1162 	mutex_lock(&priv->conf_mutex);
1163 	reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
1164 	/* Enable TX loopback on MAC level to avoid TX during channel
1165 	 * changes, as this has be seen to causes problems and the
1166 	 * card will stop work until next reset
1167 	 */
1168 	rtl818x_iowrite32(priv, &priv->map->TX_CONF,
1169 			  reg | RTL818X_TX_CONF_LOOPBACK_MAC);
1170 	priv->rf->set_chan(dev, conf);
1171 	msleep(10);
1172 	rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
1173 
1174 	rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
1175 	rtl818x_iowrite16(priv, &priv->map->ATIMTR_INTERVAL, 100);
1176 	rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
1177 	rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL_TIME, 100);
1178 	mutex_unlock(&priv->conf_mutex);
1179 	return 0;
1180 }
1181 
1182 /*
1183  * With 8187B, AC_*_PARAM clashes with FEMR definition in struct rtl818x_csr for
1184  * example. Thus we have to use raw values for AC_*_PARAM register addresses.
1185  */
1186 static __le32 *rtl8187b_ac_addr[4] = {
1187 	(__le32 *) 0xFFF0, /* AC_VO */
1188 	(__le32 *) 0xFFF4, /* AC_VI */
1189 	(__le32 *) 0xFFFC, /* AC_BK */
1190 	(__le32 *) 0xFFF8, /* AC_BE */
1191 };
1192 
1193 #define SIFS_TIME 0xa
1194 
1195 static void rtl8187_conf_erp(struct rtl8187_priv *priv, bool use_short_slot,
1196 			     bool use_short_preamble)
1197 {
1198 	if (priv->is_rtl8187b) {
1199 		u8 difs, eifs;
1200 		u16 ack_timeout;
1201 		int queue;
1202 
1203 		if (use_short_slot) {
1204 			priv->slot_time = 0x9;
1205 			difs = 0x1c;
1206 			eifs = 0x53;
1207 		} else {
1208 			priv->slot_time = 0x14;
1209 			difs = 0x32;
1210 			eifs = 0x5b;
1211 		}
1212 		rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
1213 		rtl818x_iowrite8(priv, &priv->map->SLOT, priv->slot_time);
1214 		rtl818x_iowrite8(priv, &priv->map->DIFS, difs);
1215 
1216 		/*
1217 		 * BRSR+1 on 8187B is in fact EIFS register
1218 		 * Value in units of 4 us
1219 		 */
1220 		rtl818x_iowrite8(priv, (u8 *)&priv->map->BRSR + 1, eifs);
1221 
1222 		/*
1223 		 * For 8187B, CARRIER_SENSE_COUNTER is in fact ack timeout
1224 		 * register. In units of 4 us like eifs register
1225 		 * ack_timeout = ack duration + plcp + difs + preamble
1226 		 */
1227 		ack_timeout = 112 + 48 + difs;
1228 		if (use_short_preamble)
1229 			ack_timeout += 72;
1230 		else
1231 			ack_timeout += 144;
1232 		rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER,
1233 				 DIV_ROUND_UP(ack_timeout, 4));
1234 
1235 		for (queue = 0; queue < 4; queue++)
1236 			rtl818x_iowrite8(priv, (u8 *) rtl8187b_ac_addr[queue],
1237 					 priv->aifsn[queue] * priv->slot_time +
1238 					 SIFS_TIME);
1239 	} else {
1240 		rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
1241 		if (use_short_slot) {
1242 			rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
1243 			rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
1244 			rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x14);
1245 		} else {
1246 			rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
1247 			rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
1248 			rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x24);
1249 		}
1250 	}
1251 }
1252 
1253 static void rtl8187_bss_info_changed(struct ieee80211_hw *dev,
1254 				     struct ieee80211_vif *vif,
1255 				     struct ieee80211_bss_conf *info,
1256 				     u32 changed)
1257 {
1258 	struct rtl8187_priv *priv = dev->priv;
1259 	struct rtl8187_vif *vif_priv;
1260 	int i;
1261 	u8 reg;
1262 
1263 	vif_priv = (struct rtl8187_vif *)&vif->drv_priv;
1264 
1265 	if (changed & BSS_CHANGED_BSSID) {
1266 		mutex_lock(&priv->conf_mutex);
1267 		for (i = 0; i < ETH_ALEN; i++)
1268 			rtl818x_iowrite8(priv, &priv->map->BSSID[i],
1269 					 info->bssid[i]);
1270 
1271 		if (priv->is_rtl8187b)
1272 			reg = RTL818X_MSR_ENEDCA;
1273 		else
1274 			reg = 0;
1275 
1276 		if (is_valid_ether_addr(info->bssid)) {
1277 			if (vif->type == NL80211_IFTYPE_ADHOC)
1278 				reg |= RTL818X_MSR_ADHOC;
1279 			else
1280 				reg |= RTL818X_MSR_INFRA;
1281 		}
1282 		else
1283 			reg |= RTL818X_MSR_NO_LINK;
1284 
1285 		rtl818x_iowrite8(priv, &priv->map->MSR, reg);
1286 
1287 		mutex_unlock(&priv->conf_mutex);
1288 	}
1289 
1290 	if (changed & (BSS_CHANGED_ERP_SLOT | BSS_CHANGED_ERP_PREAMBLE))
1291 		rtl8187_conf_erp(priv, info->use_short_slot,
1292 				 info->use_short_preamble);
1293 
1294 	if (changed & BSS_CHANGED_BEACON_ENABLED)
1295 		vif_priv->enable_beacon = info->enable_beacon;
1296 
1297 	if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
1298 		cancel_delayed_work_sync(&vif_priv->beacon_work);
1299 		if (vif_priv->enable_beacon)
1300 			schedule_work(&vif_priv->beacon_work.work);
1301 	}
1302 
1303 }
1304 
1305 static u64 rtl8187_prepare_multicast(struct ieee80211_hw *dev,
1306 				     struct netdev_hw_addr_list *mc_list)
1307 {
1308 	return netdev_hw_addr_list_count(mc_list);
1309 }
1310 
1311 static void rtl8187_configure_filter(struct ieee80211_hw *dev,
1312 				     unsigned int changed_flags,
1313 				     unsigned int *total_flags,
1314 				     u64 multicast)
1315 {
1316 	struct rtl8187_priv *priv = dev->priv;
1317 
1318 	if (changed_flags & FIF_FCSFAIL)
1319 		priv->rx_conf ^= RTL818X_RX_CONF_FCS;
1320 	if (changed_flags & FIF_CONTROL)
1321 		priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
1322 	if (*total_flags & FIF_OTHER_BSS ||
1323 	    *total_flags & FIF_ALLMULTI || multicast > 0)
1324 		priv->rx_conf |= RTL818X_RX_CONF_MONITOR;
1325 	else
1326 		priv->rx_conf &= ~RTL818X_RX_CONF_MONITOR;
1327 
1328 	*total_flags = 0;
1329 
1330 	if (priv->rx_conf & RTL818X_RX_CONF_FCS)
1331 		*total_flags |= FIF_FCSFAIL;
1332 	if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
1333 		*total_flags |= FIF_CONTROL;
1334 	if (priv->rx_conf & RTL818X_RX_CONF_MONITOR) {
1335 		*total_flags |= FIF_OTHER_BSS;
1336 		*total_flags |= FIF_ALLMULTI;
1337 	}
1338 
1339 	rtl818x_iowrite32_async(priv, &priv->map->RX_CONF, priv->rx_conf);
1340 }
1341 
1342 static int rtl8187_conf_tx(struct ieee80211_hw *dev,
1343 			   struct ieee80211_vif *vif, u16 queue,
1344 			   const struct ieee80211_tx_queue_params *params)
1345 {
1346 	struct rtl8187_priv *priv = dev->priv;
1347 	u8 cw_min, cw_max;
1348 
1349 	if (queue > 3)
1350 		return -EINVAL;
1351 
1352 	cw_min = fls(params->cw_min);
1353 	cw_max = fls(params->cw_max);
1354 
1355 	if (priv->is_rtl8187b) {
1356 		priv->aifsn[queue] = params->aifs;
1357 
1358 		/*
1359 		 * This is the structure of AC_*_PARAM registers in 8187B:
1360 		 * - TXOP limit field, bit offset = 16
1361 		 * - ECWmax, bit offset = 12
1362 		 * - ECWmin, bit offset = 8
1363 		 * - AIFS, bit offset = 0
1364 		 */
1365 		rtl818x_iowrite32(priv, rtl8187b_ac_addr[queue],
1366 				  (params->txop << 16) | (cw_max << 12) |
1367 				  (cw_min << 8) | (params->aifs *
1368 				  priv->slot_time + SIFS_TIME));
1369 	} else {
1370 		if (queue != 0)
1371 			return -EINVAL;
1372 
1373 		rtl818x_iowrite8(priv, &priv->map->CW_VAL,
1374 				 cw_min | (cw_max << 4));
1375 	}
1376 	return 0;
1377 }
1378 
1379 
1380 static const struct ieee80211_ops rtl8187_ops = {
1381 	.tx			= rtl8187_tx,
1382 	.start			= rtl8187_start,
1383 	.stop			= rtl8187_stop,
1384 	.add_interface		= rtl8187_add_interface,
1385 	.remove_interface	= rtl8187_remove_interface,
1386 	.config			= rtl8187_config,
1387 	.bss_info_changed	= rtl8187_bss_info_changed,
1388 	.prepare_multicast	= rtl8187_prepare_multicast,
1389 	.configure_filter	= rtl8187_configure_filter,
1390 	.conf_tx		= rtl8187_conf_tx,
1391 	.rfkill_poll		= rtl8187_rfkill_poll,
1392 	.get_tsf		= rtl8187_get_tsf,
1393 };
1394 
1395 static void rtl8187_eeprom_register_read(struct eeprom_93cx6 *eeprom)
1396 {
1397 	struct ieee80211_hw *dev = eeprom->data;
1398 	struct rtl8187_priv *priv = dev->priv;
1399 	u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
1400 
1401 	eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
1402 	eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
1403 	eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
1404 	eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
1405 }
1406 
1407 static void rtl8187_eeprom_register_write(struct eeprom_93cx6 *eeprom)
1408 {
1409 	struct ieee80211_hw *dev = eeprom->data;
1410 	struct rtl8187_priv *priv = dev->priv;
1411 	u8 reg = RTL818X_EEPROM_CMD_PROGRAM;
1412 
1413 	if (eeprom->reg_data_in)
1414 		reg |= RTL818X_EEPROM_CMD_WRITE;
1415 	if (eeprom->reg_data_out)
1416 		reg |= RTL818X_EEPROM_CMD_READ;
1417 	if (eeprom->reg_data_clock)
1418 		reg |= RTL818X_EEPROM_CMD_CK;
1419 	if (eeprom->reg_chip_select)
1420 		reg |= RTL818X_EEPROM_CMD_CS;
1421 
1422 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
1423 	udelay(10);
1424 }
1425 
1426 static int rtl8187_probe(struct usb_interface *intf,
1427 				   const struct usb_device_id *id)
1428 {
1429 	struct usb_device *udev = interface_to_usbdev(intf);
1430 	struct ieee80211_hw *dev;
1431 	struct rtl8187_priv *priv;
1432 	struct eeprom_93cx6 eeprom;
1433 	struct ieee80211_channel *channel;
1434 	const char *chip_name;
1435 	u16 txpwr, reg;
1436 	u16 product_id = le16_to_cpu(udev->descriptor.idProduct);
1437 	int err, i;
1438 	u8 mac_addr[ETH_ALEN];
1439 
1440 	dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8187_ops);
1441 	if (!dev) {
1442 		printk(KERN_ERR "rtl8187: ieee80211 alloc failed\n");
1443 		return -ENOMEM;
1444 	}
1445 
1446 	priv = dev->priv;
1447 	priv->is_rtl8187b = (id->driver_info == DEVICE_RTL8187B);
1448 
1449 	/* allocate "DMA aware" buffer for register accesses */
1450 	priv->io_dmabuf = kmalloc(sizeof(*priv->io_dmabuf), GFP_KERNEL);
1451 	if (!priv->io_dmabuf) {
1452 		err = -ENOMEM;
1453 		goto err_free_dev;
1454 	}
1455 	mutex_init(&priv->io_mutex);
1456 	mutex_init(&priv->conf_mutex);
1457 
1458 	SET_IEEE80211_DEV(dev, &intf->dev);
1459 	usb_set_intfdata(intf, dev);
1460 	priv->udev = udev;
1461 
1462 	usb_get_dev(udev);
1463 
1464 	skb_queue_head_init(&priv->rx_queue);
1465 
1466 	BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
1467 	BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
1468 
1469 	memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
1470 	memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
1471 	priv->map = (struct rtl818x_csr *)0xFF00;
1472 
1473 	priv->band.band = NL80211_BAND_2GHZ;
1474 	priv->band.channels = priv->channels;
1475 	priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
1476 	priv->band.bitrates = priv->rates;
1477 	priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
1478 	dev->wiphy->bands[NL80211_BAND_2GHZ] = &priv->band;
1479 
1480 
1481 	ieee80211_hw_set(dev, RX_INCLUDES_FCS);
1482 	ieee80211_hw_set(dev, HOST_BROADCAST_PS_BUFFERING);
1483 	ieee80211_hw_set(dev, SIGNAL_DBM);
1484 	/* Initialize rate-control variables */
1485 	dev->max_rates = 1;
1486 	dev->max_rate_tries = RETRY_COUNT;
1487 
1488 	eeprom.data = dev;
1489 	eeprom.register_read = rtl8187_eeprom_register_read;
1490 	eeprom.register_write = rtl8187_eeprom_register_write;
1491 	if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
1492 		eeprom.width = PCI_EEPROM_WIDTH_93C66;
1493 	else
1494 		eeprom.width = PCI_EEPROM_WIDTH_93C46;
1495 
1496 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
1497 	udelay(10);
1498 
1499 	eeprom_93cx6_multiread(&eeprom, RTL8187_EEPROM_MAC_ADDR,
1500 			       (__le16 __force *)mac_addr, 3);
1501 	if (!is_valid_ether_addr(mac_addr)) {
1502 		printk(KERN_WARNING "rtl8187: Invalid hwaddr! Using randomly "
1503 		       "generated MAC address\n");
1504 		eth_random_addr(mac_addr);
1505 	}
1506 	SET_IEEE80211_PERM_ADDR(dev, mac_addr);
1507 
1508 	channel = priv->channels;
1509 	for (i = 0; i < 3; i++) {
1510 		eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_1 + i,
1511 				  &txpwr);
1512 		(*channel++).hw_value = txpwr & 0xFF;
1513 		(*channel++).hw_value = txpwr >> 8;
1514 	}
1515 	for (i = 0; i < 2; i++) {
1516 		eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_4 + i,
1517 				  &txpwr);
1518 		(*channel++).hw_value = txpwr & 0xFF;
1519 		(*channel++).hw_value = txpwr >> 8;
1520 	}
1521 
1522 	eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_BASE,
1523 			  &priv->txpwr_base);
1524 
1525 	reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
1526 	rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
1527 	/* 0 means asic B-cut, we should use SW 3 wire
1528 	 * bit-by-bit banging for radio. 1 means we can use
1529 	 * USB specific request to write radio registers */
1530 	priv->asic_rev = rtl818x_ioread8(priv, (u8 *)0xFFFE) & 0x3;
1531 	rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
1532 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
1533 
1534 	if (!priv->is_rtl8187b) {
1535 		u32 reg32;
1536 		reg32 = rtl818x_ioread32(priv, &priv->map->TX_CONF);
1537 		reg32 &= RTL818X_TX_CONF_HWVER_MASK;
1538 		switch (reg32) {
1539 		case RTL818X_TX_CONF_R8187vD_B:
1540 			/* Some RTL8187B devices have a USB ID of 0x8187
1541 			 * detect them here */
1542 			chip_name = "RTL8187BvB(early)";
1543 			priv->is_rtl8187b = 1;
1544 			priv->hw_rev = RTL8187BvB;
1545 			break;
1546 		case RTL818X_TX_CONF_R8187vD:
1547 			chip_name = "RTL8187vD";
1548 			break;
1549 		default:
1550 			chip_name = "RTL8187vB (default)";
1551 		}
1552        } else {
1553 		/*
1554 		 * Force USB request to write radio registers for 8187B, Realtek
1555 		 * only uses it in their sources
1556 		 */
1557 		/*if (priv->asic_rev == 0) {
1558 			printk(KERN_WARNING "rtl8187: Forcing use of USB "
1559 			       "requests to write to radio registers\n");
1560 			priv->asic_rev = 1;
1561 		}*/
1562 		switch (rtl818x_ioread8(priv, (u8 *)0xFFE1)) {
1563 		case RTL818X_R8187B_B:
1564 			chip_name = "RTL8187BvB";
1565 			priv->hw_rev = RTL8187BvB;
1566 			break;
1567 		case RTL818X_R8187B_D:
1568 			chip_name = "RTL8187BvD";
1569 			priv->hw_rev = RTL8187BvD;
1570 			break;
1571 		case RTL818X_R8187B_E:
1572 			chip_name = "RTL8187BvE";
1573 			priv->hw_rev = RTL8187BvE;
1574 			break;
1575 		default:
1576 			chip_name = "RTL8187BvB (default)";
1577 			priv->hw_rev = RTL8187BvB;
1578 		}
1579 	}
1580 
1581 	if (!priv->is_rtl8187b) {
1582 		for (i = 0; i < 2; i++) {
1583 			eeprom_93cx6_read(&eeprom,
1584 					  RTL8187_EEPROM_TXPWR_CHAN_6 + i,
1585 					  &txpwr);
1586 			(*channel++).hw_value = txpwr & 0xFF;
1587 			(*channel++).hw_value = txpwr >> 8;
1588 		}
1589 	} else {
1590 		eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_6,
1591 				  &txpwr);
1592 		(*channel++).hw_value = txpwr & 0xFF;
1593 
1594 		eeprom_93cx6_read(&eeprom, 0x0A, &txpwr);
1595 		(*channel++).hw_value = txpwr & 0xFF;
1596 
1597 		eeprom_93cx6_read(&eeprom, 0x1C, &txpwr);
1598 		(*channel++).hw_value = txpwr & 0xFF;
1599 		(*channel++).hw_value = txpwr >> 8;
1600 	}
1601 	/* Handle the differing rfkill GPIO bit in different models */
1602 	priv->rfkill_mask = RFKILL_MASK_8187_89_97;
1603 	if (product_id == 0x8197 || product_id == 0x8198) {
1604 		eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_SELECT_GPIO, &reg);
1605 		if (reg & 0xFF00)
1606 			priv->rfkill_mask = RFKILL_MASK_8198;
1607 	}
1608 	dev->vif_data_size = sizeof(struct rtl8187_vif);
1609 	dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
1610 				      BIT(NL80211_IFTYPE_ADHOC) ;
1611 
1612 	wiphy_ext_feature_set(dev->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
1613 
1614 	if ((id->driver_info == DEVICE_RTL8187) && priv->is_rtl8187b)
1615 		printk(KERN_INFO "rtl8187: inconsistency between id with OEM"
1616 		       " info!\n");
1617 
1618 	priv->rf = rtl8187_detect_rf(dev);
1619 	dev->extra_tx_headroom = (!priv->is_rtl8187b) ?
1620 				  sizeof(struct rtl8187_tx_hdr) :
1621 				  sizeof(struct rtl8187b_tx_hdr);
1622 	if (!priv->is_rtl8187b)
1623 		dev->queues = 1;
1624 	else
1625 		dev->queues = 4;
1626 
1627 	err = ieee80211_register_hw(dev);
1628 	if (err) {
1629 		printk(KERN_ERR "rtl8187: Cannot register device\n");
1630 		goto err_free_dmabuf;
1631 	}
1632 	skb_queue_head_init(&priv->b_tx_status.queue);
1633 
1634 	wiphy_info(dev->wiphy, "hwaddr %pM, %s V%d + %s, rfkill mask %d\n",
1635 		   mac_addr, chip_name, priv->asic_rev, priv->rf->name,
1636 		   priv->rfkill_mask);
1637 
1638 #ifdef CONFIG_RTL8187_LEDS
1639 	eeprom_93cx6_read(&eeprom, 0x3F, &reg);
1640 	reg &= 0xFF;
1641 	rtl8187_leds_init(dev, reg);
1642 #endif
1643 	rtl8187_rfkill_init(dev);
1644 
1645 	return 0;
1646 
1647  err_free_dmabuf:
1648 	kfree(priv->io_dmabuf);
1649 	usb_set_intfdata(intf, NULL);
1650 	usb_put_dev(udev);
1651  err_free_dev:
1652 	ieee80211_free_hw(dev);
1653 	return err;
1654 }
1655 
1656 static void rtl8187_disconnect(struct usb_interface *intf)
1657 {
1658 	struct ieee80211_hw *dev = usb_get_intfdata(intf);
1659 	struct rtl8187_priv *priv;
1660 
1661 	if (!dev)
1662 		return;
1663 
1664 #ifdef CONFIG_RTL8187_LEDS
1665 	rtl8187_leds_exit(dev);
1666 #endif
1667 	rtl8187_rfkill_exit(dev);
1668 	ieee80211_unregister_hw(dev);
1669 
1670 	priv = dev->priv;
1671 	usb_reset_device(priv->udev);
1672 	usb_put_dev(interface_to_usbdev(intf));
1673 	kfree(priv->io_dmabuf);
1674 	ieee80211_free_hw(dev);
1675 }
1676 
1677 static struct usb_driver rtl8187_driver = {
1678 	.name		= KBUILD_MODNAME,
1679 	.id_table	= rtl8187_table,
1680 	.probe		= rtl8187_probe,
1681 	.disconnect	= rtl8187_disconnect,
1682 	.disable_hub_initiated_lpm = 1,
1683 };
1684 
1685 module_usb_driver(rtl8187_driver);
1686