1 /* 2 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com> 3 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com> 4 Copyright (C) 2004 - 2009 Gertjan van Wingerde <gwingerde@gmail.com> 5 <http://rt2x00.serialmonkey.com> 6 7 This program is free software; you can redistribute it and/or modify 8 it under the terms of the GNU General Public License as published by 9 the Free Software Foundation; either version 2 of the License, or 10 (at your option) any later version. 11 12 This program is distributed in the hope that it will be useful, 13 but WITHOUT ANY WARRANTY; without even the implied warranty of 14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 GNU General Public License for more details. 16 17 You should have received a copy of the GNU General Public License 18 along with this program; if not, see <http://www.gnu.org/licenses/>. 19 */ 20 21 /* 22 Module: rt2x00lib 23 Abstract: rt2x00 queue specific routines. 24 */ 25 26 #include <linux/slab.h> 27 #include <linux/kernel.h> 28 #include <linux/module.h> 29 #include <linux/dma-mapping.h> 30 31 #include "rt2x00.h" 32 #include "rt2x00lib.h" 33 34 struct sk_buff *rt2x00queue_alloc_rxskb(struct queue_entry *entry, gfp_t gfp) 35 { 36 struct data_queue *queue = entry->queue; 37 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; 38 struct sk_buff *skb; 39 struct skb_frame_desc *skbdesc; 40 unsigned int frame_size; 41 unsigned int head_size = 0; 42 unsigned int tail_size = 0; 43 44 /* 45 * The frame size includes descriptor size, because the 46 * hardware directly receive the frame into the skbuffer. 47 */ 48 frame_size = queue->data_size + queue->desc_size + queue->winfo_size; 49 50 /* 51 * The payload should be aligned to a 4-byte boundary, 52 * this means we need at least 3 bytes for moving the frame 53 * into the correct offset. 54 */ 55 head_size = 4; 56 57 /* 58 * For IV/EIV/ICV assembly we must make sure there is 59 * at least 8 bytes bytes available in headroom for IV/EIV 60 * and 8 bytes for ICV data as tailroon. 61 */ 62 if (rt2x00_has_cap_hw_crypto(rt2x00dev)) { 63 head_size += 8; 64 tail_size += 8; 65 } 66 67 /* 68 * Allocate skbuffer. 69 */ 70 skb = __dev_alloc_skb(frame_size + head_size + tail_size, gfp); 71 if (!skb) 72 return NULL; 73 74 /* 75 * Make sure we not have a frame with the requested bytes 76 * available in the head and tail. 77 */ 78 skb_reserve(skb, head_size); 79 skb_put(skb, frame_size); 80 81 /* 82 * Populate skbdesc. 83 */ 84 skbdesc = get_skb_frame_desc(skb); 85 memset(skbdesc, 0, sizeof(*skbdesc)); 86 87 if (rt2x00_has_cap_flag(rt2x00dev, REQUIRE_DMA)) { 88 dma_addr_t skb_dma; 89 90 skb_dma = dma_map_single(rt2x00dev->dev, skb->data, skb->len, 91 DMA_FROM_DEVICE); 92 if (unlikely(dma_mapping_error(rt2x00dev->dev, skb_dma))) { 93 dev_kfree_skb_any(skb); 94 return NULL; 95 } 96 97 skbdesc->skb_dma = skb_dma; 98 skbdesc->flags |= SKBDESC_DMA_MAPPED_RX; 99 } 100 101 return skb; 102 } 103 104 int rt2x00queue_map_txskb(struct queue_entry *entry) 105 { 106 struct device *dev = entry->queue->rt2x00dev->dev; 107 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); 108 109 skbdesc->skb_dma = 110 dma_map_single(dev, entry->skb->data, entry->skb->len, DMA_TO_DEVICE); 111 112 if (unlikely(dma_mapping_error(dev, skbdesc->skb_dma))) 113 return -ENOMEM; 114 115 skbdesc->flags |= SKBDESC_DMA_MAPPED_TX; 116 return 0; 117 } 118 EXPORT_SYMBOL_GPL(rt2x00queue_map_txskb); 119 120 void rt2x00queue_unmap_skb(struct queue_entry *entry) 121 { 122 struct device *dev = entry->queue->rt2x00dev->dev; 123 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); 124 125 if (skbdesc->flags & SKBDESC_DMA_MAPPED_RX) { 126 dma_unmap_single(dev, skbdesc->skb_dma, entry->skb->len, 127 DMA_FROM_DEVICE); 128 skbdesc->flags &= ~SKBDESC_DMA_MAPPED_RX; 129 } else if (skbdesc->flags & SKBDESC_DMA_MAPPED_TX) { 130 dma_unmap_single(dev, skbdesc->skb_dma, entry->skb->len, 131 DMA_TO_DEVICE); 132 skbdesc->flags &= ~SKBDESC_DMA_MAPPED_TX; 133 } 134 } 135 EXPORT_SYMBOL_GPL(rt2x00queue_unmap_skb); 136 137 void rt2x00queue_free_skb(struct queue_entry *entry) 138 { 139 if (!entry->skb) 140 return; 141 142 rt2x00queue_unmap_skb(entry); 143 dev_kfree_skb_any(entry->skb); 144 entry->skb = NULL; 145 } 146 147 void rt2x00queue_align_frame(struct sk_buff *skb) 148 { 149 unsigned int frame_length = skb->len; 150 unsigned int align = ALIGN_SIZE(skb, 0); 151 152 if (!align) 153 return; 154 155 skb_push(skb, align); 156 memmove(skb->data, skb->data + align, frame_length); 157 skb_trim(skb, frame_length); 158 } 159 160 /* 161 * H/W needs L2 padding between the header and the paylod if header size 162 * is not 4 bytes aligned. 163 */ 164 void rt2x00queue_insert_l2pad(struct sk_buff *skb, unsigned int hdr_len) 165 { 166 unsigned int l2pad = (skb->len > hdr_len) ? L2PAD_SIZE(hdr_len) : 0; 167 168 if (!l2pad) 169 return; 170 171 skb_push(skb, l2pad); 172 memmove(skb->data, skb->data + l2pad, hdr_len); 173 } 174 175 void rt2x00queue_remove_l2pad(struct sk_buff *skb, unsigned int hdr_len) 176 { 177 unsigned int l2pad = (skb->len > hdr_len) ? L2PAD_SIZE(hdr_len) : 0; 178 179 if (!l2pad) 180 return; 181 182 memmove(skb->data + l2pad, skb->data, hdr_len); 183 skb_pull(skb, l2pad); 184 } 185 186 static void rt2x00queue_create_tx_descriptor_seq(struct rt2x00_dev *rt2x00dev, 187 struct sk_buff *skb, 188 struct txentry_desc *txdesc) 189 { 190 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb); 191 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; 192 struct rt2x00_intf *intf = vif_to_intf(tx_info->control.vif); 193 u16 seqno; 194 195 if (!(tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ)) 196 return; 197 198 __set_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags); 199 200 if (!rt2x00_has_cap_flag(rt2x00dev, REQUIRE_SW_SEQNO)) { 201 /* 202 * rt2800 has a H/W (or F/W) bug, device incorrectly increase 203 * seqno on retransmited data (non-QOS) frames. To workaround 204 * the problem let's generate seqno in software if QOS is 205 * disabled. 206 */ 207 if (test_bit(CONFIG_QOS_DISABLED, &rt2x00dev->flags)) 208 __clear_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags); 209 else 210 /* H/W will generate sequence number */ 211 return; 212 } 213 214 /* 215 * The hardware is not able to insert a sequence number. Assign a 216 * software generated one here. 217 * 218 * This is wrong because beacons are not getting sequence 219 * numbers assigned properly. 220 * 221 * A secondary problem exists for drivers that cannot toggle 222 * sequence counting per-frame, since those will override the 223 * sequence counter given by mac80211. 224 */ 225 if (test_bit(ENTRY_TXD_FIRST_FRAGMENT, &txdesc->flags)) 226 seqno = atomic_add_return(0x10, &intf->seqno); 227 else 228 seqno = atomic_read(&intf->seqno); 229 230 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG); 231 hdr->seq_ctrl |= cpu_to_le16(seqno); 232 } 233 234 static void rt2x00queue_create_tx_descriptor_plcp(struct rt2x00_dev *rt2x00dev, 235 struct sk_buff *skb, 236 struct txentry_desc *txdesc, 237 const struct rt2x00_rate *hwrate) 238 { 239 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb); 240 struct ieee80211_tx_rate *txrate = &tx_info->control.rates[0]; 241 unsigned int data_length; 242 unsigned int duration; 243 unsigned int residual; 244 245 /* 246 * Determine with what IFS priority this frame should be send. 247 * Set ifs to IFS_SIFS when the this is not the first fragment, 248 * or this fragment came after RTS/CTS. 249 */ 250 if (test_bit(ENTRY_TXD_FIRST_FRAGMENT, &txdesc->flags)) 251 txdesc->u.plcp.ifs = IFS_BACKOFF; 252 else 253 txdesc->u.plcp.ifs = IFS_SIFS; 254 255 /* Data length + CRC + Crypto overhead (IV/EIV/ICV/MIC) */ 256 data_length = skb->len + 4; 257 data_length += rt2x00crypto_tx_overhead(rt2x00dev, skb); 258 259 /* 260 * PLCP setup 261 * Length calculation depends on OFDM/CCK rate. 262 */ 263 txdesc->u.plcp.signal = hwrate->plcp; 264 txdesc->u.plcp.service = 0x04; 265 266 if (hwrate->flags & DEV_RATE_OFDM) { 267 txdesc->u.plcp.length_high = (data_length >> 6) & 0x3f; 268 txdesc->u.plcp.length_low = data_length & 0x3f; 269 } else { 270 /* 271 * Convert length to microseconds. 272 */ 273 residual = GET_DURATION_RES(data_length, hwrate->bitrate); 274 duration = GET_DURATION(data_length, hwrate->bitrate); 275 276 if (residual != 0) { 277 duration++; 278 279 /* 280 * Check if we need to set the Length Extension 281 */ 282 if (hwrate->bitrate == 110 && residual <= 30) 283 txdesc->u.plcp.service |= 0x80; 284 } 285 286 txdesc->u.plcp.length_high = (duration >> 8) & 0xff; 287 txdesc->u.plcp.length_low = duration & 0xff; 288 289 /* 290 * When preamble is enabled we should set the 291 * preamble bit for the signal. 292 */ 293 if (txrate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) 294 txdesc->u.plcp.signal |= 0x08; 295 } 296 } 297 298 static void rt2x00queue_create_tx_descriptor_ht(struct rt2x00_dev *rt2x00dev, 299 struct sk_buff *skb, 300 struct txentry_desc *txdesc, 301 struct ieee80211_sta *sta, 302 const struct rt2x00_rate *hwrate) 303 { 304 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb); 305 struct ieee80211_tx_rate *txrate = &tx_info->control.rates[0]; 306 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; 307 struct rt2x00_sta *sta_priv = NULL; 308 u8 density = 0; 309 310 if (sta) { 311 sta_priv = sta_to_rt2x00_sta(sta); 312 txdesc->u.ht.wcid = sta_priv->wcid; 313 density = sta->ht_cap.ampdu_density; 314 } 315 316 /* 317 * If IEEE80211_TX_RC_MCS is set txrate->idx just contains the 318 * mcs rate to be used 319 */ 320 if (txrate->flags & IEEE80211_TX_RC_MCS) { 321 txdesc->u.ht.mcs = txrate->idx; 322 323 /* 324 * MIMO PS should be set to 1 for STA's using dynamic SM PS 325 * when using more then one tx stream (>MCS7). 326 */ 327 if (sta && txdesc->u.ht.mcs > 7 && 328 sta->smps_mode == IEEE80211_SMPS_DYNAMIC) 329 __set_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags); 330 } else { 331 txdesc->u.ht.mcs = rt2x00_get_rate_mcs(hwrate->mcs); 332 if (txrate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) 333 txdesc->u.ht.mcs |= 0x08; 334 } 335 336 if (test_bit(CONFIG_HT_DISABLED, &rt2x00dev->flags)) { 337 if (!(tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)) 338 txdesc->u.ht.txop = TXOP_SIFS; 339 else 340 txdesc->u.ht.txop = TXOP_BACKOFF; 341 342 /* Left zero on all other settings. */ 343 return; 344 } 345 346 /* 347 * Only one STBC stream is supported for now. 348 */ 349 if (tx_info->flags & IEEE80211_TX_CTL_STBC) 350 txdesc->u.ht.stbc = 1; 351 352 /* 353 * This frame is eligible for an AMPDU, however, don't aggregate 354 * frames that are intended to probe a specific tx rate. 355 */ 356 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU && 357 !(tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)) { 358 __set_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags); 359 txdesc->u.ht.mpdu_density = density; 360 txdesc->u.ht.ba_size = 7; /* FIXME: What value is needed? */ 361 } 362 363 /* 364 * Set 40Mhz mode if necessary (for legacy rates this will 365 * duplicate the frame to both channels). 366 */ 367 if (txrate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH || 368 txrate->flags & IEEE80211_TX_RC_DUP_DATA) 369 __set_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags); 370 if (txrate->flags & IEEE80211_TX_RC_SHORT_GI) 371 __set_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags); 372 373 /* 374 * Determine IFS values 375 * - Use TXOP_BACKOFF for management frames except beacons 376 * - Use TXOP_SIFS for fragment bursts 377 * - Use TXOP_HTTXOP for everything else 378 * 379 * Note: rt2800 devices won't use CTS protection (if used) 380 * for frames not transmitted with TXOP_HTTXOP 381 */ 382 if (ieee80211_is_mgmt(hdr->frame_control) && 383 !ieee80211_is_beacon(hdr->frame_control)) 384 txdesc->u.ht.txop = TXOP_BACKOFF; 385 else if (!(tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)) 386 txdesc->u.ht.txop = TXOP_SIFS; 387 else 388 txdesc->u.ht.txop = TXOP_HTTXOP; 389 } 390 391 static void rt2x00queue_create_tx_descriptor(struct rt2x00_dev *rt2x00dev, 392 struct sk_buff *skb, 393 struct txentry_desc *txdesc, 394 struct ieee80211_sta *sta) 395 { 396 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb); 397 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; 398 struct ieee80211_tx_rate *txrate = &tx_info->control.rates[0]; 399 struct ieee80211_rate *rate; 400 const struct rt2x00_rate *hwrate = NULL; 401 402 memset(txdesc, 0, sizeof(*txdesc)); 403 404 /* 405 * Header and frame information. 406 */ 407 txdesc->length = skb->len; 408 txdesc->header_length = ieee80211_get_hdrlen_from_skb(skb); 409 410 /* 411 * Check whether this frame is to be acked. 412 */ 413 if (!(tx_info->flags & IEEE80211_TX_CTL_NO_ACK)) 414 __set_bit(ENTRY_TXD_ACK, &txdesc->flags); 415 416 /* 417 * Check if this is a RTS/CTS frame 418 */ 419 if (ieee80211_is_rts(hdr->frame_control) || 420 ieee80211_is_cts(hdr->frame_control)) { 421 __set_bit(ENTRY_TXD_BURST, &txdesc->flags); 422 if (ieee80211_is_rts(hdr->frame_control)) 423 __set_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags); 424 else 425 __set_bit(ENTRY_TXD_CTS_FRAME, &txdesc->flags); 426 if (tx_info->control.rts_cts_rate_idx >= 0) 427 rate = 428 ieee80211_get_rts_cts_rate(rt2x00dev->hw, tx_info); 429 } 430 431 /* 432 * Determine retry information. 433 */ 434 txdesc->retry_limit = tx_info->control.rates[0].count - 1; 435 if (txdesc->retry_limit >= rt2x00dev->long_retry) 436 __set_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags); 437 438 /* 439 * Check if more fragments are pending 440 */ 441 if (ieee80211_has_morefrags(hdr->frame_control)) { 442 __set_bit(ENTRY_TXD_BURST, &txdesc->flags); 443 __set_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags); 444 } 445 446 /* 447 * Check if more frames (!= fragments) are pending 448 */ 449 if (tx_info->flags & IEEE80211_TX_CTL_MORE_FRAMES) 450 __set_bit(ENTRY_TXD_BURST, &txdesc->flags); 451 452 /* 453 * Beacons and probe responses require the tsf timestamp 454 * to be inserted into the frame. 455 */ 456 if (ieee80211_is_beacon(hdr->frame_control) || 457 ieee80211_is_probe_resp(hdr->frame_control)) 458 __set_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags); 459 460 if ((tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT) && 461 !test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)) 462 __set_bit(ENTRY_TXD_FIRST_FRAGMENT, &txdesc->flags); 463 464 /* 465 * Determine rate modulation. 466 */ 467 if (txrate->flags & IEEE80211_TX_RC_GREEN_FIELD) 468 txdesc->rate_mode = RATE_MODE_HT_GREENFIELD; 469 else if (txrate->flags & IEEE80211_TX_RC_MCS) 470 txdesc->rate_mode = RATE_MODE_HT_MIX; 471 else { 472 rate = ieee80211_get_tx_rate(rt2x00dev->hw, tx_info); 473 hwrate = rt2x00_get_rate(rate->hw_value); 474 if (hwrate->flags & DEV_RATE_OFDM) 475 txdesc->rate_mode = RATE_MODE_OFDM; 476 else 477 txdesc->rate_mode = RATE_MODE_CCK; 478 } 479 480 /* 481 * Apply TX descriptor handling by components 482 */ 483 rt2x00crypto_create_tx_descriptor(rt2x00dev, skb, txdesc); 484 rt2x00queue_create_tx_descriptor_seq(rt2x00dev, skb, txdesc); 485 486 if (rt2x00_has_cap_flag(rt2x00dev, REQUIRE_HT_TX_DESC)) 487 rt2x00queue_create_tx_descriptor_ht(rt2x00dev, skb, txdesc, 488 sta, hwrate); 489 else 490 rt2x00queue_create_tx_descriptor_plcp(rt2x00dev, skb, txdesc, 491 hwrate); 492 } 493 494 static int rt2x00queue_write_tx_data(struct queue_entry *entry, 495 struct txentry_desc *txdesc) 496 { 497 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; 498 499 /* 500 * This should not happen, we already checked the entry 501 * was ours. When the hardware disagrees there has been 502 * a queue corruption! 503 */ 504 if (unlikely(rt2x00dev->ops->lib->get_entry_state && 505 rt2x00dev->ops->lib->get_entry_state(entry))) { 506 rt2x00_err(rt2x00dev, 507 "Corrupt queue %d, accessing entry which is not ours\n" 508 "Please file bug report to %s\n", 509 entry->queue->qid, DRV_PROJECT); 510 return -EINVAL; 511 } 512 513 /* 514 * Add the requested extra tx headroom in front of the skb. 515 */ 516 skb_push(entry->skb, rt2x00dev->extra_tx_headroom); 517 memset(entry->skb->data, 0, rt2x00dev->extra_tx_headroom); 518 519 /* 520 * Call the driver's write_tx_data function, if it exists. 521 */ 522 if (rt2x00dev->ops->lib->write_tx_data) 523 rt2x00dev->ops->lib->write_tx_data(entry, txdesc); 524 525 /* 526 * Map the skb to DMA. 527 */ 528 if (rt2x00_has_cap_flag(rt2x00dev, REQUIRE_DMA) && 529 rt2x00queue_map_txskb(entry)) 530 return -ENOMEM; 531 532 return 0; 533 } 534 535 static void rt2x00queue_write_tx_descriptor(struct queue_entry *entry, 536 struct txentry_desc *txdesc) 537 { 538 struct data_queue *queue = entry->queue; 539 540 queue->rt2x00dev->ops->lib->write_tx_desc(entry, txdesc); 541 542 /* 543 * All processing on the frame has been completed, this means 544 * it is now ready to be dumped to userspace through debugfs. 545 */ 546 rt2x00debug_dump_frame(queue->rt2x00dev, DUMP_FRAME_TX, entry); 547 } 548 549 static void rt2x00queue_kick_tx_queue(struct data_queue *queue, 550 struct txentry_desc *txdesc) 551 { 552 /* 553 * Check if we need to kick the queue, there are however a few rules 554 * 1) Don't kick unless this is the last in frame in a burst. 555 * When the burst flag is set, this frame is always followed 556 * by another frame which in some way are related to eachother. 557 * This is true for fragments, RTS or CTS-to-self frames. 558 * 2) Rule 1 can be broken when the available entries 559 * in the queue are less then a certain threshold. 560 */ 561 if (rt2x00queue_threshold(queue) || 562 !test_bit(ENTRY_TXD_BURST, &txdesc->flags)) 563 queue->rt2x00dev->ops->lib->kick_queue(queue); 564 } 565 566 static void rt2x00queue_bar_check(struct queue_entry *entry) 567 { 568 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; 569 struct ieee80211_bar *bar = (void *) (entry->skb->data + 570 rt2x00dev->extra_tx_headroom); 571 struct rt2x00_bar_list_entry *bar_entry; 572 573 if (likely(!ieee80211_is_back_req(bar->frame_control))) 574 return; 575 576 bar_entry = kmalloc(sizeof(*bar_entry), GFP_ATOMIC); 577 578 /* 579 * If the alloc fails we still send the BAR out but just don't track 580 * it in our bar list. And as a result we will report it to mac80211 581 * back as failed. 582 */ 583 if (!bar_entry) 584 return; 585 586 bar_entry->entry = entry; 587 bar_entry->block_acked = 0; 588 589 /* 590 * Copy the relevant parts of the 802.11 BAR into out check list 591 * such that we can use RCU for less-overhead in the RX path since 592 * sending BARs and processing the according BlockAck should be 593 * the exception. 594 */ 595 memcpy(bar_entry->ra, bar->ra, sizeof(bar->ra)); 596 memcpy(bar_entry->ta, bar->ta, sizeof(bar->ta)); 597 bar_entry->control = bar->control; 598 bar_entry->start_seq_num = bar->start_seq_num; 599 600 /* 601 * Insert BAR into our BAR check list. 602 */ 603 spin_lock_bh(&rt2x00dev->bar_list_lock); 604 list_add_tail_rcu(&bar_entry->list, &rt2x00dev->bar_list); 605 spin_unlock_bh(&rt2x00dev->bar_list_lock); 606 } 607 608 int rt2x00queue_write_tx_frame(struct data_queue *queue, struct sk_buff *skb, 609 struct ieee80211_sta *sta, bool local) 610 { 611 struct ieee80211_tx_info *tx_info; 612 struct queue_entry *entry; 613 struct txentry_desc txdesc; 614 struct skb_frame_desc *skbdesc; 615 u8 rate_idx, rate_flags; 616 int ret = 0; 617 618 /* 619 * Copy all TX descriptor information into txdesc, 620 * after that we are free to use the skb->cb array 621 * for our information. 622 */ 623 rt2x00queue_create_tx_descriptor(queue->rt2x00dev, skb, &txdesc, sta); 624 625 /* 626 * All information is retrieved from the skb->cb array, 627 * now we should claim ownership of the driver part of that 628 * array, preserving the bitrate index and flags. 629 */ 630 tx_info = IEEE80211_SKB_CB(skb); 631 rate_idx = tx_info->control.rates[0].idx; 632 rate_flags = tx_info->control.rates[0].flags; 633 skbdesc = get_skb_frame_desc(skb); 634 memset(skbdesc, 0, sizeof(*skbdesc)); 635 skbdesc->tx_rate_idx = rate_idx; 636 skbdesc->tx_rate_flags = rate_flags; 637 638 if (local) 639 skbdesc->flags |= SKBDESC_NOT_MAC80211; 640 641 /* 642 * When hardware encryption is supported, and this frame 643 * is to be encrypted, we should strip the IV/EIV data from 644 * the frame so we can provide it to the driver separately. 645 */ 646 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc.flags) && 647 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc.flags)) { 648 if (rt2x00_has_cap_flag(queue->rt2x00dev, REQUIRE_COPY_IV)) 649 rt2x00crypto_tx_copy_iv(skb, &txdesc); 650 else 651 rt2x00crypto_tx_remove_iv(skb, &txdesc); 652 } 653 654 /* 655 * When DMA allocation is required we should guarantee to the 656 * driver that the DMA is aligned to a 4-byte boundary. 657 * However some drivers require L2 padding to pad the payload 658 * rather then the header. This could be a requirement for 659 * PCI and USB devices, while header alignment only is valid 660 * for PCI devices. 661 */ 662 if (rt2x00_has_cap_flag(queue->rt2x00dev, REQUIRE_L2PAD)) 663 rt2x00queue_insert_l2pad(skb, txdesc.header_length); 664 else if (rt2x00_has_cap_flag(queue->rt2x00dev, REQUIRE_DMA)) 665 rt2x00queue_align_frame(skb); 666 667 /* 668 * That function must be called with bh disabled. 669 */ 670 spin_lock(&queue->tx_lock); 671 672 if (unlikely(rt2x00queue_full(queue))) { 673 rt2x00_err(queue->rt2x00dev, "Dropping frame due to full tx queue %d\n", 674 queue->qid); 675 ret = -ENOBUFS; 676 goto out; 677 } 678 679 entry = rt2x00queue_get_entry(queue, Q_INDEX); 680 681 if (unlikely(test_and_set_bit(ENTRY_OWNER_DEVICE_DATA, 682 &entry->flags))) { 683 rt2x00_err(queue->rt2x00dev, 684 "Arrived at non-free entry in the non-full queue %d\n" 685 "Please file bug report to %s\n", 686 queue->qid, DRV_PROJECT); 687 ret = -EINVAL; 688 goto out; 689 } 690 691 entry->skb = skb; 692 693 /* 694 * It could be possible that the queue was corrupted and this 695 * call failed. Since we always return NETDEV_TX_OK to mac80211, 696 * this frame will simply be dropped. 697 */ 698 if (unlikely(rt2x00queue_write_tx_data(entry, &txdesc))) { 699 clear_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags); 700 entry->skb = NULL; 701 ret = -EIO; 702 goto out; 703 } 704 705 /* 706 * Put BlockAckReqs into our check list for driver BA processing. 707 */ 708 rt2x00queue_bar_check(entry); 709 710 set_bit(ENTRY_DATA_PENDING, &entry->flags); 711 712 rt2x00queue_index_inc(entry, Q_INDEX); 713 rt2x00queue_write_tx_descriptor(entry, &txdesc); 714 rt2x00queue_kick_tx_queue(queue, &txdesc); 715 716 out: 717 spin_unlock(&queue->tx_lock); 718 return ret; 719 } 720 721 int rt2x00queue_clear_beacon(struct rt2x00_dev *rt2x00dev, 722 struct ieee80211_vif *vif) 723 { 724 struct rt2x00_intf *intf = vif_to_intf(vif); 725 726 if (unlikely(!intf->beacon)) 727 return -ENOBUFS; 728 729 /* 730 * Clean up the beacon skb. 731 */ 732 rt2x00queue_free_skb(intf->beacon); 733 734 /* 735 * Clear beacon (single bssid devices don't need to clear the beacon 736 * since the beacon queue will get stopped anyway). 737 */ 738 if (rt2x00dev->ops->lib->clear_beacon) 739 rt2x00dev->ops->lib->clear_beacon(intf->beacon); 740 741 return 0; 742 } 743 744 int rt2x00queue_update_beacon(struct rt2x00_dev *rt2x00dev, 745 struct ieee80211_vif *vif) 746 { 747 struct rt2x00_intf *intf = vif_to_intf(vif); 748 struct skb_frame_desc *skbdesc; 749 struct txentry_desc txdesc; 750 751 if (unlikely(!intf->beacon)) 752 return -ENOBUFS; 753 754 /* 755 * Clean up the beacon skb. 756 */ 757 rt2x00queue_free_skb(intf->beacon); 758 759 intf->beacon->skb = ieee80211_beacon_get(rt2x00dev->hw, vif); 760 if (!intf->beacon->skb) 761 return -ENOMEM; 762 763 /* 764 * Copy all TX descriptor information into txdesc, 765 * after that we are free to use the skb->cb array 766 * for our information. 767 */ 768 rt2x00queue_create_tx_descriptor(rt2x00dev, intf->beacon->skb, &txdesc, NULL); 769 770 /* 771 * Fill in skb descriptor 772 */ 773 skbdesc = get_skb_frame_desc(intf->beacon->skb); 774 memset(skbdesc, 0, sizeof(*skbdesc)); 775 776 /* 777 * Send beacon to hardware. 778 */ 779 rt2x00dev->ops->lib->write_beacon(intf->beacon, &txdesc); 780 781 return 0; 782 783 } 784 785 bool rt2x00queue_for_each_entry(struct data_queue *queue, 786 enum queue_index start, 787 enum queue_index end, 788 void *data, 789 bool (*fn)(struct queue_entry *entry, 790 void *data)) 791 { 792 unsigned long irqflags; 793 unsigned int index_start; 794 unsigned int index_end; 795 unsigned int i; 796 797 if (unlikely(start >= Q_INDEX_MAX || end >= Q_INDEX_MAX)) { 798 rt2x00_err(queue->rt2x00dev, 799 "Entry requested from invalid index range (%d - %d)\n", 800 start, end); 801 return true; 802 } 803 804 /* 805 * Only protect the range we are going to loop over, 806 * if during our loop a extra entry is set to pending 807 * it should not be kicked during this run, since it 808 * is part of another TX operation. 809 */ 810 spin_lock_irqsave(&queue->index_lock, irqflags); 811 index_start = queue->index[start]; 812 index_end = queue->index[end]; 813 spin_unlock_irqrestore(&queue->index_lock, irqflags); 814 815 /* 816 * Start from the TX done pointer, this guarantees that we will 817 * send out all frames in the correct order. 818 */ 819 if (index_start < index_end) { 820 for (i = index_start; i < index_end; i++) { 821 if (fn(&queue->entries[i], data)) 822 return true; 823 } 824 } else { 825 for (i = index_start; i < queue->limit; i++) { 826 if (fn(&queue->entries[i], data)) 827 return true; 828 } 829 830 for (i = 0; i < index_end; i++) { 831 if (fn(&queue->entries[i], data)) 832 return true; 833 } 834 } 835 836 return false; 837 } 838 EXPORT_SYMBOL_GPL(rt2x00queue_for_each_entry); 839 840 struct queue_entry *rt2x00queue_get_entry(struct data_queue *queue, 841 enum queue_index index) 842 { 843 struct queue_entry *entry; 844 unsigned long irqflags; 845 846 if (unlikely(index >= Q_INDEX_MAX)) { 847 rt2x00_err(queue->rt2x00dev, "Entry requested from invalid index type (%d)\n", 848 index); 849 return NULL; 850 } 851 852 spin_lock_irqsave(&queue->index_lock, irqflags); 853 854 entry = &queue->entries[queue->index[index]]; 855 856 spin_unlock_irqrestore(&queue->index_lock, irqflags); 857 858 return entry; 859 } 860 EXPORT_SYMBOL_GPL(rt2x00queue_get_entry); 861 862 void rt2x00queue_index_inc(struct queue_entry *entry, enum queue_index index) 863 { 864 struct data_queue *queue = entry->queue; 865 unsigned long irqflags; 866 867 if (unlikely(index >= Q_INDEX_MAX)) { 868 rt2x00_err(queue->rt2x00dev, 869 "Index change on invalid index type (%d)\n", index); 870 return; 871 } 872 873 spin_lock_irqsave(&queue->index_lock, irqflags); 874 875 queue->index[index]++; 876 if (queue->index[index] >= queue->limit) 877 queue->index[index] = 0; 878 879 entry->last_action = jiffies; 880 881 if (index == Q_INDEX) { 882 queue->length++; 883 } else if (index == Q_INDEX_DONE) { 884 queue->length--; 885 queue->count++; 886 } 887 888 spin_unlock_irqrestore(&queue->index_lock, irqflags); 889 } 890 891 static void rt2x00queue_pause_queue_nocheck(struct data_queue *queue) 892 { 893 switch (queue->qid) { 894 case QID_AC_VO: 895 case QID_AC_VI: 896 case QID_AC_BE: 897 case QID_AC_BK: 898 /* 899 * For TX queues, we have to disable the queue 900 * inside mac80211. 901 */ 902 ieee80211_stop_queue(queue->rt2x00dev->hw, queue->qid); 903 break; 904 default: 905 break; 906 } 907 } 908 void rt2x00queue_pause_queue(struct data_queue *queue) 909 { 910 if (!test_bit(DEVICE_STATE_PRESENT, &queue->rt2x00dev->flags) || 911 !test_bit(QUEUE_STARTED, &queue->flags) || 912 test_and_set_bit(QUEUE_PAUSED, &queue->flags)) 913 return; 914 915 rt2x00queue_pause_queue_nocheck(queue); 916 } 917 EXPORT_SYMBOL_GPL(rt2x00queue_pause_queue); 918 919 void rt2x00queue_unpause_queue(struct data_queue *queue) 920 { 921 if (!test_bit(DEVICE_STATE_PRESENT, &queue->rt2x00dev->flags) || 922 !test_bit(QUEUE_STARTED, &queue->flags) || 923 !test_and_clear_bit(QUEUE_PAUSED, &queue->flags)) 924 return; 925 926 switch (queue->qid) { 927 case QID_AC_VO: 928 case QID_AC_VI: 929 case QID_AC_BE: 930 case QID_AC_BK: 931 /* 932 * For TX queues, we have to enable the queue 933 * inside mac80211. 934 */ 935 ieee80211_wake_queue(queue->rt2x00dev->hw, queue->qid); 936 break; 937 case QID_RX: 938 /* 939 * For RX we need to kick the queue now in order to 940 * receive frames. 941 */ 942 queue->rt2x00dev->ops->lib->kick_queue(queue); 943 default: 944 break; 945 } 946 } 947 EXPORT_SYMBOL_GPL(rt2x00queue_unpause_queue); 948 949 void rt2x00queue_start_queue(struct data_queue *queue) 950 { 951 mutex_lock(&queue->status_lock); 952 953 if (!test_bit(DEVICE_STATE_PRESENT, &queue->rt2x00dev->flags) || 954 test_and_set_bit(QUEUE_STARTED, &queue->flags)) { 955 mutex_unlock(&queue->status_lock); 956 return; 957 } 958 959 set_bit(QUEUE_PAUSED, &queue->flags); 960 961 queue->rt2x00dev->ops->lib->start_queue(queue); 962 963 rt2x00queue_unpause_queue(queue); 964 965 mutex_unlock(&queue->status_lock); 966 } 967 EXPORT_SYMBOL_GPL(rt2x00queue_start_queue); 968 969 void rt2x00queue_stop_queue(struct data_queue *queue) 970 { 971 mutex_lock(&queue->status_lock); 972 973 if (!test_and_clear_bit(QUEUE_STARTED, &queue->flags)) { 974 mutex_unlock(&queue->status_lock); 975 return; 976 } 977 978 rt2x00queue_pause_queue_nocheck(queue); 979 980 queue->rt2x00dev->ops->lib->stop_queue(queue); 981 982 mutex_unlock(&queue->status_lock); 983 } 984 EXPORT_SYMBOL_GPL(rt2x00queue_stop_queue); 985 986 void rt2x00queue_flush_queue(struct data_queue *queue, bool drop) 987 { 988 bool tx_queue = 989 (queue->qid == QID_AC_VO) || 990 (queue->qid == QID_AC_VI) || 991 (queue->qid == QID_AC_BE) || 992 (queue->qid == QID_AC_BK); 993 994 995 /* 996 * If we are not supposed to drop any pending 997 * frames, this means we must force a start (=kick) 998 * to the queue to make sure the hardware will 999 * start transmitting. 1000 */ 1001 if (!drop && tx_queue) 1002 queue->rt2x00dev->ops->lib->kick_queue(queue); 1003 1004 /* 1005 * Check if driver supports flushing, if that is the case we can 1006 * defer the flushing to the driver. Otherwise we must use the 1007 * alternative which just waits for the queue to become empty. 1008 */ 1009 if (likely(queue->rt2x00dev->ops->lib->flush_queue)) 1010 queue->rt2x00dev->ops->lib->flush_queue(queue, drop); 1011 1012 /* 1013 * The queue flush has failed... 1014 */ 1015 if (unlikely(!rt2x00queue_empty(queue))) 1016 rt2x00_warn(queue->rt2x00dev, "Queue %d failed to flush\n", 1017 queue->qid); 1018 } 1019 EXPORT_SYMBOL_GPL(rt2x00queue_flush_queue); 1020 1021 void rt2x00queue_start_queues(struct rt2x00_dev *rt2x00dev) 1022 { 1023 struct data_queue *queue; 1024 1025 /* 1026 * rt2x00queue_start_queue will call ieee80211_wake_queue 1027 * for each queue after is has been properly initialized. 1028 */ 1029 tx_queue_for_each(rt2x00dev, queue) 1030 rt2x00queue_start_queue(queue); 1031 1032 rt2x00queue_start_queue(rt2x00dev->rx); 1033 } 1034 EXPORT_SYMBOL_GPL(rt2x00queue_start_queues); 1035 1036 void rt2x00queue_stop_queues(struct rt2x00_dev *rt2x00dev) 1037 { 1038 struct data_queue *queue; 1039 1040 /* 1041 * rt2x00queue_stop_queue will call ieee80211_stop_queue 1042 * as well, but we are completely shutting doing everything 1043 * now, so it is much safer to stop all TX queues at once, 1044 * and use rt2x00queue_stop_queue for cleaning up. 1045 */ 1046 ieee80211_stop_queues(rt2x00dev->hw); 1047 1048 tx_queue_for_each(rt2x00dev, queue) 1049 rt2x00queue_stop_queue(queue); 1050 1051 rt2x00queue_stop_queue(rt2x00dev->rx); 1052 } 1053 EXPORT_SYMBOL_GPL(rt2x00queue_stop_queues); 1054 1055 void rt2x00queue_flush_queues(struct rt2x00_dev *rt2x00dev, bool drop) 1056 { 1057 struct data_queue *queue; 1058 1059 tx_queue_for_each(rt2x00dev, queue) 1060 rt2x00queue_flush_queue(queue, drop); 1061 1062 rt2x00queue_flush_queue(rt2x00dev->rx, drop); 1063 } 1064 EXPORT_SYMBOL_GPL(rt2x00queue_flush_queues); 1065 1066 static void rt2x00queue_reset(struct data_queue *queue) 1067 { 1068 unsigned long irqflags; 1069 unsigned int i; 1070 1071 spin_lock_irqsave(&queue->index_lock, irqflags); 1072 1073 queue->count = 0; 1074 queue->length = 0; 1075 1076 for (i = 0; i < Q_INDEX_MAX; i++) 1077 queue->index[i] = 0; 1078 1079 spin_unlock_irqrestore(&queue->index_lock, irqflags); 1080 } 1081 1082 void rt2x00queue_init_queues(struct rt2x00_dev *rt2x00dev) 1083 { 1084 struct data_queue *queue; 1085 unsigned int i; 1086 1087 queue_for_each(rt2x00dev, queue) { 1088 rt2x00queue_reset(queue); 1089 1090 for (i = 0; i < queue->limit; i++) 1091 rt2x00dev->ops->lib->clear_entry(&queue->entries[i]); 1092 } 1093 } 1094 1095 static int rt2x00queue_alloc_entries(struct data_queue *queue) 1096 { 1097 struct queue_entry *entries; 1098 unsigned int entry_size; 1099 unsigned int i; 1100 1101 rt2x00queue_reset(queue); 1102 1103 /* 1104 * Allocate all queue entries. 1105 */ 1106 entry_size = sizeof(*entries) + queue->priv_size; 1107 entries = kcalloc(queue->limit, entry_size, GFP_KERNEL); 1108 if (!entries) 1109 return -ENOMEM; 1110 1111 #define QUEUE_ENTRY_PRIV_OFFSET(__base, __index, __limit, __esize, __psize) \ 1112 (((char *)(__base)) + ((__limit) * (__esize)) + \ 1113 ((__index) * (__psize))) 1114 1115 for (i = 0; i < queue->limit; i++) { 1116 entries[i].flags = 0; 1117 entries[i].queue = queue; 1118 entries[i].skb = NULL; 1119 entries[i].entry_idx = i; 1120 entries[i].priv_data = 1121 QUEUE_ENTRY_PRIV_OFFSET(entries, i, queue->limit, 1122 sizeof(*entries), queue->priv_size); 1123 } 1124 1125 #undef QUEUE_ENTRY_PRIV_OFFSET 1126 1127 queue->entries = entries; 1128 1129 return 0; 1130 } 1131 1132 static void rt2x00queue_free_skbs(struct data_queue *queue) 1133 { 1134 unsigned int i; 1135 1136 if (!queue->entries) 1137 return; 1138 1139 for (i = 0; i < queue->limit; i++) { 1140 rt2x00queue_free_skb(&queue->entries[i]); 1141 } 1142 } 1143 1144 static int rt2x00queue_alloc_rxskbs(struct data_queue *queue) 1145 { 1146 unsigned int i; 1147 struct sk_buff *skb; 1148 1149 for (i = 0; i < queue->limit; i++) { 1150 skb = rt2x00queue_alloc_rxskb(&queue->entries[i], GFP_KERNEL); 1151 if (!skb) 1152 return -ENOMEM; 1153 queue->entries[i].skb = skb; 1154 } 1155 1156 return 0; 1157 } 1158 1159 int rt2x00queue_initialize(struct rt2x00_dev *rt2x00dev) 1160 { 1161 struct data_queue *queue; 1162 int status; 1163 1164 status = rt2x00queue_alloc_entries(rt2x00dev->rx); 1165 if (status) 1166 goto exit; 1167 1168 tx_queue_for_each(rt2x00dev, queue) { 1169 status = rt2x00queue_alloc_entries(queue); 1170 if (status) 1171 goto exit; 1172 } 1173 1174 status = rt2x00queue_alloc_entries(rt2x00dev->bcn); 1175 if (status) 1176 goto exit; 1177 1178 if (rt2x00_has_cap_flag(rt2x00dev, REQUIRE_ATIM_QUEUE)) { 1179 status = rt2x00queue_alloc_entries(rt2x00dev->atim); 1180 if (status) 1181 goto exit; 1182 } 1183 1184 status = rt2x00queue_alloc_rxskbs(rt2x00dev->rx); 1185 if (status) 1186 goto exit; 1187 1188 return 0; 1189 1190 exit: 1191 rt2x00_err(rt2x00dev, "Queue entries allocation failed\n"); 1192 1193 rt2x00queue_uninitialize(rt2x00dev); 1194 1195 return status; 1196 } 1197 1198 void rt2x00queue_uninitialize(struct rt2x00_dev *rt2x00dev) 1199 { 1200 struct data_queue *queue; 1201 1202 rt2x00queue_free_skbs(rt2x00dev->rx); 1203 1204 queue_for_each(rt2x00dev, queue) { 1205 kfree(queue->entries); 1206 queue->entries = NULL; 1207 } 1208 } 1209 1210 static void rt2x00queue_init(struct rt2x00_dev *rt2x00dev, 1211 struct data_queue *queue, enum data_queue_qid qid) 1212 { 1213 mutex_init(&queue->status_lock); 1214 spin_lock_init(&queue->tx_lock); 1215 spin_lock_init(&queue->index_lock); 1216 1217 queue->rt2x00dev = rt2x00dev; 1218 queue->qid = qid; 1219 queue->txop = 0; 1220 queue->aifs = 2; 1221 queue->cw_min = 5; 1222 queue->cw_max = 10; 1223 1224 rt2x00dev->ops->queue_init(queue); 1225 1226 queue->threshold = DIV_ROUND_UP(queue->limit, 10); 1227 } 1228 1229 int rt2x00queue_allocate(struct rt2x00_dev *rt2x00dev) 1230 { 1231 struct data_queue *queue; 1232 enum data_queue_qid qid; 1233 unsigned int req_atim = 1234 rt2x00_has_cap_flag(rt2x00dev, REQUIRE_ATIM_QUEUE); 1235 1236 /* 1237 * We need the following queues: 1238 * RX: 1 1239 * TX: ops->tx_queues 1240 * Beacon: 1 1241 * Atim: 1 (if required) 1242 */ 1243 rt2x00dev->data_queues = 2 + rt2x00dev->ops->tx_queues + req_atim; 1244 1245 queue = kcalloc(rt2x00dev->data_queues, sizeof(*queue), GFP_KERNEL); 1246 if (!queue) { 1247 rt2x00_err(rt2x00dev, "Queue allocation failed\n"); 1248 return -ENOMEM; 1249 } 1250 1251 /* 1252 * Initialize pointers 1253 */ 1254 rt2x00dev->rx = queue; 1255 rt2x00dev->tx = &queue[1]; 1256 rt2x00dev->bcn = &queue[1 + rt2x00dev->ops->tx_queues]; 1257 rt2x00dev->atim = req_atim ? &queue[2 + rt2x00dev->ops->tx_queues] : NULL; 1258 1259 /* 1260 * Initialize queue parameters. 1261 * RX: qid = QID_RX 1262 * TX: qid = QID_AC_VO + index 1263 * TX: cw_min: 2^5 = 32. 1264 * TX: cw_max: 2^10 = 1024. 1265 * BCN: qid = QID_BEACON 1266 * ATIM: qid = QID_ATIM 1267 */ 1268 rt2x00queue_init(rt2x00dev, rt2x00dev->rx, QID_RX); 1269 1270 qid = QID_AC_VO; 1271 tx_queue_for_each(rt2x00dev, queue) 1272 rt2x00queue_init(rt2x00dev, queue, qid++); 1273 1274 rt2x00queue_init(rt2x00dev, rt2x00dev->bcn, QID_BEACON); 1275 if (req_atim) 1276 rt2x00queue_init(rt2x00dev, rt2x00dev->atim, QID_ATIM); 1277 1278 return 0; 1279 } 1280 1281 void rt2x00queue_free(struct rt2x00_dev *rt2x00dev) 1282 { 1283 kfree(rt2x00dev->rx); 1284 rt2x00dev->rx = NULL; 1285 rt2x00dev->tx = NULL; 1286 rt2x00dev->bcn = NULL; 1287 } 1288