198686cd2SShayne Chen // SPDX-License-Identifier: ISC
298686cd2SShayne Chen /*
398686cd2SShayne Chen  * Copyright (C) 2022 MediaTek Inc.
498686cd2SShayne Chen  */
598686cd2SShayne Chen 
698686cd2SShayne Chen #include "mt7996.h"
798686cd2SShayne Chen #include "../dma.h"
898686cd2SShayne Chen #include "mac.h"
998686cd2SShayne Chen 
mt7996_poll_tx(struct napi_struct * napi,int budget)1098686cd2SShayne Chen static int mt7996_poll_tx(struct napi_struct *napi, int budget)
1198686cd2SShayne Chen {
1298686cd2SShayne Chen 	struct mt7996_dev *dev;
1398686cd2SShayne Chen 
1498686cd2SShayne Chen 	dev = container_of(napi, struct mt7996_dev, mt76.tx_napi);
1598686cd2SShayne Chen 
1698686cd2SShayne Chen 	mt76_connac_tx_cleanup(&dev->mt76);
1798686cd2SShayne Chen 	if (napi_complete_done(napi, 0))
1898686cd2SShayne Chen 		mt7996_irq_enable(dev, MT_INT_TX_DONE_MCU);
1998686cd2SShayne Chen 
2098686cd2SShayne Chen 	return 0;
2198686cd2SShayne Chen }
2298686cd2SShayne Chen 
mt7996_dma_config(struct mt7996_dev * dev)2398686cd2SShayne Chen static void mt7996_dma_config(struct mt7996_dev *dev)
2498686cd2SShayne Chen {
2598686cd2SShayne Chen #define Q_CONFIG(q, wfdma, int, id) do {		\
2698686cd2SShayne Chen 	if (wfdma)					\
2798686cd2SShayne Chen 		dev->q_wfdma_mask |= (1 << (q));	\
2898686cd2SShayne Chen 	dev->q_int_mask[(q)] = int;			\
2998686cd2SShayne Chen 	dev->q_id[(q)] = id;				\
3098686cd2SShayne Chen } while (0)
3198686cd2SShayne Chen 
3298686cd2SShayne Chen #define MCUQ_CONFIG(q, wfdma, int, id)	Q_CONFIG(q, (wfdma), (int), (id))
3398686cd2SShayne Chen #define RXQ_CONFIG(q, wfdma, int, id)	Q_CONFIG(__RXQ(q), (wfdma), (int), (id))
3498686cd2SShayne Chen #define TXQ_CONFIG(q, wfdma, int, id)	Q_CONFIG(__TXQ(q), (wfdma), (int), (id))
3598686cd2SShayne Chen 
3698686cd2SShayne Chen 	/* rx queue */
3798686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_MCU, WFDMA0, MT_INT_RX_DONE_WM, MT7996_RXQ_MCU_WM);
3898686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_MCU_WA, WFDMA0, MT_INT_RX_DONE_WA, MT7996_RXQ_MCU_WA);
3998686cd2SShayne Chen 
4098686cd2SShayne Chen 	/* band0/band1 */
4198686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_MAIN, WFDMA0, MT_INT_RX_DONE_BAND0, MT7996_RXQ_BAND0);
4298686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_MAIN_WA, WFDMA0, MT_INT_RX_DONE_WA_MAIN, MT7996_RXQ_MCU_WA_MAIN);
4398686cd2SShayne Chen 
4498686cd2SShayne Chen 	/* band2 */
4598686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_BAND2, WFDMA0, MT_INT_RX_DONE_BAND2, MT7996_RXQ_BAND2);
4698686cd2SShayne Chen 	RXQ_CONFIG(MT_RXQ_BAND2_WA, WFDMA0, MT_INT_RX_DONE_WA_TRI, MT7996_RXQ_MCU_WA_TRI);
4798686cd2SShayne Chen 
4898686cd2SShayne Chen 	/* data tx queue */
4998686cd2SShayne Chen 	TXQ_CONFIG(0, WFDMA0, MT_INT_TX_DONE_BAND0, MT7996_TXQ_BAND0);
5098686cd2SShayne Chen 	TXQ_CONFIG(1, WFDMA0, MT_INT_TX_DONE_BAND1, MT7996_TXQ_BAND1);
5198686cd2SShayne Chen 	TXQ_CONFIG(2, WFDMA0, MT_INT_TX_DONE_BAND2, MT7996_TXQ_BAND2);
5298686cd2SShayne Chen 
5398686cd2SShayne Chen 	/* mcu tx queue */
5498686cd2SShayne Chen 	MCUQ_CONFIG(MT_MCUQ_WM, WFDMA0, MT_INT_TX_DONE_MCU_WM, MT7996_TXQ_MCU_WM);
5598686cd2SShayne Chen 	MCUQ_CONFIG(MT_MCUQ_WA, WFDMA0, MT_INT_TX_DONE_MCU_WA, MT7996_TXQ_MCU_WA);
5698686cd2SShayne Chen 	MCUQ_CONFIG(MT_MCUQ_FWDL, WFDMA0, MT_INT_TX_DONE_FWDL, MT7996_TXQ_FWDL);
5798686cd2SShayne Chen }
5898686cd2SShayne Chen 
__mt7996_dma_prefetch(struct mt7996_dev * dev,u32 ofs)5998686cd2SShayne Chen static void __mt7996_dma_prefetch(struct mt7996_dev *dev, u32 ofs)
6098686cd2SShayne Chen {
6198686cd2SShayne Chen #define PREFETCH(_base, _depth)	((_base) << 16 | (_depth))
6298686cd2SShayne Chen 	/* prefetch SRAM wrapping boundary for tx/rx ring. */
6398686cd2SShayne Chen 	mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_FWDL) + ofs, PREFETCH(0x0, 0x2));
6498686cd2SShayne Chen 	mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WM) + ofs, PREFETCH(0x20, 0x2));
6598686cd2SShayne Chen 	mt76_wr(dev, MT_TXQ_EXT_CTRL(0) + ofs, PREFETCH(0x40, 0x4));
6698686cd2SShayne Chen 	mt76_wr(dev, MT_TXQ_EXT_CTRL(1) + ofs, PREFETCH(0x80, 0x4));
6798686cd2SShayne Chen 	mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WA) + ofs, PREFETCH(0xc0, 0x2));
6898686cd2SShayne Chen 	mt76_wr(dev, MT_TXQ_EXT_CTRL(2) + ofs, PREFETCH(0xe0, 0x4));
6998686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU) + ofs, PREFETCH(0x120, 0x2));
7098686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU_WA) + ofs, PREFETCH(0x140, 0x2));
7198686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN_WA) + ofs, PREFETCH(0x160, 0x2));
7298686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND2_WA) + ofs, PREFETCH(0x180, 0x2));
7398686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN) + ofs, PREFETCH(0x1a0, 0x10));
7498686cd2SShayne Chen 	mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND2) + ofs, PREFETCH(0x2a0, 0x10));
7598686cd2SShayne Chen 
7698686cd2SShayne Chen 	mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1 + ofs, WF_WFDMA0_GLO_CFG_EXT1_CALC_MODE);
7798686cd2SShayne Chen }
7898686cd2SShayne Chen 
mt7996_dma_prefetch(struct mt7996_dev * dev)7998686cd2SShayne Chen void mt7996_dma_prefetch(struct mt7996_dev *dev)
8098686cd2SShayne Chen {
8198686cd2SShayne Chen 	__mt7996_dma_prefetch(dev, 0);
8298686cd2SShayne Chen 	if (dev->hif2)
8398686cd2SShayne Chen 		__mt7996_dma_prefetch(dev, MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0));
8498686cd2SShayne Chen }
8598686cd2SShayne Chen 
mt7996_dma_disable(struct mt7996_dev * dev,bool reset)8698686cd2SShayne Chen static void mt7996_dma_disable(struct mt7996_dev *dev, bool reset)
8798686cd2SShayne Chen {
8898686cd2SShayne Chen 	u32 hif1_ofs = 0;
8998686cd2SShayne Chen 
9098686cd2SShayne Chen 	if (dev->hif2)
9198686cd2SShayne Chen 		hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
9298686cd2SShayne Chen 
9398686cd2SShayne Chen 	if (reset) {
9498686cd2SShayne Chen 		mt76_clear(dev, MT_WFDMA0_RST,
9598686cd2SShayne Chen 			   MT_WFDMA0_RST_DMASHDL_ALL_RST |
9698686cd2SShayne Chen 			   MT_WFDMA0_RST_LOGIC_RST);
9798686cd2SShayne Chen 
9898686cd2SShayne Chen 		mt76_set(dev, MT_WFDMA0_RST,
9998686cd2SShayne Chen 			 MT_WFDMA0_RST_DMASHDL_ALL_RST |
10098686cd2SShayne Chen 			 MT_WFDMA0_RST_LOGIC_RST);
10198686cd2SShayne Chen 
10298686cd2SShayne Chen 		if (dev->hif2) {
10398686cd2SShayne Chen 			mt76_clear(dev, MT_WFDMA0_RST + hif1_ofs,
10498686cd2SShayne Chen 				   MT_WFDMA0_RST_DMASHDL_ALL_RST |
10598686cd2SShayne Chen 				   MT_WFDMA0_RST_LOGIC_RST);
10698686cd2SShayne Chen 
10798686cd2SShayne Chen 			mt76_set(dev, MT_WFDMA0_RST + hif1_ofs,
10898686cd2SShayne Chen 				 MT_WFDMA0_RST_DMASHDL_ALL_RST |
10998686cd2SShayne Chen 				 MT_WFDMA0_RST_LOGIC_RST);
11098686cd2SShayne Chen 		}
11198686cd2SShayne Chen 	}
11298686cd2SShayne Chen 
11398686cd2SShayne Chen 	/* disable */
11498686cd2SShayne Chen 	mt76_clear(dev, MT_WFDMA0_GLO_CFG,
11598686cd2SShayne Chen 		   MT_WFDMA0_GLO_CFG_TX_DMA_EN |
11698686cd2SShayne Chen 		   MT_WFDMA0_GLO_CFG_RX_DMA_EN |
11798686cd2SShayne Chen 		   MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
11898686cd2SShayne Chen 		   MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
11998686cd2SShayne Chen 		   MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
12098686cd2SShayne Chen 
12198686cd2SShayne Chen 	if (dev->hif2) {
12298686cd2SShayne Chen 		mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
12398686cd2SShayne Chen 			   MT_WFDMA0_GLO_CFG_TX_DMA_EN |
12498686cd2SShayne Chen 			   MT_WFDMA0_GLO_CFG_RX_DMA_EN |
12598686cd2SShayne Chen 			   MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
12698686cd2SShayne Chen 			   MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
12798686cd2SShayne Chen 			   MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
12898686cd2SShayne Chen 	}
12998686cd2SShayne Chen }
13098686cd2SShayne Chen 
mt7996_dma_start(struct mt7996_dev * dev,bool reset)1318e8c09c7SBo Jiao void mt7996_dma_start(struct mt7996_dev *dev, bool reset)
13298686cd2SShayne Chen {
13398686cd2SShayne Chen 	u32 hif1_ofs = 0;
13498686cd2SShayne Chen 	u32 irq_mask;
13598686cd2SShayne Chen 
13698686cd2SShayne Chen 	if (dev->hif2)
13798686cd2SShayne Chen 		hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
13898686cd2SShayne Chen 
1398e8c09c7SBo Jiao 	/* enable WFDMA Tx/Rx */
1408e8c09c7SBo Jiao 	if (!reset) {
1418e8c09c7SBo Jiao 		mt76_set(dev, MT_WFDMA0_GLO_CFG,
1428e8c09c7SBo Jiao 			 MT_WFDMA0_GLO_CFG_TX_DMA_EN |
1438e8c09c7SBo Jiao 			 MT_WFDMA0_GLO_CFG_RX_DMA_EN |
1448e8c09c7SBo Jiao 			 MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
1458e8c09c7SBo Jiao 			 MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
1468e8c09c7SBo Jiao 
1478e8c09c7SBo Jiao 		if (dev->hif2)
1488e8c09c7SBo Jiao 			mt76_set(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
1498e8c09c7SBo Jiao 				 MT_WFDMA0_GLO_CFG_TX_DMA_EN |
1508e8c09c7SBo Jiao 				 MT_WFDMA0_GLO_CFG_RX_DMA_EN |
1518e8c09c7SBo Jiao 				 MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
1528e8c09c7SBo Jiao 				 MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
1538e8c09c7SBo Jiao 	}
1548e8c09c7SBo Jiao 
1558e8c09c7SBo Jiao 	/* enable interrupts for TX/RX rings */
1568e8c09c7SBo Jiao 	irq_mask = MT_INT_MCU_CMD;
1578e8c09c7SBo Jiao 	if (reset)
1588e8c09c7SBo Jiao 		goto done;
1598e8c09c7SBo Jiao 
1608e8c09c7SBo Jiao 	irq_mask = MT_INT_RX_DONE_MCU | MT_INT_TX_DONE_MCU;
1618e8c09c7SBo Jiao 
1628e8c09c7SBo Jiao 	if (!dev->mphy.band_idx)
1638e8c09c7SBo Jiao 		irq_mask |= MT_INT_BAND0_RX_DONE;
1648e8c09c7SBo Jiao 
1658e8c09c7SBo Jiao 	if (dev->dbdc_support)
1668e8c09c7SBo Jiao 		irq_mask |= MT_INT_BAND1_RX_DONE;
1678e8c09c7SBo Jiao 
1688e8c09c7SBo Jiao 	if (dev->tbtc_support)
1698e8c09c7SBo Jiao 		irq_mask |= MT_INT_BAND2_RX_DONE;
1708e8c09c7SBo Jiao 
1718e8c09c7SBo Jiao done:
1728e8c09c7SBo Jiao 	mt7996_irq_enable(dev, irq_mask);
1738e8c09c7SBo Jiao 	mt7996_irq_disable(dev, 0);
1748e8c09c7SBo Jiao }
1758e8c09c7SBo Jiao 
mt7996_dma_enable(struct mt7996_dev * dev,bool reset)1768e8c09c7SBo Jiao static void mt7996_dma_enable(struct mt7996_dev *dev, bool reset)
1778e8c09c7SBo Jiao {
1788e8c09c7SBo Jiao 	u32 hif1_ofs = 0;
1798e8c09c7SBo Jiao 
1808e8c09c7SBo Jiao 	if (dev->hif2)
1818e8c09c7SBo Jiao 		hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
1828e8c09c7SBo Jiao 
18398686cd2SShayne Chen 	/* reset dma idx */
18498686cd2SShayne Chen 	mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR, ~0);
18598686cd2SShayne Chen 	if (dev->hif2)
18698686cd2SShayne Chen 		mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR + hif1_ofs, ~0);
18798686cd2SShayne Chen 
18898686cd2SShayne Chen 	/* configure delay interrupt off */
18998686cd2SShayne Chen 	mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0, 0);
19098686cd2SShayne Chen 	mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1, 0);
19198686cd2SShayne Chen 	mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2, 0);
19298686cd2SShayne Chen 
19398686cd2SShayne Chen 	if (dev->hif2) {
19498686cd2SShayne Chen 		mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0 + hif1_ofs, 0);
19598686cd2SShayne Chen 		mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1 + hif1_ofs, 0);
19698686cd2SShayne Chen 		mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2 + hif1_ofs, 0);
19798686cd2SShayne Chen 	}
19898686cd2SShayne Chen 
19998686cd2SShayne Chen 	/* configure perfetch settings */
20098686cd2SShayne Chen 	mt7996_dma_prefetch(dev);
20198686cd2SShayne Chen 
20298686cd2SShayne Chen 	/* hif wait WFDMA idle */
20398686cd2SShayne Chen 	mt76_set(dev, MT_WFDMA0_BUSY_ENA,
20498686cd2SShayne Chen 		 MT_WFDMA0_BUSY_ENA_TX_FIFO0 |
20598686cd2SShayne Chen 		 MT_WFDMA0_BUSY_ENA_TX_FIFO1 |
20698686cd2SShayne Chen 		 MT_WFDMA0_BUSY_ENA_RX_FIFO);
20798686cd2SShayne Chen 
20898686cd2SShayne Chen 	if (dev->hif2)
20998686cd2SShayne Chen 		mt76_set(dev, MT_WFDMA0_BUSY_ENA + hif1_ofs,
21098686cd2SShayne Chen 			 MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 |
21198686cd2SShayne Chen 			 MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 |
21298686cd2SShayne Chen 			 MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO);
21398686cd2SShayne Chen 
21498686cd2SShayne Chen 	mt76_poll(dev, MT_WFDMA_EXT_CSR_HIF_MISC,
21598686cd2SShayne Chen 		  MT_WFDMA_EXT_CSR_HIF_MISC_BUSY, 0, 1000);
21698686cd2SShayne Chen 
21798686cd2SShayne Chen 	/* GLO_CFG_EXT0 */
21898686cd2SShayne Chen 	mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT0,
21998686cd2SShayne Chen 		 WF_WFDMA0_GLO_CFG_EXT0_RX_WB_RXD |
22098686cd2SShayne Chen 		 WF_WFDMA0_GLO_CFG_EXT0_WED_MERGE_MODE);
22198686cd2SShayne Chen 
22298686cd2SShayne Chen 	/* GLO_CFG_EXT1 */
22398686cd2SShayne Chen 	mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1,
22498686cd2SShayne Chen 		 WF_WFDMA0_GLO_CFG_EXT1_TX_FCTRL_MODE);
22598686cd2SShayne Chen 
22698686cd2SShayne Chen 	if (dev->hif2) {
22798686cd2SShayne Chen 		/* GLO_CFG_EXT0 */
22898686cd2SShayne Chen 		mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT0 + hif1_ofs,
22998686cd2SShayne Chen 			 WF_WFDMA0_GLO_CFG_EXT0_RX_WB_RXD |
23098686cd2SShayne Chen 			 WF_WFDMA0_GLO_CFG_EXT0_WED_MERGE_MODE);
23198686cd2SShayne Chen 
23298686cd2SShayne Chen 		/* GLO_CFG_EXT1 */
23398686cd2SShayne Chen 		mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1 + hif1_ofs,
23498686cd2SShayne Chen 			 WF_WFDMA0_GLO_CFG_EXT1_TX_FCTRL_MODE);
23598686cd2SShayne Chen 
23698686cd2SShayne Chen 		mt76_set(dev, MT_WFDMA_HOST_CONFIG,
23798686cd2SShayne Chen 			 MT_WFDMA_HOST_CONFIG_PDMA_BAND);
23898686cd2SShayne Chen 	}
23998686cd2SShayne Chen 
24098686cd2SShayne Chen 	if (dev->hif2) {
24198686cd2SShayne Chen 		/* fix hardware limitation, pcie1's rx ring3 is not available
24298686cd2SShayne Chen 		 * so, redirect pcie0 rx ring3 interrupt to pcie1
24398686cd2SShayne Chen 		 */
24498686cd2SShayne Chen 		mt76_set(dev, MT_WFDMA0_RX_INT_PCIE_SEL,
24598686cd2SShayne Chen 			 MT_WFDMA0_RX_INT_SEL_RING3);
24698686cd2SShayne Chen 
24798686cd2SShayne Chen 		/* TODO: redirect rx ring6 interrupt to pcie0 for wed function */
24898686cd2SShayne Chen 	}
24998686cd2SShayne Chen 
2508e8c09c7SBo Jiao 	mt7996_dma_start(dev, reset);
25198686cd2SShayne Chen }
25298686cd2SShayne Chen 
mt7996_dma_init(struct mt7996_dev * dev)25398686cd2SShayne Chen int mt7996_dma_init(struct mt7996_dev *dev)
25498686cd2SShayne Chen {
25598686cd2SShayne Chen 	u32 hif1_ofs = 0;
25698686cd2SShayne Chen 	int ret;
25798686cd2SShayne Chen 
25898686cd2SShayne Chen 	mt7996_dma_config(dev);
25998686cd2SShayne Chen 
26098686cd2SShayne Chen 	mt76_dma_attach(&dev->mt76);
26198686cd2SShayne Chen 
26298686cd2SShayne Chen 	if (dev->hif2)
26398686cd2SShayne Chen 		hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
26498686cd2SShayne Chen 
26598686cd2SShayne Chen 	mt7996_dma_disable(dev, true);
26698686cd2SShayne Chen 
26798686cd2SShayne Chen 	/* init tx queue */
26898686cd2SShayne Chen 	ret = mt76_connac_init_tx_queues(dev->phy.mt76,
26998686cd2SShayne Chen 					 MT_TXQ_ID(dev->mphy.band_idx),
27098686cd2SShayne Chen 					 MT7996_TX_RING_SIZE,
27198686cd2SShayne Chen 					 MT_TXQ_RING_BASE(0), 0);
27298686cd2SShayne Chen 	if (ret)
27398686cd2SShayne Chen 		return ret;
27498686cd2SShayne Chen 
27598686cd2SShayne Chen 	/* command to WM */
27698686cd2SShayne Chen 	ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM,
27798686cd2SShayne Chen 				  MT_MCUQ_ID(MT_MCUQ_WM),
27898686cd2SShayne Chen 				  MT7996_TX_MCU_RING_SIZE,
27998686cd2SShayne Chen 				  MT_MCUQ_RING_BASE(MT_MCUQ_WM));
28098686cd2SShayne Chen 	if (ret)
28198686cd2SShayne Chen 		return ret;
28298686cd2SShayne Chen 
28398686cd2SShayne Chen 	/* command to WA */
28498686cd2SShayne Chen 	ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WA,
28598686cd2SShayne Chen 				  MT_MCUQ_ID(MT_MCUQ_WA),
28698686cd2SShayne Chen 				  MT7996_TX_MCU_RING_SIZE,
28798686cd2SShayne Chen 				  MT_MCUQ_RING_BASE(MT_MCUQ_WA));
28898686cd2SShayne Chen 	if (ret)
28998686cd2SShayne Chen 		return ret;
29098686cd2SShayne Chen 
29198686cd2SShayne Chen 	/* firmware download */
29298686cd2SShayne Chen 	ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL,
29398686cd2SShayne Chen 				  MT_MCUQ_ID(MT_MCUQ_FWDL),
29498686cd2SShayne Chen 				  MT7996_TX_FWDL_RING_SIZE,
29598686cd2SShayne Chen 				  MT_MCUQ_RING_BASE(MT_MCUQ_FWDL));
29698686cd2SShayne Chen 	if (ret)
29798686cd2SShayne Chen 		return ret;
29898686cd2SShayne Chen 
29998686cd2SShayne Chen 	/* event from WM */
30098686cd2SShayne Chen 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU],
30198686cd2SShayne Chen 			       MT_RXQ_ID(MT_RXQ_MCU),
30298686cd2SShayne Chen 			       MT7996_RX_MCU_RING_SIZE,
30398686cd2SShayne Chen 			       MT_RX_BUF_SIZE,
30498686cd2SShayne Chen 			       MT_RXQ_RING_BASE(MT_RXQ_MCU));
30598686cd2SShayne Chen 	if (ret)
30698686cd2SShayne Chen 		return ret;
30798686cd2SShayne Chen 
30898686cd2SShayne Chen 	/* event from WA */
30998686cd2SShayne Chen 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU_WA],
31098686cd2SShayne Chen 			       MT_RXQ_ID(MT_RXQ_MCU_WA),
311*1634de41SStanleyYP Wang 			       MT7996_RX_MCU_RING_SIZE_WA,
31298686cd2SShayne Chen 			       MT_RX_BUF_SIZE,
31398686cd2SShayne Chen 			       MT_RXQ_RING_BASE(MT_RXQ_MCU_WA));
31498686cd2SShayne Chen 	if (ret)
31598686cd2SShayne Chen 		return ret;
31698686cd2SShayne Chen 
31798686cd2SShayne Chen 	/* rx data queue for band0 and band1 */
31898686cd2SShayne Chen 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN],
31998686cd2SShayne Chen 			       MT_RXQ_ID(MT_RXQ_MAIN),
32098686cd2SShayne Chen 			       MT7996_RX_RING_SIZE,
32198686cd2SShayne Chen 			       MT_RX_BUF_SIZE,
32298686cd2SShayne Chen 			       MT_RXQ_RING_BASE(MT_RXQ_MAIN));
32398686cd2SShayne Chen 	if (ret)
32498686cd2SShayne Chen 		return ret;
32598686cd2SShayne Chen 
32698686cd2SShayne Chen 	/* tx free notify event from WA for band0 */
32798686cd2SShayne Chen 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN_WA],
32898686cd2SShayne Chen 			       MT_RXQ_ID(MT_RXQ_MAIN_WA),
32998686cd2SShayne Chen 			       MT7996_RX_MCU_RING_SIZE,
33098686cd2SShayne Chen 			       MT_RX_BUF_SIZE,
33198686cd2SShayne Chen 			       MT_RXQ_RING_BASE(MT_RXQ_MAIN_WA));
33298686cd2SShayne Chen 	if (ret)
33398686cd2SShayne Chen 		return ret;
33498686cd2SShayne Chen 
33598686cd2SShayne Chen 	if (dev->tbtc_support || dev->mphy.band_idx == MT_BAND2) {
33698686cd2SShayne Chen 		/* rx data queue for band2 */
33798686cd2SShayne Chen 		ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND2],
33898686cd2SShayne Chen 				       MT_RXQ_ID(MT_RXQ_BAND2),
33998686cd2SShayne Chen 				       MT7996_RX_RING_SIZE,
34098686cd2SShayne Chen 				       MT_RX_BUF_SIZE,
34198686cd2SShayne Chen 				       MT_RXQ_RING_BASE(MT_RXQ_BAND2) + hif1_ofs);
34298686cd2SShayne Chen 		if (ret)
34398686cd2SShayne Chen 			return ret;
34498686cd2SShayne Chen 
34598686cd2SShayne Chen 		/* tx free notify event from WA for band2
34698686cd2SShayne Chen 		 * use pcie0's rx ring3, but, redirect pcie0 rx ring3 interrupt to pcie1
34798686cd2SShayne Chen 		 */
34898686cd2SShayne Chen 		ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND2_WA],
34998686cd2SShayne Chen 				       MT_RXQ_ID(MT_RXQ_BAND2_WA),
35098686cd2SShayne Chen 				       MT7996_RX_MCU_RING_SIZE,
35198686cd2SShayne Chen 				       MT_RX_BUF_SIZE,
35298686cd2SShayne Chen 				       MT_RXQ_RING_BASE(MT_RXQ_BAND2_WA));
35398686cd2SShayne Chen 		if (ret)
35498686cd2SShayne Chen 			return ret;
35598686cd2SShayne Chen 	}
35698686cd2SShayne Chen 
35798686cd2SShayne Chen 	ret = mt76_init_queues(dev, mt76_dma_rx_poll);
35898686cd2SShayne Chen 	if (ret < 0)
35998686cd2SShayne Chen 		return ret;
36098686cd2SShayne Chen 
36198686cd2SShayne Chen 	netif_napi_add_tx(&dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
36298686cd2SShayne Chen 			  mt7996_poll_tx);
36398686cd2SShayne Chen 	napi_enable(&dev->mt76.tx_napi);
36498686cd2SShayne Chen 
3658e8c09c7SBo Jiao 	mt7996_dma_enable(dev, false);
36698686cd2SShayne Chen 
36798686cd2SShayne Chen 	return 0;
36898686cd2SShayne Chen }
36998686cd2SShayne Chen 
mt7996_dma_reset(struct mt7996_dev * dev,bool force)37027015b6fSBo Jiao void mt7996_dma_reset(struct mt7996_dev *dev, bool force)
37127015b6fSBo Jiao {
37227015b6fSBo Jiao 	struct mt76_phy *phy2 = dev->mt76.phys[MT_BAND1];
37327015b6fSBo Jiao 	struct mt76_phy *phy3 = dev->mt76.phys[MT_BAND2];
37427015b6fSBo Jiao 	u32 hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
37527015b6fSBo Jiao 	int i;
37627015b6fSBo Jiao 
37727015b6fSBo Jiao 	mt76_clear(dev, MT_WFDMA0_GLO_CFG,
37827015b6fSBo Jiao 		   MT_WFDMA0_GLO_CFG_TX_DMA_EN |
37927015b6fSBo Jiao 		   MT_WFDMA0_GLO_CFG_RX_DMA_EN);
38027015b6fSBo Jiao 
38127015b6fSBo Jiao 	if (dev->hif2)
38227015b6fSBo Jiao 		mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
38327015b6fSBo Jiao 			   MT_WFDMA0_GLO_CFG_TX_DMA_EN |
38427015b6fSBo Jiao 			   MT_WFDMA0_GLO_CFG_RX_DMA_EN);
38527015b6fSBo Jiao 
38627015b6fSBo Jiao 	usleep_range(1000, 2000);
38727015b6fSBo Jiao 
38827015b6fSBo Jiao 	for (i = 0; i < __MT_TXQ_MAX; i++) {
38927015b6fSBo Jiao 		mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
39027015b6fSBo Jiao 		if (phy2)
39127015b6fSBo Jiao 			mt76_queue_tx_cleanup(dev, phy2->q_tx[i], true);
39227015b6fSBo Jiao 		if (phy3)
39327015b6fSBo Jiao 			mt76_queue_tx_cleanup(dev, phy3->q_tx[i], true);
39427015b6fSBo Jiao 	}
39527015b6fSBo Jiao 
39627015b6fSBo Jiao 	for (i = 0; i < __MT_MCUQ_MAX; i++)
39727015b6fSBo Jiao 		mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[i], true);
39827015b6fSBo Jiao 
39927015b6fSBo Jiao 	mt76_for_each_q_rx(&dev->mt76, i)
40027015b6fSBo Jiao 		mt76_queue_rx_cleanup(dev, &dev->mt76.q_rx[i]);
40127015b6fSBo Jiao 
40227015b6fSBo Jiao 	mt76_tx_status_check(&dev->mt76, true);
40327015b6fSBo Jiao 
40427015b6fSBo Jiao 	/* reset wfsys */
40527015b6fSBo Jiao 	if (force)
40627015b6fSBo Jiao 		mt7996_wfsys_reset(dev);
40727015b6fSBo Jiao 
40827015b6fSBo Jiao 	mt7996_dma_disable(dev, force);
40927015b6fSBo Jiao 
41027015b6fSBo Jiao 	/* reset hw queues */
41127015b6fSBo Jiao 	for (i = 0; i < __MT_TXQ_MAX; i++) {
41227015b6fSBo Jiao 		mt76_queue_reset(dev, dev->mphy.q_tx[i]);
41327015b6fSBo Jiao 		if (phy2)
41427015b6fSBo Jiao 			mt76_queue_reset(dev, phy2->q_tx[i]);
41527015b6fSBo Jiao 		if (phy3)
41627015b6fSBo Jiao 			mt76_queue_reset(dev, phy3->q_tx[i]);
41727015b6fSBo Jiao 	}
41827015b6fSBo Jiao 
41927015b6fSBo Jiao 	for (i = 0; i < __MT_MCUQ_MAX; i++)
42027015b6fSBo Jiao 		mt76_queue_reset(dev, dev->mt76.q_mcu[i]);
42127015b6fSBo Jiao 
42227015b6fSBo Jiao 	mt76_for_each_q_rx(&dev->mt76, i) {
42327015b6fSBo Jiao 		mt76_queue_reset(dev, &dev->mt76.q_rx[i]);
42427015b6fSBo Jiao 	}
42527015b6fSBo Jiao 
42627015b6fSBo Jiao 	mt76_tx_status_check(&dev->mt76, true);
42727015b6fSBo Jiao 
42827015b6fSBo Jiao 	mt76_for_each_q_rx(&dev->mt76, i)
42927015b6fSBo Jiao 		mt76_queue_rx_reset(dev, i);
43027015b6fSBo Jiao 
4318e8c09c7SBo Jiao 	mt7996_dma_enable(dev, !force);
43227015b6fSBo Jiao }
43327015b6fSBo Jiao 
mt7996_dma_cleanup(struct mt7996_dev * dev)43498686cd2SShayne Chen void mt7996_dma_cleanup(struct mt7996_dev *dev)
43598686cd2SShayne Chen {
43698686cd2SShayne Chen 	mt7996_dma_disable(dev, true);
43798686cd2SShayne Chen 
43898686cd2SShayne Chen 	mt76_dma_cleanup(&dev->mt76);
43998686cd2SShayne Chen }
440