1 /*
2  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
3  *
4  * Permission to use, copy, modify, and/or distribute this software for any
5  * purpose with or without fee is hereby granted, provided that the above
6  * copyright notice and this permission notice appear in all copies.
7  *
8  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15  */
16 
17 #ifndef __MT76X02_REGS_H
18 #define __MT76X02_REGS_H
19 
20 #define MT_ASIC_VERSION			0x0000
21 
22 #define MT76XX_REV_E3		0x22
23 #define MT76XX_REV_E4		0x33
24 
25 #define MT_CMB_CTRL			0x0020
26 #define MT_CMB_CTRL_XTAL_RDY		BIT(22)
27 #define MT_CMB_CTRL_PLL_LD		BIT(23)
28 
29 #define MT_EFUSE_CTRL			0x0024
30 #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
31 #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
32 #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
33 #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
34 #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
35 #define MT_EFUSE_CTRL_KICK		BIT(30)
36 #define MT_EFUSE_CTRL_SEL		BIT(31)
37 
38 #define MT_EFUSE_DATA_BASE		0x0028
39 #define MT_EFUSE_DATA(_n)		(MT_EFUSE_DATA_BASE + ((_n) << 2))
40 
41 #define MT_COEXCFG0			0x0040
42 #define MT_COEXCFG0_COEX_EN		BIT(0)
43 
44 #define MT_WLAN_FUN_CTRL		0x0080
45 #define MT_WLAN_FUN_CTRL_WLAN_EN	BIT(0)
46 #define MT_WLAN_FUN_CTRL_WLAN_CLK_EN	BIT(1)
47 #define MT_WLAN_FUN_CTRL_WLAN_RESET_RF	BIT(2)
48 
49 #define MT_COEXCFG3			0x004c
50 
51 #define	MT_LDO_CTRL_0			0x006c
52 #define	MT_LDO_CTRL_1			0x0070
53 
54 #define MT_WLAN_FUN_CTRL_WLAN_RESET	BIT(3) /* MT76x0 */
55 #define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN	BIT(3) /* MT76x2 */
56 
57 #define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ	BIT(4)
58 #define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL	BIT(5)
59 #define MT_WLAN_FUN_CTRL_INV_ANT_SEL	BIT(6)
60 #define MT_WLAN_FUN_CTRL_WAKE_HOST	BIT(7)
61 
62 #define MT_WLAN_FUN_CTRL_THERM_RST	BIT(8) /* MT76x2 */
63 #define MT_WLAN_FUN_CTRL_THERM_CKEN	BIT(9) /* MT76x2 */
64 
65 #define MT_WLAN_FUN_CTRL_GPIO_IN	GENMASK(15, 8) /* MT76x0 */
66 #define MT_WLAN_FUN_CTRL_GPIO_OUT	GENMASK(23, 16) /* MT76x0 */
67 #define MT_WLAN_FUN_CTRL_GPIO_OUT_EN	GENMASK(31, 24) /* MT76x0 */
68 
69 #define MT_XO_CTRL0			0x0100
70 #define MT_XO_CTRL1			0x0104
71 #define MT_XO_CTRL2			0x0108
72 #define MT_XO_CTRL3			0x010c
73 #define MT_XO_CTRL4			0x0110
74 
75 #define MT_XO_CTRL5			0x0114
76 #define MT_XO_CTRL5_C2_VAL		GENMASK(14, 8)
77 
78 #define MT_XO_CTRL6			0x0118
79 #define MT_XO_CTRL6_C2_CTRL		GENMASK(14, 8)
80 
81 #define MT_XO_CTRL7			0x011c
82 
83 #define MT_IOCFG_6			0x0124
84 
85 #define MT_USB_U3DMA_CFG		0x9018
86 #define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT	GENMASK(7, 0)
87 #define MT_USB_DMA_CFG_RX_BULK_AGG_LMT	GENMASK(15, 8)
88 #define MT_USB_DMA_CFG_UDMA_TX_WL_DROP	BIT(16)
89 #define MT_USB_DMA_CFG_WAKE_UP_EN	BIT(17)
90 #define MT_USB_DMA_CFG_RX_DROP_OR_PAD	BIT(18)
91 #define MT_USB_DMA_CFG_TX_CLR		BIT(19)
92 #define MT_USB_DMA_CFG_TXOP_HALT	BIT(20)
93 #define MT_USB_DMA_CFG_RX_BULK_AGG_EN	BIT(21)
94 #define MT_USB_DMA_CFG_RX_BULK_EN	BIT(22)
95 #define MT_USB_DMA_CFG_TX_BULK_EN	BIT(23)
96 #define MT_USB_DMA_CFG_EP_OUT_VALID	GENMASK(29, 24)
97 #define MT_USB_DMA_CFG_RX_BUSY		BIT(30)
98 #define MT_USB_DMA_CFG_TX_BUSY		BIT(31)
99 
100 #define MT_WLAN_MTC_CTRL		0x10148
101 #define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP	BIT(0)
102 #define MT_WLAN_MTC_CTRL_PWR_ACK	BIT(12)
103 #define MT_WLAN_MTC_CTRL_PWR_ACK_S	BIT(13)
104 #define MT_WLAN_MTC_CTRL_BBP_MEM_PD	GENMASK(19, 16)
105 #define MT_WLAN_MTC_CTRL_PBF_MEM_PD	BIT(20)
106 #define MT_WLAN_MTC_CTRL_FCE_MEM_PD	BIT(21)
107 #define MT_WLAN_MTC_CTRL_TSO_MEM_PD	BIT(22)
108 #define MT_WLAN_MTC_CTRL_BBP_MEM_RB	BIT(24)
109 #define MT_WLAN_MTC_CTRL_PBF_MEM_RB	BIT(25)
110 #define MT_WLAN_MTC_CTRL_FCE_MEM_RB	BIT(26)
111 #define MT_WLAN_MTC_CTRL_TSO_MEM_RB	BIT(27)
112 #define MT_WLAN_MTC_CTRL_STATE_UP	BIT(28)
113 
114 #define MT_INT_SOURCE_CSR		0x0200
115 #define MT_INT_MASK_CSR			0x0204
116 
117 #define MT_INT_RX_DONE(_n)		BIT(_n)
118 #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
119 #define MT_INT_TX_DONE_ALL		GENMASK(13, 4)
120 #define MT_INT_TX_DONE(_n)		BIT(_n + 4)
121 #define MT_INT_RX_COHERENT		BIT(16)
122 #define MT_INT_TX_COHERENT		BIT(17)
123 #define MT_INT_ANY_COHERENT		BIT(18)
124 #define MT_INT_MCU_CMD			BIT(19)
125 #define MT_INT_TBTT			BIT(20)
126 #define MT_INT_PRE_TBTT			BIT(21)
127 #define MT_INT_TX_STAT			BIT(22)
128 #define MT_INT_AUTO_WAKEUP		BIT(23)
129 #define MT_INT_GPTIMER			BIT(24)
130 #define MT_INT_RXDELAYINT		BIT(26)
131 #define MT_INT_TXDELAYINT		BIT(27)
132 
133 #define MT_WPDMA_GLO_CFG		0x0208
134 #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
135 #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
136 #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
137 #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
138 #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
139 #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
140 #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
141 #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN	GENMASK(15, 8)
142 #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS	BIT(30)
143 #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET	BIT(31)
144 
145 #define MT_WPDMA_RST_IDX		0x020c
146 
147 #define MT_WPDMA_DELAY_INT_CFG		0x0210
148 
149 #define MT_WMM_AIFSN		0x0214
150 #define MT_WMM_AIFSN_MASK		GENMASK(3, 0)
151 #define MT_WMM_AIFSN_SHIFT(_n)		((_n) * 4)
152 
153 #define MT_WMM_CWMIN		0x0218
154 #define MT_WMM_CWMIN_MASK		GENMASK(3, 0)
155 #define MT_WMM_CWMIN_SHIFT(_n)		((_n) * 4)
156 
157 #define MT_WMM_CWMAX		0x021c
158 #define MT_WMM_CWMAX_MASK		GENMASK(3, 0)
159 #define MT_WMM_CWMAX_SHIFT(_n)		((_n) * 4)
160 
161 #define MT_WMM_TXOP_BASE		0x0220
162 #define MT_WMM_TXOP(_n)			(MT_WMM_TXOP_BASE + (((_n) / 2) << 2))
163 #define MT_WMM_TXOP_SHIFT(_n)		((_n & 1) * 16)
164 #define MT_WMM_TXOP_MASK		GENMASK(15, 0)
165 
166 #define MT_WMM_CTRL			0x0230 /* MT76x0 */
167 #define MT_FCE_DMA_ADDR			0x0230
168 #define MT_FCE_DMA_LEN			0x0234
169 #define MT_USB_DMA_CFG			0x0238
170 
171 #define MT_TSO_CTRL			0x0250
172 #define MT_HEADER_TRANS_CTRL_REG	0x0260
173 
174 #define MT_US_CYC_CFG			0x02a4
175 #define MT_US_CYC_CNT			GENMASK(7, 0)
176 
177 #define MT_TX_RING_BASE			0x0300
178 #define MT_RX_RING_BASE			0x03c0
179 
180 #define MT_TX_HW_QUEUE_MCU		8
181 #define MT_TX_HW_QUEUE_MGMT		9
182 
183 #define MT_PBF_SYS_CTRL			0x0400
184 #define MT_PBF_SYS_CTRL_MCU_RESET	BIT(0)
185 #define MT_PBF_SYS_CTRL_DMA_RESET	BIT(1)
186 #define MT_PBF_SYS_CTRL_MAC_RESET	BIT(2)
187 #define MT_PBF_SYS_CTRL_PBF_RESET	BIT(3)
188 #define MT_PBF_SYS_CTRL_ASY_RESET	BIT(4)
189 
190 #define MT_PBF_CFG			0x0404
191 #define MT_PBF_CFG_TX0Q_EN		BIT(0)
192 #define MT_PBF_CFG_TX1Q_EN		BIT(1)
193 #define MT_PBF_CFG_TX2Q_EN		BIT(2)
194 #define MT_PBF_CFG_TX3Q_EN		BIT(3)
195 #define MT_PBF_CFG_RX0Q_EN		BIT(4)
196 #define MT_PBF_CFG_RX_DROP_EN		BIT(8)
197 
198 #define MT_PBF_TX_MAX_PCNT		0x0408
199 #define MT_PBF_RX_MAX_PCNT		0x040c
200 
201 #define MT_BCN_OFFSET_BASE		0x041c
202 #define MT_BCN_OFFSET(_n)		(MT_BCN_OFFSET_BASE + ((_n) << 2))
203 
204 #define MT_RXQ_STA			0x0430
205 #define MT_TXQ_STA			0x0434
206 #define	MT_RF_CSR_CFG			0x0500
207 #define MT_RF_CSR_CFG_DATA		GENMASK(7, 0)
208 #define MT_RF_CSR_CFG_REG_ID		GENMASK(14, 8)
209 #define MT_RF_CSR_CFG_REG_BANK		GENMASK(17, 15)
210 #define MT_RF_CSR_CFG_WR		BIT(30)
211 #define MT_RF_CSR_CFG_KICK		BIT(31)
212 
213 #define MT_RF_BYPASS_0			0x0504
214 #define MT_RF_BYPASS_1			0x0508
215 #define MT_RF_SETTING_0			0x050c
216 
217 #define MT_RF_MISC			0x0518
218 #define MT_RF_DATA_WRITE		0x0524
219 
220 #define MT_RF_CTRL			0x0528
221 #define MT_RF_CTRL_ADDR			GENMASK(11, 0)
222 #define MT_RF_CTRL_WRITE		BIT(12)
223 #define MT_RF_CTRL_BUSY			BIT(13)
224 #define MT_RF_CTRL_IDX			BIT(16)
225 
226 #define MT_RF_DATA_READ			0x052c
227 
228 #define MT_COM_REG0			0x0730
229 #define MT_COM_REG1			0x0734
230 #define MT_COM_REG2			0x0738
231 #define MT_COM_REG3			0x073C
232 
233 #define MT_LED_CTRL			0x0770
234 #define MT_LED_CTRL_REPLAY(_n)		BIT(0 + (8 * (_n)))
235 #define MT_LED_CTRL_POLARITY(_n)	BIT(1 + (8 * (_n)))
236 #define MT_LED_CTRL_TX_BLINK_MODE(_n)	BIT(2 + (8 * (_n)))
237 #define MT_LED_CTRL_KICK(_n)		BIT(7 + (8 * (_n)))
238 
239 #define MT_LED_TX_BLINK_0		0x0774
240 #define MT_LED_TX_BLINK_1		0x0778
241 
242 #define MT_LED_S0_BASE			0x077C
243 #define MT_LED_S0(_n)			(MT_LED_S0_BASE + 8 * (_n))
244 #define MT_LED_S1_BASE			0x0780
245 #define MT_LED_S1(_n)			(MT_LED_S1_BASE + 8 * (_n))
246 #define MT_LED_STATUS_OFF_MASK		GENMASK(31, 24)
247 #define MT_LED_STATUS_OFF(_v)		(((_v) << __ffs(MT_LED_STATUS_OFF_MASK)) & \
248 					 MT_LED_STATUS_OFF_MASK)
249 #define MT_LED_STATUS_ON_MASK		GENMASK(23, 16)
250 #define MT_LED_STATUS_ON(_v)		(((_v) << __ffs(MT_LED_STATUS_ON_MASK)) & \
251 					 MT_LED_STATUS_ON_MASK)
252 #define MT_LED_STATUS_DURATION_MASK	GENMASK(15, 8)
253 #define MT_LED_STATUS_DURATION(_v)	(((_v) << __ffs(MT_LED_STATUS_DURATION_MASK)) & \
254 					 MT_LED_STATUS_DURATION_MASK)
255 
256 #define MT_FCE_PSE_CTRL			0x0800
257 #define MT_FCE_PARAMETERS		0x0804
258 #define MT_FCE_CSO			0x0808
259 
260 #define MT_FCE_L2_STUFF			0x080c
261 #define MT_FCE_L2_STUFF_HT_L2_EN	BIT(0)
262 #define MT_FCE_L2_STUFF_QOS_L2_EN	BIT(1)
263 #define MT_FCE_L2_STUFF_RX_STUFF_EN	BIT(2)
264 #define MT_FCE_L2_STUFF_TX_STUFF_EN	BIT(3)
265 #define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN	BIT(4)
266 #define MT_FCE_L2_STUFF_MVINV_BSWAP	BIT(5)
267 #define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN	GENMASK(15, 8)
268 #define MT_FCE_L2_STUFF_TS_LEN_EN	GENMASK(23, 16)
269 #define MT_FCE_L2_STUFF_OTHER_PORT	GENMASK(25, 24)
270 
271 #define MT_FCE_WLAN_FLOW_CONTROL1	0x0824
272 
273 #define MT_TX_CPU_FROM_FCE_BASE_PTR	0x09a0
274 #define MT_TX_CPU_FROM_FCE_MAX_COUNT	0x09a4
275 #define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX	0x09a8
276 #define MT_FCE_PDMA_GLOBAL_CONF		0x09c4
277 #define MT_FCE_SKIP_FS			0x0a6c
278 
279 #define MT_PAUSE_ENABLE_CONTROL1	0x0a38
280 
281 #define MT_MAC_CSR0			0x1000
282 
283 #define MT_MAC_SYS_CTRL			0x1004
284 #define MT_MAC_SYS_CTRL_RESET_CSR	BIT(0)
285 #define MT_MAC_SYS_CTRL_RESET_BBP	BIT(1)
286 #define MT_MAC_SYS_CTRL_ENABLE_TX	BIT(2)
287 #define MT_MAC_SYS_CTRL_ENABLE_RX	BIT(3)
288 
289 #define MT_MAC_ADDR_DW0			0x1008
290 #define MT_MAC_ADDR_DW1			0x100c
291 #define MT_MAC_ADDR_DW1_U2ME_MASK	GENMASK(23, 16)
292 
293 #define MT_MAC_BSSID_DW0		0x1010
294 #define MT_MAC_BSSID_DW1		0x1014
295 #define MT_MAC_BSSID_DW1_ADDR		GENMASK(15, 0)
296 #define MT_MAC_BSSID_DW1_MBSS_MODE	GENMASK(17, 16)
297 #define MT_MAC_BSSID_DW1_MBEACON_N	GENMASK(20, 18)
298 #define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT	BIT(21)
299 #define MT_MAC_BSSID_DW1_MBSS_MODE_B2	BIT(22)
300 #define MT_MAC_BSSID_DW1_MBEACON_N_B3	BIT(23)
301 #define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE	GENMASK(26, 24)
302 
303 #define MT_MAX_LEN_CFG			0x1018
304 #define MT_MAX_LEN_CFG_AMPDU		GENMASK(13, 12)
305 
306 #define MT_LED_CFG			0x102c
307 
308 #define MT_AMPDU_MAX_LEN_20M1S		0x1030
309 #define MT_AMPDU_MAX_LEN_20M2S		0x1034
310 #define MT_AMPDU_MAX_LEN_40M1S		0x1038
311 #define MT_AMPDU_MAX_LEN_40M2S		0x103c
312 #define MT_AMPDU_MAX_LEN		0x1040
313 
314 #define MT_WCID_DROP_BASE		0x106c
315 #define MT_WCID_DROP(_n)		(MT_WCID_DROP_BASE + ((_n) >> 5) * 4)
316 #define MT_WCID_DROP_MASK(_n)		BIT((_n) % 32)
317 
318 #define MT_BCN_BYPASS_MASK		0x108c
319 
320 #define MT_MAC_APC_BSSID_BASE		0x1090
321 #define MT_MAC_APC_BSSID_L(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8))
322 #define MT_MAC_APC_BSSID_H(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4))
323 #define MT_MAC_APC_BSSID_H_ADDR		GENMASK(15, 0)
324 #define MT_MAC_APC_BSSID0_H_EN		BIT(16)
325 
326 #define MT_XIFS_TIME_CFG		0x1100
327 #define MT_XIFS_TIME_CFG_CCK_SIFS	GENMASK(7, 0)
328 #define MT_XIFS_TIME_CFG_OFDM_SIFS	GENMASK(15, 8)
329 #define MT_XIFS_TIME_CFG_OFDM_XIFS	GENMASK(19, 16)
330 #define MT_XIFS_TIME_CFG_EIFS		GENMASK(28, 20)
331 #define MT_XIFS_TIME_CFG_BB_RXEND_EN	BIT(29)
332 
333 #define MT_BKOFF_SLOT_CFG		0x1104
334 #define MT_BKOFF_SLOT_CFG_SLOTTIME	GENMASK(7, 0)
335 #define MT_BKOFF_SLOT_CFG_CC_DELAY	GENMASK(11, 8)
336 
337 #define MT_CH_TIME_CFG			0x110c
338 #define MT_CH_TIME_CFG_TIMER_EN		BIT(0)
339 #define MT_CH_TIME_CFG_TX_AS_BUSY	BIT(1)
340 #define MT_CH_TIME_CFG_RX_AS_BUSY	BIT(2)
341 #define MT_CH_TIME_CFG_NAV_AS_BUSY	BIT(3)
342 #define MT_CH_TIME_CFG_EIFS_AS_BUSY	BIT(4)
343 #define MT_CH_TIME_CFG_MDRDY_CNT_EN	BIT(5)
344 #define MT_CH_CCA_RC_EN			BIT(6)
345 #define MT_CH_TIME_CFG_CH_TIMER_CLR	GENMASK(9, 8)
346 #define MT_CH_TIME_CFG_MDRDY_CLR	GENMASK(11, 10)
347 
348 #define MT_PBF_LIFE_TIMER		0x1110
349 
350 #define MT_BEACON_TIME_CFG		0x1114
351 #define MT_BEACON_TIME_CFG_INTVAL	GENMASK(15, 0)
352 #define MT_BEACON_TIME_CFG_TIMER_EN	BIT(16)
353 #define MT_BEACON_TIME_CFG_SYNC_MODE	GENMASK(18, 17)
354 #define MT_BEACON_TIME_CFG_TBTT_EN	BIT(19)
355 #define MT_BEACON_TIME_CFG_BEACON_TX	BIT(20)
356 #define MT_BEACON_TIME_CFG_TSF_COMP	GENMASK(31, 24)
357 
358 #define MT_TBTT_SYNC_CFG		0x1118
359 #define MT_TSF_TIMER_DW0		0x111c
360 #define MT_TSF_TIMER_DW1		0x1120
361 #define MT_TBTT_TIMER			0x1124
362 #define MT_TBTT_TIMER_VAL		GENMASK(16, 0)
363 
364 #define MT_INT_TIMER_CFG		0x1128
365 #define MT_INT_TIMER_CFG_PRE_TBTT	GENMASK(15, 0)
366 #define MT_INT_TIMER_CFG_GP_TIMER	GENMASK(31, 16)
367 
368 #define MT_INT_TIMER_EN			0x112c
369 #define MT_INT_TIMER_EN_PRE_TBTT_EN	BIT(0)
370 #define MT_INT_TIMER_EN_GP_TIMER_EN	BIT(1)
371 
372 #define MT_CH_IDLE			0x1130
373 #define MT_CH_BUSY			0x1134
374 #define MT_EXT_CH_BUSY			0x1138
375 #define MT_ED_CCA_TIMER			0x1140
376 
377 #define MT_MAC_STATUS			0x1200
378 #define MT_MAC_STATUS_TX		BIT(0)
379 #define MT_MAC_STATUS_RX		BIT(1)
380 
381 #define MT_PWR_PIN_CFG			0x1204
382 #define MT_AUX_CLK_CFG			0x120c
383 
384 #define MT_BB_PA_MODE_CFG0		0x1214
385 #define MT_BB_PA_MODE_CFG1		0x1218
386 #define MT_RF_PA_MODE_CFG0		0x121c
387 #define MT_RF_PA_MODE_CFG1		0x1220
388 
389 #define MT_RF_PA_MODE_ADJ0		0x1228
390 #define MT_RF_PA_MODE_ADJ1		0x122c
391 
392 #define MT_DACCLK_EN_DLY_CFG		0x1264
393 
394 #define MT_EDCA_CFG_BASE		0x1300
395 #define MT_EDCA_CFG_AC(_n)		(MT_EDCA_CFG_BASE + ((_n) << 2))
396 #define MT_EDCA_CFG_TXOP		GENMASK(7, 0)
397 #define MT_EDCA_CFG_AIFSN		GENMASK(11, 8)
398 #define MT_EDCA_CFG_CWMIN		GENMASK(15, 12)
399 #define MT_EDCA_CFG_CWMAX		GENMASK(19, 16)
400 
401 #define MT_TX_PWR_CFG_0			0x1314
402 #define MT_TX_PWR_CFG_1			0x1318
403 #define MT_TX_PWR_CFG_2			0x131c
404 #define MT_TX_PWR_CFG_3			0x1320
405 #define MT_TX_PWR_CFG_4			0x1324
406 #define MT_TX_PIN_CFG			0x1328
407 #define MT_TX_PIN_CFG_TXANT		GENMASK(3, 0)
408 #define MT_TX_PIN_CFG_RXANT		GENMASK(11, 8)
409 #define MT_TX_PIN_RFTR_EN		BIT(16)
410 #define MT_TX_PIN_TRSW_EN		BIT(18)
411 
412 #define MT_TX_BAND_CFG			0x132c
413 #define MT_TX_BAND_CFG_UPPER_40M	BIT(0)
414 #define MT_TX_BAND_CFG_5G		BIT(1)
415 #define MT_TX_BAND_CFG_2G		BIT(2)
416 
417 #define MT_HT_FBK_TO_LEGACY		0x1384
418 #define MT_TX_MPDU_ADJ_INT		0x1388
419 
420 #define MT_TX_PWR_CFG_7			0x13d4
421 #define MT_TX_PWR_CFG_8			0x13d8
422 #define MT_TX_PWR_CFG_9			0x13dc
423 
424 #define MT_TX_SW_CFG0			0x1330
425 #define MT_TX_SW_CFG1			0x1334
426 #define MT_TX_SW_CFG2			0x1338
427 
428 #define MT_TXOP_CTRL_CFG		0x1340
429 #define MT_TXOP_TRUN_EN			GENMASK(5, 0)
430 #define MT_TXOP_EXT_CCA_DLY		GENMASK(15, 8)
431 #define MT_TXOP_ED_CCA_EN		BIT(20)
432 
433 #define MT_TX_RTS_CFG			0x1344
434 #define MT_TX_RTS_CFG_RETRY_LIMIT	GENMASK(7, 0)
435 #define MT_TX_RTS_CFG_THRESH		GENMASK(23, 8)
436 #define MT_TX_RTS_FALLBACK		BIT(24)
437 
438 #define MT_TX_TIMEOUT_CFG		0x1348
439 #define MT_TX_TIMEOUT_CFG_ACKTO		GENMASK(15, 8)
440 
441 #define MT_TX_RETRY_CFG			0x134c
442 #define MT_TX_LINK_CFG			0x1350
443 #define MT_TX_CFACK_EN			BIT(12)
444 #define MT_VHT_HT_FBK_CFG0		0x1354
445 #define MT_VHT_HT_FBK_CFG1		0x1358
446 #define MT_LG_FBK_CFG0			0x135c
447 #define MT_LG_FBK_CFG1			0x1360
448 
449 #define MT_PROT_CFG_RATE		GENMASK(15, 0)
450 #define MT_PROT_CFG_CTRL		GENMASK(17, 16)
451 #define MT_PROT_CFG_NAV			GENMASK(19, 18)
452 #define MT_PROT_CFG_TXOP_ALLOW		GENMASK(25, 20)
453 #define MT_PROT_CFG_RTS_THRESH		BIT(26)
454 
455 #define MT_CCK_PROT_CFG			0x1364
456 #define MT_OFDM_PROT_CFG		0x1368
457 #define MT_MM20_PROT_CFG		0x136c
458 #define MT_MM40_PROT_CFG		0x1370
459 #define MT_GF20_PROT_CFG		0x1374
460 #define MT_GF40_PROT_CFG		0x1378
461 
462 #define MT_PROT_RATE			GENMASK(15, 0)
463 #define MT_PROT_CTRL_RTS_CTS		BIT(16)
464 #define MT_PROT_CTRL_CTS2SELF		BIT(17)
465 #define MT_PROT_NAV_SHORT		BIT(18)
466 #define MT_PROT_NAV_LONG		BIT(19)
467 #define MT_PROT_TXOP_ALLOW_CCK		BIT(20)
468 #define MT_PROT_TXOP_ALLOW_OFDM		BIT(21)
469 #define MT_PROT_TXOP_ALLOW_MM20		BIT(22)
470 #define MT_PROT_TXOP_ALLOW_MM40		BIT(23)
471 #define MT_PROT_TXOP_ALLOW_GF20		BIT(24)
472 #define MT_PROT_TXOP_ALLOW_GF40		BIT(25)
473 #define MT_PROT_RTS_THR_EN		BIT(26)
474 #define MT_PROT_RATE_CCK_11		0x0003
475 #define MT_PROT_RATE_OFDM_6		0x2000
476 #define MT_PROT_RATE_OFDM_24		0x2004
477 #define MT_PROT_RATE_DUP_OFDM_24	0x2084
478 #define MT_PROT_RATE_SGI_OFDM_24	0x2104
479 #define MT_PROT_TXOP_ALLOW_ALL		GENMASK(25, 20)
480 #define MT_PROT_TXOP_ALLOW_BW20		(MT_PROT_TXOP_ALLOW_ALL &	\
481 					 ~MT_PROT_TXOP_ALLOW_MM40 &	\
482 					 ~MT_PROT_TXOP_ALLOW_GF40)
483 
484 #define MT_EXP_ACK_TIME			0x1380
485 
486 #define MT_TX_PWR_CFG_0_EXT		0x1390
487 #define MT_TX_PWR_CFG_1_EXT		0x1394
488 
489 #define MT_TX_FBK_LIMIT			0x1398
490 #define MT_TX_FBK_LIMIT_MPDU_FBK	GENMASK(7, 0)
491 #define MT_TX_FBK_LIMIT_AMPDU_FBK	GENMASK(15, 8)
492 #define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR	BIT(16)
493 #define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR	BIT(17)
494 #define MT_TX_FBK_LIMIT_RATE_LUT	BIT(18)
495 
496 #define MT_TX0_RF_GAIN_CORR		0x13a0
497 #define MT_TX1_RF_GAIN_CORR		0x13a4
498 #define MT_TX0_RF_GAIN_ATTEN		0x13a8
499 #define MT_TX0_RF_GAIN_ATTEN		0x13a8 /* MT76x0 */
500 
501 #define MT_TX_ALC_CFG_0			0x13b0
502 #define MT_TX_ALC_CFG_0_CH_INIT_0	GENMASK(5, 0)
503 #define MT_TX_ALC_CFG_0_CH_INIT_1	GENMASK(13, 8)
504 #define MT_TX_ALC_CFG_0_LIMIT_0		GENMASK(21, 16)
505 #define MT_TX_ALC_CFG_0_LIMIT_1		GENMASK(29, 24)
506 
507 #define MT_TX_ALC_CFG_1			0x13b4
508 #define MT_TX_ALC_CFG_1_TEMP_COMP	GENMASK(5, 0)
509 
510 #define MT_TX_ALC_CFG_2			0x13a8
511 #define MT_TX_ALC_CFG_2_TEMP_COMP	GENMASK(5, 0)
512 
513 #define MT_TX_ALC_CFG_3			0x13ac
514 #define MT_TX_ALC_CFG_4			0x13c0
515 #define MT_TX_ALC_CFG_4_LOWGAIN_CH_EN	BIT(31)
516 #define MT_TX0_BB_GAIN_ATTEN		0x13c0 /* MT76x0 */
517 
518 #define MT_TX_ALC_VGA3			0x13c8
519 
520 #define MT_TX_PROT_CFG6			0x13e0
521 #define MT_TX_PROT_CFG7			0x13e4
522 #define MT_TX_PROT_CFG8			0x13e8
523 
524 #define MT_PIFS_TX_CFG			0x13ec
525 
526 #define MT_RX_FILTR_CFG			0x1400
527 
528 #define MT_RX_FILTR_CFG_CRC_ERR		BIT(0)
529 #define MT_RX_FILTR_CFG_PHY_ERR		BIT(1)
530 #define MT_RX_FILTR_CFG_PROMISC		BIT(2)
531 #define MT_RX_FILTR_CFG_OTHER_BSS	BIT(3)
532 #define MT_RX_FILTR_CFG_VER_ERR		BIT(4)
533 #define MT_RX_FILTR_CFG_MCAST		BIT(5)
534 #define MT_RX_FILTR_CFG_BCAST		BIT(6)
535 #define MT_RX_FILTR_CFG_DUP		BIT(7)
536 #define MT_RX_FILTR_CFG_CFACK		BIT(8)
537 #define MT_RX_FILTR_CFG_CFEND		BIT(9)
538 #define MT_RX_FILTR_CFG_ACK		BIT(10)
539 #define MT_RX_FILTR_CFG_CTS		BIT(11)
540 #define MT_RX_FILTR_CFG_RTS		BIT(12)
541 #define MT_RX_FILTR_CFG_PSPOLL		BIT(13)
542 #define MT_RX_FILTR_CFG_BA		BIT(14)
543 #define MT_RX_FILTR_CFG_BAR		BIT(15)
544 #define MT_RX_FILTR_CFG_CTRL_RSV	BIT(16)
545 
546 #define MT_AUTO_RSP_CFG			0x1404
547 #define MT_AUTO_RSP_EN			BIT(0)
548 #define MT_AUTO_RSP_PREAMB_SHORT	BIT(4)
549 #define MT_LEGACY_BASIC_RATE		0x1408
550 #define MT_HT_BASIC_RATE		0x140c
551 
552 #define MT_HT_CTRL_CFG			0x1410
553 #define MT_RX_PARSER_CFG		0x1418
554 #define MT_RX_PARSER_RX_SET_NAV_ALL	BIT(0)
555 
556 #define MT_EXT_CCA_CFG			0x141c
557 #define MT_EXT_CCA_CFG_CCA0		GENMASK(1, 0)
558 #define MT_EXT_CCA_CFG_CCA1		GENMASK(3, 2)
559 #define MT_EXT_CCA_CFG_CCA2		GENMASK(5, 4)
560 #define MT_EXT_CCA_CFG_CCA3		GENMASK(7, 6)
561 #define MT_EXT_CCA_CFG_CCA_MASK		GENMASK(11, 8)
562 #define MT_EXT_CCA_CFG_ED_CCA_MASK	GENMASK(15, 12)
563 
564 #define MT_TX_SW_CFG3			0x1478
565 
566 #define MT_PN_PAD_MODE			0x150c
567 
568 #define MT_TXOP_HLDR_ET			0x1608
569 #define MT_TXOP_HLDR_TX40M_BLK_EN	BIT(1)
570 
571 #define MT_PROT_AUTO_TX_CFG		0x1648
572 #define MT_PROT_AUTO_TX_CFG_PROT_PADJ	GENMASK(11, 8)
573 #define MT_PROT_AUTO_TX_CFG_AUTO_PADJ	GENMASK(27, 24)
574 
575 #define MT_RX_STAT_0			0x1700
576 #define MT_RX_STAT_0_CRC_ERRORS		GENMASK(15, 0)
577 #define MT_RX_STAT_0_PHY_ERRORS		GENMASK(31, 16)
578 
579 #define MT_RX_STAT_1			0x1704
580 #define MT_RX_STAT_1_CCA_ERRORS		GENMASK(15, 0)
581 #define MT_RX_STAT_1_PLCP_ERRORS	GENMASK(31, 16)
582 
583 #define MT_RX_STAT_2			0x1708
584 #define MT_RX_STAT_2_DUP_ERRORS		GENMASK(15, 0)
585 #define MT_RX_STAT_2_OVERFLOW_ERRORS	GENMASK(31, 16)
586 
587 #define MT_TX_STA_0			0x170c
588 #define MT_TX_STA_1			0x1710
589 #define MT_TX_STA_2			0x1714
590 
591 #define MT_TX_STAT_FIFO			0x1718
592 #define MT_TX_STAT_FIFO_VALID		BIT(0)
593 #define MT_TX_STAT_FIFO_SUCCESS		BIT(5)
594 #define MT_TX_STAT_FIFO_AGGR		BIT(6)
595 #define MT_TX_STAT_FIFO_ACKREQ		BIT(7)
596 #define MT_TX_STAT_FIFO_WCID		GENMASK(15, 8)
597 #define MT_TX_STAT_FIFO_RATE		GENMASK(31, 16)
598 
599 #define MT_TX_AGG_STAT			0x171c
600 
601 #define MT_TX_AGG_CNT_BASE0		0x1720
602 #define MT_MPDU_DENSITY_CNT		0x1740
603 #define MT_TX_AGG_CNT_BASE1		0x174c
604 
605 #define MT_TX_AGG_CNT(_id)		((_id) < 8 ?			\
606 					 MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \
607 					 MT_TX_AGG_CNT_BASE1 + ((_id - 8) << 2))
608 
609 #define MT_TX_STAT_FIFO_EXT		0x1798
610 #define MT_TX_STAT_FIFO_EXT_RETRY	GENMASK(7, 0)
611 #define MT_TX_STAT_FIFO_EXT_PKTID	GENMASK(15, 8)
612 
613 #define MT_WCID_TX_RATE_BASE		0x1c00
614 #define MT_WCID_TX_RATE(_i)		(MT_WCID_TX_RATE_BASE + ((_i) << 3))
615 
616 #define MT_BBP_CORE_BASE		0x2000
617 #define MT_BBP_IBI_BASE			0x2100
618 #define MT_BBP_AGC_BASE			0x2300
619 #define MT_BBP_TXC_BASE			0x2400
620 #define MT_BBP_RXC_BASE			0x2500
621 #define MT_BBP_TXO_BASE			0x2600
622 #define MT_BBP_TXBE_BASE		0x2700
623 #define MT_BBP_RXFE_BASE		0x2800
624 #define MT_BBP_RXO_BASE			0x2900
625 #define MT_BBP_DFS_BASE			0x2a00
626 #define MT_BBP_TR_BASE			0x2b00
627 #define MT_BBP_CAL_BASE			0x2c00
628 #define MT_BBP_DSC_BASE			0x2e00
629 #define MT_BBP_PFMU_BASE		0x2f00
630 
631 #define MT_BBP(_type, _n)		(MT_BBP_##_type##_BASE + ((_n) << 2))
632 
633 #define MT_BBP_CORE_R1_BW		GENMASK(4, 3)
634 
635 #define MT_BBP_AGC_R0_CTRL_CHAN		GENMASK(9, 8)
636 #define MT_BBP_AGC_R0_BW		GENMASK(14, 12)
637 
638 /* AGC, R4/R5 */
639 #define MT_BBP_AGC_LNA_HIGH_GAIN	GENMASK(21, 16)
640 #define MT_BBP_AGC_LNA_MID_GAIN		GENMASK(13, 8)
641 #define MT_BBP_AGC_LNA_LOW_GAIN		GENMASK(5, 0)
642 
643 /* AGC, R6/R7 */
644 #define MT_BBP_AGC_LNA_ULOW_GAIN	GENMASK(5, 0)
645 
646 /* AGC, R8/R9 */
647 #define MT_BBP_AGC_LNA_GAIN_MODE	GENMASK(7, 6)
648 #define MT_BBP_AGC_GAIN			GENMASK(14, 8)
649 
650 #define MT_BBP_AGC20_RSSI0		GENMASK(7, 0)
651 #define MT_BBP_AGC20_RSSI1		GENMASK(15, 8)
652 
653 #define MT_BBP_TXBE_R0_CTRL_CHAN	GENMASK(1, 0)
654 
655 #define MT_WCID_ADDR_BASE		0x1800
656 #define MT_WCID_ADDR(_n)		(MT_WCID_ADDR_BASE + (_n) * 8)
657 
658 #define MT_SRAM_BASE			0x4000
659 
660 #define MT_WCID_KEY_BASE		0x8000
661 #define MT_WCID_KEY(_n)			(MT_WCID_KEY_BASE + (_n) * 32)
662 
663 #define MT_WCID_IV_BASE			0xa000
664 #define MT_WCID_IV(_n)			(MT_WCID_IV_BASE + (_n) * 8)
665 
666 #define MT_WCID_ATTR_BASE		0xa800
667 #define MT_WCID_ATTR(_n)		(MT_WCID_ATTR_BASE + (_n) * 4)
668 
669 #define MT_WCID_ATTR_PAIRWISE		BIT(0)
670 #define MT_WCID_ATTR_PKEY_MODE		GENMASK(3, 1)
671 #define MT_WCID_ATTR_BSS_IDX		GENMASK(6, 4)
672 #define MT_WCID_ATTR_RXWI_UDF		GENMASK(9, 7)
673 #define MT_WCID_ATTR_PKEY_MODE_EXT	BIT(10)
674 #define MT_WCID_ATTR_BSS_IDX_EXT	BIT(11)
675 #define MT_WCID_ATTR_WAPI_MCBC		BIT(15)
676 #define MT_WCID_ATTR_WAPI_KEYID		GENMASK(31, 24)
677 
678 #define MT_SKEY_BASE_0			0xac00
679 #define MT_SKEY_BASE_1			0xb400
680 #define MT_SKEY_0(_bss, _idx)		(MT_SKEY_BASE_0 + (4 * (_bss) + _idx) * 32)
681 #define MT_SKEY_1(_bss, _idx)		(MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + _idx) * 32)
682 #define MT_SKEY(_bss, _idx)		((_bss & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))
683 
684 #define MT_SKEY_MODE_BASE_0		0xb000
685 #define MT_SKEY_MODE_BASE_1		0xb3f0
686 #define MT_SKEY_MODE_0(_bss)		(MT_SKEY_MODE_BASE_0 + ((_bss / 2) << 2))
687 #define MT_SKEY_MODE_1(_bss)		(MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2))
688 #define MT_SKEY_MODE(_bss)		((_bss & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss))
689 #define MT_SKEY_MODE_MASK		GENMASK(3, 0)
690 #define MT_SKEY_MODE_SHIFT(_bss, _idx)	(4 * ((_idx) + 4 * (_bss & 1)))
691 
692 #define MT_BEACON_BASE			0xc000
693 
694 #define MT_TEMP_SENSOR			0x1d000
695 #define MT_TEMP_SENSOR_VAL		GENMASK(6, 0)
696 
697 struct mt76_wcid_addr {
698 	u8 macaddr[6];
699 	__le16 ba_mask;
700 } __packed __aligned(4);
701 
702 struct mt76_wcid_key {
703 	u8 key[16];
704 	u8 tx_mic[8];
705 	u8 rx_mic[8];
706 } __packed __aligned(4);
707 
708 enum mt76x02_cipher_type {
709 	MT_CIPHER_NONE,
710 	MT_CIPHER_WEP40,
711 	MT_CIPHER_WEP104,
712 	MT_CIPHER_TKIP,
713 	MT_CIPHER_AES_CCMP,
714 	MT_CIPHER_CKIP40,
715 	MT_CIPHER_CKIP104,
716 	MT_CIPHER_CKIP128,
717 	MT_CIPHER_WAPI,
718 };
719 
720 #endif
721