1 // SPDX-License-Identifier: ISC
2 /*
3  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4  * Copyright (C) 2018 Stanislaw Gruszka <stf_xl@wp.pl>
5  */
6 
7 #include "mt76x02.h"
8 #include "mt76x02_trace.h"
9 #include "trace.h"
10 
11 void mt76x02_mac_reset_counters(struct mt76x02_dev *dev)
12 {
13 	int i;
14 
15 	mt76_rr(dev, MT_RX_STAT_0);
16 	mt76_rr(dev, MT_RX_STAT_1);
17 	mt76_rr(dev, MT_RX_STAT_2);
18 	mt76_rr(dev, MT_TX_STA_0);
19 	mt76_rr(dev, MT_TX_STA_1);
20 	mt76_rr(dev, MT_TX_STA_2);
21 
22 	for (i = 0; i < 16; i++)
23 		mt76_rr(dev, MT_TX_AGG_CNT(i));
24 
25 	for (i = 0; i < 16; i++)
26 		mt76_rr(dev, MT_TX_STAT_FIFO);
27 
28 	memset(dev->mt76.aggr_stats, 0, sizeof(dev->mt76.aggr_stats));
29 }
30 EXPORT_SYMBOL_GPL(mt76x02_mac_reset_counters);
31 
32 static enum mt76x02_cipher_type
33 mt76x02_mac_get_key_info(struct ieee80211_key_conf *key, u8 *key_data)
34 {
35 	memset(key_data, 0, 32);
36 	if (!key)
37 		return MT_CIPHER_NONE;
38 
39 	if (key->keylen > 32)
40 		return MT_CIPHER_NONE;
41 
42 	memcpy(key_data, key->key, key->keylen);
43 
44 	switch (key->cipher) {
45 	case WLAN_CIPHER_SUITE_WEP40:
46 		return MT_CIPHER_WEP40;
47 	case WLAN_CIPHER_SUITE_WEP104:
48 		return MT_CIPHER_WEP104;
49 	case WLAN_CIPHER_SUITE_TKIP:
50 		return MT_CIPHER_TKIP;
51 	case WLAN_CIPHER_SUITE_CCMP:
52 		return MT_CIPHER_AES_CCMP;
53 	default:
54 		return MT_CIPHER_NONE;
55 	}
56 }
57 
58 int mt76x02_mac_shared_key_setup(struct mt76x02_dev *dev, u8 vif_idx,
59 				 u8 key_idx, struct ieee80211_key_conf *key)
60 {
61 	enum mt76x02_cipher_type cipher;
62 	u8 key_data[32];
63 	u32 val;
64 
65 	cipher = mt76x02_mac_get_key_info(key, key_data);
66 	if (cipher == MT_CIPHER_NONE && key)
67 		return -EOPNOTSUPP;
68 
69 	val = mt76_rr(dev, MT_SKEY_MODE(vif_idx));
70 	val &= ~(MT_SKEY_MODE_MASK << MT_SKEY_MODE_SHIFT(vif_idx, key_idx));
71 	val |= cipher << MT_SKEY_MODE_SHIFT(vif_idx, key_idx);
72 	mt76_wr(dev, MT_SKEY_MODE(vif_idx), val);
73 
74 	mt76_wr_copy(dev, MT_SKEY(vif_idx, key_idx), key_data,
75 		     sizeof(key_data));
76 
77 	return 0;
78 }
79 EXPORT_SYMBOL_GPL(mt76x02_mac_shared_key_setup);
80 
81 void mt76x02_mac_wcid_sync_pn(struct mt76x02_dev *dev, u8 idx,
82 			      struct ieee80211_key_conf *key)
83 {
84 	enum mt76x02_cipher_type cipher;
85 	u8 key_data[32];
86 	u32 iv, eiv;
87 	u64 pn;
88 
89 	cipher = mt76x02_mac_get_key_info(key, key_data);
90 	iv = mt76_rr(dev, MT_WCID_IV(idx));
91 	eiv = mt76_rr(dev, MT_WCID_IV(idx) + 4);
92 
93 	pn = (u64)eiv << 16;
94 	if (cipher == MT_CIPHER_TKIP) {
95 		pn |= (iv >> 16) & 0xff;
96 		pn |= (iv & 0xff) << 8;
97 	} else if (cipher >= MT_CIPHER_AES_CCMP) {
98 		pn |= iv & 0xffff;
99 	} else {
100 		return;
101 	}
102 
103 	atomic64_set(&key->tx_pn, pn);
104 }
105 
106 int mt76x02_mac_wcid_set_key(struct mt76x02_dev *dev, u8 idx,
107 			     struct ieee80211_key_conf *key)
108 {
109 	enum mt76x02_cipher_type cipher;
110 	u8 key_data[32];
111 	u8 iv_data[8];
112 	u64 pn;
113 
114 	cipher = mt76x02_mac_get_key_info(key, key_data);
115 	if (cipher == MT_CIPHER_NONE && key)
116 		return -EOPNOTSUPP;
117 
118 	mt76_wr_copy(dev, MT_WCID_KEY(idx), key_data, sizeof(key_data));
119 	mt76_rmw_field(dev, MT_WCID_ATTR(idx), MT_WCID_ATTR_PKEY_MODE, cipher);
120 
121 	memset(iv_data, 0, sizeof(iv_data));
122 	if (key) {
123 		mt76_rmw_field(dev, MT_WCID_ATTR(idx), MT_WCID_ATTR_PAIRWISE,
124 			       !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
125 
126 		pn = atomic64_read(&key->tx_pn);
127 
128 		iv_data[3] = key->keyidx << 6;
129 		if (cipher >= MT_CIPHER_TKIP) {
130 			iv_data[3] |= 0x20;
131 			put_unaligned_le32(pn >> 16, &iv_data[4]);
132 		}
133 
134 		if (cipher == MT_CIPHER_TKIP) {
135 			iv_data[0] = (pn >> 8) & 0xff;
136 			iv_data[1] = (iv_data[0] | 0x20) & 0x7f;
137 			iv_data[2] = pn & 0xff;
138 		} else if (cipher >= MT_CIPHER_AES_CCMP) {
139 			put_unaligned_le16((pn & 0xffff), &iv_data[0]);
140 		}
141 	}
142 
143 	mt76_wr_copy(dev, MT_WCID_IV(idx), iv_data, sizeof(iv_data));
144 
145 	return 0;
146 }
147 
148 void mt76x02_mac_wcid_setup(struct mt76x02_dev *dev, u8 idx,
149 			    u8 vif_idx, u8 *mac)
150 {
151 	struct mt76_wcid_addr addr = {};
152 	u32 attr;
153 
154 	attr = FIELD_PREP(MT_WCID_ATTR_BSS_IDX, vif_idx & 7) |
155 	       FIELD_PREP(MT_WCID_ATTR_BSS_IDX_EXT, !!(vif_idx & 8));
156 
157 	mt76_wr(dev, MT_WCID_ATTR(idx), attr);
158 
159 	if (idx >= 128)
160 		return;
161 
162 	if (mac)
163 		memcpy(addr.macaddr, mac, ETH_ALEN);
164 
165 	mt76_wr_copy(dev, MT_WCID_ADDR(idx), &addr, sizeof(addr));
166 }
167 EXPORT_SYMBOL_GPL(mt76x02_mac_wcid_setup);
168 
169 void mt76x02_mac_wcid_set_drop(struct mt76x02_dev *dev, u8 idx, bool drop)
170 {
171 	u32 val = mt76_rr(dev, MT_WCID_DROP(idx));
172 	u32 bit = MT_WCID_DROP_MASK(idx);
173 
174 	/* prevent unnecessary writes */
175 	if ((val & bit) != (bit * drop))
176 		mt76_wr(dev, MT_WCID_DROP(idx), (val & ~bit) | (bit * drop));
177 }
178 
179 static __le16
180 mt76x02_mac_tx_rate_val(struct mt76x02_dev *dev,
181 			const struct ieee80211_tx_rate *rate, u8 *nss_val)
182 {
183 	u8 phy, rate_idx, nss, bw = 0;
184 	u16 rateval;
185 
186 	if (rate->flags & IEEE80211_TX_RC_VHT_MCS) {
187 		rate_idx = rate->idx;
188 		nss = 1 + (rate->idx >> 4);
189 		phy = MT_PHY_TYPE_VHT;
190 		if (rate->flags & IEEE80211_TX_RC_80_MHZ_WIDTH)
191 			bw = 2;
192 		else if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
193 			bw = 1;
194 	} else if (rate->flags & IEEE80211_TX_RC_MCS) {
195 		rate_idx = rate->idx;
196 		nss = 1 + (rate->idx >> 3);
197 		phy = MT_PHY_TYPE_HT;
198 		if (rate->flags & IEEE80211_TX_RC_GREEN_FIELD)
199 			phy = MT_PHY_TYPE_HT_GF;
200 		if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
201 			bw = 1;
202 	} else {
203 		const struct ieee80211_rate *r;
204 		int band = dev->mphy.chandef.chan->band;
205 		u16 val;
206 
207 		r = &dev->mt76.hw->wiphy->bands[band]->bitrates[rate->idx];
208 		if (rate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
209 			val = r->hw_value_short;
210 		else
211 			val = r->hw_value;
212 
213 		phy = val >> 8;
214 		rate_idx = val & 0xff;
215 		nss = 1;
216 	}
217 
218 	rateval = FIELD_PREP(MT_RXWI_RATE_INDEX, rate_idx);
219 	rateval |= FIELD_PREP(MT_RXWI_RATE_PHY, phy);
220 	rateval |= FIELD_PREP(MT_RXWI_RATE_BW, bw);
221 	if (rate->flags & IEEE80211_TX_RC_SHORT_GI)
222 		rateval |= MT_RXWI_RATE_SGI;
223 
224 	*nss_val = nss;
225 	return cpu_to_le16(rateval);
226 }
227 
228 void mt76x02_mac_wcid_set_rate(struct mt76x02_dev *dev, struct mt76_wcid *wcid,
229 			       const struct ieee80211_tx_rate *rate)
230 {
231 	s8 max_txpwr_adj = mt76x02_tx_get_max_txpwr_adj(dev, rate);
232 	__le16 rateval;
233 	u32 tx_info;
234 	s8 nss;
235 
236 	rateval = mt76x02_mac_tx_rate_val(dev, rate, &nss);
237 	tx_info = FIELD_PREP(MT_WCID_TX_INFO_RATE, rateval) |
238 		  FIELD_PREP(MT_WCID_TX_INFO_NSS, nss) |
239 		  FIELD_PREP(MT_WCID_TX_INFO_TXPWR_ADJ, max_txpwr_adj) |
240 		  MT_WCID_TX_INFO_SET;
241 	wcid->tx_info = tx_info;
242 }
243 
244 void mt76x02_mac_set_short_preamble(struct mt76x02_dev *dev, bool enable)
245 {
246 	if (enable)
247 		mt76_set(dev, MT_AUTO_RSP_CFG, MT_AUTO_RSP_PREAMB_SHORT);
248 	else
249 		mt76_clear(dev, MT_AUTO_RSP_CFG, MT_AUTO_RSP_PREAMB_SHORT);
250 }
251 
252 bool mt76x02_mac_load_tx_status(struct mt76x02_dev *dev,
253 				struct mt76x02_tx_status *stat)
254 {
255 	u32 stat1, stat2;
256 
257 	stat2 = mt76_rr(dev, MT_TX_STAT_FIFO_EXT);
258 	stat1 = mt76_rr(dev, MT_TX_STAT_FIFO);
259 
260 	stat->valid = !!(stat1 & MT_TX_STAT_FIFO_VALID);
261 	if (!stat->valid)
262 		return false;
263 
264 	stat->success = !!(stat1 & MT_TX_STAT_FIFO_SUCCESS);
265 	stat->aggr = !!(stat1 & MT_TX_STAT_FIFO_AGGR);
266 	stat->ack_req = !!(stat1 & MT_TX_STAT_FIFO_ACKREQ);
267 	stat->wcid = FIELD_GET(MT_TX_STAT_FIFO_WCID, stat1);
268 	stat->rate = FIELD_GET(MT_TX_STAT_FIFO_RATE, stat1);
269 
270 	stat->retry = FIELD_GET(MT_TX_STAT_FIFO_EXT_RETRY, stat2);
271 	stat->pktid = FIELD_GET(MT_TX_STAT_FIFO_EXT_PKTID, stat2);
272 
273 	trace_mac_txstat_fetch(dev, stat);
274 
275 	return true;
276 }
277 
278 static int
279 mt76x02_mac_process_tx_rate(struct ieee80211_tx_rate *txrate, u16 rate,
280 			    enum nl80211_band band)
281 {
282 	u8 idx = FIELD_GET(MT_RXWI_RATE_INDEX, rate);
283 
284 	txrate->idx = 0;
285 	txrate->flags = 0;
286 	txrate->count = 1;
287 
288 	switch (FIELD_GET(MT_RXWI_RATE_PHY, rate)) {
289 	case MT_PHY_TYPE_OFDM:
290 		if (band == NL80211_BAND_2GHZ)
291 			idx += 4;
292 
293 		txrate->idx = idx;
294 		return 0;
295 	case MT_PHY_TYPE_CCK:
296 		if (idx >= 8)
297 			idx -= 8;
298 
299 		txrate->idx = idx;
300 		return 0;
301 	case MT_PHY_TYPE_HT_GF:
302 		txrate->flags |= IEEE80211_TX_RC_GREEN_FIELD;
303 		/* fall through */
304 	case MT_PHY_TYPE_HT:
305 		txrate->flags |= IEEE80211_TX_RC_MCS;
306 		txrate->idx = idx;
307 		break;
308 	case MT_PHY_TYPE_VHT:
309 		txrate->flags |= IEEE80211_TX_RC_VHT_MCS;
310 		txrate->idx = idx;
311 		break;
312 	default:
313 		return -EINVAL;
314 	}
315 
316 	switch (FIELD_GET(MT_RXWI_RATE_BW, rate)) {
317 	case MT_PHY_BW_20:
318 		break;
319 	case MT_PHY_BW_40:
320 		txrate->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
321 		break;
322 	case MT_PHY_BW_80:
323 		txrate->flags |= IEEE80211_TX_RC_80_MHZ_WIDTH;
324 		break;
325 	default:
326 		return -EINVAL;
327 	}
328 
329 	if (rate & MT_RXWI_RATE_SGI)
330 		txrate->flags |= IEEE80211_TX_RC_SHORT_GI;
331 
332 	return 0;
333 }
334 
335 void mt76x02_mac_write_txwi(struct mt76x02_dev *dev, struct mt76x02_txwi *txwi,
336 			    struct sk_buff *skb, struct mt76_wcid *wcid,
337 			    struct ieee80211_sta *sta, int len)
338 {
339 	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
340 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
341 	struct ieee80211_tx_rate *rate = &info->control.rates[0];
342 	struct ieee80211_key_conf *key = info->control.hw_key;
343 	u32 wcid_tx_info;
344 	u16 rate_ht_mask = FIELD_PREP(MT_RXWI_RATE_PHY, BIT(1) | BIT(2));
345 	u16 txwi_flags = 0;
346 	u8 nss;
347 	s8 txpwr_adj, max_txpwr_adj;
348 	u8 ccmp_pn[8], nstreams = dev->chainmask & 0xf;
349 
350 	memset(txwi, 0, sizeof(*txwi));
351 
352 	if (!info->control.hw_key && wcid && wcid->hw_key_idx != 0xff &&
353 	    ieee80211_has_protected(hdr->frame_control)) {
354 		wcid = NULL;
355 		ieee80211_get_tx_rates(info->control.vif, sta, skb,
356 				       info->control.rates, 1);
357 	}
358 
359 	if (wcid)
360 		txwi->wcid = wcid->idx;
361 	else
362 		txwi->wcid = 0xff;
363 
364 	if (wcid && wcid->sw_iv && key) {
365 		u64 pn = atomic64_inc_return(&key->tx_pn);
366 
367 		ccmp_pn[0] = pn;
368 		ccmp_pn[1] = pn >> 8;
369 		ccmp_pn[2] = 0;
370 		ccmp_pn[3] = 0x20 | (key->keyidx << 6);
371 		ccmp_pn[4] = pn >> 16;
372 		ccmp_pn[5] = pn >> 24;
373 		ccmp_pn[6] = pn >> 32;
374 		ccmp_pn[7] = pn >> 40;
375 		txwi->iv = *((__le32 *)&ccmp_pn[0]);
376 		txwi->eiv = *((__le32 *)&ccmp_pn[4]);
377 	}
378 
379 	if (wcid && (rate->idx < 0 || !rate->count)) {
380 		wcid_tx_info = wcid->tx_info;
381 		txwi->rate = FIELD_GET(MT_WCID_TX_INFO_RATE, wcid_tx_info);
382 		max_txpwr_adj = FIELD_GET(MT_WCID_TX_INFO_TXPWR_ADJ,
383 					  wcid_tx_info);
384 		nss = FIELD_GET(MT_WCID_TX_INFO_NSS, wcid_tx_info);
385 	} else {
386 		txwi->rate = mt76x02_mac_tx_rate_val(dev, rate, &nss);
387 		max_txpwr_adj = mt76x02_tx_get_max_txpwr_adj(dev, rate);
388 	}
389 
390 	txpwr_adj = mt76x02_tx_get_txpwr_adj(dev, dev->txpower_conf,
391 					     max_txpwr_adj);
392 	txwi->ctl2 = FIELD_PREP(MT_TX_PWR_ADJ, txpwr_adj);
393 
394 	if (nstreams > 1 && mt76_rev(&dev->mt76) >= MT76XX_REV_E4)
395 		txwi->txstream = 0x13;
396 	else if (nstreams > 1 && mt76_rev(&dev->mt76) >= MT76XX_REV_E3 &&
397 		 !(txwi->rate & cpu_to_le16(rate_ht_mask)))
398 		txwi->txstream = 0x93;
399 
400 	if (is_mt76x2(dev) && (info->flags & IEEE80211_TX_CTL_LDPC))
401 		txwi->rate |= cpu_to_le16(MT_RXWI_RATE_LDPC);
402 	if ((info->flags & IEEE80211_TX_CTL_STBC) && nss == 1)
403 		txwi->rate |= cpu_to_le16(MT_RXWI_RATE_STBC);
404 	if (nss > 1 && sta && sta->smps_mode == IEEE80211_SMPS_DYNAMIC)
405 		txwi_flags |= MT_TXWI_FLAGS_MMPS;
406 	if (!(info->flags & IEEE80211_TX_CTL_NO_ACK))
407 		txwi->ack_ctl |= MT_TXWI_ACK_CTL_REQ;
408 	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ)
409 		txwi->ack_ctl |= MT_TXWI_ACK_CTL_NSEQ;
410 	if ((info->flags & IEEE80211_TX_CTL_AMPDU) && sta) {
411 		u8 ba_size = IEEE80211_MIN_AMPDU_BUF;
412 		u8 ampdu_density = sta->ht_cap.ampdu_density;
413 
414 		ba_size <<= sta->ht_cap.ampdu_factor;
415 		ba_size = min_t(int, 63, ba_size - 1);
416 		if (info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)
417 			ba_size = 0;
418 		txwi->ack_ctl |= FIELD_PREP(MT_TXWI_ACK_CTL_BA_WINDOW, ba_size);
419 
420 		if (ampdu_density < IEEE80211_HT_MPDU_DENSITY_4)
421 			ampdu_density = IEEE80211_HT_MPDU_DENSITY_4;
422 
423 		txwi_flags |= MT_TXWI_FLAGS_AMPDU |
424 			 FIELD_PREP(MT_TXWI_FLAGS_MPDU_DENSITY, ampdu_density);
425 	}
426 
427 	if (ieee80211_is_probe_resp(hdr->frame_control) ||
428 	    ieee80211_is_beacon(hdr->frame_control))
429 		txwi_flags |= MT_TXWI_FLAGS_TS;
430 
431 	txwi->flags |= cpu_to_le16(txwi_flags);
432 	txwi->len_ctl = cpu_to_le16(len);
433 }
434 EXPORT_SYMBOL_GPL(mt76x02_mac_write_txwi);
435 
436 static void
437 mt76x02_tx_rate_fallback(struct ieee80211_tx_rate *rates, int idx, int phy)
438 {
439 	u8 mcs, nss;
440 
441 	if (!idx)
442 		return;
443 
444 	rates += idx - 1;
445 	rates[1] = rates[0];
446 	switch (phy) {
447 	case MT_PHY_TYPE_VHT:
448 		mcs = ieee80211_rate_get_vht_mcs(rates);
449 		nss = ieee80211_rate_get_vht_nss(rates);
450 
451 		if (mcs == 0)
452 			nss = max_t(int, nss - 1, 1);
453 		else
454 			mcs--;
455 
456 		ieee80211_rate_set_vht(rates + 1, mcs, nss);
457 		break;
458 	case MT_PHY_TYPE_HT_GF:
459 	case MT_PHY_TYPE_HT:
460 		/* MCS 8 falls back to MCS 0 */
461 		if (rates[0].idx == 8) {
462 			rates[1].idx = 0;
463 			break;
464 		}
465 		/* fall through */
466 	default:
467 		rates[1].idx = max_t(int, rates[0].idx - 1, 0);
468 		break;
469 	}
470 }
471 
472 static void
473 mt76x02_mac_fill_tx_status(struct mt76x02_dev *dev, struct mt76x02_sta *msta,
474 			   struct ieee80211_tx_info *info,
475 			   struct mt76x02_tx_status *st, int n_frames)
476 {
477 	struct ieee80211_tx_rate *rate = info->status.rates;
478 	struct ieee80211_tx_rate last_rate;
479 	u16 first_rate;
480 	int retry = st->retry;
481 	int phy;
482 	int i;
483 
484 	if (!n_frames)
485 		return;
486 
487 	phy = FIELD_GET(MT_RXWI_RATE_PHY, st->rate);
488 
489 	if (st->pktid & MT_PACKET_ID_HAS_RATE) {
490 		first_rate = st->rate & ~MT_PKTID_RATE;
491 		first_rate |= st->pktid & MT_PKTID_RATE;
492 
493 		mt76x02_mac_process_tx_rate(&rate[0], first_rate,
494 					    dev->mphy.chandef.chan->band);
495 	} else if (rate[0].idx < 0) {
496 		if (!msta)
497 			return;
498 
499 		mt76x02_mac_process_tx_rate(&rate[0], msta->wcid.tx_info,
500 					    dev->mphy.chandef.chan->band);
501 	}
502 
503 	mt76x02_mac_process_tx_rate(&last_rate, st->rate,
504 				    dev->mphy.chandef.chan->band);
505 
506 	for (i = 0; i < ARRAY_SIZE(info->status.rates); i++) {
507 		retry--;
508 		if (i + 1 == ARRAY_SIZE(info->status.rates)) {
509 			info->status.rates[i] = last_rate;
510 			info->status.rates[i].count = max_t(int, retry, 1);
511 			break;
512 		}
513 
514 		mt76x02_tx_rate_fallback(info->status.rates, i, phy);
515 		if (info->status.rates[i].idx == last_rate.idx)
516 			break;
517 	}
518 
519 	if (i + 1 < ARRAY_SIZE(info->status.rates)) {
520 		info->status.rates[i + 1].idx = -1;
521 		info->status.rates[i + 1].count = 0;
522 	}
523 
524 	info->status.ampdu_len = n_frames;
525 	info->status.ampdu_ack_len = st->success ? n_frames : 0;
526 
527 	if (st->aggr)
528 		info->flags |= IEEE80211_TX_CTL_AMPDU |
529 			       IEEE80211_TX_STAT_AMPDU;
530 
531 	if (!st->ack_req)
532 		info->flags |= IEEE80211_TX_CTL_NO_ACK;
533 	else if (st->success)
534 		info->flags |= IEEE80211_TX_STAT_ACK;
535 }
536 
537 void mt76x02_send_tx_status(struct mt76x02_dev *dev,
538 			    struct mt76x02_tx_status *stat, u8 *update)
539 {
540 	struct ieee80211_tx_info info = {};
541 	struct ieee80211_tx_status status = {
542 		.info = &info
543 	};
544 	static const u8 ac_to_tid[4] = {
545 		[IEEE80211_AC_BE] = 0,
546 		[IEEE80211_AC_BK] = 1,
547 		[IEEE80211_AC_VI] = 4,
548 		[IEEE80211_AC_VO] = 6
549 	};
550 	struct mt76_wcid *wcid = NULL;
551 	struct mt76x02_sta *msta = NULL;
552 	struct mt76_dev *mdev = &dev->mt76;
553 	struct sk_buff_head list;
554 	u32 duration = 0;
555 	u8 cur_pktid;
556 	u32 ac = 0;
557 	int len = 0;
558 
559 	if (stat->pktid == MT_PACKET_ID_NO_ACK)
560 		return;
561 
562 	rcu_read_lock();
563 
564 	if (stat->wcid < MT76x02_N_WCIDS)
565 		wcid = rcu_dereference(dev->mt76.wcid[stat->wcid]);
566 
567 	if (wcid && wcid->sta) {
568 		void *priv;
569 
570 		priv = msta = container_of(wcid, struct mt76x02_sta, wcid);
571 		status.sta = container_of(priv, struct ieee80211_sta,
572 					  drv_priv);
573 	}
574 
575 	mt76_tx_status_lock(mdev, &list);
576 
577 	if (wcid) {
578 		if (mt76_is_skb_pktid(stat->pktid))
579 			status.skb = mt76_tx_status_skb_get(mdev, wcid,
580 							    stat->pktid, &list);
581 		if (status.skb)
582 			status.info = IEEE80211_SKB_CB(status.skb);
583 	}
584 
585 	if (!status.skb && !(stat->pktid & MT_PACKET_ID_HAS_RATE)) {
586 		mt76_tx_status_unlock(mdev, &list);
587 		goto out;
588 	}
589 
590 
591 	if (msta && stat->aggr && !status.skb) {
592 		u32 stat_val, stat_cache;
593 
594 		stat_val = stat->rate;
595 		stat_val |= ((u32)stat->retry) << 16;
596 		stat_cache = msta->status.rate;
597 		stat_cache |= ((u32)msta->status.retry) << 16;
598 
599 		if (*update == 0 && stat_val == stat_cache &&
600 		    stat->wcid == msta->status.wcid && msta->n_frames < 32) {
601 			msta->n_frames++;
602 			mt76_tx_status_unlock(mdev, &list);
603 			goto out;
604 		}
605 
606 		cur_pktid = msta->status.pktid;
607 		mt76x02_mac_fill_tx_status(dev, msta, status.info,
608 					   &msta->status, msta->n_frames);
609 
610 		msta->status = *stat;
611 		msta->n_frames = 1;
612 		*update = 0;
613 	} else {
614 		cur_pktid = stat->pktid;
615 		mt76x02_mac_fill_tx_status(dev, msta, status.info, stat, 1);
616 		*update = 1;
617 	}
618 
619 	if (status.skb) {
620 		info = *status.info;
621 		len = status.skb->len;
622 		ac = skb_get_queue_mapping(status.skb);
623 		mt76_tx_status_skb_done(mdev, status.skb, &list);
624 	} else if (msta) {
625 		len = status.info->status.ampdu_len * ewma_pktlen_read(&msta->pktlen);
626 		ac = FIELD_GET(MT_PKTID_AC, cur_pktid);
627 	}
628 
629 	mt76_tx_status_unlock(mdev, &list);
630 
631 	if (!status.skb)
632 		ieee80211_tx_status_ext(mt76_hw(dev), &status);
633 
634 	if (!len)
635 		goto out;
636 
637 	duration = ieee80211_calc_tx_airtime(mt76_hw(dev), &info, len);
638 
639 	spin_lock_bh(&dev->mt76.cc_lock);
640 	dev->tx_airtime += duration;
641 	spin_unlock_bh(&dev->mt76.cc_lock);
642 
643 	if (msta)
644 		ieee80211_sta_register_airtime(status.sta, ac_to_tid[ac], duration, 0);
645 
646 out:
647 	rcu_read_unlock();
648 }
649 
650 static int
651 mt76x02_mac_process_rate(struct mt76x02_dev *dev,
652 			 struct mt76_rx_status *status,
653 			 u16 rate)
654 {
655 	u8 idx = FIELD_GET(MT_RXWI_RATE_INDEX, rate);
656 
657 	switch (FIELD_GET(MT_RXWI_RATE_PHY, rate)) {
658 	case MT_PHY_TYPE_OFDM:
659 		if (idx >= 8)
660 			idx = 0;
661 
662 		if (status->band == NL80211_BAND_2GHZ)
663 			idx += 4;
664 
665 		status->rate_idx = idx;
666 		return 0;
667 	case MT_PHY_TYPE_CCK:
668 		if (idx >= 8) {
669 			idx -= 8;
670 			status->enc_flags |= RX_ENC_FLAG_SHORTPRE;
671 		}
672 
673 		if (idx >= 4)
674 			idx = 0;
675 
676 		status->rate_idx = idx;
677 		return 0;
678 	case MT_PHY_TYPE_HT_GF:
679 		status->enc_flags |= RX_ENC_FLAG_HT_GF;
680 		/* fall through */
681 	case MT_PHY_TYPE_HT:
682 		status->encoding = RX_ENC_HT;
683 		status->rate_idx = idx;
684 		break;
685 	case MT_PHY_TYPE_VHT: {
686 		u8 n_rxstream = dev->chainmask & 0xf;
687 
688 		status->encoding = RX_ENC_VHT;
689 		status->rate_idx = FIELD_GET(MT_RATE_INDEX_VHT_IDX, idx);
690 		status->nss = min_t(u8, n_rxstream,
691 				    FIELD_GET(MT_RATE_INDEX_VHT_NSS, idx) + 1);
692 		break;
693 	}
694 	default:
695 		return -EINVAL;
696 	}
697 
698 	if (rate & MT_RXWI_RATE_LDPC)
699 		status->enc_flags |= RX_ENC_FLAG_LDPC;
700 
701 	if (rate & MT_RXWI_RATE_SGI)
702 		status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
703 
704 	if (rate & MT_RXWI_RATE_STBC)
705 		status->enc_flags |= 1 << RX_ENC_FLAG_STBC_SHIFT;
706 
707 	switch (FIELD_GET(MT_RXWI_RATE_BW, rate)) {
708 	case MT_PHY_BW_20:
709 		break;
710 	case MT_PHY_BW_40:
711 		status->bw = RATE_INFO_BW_40;
712 		break;
713 	case MT_PHY_BW_80:
714 		status->bw = RATE_INFO_BW_80;
715 		break;
716 	default:
717 		break;
718 	}
719 
720 	return 0;
721 }
722 
723 void mt76x02_mac_setaddr(struct mt76x02_dev *dev, const u8 *addr)
724 {
725 	static const u8 null_addr[ETH_ALEN] = {};
726 	int i;
727 
728 	ether_addr_copy(dev->mt76.macaddr, addr);
729 
730 	if (!is_valid_ether_addr(dev->mt76.macaddr)) {
731 		eth_random_addr(dev->mt76.macaddr);
732 		dev_info(dev->mt76.dev,
733 			 "Invalid MAC address, using random address %pM\n",
734 			 dev->mt76.macaddr);
735 	}
736 
737 	mt76_wr(dev, MT_MAC_ADDR_DW0, get_unaligned_le32(dev->mt76.macaddr));
738 	mt76_wr(dev, MT_MAC_ADDR_DW1,
739 		get_unaligned_le16(dev->mt76.macaddr + 4) |
740 		FIELD_PREP(MT_MAC_ADDR_DW1_U2ME_MASK, 0xff));
741 
742 	mt76_wr(dev, MT_MAC_BSSID_DW0,
743 		get_unaligned_le32(dev->mt76.macaddr));
744 	mt76_wr(dev, MT_MAC_BSSID_DW1,
745 		get_unaligned_le16(dev->mt76.macaddr + 4) |
746 		FIELD_PREP(MT_MAC_BSSID_DW1_MBSS_MODE, 3) | /* 8 APs + 8 STAs */
747 		MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT);
748 	/* enable 7 additional beacon slots and control them with bypass mask */
749 	mt76_rmw_field(dev, MT_MAC_BSSID_DW1, MT_MAC_BSSID_DW1_MBEACON_N, 7);
750 
751 	for (i = 0; i < 16; i++)
752 		mt76x02_mac_set_bssid(dev, i, null_addr);
753 }
754 EXPORT_SYMBOL_GPL(mt76x02_mac_setaddr);
755 
756 static int
757 mt76x02_mac_get_rssi(struct mt76x02_dev *dev, s8 rssi, int chain)
758 {
759 	struct mt76x02_rx_freq_cal *cal = &dev->cal.rx;
760 
761 	rssi += cal->rssi_offset[chain];
762 	rssi -= cal->lna_gain;
763 
764 	return rssi;
765 }
766 
767 int mt76x02_mac_process_rx(struct mt76x02_dev *dev, struct sk_buff *skb,
768 			   void *rxi)
769 {
770 	struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
771 	struct mt76x02_rxwi *rxwi = rxi;
772 	struct mt76x02_sta *sta;
773 	u32 rxinfo = le32_to_cpu(rxwi->rxinfo);
774 	u32 ctl = le32_to_cpu(rxwi->ctl);
775 	u16 rate = le16_to_cpu(rxwi->rate);
776 	u16 tid_sn = le16_to_cpu(rxwi->tid_sn);
777 	bool unicast = rxwi->rxinfo & cpu_to_le32(MT_RXINFO_UNICAST);
778 	int pad_len = 0, nstreams = dev->chainmask & 0xf;
779 	s8 signal;
780 	u8 pn_len;
781 	u8 wcid;
782 	int len;
783 
784 	if (!test_bit(MT76_STATE_RUNNING, &dev->mphy.state))
785 		return -EINVAL;
786 
787 	if (rxinfo & MT_RXINFO_L2PAD)
788 		pad_len += 2;
789 
790 	if (rxinfo & MT_RXINFO_DECRYPT) {
791 		status->flag |= RX_FLAG_DECRYPTED;
792 		status->flag |= RX_FLAG_MMIC_STRIPPED;
793 		status->flag |= RX_FLAG_MIC_STRIPPED;
794 		status->flag |= RX_FLAG_IV_STRIPPED;
795 	}
796 
797 	wcid = FIELD_GET(MT_RXWI_CTL_WCID, ctl);
798 	sta = mt76x02_rx_get_sta(&dev->mt76, wcid);
799 	status->wcid = mt76x02_rx_get_sta_wcid(sta, unicast);
800 
801 	len = FIELD_GET(MT_RXWI_CTL_MPDU_LEN, ctl);
802 	pn_len = FIELD_GET(MT_RXINFO_PN_LEN, rxinfo);
803 	if (pn_len) {
804 		int offset = ieee80211_get_hdrlen_from_skb(skb) + pad_len;
805 		u8 *data = skb->data + offset;
806 
807 		status->iv[0] = data[7];
808 		status->iv[1] = data[6];
809 		status->iv[2] = data[5];
810 		status->iv[3] = data[4];
811 		status->iv[4] = data[1];
812 		status->iv[5] = data[0];
813 
814 		/*
815 		 * Driver CCMP validation can't deal with fragments.
816 		 * Let mac80211 take care of it.
817 		 */
818 		if (rxinfo & MT_RXINFO_FRAG) {
819 			status->flag &= ~RX_FLAG_IV_STRIPPED;
820 		} else {
821 			pad_len += pn_len << 2;
822 			len -= pn_len << 2;
823 		}
824 	}
825 
826 	mt76x02_remove_hdr_pad(skb, pad_len);
827 
828 	if ((rxinfo & MT_RXINFO_BA) && !(rxinfo & MT_RXINFO_NULL))
829 		status->aggr = true;
830 
831 	if (rxinfo & MT_RXINFO_AMPDU) {
832 		status->flag |= RX_FLAG_AMPDU_DETAILS;
833 		status->ampdu_ref = dev->ampdu_ref;
834 
835 		/*
836 		 * When receiving an A-MPDU subframe and RSSI info is not valid,
837 		 * we can assume that more subframes belonging to the same A-MPDU
838 		 * are coming. The last one will have valid RSSI info
839 		 */
840 		if (rxinfo & MT_RXINFO_RSSI) {
841 			if (!++dev->ampdu_ref)
842 				dev->ampdu_ref++;
843 		}
844 	}
845 
846 	if (WARN_ON_ONCE(len > skb->len))
847 		return -EINVAL;
848 
849 	pskb_trim(skb, len);
850 
851 	status->chains = BIT(0);
852 	signal = mt76x02_mac_get_rssi(dev, rxwi->rssi[0], 0);
853 	status->chain_signal[0] = signal;
854 	if (nstreams > 1) {
855 		status->chains |= BIT(1);
856 		status->chain_signal[1] = mt76x02_mac_get_rssi(dev,
857 							       rxwi->rssi[1],
858 							       1);
859 		signal = max_t(s8, signal, status->chain_signal[1]);
860 	}
861 	status->signal = signal;
862 	status->freq = dev->mphy.chandef.chan->center_freq;
863 	status->band = dev->mphy.chandef.chan->band;
864 
865 	status->tid = FIELD_GET(MT_RXWI_TID, tid_sn);
866 	status->seqno = FIELD_GET(MT_RXWI_SN, tid_sn);
867 
868 	return mt76x02_mac_process_rate(dev, status, rate);
869 }
870 
871 void mt76x02_mac_poll_tx_status(struct mt76x02_dev *dev, bool irq)
872 {
873 	struct mt76x02_tx_status stat = {};
874 	u8 update = 1;
875 	bool ret;
876 
877 	if (!test_bit(MT76_STATE_RUNNING, &dev->mphy.state))
878 		return;
879 
880 	trace_mac_txstat_poll(dev);
881 
882 	while (!irq || !kfifo_is_full(&dev->txstatus_fifo)) {
883 		if (!spin_trylock(&dev->txstatus_fifo_lock))
884 			break;
885 
886 		ret = mt76x02_mac_load_tx_status(dev, &stat);
887 		spin_unlock(&dev->txstatus_fifo_lock);
888 
889 		if (!ret)
890 			break;
891 
892 		if (!irq) {
893 			mt76x02_send_tx_status(dev, &stat, &update);
894 			continue;
895 		}
896 
897 		kfifo_put(&dev->txstatus_fifo, stat);
898 	}
899 }
900 
901 void mt76x02_tx_complete_skb(struct mt76_dev *mdev, enum mt76_txq_id qid,
902 			     struct mt76_queue_entry *e)
903 {
904 	struct mt76x02_dev *dev = container_of(mdev, struct mt76x02_dev, mt76);
905 	struct mt76x02_txwi *txwi;
906 	u8 *txwi_ptr;
907 
908 	if (!e->txwi) {
909 		dev_kfree_skb_any(e->skb);
910 		return;
911 	}
912 
913 	mt76x02_mac_poll_tx_status(dev, false);
914 
915 	txwi_ptr = mt76_get_txwi_ptr(mdev, e->txwi);
916 	txwi = (struct mt76x02_txwi *)txwi_ptr;
917 	trace_mac_txdone(mdev, txwi->wcid, txwi->pktid);
918 
919 	mt76_tx_complete_skb(mdev, e->skb);
920 }
921 EXPORT_SYMBOL_GPL(mt76x02_tx_complete_skb);
922 
923 void mt76x02_mac_set_rts_thresh(struct mt76x02_dev *dev, u32 val)
924 {
925 	u32 data = 0;
926 
927 	if (val != ~0)
928 		data = FIELD_PREP(MT_PROT_CFG_CTRL, 1) |
929 		       MT_PROT_CFG_RTS_THRESH;
930 
931 	mt76_rmw_field(dev, MT_TX_RTS_CFG, MT_TX_RTS_CFG_THRESH, val);
932 
933 	mt76_rmw(dev, MT_CCK_PROT_CFG,
934 		 MT_PROT_CFG_CTRL | MT_PROT_CFG_RTS_THRESH, data);
935 	mt76_rmw(dev, MT_OFDM_PROT_CFG,
936 		 MT_PROT_CFG_CTRL | MT_PROT_CFG_RTS_THRESH, data);
937 }
938 
939 void mt76x02_mac_set_tx_protection(struct mt76x02_dev *dev, bool legacy_prot,
940 				   int ht_mode)
941 {
942 	int mode = ht_mode & IEEE80211_HT_OP_MODE_PROTECTION;
943 	bool non_gf = !!(ht_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
944 	u32 prot[6];
945 	u32 vht_prot[3];
946 	int i;
947 	u16 rts_thr;
948 
949 	for (i = 0; i < ARRAY_SIZE(prot); i++) {
950 		prot[i] = mt76_rr(dev, MT_CCK_PROT_CFG + i * 4);
951 		prot[i] &= ~MT_PROT_CFG_CTRL;
952 		if (i >= 2)
953 			prot[i] &= ~MT_PROT_CFG_RATE;
954 	}
955 
956 	for (i = 0; i < ARRAY_SIZE(vht_prot); i++) {
957 		vht_prot[i] = mt76_rr(dev, MT_TX_PROT_CFG6 + i * 4);
958 		vht_prot[i] &= ~(MT_PROT_CFG_CTRL | MT_PROT_CFG_RATE);
959 	}
960 
961 	rts_thr = mt76_get_field(dev, MT_TX_RTS_CFG, MT_TX_RTS_CFG_THRESH);
962 
963 	if (rts_thr != 0xffff)
964 		prot[0] |= MT_PROT_CTRL_RTS_CTS;
965 
966 	if (legacy_prot) {
967 		prot[1] |= MT_PROT_CTRL_CTS2SELF;
968 
969 		prot[2] |= MT_PROT_RATE_CCK_11;
970 		prot[3] |= MT_PROT_RATE_CCK_11;
971 		prot[4] |= MT_PROT_RATE_CCK_11;
972 		prot[5] |= MT_PROT_RATE_CCK_11;
973 
974 		vht_prot[0] |= MT_PROT_RATE_CCK_11;
975 		vht_prot[1] |= MT_PROT_RATE_CCK_11;
976 		vht_prot[2] |= MT_PROT_RATE_CCK_11;
977 	} else {
978 		if (rts_thr != 0xffff)
979 			prot[1] |= MT_PROT_CTRL_RTS_CTS;
980 
981 		prot[2] |= MT_PROT_RATE_OFDM_24;
982 		prot[3] |= MT_PROT_RATE_DUP_OFDM_24;
983 		prot[4] |= MT_PROT_RATE_OFDM_24;
984 		prot[5] |= MT_PROT_RATE_DUP_OFDM_24;
985 
986 		vht_prot[0] |= MT_PROT_RATE_OFDM_24;
987 		vht_prot[1] |= MT_PROT_RATE_DUP_OFDM_24;
988 		vht_prot[2] |= MT_PROT_RATE_SGI_OFDM_24;
989 	}
990 
991 	switch (mode) {
992 	case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
993 	case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
994 		prot[2] |= MT_PROT_CTRL_RTS_CTS;
995 		prot[3] |= MT_PROT_CTRL_RTS_CTS;
996 		prot[4] |= MT_PROT_CTRL_RTS_CTS;
997 		prot[5] |= MT_PROT_CTRL_RTS_CTS;
998 		vht_prot[0] |= MT_PROT_CTRL_RTS_CTS;
999 		vht_prot[1] |= MT_PROT_CTRL_RTS_CTS;
1000 		vht_prot[2] |= MT_PROT_CTRL_RTS_CTS;
1001 		break;
1002 	case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1003 		prot[3] |= MT_PROT_CTRL_RTS_CTS;
1004 		prot[5] |= MT_PROT_CTRL_RTS_CTS;
1005 		vht_prot[1] |= MT_PROT_CTRL_RTS_CTS;
1006 		vht_prot[2] |= MT_PROT_CTRL_RTS_CTS;
1007 		break;
1008 	}
1009 
1010 	if (non_gf) {
1011 		prot[4] |= MT_PROT_CTRL_RTS_CTS;
1012 		prot[5] |= MT_PROT_CTRL_RTS_CTS;
1013 	}
1014 
1015 	for (i = 0; i < ARRAY_SIZE(prot); i++)
1016 		mt76_wr(dev, MT_CCK_PROT_CFG + i * 4, prot[i]);
1017 
1018 	for (i = 0; i < ARRAY_SIZE(vht_prot); i++)
1019 		mt76_wr(dev, MT_TX_PROT_CFG6 + i * 4, vht_prot[i]);
1020 }
1021 
1022 void mt76x02_update_channel(struct mt76_dev *mdev)
1023 {
1024 	struct mt76x02_dev *dev = container_of(mdev, struct mt76x02_dev, mt76);
1025 	struct mt76_channel_state *state;
1026 
1027 	state = mdev->phy.chan_state;
1028 	state->cc_busy += mt76_rr(dev, MT_CH_BUSY);
1029 
1030 	spin_lock_bh(&dev->mt76.cc_lock);
1031 	state->cc_tx += dev->tx_airtime;
1032 	dev->tx_airtime = 0;
1033 	spin_unlock_bh(&dev->mt76.cc_lock);
1034 }
1035 EXPORT_SYMBOL_GPL(mt76x02_update_channel);
1036 
1037 static void mt76x02_check_mac_err(struct mt76x02_dev *dev)
1038 {
1039 	u32 val = mt76_rr(dev, 0x10f4);
1040 
1041 	if (!(val & BIT(29)) || !(val & (BIT(7) | BIT(5))))
1042 		return;
1043 
1044 	dev_err(dev->mt76.dev, "mac specific condition occurred\n");
1045 
1046 	mt76_set(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_RESET_CSR);
1047 	udelay(10);
1048 	mt76_wr(dev, MT_MAC_SYS_CTRL,
1049 		MT_MAC_SYS_CTRL_ENABLE_TX | MT_MAC_SYS_CTRL_ENABLE_RX);
1050 }
1051 
1052 static void
1053 mt76x02_edcca_tx_enable(struct mt76x02_dev *dev, bool enable)
1054 {
1055 	if (enable) {
1056 		u32 data;
1057 
1058 		mt76_set(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX);
1059 		mt76_set(dev, MT_AUTO_RSP_CFG, MT_AUTO_RSP_EN);
1060 		/* enable pa-lna */
1061 		data = mt76_rr(dev, MT_TX_PIN_CFG);
1062 		data |= MT_TX_PIN_CFG_TXANT |
1063 			MT_TX_PIN_CFG_RXANT |
1064 			MT_TX_PIN_RFTR_EN |
1065 			MT_TX_PIN_TRSW_EN;
1066 		mt76_wr(dev, MT_TX_PIN_CFG, data);
1067 	} else {
1068 		mt76_clear(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX);
1069 		mt76_clear(dev, MT_AUTO_RSP_CFG, MT_AUTO_RSP_EN);
1070 		/* disable pa-lna */
1071 		mt76_clear(dev, MT_TX_PIN_CFG, MT_TX_PIN_CFG_TXANT);
1072 		mt76_clear(dev, MT_TX_PIN_CFG, MT_TX_PIN_CFG_RXANT);
1073 	}
1074 	dev->ed_tx_blocked = !enable;
1075 }
1076 
1077 void mt76x02_edcca_init(struct mt76x02_dev *dev)
1078 {
1079 	dev->ed_trigger = 0;
1080 	dev->ed_silent = 0;
1081 
1082 	if (dev->ed_monitor) {
1083 		struct ieee80211_channel *chan = dev->mphy.chandef.chan;
1084 		u8 ed_th = chan->band == NL80211_BAND_5GHZ ? 0x0e : 0x20;
1085 
1086 		mt76_clear(dev, MT_TX_LINK_CFG, MT_TX_CFACK_EN);
1087 		mt76_set(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
1088 		mt76_rmw(dev, MT_BBP(AGC, 2), GENMASK(15, 0),
1089 			 ed_th << 8 | ed_th);
1090 		mt76_set(dev, MT_TXOP_HLDR_ET, MT_TXOP_HLDR_TX40M_BLK_EN);
1091 	} else {
1092 		mt76_set(dev, MT_TX_LINK_CFG, MT_TX_CFACK_EN);
1093 		mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
1094 		if (is_mt76x2(dev)) {
1095 			mt76_wr(dev, MT_BBP(AGC, 2), 0x00007070);
1096 			mt76_set(dev, MT_TXOP_HLDR_ET,
1097 				 MT_TXOP_HLDR_TX40M_BLK_EN);
1098 		} else {
1099 			mt76_wr(dev, MT_BBP(AGC, 2), 0x003a6464);
1100 			mt76_clear(dev, MT_TXOP_HLDR_ET,
1101 				   MT_TXOP_HLDR_TX40M_BLK_EN);
1102 		}
1103 	}
1104 	mt76x02_edcca_tx_enable(dev, true);
1105 	dev->ed_monitor_learning = true;
1106 
1107 	/* clear previous CCA timer value */
1108 	mt76_rr(dev, MT_ED_CCA_TIMER);
1109 	dev->ed_time = ktime_get_boottime();
1110 }
1111 EXPORT_SYMBOL_GPL(mt76x02_edcca_init);
1112 
1113 #define MT_EDCCA_TH		92
1114 #define MT_EDCCA_BLOCK_TH	2
1115 #define MT_EDCCA_LEARN_TH	50
1116 #define MT_EDCCA_LEARN_CCA	180
1117 #define MT_EDCCA_LEARN_TIMEOUT	(20 * HZ)
1118 
1119 static void mt76x02_edcca_check(struct mt76x02_dev *dev)
1120 {
1121 	ktime_t cur_time;
1122 	u32 active, val, busy;
1123 
1124 	cur_time = ktime_get_boottime();
1125 	val = mt76_rr(dev, MT_ED_CCA_TIMER);
1126 
1127 	active = ktime_to_us(ktime_sub(cur_time, dev->ed_time));
1128 	dev->ed_time = cur_time;
1129 
1130 	busy = (val * 100) / active;
1131 	busy = min_t(u32, busy, 100);
1132 
1133 	if (busy > MT_EDCCA_TH) {
1134 		dev->ed_trigger++;
1135 		dev->ed_silent = 0;
1136 	} else {
1137 		dev->ed_silent++;
1138 		dev->ed_trigger = 0;
1139 	}
1140 
1141 	if (dev->cal.agc_lowest_gain &&
1142 	    dev->cal.false_cca > MT_EDCCA_LEARN_CCA &&
1143 	    dev->ed_trigger > MT_EDCCA_LEARN_TH) {
1144 		dev->ed_monitor_learning = false;
1145 		dev->ed_trigger_timeout = jiffies + 20 * HZ;
1146 	} else if (!dev->ed_monitor_learning &&
1147 		   time_is_after_jiffies(dev->ed_trigger_timeout)) {
1148 		dev->ed_monitor_learning = true;
1149 		mt76x02_edcca_tx_enable(dev, true);
1150 	}
1151 
1152 	if (dev->ed_monitor_learning)
1153 		return;
1154 
1155 	if (dev->ed_trigger > MT_EDCCA_BLOCK_TH && !dev->ed_tx_blocked)
1156 		mt76x02_edcca_tx_enable(dev, false);
1157 	else if (dev->ed_silent > MT_EDCCA_BLOCK_TH && dev->ed_tx_blocked)
1158 		mt76x02_edcca_tx_enable(dev, true);
1159 }
1160 
1161 void mt76x02_mac_work(struct work_struct *work)
1162 {
1163 	struct mt76x02_dev *dev = container_of(work, struct mt76x02_dev,
1164 					       mt76.mac_work.work);
1165 	int i, idx;
1166 
1167 	mutex_lock(&dev->mt76.mutex);
1168 
1169 	mt76_update_survey(&dev->mt76);
1170 	for (i = 0, idx = 0; i < 16; i++) {
1171 		u32 val = mt76_rr(dev, MT_TX_AGG_CNT(i));
1172 
1173 		dev->mt76.aggr_stats[idx++] += val & 0xffff;
1174 		dev->mt76.aggr_stats[idx++] += val >> 16;
1175 	}
1176 
1177 	if (!dev->mt76.beacon_mask)
1178 		mt76x02_check_mac_err(dev);
1179 
1180 	if (dev->ed_monitor)
1181 		mt76x02_edcca_check(dev);
1182 
1183 	mutex_unlock(&dev->mt76.mutex);
1184 
1185 	mt76_tx_status_check(&dev->mt76, NULL, false);
1186 
1187 	ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mt76.mac_work,
1188 				     MT_MAC_WORK_INTERVAL);
1189 }
1190 
1191 void mt76x02_mac_cc_reset(struct mt76x02_dev *dev)
1192 {
1193 	dev->mphy.survey_time = ktime_get_boottime();
1194 
1195 	mt76_wr(dev, MT_CH_TIME_CFG,
1196 		MT_CH_TIME_CFG_TIMER_EN |
1197 		MT_CH_TIME_CFG_TX_AS_BUSY |
1198 		MT_CH_TIME_CFG_RX_AS_BUSY |
1199 		MT_CH_TIME_CFG_NAV_AS_BUSY |
1200 		MT_CH_TIME_CFG_EIFS_AS_BUSY |
1201 		MT_CH_CCA_RC_EN |
1202 		FIELD_PREP(MT_CH_TIME_CFG_CH_TIMER_CLR, 1));
1203 
1204 	/* channel cycle counters read-and-clear */
1205 	mt76_rr(dev, MT_CH_BUSY);
1206 	mt76_rr(dev, MT_CH_IDLE);
1207 }
1208 EXPORT_SYMBOL_GPL(mt76x02_mac_cc_reset);
1209 
1210 void mt76x02_mac_set_bssid(struct mt76x02_dev *dev, u8 idx, const u8 *addr)
1211 {
1212 	idx &= 7;
1213 	mt76_wr(dev, MT_MAC_APC_BSSID_L(idx), get_unaligned_le32(addr));
1214 	mt76_rmw_field(dev, MT_MAC_APC_BSSID_H(idx), MT_MAC_APC_BSSID_H_ADDR,
1215 		       get_unaligned_le16(addr + 4));
1216 }
1217