1 /* SPDX-License-Identifier: ISC */
2 /* Copyright (C) 2019 MediaTek Inc. */
3 
4 #ifndef __MT7615_REGS_H
5 #define __MT7615_REGS_H
6 
7 enum mt7615_reg_base {
8 	MT_TOP_CFG_BASE,
9 	MT_HW_BASE,
10 	MT_DMA_SHDL_BASE,
11 	MT_PCIE_REMAP_2,
12 	MT_ARB_BASE,
13 	MT_HIF_BASE,
14 	MT_CSR_BASE,
15 	MT_PHY_BASE,
16 	MT_CFG_BASE,
17 	MT_AGG_BASE,
18 	MT_TMAC_BASE,
19 	MT_RMAC_BASE,
20 	MT_DMA_BASE,
21 	MT_WTBL_BASE_ON,
22 	MT_WTBL_BASE_OFF,
23 	MT_LPON_BASE,
24 	MT_MIB_BASE,
25 	MT_WTBL_BASE_ADDR,
26 	MT_PCIE_REMAP_BASE2,
27 	MT_TOP_MISC_BASE,
28 	MT_EFUSE_ADDR_BASE,
29 	__MT_BASE_MAX,
30 };
31 
32 #define MT_HW_INFO_BASE			((dev)->reg_map[MT_HW_BASE])
33 #define MT_HW_INFO(ofs)			(MT_HW_INFO_BASE + (ofs))
34 #define MT_HW_REV			MT_HW_INFO(0x000)
35 #define MT_HW_CHIPID			MT_HW_INFO(0x008)
36 #define MT_TOP_STRAP_STA		MT_HW_INFO(0x010)
37 #define MT_TOP_3NSS			BIT(24)
38 
39 #define MT_TOP_OFF_RSV			0x1128
40 #define MT_TOP_OFF_RSV_FW_STATE		GENMASK(18, 16)
41 
42 #define MT_TOP_MISC2			((dev)->reg_map[MT_TOP_CFG_BASE] + 0x134)
43 #define MT_TOP_MISC2_FW_STATE		GENMASK(2, 0)
44 
45 #define MT7663_TOP_MISC2_FW_STATE	GENMASK(3, 1)
46 
47 #define MT_MCU_BASE			0x2000
48 #define MT_MCU(ofs)			(MT_MCU_BASE + (ofs))
49 
50 #define MT_MCU_PCIE_REMAP_1		MT_MCU(0x500)
51 #define MT_MCU_PCIE_REMAP_1_OFFSET	GENMASK(17, 0)
52 #define MT_MCU_PCIE_REMAP_1_BASE	GENMASK(31, 18)
53 #define MT_PCIE_REMAP_BASE_1		0x40000
54 
55 #define MT_MCU_PCIE_REMAP_2		((dev)->reg_map[MT_PCIE_REMAP_2])
56 #define MT_MCU_PCIE_REMAP_2_OFFSET	GENMASK(18, 0)
57 #define MT_MCU_PCIE_REMAP_2_BASE	GENMASK(31, 19)
58 #define MT_PCIE_REMAP_BASE_2		((dev)->reg_map[MT_PCIE_REMAP_BASE2])
59 
60 #define MT_HIF(ofs)			((dev)->reg_map[MT_HIF_BASE] + (ofs))
61 
62 #define MT7663_MCU_PCIE_REMAP_2_OFFSET	GENMASK(15, 0)
63 #define MT7663_MCU_PCIE_REMAP_2_BASE	GENMASK(31, 16)
64 
65 #define MT_HIF2_BASE			0xf0000
66 #define MT_HIF2(ofs)			(MT_HIF2_BASE + (ofs))
67 #define MT_PCIE_IRQ_ENABLE		MT_HIF2(0x188)
68 
69 #define MT_CFG_LPCR_HOST		MT_HIF(0x1f0)
70 #define MT_CFG_LPCR_HOST_FW_OWN		BIT(0)
71 #define MT_CFG_LPCR_HOST_DRV_OWN	BIT(1)
72 
73 #define MT_MCU_INT_EVENT		MT_HIF(0x1f8)
74 #define MT_MCU_INT_EVENT_PDMA_STOPPED	BIT(0)
75 #define MT_MCU_INT_EVENT_PDMA_INIT	BIT(1)
76 #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
77 #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
78 
79 #define MT_INT_SOURCE_CSR		MT_HIF(0x200)
80 #define MT_INT_MASK_CSR			MT_HIF(0x204)
81 #define MT_DELAY_INT_CFG		MT_HIF(0x210)
82 
83 #define MT_INT_RX_DONE(_n)		BIT(_n)
84 #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
85 #define MT_INT_TX_DONE_ALL		GENMASK(19, 4)
86 #define MT_INT_TX_DONE(_n)		BIT((_n) + 4)
87 #define MT_INT_MCU_CMD			BIT(30)
88 
89 #define MT_WPDMA_GLO_CFG		MT_HIF(0x208)
90 #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
91 #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
92 #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
93 #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
94 #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
95 #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
96 #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
97 #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0	BIT(9)
98 #define MT_WPDMA_GLO_CFG_BYPASS_TX_SCH		BIT(9) /* MT7622 */
99 #define MT_WPDMA_GLO_CFG_MULTI_DMA_EN	GENMASK(11, 10)
100 #define MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN	BIT(12)
101 #define MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21	GENMASK(23, 22)
102 #define MT_WPDMA_GLO_CFG_SW_RESET	BIT(24)
103 #define MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY	BIT(26)
104 #define MT_WPDMA_GLO_CFG_OMIT_TX_INFO	BIT(28)
105 
106 #define MT_WPDMA_RST_IDX		MT_HIF(0x20c)
107 
108 #define MT_WPDMA_MEM_RNG_ERR		MT_HIF(0x224)
109 
110 #define MT_MCU_CMD			MT_HIF(0x234)
111 #define MT_MCU_CMD_CLEAR_FW_OWN		BIT(0)
112 #define MT_MCU_CMD_STOP_PDMA_FW_RELOAD	BIT(1)
113 #define MT_MCU_CMD_STOP_PDMA		BIT(2)
114 #define MT_MCU_CMD_RESET_DONE		BIT(3)
115 #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
116 #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
117 #define MT_MCU_CMD_LMAC_ERROR		BIT(24)
118 #define MT_MCU_CMD_PSE_ERROR		BIT(25)
119 #define MT_MCU_CMD_PLE_ERROR		BIT(26)
120 #define MT_MCU_CMD_PDMA_ERROR		BIT(27)
121 #define MT_MCU_CMD_PCIE_ERROR		BIT(28)
122 #define MT_MCU_CMD_ERROR_MASK		(GENMASK(5, 1) | GENMASK(28, 24))
123 
124 #define MT_TX_RING_BASE			MT_HIF(0x300)
125 #define MT_RX_RING_BASE			MT_HIF(0x400)
126 
127 #define MT_WPDMA_GLO_CFG1		MT_HIF(0x500)
128 #define MT_WPDMA_TX_PRE_CFG		MT_HIF(0x510)
129 #define MT_WPDMA_RX_PRE_CFG		MT_HIF(0x520)
130 #define MT_WPDMA_ABT_CFG		MT_HIF(0x530)
131 #define MT_WPDMA_ABT_CFG1		MT_HIF(0x534)
132 
133 #define MT_CSR(ofs)			((dev)->reg_map[MT_CSR_BASE] + (ofs))
134 #define MT_CONN_HIF_ON_LPCTL		MT_CSR(0x000)
135 
136 #define MT_PLE_BASE			0x8000
137 #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
138 
139 #define MT_PLE_FL_Q0_CTRL		MT_PLE(0x1b0)
140 #define MT_PLE_FL_Q1_CTRL		MT_PLE(0x1b4)
141 #define MT_PLE_FL_Q2_CTRL		MT_PLE(0x1b8)
142 #define MT_PLE_FL_Q3_CTRL		MT_PLE(0x1bc)
143 
144 #define MT_PLE_AC_QEMPTY(ac, n)		MT_PLE(0x300 + 0x10 * (ac) + \
145 					       ((n) << 2))
146 
147 #define MT_WF_PHY_BASE			((dev)->reg_map[MT_PHY_BASE])
148 #define MT_WF_PHY(ofs)			(MT_WF_PHY_BASE + (ofs))
149 
150 #define MT_WF_PHY_WF2_RFCTRL0(n)	MT_WF_PHY(0x1900 + (n) * 0x400)
151 #define MT_WF_PHY_WF2_RFCTRL0_LPBCN_EN	BIT(9)
152 
153 #define MT_WF_PHY_R0_PHYMUX_5(_phy)	MT_WF_PHY(0x0614 + ((_phy) << 9))
154 
155 #define MT_WF_PHY_R0_PHYCTRL_STS0(_phy)	MT_WF_PHY(0x020c + ((_phy) << 9))
156 #define MT_WF_PHYCTRL_STAT_PD_OFDM	GENMASK(31, 16)
157 #define MT_WF_PHYCTRL_STAT_PD_CCK	GENMASK(15, 0)
158 
159 #define MT_WF_PHY_R0_PHYCTRL_STS5(_phy)	MT_WF_PHY(0x0220 + ((_phy) << 9))
160 #define MT_WF_PHYCTRL_STAT_MDRDY_OFDM	GENMASK(31, 16)
161 #define MT_WF_PHYCTRL_STAT_MDRDY_CCK	GENMASK(15, 0)
162 
163 #define MT_WF_PHY_MIN_PRI_PWR(_phy)	MT_WF_PHY((_phy) ? 0x084 : 0x229c)
164 #define MT_WF_PHY_PD_OFDM_MASK(_phy)	((_phy) ? GENMASK(24, 16) : \
165 					 GENMASK(28, 20))
166 #define MT_WF_PHY_PD_OFDM(_phy, v)	((v) << ((_phy) ? 16 : 20))
167 #define MT_WF_PHY_PD_BLK(_phy)		((_phy) ? BIT(25) : BIT(19))
168 
169 #define MT_WF_PHY_RXTD_BASE		MT_WF_PHY(0x2200)
170 #define MT_WF_PHY_RXTD(_n)		(MT_WF_PHY_RXTD_BASE + ((_n) << 2))
171 
172 #define MT_WF_PHY_RXTD_CCK_PD(_phy)	MT_WF_PHY((_phy) ? 0x2314 : 0x2310)
173 #define MT_WF_PHY_PD_CCK_MASK(_phy)	(_phy) ? GENMASK(31, 24) : \
174 					 GENMASK(8, 1)
175 #define MT_WF_PHY_PD_CCK(_phy, v)	((v) << ((_phy) ? 24 : 1))
176 
177 #define MT_WF_PHY_RXTD2_BASE		MT_WF_PHY(0x2a00)
178 #define MT_WF_PHY_RXTD2(_n)		(MT_WF_PHY_RXTD2_BASE + ((_n) << 2))
179 
180 #define MT_WF_CFG_BASE			((dev)->reg_map[MT_CFG_BASE])
181 #define MT_WF_CFG(ofs)			(MT_WF_CFG_BASE + (ofs))
182 
183 #define MT_CFG_CCR			MT_WF_CFG(0x000)
184 #define MT_CFG_CCR_MAC_D1_1X_GC_EN	BIT(24)
185 #define MT_CFG_CCR_MAC_D0_1X_GC_EN	BIT(25)
186 #define MT_CFG_CCR_MAC_D1_2X_GC_EN	BIT(30)
187 #define MT_CFG_CCR_MAC_D0_2X_GC_EN	BIT(31)
188 
189 #define MT_WF_AGG_BASE			((dev)->reg_map[MT_AGG_BASE])
190 #define MT_WF_AGG(ofs)			(MT_WF_AGG_BASE + (ofs))
191 
192 #define MT_AGG_ARCR			MT_WF_AGG(0x010)
193 #define MT_AGG_ARCR_INIT_RATE1		BIT(0)
194 #define MT_AGG_ARCR_RTS_RATE_THR	GENMASK(12, 8)
195 #define MT_AGG_ARCR_RATE_DOWN_RATIO	GENMASK(17, 16)
196 #define MT_AGG_ARCR_RATE_DOWN_RATIO_EN	BIT(19)
197 #define MT_AGG_ARCR_RATE_UP_EXTRA_TH	GENMASK(22, 20)
198 
199 #define MT_AGG_ARUCR(_band)		MT_WF_AGG(0x018 + (_band) * 0x100)
200 #define MT_AGG_ARDCR(_band)		MT_WF_AGG(0x01c + (_band) * 0x100)
201 #define MT_AGG_ARxCR_LIMIT_SHIFT(_n)	(4 * (_n))
202 #define MT_AGG_ARxCR_LIMIT(_n)		GENMASK(2 + \
203 					MT_AGG_ARxCR_LIMIT_SHIFT(_n), \
204 					MT_AGG_ARxCR_LIMIT_SHIFT(_n))
205 
206 #define MT_AGG_ASRCR0			MT_WF_AGG(0x060)
207 #define MT_AGG_ASRCR1			MT_WF_AGG(0x064)
208 #define MT_AGG_ASRCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(5, 0))
209 
210 #define MT_AGG_ACR(_band)		MT_WF_AGG(0x070 + (_band) * 0x100)
211 #define MT_AGG_ACR_NO_BA_RULE		BIT(0)
212 #define MT_AGG_ACR_NO_BA_AR_RULE	BIT(1)
213 #define MT_AGG_ACR_PKT_TIME_EN		BIT(2)
214 #define MT_AGG_ACR_CFEND_RATE		GENMASK(15, 4)
215 #define MT_AGG_ACR_BAR_RATE		GENMASK(31, 20)
216 
217 #define MT_AGG_SCR			MT_WF_AGG(0x0fc)
218 #define MT_AGG_SCR_NLNAV_MID_PTEC_DIS	BIT(3)
219 
220 #define MT_WF_ARB_BASE			((dev)->reg_map[MT_ARB_BASE])
221 #define MT_WF_ARB(ofs)			(MT_WF_ARB_BASE + (ofs))
222 
223 #define MT_ARB_SCR			MT_WF_ARB(0x080)
224 #define MT_ARB_SCR_TX0_DISABLE		BIT(8)
225 #define MT_ARB_SCR_RX0_DISABLE		BIT(9)
226 #define MT_ARB_SCR_TX1_DISABLE		BIT(10)
227 #define MT_ARB_SCR_RX1_DISABLE		BIT(11)
228 
229 #define MT_WF_TMAC_BASE			((dev)->reg_map[MT_TMAC_BASE])
230 #define MT_WF_TMAC(ofs)			(MT_WF_TMAC_BASE + (ofs))
231 
232 #define MT_TMAC_CDTR			MT_WF_TMAC(0x090)
233 #define MT_TMAC_ODTR			MT_WF_TMAC(0x094)
234 #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
235 #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
236 
237 #define MT_TMAC_TRCR(_band)		MT_WF_TMAC((_band) ? 0x070 : 0x09c)
238 #define MT_TMAC_TRCR_CCA_SEL		GENMASK(31, 30)
239 #define MT_TMAC_TRCR_SEC_CCA_SEL	GENMASK(29, 28)
240 
241 #define MT_TMAC_ICR(_band)		MT_WF_TMAC((_band) ? 0x074 : 0x0a4)
242 #define MT_IFS_EIFS			GENMASK(8, 0)
243 #define MT_IFS_RIFS			GENMASK(14, 10)
244 #define MT_IFS_SIFS			GENMASK(22, 16)
245 #define MT_IFS_SLOT			GENMASK(30, 24)
246 
247 #define MT_TMAC_CTCR0			MT_WF_TMAC(0x0f4)
248 #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME	GENMASK(5, 0)
249 #define MT_TMAC_CTCR0_INS_DDLMT_DENSITY	GENMASK(15, 12)
250 #define MT_TMAC_CTCR0_INS_DDLMT_EN	BIT(17)
251 #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
252 
253 #define MT_WF_RMAC_BASE			((dev)->reg_map[MT_RMAC_BASE])
254 #define MT_WF_RMAC(ofs)			(MT_WF_RMAC_BASE + (ofs))
255 
256 #define MT_WF_RFCR(_band)		MT_WF_RMAC((_band) ? 0x100 : 0x000)
257 #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
258 #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
259 #define MT_WF_RFCR_DROP_VERSION		BIT(3)
260 #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
261 #define MT_WF_RFCR_DROP_MCAST		BIT(5)
262 #define MT_WF_RFCR_DROP_BCAST		BIT(6)
263 #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
264 #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
265 #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
266 #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
267 #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
268 #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
269 #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
270 #define MT_WF_RFCR_DROP_CTS		BIT(14)
271 #define MT_WF_RFCR_DROP_RTS		BIT(15)
272 #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
273 #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
274 #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
275 #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
276 #define MT_WF_RFCR_DROP_NDPA		BIT(20)
277 #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
278 
279 #define MT_WF_RFCR1(_band)		MT_WF_RMAC((_band) ? 0x104 : 0x004)
280 #define MT_WF_RFCR1_DROP_ACK		BIT(4)
281 #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
282 #define MT_WF_RFCR1_DROP_BA		BIT(6)
283 #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
284 #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
285 
286 #define MT_CHFREQ(_band)		MT_WF_RMAC((_band) ? 0x130 : 0x030)
287 
288 #define MT_WF_RMAC_MIB_TIME0		MT_WF_RMAC(0x03c4)
289 #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
290 #define MT_WF_RMAC_MIB_RXTIME_EN	BIT(30)
291 
292 #define MT_WF_RMAC_MIB_AIRTIME0		MT_WF_RMAC(0x0380)
293 
294 #define MT_WF_RMAC_MIB_TIME5		MT_WF_RMAC(0x03d8)
295 #define MT_WF_RMAC_MIB_TIME6		MT_WF_RMAC(0x03dc)
296 #define MT_MIB_OBSSTIME_MASK		GENMASK(23, 0)
297 
298 #define MT_WF_DMA_BASE			((dev)->reg_map[MT_DMA_BASE])
299 #define MT_WF_DMA(ofs)			(MT_WF_DMA_BASE + (ofs))
300 
301 #define MT_DMA_DCR0			MT_WF_DMA(0x000)
302 #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 2)
303 #define MT_DMA_DCR0_RX_VEC_DROP		BIT(17)
304 
305 #define MT_DMA_RCFR0(_band)		MT_WF_DMA(0x070 + (_band) * 0x40)
306 #define MT_DMA_RCFR0_MCU_RX_MGMT	BIT(2)
307 #define MT_DMA_RCFR0_MCU_RX_CTL_NON_BAR	BIT(3)
308 #define MT_DMA_RCFR0_MCU_RX_CTL_BAR	BIT(4)
309 #define MT_DMA_RCFR0_MCU_RX_BYPASS	BIT(21)
310 #define MT_DMA_RCFR0_RX_DROPPED_UCAST	GENMASK(25, 24)
311 #define MT_DMA_RCFR0_RX_DROPPED_MCAST	GENMASK(27, 26)
312 
313 #define MT_WTBL_BASE(dev)		((dev)->reg_map[MT_WTBL_BASE_ADDR])
314 #define MT_WTBL_ENTRY_SIZE		256
315 
316 #define MT_WTBL_OFF_BASE		((dev)->reg_map[MT_WTBL_BASE_OFF])
317 #define MT_WTBL_OFF(n)			(MT_WTBL_OFF_BASE + (n))
318 
319 #define MT_WTBL_W0_KEY_IDX		GENMASK(24, 23)
320 #define MT_WTBL_W0_RX_KEY_VALID		BIT(26)
321 #define MT_WTBL_W0_RX_IK_VALID		BIT(27)
322 
323 #define MT_WTBL_W2_KEY_TYPE		GENMASK(7, 4)
324 
325 #define MT_WTBL_UPDATE			MT_WTBL_OFF(0x030)
326 #define MT_WTBL_UPDATE_WLAN_IDX		GENMASK(7, 0)
327 #define MT_WTBL_UPDATE_RXINFO_UPDATE	BIT(11)
328 #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR	BIT(12)
329 #define MT_WTBL_UPDATE_RATE_UPDATE	BIT(13)
330 #define MT_WTBL_UPDATE_TX_COUNT_CLEAR	BIT(14)
331 #define MT_WTBL_UPDATE_BUSY		BIT(31)
332 
333 #define MT_TOP_MISC(ofs)		((dev)->reg_map[MT_TOP_MISC_BASE] + (ofs))
334 #define MT_CONN_ON_MISC			MT_TOP_MISC(0x1140)
335 #define MT_TOP_MISC2_FW_N9_RDY		BIT(2)
336 
337 #define MT_WTBL_ON_BASE			((dev)->reg_map[MT_WTBL_BASE_ON])
338 #define MT_WTBL_ON(_n)			(MT_WTBL_ON_BASE + (_n))
339 
340 #define MT_WTBL_RICR0			MT_WTBL_ON(0x010)
341 #define MT_WTBL_RICR1			MT_WTBL_ON(0x014)
342 
343 #define MT_WTBL_RIUCR0			MT_WTBL_ON(0x020)
344 
345 #define MT_WTBL_RIUCR1			MT_WTBL_ON(0x024)
346 #define MT_WTBL_RIUCR1_RATE0		GENMASK(11, 0)
347 #define MT_WTBL_RIUCR1_RATE1		GENMASK(23, 12)
348 #define MT_WTBL_RIUCR1_RATE2_LO		GENMASK(31, 24)
349 
350 #define MT_WTBL_RIUCR2			MT_WTBL_ON(0x028)
351 #define MT_WTBL_RIUCR2_RATE2_HI		GENMASK(3, 0)
352 #define MT_WTBL_RIUCR2_RATE3		GENMASK(15, 4)
353 #define MT_WTBL_RIUCR2_RATE4		GENMASK(27, 16)
354 #define MT_WTBL_RIUCR2_RATE5_LO		GENMASK(31, 28)
355 
356 #define MT_WTBL_RIUCR3			MT_WTBL_ON(0x02c)
357 #define MT_WTBL_RIUCR3_RATE5_HI		GENMASK(7, 0)
358 #define MT_WTBL_RIUCR3_RATE6		GENMASK(19, 8)
359 #define MT_WTBL_RIUCR3_RATE7		GENMASK(31, 20)
360 
361 #define MT_WTBL_W5_CHANGE_BW_RATE	GENMASK(7, 5)
362 #define MT_WTBL_W5_SHORT_GI_20		BIT(8)
363 #define MT_WTBL_W5_SHORT_GI_40		BIT(9)
364 #define MT_WTBL_W5_SHORT_GI_80		BIT(10)
365 #define MT_WTBL_W5_SHORT_GI_160		BIT(11)
366 #define MT_WTBL_W5_BW_CAP		GENMASK(13, 12)
367 #define MT_WTBL_W5_MPDU_FAIL_COUNT	GENMASK(25, 23)
368 #define MT_WTBL_W5_MPDU_OK_COUNT	GENMASK(28, 26)
369 #define MT_WTBL_W5_RATE_IDX		GENMASK(31, 29)
370 
371 #define MT_WTBL_W27_CC_BW_SEL		GENMASK(6, 5)
372 
373 #define MT_LPON(_n)			((dev)->reg_map[MT_LPON_BASE] + (_n))
374 
375 #define MT_LPON_T0CR			MT_LPON(0x010)
376 #define MT_LPON_T0CR_MODE		GENMASK(1, 0)
377 
378 #define MT_LPON_UTTR0			MT_LPON(0x018)
379 #define MT_LPON_UTTR1			MT_LPON(0x01c)
380 
381 #define MT_WF_MIB_BASE			(dev->reg_map[MT_MIB_BASE])
382 #define MT_WF_MIB(ofs)			(MT_WF_MIB_BASE + (ofs))
383 
384 #define MT_MIB_M0_MISC_CR		MT_WF_MIB(0x00c)
385 
386 #define MT_MIB_SDR3(n)			MT_WF_MIB(0x014 + ((n) << 9))
387 #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(15, 0)
388 
389 #define MT_MIB_SDR9(n)			MT_WF_MIB(0x02c + ((n) << 9))
390 #define MT_MIB_SDR9_BUSY_MASK		GENMASK(23, 0)
391 
392 #define MT_MIB_SDR16(n)			MT_WF_MIB(0x048 + ((n) << 9))
393 #define MT_MIB_SDR16_BUSY_MASK		GENMASK(23, 0)
394 
395 #define MT_MIB_SDR36(n)			MT_WF_MIB(0x098 + ((n) << 9))
396 #define MT_MIB_SDR36_TXTIME_MASK	GENMASK(23, 0)
397 #define MT_MIB_SDR37(n)			MT_WF_MIB(0x09c + ((n) << 9))
398 #define MT_MIB_SDR37_RXTIME_MASK	GENMASK(23, 0)
399 
400 #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(0x100 + ((_band) << 9) + \
401 						  ((n) << 4))
402 #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
403 #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
404 
405 #define MT_MIB_MB_SDR1(_band, n)	MT_WF_MIB(0x104 + ((_band) << 9) + \
406 						  ((n) << 4))
407 #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(31, 16)
408 
409 #define MT_TX_AGG_CNT(n)		MT_WF_MIB(0xa8 + ((n) << 2))
410 
411 #define MT_DMA_SHDL(ofs)		(dev->reg_map[MT_DMA_SHDL_BASE] + (ofs))
412 
413 #define MT_DMASHDL_BASE			0x5000a000
414 #define MT_DMASHDL_OPTIONAL		0x008
415 #define MT_DMASHDL_PAGE			0x00c
416 
417 #define MT_DMASHDL_REFILL		0x010
418 
419 #define MT_DMASHDL_PKT_MAX_SIZE		0x01c
420 #define MT_DMASHDL_PKT_MAX_SIZE_PLE	GENMASK(11, 0)
421 #define MT_DMASHDL_PKT_MAX_SIZE_PSE	GENMASK(27, 16)
422 
423 #define MT_DMASHDL_GROUP_QUOTA(_n)	(0x020 + ((_n) << 2))
424 #define MT_DMASHDL_GROUP_QUOTA_MIN	GENMASK(11, 0)
425 #define MT_DMASHDL_GROUP_QUOTA_MAX	GENMASK(27, 16)
426 
427 #define MT_DMASHDL_SCHED_SET0		0x0b0
428 #define MT_DMASHDL_SCHED_SET1		0x0b4
429 
430 #define MT_DMASHDL_Q_MAP(_n)		(0x0d0 + ((_n) << 2))
431 #define MT_DMASHDL_Q_MAP_MASK		GENMASK(3, 0)
432 #define MT_DMASHDL_Q_MAP_SHIFT(_n)	(4 * ((_n) % 8))
433 
434 #define MT_LED_BASE_PHYS		0x80024000
435 #define MT_LED_PHYS(_n)			(MT_LED_BASE_PHYS + (_n))
436 
437 #define MT_LED_CTRL			MT_LED_PHYS(0x00)
438 
439 #define MT_LED_CTRL_REPLAY(_n)		BIT(0 + (8 * (_n)))
440 #define MT_LED_CTRL_POLARITY(_n)	BIT(1 + (8 * (_n)))
441 #define MT_LED_CTRL_TX_BLINK_MODE(_n)	BIT(2 + (8 * (_n)))
442 #define MT_LED_CTRL_TX_MANUAL_BLINK(_n)	BIT(3 + (8 * (_n)))
443 #define MT_LED_CTRL_TX_OVER_BLINK(_n)	BIT(5 + (8 * (_n)))
444 #define MT_LED_CTRL_KICK(_n)		BIT(7 + (8 * (_n)))
445 
446 #define MT_LED_STATUS_0(_n)		MT_LED_PHYS(0x10 + ((_n) * 8))
447 #define MT_LED_STATUS_1(_n)		MT_LED_PHYS(0x14 + ((_n) * 8))
448 #define MT_LED_STATUS_OFF		GENMASK(31, 24)
449 #define MT_LED_STATUS_ON		GENMASK(23, 16)
450 #define MT_LED_STATUS_DURATION		GENMASK(15, 0)
451 
452 #define MT_EFUSE_BASE			((dev)->reg_map[MT_EFUSE_ADDR_BASE])
453 #define MT_EFUSE_BASE_CTRL		0x000
454 #define MT_EFUSE_BASE_CTRL_EMPTY	BIT(30)
455 
456 #define MT_EFUSE_CTRL			0x008
457 #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
458 #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
459 #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
460 #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
461 #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
462 #define MT_EFUSE_CTRL_VALID		BIT(29)
463 #define MT_EFUSE_CTRL_KICK		BIT(30)
464 #define MT_EFUSE_CTRL_SEL		BIT(31)
465 
466 #define MT_EFUSE_WDATA(_i)		(0x010 + ((_i) * 4))
467 #define MT_EFUSE_RDATA(_i)		(0x030 + ((_i) * 4))
468 
469 /* INFRACFG host register range on MT7622 */
470 #define MT_INFRACFG_MISC		0x700
471 #define MT_INFRACFG_MISC_AP2CONN_WAKE	BIT(1)
472 
473 #endif
474