1e705c121SKalle Valo /******************************************************************************
2e705c121SKalle Valo  *
3e705c121SKalle Valo  * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
44cbb8e50SLuciano Coelho  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
54cbb8e50SLuciano Coelho  * Copyright(c) 2016 Intel Deutschland GmbH
6e705c121SKalle Valo  *
7e705c121SKalle Valo  * Portions of this file are derived from the ipw3945 project, as well
8e705c121SKalle Valo  * as portions of the ieee80211 subsystem header files.
9e705c121SKalle Valo  *
10e705c121SKalle Valo  * This program is free software; you can redistribute it and/or modify it
11e705c121SKalle Valo  * under the terms of version 2 of the GNU General Public License as
12e705c121SKalle Valo  * published by the Free Software Foundation.
13e705c121SKalle Valo  *
14e705c121SKalle Valo  * This program is distributed in the hope that it will be useful, but WITHOUT
15e705c121SKalle Valo  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16e705c121SKalle Valo  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
17e705c121SKalle Valo  * more details.
18e705c121SKalle Valo  *
19e705c121SKalle Valo  * You should have received a copy of the GNU General Public License along with
20e705c121SKalle Valo  * this program; if not, write to the Free Software Foundation, Inc.,
21e705c121SKalle Valo  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22e705c121SKalle Valo  *
23e705c121SKalle Valo  * The full GNU General Public License is included in this distribution in the
24e705c121SKalle Valo  * file called LICENSE.
25e705c121SKalle Valo  *
26e705c121SKalle Valo  * Contact Information:
27cb2f8277SEmmanuel Grumbach  *  Intel Linux Wireless <linuxwifi@intel.com>
28e705c121SKalle Valo  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29e705c121SKalle Valo  *
30e705c121SKalle Valo  *****************************************************************************/
31e705c121SKalle Valo #include <linux/etherdevice.h>
326eb5e529SEmmanuel Grumbach #include <linux/ieee80211.h>
33e705c121SKalle Valo #include <linux/slab.h>
34e705c121SKalle Valo #include <linux/sched.h>
356eb5e529SEmmanuel Grumbach #include <net/ip6_checksum.h>
366eb5e529SEmmanuel Grumbach #include <net/tso.h>
37e705c121SKalle Valo 
38e705c121SKalle Valo #include "iwl-debug.h"
39e705c121SKalle Valo #include "iwl-csr.h"
40e705c121SKalle Valo #include "iwl-prph.h"
41e705c121SKalle Valo #include "iwl-io.h"
42e705c121SKalle Valo #include "iwl-scd.h"
43e705c121SKalle Valo #include "iwl-op-mode.h"
44e705c121SKalle Valo #include "internal.h"
45e705c121SKalle Valo /* FIXME: need to abstract out TX command (once we know what it looks like) */
46e705c121SKalle Valo #include "dvm/commands.h"
47e705c121SKalle Valo 
48e705c121SKalle Valo #define IWL_TX_CRC_SIZE 4
49e705c121SKalle Valo #define IWL_TX_DELIMITER_SIZE 4
50e705c121SKalle Valo 
51e705c121SKalle Valo /*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
52e705c121SKalle Valo  * DMA services
53e705c121SKalle Valo  *
54e705c121SKalle Valo  * Theory of operation
55e705c121SKalle Valo  *
56e705c121SKalle Valo  * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
57e705c121SKalle Valo  * of buffer descriptors, each of which points to one or more data buffers for
58e705c121SKalle Valo  * the device to read from or fill.  Driver and device exchange status of each
59e705c121SKalle Valo  * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
60e705c121SKalle Valo  * entries in each circular buffer, to protect against confusing empty and full
61e705c121SKalle Valo  * queue states.
62e705c121SKalle Valo  *
63e705c121SKalle Valo  * The device reads or writes the data in the queues via the device's several
64e705c121SKalle Valo  * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
65e705c121SKalle Valo  *
66e705c121SKalle Valo  * For Tx queue, there are low mark and high mark limits. If, after queuing
67e705c121SKalle Valo  * the packet for Tx, free space become < low mark, Tx queue stopped. When
68e705c121SKalle Valo  * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
69e705c121SKalle Valo  * Tx queue resumed.
70e705c121SKalle Valo  *
71e705c121SKalle Valo  ***************************************************/
72e705c121SKalle Valo static int iwl_queue_space(const struct iwl_queue *q)
73e705c121SKalle Valo {
74e705c121SKalle Valo 	unsigned int max;
75e705c121SKalle Valo 	unsigned int used;
76e705c121SKalle Valo 
77e705c121SKalle Valo 	/*
78e705c121SKalle Valo 	 * To avoid ambiguity between empty and completely full queues, there
79e705c121SKalle Valo 	 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
80e705c121SKalle Valo 	 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
81e705c121SKalle Valo 	 * to reserve any queue entries for this purpose.
82e705c121SKalle Valo 	 */
83e705c121SKalle Valo 	if (q->n_window < TFD_QUEUE_SIZE_MAX)
84e705c121SKalle Valo 		max = q->n_window;
85e705c121SKalle Valo 	else
86e705c121SKalle Valo 		max = TFD_QUEUE_SIZE_MAX - 1;
87e705c121SKalle Valo 
88e705c121SKalle Valo 	/*
89e705c121SKalle Valo 	 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
90e705c121SKalle Valo 	 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
91e705c121SKalle Valo 	 */
92e705c121SKalle Valo 	used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
93e705c121SKalle Valo 
94e705c121SKalle Valo 	if (WARN_ON(used > max))
95e705c121SKalle Valo 		return 0;
96e705c121SKalle Valo 
97e705c121SKalle Valo 	return max - used;
98e705c121SKalle Valo }
99e705c121SKalle Valo 
100e705c121SKalle Valo /*
101e705c121SKalle Valo  * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
102e705c121SKalle Valo  */
103e705c121SKalle Valo static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
104e705c121SKalle Valo {
105e705c121SKalle Valo 	q->n_window = slots_num;
106e705c121SKalle Valo 	q->id = id;
107e705c121SKalle Valo 
108e705c121SKalle Valo 	/* slots_num must be power-of-two size, otherwise
109e705c121SKalle Valo 	 * get_cmd_index is broken. */
110e705c121SKalle Valo 	if (WARN_ON(!is_power_of_2(slots_num)))
111e705c121SKalle Valo 		return -EINVAL;
112e705c121SKalle Valo 
113e705c121SKalle Valo 	q->low_mark = q->n_window / 4;
114e705c121SKalle Valo 	if (q->low_mark < 4)
115e705c121SKalle Valo 		q->low_mark = 4;
116e705c121SKalle Valo 
117e705c121SKalle Valo 	q->high_mark = q->n_window / 8;
118e705c121SKalle Valo 	if (q->high_mark < 2)
119e705c121SKalle Valo 		q->high_mark = 2;
120e705c121SKalle Valo 
121e705c121SKalle Valo 	q->write_ptr = 0;
122e705c121SKalle Valo 	q->read_ptr = 0;
123e705c121SKalle Valo 
124e705c121SKalle Valo 	return 0;
125e705c121SKalle Valo }
126e705c121SKalle Valo 
127e705c121SKalle Valo static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
128e705c121SKalle Valo 				  struct iwl_dma_ptr *ptr, size_t size)
129e705c121SKalle Valo {
130e705c121SKalle Valo 	if (WARN_ON(ptr->addr))
131e705c121SKalle Valo 		return -EINVAL;
132e705c121SKalle Valo 
133e705c121SKalle Valo 	ptr->addr = dma_alloc_coherent(trans->dev, size,
134e705c121SKalle Valo 				       &ptr->dma, GFP_KERNEL);
135e705c121SKalle Valo 	if (!ptr->addr)
136e705c121SKalle Valo 		return -ENOMEM;
137e705c121SKalle Valo 	ptr->size = size;
138e705c121SKalle Valo 	return 0;
139e705c121SKalle Valo }
140e705c121SKalle Valo 
141e705c121SKalle Valo static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
142e705c121SKalle Valo 				  struct iwl_dma_ptr *ptr)
143e705c121SKalle Valo {
144e705c121SKalle Valo 	if (unlikely(!ptr->addr))
145e705c121SKalle Valo 		return;
146e705c121SKalle Valo 
147e705c121SKalle Valo 	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
148e705c121SKalle Valo 	memset(ptr, 0, sizeof(*ptr));
149e705c121SKalle Valo }
150e705c121SKalle Valo 
151e705c121SKalle Valo static void iwl_pcie_txq_stuck_timer(unsigned long data)
152e705c121SKalle Valo {
153e705c121SKalle Valo 	struct iwl_txq *txq = (void *)data;
154e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
155e705c121SKalle Valo 	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
156e705c121SKalle Valo 	u32 scd_sram_addr = trans_pcie->scd_base_addr +
157e705c121SKalle Valo 				SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
158e705c121SKalle Valo 	u8 buf[16];
159e705c121SKalle Valo 	int i;
160e705c121SKalle Valo 
161e705c121SKalle Valo 	spin_lock(&txq->lock);
162e705c121SKalle Valo 	/* check if triggered erroneously */
163e705c121SKalle Valo 	if (txq->q.read_ptr == txq->q.write_ptr) {
164e705c121SKalle Valo 		spin_unlock(&txq->lock);
165e705c121SKalle Valo 		return;
166e705c121SKalle Valo 	}
167e705c121SKalle Valo 	spin_unlock(&txq->lock);
168e705c121SKalle Valo 
169e705c121SKalle Valo 	IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
170e705c121SKalle Valo 		jiffies_to_msecs(txq->wd_timeout));
171e705c121SKalle Valo 	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
172e705c121SKalle Valo 		txq->q.read_ptr, txq->q.write_ptr);
173e705c121SKalle Valo 
174e705c121SKalle Valo 	iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
175e705c121SKalle Valo 
176e705c121SKalle Valo 	iwl_print_hex_error(trans, buf, sizeof(buf));
177e705c121SKalle Valo 
178e705c121SKalle Valo 	for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
179e705c121SKalle Valo 		IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
180e705c121SKalle Valo 			iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
181e705c121SKalle Valo 
182e705c121SKalle Valo 	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
183e705c121SKalle Valo 		u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
184e705c121SKalle Valo 		u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
185e705c121SKalle Valo 		bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
186e705c121SKalle Valo 		u32 tbl_dw =
187e705c121SKalle Valo 			iwl_trans_read_mem32(trans,
188e705c121SKalle Valo 					     trans_pcie->scd_base_addr +
189e705c121SKalle Valo 					     SCD_TRANS_TBL_OFFSET_QUEUE(i));
190e705c121SKalle Valo 
191e705c121SKalle Valo 		if (i & 0x1)
192e705c121SKalle Valo 			tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
193e705c121SKalle Valo 		else
194e705c121SKalle Valo 			tbl_dw = tbl_dw & 0x0000FFFF;
195e705c121SKalle Valo 
196e705c121SKalle Valo 		IWL_ERR(trans,
197e705c121SKalle Valo 			"Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
198e705c121SKalle Valo 			i, active ? "" : "in", fifo, tbl_dw,
199e705c121SKalle Valo 			iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
200e705c121SKalle Valo 				(TFD_QUEUE_SIZE_MAX - 1),
201e705c121SKalle Valo 			iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
202e705c121SKalle Valo 	}
203e705c121SKalle Valo 
204e705c121SKalle Valo 	iwl_force_nmi(trans);
205e705c121SKalle Valo }
206e705c121SKalle Valo 
207e705c121SKalle Valo /*
208e705c121SKalle Valo  * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
209e705c121SKalle Valo  */
210e705c121SKalle Valo static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
211e705c121SKalle Valo 					     struct iwl_txq *txq, u16 byte_cnt)
212e705c121SKalle Valo {
213e705c121SKalle Valo 	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
214e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
215e705c121SKalle Valo 	int write_ptr = txq->q.write_ptr;
216e705c121SKalle Valo 	int txq_id = txq->q.id;
217e705c121SKalle Valo 	u8 sec_ctl = 0;
218e705c121SKalle Valo 	u8 sta_id = 0;
219e705c121SKalle Valo 	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
220e705c121SKalle Valo 	__le16 bc_ent;
221e705c121SKalle Valo 	struct iwl_tx_cmd *tx_cmd =
222e705c121SKalle Valo 		(void *) txq->entries[txq->q.write_ptr].cmd->payload;
223e705c121SKalle Valo 
224e705c121SKalle Valo 	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
225e705c121SKalle Valo 
226e705c121SKalle Valo 	sta_id = tx_cmd->sta_id;
227e705c121SKalle Valo 	sec_ctl = tx_cmd->sec_ctl;
228e705c121SKalle Valo 
229e705c121SKalle Valo 	switch (sec_ctl & TX_CMD_SEC_MSK) {
230e705c121SKalle Valo 	case TX_CMD_SEC_CCM:
231e705c121SKalle Valo 		len += IEEE80211_CCMP_MIC_LEN;
232e705c121SKalle Valo 		break;
233e705c121SKalle Valo 	case TX_CMD_SEC_TKIP:
234e705c121SKalle Valo 		len += IEEE80211_TKIP_ICV_LEN;
235e705c121SKalle Valo 		break;
236e705c121SKalle Valo 	case TX_CMD_SEC_WEP:
237e705c121SKalle Valo 		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
238e705c121SKalle Valo 		break;
239e705c121SKalle Valo 	}
240e705c121SKalle Valo 
241e705c121SKalle Valo 	if (trans_pcie->bc_table_dword)
242e705c121SKalle Valo 		len = DIV_ROUND_UP(len, 4);
243e705c121SKalle Valo 
244e705c121SKalle Valo 	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
245e705c121SKalle Valo 		return;
246e705c121SKalle Valo 
247e705c121SKalle Valo 	bc_ent = cpu_to_le16(len | (sta_id << 12));
248e705c121SKalle Valo 
249e705c121SKalle Valo 	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
250e705c121SKalle Valo 
251e705c121SKalle Valo 	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
252e705c121SKalle Valo 		scd_bc_tbl[txq_id].
253e705c121SKalle Valo 			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
254e705c121SKalle Valo }
255e705c121SKalle Valo 
256e705c121SKalle Valo static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
257e705c121SKalle Valo 					    struct iwl_txq *txq)
258e705c121SKalle Valo {
259e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie =
260e705c121SKalle Valo 		IWL_TRANS_GET_PCIE_TRANS(trans);
261e705c121SKalle Valo 	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
262e705c121SKalle Valo 	int txq_id = txq->q.id;
263e705c121SKalle Valo 	int read_ptr = txq->q.read_ptr;
264e705c121SKalle Valo 	u8 sta_id = 0;
265e705c121SKalle Valo 	__le16 bc_ent;
266e705c121SKalle Valo 	struct iwl_tx_cmd *tx_cmd =
267e705c121SKalle Valo 		(void *)txq->entries[txq->q.read_ptr].cmd->payload;
268e705c121SKalle Valo 
269e705c121SKalle Valo 	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
270e705c121SKalle Valo 
271e705c121SKalle Valo 	if (txq_id != trans_pcie->cmd_queue)
272e705c121SKalle Valo 		sta_id = tx_cmd->sta_id;
273e705c121SKalle Valo 
274e705c121SKalle Valo 	bc_ent = cpu_to_le16(1 | (sta_id << 12));
275e705c121SKalle Valo 	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
276e705c121SKalle Valo 
277e705c121SKalle Valo 	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
278e705c121SKalle Valo 		scd_bc_tbl[txq_id].
279e705c121SKalle Valo 			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
280e705c121SKalle Valo }
281e705c121SKalle Valo 
282e705c121SKalle Valo /*
283e705c121SKalle Valo  * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
284e705c121SKalle Valo  */
285e705c121SKalle Valo static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
286e705c121SKalle Valo 				    struct iwl_txq *txq)
287e705c121SKalle Valo {
288e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
289e705c121SKalle Valo 	u32 reg = 0;
290e705c121SKalle Valo 	int txq_id = txq->q.id;
291e705c121SKalle Valo 
292e705c121SKalle Valo 	lockdep_assert_held(&txq->lock);
293e705c121SKalle Valo 
294e705c121SKalle Valo 	/*
295e705c121SKalle Valo 	 * explicitly wake up the NIC if:
296e705c121SKalle Valo 	 * 1. shadow registers aren't enabled
297e705c121SKalle Valo 	 * 2. NIC is woken up for CMD regardless of shadow outside this function
298e705c121SKalle Valo 	 * 3. there is a chance that the NIC is asleep
299e705c121SKalle Valo 	 */
300e705c121SKalle Valo 	if (!trans->cfg->base_params->shadow_reg_enable &&
301e705c121SKalle Valo 	    txq_id != trans_pcie->cmd_queue &&
302e705c121SKalle Valo 	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
303e705c121SKalle Valo 		/*
304e705c121SKalle Valo 		 * wake up nic if it's powered down ...
305e705c121SKalle Valo 		 * uCode will wake up, and interrupt us again, so next
306e705c121SKalle Valo 		 * time we'll skip this part.
307e705c121SKalle Valo 		 */
308e705c121SKalle Valo 		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
309e705c121SKalle Valo 
310e705c121SKalle Valo 		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
311e705c121SKalle Valo 			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
312e705c121SKalle Valo 				       txq_id, reg);
313e705c121SKalle Valo 			iwl_set_bit(trans, CSR_GP_CNTRL,
314e705c121SKalle Valo 				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
315e705c121SKalle Valo 			txq->need_update = true;
316e705c121SKalle Valo 			return;
317e705c121SKalle Valo 		}
318e705c121SKalle Valo 	}
319e705c121SKalle Valo 
320e705c121SKalle Valo 	/*
321e705c121SKalle Valo 	 * if not in power-save mode, uCode will never sleep when we're
322e705c121SKalle Valo 	 * trying to tx (during RFKILL, we're not trying to tx).
323e705c121SKalle Valo 	 */
324e705c121SKalle Valo 	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
3250cd58eaaSEmmanuel Grumbach 	if (!txq->block)
3260cd58eaaSEmmanuel Grumbach 		iwl_write32(trans, HBUS_TARG_WRPTR,
3270cd58eaaSEmmanuel Grumbach 			    txq->q.write_ptr | (txq_id << 8));
328e705c121SKalle Valo }
329e705c121SKalle Valo 
330e705c121SKalle Valo void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
331e705c121SKalle Valo {
332e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
333e705c121SKalle Valo 	int i;
334e705c121SKalle Valo 
335e705c121SKalle Valo 	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
336e705c121SKalle Valo 		struct iwl_txq *txq = &trans_pcie->txq[i];
337e705c121SKalle Valo 
338e705c121SKalle Valo 		spin_lock_bh(&txq->lock);
339e705c121SKalle Valo 		if (trans_pcie->txq[i].need_update) {
340e705c121SKalle Valo 			iwl_pcie_txq_inc_wr_ptr(trans, txq);
341e705c121SKalle Valo 			trans_pcie->txq[i].need_update = false;
342e705c121SKalle Valo 		}
343e705c121SKalle Valo 		spin_unlock_bh(&txq->lock);
344e705c121SKalle Valo 	}
345e705c121SKalle Valo }
346e705c121SKalle Valo 
347e705c121SKalle Valo static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
348e705c121SKalle Valo {
349e705c121SKalle Valo 	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
350e705c121SKalle Valo 
351e705c121SKalle Valo 	dma_addr_t addr = get_unaligned_le32(&tb->lo);
352e705c121SKalle Valo 	if (sizeof(dma_addr_t) > sizeof(u32))
353e705c121SKalle Valo 		addr |=
354e705c121SKalle Valo 		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
355e705c121SKalle Valo 
356e705c121SKalle Valo 	return addr;
357e705c121SKalle Valo }
358e705c121SKalle Valo 
359e705c121SKalle Valo static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
360e705c121SKalle Valo 				       dma_addr_t addr, u16 len)
361e705c121SKalle Valo {
362e705c121SKalle Valo 	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
363e705c121SKalle Valo 	u16 hi_n_len = len << 4;
364e705c121SKalle Valo 
365e705c121SKalle Valo 	put_unaligned_le32(addr, &tb->lo);
366e705c121SKalle Valo 	if (sizeof(dma_addr_t) > sizeof(u32))
367e705c121SKalle Valo 		hi_n_len |= ((addr >> 16) >> 16) & 0xF;
368e705c121SKalle Valo 
369e705c121SKalle Valo 	tb->hi_n_len = cpu_to_le16(hi_n_len);
370e705c121SKalle Valo 
371e705c121SKalle Valo 	tfd->num_tbs = idx + 1;
372e705c121SKalle Valo }
373e705c121SKalle Valo 
374e705c121SKalle Valo static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
375e705c121SKalle Valo {
376e705c121SKalle Valo 	return tfd->num_tbs & 0x1f;
377e705c121SKalle Valo }
378e705c121SKalle Valo 
379e705c121SKalle Valo static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
380e705c121SKalle Valo 			       struct iwl_cmd_meta *meta,
381e705c121SKalle Valo 			       struct iwl_tfd *tfd)
382e705c121SKalle Valo {
383e705c121SKalle Valo 	int i;
384e705c121SKalle Valo 	int num_tbs;
385e705c121SKalle Valo 
386e705c121SKalle Valo 	/* Sanity check on number of chunks */
387e705c121SKalle Valo 	num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
388e705c121SKalle Valo 
389e705c121SKalle Valo 	if (num_tbs >= IWL_NUM_OF_TBS) {
390e705c121SKalle Valo 		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
391e705c121SKalle Valo 		/* @todo issue fatal error, it is quite serious situation */
392e705c121SKalle Valo 		return;
393e705c121SKalle Valo 	}
394e705c121SKalle Valo 
395e705c121SKalle Valo 	/* first TB is never freed - it's the scratchbuf data */
396e705c121SKalle Valo 
397e705c121SKalle Valo 	for (i = 1; i < num_tbs; i++) {
398e705c121SKalle Valo 		if (meta->flags & BIT(i + CMD_TB_BITMAP_POS))
399e705c121SKalle Valo 			dma_unmap_page(trans->dev,
400e705c121SKalle Valo 				       iwl_pcie_tfd_tb_get_addr(tfd, i),
401e705c121SKalle Valo 				       iwl_pcie_tfd_tb_get_len(tfd, i),
402e705c121SKalle Valo 				       DMA_TO_DEVICE);
403e705c121SKalle Valo 		else
404e705c121SKalle Valo 			dma_unmap_single(trans->dev,
405e705c121SKalle Valo 					 iwl_pcie_tfd_tb_get_addr(tfd, i),
406e705c121SKalle Valo 					 iwl_pcie_tfd_tb_get_len(tfd, i),
407e705c121SKalle Valo 					 DMA_TO_DEVICE);
408e705c121SKalle Valo 	}
409e705c121SKalle Valo 	tfd->num_tbs = 0;
410e705c121SKalle Valo }
411e705c121SKalle Valo 
412e705c121SKalle Valo /*
413e705c121SKalle Valo  * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
414e705c121SKalle Valo  * @trans - transport private data
415e705c121SKalle Valo  * @txq - tx queue
416e705c121SKalle Valo  * @dma_dir - the direction of the DMA mapping
417e705c121SKalle Valo  *
418e705c121SKalle Valo  * Does NOT advance any TFD circular buffer read/write indexes
419e705c121SKalle Valo  * Does NOT free the TFD itself (which is within circular buffer)
420e705c121SKalle Valo  */
421e705c121SKalle Valo static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
422e705c121SKalle Valo {
423e705c121SKalle Valo 	struct iwl_tfd *tfd_tmp = txq->tfds;
424e705c121SKalle Valo 
425e705c121SKalle Valo 	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
426e705c121SKalle Valo 	 * idx is bounded by n_window
427e705c121SKalle Valo 	 */
428e705c121SKalle Valo 	int rd_ptr = txq->q.read_ptr;
429e705c121SKalle Valo 	int idx = get_cmd_index(&txq->q, rd_ptr);
430e705c121SKalle Valo 
431e705c121SKalle Valo 	lockdep_assert_held(&txq->lock);
432e705c121SKalle Valo 
433e705c121SKalle Valo 	/* We have only q->n_window txq->entries, but we use
434e705c121SKalle Valo 	 * TFD_QUEUE_SIZE_MAX tfds
435e705c121SKalle Valo 	 */
436e705c121SKalle Valo 	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
437e705c121SKalle Valo 
438e705c121SKalle Valo 	/* free SKB */
439e705c121SKalle Valo 	if (txq->entries) {
440e705c121SKalle Valo 		struct sk_buff *skb;
441e705c121SKalle Valo 
442e705c121SKalle Valo 		skb = txq->entries[idx].skb;
443e705c121SKalle Valo 
444e705c121SKalle Valo 		/* Can be called from irqs-disabled context
445e705c121SKalle Valo 		 * If skb is not NULL, it means that the whole queue is being
446e705c121SKalle Valo 		 * freed and that the queue is not empty - free the skb
447e705c121SKalle Valo 		 */
448e705c121SKalle Valo 		if (skb) {
449e705c121SKalle Valo 			iwl_op_mode_free_skb(trans->op_mode, skb);
450e705c121SKalle Valo 			txq->entries[idx].skb = NULL;
451e705c121SKalle Valo 		}
452e705c121SKalle Valo 	}
453e705c121SKalle Valo }
454e705c121SKalle Valo 
455e705c121SKalle Valo static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
456e705c121SKalle Valo 				  dma_addr_t addr, u16 len, bool reset)
457e705c121SKalle Valo {
458e705c121SKalle Valo 	struct iwl_queue *q;
459e705c121SKalle Valo 	struct iwl_tfd *tfd, *tfd_tmp;
460e705c121SKalle Valo 	u32 num_tbs;
461e705c121SKalle Valo 
462e705c121SKalle Valo 	q = &txq->q;
463e705c121SKalle Valo 	tfd_tmp = txq->tfds;
464e705c121SKalle Valo 	tfd = &tfd_tmp[q->write_ptr];
465e705c121SKalle Valo 
466e705c121SKalle Valo 	if (reset)
467e705c121SKalle Valo 		memset(tfd, 0, sizeof(*tfd));
468e705c121SKalle Valo 
469e705c121SKalle Valo 	num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
470e705c121SKalle Valo 
471e705c121SKalle Valo 	/* Each TFD can point to a maximum 20 Tx buffers */
472e705c121SKalle Valo 	if (num_tbs >= IWL_NUM_OF_TBS) {
473e705c121SKalle Valo 		IWL_ERR(trans, "Error can not send more than %d chunks\n",
474e705c121SKalle Valo 			IWL_NUM_OF_TBS);
475e705c121SKalle Valo 		return -EINVAL;
476e705c121SKalle Valo 	}
477e705c121SKalle Valo 
478e705c121SKalle Valo 	if (WARN(addr & ~IWL_TX_DMA_MASK,
479e705c121SKalle Valo 		 "Unaligned address = %llx\n", (unsigned long long)addr))
480e705c121SKalle Valo 		return -EINVAL;
481e705c121SKalle Valo 
482e705c121SKalle Valo 	iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
483e705c121SKalle Valo 
484e705c121SKalle Valo 	return num_tbs;
485e705c121SKalle Valo }
486e705c121SKalle Valo 
487e705c121SKalle Valo static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
488e705c121SKalle Valo 			       struct iwl_txq *txq, int slots_num,
489e705c121SKalle Valo 			       u32 txq_id)
490e705c121SKalle Valo {
491e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
492e705c121SKalle Valo 	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
493e705c121SKalle Valo 	size_t scratchbuf_sz;
494e705c121SKalle Valo 	int i;
495e705c121SKalle Valo 
496e705c121SKalle Valo 	if (WARN_ON(txq->entries || txq->tfds))
497e705c121SKalle Valo 		return -EINVAL;
498e705c121SKalle Valo 
499e705c121SKalle Valo 	setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
500e705c121SKalle Valo 		    (unsigned long)txq);
501e705c121SKalle Valo 	txq->trans_pcie = trans_pcie;
502e705c121SKalle Valo 
503e705c121SKalle Valo 	txq->q.n_window = slots_num;
504e705c121SKalle Valo 
505e705c121SKalle Valo 	txq->entries = kcalloc(slots_num,
506e705c121SKalle Valo 			       sizeof(struct iwl_pcie_txq_entry),
507e705c121SKalle Valo 			       GFP_KERNEL);
508e705c121SKalle Valo 
509e705c121SKalle Valo 	if (!txq->entries)
510e705c121SKalle Valo 		goto error;
511e705c121SKalle Valo 
512e705c121SKalle Valo 	if (txq_id == trans_pcie->cmd_queue)
513e705c121SKalle Valo 		for (i = 0; i < slots_num; i++) {
514e705c121SKalle Valo 			txq->entries[i].cmd =
515e705c121SKalle Valo 				kmalloc(sizeof(struct iwl_device_cmd),
516e705c121SKalle Valo 					GFP_KERNEL);
517e705c121SKalle Valo 			if (!txq->entries[i].cmd)
518e705c121SKalle Valo 				goto error;
519e705c121SKalle Valo 		}
520e705c121SKalle Valo 
521e705c121SKalle Valo 	/* Circular buffer of transmit frame descriptors (TFDs),
522e705c121SKalle Valo 	 * shared with device */
523e705c121SKalle Valo 	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
524e705c121SKalle Valo 				       &txq->q.dma_addr, GFP_KERNEL);
525e705c121SKalle Valo 	if (!txq->tfds)
526e705c121SKalle Valo 		goto error;
527e705c121SKalle Valo 
528e705c121SKalle Valo 	BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
529e705c121SKalle Valo 	BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
530e705c121SKalle Valo 			sizeof(struct iwl_cmd_header) +
531e705c121SKalle Valo 			offsetof(struct iwl_tx_cmd, scratch));
532e705c121SKalle Valo 
533e705c121SKalle Valo 	scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
534e705c121SKalle Valo 
535e705c121SKalle Valo 	txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
536e705c121SKalle Valo 					      &txq->scratchbufs_dma,
537e705c121SKalle Valo 					      GFP_KERNEL);
538e705c121SKalle Valo 	if (!txq->scratchbufs)
539e705c121SKalle Valo 		goto err_free_tfds;
540e705c121SKalle Valo 
541e705c121SKalle Valo 	txq->q.id = txq_id;
542e705c121SKalle Valo 
543e705c121SKalle Valo 	return 0;
544e705c121SKalle Valo err_free_tfds:
545e705c121SKalle Valo 	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
546e705c121SKalle Valo error:
547e705c121SKalle Valo 	if (txq->entries && txq_id == trans_pcie->cmd_queue)
548e705c121SKalle Valo 		for (i = 0; i < slots_num; i++)
549e705c121SKalle Valo 			kfree(txq->entries[i].cmd);
550e705c121SKalle Valo 	kfree(txq->entries);
551e705c121SKalle Valo 	txq->entries = NULL;
552e705c121SKalle Valo 
553e705c121SKalle Valo 	return -ENOMEM;
554e705c121SKalle Valo 
555e705c121SKalle Valo }
556e705c121SKalle Valo 
557e705c121SKalle Valo static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
558e705c121SKalle Valo 			      int slots_num, u32 txq_id)
559e705c121SKalle Valo {
560e705c121SKalle Valo 	int ret;
561e705c121SKalle Valo 
562e705c121SKalle Valo 	txq->need_update = false;
563e705c121SKalle Valo 
564e705c121SKalle Valo 	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
565e705c121SKalle Valo 	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
566e705c121SKalle Valo 	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
567e705c121SKalle Valo 
568e705c121SKalle Valo 	/* Initialize queue's high/low-water marks, and head/tail indexes */
569e705c121SKalle Valo 	ret = iwl_queue_init(&txq->q, slots_num, txq_id);
570e705c121SKalle Valo 	if (ret)
571e705c121SKalle Valo 		return ret;
572e705c121SKalle Valo 
573e705c121SKalle Valo 	spin_lock_init(&txq->lock);
5743955525dSEmmanuel Grumbach 	__skb_queue_head_init(&txq->overflow_q);
575e705c121SKalle Valo 
576e705c121SKalle Valo 	/*
577e705c121SKalle Valo 	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
578e705c121SKalle Valo 	 * given Tx queue, and enable the DMA channel used for that queue.
579e705c121SKalle Valo 	 * Circular buffer (TFD queue in DRAM) physical base address */
580e705c121SKalle Valo 	iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
581e705c121SKalle Valo 			   txq->q.dma_addr >> 8);
582e705c121SKalle Valo 
583e705c121SKalle Valo 	return 0;
584e705c121SKalle Valo }
585e705c121SKalle Valo 
5866eb5e529SEmmanuel Grumbach static void iwl_pcie_free_tso_page(struct sk_buff *skb)
5876eb5e529SEmmanuel Grumbach {
5886eb5e529SEmmanuel Grumbach 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
5896eb5e529SEmmanuel Grumbach 
5906eb5e529SEmmanuel Grumbach 	if (info->driver_data[IWL_TRANS_FIRST_DRIVER_DATA]) {
5916eb5e529SEmmanuel Grumbach 		struct page *page =
5926eb5e529SEmmanuel Grumbach 			info->driver_data[IWL_TRANS_FIRST_DRIVER_DATA];
5936eb5e529SEmmanuel Grumbach 
5946eb5e529SEmmanuel Grumbach 		__free_page(page);
5956eb5e529SEmmanuel Grumbach 		info->driver_data[IWL_TRANS_FIRST_DRIVER_DATA] = NULL;
5966eb5e529SEmmanuel Grumbach 	}
5976eb5e529SEmmanuel Grumbach }
5986eb5e529SEmmanuel Grumbach 
59901d11cd1SSara Sharon static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
60001d11cd1SSara Sharon {
60101d11cd1SSara Sharon 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
60201d11cd1SSara Sharon 
60301d11cd1SSara Sharon 	lockdep_assert_held(&trans_pcie->reg_lock);
60401d11cd1SSara Sharon 
60501d11cd1SSara Sharon 	if (trans_pcie->ref_cmd_in_flight) {
60601d11cd1SSara Sharon 		trans_pcie->ref_cmd_in_flight = false;
60701d11cd1SSara Sharon 		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
60801d11cd1SSara Sharon 		iwl_trans_pcie_unref(trans);
60901d11cd1SSara Sharon 	}
61001d11cd1SSara Sharon 
61101d11cd1SSara Sharon 	if (!trans->cfg->base_params->apmg_wake_up_wa)
61201d11cd1SSara Sharon 		return;
61301d11cd1SSara Sharon 	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
61401d11cd1SSara Sharon 		return;
61501d11cd1SSara Sharon 
61601d11cd1SSara Sharon 	trans_pcie->cmd_hold_nic_awake = false;
61701d11cd1SSara Sharon 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
61801d11cd1SSara Sharon 				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
61901d11cd1SSara Sharon }
62001d11cd1SSara Sharon 
621e705c121SKalle Valo /*
622e705c121SKalle Valo  * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
623e705c121SKalle Valo  */
624e705c121SKalle Valo static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
625e705c121SKalle Valo {
626e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
627e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
628e705c121SKalle Valo 	struct iwl_queue *q = &txq->q;
629e705c121SKalle Valo 
630e705c121SKalle Valo 	spin_lock_bh(&txq->lock);
631e705c121SKalle Valo 	while (q->write_ptr != q->read_ptr) {
632e705c121SKalle Valo 		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
633e705c121SKalle Valo 				   txq_id, q->read_ptr);
6346eb5e529SEmmanuel Grumbach 
6356eb5e529SEmmanuel Grumbach 		if (txq_id != trans_pcie->cmd_queue) {
6366eb5e529SEmmanuel Grumbach 			struct sk_buff *skb = txq->entries[q->read_ptr].skb;
6376eb5e529SEmmanuel Grumbach 
6386eb5e529SEmmanuel Grumbach 			if (WARN_ON_ONCE(!skb))
6396eb5e529SEmmanuel Grumbach 				continue;
6406eb5e529SEmmanuel Grumbach 
6416eb5e529SEmmanuel Grumbach 			iwl_pcie_free_tso_page(skb);
6426eb5e529SEmmanuel Grumbach 		}
643e705c121SKalle Valo 		iwl_pcie_txq_free_tfd(trans, txq);
644e705c121SKalle Valo 		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
64501d11cd1SSara Sharon 
64601d11cd1SSara Sharon 		if (q->read_ptr == q->write_ptr) {
64701d11cd1SSara Sharon 			unsigned long flags;
64801d11cd1SSara Sharon 
64901d11cd1SSara Sharon 			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
65001d11cd1SSara Sharon 			if (txq_id != trans_pcie->cmd_queue) {
65101d11cd1SSara Sharon 				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
65201d11cd1SSara Sharon 					      q->id);
65301d11cd1SSara Sharon 				iwl_trans_pcie_unref(trans);
65401d11cd1SSara Sharon 			} else {
65501d11cd1SSara Sharon 				iwl_pcie_clear_cmd_in_flight(trans);
65601d11cd1SSara Sharon 			}
65701d11cd1SSara Sharon 			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
65801d11cd1SSara Sharon 		}
659e705c121SKalle Valo 	}
660e705c121SKalle Valo 	txq->active = false;
6613955525dSEmmanuel Grumbach 
6623955525dSEmmanuel Grumbach 	while (!skb_queue_empty(&txq->overflow_q)) {
6633955525dSEmmanuel Grumbach 		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);
6643955525dSEmmanuel Grumbach 
6653955525dSEmmanuel Grumbach 		iwl_op_mode_free_skb(trans->op_mode, skb);
6663955525dSEmmanuel Grumbach 	}
6673955525dSEmmanuel Grumbach 
668e705c121SKalle Valo 	spin_unlock_bh(&txq->lock);
669e705c121SKalle Valo 
670e705c121SKalle Valo 	/* just in case - this queue may have been stopped */
671e705c121SKalle Valo 	iwl_wake_queue(trans, txq);
672e705c121SKalle Valo }
673e705c121SKalle Valo 
674e705c121SKalle Valo /*
675e705c121SKalle Valo  * iwl_pcie_txq_free - Deallocate DMA queue.
676e705c121SKalle Valo  * @txq: Transmit queue to deallocate.
677e705c121SKalle Valo  *
678e705c121SKalle Valo  * Empty queue by removing and destroying all BD's.
679e705c121SKalle Valo  * Free all buffers.
680e705c121SKalle Valo  * 0-fill, but do not free "txq" descriptor structure.
681e705c121SKalle Valo  */
682e705c121SKalle Valo static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
683e705c121SKalle Valo {
684e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
685e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
686e705c121SKalle Valo 	struct device *dev = trans->dev;
687e705c121SKalle Valo 	int i;
688e705c121SKalle Valo 
689e705c121SKalle Valo 	if (WARN_ON(!txq))
690e705c121SKalle Valo 		return;
691e705c121SKalle Valo 
692e705c121SKalle Valo 	iwl_pcie_txq_unmap(trans, txq_id);
693e705c121SKalle Valo 
694e705c121SKalle Valo 	/* De-alloc array of command/tx buffers */
695e705c121SKalle Valo 	if (txq_id == trans_pcie->cmd_queue)
696e705c121SKalle Valo 		for (i = 0; i < txq->q.n_window; i++) {
697e705c121SKalle Valo 			kzfree(txq->entries[i].cmd);
698e705c121SKalle Valo 			kzfree(txq->entries[i].free_buf);
699e705c121SKalle Valo 		}
700e705c121SKalle Valo 
701e705c121SKalle Valo 	/* De-alloc circular buffer of TFDs */
702e705c121SKalle Valo 	if (txq->tfds) {
703e705c121SKalle Valo 		dma_free_coherent(dev,
704e705c121SKalle Valo 				  sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
705e705c121SKalle Valo 				  txq->tfds, txq->q.dma_addr);
706e705c121SKalle Valo 		txq->q.dma_addr = 0;
707e705c121SKalle Valo 		txq->tfds = NULL;
708e705c121SKalle Valo 
709e705c121SKalle Valo 		dma_free_coherent(dev,
710e705c121SKalle Valo 				  sizeof(*txq->scratchbufs) * txq->q.n_window,
711e705c121SKalle Valo 				  txq->scratchbufs, txq->scratchbufs_dma);
712e705c121SKalle Valo 	}
713e705c121SKalle Valo 
714e705c121SKalle Valo 	kfree(txq->entries);
715e705c121SKalle Valo 	txq->entries = NULL;
716e705c121SKalle Valo 
717e705c121SKalle Valo 	del_timer_sync(&txq->stuck_timer);
718e705c121SKalle Valo 
719e705c121SKalle Valo 	/* 0-fill queue descriptor structure */
720e705c121SKalle Valo 	memset(txq, 0, sizeof(*txq));
721e705c121SKalle Valo }
722e705c121SKalle Valo 
723e705c121SKalle Valo void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
724e705c121SKalle Valo {
725e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
726e705c121SKalle Valo 	int nq = trans->cfg->base_params->num_of_queues;
727e705c121SKalle Valo 	int chan;
728e705c121SKalle Valo 	u32 reg_val;
729e705c121SKalle Valo 	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
730e705c121SKalle Valo 				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
731e705c121SKalle Valo 
732e705c121SKalle Valo 	/* make sure all queue are not stopped/used */
733e705c121SKalle Valo 	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
734e705c121SKalle Valo 	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
735e705c121SKalle Valo 
736e705c121SKalle Valo 	trans_pcie->scd_base_addr =
737e705c121SKalle Valo 		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
738e705c121SKalle Valo 
739e705c121SKalle Valo 	WARN_ON(scd_base_addr != 0 &&
740e705c121SKalle Valo 		scd_base_addr != trans_pcie->scd_base_addr);
741e705c121SKalle Valo 
742e705c121SKalle Valo 	/* reset context data, TX status and translation data */
743e705c121SKalle Valo 	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
744e705c121SKalle Valo 				   SCD_CONTEXT_MEM_LOWER_BOUND,
745e705c121SKalle Valo 			    NULL, clear_dwords);
746e705c121SKalle Valo 
747e705c121SKalle Valo 	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
748e705c121SKalle Valo 		       trans_pcie->scd_bc_tbls.dma >> 10);
749e705c121SKalle Valo 
750e705c121SKalle Valo 	/* The chain extension of the SCD doesn't work well. This feature is
751e705c121SKalle Valo 	 * enabled by default by the HW, so we need to disable it manually.
752e705c121SKalle Valo 	 */
753e705c121SKalle Valo 	if (trans->cfg->base_params->scd_chain_ext_wa)
754e705c121SKalle Valo 		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
755e705c121SKalle Valo 
756e705c121SKalle Valo 	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
757e705c121SKalle Valo 				trans_pcie->cmd_fifo,
758e705c121SKalle Valo 				trans_pcie->cmd_q_wdg_timeout);
759e705c121SKalle Valo 
760e705c121SKalle Valo 	/* Activate all Tx DMA/FIFO channels */
761e705c121SKalle Valo 	iwl_scd_activate_fifos(trans);
762e705c121SKalle Valo 
763e705c121SKalle Valo 	/* Enable DMA channel */
764e705c121SKalle Valo 	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
765e705c121SKalle Valo 		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
766e705c121SKalle Valo 				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
767e705c121SKalle Valo 				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
768e705c121SKalle Valo 
769e705c121SKalle Valo 	/* Update FH chicken bits */
770e705c121SKalle Valo 	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
771e705c121SKalle Valo 	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
772e705c121SKalle Valo 			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
773e705c121SKalle Valo 
774e705c121SKalle Valo 	/* Enable L1-Active */
775e705c121SKalle Valo 	if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
776e705c121SKalle Valo 		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
777e705c121SKalle Valo 				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
778e705c121SKalle Valo }
779e705c121SKalle Valo 
780e705c121SKalle Valo void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
781e705c121SKalle Valo {
782e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
783e705c121SKalle Valo 	int txq_id;
784e705c121SKalle Valo 
785e705c121SKalle Valo 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
786e705c121SKalle Valo 	     txq_id++) {
787e705c121SKalle Valo 		struct iwl_txq *txq = &trans_pcie->txq[txq_id];
788e705c121SKalle Valo 
789e705c121SKalle Valo 		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
790e705c121SKalle Valo 				   txq->q.dma_addr >> 8);
791e705c121SKalle Valo 		iwl_pcie_txq_unmap(trans, txq_id);
792e705c121SKalle Valo 		txq->q.read_ptr = 0;
793e705c121SKalle Valo 		txq->q.write_ptr = 0;
794e705c121SKalle Valo 	}
795e705c121SKalle Valo 
796e705c121SKalle Valo 	/* Tell NIC where to find the "keep warm" buffer */
797e705c121SKalle Valo 	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
798e705c121SKalle Valo 			   trans_pcie->kw.dma >> 4);
799e705c121SKalle Valo 
800e705c121SKalle Valo 	/*
801e705c121SKalle Valo 	 * Send 0 as the scd_base_addr since the device may have be reset
802e705c121SKalle Valo 	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
803e705c121SKalle Valo 	 * contain garbage.
804e705c121SKalle Valo 	 */
805e705c121SKalle Valo 	iwl_pcie_tx_start(trans, 0);
806e705c121SKalle Valo }
807e705c121SKalle Valo 
808e705c121SKalle Valo static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
809e705c121SKalle Valo {
810e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
811e705c121SKalle Valo 	unsigned long flags;
812e705c121SKalle Valo 	int ch, ret;
813e705c121SKalle Valo 	u32 mask = 0;
814e705c121SKalle Valo 
815e705c121SKalle Valo 	spin_lock(&trans_pcie->irq_lock);
816e705c121SKalle Valo 
81723ba9340SEmmanuel Grumbach 	if (!iwl_trans_grab_nic_access(trans, &flags))
818e705c121SKalle Valo 		goto out;
819e705c121SKalle Valo 
820e705c121SKalle Valo 	/* Stop each Tx DMA channel */
821e705c121SKalle Valo 	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
822e705c121SKalle Valo 		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
823e705c121SKalle Valo 		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
824e705c121SKalle Valo 	}
825e705c121SKalle Valo 
826e705c121SKalle Valo 	/* Wait for DMA channels to be idle */
827e705c121SKalle Valo 	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
828e705c121SKalle Valo 	if (ret < 0)
829e705c121SKalle Valo 		IWL_ERR(trans,
830e705c121SKalle Valo 			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
831e705c121SKalle Valo 			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
832e705c121SKalle Valo 
833e705c121SKalle Valo 	iwl_trans_release_nic_access(trans, &flags);
834e705c121SKalle Valo 
835e705c121SKalle Valo out:
836e705c121SKalle Valo 	spin_unlock(&trans_pcie->irq_lock);
837e705c121SKalle Valo }
838e705c121SKalle Valo 
839e705c121SKalle Valo /*
840e705c121SKalle Valo  * iwl_pcie_tx_stop - Stop all Tx DMA channels
841e705c121SKalle Valo  */
842e705c121SKalle Valo int iwl_pcie_tx_stop(struct iwl_trans *trans)
843e705c121SKalle Valo {
844e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
845e705c121SKalle Valo 	int txq_id;
846e705c121SKalle Valo 
847e705c121SKalle Valo 	/* Turn off all Tx DMA fifos */
848e705c121SKalle Valo 	iwl_scd_deactivate_fifos(trans);
849e705c121SKalle Valo 
850e705c121SKalle Valo 	/* Turn off all Tx DMA channels */
851e705c121SKalle Valo 	iwl_pcie_tx_stop_fh(trans);
852e705c121SKalle Valo 
853e705c121SKalle Valo 	/*
854e705c121SKalle Valo 	 * This function can be called before the op_mode disabled the
855e705c121SKalle Valo 	 * queues. This happens when we have an rfkill interrupt.
856e705c121SKalle Valo 	 * Since we stop Tx altogether - mark the queues as stopped.
857e705c121SKalle Valo 	 */
858e705c121SKalle Valo 	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
859e705c121SKalle Valo 	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
860e705c121SKalle Valo 
861e705c121SKalle Valo 	/* This can happen: start_hw, stop_device */
862e705c121SKalle Valo 	if (!trans_pcie->txq)
863e705c121SKalle Valo 		return 0;
864e705c121SKalle Valo 
865e705c121SKalle Valo 	/* Unmap DMA from host system and free skb's */
866e705c121SKalle Valo 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
867e705c121SKalle Valo 	     txq_id++)
868e705c121SKalle Valo 		iwl_pcie_txq_unmap(trans, txq_id);
869e705c121SKalle Valo 
870e705c121SKalle Valo 	return 0;
871e705c121SKalle Valo }
872e705c121SKalle Valo 
873e705c121SKalle Valo /*
874e705c121SKalle Valo  * iwl_trans_tx_free - Free TXQ Context
875e705c121SKalle Valo  *
876e705c121SKalle Valo  * Destroy all TX DMA queues and structures
877e705c121SKalle Valo  */
878e705c121SKalle Valo void iwl_pcie_tx_free(struct iwl_trans *trans)
879e705c121SKalle Valo {
880e705c121SKalle Valo 	int txq_id;
881e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
882e705c121SKalle Valo 
883e705c121SKalle Valo 	/* Tx queues */
884e705c121SKalle Valo 	if (trans_pcie->txq) {
885e705c121SKalle Valo 		for (txq_id = 0;
886e705c121SKalle Valo 		     txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
887e705c121SKalle Valo 			iwl_pcie_txq_free(trans, txq_id);
888e705c121SKalle Valo 	}
889e705c121SKalle Valo 
890e705c121SKalle Valo 	kfree(trans_pcie->txq);
891e705c121SKalle Valo 	trans_pcie->txq = NULL;
892e705c121SKalle Valo 
893e705c121SKalle Valo 	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
894e705c121SKalle Valo 
895e705c121SKalle Valo 	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
896e705c121SKalle Valo }
897e705c121SKalle Valo 
898e705c121SKalle Valo /*
899e705c121SKalle Valo  * iwl_pcie_tx_alloc - allocate TX context
900e705c121SKalle Valo  * Allocate all Tx DMA structures and initialize them
901e705c121SKalle Valo  */
902e705c121SKalle Valo static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
903e705c121SKalle Valo {
904e705c121SKalle Valo 	int ret;
905e705c121SKalle Valo 	int txq_id, slots_num;
906e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
907e705c121SKalle Valo 
908e705c121SKalle Valo 	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
909e705c121SKalle Valo 			sizeof(struct iwlagn_scd_bc_tbl);
910e705c121SKalle Valo 
911e705c121SKalle Valo 	/*It is not allowed to alloc twice, so warn when this happens.
912e705c121SKalle Valo 	 * We cannot rely on the previous allocation, so free and fail */
913e705c121SKalle Valo 	if (WARN_ON(trans_pcie->txq)) {
914e705c121SKalle Valo 		ret = -EINVAL;
915e705c121SKalle Valo 		goto error;
916e705c121SKalle Valo 	}
917e705c121SKalle Valo 
918e705c121SKalle Valo 	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
919e705c121SKalle Valo 				   scd_bc_tbls_size);
920e705c121SKalle Valo 	if (ret) {
921e705c121SKalle Valo 		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
922e705c121SKalle Valo 		goto error;
923e705c121SKalle Valo 	}
924e705c121SKalle Valo 
925e705c121SKalle Valo 	/* Alloc keep-warm buffer */
926e705c121SKalle Valo 	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
927e705c121SKalle Valo 	if (ret) {
928e705c121SKalle Valo 		IWL_ERR(trans, "Keep Warm allocation failed\n");
929e705c121SKalle Valo 		goto error;
930e705c121SKalle Valo 	}
931e705c121SKalle Valo 
932e705c121SKalle Valo 	trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
933e705c121SKalle Valo 				  sizeof(struct iwl_txq), GFP_KERNEL);
934e705c121SKalle Valo 	if (!trans_pcie->txq) {
935e705c121SKalle Valo 		IWL_ERR(trans, "Not enough memory for txq\n");
936e705c121SKalle Valo 		ret = -ENOMEM;
937e705c121SKalle Valo 		goto error;
938e705c121SKalle Valo 	}
939e705c121SKalle Valo 
940e705c121SKalle Valo 	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
941e705c121SKalle Valo 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
942e705c121SKalle Valo 	     txq_id++) {
943e705c121SKalle Valo 		slots_num = (txq_id == trans_pcie->cmd_queue) ?
944e705c121SKalle Valo 					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
945e705c121SKalle Valo 		ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
946e705c121SKalle Valo 					  slots_num, txq_id);
947e705c121SKalle Valo 		if (ret) {
948e705c121SKalle Valo 			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
949e705c121SKalle Valo 			goto error;
950e705c121SKalle Valo 		}
951e705c121SKalle Valo 	}
952e705c121SKalle Valo 
953e705c121SKalle Valo 	return 0;
954e705c121SKalle Valo 
955e705c121SKalle Valo error:
956e705c121SKalle Valo 	iwl_pcie_tx_free(trans);
957e705c121SKalle Valo 
958e705c121SKalle Valo 	return ret;
959e705c121SKalle Valo }
960e705c121SKalle Valo int iwl_pcie_tx_init(struct iwl_trans *trans)
961e705c121SKalle Valo {
962e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
963e705c121SKalle Valo 	int ret;
964e705c121SKalle Valo 	int txq_id, slots_num;
965e705c121SKalle Valo 	bool alloc = false;
966e705c121SKalle Valo 
967e705c121SKalle Valo 	if (!trans_pcie->txq) {
968e705c121SKalle Valo 		ret = iwl_pcie_tx_alloc(trans);
969e705c121SKalle Valo 		if (ret)
970e705c121SKalle Valo 			goto error;
971e705c121SKalle Valo 		alloc = true;
972e705c121SKalle Valo 	}
973e705c121SKalle Valo 
974e705c121SKalle Valo 	spin_lock(&trans_pcie->irq_lock);
975e705c121SKalle Valo 
976e705c121SKalle Valo 	/* Turn off all Tx DMA fifos */
977e705c121SKalle Valo 	iwl_scd_deactivate_fifos(trans);
978e705c121SKalle Valo 
979e705c121SKalle Valo 	/* Tell NIC where to find the "keep warm" buffer */
980e705c121SKalle Valo 	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
981e705c121SKalle Valo 			   trans_pcie->kw.dma >> 4);
982e705c121SKalle Valo 
983e705c121SKalle Valo 	spin_unlock(&trans_pcie->irq_lock);
984e705c121SKalle Valo 
985e705c121SKalle Valo 	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
986e705c121SKalle Valo 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
987e705c121SKalle Valo 	     txq_id++) {
988e705c121SKalle Valo 		slots_num = (txq_id == trans_pcie->cmd_queue) ?
989e705c121SKalle Valo 					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
990e705c121SKalle Valo 		ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
991e705c121SKalle Valo 					 slots_num, txq_id);
992e705c121SKalle Valo 		if (ret) {
993e705c121SKalle Valo 			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
994e705c121SKalle Valo 			goto error;
995e705c121SKalle Valo 		}
996e705c121SKalle Valo 	}
997e705c121SKalle Valo 
998e705c121SKalle Valo 	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
999e705c121SKalle Valo 	if (trans->cfg->base_params->num_of_queues > 20)
1000e705c121SKalle Valo 		iwl_set_bits_prph(trans, SCD_GP_CTRL,
1001e705c121SKalle Valo 				  SCD_GP_CTRL_ENABLE_31_QUEUES);
1002e705c121SKalle Valo 
1003e705c121SKalle Valo 	return 0;
1004e705c121SKalle Valo error:
1005e705c121SKalle Valo 	/*Upon error, free only if we allocated something */
1006e705c121SKalle Valo 	if (alloc)
1007e705c121SKalle Valo 		iwl_pcie_tx_free(trans);
1008e705c121SKalle Valo 	return ret;
1009e705c121SKalle Valo }
1010e705c121SKalle Valo 
1011e705c121SKalle Valo static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1012e705c121SKalle Valo {
1013e705c121SKalle Valo 	lockdep_assert_held(&txq->lock);
1014e705c121SKalle Valo 
1015e705c121SKalle Valo 	if (!txq->wd_timeout)
1016e705c121SKalle Valo 		return;
1017e705c121SKalle Valo 
1018e705c121SKalle Valo 	/*
1019e705c121SKalle Valo 	 * station is asleep and we send data - that must
1020e705c121SKalle Valo 	 * be uAPSD or PS-Poll. Don't rearm the timer.
1021e705c121SKalle Valo 	 */
1022e705c121SKalle Valo 	if (txq->frozen)
1023e705c121SKalle Valo 		return;
1024e705c121SKalle Valo 
1025e705c121SKalle Valo 	/*
1026e705c121SKalle Valo 	 * if empty delete timer, otherwise move timer forward
1027e705c121SKalle Valo 	 * since we're making progress on this queue
1028e705c121SKalle Valo 	 */
1029e705c121SKalle Valo 	if (txq->q.read_ptr == txq->q.write_ptr)
1030e705c121SKalle Valo 		del_timer(&txq->stuck_timer);
1031e705c121SKalle Valo 	else
1032e705c121SKalle Valo 		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1033e705c121SKalle Valo }
1034e705c121SKalle Valo 
1035e705c121SKalle Valo /* Frees buffers until index _not_ inclusive */
1036e705c121SKalle Valo void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1037e705c121SKalle Valo 			    struct sk_buff_head *skbs)
1038e705c121SKalle Valo {
1039e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1040e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1041e705c121SKalle Valo 	int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
1042e705c121SKalle Valo 	struct iwl_queue *q = &txq->q;
1043e705c121SKalle Valo 	int last_to_free;
1044e705c121SKalle Valo 
1045e705c121SKalle Valo 	/* This function is not meant to release cmd queue*/
1046e705c121SKalle Valo 	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1047e705c121SKalle Valo 		return;
1048e705c121SKalle Valo 
1049e705c121SKalle Valo 	spin_lock_bh(&txq->lock);
1050e705c121SKalle Valo 
1051e705c121SKalle Valo 	if (!txq->active) {
1052e705c121SKalle Valo 		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
1053e705c121SKalle Valo 				    txq_id, ssn);
1054e705c121SKalle Valo 		goto out;
1055e705c121SKalle Valo 	}
1056e705c121SKalle Valo 
1057e705c121SKalle Valo 	if (txq->q.read_ptr == tfd_num)
1058e705c121SKalle Valo 		goto out;
1059e705c121SKalle Valo 
1060e705c121SKalle Valo 	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1061e705c121SKalle Valo 			   txq_id, txq->q.read_ptr, tfd_num, ssn);
1062e705c121SKalle Valo 
1063e705c121SKalle Valo 	/*Since we free until index _not_ inclusive, the one before index is
1064e705c121SKalle Valo 	 * the last we will free. This one must be used */
1065e705c121SKalle Valo 	last_to_free = iwl_queue_dec_wrap(tfd_num);
1066e705c121SKalle Valo 
1067e705c121SKalle Valo 	if (!iwl_queue_used(q, last_to_free)) {
1068e705c121SKalle Valo 		IWL_ERR(trans,
1069e705c121SKalle Valo 			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1070e705c121SKalle Valo 			__func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
1071e705c121SKalle Valo 			q->write_ptr, q->read_ptr);
1072e705c121SKalle Valo 		goto out;
1073e705c121SKalle Valo 	}
1074e705c121SKalle Valo 
1075e705c121SKalle Valo 	if (WARN_ON(!skb_queue_empty(skbs)))
1076e705c121SKalle Valo 		goto out;
1077e705c121SKalle Valo 
1078e705c121SKalle Valo 	for (;
1079e705c121SKalle Valo 	     q->read_ptr != tfd_num;
1080e705c121SKalle Valo 	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
10816eb5e529SEmmanuel Grumbach 		struct sk_buff *skb = txq->entries[txq->q.read_ptr].skb;
1082e705c121SKalle Valo 
10836eb5e529SEmmanuel Grumbach 		if (WARN_ON_ONCE(!skb))
1084e705c121SKalle Valo 			continue;
1085e705c121SKalle Valo 
10866eb5e529SEmmanuel Grumbach 		iwl_pcie_free_tso_page(skb);
10876eb5e529SEmmanuel Grumbach 
10886eb5e529SEmmanuel Grumbach 		__skb_queue_tail(skbs, skb);
1089e705c121SKalle Valo 
1090e705c121SKalle Valo 		txq->entries[txq->q.read_ptr].skb = NULL;
1091e705c121SKalle Valo 
1092e705c121SKalle Valo 		iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1093e705c121SKalle Valo 
1094e705c121SKalle Valo 		iwl_pcie_txq_free_tfd(trans, txq);
1095e705c121SKalle Valo 	}
1096e705c121SKalle Valo 
1097e705c121SKalle Valo 	iwl_pcie_txq_progress(txq);
1098e705c121SKalle Valo 
10993955525dSEmmanuel Grumbach 	if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
11003955525dSEmmanuel Grumbach 	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1101685b346cSEmmanuel Grumbach 		struct sk_buff_head overflow_skbs;
11023955525dSEmmanuel Grumbach 
1103685b346cSEmmanuel Grumbach 		__skb_queue_head_init(&overflow_skbs);
1104685b346cSEmmanuel Grumbach 		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
11053955525dSEmmanuel Grumbach 
11063955525dSEmmanuel Grumbach 		/*
11073955525dSEmmanuel Grumbach 		 * This is tricky: we are in reclaim path which is non
11083955525dSEmmanuel Grumbach 		 * re-entrant, so noone will try to take the access the
11093955525dSEmmanuel Grumbach 		 * txq data from that path. We stopped tx, so we can't
11103955525dSEmmanuel Grumbach 		 * have tx as well. Bottom line, we can unlock and re-lock
11113955525dSEmmanuel Grumbach 		 * later.
11123955525dSEmmanuel Grumbach 		 */
11133955525dSEmmanuel Grumbach 		spin_unlock_bh(&txq->lock);
11143955525dSEmmanuel Grumbach 
1115685b346cSEmmanuel Grumbach 		while (!skb_queue_empty(&overflow_skbs)) {
1116685b346cSEmmanuel Grumbach 			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
11173955525dSEmmanuel Grumbach 			struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
11183955525dSEmmanuel Grumbach 			u8 dev_cmd_idx = IWL_TRANS_FIRST_DRIVER_DATA + 1;
11193955525dSEmmanuel Grumbach 			struct iwl_device_cmd *dev_cmd =
11203955525dSEmmanuel Grumbach 				info->driver_data[dev_cmd_idx];
11213955525dSEmmanuel Grumbach 
11223955525dSEmmanuel Grumbach 			/*
11233955525dSEmmanuel Grumbach 			 * Note that we can very well be overflowing again.
11243955525dSEmmanuel Grumbach 			 * In that case, iwl_queue_space will be small again
11253955525dSEmmanuel Grumbach 			 * and we won't wake mac80211's queue.
11263955525dSEmmanuel Grumbach 			 */
11273955525dSEmmanuel Grumbach 			iwl_trans_pcie_tx(trans, skb, dev_cmd, txq_id);
11283955525dSEmmanuel Grumbach 		}
11293955525dSEmmanuel Grumbach 		spin_lock_bh(&txq->lock);
11303955525dSEmmanuel Grumbach 
1131e705c121SKalle Valo 		if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1132e705c121SKalle Valo 			iwl_wake_queue(trans, txq);
11333955525dSEmmanuel Grumbach 	}
1134e705c121SKalle Valo 
1135e705c121SKalle Valo 	if (q->read_ptr == q->write_ptr) {
1136e705c121SKalle Valo 		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
1137e705c121SKalle Valo 		iwl_trans_pcie_unref(trans);
1138e705c121SKalle Valo 	}
1139e705c121SKalle Valo 
1140e705c121SKalle Valo out:
1141e705c121SKalle Valo 	spin_unlock_bh(&txq->lock);
1142e705c121SKalle Valo }
1143e705c121SKalle Valo 
1144e705c121SKalle Valo static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1145e705c121SKalle Valo 				      const struct iwl_host_cmd *cmd)
1146e705c121SKalle Valo {
1147e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1148e705c121SKalle Valo 	int ret;
1149e705c121SKalle Valo 
1150e705c121SKalle Valo 	lockdep_assert_held(&trans_pcie->reg_lock);
1151e705c121SKalle Valo 
1152e705c121SKalle Valo 	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1153e705c121SKalle Valo 	    !trans_pcie->ref_cmd_in_flight) {
1154e705c121SKalle Valo 		trans_pcie->ref_cmd_in_flight = true;
1155e705c121SKalle Valo 		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1156e705c121SKalle Valo 		iwl_trans_pcie_ref(trans);
1157e705c121SKalle Valo 	}
1158e705c121SKalle Valo 
1159e705c121SKalle Valo 	/*
1160e705c121SKalle Valo 	 * wake up the NIC to make sure that the firmware will see the host
1161e705c121SKalle Valo 	 * command - we will let the NIC sleep once all the host commands
1162e705c121SKalle Valo 	 * returned. This needs to be done only on NICs that have
1163e705c121SKalle Valo 	 * apmg_wake_up_wa set.
1164e705c121SKalle Valo 	 */
1165e705c121SKalle Valo 	if (trans->cfg->base_params->apmg_wake_up_wa &&
1166e705c121SKalle Valo 	    !trans_pcie->cmd_hold_nic_awake) {
1167e705c121SKalle Valo 		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1168e705c121SKalle Valo 					 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1169e705c121SKalle Valo 
1170e705c121SKalle Valo 		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1171e705c121SKalle Valo 				   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1172e705c121SKalle Valo 				   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1173e705c121SKalle Valo 				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1174e705c121SKalle Valo 				   15000);
1175e705c121SKalle Valo 		if (ret < 0) {
1176e705c121SKalle Valo 			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1177e705c121SKalle Valo 					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1178e705c121SKalle Valo 			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1179e705c121SKalle Valo 			return -EIO;
1180e705c121SKalle Valo 		}
1181e705c121SKalle Valo 		trans_pcie->cmd_hold_nic_awake = true;
1182e705c121SKalle Valo 	}
1183e705c121SKalle Valo 
1184e705c121SKalle Valo 	return 0;
1185e705c121SKalle Valo }
1186e705c121SKalle Valo 
1187e705c121SKalle Valo /*
1188e705c121SKalle Valo  * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1189e705c121SKalle Valo  *
1190e705c121SKalle Valo  * When FW advances 'R' index, all entries between old and new 'R' index
1191e705c121SKalle Valo  * need to be reclaimed. As result, some free space forms.  If there is
1192e705c121SKalle Valo  * enough free space (> low mark), wake the stack that feeds us.
1193e705c121SKalle Valo  */
1194e705c121SKalle Valo static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1195e705c121SKalle Valo {
1196e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1197e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1198e705c121SKalle Valo 	struct iwl_queue *q = &txq->q;
1199e705c121SKalle Valo 	unsigned long flags;
1200e705c121SKalle Valo 	int nfreed = 0;
1201e705c121SKalle Valo 
1202e705c121SKalle Valo 	lockdep_assert_held(&txq->lock);
1203e705c121SKalle Valo 
1204e705c121SKalle Valo 	if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
1205e705c121SKalle Valo 		IWL_ERR(trans,
1206e705c121SKalle Valo 			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1207e705c121SKalle Valo 			__func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
1208e705c121SKalle Valo 			q->write_ptr, q->read_ptr);
1209e705c121SKalle Valo 		return;
1210e705c121SKalle Valo 	}
1211e705c121SKalle Valo 
1212e705c121SKalle Valo 	for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1213e705c121SKalle Valo 	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
1214e705c121SKalle Valo 
1215e705c121SKalle Valo 		if (nfreed++ > 0) {
1216e705c121SKalle Valo 			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1217e705c121SKalle Valo 				idx, q->write_ptr, q->read_ptr);
1218e705c121SKalle Valo 			iwl_force_nmi(trans);
1219e705c121SKalle Valo 		}
1220e705c121SKalle Valo 	}
1221e705c121SKalle Valo 
1222e705c121SKalle Valo 	if (q->read_ptr == q->write_ptr) {
1223e705c121SKalle Valo 		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1224e705c121SKalle Valo 		iwl_pcie_clear_cmd_in_flight(trans);
1225e705c121SKalle Valo 		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1226e705c121SKalle Valo 	}
1227e705c121SKalle Valo 
1228e705c121SKalle Valo 	iwl_pcie_txq_progress(txq);
1229e705c121SKalle Valo }
1230e705c121SKalle Valo 
1231e705c121SKalle Valo static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1232e705c121SKalle Valo 				 u16 txq_id)
1233e705c121SKalle Valo {
1234e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1235e705c121SKalle Valo 	u32 tbl_dw_addr;
1236e705c121SKalle Valo 	u32 tbl_dw;
1237e705c121SKalle Valo 	u16 scd_q2ratid;
1238e705c121SKalle Valo 
1239e705c121SKalle Valo 	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1240e705c121SKalle Valo 
1241e705c121SKalle Valo 	tbl_dw_addr = trans_pcie->scd_base_addr +
1242e705c121SKalle Valo 			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1243e705c121SKalle Valo 
1244e705c121SKalle Valo 	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1245e705c121SKalle Valo 
1246e705c121SKalle Valo 	if (txq_id & 0x1)
1247e705c121SKalle Valo 		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1248e705c121SKalle Valo 	else
1249e705c121SKalle Valo 		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1250e705c121SKalle Valo 
1251e705c121SKalle Valo 	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1252e705c121SKalle Valo 
1253e705c121SKalle Valo 	return 0;
1254e705c121SKalle Valo }
1255e705c121SKalle Valo 
1256e705c121SKalle Valo /* Receiver address (actually, Rx station's index into station table),
1257e705c121SKalle Valo  * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1258e705c121SKalle Valo #define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))
1259e705c121SKalle Valo 
1260e705c121SKalle Valo void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1261e705c121SKalle Valo 			       const struct iwl_trans_txq_scd_cfg *cfg,
1262e705c121SKalle Valo 			       unsigned int wdg_timeout)
1263e705c121SKalle Valo {
1264e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1265e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1266e705c121SKalle Valo 	int fifo = -1;
1267e705c121SKalle Valo 
1268e705c121SKalle Valo 	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1269e705c121SKalle Valo 		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1270e705c121SKalle Valo 
1271e705c121SKalle Valo 	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1272e705c121SKalle Valo 
1273e705c121SKalle Valo 	if (cfg) {
1274e705c121SKalle Valo 		fifo = cfg->fifo;
1275e705c121SKalle Valo 
1276e705c121SKalle Valo 		/* Disable the scheduler prior configuring the cmd queue */
1277e705c121SKalle Valo 		if (txq_id == trans_pcie->cmd_queue &&
1278e705c121SKalle Valo 		    trans_pcie->scd_set_active)
1279e705c121SKalle Valo 			iwl_scd_enable_set_active(trans, 0);
1280e705c121SKalle Valo 
1281e705c121SKalle Valo 		/* Stop this Tx queue before configuring it */
1282e705c121SKalle Valo 		iwl_scd_txq_set_inactive(trans, txq_id);
1283e705c121SKalle Valo 
1284e705c121SKalle Valo 		/* Set this queue as a chain-building queue unless it is CMD */
1285e705c121SKalle Valo 		if (txq_id != trans_pcie->cmd_queue)
1286e705c121SKalle Valo 			iwl_scd_txq_set_chain(trans, txq_id);
1287e705c121SKalle Valo 
1288e705c121SKalle Valo 		if (cfg->aggregate) {
1289e705c121SKalle Valo 			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1290e705c121SKalle Valo 
1291e705c121SKalle Valo 			/* Map receiver-address / traffic-ID to this queue */
1292e705c121SKalle Valo 			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1293e705c121SKalle Valo 
1294e705c121SKalle Valo 			/* enable aggregations for the queue */
1295e705c121SKalle Valo 			iwl_scd_txq_enable_agg(trans, txq_id);
1296e705c121SKalle Valo 			txq->ampdu = true;
1297e705c121SKalle Valo 		} else {
1298e705c121SKalle Valo 			/*
1299e705c121SKalle Valo 			 * disable aggregations for the queue, this will also
1300e705c121SKalle Valo 			 * make the ra_tid mapping configuration irrelevant
1301e705c121SKalle Valo 			 * since it is now a non-AGG queue.
1302e705c121SKalle Valo 			 */
1303e705c121SKalle Valo 			iwl_scd_txq_disable_agg(trans, txq_id);
1304e705c121SKalle Valo 
1305e705c121SKalle Valo 			ssn = txq->q.read_ptr;
1306e705c121SKalle Valo 		}
1307e705c121SKalle Valo 	}
1308e705c121SKalle Valo 
1309e705c121SKalle Valo 	/* Place first TFD at index corresponding to start sequence number.
1310e705c121SKalle Valo 	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1311e705c121SKalle Valo 	txq->q.read_ptr = (ssn & 0xff);
1312e705c121SKalle Valo 	txq->q.write_ptr = (ssn & 0xff);
1313e705c121SKalle Valo 	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1314e705c121SKalle Valo 			   (ssn & 0xff) | (txq_id << 8));
1315e705c121SKalle Valo 
1316e705c121SKalle Valo 	if (cfg) {
1317e705c121SKalle Valo 		u8 frame_limit = cfg->frame_limit;
1318e705c121SKalle Valo 
1319e705c121SKalle Valo 		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1320e705c121SKalle Valo 
1321e705c121SKalle Valo 		/* Set up Tx window size and frame limit for this queue */
1322e705c121SKalle Valo 		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1323e705c121SKalle Valo 				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1324e705c121SKalle Valo 		iwl_trans_write_mem32(trans,
1325e705c121SKalle Valo 			trans_pcie->scd_base_addr +
1326e705c121SKalle Valo 			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1327e705c121SKalle Valo 			((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1328e705c121SKalle Valo 					SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1329e705c121SKalle Valo 			((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1330e705c121SKalle Valo 					SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1331e705c121SKalle Valo 
1332e705c121SKalle Valo 		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1333e705c121SKalle Valo 		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1334e705c121SKalle Valo 			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1335e705c121SKalle Valo 			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1336e705c121SKalle Valo 			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1337e705c121SKalle Valo 			       SCD_QUEUE_STTS_REG_MSK);
1338e705c121SKalle Valo 
1339e705c121SKalle Valo 		/* enable the scheduler for this queue (only) */
1340e705c121SKalle Valo 		if (txq_id == trans_pcie->cmd_queue &&
1341e705c121SKalle Valo 		    trans_pcie->scd_set_active)
1342e705c121SKalle Valo 			iwl_scd_enable_set_active(trans, BIT(txq_id));
1343e705c121SKalle Valo 
1344e705c121SKalle Valo 		IWL_DEBUG_TX_QUEUES(trans,
1345e705c121SKalle Valo 				    "Activate queue %d on FIFO %d WrPtr: %d\n",
1346e705c121SKalle Valo 				    txq_id, fifo, ssn & 0xff);
1347e705c121SKalle Valo 	} else {
1348e705c121SKalle Valo 		IWL_DEBUG_TX_QUEUES(trans,
1349e705c121SKalle Valo 				    "Activate queue %d WrPtr: %d\n",
1350e705c121SKalle Valo 				    txq_id, ssn & 0xff);
1351e705c121SKalle Valo 	}
1352e705c121SKalle Valo 
1353e705c121SKalle Valo 	txq->active = true;
1354e705c121SKalle Valo }
1355e705c121SKalle Valo 
1356e705c121SKalle Valo void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1357e705c121SKalle Valo 				bool configure_scd)
1358e705c121SKalle Valo {
1359e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1360e705c121SKalle Valo 	u32 stts_addr = trans_pcie->scd_base_addr +
1361e705c121SKalle Valo 			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1362e705c121SKalle Valo 	static const u32 zero_val[4] = {};
1363e705c121SKalle Valo 
1364e705c121SKalle Valo 	trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
1365e705c121SKalle Valo 	trans_pcie->txq[txq_id].frozen = false;
1366e705c121SKalle Valo 
1367e705c121SKalle Valo 	/*
1368e705c121SKalle Valo 	 * Upon HW Rfkill - we stop the device, and then stop the queues
1369e705c121SKalle Valo 	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1370e705c121SKalle Valo 	 * allow the op_mode to call txq_disable after it already called
1371e705c121SKalle Valo 	 * stop_device.
1372e705c121SKalle Valo 	 */
1373e705c121SKalle Valo 	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1374e705c121SKalle Valo 		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1375e705c121SKalle Valo 			  "queue %d not used", txq_id);
1376e705c121SKalle Valo 		return;
1377e705c121SKalle Valo 	}
1378e705c121SKalle Valo 
1379e705c121SKalle Valo 	if (configure_scd) {
1380e705c121SKalle Valo 		iwl_scd_txq_set_inactive(trans, txq_id);
1381e705c121SKalle Valo 
1382e705c121SKalle Valo 		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1383e705c121SKalle Valo 				    ARRAY_SIZE(zero_val));
1384e705c121SKalle Valo 	}
1385e705c121SKalle Valo 
1386e705c121SKalle Valo 	iwl_pcie_txq_unmap(trans, txq_id);
1387e705c121SKalle Valo 	trans_pcie->txq[txq_id].ampdu = false;
1388e705c121SKalle Valo 
1389e705c121SKalle Valo 	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1390e705c121SKalle Valo }
1391e705c121SKalle Valo 
1392e705c121SKalle Valo /*************** HOST COMMAND QUEUE FUNCTIONS   *****/
1393e705c121SKalle Valo 
1394e705c121SKalle Valo /*
1395e705c121SKalle Valo  * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1396e705c121SKalle Valo  * @priv: device private data point
1397e705c121SKalle Valo  * @cmd: a pointer to the ucode command structure
1398e705c121SKalle Valo  *
1399e705c121SKalle Valo  * The function returns < 0 values to indicate the operation
1400e705c121SKalle Valo  * failed. On success, it returns the index (>= 0) of command in the
1401e705c121SKalle Valo  * command queue.
1402e705c121SKalle Valo  */
1403e705c121SKalle Valo static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1404e705c121SKalle Valo 				 struct iwl_host_cmd *cmd)
1405e705c121SKalle Valo {
1406e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1407e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1408e705c121SKalle Valo 	struct iwl_queue *q = &txq->q;
1409e705c121SKalle Valo 	struct iwl_device_cmd *out_cmd;
1410e705c121SKalle Valo 	struct iwl_cmd_meta *out_meta;
1411e705c121SKalle Valo 	unsigned long flags;
1412e705c121SKalle Valo 	void *dup_buf = NULL;
1413e705c121SKalle Valo 	dma_addr_t phys_addr;
1414e705c121SKalle Valo 	int idx;
1415e705c121SKalle Valo 	u16 copy_size, cmd_size, scratch_size;
1416e705c121SKalle Valo 	bool had_nocopy = false;
1417e705c121SKalle Valo 	u8 group_id = iwl_cmd_groupid(cmd->id);
1418e705c121SKalle Valo 	int i, ret;
1419e705c121SKalle Valo 	u32 cmd_pos;
1420e705c121SKalle Valo 	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1421e705c121SKalle Valo 	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1422e705c121SKalle Valo 
1423e705c121SKalle Valo 	if (WARN(!trans_pcie->wide_cmd_header &&
1424e705c121SKalle Valo 		 group_id > IWL_ALWAYS_LONG_GROUP,
1425e705c121SKalle Valo 		 "unsupported wide command %#x\n", cmd->id))
1426e705c121SKalle Valo 		return -EINVAL;
1427e705c121SKalle Valo 
1428e705c121SKalle Valo 	if (group_id != 0) {
1429e705c121SKalle Valo 		copy_size = sizeof(struct iwl_cmd_header_wide);
1430e705c121SKalle Valo 		cmd_size = sizeof(struct iwl_cmd_header_wide);
1431e705c121SKalle Valo 	} else {
1432e705c121SKalle Valo 		copy_size = sizeof(struct iwl_cmd_header);
1433e705c121SKalle Valo 		cmd_size = sizeof(struct iwl_cmd_header);
1434e705c121SKalle Valo 	}
1435e705c121SKalle Valo 
1436e705c121SKalle Valo 	/* need one for the header if the first is NOCOPY */
1437e705c121SKalle Valo 	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1438e705c121SKalle Valo 
1439e705c121SKalle Valo 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1440e705c121SKalle Valo 		cmddata[i] = cmd->data[i];
1441e705c121SKalle Valo 		cmdlen[i] = cmd->len[i];
1442e705c121SKalle Valo 
1443e705c121SKalle Valo 		if (!cmd->len[i])
1444e705c121SKalle Valo 			continue;
1445e705c121SKalle Valo 
1446e705c121SKalle Valo 		/* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1447e705c121SKalle Valo 		if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1448e705c121SKalle Valo 			int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1449e705c121SKalle Valo 
1450e705c121SKalle Valo 			if (copy > cmdlen[i])
1451e705c121SKalle Valo 				copy = cmdlen[i];
1452e705c121SKalle Valo 			cmdlen[i] -= copy;
1453e705c121SKalle Valo 			cmddata[i] += copy;
1454e705c121SKalle Valo 			copy_size += copy;
1455e705c121SKalle Valo 		}
1456e705c121SKalle Valo 
1457e705c121SKalle Valo 		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1458e705c121SKalle Valo 			had_nocopy = true;
1459e705c121SKalle Valo 			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1460e705c121SKalle Valo 				idx = -EINVAL;
1461e705c121SKalle Valo 				goto free_dup_buf;
1462e705c121SKalle Valo 			}
1463e705c121SKalle Valo 		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1464e705c121SKalle Valo 			/*
1465e705c121SKalle Valo 			 * This is also a chunk that isn't copied
1466e705c121SKalle Valo 			 * to the static buffer so set had_nocopy.
1467e705c121SKalle Valo 			 */
1468e705c121SKalle Valo 			had_nocopy = true;
1469e705c121SKalle Valo 
1470e705c121SKalle Valo 			/* only allowed once */
1471e705c121SKalle Valo 			if (WARN_ON(dup_buf)) {
1472e705c121SKalle Valo 				idx = -EINVAL;
1473e705c121SKalle Valo 				goto free_dup_buf;
1474e705c121SKalle Valo 			}
1475e705c121SKalle Valo 
1476e705c121SKalle Valo 			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1477e705c121SKalle Valo 					  GFP_ATOMIC);
1478e705c121SKalle Valo 			if (!dup_buf)
1479e705c121SKalle Valo 				return -ENOMEM;
1480e705c121SKalle Valo 		} else {
1481e705c121SKalle Valo 			/* NOCOPY must not be followed by normal! */
1482e705c121SKalle Valo 			if (WARN_ON(had_nocopy)) {
1483e705c121SKalle Valo 				idx = -EINVAL;
1484e705c121SKalle Valo 				goto free_dup_buf;
1485e705c121SKalle Valo 			}
1486e705c121SKalle Valo 			copy_size += cmdlen[i];
1487e705c121SKalle Valo 		}
1488e705c121SKalle Valo 		cmd_size += cmd->len[i];
1489e705c121SKalle Valo 	}
1490e705c121SKalle Valo 
1491e705c121SKalle Valo 	/*
1492e705c121SKalle Valo 	 * If any of the command structures end up being larger than
1493e705c121SKalle Valo 	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1494e705c121SKalle Valo 	 * allocated into separate TFDs, then we will need to
1495e705c121SKalle Valo 	 * increase the size of the buffers.
1496e705c121SKalle Valo 	 */
1497e705c121SKalle Valo 	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1498e705c121SKalle Valo 		 "Command %s (%#x) is too large (%d bytes)\n",
149939bdb17eSSharon Dvir 		 iwl_get_cmd_string(trans, cmd->id),
150039bdb17eSSharon Dvir 		 cmd->id, copy_size)) {
1501e705c121SKalle Valo 		idx = -EINVAL;
1502e705c121SKalle Valo 		goto free_dup_buf;
1503e705c121SKalle Valo 	}
1504e705c121SKalle Valo 
1505e705c121SKalle Valo 	spin_lock_bh(&txq->lock);
1506e705c121SKalle Valo 
1507e705c121SKalle Valo 	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1508e705c121SKalle Valo 		spin_unlock_bh(&txq->lock);
1509e705c121SKalle Valo 
1510e705c121SKalle Valo 		IWL_ERR(trans, "No space in command queue\n");
1511e705c121SKalle Valo 		iwl_op_mode_cmd_queue_full(trans->op_mode);
1512e705c121SKalle Valo 		idx = -ENOSPC;
1513e705c121SKalle Valo 		goto free_dup_buf;
1514e705c121SKalle Valo 	}
1515e705c121SKalle Valo 
1516e705c121SKalle Valo 	idx = get_cmd_index(q, q->write_ptr);
1517e705c121SKalle Valo 	out_cmd = txq->entries[idx].cmd;
1518e705c121SKalle Valo 	out_meta = &txq->entries[idx].meta;
1519e705c121SKalle Valo 
1520e705c121SKalle Valo 	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
1521e705c121SKalle Valo 	if (cmd->flags & CMD_WANT_SKB)
1522e705c121SKalle Valo 		out_meta->source = cmd;
1523e705c121SKalle Valo 
1524e705c121SKalle Valo 	/* set up the header */
1525e705c121SKalle Valo 	if (group_id != 0) {
1526e705c121SKalle Valo 		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1527e705c121SKalle Valo 		out_cmd->hdr_wide.group_id = group_id;
1528e705c121SKalle Valo 		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1529e705c121SKalle Valo 		out_cmd->hdr_wide.length =
1530e705c121SKalle Valo 			cpu_to_le16(cmd_size -
1531e705c121SKalle Valo 				    sizeof(struct iwl_cmd_header_wide));
1532e705c121SKalle Valo 		out_cmd->hdr_wide.reserved = 0;
1533e705c121SKalle Valo 		out_cmd->hdr_wide.sequence =
1534e705c121SKalle Valo 			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1535e705c121SKalle Valo 						 INDEX_TO_SEQ(q->write_ptr));
1536e705c121SKalle Valo 
1537e705c121SKalle Valo 		cmd_pos = sizeof(struct iwl_cmd_header_wide);
1538e705c121SKalle Valo 		copy_size = sizeof(struct iwl_cmd_header_wide);
1539e705c121SKalle Valo 	} else {
1540e705c121SKalle Valo 		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1541e705c121SKalle Valo 		out_cmd->hdr.sequence =
1542e705c121SKalle Valo 			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1543e705c121SKalle Valo 						 INDEX_TO_SEQ(q->write_ptr));
1544e705c121SKalle Valo 		out_cmd->hdr.group_id = 0;
1545e705c121SKalle Valo 
1546e705c121SKalle Valo 		cmd_pos = sizeof(struct iwl_cmd_header);
1547e705c121SKalle Valo 		copy_size = sizeof(struct iwl_cmd_header);
1548e705c121SKalle Valo 	}
1549e705c121SKalle Valo 
1550e705c121SKalle Valo 	/* and copy the data that needs to be copied */
1551e705c121SKalle Valo 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1552e705c121SKalle Valo 		int copy;
1553e705c121SKalle Valo 
1554e705c121SKalle Valo 		if (!cmd->len[i])
1555e705c121SKalle Valo 			continue;
1556e705c121SKalle Valo 
1557e705c121SKalle Valo 		/* copy everything if not nocopy/dup */
1558e705c121SKalle Valo 		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1559e705c121SKalle Valo 					   IWL_HCMD_DFL_DUP))) {
1560e705c121SKalle Valo 			copy = cmd->len[i];
1561e705c121SKalle Valo 
1562e705c121SKalle Valo 			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1563e705c121SKalle Valo 			cmd_pos += copy;
1564e705c121SKalle Valo 			copy_size += copy;
1565e705c121SKalle Valo 			continue;
1566e705c121SKalle Valo 		}
1567e705c121SKalle Valo 
1568e705c121SKalle Valo 		/*
1569e705c121SKalle Valo 		 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1570e705c121SKalle Valo 		 * in total (for the scratchbuf handling), but copy up to what
1571e705c121SKalle Valo 		 * we can fit into the payload for debug dump purposes.
1572e705c121SKalle Valo 		 */
1573e705c121SKalle Valo 		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1574e705c121SKalle Valo 
1575e705c121SKalle Valo 		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1576e705c121SKalle Valo 		cmd_pos += copy;
1577e705c121SKalle Valo 
1578e705c121SKalle Valo 		/* However, treat copy_size the proper way, we need it below */
1579e705c121SKalle Valo 		if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1580e705c121SKalle Valo 			copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1581e705c121SKalle Valo 
1582e705c121SKalle Valo 			if (copy > cmd->len[i])
1583e705c121SKalle Valo 				copy = cmd->len[i];
1584e705c121SKalle Valo 			copy_size += copy;
1585e705c121SKalle Valo 		}
1586e705c121SKalle Valo 	}
1587e705c121SKalle Valo 
1588e705c121SKalle Valo 	IWL_DEBUG_HC(trans,
1589e705c121SKalle Valo 		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
159039bdb17eSSharon Dvir 		     iwl_get_cmd_string(trans, cmd->id),
1591e705c121SKalle Valo 		     group_id, out_cmd->hdr.cmd,
1592e705c121SKalle Valo 		     le16_to_cpu(out_cmd->hdr.sequence),
1593e705c121SKalle Valo 		     cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
1594e705c121SKalle Valo 
1595e705c121SKalle Valo 	/* start the TFD with the scratchbuf */
1596e705c121SKalle Valo 	scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1597e705c121SKalle Valo 	memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1598e705c121SKalle Valo 	iwl_pcie_txq_build_tfd(trans, txq,
1599e705c121SKalle Valo 			       iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
1600e705c121SKalle Valo 			       scratch_size, true);
1601e705c121SKalle Valo 
1602e705c121SKalle Valo 	/* map first command fragment, if any remains */
1603e705c121SKalle Valo 	if (copy_size > scratch_size) {
1604e705c121SKalle Valo 		phys_addr = dma_map_single(trans->dev,
1605e705c121SKalle Valo 					   ((u8 *)&out_cmd->hdr) + scratch_size,
1606e705c121SKalle Valo 					   copy_size - scratch_size,
1607e705c121SKalle Valo 					   DMA_TO_DEVICE);
1608e705c121SKalle Valo 		if (dma_mapping_error(trans->dev, phys_addr)) {
1609e705c121SKalle Valo 			iwl_pcie_tfd_unmap(trans, out_meta,
1610e705c121SKalle Valo 					   &txq->tfds[q->write_ptr]);
1611e705c121SKalle Valo 			idx = -ENOMEM;
1612e705c121SKalle Valo 			goto out;
1613e705c121SKalle Valo 		}
1614e705c121SKalle Valo 
1615e705c121SKalle Valo 		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1616e705c121SKalle Valo 				       copy_size - scratch_size, false);
1617e705c121SKalle Valo 	}
1618e705c121SKalle Valo 
1619e705c121SKalle Valo 	/* map the remaining (adjusted) nocopy/dup fragments */
1620e705c121SKalle Valo 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1621e705c121SKalle Valo 		const void *data = cmddata[i];
1622e705c121SKalle Valo 
1623e705c121SKalle Valo 		if (!cmdlen[i])
1624e705c121SKalle Valo 			continue;
1625e705c121SKalle Valo 		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1626e705c121SKalle Valo 					   IWL_HCMD_DFL_DUP)))
1627e705c121SKalle Valo 			continue;
1628e705c121SKalle Valo 		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1629e705c121SKalle Valo 			data = dup_buf;
1630e705c121SKalle Valo 		phys_addr = dma_map_single(trans->dev, (void *)data,
1631e705c121SKalle Valo 					   cmdlen[i], DMA_TO_DEVICE);
1632e705c121SKalle Valo 		if (dma_mapping_error(trans->dev, phys_addr)) {
1633e705c121SKalle Valo 			iwl_pcie_tfd_unmap(trans, out_meta,
1634e705c121SKalle Valo 					   &txq->tfds[q->write_ptr]);
1635e705c121SKalle Valo 			idx = -ENOMEM;
1636e705c121SKalle Valo 			goto out;
1637e705c121SKalle Valo 		}
1638e705c121SKalle Valo 
1639e705c121SKalle Valo 		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1640e705c121SKalle Valo 	}
1641e705c121SKalle Valo 
1642e705c121SKalle Valo 	BUILD_BUG_ON(IWL_NUM_OF_TBS + CMD_TB_BITMAP_POS >
1643e705c121SKalle Valo 		     sizeof(out_meta->flags) * BITS_PER_BYTE);
1644e705c121SKalle Valo 	out_meta->flags = cmd->flags;
1645e705c121SKalle Valo 	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1646e705c121SKalle Valo 		kzfree(txq->entries[idx].free_buf);
1647e705c121SKalle Valo 	txq->entries[idx].free_buf = dup_buf;
1648e705c121SKalle Valo 
1649e705c121SKalle Valo 	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
1650e705c121SKalle Valo 
1651e705c121SKalle Valo 	/* start timer if queue currently empty */
1652e705c121SKalle Valo 	if (q->read_ptr == q->write_ptr && txq->wd_timeout)
1653e705c121SKalle Valo 		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1654e705c121SKalle Valo 
1655e705c121SKalle Valo 	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1656e705c121SKalle Valo 	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1657e705c121SKalle Valo 	if (ret < 0) {
1658e705c121SKalle Valo 		idx = ret;
1659e705c121SKalle Valo 		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1660e705c121SKalle Valo 		goto out;
1661e705c121SKalle Valo 	}
1662e705c121SKalle Valo 
1663e705c121SKalle Valo 	/* Increment and update queue's write index */
1664e705c121SKalle Valo 	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
1665e705c121SKalle Valo 	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1666e705c121SKalle Valo 
1667e705c121SKalle Valo 	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1668e705c121SKalle Valo 
1669e705c121SKalle Valo  out:
1670e705c121SKalle Valo 	spin_unlock_bh(&txq->lock);
1671e705c121SKalle Valo  free_dup_buf:
1672e705c121SKalle Valo 	if (idx < 0)
1673e705c121SKalle Valo 		kfree(dup_buf);
1674e705c121SKalle Valo 	return idx;
1675e705c121SKalle Valo }
1676e705c121SKalle Valo 
1677e705c121SKalle Valo /*
1678e705c121SKalle Valo  * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1679e705c121SKalle Valo  * @rxb: Rx buffer to reclaim
1680e705c121SKalle Valo  */
1681e705c121SKalle Valo void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1682e705c121SKalle Valo 			    struct iwl_rx_cmd_buffer *rxb)
1683e705c121SKalle Valo {
1684e705c121SKalle Valo 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1685e705c121SKalle Valo 	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
168639bdb17eSSharon Dvir 	u8 group_id = iwl_cmd_groupid(pkt->hdr.group_id);
168739bdb17eSSharon Dvir 	u32 cmd_id;
1688e705c121SKalle Valo 	int txq_id = SEQ_TO_QUEUE(sequence);
1689e705c121SKalle Valo 	int index = SEQ_TO_INDEX(sequence);
1690e705c121SKalle Valo 	int cmd_index;
1691e705c121SKalle Valo 	struct iwl_device_cmd *cmd;
1692e705c121SKalle Valo 	struct iwl_cmd_meta *meta;
1693e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1694e705c121SKalle Valo 	struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1695e705c121SKalle Valo 
1696e705c121SKalle Valo 	/* If a Tx command is being handled and it isn't in the actual
1697e705c121SKalle Valo 	 * command queue then there a command routing bug has been introduced
1698e705c121SKalle Valo 	 * in the queue management code. */
1699e705c121SKalle Valo 	if (WARN(txq_id != trans_pcie->cmd_queue,
1700e705c121SKalle Valo 		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1701e705c121SKalle Valo 		 txq_id, trans_pcie->cmd_queue, sequence,
1702e705c121SKalle Valo 		 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1703e705c121SKalle Valo 		 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
1704e705c121SKalle Valo 		iwl_print_hex_error(trans, pkt, 32);
1705e705c121SKalle Valo 		return;
1706e705c121SKalle Valo 	}
1707e705c121SKalle Valo 
1708e705c121SKalle Valo 	spin_lock_bh(&txq->lock);
1709e705c121SKalle Valo 
1710e705c121SKalle Valo 	cmd_index = get_cmd_index(&txq->q, index);
1711e705c121SKalle Valo 	cmd = txq->entries[cmd_index].cmd;
1712e705c121SKalle Valo 	meta = &txq->entries[cmd_index].meta;
171339bdb17eSSharon Dvir 	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1714e705c121SKalle Valo 
1715e705c121SKalle Valo 	iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
1716e705c121SKalle Valo 
1717e705c121SKalle Valo 	/* Input error checking is done when commands are added to queue. */
1718e705c121SKalle Valo 	if (meta->flags & CMD_WANT_SKB) {
1719e705c121SKalle Valo 		struct page *p = rxb_steal_page(rxb);
1720e705c121SKalle Valo 
1721e705c121SKalle Valo 		meta->source->resp_pkt = pkt;
1722e705c121SKalle Valo 		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1723e705c121SKalle Valo 		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1724e705c121SKalle Valo 	}
1725e705c121SKalle Valo 
1726dcbb4746SEmmanuel Grumbach 	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1727dcbb4746SEmmanuel Grumbach 		iwl_op_mode_async_cb(trans->op_mode, cmd);
1728dcbb4746SEmmanuel Grumbach 
1729e705c121SKalle Valo 	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1730e705c121SKalle Valo 
1731e705c121SKalle Valo 	if (!(meta->flags & CMD_ASYNC)) {
1732e705c121SKalle Valo 		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1733e705c121SKalle Valo 			IWL_WARN(trans,
1734e705c121SKalle Valo 				 "HCMD_ACTIVE already clear for command %s\n",
173539bdb17eSSharon Dvir 				 iwl_get_cmd_string(trans, cmd_id));
1736e705c121SKalle Valo 		}
1737e705c121SKalle Valo 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1738e705c121SKalle Valo 		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
173939bdb17eSSharon Dvir 			       iwl_get_cmd_string(trans, cmd_id));
1740e705c121SKalle Valo 		wake_up(&trans_pcie->wait_command_queue);
1741e705c121SKalle Valo 	}
1742e705c121SKalle Valo 
17434cbb8e50SLuciano Coelho 	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
17444cbb8e50SLuciano Coelho 		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
17454cbb8e50SLuciano Coelho 			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
17464cbb8e50SLuciano Coelho 		set_bit(STATUS_TRANS_IDLE, &trans->status);
17474cbb8e50SLuciano Coelho 		wake_up(&trans_pcie->d0i3_waitq);
17484cbb8e50SLuciano Coelho 	}
17494cbb8e50SLuciano Coelho 
17504cbb8e50SLuciano Coelho 	if (meta->flags & CMD_WAKE_UP_TRANS) {
17514cbb8e50SLuciano Coelho 		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
17524cbb8e50SLuciano Coelho 			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
17534cbb8e50SLuciano Coelho 		clear_bit(STATUS_TRANS_IDLE, &trans->status);
17544cbb8e50SLuciano Coelho 		wake_up(&trans_pcie->d0i3_waitq);
17554cbb8e50SLuciano Coelho 	}
17564cbb8e50SLuciano Coelho 
1757e705c121SKalle Valo 	meta->flags = 0;
1758e705c121SKalle Valo 
1759e705c121SKalle Valo 	spin_unlock_bh(&txq->lock);
1760e705c121SKalle Valo }
1761e705c121SKalle Valo 
1762e705c121SKalle Valo #define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1763e705c121SKalle Valo 
1764e705c121SKalle Valo static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1765e705c121SKalle Valo 				    struct iwl_host_cmd *cmd)
1766e705c121SKalle Valo {
1767e705c121SKalle Valo 	int ret;
1768e705c121SKalle Valo 
1769e705c121SKalle Valo 	/* An asynchronous command can not expect an SKB to be set. */
1770e705c121SKalle Valo 	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1771e705c121SKalle Valo 		return -EINVAL;
1772e705c121SKalle Valo 
1773e705c121SKalle Valo 	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1774e705c121SKalle Valo 	if (ret < 0) {
1775e705c121SKalle Valo 		IWL_ERR(trans,
1776e705c121SKalle Valo 			"Error sending %s: enqueue_hcmd failed: %d\n",
177739bdb17eSSharon Dvir 			iwl_get_cmd_string(trans, cmd->id), ret);
1778e705c121SKalle Valo 		return ret;
1779e705c121SKalle Valo 	}
1780e705c121SKalle Valo 	return 0;
1781e705c121SKalle Valo }
1782e705c121SKalle Valo 
1783e705c121SKalle Valo static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1784e705c121SKalle Valo 				   struct iwl_host_cmd *cmd)
1785e705c121SKalle Valo {
1786e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1787e705c121SKalle Valo 	int cmd_idx;
1788e705c121SKalle Valo 	int ret;
1789e705c121SKalle Valo 
1790e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
179139bdb17eSSharon Dvir 		       iwl_get_cmd_string(trans, cmd->id));
1792e705c121SKalle Valo 
1793e705c121SKalle Valo 	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1794e705c121SKalle Valo 				  &trans->status),
1795e705c121SKalle Valo 		 "Command %s: a command is already active!\n",
179639bdb17eSSharon Dvir 		 iwl_get_cmd_string(trans, cmd->id)))
1797e705c121SKalle Valo 		return -EIO;
1798e705c121SKalle Valo 
1799e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
180039bdb17eSSharon Dvir 		       iwl_get_cmd_string(trans, cmd->id));
1801e705c121SKalle Valo 
1802e705c121SKalle Valo 	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1803e705c121SKalle Valo 	if (cmd_idx < 0) {
1804e705c121SKalle Valo 		ret = cmd_idx;
1805e705c121SKalle Valo 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1806e705c121SKalle Valo 		IWL_ERR(trans,
1807e705c121SKalle Valo 			"Error sending %s: enqueue_hcmd failed: %d\n",
180839bdb17eSSharon Dvir 			iwl_get_cmd_string(trans, cmd->id), ret);
1809e705c121SKalle Valo 		return ret;
1810e705c121SKalle Valo 	}
1811e705c121SKalle Valo 
1812e705c121SKalle Valo 	ret = wait_event_timeout(trans_pcie->wait_command_queue,
1813e705c121SKalle Valo 				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1814e705c121SKalle Valo 					   &trans->status),
1815e705c121SKalle Valo 				 HOST_COMPLETE_TIMEOUT);
1816e705c121SKalle Valo 	if (!ret) {
1817e705c121SKalle Valo 		struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1818e705c121SKalle Valo 		struct iwl_queue *q = &txq->q;
1819e705c121SKalle Valo 
1820e705c121SKalle Valo 		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
182139bdb17eSSharon Dvir 			iwl_get_cmd_string(trans, cmd->id),
1822e705c121SKalle Valo 			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1823e705c121SKalle Valo 
1824e705c121SKalle Valo 		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1825e705c121SKalle Valo 			q->read_ptr, q->write_ptr);
1826e705c121SKalle Valo 
1827e705c121SKalle Valo 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1828e705c121SKalle Valo 		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
182939bdb17eSSharon Dvir 			       iwl_get_cmd_string(trans, cmd->id));
1830e705c121SKalle Valo 		ret = -ETIMEDOUT;
1831e705c121SKalle Valo 
1832e705c121SKalle Valo 		iwl_force_nmi(trans);
1833e705c121SKalle Valo 		iwl_trans_fw_error(trans);
1834e705c121SKalle Valo 
1835e705c121SKalle Valo 		goto cancel;
1836e705c121SKalle Valo 	}
1837e705c121SKalle Valo 
1838e705c121SKalle Valo 	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1839e705c121SKalle Valo 		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
184039bdb17eSSharon Dvir 			iwl_get_cmd_string(trans, cmd->id));
1841e705c121SKalle Valo 		dump_stack();
1842e705c121SKalle Valo 		ret = -EIO;
1843e705c121SKalle Valo 		goto cancel;
1844e705c121SKalle Valo 	}
1845e705c121SKalle Valo 
1846e705c121SKalle Valo 	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1847e705c121SKalle Valo 	    test_bit(STATUS_RFKILL, &trans->status)) {
1848e705c121SKalle Valo 		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1849e705c121SKalle Valo 		ret = -ERFKILL;
1850e705c121SKalle Valo 		goto cancel;
1851e705c121SKalle Valo 	}
1852e705c121SKalle Valo 
1853e705c121SKalle Valo 	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1854e705c121SKalle Valo 		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
185539bdb17eSSharon Dvir 			iwl_get_cmd_string(trans, cmd->id));
1856e705c121SKalle Valo 		ret = -EIO;
1857e705c121SKalle Valo 		goto cancel;
1858e705c121SKalle Valo 	}
1859e705c121SKalle Valo 
1860e705c121SKalle Valo 	return 0;
1861e705c121SKalle Valo 
1862e705c121SKalle Valo cancel:
1863e705c121SKalle Valo 	if (cmd->flags & CMD_WANT_SKB) {
1864e705c121SKalle Valo 		/*
1865e705c121SKalle Valo 		 * Cancel the CMD_WANT_SKB flag for the cmd in the
1866e705c121SKalle Valo 		 * TX cmd queue. Otherwise in case the cmd comes
1867e705c121SKalle Valo 		 * in later, it will possibly set an invalid
1868e705c121SKalle Valo 		 * address (cmd->meta.source).
1869e705c121SKalle Valo 		 */
1870e705c121SKalle Valo 		trans_pcie->txq[trans_pcie->cmd_queue].
1871e705c121SKalle Valo 			entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1872e705c121SKalle Valo 	}
1873e705c121SKalle Valo 
1874e705c121SKalle Valo 	if (cmd->resp_pkt) {
1875e705c121SKalle Valo 		iwl_free_resp(cmd);
1876e705c121SKalle Valo 		cmd->resp_pkt = NULL;
1877e705c121SKalle Valo 	}
1878e705c121SKalle Valo 
1879e705c121SKalle Valo 	return ret;
1880e705c121SKalle Valo }
1881e705c121SKalle Valo 
1882e705c121SKalle Valo int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1883e705c121SKalle Valo {
1884e705c121SKalle Valo 	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1885e705c121SKalle Valo 	    test_bit(STATUS_RFKILL, &trans->status)) {
1886e705c121SKalle Valo 		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1887e705c121SKalle Valo 				  cmd->id);
1888e705c121SKalle Valo 		return -ERFKILL;
1889e705c121SKalle Valo 	}
1890e705c121SKalle Valo 
1891e705c121SKalle Valo 	if (cmd->flags & CMD_ASYNC)
1892e705c121SKalle Valo 		return iwl_pcie_send_hcmd_async(trans, cmd);
1893e705c121SKalle Valo 
1894e705c121SKalle Valo 	/* We still can fail on RFKILL that can be asserted while we wait */
1895e705c121SKalle Valo 	return iwl_pcie_send_hcmd_sync(trans, cmd);
1896e705c121SKalle Valo }
1897e705c121SKalle Valo 
18983a0b2a42SEmmanuel Grumbach static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
18993a0b2a42SEmmanuel Grumbach 			     struct iwl_txq *txq, u8 hdr_len,
19003a0b2a42SEmmanuel Grumbach 			     struct iwl_cmd_meta *out_meta,
19013a0b2a42SEmmanuel Grumbach 			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
19023a0b2a42SEmmanuel Grumbach {
19033a0b2a42SEmmanuel Grumbach 	struct iwl_queue *q = &txq->q;
19043a0b2a42SEmmanuel Grumbach 	u16 tb2_len;
19053a0b2a42SEmmanuel Grumbach 	int i;
19063a0b2a42SEmmanuel Grumbach 
19073a0b2a42SEmmanuel Grumbach 	/*
19083a0b2a42SEmmanuel Grumbach 	 * Set up TFD's third entry to point directly to remainder
19093a0b2a42SEmmanuel Grumbach 	 * of skb's head, if any
19103a0b2a42SEmmanuel Grumbach 	 */
19113a0b2a42SEmmanuel Grumbach 	tb2_len = skb_headlen(skb) - hdr_len;
19123a0b2a42SEmmanuel Grumbach 
19133a0b2a42SEmmanuel Grumbach 	if (tb2_len > 0) {
19143a0b2a42SEmmanuel Grumbach 		dma_addr_t tb2_phys = dma_map_single(trans->dev,
19153a0b2a42SEmmanuel Grumbach 						     skb->data + hdr_len,
19163a0b2a42SEmmanuel Grumbach 						     tb2_len, DMA_TO_DEVICE);
19173a0b2a42SEmmanuel Grumbach 		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
19183a0b2a42SEmmanuel Grumbach 			iwl_pcie_tfd_unmap(trans, out_meta,
19193a0b2a42SEmmanuel Grumbach 					   &txq->tfds[q->write_ptr]);
19203a0b2a42SEmmanuel Grumbach 			return -EINVAL;
19213a0b2a42SEmmanuel Grumbach 		}
19223a0b2a42SEmmanuel Grumbach 		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
19233a0b2a42SEmmanuel Grumbach 	}
19243a0b2a42SEmmanuel Grumbach 
19253a0b2a42SEmmanuel Grumbach 	/* set up the remaining entries to point to the data */
19263a0b2a42SEmmanuel Grumbach 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
19273a0b2a42SEmmanuel Grumbach 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
19283a0b2a42SEmmanuel Grumbach 		dma_addr_t tb_phys;
19293a0b2a42SEmmanuel Grumbach 		int tb_idx;
19303a0b2a42SEmmanuel Grumbach 
19313a0b2a42SEmmanuel Grumbach 		if (!skb_frag_size(frag))
19323a0b2a42SEmmanuel Grumbach 			continue;
19333a0b2a42SEmmanuel Grumbach 
19343a0b2a42SEmmanuel Grumbach 		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
19353a0b2a42SEmmanuel Grumbach 					   skb_frag_size(frag), DMA_TO_DEVICE);
19363a0b2a42SEmmanuel Grumbach 
19373a0b2a42SEmmanuel Grumbach 		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
19383a0b2a42SEmmanuel Grumbach 			iwl_pcie_tfd_unmap(trans, out_meta,
19393a0b2a42SEmmanuel Grumbach 					   &txq->tfds[q->write_ptr]);
19403a0b2a42SEmmanuel Grumbach 			return -EINVAL;
19413a0b2a42SEmmanuel Grumbach 		}
19423a0b2a42SEmmanuel Grumbach 		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
19433a0b2a42SEmmanuel Grumbach 						skb_frag_size(frag), false);
19443a0b2a42SEmmanuel Grumbach 
19453a0b2a42SEmmanuel Grumbach 		out_meta->flags |= BIT(tb_idx + CMD_TB_BITMAP_POS);
19463a0b2a42SEmmanuel Grumbach 	}
19473a0b2a42SEmmanuel Grumbach 
19483a0b2a42SEmmanuel Grumbach 	trace_iwlwifi_dev_tx(trans->dev, skb,
19493a0b2a42SEmmanuel Grumbach 			     &txq->tfds[txq->q.write_ptr],
19503a0b2a42SEmmanuel Grumbach 			     sizeof(struct iwl_tfd),
19513a0b2a42SEmmanuel Grumbach 			     &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
19523a0b2a42SEmmanuel Grumbach 			     skb->data + hdr_len, tb2_len);
19533a0b2a42SEmmanuel Grumbach 	trace_iwlwifi_dev_tx_data(trans->dev, skb,
19543a0b2a42SEmmanuel Grumbach 				  hdr_len, skb->len - hdr_len);
19553a0b2a42SEmmanuel Grumbach 	return 0;
19563a0b2a42SEmmanuel Grumbach }
19573a0b2a42SEmmanuel Grumbach 
19586eb5e529SEmmanuel Grumbach #ifdef CONFIG_INET
19596eb5e529SEmmanuel Grumbach static struct iwl_tso_hdr_page *
19606eb5e529SEmmanuel Grumbach get_page_hdr(struct iwl_trans *trans, size_t len)
19616eb5e529SEmmanuel Grumbach {
19626eb5e529SEmmanuel Grumbach 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
19636eb5e529SEmmanuel Grumbach 	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);
19646eb5e529SEmmanuel Grumbach 
19656eb5e529SEmmanuel Grumbach 	if (!p->page)
19666eb5e529SEmmanuel Grumbach 		goto alloc;
19676eb5e529SEmmanuel Grumbach 
19686eb5e529SEmmanuel Grumbach 	/* enough room on this page */
19696eb5e529SEmmanuel Grumbach 	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
19706eb5e529SEmmanuel Grumbach 		return p;
19716eb5e529SEmmanuel Grumbach 
19726eb5e529SEmmanuel Grumbach 	/* We don't have enough room on this page, get a new one. */
19736eb5e529SEmmanuel Grumbach 	__free_page(p->page);
19746eb5e529SEmmanuel Grumbach 
19756eb5e529SEmmanuel Grumbach alloc:
19766eb5e529SEmmanuel Grumbach 	p->page = alloc_page(GFP_ATOMIC);
19776eb5e529SEmmanuel Grumbach 	if (!p->page)
19786eb5e529SEmmanuel Grumbach 		return NULL;
19796eb5e529SEmmanuel Grumbach 	p->pos = page_address(p->page);
19806eb5e529SEmmanuel Grumbach 	return p;
19816eb5e529SEmmanuel Grumbach }
19826eb5e529SEmmanuel Grumbach 
19836eb5e529SEmmanuel Grumbach static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
19846eb5e529SEmmanuel Grumbach 					bool ipv6, unsigned int len)
19856eb5e529SEmmanuel Grumbach {
19866eb5e529SEmmanuel Grumbach 	if (ipv6) {
19876eb5e529SEmmanuel Grumbach 		struct ipv6hdr *iphv6 = iph;
19886eb5e529SEmmanuel Grumbach 
19896eb5e529SEmmanuel Grumbach 		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
19906eb5e529SEmmanuel Grumbach 					       len + tcph->doff * 4,
19916eb5e529SEmmanuel Grumbach 					       IPPROTO_TCP, 0);
19926eb5e529SEmmanuel Grumbach 	} else {
19936eb5e529SEmmanuel Grumbach 		struct iphdr *iphv4 = iph;
19946eb5e529SEmmanuel Grumbach 
19956eb5e529SEmmanuel Grumbach 		ip_send_check(iphv4);
19966eb5e529SEmmanuel Grumbach 		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
19976eb5e529SEmmanuel Grumbach 						 len + tcph->doff * 4,
19986eb5e529SEmmanuel Grumbach 						 IPPROTO_TCP, 0);
19996eb5e529SEmmanuel Grumbach 	}
20006eb5e529SEmmanuel Grumbach }
20016eb5e529SEmmanuel Grumbach 
20026eb5e529SEmmanuel Grumbach static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
20036eb5e529SEmmanuel Grumbach 				   struct iwl_txq *txq, u8 hdr_len,
20046eb5e529SEmmanuel Grumbach 				   struct iwl_cmd_meta *out_meta,
20056eb5e529SEmmanuel Grumbach 				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
20066eb5e529SEmmanuel Grumbach {
20076eb5e529SEmmanuel Grumbach 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
20086eb5e529SEmmanuel Grumbach 	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
20096eb5e529SEmmanuel Grumbach 	struct ieee80211_hdr *hdr = (void *)skb->data;
20106eb5e529SEmmanuel Grumbach 	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
20116eb5e529SEmmanuel Grumbach 	unsigned int mss = skb_shinfo(skb)->gso_size;
20126eb5e529SEmmanuel Grumbach 	struct iwl_queue *q = &txq->q;
20136eb5e529SEmmanuel Grumbach 	u16 length, iv_len, amsdu_pad;
20146eb5e529SEmmanuel Grumbach 	u8 *start_hdr;
20156eb5e529SEmmanuel Grumbach 	struct iwl_tso_hdr_page *hdr_page;
20166eb5e529SEmmanuel Grumbach 	int ret;
20176eb5e529SEmmanuel Grumbach 	struct tso_t tso;
20186eb5e529SEmmanuel Grumbach 
20196eb5e529SEmmanuel Grumbach 	/* if the packet is protected, then it must be CCMP or GCMP */
20206eb5e529SEmmanuel Grumbach 	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
20216eb5e529SEmmanuel Grumbach 	iv_len = ieee80211_has_protected(hdr->frame_control) ?
20226eb5e529SEmmanuel Grumbach 		IEEE80211_CCMP_HDR_LEN : 0;
20236eb5e529SEmmanuel Grumbach 
20246eb5e529SEmmanuel Grumbach 	trace_iwlwifi_dev_tx(trans->dev, skb,
20256eb5e529SEmmanuel Grumbach 			     &txq->tfds[txq->q.write_ptr],
20266eb5e529SEmmanuel Grumbach 			     sizeof(struct iwl_tfd),
20276eb5e529SEmmanuel Grumbach 			     &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
20286eb5e529SEmmanuel Grumbach 			     NULL, 0);
20296eb5e529SEmmanuel Grumbach 
20306eb5e529SEmmanuel Grumbach 	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
20316eb5e529SEmmanuel Grumbach 	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
20326eb5e529SEmmanuel Grumbach 	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
20336eb5e529SEmmanuel Grumbach 	amsdu_pad = 0;
20346eb5e529SEmmanuel Grumbach 
20356eb5e529SEmmanuel Grumbach 	/* total amount of header we may need for this A-MSDU */
20366eb5e529SEmmanuel Grumbach 	hdr_room = DIV_ROUND_UP(total_len, mss) *
20376eb5e529SEmmanuel Grumbach 		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
20386eb5e529SEmmanuel Grumbach 
20396eb5e529SEmmanuel Grumbach 	/* Our device supports 9 segments at most, it will fit in 1 page */
20406eb5e529SEmmanuel Grumbach 	hdr_page = get_page_hdr(trans, hdr_room);
20416eb5e529SEmmanuel Grumbach 	if (!hdr_page)
20426eb5e529SEmmanuel Grumbach 		return -ENOMEM;
20436eb5e529SEmmanuel Grumbach 
20446eb5e529SEmmanuel Grumbach 	get_page(hdr_page->page);
20456eb5e529SEmmanuel Grumbach 	start_hdr = hdr_page->pos;
20466eb5e529SEmmanuel Grumbach 	info->driver_data[IWL_TRANS_FIRST_DRIVER_DATA] = hdr_page->page;
20476eb5e529SEmmanuel Grumbach 	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
20486eb5e529SEmmanuel Grumbach 	hdr_page->pos += iv_len;
20496eb5e529SEmmanuel Grumbach 
20506eb5e529SEmmanuel Grumbach 	/*
20516eb5e529SEmmanuel Grumbach 	 * Pull the ieee80211 header + IV to be able to use TSO core,
20526eb5e529SEmmanuel Grumbach 	 * we will restore it for the tx_status flow.
20536eb5e529SEmmanuel Grumbach 	 */
20546eb5e529SEmmanuel Grumbach 	skb_pull(skb, hdr_len + iv_len);
20556eb5e529SEmmanuel Grumbach 
20566eb5e529SEmmanuel Grumbach 	tso_start(skb, &tso);
20576eb5e529SEmmanuel Grumbach 
20586eb5e529SEmmanuel Grumbach 	while (total_len) {
20596eb5e529SEmmanuel Grumbach 		/* this is the data left for this subframe */
20606eb5e529SEmmanuel Grumbach 		unsigned int data_left =
20616eb5e529SEmmanuel Grumbach 			min_t(unsigned int, mss, total_len);
20626eb5e529SEmmanuel Grumbach 		struct sk_buff *csum_skb = NULL;
20636eb5e529SEmmanuel Grumbach 		unsigned int hdr_tb_len;
20646eb5e529SEmmanuel Grumbach 		dma_addr_t hdr_tb_phys;
20656eb5e529SEmmanuel Grumbach 		struct tcphdr *tcph;
20666eb5e529SEmmanuel Grumbach 		u8 *iph;
20676eb5e529SEmmanuel Grumbach 
20686eb5e529SEmmanuel Grumbach 		total_len -= data_left;
20696eb5e529SEmmanuel Grumbach 
20706eb5e529SEmmanuel Grumbach 		memset(hdr_page->pos, 0, amsdu_pad);
20716eb5e529SEmmanuel Grumbach 		hdr_page->pos += amsdu_pad;
20726eb5e529SEmmanuel Grumbach 		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
20736eb5e529SEmmanuel Grumbach 				  data_left)) & 0x3;
20746eb5e529SEmmanuel Grumbach 		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
20756eb5e529SEmmanuel Grumbach 		hdr_page->pos += ETH_ALEN;
20766eb5e529SEmmanuel Grumbach 		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
20776eb5e529SEmmanuel Grumbach 		hdr_page->pos += ETH_ALEN;
20786eb5e529SEmmanuel Grumbach 
20796eb5e529SEmmanuel Grumbach 		length = snap_ip_tcp_hdrlen + data_left;
20806eb5e529SEmmanuel Grumbach 		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
20816eb5e529SEmmanuel Grumbach 		hdr_page->pos += sizeof(length);
20826eb5e529SEmmanuel Grumbach 
20836eb5e529SEmmanuel Grumbach 		/*
20846eb5e529SEmmanuel Grumbach 		 * This will copy the SNAP as well which will be considered
20856eb5e529SEmmanuel Grumbach 		 * as MAC header.
20866eb5e529SEmmanuel Grumbach 		 */
20876eb5e529SEmmanuel Grumbach 		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
20886eb5e529SEmmanuel Grumbach 		iph = hdr_page->pos + 8;
20896eb5e529SEmmanuel Grumbach 		tcph = (void *)(iph + ip_hdrlen);
20906eb5e529SEmmanuel Grumbach 
20916eb5e529SEmmanuel Grumbach 		/* For testing on current hardware only */
20926eb5e529SEmmanuel Grumbach 		if (trans_pcie->sw_csum_tx) {
20936eb5e529SEmmanuel Grumbach 			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
20946eb5e529SEmmanuel Grumbach 					     GFP_ATOMIC);
20956eb5e529SEmmanuel Grumbach 			if (!csum_skb) {
20966eb5e529SEmmanuel Grumbach 				ret = -ENOMEM;
20976eb5e529SEmmanuel Grumbach 				goto out_unmap;
20986eb5e529SEmmanuel Grumbach 			}
20996eb5e529SEmmanuel Grumbach 
21006eb5e529SEmmanuel Grumbach 			iwl_compute_pseudo_hdr_csum(iph, tcph,
21016eb5e529SEmmanuel Grumbach 						    skb->protocol ==
21026eb5e529SEmmanuel Grumbach 							htons(ETH_P_IPV6),
21036eb5e529SEmmanuel Grumbach 						    data_left);
21046eb5e529SEmmanuel Grumbach 
21056eb5e529SEmmanuel Grumbach 			memcpy(skb_put(csum_skb, tcp_hdrlen(skb)),
21066eb5e529SEmmanuel Grumbach 			       tcph, tcp_hdrlen(skb));
21076eb5e529SEmmanuel Grumbach 			skb_set_transport_header(csum_skb, 0);
21086eb5e529SEmmanuel Grumbach 			csum_skb->csum_start =
21096eb5e529SEmmanuel Grumbach 				(unsigned char *)tcp_hdr(csum_skb) -
21106eb5e529SEmmanuel Grumbach 						 csum_skb->head;
21116eb5e529SEmmanuel Grumbach 		}
21126eb5e529SEmmanuel Grumbach 
21136eb5e529SEmmanuel Grumbach 		hdr_page->pos += snap_ip_tcp_hdrlen;
21146eb5e529SEmmanuel Grumbach 
21156eb5e529SEmmanuel Grumbach 		hdr_tb_len = hdr_page->pos - start_hdr;
21166eb5e529SEmmanuel Grumbach 		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
21176eb5e529SEmmanuel Grumbach 					     hdr_tb_len, DMA_TO_DEVICE);
21186eb5e529SEmmanuel Grumbach 		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
21196eb5e529SEmmanuel Grumbach 			dev_kfree_skb(csum_skb);
21206eb5e529SEmmanuel Grumbach 			ret = -EINVAL;
21216eb5e529SEmmanuel Grumbach 			goto out_unmap;
21226eb5e529SEmmanuel Grumbach 		}
21236eb5e529SEmmanuel Grumbach 		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
21246eb5e529SEmmanuel Grumbach 				       hdr_tb_len, false);
21256eb5e529SEmmanuel Grumbach 		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
21266eb5e529SEmmanuel Grumbach 					       hdr_tb_len);
21276eb5e529SEmmanuel Grumbach 
21286eb5e529SEmmanuel Grumbach 		/* prepare the start_hdr for the next subframe */
21296eb5e529SEmmanuel Grumbach 		start_hdr = hdr_page->pos;
21306eb5e529SEmmanuel Grumbach 
21316eb5e529SEmmanuel Grumbach 		/* put the payload */
21326eb5e529SEmmanuel Grumbach 		while (data_left) {
21336eb5e529SEmmanuel Grumbach 			unsigned int size = min_t(unsigned int, tso.size,
21346eb5e529SEmmanuel Grumbach 						  data_left);
21356eb5e529SEmmanuel Grumbach 			dma_addr_t tb_phys;
21366eb5e529SEmmanuel Grumbach 
21376eb5e529SEmmanuel Grumbach 			if (trans_pcie->sw_csum_tx)
21386eb5e529SEmmanuel Grumbach 				memcpy(skb_put(csum_skb, size), tso.data, size);
21396eb5e529SEmmanuel Grumbach 
21406eb5e529SEmmanuel Grumbach 			tb_phys = dma_map_single(trans->dev, tso.data,
21416eb5e529SEmmanuel Grumbach 						 size, DMA_TO_DEVICE);
21426eb5e529SEmmanuel Grumbach 			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
21436eb5e529SEmmanuel Grumbach 				dev_kfree_skb(csum_skb);
21446eb5e529SEmmanuel Grumbach 				ret = -EINVAL;
21456eb5e529SEmmanuel Grumbach 				goto out_unmap;
21466eb5e529SEmmanuel Grumbach 			}
21476eb5e529SEmmanuel Grumbach 
21486eb5e529SEmmanuel Grumbach 			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
21496eb5e529SEmmanuel Grumbach 					       size, false);
21506eb5e529SEmmanuel Grumbach 			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
21516eb5e529SEmmanuel Grumbach 						       size);
21526eb5e529SEmmanuel Grumbach 
21536eb5e529SEmmanuel Grumbach 			data_left -= size;
21546eb5e529SEmmanuel Grumbach 			tso_build_data(skb, &tso, size);
21556eb5e529SEmmanuel Grumbach 		}
21566eb5e529SEmmanuel Grumbach 
21576eb5e529SEmmanuel Grumbach 		/* For testing on early hardware only */
21586eb5e529SEmmanuel Grumbach 		if (trans_pcie->sw_csum_tx) {
21596eb5e529SEmmanuel Grumbach 			__wsum csum;
21606eb5e529SEmmanuel Grumbach 
21616eb5e529SEmmanuel Grumbach 			csum = skb_checksum(csum_skb,
21626eb5e529SEmmanuel Grumbach 					    skb_checksum_start_offset(csum_skb),
21636eb5e529SEmmanuel Grumbach 					    csum_skb->len -
21646eb5e529SEmmanuel Grumbach 					    skb_checksum_start_offset(csum_skb),
21656eb5e529SEmmanuel Grumbach 					    0);
21666eb5e529SEmmanuel Grumbach 			dev_kfree_skb(csum_skb);
21676eb5e529SEmmanuel Grumbach 			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
21686eb5e529SEmmanuel Grumbach 						hdr_tb_len, DMA_TO_DEVICE);
21696eb5e529SEmmanuel Grumbach 			tcph->check = csum_fold(csum);
21706eb5e529SEmmanuel Grumbach 			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
21716eb5e529SEmmanuel Grumbach 						   hdr_tb_len, DMA_TO_DEVICE);
21726eb5e529SEmmanuel Grumbach 		}
21736eb5e529SEmmanuel Grumbach 	}
21746eb5e529SEmmanuel Grumbach 
21756eb5e529SEmmanuel Grumbach 	/* re -add the WiFi header and IV */
21766eb5e529SEmmanuel Grumbach 	skb_push(skb, hdr_len + iv_len);
21776eb5e529SEmmanuel Grumbach 
21786eb5e529SEmmanuel Grumbach 	return 0;
21796eb5e529SEmmanuel Grumbach 
21806eb5e529SEmmanuel Grumbach out_unmap:
21816eb5e529SEmmanuel Grumbach 	iwl_pcie_tfd_unmap(trans, out_meta, &txq->tfds[q->write_ptr]);
21826eb5e529SEmmanuel Grumbach 	return ret;
21836eb5e529SEmmanuel Grumbach }
21846eb5e529SEmmanuel Grumbach #else /* CONFIG_INET */
21856eb5e529SEmmanuel Grumbach static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
21866eb5e529SEmmanuel Grumbach 				   struct iwl_txq *txq, u8 hdr_len,
21876eb5e529SEmmanuel Grumbach 				   struct iwl_cmd_meta *out_meta,
21886eb5e529SEmmanuel Grumbach 				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
21896eb5e529SEmmanuel Grumbach {
21906eb5e529SEmmanuel Grumbach 	/* No A-MSDU without CONFIG_INET */
21916eb5e529SEmmanuel Grumbach 	WARN_ON(1);
21926eb5e529SEmmanuel Grumbach 
21936eb5e529SEmmanuel Grumbach 	return -1;
21946eb5e529SEmmanuel Grumbach }
21956eb5e529SEmmanuel Grumbach #endif /* CONFIG_INET */
21966eb5e529SEmmanuel Grumbach 
2197e705c121SKalle Valo int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
2198e705c121SKalle Valo 		      struct iwl_device_cmd *dev_cmd, int txq_id)
2199e705c121SKalle Valo {
2200e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2201e705c121SKalle Valo 	struct ieee80211_hdr *hdr;
2202e705c121SKalle Valo 	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
2203e705c121SKalle Valo 	struct iwl_cmd_meta *out_meta;
2204e705c121SKalle Valo 	struct iwl_txq *txq;
2205e705c121SKalle Valo 	struct iwl_queue *q;
2206e705c121SKalle Valo 	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
2207e705c121SKalle Valo 	void *tb1_addr;
22083a0b2a42SEmmanuel Grumbach 	u16 len, tb1_len;
2209e705c121SKalle Valo 	bool wait_write_ptr;
2210e705c121SKalle Valo 	__le16 fc;
2211e705c121SKalle Valo 	u8 hdr_len;
2212e705c121SKalle Valo 	u16 wifi_seq;
2213c772a3d3SSara Sharon 	bool amsdu;
2214e705c121SKalle Valo 
2215e705c121SKalle Valo 	txq = &trans_pcie->txq[txq_id];
2216e705c121SKalle Valo 	q = &txq->q;
2217e705c121SKalle Valo 
2218e705c121SKalle Valo 	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
2219e705c121SKalle Valo 		      "TX on unused queue %d\n", txq_id))
2220e705c121SKalle Valo 		return -EINVAL;
2221e705c121SKalle Valo 
222241837ca9SEmmanuel Grumbach 	if (unlikely(trans_pcie->sw_csum_tx &&
222341837ca9SEmmanuel Grumbach 		     skb->ip_summed == CHECKSUM_PARTIAL)) {
222441837ca9SEmmanuel Grumbach 		int offs = skb_checksum_start_offset(skb);
222541837ca9SEmmanuel Grumbach 		int csum_offs = offs + skb->csum_offset;
222641837ca9SEmmanuel Grumbach 		__wsum csum;
222741837ca9SEmmanuel Grumbach 
222841837ca9SEmmanuel Grumbach 		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
222941837ca9SEmmanuel Grumbach 			return -1;
223041837ca9SEmmanuel Grumbach 
223141837ca9SEmmanuel Grumbach 		csum = skb_checksum(skb, offs, skb->len - offs, 0);
223241837ca9SEmmanuel Grumbach 		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
22333955525dSEmmanuel Grumbach 
22343955525dSEmmanuel Grumbach 		skb->ip_summed = CHECKSUM_UNNECESSARY;
223541837ca9SEmmanuel Grumbach 	}
223641837ca9SEmmanuel Grumbach 
2237e705c121SKalle Valo 	if (skb_is_nonlinear(skb) &&
2238e705c121SKalle Valo 	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS &&
2239e705c121SKalle Valo 	    __skb_linearize(skb))
2240e705c121SKalle Valo 		return -ENOMEM;
2241e705c121SKalle Valo 
2242e705c121SKalle Valo 	/* mac80211 always puts the full header into the SKB's head,
2243e705c121SKalle Valo 	 * so there's no need to check if it's readable there
2244e705c121SKalle Valo 	 */
2245e705c121SKalle Valo 	hdr = (struct ieee80211_hdr *)skb->data;
2246e705c121SKalle Valo 	fc = hdr->frame_control;
2247e705c121SKalle Valo 	hdr_len = ieee80211_hdrlen(fc);
2248e705c121SKalle Valo 
2249e705c121SKalle Valo 	spin_lock(&txq->lock);
2250e705c121SKalle Valo 
22513955525dSEmmanuel Grumbach 	if (iwl_queue_space(q) < q->high_mark) {
22523955525dSEmmanuel Grumbach 		iwl_stop_queue(trans, txq);
22533955525dSEmmanuel Grumbach 
22543955525dSEmmanuel Grumbach 		/* don't put the packet on the ring, if there is no room */
22553955525dSEmmanuel Grumbach 		if (unlikely(iwl_queue_space(q) < 3)) {
22563955525dSEmmanuel Grumbach 			struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
22573955525dSEmmanuel Grumbach 
22583955525dSEmmanuel Grumbach 			info->driver_data[IWL_TRANS_FIRST_DRIVER_DATA + 1] =
22593955525dSEmmanuel Grumbach 				dev_cmd;
22603955525dSEmmanuel Grumbach 			__skb_queue_tail(&txq->overflow_q, skb);
22613955525dSEmmanuel Grumbach 
22623955525dSEmmanuel Grumbach 			spin_unlock(&txq->lock);
22633955525dSEmmanuel Grumbach 			return 0;
22643955525dSEmmanuel Grumbach 		}
22653955525dSEmmanuel Grumbach 	}
22663955525dSEmmanuel Grumbach 
2267e705c121SKalle Valo 	/* In AGG mode, the index in the ring must correspond to the WiFi
2268e705c121SKalle Valo 	 * sequence number. This is a HW requirements to help the SCD to parse
2269e705c121SKalle Valo 	 * the BA.
2270e705c121SKalle Valo 	 * Check here that the packets are in the right place on the ring.
2271e705c121SKalle Valo 	 */
2272e705c121SKalle Valo 	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2273e705c121SKalle Valo 	WARN_ONCE(txq->ampdu &&
2274e705c121SKalle Valo 		  (wifi_seq & 0xff) != q->write_ptr,
2275e705c121SKalle Valo 		  "Q: %d WiFi Seq %d tfdNum %d",
2276e705c121SKalle Valo 		  txq_id, wifi_seq, q->write_ptr);
2277e705c121SKalle Valo 
2278e705c121SKalle Valo 	/* Set up driver data for this TFD */
2279e705c121SKalle Valo 	txq->entries[q->write_ptr].skb = skb;
2280e705c121SKalle Valo 	txq->entries[q->write_ptr].cmd = dev_cmd;
2281e705c121SKalle Valo 
2282e705c121SKalle Valo 	dev_cmd->hdr.sequence =
2283e705c121SKalle Valo 		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2284e705c121SKalle Valo 			    INDEX_TO_SEQ(q->write_ptr)));
2285e705c121SKalle Valo 
2286e705c121SKalle Valo 	tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
2287e705c121SKalle Valo 	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
2288e705c121SKalle Valo 		       offsetof(struct iwl_tx_cmd, scratch);
2289e705c121SKalle Valo 
2290e705c121SKalle Valo 	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
2291e705c121SKalle Valo 	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
2292e705c121SKalle Valo 
2293e705c121SKalle Valo 	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2294e705c121SKalle Valo 	out_meta = &txq->entries[q->write_ptr].meta;
2295e705c121SKalle Valo 	out_meta->flags = 0;
2296e705c121SKalle Valo 
2297e705c121SKalle Valo 	/*
2298e705c121SKalle Valo 	 * The second TB (tb1) points to the remainder of the TX command
2299e705c121SKalle Valo 	 * and the 802.11 header - dword aligned size
2300e705c121SKalle Valo 	 * (This calculation modifies the TX command, so do it before the
2301e705c121SKalle Valo 	 * setup of the first TB)
2302e705c121SKalle Valo 	 */
2303e705c121SKalle Valo 	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2304e705c121SKalle Valo 	      hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
2305c772a3d3SSara Sharon 	/* do not align A-MSDU to dword as the subframe header aligns it */
2306c772a3d3SSara Sharon 	amsdu = ieee80211_is_data_qos(fc) &&
2307c772a3d3SSara Sharon 		(*ieee80211_get_qos_ctl(hdr) &
2308c772a3d3SSara Sharon 		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
2309c772a3d3SSara Sharon 	if (trans_pcie->sw_csum_tx || !amsdu) {
2310e705c121SKalle Valo 		tb1_len = ALIGN(len, 4);
2311e705c121SKalle Valo 		/* Tell NIC about any 2-byte padding after MAC header */
2312e705c121SKalle Valo 		if (tb1_len != len)
2313e705c121SKalle Valo 			tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
2314c772a3d3SSara Sharon 	} else {
2315c772a3d3SSara Sharon 		tb1_len = len;
2316c772a3d3SSara Sharon 	}
2317e705c121SKalle Valo 
2318e705c121SKalle Valo 	/* The first TB points to the scratchbuf data - min_copy bytes */
2319e705c121SKalle Valo 	memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
2320e705c121SKalle Valo 	       IWL_HCMD_SCRATCHBUF_SIZE);
2321e705c121SKalle Valo 	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2322e705c121SKalle Valo 			       IWL_HCMD_SCRATCHBUF_SIZE, true);
2323e705c121SKalle Valo 
2324e705c121SKalle Valo 	/* there must be data left over for TB1 or this code must be changed */
2325e705c121SKalle Valo 	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
2326e705c121SKalle Valo 
2327e705c121SKalle Valo 	/* map the data for TB1 */
2328e705c121SKalle Valo 	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
2329e705c121SKalle Valo 	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
2330e705c121SKalle Valo 	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
2331e705c121SKalle Valo 		goto out_err;
2332e705c121SKalle Valo 	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2333e705c121SKalle Valo 
2334c772a3d3SSara Sharon 	if (amsdu) {
23356eb5e529SEmmanuel Grumbach 		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
23366eb5e529SEmmanuel Grumbach 						     out_meta, dev_cmd,
23376eb5e529SEmmanuel Grumbach 						     tb1_len)))
2338e705c121SKalle Valo 			goto out_err;
23396eb5e529SEmmanuel Grumbach 	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
23406eb5e529SEmmanuel Grumbach 				       out_meta, dev_cmd, tb1_len))) {
23416eb5e529SEmmanuel Grumbach 		goto out_err;
23426eb5e529SEmmanuel Grumbach 	}
2343e705c121SKalle Valo 
2344e705c121SKalle Valo 	/* Set up entry for this TFD in Tx byte-count array */
2345e705c121SKalle Valo 	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
2346e705c121SKalle Valo 
2347e705c121SKalle Valo 	wait_write_ptr = ieee80211_has_morefrags(fc);
2348e705c121SKalle Valo 
2349e705c121SKalle Valo 	/* start timer if queue currently empty */
2350e705c121SKalle Valo 	if (q->read_ptr == q->write_ptr) {
2351e705c121SKalle Valo 		if (txq->wd_timeout) {
2352e705c121SKalle Valo 			/*
2353e705c121SKalle Valo 			 * If the TXQ is active, then set the timer, if not,
2354e705c121SKalle Valo 			 * set the timer in remainder so that the timer will
2355e705c121SKalle Valo 			 * be armed with the right value when the station will
2356e705c121SKalle Valo 			 * wake up.
2357e705c121SKalle Valo 			 */
2358e705c121SKalle Valo 			if (!txq->frozen)
2359e705c121SKalle Valo 				mod_timer(&txq->stuck_timer,
2360e705c121SKalle Valo 					  jiffies + txq->wd_timeout);
2361e705c121SKalle Valo 			else
2362e705c121SKalle Valo 				txq->frozen_expiry_remainder = txq->wd_timeout;
2363e705c121SKalle Valo 		}
2364e705c121SKalle Valo 		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
2365e705c121SKalle Valo 		iwl_trans_pcie_ref(trans);
2366e705c121SKalle Valo 	}
2367e705c121SKalle Valo 
2368e705c121SKalle Valo 	/* Tell device the write index *just past* this latest filled TFD */
2369e705c121SKalle Valo 	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
2370e705c121SKalle Valo 	if (!wait_write_ptr)
2371e705c121SKalle Valo 		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2372e705c121SKalle Valo 
2373e705c121SKalle Valo 	/*
2374e705c121SKalle Valo 	 * At this point the frame is "transmitted" successfully
2375e705c121SKalle Valo 	 * and we will get a TX status notification eventually.
2376e705c121SKalle Valo 	 */
2377e705c121SKalle Valo 	spin_unlock(&txq->lock);
2378e705c121SKalle Valo 	return 0;
2379e705c121SKalle Valo out_err:
2380e705c121SKalle Valo 	spin_unlock(&txq->lock);
2381e705c121SKalle Valo 	return -1;
2382e705c121SKalle Valo }
2383