1e705c121SKalle Valo /****************************************************************************** 2e705c121SKalle Valo * 3e705c121SKalle Valo * This file is provided under a dual BSD/GPLv2 license. When using or 4e705c121SKalle Valo * redistributing this file, you may do so under either license. 5e705c121SKalle Valo * 6e705c121SKalle Valo * GPL LICENSE SUMMARY 7e705c121SKalle Valo * 8e705c121SKalle Valo * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved. 9e705c121SKalle Valo * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH 10afb84431SEmmanuel Grumbach * Copyright(c) 2016 - 2017 Intel Deutschland GmbH 11a8cbb46fSGolan Ben Ami * Copyright(c) 2018 Intel Corporation 12e705c121SKalle Valo * 13e705c121SKalle Valo * This program is free software; you can redistribute it and/or modify 14e705c121SKalle Valo * it under the terms of version 2 of the GNU General Public License as 15e705c121SKalle Valo * published by the Free Software Foundation. 16e705c121SKalle Valo * 17e705c121SKalle Valo * This program is distributed in the hope that it will be useful, but 18e705c121SKalle Valo * WITHOUT ANY WARRANTY; without even the implied warranty of 19e705c121SKalle Valo * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 20e705c121SKalle Valo * General Public License for more details. 21e705c121SKalle Valo * 22e705c121SKalle Valo * The full GNU General Public License is included in this distribution 23e705c121SKalle Valo * in the file called COPYING. 24e705c121SKalle Valo * 25e705c121SKalle Valo * Contact Information: 26cb2f8277SEmmanuel Grumbach * Intel Linux Wireless <linuxwifi@intel.com> 27e705c121SKalle Valo * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 28e705c121SKalle Valo * 29e705c121SKalle Valo * BSD LICENSE 30e705c121SKalle Valo * 31e705c121SKalle Valo * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved. 32e705c121SKalle Valo * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH 33afb84431SEmmanuel Grumbach * Copyright(c) 2016 - 2017 Intel Deutschland GmbH 34a8cbb46fSGolan Ben Ami * Copyright(c) 2018 Intel Corporation 35e705c121SKalle Valo * All rights reserved. 36e705c121SKalle Valo * 37e705c121SKalle Valo * Redistribution and use in source and binary forms, with or without 38e705c121SKalle Valo * modification, are permitted provided that the following conditions 39e705c121SKalle Valo * are met: 40e705c121SKalle Valo * 41e705c121SKalle Valo * * Redistributions of source code must retain the above copyright 42e705c121SKalle Valo * notice, this list of conditions and the following disclaimer. 43e705c121SKalle Valo * * Redistributions in binary form must reproduce the above copyright 44e705c121SKalle Valo * notice, this list of conditions and the following disclaimer in 45e705c121SKalle Valo * the documentation and/or other materials provided with the 46e705c121SKalle Valo * distribution. 47e705c121SKalle Valo * * Neither the name Intel Corporation nor the names of its 48e705c121SKalle Valo * contributors may be used to endorse or promote products derived 49e705c121SKalle Valo * from this software without specific prior written permission. 50e705c121SKalle Valo * 51e705c121SKalle Valo * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 52e705c121SKalle Valo * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 53e705c121SKalle Valo * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 54e705c121SKalle Valo * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 55e705c121SKalle Valo * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 56e705c121SKalle Valo * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 57e705c121SKalle Valo * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 58e705c121SKalle Valo * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 59e705c121SKalle Valo * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 60e705c121SKalle Valo * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 61e705c121SKalle Valo * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 62e705c121SKalle Valo * 63e705c121SKalle Valo *****************************************************************************/ 64e705c121SKalle Valo #include <linux/pci.h> 65e705c121SKalle Valo #include <linux/pci-aspm.h> 66e705c121SKalle Valo #include <linux/interrupt.h> 67e705c121SKalle Valo #include <linux/debugfs.h> 68e705c121SKalle Valo #include <linux/sched.h> 69e705c121SKalle Valo #include <linux/bitops.h> 70e705c121SKalle Valo #include <linux/gfp.h> 71e705c121SKalle Valo #include <linux/vmalloc.h> 72b3ff1270SLuca Coelho #include <linux/pm_runtime.h> 7349564a80SLuca Coelho #include <linux/module.h> 74e705c121SKalle Valo 75e705c121SKalle Valo #include "iwl-drv.h" 76e705c121SKalle Valo #include "iwl-trans.h" 77e705c121SKalle Valo #include "iwl-csr.h" 78e705c121SKalle Valo #include "iwl-prph.h" 79e705c121SKalle Valo #include "iwl-scd.h" 80e705c121SKalle Valo #include "iwl-agn-hw.h" 81d962f9b1SJohannes Berg #include "fw/error-dump.h" 82520f03eaSShahar S Matityahu #include "fw/dbg.h" 83e705c121SKalle Valo #include "internal.h" 84e705c121SKalle Valo #include "iwl-fh.h" 85e705c121SKalle Valo 86e705c121SKalle Valo /* extended range in FW SRAM */ 87e705c121SKalle Valo #define IWL_FW_MEM_EXTENDED_START 0x40000 88e705c121SKalle Valo #define IWL_FW_MEM_EXTENDED_END 0x57FFF 89e705c121SKalle Valo 904290eaadSJohannes Berg void iwl_trans_pcie_dump_regs(struct iwl_trans *trans) 91a6d24fadSRajat Jain { 92a6d24fadSRajat Jain #define PCI_DUMP_SIZE 64 93a6d24fadSRajat Jain #define PREFIX_LEN 32 94a6d24fadSRajat Jain struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 95a6d24fadSRajat Jain struct pci_dev *pdev = trans_pcie->pci_dev; 96a6d24fadSRajat Jain u32 i, pos, alloc_size, *ptr, *buf; 97a6d24fadSRajat Jain char *prefix; 98a6d24fadSRajat Jain 99a6d24fadSRajat Jain if (trans_pcie->pcie_dbg_dumped_once) 100a6d24fadSRajat Jain return; 101a6d24fadSRajat Jain 102a6d24fadSRajat Jain /* Should be a multiple of 4 */ 103a6d24fadSRajat Jain BUILD_BUG_ON(PCI_DUMP_SIZE > 4096 || PCI_DUMP_SIZE & 0x3); 104a6d24fadSRajat Jain /* Alloc a max size buffer */ 105a6d24fadSRajat Jain if (PCI_ERR_ROOT_ERR_SRC + 4 > PCI_DUMP_SIZE) 106a6d24fadSRajat Jain alloc_size = PCI_ERR_ROOT_ERR_SRC + 4 + PREFIX_LEN; 107a6d24fadSRajat Jain else 108a6d24fadSRajat Jain alloc_size = PCI_DUMP_SIZE + PREFIX_LEN; 109a6d24fadSRajat Jain buf = kmalloc(alloc_size, GFP_ATOMIC); 110a6d24fadSRajat Jain if (!buf) 111a6d24fadSRajat Jain return; 112a6d24fadSRajat Jain prefix = (char *)buf + alloc_size - PREFIX_LEN; 113a6d24fadSRajat Jain 114a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi transaction failed, dumping registers\n"); 115a6d24fadSRajat Jain 116a6d24fadSRajat Jain /* Print wifi device registers */ 117a6d24fadSRajat Jain sprintf(prefix, "iwlwifi %s: ", pci_name(pdev)); 118a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi device config registers:\n"); 119a6d24fadSRajat Jain for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++) 120a6d24fadSRajat Jain if (pci_read_config_dword(pdev, i, ptr)) 121a6d24fadSRajat Jain goto err_read; 122a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0); 123a6d24fadSRajat Jain 124a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi device memory mapped registers:\n"); 125a6d24fadSRajat Jain for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++) 126a6d24fadSRajat Jain *ptr = iwl_read32(trans, i); 127a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0); 128a6d24fadSRajat Jain 129a6d24fadSRajat Jain pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR); 130a6d24fadSRajat Jain if (pos) { 131a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi device AER capability structure:\n"); 132a6d24fadSRajat Jain for (i = 0, ptr = buf; i < PCI_ERR_ROOT_COMMAND; i += 4, ptr++) 133a6d24fadSRajat Jain if (pci_read_config_dword(pdev, pos + i, ptr)) 134a6d24fadSRajat Jain goto err_read; 135a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 136a6d24fadSRajat Jain 32, 4, buf, i, 0); 137a6d24fadSRajat Jain } 138a6d24fadSRajat Jain 139a6d24fadSRajat Jain /* Print parent device registers next */ 140a6d24fadSRajat Jain if (!pdev->bus->self) 141a6d24fadSRajat Jain goto out; 142a6d24fadSRajat Jain 143a6d24fadSRajat Jain pdev = pdev->bus->self; 144a6d24fadSRajat Jain sprintf(prefix, "iwlwifi %s: ", pci_name(pdev)); 145a6d24fadSRajat Jain 146a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi parent port (%s) config registers:\n", 147a6d24fadSRajat Jain pci_name(pdev)); 148a6d24fadSRajat Jain for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++) 149a6d24fadSRajat Jain if (pci_read_config_dword(pdev, i, ptr)) 150a6d24fadSRajat Jain goto err_read; 151a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0); 152a6d24fadSRajat Jain 153a6d24fadSRajat Jain /* Print root port AER registers */ 154a6d24fadSRajat Jain pos = 0; 155a6d24fadSRajat Jain pdev = pcie_find_root_port(pdev); 156a6d24fadSRajat Jain if (pdev) 157a6d24fadSRajat Jain pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR); 158a6d24fadSRajat Jain if (pos) { 159a6d24fadSRajat Jain IWL_ERR(trans, "iwlwifi root port (%s) AER cap structure:\n", 160a6d24fadSRajat Jain pci_name(pdev)); 161a6d24fadSRajat Jain sprintf(prefix, "iwlwifi %s: ", pci_name(pdev)); 162a6d24fadSRajat Jain for (i = 0, ptr = buf; i <= PCI_ERR_ROOT_ERR_SRC; i += 4, ptr++) 163a6d24fadSRajat Jain if (pci_read_config_dword(pdev, pos + i, ptr)) 164a6d24fadSRajat Jain goto err_read; 165a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 166a6d24fadSRajat Jain 4, buf, i, 0); 167a6d24fadSRajat Jain } 168f3402d6dSSara Sharon goto out; 169a6d24fadSRajat Jain 170a6d24fadSRajat Jain err_read: 171a6d24fadSRajat Jain print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0); 172a6d24fadSRajat Jain IWL_ERR(trans, "Read failed at 0x%X\n", i); 173a6d24fadSRajat Jain out: 174a6d24fadSRajat Jain trans_pcie->pcie_dbg_dumped_once = 1; 175a6d24fadSRajat Jain kfree(buf); 176a6d24fadSRajat Jain } 177a6d24fadSRajat Jain 178870c2a11SGolan Ben Ami static void iwl_trans_pcie_sw_reset(struct iwl_trans *trans) 179870c2a11SGolan Ben Ami { 180870c2a11SGolan Ben Ami /* Reset entire device - do controller reset (results in SHRD_HW_RST) */ 181a8cbb46fSGolan Ben Ami iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset, 182a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_sw_reset)); 183870c2a11SGolan Ben Ami usleep_range(5000, 6000); 184870c2a11SGolan Ben Ami } 185870c2a11SGolan Ben Ami 186e705c121SKalle Valo static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans) 187e705c121SKalle Valo { 188e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 189e705c121SKalle Valo 190c5f97542SShahar S Matityahu if (!trans_pcie->fw_mon_cpu_addr) 191e705c121SKalle Valo return; 192e705c121SKalle Valo 193c5f97542SShahar S Matityahu dma_free_coherent(trans->dev, trans_pcie->fw_mon_size, 194c5f97542SShahar S Matityahu trans_pcie->fw_mon_cpu_addr, 195c5f97542SShahar S Matityahu trans_pcie->fw_mon_phys); 196c5f97542SShahar S Matityahu trans_pcie->fw_mon_cpu_addr = NULL; 197e705c121SKalle Valo trans_pcie->fw_mon_phys = 0; 198e705c121SKalle Valo trans_pcie->fw_mon_size = 0; 199e705c121SKalle Valo } 200e705c121SKalle Valo 2019f358c17SGolan Ben Ami void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power) 202e705c121SKalle Valo { 203e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 204c5f97542SShahar S Matityahu void *cpu_addr = NULL; 205e705c121SKalle Valo dma_addr_t phys; 206e705c121SKalle Valo u32 size = 0; 207e705c121SKalle Valo u8 power; 208e705c121SKalle Valo 209e705c121SKalle Valo if (!max_power) { 210e705c121SKalle Valo /* default max_power is maximum */ 211e705c121SKalle Valo max_power = 26; 212e705c121SKalle Valo } else { 213e705c121SKalle Valo max_power += 11; 214e705c121SKalle Valo } 215e705c121SKalle Valo 216e705c121SKalle Valo if (WARN(max_power > 26, 217e705c121SKalle Valo "External buffer size for monitor is too big %d, check the FW TLV\n", 218e705c121SKalle Valo max_power)) 219e705c121SKalle Valo return; 220e705c121SKalle Valo 221c5f97542SShahar S Matityahu if (trans_pcie->fw_mon_cpu_addr) 222e705c121SKalle Valo return; 223e705c121SKalle Valo 224e705c121SKalle Valo phys = 0; 225e705c121SKalle Valo for (power = max_power; power >= 11; power--) { 226e705c121SKalle Valo size = BIT(power); 227c5f97542SShahar S Matityahu cpu_addr = dma_alloc_coherent(trans->dev, size, &phys, 228c5f97542SShahar S Matityahu GFP_KERNEL | __GFP_NOWARN | 229c5f97542SShahar S Matityahu __GFP_ZERO | __GFP_COMP); 230c5f97542SShahar S Matityahu if (!cpu_addr) 231e705c121SKalle Valo continue; 232e705c121SKalle Valo 233e705c121SKalle Valo IWL_INFO(trans, 234c5f97542SShahar S Matityahu "Allocated 0x%08x bytes for firmware monitor.\n", 235c5f97542SShahar S Matityahu size); 236e705c121SKalle Valo break; 237e705c121SKalle Valo } 238e705c121SKalle Valo 239c5f97542SShahar S Matityahu if (WARN_ON_ONCE(!cpu_addr)) 240e705c121SKalle Valo return; 241e705c121SKalle Valo 242e705c121SKalle Valo if (power != max_power) 243e705c121SKalle Valo IWL_ERR(trans, 244e705c121SKalle Valo "Sorry - debug buffer is only %luK while you requested %luK\n", 245e705c121SKalle Valo (unsigned long)BIT(power - 10), 246e705c121SKalle Valo (unsigned long)BIT(max_power - 10)); 247e705c121SKalle Valo 248c5f97542SShahar S Matityahu trans_pcie->fw_mon_cpu_addr = cpu_addr; 249e705c121SKalle Valo trans_pcie->fw_mon_phys = phys; 250e705c121SKalle Valo trans_pcie->fw_mon_size = size; 251e705c121SKalle Valo } 252e705c121SKalle Valo 253e705c121SKalle Valo static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg) 254e705c121SKalle Valo { 255e705c121SKalle Valo iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, 256e705c121SKalle Valo ((reg & 0x0000ffff) | (2 << 28))); 257e705c121SKalle Valo return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG); 258e705c121SKalle Valo } 259e705c121SKalle Valo 260e705c121SKalle Valo static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val) 261e705c121SKalle Valo { 262e705c121SKalle Valo iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val); 263e705c121SKalle Valo iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, 264e705c121SKalle Valo ((reg & 0x0000ffff) | (3 << 28))); 265e705c121SKalle Valo } 266e705c121SKalle Valo 267e705c121SKalle Valo static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux) 268e705c121SKalle Valo { 269e705c121SKalle Valo if (trans->cfg->apmg_not_supported) 270e705c121SKalle Valo return; 271e705c121SKalle Valo 272e705c121SKalle Valo if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold)) 273e705c121SKalle Valo iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, 274e705c121SKalle Valo APMG_PS_CTRL_VAL_PWR_SRC_VAUX, 275e705c121SKalle Valo ~APMG_PS_CTRL_MSK_PWR_SRC); 276e705c121SKalle Valo else 277e705c121SKalle Valo iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, 278e705c121SKalle Valo APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, 279e705c121SKalle Valo ~APMG_PS_CTRL_MSK_PWR_SRC); 280e705c121SKalle Valo } 281e705c121SKalle Valo 282e705c121SKalle Valo /* PCI registers */ 283e705c121SKalle Valo #define PCI_CFG_RETRY_TIMEOUT 0x041 284e705c121SKalle Valo 285eda50cdeSSara Sharon void iwl_pcie_apm_config(struct iwl_trans *trans) 286e705c121SKalle Valo { 287e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 288e705c121SKalle Valo u16 lctl; 289e705c121SKalle Valo u16 cap; 290e705c121SKalle Valo 291e705c121SKalle Valo /* 292e705c121SKalle Valo * HW bug W/A for instability in PCIe bus L0S->L1 transition. 293e705c121SKalle Valo * Check if BIOS (or OS) enabled L1-ASPM on this device. 294e705c121SKalle Valo * If so (likely), disable L0S, so device moves directly L0->L1; 295e705c121SKalle Valo * costs negligible amount of power savings. 296e705c121SKalle Valo * If not (unlikely), enable L0S, so there is at least some 297e705c121SKalle Valo * power savings, even without L1. 298e705c121SKalle Valo */ 299e705c121SKalle Valo pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl); 300e705c121SKalle Valo if (lctl & PCI_EXP_LNKCTL_ASPM_L1) 301e705c121SKalle Valo iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); 302e705c121SKalle Valo else 303e705c121SKalle Valo iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); 304e705c121SKalle Valo trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S); 305e705c121SKalle Valo 306e705c121SKalle Valo pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap); 307e705c121SKalle Valo trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN; 308d74a61fcSLuca Coelho IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n", 309e705c121SKalle Valo (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis", 310e705c121SKalle Valo trans->ltr_enabled ? "En" : "Dis"); 311e705c121SKalle Valo } 312e705c121SKalle Valo 313e705c121SKalle Valo /* 314e705c121SKalle Valo * Start up NIC's basic functionality after it has been reset 315e705c121SKalle Valo * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop()) 316e705c121SKalle Valo * NOTE: This does not load uCode nor start the embedded processor 317e705c121SKalle Valo */ 318e705c121SKalle Valo static int iwl_pcie_apm_init(struct iwl_trans *trans) 319e705c121SKalle Valo { 32052b6e168SEmmanuel Grumbach int ret; 32152b6e168SEmmanuel Grumbach 322e705c121SKalle Valo IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); 323e705c121SKalle Valo 324e705c121SKalle Valo /* 325e705c121SKalle Valo * Use "set_bit" below rather than "write", to preserve any hardware 326e705c121SKalle Valo * bits already set by default after reset. 327e705c121SKalle Valo */ 328e705c121SKalle Valo 329e705c121SKalle Valo /* Disable L0S exit timer (platform NMI Work/Around) */ 3306e584873SSara Sharon if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000) 331e705c121SKalle Valo iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, 332e705c121SKalle Valo CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); 333e705c121SKalle Valo 334e705c121SKalle Valo /* 335e705c121SKalle Valo * Disable L0s without affecting L1; 336e705c121SKalle Valo * don't wait for ICH L0s (ICH bug W/A) 337e705c121SKalle Valo */ 338e705c121SKalle Valo iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, 339e705c121SKalle Valo CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); 340e705c121SKalle Valo 341e705c121SKalle Valo /* Set FH wait threshold to maximum (HW error during stress W/A) */ 342e705c121SKalle Valo iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); 343e705c121SKalle Valo 344e705c121SKalle Valo /* 345e705c121SKalle Valo * Enable HAP INTA (interrupt from management bus) to 346e705c121SKalle Valo * wake device's PCI Express link L1a -> L0s 347e705c121SKalle Valo */ 348e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 349e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); 350e705c121SKalle Valo 351e705c121SKalle Valo iwl_pcie_apm_config(trans); 352e705c121SKalle Valo 353e705c121SKalle Valo /* Configure analog phase-lock-loop before activating to D0A */ 35477d76931SJohannes Berg if (trans->cfg->base_params->pll_cfg) 35577d76931SJohannes Berg iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL); 356e705c121SKalle Valo 357e705c121SKalle Valo /* 358e705c121SKalle Valo * Set "initialization complete" bit to move adapter from 359e705c121SKalle Valo * D0U* --> D0A* (powered-up active) state. 360e705c121SKalle Valo */ 361a8cbb46fSGolan Ben Ami iwl_set_bit(trans, CSR_GP_CNTRL, 362a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 363e705c121SKalle Valo 364e705c121SKalle Valo /* 365e705c121SKalle Valo * Wait for clock stabilization; once stabilized, access to 366e705c121SKalle Valo * device-internal resources is supported, e.g. iwl_write_prph() 367e705c121SKalle Valo * and accesses to uCode SRAM. 368e705c121SKalle Valo */ 369e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_GP_CNTRL, 370a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 371a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 372a8cbb46fSGolan Ben Ami 25000); 373e705c121SKalle Valo if (ret < 0) { 37452b6e168SEmmanuel Grumbach IWL_ERR(trans, "Failed to init the card\n"); 37552b6e168SEmmanuel Grumbach return ret; 376e705c121SKalle Valo } 377e705c121SKalle Valo 378e705c121SKalle Valo if (trans->cfg->host_interrupt_operation_mode) { 379e705c121SKalle Valo /* 380e705c121SKalle Valo * This is a bit of an abuse - This is needed for 7260 / 3160 381e705c121SKalle Valo * only check host_interrupt_operation_mode even if this is 382e705c121SKalle Valo * not related to host_interrupt_operation_mode. 383e705c121SKalle Valo * 384e705c121SKalle Valo * Enable the oscillator to count wake up time for L1 exit. This 385e705c121SKalle Valo * consumes slightly more power (100uA) - but allows to be sure 386e705c121SKalle Valo * that we wake up from L1 on time. 387e705c121SKalle Valo * 388e705c121SKalle Valo * This looks weird: read twice the same register, discard the 389e705c121SKalle Valo * value, set a bit, and yet again, read that same register 390e705c121SKalle Valo * just to discard the value. But that's the way the hardware 391e705c121SKalle Valo * seems to like it. 392e705c121SKalle Valo */ 393e705c121SKalle Valo iwl_read_prph(trans, OSC_CLK); 394e705c121SKalle Valo iwl_read_prph(trans, OSC_CLK); 395e705c121SKalle Valo iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL); 396e705c121SKalle Valo iwl_read_prph(trans, OSC_CLK); 397e705c121SKalle Valo iwl_read_prph(trans, OSC_CLK); 398e705c121SKalle Valo } 399e705c121SKalle Valo 400e705c121SKalle Valo /* 401e705c121SKalle Valo * Enable DMA clock and wait for it to stabilize. 402e705c121SKalle Valo * 403e705c121SKalle Valo * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" 404e705c121SKalle Valo * bits do not disable clocks. This preserves any hardware 405e705c121SKalle Valo * bits already set by default in "CLK_CTRL_REG" after reset. 406e705c121SKalle Valo */ 407e705c121SKalle Valo if (!trans->cfg->apmg_not_supported) { 408e705c121SKalle Valo iwl_write_prph(trans, APMG_CLK_EN_REG, 409e705c121SKalle Valo APMG_CLK_VAL_DMA_CLK_RQT); 410e705c121SKalle Valo udelay(20); 411e705c121SKalle Valo 412e705c121SKalle Valo /* Disable L1-Active */ 413e705c121SKalle Valo iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, 414e705c121SKalle Valo APMG_PCIDEV_STT_VAL_L1_ACT_DIS); 415e705c121SKalle Valo 416e705c121SKalle Valo /* Clear the interrupt in APMG if the NIC is in RFKILL */ 417e705c121SKalle Valo iwl_write_prph(trans, APMG_RTC_INT_STT_REG, 418e705c121SKalle Valo APMG_RTC_INT_STT_RFKILL); 419e705c121SKalle Valo } 420e705c121SKalle Valo 421e705c121SKalle Valo set_bit(STATUS_DEVICE_ENABLED, &trans->status); 422e705c121SKalle Valo 42352b6e168SEmmanuel Grumbach return 0; 424e705c121SKalle Valo } 425e705c121SKalle Valo 426e705c121SKalle Valo /* 427e705c121SKalle Valo * Enable LP XTAL to avoid HW bug where device may consume much power if 428e705c121SKalle Valo * FW is not loaded after device reset. LP XTAL is disabled by default 429e705c121SKalle Valo * after device HW reset. Do it only if XTAL is fed by internal source. 430e705c121SKalle Valo * Configure device's "persistence" mode to avoid resetting XTAL again when 431e705c121SKalle Valo * SHRD_HW_RST occurs in S3. 432e705c121SKalle Valo */ 433e705c121SKalle Valo static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans) 434e705c121SKalle Valo { 435e705c121SKalle Valo int ret; 436e705c121SKalle Valo u32 apmg_gp1_reg; 437e705c121SKalle Valo u32 apmg_xtal_cfg_reg; 438e705c121SKalle Valo u32 dl_cfg_reg; 439e705c121SKalle Valo 440e705c121SKalle Valo /* Force XTAL ON */ 441e705c121SKalle Valo __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, 442e705c121SKalle Valo CSR_GP_CNTRL_REG_FLAG_XTAL_ON); 443e705c121SKalle Valo 444870c2a11SGolan Ben Ami iwl_trans_pcie_sw_reset(trans); 445e705c121SKalle Valo 446e705c121SKalle Valo /* 447e705c121SKalle Valo * Set "initialization complete" bit to move adapter from 448e705c121SKalle Valo * D0U* --> D0A* (powered-up active) state. 449e705c121SKalle Valo */ 450a8cbb46fSGolan Ben Ami iwl_set_bit(trans, CSR_GP_CNTRL, 451a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 452e705c121SKalle Valo 453e705c121SKalle Valo /* 454e705c121SKalle Valo * Wait for clock stabilization; once stabilized, access to 455e705c121SKalle Valo * device-internal resources is possible. 456e705c121SKalle Valo */ 457e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_GP_CNTRL, 458a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 459a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 460e705c121SKalle Valo 25000); 461e705c121SKalle Valo if (WARN_ON(ret < 0)) { 462e705c121SKalle Valo IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n"); 463e705c121SKalle Valo /* Release XTAL ON request */ 464e705c121SKalle Valo __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, 465e705c121SKalle Valo CSR_GP_CNTRL_REG_FLAG_XTAL_ON); 466e705c121SKalle Valo return; 467e705c121SKalle Valo } 468e705c121SKalle Valo 469e705c121SKalle Valo /* 470e705c121SKalle Valo * Clear "disable persistence" to avoid LP XTAL resetting when 471e705c121SKalle Valo * SHRD_HW_RST is applied in S3. 472e705c121SKalle Valo */ 473e705c121SKalle Valo iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, 474e705c121SKalle Valo APMG_PCIDEV_STT_VAL_PERSIST_DIS); 475e705c121SKalle Valo 476e705c121SKalle Valo /* 477e705c121SKalle Valo * Force APMG XTAL to be active to prevent its disabling by HW 478e705c121SKalle Valo * caused by APMG idle state. 479e705c121SKalle Valo */ 480e705c121SKalle Valo apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans, 481e705c121SKalle Valo SHR_APMG_XTAL_CFG_REG); 482e705c121SKalle Valo iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, 483e705c121SKalle Valo apmg_xtal_cfg_reg | 484e705c121SKalle Valo SHR_APMG_XTAL_CFG_XTAL_ON_REQ); 485e705c121SKalle Valo 486870c2a11SGolan Ben Ami iwl_trans_pcie_sw_reset(trans); 487e705c121SKalle Valo 488e705c121SKalle Valo /* Enable LP XTAL by indirect access through CSR */ 489e705c121SKalle Valo apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG); 490e705c121SKalle Valo iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg | 491e705c121SKalle Valo SHR_APMG_GP1_WF_XTAL_LP_EN | 492e705c121SKalle Valo SHR_APMG_GP1_CHICKEN_BIT_SELECT); 493e705c121SKalle Valo 494e705c121SKalle Valo /* Clear delay line clock power up */ 495e705c121SKalle Valo dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG); 496e705c121SKalle Valo iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg & 497e705c121SKalle Valo ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP); 498e705c121SKalle Valo 499e705c121SKalle Valo /* 500e705c121SKalle Valo * Enable persistence mode to avoid LP XTAL resetting when 501e705c121SKalle Valo * SHRD_HW_RST is applied in S3. 502e705c121SKalle Valo */ 503e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 504e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_PERSIST_MODE); 505e705c121SKalle Valo 506e705c121SKalle Valo /* 507e705c121SKalle Valo * Clear "initialization complete" bit to move adapter from 508e705c121SKalle Valo * D0A* (powered-up Active) --> D0U* (Uninitialized) state. 509e705c121SKalle Valo */ 510e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 511a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 512e705c121SKalle Valo 513e705c121SKalle Valo /* Activates XTAL resources monitor */ 514e705c121SKalle Valo __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG, 515e705c121SKalle Valo CSR_MONITOR_XTAL_RESOURCES); 516e705c121SKalle Valo 517e705c121SKalle Valo /* Release XTAL ON request */ 518e705c121SKalle Valo __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, 519e705c121SKalle Valo CSR_GP_CNTRL_REG_FLAG_XTAL_ON); 520e705c121SKalle Valo udelay(10); 521e705c121SKalle Valo 522e705c121SKalle Valo /* Release APMG XTAL */ 523e705c121SKalle Valo iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, 524e705c121SKalle Valo apmg_xtal_cfg_reg & 525e705c121SKalle Valo ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ); 526e705c121SKalle Valo } 527e705c121SKalle Valo 528e8c8935eSJohannes Berg void iwl_pcie_apm_stop_master(struct iwl_trans *trans) 529e705c121SKalle Valo { 530e8c8935eSJohannes Berg int ret; 531e705c121SKalle Valo 532e705c121SKalle Valo /* stop device's busmaster DMA activity */ 533a8cbb46fSGolan Ben Ami iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset, 534a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_stop_master)); 535e705c121SKalle Valo 536a8cbb46fSGolan Ben Ami ret = iwl_poll_bit(trans, trans->cfg->csr->addr_sw_reset, 537a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_master_dis), 538a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_master_dis), 100); 539e705c121SKalle Valo if (ret < 0) 540e705c121SKalle Valo IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); 541e705c121SKalle Valo 542e705c121SKalle Valo IWL_DEBUG_INFO(trans, "stop master\n"); 543e705c121SKalle Valo } 544e705c121SKalle Valo 545e705c121SKalle Valo static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave) 546e705c121SKalle Valo { 547e705c121SKalle Valo IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); 548e705c121SKalle Valo 549e705c121SKalle Valo if (op_mode_leave) { 550e705c121SKalle Valo if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status)) 551e705c121SKalle Valo iwl_pcie_apm_init(trans); 552e705c121SKalle Valo 553e705c121SKalle Valo /* inform ME that we are leaving */ 554e705c121SKalle Valo if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) 555e705c121SKalle Valo iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, 556e705c121SKalle Valo APMG_PCIDEV_STT_VAL_WAKE_ME); 5576e584873SSara Sharon else if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) { 558e705c121SKalle Valo iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, 559e705c121SKalle Valo CSR_RESET_LINK_PWR_MGMT_DISABLED); 560e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 561e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_PREPARE | 562e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_ENABLE_PME); 563e705c121SKalle Valo mdelay(1); 564e705c121SKalle Valo iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, 565e705c121SKalle Valo CSR_RESET_LINK_PWR_MGMT_DISABLED); 566e705c121SKalle Valo } 567e705c121SKalle Valo mdelay(5); 568e705c121SKalle Valo } 569e705c121SKalle Valo 570e705c121SKalle Valo clear_bit(STATUS_DEVICE_ENABLED, &trans->status); 571e705c121SKalle Valo 572e705c121SKalle Valo /* Stop device's DMA activity */ 573e705c121SKalle Valo iwl_pcie_apm_stop_master(trans); 574e705c121SKalle Valo 575e705c121SKalle Valo if (trans->cfg->lp_xtal_workaround) { 576e705c121SKalle Valo iwl_pcie_apm_lp_xtal_enable(trans); 577e705c121SKalle Valo return; 578e705c121SKalle Valo } 579e705c121SKalle Valo 580870c2a11SGolan Ben Ami iwl_trans_pcie_sw_reset(trans); 581e705c121SKalle Valo 582e705c121SKalle Valo /* 583e705c121SKalle Valo * Clear "initialization complete" bit to move adapter from 584e705c121SKalle Valo * D0A* (powered-up Active) --> D0U* (Uninitialized) state. 585e705c121SKalle Valo */ 586e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 587a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 588e705c121SKalle Valo } 589e705c121SKalle Valo 590e705c121SKalle Valo static int iwl_pcie_nic_init(struct iwl_trans *trans) 591e705c121SKalle Valo { 592e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 59352b6e168SEmmanuel Grumbach int ret; 594e705c121SKalle Valo 595e705c121SKalle Valo /* nic_init */ 596e705c121SKalle Valo spin_lock(&trans_pcie->irq_lock); 59752b6e168SEmmanuel Grumbach ret = iwl_pcie_apm_init(trans); 598e705c121SKalle Valo spin_unlock(&trans_pcie->irq_lock); 599e705c121SKalle Valo 60052b6e168SEmmanuel Grumbach if (ret) 60152b6e168SEmmanuel Grumbach return ret; 60252b6e168SEmmanuel Grumbach 603e705c121SKalle Valo iwl_pcie_set_pwr(trans, false); 604e705c121SKalle Valo 605e705c121SKalle Valo iwl_op_mode_nic_config(trans->op_mode); 606e705c121SKalle Valo 607e705c121SKalle Valo /* Allocate the RX queue, or reset if it is already allocated */ 608e705c121SKalle Valo iwl_pcie_rx_init(trans); 609e705c121SKalle Valo 610e705c121SKalle Valo /* Allocate or reset and init all Tx and Command queues */ 611e705c121SKalle Valo if (iwl_pcie_tx_init(trans)) 612e705c121SKalle Valo return -ENOMEM; 613e705c121SKalle Valo 614e705c121SKalle Valo if (trans->cfg->base_params->shadow_reg_enable) { 615e705c121SKalle Valo /* enable shadow regs in HW */ 616e705c121SKalle Valo iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); 617e705c121SKalle Valo IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); 618e705c121SKalle Valo } 619e705c121SKalle Valo 620e705c121SKalle Valo return 0; 621e705c121SKalle Valo } 622e705c121SKalle Valo 623e705c121SKalle Valo #define HW_READY_TIMEOUT (50) 624e705c121SKalle Valo 625e705c121SKalle Valo /* Note: returns poll_bit return value, which is >= 0 if success */ 626e705c121SKalle Valo static int iwl_pcie_set_hw_ready(struct iwl_trans *trans) 627e705c121SKalle Valo { 628e705c121SKalle Valo int ret; 629e705c121SKalle Valo 630e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 631e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); 632e705c121SKalle Valo 633e705c121SKalle Valo /* See if we got it */ 634e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, 635e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, 636e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, 637e705c121SKalle Valo HW_READY_TIMEOUT); 638e705c121SKalle Valo 639e705c121SKalle Valo if (ret >= 0) 640e705c121SKalle Valo iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE); 641e705c121SKalle Valo 642e705c121SKalle Valo IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); 643e705c121SKalle Valo return ret; 644e705c121SKalle Valo } 645e705c121SKalle Valo 646e705c121SKalle Valo /* Note: returns standard 0/-ERROR code */ 647eda50cdeSSara Sharon int iwl_pcie_prepare_card_hw(struct iwl_trans *trans) 648e705c121SKalle Valo { 649e705c121SKalle Valo int ret; 650e705c121SKalle Valo int t = 0; 651e705c121SKalle Valo int iter; 652e705c121SKalle Valo 653e705c121SKalle Valo IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); 654e705c121SKalle Valo 655e705c121SKalle Valo ret = iwl_pcie_set_hw_ready(trans); 656e705c121SKalle Valo /* If the card is ready, exit 0 */ 657e705c121SKalle Valo if (ret >= 0) 658e705c121SKalle Valo return 0; 659e705c121SKalle Valo 660e705c121SKalle Valo iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG, 661e705c121SKalle Valo CSR_RESET_LINK_PWR_MGMT_DISABLED); 662192185d6SJohannes Berg usleep_range(1000, 2000); 663e705c121SKalle Valo 664e705c121SKalle Valo for (iter = 0; iter < 10; iter++) { 665e705c121SKalle Valo /* If HW is not ready, prepare the conditions to check again */ 666e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 667e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_PREPARE); 668e705c121SKalle Valo 669e705c121SKalle Valo do { 670e705c121SKalle Valo ret = iwl_pcie_set_hw_ready(trans); 671e705c121SKalle Valo if (ret >= 0) 672e705c121SKalle Valo return 0; 673e705c121SKalle Valo 674e705c121SKalle Valo usleep_range(200, 1000); 675e705c121SKalle Valo t += 200; 676e705c121SKalle Valo } while (t < 150000); 677e705c121SKalle Valo msleep(25); 678e705c121SKalle Valo } 679e705c121SKalle Valo 680e705c121SKalle Valo IWL_ERR(trans, "Couldn't prepare the card\n"); 681e705c121SKalle Valo 682e705c121SKalle Valo return ret; 683e705c121SKalle Valo } 684e705c121SKalle Valo 685e705c121SKalle Valo /* 686e705c121SKalle Valo * ucode 687e705c121SKalle Valo */ 688564cdce7SSara Sharon static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans, 689564cdce7SSara Sharon u32 dst_addr, dma_addr_t phy_addr, 690564cdce7SSara Sharon u32 byte_cnt) 691e705c121SKalle Valo { 692bac842daSEmmanuel Grumbach iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), 693e705c121SKalle Valo FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); 694e705c121SKalle Valo 695bac842daSEmmanuel Grumbach iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), 696e705c121SKalle Valo dst_addr); 697e705c121SKalle Valo 698bac842daSEmmanuel Grumbach iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), 699e705c121SKalle Valo phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); 700e705c121SKalle Valo 701bac842daSEmmanuel Grumbach iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), 702e705c121SKalle Valo (iwl_get_dma_hi_addr(phy_addr) 703e705c121SKalle Valo << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); 704e705c121SKalle Valo 705bac842daSEmmanuel Grumbach iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), 706bac842daSEmmanuel Grumbach BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) | 707bac842daSEmmanuel Grumbach BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) | 708e705c121SKalle Valo FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); 709e705c121SKalle Valo 710bac842daSEmmanuel Grumbach iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), 711e705c121SKalle Valo FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | 712e705c121SKalle Valo FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | 713e705c121SKalle Valo FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); 714564cdce7SSara Sharon } 715e705c121SKalle Valo 716564cdce7SSara Sharon static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, 717564cdce7SSara Sharon u32 dst_addr, dma_addr_t phy_addr, 718564cdce7SSara Sharon u32 byte_cnt) 719564cdce7SSara Sharon { 720564cdce7SSara Sharon struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 721564cdce7SSara Sharon unsigned long flags; 722564cdce7SSara Sharon int ret; 723564cdce7SSara Sharon 724564cdce7SSara Sharon trans_pcie->ucode_write_complete = false; 725564cdce7SSara Sharon 726564cdce7SSara Sharon if (!iwl_trans_grab_nic_access(trans, &flags)) 727564cdce7SSara Sharon return -EIO; 728564cdce7SSara Sharon 729564cdce7SSara Sharon iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr, 730564cdce7SSara Sharon byte_cnt); 731bac842daSEmmanuel Grumbach iwl_trans_release_nic_access(trans, &flags); 732bac842daSEmmanuel Grumbach 733e705c121SKalle Valo ret = wait_event_timeout(trans_pcie->ucode_write_waitq, 734e705c121SKalle Valo trans_pcie->ucode_write_complete, 5 * HZ); 735e705c121SKalle Valo if (!ret) { 736e705c121SKalle Valo IWL_ERR(trans, "Failed to load firmware chunk!\n"); 737fb12777aSKirtika Ruchandani iwl_trans_pcie_dump_regs(trans); 738e705c121SKalle Valo return -ETIMEDOUT; 739e705c121SKalle Valo } 740e705c121SKalle Valo 741e705c121SKalle Valo return 0; 742e705c121SKalle Valo } 743e705c121SKalle Valo 744e705c121SKalle Valo static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num, 745e705c121SKalle Valo const struct fw_desc *section) 746e705c121SKalle Valo { 747e705c121SKalle Valo u8 *v_addr; 748e705c121SKalle Valo dma_addr_t p_addr; 749e705c121SKalle Valo u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len); 750e705c121SKalle Valo int ret = 0; 751e705c121SKalle Valo 752e705c121SKalle Valo IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", 753e705c121SKalle Valo section_num); 754e705c121SKalle Valo 755e705c121SKalle Valo v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr, 756e705c121SKalle Valo GFP_KERNEL | __GFP_NOWARN); 757e705c121SKalle Valo if (!v_addr) { 758e705c121SKalle Valo IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n"); 759e705c121SKalle Valo chunk_sz = PAGE_SIZE; 760e705c121SKalle Valo v_addr = dma_alloc_coherent(trans->dev, chunk_sz, 761e705c121SKalle Valo &p_addr, GFP_KERNEL); 762e705c121SKalle Valo if (!v_addr) 763e705c121SKalle Valo return -ENOMEM; 764e705c121SKalle Valo } 765e705c121SKalle Valo 766e705c121SKalle Valo for (offset = 0; offset < section->len; offset += chunk_sz) { 767e705c121SKalle Valo u32 copy_size, dst_addr; 768e705c121SKalle Valo bool extended_addr = false; 769e705c121SKalle Valo 770e705c121SKalle Valo copy_size = min_t(u32, chunk_sz, section->len - offset); 771e705c121SKalle Valo dst_addr = section->offset + offset; 772e705c121SKalle Valo 773e705c121SKalle Valo if (dst_addr >= IWL_FW_MEM_EXTENDED_START && 774e705c121SKalle Valo dst_addr <= IWL_FW_MEM_EXTENDED_END) 775e705c121SKalle Valo extended_addr = true; 776e705c121SKalle Valo 777e705c121SKalle Valo if (extended_addr) 778e705c121SKalle Valo iwl_set_bits_prph(trans, LMPM_CHICK, 779e705c121SKalle Valo LMPM_CHICK_EXTENDED_ADDR_SPACE); 780e705c121SKalle Valo 781e705c121SKalle Valo memcpy(v_addr, (u8 *)section->data + offset, copy_size); 782e705c121SKalle Valo ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr, 783e705c121SKalle Valo copy_size); 784e705c121SKalle Valo 785e705c121SKalle Valo if (extended_addr) 786e705c121SKalle Valo iwl_clear_bits_prph(trans, LMPM_CHICK, 787e705c121SKalle Valo LMPM_CHICK_EXTENDED_ADDR_SPACE); 788e705c121SKalle Valo 789e705c121SKalle Valo if (ret) { 790e705c121SKalle Valo IWL_ERR(trans, 791e705c121SKalle Valo "Could not load the [%d] uCode section\n", 792e705c121SKalle Valo section_num); 793e705c121SKalle Valo break; 794e705c121SKalle Valo } 795e705c121SKalle Valo } 796e705c121SKalle Valo 797e705c121SKalle Valo dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr); 798e705c121SKalle Valo return ret; 799e705c121SKalle Valo } 800e705c121SKalle Valo 801e705c121SKalle Valo static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans, 802e705c121SKalle Valo const struct fw_img *image, 803e705c121SKalle Valo int cpu, 804e705c121SKalle Valo int *first_ucode_section) 805e705c121SKalle Valo { 806e705c121SKalle Valo int shift_param; 807e705c121SKalle Valo int i, ret = 0, sec_num = 0x1; 808e705c121SKalle Valo u32 val, last_read_idx = 0; 809e705c121SKalle Valo 810e705c121SKalle Valo if (cpu == 1) { 811e705c121SKalle Valo shift_param = 0; 812e705c121SKalle Valo *first_ucode_section = 0; 813e705c121SKalle Valo } else { 814e705c121SKalle Valo shift_param = 16; 815e705c121SKalle Valo (*first_ucode_section)++; 816e705c121SKalle Valo } 817e705c121SKalle Valo 818eef187a7SSara Sharon for (i = *first_ucode_section; i < image->num_sec; i++) { 819e705c121SKalle Valo last_read_idx = i; 820e705c121SKalle Valo 821e705c121SKalle Valo /* 822e705c121SKalle Valo * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between 823e705c121SKalle Valo * CPU1 to CPU2. 824e705c121SKalle Valo * PAGING_SEPARATOR_SECTION delimiter - separate between 825e705c121SKalle Valo * CPU2 non paged to CPU2 paging sec. 826e705c121SKalle Valo */ 827e705c121SKalle Valo if (!image->sec[i].data || 828e705c121SKalle Valo image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION || 829e705c121SKalle Valo image->sec[i].offset == PAGING_SEPARATOR_SECTION) { 830e705c121SKalle Valo IWL_DEBUG_FW(trans, 831e705c121SKalle Valo "Break since Data not valid or Empty section, sec = %d\n", 832e705c121SKalle Valo i); 833e705c121SKalle Valo break; 834e705c121SKalle Valo } 835e705c121SKalle Valo 836e705c121SKalle Valo ret = iwl_pcie_load_section(trans, i, &image->sec[i]); 837e705c121SKalle Valo if (ret) 838e705c121SKalle Valo return ret; 839e705c121SKalle Valo 840d6a2c5c7SSara Sharon /* Notify ucode of loaded section number and status */ 841e705c121SKalle Valo val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS); 842e705c121SKalle Valo val = val | (sec_num << shift_param); 843e705c121SKalle Valo iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val); 844eda50cdeSSara Sharon 845e705c121SKalle Valo sec_num = (sec_num << 1) | 0x1; 846e705c121SKalle Valo } 847e705c121SKalle Valo 848e705c121SKalle Valo *first_ucode_section = last_read_idx; 849e705c121SKalle Valo 8502aabdbdcSEmmanuel Grumbach iwl_enable_interrupts(trans); 8512aabdbdcSEmmanuel Grumbach 852d6a2c5c7SSara Sharon if (trans->cfg->use_tfh) { 853e705c121SKalle Valo if (cpu == 1) 854d6a2c5c7SSara Sharon iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS, 855d6a2c5c7SSara Sharon 0xFFFF); 856e705c121SKalle Valo else 857d6a2c5c7SSara Sharon iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS, 858d6a2c5c7SSara Sharon 0xFFFFFFFF); 859d6a2c5c7SSara Sharon } else { 860d6a2c5c7SSara Sharon if (cpu == 1) 861d6a2c5c7SSara Sharon iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 862d6a2c5c7SSara Sharon 0xFFFF); 863d6a2c5c7SSara Sharon else 864d6a2c5c7SSara Sharon iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 865d6a2c5c7SSara Sharon 0xFFFFFFFF); 866d6a2c5c7SSara Sharon } 867e705c121SKalle Valo 868e705c121SKalle Valo return 0; 869e705c121SKalle Valo } 870e705c121SKalle Valo 871e705c121SKalle Valo static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans, 872e705c121SKalle Valo const struct fw_img *image, 873e705c121SKalle Valo int cpu, 874e705c121SKalle Valo int *first_ucode_section) 875e705c121SKalle Valo { 876e705c121SKalle Valo int i, ret = 0; 877e705c121SKalle Valo u32 last_read_idx = 0; 878e705c121SKalle Valo 8793ce4a038SKirtika Ruchandani if (cpu == 1) 880e705c121SKalle Valo *first_ucode_section = 0; 8813ce4a038SKirtika Ruchandani else 882e705c121SKalle Valo (*first_ucode_section)++; 883e705c121SKalle Valo 884eef187a7SSara Sharon for (i = *first_ucode_section; i < image->num_sec; i++) { 885e705c121SKalle Valo last_read_idx = i; 886e705c121SKalle Valo 887e705c121SKalle Valo /* 888e705c121SKalle Valo * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between 889e705c121SKalle Valo * CPU1 to CPU2. 890e705c121SKalle Valo * PAGING_SEPARATOR_SECTION delimiter - separate between 891e705c121SKalle Valo * CPU2 non paged to CPU2 paging sec. 892e705c121SKalle Valo */ 893e705c121SKalle Valo if (!image->sec[i].data || 894e705c121SKalle Valo image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION || 895e705c121SKalle Valo image->sec[i].offset == PAGING_SEPARATOR_SECTION) { 896e705c121SKalle Valo IWL_DEBUG_FW(trans, 897e705c121SKalle Valo "Break since Data not valid or Empty section, sec = %d\n", 898e705c121SKalle Valo i); 899e705c121SKalle Valo break; 900e705c121SKalle Valo } 901e705c121SKalle Valo 902e705c121SKalle Valo ret = iwl_pcie_load_section(trans, i, &image->sec[i]); 903e705c121SKalle Valo if (ret) 904e705c121SKalle Valo return ret; 905e705c121SKalle Valo } 906e705c121SKalle Valo 907e705c121SKalle Valo *first_ucode_section = last_read_idx; 908e705c121SKalle Valo 909e705c121SKalle Valo return 0; 910e705c121SKalle Valo } 911e705c121SKalle Valo 912c9be849dSLiad Kaufman void iwl_pcie_apply_destination(struct iwl_trans *trans) 913e705c121SKalle Valo { 914e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 915fd527eb5SGolan Ben Ami const struct iwl_fw_dbg_dest_tlv_v1 *dest = trans->dbg_dest_tlv; 916e705c121SKalle Valo int i; 917e705c121SKalle Valo 918e705c121SKalle Valo IWL_INFO(trans, "Applying debug destination %s\n", 919e705c121SKalle Valo get_fw_dbg_mode_string(dest->monitor_mode)); 920e705c121SKalle Valo 921e705c121SKalle Valo if (dest->monitor_mode == EXTERNAL_MODE) 922e705c121SKalle Valo iwl_pcie_alloc_fw_monitor(trans, dest->size_power); 923e705c121SKalle Valo else 924e705c121SKalle Valo IWL_WARN(trans, "PCI should have external buffer debug\n"); 925e705c121SKalle Valo 926e705c121SKalle Valo for (i = 0; i < trans->dbg_dest_reg_num; i++) { 927e705c121SKalle Valo u32 addr = le32_to_cpu(dest->reg_ops[i].addr); 928e705c121SKalle Valo u32 val = le32_to_cpu(dest->reg_ops[i].val); 929e705c121SKalle Valo 930e705c121SKalle Valo switch (dest->reg_ops[i].op) { 931e705c121SKalle Valo case CSR_ASSIGN: 932e705c121SKalle Valo iwl_write32(trans, addr, val); 933e705c121SKalle Valo break; 934e705c121SKalle Valo case CSR_SETBIT: 935e705c121SKalle Valo iwl_set_bit(trans, addr, BIT(val)); 936e705c121SKalle Valo break; 937e705c121SKalle Valo case CSR_CLEARBIT: 938e705c121SKalle Valo iwl_clear_bit(trans, addr, BIT(val)); 939e705c121SKalle Valo break; 940e705c121SKalle Valo case PRPH_ASSIGN: 941e705c121SKalle Valo iwl_write_prph(trans, addr, val); 942e705c121SKalle Valo break; 943e705c121SKalle Valo case PRPH_SETBIT: 944e705c121SKalle Valo iwl_set_bits_prph(trans, addr, BIT(val)); 945e705c121SKalle Valo break; 946e705c121SKalle Valo case PRPH_CLEARBIT: 947e705c121SKalle Valo iwl_clear_bits_prph(trans, addr, BIT(val)); 948e705c121SKalle Valo break; 949e705c121SKalle Valo case PRPH_BLOCKBIT: 950e705c121SKalle Valo if (iwl_read_prph(trans, addr) & BIT(val)) { 951e705c121SKalle Valo IWL_ERR(trans, 952e705c121SKalle Valo "BIT(%u) in address 0x%x is 1, stopping FW configuration\n", 953e705c121SKalle Valo val, addr); 954e705c121SKalle Valo goto monitor; 955e705c121SKalle Valo } 956e705c121SKalle Valo break; 957e705c121SKalle Valo default: 958e705c121SKalle Valo IWL_ERR(trans, "FW debug - unknown OP %d\n", 959e705c121SKalle Valo dest->reg_ops[i].op); 960e705c121SKalle Valo break; 961e705c121SKalle Valo } 962e705c121SKalle Valo } 963e705c121SKalle Valo 964e705c121SKalle Valo monitor: 965e705c121SKalle Valo if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) { 966e705c121SKalle Valo iwl_write_prph(trans, le32_to_cpu(dest->base_reg), 967e705c121SKalle Valo trans_pcie->fw_mon_phys >> dest->base_shift); 9686e584873SSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) 969e705c121SKalle Valo iwl_write_prph(trans, le32_to_cpu(dest->end_reg), 970e705c121SKalle Valo (trans_pcie->fw_mon_phys + 97162d7476dSEmmanuel Grumbach trans_pcie->fw_mon_size - 256) >> 97262d7476dSEmmanuel Grumbach dest->end_shift); 97362d7476dSEmmanuel Grumbach else 97462d7476dSEmmanuel Grumbach iwl_write_prph(trans, le32_to_cpu(dest->end_reg), 97562d7476dSEmmanuel Grumbach (trans_pcie->fw_mon_phys + 97662d7476dSEmmanuel Grumbach trans_pcie->fw_mon_size) >> 97762d7476dSEmmanuel Grumbach dest->end_shift); 978e705c121SKalle Valo } 979e705c121SKalle Valo } 980e705c121SKalle Valo 981e705c121SKalle Valo static int iwl_pcie_load_given_ucode(struct iwl_trans *trans, 982e705c121SKalle Valo const struct fw_img *image) 983e705c121SKalle Valo { 984e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 985e705c121SKalle Valo int ret = 0; 986e705c121SKalle Valo int first_ucode_section; 987e705c121SKalle Valo 988e705c121SKalle Valo IWL_DEBUG_FW(trans, "working with %s CPU\n", 989e705c121SKalle Valo image->is_dual_cpus ? "Dual" : "Single"); 990e705c121SKalle Valo 991e705c121SKalle Valo /* load to FW the binary non secured sections of CPU1 */ 992e705c121SKalle Valo ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section); 993e705c121SKalle Valo if (ret) 994e705c121SKalle Valo return ret; 995e705c121SKalle Valo 996e705c121SKalle Valo if (image->is_dual_cpus) { 997e705c121SKalle Valo /* set CPU2 header address */ 998e705c121SKalle Valo iwl_write_prph(trans, 999e705c121SKalle Valo LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR, 1000e705c121SKalle Valo LMPM_SECURE_CPU2_HDR_MEM_SPACE); 1001e705c121SKalle Valo 1002e705c121SKalle Valo /* load to FW the binary sections of CPU2 */ 1003e705c121SKalle Valo ret = iwl_pcie_load_cpu_sections(trans, image, 2, 1004e705c121SKalle Valo &first_ucode_section); 1005e705c121SKalle Valo if (ret) 1006e705c121SKalle Valo return ret; 1007e705c121SKalle Valo } 1008e705c121SKalle Valo 1009e705c121SKalle Valo /* supported for 7000 only for the moment */ 1010e705c121SKalle Valo if (iwlwifi_mod_params.fw_monitor && 1011e705c121SKalle Valo trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) { 1012e705c121SKalle Valo iwl_pcie_alloc_fw_monitor(trans, 0); 1013e705c121SKalle Valo 1014e705c121SKalle Valo if (trans_pcie->fw_mon_size) { 1015e705c121SKalle Valo iwl_write_prph(trans, MON_BUFF_BASE_ADDR, 1016e705c121SKalle Valo trans_pcie->fw_mon_phys >> 4); 1017e705c121SKalle Valo iwl_write_prph(trans, MON_BUFF_END_ADDR, 1018e705c121SKalle Valo (trans_pcie->fw_mon_phys + 1019e705c121SKalle Valo trans_pcie->fw_mon_size) >> 4); 1020e705c121SKalle Valo } 1021e705c121SKalle Valo } else if (trans->dbg_dest_tlv) { 1022e705c121SKalle Valo iwl_pcie_apply_destination(trans); 1023e705c121SKalle Valo } 1024e705c121SKalle Valo 10252aabdbdcSEmmanuel Grumbach iwl_enable_interrupts(trans); 10262aabdbdcSEmmanuel Grumbach 1027e705c121SKalle Valo /* release CPU reset */ 1028e705c121SKalle Valo iwl_write32(trans, CSR_RESET, 0); 1029e705c121SKalle Valo 1030e705c121SKalle Valo return 0; 1031e705c121SKalle Valo } 1032e705c121SKalle Valo 1033e705c121SKalle Valo static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans, 1034e705c121SKalle Valo const struct fw_img *image) 1035e705c121SKalle Valo { 1036e705c121SKalle Valo int ret = 0; 1037e705c121SKalle Valo int first_ucode_section; 1038e705c121SKalle Valo 1039e705c121SKalle Valo IWL_DEBUG_FW(trans, "working with %s CPU\n", 1040e705c121SKalle Valo image->is_dual_cpus ? "Dual" : "Single"); 1041e705c121SKalle Valo 1042e705c121SKalle Valo if (trans->dbg_dest_tlv) 1043e705c121SKalle Valo iwl_pcie_apply_destination(trans); 1044e705c121SKalle Valo 104582ea7966SSara Sharon IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n", 104682ea7966SSara Sharon iwl_read_prph(trans, WFPM_GP2)); 104782ea7966SSara Sharon 104882ea7966SSara Sharon /* 104982ea7966SSara Sharon * Set default value. On resume reading the values that were 105082ea7966SSara Sharon * zeored can provide debug data on the resume flow. 105182ea7966SSara Sharon * This is for debugging only and has no functional impact. 105282ea7966SSara Sharon */ 105382ea7966SSara Sharon iwl_write_prph(trans, WFPM_GP2, 0x01010101); 105482ea7966SSara Sharon 1055e705c121SKalle Valo /* configure the ucode to be ready to get the secured image */ 1056e705c121SKalle Valo /* release CPU reset */ 1057e705c121SKalle Valo iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT); 1058e705c121SKalle Valo 1059e705c121SKalle Valo /* load to FW the binary Secured sections of CPU1 */ 1060e705c121SKalle Valo ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1, 1061e705c121SKalle Valo &first_ucode_section); 1062e705c121SKalle Valo if (ret) 1063e705c121SKalle Valo return ret; 1064e705c121SKalle Valo 1065e705c121SKalle Valo /* load to FW the binary sections of CPU2 */ 1066e705c121SKalle Valo return iwl_pcie_load_cpu_sections_8000(trans, image, 2, 1067e705c121SKalle Valo &first_ucode_section); 1068e705c121SKalle Valo } 1069e705c121SKalle Valo 10709ad8fd0bSJohannes Berg bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans) 1071727c02dfSSara Sharon { 1072326477e4SJohannes Berg struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1073727c02dfSSara Sharon bool hw_rfkill = iwl_is_rfkill_set(trans); 1074326477e4SJohannes Berg bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status); 1075326477e4SJohannes Berg bool report; 1076727c02dfSSara Sharon 1077326477e4SJohannes Berg if (hw_rfkill) { 1078326477e4SJohannes Berg set_bit(STATUS_RFKILL_HW, &trans->status); 1079326477e4SJohannes Berg set_bit(STATUS_RFKILL_OPMODE, &trans->status); 1080326477e4SJohannes Berg } else { 1081326477e4SJohannes Berg clear_bit(STATUS_RFKILL_HW, &trans->status); 1082326477e4SJohannes Berg if (trans_pcie->opmode_down) 1083326477e4SJohannes Berg clear_bit(STATUS_RFKILL_OPMODE, &trans->status); 1084326477e4SJohannes Berg } 1085727c02dfSSara Sharon 1086326477e4SJohannes Berg report = test_bit(STATUS_RFKILL_OPMODE, &trans->status); 1087326477e4SJohannes Berg 1088326477e4SJohannes Berg if (prev != report) 1089326477e4SJohannes Berg iwl_trans_pcie_rf_kill(trans, report); 1090727c02dfSSara Sharon 1091727c02dfSSara Sharon return hw_rfkill; 1092727c02dfSSara Sharon } 1093727c02dfSSara Sharon 10947ca00409SHaim Dreyfuss struct iwl_causes_list { 10957ca00409SHaim Dreyfuss u32 cause_num; 10967ca00409SHaim Dreyfuss u32 mask_reg; 10977ca00409SHaim Dreyfuss u8 addr; 10987ca00409SHaim Dreyfuss }; 10997ca00409SHaim Dreyfuss 11007ca00409SHaim Dreyfuss static struct iwl_causes_list causes_list[] = { 11017ca00409SHaim Dreyfuss {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0}, 11027ca00409SHaim Dreyfuss {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1}, 11037ca00409SHaim Dreyfuss {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3}, 11047ca00409SHaim Dreyfuss {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5}, 11057ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10}, 11067ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11}, 11077ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16}, 11087ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17}, 11097ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18}, 11107ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29}, 11117ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A}, 11127ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B}, 11137ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D}, 11147ca00409SHaim Dreyfuss {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E}, 11157ca00409SHaim Dreyfuss }; 11167ca00409SHaim Dreyfuss 11179b58419eSGolan Ben Ami static struct iwl_causes_list causes_list_v2[] = { 11189b58419eSGolan Ben Ami {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0}, 11199b58419eSGolan Ben Ami {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1}, 11209b58419eSGolan Ben Ami {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3}, 11219b58419eSGolan Ben Ami {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5}, 11229b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10}, 11239b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_IPC, CSR_MSIX_HW_INT_MASK_AD, 0x11}, 11249b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_SW_ERR_V2, CSR_MSIX_HW_INT_MASK_AD, 0x15}, 11259b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16}, 11269b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17}, 11279b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18}, 11289b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A}, 11299b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B}, 11309b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D}, 11319b58419eSGolan Ben Ami {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E}, 11329b58419eSGolan Ben Ami }; 11339b58419eSGolan Ben Ami 11347ca00409SHaim Dreyfuss static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans) 11357ca00409SHaim Dreyfuss { 11367ca00409SHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 11377ca00409SHaim Dreyfuss int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE; 11389b58419eSGolan Ben Ami int i, arr_size = 11399b58419eSGolan Ben Ami (trans->cfg->device_family < IWL_DEVICE_FAMILY_22560) ? 11409b58419eSGolan Ben Ami ARRAY_SIZE(causes_list) : ARRAY_SIZE(causes_list_v2); 11417ca00409SHaim Dreyfuss 11427ca00409SHaim Dreyfuss /* 11437ca00409SHaim Dreyfuss * Access all non RX causes and map them to the default irq. 11447ca00409SHaim Dreyfuss * In case we are missing at least one interrupt vector, 11457ca00409SHaim Dreyfuss * the first interrupt vector will serve non-RX and FBQ causes. 11467ca00409SHaim Dreyfuss */ 11479b58419eSGolan Ben Ami for (i = 0; i < arr_size; i++) { 11489b58419eSGolan Ben Ami struct iwl_causes_list *causes = 11499b58419eSGolan Ben Ami (trans->cfg->device_family < IWL_DEVICE_FAMILY_22560) ? 11509b58419eSGolan Ben Ami causes_list : causes_list_v2; 11519b58419eSGolan Ben Ami 11529b58419eSGolan Ben Ami iwl_write8(trans, CSR_MSIX_IVAR(causes[i].addr), val); 11539b58419eSGolan Ben Ami iwl_clear_bit(trans, causes[i].mask_reg, 11549b58419eSGolan Ben Ami causes[i].cause_num); 11557ca00409SHaim Dreyfuss } 11567ca00409SHaim Dreyfuss } 11577ca00409SHaim Dreyfuss 11587ca00409SHaim Dreyfuss static void iwl_pcie_map_rx_causes(struct iwl_trans *trans) 11597ca00409SHaim Dreyfuss { 11607ca00409SHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 11617ca00409SHaim Dreyfuss u32 offset = 11627ca00409SHaim Dreyfuss trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0; 11637ca00409SHaim Dreyfuss u32 val, idx; 11647ca00409SHaim Dreyfuss 11657ca00409SHaim Dreyfuss /* 11667ca00409SHaim Dreyfuss * The first RX queue - fallback queue, which is designated for 11677ca00409SHaim Dreyfuss * management frame, command responses etc, is always mapped to the 11687ca00409SHaim Dreyfuss * first interrupt vector. The other RX queues are mapped to 11697ca00409SHaim Dreyfuss * the other (N - 2) interrupt vectors. 11707ca00409SHaim Dreyfuss */ 11717ca00409SHaim Dreyfuss val = BIT(MSIX_FH_INT_CAUSES_Q(0)); 11727ca00409SHaim Dreyfuss for (idx = 1; idx < trans->num_rx_queues; idx++) { 11737ca00409SHaim Dreyfuss iwl_write8(trans, CSR_MSIX_RX_IVAR(idx), 11747ca00409SHaim Dreyfuss MSIX_FH_INT_CAUSES_Q(idx - offset)); 11757ca00409SHaim Dreyfuss val |= BIT(MSIX_FH_INT_CAUSES_Q(idx)); 11767ca00409SHaim Dreyfuss } 11777ca00409SHaim Dreyfuss iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val); 11787ca00409SHaim Dreyfuss 11797ca00409SHaim Dreyfuss val = MSIX_FH_INT_CAUSES_Q(0); 11807ca00409SHaim Dreyfuss if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX) 11817ca00409SHaim Dreyfuss val |= MSIX_NON_AUTO_CLEAR_CAUSE; 11827ca00409SHaim Dreyfuss iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val); 11837ca00409SHaim Dreyfuss 11847ca00409SHaim Dreyfuss if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS) 11857ca00409SHaim Dreyfuss iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val); 11867ca00409SHaim Dreyfuss } 11877ca00409SHaim Dreyfuss 118877c09bc8SSara Sharon void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie) 11897ca00409SHaim Dreyfuss { 11907ca00409SHaim Dreyfuss struct iwl_trans *trans = trans_pcie->trans; 11917ca00409SHaim Dreyfuss 11927ca00409SHaim Dreyfuss if (!trans_pcie->msix_enabled) { 1193d7270d61SHaim Dreyfuss if (trans->cfg->mq_rx_supported && 1194d7270d61SHaim Dreyfuss test_bit(STATUS_DEVICE_ENABLED, &trans->status)) 11957ca00409SHaim Dreyfuss iwl_write_prph(trans, UREG_CHICK, 11967ca00409SHaim Dreyfuss UREG_CHICK_MSI_ENABLE); 11977ca00409SHaim Dreyfuss return; 11987ca00409SHaim Dreyfuss } 1199d7270d61SHaim Dreyfuss /* 1200d7270d61SHaim Dreyfuss * The IVAR table needs to be configured again after reset, 1201d7270d61SHaim Dreyfuss * but if the device is disabled, we can't write to 1202d7270d61SHaim Dreyfuss * prph. 1203d7270d61SHaim Dreyfuss */ 1204d7270d61SHaim Dreyfuss if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) 12057ca00409SHaim Dreyfuss iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE); 12067ca00409SHaim Dreyfuss 12077ca00409SHaim Dreyfuss /* 12087ca00409SHaim Dreyfuss * Each cause from the causes list above and the RX causes is 12097ca00409SHaim Dreyfuss * represented as a byte in the IVAR table. The first nibble 12107ca00409SHaim Dreyfuss * represents the bound interrupt vector of the cause, the second 12117ca00409SHaim Dreyfuss * represents no auto clear for this cause. This will be set if its 12127ca00409SHaim Dreyfuss * interrupt vector is bound to serve other causes. 12137ca00409SHaim Dreyfuss */ 12147ca00409SHaim Dreyfuss iwl_pcie_map_rx_causes(trans); 12157ca00409SHaim Dreyfuss 12167ca00409SHaim Dreyfuss iwl_pcie_map_non_rx_causes(trans); 121783730058SHaim Dreyfuss } 12187ca00409SHaim Dreyfuss 121983730058SHaim Dreyfuss static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie) 122083730058SHaim Dreyfuss { 122183730058SHaim Dreyfuss struct iwl_trans *trans = trans_pcie->trans; 122283730058SHaim Dreyfuss 122383730058SHaim Dreyfuss iwl_pcie_conf_msix_hw(trans_pcie); 122483730058SHaim Dreyfuss 122583730058SHaim Dreyfuss if (!trans_pcie->msix_enabled) 122683730058SHaim Dreyfuss return; 122783730058SHaim Dreyfuss 122883730058SHaim Dreyfuss trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD); 12297ca00409SHaim Dreyfuss trans_pcie->fh_mask = trans_pcie->fh_init_mask; 123083730058SHaim Dreyfuss trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD); 12317ca00409SHaim Dreyfuss trans_pcie->hw_mask = trans_pcie->hw_init_mask; 12327ca00409SHaim Dreyfuss } 12337ca00409SHaim Dreyfuss 1234e705c121SKalle Valo static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power) 1235e705c121SKalle Valo { 1236e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1237e705c121SKalle Valo 1238e705c121SKalle Valo lockdep_assert_held(&trans_pcie->mutex); 1239e705c121SKalle Valo 1240e705c121SKalle Valo if (trans_pcie->is_down) 1241e705c121SKalle Valo return; 1242e705c121SKalle Valo 1243e705c121SKalle Valo trans_pcie->is_down = true; 1244e705c121SKalle Valo 12450232d2cdSSara Sharon /* Stop dbgc before stopping device */ 12465cfe79c8SSara Sharon _iwl_fw_dbg_stop_recording(trans, NULL); 12470232d2cdSSara Sharon 1248e705c121SKalle Valo /* tell the device to stop sending interrupts */ 1249e705c121SKalle Valo iwl_disable_interrupts(trans); 1250e705c121SKalle Valo 1251e705c121SKalle Valo /* device going down, Stop using ICT table */ 1252e705c121SKalle Valo iwl_pcie_disable_ict(trans); 1253e705c121SKalle Valo 1254e705c121SKalle Valo /* 1255e705c121SKalle Valo * If a HW restart happens during firmware loading, 1256e705c121SKalle Valo * then the firmware loading might call this function 1257e705c121SKalle Valo * and later it might be called again due to the 1258e705c121SKalle Valo * restart. So don't process again if the device is 1259e705c121SKalle Valo * already dead. 1260e705c121SKalle Valo */ 1261e705c121SKalle Valo if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) { 1262a6bd005fSEmmanuel Grumbach IWL_DEBUG_INFO(trans, 1263a6bd005fSEmmanuel Grumbach "DEVICE_ENABLED bit was set and is now cleared\n"); 1264e705c121SKalle Valo iwl_pcie_tx_stop(trans); 1265e705c121SKalle Valo iwl_pcie_rx_stop(trans); 1266e705c121SKalle Valo 1267e705c121SKalle Valo /* Power-down device's busmaster DMA clocks */ 1268e705c121SKalle Valo if (!trans->cfg->apmg_not_supported) { 1269e705c121SKalle Valo iwl_write_prph(trans, APMG_CLK_DIS_REG, 1270e705c121SKalle Valo APMG_CLK_VAL_DMA_CLK_RQT); 1271e705c121SKalle Valo udelay(5); 1272e705c121SKalle Valo } 1273e705c121SKalle Valo } 1274e705c121SKalle Valo 1275e705c121SKalle Valo /* Make sure (redundant) we've released our request to stay awake */ 1276e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 1277a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 1278e705c121SKalle Valo 1279e705c121SKalle Valo /* Stop the device, and put it in low power state */ 1280e705c121SKalle Valo iwl_pcie_apm_stop(trans, false); 1281e705c121SKalle Valo 1282870c2a11SGolan Ben Ami iwl_trans_pcie_sw_reset(trans); 1283e705c121SKalle Valo 1284e705c121SKalle Valo /* 1285f4a1f04aSGolan Ben Ami * Upon stop, the IVAR table gets erased, so msi-x won't 1286f4a1f04aSGolan Ben Ami * work. This causes a bug in RF-KILL flows, since the interrupt 1287f4a1f04aSGolan Ben Ami * that enables radio won't fire on the correct irq, and the 1288f4a1f04aSGolan Ben Ami * driver won't be able to handle the interrupt. 1289f4a1f04aSGolan Ben Ami * Configure the IVAR table again after reset. 1290f4a1f04aSGolan Ben Ami */ 1291f4a1f04aSGolan Ben Ami iwl_pcie_conf_msix_hw(trans_pcie); 1292f4a1f04aSGolan Ben Ami 1293f4a1f04aSGolan Ben Ami /* 1294e705c121SKalle Valo * Upon stop, the APM issues an interrupt if HW RF kill is set. 1295e705c121SKalle Valo * This is a bug in certain verions of the hardware. 1296e705c121SKalle Valo * Certain devices also keep sending HW RF kill interrupt all 1297e705c121SKalle Valo * the time, unless the interrupt is ACKed even if the interrupt 1298e705c121SKalle Valo * should be masked. Re-ACK all the interrupts here. 1299e705c121SKalle Valo */ 1300e705c121SKalle Valo iwl_disable_interrupts(trans); 1301e705c121SKalle Valo 1302e705c121SKalle Valo /* clear all status bits */ 1303e705c121SKalle Valo clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); 1304e705c121SKalle Valo clear_bit(STATUS_INT_ENABLED, &trans->status); 1305e705c121SKalle Valo clear_bit(STATUS_TPOWER_PMI, &trans->status); 1306e705c121SKalle Valo 1307e705c121SKalle Valo /* 1308e705c121SKalle Valo * Even if we stop the HW, we still want the RF kill 1309e705c121SKalle Valo * interrupt 1310e705c121SKalle Valo */ 1311e705c121SKalle Valo iwl_enable_rfkill_int(trans); 1312e705c121SKalle Valo 1313a6bd005fSEmmanuel Grumbach /* re-take ownership to prevent other users from stealing the device */ 1314e705c121SKalle Valo iwl_pcie_prepare_card_hw(trans); 1315e705c121SKalle Valo } 1316e705c121SKalle Valo 1317eda50cdeSSara Sharon void iwl_pcie_synchronize_irqs(struct iwl_trans *trans) 13182e5d4a8fSHaim Dreyfuss { 13192e5d4a8fSHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 13202e5d4a8fSHaim Dreyfuss 13212e5d4a8fSHaim Dreyfuss if (trans_pcie->msix_enabled) { 13222e5d4a8fSHaim Dreyfuss int i; 13232e5d4a8fSHaim Dreyfuss 1324496d83caSHaim Dreyfuss for (i = 0; i < trans_pcie->alloc_vecs; i++) 13252e5d4a8fSHaim Dreyfuss synchronize_irq(trans_pcie->msix_entries[i].vector); 13262e5d4a8fSHaim Dreyfuss } else { 13272e5d4a8fSHaim Dreyfuss synchronize_irq(trans_pcie->pci_dev->irq); 13282e5d4a8fSHaim Dreyfuss } 13292e5d4a8fSHaim Dreyfuss } 13302e5d4a8fSHaim Dreyfuss 1331a6bd005fSEmmanuel Grumbach static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, 1332a6bd005fSEmmanuel Grumbach const struct fw_img *fw, bool run_in_rfkill) 1333a6bd005fSEmmanuel Grumbach { 1334a6bd005fSEmmanuel Grumbach struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1335a6bd005fSEmmanuel Grumbach bool hw_rfkill; 1336a6bd005fSEmmanuel Grumbach int ret; 1337a6bd005fSEmmanuel Grumbach 1338a6bd005fSEmmanuel Grumbach /* This may fail if AMT took ownership of the device */ 1339a6bd005fSEmmanuel Grumbach if (iwl_pcie_prepare_card_hw(trans)) { 1340a6bd005fSEmmanuel Grumbach IWL_WARN(trans, "Exit HW not ready\n"); 1341a6bd005fSEmmanuel Grumbach ret = -EIO; 1342a6bd005fSEmmanuel Grumbach goto out; 1343a6bd005fSEmmanuel Grumbach } 1344a6bd005fSEmmanuel Grumbach 1345a6bd005fSEmmanuel Grumbach iwl_enable_rfkill_int(trans); 1346a6bd005fSEmmanuel Grumbach 1347a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_INT, 0xFFFFFFFF); 1348a6bd005fSEmmanuel Grumbach 1349a6bd005fSEmmanuel Grumbach /* 1350a6bd005fSEmmanuel Grumbach * We enabled the RF-Kill interrupt and the handler may very 1351a6bd005fSEmmanuel Grumbach * well be running. Disable the interrupts to make sure no other 1352a6bd005fSEmmanuel Grumbach * interrupt can be fired. 1353a6bd005fSEmmanuel Grumbach */ 1354a6bd005fSEmmanuel Grumbach iwl_disable_interrupts(trans); 1355a6bd005fSEmmanuel Grumbach 1356a6bd005fSEmmanuel Grumbach /* Make sure it finished running */ 13572e5d4a8fSHaim Dreyfuss iwl_pcie_synchronize_irqs(trans); 1358a6bd005fSEmmanuel Grumbach 1359a6bd005fSEmmanuel Grumbach mutex_lock(&trans_pcie->mutex); 1360a6bd005fSEmmanuel Grumbach 1361a6bd005fSEmmanuel Grumbach /* If platform's RF_KILL switch is NOT set to KILL */ 13629ad8fd0bSJohannes Berg hw_rfkill = iwl_pcie_check_hw_rf_kill(trans); 1363a6bd005fSEmmanuel Grumbach if (hw_rfkill && !run_in_rfkill) { 1364a6bd005fSEmmanuel Grumbach ret = -ERFKILL; 1365a6bd005fSEmmanuel Grumbach goto out; 1366a6bd005fSEmmanuel Grumbach } 1367a6bd005fSEmmanuel Grumbach 1368a6bd005fSEmmanuel Grumbach /* Someone called stop_device, don't try to start_fw */ 1369a6bd005fSEmmanuel Grumbach if (trans_pcie->is_down) { 1370a6bd005fSEmmanuel Grumbach IWL_WARN(trans, 1371a6bd005fSEmmanuel Grumbach "Can't start_fw since the HW hasn't been started\n"); 137220aa99bbSAnton Protopopov ret = -EIO; 1373a6bd005fSEmmanuel Grumbach goto out; 1374a6bd005fSEmmanuel Grumbach } 1375a6bd005fSEmmanuel Grumbach 1376a6bd005fSEmmanuel Grumbach /* make sure rfkill handshake bits are cleared */ 1377a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); 1378a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, 1379a6bd005fSEmmanuel Grumbach CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); 1380a6bd005fSEmmanuel Grumbach 1381a6bd005fSEmmanuel Grumbach /* clear (again), then enable host interrupts */ 1382a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_INT, 0xFFFFFFFF); 1383a6bd005fSEmmanuel Grumbach 1384a6bd005fSEmmanuel Grumbach ret = iwl_pcie_nic_init(trans); 1385a6bd005fSEmmanuel Grumbach if (ret) { 1386a6bd005fSEmmanuel Grumbach IWL_ERR(trans, "Unable to init nic\n"); 1387a6bd005fSEmmanuel Grumbach goto out; 1388a6bd005fSEmmanuel Grumbach } 1389a6bd005fSEmmanuel Grumbach 1390a6bd005fSEmmanuel Grumbach /* 1391a6bd005fSEmmanuel Grumbach * Now, we load the firmware and don't want to be interrupted, even 1392a6bd005fSEmmanuel Grumbach * by the RF-Kill interrupt (hence mask all the interrupt besides the 1393a6bd005fSEmmanuel Grumbach * FH_TX interrupt which is needed to load the firmware). If the 1394a6bd005fSEmmanuel Grumbach * RF-Kill switch is toggled, we will find out after having loaded 1395a6bd005fSEmmanuel Grumbach * the firmware and return the proper value to the caller. 1396a6bd005fSEmmanuel Grumbach */ 1397a6bd005fSEmmanuel Grumbach iwl_enable_fw_load_int(trans); 1398a6bd005fSEmmanuel Grumbach 1399a6bd005fSEmmanuel Grumbach /* really make sure rfkill handshake bits are cleared */ 1400a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); 1401a6bd005fSEmmanuel Grumbach iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); 1402a6bd005fSEmmanuel Grumbach 1403a6bd005fSEmmanuel Grumbach /* Load the given image to the HW */ 14046e584873SSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) 1405a6bd005fSEmmanuel Grumbach ret = iwl_pcie_load_given_ucode_8000(trans, fw); 1406a6bd005fSEmmanuel Grumbach else 1407a6bd005fSEmmanuel Grumbach ret = iwl_pcie_load_given_ucode(trans, fw); 1408a6bd005fSEmmanuel Grumbach 1409a6bd005fSEmmanuel Grumbach /* re-check RF-Kill state since we may have missed the interrupt */ 14109ad8fd0bSJohannes Berg hw_rfkill = iwl_pcie_check_hw_rf_kill(trans); 1411a6bd005fSEmmanuel Grumbach if (hw_rfkill && !run_in_rfkill) 1412a6bd005fSEmmanuel Grumbach ret = -ERFKILL; 1413a6bd005fSEmmanuel Grumbach 1414a6bd005fSEmmanuel Grumbach out: 1415a6bd005fSEmmanuel Grumbach mutex_unlock(&trans_pcie->mutex); 1416a6bd005fSEmmanuel Grumbach return ret; 1417a6bd005fSEmmanuel Grumbach } 1418a6bd005fSEmmanuel Grumbach 1419a6bd005fSEmmanuel Grumbach static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) 1420a6bd005fSEmmanuel Grumbach { 1421a6bd005fSEmmanuel Grumbach iwl_pcie_reset_ict(trans); 1422a6bd005fSEmmanuel Grumbach iwl_pcie_tx_start(trans, scd_addr); 1423a6bd005fSEmmanuel Grumbach } 1424a6bd005fSEmmanuel Grumbach 1425326477e4SJohannes Berg void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans, 1426326477e4SJohannes Berg bool was_in_rfkill) 1427326477e4SJohannes Berg { 1428326477e4SJohannes Berg bool hw_rfkill; 1429326477e4SJohannes Berg 1430326477e4SJohannes Berg /* 1431326477e4SJohannes Berg * Check again since the RF kill state may have changed while 1432326477e4SJohannes Berg * all the interrupts were disabled, in this case we couldn't 1433326477e4SJohannes Berg * receive the RF kill interrupt and update the state in the 1434326477e4SJohannes Berg * op_mode. 1435326477e4SJohannes Berg * Don't call the op_mode if the rkfill state hasn't changed. 1436326477e4SJohannes Berg * This allows the op_mode to call stop_device from the rfkill 1437326477e4SJohannes Berg * notification without endless recursion. Under very rare 1438326477e4SJohannes Berg * circumstances, we might have a small recursion if the rfkill 1439326477e4SJohannes Berg * state changed exactly now while we were called from stop_device. 1440326477e4SJohannes Berg * This is very unlikely but can happen and is supported. 1441326477e4SJohannes Berg */ 1442326477e4SJohannes Berg hw_rfkill = iwl_is_rfkill_set(trans); 1443326477e4SJohannes Berg if (hw_rfkill) { 1444326477e4SJohannes Berg set_bit(STATUS_RFKILL_HW, &trans->status); 1445326477e4SJohannes Berg set_bit(STATUS_RFKILL_OPMODE, &trans->status); 1446326477e4SJohannes Berg } else { 1447326477e4SJohannes Berg clear_bit(STATUS_RFKILL_HW, &trans->status); 1448326477e4SJohannes Berg clear_bit(STATUS_RFKILL_OPMODE, &trans->status); 1449326477e4SJohannes Berg } 1450326477e4SJohannes Berg if (hw_rfkill != was_in_rfkill) 1451326477e4SJohannes Berg iwl_trans_pcie_rf_kill(trans, hw_rfkill); 1452326477e4SJohannes Berg } 1453326477e4SJohannes Berg 1454e705c121SKalle Valo static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power) 1455e705c121SKalle Valo { 1456e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1457326477e4SJohannes Berg bool was_in_rfkill; 1458e705c121SKalle Valo 1459e705c121SKalle Valo mutex_lock(&trans_pcie->mutex); 1460326477e4SJohannes Berg trans_pcie->opmode_down = true; 1461326477e4SJohannes Berg was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status); 1462e705c121SKalle Valo _iwl_trans_pcie_stop_device(trans, low_power); 1463326477e4SJohannes Berg iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill); 1464e705c121SKalle Valo mutex_unlock(&trans_pcie->mutex); 1465e705c121SKalle Valo } 1466e705c121SKalle Valo 1467e705c121SKalle Valo void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state) 1468e705c121SKalle Valo { 1469e705c121SKalle Valo struct iwl_trans_pcie __maybe_unused *trans_pcie = 1470e705c121SKalle Valo IWL_TRANS_GET_PCIE_TRANS(trans); 1471e705c121SKalle Valo 1472e705c121SKalle Valo lockdep_assert_held(&trans_pcie->mutex); 1473e705c121SKalle Valo 1474326477e4SJohannes Berg IWL_WARN(trans, "reporting RF_KILL (radio %s)\n", 1475326477e4SJohannes Berg state ? "disabled" : "enabled"); 147677c09bc8SSara Sharon if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) { 147777c09bc8SSara Sharon if (trans->cfg->gen2) 147877c09bc8SSara Sharon _iwl_trans_pcie_gen2_stop_device(trans, true); 147977c09bc8SSara Sharon else 1480e705c121SKalle Valo _iwl_trans_pcie_stop_device(trans, true); 1481e705c121SKalle Valo } 148277c09bc8SSara Sharon } 1483e705c121SKalle Valo 148423ae6128SMatti Gottlieb static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test, 148523ae6128SMatti Gottlieb bool reset) 1486e705c121SKalle Valo { 148723ae6128SMatti Gottlieb if (!reset) { 1488e705c121SKalle Valo /* Enable persistence mode to avoid reset */ 1489e705c121SKalle Valo iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, 1490e705c121SKalle Valo CSR_HW_IF_CONFIG_REG_PERSIST_MODE); 1491e705c121SKalle Valo } 1492e705c121SKalle Valo 1493e705c121SKalle Valo iwl_disable_interrupts(trans); 1494e705c121SKalle Valo 1495e705c121SKalle Valo /* 1496e705c121SKalle Valo * in testing mode, the host stays awake and the 1497e705c121SKalle Valo * hardware won't be reset (not even partially) 1498e705c121SKalle Valo */ 1499e705c121SKalle Valo if (test) 1500e705c121SKalle Valo return; 1501e705c121SKalle Valo 1502e705c121SKalle Valo iwl_pcie_disable_ict(trans); 1503e705c121SKalle Valo 15042e5d4a8fSHaim Dreyfuss iwl_pcie_synchronize_irqs(trans); 1505e705c121SKalle Valo 1506e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 1507a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 1508e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 1509a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 1510e705c121SKalle Valo 15111316d595SSara Sharon iwl_pcie_enable_rx_wake(trans, false); 15121316d595SSara Sharon 151323ae6128SMatti Gottlieb if (reset) { 1514e705c121SKalle Valo /* 1515e705c121SKalle Valo * reset TX queues -- some of their registers reset during S3 1516e705c121SKalle Valo * so if we don't reset everything here the D3 image would try 1517e705c121SKalle Valo * to execute some invalid memory upon resume 1518e705c121SKalle Valo */ 1519e705c121SKalle Valo iwl_trans_pcie_tx_reset(trans); 1520e705c121SKalle Valo } 1521e705c121SKalle Valo 1522e705c121SKalle Valo iwl_pcie_set_pwr(trans, true); 1523e705c121SKalle Valo } 1524e705c121SKalle Valo 1525e705c121SKalle Valo static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans, 1526e705c121SKalle Valo enum iwl_d3_status *status, 152723ae6128SMatti Gottlieb bool test, bool reset) 1528e705c121SKalle Valo { 1529d7270d61SHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1530e705c121SKalle Valo u32 val; 1531e705c121SKalle Valo int ret; 1532e705c121SKalle Valo 1533e705c121SKalle Valo if (test) { 1534e705c121SKalle Valo iwl_enable_interrupts(trans); 1535e705c121SKalle Valo *status = IWL_D3_STATUS_ALIVE; 1536e705c121SKalle Valo return 0; 1537e705c121SKalle Valo } 1538e705c121SKalle Valo 15391316d595SSara Sharon iwl_pcie_enable_rx_wake(trans, true); 15401316d595SSara Sharon 1541a8cbb46fSGolan Ben Ami iwl_set_bit(trans, CSR_GP_CNTRL, 1542a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 1543a8cbb46fSGolan Ben Ami iwl_set_bit(trans, CSR_GP_CNTRL, 1544a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 1545e705c121SKalle Valo 15466e584873SSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) 1547e705c121SKalle Valo udelay(2); 1548e705c121SKalle Valo 1549e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_GP_CNTRL, 1550a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 1551a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 1552e705c121SKalle Valo 25000); 1553e705c121SKalle Valo if (ret < 0) { 1554e705c121SKalle Valo IWL_ERR(trans, "Failed to resume the device (mac ready)\n"); 1555e705c121SKalle Valo return ret; 1556e705c121SKalle Valo } 1557e705c121SKalle Valo 1558f98ad635SEmmanuel Grumbach /* 1559f98ad635SEmmanuel Grumbach * Reconfigure IVAR table in case of MSIX or reset ict table in 1560f98ad635SEmmanuel Grumbach * MSI mode since HW reset erased it. 1561f98ad635SEmmanuel Grumbach * Also enables interrupts - none will happen as 1562f98ad635SEmmanuel Grumbach * the device doesn't know we're waking it up, only when 1563f98ad635SEmmanuel Grumbach * the opmode actually tells it after this call. 1564f98ad635SEmmanuel Grumbach */ 1565f98ad635SEmmanuel Grumbach iwl_pcie_conf_msix_hw(trans_pcie); 1566f98ad635SEmmanuel Grumbach if (!trans_pcie->msix_enabled) 1567f98ad635SEmmanuel Grumbach iwl_pcie_reset_ict(trans); 1568f98ad635SEmmanuel Grumbach iwl_enable_interrupts(trans); 1569f98ad635SEmmanuel Grumbach 1570e705c121SKalle Valo iwl_pcie_set_pwr(trans, false); 1571e705c121SKalle Valo 157223ae6128SMatti Gottlieb if (!reset) { 1573e705c121SKalle Valo iwl_clear_bit(trans, CSR_GP_CNTRL, 1574a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 1575e705c121SKalle Valo } else { 1576e705c121SKalle Valo iwl_trans_pcie_tx_reset(trans); 1577e705c121SKalle Valo 1578e705c121SKalle Valo ret = iwl_pcie_rx_init(trans); 1579e705c121SKalle Valo if (ret) { 1580e705c121SKalle Valo IWL_ERR(trans, 1581e705c121SKalle Valo "Failed to resume the device (RX reset)\n"); 1582e705c121SKalle Valo return ret; 1583e705c121SKalle Valo } 1584e705c121SKalle Valo } 1585e705c121SKalle Valo 158682ea7966SSara Sharon IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n", 158782ea7966SSara Sharon iwl_read_prph(trans, WFPM_GP2)); 158882ea7966SSara Sharon 1589e705c121SKalle Valo val = iwl_read32(trans, CSR_RESET); 1590e705c121SKalle Valo if (val & CSR_RESET_REG_FLAG_NEVO_RESET) 1591e705c121SKalle Valo *status = IWL_D3_STATUS_RESET; 1592e705c121SKalle Valo else 1593e705c121SKalle Valo *status = IWL_D3_STATUS_ALIVE; 1594e705c121SKalle Valo 1595e705c121SKalle Valo return 0; 1596e705c121SKalle Valo } 1597e705c121SKalle Valo 15982e5d4a8fSHaim Dreyfuss static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev, 15992e5d4a8fSHaim Dreyfuss struct iwl_trans *trans) 16002e5d4a8fSHaim Dreyfuss { 16012e5d4a8fSHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1602ab1068d6SHao Wei Tee int max_irqs, num_irqs, i, ret; 16032e5d4a8fSHaim Dreyfuss u16 pci_cmd; 16042e5d4a8fSHaim Dreyfuss 160506f4b081SSara Sharon if (!trans->cfg->mq_rx_supported) 160606f4b081SSara Sharon goto enable_msi; 160706f4b081SSara Sharon 1608ab1068d6SHao Wei Tee max_irqs = min_t(u32, num_online_cpus() + 2, IWL_MAX_RX_HW_QUEUES); 160906f4b081SSara Sharon for (i = 0; i < max_irqs; i++) 16102e5d4a8fSHaim Dreyfuss trans_pcie->msix_entries[i].entry = i; 16112e5d4a8fSHaim Dreyfuss 161206f4b081SSara Sharon num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries, 16132e5d4a8fSHaim Dreyfuss MSIX_MIN_INTERRUPT_VECTORS, 161406f4b081SSara Sharon max_irqs); 161506f4b081SSara Sharon if (num_irqs < 0) { 1616496d83caSHaim Dreyfuss IWL_DEBUG_INFO(trans, 161706f4b081SSara Sharon "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n", 161806f4b081SSara Sharon num_irqs); 161906f4b081SSara Sharon goto enable_msi; 1620496d83caSHaim Dreyfuss } 162106f4b081SSara Sharon trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0; 1622496d83caSHaim Dreyfuss 16232e5d4a8fSHaim Dreyfuss IWL_DEBUG_INFO(trans, 162406f4b081SSara Sharon "MSI-X enabled. %d interrupt vectors were allocated\n", 162506f4b081SSara Sharon num_irqs); 162606f4b081SSara Sharon 1627496d83caSHaim Dreyfuss /* 162806f4b081SSara Sharon * In case the OS provides fewer interrupts than requested, different 162906f4b081SSara Sharon * causes will share the same interrupt vector as follows: 1630496d83caSHaim Dreyfuss * One interrupt less: non rx causes shared with FBQ. 1631496d83caSHaim Dreyfuss * Two interrupts less: non rx causes shared with FBQ and RSS. 1632496d83caSHaim Dreyfuss * More than two interrupts: we will use fewer RSS queues. 1633496d83caSHaim Dreyfuss */ 1634ab1068d6SHao Wei Tee if (num_irqs <= max_irqs - 2) { 163506f4b081SSara Sharon trans_pcie->trans->num_rx_queues = num_irqs + 1; 1636496d83caSHaim Dreyfuss trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX | 1637496d83caSHaim Dreyfuss IWL_SHARED_IRQ_FIRST_RSS; 1638ab1068d6SHao Wei Tee } else if (num_irqs == max_irqs - 1) { 163906f4b081SSara Sharon trans_pcie->trans->num_rx_queues = num_irqs; 1640496d83caSHaim Dreyfuss trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX; 1641496d83caSHaim Dreyfuss } else { 164206f4b081SSara Sharon trans_pcie->trans->num_rx_queues = num_irqs - 1; 1643496d83caSHaim Dreyfuss } 1644ab1068d6SHao Wei Tee WARN_ON(trans_pcie->trans->num_rx_queues > IWL_MAX_RX_HW_QUEUES); 16452e5d4a8fSHaim Dreyfuss 164606f4b081SSara Sharon trans_pcie->alloc_vecs = num_irqs; 1647496d83caSHaim Dreyfuss trans_pcie->msix_enabled = true; 16482e5d4a8fSHaim Dreyfuss return; 16492e5d4a8fSHaim Dreyfuss 165006f4b081SSara Sharon enable_msi: 165106f4b081SSara Sharon ret = pci_enable_msi(pdev); 165206f4b081SSara Sharon if (ret) { 165306f4b081SSara Sharon dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret); 16542e5d4a8fSHaim Dreyfuss /* enable rfkill interrupt: hw bug w/a */ 16552e5d4a8fSHaim Dreyfuss pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); 16562e5d4a8fSHaim Dreyfuss if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { 16572e5d4a8fSHaim Dreyfuss pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; 16582e5d4a8fSHaim Dreyfuss pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); 16592e5d4a8fSHaim Dreyfuss } 16602e5d4a8fSHaim Dreyfuss } 16612e5d4a8fSHaim Dreyfuss } 16622e5d4a8fSHaim Dreyfuss 16637c8d91ebSHaim Dreyfuss static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans) 16647c8d91ebSHaim Dreyfuss { 16657c8d91ebSHaim Dreyfuss int iter_rx_q, i, ret, cpu, offset; 16667c8d91ebSHaim Dreyfuss struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 16677c8d91ebSHaim Dreyfuss 16687c8d91ebSHaim Dreyfuss i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1; 16697c8d91ebSHaim Dreyfuss iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i; 16707c8d91ebSHaim Dreyfuss offset = 1 + i; 16717c8d91ebSHaim Dreyfuss for (; i < iter_rx_q ; i++) { 16727c8d91ebSHaim Dreyfuss /* 16737c8d91ebSHaim Dreyfuss * Get the cpu prior to the place to search 16747c8d91ebSHaim Dreyfuss * (i.e. return will be > i - 1). 16757c8d91ebSHaim Dreyfuss */ 16767c8d91ebSHaim Dreyfuss cpu = cpumask_next(i - offset, cpu_online_mask); 16777c8d91ebSHaim Dreyfuss cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]); 16787c8d91ebSHaim Dreyfuss ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector, 16797c8d91ebSHaim Dreyfuss &trans_pcie->affinity_mask[i]); 16807c8d91ebSHaim Dreyfuss if (ret) 16817c8d91ebSHaim Dreyfuss IWL_ERR(trans_pcie->trans, 16827c8d91ebSHaim Dreyfuss "Failed to set affinity mask for IRQ %d\n", 16837c8d91ebSHaim Dreyfuss i); 16847c8d91ebSHaim Dreyfuss } 16857c8d91ebSHaim Dreyfuss } 16867c8d91ebSHaim Dreyfuss 16872e5d4a8fSHaim Dreyfuss static int iwl_pcie_init_msix_handler(struct pci_dev *pdev, 16882e5d4a8fSHaim Dreyfuss struct iwl_trans_pcie *trans_pcie) 16892e5d4a8fSHaim Dreyfuss { 1690496d83caSHaim Dreyfuss int i; 16912e5d4a8fSHaim Dreyfuss 1692496d83caSHaim Dreyfuss for (i = 0; i < trans_pcie->alloc_vecs; i++) { 16932e5d4a8fSHaim Dreyfuss int ret; 16945a41a86cSSharon Dvir struct msix_entry *msix_entry; 169564fa3affSSharon Dvir const char *qname = queue_name(&pdev->dev, trans_pcie, i); 169664fa3affSSharon Dvir 169764fa3affSSharon Dvir if (!qname) 169864fa3affSSharon Dvir return -ENOMEM; 16992e5d4a8fSHaim Dreyfuss 17005a41a86cSSharon Dvir msix_entry = &trans_pcie->msix_entries[i]; 17015a41a86cSSharon Dvir ret = devm_request_threaded_irq(&pdev->dev, 17025a41a86cSSharon Dvir msix_entry->vector, 17032e5d4a8fSHaim Dreyfuss iwl_pcie_msix_isr, 1704496d83caSHaim Dreyfuss (i == trans_pcie->def_irq) ? 17052e5d4a8fSHaim Dreyfuss iwl_pcie_irq_msix_handler : 17062e5d4a8fSHaim Dreyfuss iwl_pcie_irq_rx_msix_handler, 17072e5d4a8fSHaim Dreyfuss IRQF_SHARED, 170864fa3affSSharon Dvir qname, 17095a41a86cSSharon Dvir msix_entry); 17102e5d4a8fSHaim Dreyfuss if (ret) { 17112e5d4a8fSHaim Dreyfuss IWL_ERR(trans_pcie->trans, 17122e5d4a8fSHaim Dreyfuss "Error allocating IRQ %d\n", i); 17135a41a86cSSharon Dvir 17142e5d4a8fSHaim Dreyfuss return ret; 17152e5d4a8fSHaim Dreyfuss } 17162e5d4a8fSHaim Dreyfuss } 17177c8d91ebSHaim Dreyfuss iwl_pcie_irq_set_affinity(trans_pcie->trans); 17182e5d4a8fSHaim Dreyfuss 17192e5d4a8fSHaim Dreyfuss return 0; 17202e5d4a8fSHaim Dreyfuss } 17212e5d4a8fSHaim Dreyfuss 1722e705c121SKalle Valo static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power) 1723e705c121SKalle Valo { 1724e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1725e705c121SKalle Valo int err; 1726e705c121SKalle Valo 1727e705c121SKalle Valo lockdep_assert_held(&trans_pcie->mutex); 1728e705c121SKalle Valo 1729e705c121SKalle Valo err = iwl_pcie_prepare_card_hw(trans); 1730e705c121SKalle Valo if (err) { 1731e705c121SKalle Valo IWL_ERR(trans, "Error while preparing HW: %d\n", err); 1732e705c121SKalle Valo return err; 1733e705c121SKalle Valo } 1734e705c121SKalle Valo 1735870c2a11SGolan Ben Ami iwl_trans_pcie_sw_reset(trans); 1736e705c121SKalle Valo 173752b6e168SEmmanuel Grumbach err = iwl_pcie_apm_init(trans); 173852b6e168SEmmanuel Grumbach if (err) 173952b6e168SEmmanuel Grumbach return err; 1740e705c121SKalle Valo 17412e5d4a8fSHaim Dreyfuss iwl_pcie_init_msix(trans_pcie); 174283730058SHaim Dreyfuss 1743e705c121SKalle Valo /* From now on, the op_mode will be kept updated about RF kill state */ 1744e705c121SKalle Valo iwl_enable_rfkill_int(trans); 1745e705c121SKalle Valo 1746326477e4SJohannes Berg trans_pcie->opmode_down = false; 1747326477e4SJohannes Berg 1748e705c121SKalle Valo /* Set is_down to false here so that...*/ 1749e705c121SKalle Valo trans_pcie->is_down = false; 1750e705c121SKalle Valo 1751e705c121SKalle Valo /* ...rfkill can call stop_device and set it false if needed */ 17529ad8fd0bSJohannes Berg iwl_pcie_check_hw_rf_kill(trans); 1753e705c121SKalle Valo 17544cbb8e50SLuciano Coelho /* Make sure we sync here, because we'll need full access later */ 17554cbb8e50SLuciano Coelho if (low_power) 17564cbb8e50SLuciano Coelho pm_runtime_resume(trans->dev); 17574cbb8e50SLuciano Coelho 1758e705c121SKalle Valo return 0; 1759e705c121SKalle Valo } 1760e705c121SKalle Valo 1761e705c121SKalle Valo static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power) 1762e705c121SKalle Valo { 1763e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1764e705c121SKalle Valo int ret; 1765e705c121SKalle Valo 1766e705c121SKalle Valo mutex_lock(&trans_pcie->mutex); 1767e705c121SKalle Valo ret = _iwl_trans_pcie_start_hw(trans, low_power); 1768e705c121SKalle Valo mutex_unlock(&trans_pcie->mutex); 1769e705c121SKalle Valo 1770e705c121SKalle Valo return ret; 1771e705c121SKalle Valo } 1772e705c121SKalle Valo 1773e705c121SKalle Valo static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans) 1774e705c121SKalle Valo { 1775e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1776e705c121SKalle Valo 1777e705c121SKalle Valo mutex_lock(&trans_pcie->mutex); 1778e705c121SKalle Valo 1779e705c121SKalle Valo /* disable interrupts - don't enable HW RF kill interrupt */ 1780e705c121SKalle Valo iwl_disable_interrupts(trans); 1781e705c121SKalle Valo 1782e705c121SKalle Valo iwl_pcie_apm_stop(trans, true); 1783e705c121SKalle Valo 1784e705c121SKalle Valo iwl_disable_interrupts(trans); 1785e705c121SKalle Valo 1786e705c121SKalle Valo iwl_pcie_disable_ict(trans); 1787e705c121SKalle Valo 1788e705c121SKalle Valo mutex_unlock(&trans_pcie->mutex); 1789e705c121SKalle Valo 17902e5d4a8fSHaim Dreyfuss iwl_pcie_synchronize_irqs(trans); 1791e705c121SKalle Valo } 1792e705c121SKalle Valo 1793e705c121SKalle Valo static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) 1794e705c121SKalle Valo { 1795e705c121SKalle Valo writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); 1796e705c121SKalle Valo } 1797e705c121SKalle Valo 1798e705c121SKalle Valo static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) 1799e705c121SKalle Valo { 1800e705c121SKalle Valo writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); 1801e705c121SKalle Valo } 1802e705c121SKalle Valo 1803e705c121SKalle Valo static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) 1804e705c121SKalle Valo { 1805e705c121SKalle Valo return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); 1806e705c121SKalle Valo } 1807e705c121SKalle Valo 180884fb372cSSara Sharon static u32 iwl_trans_pcie_prph_msk(struct iwl_trans *trans) 180984fb372cSSara Sharon { 181084fb372cSSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) 181184fb372cSSara Sharon return 0x00FFFFFF; 181284fb372cSSara Sharon else 181384fb372cSSara Sharon return 0x000FFFFF; 181484fb372cSSara Sharon } 181584fb372cSSara Sharon 1816e705c121SKalle Valo static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg) 1817e705c121SKalle Valo { 181884fb372cSSara Sharon u32 mask = iwl_trans_pcie_prph_msk(trans); 181984fb372cSSara Sharon 1820e705c121SKalle Valo iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, 182184fb372cSSara Sharon ((reg & mask) | (3 << 24))); 1822e705c121SKalle Valo return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT); 1823e705c121SKalle Valo } 1824e705c121SKalle Valo 1825e705c121SKalle Valo static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, 1826e705c121SKalle Valo u32 val) 1827e705c121SKalle Valo { 182884fb372cSSara Sharon u32 mask = iwl_trans_pcie_prph_msk(trans); 182984fb372cSSara Sharon 1830e705c121SKalle Valo iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR, 183184fb372cSSara Sharon ((addr & mask) | (3 << 24))); 1832e705c121SKalle Valo iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val); 1833e705c121SKalle Valo } 1834e705c121SKalle Valo 1835e705c121SKalle Valo static void iwl_trans_pcie_configure(struct iwl_trans *trans, 1836e705c121SKalle Valo const struct iwl_trans_config *trans_cfg) 1837e705c121SKalle Valo { 1838e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1839e705c121SKalle Valo 1840e705c121SKalle Valo trans_pcie->cmd_queue = trans_cfg->cmd_queue; 1841e705c121SKalle Valo trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; 1842e705c121SKalle Valo trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout; 1843e705c121SKalle Valo if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) 1844e705c121SKalle Valo trans_pcie->n_no_reclaim_cmds = 0; 1845e705c121SKalle Valo else 1846e705c121SKalle Valo trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; 1847e705c121SKalle Valo if (trans_pcie->n_no_reclaim_cmds) 1848e705c121SKalle Valo memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, 1849e705c121SKalle Valo trans_pcie->n_no_reclaim_cmds * sizeof(u8)); 1850e705c121SKalle Valo 18516c4fbcbcSEmmanuel Grumbach trans_pcie->rx_buf_size = trans_cfg->rx_buf_size; 18526c4fbcbcSEmmanuel Grumbach trans_pcie->rx_page_order = 18536c4fbcbcSEmmanuel Grumbach iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size); 1854e705c121SKalle Valo 1855e705c121SKalle Valo trans_pcie->bc_table_dword = trans_cfg->bc_table_dword; 1856e705c121SKalle Valo trans_pcie->scd_set_active = trans_cfg->scd_set_active; 185741837ca9SEmmanuel Grumbach trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx; 1858e705c121SKalle Valo 185921cb3222SJohannes Berg trans_pcie->page_offs = trans_cfg->cb_data_offs; 186021cb3222SJohannes Berg trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *); 186121cb3222SJohannes Berg 186239bdb17eSSharon Dvir trans->command_groups = trans_cfg->command_groups; 186339bdb17eSSharon Dvir trans->command_groups_size = trans_cfg->command_groups_size; 186439bdb17eSSharon Dvir 1865e705c121SKalle Valo /* Initialize NAPI here - it should be before registering to mac80211 1866e705c121SKalle Valo * in the opmode but after the HW struct is allocated. 1867e705c121SKalle Valo * As this function may be called again in some corner cases don't 1868e705c121SKalle Valo * do anything if NAPI was already initialized. 1869e705c121SKalle Valo */ 1870bce97731SSara Sharon if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY) 1871e705c121SKalle Valo init_dummy_netdev(&trans_pcie->napi_dev); 1872e705c121SKalle Valo } 1873e705c121SKalle Valo 1874e705c121SKalle Valo void iwl_trans_pcie_free(struct iwl_trans *trans) 1875e705c121SKalle Valo { 1876e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 18776eb5e529SEmmanuel Grumbach int i; 1878e705c121SKalle Valo 18792e5d4a8fSHaim Dreyfuss iwl_pcie_synchronize_irqs(trans); 1880e705c121SKalle Valo 188113a3a390SSara Sharon if (trans->cfg->gen2) 188213a3a390SSara Sharon iwl_pcie_gen2_tx_free(trans); 188313a3a390SSara Sharon else 1884e705c121SKalle Valo iwl_pcie_tx_free(trans); 1885e705c121SKalle Valo iwl_pcie_rx_free(trans); 1886e705c121SKalle Valo 188710a54d81SLuca Coelho if (trans_pcie->rba.alloc_wq) { 188810a54d81SLuca Coelho destroy_workqueue(trans_pcie->rba.alloc_wq); 188910a54d81SLuca Coelho trans_pcie->rba.alloc_wq = NULL; 189010a54d81SLuca Coelho } 189110a54d81SLuca Coelho 18922e5d4a8fSHaim Dreyfuss if (trans_pcie->msix_enabled) { 18937c8d91ebSHaim Dreyfuss for (i = 0; i < trans_pcie->alloc_vecs; i++) { 18947c8d91ebSHaim Dreyfuss irq_set_affinity_hint( 18957c8d91ebSHaim Dreyfuss trans_pcie->msix_entries[i].vector, 18967c8d91ebSHaim Dreyfuss NULL); 18977c8d91ebSHaim Dreyfuss } 18982e5d4a8fSHaim Dreyfuss 18992e5d4a8fSHaim Dreyfuss trans_pcie->msix_enabled = false; 19002e5d4a8fSHaim Dreyfuss } else { 1901e705c121SKalle Valo iwl_pcie_free_ict(trans); 19022e5d4a8fSHaim Dreyfuss } 1903e705c121SKalle Valo 1904e705c121SKalle Valo iwl_pcie_free_fw_monitor(trans); 1905e705c121SKalle Valo 19066eb5e529SEmmanuel Grumbach for_each_possible_cpu(i) { 19076eb5e529SEmmanuel Grumbach struct iwl_tso_hdr_page *p = 19086eb5e529SEmmanuel Grumbach per_cpu_ptr(trans_pcie->tso_hdr_page, i); 19096eb5e529SEmmanuel Grumbach 19106eb5e529SEmmanuel Grumbach if (p->page) 19116eb5e529SEmmanuel Grumbach __free_page(p->page); 19126eb5e529SEmmanuel Grumbach } 19136eb5e529SEmmanuel Grumbach 19146eb5e529SEmmanuel Grumbach free_percpu(trans_pcie->tso_hdr_page); 1915a2a57a35SEmmanuel Grumbach mutex_destroy(&trans_pcie->mutex); 1916e705c121SKalle Valo iwl_trans_free(trans); 1917e705c121SKalle Valo } 1918e705c121SKalle Valo 1919e705c121SKalle Valo static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) 1920e705c121SKalle Valo { 1921e705c121SKalle Valo if (state) 1922e705c121SKalle Valo set_bit(STATUS_TPOWER_PMI, &trans->status); 1923e705c121SKalle Valo else 1924e705c121SKalle Valo clear_bit(STATUS_TPOWER_PMI, &trans->status); 1925e705c121SKalle Valo } 1926e705c121SKalle Valo 192749564a80SLuca Coelho struct iwl_trans_pcie_removal { 192849564a80SLuca Coelho struct pci_dev *pdev; 192949564a80SLuca Coelho struct work_struct work; 193049564a80SLuca Coelho }; 193149564a80SLuca Coelho 193249564a80SLuca Coelho static void iwl_trans_pcie_removal_wk(struct work_struct *wk) 193349564a80SLuca Coelho { 193449564a80SLuca Coelho struct iwl_trans_pcie_removal *removal = 193549564a80SLuca Coelho container_of(wk, struct iwl_trans_pcie_removal, work); 193649564a80SLuca Coelho struct pci_dev *pdev = removal->pdev; 193749564a80SLuca Coelho char *prop[] = {"EVENT=INACCESSIBLE", NULL}; 193849564a80SLuca Coelho 193949564a80SLuca Coelho dev_err(&pdev->dev, "Device gone - attempting removal\n"); 194049564a80SLuca Coelho kobject_uevent_env(&pdev->dev.kobj, KOBJ_CHANGE, prop); 194149564a80SLuca Coelho pci_lock_rescan_remove(); 194249564a80SLuca Coelho pci_dev_put(pdev); 194349564a80SLuca Coelho pci_stop_and_remove_bus_device(pdev); 194449564a80SLuca Coelho pci_unlock_rescan_remove(); 194549564a80SLuca Coelho 194649564a80SLuca Coelho kfree(removal); 194749564a80SLuca Coelho module_put(THIS_MODULE); 194849564a80SLuca Coelho } 194949564a80SLuca Coelho 195023ba9340SEmmanuel Grumbach static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, 1951e705c121SKalle Valo unsigned long *flags) 1952e705c121SKalle Valo { 1953e705c121SKalle Valo int ret; 1954e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 1955e705c121SKalle Valo 1956e705c121SKalle Valo spin_lock_irqsave(&trans_pcie->reg_lock, *flags); 1957e705c121SKalle Valo 1958e705c121SKalle Valo if (trans_pcie->cmd_hold_nic_awake) 1959e705c121SKalle Valo goto out; 1960e705c121SKalle Valo 1961e705c121SKalle Valo /* this bit wakes up the NIC */ 1962e705c121SKalle Valo __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, 1963a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 19646e584873SSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) 1965e705c121SKalle Valo udelay(2); 1966e705c121SKalle Valo 1967e705c121SKalle Valo /* 1968e705c121SKalle Valo * These bits say the device is running, and should keep running for 1969e705c121SKalle Valo * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), 1970e705c121SKalle Valo * but they do not indicate that embedded SRAM is restored yet; 1971fb70d49fSLuca Coelho * HW with volatile SRAM must save/restore contents to/from 1972fb70d49fSLuca Coelho * host DRAM when sleeping/waking for power-saving. 1973e705c121SKalle Valo * Each direction takes approximately 1/4 millisecond; with this 1974e705c121SKalle Valo * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a 1975e705c121SKalle Valo * series of register accesses are expected (e.g. reading Event Log), 1976e705c121SKalle Valo * to keep device from sleeping. 1977e705c121SKalle Valo * 1978e705c121SKalle Valo * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that 1979e705c121SKalle Valo * SRAM is okay/restored. We don't check that here because this call 1980fb70d49fSLuca Coelho * is just for hardware register access; but GP1 MAC_SLEEP 1981fb70d49fSLuca Coelho * check is a good idea before accessing the SRAM of HW with 1982fb70d49fSLuca Coelho * volatile SRAM (e.g. reading Event Log). 1983e705c121SKalle Valo * 1984e705c121SKalle Valo * 5000 series and later (including 1000 series) have non-volatile SRAM, 1985e705c121SKalle Valo * and do not save/restore SRAM when power cycling. 1986e705c121SKalle Valo */ 1987e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_GP_CNTRL, 1988a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_val_mac_access_en), 1989a8cbb46fSGolan Ben Ami (BIT(trans->cfg->csr->flag_mac_clock_ready) | 1990e705c121SKalle Valo CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); 1991e705c121SKalle Valo if (unlikely(ret < 0)) { 199249564a80SLuca Coelho u32 cntrl = iwl_read32(trans, CSR_GP_CNTRL); 199349564a80SLuca Coelho 1994e705c121SKalle Valo WARN_ONCE(1, 1995e705c121SKalle Valo "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n", 199649564a80SLuca Coelho cntrl); 199749564a80SLuca Coelho 199849564a80SLuca Coelho iwl_trans_pcie_dump_regs(trans); 199949564a80SLuca Coelho 200049564a80SLuca Coelho if (iwlwifi_mod_params.remove_when_gone && cntrl == ~0U) { 200149564a80SLuca Coelho struct iwl_trans_pcie_removal *removal; 200249564a80SLuca Coelho 2003f60c9e59SEmmanuel Grumbach if (test_bit(STATUS_TRANS_DEAD, &trans->status)) 200449564a80SLuca Coelho goto err; 200549564a80SLuca Coelho 200649564a80SLuca Coelho IWL_ERR(trans, "Device gone - scheduling removal!\n"); 200749564a80SLuca Coelho 200849564a80SLuca Coelho /* 200949564a80SLuca Coelho * get a module reference to avoid doing this 201049564a80SLuca Coelho * while unloading anyway and to avoid 201149564a80SLuca Coelho * scheduling a work with code that's being 201249564a80SLuca Coelho * removed. 201349564a80SLuca Coelho */ 201449564a80SLuca Coelho if (!try_module_get(THIS_MODULE)) { 201549564a80SLuca Coelho IWL_ERR(trans, 201649564a80SLuca Coelho "Module is being unloaded - abort\n"); 201749564a80SLuca Coelho goto err; 201849564a80SLuca Coelho } 201949564a80SLuca Coelho 202049564a80SLuca Coelho removal = kzalloc(sizeof(*removal), GFP_ATOMIC); 202149564a80SLuca Coelho if (!removal) { 202249564a80SLuca Coelho module_put(THIS_MODULE); 202349564a80SLuca Coelho goto err; 202449564a80SLuca Coelho } 202549564a80SLuca Coelho /* 202649564a80SLuca Coelho * we don't need to clear this flag, because 202749564a80SLuca Coelho * the trans will be freed and reallocated. 202849564a80SLuca Coelho */ 2029f60c9e59SEmmanuel Grumbach set_bit(STATUS_TRANS_DEAD, &trans->status); 203049564a80SLuca Coelho 203149564a80SLuca Coelho removal->pdev = to_pci_dev(trans->dev); 203249564a80SLuca Coelho INIT_WORK(&removal->work, iwl_trans_pcie_removal_wk); 203349564a80SLuca Coelho pci_dev_get(removal->pdev); 203449564a80SLuca Coelho schedule_work(&removal->work); 203549564a80SLuca Coelho } else { 203649564a80SLuca Coelho iwl_write32(trans, CSR_RESET, 203749564a80SLuca Coelho CSR_RESET_REG_FLAG_FORCE_NMI); 203849564a80SLuca Coelho } 203949564a80SLuca Coelho 204049564a80SLuca Coelho err: 2041e705c121SKalle Valo spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); 2042e705c121SKalle Valo return false; 2043e705c121SKalle Valo } 2044e705c121SKalle Valo 2045e705c121SKalle Valo out: 2046e705c121SKalle Valo /* 2047e705c121SKalle Valo * Fool sparse by faking we release the lock - sparse will 2048e705c121SKalle Valo * track nic_access anyway. 2049e705c121SKalle Valo */ 2050e705c121SKalle Valo __release(&trans_pcie->reg_lock); 2051e705c121SKalle Valo return true; 2052e705c121SKalle Valo } 2053e705c121SKalle Valo 2054e705c121SKalle Valo static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans, 2055e705c121SKalle Valo unsigned long *flags) 2056e705c121SKalle Valo { 2057e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2058e705c121SKalle Valo 2059e705c121SKalle Valo lockdep_assert_held(&trans_pcie->reg_lock); 2060e705c121SKalle Valo 2061e705c121SKalle Valo /* 2062e705c121SKalle Valo * Fool sparse by faking we acquiring the lock - sparse will 2063e705c121SKalle Valo * track nic_access anyway. 2064e705c121SKalle Valo */ 2065e705c121SKalle Valo __acquire(&trans_pcie->reg_lock); 2066e705c121SKalle Valo 2067e705c121SKalle Valo if (trans_pcie->cmd_hold_nic_awake) 2068e705c121SKalle Valo goto out; 2069e705c121SKalle Valo 2070e705c121SKalle Valo __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, 2071a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_access_req)); 2072e705c121SKalle Valo /* 2073e705c121SKalle Valo * Above we read the CSR_GP_CNTRL register, which will flush 2074e705c121SKalle Valo * any previous writes, but we need the write that clears the 2075e705c121SKalle Valo * MAC_ACCESS_REQ bit to be performed before any other writes 2076e705c121SKalle Valo * scheduled on different CPUs (after we drop reg_lock). 2077e705c121SKalle Valo */ 2078e705c121SKalle Valo mmiowb(); 2079e705c121SKalle Valo out: 2080e705c121SKalle Valo spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); 2081e705c121SKalle Valo } 2082e705c121SKalle Valo 2083e705c121SKalle Valo static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr, 2084e705c121SKalle Valo void *buf, int dwords) 2085e705c121SKalle Valo { 2086e705c121SKalle Valo unsigned long flags; 2087e705c121SKalle Valo int offs, ret = 0; 2088e705c121SKalle Valo u32 *vals = buf; 2089e705c121SKalle Valo 209023ba9340SEmmanuel Grumbach if (iwl_trans_grab_nic_access(trans, &flags)) { 2091e705c121SKalle Valo iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); 2092e705c121SKalle Valo for (offs = 0; offs < dwords; offs++) 2093e705c121SKalle Valo vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); 2094e705c121SKalle Valo iwl_trans_release_nic_access(trans, &flags); 2095e705c121SKalle Valo } else { 2096e705c121SKalle Valo ret = -EBUSY; 2097e705c121SKalle Valo } 2098e705c121SKalle Valo return ret; 2099e705c121SKalle Valo } 2100e705c121SKalle Valo 2101e705c121SKalle Valo static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr, 2102e705c121SKalle Valo const void *buf, int dwords) 2103e705c121SKalle Valo { 2104e705c121SKalle Valo unsigned long flags; 2105e705c121SKalle Valo int offs, ret = 0; 2106e705c121SKalle Valo const u32 *vals = buf; 2107e705c121SKalle Valo 210823ba9340SEmmanuel Grumbach if (iwl_trans_grab_nic_access(trans, &flags)) { 2109e705c121SKalle Valo iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); 2110e705c121SKalle Valo for (offs = 0; offs < dwords; offs++) 2111e705c121SKalle Valo iwl_write32(trans, HBUS_TARG_MEM_WDAT, 2112e705c121SKalle Valo vals ? vals[offs] : 0); 2113e705c121SKalle Valo iwl_trans_release_nic_access(trans, &flags); 2114e705c121SKalle Valo } else { 2115e705c121SKalle Valo ret = -EBUSY; 2116e705c121SKalle Valo } 2117e705c121SKalle Valo return ret; 2118e705c121SKalle Valo } 2119e705c121SKalle Valo 2120e705c121SKalle Valo static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans, 2121e705c121SKalle Valo unsigned long txqs, 2122e705c121SKalle Valo bool freeze) 2123e705c121SKalle Valo { 2124e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2125e705c121SKalle Valo int queue; 2126e705c121SKalle Valo 2127e705c121SKalle Valo for_each_set_bit(queue, &txqs, BITS_PER_LONG) { 2128b2a3b1c1SSara Sharon struct iwl_txq *txq = trans_pcie->txq[queue]; 2129e705c121SKalle Valo unsigned long now; 2130e705c121SKalle Valo 2131e705c121SKalle Valo spin_lock_bh(&txq->lock); 2132e705c121SKalle Valo 2133e705c121SKalle Valo now = jiffies; 2134e705c121SKalle Valo 2135e705c121SKalle Valo if (txq->frozen == freeze) 2136e705c121SKalle Valo goto next_queue; 2137e705c121SKalle Valo 2138e705c121SKalle Valo IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n", 2139e705c121SKalle Valo freeze ? "Freezing" : "Waking", queue); 2140e705c121SKalle Valo 2141e705c121SKalle Valo txq->frozen = freeze; 2142e705c121SKalle Valo 2143bb98ecd4SSara Sharon if (txq->read_ptr == txq->write_ptr) 2144e705c121SKalle Valo goto next_queue; 2145e705c121SKalle Valo 2146e705c121SKalle Valo if (freeze) { 2147e705c121SKalle Valo if (unlikely(time_after(now, 2148e705c121SKalle Valo txq->stuck_timer.expires))) { 2149e705c121SKalle Valo /* 2150e705c121SKalle Valo * The timer should have fired, maybe it is 2151e705c121SKalle Valo * spinning right now on the lock. 2152e705c121SKalle Valo */ 2153e705c121SKalle Valo goto next_queue; 2154e705c121SKalle Valo } 2155e705c121SKalle Valo /* remember how long until the timer fires */ 2156e705c121SKalle Valo txq->frozen_expiry_remainder = 2157e705c121SKalle Valo txq->stuck_timer.expires - now; 2158e705c121SKalle Valo del_timer(&txq->stuck_timer); 2159e705c121SKalle Valo goto next_queue; 2160e705c121SKalle Valo } 2161e705c121SKalle Valo 2162e705c121SKalle Valo /* 2163e705c121SKalle Valo * Wake a non-empty queue -> arm timer with the 2164e705c121SKalle Valo * remainder before it froze 2165e705c121SKalle Valo */ 2166e705c121SKalle Valo mod_timer(&txq->stuck_timer, 2167e705c121SKalle Valo now + txq->frozen_expiry_remainder); 2168e705c121SKalle Valo 2169e705c121SKalle Valo next_queue: 2170e705c121SKalle Valo spin_unlock_bh(&txq->lock); 2171e705c121SKalle Valo } 2172e705c121SKalle Valo } 2173e705c121SKalle Valo 21740cd58eaaSEmmanuel Grumbach static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block) 21750cd58eaaSEmmanuel Grumbach { 21760cd58eaaSEmmanuel Grumbach struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 21770cd58eaaSEmmanuel Grumbach int i; 21780cd58eaaSEmmanuel Grumbach 21790cd58eaaSEmmanuel Grumbach for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) { 2180b2a3b1c1SSara Sharon struct iwl_txq *txq = trans_pcie->txq[i]; 21810cd58eaaSEmmanuel Grumbach 21820cd58eaaSEmmanuel Grumbach if (i == trans_pcie->cmd_queue) 21830cd58eaaSEmmanuel Grumbach continue; 21840cd58eaaSEmmanuel Grumbach 21850cd58eaaSEmmanuel Grumbach spin_lock_bh(&txq->lock); 21860cd58eaaSEmmanuel Grumbach 21870cd58eaaSEmmanuel Grumbach if (!block && !(WARN_ON_ONCE(!txq->block))) { 21880cd58eaaSEmmanuel Grumbach txq->block--; 21890cd58eaaSEmmanuel Grumbach if (!txq->block) { 21900cd58eaaSEmmanuel Grumbach iwl_write32(trans, HBUS_TARG_WRPTR, 2191bb98ecd4SSara Sharon txq->write_ptr | (i << 8)); 21920cd58eaaSEmmanuel Grumbach } 21930cd58eaaSEmmanuel Grumbach } else if (block) { 21940cd58eaaSEmmanuel Grumbach txq->block++; 21950cd58eaaSEmmanuel Grumbach } 21960cd58eaaSEmmanuel Grumbach 21970cd58eaaSEmmanuel Grumbach spin_unlock_bh(&txq->lock); 21980cd58eaaSEmmanuel Grumbach } 21990cd58eaaSEmmanuel Grumbach } 22000cd58eaaSEmmanuel Grumbach 2201e705c121SKalle Valo #define IWL_FLUSH_WAIT_MS 2000 2202e705c121SKalle Valo 220338398efbSSara Sharon void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq) 220438398efbSSara Sharon { 2205afb84431SEmmanuel Grumbach u32 txq_id = txq->id; 2206afb84431SEmmanuel Grumbach u32 status; 2207afb84431SEmmanuel Grumbach bool active; 2208afb84431SEmmanuel Grumbach u8 fifo; 220938398efbSSara Sharon 2210afb84431SEmmanuel Grumbach if (trans->cfg->use_tfh) { 2211afb84431SEmmanuel Grumbach IWL_ERR(trans, "Queue %d is stuck %d %d\n", txq_id, 2212bb98ecd4SSara Sharon txq->read_ptr, txq->write_ptr); 2213ae79785fSSara Sharon /* TODO: access new SCD registers and dump them */ 2214ae79785fSSara Sharon return; 2215afb84431SEmmanuel Grumbach } 2216ae79785fSSara Sharon 2217afb84431SEmmanuel Grumbach status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id)); 2218afb84431SEmmanuel Grumbach fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; 2219afb84431SEmmanuel Grumbach active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); 222038398efbSSara Sharon 222138398efbSSara Sharon IWL_ERR(trans, 2222afb84431SEmmanuel Grumbach "Queue %d is %sactive on fifo %d and stuck for %u ms. SW [%d, %d] HW [%d, %d] FH TRB=0x0%x\n", 2223afb84431SEmmanuel Grumbach txq_id, active ? "" : "in", fifo, 2224afb84431SEmmanuel Grumbach jiffies_to_msecs(txq->wd_timeout), 2225afb84431SEmmanuel Grumbach txq->read_ptr, txq->write_ptr, 2226afb84431SEmmanuel Grumbach iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) & 22277b3e42eaSGolan Ben Ami (trans->cfg->base_params->max_tfd_queue_size - 1), 2228afb84431SEmmanuel Grumbach iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id)) & 22297b3e42eaSGolan Ben Ami (trans->cfg->base_params->max_tfd_queue_size - 1), 2230afb84431SEmmanuel Grumbach iwl_read_direct32(trans, FH_TX_TRB_REG(fifo))); 223138398efbSSara Sharon } 223238398efbSSara Sharon 223392536c96SSara Sharon static int iwl_trans_pcie_rxq_dma_data(struct iwl_trans *trans, int queue, 223492536c96SSara Sharon struct iwl_trans_rxq_dma_data *data) 223592536c96SSara Sharon { 223692536c96SSara Sharon struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 223792536c96SSara Sharon 223892536c96SSara Sharon if (queue >= trans->num_rx_queues || !trans_pcie->rxq) 223992536c96SSara Sharon return -EINVAL; 224092536c96SSara Sharon 224192536c96SSara Sharon data->fr_bd_cb = trans_pcie->rxq[queue].bd_dma; 224292536c96SSara Sharon data->urbd_stts_wrptr = trans_pcie->rxq[queue].rb_stts_dma; 224392536c96SSara Sharon data->ur_bd_cb = trans_pcie->rxq[queue].used_bd_dma; 224492536c96SSara Sharon data->fr_bd_wid = 0; 224592536c96SSara Sharon 224692536c96SSara Sharon return 0; 224792536c96SSara Sharon } 224892536c96SSara Sharon 2249d6d517b7SSara Sharon static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx) 2250e705c121SKalle Valo { 2251e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2252e705c121SKalle Valo struct iwl_txq *txq; 2253e705c121SKalle Valo unsigned long now = jiffies; 2254e705c121SKalle Valo u8 wr_ptr; 2255e705c121SKalle Valo 22562b3fae66SMatt Chen /* Make sure the NIC is still alive in the bus */ 2257f60c9e59SEmmanuel Grumbach if (test_bit(STATUS_TRANS_DEAD, &trans->status)) 2258f60c9e59SEmmanuel Grumbach return -ENODEV; 22592b3fae66SMatt Chen 2260d6d517b7SSara Sharon if (!test_bit(txq_idx, trans_pcie->queue_used)) 2261d6d517b7SSara Sharon return -EINVAL; 2262e705c121SKalle Valo 2263d6d517b7SSara Sharon IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx); 2264d6d517b7SSara Sharon txq = trans_pcie->txq[txq_idx]; 22656aa7de05SMark Rutland wr_ptr = READ_ONCE(txq->write_ptr); 2266e705c121SKalle Valo 22676aa7de05SMark Rutland while (txq->read_ptr != READ_ONCE(txq->write_ptr) && 2268e705c121SKalle Valo !time_after(jiffies, 2269e705c121SKalle Valo now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) { 22706aa7de05SMark Rutland u8 write_ptr = READ_ONCE(txq->write_ptr); 2271e705c121SKalle Valo 2272e705c121SKalle Valo if (WARN_ONCE(wr_ptr != write_ptr, 2273e705c121SKalle Valo "WR pointer moved while flushing %d -> %d\n", 2274e705c121SKalle Valo wr_ptr, write_ptr)) 2275e705c121SKalle Valo return -ETIMEDOUT; 2276192185d6SJohannes Berg usleep_range(1000, 2000); 2277e705c121SKalle Valo } 2278e705c121SKalle Valo 2279bb98ecd4SSara Sharon if (txq->read_ptr != txq->write_ptr) { 2280e705c121SKalle Valo IWL_ERR(trans, 2281d6d517b7SSara Sharon "fail to flush all tx fifo queues Q %d\n", txq_idx); 2282d6d517b7SSara Sharon iwl_trans_pcie_log_scd_error(trans, txq); 2283d6d517b7SSara Sharon return -ETIMEDOUT; 2284e705c121SKalle Valo } 2285e705c121SKalle Valo 2286d6d517b7SSara Sharon IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx); 2287d6d517b7SSara Sharon 2288d6d517b7SSara Sharon return 0; 2289d6d517b7SSara Sharon } 2290d6d517b7SSara Sharon 2291d6d517b7SSara Sharon static int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm) 2292d6d517b7SSara Sharon { 2293d6d517b7SSara Sharon struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2294d6d517b7SSara Sharon int cnt; 2295d6d517b7SSara Sharon int ret = 0; 2296d6d517b7SSara Sharon 2297d6d517b7SSara Sharon /* waiting for all the tx frames complete might take a while */ 2298d6d517b7SSara Sharon for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { 2299d6d517b7SSara Sharon 2300d6d517b7SSara Sharon if (cnt == trans_pcie->cmd_queue) 2301d6d517b7SSara Sharon continue; 2302d6d517b7SSara Sharon if (!test_bit(cnt, trans_pcie->queue_used)) 2303d6d517b7SSara Sharon continue; 2304d6d517b7SSara Sharon if (!(BIT(cnt) & txq_bm)) 2305d6d517b7SSara Sharon continue; 2306d6d517b7SSara Sharon 2307d6d517b7SSara Sharon ret = iwl_trans_pcie_wait_txq_empty(trans, cnt); 230838398efbSSara Sharon if (ret) 2309d6d517b7SSara Sharon break; 2310d6d517b7SSara Sharon } 2311e705c121SKalle Valo 2312e705c121SKalle Valo return ret; 2313e705c121SKalle Valo } 2314e705c121SKalle Valo 2315e705c121SKalle Valo static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg, 2316e705c121SKalle Valo u32 mask, u32 value) 2317e705c121SKalle Valo { 2318e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2319e705c121SKalle Valo unsigned long flags; 2320e705c121SKalle Valo 2321e705c121SKalle Valo spin_lock_irqsave(&trans_pcie->reg_lock, flags); 2322e705c121SKalle Valo __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value); 2323e705c121SKalle Valo spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); 2324e705c121SKalle Valo } 2325e705c121SKalle Valo 2326c24c7f58SLuca Coelho static void iwl_trans_pcie_ref(struct iwl_trans *trans) 2327e705c121SKalle Valo { 2328e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2329e705c121SKalle Valo 2330e705c121SKalle Valo if (iwlwifi_mod_params.d0i3_disable) 2331e705c121SKalle Valo return; 2332e705c121SKalle Valo 2333b3ff1270SLuca Coelho pm_runtime_get(&trans_pcie->pci_dev->dev); 23345d93f3a2SLuca Coelho 23355d93f3a2SLuca Coelho #ifdef CONFIG_PM 23365d93f3a2SLuca Coelho IWL_DEBUG_RPM(trans, "runtime usage count: %d\n", 23375d93f3a2SLuca Coelho atomic_read(&trans_pcie->pci_dev->dev.power.usage_count)); 23385d93f3a2SLuca Coelho #endif /* CONFIG_PM */ 2339e705c121SKalle Valo } 2340e705c121SKalle Valo 2341c24c7f58SLuca Coelho static void iwl_trans_pcie_unref(struct iwl_trans *trans) 2342e705c121SKalle Valo { 2343e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2344e705c121SKalle Valo 2345e705c121SKalle Valo if (iwlwifi_mod_params.d0i3_disable) 2346e705c121SKalle Valo return; 2347e705c121SKalle Valo 2348b3ff1270SLuca Coelho pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev); 2349b3ff1270SLuca Coelho pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev); 2350b3ff1270SLuca Coelho 23515d93f3a2SLuca Coelho #ifdef CONFIG_PM 23525d93f3a2SLuca Coelho IWL_DEBUG_RPM(trans, "runtime usage count: %d\n", 23535d93f3a2SLuca Coelho atomic_read(&trans_pcie->pci_dev->dev.power.usage_count)); 23545d93f3a2SLuca Coelho #endif /* CONFIG_PM */ 2355e705c121SKalle Valo } 2356e705c121SKalle Valo 2357e705c121SKalle Valo static const char *get_csr_string(int cmd) 2358e705c121SKalle Valo { 2359e705c121SKalle Valo #define IWL_CMD(x) case x: return #x 2360e705c121SKalle Valo switch (cmd) { 2361e705c121SKalle Valo IWL_CMD(CSR_HW_IF_CONFIG_REG); 2362e705c121SKalle Valo IWL_CMD(CSR_INT_COALESCING); 2363e705c121SKalle Valo IWL_CMD(CSR_INT); 2364e705c121SKalle Valo IWL_CMD(CSR_INT_MASK); 2365e705c121SKalle Valo IWL_CMD(CSR_FH_INT_STATUS); 2366e705c121SKalle Valo IWL_CMD(CSR_GPIO_IN); 2367e705c121SKalle Valo IWL_CMD(CSR_RESET); 2368e705c121SKalle Valo IWL_CMD(CSR_GP_CNTRL); 2369e705c121SKalle Valo IWL_CMD(CSR_HW_REV); 2370e705c121SKalle Valo IWL_CMD(CSR_EEPROM_REG); 2371e705c121SKalle Valo IWL_CMD(CSR_EEPROM_GP); 2372e705c121SKalle Valo IWL_CMD(CSR_OTP_GP_REG); 2373e705c121SKalle Valo IWL_CMD(CSR_GIO_REG); 2374e705c121SKalle Valo IWL_CMD(CSR_GP_UCODE_REG); 2375e705c121SKalle Valo IWL_CMD(CSR_GP_DRIVER_REG); 2376e705c121SKalle Valo IWL_CMD(CSR_UCODE_DRV_GP1); 2377e705c121SKalle Valo IWL_CMD(CSR_UCODE_DRV_GP2); 2378e705c121SKalle Valo IWL_CMD(CSR_LED_REG); 2379e705c121SKalle Valo IWL_CMD(CSR_DRAM_INT_TBL_REG); 2380e705c121SKalle Valo IWL_CMD(CSR_GIO_CHICKEN_BITS); 2381e705c121SKalle Valo IWL_CMD(CSR_ANA_PLL_CFG); 2382e705c121SKalle Valo IWL_CMD(CSR_HW_REV_WA_REG); 2383e705c121SKalle Valo IWL_CMD(CSR_MONITOR_STATUS_REG); 2384e705c121SKalle Valo IWL_CMD(CSR_DBG_HPET_MEM_REG); 2385e705c121SKalle Valo default: 2386e705c121SKalle Valo return "UNKNOWN"; 2387e705c121SKalle Valo } 2388e705c121SKalle Valo #undef IWL_CMD 2389e705c121SKalle Valo } 2390e705c121SKalle Valo 2391e705c121SKalle Valo void iwl_pcie_dump_csr(struct iwl_trans *trans) 2392e705c121SKalle Valo { 2393e705c121SKalle Valo int i; 2394e705c121SKalle Valo static const u32 csr_tbl[] = { 2395e705c121SKalle Valo CSR_HW_IF_CONFIG_REG, 2396e705c121SKalle Valo CSR_INT_COALESCING, 2397e705c121SKalle Valo CSR_INT, 2398e705c121SKalle Valo CSR_INT_MASK, 2399e705c121SKalle Valo CSR_FH_INT_STATUS, 2400e705c121SKalle Valo CSR_GPIO_IN, 2401e705c121SKalle Valo CSR_RESET, 2402e705c121SKalle Valo CSR_GP_CNTRL, 2403e705c121SKalle Valo CSR_HW_REV, 2404e705c121SKalle Valo CSR_EEPROM_REG, 2405e705c121SKalle Valo CSR_EEPROM_GP, 2406e705c121SKalle Valo CSR_OTP_GP_REG, 2407e705c121SKalle Valo CSR_GIO_REG, 2408e705c121SKalle Valo CSR_GP_UCODE_REG, 2409e705c121SKalle Valo CSR_GP_DRIVER_REG, 2410e705c121SKalle Valo CSR_UCODE_DRV_GP1, 2411e705c121SKalle Valo CSR_UCODE_DRV_GP2, 2412e705c121SKalle Valo CSR_LED_REG, 2413e705c121SKalle Valo CSR_DRAM_INT_TBL_REG, 2414e705c121SKalle Valo CSR_GIO_CHICKEN_BITS, 2415e705c121SKalle Valo CSR_ANA_PLL_CFG, 2416e705c121SKalle Valo CSR_MONITOR_STATUS_REG, 2417e705c121SKalle Valo CSR_HW_REV_WA_REG, 2418e705c121SKalle Valo CSR_DBG_HPET_MEM_REG 2419e705c121SKalle Valo }; 2420e705c121SKalle Valo IWL_ERR(trans, "CSR values:\n"); 2421e705c121SKalle Valo IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " 2422e705c121SKalle Valo "CSR_INT_PERIODIC_REG)\n"); 2423e705c121SKalle Valo for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { 2424e705c121SKalle Valo IWL_ERR(trans, " %25s: 0X%08x\n", 2425e705c121SKalle Valo get_csr_string(csr_tbl[i]), 2426e705c121SKalle Valo iwl_read32(trans, csr_tbl[i])); 2427e705c121SKalle Valo } 2428e705c121SKalle Valo } 2429e705c121SKalle Valo 2430e705c121SKalle Valo #ifdef CONFIG_IWLWIFI_DEBUGFS 2431e705c121SKalle Valo /* create and remove of files */ 2432e705c121SKalle Valo #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ 2433e705c121SKalle Valo if (!debugfs_create_file(#name, mode, parent, trans, \ 2434e705c121SKalle Valo &iwl_dbgfs_##name##_ops)) \ 2435e705c121SKalle Valo goto err; \ 2436e705c121SKalle Valo } while (0) 2437e705c121SKalle Valo 2438e705c121SKalle Valo /* file operation */ 2439e705c121SKalle Valo #define DEBUGFS_READ_FILE_OPS(name) \ 2440e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = { \ 2441e705c121SKalle Valo .read = iwl_dbgfs_##name##_read, \ 2442e705c121SKalle Valo .open = simple_open, \ 2443e705c121SKalle Valo .llseek = generic_file_llseek, \ 2444e705c121SKalle Valo }; 2445e705c121SKalle Valo 2446e705c121SKalle Valo #define DEBUGFS_WRITE_FILE_OPS(name) \ 2447e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = { \ 2448e705c121SKalle Valo .write = iwl_dbgfs_##name##_write, \ 2449e705c121SKalle Valo .open = simple_open, \ 2450e705c121SKalle Valo .llseek = generic_file_llseek, \ 2451e705c121SKalle Valo }; 2452e705c121SKalle Valo 2453e705c121SKalle Valo #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ 2454e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = { \ 2455e705c121SKalle Valo .write = iwl_dbgfs_##name##_write, \ 2456e705c121SKalle Valo .read = iwl_dbgfs_##name##_read, \ 2457e705c121SKalle Valo .open = simple_open, \ 2458e705c121SKalle Valo .llseek = generic_file_llseek, \ 2459e705c121SKalle Valo }; 2460e705c121SKalle Valo 2461e705c121SKalle Valo static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, 2462e705c121SKalle Valo char __user *user_buf, 2463e705c121SKalle Valo size_t count, loff_t *ppos) 2464e705c121SKalle Valo { 2465e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2466e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2467e705c121SKalle Valo struct iwl_txq *txq; 2468e705c121SKalle Valo char *buf; 2469e705c121SKalle Valo int pos = 0; 2470e705c121SKalle Valo int cnt; 2471e705c121SKalle Valo int ret; 2472e705c121SKalle Valo size_t bufsz; 2473e705c121SKalle Valo 2474e705c121SKalle Valo bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues; 2475e705c121SKalle Valo 2476b2a3b1c1SSara Sharon if (!trans_pcie->txq_memory) 2477e705c121SKalle Valo return -EAGAIN; 2478e705c121SKalle Valo 2479e705c121SKalle Valo buf = kzalloc(bufsz, GFP_KERNEL); 2480e705c121SKalle Valo if (!buf) 2481e705c121SKalle Valo return -ENOMEM; 2482e705c121SKalle Valo 2483e705c121SKalle Valo for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { 2484b2a3b1c1SSara Sharon txq = trans_pcie->txq[cnt]; 2485e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 2486e705c121SKalle Valo "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n", 2487bb98ecd4SSara Sharon cnt, txq->read_ptr, txq->write_ptr, 2488e705c121SKalle Valo !!test_bit(cnt, trans_pcie->queue_used), 2489e705c121SKalle Valo !!test_bit(cnt, trans_pcie->queue_stopped), 2490e705c121SKalle Valo txq->need_update, txq->frozen, 2491e705c121SKalle Valo (cnt == trans_pcie->cmd_queue ? " HCMD" : "")); 2492e705c121SKalle Valo } 2493e705c121SKalle Valo ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); 2494e705c121SKalle Valo kfree(buf); 2495e705c121SKalle Valo return ret; 2496e705c121SKalle Valo } 2497e705c121SKalle Valo 2498e705c121SKalle Valo static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, 2499e705c121SKalle Valo char __user *user_buf, 2500e705c121SKalle Valo size_t count, loff_t *ppos) 2501e705c121SKalle Valo { 2502e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2503e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 250478485054SSara Sharon char *buf; 250578485054SSara Sharon int pos = 0, i, ret; 250678485054SSara Sharon size_t bufsz = sizeof(buf); 2507e705c121SKalle Valo 250878485054SSara Sharon bufsz = sizeof(char) * 121 * trans->num_rx_queues; 250978485054SSara Sharon 251078485054SSara Sharon if (!trans_pcie->rxq) 251178485054SSara Sharon return -EAGAIN; 251278485054SSara Sharon 251378485054SSara Sharon buf = kzalloc(bufsz, GFP_KERNEL); 251478485054SSara Sharon if (!buf) 251578485054SSara Sharon return -ENOMEM; 251678485054SSara Sharon 251778485054SSara Sharon for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) { 251878485054SSara Sharon struct iwl_rxq *rxq = &trans_pcie->rxq[i]; 251978485054SSara Sharon 252078485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n", 252178485054SSara Sharon i); 252278485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n", 2523e705c121SKalle Valo rxq->read); 252478485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n", 2525e705c121SKalle Valo rxq->write); 252678485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n", 2527e705c121SKalle Valo rxq->write_actual); 252878485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n", 2529e705c121SKalle Valo rxq->need_update); 253078485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n", 2531e705c121SKalle Valo rxq->free_count); 2532e705c121SKalle Valo if (rxq->rb_stts) { 25330307c839SGolan Ben Ami u32 r = __le16_to_cpu(iwl_get_closed_rb_stts(trans, 25340307c839SGolan Ben Ami rxq)); 253578485054SSara Sharon pos += scnprintf(buf + pos, bufsz - pos, 253678485054SSara Sharon "\tclosed_rb_num: %u\n", 25370307c839SGolan Ben Ami r & 0x0FFF); 2538e705c121SKalle Valo } else { 2539e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 254078485054SSara Sharon "\tclosed_rb_num: Not Allocated\n"); 2541e705c121SKalle Valo } 254278485054SSara Sharon } 254378485054SSara Sharon ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); 254478485054SSara Sharon kfree(buf); 254578485054SSara Sharon 254678485054SSara Sharon return ret; 2547e705c121SKalle Valo } 2548e705c121SKalle Valo 2549e705c121SKalle Valo static ssize_t iwl_dbgfs_interrupt_read(struct file *file, 2550e705c121SKalle Valo char __user *user_buf, 2551e705c121SKalle Valo size_t count, loff_t *ppos) 2552e705c121SKalle Valo { 2553e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2554e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2555e705c121SKalle Valo struct isr_statistics *isr_stats = &trans_pcie->isr_stats; 2556e705c121SKalle Valo 2557e705c121SKalle Valo int pos = 0; 2558e705c121SKalle Valo char *buf; 2559e705c121SKalle Valo int bufsz = 24 * 64; /* 24 items * 64 char per item */ 2560e705c121SKalle Valo ssize_t ret; 2561e705c121SKalle Valo 2562e705c121SKalle Valo buf = kzalloc(bufsz, GFP_KERNEL); 2563e705c121SKalle Valo if (!buf) 2564e705c121SKalle Valo return -ENOMEM; 2565e705c121SKalle Valo 2566e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 2567e705c121SKalle Valo "Interrupt Statistics Report:\n"); 2568e705c121SKalle Valo 2569e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", 2570e705c121SKalle Valo isr_stats->hw); 2571e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", 2572e705c121SKalle Valo isr_stats->sw); 2573e705c121SKalle Valo if (isr_stats->sw || isr_stats->hw) { 2574e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 2575e705c121SKalle Valo "\tLast Restarting Code: 0x%X\n", 2576e705c121SKalle Valo isr_stats->err_code); 2577e705c121SKalle Valo } 2578e705c121SKalle Valo #ifdef CONFIG_IWLWIFI_DEBUG 2579e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", 2580e705c121SKalle Valo isr_stats->sch); 2581e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", 2582e705c121SKalle Valo isr_stats->alive); 2583e705c121SKalle Valo #endif 2584e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 2585e705c121SKalle Valo "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); 2586e705c121SKalle Valo 2587e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", 2588e705c121SKalle Valo isr_stats->ctkill); 2589e705c121SKalle Valo 2590e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", 2591e705c121SKalle Valo isr_stats->wakeup); 2592e705c121SKalle Valo 2593e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, 2594e705c121SKalle Valo "Rx command responses:\t\t %u\n", isr_stats->rx); 2595e705c121SKalle Valo 2596e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", 2597e705c121SKalle Valo isr_stats->tx); 2598e705c121SKalle Valo 2599e705c121SKalle Valo pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", 2600e705c121SKalle Valo isr_stats->unhandled); 2601e705c121SKalle Valo 2602e705c121SKalle Valo ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); 2603e705c121SKalle Valo kfree(buf); 2604e705c121SKalle Valo return ret; 2605e705c121SKalle Valo } 2606e705c121SKalle Valo 2607e705c121SKalle Valo static ssize_t iwl_dbgfs_interrupt_write(struct file *file, 2608e705c121SKalle Valo const char __user *user_buf, 2609e705c121SKalle Valo size_t count, loff_t *ppos) 2610e705c121SKalle Valo { 2611e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2612e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2613e705c121SKalle Valo struct isr_statistics *isr_stats = &trans_pcie->isr_stats; 2614e705c121SKalle Valo u32 reset_flag; 2615078f1131SJohannes Berg int ret; 2616e705c121SKalle Valo 2617078f1131SJohannes Berg ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag); 2618078f1131SJohannes Berg if (ret) 2619078f1131SJohannes Berg return ret; 2620e705c121SKalle Valo if (reset_flag == 0) 2621e705c121SKalle Valo memset(isr_stats, 0, sizeof(*isr_stats)); 2622e705c121SKalle Valo 2623e705c121SKalle Valo return count; 2624e705c121SKalle Valo } 2625e705c121SKalle Valo 2626e705c121SKalle Valo static ssize_t iwl_dbgfs_csr_write(struct file *file, 2627e705c121SKalle Valo const char __user *user_buf, 2628e705c121SKalle Valo size_t count, loff_t *ppos) 2629e705c121SKalle Valo { 2630e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2631e705c121SKalle Valo 2632e705c121SKalle Valo iwl_pcie_dump_csr(trans); 2633e705c121SKalle Valo 2634e705c121SKalle Valo return count; 2635e705c121SKalle Valo } 2636e705c121SKalle Valo 2637e705c121SKalle Valo static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, 2638e705c121SKalle Valo char __user *user_buf, 2639e705c121SKalle Valo size_t count, loff_t *ppos) 2640e705c121SKalle Valo { 2641e705c121SKalle Valo struct iwl_trans *trans = file->private_data; 2642e705c121SKalle Valo char *buf = NULL; 2643e705c121SKalle Valo ssize_t ret; 2644e705c121SKalle Valo 2645e705c121SKalle Valo ret = iwl_dump_fh(trans, &buf); 2646e705c121SKalle Valo if (ret < 0) 2647e705c121SKalle Valo return ret; 2648e705c121SKalle Valo if (!buf) 2649e705c121SKalle Valo return -EINVAL; 2650e705c121SKalle Valo ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret); 2651e705c121SKalle Valo kfree(buf); 2652e705c121SKalle Valo return ret; 2653e705c121SKalle Valo } 2654e705c121SKalle Valo 2655fa4de7f7SJohannes Berg static ssize_t iwl_dbgfs_rfkill_read(struct file *file, 2656fa4de7f7SJohannes Berg char __user *user_buf, 2657fa4de7f7SJohannes Berg size_t count, loff_t *ppos) 2658fa4de7f7SJohannes Berg { 2659fa4de7f7SJohannes Berg struct iwl_trans *trans = file->private_data; 2660fa4de7f7SJohannes Berg struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2661fa4de7f7SJohannes Berg char buf[100]; 2662fa4de7f7SJohannes Berg int pos; 2663fa4de7f7SJohannes Berg 2664fa4de7f7SJohannes Berg pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n", 2665fa4de7f7SJohannes Berg trans_pcie->debug_rfkill, 2666fa4de7f7SJohannes Berg !(iwl_read32(trans, CSR_GP_CNTRL) & 2667fa4de7f7SJohannes Berg CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)); 2668fa4de7f7SJohannes Berg 2669fa4de7f7SJohannes Berg return simple_read_from_buffer(user_buf, count, ppos, buf, pos); 2670fa4de7f7SJohannes Berg } 2671fa4de7f7SJohannes Berg 2672fa4de7f7SJohannes Berg static ssize_t iwl_dbgfs_rfkill_write(struct file *file, 2673fa4de7f7SJohannes Berg const char __user *user_buf, 2674fa4de7f7SJohannes Berg size_t count, loff_t *ppos) 2675fa4de7f7SJohannes Berg { 2676fa4de7f7SJohannes Berg struct iwl_trans *trans = file->private_data; 2677fa4de7f7SJohannes Berg struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2678fa4de7f7SJohannes Berg bool old = trans_pcie->debug_rfkill; 2679fa4de7f7SJohannes Berg int ret; 2680fa4de7f7SJohannes Berg 2681fa4de7f7SJohannes Berg ret = kstrtobool_from_user(user_buf, count, &trans_pcie->debug_rfkill); 2682fa4de7f7SJohannes Berg if (ret) 2683fa4de7f7SJohannes Berg return ret; 2684fa4de7f7SJohannes Berg if (old == trans_pcie->debug_rfkill) 2685fa4de7f7SJohannes Berg return count; 2686fa4de7f7SJohannes Berg IWL_WARN(trans, "changing debug rfkill %d->%d\n", 2687fa4de7f7SJohannes Berg old, trans_pcie->debug_rfkill); 2688fa4de7f7SJohannes Berg iwl_pcie_handle_rfkill_irq(trans); 2689fa4de7f7SJohannes Berg 2690fa4de7f7SJohannes Berg return count; 2691fa4de7f7SJohannes Berg } 2692fa4de7f7SJohannes Berg 2693e705c121SKalle Valo DEBUGFS_READ_WRITE_FILE_OPS(interrupt); 2694e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(fh_reg); 2695e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(rx_queue); 2696e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(tx_queue); 2697e705c121SKalle Valo DEBUGFS_WRITE_FILE_OPS(csr); 2698fa4de7f7SJohannes Berg DEBUGFS_READ_WRITE_FILE_OPS(rfkill); 2699e705c121SKalle Valo 2700f8a1edb7SJohannes Berg /* Create the debugfs files and directories */ 2701f8a1edb7SJohannes Berg int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans) 2702e705c121SKalle Valo { 2703f8a1edb7SJohannes Berg struct dentry *dir = trans->dbgfs_dir; 2704f8a1edb7SJohannes Berg 27052ef00c53SJoe Perches DEBUGFS_ADD_FILE(rx_queue, dir, 0400); 27062ef00c53SJoe Perches DEBUGFS_ADD_FILE(tx_queue, dir, 0400); 27072ef00c53SJoe Perches DEBUGFS_ADD_FILE(interrupt, dir, 0600); 27082ef00c53SJoe Perches DEBUGFS_ADD_FILE(csr, dir, 0200); 27092ef00c53SJoe Perches DEBUGFS_ADD_FILE(fh_reg, dir, 0400); 27102ef00c53SJoe Perches DEBUGFS_ADD_FILE(rfkill, dir, 0600); 2711e705c121SKalle Valo return 0; 2712e705c121SKalle Valo 2713e705c121SKalle Valo err: 2714e705c121SKalle Valo IWL_ERR(trans, "failed to create the trans debugfs entry\n"); 2715e705c121SKalle Valo return -ENOMEM; 2716e705c121SKalle Valo } 2717e705c121SKalle Valo #endif /*CONFIG_IWLWIFI_DEBUGFS */ 2718e705c121SKalle Valo 27196983ba69SSara Sharon static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd) 2720e705c121SKalle Valo { 27213cd1980bSSara Sharon struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2722e705c121SKalle Valo u32 cmdlen = 0; 2723e705c121SKalle Valo int i; 2724e705c121SKalle Valo 27253cd1980bSSara Sharon for (i = 0; i < trans_pcie->max_tbs; i++) 27266983ba69SSara Sharon cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i); 2727e705c121SKalle Valo 2728e705c121SKalle Valo return cmdlen; 2729e705c121SKalle Valo } 2730e705c121SKalle Valo 2731e705c121SKalle Valo static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans, 2732e705c121SKalle Valo struct iwl_fw_error_dump_data **data, 2733e705c121SKalle Valo int allocated_rb_nums) 2734e705c121SKalle Valo { 2735e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2736e705c121SKalle Valo int max_len = PAGE_SIZE << trans_pcie->rx_page_order; 273778485054SSara Sharon /* Dump RBs is supported only for pre-9000 devices (1 queue) */ 273878485054SSara Sharon struct iwl_rxq *rxq = &trans_pcie->rxq[0]; 2739e705c121SKalle Valo u32 i, r, j, rb_len = 0; 2740e705c121SKalle Valo 2741e705c121SKalle Valo spin_lock(&rxq->lock); 2742e705c121SKalle Valo 27430307c839SGolan Ben Ami r = le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq)) & 0x0FFF; 2744e705c121SKalle Valo 2745e705c121SKalle Valo for (i = rxq->read, j = 0; 2746e705c121SKalle Valo i != r && j < allocated_rb_nums; 2747e705c121SKalle Valo i = (i + 1) & RX_QUEUE_MASK, j++) { 2748e705c121SKalle Valo struct iwl_rx_mem_buffer *rxb = rxq->queue[i]; 2749e705c121SKalle Valo struct iwl_fw_error_dump_rb *rb; 2750e705c121SKalle Valo 2751e705c121SKalle Valo dma_unmap_page(trans->dev, rxb->page_dma, max_len, 2752e705c121SKalle Valo DMA_FROM_DEVICE); 2753e705c121SKalle Valo 2754e705c121SKalle Valo rb_len += sizeof(**data) + sizeof(*rb) + max_len; 2755e705c121SKalle Valo 2756e705c121SKalle Valo (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB); 2757e705c121SKalle Valo (*data)->len = cpu_to_le32(sizeof(*rb) + max_len); 2758e705c121SKalle Valo rb = (void *)(*data)->data; 2759e705c121SKalle Valo rb->index = cpu_to_le32(i); 2760e705c121SKalle Valo memcpy(rb->data, page_address(rxb->page), max_len); 2761e705c121SKalle Valo /* remap the page for the free benefit */ 2762e705c121SKalle Valo rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0, 2763e705c121SKalle Valo max_len, 2764e705c121SKalle Valo DMA_FROM_DEVICE); 2765e705c121SKalle Valo 2766e705c121SKalle Valo *data = iwl_fw_error_next_data(*data); 2767e705c121SKalle Valo } 2768e705c121SKalle Valo 2769e705c121SKalle Valo spin_unlock(&rxq->lock); 2770e705c121SKalle Valo 2771e705c121SKalle Valo return rb_len; 2772e705c121SKalle Valo } 2773e705c121SKalle Valo #define IWL_CSR_TO_DUMP (0x250) 2774e705c121SKalle Valo 2775e705c121SKalle Valo static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans, 2776e705c121SKalle Valo struct iwl_fw_error_dump_data **data) 2777e705c121SKalle Valo { 2778e705c121SKalle Valo u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP; 2779e705c121SKalle Valo __le32 *val; 2780e705c121SKalle Valo int i; 2781e705c121SKalle Valo 2782e705c121SKalle Valo (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR); 2783e705c121SKalle Valo (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP); 2784e705c121SKalle Valo val = (void *)(*data)->data; 2785e705c121SKalle Valo 2786e705c121SKalle Valo for (i = 0; i < IWL_CSR_TO_DUMP; i += 4) 2787e705c121SKalle Valo *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i)); 2788e705c121SKalle Valo 2789e705c121SKalle Valo *data = iwl_fw_error_next_data(*data); 2790e705c121SKalle Valo 2791e705c121SKalle Valo return csr_len; 2792e705c121SKalle Valo } 2793e705c121SKalle Valo 2794e705c121SKalle Valo static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans, 2795e705c121SKalle Valo struct iwl_fw_error_dump_data **data) 2796e705c121SKalle Valo { 2797e705c121SKalle Valo u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND; 2798e705c121SKalle Valo unsigned long flags; 2799e705c121SKalle Valo __le32 *val; 2800e705c121SKalle Valo int i; 2801e705c121SKalle Valo 280223ba9340SEmmanuel Grumbach if (!iwl_trans_grab_nic_access(trans, &flags)) 2803e705c121SKalle Valo return 0; 2804e705c121SKalle Valo 2805e705c121SKalle Valo (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS); 2806e705c121SKalle Valo (*data)->len = cpu_to_le32(fh_regs_len); 2807e705c121SKalle Valo val = (void *)(*data)->data; 2808e705c121SKalle Valo 2809723b45e2SLiad Kaufman if (!trans->cfg->gen2) 2810723b45e2SLiad Kaufman for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; 2811723b45e2SLiad Kaufman i += sizeof(u32)) 2812e705c121SKalle Valo *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i)); 2813723b45e2SLiad Kaufman else 2814723b45e2SLiad Kaufman for (i = FH_MEM_LOWER_BOUND_GEN2; i < FH_MEM_UPPER_BOUND_GEN2; 2815723b45e2SLiad Kaufman i += sizeof(u32)) 2816723b45e2SLiad Kaufman *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans, 2817723b45e2SLiad Kaufman i)); 2818e705c121SKalle Valo 2819e705c121SKalle Valo iwl_trans_release_nic_access(trans, &flags); 2820e705c121SKalle Valo 2821e705c121SKalle Valo *data = iwl_fw_error_next_data(*data); 2822e705c121SKalle Valo 2823e705c121SKalle Valo return sizeof(**data) + fh_regs_len; 2824e705c121SKalle Valo } 2825e705c121SKalle Valo 2826e705c121SKalle Valo static u32 2827e705c121SKalle Valo iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans, 2828e705c121SKalle Valo struct iwl_fw_error_dump_fw_mon *fw_mon_data, 2829e705c121SKalle Valo u32 monitor_len) 2830e705c121SKalle Valo { 2831e705c121SKalle Valo u32 buf_size_in_dwords = (monitor_len >> 2); 2832e705c121SKalle Valo u32 *buffer = (u32 *)fw_mon_data->data; 2833e705c121SKalle Valo unsigned long flags; 2834e705c121SKalle Valo u32 i; 2835e705c121SKalle Valo 283623ba9340SEmmanuel Grumbach if (!iwl_trans_grab_nic_access(trans, &flags)) 2837e705c121SKalle Valo return 0; 2838e705c121SKalle Valo 283914ef1b43SGolan Ben-Ami iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1); 2840e705c121SKalle Valo for (i = 0; i < buf_size_in_dwords; i++) 284114ef1b43SGolan Ben-Ami buffer[i] = iwl_read_prph_no_grab(trans, 284214ef1b43SGolan Ben-Ami MON_DMARB_RD_DATA_ADDR); 284314ef1b43SGolan Ben-Ami iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0); 2844e705c121SKalle Valo 2845e705c121SKalle Valo iwl_trans_release_nic_access(trans, &flags); 2846e705c121SKalle Valo 2847e705c121SKalle Valo return monitor_len; 2848e705c121SKalle Valo } 2849e705c121SKalle Valo 2850e705c121SKalle Valo static u32 2851e705c121SKalle Valo iwl_trans_pcie_dump_monitor(struct iwl_trans *trans, 2852e705c121SKalle Valo struct iwl_fw_error_dump_data **data, 2853e705c121SKalle Valo u32 monitor_len) 2854e705c121SKalle Valo { 2855e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2856e705c121SKalle Valo u32 len = 0; 2857e705c121SKalle Valo 2858c5f97542SShahar S Matityahu if ((trans_pcie->fw_mon_cpu_addr && 2859e705c121SKalle Valo trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) || 2860e705c121SKalle Valo trans->dbg_dest_tlv) { 2861e705c121SKalle Valo struct iwl_fw_error_dump_fw_mon *fw_mon_data; 2862e705c121SKalle Valo u32 base, write_ptr, wrap_cnt; 2863e705c121SKalle Valo 2864e705c121SKalle Valo /* If there was a dest TLV - use the values from there */ 2865e705c121SKalle Valo if (trans->dbg_dest_tlv) { 2866e705c121SKalle Valo write_ptr = 2867e705c121SKalle Valo le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg); 2868e705c121SKalle Valo wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count); 2869e705c121SKalle Valo base = le32_to_cpu(trans->dbg_dest_tlv->base_reg); 2870e705c121SKalle Valo } else { 2871e705c121SKalle Valo base = MON_BUFF_BASE_ADDR; 2872e705c121SKalle Valo write_ptr = MON_BUFF_WRPTR; 2873e705c121SKalle Valo wrap_cnt = MON_BUFF_CYCLE_CNT; 2874e705c121SKalle Valo } 2875e705c121SKalle Valo 2876e705c121SKalle Valo (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR); 2877e705c121SKalle Valo fw_mon_data = (void *)(*data)->data; 2878e705c121SKalle Valo fw_mon_data->fw_mon_wr_ptr = 2879e705c121SKalle Valo cpu_to_le32(iwl_read_prph(trans, write_ptr)); 2880e705c121SKalle Valo fw_mon_data->fw_mon_cycle_cnt = 2881e705c121SKalle Valo cpu_to_le32(iwl_read_prph(trans, wrap_cnt)); 2882e705c121SKalle Valo fw_mon_data->fw_mon_base_ptr = 2883e705c121SKalle Valo cpu_to_le32(iwl_read_prph(trans, base)); 2884e705c121SKalle Valo 2885e705c121SKalle Valo len += sizeof(**data) + sizeof(*fw_mon_data); 2886c5f97542SShahar S Matityahu if (trans_pcie->fw_mon_cpu_addr) { 2887e705c121SKalle Valo memcpy(fw_mon_data->data, 2888c5f97542SShahar S Matityahu trans_pcie->fw_mon_cpu_addr, 2889e705c121SKalle Valo trans_pcie->fw_mon_size); 2890e705c121SKalle Valo 2891e705c121SKalle Valo monitor_len = trans_pcie->fw_mon_size; 2892e705c121SKalle Valo } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) { 2893e705c121SKalle Valo /* 2894e705c121SKalle Valo * Update pointers to reflect actual values after 2895e705c121SKalle Valo * shifting 2896e705c121SKalle Valo */ 2897fd527eb5SGolan Ben Ami if (trans->dbg_dest_tlv->version) { 2898fd527eb5SGolan Ben Ami base = (iwl_read_prph(trans, base) & 2899fd527eb5SGolan Ben Ami IWL_LDBG_M2S_BUF_BA_MSK) << 2900fd527eb5SGolan Ben Ami trans->dbg_dest_tlv->base_shift; 2901fd527eb5SGolan Ben Ami base *= IWL_M2S_UNIT_SIZE; 2902fd527eb5SGolan Ben Ami base += trans->cfg->smem_offset; 2903fd527eb5SGolan Ben Ami } else { 2904e705c121SKalle Valo base = iwl_read_prph(trans, base) << 2905e705c121SKalle Valo trans->dbg_dest_tlv->base_shift; 2906fd527eb5SGolan Ben Ami } 2907fd527eb5SGolan Ben Ami 2908e705c121SKalle Valo iwl_trans_read_mem(trans, base, fw_mon_data->data, 2909e705c121SKalle Valo monitor_len / sizeof(u32)); 2910e705c121SKalle Valo } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) { 2911e705c121SKalle Valo monitor_len = 2912e705c121SKalle Valo iwl_trans_pci_dump_marbh_monitor(trans, 2913e705c121SKalle Valo fw_mon_data, 2914e705c121SKalle Valo monitor_len); 2915e705c121SKalle Valo } else { 2916e705c121SKalle Valo /* Didn't match anything - output no monitor data */ 2917e705c121SKalle Valo monitor_len = 0; 2918e705c121SKalle Valo } 2919e705c121SKalle Valo 2920e705c121SKalle Valo len += monitor_len; 2921e705c121SKalle Valo (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data)); 2922e705c121SKalle Valo } 2923e705c121SKalle Valo 2924e705c121SKalle Valo return len; 2925e705c121SKalle Valo } 2926e705c121SKalle Valo 2927da752717SShahar S Matityahu static int iwl_trans_get_fw_monitor_len(struct iwl_trans *trans, int *len) 2928e705c121SKalle Valo { 2929e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2930e705c121SKalle Valo 2931c5f97542SShahar S Matityahu if (trans_pcie->fw_mon_cpu_addr) { 2932da752717SShahar S Matityahu *len += sizeof(struct iwl_fw_error_dump_data) + 2933da752717SShahar S Matityahu sizeof(struct iwl_fw_error_dump_fw_mon) + 2934e705c121SKalle Valo trans_pcie->fw_mon_size; 2935da752717SShahar S Matityahu return trans_pcie->fw_mon_size; 2936e705c121SKalle Valo } else if (trans->dbg_dest_tlv) { 2937da752717SShahar S Matityahu u32 base, end, cfg_reg, monitor_len; 2938e705c121SKalle Valo 2939fd527eb5SGolan Ben Ami if (trans->dbg_dest_tlv->version == 1) { 2940fd527eb5SGolan Ben Ami cfg_reg = le32_to_cpu(trans->dbg_dest_tlv->base_reg); 2941fd527eb5SGolan Ben Ami cfg_reg = iwl_read_prph(trans, cfg_reg); 2942fd527eb5SGolan Ben Ami base = (cfg_reg & IWL_LDBG_M2S_BUF_BA_MSK) << 2943fd527eb5SGolan Ben Ami trans->dbg_dest_tlv->base_shift; 2944fd527eb5SGolan Ben Ami base *= IWL_M2S_UNIT_SIZE; 2945fd527eb5SGolan Ben Ami base += trans->cfg->smem_offset; 2946fd527eb5SGolan Ben Ami 2947fd527eb5SGolan Ben Ami monitor_len = 2948fd527eb5SGolan Ben Ami (cfg_reg & IWL_LDBG_M2S_BUF_SIZE_MSK) >> 2949fd527eb5SGolan Ben Ami trans->dbg_dest_tlv->end_shift; 2950fd527eb5SGolan Ben Ami monitor_len *= IWL_M2S_UNIT_SIZE; 2951fd527eb5SGolan Ben Ami } else { 2952e705c121SKalle Valo base = le32_to_cpu(trans->dbg_dest_tlv->base_reg); 2953e705c121SKalle Valo end = le32_to_cpu(trans->dbg_dest_tlv->end_reg); 2954e705c121SKalle Valo 2955e705c121SKalle Valo base = iwl_read_prph(trans, base) << 2956e705c121SKalle Valo trans->dbg_dest_tlv->base_shift; 2957e705c121SKalle Valo end = iwl_read_prph(trans, end) << 2958e705c121SKalle Valo trans->dbg_dest_tlv->end_shift; 2959e705c121SKalle Valo 2960e705c121SKalle Valo /* Make "end" point to the actual end */ 2961fd527eb5SGolan Ben Ami if (trans->cfg->device_family >= 2962fd527eb5SGolan Ben Ami IWL_DEVICE_FAMILY_8000 || 2963e705c121SKalle Valo trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) 2964e705c121SKalle Valo end += (1 << trans->dbg_dest_tlv->end_shift); 2965e705c121SKalle Valo monitor_len = end - base; 2966fd527eb5SGolan Ben Ami } 2967da752717SShahar S Matityahu *len += sizeof(struct iwl_fw_error_dump_data) + 2968da752717SShahar S Matityahu sizeof(struct iwl_fw_error_dump_fw_mon) + 2969e705c121SKalle Valo monitor_len; 2970da752717SShahar S Matityahu return monitor_len; 2971e705c121SKalle Valo } 2972da752717SShahar S Matityahu return 0; 2973da752717SShahar S Matityahu } 2974da752717SShahar S Matityahu 2975da752717SShahar S Matityahu static struct iwl_trans_dump_data 2976da752717SShahar S Matityahu *iwl_trans_pcie_dump_data(struct iwl_trans *trans, 2977da752717SShahar S Matityahu const struct iwl_fw_dbg_trigger_tlv *trigger) 2978da752717SShahar S Matityahu { 2979da752717SShahar S Matityahu struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 2980da752717SShahar S Matityahu struct iwl_fw_error_dump_data *data; 2981da752717SShahar S Matityahu struct iwl_txq *cmdq = trans_pcie->txq[trans_pcie->cmd_queue]; 2982da752717SShahar S Matityahu struct iwl_fw_error_dump_txcmd *txcmd; 2983da752717SShahar S Matityahu struct iwl_trans_dump_data *dump_data; 2984da752717SShahar S Matityahu u32 len, num_rbs = 0; 2985da752717SShahar S Matityahu u32 monitor_len; 2986da752717SShahar S Matityahu int i, ptr; 2987da752717SShahar S Matityahu bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) && 2988da752717SShahar S Matityahu !trans->cfg->mq_rx_supported && 2989da752717SShahar S Matityahu trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_RB); 2990da752717SShahar S Matityahu 2991da752717SShahar S Matityahu /* transport dump header */ 2992da752717SShahar S Matityahu len = sizeof(*dump_data); 2993da752717SShahar S Matityahu 2994da752717SShahar S Matityahu /* host commands */ 2995da752717SShahar S Matityahu len += sizeof(*data) + 2996da752717SShahar S Matityahu cmdq->n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE); 2997da752717SShahar S Matityahu 2998da752717SShahar S Matityahu /* FW monitor */ 2999da752717SShahar S Matityahu monitor_len = iwl_trans_get_fw_monitor_len(trans, &len); 3000e705c121SKalle Valo 3001e705c121SKalle Valo if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) { 3002520f03eaSShahar S Matityahu if (!(trans->dbg_dump_mask & 3003520f03eaSShahar S Matityahu BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))) 3004520f03eaSShahar S Matityahu return NULL; 3005520f03eaSShahar S Matityahu 3006e705c121SKalle Valo dump_data = vzalloc(len); 3007e705c121SKalle Valo if (!dump_data) 3008e705c121SKalle Valo return NULL; 3009e705c121SKalle Valo 3010e705c121SKalle Valo data = (void *)dump_data->data; 3011e705c121SKalle Valo len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len); 3012e705c121SKalle Valo dump_data->len = len; 3013e705c121SKalle Valo 3014e705c121SKalle Valo return dump_data; 3015e705c121SKalle Valo } 3016e705c121SKalle Valo 3017e705c121SKalle Valo /* CSR registers */ 3018520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR)) 3019e705c121SKalle Valo len += sizeof(*data) + IWL_CSR_TO_DUMP; 3020e705c121SKalle Valo 3021e705c121SKalle Valo /* FH registers */ 3022520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) { 3023723b45e2SLiad Kaufman if (trans->cfg->gen2) 3024723b45e2SLiad Kaufman len += sizeof(*data) + 3025520f03eaSShahar S Matityahu (FH_MEM_UPPER_BOUND_GEN2 - 3026520f03eaSShahar S Matityahu FH_MEM_LOWER_BOUND_GEN2); 3027723b45e2SLiad Kaufman else 3028723b45e2SLiad Kaufman len += sizeof(*data) + 3029520f03eaSShahar S Matityahu (FH_MEM_UPPER_BOUND - 3030520f03eaSShahar S Matityahu FH_MEM_LOWER_BOUND); 3031520f03eaSShahar S Matityahu } 3032e705c121SKalle Valo 3033e705c121SKalle Valo if (dump_rbs) { 303478485054SSara Sharon /* Dump RBs is supported only for pre-9000 devices (1 queue) */ 303578485054SSara Sharon struct iwl_rxq *rxq = &trans_pcie->rxq[0]; 3036e705c121SKalle Valo /* RBs */ 30370307c839SGolan Ben Ami num_rbs = 30380307c839SGolan Ben Ami le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq)) 3039e705c121SKalle Valo & 0x0FFF; 304078485054SSara Sharon num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK; 3041e705c121SKalle Valo len += num_rbs * (sizeof(*data) + 3042e705c121SKalle Valo sizeof(struct iwl_fw_error_dump_rb) + 3043e705c121SKalle Valo (PAGE_SIZE << trans_pcie->rx_page_order)); 3044e705c121SKalle Valo } 3045e705c121SKalle Valo 30465538409bSLiad Kaufman /* Paged memory for gen2 HW */ 3047520f03eaSShahar S Matityahu if (trans->cfg->gen2 && 3048520f03eaSShahar S Matityahu trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) 30495538409bSLiad Kaufman for (i = 0; i < trans_pcie->init_dram.paging_cnt; i++) 30505538409bSLiad Kaufman len += sizeof(*data) + 30515538409bSLiad Kaufman sizeof(struct iwl_fw_error_dump_paging) + 30525538409bSLiad Kaufman trans_pcie->init_dram.paging[i].size; 30535538409bSLiad Kaufman 3054e705c121SKalle Valo dump_data = vzalloc(len); 3055e705c121SKalle Valo if (!dump_data) 3056e705c121SKalle Valo return NULL; 3057e705c121SKalle Valo 3058e705c121SKalle Valo len = 0; 3059e705c121SKalle Valo data = (void *)dump_data->data; 3060520f03eaSShahar S Matityahu 3061520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD)) { 3062520f03eaSShahar S Matityahu u16 tfd_size = trans_pcie->tfd_size; 3063520f03eaSShahar S Matityahu 3064e705c121SKalle Valo data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD); 3065e705c121SKalle Valo txcmd = (void *)data->data; 3066e705c121SKalle Valo spin_lock_bh(&cmdq->lock); 3067bb98ecd4SSara Sharon ptr = cmdq->write_ptr; 3068bb98ecd4SSara Sharon for (i = 0; i < cmdq->n_window; i++) { 30694ecab561SEmmanuel Grumbach u8 idx = iwl_pcie_get_cmd_index(cmdq, ptr); 3070e705c121SKalle Valo u32 caplen, cmdlen; 3071e705c121SKalle Valo 3072520f03eaSShahar S Matityahu cmdlen = iwl_trans_pcie_get_cmdlen(trans, 3073520f03eaSShahar S Matityahu cmdq->tfds + 3074520f03eaSShahar S Matityahu tfd_size * ptr); 3075e705c121SKalle Valo caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen); 3076e705c121SKalle Valo 3077e705c121SKalle Valo if (cmdlen) { 3078e705c121SKalle Valo len += sizeof(*txcmd) + caplen; 3079e705c121SKalle Valo txcmd->cmdlen = cpu_to_le32(cmdlen); 3080e705c121SKalle Valo txcmd->caplen = cpu_to_le32(caplen); 3081520f03eaSShahar S Matityahu memcpy(txcmd->data, cmdq->entries[idx].cmd, 3082520f03eaSShahar S Matityahu caplen); 3083e705c121SKalle Valo txcmd = (void *)((u8 *)txcmd->data + caplen); 3084e705c121SKalle Valo } 3085e705c121SKalle Valo 30867b3e42eaSGolan Ben Ami ptr = iwl_queue_dec_wrap(trans, ptr); 3087e705c121SKalle Valo } 3088e705c121SKalle Valo spin_unlock_bh(&cmdq->lock); 3089e705c121SKalle Valo 3090e705c121SKalle Valo data->len = cpu_to_le32(len); 3091e705c121SKalle Valo len += sizeof(*data); 3092e705c121SKalle Valo data = iwl_fw_error_next_data(data); 3093520f03eaSShahar S Matityahu } 3094e705c121SKalle Valo 3095520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR)) 3096e705c121SKalle Valo len += iwl_trans_pcie_dump_csr(trans, &data); 3097520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) 3098e705c121SKalle Valo len += iwl_trans_pcie_fh_regs_dump(trans, &data); 3099e705c121SKalle Valo if (dump_rbs) 3100e705c121SKalle Valo len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs); 3101e705c121SKalle Valo 31025538409bSLiad Kaufman /* Paged memory for gen2 HW */ 3103520f03eaSShahar S Matityahu if (trans->cfg->gen2 && 3104520f03eaSShahar S Matityahu trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) { 31055538409bSLiad Kaufman for (i = 0; i < trans_pcie->init_dram.paging_cnt; i++) { 31065538409bSLiad Kaufman struct iwl_fw_error_dump_paging *paging; 31075538409bSLiad Kaufman dma_addr_t addr = 31085538409bSLiad Kaufman trans_pcie->init_dram.paging[i].physical; 31095538409bSLiad Kaufman u32 page_len = trans_pcie->init_dram.paging[i].size; 31105538409bSLiad Kaufman 31115538409bSLiad Kaufman data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING); 31125538409bSLiad Kaufman data->len = cpu_to_le32(sizeof(*paging) + page_len); 31135538409bSLiad Kaufman paging = (void *)data->data; 31145538409bSLiad Kaufman paging->index = cpu_to_le32(i); 31155538409bSLiad Kaufman dma_sync_single_for_cpu(trans->dev, addr, page_len, 31165538409bSLiad Kaufman DMA_BIDIRECTIONAL); 31175538409bSLiad Kaufman memcpy(paging->data, 31185538409bSLiad Kaufman trans_pcie->init_dram.paging[i].block, page_len); 31195538409bSLiad Kaufman data = iwl_fw_error_next_data(data); 31205538409bSLiad Kaufman 31215538409bSLiad Kaufman len += sizeof(*data) + sizeof(*paging) + page_len; 31225538409bSLiad Kaufman } 31235538409bSLiad Kaufman } 3124520f03eaSShahar S Matityahu if (trans->dbg_dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR)) 3125e705c121SKalle Valo len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len); 3126e705c121SKalle Valo 3127e705c121SKalle Valo dump_data->len = len; 3128e705c121SKalle Valo 3129e705c121SKalle Valo return dump_data; 3130e705c121SKalle Valo } 3131e705c121SKalle Valo 31324cbb8e50SLuciano Coelho #ifdef CONFIG_PM_SLEEP 31334cbb8e50SLuciano Coelho static int iwl_trans_pcie_suspend(struct iwl_trans *trans) 31344cbb8e50SLuciano Coelho { 3135e4c49c49SLuca Coelho if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 && 3136e4c49c49SLuca Coelho (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3)) 31374cbb8e50SLuciano Coelho return iwl_pci_fw_enter_d0i3(trans); 31384cbb8e50SLuciano Coelho 31394cbb8e50SLuciano Coelho return 0; 31404cbb8e50SLuciano Coelho } 31414cbb8e50SLuciano Coelho 31424cbb8e50SLuciano Coelho static void iwl_trans_pcie_resume(struct iwl_trans *trans) 31434cbb8e50SLuciano Coelho { 3144e4c49c49SLuca Coelho if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 && 3145e4c49c49SLuca Coelho (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3)) 31464cbb8e50SLuciano Coelho iwl_pci_fw_exit_d0i3(trans); 31474cbb8e50SLuciano Coelho } 31484cbb8e50SLuciano Coelho #endif /* CONFIG_PM_SLEEP */ 31494cbb8e50SLuciano Coelho 3150623e7766SSara Sharon #define IWL_TRANS_COMMON_OPS \ 3151623e7766SSara Sharon .op_mode_leave = iwl_trans_pcie_op_mode_leave, \ 3152623e7766SSara Sharon .write8 = iwl_trans_pcie_write8, \ 3153623e7766SSara Sharon .write32 = iwl_trans_pcie_write32, \ 3154623e7766SSara Sharon .read32 = iwl_trans_pcie_read32, \ 3155623e7766SSara Sharon .read_prph = iwl_trans_pcie_read_prph, \ 3156623e7766SSara Sharon .write_prph = iwl_trans_pcie_write_prph, \ 3157623e7766SSara Sharon .read_mem = iwl_trans_pcie_read_mem, \ 3158623e7766SSara Sharon .write_mem = iwl_trans_pcie_write_mem, \ 3159623e7766SSara Sharon .configure = iwl_trans_pcie_configure, \ 3160623e7766SSara Sharon .set_pmi = iwl_trans_pcie_set_pmi, \ 3161870c2a11SGolan Ben Ami .sw_reset = iwl_trans_pcie_sw_reset, \ 3162623e7766SSara Sharon .grab_nic_access = iwl_trans_pcie_grab_nic_access, \ 3163623e7766SSara Sharon .release_nic_access = iwl_trans_pcie_release_nic_access, \ 3164623e7766SSara Sharon .set_bits_mask = iwl_trans_pcie_set_bits_mask, \ 3165623e7766SSara Sharon .ref = iwl_trans_pcie_ref, \ 3166623e7766SSara Sharon .unref = iwl_trans_pcie_unref, \ 3167623e7766SSara Sharon .dump_data = iwl_trans_pcie_dump_data, \ 3168623e7766SSara Sharon .d3_suspend = iwl_trans_pcie_d3_suspend, \ 3169623e7766SSara Sharon .d3_resume = iwl_trans_pcie_d3_resume 3170623e7766SSara Sharon 3171623e7766SSara Sharon #ifdef CONFIG_PM_SLEEP 3172623e7766SSara Sharon #define IWL_TRANS_PM_OPS \ 3173623e7766SSara Sharon .suspend = iwl_trans_pcie_suspend, \ 3174623e7766SSara Sharon .resume = iwl_trans_pcie_resume, 3175623e7766SSara Sharon #else 3176623e7766SSara Sharon #define IWL_TRANS_PM_OPS 3177623e7766SSara Sharon #endif /* CONFIG_PM_SLEEP */ 3178623e7766SSara Sharon 3179e705c121SKalle Valo static const struct iwl_trans_ops trans_ops_pcie = { 3180623e7766SSara Sharon IWL_TRANS_COMMON_OPS, 3181623e7766SSara Sharon IWL_TRANS_PM_OPS 3182e705c121SKalle Valo .start_hw = iwl_trans_pcie_start_hw, 3183e705c121SKalle Valo .fw_alive = iwl_trans_pcie_fw_alive, 3184e705c121SKalle Valo .start_fw = iwl_trans_pcie_start_fw, 3185e705c121SKalle Valo .stop_device = iwl_trans_pcie_stop_device, 3186e705c121SKalle Valo 3187e705c121SKalle Valo .send_cmd = iwl_trans_pcie_send_hcmd, 3188e705c121SKalle Valo 3189e705c121SKalle Valo .tx = iwl_trans_pcie_tx, 3190e705c121SKalle Valo .reclaim = iwl_trans_pcie_reclaim, 3191e705c121SKalle Valo 3192e705c121SKalle Valo .txq_disable = iwl_trans_pcie_txq_disable, 3193e705c121SKalle Valo .txq_enable = iwl_trans_pcie_txq_enable, 3194e705c121SKalle Valo 319542db09c1SLiad Kaufman .txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode, 319642db09c1SLiad Kaufman 3197d6d517b7SSara Sharon .wait_tx_queues_empty = iwl_trans_pcie_wait_txqs_empty, 3198d6d517b7SSara Sharon 3199e705c121SKalle Valo .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer, 32000cd58eaaSEmmanuel Grumbach .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs, 3201623e7766SSara Sharon }; 3202e705c121SKalle Valo 3203623e7766SSara Sharon static const struct iwl_trans_ops trans_ops_pcie_gen2 = { 3204623e7766SSara Sharon IWL_TRANS_COMMON_OPS, 3205623e7766SSara Sharon IWL_TRANS_PM_OPS 3206623e7766SSara Sharon .start_hw = iwl_trans_pcie_start_hw, 3207eda50cdeSSara Sharon .fw_alive = iwl_trans_pcie_gen2_fw_alive, 3208eda50cdeSSara Sharon .start_fw = iwl_trans_pcie_gen2_start_fw, 320977c09bc8SSara Sharon .stop_device = iwl_trans_pcie_gen2_stop_device, 3210e705c121SKalle Valo 3211ca60da2eSSara Sharon .send_cmd = iwl_trans_pcie_gen2_send_hcmd, 3212e705c121SKalle Valo 3213ab6c6445SSara Sharon .tx = iwl_trans_pcie_gen2_tx, 3214623e7766SSara Sharon .reclaim = iwl_trans_pcie_reclaim, 3215623e7766SSara Sharon 32166b35ff91SSara Sharon .txq_alloc = iwl_trans_pcie_dyn_txq_alloc, 32176b35ff91SSara Sharon .txq_free = iwl_trans_pcie_dyn_txq_free, 3218d6d517b7SSara Sharon .wait_txq_empty = iwl_trans_pcie_wait_txq_empty, 321992536c96SSara Sharon .rxq_dma_data = iwl_trans_pcie_rxq_dma_data, 3220e705c121SKalle Valo }; 3221e705c121SKalle Valo 3222e705c121SKalle Valo struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, 3223e705c121SKalle Valo const struct pci_device_id *ent, 3224e705c121SKalle Valo const struct iwl_cfg *cfg) 3225e705c121SKalle Valo { 3226e705c121SKalle Valo struct iwl_trans_pcie *trans_pcie; 3227e705c121SKalle Valo struct iwl_trans *trans; 322896a6497bSSara Sharon int ret, addr_size; 3229e705c121SKalle Valo 32305a41a86cSSharon Dvir ret = pcim_enable_device(pdev); 32315a41a86cSSharon Dvir if (ret) 32325a41a86cSSharon Dvir return ERR_PTR(ret); 32335a41a86cSSharon Dvir 3234623e7766SSara Sharon if (cfg->gen2) 3235623e7766SSara Sharon trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie), 3236623e7766SSara Sharon &pdev->dev, cfg, &trans_ops_pcie_gen2); 3237623e7766SSara Sharon else 3238e705c121SKalle Valo trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie), 32391ea423b0SLuca Coelho &pdev->dev, cfg, &trans_ops_pcie); 3240e705c121SKalle Valo if (!trans) 3241e705c121SKalle Valo return ERR_PTR(-ENOMEM); 3242e705c121SKalle Valo 3243e705c121SKalle Valo trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 3244e705c121SKalle Valo 3245e705c121SKalle Valo trans_pcie->trans = trans; 3246326477e4SJohannes Berg trans_pcie->opmode_down = true; 3247e705c121SKalle Valo spin_lock_init(&trans_pcie->irq_lock); 3248e705c121SKalle Valo spin_lock_init(&trans_pcie->reg_lock); 3249e705c121SKalle Valo mutex_init(&trans_pcie->mutex); 3250e705c121SKalle Valo init_waitqueue_head(&trans_pcie->ucode_write_waitq); 32516eb5e529SEmmanuel Grumbach trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page); 32526eb5e529SEmmanuel Grumbach if (!trans_pcie->tso_hdr_page) { 32536eb5e529SEmmanuel Grumbach ret = -ENOMEM; 32546eb5e529SEmmanuel Grumbach goto out_no_pci; 32556eb5e529SEmmanuel Grumbach } 3256e705c121SKalle Valo 3257e705c121SKalle Valo 3258e705c121SKalle Valo if (!cfg->base_params->pcie_l1_allowed) { 3259e705c121SKalle Valo /* 3260e705c121SKalle Valo * W/A - seems to solve weird behavior. We need to remove this 3261e705c121SKalle Valo * if we don't want to stay in L1 all the time. This wastes a 3262e705c121SKalle Valo * lot of power. 3263e705c121SKalle Valo */ 3264e705c121SKalle Valo pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | 3265e705c121SKalle Valo PCIE_LINK_STATE_L1 | 3266e705c121SKalle Valo PCIE_LINK_STATE_CLKPM); 3267e705c121SKalle Valo } 3268e705c121SKalle Valo 32699416560eSGolan Ben Ami trans_pcie->def_rx_queue = 0; 32709416560eSGolan Ben Ami 32716983ba69SSara Sharon if (cfg->use_tfh) { 32722c6262b7SSara Sharon addr_size = 64; 32733cd1980bSSara Sharon trans_pcie->max_tbs = IWL_TFH_NUM_TBS; 32748352e62aSSara Sharon trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd); 32756983ba69SSara Sharon } else { 32762c6262b7SSara Sharon addr_size = 36; 32773cd1980bSSara Sharon trans_pcie->max_tbs = IWL_NUM_OF_TBS; 32786983ba69SSara Sharon trans_pcie->tfd_size = sizeof(struct iwl_tfd); 32796983ba69SSara Sharon } 32803cd1980bSSara Sharon trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie); 32813cd1980bSSara Sharon 3282e705c121SKalle Valo pci_set_master(pdev); 3283e705c121SKalle Valo 328496a6497bSSara Sharon ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size)); 3285e705c121SKalle Valo if (!ret) 328696a6497bSSara Sharon ret = pci_set_consistent_dma_mask(pdev, 328796a6497bSSara Sharon DMA_BIT_MASK(addr_size)); 3288e705c121SKalle Valo if (ret) { 3289e705c121SKalle Valo ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 3290e705c121SKalle Valo if (!ret) 3291e705c121SKalle Valo ret = pci_set_consistent_dma_mask(pdev, 3292e705c121SKalle Valo DMA_BIT_MASK(32)); 3293e705c121SKalle Valo /* both attempts failed: */ 3294e705c121SKalle Valo if (ret) { 3295e705c121SKalle Valo dev_err(&pdev->dev, "No suitable DMA available\n"); 32965a41a86cSSharon Dvir goto out_no_pci; 3297e705c121SKalle Valo } 3298e705c121SKalle Valo } 3299e705c121SKalle Valo 33005a41a86cSSharon Dvir ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME); 3301e705c121SKalle Valo if (ret) { 33025a41a86cSSharon Dvir dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n"); 33035a41a86cSSharon Dvir goto out_no_pci; 3304e705c121SKalle Valo } 3305e705c121SKalle Valo 33065a41a86cSSharon Dvir trans_pcie->hw_base = pcim_iomap_table(pdev)[0]; 3307e705c121SKalle Valo if (!trans_pcie->hw_base) { 33085a41a86cSSharon Dvir dev_err(&pdev->dev, "pcim_iomap_table failed\n"); 3309e705c121SKalle Valo ret = -ENODEV; 33105a41a86cSSharon Dvir goto out_no_pci; 3311e705c121SKalle Valo } 3312e705c121SKalle Valo 3313e705c121SKalle Valo /* We disable the RETRY_TIMEOUT register (0x41) to keep 3314e705c121SKalle Valo * PCI Tx retries from interfering with C3 CPU state */ 3315e705c121SKalle Valo pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); 3316e705c121SKalle Valo 3317e705c121SKalle Valo trans_pcie->pci_dev = pdev; 3318e705c121SKalle Valo iwl_disable_interrupts(trans); 3319e705c121SKalle Valo 3320e705c121SKalle Valo trans->hw_rev = iwl_read32(trans, CSR_HW_REV); 33219a098a89SRajat Jain if (trans->hw_rev == 0xffffffff) { 33229a098a89SRajat Jain dev_err(&pdev->dev, "HW_REV=0xFFFFFFFF, PCI issues?\n"); 33239a098a89SRajat Jain ret = -EIO; 33249a098a89SRajat Jain goto out_no_pci; 33259a098a89SRajat Jain } 33269a098a89SRajat Jain 3327e705c121SKalle Valo /* 3328e705c121SKalle Valo * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have 3329e705c121SKalle Valo * changed, and now the revision step also includes bit 0-1 (no more 3330e705c121SKalle Valo * "dash" value). To keep hw_rev backwards compatible - we'll store it 3331e705c121SKalle Valo * in the old format. 3332e705c121SKalle Valo */ 33336e584873SSara Sharon if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) { 3334e705c121SKalle Valo unsigned long flags; 3335e705c121SKalle Valo 3336e705c121SKalle Valo trans->hw_rev = (trans->hw_rev & 0xfff0) | 3337e705c121SKalle Valo (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2); 3338e705c121SKalle Valo 3339e705c121SKalle Valo ret = iwl_pcie_prepare_card_hw(trans); 3340e705c121SKalle Valo if (ret) { 3341e705c121SKalle Valo IWL_WARN(trans, "Exit HW not ready\n"); 33425a41a86cSSharon Dvir goto out_no_pci; 3343e705c121SKalle Valo } 3344e705c121SKalle Valo 3345e705c121SKalle Valo /* 3346e705c121SKalle Valo * in-order to recognize C step driver should read chip version 3347e705c121SKalle Valo * id located at the AUX bus MISC address space. 3348e705c121SKalle Valo */ 3349e705c121SKalle Valo iwl_set_bit(trans, CSR_GP_CNTRL, 3350a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_init_done)); 3351e705c121SKalle Valo udelay(2); 3352e705c121SKalle Valo 3353e705c121SKalle Valo ret = iwl_poll_bit(trans, CSR_GP_CNTRL, 3354a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 3355a8cbb46fSGolan Ben Ami BIT(trans->cfg->csr->flag_mac_clock_ready), 3356e705c121SKalle Valo 25000); 3357e705c121SKalle Valo if (ret < 0) { 3358e705c121SKalle Valo IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n"); 33595a41a86cSSharon Dvir goto out_no_pci; 3360e705c121SKalle Valo } 3361e705c121SKalle Valo 336223ba9340SEmmanuel Grumbach if (iwl_trans_grab_nic_access(trans, &flags)) { 3363e705c121SKalle Valo u32 hw_step; 3364e705c121SKalle Valo 336514ef1b43SGolan Ben-Ami hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG); 3366e705c121SKalle Valo hw_step |= ENABLE_WFPM; 336714ef1b43SGolan Ben-Ami iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step); 336814ef1b43SGolan Ben-Ami hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG); 3369e705c121SKalle Valo hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF; 3370e705c121SKalle Valo if (hw_step == 0x3) 3371e705c121SKalle Valo trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) | 3372e705c121SKalle Valo (SILICON_C_STEP << 2); 3373e705c121SKalle Valo iwl_trans_release_nic_access(trans, &flags); 3374e705c121SKalle Valo } 3375e705c121SKalle Valo } 3376e705c121SKalle Valo 3377c00ee467SJohannes Berg /* 3378c00ee467SJohannes Berg * 9000-series integrated A-step has a problem with suspend/resume 3379c00ee467SJohannes Berg * and sometimes even causes the whole platform to get stuck. This 3380c00ee467SJohannes Berg * workaround makes the hardware not go into the problematic state. 3381c00ee467SJohannes Berg */ 3382c00ee467SJohannes Berg if (trans->cfg->integrated && 3383c00ee467SJohannes Berg trans->cfg->device_family == IWL_DEVICE_FAMILY_9000 && 3384c00ee467SJohannes Berg CSR_HW_REV_STEP(trans->hw_rev) == SILICON_A_STEP) 3385c00ee467SJohannes Berg iwl_set_bit(trans, CSR_HOST_CHICKEN, 3386c00ee467SJohannes Berg CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME); 3387c00ee467SJohannes Berg 3388f6586b69STzipi Peres #if IS_ENABLED(CONFIG_IWLMVM) 33891afb0ae4SHaim Dreyfuss trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID); 339033708052SLuca Coelho 339133708052SLuca Coelho if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) == 339233708052SLuca Coelho CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR)) { 3393f6586b69STzipi Peres u32 hw_status; 3394f6586b69STzipi Peres 3395f6586b69STzipi Peres hw_status = iwl_read_prph(trans, UMAG_GEN_HW_STATUS); 339633708052SLuca Coelho if (CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_B_STEP) 339733708052SLuca Coelho /* 339833708052SLuca Coelho * b step fw is the same for physical card and fpga 339933708052SLuca Coelho */ 340033708052SLuca Coelho trans->cfg = &iwl22000_2ax_cfg_qnj_hr_b0; 340133708052SLuca Coelho else if ((hw_status & UMAG_GEN_HW_IS_FPGA) && 340233708052SLuca Coelho CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_A_STEP) { 340333708052SLuca Coelho trans->cfg = &iwl22000_2ax_cfg_qnj_hr_a0_f0; 340433708052SLuca Coelho } else { 340533708052SLuca Coelho /* 340633708052SLuca Coelho * a step no FPGA 340733708052SLuca Coelho */ 34082f7a3863SLuca Coelho trans->cfg = &iwl22000_2ac_cfg_hr; 3409f6586b69STzipi Peres } 341033708052SLuca Coelho } 3411f6586b69STzipi Peres #endif 34121afb0ae4SHaim Dreyfuss 34132e5d4a8fSHaim Dreyfuss iwl_pcie_set_interrupt_capa(pdev, trans); 3414e705c121SKalle Valo trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; 3415e705c121SKalle Valo snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), 3416e705c121SKalle Valo "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); 3417e705c121SKalle Valo 3418e705c121SKalle Valo /* Initialize the wait queue for commands */ 3419e705c121SKalle Valo init_waitqueue_head(&trans_pcie->wait_command_queue); 3420e705c121SKalle Valo 34214cbb8e50SLuciano Coelho init_waitqueue_head(&trans_pcie->d0i3_waitq); 34224cbb8e50SLuciano Coelho 34232e5d4a8fSHaim Dreyfuss if (trans_pcie->msix_enabled) { 34242388bd7bSDan Carpenter ret = iwl_pcie_init_msix_handler(pdev, trans_pcie); 34252388bd7bSDan Carpenter if (ret) 34265a41a86cSSharon Dvir goto out_no_pci; 34272e5d4a8fSHaim Dreyfuss } else { 3428e705c121SKalle Valo ret = iwl_pcie_alloc_ict(trans); 3429e705c121SKalle Valo if (ret) 34305a41a86cSSharon Dvir goto out_no_pci; 3431e705c121SKalle Valo 34325a41a86cSSharon Dvir ret = devm_request_threaded_irq(&pdev->dev, pdev->irq, 34335a41a86cSSharon Dvir iwl_pcie_isr, 3434e705c121SKalle Valo iwl_pcie_irq_handler, 3435e705c121SKalle Valo IRQF_SHARED, DRV_NAME, trans); 3436e705c121SKalle Valo if (ret) { 3437e705c121SKalle Valo IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq); 3438e705c121SKalle Valo goto out_free_ict; 3439e705c121SKalle Valo } 3440e705c121SKalle Valo trans_pcie->inta_mask = CSR_INI_SET_MASK; 34412e5d4a8fSHaim Dreyfuss } 3442e705c121SKalle Valo 344310a54d81SLuca Coelho trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator", 344410a54d81SLuca Coelho WQ_HIGHPRI | WQ_UNBOUND, 1); 344510a54d81SLuca Coelho INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work); 344610a54d81SLuca Coelho 3447b3ff1270SLuca Coelho #ifdef CONFIG_IWLWIFI_PCIE_RTPM 3448b3ff1270SLuca Coelho trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3; 3449b3ff1270SLuca Coelho #else 3450b3ff1270SLuca Coelho trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED; 3451b3ff1270SLuca Coelho #endif /* CONFIG_IWLWIFI_PCIE_RTPM */ 3452b3ff1270SLuca Coelho 3453e705c121SKalle Valo return trans; 3454e705c121SKalle Valo 3455e705c121SKalle Valo out_free_ict: 3456e705c121SKalle Valo iwl_pcie_free_ict(trans); 3457e705c121SKalle Valo out_no_pci: 34586eb5e529SEmmanuel Grumbach free_percpu(trans_pcie->tso_hdr_page); 3459e705c121SKalle Valo iwl_trans_free(trans); 3460e705c121SKalle Valo return ERR_PTR(ret); 3461e705c121SKalle Valo } 3462