1e705c121SKalle Valo /******************************************************************************
2e705c121SKalle Valo  *
3e705c121SKalle Valo  * This file is provided under a dual BSD/GPLv2 license.  When using or
4e705c121SKalle Valo  * redistributing this file, you may do so under either license.
5e705c121SKalle Valo  *
6e705c121SKalle Valo  * GPL LICENSE SUMMARY
7e705c121SKalle Valo  *
8e705c121SKalle Valo  * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10afb84431SEmmanuel Grumbach  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11ea695b7cSShaul Triebitz  * Copyright(c) 2018 - 2019 Intel Corporation
12e705c121SKalle Valo  *
13e705c121SKalle Valo  * This program is free software; you can redistribute it and/or modify
14e705c121SKalle Valo  * it under the terms of version 2 of the GNU General Public License as
15e705c121SKalle Valo  * published by the Free Software Foundation.
16e705c121SKalle Valo  *
17e705c121SKalle Valo  * This program is distributed in the hope that it will be useful, but
18e705c121SKalle Valo  * WITHOUT ANY WARRANTY; without even the implied warranty of
19e705c121SKalle Valo  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
20e705c121SKalle Valo  * General Public License for more details.
21e705c121SKalle Valo  *
22e705c121SKalle Valo  * The full GNU General Public License is included in this distribution
23e705c121SKalle Valo  * in the file called COPYING.
24e705c121SKalle Valo  *
25e705c121SKalle Valo  * Contact Information:
26cb2f8277SEmmanuel Grumbach  *  Intel Linux Wireless <linuxwifi@intel.com>
27e705c121SKalle Valo  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28e705c121SKalle Valo  *
29e705c121SKalle Valo  * BSD LICENSE
30e705c121SKalle Valo  *
31e705c121SKalle Valo  * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
32e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
33afb84431SEmmanuel Grumbach  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
34ea695b7cSShaul Triebitz  * Copyright(c) 2018 - 2019 Intel Corporation
35e705c121SKalle Valo  * All rights reserved.
36e705c121SKalle Valo  *
37e705c121SKalle Valo  * Redistribution and use in source and binary forms, with or without
38e705c121SKalle Valo  * modification, are permitted provided that the following conditions
39e705c121SKalle Valo  * are met:
40e705c121SKalle Valo  *
41e705c121SKalle Valo  *  * Redistributions of source code must retain the above copyright
42e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer.
43e705c121SKalle Valo  *  * Redistributions in binary form must reproduce the above copyright
44e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer in
45e705c121SKalle Valo  *    the documentation and/or other materials provided with the
46e705c121SKalle Valo  *    distribution.
47e705c121SKalle Valo  *  * Neither the name Intel Corporation nor the names of its
48e705c121SKalle Valo  *    contributors may be used to endorse or promote products derived
49e705c121SKalle Valo  *    from this software without specific prior written permission.
50e705c121SKalle Valo  *
51e705c121SKalle Valo  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
52e705c121SKalle Valo  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
53e705c121SKalle Valo  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
54e705c121SKalle Valo  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
55e705c121SKalle Valo  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
56e705c121SKalle Valo  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
57e705c121SKalle Valo  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58e705c121SKalle Valo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59e705c121SKalle Valo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60e705c121SKalle Valo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
61e705c121SKalle Valo  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62e705c121SKalle Valo  *
63e705c121SKalle Valo  *****************************************************************************/
64e705c121SKalle Valo #include <linux/pci.h>
65e705c121SKalle Valo #include <linux/pci-aspm.h>
66e705c121SKalle Valo #include <linux/interrupt.h>
67e705c121SKalle Valo #include <linux/debugfs.h>
68e705c121SKalle Valo #include <linux/sched.h>
69e705c121SKalle Valo #include <linux/bitops.h>
70e705c121SKalle Valo #include <linux/gfp.h>
71e705c121SKalle Valo #include <linux/vmalloc.h>
7249564a80SLuca Coelho #include <linux/module.h>
73f7805b33SLior Cohen #include <linux/wait.h>
74e705c121SKalle Valo 
75e705c121SKalle Valo #include "iwl-drv.h"
76e705c121SKalle Valo #include "iwl-trans.h"
77e705c121SKalle Valo #include "iwl-csr.h"
78e705c121SKalle Valo #include "iwl-prph.h"
79e705c121SKalle Valo #include "iwl-scd.h"
80e705c121SKalle Valo #include "iwl-agn-hw.h"
81d962f9b1SJohannes Berg #include "fw/error-dump.h"
82520f03eaSShahar S Matityahu #include "fw/dbg.h"
83e705c121SKalle Valo #include "internal.h"
84e705c121SKalle Valo #include "iwl-fh.h"
85e705c121SKalle Valo 
86e705c121SKalle Valo /* extended range in FW SRAM */
87e705c121SKalle Valo #define IWL_FW_MEM_EXTENDED_START	0x40000
88e705c121SKalle Valo #define IWL_FW_MEM_EXTENDED_END		0x57FFF
89e705c121SKalle Valo 
904290eaadSJohannes Berg void iwl_trans_pcie_dump_regs(struct iwl_trans *trans)
91a6d24fadSRajat Jain {
92c4d3f2eeSLuca Coelho #define PCI_DUMP_SIZE		352
93c4d3f2eeSLuca Coelho #define PCI_MEM_DUMP_SIZE	64
94c4d3f2eeSLuca Coelho #define PCI_PARENT_DUMP_SIZE	524
95a6d24fadSRajat Jain #define PREFIX_LEN		32
96a6d24fadSRajat Jain 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
97a6d24fadSRajat Jain 	struct pci_dev *pdev = trans_pcie->pci_dev;
98a6d24fadSRajat Jain 	u32 i, pos, alloc_size, *ptr, *buf;
99a6d24fadSRajat Jain 	char *prefix;
100a6d24fadSRajat Jain 
101a6d24fadSRajat Jain 	if (trans_pcie->pcie_dbg_dumped_once)
102a6d24fadSRajat Jain 		return;
103a6d24fadSRajat Jain 
104a6d24fadSRajat Jain 	/* Should be a multiple of 4 */
105a6d24fadSRajat Jain 	BUILD_BUG_ON(PCI_DUMP_SIZE > 4096 || PCI_DUMP_SIZE & 0x3);
106c4d3f2eeSLuca Coelho 	BUILD_BUG_ON(PCI_MEM_DUMP_SIZE > 4096 || PCI_MEM_DUMP_SIZE & 0x3);
107c4d3f2eeSLuca Coelho 	BUILD_BUG_ON(PCI_PARENT_DUMP_SIZE > 4096 || PCI_PARENT_DUMP_SIZE & 0x3);
108c4d3f2eeSLuca Coelho 
109a6d24fadSRajat Jain 	/* Alloc a max size buffer */
110a6d24fadSRajat Jain 	alloc_size = PCI_ERR_ROOT_ERR_SRC +  4 + PREFIX_LEN;
111c4d3f2eeSLuca Coelho 	alloc_size = max_t(u32, alloc_size, PCI_DUMP_SIZE + PREFIX_LEN);
112c4d3f2eeSLuca Coelho 	alloc_size = max_t(u32, alloc_size, PCI_MEM_DUMP_SIZE + PREFIX_LEN);
113c4d3f2eeSLuca Coelho 	alloc_size = max_t(u32, alloc_size, PCI_PARENT_DUMP_SIZE + PREFIX_LEN);
114c4d3f2eeSLuca Coelho 
115a6d24fadSRajat Jain 	buf = kmalloc(alloc_size, GFP_ATOMIC);
116a6d24fadSRajat Jain 	if (!buf)
117a6d24fadSRajat Jain 		return;
118a6d24fadSRajat Jain 	prefix = (char *)buf + alloc_size - PREFIX_LEN;
119a6d24fadSRajat Jain 
120a6d24fadSRajat Jain 	IWL_ERR(trans, "iwlwifi transaction failed, dumping registers\n");
121a6d24fadSRajat Jain 
122a6d24fadSRajat Jain 	/* Print wifi device registers */
123a6d24fadSRajat Jain 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
124a6d24fadSRajat Jain 	IWL_ERR(trans, "iwlwifi device config registers:\n");
125a6d24fadSRajat Jain 	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
126a6d24fadSRajat Jain 		if (pci_read_config_dword(pdev, i, ptr))
127a6d24fadSRajat Jain 			goto err_read;
128a6d24fadSRajat Jain 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
129a6d24fadSRajat Jain 
130a6d24fadSRajat Jain 	IWL_ERR(trans, "iwlwifi device memory mapped registers:\n");
131c4d3f2eeSLuca Coelho 	for (i = 0, ptr = buf; i < PCI_MEM_DUMP_SIZE; i += 4, ptr++)
132a6d24fadSRajat Jain 		*ptr = iwl_read32(trans, i);
133a6d24fadSRajat Jain 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
134a6d24fadSRajat Jain 
135a6d24fadSRajat Jain 	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
136a6d24fadSRajat Jain 	if (pos) {
137a6d24fadSRajat Jain 		IWL_ERR(trans, "iwlwifi device AER capability structure:\n");
138a6d24fadSRajat Jain 		for (i = 0, ptr = buf; i < PCI_ERR_ROOT_COMMAND; i += 4, ptr++)
139a6d24fadSRajat Jain 			if (pci_read_config_dword(pdev, pos + i, ptr))
140a6d24fadSRajat Jain 				goto err_read;
141a6d24fadSRajat Jain 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET,
142a6d24fadSRajat Jain 			       32, 4, buf, i, 0);
143a6d24fadSRajat Jain 	}
144a6d24fadSRajat Jain 
145a6d24fadSRajat Jain 	/* Print parent device registers next */
146a6d24fadSRajat Jain 	if (!pdev->bus->self)
147a6d24fadSRajat Jain 		goto out;
148a6d24fadSRajat Jain 
149a6d24fadSRajat Jain 	pdev = pdev->bus->self;
150a6d24fadSRajat Jain 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
151a6d24fadSRajat Jain 
152a6d24fadSRajat Jain 	IWL_ERR(trans, "iwlwifi parent port (%s) config registers:\n",
153a6d24fadSRajat Jain 		pci_name(pdev));
154c4d3f2eeSLuca Coelho 	for (i = 0, ptr = buf; i < PCI_PARENT_DUMP_SIZE; i += 4, ptr++)
155a6d24fadSRajat Jain 		if (pci_read_config_dword(pdev, i, ptr))
156a6d24fadSRajat Jain 			goto err_read;
157a6d24fadSRajat Jain 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
158a6d24fadSRajat Jain 
159a6d24fadSRajat Jain 	/* Print root port AER registers */
160a6d24fadSRajat Jain 	pos = 0;
161a6d24fadSRajat Jain 	pdev = pcie_find_root_port(pdev);
162a6d24fadSRajat Jain 	if (pdev)
163a6d24fadSRajat Jain 		pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
164a6d24fadSRajat Jain 	if (pos) {
165a6d24fadSRajat Jain 		IWL_ERR(trans, "iwlwifi root port (%s) AER cap structure:\n",
166a6d24fadSRajat Jain 			pci_name(pdev));
167a6d24fadSRajat Jain 		sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
168a6d24fadSRajat Jain 		for (i = 0, ptr = buf; i <= PCI_ERR_ROOT_ERR_SRC; i += 4, ptr++)
169a6d24fadSRajat Jain 			if (pci_read_config_dword(pdev, pos + i, ptr))
170a6d24fadSRajat Jain 				goto err_read;
171a6d24fadSRajat Jain 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32,
172a6d24fadSRajat Jain 			       4, buf, i, 0);
173a6d24fadSRajat Jain 	}
174f3402d6dSSara Sharon 	goto out;
175a6d24fadSRajat Jain 
176a6d24fadSRajat Jain err_read:
177a6d24fadSRajat Jain 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
178a6d24fadSRajat Jain 	IWL_ERR(trans, "Read failed at 0x%X\n", i);
179a6d24fadSRajat Jain out:
180a6d24fadSRajat Jain 	trans_pcie->pcie_dbg_dumped_once = 1;
181a6d24fadSRajat Jain 	kfree(buf);
182a6d24fadSRajat Jain }
183a6d24fadSRajat Jain 
184870c2a11SGolan Ben Ami static void iwl_trans_pcie_sw_reset(struct iwl_trans *trans)
185870c2a11SGolan Ben Ami {
186870c2a11SGolan Ben Ami 	/* Reset entire device - do controller reset (results in SHRD_HW_RST) */
187a8cbb46fSGolan Ben Ami 	iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset,
188a8cbb46fSGolan Ben Ami 		    BIT(trans->cfg->csr->flag_sw_reset));
189870c2a11SGolan Ben Ami 	usleep_range(5000, 6000);
190870c2a11SGolan Ben Ami }
191870c2a11SGolan Ben Ami 
192e705c121SKalle Valo static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
193e705c121SKalle Valo {
19488964b2eSSara Sharon 	int i;
195e705c121SKalle Valo 
19691c28b83SShahar S Matityahu 	for (i = 0; i < trans->dbg.num_blocks; i++) {
19791c28b83SShahar S Matityahu 		dma_free_coherent(trans->dev, trans->dbg.fw_mon[i].size,
19891c28b83SShahar S Matityahu 				  trans->dbg.fw_mon[i].block,
19991c28b83SShahar S Matityahu 				  trans->dbg.fw_mon[i].physical);
20091c28b83SShahar S Matityahu 		trans->dbg.fw_mon[i].block = NULL;
20191c28b83SShahar S Matityahu 		trans->dbg.fw_mon[i].physical = 0;
20291c28b83SShahar S Matityahu 		trans->dbg.fw_mon[i].size = 0;
20391c28b83SShahar S Matityahu 		trans->dbg.num_blocks--;
20488964b2eSSara Sharon 	}
205e705c121SKalle Valo }
206e705c121SKalle Valo 
20788964b2eSSara Sharon static void iwl_pcie_alloc_fw_monitor_block(struct iwl_trans *trans,
20888964b2eSSara Sharon 					    u8 max_power, u8 min_power)
209e705c121SKalle Valo {
210c5f97542SShahar S Matityahu 	void *cpu_addr = NULL;
21188964b2eSSara Sharon 	dma_addr_t phys = 0;
212e705c121SKalle Valo 	u32 size = 0;
213e705c121SKalle Valo 	u8 power;
214e705c121SKalle Valo 
21588964b2eSSara Sharon 	for (power = max_power; power >= min_power; power--) {
216e705c121SKalle Valo 		size = BIT(power);
217c5f97542SShahar S Matityahu 		cpu_addr = dma_alloc_coherent(trans->dev, size, &phys,
2182d46f7afSChristoph Hellwig 					      GFP_KERNEL | __GFP_NOWARN);
219c5f97542SShahar S Matityahu 		if (!cpu_addr)
220e705c121SKalle Valo 			continue;
221e705c121SKalle Valo 
222e705c121SKalle Valo 		IWL_INFO(trans,
223c5f97542SShahar S Matityahu 			 "Allocated 0x%08x bytes for firmware monitor.\n",
224c5f97542SShahar S Matityahu 			 size);
225e705c121SKalle Valo 		break;
226e705c121SKalle Valo 	}
227e705c121SKalle Valo 
228c5f97542SShahar S Matityahu 	if (WARN_ON_ONCE(!cpu_addr))
229e705c121SKalle Valo 		return;
230e705c121SKalle Valo 
231e705c121SKalle Valo 	if (power != max_power)
232e705c121SKalle Valo 		IWL_ERR(trans,
233e705c121SKalle Valo 			"Sorry - debug buffer is only %luK while you requested %luK\n",
234e705c121SKalle Valo 			(unsigned long)BIT(power - 10),
235e705c121SKalle Valo 			(unsigned long)BIT(max_power - 10));
236e705c121SKalle Valo 
23791c28b83SShahar S Matityahu 	trans->dbg.fw_mon[trans->dbg.num_blocks].block = cpu_addr;
23891c28b83SShahar S Matityahu 	trans->dbg.fw_mon[trans->dbg.num_blocks].physical = phys;
23991c28b83SShahar S Matityahu 	trans->dbg.fw_mon[trans->dbg.num_blocks].size = size;
24091c28b83SShahar S Matityahu 	trans->dbg.num_blocks++;
24188964b2eSSara Sharon }
24288964b2eSSara Sharon 
24388964b2eSSara Sharon void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
24488964b2eSSara Sharon {
24588964b2eSSara Sharon 	if (!max_power) {
24688964b2eSSara Sharon 		/* default max_power is maximum */
24788964b2eSSara Sharon 		max_power = 26;
24888964b2eSSara Sharon 	} else {
24988964b2eSSara Sharon 		max_power += 11;
25088964b2eSSara Sharon 	}
25188964b2eSSara Sharon 
25288964b2eSSara Sharon 	if (WARN(max_power > 26,
25388964b2eSSara Sharon 		 "External buffer size for monitor is too big %d, check the FW TLV\n",
25488964b2eSSara Sharon 		 max_power))
25588964b2eSSara Sharon 		return;
25688964b2eSSara Sharon 
25788964b2eSSara Sharon 	/*
25888964b2eSSara Sharon 	 * This function allocats the default fw monitor.
25988964b2eSSara Sharon 	 * The optional additional ones will be allocated in runtime
26088964b2eSSara Sharon 	 */
26191c28b83SShahar S Matityahu 	if (trans->dbg.num_blocks)
26288964b2eSSara Sharon 		return;
26388964b2eSSara Sharon 
26488964b2eSSara Sharon 	iwl_pcie_alloc_fw_monitor_block(trans, max_power, 11);
265e705c121SKalle Valo }
266e705c121SKalle Valo 
267e705c121SKalle Valo static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
268e705c121SKalle Valo {
269e705c121SKalle Valo 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
270e705c121SKalle Valo 		    ((reg & 0x0000ffff) | (2 << 28)));
271e705c121SKalle Valo 	return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
272e705c121SKalle Valo }
273e705c121SKalle Valo 
274e705c121SKalle Valo static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
275e705c121SKalle Valo {
276e705c121SKalle Valo 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
277e705c121SKalle Valo 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
278e705c121SKalle Valo 		    ((reg & 0x0000ffff) | (3 << 28)));
279e705c121SKalle Valo }
280e705c121SKalle Valo 
281e705c121SKalle Valo static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
282e705c121SKalle Valo {
283e705c121SKalle Valo 	if (trans->cfg->apmg_not_supported)
284e705c121SKalle Valo 		return;
285e705c121SKalle Valo 
286e705c121SKalle Valo 	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
287e705c121SKalle Valo 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
288e705c121SKalle Valo 				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
289e705c121SKalle Valo 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
290e705c121SKalle Valo 	else
291e705c121SKalle Valo 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
292e705c121SKalle Valo 				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
293e705c121SKalle Valo 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
294e705c121SKalle Valo }
295e705c121SKalle Valo 
296e705c121SKalle Valo /* PCI registers */
297e705c121SKalle Valo #define PCI_CFG_RETRY_TIMEOUT	0x041
298e705c121SKalle Valo 
299eda50cdeSSara Sharon void iwl_pcie_apm_config(struct iwl_trans *trans)
300e705c121SKalle Valo {
301e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
302e705c121SKalle Valo 	u16 lctl;
303e705c121SKalle Valo 	u16 cap;
304e705c121SKalle Valo 
305e705c121SKalle Valo 	/*
306e705c121SKalle Valo 	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
307e705c121SKalle Valo 	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
308e705c121SKalle Valo 	 * If so (likely), disable L0S, so device moves directly L0->L1;
309e705c121SKalle Valo 	 *    costs negligible amount of power savings.
310e705c121SKalle Valo 	 * If not (unlikely), enable L0S, so there is at least some
311e705c121SKalle Valo 	 *    power savings, even without L1.
312e705c121SKalle Valo 	 */
313e705c121SKalle Valo 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
314e705c121SKalle Valo 	if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
315e705c121SKalle Valo 		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
316e705c121SKalle Valo 	else
317e705c121SKalle Valo 		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
318e705c121SKalle Valo 	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
319e705c121SKalle Valo 
320e705c121SKalle Valo 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
321e705c121SKalle Valo 	trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
322d74a61fcSLuca Coelho 	IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n",
323e705c121SKalle Valo 			(lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
324e705c121SKalle Valo 			trans->ltr_enabled ? "En" : "Dis");
325e705c121SKalle Valo }
326e705c121SKalle Valo 
327e705c121SKalle Valo /*
328e705c121SKalle Valo  * Start up NIC's basic functionality after it has been reset
329e705c121SKalle Valo  * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
330e705c121SKalle Valo  * NOTE:  This does not load uCode nor start the embedded processor
331e705c121SKalle Valo  */
332e705c121SKalle Valo static int iwl_pcie_apm_init(struct iwl_trans *trans)
333e705c121SKalle Valo {
33452b6e168SEmmanuel Grumbach 	int ret;
33552b6e168SEmmanuel Grumbach 
336e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
337e705c121SKalle Valo 
338e705c121SKalle Valo 	/*
339e705c121SKalle Valo 	 * Use "set_bit" below rather than "write", to preserve any hardware
340e705c121SKalle Valo 	 * bits already set by default after reset.
341e705c121SKalle Valo 	 */
342e705c121SKalle Valo 
343e705c121SKalle Valo 	/* Disable L0S exit timer (platform NMI Work/Around) */
3446e584873SSara Sharon 	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
345e705c121SKalle Valo 		iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
346e705c121SKalle Valo 			    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
347e705c121SKalle Valo 
348e705c121SKalle Valo 	/*
349e705c121SKalle Valo 	 * Disable L0s without affecting L1;
350e705c121SKalle Valo 	 *  don't wait for ICH L0s (ICH bug W/A)
351e705c121SKalle Valo 	 */
352e705c121SKalle Valo 	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
353e705c121SKalle Valo 		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
354e705c121SKalle Valo 
355e705c121SKalle Valo 	/* Set FH wait threshold to maximum (HW error during stress W/A) */
356e705c121SKalle Valo 	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
357e705c121SKalle Valo 
358e705c121SKalle Valo 	/*
359e705c121SKalle Valo 	 * Enable HAP INTA (interrupt from management bus) to
360e705c121SKalle Valo 	 * wake device's PCI Express link L1a -> L0s
361e705c121SKalle Valo 	 */
362e705c121SKalle Valo 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
363e705c121SKalle Valo 		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
364e705c121SKalle Valo 
365e705c121SKalle Valo 	iwl_pcie_apm_config(trans);
366e705c121SKalle Valo 
367e705c121SKalle Valo 	/* Configure analog phase-lock-loop before activating to D0A */
36877d76931SJohannes Berg 	if (trans->cfg->base_params->pll_cfg)
36977d76931SJohannes Berg 		iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
370e705c121SKalle Valo 
371c96b5eecSJohannes Berg 	ret = iwl_finish_nic_init(trans);
372c96b5eecSJohannes Berg 	if (ret)
37352b6e168SEmmanuel Grumbach 		return ret;
374e705c121SKalle Valo 
375e705c121SKalle Valo 	if (trans->cfg->host_interrupt_operation_mode) {
376e705c121SKalle Valo 		/*
377e705c121SKalle Valo 		 * This is a bit of an abuse - This is needed for 7260 / 3160
378e705c121SKalle Valo 		 * only check host_interrupt_operation_mode even if this is
379e705c121SKalle Valo 		 * not related to host_interrupt_operation_mode.
380e705c121SKalle Valo 		 *
381e705c121SKalle Valo 		 * Enable the oscillator to count wake up time for L1 exit. This
382e705c121SKalle Valo 		 * consumes slightly more power (100uA) - but allows to be sure
383e705c121SKalle Valo 		 * that we wake up from L1 on time.
384e705c121SKalle Valo 		 *
385e705c121SKalle Valo 		 * This looks weird: read twice the same register, discard the
386e705c121SKalle Valo 		 * value, set a bit, and yet again, read that same register
387e705c121SKalle Valo 		 * just to discard the value. But that's the way the hardware
388e705c121SKalle Valo 		 * seems to like it.
389e705c121SKalle Valo 		 */
390e705c121SKalle Valo 		iwl_read_prph(trans, OSC_CLK);
391e705c121SKalle Valo 		iwl_read_prph(trans, OSC_CLK);
392e705c121SKalle Valo 		iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
393e705c121SKalle Valo 		iwl_read_prph(trans, OSC_CLK);
394e705c121SKalle Valo 		iwl_read_prph(trans, OSC_CLK);
395e705c121SKalle Valo 	}
396e705c121SKalle Valo 
397e705c121SKalle Valo 	/*
398e705c121SKalle Valo 	 * Enable DMA clock and wait for it to stabilize.
399e705c121SKalle Valo 	 *
400e705c121SKalle Valo 	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
401e705c121SKalle Valo 	 * bits do not disable clocks.  This preserves any hardware
402e705c121SKalle Valo 	 * bits already set by default in "CLK_CTRL_REG" after reset.
403e705c121SKalle Valo 	 */
404e705c121SKalle Valo 	if (!trans->cfg->apmg_not_supported) {
405e705c121SKalle Valo 		iwl_write_prph(trans, APMG_CLK_EN_REG,
406e705c121SKalle Valo 			       APMG_CLK_VAL_DMA_CLK_RQT);
407e705c121SKalle Valo 		udelay(20);
408e705c121SKalle Valo 
409e705c121SKalle Valo 		/* Disable L1-Active */
410e705c121SKalle Valo 		iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
411e705c121SKalle Valo 				  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
412e705c121SKalle Valo 
413e705c121SKalle Valo 		/* Clear the interrupt in APMG if the NIC is in RFKILL */
414e705c121SKalle Valo 		iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
415e705c121SKalle Valo 			       APMG_RTC_INT_STT_RFKILL);
416e705c121SKalle Valo 	}
417e705c121SKalle Valo 
418e705c121SKalle Valo 	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
419e705c121SKalle Valo 
42052b6e168SEmmanuel Grumbach 	return 0;
421e705c121SKalle Valo }
422e705c121SKalle Valo 
423e705c121SKalle Valo /*
424e705c121SKalle Valo  * Enable LP XTAL to avoid HW bug where device may consume much power if
425e705c121SKalle Valo  * FW is not loaded after device reset. LP XTAL is disabled by default
426e705c121SKalle Valo  * after device HW reset. Do it only if XTAL is fed by internal source.
427e705c121SKalle Valo  * Configure device's "persistence" mode to avoid resetting XTAL again when
428e705c121SKalle Valo  * SHRD_HW_RST occurs in S3.
429e705c121SKalle Valo  */
430e705c121SKalle Valo static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
431e705c121SKalle Valo {
432e705c121SKalle Valo 	int ret;
433e705c121SKalle Valo 	u32 apmg_gp1_reg;
434e705c121SKalle Valo 	u32 apmg_xtal_cfg_reg;
435e705c121SKalle Valo 	u32 dl_cfg_reg;
436e705c121SKalle Valo 
437e705c121SKalle Valo 	/* Force XTAL ON */
438e705c121SKalle Valo 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
439e705c121SKalle Valo 				 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
440e705c121SKalle Valo 
441870c2a11SGolan Ben Ami 	iwl_trans_pcie_sw_reset(trans);
442e705c121SKalle Valo 
443c96b5eecSJohannes Berg 	ret = iwl_finish_nic_init(trans);
444c96b5eecSJohannes Berg 	if (WARN_ON(ret)) {
445e705c121SKalle Valo 		/* Release XTAL ON request */
446e705c121SKalle Valo 		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
447e705c121SKalle Valo 					   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
448e705c121SKalle Valo 		return;
449e705c121SKalle Valo 	}
450e705c121SKalle Valo 
451e705c121SKalle Valo 	/*
452e705c121SKalle Valo 	 * Clear "disable persistence" to avoid LP XTAL resetting when
453e705c121SKalle Valo 	 * SHRD_HW_RST is applied in S3.
454e705c121SKalle Valo 	 */
455e705c121SKalle Valo 	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
456e705c121SKalle Valo 				    APMG_PCIDEV_STT_VAL_PERSIST_DIS);
457e705c121SKalle Valo 
458e705c121SKalle Valo 	/*
459e705c121SKalle Valo 	 * Force APMG XTAL to be active to prevent its disabling by HW
460e705c121SKalle Valo 	 * caused by APMG idle state.
461e705c121SKalle Valo 	 */
462e705c121SKalle Valo 	apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
463e705c121SKalle Valo 						    SHR_APMG_XTAL_CFG_REG);
464e705c121SKalle Valo 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
465e705c121SKalle Valo 				 apmg_xtal_cfg_reg |
466e705c121SKalle Valo 				 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
467e705c121SKalle Valo 
468870c2a11SGolan Ben Ami 	iwl_trans_pcie_sw_reset(trans);
469e705c121SKalle Valo 
470e705c121SKalle Valo 	/* Enable LP XTAL by indirect access through CSR */
471e705c121SKalle Valo 	apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
472e705c121SKalle Valo 	iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
473e705c121SKalle Valo 				 SHR_APMG_GP1_WF_XTAL_LP_EN |
474e705c121SKalle Valo 				 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
475e705c121SKalle Valo 
476e705c121SKalle Valo 	/* Clear delay line clock power up */
477e705c121SKalle Valo 	dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
478e705c121SKalle Valo 	iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
479e705c121SKalle Valo 				 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
480e705c121SKalle Valo 
481e705c121SKalle Valo 	/*
482e705c121SKalle Valo 	 * Enable persistence mode to avoid LP XTAL resetting when
483e705c121SKalle Valo 	 * SHRD_HW_RST is applied in S3.
484e705c121SKalle Valo 	 */
485e705c121SKalle Valo 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
486e705c121SKalle Valo 		    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
487e705c121SKalle Valo 
488e705c121SKalle Valo 	/*
489e705c121SKalle Valo 	 * Clear "initialization complete" bit to move adapter from
490e705c121SKalle Valo 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
491e705c121SKalle Valo 	 */
492e705c121SKalle Valo 	iwl_clear_bit(trans, CSR_GP_CNTRL,
493a8cbb46fSGolan Ben Ami 		      BIT(trans->cfg->csr->flag_init_done));
494e705c121SKalle Valo 
495e705c121SKalle Valo 	/* Activates XTAL resources monitor */
496e705c121SKalle Valo 	__iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
497e705c121SKalle Valo 				 CSR_MONITOR_XTAL_RESOURCES);
498e705c121SKalle Valo 
499e705c121SKalle Valo 	/* Release XTAL ON request */
500e705c121SKalle Valo 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
501e705c121SKalle Valo 				   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
502e705c121SKalle Valo 	udelay(10);
503e705c121SKalle Valo 
504e705c121SKalle Valo 	/* Release APMG XTAL */
505e705c121SKalle Valo 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
506e705c121SKalle Valo 				 apmg_xtal_cfg_reg &
507e705c121SKalle Valo 				 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
508e705c121SKalle Valo }
509e705c121SKalle Valo 
510e8c8935eSJohannes Berg void iwl_pcie_apm_stop_master(struct iwl_trans *trans)
511e705c121SKalle Valo {
512e8c8935eSJohannes Berg 	int ret;
513e705c121SKalle Valo 
514e705c121SKalle Valo 	/* stop device's busmaster DMA activity */
515a8cbb46fSGolan Ben Ami 	iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset,
516a8cbb46fSGolan Ben Ami 		    BIT(trans->cfg->csr->flag_stop_master));
517e705c121SKalle Valo 
518a8cbb46fSGolan Ben Ami 	ret = iwl_poll_bit(trans, trans->cfg->csr->addr_sw_reset,
519a8cbb46fSGolan Ben Ami 			   BIT(trans->cfg->csr->flag_master_dis),
520a8cbb46fSGolan Ben Ami 			   BIT(trans->cfg->csr->flag_master_dis), 100);
521e705c121SKalle Valo 	if (ret < 0)
522e705c121SKalle Valo 		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
523e705c121SKalle Valo 
524e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "stop master\n");
525e705c121SKalle Valo }
526e705c121SKalle Valo 
527e705c121SKalle Valo static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
528e705c121SKalle Valo {
529e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
530e705c121SKalle Valo 
531e705c121SKalle Valo 	if (op_mode_leave) {
532e705c121SKalle Valo 		if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
533e705c121SKalle Valo 			iwl_pcie_apm_init(trans);
534e705c121SKalle Valo 
535e705c121SKalle Valo 		/* inform ME that we are leaving */
536e705c121SKalle Valo 		if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
537e705c121SKalle Valo 			iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
538e705c121SKalle Valo 					  APMG_PCIDEV_STT_VAL_WAKE_ME);
5396e584873SSara Sharon 		else if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
540e705c121SKalle Valo 			iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
541e705c121SKalle Valo 				    CSR_RESET_LINK_PWR_MGMT_DISABLED);
542e705c121SKalle Valo 			iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
543e705c121SKalle Valo 				    CSR_HW_IF_CONFIG_REG_PREPARE |
544e705c121SKalle Valo 				    CSR_HW_IF_CONFIG_REG_ENABLE_PME);
545e705c121SKalle Valo 			mdelay(1);
546e705c121SKalle Valo 			iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
547e705c121SKalle Valo 				      CSR_RESET_LINK_PWR_MGMT_DISABLED);
548e705c121SKalle Valo 		}
549e705c121SKalle Valo 		mdelay(5);
550e705c121SKalle Valo 	}
551e705c121SKalle Valo 
552e705c121SKalle Valo 	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
553e705c121SKalle Valo 
554e705c121SKalle Valo 	/* Stop device's DMA activity */
555e705c121SKalle Valo 	iwl_pcie_apm_stop_master(trans);
556e705c121SKalle Valo 
557e705c121SKalle Valo 	if (trans->cfg->lp_xtal_workaround) {
558e705c121SKalle Valo 		iwl_pcie_apm_lp_xtal_enable(trans);
559e705c121SKalle Valo 		return;
560e705c121SKalle Valo 	}
561e705c121SKalle Valo 
562870c2a11SGolan Ben Ami 	iwl_trans_pcie_sw_reset(trans);
563e705c121SKalle Valo 
564e705c121SKalle Valo 	/*
565e705c121SKalle Valo 	 * Clear "initialization complete" bit to move adapter from
566e705c121SKalle Valo 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
567e705c121SKalle Valo 	 */
568e705c121SKalle Valo 	iwl_clear_bit(trans, CSR_GP_CNTRL,
569a8cbb46fSGolan Ben Ami 		      BIT(trans->cfg->csr->flag_init_done));
570e705c121SKalle Valo }
571e705c121SKalle Valo 
572e705c121SKalle Valo static int iwl_pcie_nic_init(struct iwl_trans *trans)
573e705c121SKalle Valo {
574e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
57552b6e168SEmmanuel Grumbach 	int ret;
576e705c121SKalle Valo 
577e705c121SKalle Valo 	/* nic_init */
578e705c121SKalle Valo 	spin_lock(&trans_pcie->irq_lock);
57952b6e168SEmmanuel Grumbach 	ret = iwl_pcie_apm_init(trans);
580e705c121SKalle Valo 	spin_unlock(&trans_pcie->irq_lock);
581e705c121SKalle Valo 
58252b6e168SEmmanuel Grumbach 	if (ret)
58352b6e168SEmmanuel Grumbach 		return ret;
58452b6e168SEmmanuel Grumbach 
585e705c121SKalle Valo 	iwl_pcie_set_pwr(trans, false);
586e705c121SKalle Valo 
587e705c121SKalle Valo 	iwl_op_mode_nic_config(trans->op_mode);
588e705c121SKalle Valo 
589e705c121SKalle Valo 	/* Allocate the RX queue, or reset if it is already allocated */
590e705c121SKalle Valo 	iwl_pcie_rx_init(trans);
591e705c121SKalle Valo 
592e705c121SKalle Valo 	/* Allocate or reset and init all Tx and Command queues */
593e705c121SKalle Valo 	if (iwl_pcie_tx_init(trans))
594e705c121SKalle Valo 		return -ENOMEM;
595e705c121SKalle Valo 
596e705c121SKalle Valo 	if (trans->cfg->base_params->shadow_reg_enable) {
597e705c121SKalle Valo 		/* enable shadow regs in HW */
598e705c121SKalle Valo 		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
599e705c121SKalle Valo 		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
600e705c121SKalle Valo 	}
601e705c121SKalle Valo 
602e705c121SKalle Valo 	return 0;
603e705c121SKalle Valo }
604e705c121SKalle Valo 
605e705c121SKalle Valo #define HW_READY_TIMEOUT (50)
606e705c121SKalle Valo 
607e705c121SKalle Valo /* Note: returns poll_bit return value, which is >= 0 if success */
608e705c121SKalle Valo static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
609e705c121SKalle Valo {
610e705c121SKalle Valo 	int ret;
611e705c121SKalle Valo 
612e705c121SKalle Valo 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
613e705c121SKalle Valo 		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
614e705c121SKalle Valo 
615e705c121SKalle Valo 	/* See if we got it */
616e705c121SKalle Valo 	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
617e705c121SKalle Valo 			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
618e705c121SKalle Valo 			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
619e705c121SKalle Valo 			   HW_READY_TIMEOUT);
620e705c121SKalle Valo 
621e705c121SKalle Valo 	if (ret >= 0)
622e705c121SKalle Valo 		iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
623e705c121SKalle Valo 
624e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
625e705c121SKalle Valo 	return ret;
626e705c121SKalle Valo }
627e705c121SKalle Valo 
628e705c121SKalle Valo /* Note: returns standard 0/-ERROR code */
629eda50cdeSSara Sharon int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
630e705c121SKalle Valo {
631e705c121SKalle Valo 	int ret;
632e705c121SKalle Valo 	int t = 0;
633e705c121SKalle Valo 	int iter;
634e705c121SKalle Valo 
635e705c121SKalle Valo 	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
636e705c121SKalle Valo 
637e705c121SKalle Valo 	ret = iwl_pcie_set_hw_ready(trans);
638e705c121SKalle Valo 	/* If the card is ready, exit 0 */
639e705c121SKalle Valo 	if (ret >= 0)
640e705c121SKalle Valo 		return 0;
641e705c121SKalle Valo 
642e705c121SKalle Valo 	iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
643e705c121SKalle Valo 		    CSR_RESET_LINK_PWR_MGMT_DISABLED);
644192185d6SJohannes Berg 	usleep_range(1000, 2000);
645e705c121SKalle Valo 
646e705c121SKalle Valo 	for (iter = 0; iter < 10; iter++) {
647e705c121SKalle Valo 		/* If HW is not ready, prepare the conditions to check again */
648e705c121SKalle Valo 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
649e705c121SKalle Valo 			    CSR_HW_IF_CONFIG_REG_PREPARE);
650e705c121SKalle Valo 
651e705c121SKalle Valo 		do {
652e705c121SKalle Valo 			ret = iwl_pcie_set_hw_ready(trans);
653e705c121SKalle Valo 			if (ret >= 0)
654e705c121SKalle Valo 				return 0;
655e705c121SKalle Valo 
656e705c121SKalle Valo 			usleep_range(200, 1000);
657e705c121SKalle Valo 			t += 200;
658e705c121SKalle Valo 		} while (t < 150000);
659e705c121SKalle Valo 		msleep(25);
660e705c121SKalle Valo 	}
661e705c121SKalle Valo 
662e705c121SKalle Valo 	IWL_ERR(trans, "Couldn't prepare the card\n");
663e705c121SKalle Valo 
664e705c121SKalle Valo 	return ret;
665e705c121SKalle Valo }
666e705c121SKalle Valo 
667e705c121SKalle Valo /*
668e705c121SKalle Valo  * ucode
669e705c121SKalle Valo  */
670564cdce7SSara Sharon static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
671564cdce7SSara Sharon 					    u32 dst_addr, dma_addr_t phy_addr,
672564cdce7SSara Sharon 					    u32 byte_cnt)
673e705c121SKalle Valo {
674bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
675e705c121SKalle Valo 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
676e705c121SKalle Valo 
677bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
678e705c121SKalle Valo 		    dst_addr);
679e705c121SKalle Valo 
680bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
681e705c121SKalle Valo 		    phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
682e705c121SKalle Valo 
683bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
684e705c121SKalle Valo 		    (iwl_get_dma_hi_addr(phy_addr)
685e705c121SKalle Valo 			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
686e705c121SKalle Valo 
687bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
688bac842daSEmmanuel Grumbach 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
689bac842daSEmmanuel Grumbach 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
690e705c121SKalle Valo 		    FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
691e705c121SKalle Valo 
692bac842daSEmmanuel Grumbach 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
693e705c121SKalle Valo 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
694e705c121SKalle Valo 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
695e705c121SKalle Valo 		    FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
696564cdce7SSara Sharon }
697e705c121SKalle Valo 
698564cdce7SSara Sharon static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
699564cdce7SSara Sharon 					u32 dst_addr, dma_addr_t phy_addr,
700564cdce7SSara Sharon 					u32 byte_cnt)
701564cdce7SSara Sharon {
702564cdce7SSara Sharon 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
703564cdce7SSara Sharon 	unsigned long flags;
704564cdce7SSara Sharon 	int ret;
705564cdce7SSara Sharon 
706564cdce7SSara Sharon 	trans_pcie->ucode_write_complete = false;
707564cdce7SSara Sharon 
708564cdce7SSara Sharon 	if (!iwl_trans_grab_nic_access(trans, &flags))
709564cdce7SSara Sharon 		return -EIO;
710564cdce7SSara Sharon 
711564cdce7SSara Sharon 	iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
712564cdce7SSara Sharon 					byte_cnt);
713bac842daSEmmanuel Grumbach 	iwl_trans_release_nic_access(trans, &flags);
714bac842daSEmmanuel Grumbach 
715e705c121SKalle Valo 	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
716e705c121SKalle Valo 				 trans_pcie->ucode_write_complete, 5 * HZ);
717e705c121SKalle Valo 	if (!ret) {
718e705c121SKalle Valo 		IWL_ERR(trans, "Failed to load firmware chunk!\n");
719fb12777aSKirtika Ruchandani 		iwl_trans_pcie_dump_regs(trans);
720e705c121SKalle Valo 		return -ETIMEDOUT;
721e705c121SKalle Valo 	}
722e705c121SKalle Valo 
723e705c121SKalle Valo 	return 0;
724e705c121SKalle Valo }
725e705c121SKalle Valo 
726e705c121SKalle Valo static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
727e705c121SKalle Valo 			    const struct fw_desc *section)
728e705c121SKalle Valo {
729e705c121SKalle Valo 	u8 *v_addr;
730e705c121SKalle Valo 	dma_addr_t p_addr;
731e705c121SKalle Valo 	u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
732e705c121SKalle Valo 	int ret = 0;
733e705c121SKalle Valo 
734e705c121SKalle Valo 	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
735e705c121SKalle Valo 		     section_num);
736e705c121SKalle Valo 
737e705c121SKalle Valo 	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
738e705c121SKalle Valo 				    GFP_KERNEL | __GFP_NOWARN);
739e705c121SKalle Valo 	if (!v_addr) {
740e705c121SKalle Valo 		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
741e705c121SKalle Valo 		chunk_sz = PAGE_SIZE;
742e705c121SKalle Valo 		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
743e705c121SKalle Valo 					    &p_addr, GFP_KERNEL);
744e705c121SKalle Valo 		if (!v_addr)
745e705c121SKalle Valo 			return -ENOMEM;
746e705c121SKalle Valo 	}
747e705c121SKalle Valo 
748e705c121SKalle Valo 	for (offset = 0; offset < section->len; offset += chunk_sz) {
749e705c121SKalle Valo 		u32 copy_size, dst_addr;
750e705c121SKalle Valo 		bool extended_addr = false;
751e705c121SKalle Valo 
752e705c121SKalle Valo 		copy_size = min_t(u32, chunk_sz, section->len - offset);
753e705c121SKalle Valo 		dst_addr = section->offset + offset;
754e705c121SKalle Valo 
755e705c121SKalle Valo 		if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
756e705c121SKalle Valo 		    dst_addr <= IWL_FW_MEM_EXTENDED_END)
757e705c121SKalle Valo 			extended_addr = true;
758e705c121SKalle Valo 
759e705c121SKalle Valo 		if (extended_addr)
760e705c121SKalle Valo 			iwl_set_bits_prph(trans, LMPM_CHICK,
761e705c121SKalle Valo 					  LMPM_CHICK_EXTENDED_ADDR_SPACE);
762e705c121SKalle Valo 
763e705c121SKalle Valo 		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
764e705c121SKalle Valo 		ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
765e705c121SKalle Valo 						   copy_size);
766e705c121SKalle Valo 
767e705c121SKalle Valo 		if (extended_addr)
768e705c121SKalle Valo 			iwl_clear_bits_prph(trans, LMPM_CHICK,
769e705c121SKalle Valo 					    LMPM_CHICK_EXTENDED_ADDR_SPACE);
770e705c121SKalle Valo 
771e705c121SKalle Valo 		if (ret) {
772e705c121SKalle Valo 			IWL_ERR(trans,
773e705c121SKalle Valo 				"Could not load the [%d] uCode section\n",
774e705c121SKalle Valo 				section_num);
775e705c121SKalle Valo 			break;
776e705c121SKalle Valo 		}
777e705c121SKalle Valo 	}
778e705c121SKalle Valo 
779e705c121SKalle Valo 	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
780e705c121SKalle Valo 	return ret;
781e705c121SKalle Valo }
782e705c121SKalle Valo 
783e705c121SKalle Valo static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
784e705c121SKalle Valo 					   const struct fw_img *image,
785e705c121SKalle Valo 					   int cpu,
786e705c121SKalle Valo 					   int *first_ucode_section)
787e705c121SKalle Valo {
788e705c121SKalle Valo 	int shift_param;
789e705c121SKalle Valo 	int i, ret = 0, sec_num = 0x1;
790e705c121SKalle Valo 	u32 val, last_read_idx = 0;
791e705c121SKalle Valo 
792e705c121SKalle Valo 	if (cpu == 1) {
793e705c121SKalle Valo 		shift_param = 0;
794e705c121SKalle Valo 		*first_ucode_section = 0;
795e705c121SKalle Valo 	} else {
796e705c121SKalle Valo 		shift_param = 16;
797e705c121SKalle Valo 		(*first_ucode_section)++;
798e705c121SKalle Valo 	}
799e705c121SKalle Valo 
800eef187a7SSara Sharon 	for (i = *first_ucode_section; i < image->num_sec; i++) {
801e705c121SKalle Valo 		last_read_idx = i;
802e705c121SKalle Valo 
803e705c121SKalle Valo 		/*
804e705c121SKalle Valo 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
805e705c121SKalle Valo 		 * CPU1 to CPU2.
806e705c121SKalle Valo 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
807e705c121SKalle Valo 		 * CPU2 non paged to CPU2 paging sec.
808e705c121SKalle Valo 		 */
809e705c121SKalle Valo 		if (!image->sec[i].data ||
810e705c121SKalle Valo 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
811e705c121SKalle Valo 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
812e705c121SKalle Valo 			IWL_DEBUG_FW(trans,
813e705c121SKalle Valo 				     "Break since Data not valid or Empty section, sec = %d\n",
814e705c121SKalle Valo 				     i);
815e705c121SKalle Valo 			break;
816e705c121SKalle Valo 		}
817e705c121SKalle Valo 
818e705c121SKalle Valo 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
819e705c121SKalle Valo 		if (ret)
820e705c121SKalle Valo 			return ret;
821e705c121SKalle Valo 
822d6a2c5c7SSara Sharon 		/* Notify ucode of loaded section number and status */
823e705c121SKalle Valo 		val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
824e705c121SKalle Valo 		val = val | (sec_num << shift_param);
825e705c121SKalle Valo 		iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
826eda50cdeSSara Sharon 
827e705c121SKalle Valo 		sec_num = (sec_num << 1) | 0x1;
828e705c121SKalle Valo 	}
829e705c121SKalle Valo 
830e705c121SKalle Valo 	*first_ucode_section = last_read_idx;
831e705c121SKalle Valo 
8322aabdbdcSEmmanuel Grumbach 	iwl_enable_interrupts(trans);
8332aabdbdcSEmmanuel Grumbach 
834d6a2c5c7SSara Sharon 	if (trans->cfg->use_tfh) {
835e705c121SKalle Valo 		if (cpu == 1)
836d6a2c5c7SSara Sharon 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
837d6a2c5c7SSara Sharon 				       0xFFFF);
838e705c121SKalle Valo 		else
839d6a2c5c7SSara Sharon 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
840d6a2c5c7SSara Sharon 				       0xFFFFFFFF);
841d6a2c5c7SSara Sharon 	} else {
842d6a2c5c7SSara Sharon 		if (cpu == 1)
843d6a2c5c7SSara Sharon 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
844d6a2c5c7SSara Sharon 					   0xFFFF);
845d6a2c5c7SSara Sharon 		else
846d6a2c5c7SSara Sharon 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
847d6a2c5c7SSara Sharon 					   0xFFFFFFFF);
848d6a2c5c7SSara Sharon 	}
849e705c121SKalle Valo 
850e705c121SKalle Valo 	return 0;
851e705c121SKalle Valo }
852e705c121SKalle Valo 
853e705c121SKalle Valo static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
854e705c121SKalle Valo 				      const struct fw_img *image,
855e705c121SKalle Valo 				      int cpu,
856e705c121SKalle Valo 				      int *first_ucode_section)
857e705c121SKalle Valo {
858e705c121SKalle Valo 	int i, ret = 0;
859e705c121SKalle Valo 	u32 last_read_idx = 0;
860e705c121SKalle Valo 
8613ce4a038SKirtika Ruchandani 	if (cpu == 1)
862e705c121SKalle Valo 		*first_ucode_section = 0;
8633ce4a038SKirtika Ruchandani 	else
864e705c121SKalle Valo 		(*first_ucode_section)++;
865e705c121SKalle Valo 
866eef187a7SSara Sharon 	for (i = *first_ucode_section; i < image->num_sec; i++) {
867e705c121SKalle Valo 		last_read_idx = i;
868e705c121SKalle Valo 
869e705c121SKalle Valo 		/*
870e705c121SKalle Valo 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
871e705c121SKalle Valo 		 * CPU1 to CPU2.
872e705c121SKalle Valo 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
873e705c121SKalle Valo 		 * CPU2 non paged to CPU2 paging sec.
874e705c121SKalle Valo 		 */
875e705c121SKalle Valo 		if (!image->sec[i].data ||
876e705c121SKalle Valo 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
877e705c121SKalle Valo 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
878e705c121SKalle Valo 			IWL_DEBUG_FW(trans,
879e705c121SKalle Valo 				     "Break since Data not valid or Empty section, sec = %d\n",
880e705c121SKalle Valo 				     i);
881e705c121SKalle Valo 			break;
882e705c121SKalle Valo 		}
883e705c121SKalle Valo 
884e705c121SKalle Valo 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
885e705c121SKalle Valo 		if (ret)
886e705c121SKalle Valo 			return ret;
887e705c121SKalle Valo 	}
888e705c121SKalle Valo 
889e705c121SKalle Valo 	*first_ucode_section = last_read_idx;
890e705c121SKalle Valo 
891e705c121SKalle Valo 	return 0;
892e705c121SKalle Valo }
893e705c121SKalle Valo 
894c9be849dSLiad Kaufman void iwl_pcie_apply_destination(struct iwl_trans *trans)
895e705c121SKalle Valo {
89691c28b83SShahar S Matityahu 	const struct iwl_fw_dbg_dest_tlv_v1 *dest = trans->dbg.dest_tlv;
897e705c121SKalle Valo 	int i;
898e705c121SKalle Valo 
89991c28b83SShahar S Matityahu 	if (trans->dbg.ini_valid) {
90091c28b83SShahar S Matityahu 		if (!trans->dbg.num_blocks)
9017a14c23dSSara Sharon 			return;
9027a14c23dSSara Sharon 
90353032e6eSShahar S Matityahu 		IWL_DEBUG_FW(trans,
90453032e6eSShahar S Matityahu 			     "WRT: applying DRAM buffer[0] destination\n");
905ea695b7cSShaul Triebitz 		iwl_write_umac_prph(trans, MON_BUFF_BASE_ADDR_VER2,
90691c28b83SShahar S Matityahu 				    trans->dbg.fw_mon[0].physical >>
9077a14c23dSSara Sharon 				    MON_BUFF_SHIFT_VER2);
908ea695b7cSShaul Triebitz 		iwl_write_umac_prph(trans, MON_BUFF_END_ADDR_VER2,
90991c28b83SShahar S Matityahu 				    (trans->dbg.fw_mon[0].physical +
91091c28b83SShahar S Matityahu 				     trans->dbg.fw_mon[0].size - 256) >>
9117a14c23dSSara Sharon 				    MON_BUFF_SHIFT_VER2);
9127a14c23dSSara Sharon 		return;
9137a14c23dSSara Sharon 	}
9147a14c23dSSara Sharon 
915e705c121SKalle Valo 	IWL_INFO(trans, "Applying debug destination %s\n",
916e705c121SKalle Valo 		 get_fw_dbg_mode_string(dest->monitor_mode));
917e705c121SKalle Valo 
918e705c121SKalle Valo 	if (dest->monitor_mode == EXTERNAL_MODE)
919e705c121SKalle Valo 		iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
920e705c121SKalle Valo 	else
921e705c121SKalle Valo 		IWL_WARN(trans, "PCI should have external buffer debug\n");
922e705c121SKalle Valo 
92391c28b83SShahar S Matityahu 	for (i = 0; i < trans->dbg.n_dest_reg; i++) {
924e705c121SKalle Valo 		u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
925e705c121SKalle Valo 		u32 val = le32_to_cpu(dest->reg_ops[i].val);
926e705c121SKalle Valo 
927e705c121SKalle Valo 		switch (dest->reg_ops[i].op) {
928e705c121SKalle Valo 		case CSR_ASSIGN:
929e705c121SKalle Valo 			iwl_write32(trans, addr, val);
930e705c121SKalle Valo 			break;
931e705c121SKalle Valo 		case CSR_SETBIT:
932e705c121SKalle Valo 			iwl_set_bit(trans, addr, BIT(val));
933e705c121SKalle Valo 			break;
934e705c121SKalle Valo 		case CSR_CLEARBIT:
935e705c121SKalle Valo 			iwl_clear_bit(trans, addr, BIT(val));
936e705c121SKalle Valo 			break;
937e705c121SKalle Valo 		case PRPH_ASSIGN:
938e705c121SKalle Valo 			iwl_write_prph(trans, addr, val);
939e705c121SKalle Valo 			break;
940e705c121SKalle Valo 		case PRPH_SETBIT:
941e705c121SKalle Valo 			iwl_set_bits_prph(trans, addr, BIT(val));
942e705c121SKalle Valo 			break;
943e705c121SKalle Valo 		case PRPH_CLEARBIT:
944e705c121SKalle Valo 			iwl_clear_bits_prph(trans, addr, BIT(val));
945e705c121SKalle Valo 			break;
946e705c121SKalle Valo 		case PRPH_BLOCKBIT:
947e705c121SKalle Valo 			if (iwl_read_prph(trans, addr) & BIT(val)) {
948e705c121SKalle Valo 				IWL_ERR(trans,
949e705c121SKalle Valo 					"BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
950e705c121SKalle Valo 					val, addr);
951e705c121SKalle Valo 				goto monitor;
952e705c121SKalle Valo 			}
953e705c121SKalle Valo 			break;
954e705c121SKalle Valo 		default:
955e705c121SKalle Valo 			IWL_ERR(trans, "FW debug - unknown OP %d\n",
956e705c121SKalle Valo 				dest->reg_ops[i].op);
957e705c121SKalle Valo 			break;
958e705c121SKalle Valo 		}
959e705c121SKalle Valo 	}
960e705c121SKalle Valo 
961e705c121SKalle Valo monitor:
96291c28b83SShahar S Matityahu 	if (dest->monitor_mode == EXTERNAL_MODE && trans->dbg.fw_mon[0].size) {
963e705c121SKalle Valo 		iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
96491c28b83SShahar S Matityahu 			       trans->dbg.fw_mon[0].physical >>
96591c28b83SShahar S Matityahu 			       dest->base_shift);
9666e584873SSara Sharon 		if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
967e705c121SKalle Valo 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
96891c28b83SShahar S Matityahu 				       (trans->dbg.fw_mon[0].physical +
96991c28b83SShahar S Matityahu 					trans->dbg.fw_mon[0].size - 256) >>
97062d7476dSEmmanuel Grumbach 						dest->end_shift);
97162d7476dSEmmanuel Grumbach 		else
97262d7476dSEmmanuel Grumbach 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
97391c28b83SShahar S Matityahu 				       (trans->dbg.fw_mon[0].physical +
97491c28b83SShahar S Matityahu 					trans->dbg.fw_mon[0].size) >>
97562d7476dSEmmanuel Grumbach 						dest->end_shift);
976e705c121SKalle Valo 	}
977e705c121SKalle Valo }
978e705c121SKalle Valo 
979e705c121SKalle Valo static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
980e705c121SKalle Valo 				const struct fw_img *image)
981e705c121SKalle Valo {
982e705c121SKalle Valo 	int ret = 0;
983e705c121SKalle Valo 	int first_ucode_section;
984e705c121SKalle Valo 
985e705c121SKalle Valo 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
986e705c121SKalle Valo 		     image->is_dual_cpus ? "Dual" : "Single");
987e705c121SKalle Valo 
988e705c121SKalle Valo 	/* load to FW the binary non secured sections of CPU1 */
989e705c121SKalle Valo 	ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
990e705c121SKalle Valo 	if (ret)
991e705c121SKalle Valo 		return ret;
992e705c121SKalle Valo 
993e705c121SKalle Valo 	if (image->is_dual_cpus) {
994e705c121SKalle Valo 		/* set CPU2 header address */
995e705c121SKalle Valo 		iwl_write_prph(trans,
996e705c121SKalle Valo 			       LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
997e705c121SKalle Valo 			       LMPM_SECURE_CPU2_HDR_MEM_SPACE);
998e705c121SKalle Valo 
999e705c121SKalle Valo 		/* load to FW the binary sections of CPU2 */
1000e705c121SKalle Valo 		ret = iwl_pcie_load_cpu_sections(trans, image, 2,
1001e705c121SKalle Valo 						 &first_ucode_section);
1002e705c121SKalle Valo 		if (ret)
1003e705c121SKalle Valo 			return ret;
1004e705c121SKalle Valo 	}
1005e705c121SKalle Valo 
1006e705c121SKalle Valo 	/* supported for 7000 only for the moment */
1007e705c121SKalle Valo 	if (iwlwifi_mod_params.fw_monitor &&
1008e705c121SKalle Valo 	    trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
1009e705c121SKalle Valo 		iwl_pcie_alloc_fw_monitor(trans, 0);
1010e705c121SKalle Valo 
101191c28b83SShahar S Matityahu 		if (trans->dbg.fw_mon[0].size) {
1012e705c121SKalle Valo 			iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
101391c28b83SShahar S Matityahu 				       trans->dbg.fw_mon[0].physical >> 4);
1014e705c121SKalle Valo 			iwl_write_prph(trans, MON_BUFF_END_ADDR,
101591c28b83SShahar S Matityahu 				       (trans->dbg.fw_mon[0].physical +
101691c28b83SShahar S Matityahu 					trans->dbg.fw_mon[0].size) >> 4);
1017e705c121SKalle Valo 		}
10187a14c23dSSara Sharon 	} else if (iwl_pcie_dbg_on(trans)) {
1019e705c121SKalle Valo 		iwl_pcie_apply_destination(trans);
1020e705c121SKalle Valo 	}
1021e705c121SKalle Valo 
10222aabdbdcSEmmanuel Grumbach 	iwl_enable_interrupts(trans);
10232aabdbdcSEmmanuel Grumbach 
1024e705c121SKalle Valo 	/* release CPU reset */
1025e705c121SKalle Valo 	iwl_write32(trans, CSR_RESET, 0);
1026e705c121SKalle Valo 
1027e705c121SKalle Valo 	return 0;
1028e705c121SKalle Valo }
1029e705c121SKalle Valo 
1030e705c121SKalle Valo static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
1031e705c121SKalle Valo 					  const struct fw_img *image)
1032e705c121SKalle Valo {
1033e705c121SKalle Valo 	int ret = 0;
1034e705c121SKalle Valo 	int first_ucode_section;
1035e705c121SKalle Valo 
1036e705c121SKalle Valo 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
1037e705c121SKalle Valo 		     image->is_dual_cpus ? "Dual" : "Single");
1038e705c121SKalle Valo 
10397a14c23dSSara Sharon 	if (iwl_pcie_dbg_on(trans))
1040e705c121SKalle Valo 		iwl_pcie_apply_destination(trans);
1041e705c121SKalle Valo 
104282ea7966SSara Sharon 	IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
104382ea7966SSara Sharon 			iwl_read_prph(trans, WFPM_GP2));
104482ea7966SSara Sharon 
104582ea7966SSara Sharon 	/*
104682ea7966SSara Sharon 	 * Set default value. On resume reading the values that were
104782ea7966SSara Sharon 	 * zeored can provide debug data on the resume flow.
104882ea7966SSara Sharon 	 * This is for debugging only and has no functional impact.
104982ea7966SSara Sharon 	 */
105082ea7966SSara Sharon 	iwl_write_prph(trans, WFPM_GP2, 0x01010101);
105182ea7966SSara Sharon 
1052e705c121SKalle Valo 	/* configure the ucode to be ready to get the secured image */
1053e705c121SKalle Valo 	/* release CPU reset */
1054e705c121SKalle Valo 	iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1055e705c121SKalle Valo 
1056e705c121SKalle Valo 	/* load to FW the binary Secured sections of CPU1 */
1057e705c121SKalle Valo 	ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1058e705c121SKalle Valo 					      &first_ucode_section);
1059e705c121SKalle Valo 	if (ret)
1060e705c121SKalle Valo 		return ret;
1061e705c121SKalle Valo 
1062e705c121SKalle Valo 	/* load to FW the binary sections of CPU2 */
1063e705c121SKalle Valo 	return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1064e705c121SKalle Valo 					       &first_ucode_section);
1065e705c121SKalle Valo }
1066e705c121SKalle Valo 
10679ad8fd0bSJohannes Berg bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans)
1068727c02dfSSara Sharon {
1069326477e4SJohannes Berg 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1070727c02dfSSara Sharon 	bool hw_rfkill = iwl_is_rfkill_set(trans);
1071326477e4SJohannes Berg 	bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1072326477e4SJohannes Berg 	bool report;
1073727c02dfSSara Sharon 
1074326477e4SJohannes Berg 	if (hw_rfkill) {
1075326477e4SJohannes Berg 		set_bit(STATUS_RFKILL_HW, &trans->status);
1076326477e4SJohannes Berg 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1077326477e4SJohannes Berg 	} else {
1078326477e4SJohannes Berg 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1079326477e4SJohannes Berg 		if (trans_pcie->opmode_down)
1080326477e4SJohannes Berg 			clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1081326477e4SJohannes Berg 	}
1082727c02dfSSara Sharon 
1083326477e4SJohannes Berg 	report = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1084326477e4SJohannes Berg 
1085326477e4SJohannes Berg 	if (prev != report)
1086326477e4SJohannes Berg 		iwl_trans_pcie_rf_kill(trans, report);
1087727c02dfSSara Sharon 
1088727c02dfSSara Sharon 	return hw_rfkill;
1089727c02dfSSara Sharon }
1090727c02dfSSara Sharon 
10917ca00409SHaim Dreyfuss struct iwl_causes_list {
10927ca00409SHaim Dreyfuss 	u32 cause_num;
10937ca00409SHaim Dreyfuss 	u32 mask_reg;
10947ca00409SHaim Dreyfuss 	u8 addr;
10957ca00409SHaim Dreyfuss };
10967ca00409SHaim Dreyfuss 
10977ca00409SHaim Dreyfuss static struct iwl_causes_list causes_list[] = {
10987ca00409SHaim Dreyfuss 	{MSIX_FH_INT_CAUSES_D2S_CH0_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0},
10997ca00409SHaim Dreyfuss 	{MSIX_FH_INT_CAUSES_D2S_CH1_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0x1},
11007ca00409SHaim Dreyfuss 	{MSIX_FH_INT_CAUSES_S2D,		CSR_MSIX_FH_INT_MASK_AD, 0x3},
11017ca00409SHaim Dreyfuss 	{MSIX_FH_INT_CAUSES_FH_ERR,		CSR_MSIX_FH_INT_MASK_AD, 0x5},
11027ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_ALIVE,		CSR_MSIX_HW_INT_MASK_AD, 0x10},
11037ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_WAKEUP,		CSR_MSIX_HW_INT_MASK_AD, 0x11},
1104ff911dcaSShaul Triebitz 	{MSIX_HW_INT_CAUSES_REG_IML,            CSR_MSIX_HW_INT_MASK_AD, 0x12},
11057ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_CT_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x16},
11067ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_RF_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x17},
11077ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_PERIODIC,	CSR_MSIX_HW_INT_MASK_AD, 0x18},
11087ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_SW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x29},
11097ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_SCD,		CSR_MSIX_HW_INT_MASK_AD, 0x2A},
11107ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_FH_TX,		CSR_MSIX_HW_INT_MASK_AD, 0x2B},
11117ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_HW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x2D},
11127ca00409SHaim Dreyfuss 	{MSIX_HW_INT_CAUSES_REG_HAP,		CSR_MSIX_HW_INT_MASK_AD, 0x2E},
11137ca00409SHaim Dreyfuss };
11147ca00409SHaim Dreyfuss 
11159b58419eSGolan Ben Ami static struct iwl_causes_list causes_list_v2[] = {
11169b58419eSGolan Ben Ami 	{MSIX_FH_INT_CAUSES_D2S_CH0_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0},
11179b58419eSGolan Ben Ami 	{MSIX_FH_INT_CAUSES_D2S_CH1_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0x1},
11189b58419eSGolan Ben Ami 	{MSIX_FH_INT_CAUSES_S2D,		CSR_MSIX_FH_INT_MASK_AD, 0x3},
11199b58419eSGolan Ben Ami 	{MSIX_FH_INT_CAUSES_FH_ERR,		CSR_MSIX_FH_INT_MASK_AD, 0x5},
11209b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_ALIVE,		CSR_MSIX_HW_INT_MASK_AD, 0x10},
11219b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_IPC,		CSR_MSIX_HW_INT_MASK_AD, 0x11},
11229b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_SW_ERR_V2,	CSR_MSIX_HW_INT_MASK_AD, 0x15},
11239b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_CT_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x16},
11249b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_RF_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x17},
11259b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_PERIODIC,	CSR_MSIX_HW_INT_MASK_AD, 0x18},
11269b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_SCD,		CSR_MSIX_HW_INT_MASK_AD, 0x2A},
11279b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_FH_TX,		CSR_MSIX_HW_INT_MASK_AD, 0x2B},
11289b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_HW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x2D},
11299b58419eSGolan Ben Ami 	{MSIX_HW_INT_CAUSES_REG_HAP,		CSR_MSIX_HW_INT_MASK_AD, 0x2E},
11309b58419eSGolan Ben Ami };
11319b58419eSGolan Ben Ami 
11327ca00409SHaim Dreyfuss static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
11337ca00409SHaim Dreyfuss {
11347ca00409SHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
11357ca00409SHaim Dreyfuss 	int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
11369b58419eSGolan Ben Ami 	int i, arr_size =
1137ff911dcaSShaul Triebitz 		(trans->cfg->device_family != IWL_DEVICE_FAMILY_22560) ?
11389b58419eSGolan Ben Ami 		ARRAY_SIZE(causes_list) : ARRAY_SIZE(causes_list_v2);
11397ca00409SHaim Dreyfuss 
11407ca00409SHaim Dreyfuss 	/*
11417ca00409SHaim Dreyfuss 	 * Access all non RX causes and map them to the default irq.
11427ca00409SHaim Dreyfuss 	 * In case we are missing at least one interrupt vector,
11437ca00409SHaim Dreyfuss 	 * the first interrupt vector will serve non-RX and FBQ causes.
11447ca00409SHaim Dreyfuss 	 */
11459b58419eSGolan Ben Ami 	for (i = 0; i < arr_size; i++) {
11469b58419eSGolan Ben Ami 		struct iwl_causes_list *causes =
1147ff911dcaSShaul Triebitz 			(trans->cfg->device_family != IWL_DEVICE_FAMILY_22560) ?
11489b58419eSGolan Ben Ami 			causes_list : causes_list_v2;
11499b58419eSGolan Ben Ami 
11509b58419eSGolan Ben Ami 		iwl_write8(trans, CSR_MSIX_IVAR(causes[i].addr), val);
11519b58419eSGolan Ben Ami 		iwl_clear_bit(trans, causes[i].mask_reg,
11529b58419eSGolan Ben Ami 			      causes[i].cause_num);
11537ca00409SHaim Dreyfuss 	}
11547ca00409SHaim Dreyfuss }
11557ca00409SHaim Dreyfuss 
11567ca00409SHaim Dreyfuss static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
11577ca00409SHaim Dreyfuss {
11587ca00409SHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
11597ca00409SHaim Dreyfuss 	u32 offset =
11607ca00409SHaim Dreyfuss 		trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
11617ca00409SHaim Dreyfuss 	u32 val, idx;
11627ca00409SHaim Dreyfuss 
11637ca00409SHaim Dreyfuss 	/*
11647ca00409SHaim Dreyfuss 	 * The first RX queue - fallback queue, which is designated for
11657ca00409SHaim Dreyfuss 	 * management frame, command responses etc, is always mapped to the
11667ca00409SHaim Dreyfuss 	 * first interrupt vector. The other RX queues are mapped to
11677ca00409SHaim Dreyfuss 	 * the other (N - 2) interrupt vectors.
11687ca00409SHaim Dreyfuss 	 */
11697ca00409SHaim Dreyfuss 	val = BIT(MSIX_FH_INT_CAUSES_Q(0));
11707ca00409SHaim Dreyfuss 	for (idx = 1; idx < trans->num_rx_queues; idx++) {
11717ca00409SHaim Dreyfuss 		iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
11727ca00409SHaim Dreyfuss 			   MSIX_FH_INT_CAUSES_Q(idx - offset));
11737ca00409SHaim Dreyfuss 		val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
11747ca00409SHaim Dreyfuss 	}
11757ca00409SHaim Dreyfuss 	iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
11767ca00409SHaim Dreyfuss 
11777ca00409SHaim Dreyfuss 	val = MSIX_FH_INT_CAUSES_Q(0);
11787ca00409SHaim Dreyfuss 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
11797ca00409SHaim Dreyfuss 		val |= MSIX_NON_AUTO_CLEAR_CAUSE;
11807ca00409SHaim Dreyfuss 	iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
11817ca00409SHaim Dreyfuss 
11827ca00409SHaim Dreyfuss 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
11837ca00409SHaim Dreyfuss 		iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
11847ca00409SHaim Dreyfuss }
11857ca00409SHaim Dreyfuss 
118677c09bc8SSara Sharon void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
11877ca00409SHaim Dreyfuss {
11887ca00409SHaim Dreyfuss 	struct iwl_trans *trans = trans_pcie->trans;
11897ca00409SHaim Dreyfuss 
11907ca00409SHaim Dreyfuss 	if (!trans_pcie->msix_enabled) {
1191d7270d61SHaim Dreyfuss 		if (trans->cfg->mq_rx_supported &&
1192d7270d61SHaim Dreyfuss 		    test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1193ea695b7cSShaul Triebitz 			iwl_write_umac_prph(trans, UREG_CHICK,
11947ca00409SHaim Dreyfuss 					    UREG_CHICK_MSI_ENABLE);
11957ca00409SHaim Dreyfuss 		return;
11967ca00409SHaim Dreyfuss 	}
1197d7270d61SHaim Dreyfuss 	/*
1198d7270d61SHaim Dreyfuss 	 * The IVAR table needs to be configured again after reset,
1199d7270d61SHaim Dreyfuss 	 * but if the device is disabled, we can't write to
1200d7270d61SHaim Dreyfuss 	 * prph.
1201d7270d61SHaim Dreyfuss 	 */
1202d7270d61SHaim Dreyfuss 	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1203ea695b7cSShaul Triebitz 		iwl_write_umac_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
12047ca00409SHaim Dreyfuss 
12057ca00409SHaim Dreyfuss 	/*
12067ca00409SHaim Dreyfuss 	 * Each cause from the causes list above and the RX causes is
12077ca00409SHaim Dreyfuss 	 * represented as a byte in the IVAR table. The first nibble
12087ca00409SHaim Dreyfuss 	 * represents the bound interrupt vector of the cause, the second
12097ca00409SHaim Dreyfuss 	 * represents no auto clear for this cause. This will be set if its
12107ca00409SHaim Dreyfuss 	 * interrupt vector is bound to serve other causes.
12117ca00409SHaim Dreyfuss 	 */
12127ca00409SHaim Dreyfuss 	iwl_pcie_map_rx_causes(trans);
12137ca00409SHaim Dreyfuss 
12147ca00409SHaim Dreyfuss 	iwl_pcie_map_non_rx_causes(trans);
121583730058SHaim Dreyfuss }
12167ca00409SHaim Dreyfuss 
121783730058SHaim Dreyfuss static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
121883730058SHaim Dreyfuss {
121983730058SHaim Dreyfuss 	struct iwl_trans *trans = trans_pcie->trans;
122083730058SHaim Dreyfuss 
122183730058SHaim Dreyfuss 	iwl_pcie_conf_msix_hw(trans_pcie);
122283730058SHaim Dreyfuss 
122383730058SHaim Dreyfuss 	if (!trans_pcie->msix_enabled)
122483730058SHaim Dreyfuss 		return;
122583730058SHaim Dreyfuss 
122683730058SHaim Dreyfuss 	trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
12277ca00409SHaim Dreyfuss 	trans_pcie->fh_mask = trans_pcie->fh_init_mask;
122883730058SHaim Dreyfuss 	trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
12297ca00409SHaim Dreyfuss 	trans_pcie->hw_mask = trans_pcie->hw_init_mask;
12307ca00409SHaim Dreyfuss }
12317ca00409SHaim Dreyfuss 
1232bab3cb92SEmmanuel Grumbach static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1233e705c121SKalle Valo {
1234e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1235e705c121SKalle Valo 
1236e705c121SKalle Valo 	lockdep_assert_held(&trans_pcie->mutex);
1237e705c121SKalle Valo 
1238e705c121SKalle Valo 	if (trans_pcie->is_down)
1239e705c121SKalle Valo 		return;
1240e705c121SKalle Valo 
1241e705c121SKalle Valo 	trans_pcie->is_down = true;
1242e705c121SKalle Valo 
1243e705c121SKalle Valo 	/* tell the device to stop sending interrupts */
1244e705c121SKalle Valo 	iwl_disable_interrupts(trans);
1245e705c121SKalle Valo 
1246e705c121SKalle Valo 	/* device going down, Stop using ICT table */
1247e705c121SKalle Valo 	iwl_pcie_disable_ict(trans);
1248e705c121SKalle Valo 
1249e705c121SKalle Valo 	/*
1250e705c121SKalle Valo 	 * If a HW restart happens during firmware loading,
1251e705c121SKalle Valo 	 * then the firmware loading might call this function
1252e705c121SKalle Valo 	 * and later it might be called again due to the
1253e705c121SKalle Valo 	 * restart. So don't process again if the device is
1254e705c121SKalle Valo 	 * already dead.
1255e705c121SKalle Valo 	 */
1256e705c121SKalle Valo 	if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1257a6bd005fSEmmanuel Grumbach 		IWL_DEBUG_INFO(trans,
1258a6bd005fSEmmanuel Grumbach 			       "DEVICE_ENABLED bit was set and is now cleared\n");
1259e705c121SKalle Valo 		iwl_pcie_tx_stop(trans);
1260e705c121SKalle Valo 		iwl_pcie_rx_stop(trans);
1261e705c121SKalle Valo 
1262e705c121SKalle Valo 		/* Power-down device's busmaster DMA clocks */
1263e705c121SKalle Valo 		if (!trans->cfg->apmg_not_supported) {
1264e705c121SKalle Valo 			iwl_write_prph(trans, APMG_CLK_DIS_REG,
1265e705c121SKalle Valo 				       APMG_CLK_VAL_DMA_CLK_RQT);
1266e705c121SKalle Valo 			udelay(5);
1267e705c121SKalle Valo 		}
1268e705c121SKalle Valo 	}
1269e705c121SKalle Valo 
1270e705c121SKalle Valo 	/* Make sure (redundant) we've released our request to stay awake */
1271e705c121SKalle Valo 	iwl_clear_bit(trans, CSR_GP_CNTRL,
1272a8cbb46fSGolan Ben Ami 		      BIT(trans->cfg->csr->flag_mac_access_req));
1273e705c121SKalle Valo 
1274e705c121SKalle Valo 	/* Stop the device, and put it in low power state */
1275e705c121SKalle Valo 	iwl_pcie_apm_stop(trans, false);
1276e705c121SKalle Valo 
1277870c2a11SGolan Ben Ami 	iwl_trans_pcie_sw_reset(trans);
1278e705c121SKalle Valo 
1279e705c121SKalle Valo 	/*
1280f4a1f04aSGolan Ben Ami 	 * Upon stop, the IVAR table gets erased, so msi-x won't
1281f4a1f04aSGolan Ben Ami 	 * work. This causes a bug in RF-KILL flows, since the interrupt
1282f4a1f04aSGolan Ben Ami 	 * that enables radio won't fire on the correct irq, and the
1283f4a1f04aSGolan Ben Ami 	 * driver won't be able to handle the interrupt.
1284f4a1f04aSGolan Ben Ami 	 * Configure the IVAR table again after reset.
1285f4a1f04aSGolan Ben Ami 	 */
1286f4a1f04aSGolan Ben Ami 	iwl_pcie_conf_msix_hw(trans_pcie);
1287f4a1f04aSGolan Ben Ami 
1288f4a1f04aSGolan Ben Ami 	/*
1289e705c121SKalle Valo 	 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1290e705c121SKalle Valo 	 * This is a bug in certain verions of the hardware.
1291e705c121SKalle Valo 	 * Certain devices also keep sending HW RF kill interrupt all
1292e705c121SKalle Valo 	 * the time, unless the interrupt is ACKed even if the interrupt
1293e705c121SKalle Valo 	 * should be masked. Re-ACK all the interrupts here.
1294e705c121SKalle Valo 	 */
1295e705c121SKalle Valo 	iwl_disable_interrupts(trans);
1296e705c121SKalle Valo 
1297e705c121SKalle Valo 	/* clear all status bits */
1298e705c121SKalle Valo 	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1299e705c121SKalle Valo 	clear_bit(STATUS_INT_ENABLED, &trans->status);
1300e705c121SKalle Valo 	clear_bit(STATUS_TPOWER_PMI, &trans->status);
1301e705c121SKalle Valo 
1302e705c121SKalle Valo 	/*
1303e705c121SKalle Valo 	 * Even if we stop the HW, we still want the RF kill
1304e705c121SKalle Valo 	 * interrupt
1305e705c121SKalle Valo 	 */
1306e705c121SKalle Valo 	iwl_enable_rfkill_int(trans);
1307e705c121SKalle Valo 
1308a6bd005fSEmmanuel Grumbach 	/* re-take ownership to prevent other users from stealing the device */
1309e705c121SKalle Valo 	iwl_pcie_prepare_card_hw(trans);
1310e705c121SKalle Valo }
1311e705c121SKalle Valo 
1312eda50cdeSSara Sharon void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
13132e5d4a8fSHaim Dreyfuss {
13142e5d4a8fSHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
13152e5d4a8fSHaim Dreyfuss 
13162e5d4a8fSHaim Dreyfuss 	if (trans_pcie->msix_enabled) {
13172e5d4a8fSHaim Dreyfuss 		int i;
13182e5d4a8fSHaim Dreyfuss 
1319496d83caSHaim Dreyfuss 		for (i = 0; i < trans_pcie->alloc_vecs; i++)
13202e5d4a8fSHaim Dreyfuss 			synchronize_irq(trans_pcie->msix_entries[i].vector);
13212e5d4a8fSHaim Dreyfuss 	} else {
13222e5d4a8fSHaim Dreyfuss 		synchronize_irq(trans_pcie->pci_dev->irq);
13232e5d4a8fSHaim Dreyfuss 	}
13242e5d4a8fSHaim Dreyfuss }
13252e5d4a8fSHaim Dreyfuss 
1326a6bd005fSEmmanuel Grumbach static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1327a6bd005fSEmmanuel Grumbach 				   const struct fw_img *fw, bool run_in_rfkill)
1328a6bd005fSEmmanuel Grumbach {
1329a6bd005fSEmmanuel Grumbach 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1330a6bd005fSEmmanuel Grumbach 	bool hw_rfkill;
1331a6bd005fSEmmanuel Grumbach 	int ret;
1332a6bd005fSEmmanuel Grumbach 
1333a6bd005fSEmmanuel Grumbach 	/* This may fail if AMT took ownership of the device */
1334a6bd005fSEmmanuel Grumbach 	if (iwl_pcie_prepare_card_hw(trans)) {
1335a6bd005fSEmmanuel Grumbach 		IWL_WARN(trans, "Exit HW not ready\n");
1336a6bd005fSEmmanuel Grumbach 		ret = -EIO;
1337a6bd005fSEmmanuel Grumbach 		goto out;
1338a6bd005fSEmmanuel Grumbach 	}
1339a6bd005fSEmmanuel Grumbach 
1340a6bd005fSEmmanuel Grumbach 	iwl_enable_rfkill_int(trans);
1341a6bd005fSEmmanuel Grumbach 
1342a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1343a6bd005fSEmmanuel Grumbach 
1344a6bd005fSEmmanuel Grumbach 	/*
1345a6bd005fSEmmanuel Grumbach 	 * We enabled the RF-Kill interrupt and the handler may very
1346a6bd005fSEmmanuel Grumbach 	 * well be running. Disable the interrupts to make sure no other
1347a6bd005fSEmmanuel Grumbach 	 * interrupt can be fired.
1348a6bd005fSEmmanuel Grumbach 	 */
1349a6bd005fSEmmanuel Grumbach 	iwl_disable_interrupts(trans);
1350a6bd005fSEmmanuel Grumbach 
1351a6bd005fSEmmanuel Grumbach 	/* Make sure it finished running */
13522e5d4a8fSHaim Dreyfuss 	iwl_pcie_synchronize_irqs(trans);
1353a6bd005fSEmmanuel Grumbach 
1354a6bd005fSEmmanuel Grumbach 	mutex_lock(&trans_pcie->mutex);
1355a6bd005fSEmmanuel Grumbach 
1356a6bd005fSEmmanuel Grumbach 	/* If platform's RF_KILL switch is NOT set to KILL */
13579ad8fd0bSJohannes Berg 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1358a6bd005fSEmmanuel Grumbach 	if (hw_rfkill && !run_in_rfkill) {
1359a6bd005fSEmmanuel Grumbach 		ret = -ERFKILL;
1360a6bd005fSEmmanuel Grumbach 		goto out;
1361a6bd005fSEmmanuel Grumbach 	}
1362a6bd005fSEmmanuel Grumbach 
1363a6bd005fSEmmanuel Grumbach 	/* Someone called stop_device, don't try to start_fw */
1364a6bd005fSEmmanuel Grumbach 	if (trans_pcie->is_down) {
1365a6bd005fSEmmanuel Grumbach 		IWL_WARN(trans,
1366a6bd005fSEmmanuel Grumbach 			 "Can't start_fw since the HW hasn't been started\n");
136720aa99bbSAnton Protopopov 		ret = -EIO;
1368a6bd005fSEmmanuel Grumbach 		goto out;
1369a6bd005fSEmmanuel Grumbach 	}
1370a6bd005fSEmmanuel Grumbach 
1371a6bd005fSEmmanuel Grumbach 	/* make sure rfkill handshake bits are cleared */
1372a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1373a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1374a6bd005fSEmmanuel Grumbach 		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1375a6bd005fSEmmanuel Grumbach 
1376a6bd005fSEmmanuel Grumbach 	/* clear (again), then enable host interrupts */
1377a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1378a6bd005fSEmmanuel Grumbach 
1379a6bd005fSEmmanuel Grumbach 	ret = iwl_pcie_nic_init(trans);
1380a6bd005fSEmmanuel Grumbach 	if (ret) {
1381a6bd005fSEmmanuel Grumbach 		IWL_ERR(trans, "Unable to init nic\n");
1382a6bd005fSEmmanuel Grumbach 		goto out;
1383a6bd005fSEmmanuel Grumbach 	}
1384a6bd005fSEmmanuel Grumbach 
1385a6bd005fSEmmanuel Grumbach 	/*
1386a6bd005fSEmmanuel Grumbach 	 * Now, we load the firmware and don't want to be interrupted, even
1387a6bd005fSEmmanuel Grumbach 	 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1388a6bd005fSEmmanuel Grumbach 	 * FH_TX interrupt which is needed to load the firmware). If the
1389a6bd005fSEmmanuel Grumbach 	 * RF-Kill switch is toggled, we will find out after having loaded
1390a6bd005fSEmmanuel Grumbach 	 * the firmware and return the proper value to the caller.
1391a6bd005fSEmmanuel Grumbach 	 */
1392a6bd005fSEmmanuel Grumbach 	iwl_enable_fw_load_int(trans);
1393a6bd005fSEmmanuel Grumbach 
1394a6bd005fSEmmanuel Grumbach 	/* really make sure rfkill handshake bits are cleared */
1395a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1396a6bd005fSEmmanuel Grumbach 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1397a6bd005fSEmmanuel Grumbach 
1398a6bd005fSEmmanuel Grumbach 	/* Load the given image to the HW */
13996e584873SSara Sharon 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1400a6bd005fSEmmanuel Grumbach 		ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1401a6bd005fSEmmanuel Grumbach 	else
1402a6bd005fSEmmanuel Grumbach 		ret = iwl_pcie_load_given_ucode(trans, fw);
1403a6bd005fSEmmanuel Grumbach 
1404a6bd005fSEmmanuel Grumbach 	/* re-check RF-Kill state since we may have missed the interrupt */
14059ad8fd0bSJohannes Berg 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1406a6bd005fSEmmanuel Grumbach 	if (hw_rfkill && !run_in_rfkill)
1407a6bd005fSEmmanuel Grumbach 		ret = -ERFKILL;
1408a6bd005fSEmmanuel Grumbach 
1409a6bd005fSEmmanuel Grumbach out:
1410a6bd005fSEmmanuel Grumbach 	mutex_unlock(&trans_pcie->mutex);
1411a6bd005fSEmmanuel Grumbach 	return ret;
1412a6bd005fSEmmanuel Grumbach }
1413a6bd005fSEmmanuel Grumbach 
1414a6bd005fSEmmanuel Grumbach static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1415a6bd005fSEmmanuel Grumbach {
1416a6bd005fSEmmanuel Grumbach 	iwl_pcie_reset_ict(trans);
1417a6bd005fSEmmanuel Grumbach 	iwl_pcie_tx_start(trans, scd_addr);
1418a6bd005fSEmmanuel Grumbach }
1419a6bd005fSEmmanuel Grumbach 
1420326477e4SJohannes Berg void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans,
1421326477e4SJohannes Berg 				       bool was_in_rfkill)
1422326477e4SJohannes Berg {
1423326477e4SJohannes Berg 	bool hw_rfkill;
1424326477e4SJohannes Berg 
1425326477e4SJohannes Berg 	/*
1426326477e4SJohannes Berg 	 * Check again since the RF kill state may have changed while
1427326477e4SJohannes Berg 	 * all the interrupts were disabled, in this case we couldn't
1428326477e4SJohannes Berg 	 * receive the RF kill interrupt and update the state in the
1429326477e4SJohannes Berg 	 * op_mode.
1430326477e4SJohannes Berg 	 * Don't call the op_mode if the rkfill state hasn't changed.
1431326477e4SJohannes Berg 	 * This allows the op_mode to call stop_device from the rfkill
1432326477e4SJohannes Berg 	 * notification without endless recursion. Under very rare
1433326477e4SJohannes Berg 	 * circumstances, we might have a small recursion if the rfkill
1434326477e4SJohannes Berg 	 * state changed exactly now while we were called from stop_device.
1435326477e4SJohannes Berg 	 * This is very unlikely but can happen and is supported.
1436326477e4SJohannes Berg 	 */
1437326477e4SJohannes Berg 	hw_rfkill = iwl_is_rfkill_set(trans);
1438326477e4SJohannes Berg 	if (hw_rfkill) {
1439326477e4SJohannes Berg 		set_bit(STATUS_RFKILL_HW, &trans->status);
1440326477e4SJohannes Berg 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1441326477e4SJohannes Berg 	} else {
1442326477e4SJohannes Berg 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1443326477e4SJohannes Berg 		clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1444326477e4SJohannes Berg 	}
1445326477e4SJohannes Berg 	if (hw_rfkill != was_in_rfkill)
1446326477e4SJohannes Berg 		iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1447326477e4SJohannes Berg }
1448326477e4SJohannes Berg 
1449bab3cb92SEmmanuel Grumbach static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1450e705c121SKalle Valo {
1451e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1452326477e4SJohannes Berg 	bool was_in_rfkill;
1453e705c121SKalle Valo 
1454e705c121SKalle Valo 	mutex_lock(&trans_pcie->mutex);
1455326477e4SJohannes Berg 	trans_pcie->opmode_down = true;
1456326477e4SJohannes Berg 	was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1457bab3cb92SEmmanuel Grumbach 	_iwl_trans_pcie_stop_device(trans);
1458326477e4SJohannes Berg 	iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill);
1459e705c121SKalle Valo 	mutex_unlock(&trans_pcie->mutex);
1460e705c121SKalle Valo }
1461e705c121SKalle Valo 
1462e705c121SKalle Valo void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1463e705c121SKalle Valo {
1464e705c121SKalle Valo 	struct iwl_trans_pcie __maybe_unused *trans_pcie =
1465e705c121SKalle Valo 		IWL_TRANS_GET_PCIE_TRANS(trans);
1466e705c121SKalle Valo 
1467e705c121SKalle Valo 	lockdep_assert_held(&trans_pcie->mutex);
1468e705c121SKalle Valo 
1469326477e4SJohannes Berg 	IWL_WARN(trans, "reporting RF_KILL (radio %s)\n",
1470326477e4SJohannes Berg 		 state ? "disabled" : "enabled");
147177c09bc8SSara Sharon 	if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) {
147277c09bc8SSara Sharon 		if (trans->cfg->gen2)
1473bab3cb92SEmmanuel Grumbach 			_iwl_trans_pcie_gen2_stop_device(trans);
147477c09bc8SSara Sharon 		else
1475bab3cb92SEmmanuel Grumbach 			_iwl_trans_pcie_stop_device(trans);
1476e705c121SKalle Valo 	}
147777c09bc8SSara Sharon }
1478e705c121SKalle Valo 
147923ae6128SMatti Gottlieb static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
148023ae6128SMatti Gottlieb 				      bool reset)
1481e705c121SKalle Valo {
148223ae6128SMatti Gottlieb 	if (!reset) {
1483e705c121SKalle Valo 		/* Enable persistence mode to avoid reset */
1484e705c121SKalle Valo 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1485e705c121SKalle Valo 			    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1486e705c121SKalle Valo 	}
1487e705c121SKalle Valo 
1488e705c121SKalle Valo 	iwl_disable_interrupts(trans);
1489e705c121SKalle Valo 
1490e705c121SKalle Valo 	/*
1491e705c121SKalle Valo 	 * in testing mode, the host stays awake and the
1492e705c121SKalle Valo 	 * hardware won't be reset (not even partially)
1493e705c121SKalle Valo 	 */
1494e705c121SKalle Valo 	if (test)
1495e705c121SKalle Valo 		return;
1496e705c121SKalle Valo 
1497e705c121SKalle Valo 	iwl_pcie_disable_ict(trans);
1498e705c121SKalle Valo 
14992e5d4a8fSHaim Dreyfuss 	iwl_pcie_synchronize_irqs(trans);
1500e705c121SKalle Valo 
1501e705c121SKalle Valo 	iwl_clear_bit(trans, CSR_GP_CNTRL,
1502a8cbb46fSGolan Ben Ami 		      BIT(trans->cfg->csr->flag_mac_access_req));
1503e705c121SKalle Valo 	iwl_clear_bit(trans, CSR_GP_CNTRL,
1504a8cbb46fSGolan Ben Ami 		      BIT(trans->cfg->csr->flag_init_done));
1505e705c121SKalle Valo 
150623ae6128SMatti Gottlieb 	if (reset) {
1507e705c121SKalle Valo 		/*
1508e705c121SKalle Valo 		 * reset TX queues -- some of their registers reset during S3
1509e705c121SKalle Valo 		 * so if we don't reset everything here the D3 image would try
1510e705c121SKalle Valo 		 * to execute some invalid memory upon resume
1511e705c121SKalle Valo 		 */
1512e705c121SKalle Valo 		iwl_trans_pcie_tx_reset(trans);
1513e705c121SKalle Valo 	}
1514e705c121SKalle Valo 
1515e705c121SKalle Valo 	iwl_pcie_set_pwr(trans, true);
1516e705c121SKalle Valo }
1517e705c121SKalle Valo 
1518e705c121SKalle Valo static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1519e705c121SKalle Valo 				    enum iwl_d3_status *status,
152023ae6128SMatti Gottlieb 				    bool test,  bool reset)
1521e705c121SKalle Valo {
1522d7270d61SHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1523e705c121SKalle Valo 	u32 val;
1524e705c121SKalle Valo 	int ret;
1525e705c121SKalle Valo 
1526e705c121SKalle Valo 	if (test) {
1527e705c121SKalle Valo 		iwl_enable_interrupts(trans);
1528e705c121SKalle Valo 		*status = IWL_D3_STATUS_ALIVE;
1529e705c121SKalle Valo 		return 0;
1530e705c121SKalle Valo 	}
1531e705c121SKalle Valo 
1532a8cbb46fSGolan Ben Ami 	iwl_set_bit(trans, CSR_GP_CNTRL,
1533a8cbb46fSGolan Ben Ami 		    BIT(trans->cfg->csr->flag_mac_access_req));
1534e705c121SKalle Valo 
1535c96b5eecSJohannes Berg 	ret = iwl_finish_nic_init(trans);
1536c96b5eecSJohannes Berg 	if (ret)
1537e705c121SKalle Valo 		return ret;
1538e705c121SKalle Valo 
1539f98ad635SEmmanuel Grumbach 	/*
1540f98ad635SEmmanuel Grumbach 	 * Reconfigure IVAR table in case of MSIX or reset ict table in
1541f98ad635SEmmanuel Grumbach 	 * MSI mode since HW reset erased it.
1542f98ad635SEmmanuel Grumbach 	 * Also enables interrupts - none will happen as
1543f98ad635SEmmanuel Grumbach 	 * the device doesn't know we're waking it up, only when
1544f98ad635SEmmanuel Grumbach 	 * the opmode actually tells it after this call.
1545f98ad635SEmmanuel Grumbach 	 */
1546f98ad635SEmmanuel Grumbach 	iwl_pcie_conf_msix_hw(trans_pcie);
1547f98ad635SEmmanuel Grumbach 	if (!trans_pcie->msix_enabled)
1548f98ad635SEmmanuel Grumbach 		iwl_pcie_reset_ict(trans);
1549f98ad635SEmmanuel Grumbach 	iwl_enable_interrupts(trans);
1550f98ad635SEmmanuel Grumbach 
1551e705c121SKalle Valo 	iwl_pcie_set_pwr(trans, false);
1552e705c121SKalle Valo 
155323ae6128SMatti Gottlieb 	if (!reset) {
1554e705c121SKalle Valo 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1555a8cbb46fSGolan Ben Ami 			      BIT(trans->cfg->csr->flag_mac_access_req));
1556e705c121SKalle Valo 	} else {
1557e705c121SKalle Valo 		iwl_trans_pcie_tx_reset(trans);
1558e705c121SKalle Valo 
1559e705c121SKalle Valo 		ret = iwl_pcie_rx_init(trans);
1560e705c121SKalle Valo 		if (ret) {
1561e705c121SKalle Valo 			IWL_ERR(trans,
1562e705c121SKalle Valo 				"Failed to resume the device (RX reset)\n");
1563e705c121SKalle Valo 			return ret;
1564e705c121SKalle Valo 		}
1565e705c121SKalle Valo 	}
1566e705c121SKalle Valo 
156782ea7966SSara Sharon 	IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1568ea695b7cSShaul Triebitz 			iwl_read_umac_prph(trans, WFPM_GP2));
156982ea7966SSara Sharon 
1570e705c121SKalle Valo 	val = iwl_read32(trans, CSR_RESET);
1571e705c121SKalle Valo 	if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1572e705c121SKalle Valo 		*status = IWL_D3_STATUS_RESET;
1573e705c121SKalle Valo 	else
1574e705c121SKalle Valo 		*status = IWL_D3_STATUS_ALIVE;
1575e705c121SKalle Valo 
1576e705c121SKalle Valo 	return 0;
1577e705c121SKalle Valo }
1578e705c121SKalle Valo 
15792e5d4a8fSHaim Dreyfuss static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
15802e5d4a8fSHaim Dreyfuss 					struct iwl_trans *trans)
15812e5d4a8fSHaim Dreyfuss {
15822e5d4a8fSHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1583ab1068d6SHao Wei Tee 	int max_irqs, num_irqs, i, ret;
15842e5d4a8fSHaim Dreyfuss 	u16 pci_cmd;
15852e5d4a8fSHaim Dreyfuss 
158606f4b081SSara Sharon 	if (!trans->cfg->mq_rx_supported)
158706f4b081SSara Sharon 		goto enable_msi;
158806f4b081SSara Sharon 
1589ab1068d6SHao Wei Tee 	max_irqs = min_t(u32, num_online_cpus() + 2, IWL_MAX_RX_HW_QUEUES);
159006f4b081SSara Sharon 	for (i = 0; i < max_irqs; i++)
15912e5d4a8fSHaim Dreyfuss 		trans_pcie->msix_entries[i].entry = i;
15922e5d4a8fSHaim Dreyfuss 
159306f4b081SSara Sharon 	num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
15942e5d4a8fSHaim Dreyfuss 					 MSIX_MIN_INTERRUPT_VECTORS,
159506f4b081SSara Sharon 					 max_irqs);
159606f4b081SSara Sharon 	if (num_irqs < 0) {
1597496d83caSHaim Dreyfuss 		IWL_DEBUG_INFO(trans,
159806f4b081SSara Sharon 			       "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
159906f4b081SSara Sharon 			       num_irqs);
160006f4b081SSara Sharon 		goto enable_msi;
1601496d83caSHaim Dreyfuss 	}
160206f4b081SSara Sharon 	trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
1603496d83caSHaim Dreyfuss 
16042e5d4a8fSHaim Dreyfuss 	IWL_DEBUG_INFO(trans,
160506f4b081SSara Sharon 		       "MSI-X enabled. %d interrupt vectors were allocated\n",
160606f4b081SSara Sharon 		       num_irqs);
160706f4b081SSara Sharon 
1608496d83caSHaim Dreyfuss 	/*
160906f4b081SSara Sharon 	 * In case the OS provides fewer interrupts than requested, different
161006f4b081SSara Sharon 	 * causes will share the same interrupt vector as follows:
1611496d83caSHaim Dreyfuss 	 * One interrupt less: non rx causes shared with FBQ.
1612496d83caSHaim Dreyfuss 	 * Two interrupts less: non rx causes shared with FBQ and RSS.
1613496d83caSHaim Dreyfuss 	 * More than two interrupts: we will use fewer RSS queues.
1614496d83caSHaim Dreyfuss 	 */
1615ab1068d6SHao Wei Tee 	if (num_irqs <= max_irqs - 2) {
161606f4b081SSara Sharon 		trans_pcie->trans->num_rx_queues = num_irqs + 1;
1617496d83caSHaim Dreyfuss 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1618496d83caSHaim Dreyfuss 			IWL_SHARED_IRQ_FIRST_RSS;
1619ab1068d6SHao Wei Tee 	} else if (num_irqs == max_irqs - 1) {
162006f4b081SSara Sharon 		trans_pcie->trans->num_rx_queues = num_irqs;
1621496d83caSHaim Dreyfuss 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1622496d83caSHaim Dreyfuss 	} else {
162306f4b081SSara Sharon 		trans_pcie->trans->num_rx_queues = num_irqs - 1;
1624496d83caSHaim Dreyfuss 	}
1625ab1068d6SHao Wei Tee 	WARN_ON(trans_pcie->trans->num_rx_queues > IWL_MAX_RX_HW_QUEUES);
16262e5d4a8fSHaim Dreyfuss 
162706f4b081SSara Sharon 	trans_pcie->alloc_vecs = num_irqs;
1628496d83caSHaim Dreyfuss 	trans_pcie->msix_enabled = true;
16292e5d4a8fSHaim Dreyfuss 	return;
16302e5d4a8fSHaim Dreyfuss 
163106f4b081SSara Sharon enable_msi:
163206f4b081SSara Sharon 	ret = pci_enable_msi(pdev);
163306f4b081SSara Sharon 	if (ret) {
163406f4b081SSara Sharon 		dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
16352e5d4a8fSHaim Dreyfuss 		/* enable rfkill interrupt: hw bug w/a */
16362e5d4a8fSHaim Dreyfuss 		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
16372e5d4a8fSHaim Dreyfuss 		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
16382e5d4a8fSHaim Dreyfuss 			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
16392e5d4a8fSHaim Dreyfuss 			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
16402e5d4a8fSHaim Dreyfuss 		}
16412e5d4a8fSHaim Dreyfuss 	}
16422e5d4a8fSHaim Dreyfuss }
16432e5d4a8fSHaim Dreyfuss 
16447c8d91ebSHaim Dreyfuss static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
16457c8d91ebSHaim Dreyfuss {
16467c8d91ebSHaim Dreyfuss 	int iter_rx_q, i, ret, cpu, offset;
16477c8d91ebSHaim Dreyfuss 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
16487c8d91ebSHaim Dreyfuss 
16497c8d91ebSHaim Dreyfuss 	i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
16507c8d91ebSHaim Dreyfuss 	iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
16517c8d91ebSHaim Dreyfuss 	offset = 1 + i;
16527c8d91ebSHaim Dreyfuss 	for (; i < iter_rx_q ; i++) {
16537c8d91ebSHaim Dreyfuss 		/*
16547c8d91ebSHaim Dreyfuss 		 * Get the cpu prior to the place to search
16557c8d91ebSHaim Dreyfuss 		 * (i.e. return will be > i - 1).
16567c8d91ebSHaim Dreyfuss 		 */
16577c8d91ebSHaim Dreyfuss 		cpu = cpumask_next(i - offset, cpu_online_mask);
16587c8d91ebSHaim Dreyfuss 		cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
16597c8d91ebSHaim Dreyfuss 		ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
16607c8d91ebSHaim Dreyfuss 					    &trans_pcie->affinity_mask[i]);
16617c8d91ebSHaim Dreyfuss 		if (ret)
16627c8d91ebSHaim Dreyfuss 			IWL_ERR(trans_pcie->trans,
16637c8d91ebSHaim Dreyfuss 				"Failed to set affinity mask for IRQ %d\n",
16647c8d91ebSHaim Dreyfuss 				i);
16657c8d91ebSHaim Dreyfuss 	}
16667c8d91ebSHaim Dreyfuss }
16677c8d91ebSHaim Dreyfuss 
16682e5d4a8fSHaim Dreyfuss static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
16692e5d4a8fSHaim Dreyfuss 				      struct iwl_trans_pcie *trans_pcie)
16702e5d4a8fSHaim Dreyfuss {
1671496d83caSHaim Dreyfuss 	int i;
16722e5d4a8fSHaim Dreyfuss 
1673496d83caSHaim Dreyfuss 	for (i = 0; i < trans_pcie->alloc_vecs; i++) {
16742e5d4a8fSHaim Dreyfuss 		int ret;
16755a41a86cSSharon Dvir 		struct msix_entry *msix_entry;
167664fa3affSSharon Dvir 		const char *qname = queue_name(&pdev->dev, trans_pcie, i);
167764fa3affSSharon Dvir 
167864fa3affSSharon Dvir 		if (!qname)
167964fa3affSSharon Dvir 			return -ENOMEM;
16802e5d4a8fSHaim Dreyfuss 
16815a41a86cSSharon Dvir 		msix_entry = &trans_pcie->msix_entries[i];
16825a41a86cSSharon Dvir 		ret = devm_request_threaded_irq(&pdev->dev,
16835a41a86cSSharon Dvir 						msix_entry->vector,
16842e5d4a8fSHaim Dreyfuss 						iwl_pcie_msix_isr,
1685496d83caSHaim Dreyfuss 						(i == trans_pcie->def_irq) ?
16862e5d4a8fSHaim Dreyfuss 						iwl_pcie_irq_msix_handler :
16872e5d4a8fSHaim Dreyfuss 						iwl_pcie_irq_rx_msix_handler,
16882e5d4a8fSHaim Dreyfuss 						IRQF_SHARED,
168964fa3affSSharon Dvir 						qname,
16905a41a86cSSharon Dvir 						msix_entry);
16912e5d4a8fSHaim Dreyfuss 		if (ret) {
16922e5d4a8fSHaim Dreyfuss 			IWL_ERR(trans_pcie->trans,
16932e5d4a8fSHaim Dreyfuss 				"Error allocating IRQ %d\n", i);
16945a41a86cSSharon Dvir 
16952e5d4a8fSHaim Dreyfuss 			return ret;
16962e5d4a8fSHaim Dreyfuss 		}
16972e5d4a8fSHaim Dreyfuss 	}
16987c8d91ebSHaim Dreyfuss 	iwl_pcie_irq_set_affinity(trans_pcie->trans);
16992e5d4a8fSHaim Dreyfuss 
17002e5d4a8fSHaim Dreyfuss 	return 0;
17012e5d4a8fSHaim Dreyfuss }
17022e5d4a8fSHaim Dreyfuss 
170344f61b5cSShahar S Matityahu static int iwl_trans_pcie_clear_persistence_bit(struct iwl_trans *trans)
170444f61b5cSShahar S Matityahu {
170544f61b5cSShahar S Matityahu 	u32 hpm, wprot;
170644f61b5cSShahar S Matityahu 
170744f61b5cSShahar S Matityahu 	switch (trans->cfg->device_family) {
170844f61b5cSShahar S Matityahu 	case IWL_DEVICE_FAMILY_9000:
170944f61b5cSShahar S Matityahu 		wprot = PREG_PRPH_WPROT_9000;
171044f61b5cSShahar S Matityahu 		break;
171144f61b5cSShahar S Matityahu 	case IWL_DEVICE_FAMILY_22000:
171244f61b5cSShahar S Matityahu 		wprot = PREG_PRPH_WPROT_22000;
171344f61b5cSShahar S Matityahu 		break;
171444f61b5cSShahar S Matityahu 	default:
171544f61b5cSShahar S Matityahu 		return 0;
171644f61b5cSShahar S Matityahu 	}
171744f61b5cSShahar S Matityahu 
171844f61b5cSShahar S Matityahu 	hpm = iwl_read_umac_prph_no_grab(trans, HPM_DEBUG);
171944f61b5cSShahar S Matityahu 	if (hpm != 0xa5a5a5a0 && (hpm & PERSISTENCE_BIT)) {
172044f61b5cSShahar S Matityahu 		u32 wprot_val = iwl_read_umac_prph_no_grab(trans, wprot);
172144f61b5cSShahar S Matityahu 
172244f61b5cSShahar S Matityahu 		if (wprot_val & PREG_WFPM_ACCESS) {
172344f61b5cSShahar S Matityahu 			IWL_ERR(trans,
172444f61b5cSShahar S Matityahu 				"Error, can not clear persistence bit\n");
172544f61b5cSShahar S Matityahu 			return -EPERM;
172644f61b5cSShahar S Matityahu 		}
172744f61b5cSShahar S Matityahu 		iwl_write_umac_prph_no_grab(trans, HPM_DEBUG,
172844f61b5cSShahar S Matityahu 					    hpm & ~PERSISTENCE_BIT);
172944f61b5cSShahar S Matityahu 	}
173044f61b5cSShahar S Matityahu 
173144f61b5cSShahar S Matityahu 	return 0;
173244f61b5cSShahar S Matityahu }
173344f61b5cSShahar S Matityahu 
1734bab3cb92SEmmanuel Grumbach static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1735e705c121SKalle Valo {
1736e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1737e705c121SKalle Valo 	int err;
1738e705c121SKalle Valo 
1739e705c121SKalle Valo 	lockdep_assert_held(&trans_pcie->mutex);
1740e705c121SKalle Valo 
1741e705c121SKalle Valo 	err = iwl_pcie_prepare_card_hw(trans);
1742e705c121SKalle Valo 	if (err) {
1743e705c121SKalle Valo 		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1744e705c121SKalle Valo 		return err;
1745e705c121SKalle Valo 	}
1746e705c121SKalle Valo 
174744f61b5cSShahar S Matityahu 	err = iwl_trans_pcie_clear_persistence_bit(trans);
174844f61b5cSShahar S Matityahu 	if (err)
174944f61b5cSShahar S Matityahu 		return err;
17508954e1ebSShahar S Matityahu 
1751870c2a11SGolan Ben Ami 	iwl_trans_pcie_sw_reset(trans);
1752e705c121SKalle Valo 
175352b6e168SEmmanuel Grumbach 	err = iwl_pcie_apm_init(trans);
175452b6e168SEmmanuel Grumbach 	if (err)
175552b6e168SEmmanuel Grumbach 		return err;
1756e705c121SKalle Valo 
17572e5d4a8fSHaim Dreyfuss 	iwl_pcie_init_msix(trans_pcie);
175883730058SHaim Dreyfuss 
1759e705c121SKalle Valo 	/* From now on, the op_mode will be kept updated about RF kill state */
1760e705c121SKalle Valo 	iwl_enable_rfkill_int(trans);
1761e705c121SKalle Valo 
1762326477e4SJohannes Berg 	trans_pcie->opmode_down = false;
1763326477e4SJohannes Berg 
1764e705c121SKalle Valo 	/* Set is_down to false here so that...*/
1765e705c121SKalle Valo 	trans_pcie->is_down = false;
1766e705c121SKalle Valo 
1767e705c121SKalle Valo 	/* ...rfkill can call stop_device and set it false if needed */
17689ad8fd0bSJohannes Berg 	iwl_pcie_check_hw_rf_kill(trans);
1769e705c121SKalle Valo 
1770e705c121SKalle Valo 	return 0;
1771e705c121SKalle Valo }
1772e705c121SKalle Valo 
1773bab3cb92SEmmanuel Grumbach static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1774e705c121SKalle Valo {
1775e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1776e705c121SKalle Valo 	int ret;
1777e705c121SKalle Valo 
1778e705c121SKalle Valo 	mutex_lock(&trans_pcie->mutex);
1779bab3cb92SEmmanuel Grumbach 	ret = _iwl_trans_pcie_start_hw(trans);
1780e705c121SKalle Valo 	mutex_unlock(&trans_pcie->mutex);
1781e705c121SKalle Valo 
1782e705c121SKalle Valo 	return ret;
1783e705c121SKalle Valo }
1784e705c121SKalle Valo 
1785e705c121SKalle Valo static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1786e705c121SKalle Valo {
1787e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1788e705c121SKalle Valo 
1789e705c121SKalle Valo 	mutex_lock(&trans_pcie->mutex);
1790e705c121SKalle Valo 
1791e705c121SKalle Valo 	/* disable interrupts - don't enable HW RF kill interrupt */
1792e705c121SKalle Valo 	iwl_disable_interrupts(trans);
1793e705c121SKalle Valo 
1794e705c121SKalle Valo 	iwl_pcie_apm_stop(trans, true);
1795e705c121SKalle Valo 
1796e705c121SKalle Valo 	iwl_disable_interrupts(trans);
1797e705c121SKalle Valo 
1798e705c121SKalle Valo 	iwl_pcie_disable_ict(trans);
1799e705c121SKalle Valo 
1800e705c121SKalle Valo 	mutex_unlock(&trans_pcie->mutex);
1801e705c121SKalle Valo 
18022e5d4a8fSHaim Dreyfuss 	iwl_pcie_synchronize_irqs(trans);
1803e705c121SKalle Valo }
1804e705c121SKalle Valo 
1805e705c121SKalle Valo static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1806e705c121SKalle Valo {
1807e705c121SKalle Valo 	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1808e705c121SKalle Valo }
1809e705c121SKalle Valo 
1810e705c121SKalle Valo static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1811e705c121SKalle Valo {
1812e705c121SKalle Valo 	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1813e705c121SKalle Valo }
1814e705c121SKalle Valo 
1815e705c121SKalle Valo static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1816e705c121SKalle Valo {
1817e705c121SKalle Valo 	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1818e705c121SKalle Valo }
1819e705c121SKalle Valo 
182084fb372cSSara Sharon static u32 iwl_trans_pcie_prph_msk(struct iwl_trans *trans)
182184fb372cSSara Sharon {
182284fb372cSSara Sharon 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560)
182384fb372cSSara Sharon 		return 0x00FFFFFF;
182484fb372cSSara Sharon 	else
182584fb372cSSara Sharon 		return 0x000FFFFF;
182684fb372cSSara Sharon }
182784fb372cSSara Sharon 
1828e705c121SKalle Valo static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1829e705c121SKalle Valo {
183084fb372cSSara Sharon 	u32 mask = iwl_trans_pcie_prph_msk(trans);
183184fb372cSSara Sharon 
1832e705c121SKalle Valo 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
183384fb372cSSara Sharon 			       ((reg & mask) | (3 << 24)));
1834e705c121SKalle Valo 	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1835e705c121SKalle Valo }
1836e705c121SKalle Valo 
1837e705c121SKalle Valo static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1838e705c121SKalle Valo 				      u32 val)
1839e705c121SKalle Valo {
184084fb372cSSara Sharon 	u32 mask = iwl_trans_pcie_prph_msk(trans);
184184fb372cSSara Sharon 
1842e705c121SKalle Valo 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
184384fb372cSSara Sharon 			       ((addr & mask) | (3 << 24)));
1844e705c121SKalle Valo 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1845e705c121SKalle Valo }
1846e705c121SKalle Valo 
1847e705c121SKalle Valo static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1848e705c121SKalle Valo 				     const struct iwl_trans_config *trans_cfg)
1849e705c121SKalle Valo {
1850e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1851e705c121SKalle Valo 
1852e705c121SKalle Valo 	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1853e705c121SKalle Valo 	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1854e705c121SKalle Valo 	trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
1855e705c121SKalle Valo 	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1856e705c121SKalle Valo 		trans_pcie->n_no_reclaim_cmds = 0;
1857e705c121SKalle Valo 	else
1858e705c121SKalle Valo 		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1859e705c121SKalle Valo 	if (trans_pcie->n_no_reclaim_cmds)
1860e705c121SKalle Valo 		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1861e705c121SKalle Valo 		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1862e705c121SKalle Valo 
18636c4fbcbcSEmmanuel Grumbach 	trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
18646c4fbcbcSEmmanuel Grumbach 	trans_pcie->rx_page_order =
18656c4fbcbcSEmmanuel Grumbach 		iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
1866e705c121SKalle Valo 
1867e705c121SKalle Valo 	trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1868e705c121SKalle Valo 	trans_pcie->scd_set_active = trans_cfg->scd_set_active;
186941837ca9SEmmanuel Grumbach 	trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
1870e705c121SKalle Valo 
187121cb3222SJohannes Berg 	trans_pcie->page_offs = trans_cfg->cb_data_offs;
187221cb3222SJohannes Berg 	trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);
187321cb3222SJohannes Berg 
187439bdb17eSSharon Dvir 	trans->command_groups = trans_cfg->command_groups;
187539bdb17eSSharon Dvir 	trans->command_groups_size = trans_cfg->command_groups_size;
187639bdb17eSSharon Dvir 
1877e705c121SKalle Valo 	/* Initialize NAPI here - it should be before registering to mac80211
1878e705c121SKalle Valo 	 * in the opmode but after the HW struct is allocated.
1879e705c121SKalle Valo 	 * As this function may be called again in some corner cases don't
1880e705c121SKalle Valo 	 * do anything if NAPI was already initialized.
1881e705c121SKalle Valo 	 */
1882bce97731SSara Sharon 	if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
1883e705c121SKalle Valo 		init_dummy_netdev(&trans_pcie->napi_dev);
1884e705c121SKalle Valo }
1885e705c121SKalle Valo 
1886e705c121SKalle Valo void iwl_trans_pcie_free(struct iwl_trans *trans)
1887e705c121SKalle Valo {
1888e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
18896eb5e529SEmmanuel Grumbach 	int i;
1890e705c121SKalle Valo 
18912e5d4a8fSHaim Dreyfuss 	iwl_pcie_synchronize_irqs(trans);
1892e705c121SKalle Valo 
189313a3a390SSara Sharon 	if (trans->cfg->gen2)
189413a3a390SSara Sharon 		iwl_pcie_gen2_tx_free(trans);
189513a3a390SSara Sharon 	else
1896e705c121SKalle Valo 		iwl_pcie_tx_free(trans);
1897e705c121SKalle Valo 	iwl_pcie_rx_free(trans);
1898e705c121SKalle Valo 
189910a54d81SLuca Coelho 	if (trans_pcie->rba.alloc_wq) {
190010a54d81SLuca Coelho 		destroy_workqueue(trans_pcie->rba.alloc_wq);
190110a54d81SLuca Coelho 		trans_pcie->rba.alloc_wq = NULL;
190210a54d81SLuca Coelho 	}
190310a54d81SLuca Coelho 
19042e5d4a8fSHaim Dreyfuss 	if (trans_pcie->msix_enabled) {
19057c8d91ebSHaim Dreyfuss 		for (i = 0; i < trans_pcie->alloc_vecs; i++) {
19067c8d91ebSHaim Dreyfuss 			irq_set_affinity_hint(
19077c8d91ebSHaim Dreyfuss 				trans_pcie->msix_entries[i].vector,
19087c8d91ebSHaim Dreyfuss 				NULL);
19097c8d91ebSHaim Dreyfuss 		}
19102e5d4a8fSHaim Dreyfuss 
19112e5d4a8fSHaim Dreyfuss 		trans_pcie->msix_enabled = false;
19122e5d4a8fSHaim Dreyfuss 	} else {
1913e705c121SKalle Valo 		iwl_pcie_free_ict(trans);
19142e5d4a8fSHaim Dreyfuss 	}
1915e705c121SKalle Valo 
1916e705c121SKalle Valo 	iwl_pcie_free_fw_monitor(trans);
1917e705c121SKalle Valo 
19186eb5e529SEmmanuel Grumbach 	for_each_possible_cpu(i) {
19196eb5e529SEmmanuel Grumbach 		struct iwl_tso_hdr_page *p =
19206eb5e529SEmmanuel Grumbach 			per_cpu_ptr(trans_pcie->tso_hdr_page, i);
19216eb5e529SEmmanuel Grumbach 
19226eb5e529SEmmanuel Grumbach 		if (p->page)
19236eb5e529SEmmanuel Grumbach 			__free_page(p->page);
19246eb5e529SEmmanuel Grumbach 	}
19256eb5e529SEmmanuel Grumbach 
19266eb5e529SEmmanuel Grumbach 	free_percpu(trans_pcie->tso_hdr_page);
1927a2a57a35SEmmanuel Grumbach 	mutex_destroy(&trans_pcie->mutex);
1928e705c121SKalle Valo 	iwl_trans_free(trans);
1929e705c121SKalle Valo }
1930e705c121SKalle Valo 
1931e705c121SKalle Valo static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1932e705c121SKalle Valo {
1933e705c121SKalle Valo 	if (state)
1934e705c121SKalle Valo 		set_bit(STATUS_TPOWER_PMI, &trans->status);
1935e705c121SKalle Valo 	else
1936e705c121SKalle Valo 		clear_bit(STATUS_TPOWER_PMI, &trans->status);
1937e705c121SKalle Valo }
1938e705c121SKalle Valo 
193949564a80SLuca Coelho struct iwl_trans_pcie_removal {
194049564a80SLuca Coelho 	struct pci_dev *pdev;
194149564a80SLuca Coelho 	struct work_struct work;
194249564a80SLuca Coelho };
194349564a80SLuca Coelho 
194449564a80SLuca Coelho static void iwl_trans_pcie_removal_wk(struct work_struct *wk)
194549564a80SLuca Coelho {
194649564a80SLuca Coelho 	struct iwl_trans_pcie_removal *removal =
194749564a80SLuca Coelho 		container_of(wk, struct iwl_trans_pcie_removal, work);
194849564a80SLuca Coelho 	struct pci_dev *pdev = removal->pdev;
1949aba1e632SColin Ian King 	static char *prop[] = {"EVENT=INACCESSIBLE", NULL};
195049564a80SLuca Coelho 
195149564a80SLuca Coelho 	dev_err(&pdev->dev, "Device gone - attempting removal\n");
195249564a80SLuca Coelho 	kobject_uevent_env(&pdev->dev.kobj, KOBJ_CHANGE, prop);
195349564a80SLuca Coelho 	pci_lock_rescan_remove();
195449564a80SLuca Coelho 	pci_dev_put(pdev);
195549564a80SLuca Coelho 	pci_stop_and_remove_bus_device(pdev);
195649564a80SLuca Coelho 	pci_unlock_rescan_remove();
195749564a80SLuca Coelho 
195849564a80SLuca Coelho 	kfree(removal);
195949564a80SLuca Coelho 	module_put(THIS_MODULE);
196049564a80SLuca Coelho }
196149564a80SLuca Coelho 
196223ba9340SEmmanuel Grumbach static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1963e705c121SKalle Valo 					   unsigned long *flags)
1964e705c121SKalle Valo {
1965e705c121SKalle Valo 	int ret;
1966e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1967e705c121SKalle Valo 
1968e705c121SKalle Valo 	spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1969e705c121SKalle Valo 
1970e705c121SKalle Valo 	if (trans_pcie->cmd_hold_nic_awake)
1971e705c121SKalle Valo 		goto out;
1972e705c121SKalle Valo 
1973e705c121SKalle Valo 	/* this bit wakes up the NIC */
1974e705c121SKalle Valo 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1975a8cbb46fSGolan Ben Ami 				 BIT(trans->cfg->csr->flag_mac_access_req));
19766e584873SSara Sharon 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1977e705c121SKalle Valo 		udelay(2);
1978e705c121SKalle Valo 
1979e705c121SKalle Valo 	/*
1980e705c121SKalle Valo 	 * These bits say the device is running, and should keep running for
1981e705c121SKalle Valo 	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1982e705c121SKalle Valo 	 * but they do not indicate that embedded SRAM is restored yet;
1983fb70d49fSLuca Coelho 	 * HW with volatile SRAM must save/restore contents to/from
1984fb70d49fSLuca Coelho 	 * host DRAM when sleeping/waking for power-saving.
1985e705c121SKalle Valo 	 * Each direction takes approximately 1/4 millisecond; with this
1986e705c121SKalle Valo 	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1987e705c121SKalle Valo 	 * series of register accesses are expected (e.g. reading Event Log),
1988e705c121SKalle Valo 	 * to keep device from sleeping.
1989e705c121SKalle Valo 	 *
1990e705c121SKalle Valo 	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1991e705c121SKalle Valo 	 * SRAM is okay/restored.  We don't check that here because this call
1992fb70d49fSLuca Coelho 	 * is just for hardware register access; but GP1 MAC_SLEEP
1993fb70d49fSLuca Coelho 	 * check is a good idea before accessing the SRAM of HW with
1994fb70d49fSLuca Coelho 	 * volatile SRAM (e.g. reading Event Log).
1995e705c121SKalle Valo 	 *
1996e705c121SKalle Valo 	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1997e705c121SKalle Valo 	 * and do not save/restore SRAM when power cycling.
1998e705c121SKalle Valo 	 */
1999e705c121SKalle Valo 	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2000a8cbb46fSGolan Ben Ami 			   BIT(trans->cfg->csr->flag_val_mac_access_en),
2001a8cbb46fSGolan Ben Ami 			   (BIT(trans->cfg->csr->flag_mac_clock_ready) |
2002e705c121SKalle Valo 			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
2003e705c121SKalle Valo 	if (unlikely(ret < 0)) {
200449564a80SLuca Coelho 		u32 cntrl = iwl_read32(trans, CSR_GP_CNTRL);
200549564a80SLuca Coelho 
2006e705c121SKalle Valo 		WARN_ONCE(1,
2007e705c121SKalle Valo 			  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
200849564a80SLuca Coelho 			  cntrl);
200949564a80SLuca Coelho 
201049564a80SLuca Coelho 		iwl_trans_pcie_dump_regs(trans);
201149564a80SLuca Coelho 
201249564a80SLuca Coelho 		if (iwlwifi_mod_params.remove_when_gone && cntrl == ~0U) {
201349564a80SLuca Coelho 			struct iwl_trans_pcie_removal *removal;
201449564a80SLuca Coelho 
2015f60c9e59SEmmanuel Grumbach 			if (test_bit(STATUS_TRANS_DEAD, &trans->status))
201649564a80SLuca Coelho 				goto err;
201749564a80SLuca Coelho 
201849564a80SLuca Coelho 			IWL_ERR(trans, "Device gone - scheduling removal!\n");
201949564a80SLuca Coelho 
202049564a80SLuca Coelho 			/*
202149564a80SLuca Coelho 			 * get a module reference to avoid doing this
202249564a80SLuca Coelho 			 * while unloading anyway and to avoid
202349564a80SLuca Coelho 			 * scheduling a work with code that's being
202449564a80SLuca Coelho 			 * removed.
202549564a80SLuca Coelho 			 */
202649564a80SLuca Coelho 			if (!try_module_get(THIS_MODULE)) {
202749564a80SLuca Coelho 				IWL_ERR(trans,
202849564a80SLuca Coelho 					"Module is being unloaded - abort\n");
202949564a80SLuca Coelho 				goto err;
203049564a80SLuca Coelho 			}
203149564a80SLuca Coelho 
203249564a80SLuca Coelho 			removal = kzalloc(sizeof(*removal), GFP_ATOMIC);
203349564a80SLuca Coelho 			if (!removal) {
203449564a80SLuca Coelho 				module_put(THIS_MODULE);
203549564a80SLuca Coelho 				goto err;
203649564a80SLuca Coelho 			}
203749564a80SLuca Coelho 			/*
203849564a80SLuca Coelho 			 * we don't need to clear this flag, because
203949564a80SLuca Coelho 			 * the trans will be freed and reallocated.
204049564a80SLuca Coelho 			*/
2041f60c9e59SEmmanuel Grumbach 			set_bit(STATUS_TRANS_DEAD, &trans->status);
204249564a80SLuca Coelho 
204349564a80SLuca Coelho 			removal->pdev = to_pci_dev(trans->dev);
204449564a80SLuca Coelho 			INIT_WORK(&removal->work, iwl_trans_pcie_removal_wk);
204549564a80SLuca Coelho 			pci_dev_get(removal->pdev);
204649564a80SLuca Coelho 			schedule_work(&removal->work);
204749564a80SLuca Coelho 		} else {
204849564a80SLuca Coelho 			iwl_write32(trans, CSR_RESET,
204949564a80SLuca Coelho 				    CSR_RESET_REG_FLAG_FORCE_NMI);
205049564a80SLuca Coelho 		}
205149564a80SLuca Coelho 
205249564a80SLuca Coelho err:
2053e705c121SKalle Valo 		spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
2054e705c121SKalle Valo 		return false;
2055e705c121SKalle Valo 	}
2056e705c121SKalle Valo 
2057e705c121SKalle Valo out:
2058e705c121SKalle Valo 	/*
2059e705c121SKalle Valo 	 * Fool sparse by faking we release the lock - sparse will
2060e705c121SKalle Valo 	 * track nic_access anyway.
2061e705c121SKalle Valo 	 */
2062e705c121SKalle Valo 	__release(&trans_pcie->reg_lock);
2063e705c121SKalle Valo 	return true;
2064e705c121SKalle Valo }
2065e705c121SKalle Valo 
2066e705c121SKalle Valo static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
2067e705c121SKalle Valo 					      unsigned long *flags)
2068e705c121SKalle Valo {
2069e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2070e705c121SKalle Valo 
2071e705c121SKalle Valo 	lockdep_assert_held(&trans_pcie->reg_lock);
2072e705c121SKalle Valo 
2073e705c121SKalle Valo 	/*
2074e705c121SKalle Valo 	 * Fool sparse by faking we acquiring the lock - sparse will
2075e705c121SKalle Valo 	 * track nic_access anyway.
2076e705c121SKalle Valo 	 */
2077e705c121SKalle Valo 	__acquire(&trans_pcie->reg_lock);
2078e705c121SKalle Valo 
2079e705c121SKalle Valo 	if (trans_pcie->cmd_hold_nic_awake)
2080e705c121SKalle Valo 		goto out;
2081e705c121SKalle Valo 
2082e705c121SKalle Valo 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
2083a8cbb46fSGolan Ben Ami 				   BIT(trans->cfg->csr->flag_mac_access_req));
2084e705c121SKalle Valo 	/*
2085e705c121SKalle Valo 	 * Above we read the CSR_GP_CNTRL register, which will flush
2086e705c121SKalle Valo 	 * any previous writes, but we need the write that clears the
2087e705c121SKalle Valo 	 * MAC_ACCESS_REQ bit to be performed before any other writes
2088e705c121SKalle Valo 	 * scheduled on different CPUs (after we drop reg_lock).
2089e705c121SKalle Valo 	 */
2090e705c121SKalle Valo out:
2091e705c121SKalle Valo 	spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
2092e705c121SKalle Valo }
2093e705c121SKalle Valo 
2094e705c121SKalle Valo static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
2095e705c121SKalle Valo 				   void *buf, int dwords)
2096e705c121SKalle Valo {
2097e705c121SKalle Valo 	unsigned long flags;
2098e705c121SKalle Valo 	int offs, ret = 0;
2099e705c121SKalle Valo 	u32 *vals = buf;
2100e705c121SKalle Valo 
210123ba9340SEmmanuel Grumbach 	if (iwl_trans_grab_nic_access(trans, &flags)) {
2102e705c121SKalle Valo 		iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
2103e705c121SKalle Valo 		for (offs = 0; offs < dwords; offs++)
2104e705c121SKalle Valo 			vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
2105e705c121SKalle Valo 		iwl_trans_release_nic_access(trans, &flags);
2106e705c121SKalle Valo 	} else {
2107e705c121SKalle Valo 		ret = -EBUSY;
2108e705c121SKalle Valo 	}
2109e705c121SKalle Valo 	return ret;
2110e705c121SKalle Valo }
2111e705c121SKalle Valo 
2112e705c121SKalle Valo static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
2113e705c121SKalle Valo 				    const void *buf, int dwords)
2114e705c121SKalle Valo {
2115e705c121SKalle Valo 	unsigned long flags;
2116e705c121SKalle Valo 	int offs, ret = 0;
2117e705c121SKalle Valo 	const u32 *vals = buf;
2118e705c121SKalle Valo 
211923ba9340SEmmanuel Grumbach 	if (iwl_trans_grab_nic_access(trans, &flags)) {
2120e705c121SKalle Valo 		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
2121e705c121SKalle Valo 		for (offs = 0; offs < dwords; offs++)
2122e705c121SKalle Valo 			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
2123e705c121SKalle Valo 				    vals ? vals[offs] : 0);
2124e705c121SKalle Valo 		iwl_trans_release_nic_access(trans, &flags);
2125e705c121SKalle Valo 	} else {
2126e705c121SKalle Valo 		ret = -EBUSY;
2127e705c121SKalle Valo 	}
2128e705c121SKalle Valo 	return ret;
2129e705c121SKalle Valo }
2130e705c121SKalle Valo 
2131e705c121SKalle Valo static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
2132e705c121SKalle Valo 					    unsigned long txqs,
2133e705c121SKalle Valo 					    bool freeze)
2134e705c121SKalle Valo {
2135e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2136e705c121SKalle Valo 	int queue;
2137e705c121SKalle Valo 
2138e705c121SKalle Valo 	for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
2139b2a3b1c1SSara Sharon 		struct iwl_txq *txq = trans_pcie->txq[queue];
2140e705c121SKalle Valo 		unsigned long now;
2141e705c121SKalle Valo 
2142e705c121SKalle Valo 		spin_lock_bh(&txq->lock);
2143e705c121SKalle Valo 
2144e705c121SKalle Valo 		now = jiffies;
2145e705c121SKalle Valo 
2146e705c121SKalle Valo 		if (txq->frozen == freeze)
2147e705c121SKalle Valo 			goto next_queue;
2148e705c121SKalle Valo 
2149e705c121SKalle Valo 		IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
2150e705c121SKalle Valo 				    freeze ? "Freezing" : "Waking", queue);
2151e705c121SKalle Valo 
2152e705c121SKalle Valo 		txq->frozen = freeze;
2153e705c121SKalle Valo 
2154bb98ecd4SSara Sharon 		if (txq->read_ptr == txq->write_ptr)
2155e705c121SKalle Valo 			goto next_queue;
2156e705c121SKalle Valo 
2157e705c121SKalle Valo 		if (freeze) {
2158e705c121SKalle Valo 			if (unlikely(time_after(now,
2159e705c121SKalle Valo 						txq->stuck_timer.expires))) {
2160e705c121SKalle Valo 				/*
2161e705c121SKalle Valo 				 * The timer should have fired, maybe it is
2162e705c121SKalle Valo 				 * spinning right now on the lock.
2163e705c121SKalle Valo 				 */
2164e705c121SKalle Valo 				goto next_queue;
2165e705c121SKalle Valo 			}
2166e705c121SKalle Valo 			/* remember how long until the timer fires */
2167e705c121SKalle Valo 			txq->frozen_expiry_remainder =
2168e705c121SKalle Valo 				txq->stuck_timer.expires - now;
2169e705c121SKalle Valo 			del_timer(&txq->stuck_timer);
2170e705c121SKalle Valo 			goto next_queue;
2171e705c121SKalle Valo 		}
2172e705c121SKalle Valo 
2173e705c121SKalle Valo 		/*
2174e705c121SKalle Valo 		 * Wake a non-empty queue -> arm timer with the
2175e705c121SKalle Valo 		 * remainder before it froze
2176e705c121SKalle Valo 		 */
2177e705c121SKalle Valo 		mod_timer(&txq->stuck_timer,
2178e705c121SKalle Valo 			  now + txq->frozen_expiry_remainder);
2179e705c121SKalle Valo 
2180e705c121SKalle Valo next_queue:
2181e705c121SKalle Valo 		spin_unlock_bh(&txq->lock);
2182e705c121SKalle Valo 	}
2183e705c121SKalle Valo }
2184e705c121SKalle Valo 
21850cd58eaaSEmmanuel Grumbach static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
21860cd58eaaSEmmanuel Grumbach {
21870cd58eaaSEmmanuel Grumbach 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
21880cd58eaaSEmmanuel Grumbach 	int i;
21890cd58eaaSEmmanuel Grumbach 
21900cd58eaaSEmmanuel Grumbach 	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
2191b2a3b1c1SSara Sharon 		struct iwl_txq *txq = trans_pcie->txq[i];
21920cd58eaaSEmmanuel Grumbach 
21930cd58eaaSEmmanuel Grumbach 		if (i == trans_pcie->cmd_queue)
21940cd58eaaSEmmanuel Grumbach 			continue;
21950cd58eaaSEmmanuel Grumbach 
21960cd58eaaSEmmanuel Grumbach 		spin_lock_bh(&txq->lock);
21970cd58eaaSEmmanuel Grumbach 
21980cd58eaaSEmmanuel Grumbach 		if (!block && !(WARN_ON_ONCE(!txq->block))) {
21990cd58eaaSEmmanuel Grumbach 			txq->block--;
22000cd58eaaSEmmanuel Grumbach 			if (!txq->block) {
22010cd58eaaSEmmanuel Grumbach 				iwl_write32(trans, HBUS_TARG_WRPTR,
2202bb98ecd4SSara Sharon 					    txq->write_ptr | (i << 8));
22030cd58eaaSEmmanuel Grumbach 			}
22040cd58eaaSEmmanuel Grumbach 		} else if (block) {
22050cd58eaaSEmmanuel Grumbach 			txq->block++;
22060cd58eaaSEmmanuel Grumbach 		}
22070cd58eaaSEmmanuel Grumbach 
22080cd58eaaSEmmanuel Grumbach 		spin_unlock_bh(&txq->lock);
22090cd58eaaSEmmanuel Grumbach 	}
22100cd58eaaSEmmanuel Grumbach }
22110cd58eaaSEmmanuel Grumbach 
2212e705c121SKalle Valo #define IWL_FLUSH_WAIT_MS	2000
2213e705c121SKalle Valo 
221438398efbSSara Sharon void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq)
221538398efbSSara Sharon {
2216afb84431SEmmanuel Grumbach 	u32 txq_id = txq->id;
2217afb84431SEmmanuel Grumbach 	u32 status;
2218afb84431SEmmanuel Grumbach 	bool active;
2219afb84431SEmmanuel Grumbach 	u8 fifo;
222038398efbSSara Sharon 
2221afb84431SEmmanuel Grumbach 	if (trans->cfg->use_tfh) {
2222afb84431SEmmanuel Grumbach 		IWL_ERR(trans, "Queue %d is stuck %d %d\n", txq_id,
2223bb98ecd4SSara Sharon 			txq->read_ptr, txq->write_ptr);
2224ae79785fSSara Sharon 		/* TODO: access new SCD registers and dump them */
2225ae79785fSSara Sharon 		return;
2226afb84431SEmmanuel Grumbach 	}
2227ae79785fSSara Sharon 
2228afb84431SEmmanuel Grumbach 	status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id));
2229afb84431SEmmanuel Grumbach 	fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
2230afb84431SEmmanuel Grumbach 	active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
223138398efbSSara Sharon 
223238398efbSSara Sharon 	IWL_ERR(trans,
2233afb84431SEmmanuel Grumbach 		"Queue %d is %sactive on fifo %d and stuck for %u ms. SW [%d, %d] HW [%d, %d] FH TRB=0x0%x\n",
2234afb84431SEmmanuel Grumbach 		txq_id, active ? "" : "in", fifo,
2235afb84431SEmmanuel Grumbach 		jiffies_to_msecs(txq->wd_timeout),
2236afb84431SEmmanuel Grumbach 		txq->read_ptr, txq->write_ptr,
2237afb84431SEmmanuel Grumbach 		iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) &
22387b3e42eaSGolan Ben Ami 			(trans->cfg->base_params->max_tfd_queue_size - 1),
2239afb84431SEmmanuel Grumbach 		iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id)) &
22407b3e42eaSGolan Ben Ami 			(trans->cfg->base_params->max_tfd_queue_size - 1),
2241afb84431SEmmanuel Grumbach 		iwl_read_direct32(trans, FH_TX_TRB_REG(fifo)));
224238398efbSSara Sharon }
224338398efbSSara Sharon 
224492536c96SSara Sharon static int iwl_trans_pcie_rxq_dma_data(struct iwl_trans *trans, int queue,
224592536c96SSara Sharon 				       struct iwl_trans_rxq_dma_data *data)
224692536c96SSara Sharon {
224792536c96SSara Sharon 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
224892536c96SSara Sharon 
224992536c96SSara Sharon 	if (queue >= trans->num_rx_queues || !trans_pcie->rxq)
225092536c96SSara Sharon 		return -EINVAL;
225192536c96SSara Sharon 
225292536c96SSara Sharon 	data->fr_bd_cb = trans_pcie->rxq[queue].bd_dma;
225392536c96SSara Sharon 	data->urbd_stts_wrptr = trans_pcie->rxq[queue].rb_stts_dma;
225492536c96SSara Sharon 	data->ur_bd_cb = trans_pcie->rxq[queue].used_bd_dma;
225592536c96SSara Sharon 	data->fr_bd_wid = 0;
225692536c96SSara Sharon 
225792536c96SSara Sharon 	return 0;
225892536c96SSara Sharon }
225992536c96SSara Sharon 
2260d6d517b7SSara Sharon static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx)
2261e705c121SKalle Valo {
2262e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2263e705c121SKalle Valo 	struct iwl_txq *txq;
2264e705c121SKalle Valo 	unsigned long now = jiffies;
22652ae48edcSSara Sharon 	bool overflow_tx;
2266e705c121SKalle Valo 	u8 wr_ptr;
2267e705c121SKalle Valo 
22682b3fae66SMatt Chen 	/* Make sure the NIC is still alive in the bus */
2269f60c9e59SEmmanuel Grumbach 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2270f60c9e59SEmmanuel Grumbach 		return -ENODEV;
22712b3fae66SMatt Chen 
2272d6d517b7SSara Sharon 	if (!test_bit(txq_idx, trans_pcie->queue_used))
2273d6d517b7SSara Sharon 		return -EINVAL;
2274e705c121SKalle Valo 
2275d6d517b7SSara Sharon 	IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx);
2276d6d517b7SSara Sharon 	txq = trans_pcie->txq[txq_idx];
22772ae48edcSSara Sharon 
22782ae48edcSSara Sharon 	spin_lock_bh(&txq->lock);
22792ae48edcSSara Sharon 	overflow_tx = txq->overflow_tx ||
22802ae48edcSSara Sharon 		      !skb_queue_empty(&txq->overflow_q);
22812ae48edcSSara Sharon 	spin_unlock_bh(&txq->lock);
22822ae48edcSSara Sharon 
22836aa7de05SMark Rutland 	wr_ptr = READ_ONCE(txq->write_ptr);
2284e705c121SKalle Valo 
22852ae48edcSSara Sharon 	while ((txq->read_ptr != READ_ONCE(txq->write_ptr) ||
22862ae48edcSSara Sharon 		overflow_tx) &&
2287e705c121SKalle Valo 	       !time_after(jiffies,
2288e705c121SKalle Valo 			   now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
22896aa7de05SMark Rutland 		u8 write_ptr = READ_ONCE(txq->write_ptr);
2290e705c121SKalle Valo 
22912ae48edcSSara Sharon 		/*
22922ae48edcSSara Sharon 		 * If write pointer moved during the wait, warn only
22932ae48edcSSara Sharon 		 * if the TX came from op mode. In case TX came from
22942ae48edcSSara Sharon 		 * trans layer (overflow TX) don't warn.
22952ae48edcSSara Sharon 		 */
22962ae48edcSSara Sharon 		if (WARN_ONCE(wr_ptr != write_ptr && !overflow_tx,
2297e705c121SKalle Valo 			      "WR pointer moved while flushing %d -> %d\n",
2298e705c121SKalle Valo 			      wr_ptr, write_ptr))
2299e705c121SKalle Valo 			return -ETIMEDOUT;
23002ae48edcSSara Sharon 		wr_ptr = write_ptr;
23012ae48edcSSara Sharon 
2302192185d6SJohannes Berg 		usleep_range(1000, 2000);
23032ae48edcSSara Sharon 
23042ae48edcSSara Sharon 		spin_lock_bh(&txq->lock);
23052ae48edcSSara Sharon 		overflow_tx = txq->overflow_tx ||
23062ae48edcSSara Sharon 			      !skb_queue_empty(&txq->overflow_q);
23072ae48edcSSara Sharon 		spin_unlock_bh(&txq->lock);
2308e705c121SKalle Valo 	}
2309e705c121SKalle Valo 
2310bb98ecd4SSara Sharon 	if (txq->read_ptr != txq->write_ptr) {
2311e705c121SKalle Valo 		IWL_ERR(trans,
2312d6d517b7SSara Sharon 			"fail to flush all tx fifo queues Q %d\n", txq_idx);
2313d6d517b7SSara Sharon 		iwl_trans_pcie_log_scd_error(trans, txq);
2314d6d517b7SSara Sharon 		return -ETIMEDOUT;
2315e705c121SKalle Valo 	}
2316e705c121SKalle Valo 
2317d6d517b7SSara Sharon 	IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx);
2318d6d517b7SSara Sharon 
2319d6d517b7SSara Sharon 	return 0;
2320d6d517b7SSara Sharon }
2321d6d517b7SSara Sharon 
2322d6d517b7SSara Sharon static int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm)
2323d6d517b7SSara Sharon {
2324d6d517b7SSara Sharon 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2325d6d517b7SSara Sharon 	int cnt;
2326d6d517b7SSara Sharon 	int ret = 0;
2327d6d517b7SSara Sharon 
2328d6d517b7SSara Sharon 	/* waiting for all the tx frames complete might take a while */
2329d6d517b7SSara Sharon 	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2330d6d517b7SSara Sharon 
2331d6d517b7SSara Sharon 		if (cnt == trans_pcie->cmd_queue)
2332d6d517b7SSara Sharon 			continue;
2333d6d517b7SSara Sharon 		if (!test_bit(cnt, trans_pcie->queue_used))
2334d6d517b7SSara Sharon 			continue;
2335d6d517b7SSara Sharon 		if (!(BIT(cnt) & txq_bm))
2336d6d517b7SSara Sharon 			continue;
2337d6d517b7SSara Sharon 
2338d6d517b7SSara Sharon 		ret = iwl_trans_pcie_wait_txq_empty(trans, cnt);
233938398efbSSara Sharon 		if (ret)
2340d6d517b7SSara Sharon 			break;
2341d6d517b7SSara Sharon 	}
2342e705c121SKalle Valo 
2343e705c121SKalle Valo 	return ret;
2344e705c121SKalle Valo }
2345e705c121SKalle Valo 
2346e705c121SKalle Valo static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2347e705c121SKalle Valo 					 u32 mask, u32 value)
2348e705c121SKalle Valo {
2349e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2350e705c121SKalle Valo 	unsigned long flags;
2351e705c121SKalle Valo 
2352e705c121SKalle Valo 	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
2353e705c121SKalle Valo 	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2354e705c121SKalle Valo 	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
2355e705c121SKalle Valo }
2356e705c121SKalle Valo 
2357e705c121SKalle Valo static const char *get_csr_string(int cmd)
2358e705c121SKalle Valo {
2359e705c121SKalle Valo #define IWL_CMD(x) case x: return #x
2360e705c121SKalle Valo 	switch (cmd) {
2361e705c121SKalle Valo 	IWL_CMD(CSR_HW_IF_CONFIG_REG);
2362e705c121SKalle Valo 	IWL_CMD(CSR_INT_COALESCING);
2363e705c121SKalle Valo 	IWL_CMD(CSR_INT);
2364e705c121SKalle Valo 	IWL_CMD(CSR_INT_MASK);
2365e705c121SKalle Valo 	IWL_CMD(CSR_FH_INT_STATUS);
2366e705c121SKalle Valo 	IWL_CMD(CSR_GPIO_IN);
2367e705c121SKalle Valo 	IWL_CMD(CSR_RESET);
2368e705c121SKalle Valo 	IWL_CMD(CSR_GP_CNTRL);
2369e705c121SKalle Valo 	IWL_CMD(CSR_HW_REV);
2370e705c121SKalle Valo 	IWL_CMD(CSR_EEPROM_REG);
2371e705c121SKalle Valo 	IWL_CMD(CSR_EEPROM_GP);
2372e705c121SKalle Valo 	IWL_CMD(CSR_OTP_GP_REG);
2373e705c121SKalle Valo 	IWL_CMD(CSR_GIO_REG);
2374e705c121SKalle Valo 	IWL_CMD(CSR_GP_UCODE_REG);
2375e705c121SKalle Valo 	IWL_CMD(CSR_GP_DRIVER_REG);
2376e705c121SKalle Valo 	IWL_CMD(CSR_UCODE_DRV_GP1);
2377e705c121SKalle Valo 	IWL_CMD(CSR_UCODE_DRV_GP2);
2378e705c121SKalle Valo 	IWL_CMD(CSR_LED_REG);
2379e705c121SKalle Valo 	IWL_CMD(CSR_DRAM_INT_TBL_REG);
2380e705c121SKalle Valo 	IWL_CMD(CSR_GIO_CHICKEN_BITS);
2381e705c121SKalle Valo 	IWL_CMD(CSR_ANA_PLL_CFG);
2382e705c121SKalle Valo 	IWL_CMD(CSR_HW_REV_WA_REG);
2383e705c121SKalle Valo 	IWL_CMD(CSR_MONITOR_STATUS_REG);
2384e705c121SKalle Valo 	IWL_CMD(CSR_DBG_HPET_MEM_REG);
2385e705c121SKalle Valo 	default:
2386e705c121SKalle Valo 		return "UNKNOWN";
2387e705c121SKalle Valo 	}
2388e705c121SKalle Valo #undef IWL_CMD
2389e705c121SKalle Valo }
2390e705c121SKalle Valo 
2391e705c121SKalle Valo void iwl_pcie_dump_csr(struct iwl_trans *trans)
2392e705c121SKalle Valo {
2393e705c121SKalle Valo 	int i;
2394e705c121SKalle Valo 	static const u32 csr_tbl[] = {
2395e705c121SKalle Valo 		CSR_HW_IF_CONFIG_REG,
2396e705c121SKalle Valo 		CSR_INT_COALESCING,
2397e705c121SKalle Valo 		CSR_INT,
2398e705c121SKalle Valo 		CSR_INT_MASK,
2399e705c121SKalle Valo 		CSR_FH_INT_STATUS,
2400e705c121SKalle Valo 		CSR_GPIO_IN,
2401e705c121SKalle Valo 		CSR_RESET,
2402e705c121SKalle Valo 		CSR_GP_CNTRL,
2403e705c121SKalle Valo 		CSR_HW_REV,
2404e705c121SKalle Valo 		CSR_EEPROM_REG,
2405e705c121SKalle Valo 		CSR_EEPROM_GP,
2406e705c121SKalle Valo 		CSR_OTP_GP_REG,
2407e705c121SKalle Valo 		CSR_GIO_REG,
2408e705c121SKalle Valo 		CSR_GP_UCODE_REG,
2409e705c121SKalle Valo 		CSR_GP_DRIVER_REG,
2410e705c121SKalle Valo 		CSR_UCODE_DRV_GP1,
2411e705c121SKalle Valo 		CSR_UCODE_DRV_GP2,
2412e705c121SKalle Valo 		CSR_LED_REG,
2413e705c121SKalle Valo 		CSR_DRAM_INT_TBL_REG,
2414e705c121SKalle Valo 		CSR_GIO_CHICKEN_BITS,
2415e705c121SKalle Valo 		CSR_ANA_PLL_CFG,
2416e705c121SKalle Valo 		CSR_MONITOR_STATUS_REG,
2417e705c121SKalle Valo 		CSR_HW_REV_WA_REG,
2418e705c121SKalle Valo 		CSR_DBG_HPET_MEM_REG
2419e705c121SKalle Valo 	};
2420e705c121SKalle Valo 	IWL_ERR(trans, "CSR values:\n");
2421e705c121SKalle Valo 	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2422e705c121SKalle Valo 		"CSR_INT_PERIODIC_REG)\n");
2423e705c121SKalle Valo 	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
2424e705c121SKalle Valo 		IWL_ERR(trans, "  %25s: 0X%08x\n",
2425e705c121SKalle Valo 			get_csr_string(csr_tbl[i]),
2426e705c121SKalle Valo 			iwl_read32(trans, csr_tbl[i]));
2427e705c121SKalle Valo 	}
2428e705c121SKalle Valo }
2429e705c121SKalle Valo 
2430e705c121SKalle Valo #ifdef CONFIG_IWLWIFI_DEBUGFS
2431e705c121SKalle Valo /* create and remove of files */
2432e705c121SKalle Valo #define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
2433cf5d5663SGreg Kroah-Hartman 	debugfs_create_file(#name, mode, parent, trans,			\
2434cf5d5663SGreg Kroah-Hartman 			    &iwl_dbgfs_##name##_ops);			\
2435e705c121SKalle Valo } while (0)
2436e705c121SKalle Valo 
2437e705c121SKalle Valo /* file operation */
2438e705c121SKalle Valo #define DEBUGFS_READ_FILE_OPS(name)					\
2439e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2440e705c121SKalle Valo 	.read = iwl_dbgfs_##name##_read,				\
2441e705c121SKalle Valo 	.open = simple_open,						\
2442e705c121SKalle Valo 	.llseek = generic_file_llseek,					\
2443e705c121SKalle Valo };
2444e705c121SKalle Valo 
2445e705c121SKalle Valo #define DEBUGFS_WRITE_FILE_OPS(name)                                    \
2446e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2447e705c121SKalle Valo 	.write = iwl_dbgfs_##name##_write,                              \
2448e705c121SKalle Valo 	.open = simple_open,						\
2449e705c121SKalle Valo 	.llseek = generic_file_llseek,					\
2450e705c121SKalle Valo };
2451e705c121SKalle Valo 
2452e705c121SKalle Valo #define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
2453e705c121SKalle Valo static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2454e705c121SKalle Valo 	.write = iwl_dbgfs_##name##_write,				\
2455e705c121SKalle Valo 	.read = iwl_dbgfs_##name##_read,				\
2456e705c121SKalle Valo 	.open = simple_open,						\
2457e705c121SKalle Valo 	.llseek = generic_file_llseek,					\
2458e705c121SKalle Valo };
2459e705c121SKalle Valo 
2460e705c121SKalle Valo static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
2461e705c121SKalle Valo 				       char __user *user_buf,
2462e705c121SKalle Valo 				       size_t count, loff_t *ppos)
2463e705c121SKalle Valo {
2464e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2465e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2466e705c121SKalle Valo 	struct iwl_txq *txq;
2467e705c121SKalle Valo 	char *buf;
2468e705c121SKalle Valo 	int pos = 0;
2469e705c121SKalle Valo 	int cnt;
2470e705c121SKalle Valo 	int ret;
2471e705c121SKalle Valo 	size_t bufsz;
2472e705c121SKalle Valo 
2473e705c121SKalle Valo 	bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
2474e705c121SKalle Valo 
2475b2a3b1c1SSara Sharon 	if (!trans_pcie->txq_memory)
2476e705c121SKalle Valo 		return -EAGAIN;
2477e705c121SKalle Valo 
2478e705c121SKalle Valo 	buf = kzalloc(bufsz, GFP_KERNEL);
2479e705c121SKalle Valo 	if (!buf)
2480e705c121SKalle Valo 		return -ENOMEM;
2481e705c121SKalle Valo 
2482e705c121SKalle Valo 	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2483b2a3b1c1SSara Sharon 		txq = trans_pcie->txq[cnt];
2484e705c121SKalle Valo 		pos += scnprintf(buf + pos, bufsz - pos,
2485e705c121SKalle Valo 				"hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
2486bb98ecd4SSara Sharon 				cnt, txq->read_ptr, txq->write_ptr,
2487e705c121SKalle Valo 				!!test_bit(cnt, trans_pcie->queue_used),
2488e705c121SKalle Valo 				 !!test_bit(cnt, trans_pcie->queue_stopped),
2489e705c121SKalle Valo 				 txq->need_update, txq->frozen,
2490e705c121SKalle Valo 				 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
2491e705c121SKalle Valo 	}
2492e705c121SKalle Valo 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2493e705c121SKalle Valo 	kfree(buf);
2494e705c121SKalle Valo 	return ret;
2495e705c121SKalle Valo }
2496e705c121SKalle Valo 
2497e705c121SKalle Valo static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2498e705c121SKalle Valo 				       char __user *user_buf,
2499e705c121SKalle Valo 				       size_t count, loff_t *ppos)
2500e705c121SKalle Valo {
2501e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2502e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
250378485054SSara Sharon 	char *buf;
250478485054SSara Sharon 	int pos = 0, i, ret;
250578485054SSara Sharon 	size_t bufsz = sizeof(buf);
2506e705c121SKalle Valo 
250778485054SSara Sharon 	bufsz = sizeof(char) * 121 * trans->num_rx_queues;
250878485054SSara Sharon 
250978485054SSara Sharon 	if (!trans_pcie->rxq)
251078485054SSara Sharon 		return -EAGAIN;
251178485054SSara Sharon 
251278485054SSara Sharon 	buf = kzalloc(bufsz, GFP_KERNEL);
251378485054SSara Sharon 	if (!buf)
251478485054SSara Sharon 		return -ENOMEM;
251578485054SSara Sharon 
251678485054SSara Sharon 	for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
251778485054SSara Sharon 		struct iwl_rxq *rxq = &trans_pcie->rxq[i];
251878485054SSara Sharon 
251978485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
252078485054SSara Sharon 				 i);
252178485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2522e705c121SKalle Valo 				 rxq->read);
252378485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2524e705c121SKalle Valo 				 rxq->write);
252578485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2526e705c121SKalle Valo 				 rxq->write_actual);
252778485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2528e705c121SKalle Valo 				 rxq->need_update);
252978485054SSara Sharon 		pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2530e705c121SKalle Valo 				 rxq->free_count);
2531e705c121SKalle Valo 		if (rxq->rb_stts) {
25320307c839SGolan Ben Ami 			u32 r =	__le16_to_cpu(iwl_get_closed_rb_stts(trans,
25330307c839SGolan Ben Ami 								     rxq));
253478485054SSara Sharon 			pos += scnprintf(buf + pos, bufsz - pos,
253578485054SSara Sharon 					 "\tclosed_rb_num: %u\n",
25360307c839SGolan Ben Ami 					 r & 0x0FFF);
2537e705c121SKalle Valo 		} else {
2538e705c121SKalle Valo 			pos += scnprintf(buf + pos, bufsz - pos,
253978485054SSara Sharon 					 "\tclosed_rb_num: Not Allocated\n");
2540e705c121SKalle Valo 		}
254178485054SSara Sharon 	}
254278485054SSara Sharon 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
254378485054SSara Sharon 	kfree(buf);
254478485054SSara Sharon 
254578485054SSara Sharon 	return ret;
2546e705c121SKalle Valo }
2547e705c121SKalle Valo 
2548e705c121SKalle Valo static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2549e705c121SKalle Valo 					char __user *user_buf,
2550e705c121SKalle Valo 					size_t count, loff_t *ppos)
2551e705c121SKalle Valo {
2552e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2553e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2554e705c121SKalle Valo 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2555e705c121SKalle Valo 
2556e705c121SKalle Valo 	int pos = 0;
2557e705c121SKalle Valo 	char *buf;
2558e705c121SKalle Valo 	int bufsz = 24 * 64; /* 24 items * 64 char per item */
2559e705c121SKalle Valo 	ssize_t ret;
2560e705c121SKalle Valo 
2561e705c121SKalle Valo 	buf = kzalloc(bufsz, GFP_KERNEL);
2562e705c121SKalle Valo 	if (!buf)
2563e705c121SKalle Valo 		return -ENOMEM;
2564e705c121SKalle Valo 
2565e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos,
2566e705c121SKalle Valo 			"Interrupt Statistics Report:\n");
2567e705c121SKalle Valo 
2568e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2569e705c121SKalle Valo 		isr_stats->hw);
2570e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2571e705c121SKalle Valo 		isr_stats->sw);
2572e705c121SKalle Valo 	if (isr_stats->sw || isr_stats->hw) {
2573e705c121SKalle Valo 		pos += scnprintf(buf + pos, bufsz - pos,
2574e705c121SKalle Valo 			"\tLast Restarting Code:  0x%X\n",
2575e705c121SKalle Valo 			isr_stats->err_code);
2576e705c121SKalle Valo 	}
2577e705c121SKalle Valo #ifdef CONFIG_IWLWIFI_DEBUG
2578e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2579e705c121SKalle Valo 		isr_stats->sch);
2580e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2581e705c121SKalle Valo 		isr_stats->alive);
2582e705c121SKalle Valo #endif
2583e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos,
2584e705c121SKalle Valo 		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2585e705c121SKalle Valo 
2586e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2587e705c121SKalle Valo 		isr_stats->ctkill);
2588e705c121SKalle Valo 
2589e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2590e705c121SKalle Valo 		isr_stats->wakeup);
2591e705c121SKalle Valo 
2592e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos,
2593e705c121SKalle Valo 		"Rx command responses:\t\t %u\n", isr_stats->rx);
2594e705c121SKalle Valo 
2595e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2596e705c121SKalle Valo 		isr_stats->tx);
2597e705c121SKalle Valo 
2598e705c121SKalle Valo 	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2599e705c121SKalle Valo 		isr_stats->unhandled);
2600e705c121SKalle Valo 
2601e705c121SKalle Valo 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2602e705c121SKalle Valo 	kfree(buf);
2603e705c121SKalle Valo 	return ret;
2604e705c121SKalle Valo }
2605e705c121SKalle Valo 
2606e705c121SKalle Valo static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2607e705c121SKalle Valo 					 const char __user *user_buf,
2608e705c121SKalle Valo 					 size_t count, loff_t *ppos)
2609e705c121SKalle Valo {
2610e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2611e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2612e705c121SKalle Valo 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2613e705c121SKalle Valo 	u32 reset_flag;
2614078f1131SJohannes Berg 	int ret;
2615e705c121SKalle Valo 
2616078f1131SJohannes Berg 	ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag);
2617078f1131SJohannes Berg 	if (ret)
2618078f1131SJohannes Berg 		return ret;
2619e705c121SKalle Valo 	if (reset_flag == 0)
2620e705c121SKalle Valo 		memset(isr_stats, 0, sizeof(*isr_stats));
2621e705c121SKalle Valo 
2622e705c121SKalle Valo 	return count;
2623e705c121SKalle Valo }
2624e705c121SKalle Valo 
2625e705c121SKalle Valo static ssize_t iwl_dbgfs_csr_write(struct file *file,
2626e705c121SKalle Valo 				   const char __user *user_buf,
2627e705c121SKalle Valo 				   size_t count, loff_t *ppos)
2628e705c121SKalle Valo {
2629e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2630e705c121SKalle Valo 
2631e705c121SKalle Valo 	iwl_pcie_dump_csr(trans);
2632e705c121SKalle Valo 
2633e705c121SKalle Valo 	return count;
2634e705c121SKalle Valo }
2635e705c121SKalle Valo 
2636e705c121SKalle Valo static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2637e705c121SKalle Valo 				     char __user *user_buf,
2638e705c121SKalle Valo 				     size_t count, loff_t *ppos)
2639e705c121SKalle Valo {
2640e705c121SKalle Valo 	struct iwl_trans *trans = file->private_data;
2641e705c121SKalle Valo 	char *buf = NULL;
2642e705c121SKalle Valo 	ssize_t ret;
2643e705c121SKalle Valo 
2644e705c121SKalle Valo 	ret = iwl_dump_fh(trans, &buf);
2645e705c121SKalle Valo 	if (ret < 0)
2646e705c121SKalle Valo 		return ret;
2647e705c121SKalle Valo 	if (!buf)
2648e705c121SKalle Valo 		return -EINVAL;
2649e705c121SKalle Valo 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2650e705c121SKalle Valo 	kfree(buf);
2651e705c121SKalle Valo 	return ret;
2652e705c121SKalle Valo }
2653e705c121SKalle Valo 
2654fa4de7f7SJohannes Berg static ssize_t iwl_dbgfs_rfkill_read(struct file *file,
2655fa4de7f7SJohannes Berg 				     char __user *user_buf,
2656fa4de7f7SJohannes Berg 				     size_t count, loff_t *ppos)
2657fa4de7f7SJohannes Berg {
2658fa4de7f7SJohannes Berg 	struct iwl_trans *trans = file->private_data;
2659fa4de7f7SJohannes Berg 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2660fa4de7f7SJohannes Berg 	char buf[100];
2661fa4de7f7SJohannes Berg 	int pos;
2662fa4de7f7SJohannes Berg 
2663fa4de7f7SJohannes Berg 	pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n",
2664fa4de7f7SJohannes Berg 			trans_pcie->debug_rfkill,
2665fa4de7f7SJohannes Berg 			!(iwl_read32(trans, CSR_GP_CNTRL) &
2666fa4de7f7SJohannes Berg 				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW));
2667fa4de7f7SJohannes Berg 
2668fa4de7f7SJohannes Berg 	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2669fa4de7f7SJohannes Berg }
2670fa4de7f7SJohannes Berg 
2671fa4de7f7SJohannes Berg static ssize_t iwl_dbgfs_rfkill_write(struct file *file,
2672fa4de7f7SJohannes Berg 				      const char __user *user_buf,
2673fa4de7f7SJohannes Berg 				      size_t count, loff_t *ppos)
2674fa4de7f7SJohannes Berg {
2675fa4de7f7SJohannes Berg 	struct iwl_trans *trans = file->private_data;
2676fa4de7f7SJohannes Berg 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2677c5bf4fa1SJohannes Berg 	bool new_value;
2678fa4de7f7SJohannes Berg 	int ret;
2679fa4de7f7SJohannes Berg 
2680c5bf4fa1SJohannes Berg 	ret = kstrtobool_from_user(user_buf, count, &new_value);
2681fa4de7f7SJohannes Berg 	if (ret)
2682fa4de7f7SJohannes Berg 		return ret;
2683c5bf4fa1SJohannes Berg 	if (new_value == trans_pcie->debug_rfkill)
2684fa4de7f7SJohannes Berg 		return count;
2685fa4de7f7SJohannes Berg 	IWL_WARN(trans, "changing debug rfkill %d->%d\n",
2686c5bf4fa1SJohannes Berg 		 trans_pcie->debug_rfkill, new_value);
2687c5bf4fa1SJohannes Berg 	trans_pcie->debug_rfkill = new_value;
2688fa4de7f7SJohannes Berg 	iwl_pcie_handle_rfkill_irq(trans);
2689fa4de7f7SJohannes Berg 
2690fa4de7f7SJohannes Berg 	return count;
2691fa4de7f7SJohannes Berg }
2692fa4de7f7SJohannes Berg 
2693f7805b33SLior Cohen static int iwl_dbgfs_monitor_data_open(struct inode *inode,
2694f7805b33SLior Cohen 				       struct file *file)
2695f7805b33SLior Cohen {
2696f7805b33SLior Cohen 	struct iwl_trans *trans = inode->i_private;
2697f7805b33SLior Cohen 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2698f7805b33SLior Cohen 
269991c28b83SShahar S Matityahu 	if (!trans->dbg.dest_tlv ||
270091c28b83SShahar S Matityahu 	    trans->dbg.dest_tlv->monitor_mode != EXTERNAL_MODE) {
2701f7805b33SLior Cohen 		IWL_ERR(trans, "Debug destination is not set to DRAM\n");
2702f7805b33SLior Cohen 		return -ENOENT;
2703f7805b33SLior Cohen 	}
2704f7805b33SLior Cohen 
2705f7805b33SLior Cohen 	if (trans_pcie->fw_mon_data.state != IWL_FW_MON_DBGFS_STATE_CLOSED)
2706f7805b33SLior Cohen 		return -EBUSY;
2707f7805b33SLior Cohen 
2708f7805b33SLior Cohen 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_OPEN;
2709f7805b33SLior Cohen 	return simple_open(inode, file);
2710f7805b33SLior Cohen }
2711f7805b33SLior Cohen 
2712f7805b33SLior Cohen static int iwl_dbgfs_monitor_data_release(struct inode *inode,
2713f7805b33SLior Cohen 					  struct file *file)
2714f7805b33SLior Cohen {
2715f7805b33SLior Cohen 	struct iwl_trans_pcie *trans_pcie =
2716f7805b33SLior Cohen 		IWL_TRANS_GET_PCIE_TRANS(inode->i_private);
2717f7805b33SLior Cohen 
2718f7805b33SLior Cohen 	if (trans_pcie->fw_mon_data.state == IWL_FW_MON_DBGFS_STATE_OPEN)
2719f7805b33SLior Cohen 		trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
2720f7805b33SLior Cohen 	return 0;
2721f7805b33SLior Cohen }
2722f7805b33SLior Cohen 
2723f7805b33SLior Cohen static bool iwl_write_to_user_buf(char __user *user_buf, ssize_t count,
2724f7805b33SLior Cohen 				  void *buf, ssize_t *size,
2725f7805b33SLior Cohen 				  ssize_t *bytes_copied)
2726f7805b33SLior Cohen {
2727f7805b33SLior Cohen 	int buf_size_left = count - *bytes_copied;
2728f7805b33SLior Cohen 
2729f7805b33SLior Cohen 	buf_size_left = buf_size_left - (buf_size_left % sizeof(u32));
2730f7805b33SLior Cohen 	if (*size > buf_size_left)
2731f7805b33SLior Cohen 		*size = buf_size_left;
2732f7805b33SLior Cohen 
2733f7805b33SLior Cohen 	*size -= copy_to_user(user_buf, buf, *size);
2734f7805b33SLior Cohen 	*bytes_copied += *size;
2735f7805b33SLior Cohen 
2736f7805b33SLior Cohen 	if (buf_size_left == *size)
2737f7805b33SLior Cohen 		return true;
2738f7805b33SLior Cohen 	return false;
2739f7805b33SLior Cohen }
2740f7805b33SLior Cohen 
2741f7805b33SLior Cohen static ssize_t iwl_dbgfs_monitor_data_read(struct file *file,
2742f7805b33SLior Cohen 					   char __user *user_buf,
2743f7805b33SLior Cohen 					   size_t count, loff_t *ppos)
2744f7805b33SLior Cohen {
2745f7805b33SLior Cohen 	struct iwl_trans *trans = file->private_data;
2746f7805b33SLior Cohen 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
274791c28b83SShahar S Matityahu 	void *cpu_addr = (void *)trans->dbg.fw_mon[0].block, *curr_buf;
2748f7805b33SLior Cohen 	struct cont_rec *data = &trans_pcie->fw_mon_data;
2749f7805b33SLior Cohen 	u32 write_ptr_addr, wrap_cnt_addr, write_ptr, wrap_cnt;
2750f7805b33SLior Cohen 	ssize_t size, bytes_copied = 0;
2751f7805b33SLior Cohen 	bool b_full;
2752f7805b33SLior Cohen 
275391c28b83SShahar S Matityahu 	if (trans->dbg.dest_tlv) {
2754f7805b33SLior Cohen 		write_ptr_addr =
275591c28b83SShahar S Matityahu 			le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
275691c28b83SShahar S Matityahu 		wrap_cnt_addr = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
2757f7805b33SLior Cohen 	} else {
2758f7805b33SLior Cohen 		write_ptr_addr = MON_BUFF_WRPTR;
2759f7805b33SLior Cohen 		wrap_cnt_addr = MON_BUFF_CYCLE_CNT;
2760f7805b33SLior Cohen 	}
2761f7805b33SLior Cohen 
276291c28b83SShahar S Matityahu 	if (unlikely(!trans->dbg.rec_on))
2763f7805b33SLior Cohen 		return 0;
2764f7805b33SLior Cohen 
2765f7805b33SLior Cohen 	mutex_lock(&data->mutex);
2766f7805b33SLior Cohen 	if (data->state ==
2767f7805b33SLior Cohen 	    IWL_FW_MON_DBGFS_STATE_DISABLED) {
2768f7805b33SLior Cohen 		mutex_unlock(&data->mutex);
2769f7805b33SLior Cohen 		return 0;
2770f7805b33SLior Cohen 	}
2771f7805b33SLior Cohen 
2772f7805b33SLior Cohen 	/* write_ptr position in bytes rather then DW */
2773f7805b33SLior Cohen 	write_ptr = iwl_read_prph(trans, write_ptr_addr) * sizeof(u32);
2774f7805b33SLior Cohen 	wrap_cnt = iwl_read_prph(trans, wrap_cnt_addr);
2775f7805b33SLior Cohen 
2776f7805b33SLior Cohen 	if (data->prev_wrap_cnt == wrap_cnt) {
2777f7805b33SLior Cohen 		size = write_ptr - data->prev_wr_ptr;
2778f7805b33SLior Cohen 		curr_buf = cpu_addr + data->prev_wr_ptr;
2779f7805b33SLior Cohen 		b_full = iwl_write_to_user_buf(user_buf, count,
2780f7805b33SLior Cohen 					       curr_buf, &size,
2781f7805b33SLior Cohen 					       &bytes_copied);
2782f7805b33SLior Cohen 		data->prev_wr_ptr += size;
2783f7805b33SLior Cohen 
2784f7805b33SLior Cohen 	} else if (data->prev_wrap_cnt == wrap_cnt - 1 &&
2785f7805b33SLior Cohen 		   write_ptr < data->prev_wr_ptr) {
278691c28b83SShahar S Matityahu 		size = trans->dbg.fw_mon[0].size - data->prev_wr_ptr;
2787f7805b33SLior Cohen 		curr_buf = cpu_addr + data->prev_wr_ptr;
2788f7805b33SLior Cohen 		b_full = iwl_write_to_user_buf(user_buf, count,
2789f7805b33SLior Cohen 					       curr_buf, &size,
2790f7805b33SLior Cohen 					       &bytes_copied);
2791f7805b33SLior Cohen 		data->prev_wr_ptr += size;
2792f7805b33SLior Cohen 
2793f7805b33SLior Cohen 		if (!b_full) {
2794f7805b33SLior Cohen 			size = write_ptr;
2795f7805b33SLior Cohen 			b_full = iwl_write_to_user_buf(user_buf, count,
2796f7805b33SLior Cohen 						       cpu_addr, &size,
2797f7805b33SLior Cohen 						       &bytes_copied);
2798f7805b33SLior Cohen 			data->prev_wr_ptr = size;
2799f7805b33SLior Cohen 			data->prev_wrap_cnt++;
2800f7805b33SLior Cohen 		}
2801f7805b33SLior Cohen 	} else {
2802f7805b33SLior Cohen 		if (data->prev_wrap_cnt == wrap_cnt - 1 &&
2803f7805b33SLior Cohen 		    write_ptr > data->prev_wr_ptr)
2804f7805b33SLior Cohen 			IWL_WARN(trans,
2805f7805b33SLior Cohen 				 "write pointer passed previous write pointer, start copying from the beginning\n");
2806f7805b33SLior Cohen 		else if (!unlikely(data->prev_wrap_cnt == 0 &&
2807f7805b33SLior Cohen 				   data->prev_wr_ptr == 0))
2808f7805b33SLior Cohen 			IWL_WARN(trans,
2809f7805b33SLior Cohen 				 "monitor data is out of sync, start copying from the beginning\n");
2810f7805b33SLior Cohen 
2811f7805b33SLior Cohen 		size = write_ptr;
2812f7805b33SLior Cohen 		b_full = iwl_write_to_user_buf(user_buf, count,
2813f7805b33SLior Cohen 					       cpu_addr, &size,
2814f7805b33SLior Cohen 					       &bytes_copied);
2815f7805b33SLior Cohen 		data->prev_wr_ptr = size;
2816f7805b33SLior Cohen 		data->prev_wrap_cnt = wrap_cnt;
2817f7805b33SLior Cohen 	}
2818f7805b33SLior Cohen 
2819f7805b33SLior Cohen 	mutex_unlock(&data->mutex);
2820f7805b33SLior Cohen 
2821f7805b33SLior Cohen 	return bytes_copied;
2822f7805b33SLior Cohen }
2823f7805b33SLior Cohen 
2824e705c121SKalle Valo DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2825e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(fh_reg);
2826e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(rx_queue);
2827e705c121SKalle Valo DEBUGFS_READ_FILE_OPS(tx_queue);
2828e705c121SKalle Valo DEBUGFS_WRITE_FILE_OPS(csr);
2829fa4de7f7SJohannes Berg DEBUGFS_READ_WRITE_FILE_OPS(rfkill);
2830e705c121SKalle Valo 
2831f7805b33SLior Cohen static const struct file_operations iwl_dbgfs_monitor_data_ops = {
2832f7805b33SLior Cohen 	.read = iwl_dbgfs_monitor_data_read,
2833f7805b33SLior Cohen 	.open = iwl_dbgfs_monitor_data_open,
2834f7805b33SLior Cohen 	.release = iwl_dbgfs_monitor_data_release,
2835f7805b33SLior Cohen };
2836f7805b33SLior Cohen 
2837f8a1edb7SJohannes Berg /* Create the debugfs files and directories */
2838cf5d5663SGreg Kroah-Hartman void iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
2839e705c121SKalle Valo {
2840f8a1edb7SJohannes Berg 	struct dentry *dir = trans->dbgfs_dir;
2841f8a1edb7SJohannes Berg 
28422ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(rx_queue, dir, 0400);
28432ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(tx_queue, dir, 0400);
28442ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(interrupt, dir, 0600);
28452ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(csr, dir, 0200);
28462ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(fh_reg, dir, 0400);
28472ef00c53SJoe Perches 	DEBUGFS_ADD_FILE(rfkill, dir, 0600);
2848f7805b33SLior Cohen 	DEBUGFS_ADD_FILE(monitor_data, dir, 0400);
2849e705c121SKalle Valo }
2850f7805b33SLior Cohen 
2851f7805b33SLior Cohen static void iwl_trans_pcie_debugfs_cleanup(struct iwl_trans *trans)
2852f7805b33SLior Cohen {
2853f7805b33SLior Cohen 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2854f7805b33SLior Cohen 	struct cont_rec *data = &trans_pcie->fw_mon_data;
2855f7805b33SLior Cohen 
2856f7805b33SLior Cohen 	mutex_lock(&data->mutex);
2857f7805b33SLior Cohen 	data->state = IWL_FW_MON_DBGFS_STATE_DISABLED;
2858f7805b33SLior Cohen 	mutex_unlock(&data->mutex);
2859f7805b33SLior Cohen }
2860e705c121SKalle Valo #endif /*CONFIG_IWLWIFI_DEBUGFS */
2861e705c121SKalle Valo 
28626983ba69SSara Sharon static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
2863e705c121SKalle Valo {
28643cd1980bSSara Sharon 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2865e705c121SKalle Valo 	u32 cmdlen = 0;
2866e705c121SKalle Valo 	int i;
2867e705c121SKalle Valo 
28683cd1980bSSara Sharon 	for (i = 0; i < trans_pcie->max_tbs; i++)
28696983ba69SSara Sharon 		cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i);
2870e705c121SKalle Valo 
2871e705c121SKalle Valo 	return cmdlen;
2872e705c121SKalle Valo }
2873e705c121SKalle Valo 
2874e705c121SKalle Valo static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2875e705c121SKalle Valo 				   struct iwl_fw_error_dump_data **data,
2876e705c121SKalle Valo 				   int allocated_rb_nums)
2877e705c121SKalle Valo {
2878e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2879e705c121SKalle Valo 	int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
288078485054SSara Sharon 	/* Dump RBs is supported only for pre-9000 devices (1 queue) */
288178485054SSara Sharon 	struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2882e705c121SKalle Valo 	u32 i, r, j, rb_len = 0;
2883e705c121SKalle Valo 
2884e705c121SKalle Valo 	spin_lock(&rxq->lock);
2885e705c121SKalle Valo 
28860307c839SGolan Ben Ami 	r = le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq)) & 0x0FFF;
2887e705c121SKalle Valo 
2888e705c121SKalle Valo 	for (i = rxq->read, j = 0;
2889e705c121SKalle Valo 	     i != r && j < allocated_rb_nums;
2890e705c121SKalle Valo 	     i = (i + 1) & RX_QUEUE_MASK, j++) {
2891e705c121SKalle Valo 		struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2892e705c121SKalle Valo 		struct iwl_fw_error_dump_rb *rb;
2893e705c121SKalle Valo 
2894e705c121SKalle Valo 		dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2895e705c121SKalle Valo 			       DMA_FROM_DEVICE);
2896e705c121SKalle Valo 
2897e705c121SKalle Valo 		rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2898e705c121SKalle Valo 
2899e705c121SKalle Valo 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2900e705c121SKalle Valo 		(*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2901e705c121SKalle Valo 		rb = (void *)(*data)->data;
2902e705c121SKalle Valo 		rb->index = cpu_to_le32(i);
2903e705c121SKalle Valo 		memcpy(rb->data, page_address(rxb->page), max_len);
2904e705c121SKalle Valo 		/* remap the page for the free benefit */
2905e705c121SKalle Valo 		rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2906e705c121SKalle Valo 						     max_len,
2907e705c121SKalle Valo 						     DMA_FROM_DEVICE);
2908e705c121SKalle Valo 
2909e705c121SKalle Valo 		*data = iwl_fw_error_next_data(*data);
2910e705c121SKalle Valo 	}
2911e705c121SKalle Valo 
2912e705c121SKalle Valo 	spin_unlock(&rxq->lock);
2913e705c121SKalle Valo 
2914e705c121SKalle Valo 	return rb_len;
2915e705c121SKalle Valo }
2916e705c121SKalle Valo #define IWL_CSR_TO_DUMP (0x250)
2917e705c121SKalle Valo 
2918e705c121SKalle Valo static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2919e705c121SKalle Valo 				   struct iwl_fw_error_dump_data **data)
2920e705c121SKalle Valo {
2921e705c121SKalle Valo 	u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2922e705c121SKalle Valo 	__le32 *val;
2923e705c121SKalle Valo 	int i;
2924e705c121SKalle Valo 
2925e705c121SKalle Valo 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2926e705c121SKalle Valo 	(*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2927e705c121SKalle Valo 	val = (void *)(*data)->data;
2928e705c121SKalle Valo 
2929e705c121SKalle Valo 	for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2930e705c121SKalle Valo 		*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2931e705c121SKalle Valo 
2932e705c121SKalle Valo 	*data = iwl_fw_error_next_data(*data);
2933e705c121SKalle Valo 
2934e705c121SKalle Valo 	return csr_len;
2935e705c121SKalle Valo }
2936e705c121SKalle Valo 
2937e705c121SKalle Valo static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2938e705c121SKalle Valo 				       struct iwl_fw_error_dump_data **data)
2939e705c121SKalle Valo {
2940e705c121SKalle Valo 	u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2941e705c121SKalle Valo 	unsigned long flags;
2942e705c121SKalle Valo 	__le32 *val;
2943e705c121SKalle Valo 	int i;
2944e705c121SKalle Valo 
294523ba9340SEmmanuel Grumbach 	if (!iwl_trans_grab_nic_access(trans, &flags))
2946e705c121SKalle Valo 		return 0;
2947e705c121SKalle Valo 
2948e705c121SKalle Valo 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2949e705c121SKalle Valo 	(*data)->len = cpu_to_le32(fh_regs_len);
2950e705c121SKalle Valo 	val = (void *)(*data)->data;
2951e705c121SKalle Valo 
2952723b45e2SLiad Kaufman 	if (!trans->cfg->gen2)
2953723b45e2SLiad Kaufman 		for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND;
2954723b45e2SLiad Kaufman 		     i += sizeof(u32))
2955e705c121SKalle Valo 			*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2956723b45e2SLiad Kaufman 	else
2957ea695b7cSShaul Triebitz 		for (i = iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2);
2958ea695b7cSShaul Triebitz 		     i < iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2);
2959723b45e2SLiad Kaufman 		     i += sizeof(u32))
2960723b45e2SLiad Kaufman 			*val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
2961723b45e2SLiad Kaufman 								      i));
2962e705c121SKalle Valo 
2963e705c121SKalle Valo 	iwl_trans_release_nic_access(trans, &flags);
2964e705c121SKalle Valo 
2965e705c121SKalle Valo 	*data = iwl_fw_error_next_data(*data);
2966e705c121SKalle Valo 
2967e705c121SKalle Valo 	return sizeof(**data) + fh_regs_len;
2968e705c121SKalle Valo }
2969e705c121SKalle Valo 
2970e705c121SKalle Valo static u32
2971e705c121SKalle Valo iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2972e705c121SKalle Valo 				 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2973e705c121SKalle Valo 				 u32 monitor_len)
2974e705c121SKalle Valo {
2975e705c121SKalle Valo 	u32 buf_size_in_dwords = (monitor_len >> 2);
2976e705c121SKalle Valo 	u32 *buffer = (u32 *)fw_mon_data->data;
2977e705c121SKalle Valo 	unsigned long flags;
2978e705c121SKalle Valo 	u32 i;
2979e705c121SKalle Valo 
298023ba9340SEmmanuel Grumbach 	if (!iwl_trans_grab_nic_access(trans, &flags))
2981e705c121SKalle Valo 		return 0;
2982e705c121SKalle Valo 
2983ea695b7cSShaul Triebitz 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
2984e705c121SKalle Valo 	for (i = 0; i < buf_size_in_dwords; i++)
2985ea695b7cSShaul Triebitz 		buffer[i] = iwl_read_umac_prph_no_grab(trans,
298614ef1b43SGolan Ben-Ami 						       MON_DMARB_RD_DATA_ADDR);
2987ea695b7cSShaul Triebitz 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
2988e705c121SKalle Valo 
2989e705c121SKalle Valo 	iwl_trans_release_nic_access(trans, &flags);
2990e705c121SKalle Valo 
2991e705c121SKalle Valo 	return monitor_len;
2992e705c121SKalle Valo }
2993e705c121SKalle Valo 
29947a14c23dSSara Sharon static void
29957a14c23dSSara Sharon iwl_trans_pcie_dump_pointers(struct iwl_trans *trans,
29967a14c23dSSara Sharon 			     struct iwl_fw_error_dump_fw_mon *fw_mon_data)
29977a14c23dSSara Sharon {
2998c88580e1SShahar S Matityahu 	u32 base, base_high, write_ptr, write_ptr_val, wrap_cnt;
29997a14c23dSSara Sharon 
3000c88580e1SShahar S Matityahu 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3001c88580e1SShahar S Matityahu 		base = DBGC_CUR_DBGBUF_BASE_ADDR_LSB;
3002c88580e1SShahar S Matityahu 		base_high = DBGC_CUR_DBGBUF_BASE_ADDR_MSB;
3003c88580e1SShahar S Matityahu 		write_ptr = DBGC_CUR_DBGBUF_STATUS;
3004c88580e1SShahar S Matityahu 		wrap_cnt = DBGC_DBGBUF_WRAP_AROUND;
300591c28b83SShahar S Matityahu 	} else if (trans->dbg.dest_tlv) {
300691c28b83SShahar S Matityahu 		write_ptr = le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
300791c28b83SShahar S Matityahu 		wrap_cnt = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
300891c28b83SShahar S Matityahu 		base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
30097a14c23dSSara Sharon 	} else {
30107a14c23dSSara Sharon 		base = MON_BUFF_BASE_ADDR;
30117a14c23dSSara Sharon 		write_ptr = MON_BUFF_WRPTR;
30127a14c23dSSara Sharon 		wrap_cnt = MON_BUFF_CYCLE_CNT;
30137a14c23dSSara Sharon 	}
3014c88580e1SShahar S Matityahu 
3015c88580e1SShahar S Matityahu 	write_ptr_val = iwl_read_prph(trans, write_ptr);
30167a14c23dSSara Sharon 	fw_mon_data->fw_mon_cycle_cnt =
30177a14c23dSSara Sharon 		cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
30187a14c23dSSara Sharon 	fw_mon_data->fw_mon_base_ptr =
30197a14c23dSSara Sharon 		cpu_to_le32(iwl_read_prph(trans, base));
3020c88580e1SShahar S Matityahu 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3021c88580e1SShahar S Matityahu 		fw_mon_data->fw_mon_base_high_ptr =
3022c88580e1SShahar S Matityahu 			cpu_to_le32(iwl_read_prph(trans, base_high));
3023c88580e1SShahar S Matityahu 		write_ptr_val &= DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK;
3024c88580e1SShahar S Matityahu 	}
3025c88580e1SShahar S Matityahu 	fw_mon_data->fw_mon_wr_ptr = cpu_to_le32(write_ptr_val);
30267a14c23dSSara Sharon }
30277a14c23dSSara Sharon 
3028e705c121SKalle Valo static u32
3029e705c121SKalle Valo iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
3030e705c121SKalle Valo 			    struct iwl_fw_error_dump_data **data,
3031e705c121SKalle Valo 			    u32 monitor_len)
3032e705c121SKalle Valo {
3033e705c121SKalle Valo 	u32 len = 0;
3034e705c121SKalle Valo 
303591c28b83SShahar S Matityahu 	if (trans->dbg.dest_tlv ||
303691c28b83SShahar S Matityahu 	    (trans->dbg.num_blocks &&
3037c88580e1SShahar S Matityahu 	     (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000 ||
30381d45a700SShahar S Matityahu 	      trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210))) {
3039e705c121SKalle Valo 		struct iwl_fw_error_dump_fw_mon *fw_mon_data;
3040e705c121SKalle Valo 
3041e705c121SKalle Valo 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
3042e705c121SKalle Valo 		fw_mon_data = (void *)(*data)->data;
30437a14c23dSSara Sharon 
30447a14c23dSSara Sharon 		iwl_trans_pcie_dump_pointers(trans, fw_mon_data);
3045e705c121SKalle Valo 
3046e705c121SKalle Valo 		len += sizeof(**data) + sizeof(*fw_mon_data);
304791c28b83SShahar S Matityahu 		if (trans->dbg.num_blocks) {
3048e705c121SKalle Valo 			memcpy(fw_mon_data->data,
304991c28b83SShahar S Matityahu 			       trans->dbg.fw_mon[0].block,
305091c28b83SShahar S Matityahu 			       trans->dbg.fw_mon[0].size);
3051e705c121SKalle Valo 
305291c28b83SShahar S Matityahu 			monitor_len = trans->dbg.fw_mon[0].size;
305391c28b83SShahar S Matityahu 		} else if (trans->dbg.dest_tlv->monitor_mode == SMEM_MODE) {
30547a14c23dSSara Sharon 			u32 base = le32_to_cpu(fw_mon_data->fw_mon_base_ptr);
3055e705c121SKalle Valo 			/*
3056e705c121SKalle Valo 			 * Update pointers to reflect actual values after
3057e705c121SKalle Valo 			 * shifting
3058e705c121SKalle Valo 			 */
305991c28b83SShahar S Matityahu 			if (trans->dbg.dest_tlv->version) {
3060fd527eb5SGolan Ben Ami 				base = (iwl_read_prph(trans, base) &
3061fd527eb5SGolan Ben Ami 					IWL_LDBG_M2S_BUF_BA_MSK) <<
306291c28b83SShahar S Matityahu 				       trans->dbg.dest_tlv->base_shift;
3063fd527eb5SGolan Ben Ami 				base *= IWL_M2S_UNIT_SIZE;
3064fd527eb5SGolan Ben Ami 				base += trans->cfg->smem_offset;
3065fd527eb5SGolan Ben Ami 			} else {
3066e705c121SKalle Valo 				base = iwl_read_prph(trans, base) <<
306791c28b83SShahar S Matityahu 				       trans->dbg.dest_tlv->base_shift;
3068fd527eb5SGolan Ben Ami 			}
3069fd527eb5SGolan Ben Ami 
3070e705c121SKalle Valo 			iwl_trans_read_mem(trans, base, fw_mon_data->data,
3071e705c121SKalle Valo 					   monitor_len / sizeof(u32));
307291c28b83SShahar S Matityahu 		} else if (trans->dbg.dest_tlv->monitor_mode == MARBH_MODE) {
3073e705c121SKalle Valo 			monitor_len =
3074e705c121SKalle Valo 				iwl_trans_pci_dump_marbh_monitor(trans,
3075e705c121SKalle Valo 								 fw_mon_data,
3076e705c121SKalle Valo 								 monitor_len);
3077e705c121SKalle Valo 		} else {
3078e705c121SKalle Valo 			/* Didn't match anything - output no monitor data */
3079e705c121SKalle Valo 			monitor_len = 0;
3080e705c121SKalle Valo 		}
3081e705c121SKalle Valo 
3082e705c121SKalle Valo 		len += monitor_len;
3083e705c121SKalle Valo 		(*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
3084e705c121SKalle Valo 	}
3085e705c121SKalle Valo 
3086e705c121SKalle Valo 	return len;
3087e705c121SKalle Valo }
3088e705c121SKalle Valo 
308993079fd5SJohannes Berg static int iwl_trans_get_fw_monitor_len(struct iwl_trans *trans, u32 *len)
3090e705c121SKalle Valo {
309191c28b83SShahar S Matityahu 	if (trans->dbg.num_blocks) {
3092da752717SShahar S Matityahu 		*len += sizeof(struct iwl_fw_error_dump_data) +
3093da752717SShahar S Matityahu 			sizeof(struct iwl_fw_error_dump_fw_mon) +
309491c28b83SShahar S Matityahu 			trans->dbg.fw_mon[0].size;
309591c28b83SShahar S Matityahu 		return trans->dbg.fw_mon[0].size;
309691c28b83SShahar S Matityahu 	} else if (trans->dbg.dest_tlv) {
3097da752717SShahar S Matityahu 		u32 base, end, cfg_reg, monitor_len;
3098e705c121SKalle Valo 
309991c28b83SShahar S Matityahu 		if (trans->dbg.dest_tlv->version == 1) {
310091c28b83SShahar S Matityahu 			cfg_reg = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3101fd527eb5SGolan Ben Ami 			cfg_reg = iwl_read_prph(trans, cfg_reg);
3102fd527eb5SGolan Ben Ami 			base = (cfg_reg & IWL_LDBG_M2S_BUF_BA_MSK) <<
310391c28b83SShahar S Matityahu 				trans->dbg.dest_tlv->base_shift;
3104fd527eb5SGolan Ben Ami 			base *= IWL_M2S_UNIT_SIZE;
3105fd527eb5SGolan Ben Ami 			base += trans->cfg->smem_offset;
3106fd527eb5SGolan Ben Ami 
3107fd527eb5SGolan Ben Ami 			monitor_len =
3108fd527eb5SGolan Ben Ami 				(cfg_reg & IWL_LDBG_M2S_BUF_SIZE_MSK) >>
310991c28b83SShahar S Matityahu 				trans->dbg.dest_tlv->end_shift;
3110fd527eb5SGolan Ben Ami 			monitor_len *= IWL_M2S_UNIT_SIZE;
3111fd527eb5SGolan Ben Ami 		} else {
311291c28b83SShahar S Matityahu 			base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
311391c28b83SShahar S Matityahu 			end = le32_to_cpu(trans->dbg.dest_tlv->end_reg);
3114e705c121SKalle Valo 
3115e705c121SKalle Valo 			base = iwl_read_prph(trans, base) <<
311691c28b83SShahar S Matityahu 			       trans->dbg.dest_tlv->base_shift;
3117e705c121SKalle Valo 			end = iwl_read_prph(trans, end) <<
311891c28b83SShahar S Matityahu 			      trans->dbg.dest_tlv->end_shift;
3119e705c121SKalle Valo 
3120e705c121SKalle Valo 			/* Make "end" point to the actual end */
3121fd527eb5SGolan Ben Ami 			if (trans->cfg->device_family >=
3122fd527eb5SGolan Ben Ami 			    IWL_DEVICE_FAMILY_8000 ||
312391c28b83SShahar S Matityahu 			    trans->dbg.dest_tlv->monitor_mode == MARBH_MODE)
312491c28b83SShahar S Matityahu 				end += (1 << trans->dbg.dest_tlv->end_shift);
3125e705c121SKalle Valo 			monitor_len = end - base;
3126fd527eb5SGolan Ben Ami 		}
3127da752717SShahar S Matityahu 		*len += sizeof(struct iwl_fw_error_dump_data) +
3128da752717SShahar S Matityahu 			sizeof(struct iwl_fw_error_dump_fw_mon) +
3129e705c121SKalle Valo 			monitor_len;
3130da752717SShahar S Matityahu 		return monitor_len;
3131e705c121SKalle Valo 	}
3132da752717SShahar S Matityahu 	return 0;
3133da752717SShahar S Matityahu }
3134da752717SShahar S Matityahu 
3135da752717SShahar S Matityahu static struct iwl_trans_dump_data
3136da752717SShahar S Matityahu *iwl_trans_pcie_dump_data(struct iwl_trans *trans,
313779f033f6SSara Sharon 			  u32 dump_mask)
3138da752717SShahar S Matityahu {
3139da752717SShahar S Matityahu 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3140da752717SShahar S Matityahu 	struct iwl_fw_error_dump_data *data;
3141da752717SShahar S Matityahu 	struct iwl_txq *cmdq = trans_pcie->txq[trans_pcie->cmd_queue];
3142da752717SShahar S Matityahu 	struct iwl_fw_error_dump_txcmd *txcmd;
3143da752717SShahar S Matityahu 	struct iwl_trans_dump_data *dump_data;
3144fefbf853SShahar S Matityahu 	u32 len, num_rbs = 0, monitor_len = 0;
3145da752717SShahar S Matityahu 	int i, ptr;
3146da752717SShahar S Matityahu 	bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
3147da752717SShahar S Matityahu 			!trans->cfg->mq_rx_supported &&
314879f033f6SSara Sharon 			dump_mask & BIT(IWL_FW_ERROR_DUMP_RB);
314979f033f6SSara Sharon 
315079f033f6SSara Sharon 	if (!dump_mask)
315179f033f6SSara Sharon 		return NULL;
3152da752717SShahar S Matityahu 
3153da752717SShahar S Matityahu 	/* transport dump header */
3154da752717SShahar S Matityahu 	len = sizeof(*dump_data);
3155da752717SShahar S Matityahu 
3156da752717SShahar S Matityahu 	/* host commands */
3157e4eee943SShahar S Matityahu 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq)
3158da752717SShahar S Matityahu 		len += sizeof(*data) +
31598672aad3SShahar S Matityahu 			cmdq->n_window * (sizeof(*txcmd) +
31608672aad3SShahar S Matityahu 					  TFD_MAX_PAYLOAD_SIZE);
3161da752717SShahar S Matityahu 
3162da752717SShahar S Matityahu 	/* FW monitor */
3163fefbf853SShahar S Matityahu 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3164da752717SShahar S Matityahu 		monitor_len = iwl_trans_get_fw_monitor_len(trans, &len);
3165e705c121SKalle Valo 
3166e705c121SKalle Valo 	/* CSR registers */
316779f033f6SSara Sharon 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3168e705c121SKalle Valo 		len += sizeof(*data) + IWL_CSR_TO_DUMP;
3169e705c121SKalle Valo 
3170e705c121SKalle Valo 	/* FH registers */
317179f033f6SSara Sharon 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) {
3172723b45e2SLiad Kaufman 		if (trans->cfg->gen2)
3173723b45e2SLiad Kaufman 			len += sizeof(*data) +
3174ea695b7cSShaul Triebitz 			       (iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2) -
3175ea695b7cSShaul Triebitz 				iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2));
3176723b45e2SLiad Kaufman 		else
3177723b45e2SLiad Kaufman 			len += sizeof(*data) +
3178520f03eaSShahar S Matityahu 			       (FH_MEM_UPPER_BOUND -
3179520f03eaSShahar S Matityahu 				FH_MEM_LOWER_BOUND);
3180520f03eaSShahar S Matityahu 	}
3181e705c121SKalle Valo 
3182e705c121SKalle Valo 	if (dump_rbs) {
318378485054SSara Sharon 		/* Dump RBs is supported only for pre-9000 devices (1 queue) */
318478485054SSara Sharon 		struct iwl_rxq *rxq = &trans_pcie->rxq[0];
3185e705c121SKalle Valo 		/* RBs */
31860307c839SGolan Ben Ami 		num_rbs =
31870307c839SGolan Ben Ami 			le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq))
3188e705c121SKalle Valo 			& 0x0FFF;
318978485054SSara Sharon 		num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
3190e705c121SKalle Valo 		len += num_rbs * (sizeof(*data) +
3191e705c121SKalle Valo 				  sizeof(struct iwl_fw_error_dump_rb) +
3192e705c121SKalle Valo 				  (PAGE_SIZE << trans_pcie->rx_page_order));
3193e705c121SKalle Valo 	}
3194e705c121SKalle Valo 
31955538409bSLiad Kaufman 	/* Paged memory for gen2 HW */
319679f033f6SSara Sharon 	if (trans->cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING))
3197505a00c0SShahar S Matityahu 		for (i = 0; i < trans->init_dram.paging_cnt; i++)
31985538409bSLiad Kaufman 			len += sizeof(*data) +
31995538409bSLiad Kaufman 			       sizeof(struct iwl_fw_error_dump_paging) +
3200505a00c0SShahar S Matityahu 			       trans->init_dram.paging[i].size;
32015538409bSLiad Kaufman 
3202e705c121SKalle Valo 	dump_data = vzalloc(len);
3203e705c121SKalle Valo 	if (!dump_data)
3204e705c121SKalle Valo 		return NULL;
3205e705c121SKalle Valo 
3206e705c121SKalle Valo 	len = 0;
3207e705c121SKalle Valo 	data = (void *)dump_data->data;
3208520f03eaSShahar S Matityahu 
3209e4eee943SShahar S Matityahu 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq) {
3210520f03eaSShahar S Matityahu 		u16 tfd_size = trans_pcie->tfd_size;
3211520f03eaSShahar S Matityahu 
3212e705c121SKalle Valo 		data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
3213e705c121SKalle Valo 		txcmd = (void *)data->data;
3214e705c121SKalle Valo 		spin_lock_bh(&cmdq->lock);
3215bb98ecd4SSara Sharon 		ptr = cmdq->write_ptr;
3216bb98ecd4SSara Sharon 		for (i = 0; i < cmdq->n_window; i++) {
32174ecab561SEmmanuel Grumbach 			u8 idx = iwl_pcie_get_cmd_index(cmdq, ptr);
3218e705c121SKalle Valo 			u32 caplen, cmdlen;
3219e705c121SKalle Valo 
3220520f03eaSShahar S Matityahu 			cmdlen = iwl_trans_pcie_get_cmdlen(trans,
3221520f03eaSShahar S Matityahu 							   cmdq->tfds +
3222520f03eaSShahar S Matityahu 							   tfd_size * ptr);
3223e705c121SKalle Valo 			caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
3224e705c121SKalle Valo 
3225e705c121SKalle Valo 			if (cmdlen) {
3226e705c121SKalle Valo 				len += sizeof(*txcmd) + caplen;
3227e705c121SKalle Valo 				txcmd->cmdlen = cpu_to_le32(cmdlen);
3228e705c121SKalle Valo 				txcmd->caplen = cpu_to_le32(caplen);
3229520f03eaSShahar S Matityahu 				memcpy(txcmd->data, cmdq->entries[idx].cmd,
3230520f03eaSShahar S Matityahu 				       caplen);
3231e705c121SKalle Valo 				txcmd = (void *)((u8 *)txcmd->data + caplen);
3232e705c121SKalle Valo 			}
3233e705c121SKalle Valo 
32347b3e42eaSGolan Ben Ami 			ptr = iwl_queue_dec_wrap(trans, ptr);
3235e705c121SKalle Valo 		}
3236e705c121SKalle Valo 		spin_unlock_bh(&cmdq->lock);
3237e705c121SKalle Valo 
3238e705c121SKalle Valo 		data->len = cpu_to_le32(len);
3239e705c121SKalle Valo 		len += sizeof(*data);
3240e705c121SKalle Valo 		data = iwl_fw_error_next_data(data);
3241520f03eaSShahar S Matityahu 	}
3242e705c121SKalle Valo 
324379f033f6SSara Sharon 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3244e705c121SKalle Valo 		len += iwl_trans_pcie_dump_csr(trans, &data);
324579f033f6SSara Sharon 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS))
3246e705c121SKalle Valo 		len += iwl_trans_pcie_fh_regs_dump(trans, &data);
3247e705c121SKalle Valo 	if (dump_rbs)
3248e705c121SKalle Valo 		len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
3249e705c121SKalle Valo 
32505538409bSLiad Kaufman 	/* Paged memory for gen2 HW */
325179f033f6SSara Sharon 	if (trans->cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) {
3252505a00c0SShahar S Matityahu 		for (i = 0; i < trans->init_dram.paging_cnt; i++) {
32535538409bSLiad Kaufman 			struct iwl_fw_error_dump_paging *paging;
3254505a00c0SShahar S Matityahu 			u32 page_len = trans->init_dram.paging[i].size;
32555538409bSLiad Kaufman 
32565538409bSLiad Kaufman 			data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
32575538409bSLiad Kaufman 			data->len = cpu_to_le32(sizeof(*paging) + page_len);
32585538409bSLiad Kaufman 			paging = (void *)data->data;
32595538409bSLiad Kaufman 			paging->index = cpu_to_le32(i);
32605538409bSLiad Kaufman 			memcpy(paging->data,
3261505a00c0SShahar S Matityahu 			       trans->init_dram.paging[i].block, page_len);
32625538409bSLiad Kaufman 			data = iwl_fw_error_next_data(data);
32635538409bSLiad Kaufman 
32645538409bSLiad Kaufman 			len += sizeof(*data) + sizeof(*paging) + page_len;
32655538409bSLiad Kaufman 		}
32665538409bSLiad Kaufman 	}
326779f033f6SSara Sharon 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3268e705c121SKalle Valo 		len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
3269e705c121SKalle Valo 
3270e705c121SKalle Valo 	dump_data->len = len;
3271e705c121SKalle Valo 
3272e705c121SKalle Valo 	return dump_data;
3273e705c121SKalle Valo }
3274e705c121SKalle Valo 
32754cbb8e50SLuciano Coelho #ifdef CONFIG_PM_SLEEP
32764cbb8e50SLuciano Coelho static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
32774cbb8e50SLuciano Coelho {
32784cbb8e50SLuciano Coelho 	return 0;
32794cbb8e50SLuciano Coelho }
32804cbb8e50SLuciano Coelho 
32814cbb8e50SLuciano Coelho static void iwl_trans_pcie_resume(struct iwl_trans *trans)
32824cbb8e50SLuciano Coelho {
32834cbb8e50SLuciano Coelho }
32844cbb8e50SLuciano Coelho #endif /* CONFIG_PM_SLEEP */
32854cbb8e50SLuciano Coelho 
3286623e7766SSara Sharon #define IWL_TRANS_COMMON_OPS						\
3287623e7766SSara Sharon 	.op_mode_leave = iwl_trans_pcie_op_mode_leave,			\
3288623e7766SSara Sharon 	.write8 = iwl_trans_pcie_write8,				\
3289623e7766SSara Sharon 	.write32 = iwl_trans_pcie_write32,				\
3290623e7766SSara Sharon 	.read32 = iwl_trans_pcie_read32,				\
3291623e7766SSara Sharon 	.read_prph = iwl_trans_pcie_read_prph,				\
3292623e7766SSara Sharon 	.write_prph = iwl_trans_pcie_write_prph,			\
3293623e7766SSara Sharon 	.read_mem = iwl_trans_pcie_read_mem,				\
3294623e7766SSara Sharon 	.write_mem = iwl_trans_pcie_write_mem,				\
3295623e7766SSara Sharon 	.configure = iwl_trans_pcie_configure,				\
3296623e7766SSara Sharon 	.set_pmi = iwl_trans_pcie_set_pmi,				\
3297870c2a11SGolan Ben Ami 	.sw_reset = iwl_trans_pcie_sw_reset,				\
3298623e7766SSara Sharon 	.grab_nic_access = iwl_trans_pcie_grab_nic_access,		\
3299623e7766SSara Sharon 	.release_nic_access = iwl_trans_pcie_release_nic_access,	\
3300623e7766SSara Sharon 	.set_bits_mask = iwl_trans_pcie_set_bits_mask,			\
3301623e7766SSara Sharon 	.dump_data = iwl_trans_pcie_dump_data,				\
3302623e7766SSara Sharon 	.d3_suspend = iwl_trans_pcie_d3_suspend,			\
3303d1967ce6SShahar S Matityahu 	.d3_resume = iwl_trans_pcie_d3_resume,				\
3304d1967ce6SShahar S Matityahu 	.sync_nmi = iwl_trans_pcie_sync_nmi
3305623e7766SSara Sharon 
3306623e7766SSara Sharon #ifdef CONFIG_PM_SLEEP
3307623e7766SSara Sharon #define IWL_TRANS_PM_OPS						\
3308623e7766SSara Sharon 	.suspend = iwl_trans_pcie_suspend,				\
3309623e7766SSara Sharon 	.resume = iwl_trans_pcie_resume,
3310623e7766SSara Sharon #else
3311623e7766SSara Sharon #define IWL_TRANS_PM_OPS
3312623e7766SSara Sharon #endif /* CONFIG_PM_SLEEP */
3313623e7766SSara Sharon 
3314e705c121SKalle Valo static const struct iwl_trans_ops trans_ops_pcie = {
3315623e7766SSara Sharon 	IWL_TRANS_COMMON_OPS,
3316623e7766SSara Sharon 	IWL_TRANS_PM_OPS
3317e705c121SKalle Valo 	.start_hw = iwl_trans_pcie_start_hw,
3318e705c121SKalle Valo 	.fw_alive = iwl_trans_pcie_fw_alive,
3319e705c121SKalle Valo 	.start_fw = iwl_trans_pcie_start_fw,
3320e705c121SKalle Valo 	.stop_device = iwl_trans_pcie_stop_device,
3321e705c121SKalle Valo 
3322e705c121SKalle Valo 	.send_cmd = iwl_trans_pcie_send_hcmd,
3323e705c121SKalle Valo 
3324e705c121SKalle Valo 	.tx = iwl_trans_pcie_tx,
3325e705c121SKalle Valo 	.reclaim = iwl_trans_pcie_reclaim,
3326e705c121SKalle Valo 
3327e705c121SKalle Valo 	.txq_disable = iwl_trans_pcie_txq_disable,
3328e705c121SKalle Valo 	.txq_enable = iwl_trans_pcie_txq_enable,
3329e705c121SKalle Valo 
333042db09c1SLiad Kaufman 	.txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,
333142db09c1SLiad Kaufman 
3332d6d517b7SSara Sharon 	.wait_tx_queues_empty = iwl_trans_pcie_wait_txqs_empty,
3333d6d517b7SSara Sharon 
3334e705c121SKalle Valo 	.freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
33350cd58eaaSEmmanuel Grumbach 	.block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
3336f7805b33SLior Cohen #ifdef CONFIG_IWLWIFI_DEBUGFS
3337f7805b33SLior Cohen 	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
3338f7805b33SLior Cohen #endif
3339623e7766SSara Sharon };
3340e705c121SKalle Valo 
3341623e7766SSara Sharon static const struct iwl_trans_ops trans_ops_pcie_gen2 = {
3342623e7766SSara Sharon 	IWL_TRANS_COMMON_OPS,
3343623e7766SSara Sharon 	IWL_TRANS_PM_OPS
3344623e7766SSara Sharon 	.start_hw = iwl_trans_pcie_start_hw,
3345eda50cdeSSara Sharon 	.fw_alive = iwl_trans_pcie_gen2_fw_alive,
3346eda50cdeSSara Sharon 	.start_fw = iwl_trans_pcie_gen2_start_fw,
334777c09bc8SSara Sharon 	.stop_device = iwl_trans_pcie_gen2_stop_device,
3348e705c121SKalle Valo 
3349ca60da2eSSara Sharon 	.send_cmd = iwl_trans_pcie_gen2_send_hcmd,
3350e705c121SKalle Valo 
3351ab6c6445SSara Sharon 	.tx = iwl_trans_pcie_gen2_tx,
3352623e7766SSara Sharon 	.reclaim = iwl_trans_pcie_reclaim,
3353623e7766SSara Sharon 
3354ba7136f3SAlex Malamud 	.set_q_ptrs = iwl_trans_pcie_set_q_ptrs,
3355ba7136f3SAlex Malamud 
33566b35ff91SSara Sharon 	.txq_alloc = iwl_trans_pcie_dyn_txq_alloc,
33576b35ff91SSara Sharon 	.txq_free = iwl_trans_pcie_dyn_txq_free,
3358d6d517b7SSara Sharon 	.wait_txq_empty = iwl_trans_pcie_wait_txq_empty,
335992536c96SSara Sharon 	.rxq_dma_data = iwl_trans_pcie_rxq_dma_data,
3360f7805b33SLior Cohen #ifdef CONFIG_IWLWIFI_DEBUGFS
3361f7805b33SLior Cohen 	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
3362f7805b33SLior Cohen #endif
3363e705c121SKalle Valo };
3364e705c121SKalle Valo 
3365e705c121SKalle Valo struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
3366e705c121SKalle Valo 				       const struct pci_device_id *ent,
3367e705c121SKalle Valo 				       const struct iwl_cfg *cfg)
3368e705c121SKalle Valo {
3369e705c121SKalle Valo 	struct iwl_trans_pcie *trans_pcie;
3370e705c121SKalle Valo 	struct iwl_trans *trans;
337196a6497bSSara Sharon 	int ret, addr_size;
3372e705c121SKalle Valo 
33735a41a86cSSharon Dvir 	ret = pcim_enable_device(pdev);
33745a41a86cSSharon Dvir 	if (ret)
33755a41a86cSSharon Dvir 		return ERR_PTR(ret);
33765a41a86cSSharon Dvir 
3377623e7766SSara Sharon 	if (cfg->gen2)
3378623e7766SSara Sharon 		trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
3379623e7766SSara Sharon 					&pdev->dev, cfg, &trans_ops_pcie_gen2);
3380623e7766SSara Sharon 	else
3381e705c121SKalle Valo 		trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
33821ea423b0SLuca Coelho 					&pdev->dev, cfg, &trans_ops_pcie);
3383e705c121SKalle Valo 	if (!trans)
3384e705c121SKalle Valo 		return ERR_PTR(-ENOMEM);
3385e705c121SKalle Valo 
3386e705c121SKalle Valo 	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3387e705c121SKalle Valo 
3388e705c121SKalle Valo 	trans_pcie->trans = trans;
3389326477e4SJohannes Berg 	trans_pcie->opmode_down = true;
3390e705c121SKalle Valo 	spin_lock_init(&trans_pcie->irq_lock);
3391e705c121SKalle Valo 	spin_lock_init(&trans_pcie->reg_lock);
3392e705c121SKalle Valo 	mutex_init(&trans_pcie->mutex);
3393e705c121SKalle Valo 	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
33946eb5e529SEmmanuel Grumbach 	trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
33956eb5e529SEmmanuel Grumbach 	if (!trans_pcie->tso_hdr_page) {
33966eb5e529SEmmanuel Grumbach 		ret = -ENOMEM;
33976eb5e529SEmmanuel Grumbach 		goto out_no_pci;
33986eb5e529SEmmanuel Grumbach 	}
3399c5bf4fa1SJohannes Berg 	trans_pcie->debug_rfkill = -1;
3400e705c121SKalle Valo 
3401e705c121SKalle Valo 	if (!cfg->base_params->pcie_l1_allowed) {
3402e705c121SKalle Valo 		/*
3403e705c121SKalle Valo 		 * W/A - seems to solve weird behavior. We need to remove this
3404e705c121SKalle Valo 		 * if we don't want to stay in L1 all the time. This wastes a
3405e705c121SKalle Valo 		 * lot of power.
3406e705c121SKalle Valo 		 */
3407e705c121SKalle Valo 		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
3408e705c121SKalle Valo 				       PCIE_LINK_STATE_L1 |
3409e705c121SKalle Valo 				       PCIE_LINK_STATE_CLKPM);
3410e705c121SKalle Valo 	}
3411e705c121SKalle Valo 
34129416560eSGolan Ben Ami 	trans_pcie->def_rx_queue = 0;
34139416560eSGolan Ben Ami 
34146983ba69SSara Sharon 	if (cfg->use_tfh) {
34152c6262b7SSara Sharon 		addr_size = 64;
34163cd1980bSSara Sharon 		trans_pcie->max_tbs = IWL_TFH_NUM_TBS;
34178352e62aSSara Sharon 		trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd);
34186983ba69SSara Sharon 	} else {
34192c6262b7SSara Sharon 		addr_size = 36;
34203cd1980bSSara Sharon 		trans_pcie->max_tbs = IWL_NUM_OF_TBS;
34216983ba69SSara Sharon 		trans_pcie->tfd_size = sizeof(struct iwl_tfd);
34226983ba69SSara Sharon 	}
34233cd1980bSSara Sharon 	trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie);
34243cd1980bSSara Sharon 
3425e705c121SKalle Valo 	pci_set_master(pdev);
3426e705c121SKalle Valo 
342796a6497bSSara Sharon 	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
3428e705c121SKalle Valo 	if (!ret)
342996a6497bSSara Sharon 		ret = pci_set_consistent_dma_mask(pdev,
343096a6497bSSara Sharon 						  DMA_BIT_MASK(addr_size));
3431e705c121SKalle Valo 	if (ret) {
3432e705c121SKalle Valo 		ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3433e705c121SKalle Valo 		if (!ret)
3434e705c121SKalle Valo 			ret = pci_set_consistent_dma_mask(pdev,
3435e705c121SKalle Valo 							  DMA_BIT_MASK(32));
3436e705c121SKalle Valo 		/* both attempts failed: */
3437e705c121SKalle Valo 		if (ret) {
3438e705c121SKalle Valo 			dev_err(&pdev->dev, "No suitable DMA available\n");
34395a41a86cSSharon Dvir 			goto out_no_pci;
3440e705c121SKalle Valo 		}
3441e705c121SKalle Valo 	}
3442e705c121SKalle Valo 
34435a41a86cSSharon Dvir 	ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
3444e705c121SKalle Valo 	if (ret) {
34455a41a86cSSharon Dvir 		dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
34465a41a86cSSharon Dvir 		goto out_no_pci;
3447e705c121SKalle Valo 	}
3448e705c121SKalle Valo 
34495a41a86cSSharon Dvir 	trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
3450e705c121SKalle Valo 	if (!trans_pcie->hw_base) {
34515a41a86cSSharon Dvir 		dev_err(&pdev->dev, "pcim_iomap_table failed\n");
3452e705c121SKalle Valo 		ret = -ENODEV;
34535a41a86cSSharon Dvir 		goto out_no_pci;
3454e705c121SKalle Valo 	}
3455e705c121SKalle Valo 
3456e705c121SKalle Valo 	/* We disable the RETRY_TIMEOUT register (0x41) to keep
3457e705c121SKalle Valo 	 * PCI Tx retries from interfering with C3 CPU state */
3458e705c121SKalle Valo 	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3459e705c121SKalle Valo 
3460e705c121SKalle Valo 	trans_pcie->pci_dev = pdev;
3461e705c121SKalle Valo 	iwl_disable_interrupts(trans);
3462e705c121SKalle Valo 
3463e705c121SKalle Valo 	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
34649a098a89SRajat Jain 	if (trans->hw_rev == 0xffffffff) {
34659a098a89SRajat Jain 		dev_err(&pdev->dev, "HW_REV=0xFFFFFFFF, PCI issues?\n");
34669a098a89SRajat Jain 		ret = -EIO;
34679a098a89SRajat Jain 		goto out_no_pci;
34689a098a89SRajat Jain 	}
34699a098a89SRajat Jain 
3470e705c121SKalle Valo 	/*
3471e705c121SKalle Valo 	 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3472e705c121SKalle Valo 	 * changed, and now the revision step also includes bit 0-1 (no more
3473e705c121SKalle Valo 	 * "dash" value). To keep hw_rev backwards compatible - we'll store it
3474e705c121SKalle Valo 	 * in the old format.
3475e705c121SKalle Valo 	 */
34766e584873SSara Sharon 	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
3477e705c121SKalle Valo 		unsigned long flags;
3478e705c121SKalle Valo 
3479e705c121SKalle Valo 		trans->hw_rev = (trans->hw_rev & 0xfff0) |
3480e705c121SKalle Valo 				(CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
3481e705c121SKalle Valo 
3482e705c121SKalle Valo 		ret = iwl_pcie_prepare_card_hw(trans);
3483e705c121SKalle Valo 		if (ret) {
3484e705c121SKalle Valo 			IWL_WARN(trans, "Exit HW not ready\n");
34855a41a86cSSharon Dvir 			goto out_no_pci;
3486e705c121SKalle Valo 		}
3487e705c121SKalle Valo 
3488e705c121SKalle Valo 		/*
3489e705c121SKalle Valo 		 * in-order to recognize C step driver should read chip version
3490e705c121SKalle Valo 		 * id located at the AUX bus MISC address space.
3491e705c121SKalle Valo 		 */
3492c96b5eecSJohannes Berg 		ret = iwl_finish_nic_init(trans);
3493c96b5eecSJohannes Berg 		if (ret)
34945a41a86cSSharon Dvir 			goto out_no_pci;
3495e705c121SKalle Valo 
349623ba9340SEmmanuel Grumbach 		if (iwl_trans_grab_nic_access(trans, &flags)) {
3497e705c121SKalle Valo 			u32 hw_step;
3498e705c121SKalle Valo 
3499ea695b7cSShaul Triebitz 			hw_step = iwl_read_umac_prph_no_grab(trans,
3500ea695b7cSShaul Triebitz 							     WFPM_CTRL_REG);
3501e705c121SKalle Valo 			hw_step |= ENABLE_WFPM;
3502ea695b7cSShaul Triebitz 			iwl_write_umac_prph_no_grab(trans, WFPM_CTRL_REG,
3503ea695b7cSShaul Triebitz 						    hw_step);
3504cc5470dfSShahar S Matityahu 			hw_step = iwl_read_prph_no_grab(trans,
3505cc5470dfSShahar S Matityahu 							CNVI_AUX_MISC_CHIP);
3506e705c121SKalle Valo 			hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
3507e705c121SKalle Valo 			if (hw_step == 0x3)
3508e705c121SKalle Valo 				trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
3509e705c121SKalle Valo 						(SILICON_C_STEP << 2);
3510e705c121SKalle Valo 			iwl_trans_release_nic_access(trans, &flags);
3511e705c121SKalle Valo 		}
3512e705c121SKalle Valo 	}
3513e705c121SKalle Valo 
351499be6166SLuca Coelho 	IWL_DEBUG_INFO(trans, "HW REV: 0x%0x\n", trans->hw_rev);
351599be6166SLuca Coelho 
3516f6586b69STzipi Peres #if IS_ENABLED(CONFIG_IWLMVM)
35171afb0ae4SHaim Dreyfuss 	trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
351833708052SLuca Coelho 
3519ff911dcaSShaul Triebitz 	if (cfg == &iwlax210_2ax_cfg_so_hr_a0) {
3520ff911dcaSShaul Triebitz 		if (trans->hw_rev == CSR_HW_REV_TYPE_TY) {
3521ff911dcaSShaul Triebitz 			trans->cfg = &iwlax210_2ax_cfg_ty_gf_a0;
3522ff911dcaSShaul Triebitz 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3523ff911dcaSShaul Triebitz 			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_JF)) {
3524ff911dcaSShaul Triebitz 			trans->cfg = &iwlax210_2ax_cfg_so_jf_a0;
3525ff911dcaSShaul Triebitz 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3526ff911dcaSShaul Triebitz 			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_GF)) {
3527d151b0a2SIhab Zhaika 			trans->cfg = &iwlax211_2ax_cfg_so_gf_a0;
35285bd757a6SShaul Triebitz 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
35295bd757a6SShaul Triebitz 			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_GF4)) {
3530d151b0a2SIhab Zhaika 			trans->cfg = &iwlax411_2ax_cfg_so_gf4_a0;
3531ff911dcaSShaul Triebitz 		}
3532085486deSIhab Zhaika 	} else if (cfg == &iwl_ax101_cfg_qu_hr) {
3533498d3eb5SOren Givon 		if ((CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3534debec2f2SLuca Coelho 		     CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR) &&
3535498d3eb5SOren Givon 		     trans->hw_rev == CSR_HW_REV_TYPE_QNJ_B0) ||
3536498d3eb5SOren Givon 		    (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3537498d3eb5SOren Givon 		     CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR1))) {
3538debec2f2SLuca Coelho 			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_b0;
3539debec2f2SLuca Coelho 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
354033708052SLuca Coelho 		    CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR)) {
3541085486deSIhab Zhaika 			trans->cfg = &iwl_ax101_cfg_qu_hr;
3542b1bbc1a6SLuca Coelho 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3543b1bbc1a6SLuca Coelho 			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_JF)) {
3544b1bbc1a6SLuca Coelho 			trans->cfg = &iwl22000_2ax_cfg_jf;
3545b1bbc1a6SLuca Coelho 		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3546b1bbc1a6SLuca Coelho 			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HRCDB)) {
3547b1bbc1a6SLuca Coelho 			IWL_ERR(trans, "RF ID HRCDB is not supported\n");
3548b1bbc1a6SLuca Coelho 			ret = -EINVAL;
3549b1bbc1a6SLuca Coelho 			goto out_no_pci;
3550b1bbc1a6SLuca Coelho 		} else {
3551b1bbc1a6SLuca Coelho 			IWL_ERR(trans, "Unrecognized RF ID 0x%08x\n",
3552b1bbc1a6SLuca Coelho 				CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id));
3553b1bbc1a6SLuca Coelho 			ret = -EINVAL;
3554b1bbc1a6SLuca Coelho 			goto out_no_pci;
3555b1bbc1a6SLuca Coelho 		}
3556b1bbc1a6SLuca Coelho 	} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
35578093bb6dSLuca Coelho 		   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR) &&
3558b9500577SLuca Coelho 		   trans->hw_rev == CSR_HW_REV_TYPE_QNJ_B0) {
3559f6586b69STzipi Peres 		u32 hw_status;
3560f6586b69STzipi Peres 
3561f6586b69STzipi Peres 		hw_status = iwl_read_prph(trans, UMAG_GEN_HW_STATUS);
356233708052SLuca Coelho 		if (CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_B_STEP)
356333708052SLuca Coelho 			/*
356433708052SLuca Coelho 			* b step fw is the same for physical card and fpga
356533708052SLuca Coelho 			*/
356633708052SLuca Coelho 			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_b0;
356733708052SLuca Coelho 		else if ((hw_status & UMAG_GEN_HW_IS_FPGA) &&
356833708052SLuca Coelho 			 CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_A_STEP) {
356933708052SLuca Coelho 			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_a0_f0;
357033708052SLuca Coelho 		} else {
357133708052SLuca Coelho 			/*
357233708052SLuca Coelho 			* a step no FPGA
357333708052SLuca Coelho 			*/
35742f7a3863SLuca Coelho 			trans->cfg = &iwl22000_2ac_cfg_hr;
3575f6586b69STzipi Peres 		}
357633708052SLuca Coelho 	}
3577f6586b69STzipi Peres #endif
35781afb0ae4SHaim Dreyfuss 
35792e5d4a8fSHaim Dreyfuss 	iwl_pcie_set_interrupt_capa(pdev, trans);
3580e705c121SKalle Valo 	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
3581e705c121SKalle Valo 	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
3582e705c121SKalle Valo 		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
3583e705c121SKalle Valo 
3584e705c121SKalle Valo 	/* Initialize the wait queue for commands */
3585e705c121SKalle Valo 	init_waitqueue_head(&trans_pcie->wait_command_queue);
3586e705c121SKalle Valo 
35872e5d4a8fSHaim Dreyfuss 	if (trans_pcie->msix_enabled) {
35882388bd7bSDan Carpenter 		ret = iwl_pcie_init_msix_handler(pdev, trans_pcie);
35892388bd7bSDan Carpenter 		if (ret)
35905a41a86cSSharon Dvir 			goto out_no_pci;
35912e5d4a8fSHaim Dreyfuss 	 } else {
3592e705c121SKalle Valo 		ret = iwl_pcie_alloc_ict(trans);
3593e705c121SKalle Valo 		if (ret)
35945a41a86cSSharon Dvir 			goto out_no_pci;
3595e705c121SKalle Valo 
35965a41a86cSSharon Dvir 		ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
35975a41a86cSSharon Dvir 						iwl_pcie_isr,
3598e705c121SKalle Valo 						iwl_pcie_irq_handler,
3599e705c121SKalle Valo 						IRQF_SHARED, DRV_NAME, trans);
3600e705c121SKalle Valo 		if (ret) {
3601e705c121SKalle Valo 			IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3602e705c121SKalle Valo 			goto out_free_ict;
3603e705c121SKalle Valo 		}
3604e705c121SKalle Valo 		trans_pcie->inta_mask = CSR_INI_SET_MASK;
36052e5d4a8fSHaim Dreyfuss 	 }
3606e705c121SKalle Valo 
360710a54d81SLuca Coelho 	trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator",
360810a54d81SLuca Coelho 						   WQ_HIGHPRI | WQ_UNBOUND, 1);
360910a54d81SLuca Coelho 	INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work);
361010a54d81SLuca Coelho 
3611f7805b33SLior Cohen #ifdef CONFIG_IWLWIFI_DEBUGFS
3612f7805b33SLior Cohen 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
3613f7805b33SLior Cohen 	mutex_init(&trans_pcie->fw_mon_data.mutex);
3614f7805b33SLior Cohen #endif
3615f7805b33SLior Cohen 
3616e705c121SKalle Valo 	return trans;
3617e705c121SKalle Valo 
3618e705c121SKalle Valo out_free_ict:
3619e705c121SKalle Valo 	iwl_pcie_free_ict(trans);
3620e705c121SKalle Valo out_no_pci:
36216eb5e529SEmmanuel Grumbach 	free_percpu(trans_pcie->tso_hdr_page);
3622e705c121SKalle Valo 	iwl_trans_free(trans);
3623e705c121SKalle Valo 	return ERR_PTR(ret);
3624e705c121SKalle Valo }
3625b8a7547dSShahar S Matityahu 
3626d1967ce6SShahar S Matityahu void iwl_trans_pcie_sync_nmi(struct iwl_trans *trans)
3627b8a7547dSShahar S Matityahu {
36281c6bca6dSShahar S Matityahu 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3629b8a7547dSShahar S Matityahu 	unsigned long timeout = jiffies + IWL_TRANS_NMI_TIMEOUT;
3630e4eee943SShahar S Matityahu 	bool interrupts_enabled = test_bit(STATUS_INT_ENABLED, &trans->status);
36311c6bca6dSShahar S Matityahu 	u32 inta_addr, sw_err_bit;
36321c6bca6dSShahar S Matityahu 
36331c6bca6dSShahar S Matityahu 	if (trans_pcie->msix_enabled) {
36341c6bca6dSShahar S Matityahu 		inta_addr = CSR_MSIX_HW_INT_CAUSES_AD;
36351c6bca6dSShahar S Matityahu 		sw_err_bit = MSIX_HW_INT_CAUSES_REG_SW_ERR;
36361c6bca6dSShahar S Matityahu 	} else {
36371c6bca6dSShahar S Matityahu 		inta_addr = CSR_INT;
36381c6bca6dSShahar S Matityahu 		sw_err_bit = CSR_INT_BIT_SW_ERR;
36391c6bca6dSShahar S Matityahu 	}
3640b8a7547dSShahar S Matityahu 
3641e4eee943SShahar S Matityahu 	/* if the interrupts were already disabled, there is no point in
3642e4eee943SShahar S Matityahu 	 * calling iwl_disable_interrupts
3643e4eee943SShahar S Matityahu 	 */
3644e4eee943SShahar S Matityahu 	if (interrupts_enabled)
3645b8a7547dSShahar S Matityahu 		iwl_disable_interrupts(trans);
3646e4eee943SShahar S Matityahu 
3647b8a7547dSShahar S Matityahu 	iwl_force_nmi(trans);
3648b8a7547dSShahar S Matityahu 	while (time_after(timeout, jiffies)) {
36491c6bca6dSShahar S Matityahu 		u32 inta_hw = iwl_read32(trans, inta_addr);
3650b8a7547dSShahar S Matityahu 
3651b8a7547dSShahar S Matityahu 		/* Error detected by uCode */
36521c6bca6dSShahar S Matityahu 		if (inta_hw & sw_err_bit) {
3653b8a7547dSShahar S Matityahu 			/* Clear causes register */
36541c6bca6dSShahar S Matityahu 			iwl_write32(trans, inta_addr, inta_hw & sw_err_bit);
3655b8a7547dSShahar S Matityahu 			break;
3656b8a7547dSShahar S Matityahu 		}
3657b8a7547dSShahar S Matityahu 
3658b8a7547dSShahar S Matityahu 		mdelay(1);
3659b8a7547dSShahar S Matityahu 	}
3660e4eee943SShahar S Matityahu 
3661e4eee943SShahar S Matityahu 	/* enable interrupts only if there were already enabled before this
3662e4eee943SShahar S Matityahu 	 * function to avoid a case were the driver enable interrupts before
3663e4eee943SShahar S Matityahu 	 * proper configurations were made
3664e4eee943SShahar S Matityahu 	 */
3665e4eee943SShahar S Matityahu 	if (interrupts_enabled)
3666b8a7547dSShahar S Matityahu 		iwl_enable_interrupts(trans);
3667e4eee943SShahar S Matityahu 
3668b8a7547dSShahar S Matityahu 	iwl_trans_fw_error(trans);
3669b8a7547dSShahar S Matityahu }
3670