1e705c121SKalle Valo /******************************************************************************
2e705c121SKalle Valo  *
3e705c121SKalle Valo  * This file is provided under a dual BSD/GPLv2 license.  When using or
4e705c121SKalle Valo  * redistributing this file, you may do so under either license.
5e705c121SKalle Valo  *
6e705c121SKalle Valo  * GPL LICENSE SUMMARY
7e705c121SKalle Valo  *
8e705c121SKalle Valo  * Copyright(c) 2012 - 2014 Intel Corporation. All rights reserved.
9e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
1043413a97SSara Sharon  * Copyright(c) 2016 Intel Deutschland GmbH
11e705c121SKalle Valo  *
12e705c121SKalle Valo  * This program is free software; you can redistribute it and/or modify
13e705c121SKalle Valo  * it under the terms of version 2 of the GNU General Public License as
14e705c121SKalle Valo  * published by the Free Software Foundation.
15e705c121SKalle Valo  *
16e705c121SKalle Valo  * This program is distributed in the hope that it will be useful, but
17e705c121SKalle Valo  * WITHOUT ANY WARRANTY; without even the implied warranty of
18e705c121SKalle Valo  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
19e705c121SKalle Valo  * General Public License for more details.
20e705c121SKalle Valo  *
21e705c121SKalle Valo  * You should have received a copy of the GNU General Public License
22e705c121SKalle Valo  * along with this program; if not, write to the Free Software
23e705c121SKalle Valo  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24e705c121SKalle Valo  * USA
25e705c121SKalle Valo  *
26e705c121SKalle Valo  * The full GNU General Public License is included in this distribution
27e705c121SKalle Valo  * in the file called COPYING.
28e705c121SKalle Valo  *
29e705c121SKalle Valo  * Contact Information:
30cb2f8277SEmmanuel Grumbach  *  Intel Linux Wireless <linuxwifi@intel.com>
31e705c121SKalle Valo  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32e705c121SKalle Valo  *
33e705c121SKalle Valo  * BSD LICENSE
34e705c121SKalle Valo  *
35e705c121SKalle Valo  * Copyright(c) 2012 - 2014 Intel Corporation. All rights reserved.
36e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
37e705c121SKalle Valo  * All rights reserved.
38e705c121SKalle Valo  *
39e705c121SKalle Valo  * Redistribution and use in source and binary forms, with or without
40e705c121SKalle Valo  * modification, are permitted provided that the following conditions
41e705c121SKalle Valo  * are met:
42e705c121SKalle Valo  *
43e705c121SKalle Valo  *  * Redistributions of source code must retain the above copyright
44e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer.
45e705c121SKalle Valo  *  * Redistributions in binary form must reproduce the above copyright
46e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer in
47e705c121SKalle Valo  *    the documentation and/or other materials provided with the
48e705c121SKalle Valo  *    distribution.
49e705c121SKalle Valo  *  * Neither the name Intel Corporation nor the names of its
50e705c121SKalle Valo  *    contributors may be used to endorse or promote products derived
51e705c121SKalle Valo  *    from this software without specific prior written permission.
52e705c121SKalle Valo  *
53e705c121SKalle Valo  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
54e705c121SKalle Valo  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
55e705c121SKalle Valo  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
56e705c121SKalle Valo  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
57e705c121SKalle Valo  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
58e705c121SKalle Valo  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
59e705c121SKalle Valo  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60e705c121SKalle Valo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61e705c121SKalle Valo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62e705c121SKalle Valo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
63e705c121SKalle Valo  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64e705c121SKalle Valo  *
65e705c121SKalle Valo  *****************************************************************************/
66e705c121SKalle Valo #include <net/mac80211.h>
67e705c121SKalle Valo 
68e705c121SKalle Valo #include "iwl-trans.h"
69e705c121SKalle Valo #include "iwl-op-mode.h"
70e705c121SKalle Valo #include "iwl-fw.h"
71e705c121SKalle Valo #include "iwl-debug.h"
72e705c121SKalle Valo #include "iwl-csr.h" /* for iwl_mvm_rx_card_state_notif */
73e705c121SKalle Valo #include "iwl-io.h" /* for iwl_mvm_rx_card_state_notif */
74e705c121SKalle Valo #include "iwl-prph.h"
75e705c121SKalle Valo #include "iwl-eeprom-parse.h"
76e705c121SKalle Valo 
77e705c121SKalle Valo #include "mvm.h"
782f89a5d7SGolan Ben-Ami #include "fw-dbg.h"
79e705c121SKalle Valo #include "iwl-phy-db.h"
80e705c121SKalle Valo 
81e705c121SKalle Valo #define MVM_UCODE_ALIVE_TIMEOUT	HZ
82e705c121SKalle Valo #define MVM_UCODE_CALIB_TIMEOUT	(2*HZ)
83e705c121SKalle Valo 
84e705c121SKalle Valo #define UCODE_VALID_OK	cpu_to_le32(0x1)
85e705c121SKalle Valo 
86e705c121SKalle Valo struct iwl_mvm_alive_data {
87e705c121SKalle Valo 	bool valid;
88e705c121SKalle Valo 	u32 scd_base_addr;
89e705c121SKalle Valo };
90e705c121SKalle Valo 
91e705c121SKalle Valo static inline const struct fw_img *
92e705c121SKalle Valo iwl_get_ucode_image(struct iwl_mvm *mvm, enum iwl_ucode_type ucode_type)
93e705c121SKalle Valo {
94e705c121SKalle Valo 	if (ucode_type >= IWL_UCODE_TYPE_MAX)
95e705c121SKalle Valo 		return NULL;
96e705c121SKalle Valo 
97e705c121SKalle Valo 	return &mvm->fw->img[ucode_type];
98e705c121SKalle Valo }
99e705c121SKalle Valo 
100e705c121SKalle Valo static int iwl_send_tx_ant_cfg(struct iwl_mvm *mvm, u8 valid_tx_ant)
101e705c121SKalle Valo {
102e705c121SKalle Valo 	struct iwl_tx_ant_cfg_cmd tx_ant_cmd = {
103e705c121SKalle Valo 		.valid = cpu_to_le32(valid_tx_ant),
104e705c121SKalle Valo 	};
105e705c121SKalle Valo 
106e705c121SKalle Valo 	IWL_DEBUG_FW(mvm, "select valid tx ant: %u\n", valid_tx_ant);
107e705c121SKalle Valo 	return iwl_mvm_send_cmd_pdu(mvm, TX_ANT_CONFIGURATION_CMD, 0,
108e705c121SKalle Valo 				    sizeof(tx_ant_cmd), &tx_ant_cmd);
109e705c121SKalle Valo }
110e705c121SKalle Valo 
11143413a97SSara Sharon static int iwl_send_rss_cfg_cmd(struct iwl_mvm *mvm)
11243413a97SSara Sharon {
11343413a97SSara Sharon 	int i;
11443413a97SSara Sharon 	struct iwl_rss_config_cmd cmd = {
11543413a97SSara Sharon 		.flags = cpu_to_le32(IWL_RSS_ENABLE),
11643413a97SSara Sharon 		.hash_mask = IWL_RSS_HASH_TYPE_IPV4_TCP |
11743413a97SSara Sharon 			     IWL_RSS_HASH_TYPE_IPV4_PAYLOAD |
11843413a97SSara Sharon 			     IWL_RSS_HASH_TYPE_IPV6_TCP |
11943413a97SSara Sharon 			     IWL_RSS_HASH_TYPE_IPV6_PAYLOAD,
12043413a97SSara Sharon 	};
12143413a97SSara Sharon 
12243413a97SSara Sharon 	for (i = 0; i < ARRAY_SIZE(cmd.indirection_table); i++)
12343413a97SSara Sharon 		cmd.indirection_table[i] = i % mvm->trans->num_rx_queues;
124dd4d3161SSara Sharon 	memcpy(cmd.secret_key, mvm->secret_key, sizeof(cmd.secret_key));
12543413a97SSara Sharon 
12643413a97SSara Sharon 	return iwl_mvm_send_cmd_pdu(mvm, RSS_CONFIG_CMD, 0, sizeof(cmd), &cmd);
12743413a97SSara Sharon }
12843413a97SSara Sharon 
129905e36aeSMatti Gottlieb void iwl_free_fw_paging(struct iwl_mvm *mvm)
130e705c121SKalle Valo {
131e705c121SKalle Valo 	int i;
132e705c121SKalle Valo 
133e705c121SKalle Valo 	if (!mvm->fw_paging_db[0].fw_paging_block)
134e705c121SKalle Valo 		return;
135e705c121SKalle Valo 
136e705c121SKalle Valo 	for (i = 0; i < NUM_OF_FW_PAGING_BLOCKS; i++) {
137e705c121SKalle Valo 		if (!mvm->fw_paging_db[i].fw_paging_block) {
138e705c121SKalle Valo 			IWL_DEBUG_FW(mvm,
139e705c121SKalle Valo 				     "Paging: block %d already freed, continue to next page\n",
140e705c121SKalle Valo 				     i);
141e705c121SKalle Valo 
142e705c121SKalle Valo 			continue;
143e705c121SKalle Valo 		}
144e705c121SKalle Valo 
145e705c121SKalle Valo 		__free_pages(mvm->fw_paging_db[i].fw_paging_block,
146e705c121SKalle Valo 			     get_order(mvm->fw_paging_db[i].fw_paging_size));
147e705c121SKalle Valo 	}
148e705c121SKalle Valo 	kfree(mvm->trans->paging_download_buf);
149905e36aeSMatti Gottlieb 	mvm->trans->paging_download_buf = NULL;
150905e36aeSMatti Gottlieb 
151e705c121SKalle Valo 	memset(mvm->fw_paging_db, 0, sizeof(mvm->fw_paging_db));
152e705c121SKalle Valo }
153e705c121SKalle Valo 
154e705c121SKalle Valo static int iwl_fill_paging_mem(struct iwl_mvm *mvm, const struct fw_img *image)
155e705c121SKalle Valo {
156e705c121SKalle Valo 	int sec_idx, idx;
157e705c121SKalle Valo 	u32 offset = 0;
158e705c121SKalle Valo 
159e705c121SKalle Valo 	/*
160e705c121SKalle Valo 	 * find where is the paging image start point:
161e705c121SKalle Valo 	 * if CPU2 exist and it's in paging format, then the image looks like:
162e705c121SKalle Valo 	 * CPU1 sections (2 or more)
163e705c121SKalle Valo 	 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between CPU1 to CPU2
164e705c121SKalle Valo 	 * CPU2 sections (not paged)
165e705c121SKalle Valo 	 * PAGING_SEPARATOR_SECTION delimiter - separate between CPU2
166e705c121SKalle Valo 	 * non paged to CPU2 paging sec
167e705c121SKalle Valo 	 * CPU2 paging CSS
168e705c121SKalle Valo 	 * CPU2 paging image (including instruction and data)
169e705c121SKalle Valo 	 */
170e705c121SKalle Valo 	for (sec_idx = 0; sec_idx < IWL_UCODE_SECTION_MAX; sec_idx++) {
171e705c121SKalle Valo 		if (image->sec[sec_idx].offset == PAGING_SEPARATOR_SECTION) {
172e705c121SKalle Valo 			sec_idx++;
173e705c121SKalle Valo 			break;
174e705c121SKalle Valo 		}
175e705c121SKalle Valo 	}
176e705c121SKalle Valo 
177cd47a3d3SMatti Gottlieb 	/*
178cd47a3d3SMatti Gottlieb 	 * If paging is enabled there should be at least 2 more sections left
179cd47a3d3SMatti Gottlieb 	 * (one for CSS and one for Paging data)
180cd47a3d3SMatti Gottlieb 	 */
181cd47a3d3SMatti Gottlieb 	if (sec_idx >= ARRAY_SIZE(image->sec) - 1) {
182cd47a3d3SMatti Gottlieb 		IWL_ERR(mvm, "Paging: Missing CSS and/or paging sections\n");
183e705c121SKalle Valo 		iwl_free_fw_paging(mvm);
184e705c121SKalle Valo 		return -EINVAL;
185e705c121SKalle Valo 	}
186e705c121SKalle Valo 
187e705c121SKalle Valo 	/* copy the CSS block to the dram */
188e705c121SKalle Valo 	IWL_DEBUG_FW(mvm, "Paging: load paging CSS to FW, sec = %d\n",
189e705c121SKalle Valo 		     sec_idx);
190e705c121SKalle Valo 
191e705c121SKalle Valo 	memcpy(page_address(mvm->fw_paging_db[0].fw_paging_block),
192e705c121SKalle Valo 	       image->sec[sec_idx].data,
193e705c121SKalle Valo 	       mvm->fw_paging_db[0].fw_paging_size);
194e705c121SKalle Valo 
195e705c121SKalle Valo 	IWL_DEBUG_FW(mvm,
196e705c121SKalle Valo 		     "Paging: copied %d CSS bytes to first block\n",
197e705c121SKalle Valo 		     mvm->fw_paging_db[0].fw_paging_size);
198e705c121SKalle Valo 
199e705c121SKalle Valo 	sec_idx++;
200e705c121SKalle Valo 
201e705c121SKalle Valo 	/*
202e705c121SKalle Valo 	 * copy the paging blocks to the dram
203e705c121SKalle Valo 	 * loop index start from 1 since that CSS block already copied to dram
204e705c121SKalle Valo 	 * and CSS index is 0.
205e705c121SKalle Valo 	 * loop stop at num_of_paging_blk since that last block is not full.
206e705c121SKalle Valo 	 */
207e705c121SKalle Valo 	for (idx = 1; idx < mvm->num_of_paging_blk; idx++) {
208e705c121SKalle Valo 		memcpy(page_address(mvm->fw_paging_db[idx].fw_paging_block),
209e705c121SKalle Valo 		       image->sec[sec_idx].data + offset,
210e705c121SKalle Valo 		       mvm->fw_paging_db[idx].fw_paging_size);
211e705c121SKalle Valo 
212e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
213e705c121SKalle Valo 			     "Paging: copied %d paging bytes to block %d\n",
214e705c121SKalle Valo 			     mvm->fw_paging_db[idx].fw_paging_size,
215e705c121SKalle Valo 			     idx);
216e705c121SKalle Valo 
217e705c121SKalle Valo 		offset += mvm->fw_paging_db[idx].fw_paging_size;
218e705c121SKalle Valo 	}
219e705c121SKalle Valo 
220e705c121SKalle Valo 	/* copy the last paging block */
221e705c121SKalle Valo 	if (mvm->num_of_pages_in_last_blk > 0) {
222e705c121SKalle Valo 		memcpy(page_address(mvm->fw_paging_db[idx].fw_paging_block),
223e705c121SKalle Valo 		       image->sec[sec_idx].data + offset,
224e705c121SKalle Valo 		       FW_PAGING_SIZE * mvm->num_of_pages_in_last_blk);
225e705c121SKalle Valo 
226e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
227e705c121SKalle Valo 			     "Paging: copied %d pages in the last block %d\n",
228e705c121SKalle Valo 			     mvm->num_of_pages_in_last_blk, idx);
229e705c121SKalle Valo 	}
230e705c121SKalle Valo 
231e705c121SKalle Valo 	return 0;
232e705c121SKalle Valo }
233e705c121SKalle Valo 
234e705c121SKalle Valo static int iwl_alloc_fw_paging_mem(struct iwl_mvm *mvm,
235e705c121SKalle Valo 				   const struct fw_img *image)
236e705c121SKalle Valo {
237e705c121SKalle Valo 	struct page *block;
238e705c121SKalle Valo 	dma_addr_t phys = 0;
239e705c121SKalle Valo 	int blk_idx = 0;
240e705c121SKalle Valo 	int order, num_of_pages;
241e705c121SKalle Valo 	int dma_enabled;
242e705c121SKalle Valo 
243e705c121SKalle Valo 	if (mvm->fw_paging_db[0].fw_paging_block)
244e705c121SKalle Valo 		return 0;
245e705c121SKalle Valo 
246e705c121SKalle Valo 	dma_enabled = is_device_dma_capable(mvm->trans->dev);
247e705c121SKalle Valo 
248e705c121SKalle Valo 	/* ensure BLOCK_2_EXP_SIZE is power of 2 of PAGING_BLOCK_SIZE */
249e705c121SKalle Valo 	BUILD_BUG_ON(BIT(BLOCK_2_EXP_SIZE) != PAGING_BLOCK_SIZE);
250e705c121SKalle Valo 
251e705c121SKalle Valo 	num_of_pages = image->paging_mem_size / FW_PAGING_SIZE;
252e705c121SKalle Valo 	mvm->num_of_paging_blk = ((num_of_pages - 1) /
253e705c121SKalle Valo 				    NUM_OF_PAGE_PER_GROUP) + 1;
254e705c121SKalle Valo 
255e705c121SKalle Valo 	mvm->num_of_pages_in_last_blk =
256e705c121SKalle Valo 		num_of_pages -
257e705c121SKalle Valo 		NUM_OF_PAGE_PER_GROUP * (mvm->num_of_paging_blk - 1);
258e705c121SKalle Valo 
259e705c121SKalle Valo 	IWL_DEBUG_FW(mvm,
260e705c121SKalle Valo 		     "Paging: allocating mem for %d paging blocks, each block holds 8 pages, last block holds %d pages\n",
261e705c121SKalle Valo 		     mvm->num_of_paging_blk,
262e705c121SKalle Valo 		     mvm->num_of_pages_in_last_blk);
263e705c121SKalle Valo 
264e705c121SKalle Valo 	/* allocate block of 4Kbytes for paging CSS */
265e705c121SKalle Valo 	order = get_order(FW_PAGING_SIZE);
266e705c121SKalle Valo 	block = alloc_pages(GFP_KERNEL, order);
267e705c121SKalle Valo 	if (!block) {
268e705c121SKalle Valo 		/* free all the previous pages since we failed */
269e705c121SKalle Valo 		iwl_free_fw_paging(mvm);
270e705c121SKalle Valo 		return -ENOMEM;
271e705c121SKalle Valo 	}
272e705c121SKalle Valo 
273e705c121SKalle Valo 	mvm->fw_paging_db[blk_idx].fw_paging_block = block;
274e705c121SKalle Valo 	mvm->fw_paging_db[blk_idx].fw_paging_size = FW_PAGING_SIZE;
275e705c121SKalle Valo 
276e705c121SKalle Valo 	if (dma_enabled) {
277e705c121SKalle Valo 		phys = dma_map_page(mvm->trans->dev, block, 0,
278e705c121SKalle Valo 				    PAGE_SIZE << order, DMA_BIDIRECTIONAL);
279e705c121SKalle Valo 		if (dma_mapping_error(mvm->trans->dev, phys)) {
280e705c121SKalle Valo 			/*
281e705c121SKalle Valo 			 * free the previous pages and the current one since
282e705c121SKalle Valo 			 * we failed to map_page.
283e705c121SKalle Valo 			 */
284e705c121SKalle Valo 			iwl_free_fw_paging(mvm);
285e705c121SKalle Valo 			return -ENOMEM;
286e705c121SKalle Valo 		}
287e705c121SKalle Valo 		mvm->fw_paging_db[blk_idx].fw_paging_phys = phys;
288e705c121SKalle Valo 	} else {
289e705c121SKalle Valo 		mvm->fw_paging_db[blk_idx].fw_paging_phys = PAGING_ADDR_SIG |
290e705c121SKalle Valo 			blk_idx << BLOCK_2_EXP_SIZE;
291e705c121SKalle Valo 	}
292e705c121SKalle Valo 
293e705c121SKalle Valo 	IWL_DEBUG_FW(mvm,
294e705c121SKalle Valo 		     "Paging: allocated 4K(CSS) bytes (order %d) for firmware paging.\n",
295e705c121SKalle Valo 		     order);
296e705c121SKalle Valo 
297e705c121SKalle Valo 	/*
298e705c121SKalle Valo 	 * allocate blocks in dram.
299e705c121SKalle Valo 	 * since that CSS allocated in fw_paging_db[0] loop start from index 1
300e705c121SKalle Valo 	 */
301e705c121SKalle Valo 	for (blk_idx = 1; blk_idx < mvm->num_of_paging_blk + 1; blk_idx++) {
302e705c121SKalle Valo 		/* allocate block of PAGING_BLOCK_SIZE (32K) */
303e705c121SKalle Valo 		order = get_order(PAGING_BLOCK_SIZE);
304e705c121SKalle Valo 		block = alloc_pages(GFP_KERNEL, order);
305e705c121SKalle Valo 		if (!block) {
306e705c121SKalle Valo 			/* free all the previous pages since we failed */
307e705c121SKalle Valo 			iwl_free_fw_paging(mvm);
308e705c121SKalle Valo 			return -ENOMEM;
309e705c121SKalle Valo 		}
310e705c121SKalle Valo 
311e705c121SKalle Valo 		mvm->fw_paging_db[blk_idx].fw_paging_block = block;
312e705c121SKalle Valo 		mvm->fw_paging_db[blk_idx].fw_paging_size = PAGING_BLOCK_SIZE;
313e705c121SKalle Valo 
314e705c121SKalle Valo 		if (dma_enabled) {
315e705c121SKalle Valo 			phys = dma_map_page(mvm->trans->dev, block, 0,
316e705c121SKalle Valo 					    PAGE_SIZE << order,
317e705c121SKalle Valo 					    DMA_BIDIRECTIONAL);
318e705c121SKalle Valo 			if (dma_mapping_error(mvm->trans->dev, phys)) {
319e705c121SKalle Valo 				/*
320e705c121SKalle Valo 				 * free the previous pages and the current one
321e705c121SKalle Valo 				 * since we failed to map_page.
322e705c121SKalle Valo 				 */
323e705c121SKalle Valo 				iwl_free_fw_paging(mvm);
324e705c121SKalle Valo 				return -ENOMEM;
325e705c121SKalle Valo 			}
326e705c121SKalle Valo 			mvm->fw_paging_db[blk_idx].fw_paging_phys = phys;
327e705c121SKalle Valo 		} else {
328e705c121SKalle Valo 			mvm->fw_paging_db[blk_idx].fw_paging_phys =
329e705c121SKalle Valo 				PAGING_ADDR_SIG |
330e705c121SKalle Valo 				blk_idx << BLOCK_2_EXP_SIZE;
331e705c121SKalle Valo 		}
332e705c121SKalle Valo 
333e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
334e705c121SKalle Valo 			     "Paging: allocated 32K bytes (order %d) for firmware paging.\n",
335e705c121SKalle Valo 			     order);
336e705c121SKalle Valo 	}
337e705c121SKalle Valo 
338e705c121SKalle Valo 	return 0;
339e705c121SKalle Valo }
340e705c121SKalle Valo 
341e705c121SKalle Valo static int iwl_save_fw_paging(struct iwl_mvm *mvm,
342e705c121SKalle Valo 			      const struct fw_img *fw)
343e705c121SKalle Valo {
344e705c121SKalle Valo 	int ret;
345e705c121SKalle Valo 
346e705c121SKalle Valo 	ret = iwl_alloc_fw_paging_mem(mvm, fw);
347e705c121SKalle Valo 	if (ret)
348e705c121SKalle Valo 		return ret;
349e705c121SKalle Valo 
350e705c121SKalle Valo 	return iwl_fill_paging_mem(mvm, fw);
351e705c121SKalle Valo }
352e705c121SKalle Valo 
353e705c121SKalle Valo /* send paging cmd to FW in case CPU2 has paging image */
354e705c121SKalle Valo static int iwl_send_paging_cmd(struct iwl_mvm *mvm, const struct fw_img *fw)
355e705c121SKalle Valo {
356e705c121SKalle Valo 	int blk_idx;
357e705c121SKalle Valo 	__le32 dev_phy_addr;
358e705c121SKalle Valo 	struct iwl_fw_paging_cmd fw_paging_cmd = {
359e705c121SKalle Valo 		.flags =
360e705c121SKalle Valo 			cpu_to_le32(PAGING_CMD_IS_SECURED |
361e705c121SKalle Valo 				    PAGING_CMD_IS_ENABLED |
362e705c121SKalle Valo 				    (mvm->num_of_pages_in_last_blk <<
363e705c121SKalle Valo 				    PAGING_CMD_NUM_OF_PAGES_IN_LAST_GRP_POS)),
364e705c121SKalle Valo 		.block_size = cpu_to_le32(BLOCK_2_EXP_SIZE),
365e705c121SKalle Valo 		.block_num = cpu_to_le32(mvm->num_of_paging_blk),
366e705c121SKalle Valo 	};
367e705c121SKalle Valo 
368e705c121SKalle Valo 	/* loop for for all paging blocks + CSS block */
369e705c121SKalle Valo 	for (blk_idx = 0; blk_idx < mvm->num_of_paging_blk + 1; blk_idx++) {
370e705c121SKalle Valo 		dev_phy_addr =
371e705c121SKalle Valo 			cpu_to_le32(mvm->fw_paging_db[blk_idx].fw_paging_phys >>
372e705c121SKalle Valo 				    PAGE_2_EXP_SIZE);
373e705c121SKalle Valo 		fw_paging_cmd.device_phy_addr[blk_idx] = dev_phy_addr;
374e705c121SKalle Valo 	}
375e705c121SKalle Valo 
376e705c121SKalle Valo 	return iwl_mvm_send_cmd_pdu(mvm, iwl_cmd_id(FW_PAGING_BLOCK_CMD,
377e705c121SKalle Valo 						    IWL_ALWAYS_LONG_GROUP, 0),
378e705c121SKalle Valo 				    0, sizeof(fw_paging_cmd), &fw_paging_cmd);
379e705c121SKalle Valo }
380e705c121SKalle Valo 
381e705c121SKalle Valo /*
382e705c121SKalle Valo  * Send paging item cmd to FW in case CPU2 has paging image
383e705c121SKalle Valo  */
384e705c121SKalle Valo static int iwl_trans_get_paging_item(struct iwl_mvm *mvm)
385e705c121SKalle Valo {
386e705c121SKalle Valo 	int ret;
387e705c121SKalle Valo 	struct iwl_fw_get_item_cmd fw_get_item_cmd = {
388e705c121SKalle Valo 		.item_id = cpu_to_le32(IWL_FW_ITEM_ID_PAGING),
389e705c121SKalle Valo 	};
390e705c121SKalle Valo 
391e705c121SKalle Valo 	struct iwl_fw_get_item_resp *item_resp;
392e705c121SKalle Valo 	struct iwl_host_cmd cmd = {
393e705c121SKalle Valo 		.id = iwl_cmd_id(FW_GET_ITEM_CMD, IWL_ALWAYS_LONG_GROUP, 0),
394e705c121SKalle Valo 		.flags = CMD_WANT_SKB | CMD_SEND_IN_RFKILL,
395e705c121SKalle Valo 		.data = { &fw_get_item_cmd, },
396e705c121SKalle Valo 	};
397e705c121SKalle Valo 
398e705c121SKalle Valo 	cmd.len[0] = sizeof(struct iwl_fw_get_item_cmd);
399e705c121SKalle Valo 
400e705c121SKalle Valo 	ret = iwl_mvm_send_cmd(mvm, &cmd);
401e705c121SKalle Valo 	if (ret) {
402e705c121SKalle Valo 		IWL_ERR(mvm,
403e705c121SKalle Valo 			"Paging: Failed to send FW_GET_ITEM_CMD cmd (err = %d)\n",
404e705c121SKalle Valo 			ret);
405e705c121SKalle Valo 		return ret;
406e705c121SKalle Valo 	}
407e705c121SKalle Valo 
408e705c121SKalle Valo 	item_resp = (void *)((struct iwl_rx_packet *)cmd.resp_pkt)->data;
409e705c121SKalle Valo 	if (item_resp->item_id != cpu_to_le32(IWL_FW_ITEM_ID_PAGING)) {
410e705c121SKalle Valo 		IWL_ERR(mvm,
411e705c121SKalle Valo 			"Paging: got wrong item in FW_GET_ITEM_CMD resp (item_id = %u)\n",
412e705c121SKalle Valo 			le32_to_cpu(item_resp->item_id));
413e705c121SKalle Valo 		ret = -EIO;
414e705c121SKalle Valo 		goto exit;
415e705c121SKalle Valo 	}
416e705c121SKalle Valo 
417c94d7996SMatti Gottlieb 	/* Add an extra page for headers */
418c94d7996SMatti Gottlieb 	mvm->trans->paging_download_buf = kzalloc(PAGING_BLOCK_SIZE +
419c94d7996SMatti Gottlieb 						  FW_PAGING_SIZE,
420e705c121SKalle Valo 						  GFP_KERNEL);
421e705c121SKalle Valo 	if (!mvm->trans->paging_download_buf) {
422e705c121SKalle Valo 		ret = -ENOMEM;
423e705c121SKalle Valo 		goto exit;
424e705c121SKalle Valo 	}
425e705c121SKalle Valo 	mvm->trans->paging_req_addr = le32_to_cpu(item_resp->item_val);
426e705c121SKalle Valo 	mvm->trans->paging_db = mvm->fw_paging_db;
427e705c121SKalle Valo 	IWL_DEBUG_FW(mvm,
428e705c121SKalle Valo 		     "Paging: got paging request address (paging_req_addr 0x%08x)\n",
429e705c121SKalle Valo 		     mvm->trans->paging_req_addr);
430e705c121SKalle Valo 
431e705c121SKalle Valo exit:
432e705c121SKalle Valo 	iwl_free_resp(&cmd);
433e705c121SKalle Valo 
434e705c121SKalle Valo 	return ret;
435e705c121SKalle Valo }
436e705c121SKalle Valo 
437e705c121SKalle Valo static bool iwl_alive_fn(struct iwl_notif_wait_data *notif_wait,
438e705c121SKalle Valo 			 struct iwl_rx_packet *pkt, void *data)
439e705c121SKalle Valo {
440e705c121SKalle Valo 	struct iwl_mvm *mvm =
441e705c121SKalle Valo 		container_of(notif_wait, struct iwl_mvm, notif_wait);
442e705c121SKalle Valo 	struct iwl_mvm_alive_data *alive_data = data;
443e705c121SKalle Valo 	struct mvm_alive_resp_ver1 *palive1;
444e705c121SKalle Valo 	struct mvm_alive_resp_ver2 *palive2;
445e705c121SKalle Valo 	struct mvm_alive_resp *palive;
446e705c121SKalle Valo 
447e705c121SKalle Valo 	if (iwl_rx_packet_payload_len(pkt) == sizeof(*palive1)) {
448e705c121SKalle Valo 		palive1 = (void *)pkt->data;
449e705c121SKalle Valo 
450e705c121SKalle Valo 		mvm->support_umac_log = false;
451e705c121SKalle Valo 		mvm->error_event_table =
452e705c121SKalle Valo 			le32_to_cpu(palive1->error_event_table_ptr);
453e705c121SKalle Valo 		mvm->log_event_table =
454e705c121SKalle Valo 			le32_to_cpu(palive1->log_event_table_ptr);
455e705c121SKalle Valo 		alive_data->scd_base_addr = le32_to_cpu(palive1->scd_base_ptr);
456e705c121SKalle Valo 
457e705c121SKalle Valo 		alive_data->valid = le16_to_cpu(palive1->status) ==
458e705c121SKalle Valo 				    IWL_ALIVE_STATUS_OK;
459e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
460e705c121SKalle Valo 			     "Alive VER1 ucode status 0x%04x revision 0x%01X 0x%01X flags 0x%01X\n",
461e705c121SKalle Valo 			     le16_to_cpu(palive1->status), palive1->ver_type,
462e705c121SKalle Valo 			     palive1->ver_subtype, palive1->flags);
463e705c121SKalle Valo 	} else if (iwl_rx_packet_payload_len(pkt) == sizeof(*palive2)) {
464e705c121SKalle Valo 		palive2 = (void *)pkt->data;
465e705c121SKalle Valo 
466e705c121SKalle Valo 		mvm->error_event_table =
467e705c121SKalle Valo 			le32_to_cpu(palive2->error_event_table_ptr);
468e705c121SKalle Valo 		mvm->log_event_table =
469e705c121SKalle Valo 			le32_to_cpu(palive2->log_event_table_ptr);
470e705c121SKalle Valo 		alive_data->scd_base_addr = le32_to_cpu(palive2->scd_base_ptr);
471e705c121SKalle Valo 		mvm->umac_error_event_table =
472e705c121SKalle Valo 			le32_to_cpu(palive2->error_info_addr);
473e705c121SKalle Valo 		mvm->sf_space.addr = le32_to_cpu(palive2->st_fwrd_addr);
474e705c121SKalle Valo 		mvm->sf_space.size = le32_to_cpu(palive2->st_fwrd_size);
475e705c121SKalle Valo 
476e705c121SKalle Valo 		alive_data->valid = le16_to_cpu(palive2->status) ==
477e705c121SKalle Valo 				    IWL_ALIVE_STATUS_OK;
478e705c121SKalle Valo 		if (mvm->umac_error_event_table)
479e705c121SKalle Valo 			mvm->support_umac_log = true;
480e705c121SKalle Valo 
481e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
482e705c121SKalle Valo 			     "Alive VER2 ucode status 0x%04x revision 0x%01X 0x%01X flags 0x%01X\n",
483e705c121SKalle Valo 			     le16_to_cpu(palive2->status), palive2->ver_type,
484e705c121SKalle Valo 			     palive2->ver_subtype, palive2->flags);
485e705c121SKalle Valo 
486e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
487e705c121SKalle Valo 			     "UMAC version: Major - 0x%x, Minor - 0x%x\n",
488e705c121SKalle Valo 			     palive2->umac_major, palive2->umac_minor);
489e705c121SKalle Valo 	} else if (iwl_rx_packet_payload_len(pkt) == sizeof(*palive)) {
490e705c121SKalle Valo 		palive = (void *)pkt->data;
491e705c121SKalle Valo 
492e705c121SKalle Valo 		mvm->error_event_table =
493e705c121SKalle Valo 			le32_to_cpu(palive->error_event_table_ptr);
494e705c121SKalle Valo 		mvm->log_event_table =
495e705c121SKalle Valo 			le32_to_cpu(palive->log_event_table_ptr);
496e705c121SKalle Valo 		alive_data->scd_base_addr = le32_to_cpu(palive->scd_base_ptr);
497e705c121SKalle Valo 		mvm->umac_error_event_table =
498e705c121SKalle Valo 			le32_to_cpu(palive->error_info_addr);
499e705c121SKalle Valo 		mvm->sf_space.addr = le32_to_cpu(palive->st_fwrd_addr);
500e705c121SKalle Valo 		mvm->sf_space.size = le32_to_cpu(palive->st_fwrd_size);
501e705c121SKalle Valo 
502e705c121SKalle Valo 		alive_data->valid = le16_to_cpu(palive->status) ==
503e705c121SKalle Valo 				    IWL_ALIVE_STATUS_OK;
504e705c121SKalle Valo 		if (mvm->umac_error_event_table)
505e705c121SKalle Valo 			mvm->support_umac_log = true;
506e705c121SKalle Valo 
507e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
508e705c121SKalle Valo 			     "Alive VER3 ucode status 0x%04x revision 0x%01X 0x%01X flags 0x%01X\n",
509e705c121SKalle Valo 			     le16_to_cpu(palive->status), palive->ver_type,
510e705c121SKalle Valo 			     palive->ver_subtype, palive->flags);
511e705c121SKalle Valo 
512e705c121SKalle Valo 		IWL_DEBUG_FW(mvm,
513e705c121SKalle Valo 			     "UMAC version: Major - 0x%x, Minor - 0x%x\n",
514e705c121SKalle Valo 			     le32_to_cpu(palive->umac_major),
515e705c121SKalle Valo 			     le32_to_cpu(palive->umac_minor));
516e705c121SKalle Valo 	}
517e705c121SKalle Valo 
518e705c121SKalle Valo 	return true;
519e705c121SKalle Valo }
520e705c121SKalle Valo 
521e705c121SKalle Valo static bool iwl_wait_phy_db_entry(struct iwl_notif_wait_data *notif_wait,
522e705c121SKalle Valo 				  struct iwl_rx_packet *pkt, void *data)
523e705c121SKalle Valo {
524e705c121SKalle Valo 	struct iwl_phy_db *phy_db = data;
525e705c121SKalle Valo 
526e705c121SKalle Valo 	if (pkt->hdr.cmd != CALIB_RES_NOTIF_PHY_DB) {
527e705c121SKalle Valo 		WARN_ON(pkt->hdr.cmd != INIT_COMPLETE_NOTIF);
528e705c121SKalle Valo 		return true;
529e705c121SKalle Valo 	}
530e705c121SKalle Valo 
531e705c121SKalle Valo 	WARN_ON(iwl_phy_db_set_section(phy_db, pkt, GFP_ATOMIC));
532e705c121SKalle Valo 
533e705c121SKalle Valo 	return false;
534e705c121SKalle Valo }
535e705c121SKalle Valo 
536e705c121SKalle Valo static int iwl_mvm_load_ucode_wait_alive(struct iwl_mvm *mvm,
537e705c121SKalle Valo 					 enum iwl_ucode_type ucode_type)
538e705c121SKalle Valo {
539e705c121SKalle Valo 	struct iwl_notification_wait alive_wait;
540e705c121SKalle Valo 	struct iwl_mvm_alive_data alive_data;
541e705c121SKalle Valo 	const struct fw_img *fw;
542e705c121SKalle Valo 	int ret, i;
543e705c121SKalle Valo 	enum iwl_ucode_type old_type = mvm->cur_ucode;
544e705c121SKalle Valo 	static const u16 alive_cmd[] = { MVM_ALIVE };
545e705c121SKalle Valo 	struct iwl_sf_region st_fwrd_space;
546e705c121SKalle Valo 
547e705c121SKalle Valo 	if (ucode_type == IWL_UCODE_REGULAR &&
5483d2d4422SGolan Ben-Ami 	    iwl_fw_dbg_conf_usniffer(mvm->fw, FW_DBG_START_FROM_ALIVE) &&
5493d2d4422SGolan Ben-Ami 	    !(fw_has_capa(&mvm->fw->ucode_capa,
5503d2d4422SGolan Ben-Ami 			  IWL_UCODE_TLV_CAPA_USNIFFER_UNIFIED)))
551e705c121SKalle Valo 		fw = iwl_get_ucode_image(mvm, IWL_UCODE_REGULAR_USNIFFER);
552e705c121SKalle Valo 	else
553e705c121SKalle Valo 		fw = iwl_get_ucode_image(mvm, ucode_type);
554e705c121SKalle Valo 	if (WARN_ON(!fw))
555e705c121SKalle Valo 		return -EINVAL;
556e705c121SKalle Valo 	mvm->cur_ucode = ucode_type;
557e705c121SKalle Valo 	mvm->ucode_loaded = false;
558e705c121SKalle Valo 
559e705c121SKalle Valo 	iwl_init_notification_wait(&mvm->notif_wait, &alive_wait,
560e705c121SKalle Valo 				   alive_cmd, ARRAY_SIZE(alive_cmd),
561e705c121SKalle Valo 				   iwl_alive_fn, &alive_data);
562e705c121SKalle Valo 
563e705c121SKalle Valo 	ret = iwl_trans_start_fw(mvm->trans, fw, ucode_type == IWL_UCODE_INIT);
564e705c121SKalle Valo 	if (ret) {
565e705c121SKalle Valo 		mvm->cur_ucode = old_type;
566e705c121SKalle Valo 		iwl_remove_notification(&mvm->notif_wait, &alive_wait);
567e705c121SKalle Valo 		return ret;
568e705c121SKalle Valo 	}
569e705c121SKalle Valo 
570e705c121SKalle Valo 	/*
571e705c121SKalle Valo 	 * Some things may run in the background now, but we
572e705c121SKalle Valo 	 * just wait for the ALIVE notification here.
573e705c121SKalle Valo 	 */
574e705c121SKalle Valo 	ret = iwl_wait_notification(&mvm->notif_wait, &alive_wait,
575e705c121SKalle Valo 				    MVM_UCODE_ALIVE_TIMEOUT);
576e705c121SKalle Valo 	if (ret) {
577e705c121SKalle Valo 		if (mvm->trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
578e705c121SKalle Valo 			IWL_ERR(mvm,
579e705c121SKalle Valo 				"SecBoot CPU1 Status: 0x%x, CPU2 Status: 0x%x\n",
580e705c121SKalle Valo 				iwl_read_prph(mvm->trans, SB_CPU_1_STATUS),
581e705c121SKalle Valo 				iwl_read_prph(mvm->trans, SB_CPU_2_STATUS));
582e705c121SKalle Valo 		mvm->cur_ucode = old_type;
583e705c121SKalle Valo 		return ret;
584e705c121SKalle Valo 	}
585e705c121SKalle Valo 
586e705c121SKalle Valo 	if (!alive_data.valid) {
587e705c121SKalle Valo 		IWL_ERR(mvm, "Loaded ucode is not valid!\n");
588e705c121SKalle Valo 		mvm->cur_ucode = old_type;
589e705c121SKalle Valo 		return -EIO;
590e705c121SKalle Valo 	}
591e705c121SKalle Valo 
592e705c121SKalle Valo 	/*
593e705c121SKalle Valo 	 * update the sdio allocation according to the pointer we get in the
594e705c121SKalle Valo 	 * alive notification.
595e705c121SKalle Valo 	 */
596e705c121SKalle Valo 	st_fwrd_space.addr = mvm->sf_space.addr;
597e705c121SKalle Valo 	st_fwrd_space.size = mvm->sf_space.size;
598e705c121SKalle Valo 	ret = iwl_trans_update_sf(mvm->trans, &st_fwrd_space);
599e705c121SKalle Valo 	if (ret) {
600e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to update SF size. ret %d\n", ret);
601e705c121SKalle Valo 		return ret;
602e705c121SKalle Valo 	}
603e705c121SKalle Valo 
604e705c121SKalle Valo 	iwl_trans_fw_alive(mvm->trans, alive_data.scd_base_addr);
605e705c121SKalle Valo 
606e705c121SKalle Valo 	/*
607e705c121SKalle Valo 	 * configure and operate fw paging mechanism.
608e705c121SKalle Valo 	 * driver configures the paging flow only once, CPU2 paging image
609e705c121SKalle Valo 	 * included in the IWL_UCODE_INIT image.
610e705c121SKalle Valo 	 */
611e705c121SKalle Valo 	if (fw->paging_mem_size) {
612e705c121SKalle Valo 		/*
613e705c121SKalle Valo 		 * When dma is not enabled, the driver needs to copy / write
614e705c121SKalle Valo 		 * the downloaded / uploaded page to / from the smem.
615e705c121SKalle Valo 		 * This gets the location of the place were the pages are
616e705c121SKalle Valo 		 * stored.
617e705c121SKalle Valo 		 */
618e705c121SKalle Valo 		if (!is_device_dma_capable(mvm->trans->dev)) {
619e705c121SKalle Valo 			ret = iwl_trans_get_paging_item(mvm);
620e705c121SKalle Valo 			if (ret) {
621e705c121SKalle Valo 				IWL_ERR(mvm, "failed to get FW paging item\n");
622e705c121SKalle Valo 				return ret;
623e705c121SKalle Valo 			}
624e705c121SKalle Valo 		}
625e705c121SKalle Valo 
626e705c121SKalle Valo 		ret = iwl_save_fw_paging(mvm, fw);
627e705c121SKalle Valo 		if (ret) {
628e705c121SKalle Valo 			IWL_ERR(mvm, "failed to save the FW paging image\n");
629e705c121SKalle Valo 			return ret;
630e705c121SKalle Valo 		}
631e705c121SKalle Valo 
632e705c121SKalle Valo 		ret = iwl_send_paging_cmd(mvm, fw);
633e705c121SKalle Valo 		if (ret) {
634e705c121SKalle Valo 			IWL_ERR(mvm, "failed to send the paging cmd\n");
635e705c121SKalle Valo 			iwl_free_fw_paging(mvm);
636e705c121SKalle Valo 			return ret;
637e705c121SKalle Valo 		}
638e705c121SKalle Valo 	}
639e705c121SKalle Valo 
640e705c121SKalle Valo 	/*
641e705c121SKalle Valo 	 * Note: all the queues are enabled as part of the interface
642e705c121SKalle Valo 	 * initialization, but in firmware restart scenarios they
643e705c121SKalle Valo 	 * could be stopped, so wake them up. In firmware restart,
644e705c121SKalle Valo 	 * mac80211 will have the queues stopped as well until the
645e705c121SKalle Valo 	 * reconfiguration completes. During normal startup, they
646e705c121SKalle Valo 	 * will be empty.
647e705c121SKalle Valo 	 */
648e705c121SKalle Valo 
649e705c121SKalle Valo 	memset(&mvm->queue_info, 0, sizeof(mvm->queue_info));
650e705c121SKalle Valo 	mvm->queue_info[IWL_MVM_CMD_QUEUE].hw_queue_refcount = 1;
651e705c121SKalle Valo 
652e705c121SKalle Valo 	for (i = 0; i < IEEE80211_MAX_QUEUES; i++)
653e705c121SKalle Valo 		atomic_set(&mvm->mac80211_queue_stop_count[i], 0);
654e705c121SKalle Valo 
655e705c121SKalle Valo 	mvm->ucode_loaded = true;
656e705c121SKalle Valo 
657e705c121SKalle Valo 	return 0;
658e705c121SKalle Valo }
659e705c121SKalle Valo 
660e705c121SKalle Valo static int iwl_send_phy_cfg_cmd(struct iwl_mvm *mvm)
661e705c121SKalle Valo {
662e705c121SKalle Valo 	struct iwl_phy_cfg_cmd phy_cfg_cmd;
663e705c121SKalle Valo 	enum iwl_ucode_type ucode_type = mvm->cur_ucode;
664e705c121SKalle Valo 
665e705c121SKalle Valo 	/* Set parameters */
666e705c121SKalle Valo 	phy_cfg_cmd.phy_cfg = cpu_to_le32(iwl_mvm_get_phy_config(mvm));
667e705c121SKalle Valo 	phy_cfg_cmd.calib_control.event_trigger =
668e705c121SKalle Valo 		mvm->fw->default_calib[ucode_type].event_trigger;
669e705c121SKalle Valo 	phy_cfg_cmd.calib_control.flow_trigger =
670e705c121SKalle Valo 		mvm->fw->default_calib[ucode_type].flow_trigger;
671e705c121SKalle Valo 
672e705c121SKalle Valo 	IWL_DEBUG_INFO(mvm, "Sending Phy CFG command: 0x%x\n",
673e705c121SKalle Valo 		       phy_cfg_cmd.phy_cfg);
674e705c121SKalle Valo 
675e705c121SKalle Valo 	return iwl_mvm_send_cmd_pdu(mvm, PHY_CONFIGURATION_CMD, 0,
676e705c121SKalle Valo 				    sizeof(phy_cfg_cmd), &phy_cfg_cmd);
677e705c121SKalle Valo }
678e705c121SKalle Valo 
679e705c121SKalle Valo int iwl_run_init_mvm_ucode(struct iwl_mvm *mvm, bool read_nvm)
680e705c121SKalle Valo {
681e705c121SKalle Valo 	struct iwl_notification_wait calib_wait;
682e705c121SKalle Valo 	static const u16 init_complete[] = {
683e705c121SKalle Valo 		INIT_COMPLETE_NOTIF,
684e705c121SKalle Valo 		CALIB_RES_NOTIF_PHY_DB
685e705c121SKalle Valo 	};
686e705c121SKalle Valo 	int ret;
687e705c121SKalle Valo 
688e705c121SKalle Valo 	lockdep_assert_held(&mvm->mutex);
689e705c121SKalle Valo 
690e705c121SKalle Valo 	if (WARN_ON_ONCE(mvm->calibrating))
691e705c121SKalle Valo 		return 0;
692e705c121SKalle Valo 
693e705c121SKalle Valo 	iwl_init_notification_wait(&mvm->notif_wait,
694e705c121SKalle Valo 				   &calib_wait,
695e705c121SKalle Valo 				   init_complete,
696e705c121SKalle Valo 				   ARRAY_SIZE(init_complete),
697e705c121SKalle Valo 				   iwl_wait_phy_db_entry,
698e705c121SKalle Valo 				   mvm->phy_db);
699e705c121SKalle Valo 
700e705c121SKalle Valo 	/* Will also start the device */
701e705c121SKalle Valo 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_INIT);
702e705c121SKalle Valo 	if (ret) {
703e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to start INIT ucode: %d\n", ret);
704e705c121SKalle Valo 		goto error;
705e705c121SKalle Valo 	}
706e705c121SKalle Valo 
707e705c121SKalle Valo 	ret = iwl_send_bt_init_conf(mvm);
708e705c121SKalle Valo 	if (ret)
709e705c121SKalle Valo 		goto error;
710e705c121SKalle Valo 
711e705c121SKalle Valo 	/* Read the NVM only at driver load time, no need to do this twice */
712e705c121SKalle Valo 	if (read_nvm) {
713e705c121SKalle Valo 		/* Read nvm */
714e705c121SKalle Valo 		ret = iwl_nvm_init(mvm, true);
715e705c121SKalle Valo 		if (ret) {
716e705c121SKalle Valo 			IWL_ERR(mvm, "Failed to read NVM: %d\n", ret);
717e705c121SKalle Valo 			goto error;
718e705c121SKalle Valo 		}
719e705c121SKalle Valo 	}
720e705c121SKalle Valo 
721e705c121SKalle Valo 	/* In case we read the NVM from external file, load it to the NIC */
722e705c121SKalle Valo 	if (mvm->nvm_file_name)
723e705c121SKalle Valo 		iwl_mvm_load_nvm_to_nic(mvm);
724e705c121SKalle Valo 
725e705c121SKalle Valo 	ret = iwl_nvm_check_version(mvm->nvm_data, mvm->trans);
726e705c121SKalle Valo 	WARN_ON(ret);
727e705c121SKalle Valo 
728e705c121SKalle Valo 	/*
729e705c121SKalle Valo 	 * abort after reading the nvm in case RF Kill is on, we will complete
730e705c121SKalle Valo 	 * the init seq later when RF kill will switch to off
731e705c121SKalle Valo 	 */
732e705c121SKalle Valo 	if (iwl_mvm_is_radio_hw_killed(mvm)) {
733e705c121SKalle Valo 		IWL_DEBUG_RF_KILL(mvm,
734e705c121SKalle Valo 				  "jump over all phy activities due to RF kill\n");
735e705c121SKalle Valo 		iwl_remove_notification(&mvm->notif_wait, &calib_wait);
736e705c121SKalle Valo 		ret = 1;
737e705c121SKalle Valo 		goto out;
738e705c121SKalle Valo 	}
739e705c121SKalle Valo 
740e705c121SKalle Valo 	mvm->calibrating = true;
741e705c121SKalle Valo 
742e705c121SKalle Valo 	/* Send TX valid antennas before triggering calibrations */
743e705c121SKalle Valo 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
744e705c121SKalle Valo 	if (ret)
745e705c121SKalle Valo 		goto error;
746e705c121SKalle Valo 
747e705c121SKalle Valo 	/*
748e705c121SKalle Valo 	 * Send phy configurations command to init uCode
749e705c121SKalle Valo 	 * to start the 16.0 uCode init image internal calibrations.
750e705c121SKalle Valo 	 */
751e705c121SKalle Valo 	ret = iwl_send_phy_cfg_cmd(mvm);
752e705c121SKalle Valo 	if (ret) {
753e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to run INIT calibrations: %d\n",
754e705c121SKalle Valo 			ret);
755e705c121SKalle Valo 		goto error;
756e705c121SKalle Valo 	}
757e705c121SKalle Valo 
758e705c121SKalle Valo 	/*
759e705c121SKalle Valo 	 * Some things may run in the background now, but we
760e705c121SKalle Valo 	 * just wait for the calibration complete notification.
761e705c121SKalle Valo 	 */
762e705c121SKalle Valo 	ret = iwl_wait_notification(&mvm->notif_wait, &calib_wait,
763e705c121SKalle Valo 			MVM_UCODE_CALIB_TIMEOUT);
764e705c121SKalle Valo 
765e705c121SKalle Valo 	if (ret && iwl_mvm_is_radio_hw_killed(mvm)) {
766e705c121SKalle Valo 		IWL_DEBUG_RF_KILL(mvm, "RFKILL while calibrating.\n");
767e705c121SKalle Valo 		ret = 1;
768e705c121SKalle Valo 	}
769e705c121SKalle Valo 	goto out;
770e705c121SKalle Valo 
771e705c121SKalle Valo error:
772e705c121SKalle Valo 	iwl_remove_notification(&mvm->notif_wait, &calib_wait);
773e705c121SKalle Valo out:
774e705c121SKalle Valo 	mvm->calibrating = false;
775e705c121SKalle Valo 	if (iwlmvm_mod_params.init_dbg && !mvm->nvm_data) {
776e705c121SKalle Valo 		/* we want to debug INIT and we have no NVM - fake */
777e705c121SKalle Valo 		mvm->nvm_data = kzalloc(sizeof(struct iwl_nvm_data) +
778e705c121SKalle Valo 					sizeof(struct ieee80211_channel) +
779e705c121SKalle Valo 					sizeof(struct ieee80211_rate),
780e705c121SKalle Valo 					GFP_KERNEL);
781e705c121SKalle Valo 		if (!mvm->nvm_data)
782e705c121SKalle Valo 			return -ENOMEM;
783e705c121SKalle Valo 		mvm->nvm_data->bands[0].channels = mvm->nvm_data->channels;
784e705c121SKalle Valo 		mvm->nvm_data->bands[0].n_channels = 1;
785e705c121SKalle Valo 		mvm->nvm_data->bands[0].n_bitrates = 1;
786e705c121SKalle Valo 		mvm->nvm_data->bands[0].bitrates =
787e705c121SKalle Valo 			(void *)mvm->nvm_data->channels + 1;
788e705c121SKalle Valo 		mvm->nvm_data->bands[0].bitrates->hw_value = 10;
789e705c121SKalle Valo 	}
790e705c121SKalle Valo 
791e705c121SKalle Valo 	return ret;
792e705c121SKalle Valo }
793e705c121SKalle Valo 
794e705c121SKalle Valo static void iwl_mvm_get_shared_mem_conf(struct iwl_mvm *mvm)
795e705c121SKalle Valo {
796e705c121SKalle Valo 	struct iwl_host_cmd cmd = {
797e705c121SKalle Valo 		.flags = CMD_WANT_SKB,
798e705c121SKalle Valo 		.data = { NULL, },
799e705c121SKalle Valo 		.len = { 0, },
800e705c121SKalle Valo 	};
801e705c121SKalle Valo 	struct iwl_shared_mem_cfg *mem_cfg;
8025b086414SGolan Ben-Ami 	struct iwl_rx_packet *pkt;
803e705c121SKalle Valo 	u32 i;
804e705c121SKalle Valo 
805e705c121SKalle Valo 	lockdep_assert_held(&mvm->mutex);
806e705c121SKalle Valo 
8075b086414SGolan Ben-Ami 	if (fw_has_capa(&mvm->fw->ucode_capa,
8085b086414SGolan Ben-Ami 			IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG))
8095b086414SGolan Ben-Ami 		cmd.id = iwl_cmd_id(SHARED_MEM_CFG_CMD, SYSTEM_GROUP, 0);
8105b086414SGolan Ben-Ami 	else
8115b086414SGolan Ben-Ami 		cmd.id = SHARED_MEM_CFG;
8125b086414SGolan Ben-Ami 
813e705c121SKalle Valo 	if (WARN_ON(iwl_mvm_send_cmd(mvm, &cmd)))
814e705c121SKalle Valo 		return;
815e705c121SKalle Valo 
816e705c121SKalle Valo 	pkt = cmd.resp_pkt;
817e705c121SKalle Valo 	mem_cfg = (void *)pkt->data;
818e705c121SKalle Valo 
819e705c121SKalle Valo 	mvm->shared_mem_cfg.shared_mem_addr =
820e705c121SKalle Valo 		le32_to_cpu(mem_cfg->shared_mem_addr);
821e705c121SKalle Valo 	mvm->shared_mem_cfg.shared_mem_size =
822e705c121SKalle Valo 		le32_to_cpu(mem_cfg->shared_mem_size);
823e705c121SKalle Valo 	mvm->shared_mem_cfg.sample_buff_addr =
824e705c121SKalle Valo 		le32_to_cpu(mem_cfg->sample_buff_addr);
825e705c121SKalle Valo 	mvm->shared_mem_cfg.sample_buff_size =
826e705c121SKalle Valo 		le32_to_cpu(mem_cfg->sample_buff_size);
827e705c121SKalle Valo 	mvm->shared_mem_cfg.txfifo_addr = le32_to_cpu(mem_cfg->txfifo_addr);
828e705c121SKalle Valo 	for (i = 0; i < ARRAY_SIZE(mvm->shared_mem_cfg.txfifo_size); i++)
829e705c121SKalle Valo 		mvm->shared_mem_cfg.txfifo_size[i] =
830e705c121SKalle Valo 			le32_to_cpu(mem_cfg->txfifo_size[i]);
831e705c121SKalle Valo 	for (i = 0; i < ARRAY_SIZE(mvm->shared_mem_cfg.rxfifo_size); i++)
832e705c121SKalle Valo 		mvm->shared_mem_cfg.rxfifo_size[i] =
833e705c121SKalle Valo 			le32_to_cpu(mem_cfg->rxfifo_size[i]);
834e705c121SKalle Valo 	mvm->shared_mem_cfg.page_buff_addr =
835e705c121SKalle Valo 		le32_to_cpu(mem_cfg->page_buff_addr);
836e705c121SKalle Valo 	mvm->shared_mem_cfg.page_buff_size =
837e705c121SKalle Valo 		le32_to_cpu(mem_cfg->page_buff_size);
8385b086414SGolan Ben-Ami 
8395b086414SGolan Ben-Ami 	/* new API has more data */
8405b086414SGolan Ben-Ami 	if (fw_has_capa(&mvm->fw->ucode_capa,
8415b086414SGolan Ben-Ami 			IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG)) {
8425b086414SGolan Ben-Ami 		mvm->shared_mem_cfg.rxfifo_addr =
8435b086414SGolan Ben-Ami 			le32_to_cpu(mem_cfg->rxfifo_addr);
8445b086414SGolan Ben-Ami 		mvm->shared_mem_cfg.internal_txfifo_addr =
8455b086414SGolan Ben-Ami 			le32_to_cpu(mem_cfg->internal_txfifo_addr);
8465b086414SGolan Ben-Ami 
8475b086414SGolan Ben-Ami 		BUILD_BUG_ON(sizeof(mvm->shared_mem_cfg.internal_txfifo_size) !=
8485b086414SGolan Ben-Ami 			     sizeof(mem_cfg->internal_txfifo_size));
8495b086414SGolan Ben-Ami 
8505b086414SGolan Ben-Ami 		for (i = 0;
8515b086414SGolan Ben-Ami 		     i < ARRAY_SIZE(mvm->shared_mem_cfg.internal_txfifo_size);
8525b086414SGolan Ben-Ami 		     i++)
8535b086414SGolan Ben-Ami 			mvm->shared_mem_cfg.internal_txfifo_size[i] =
8545b086414SGolan Ben-Ami 				le32_to_cpu(mem_cfg->internal_txfifo_size[i]);
8555b086414SGolan Ben-Ami 	}
8565b086414SGolan Ben-Ami 
857e705c121SKalle Valo 	IWL_DEBUG_INFO(mvm, "SHARED MEM CFG: got memory offsets/sizes\n");
858e705c121SKalle Valo 
859e705c121SKalle Valo 	iwl_free_resp(&cmd);
860e705c121SKalle Valo }
861e705c121SKalle Valo 
862e705c121SKalle Valo static int iwl_mvm_config_ltr(struct iwl_mvm *mvm)
863e705c121SKalle Valo {
864e705c121SKalle Valo 	struct iwl_ltr_config_cmd cmd = {
865e705c121SKalle Valo 		.flags = cpu_to_le32(LTR_CFG_FLAG_FEATURE_ENABLE),
866e705c121SKalle Valo 	};
867e705c121SKalle Valo 
868e705c121SKalle Valo 	if (!mvm->trans->ltr_enabled)
869e705c121SKalle Valo 		return 0;
870e705c121SKalle Valo 
871e705c121SKalle Valo 	return iwl_mvm_send_cmd_pdu(mvm, LTR_CONFIG, 0,
872e705c121SKalle Valo 				    sizeof(cmd), &cmd);
873e705c121SKalle Valo }
874e705c121SKalle Valo 
875e705c121SKalle Valo int iwl_mvm_up(struct iwl_mvm *mvm)
876e705c121SKalle Valo {
877e705c121SKalle Valo 	int ret, i;
878e705c121SKalle Valo 	struct ieee80211_channel *chan;
879e705c121SKalle Valo 	struct cfg80211_chan_def chandef;
880e705c121SKalle Valo 
881e705c121SKalle Valo 	lockdep_assert_held(&mvm->mutex);
882e705c121SKalle Valo 
883e705c121SKalle Valo 	ret = iwl_trans_start_hw(mvm->trans);
884e705c121SKalle Valo 	if (ret)
885e705c121SKalle Valo 		return ret;
886e705c121SKalle Valo 
887e705c121SKalle Valo 	/*
888e705c121SKalle Valo 	 * If we haven't completed the run of the init ucode during
889e705c121SKalle Valo 	 * module loading, load init ucode now
890e705c121SKalle Valo 	 * (for example, if we were in RFKILL)
891e705c121SKalle Valo 	 */
892e705c121SKalle Valo 	ret = iwl_run_init_mvm_ucode(mvm, false);
893e705c121SKalle Valo 	if (ret && !iwlmvm_mod_params.init_dbg) {
894e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to run INIT ucode: %d\n", ret);
895e705c121SKalle Valo 		/* this can't happen */
896e705c121SKalle Valo 		if (WARN_ON(ret > 0))
897e705c121SKalle Valo 			ret = -ERFKILL;
898e705c121SKalle Valo 		goto error;
899e705c121SKalle Valo 	}
900e705c121SKalle Valo 	if (!iwlmvm_mod_params.init_dbg) {
901e705c121SKalle Valo 		/*
902e705c121SKalle Valo 		 * Stop and start the transport without entering low power
903e705c121SKalle Valo 		 * mode. This will save the state of other components on the
904e705c121SKalle Valo 		 * device that are triggered by the INIT firwmare (MFUART).
905e705c121SKalle Valo 		 */
906e705c121SKalle Valo 		_iwl_trans_stop_device(mvm->trans, false);
907e705c121SKalle Valo 		ret = _iwl_trans_start_hw(mvm->trans, false);
908e705c121SKalle Valo 		if (ret)
909e705c121SKalle Valo 			goto error;
910e705c121SKalle Valo 	}
911e705c121SKalle Valo 
912e705c121SKalle Valo 	if (iwlmvm_mod_params.init_dbg)
913e705c121SKalle Valo 		return 0;
914e705c121SKalle Valo 
915e705c121SKalle Valo 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_REGULAR);
916e705c121SKalle Valo 	if (ret) {
917e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to start RT ucode: %d\n", ret);
918e705c121SKalle Valo 		goto error;
919e705c121SKalle Valo 	}
920e705c121SKalle Valo 
921e705c121SKalle Valo 	iwl_mvm_get_shared_mem_conf(mvm);
922e705c121SKalle Valo 
923e705c121SKalle Valo 	ret = iwl_mvm_sf_update(mvm, NULL, false);
924e705c121SKalle Valo 	if (ret)
925e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to initialize Smart Fifo\n");
926e705c121SKalle Valo 
927e705c121SKalle Valo 	mvm->fw_dbg_conf = FW_DBG_INVALID;
928e705c121SKalle Valo 	/* if we have a destination, assume EARLY START */
929e705c121SKalle Valo 	if (mvm->fw->dbg_dest_tlv)
930e705c121SKalle Valo 		mvm->fw_dbg_conf = FW_DBG_START_FROM_ALIVE;
931e705c121SKalle Valo 	iwl_mvm_start_fw_dbg_conf(mvm, FW_DBG_START_FROM_ALIVE);
932e705c121SKalle Valo 
933e705c121SKalle Valo 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
934e705c121SKalle Valo 	if (ret)
935e705c121SKalle Valo 		goto error;
936e705c121SKalle Valo 
937e705c121SKalle Valo 	ret = iwl_send_bt_init_conf(mvm);
938e705c121SKalle Valo 	if (ret)
939e705c121SKalle Valo 		goto error;
940e705c121SKalle Valo 
941e705c121SKalle Valo 	/* Send phy db control command and then phy db calibration*/
942e705c121SKalle Valo 	ret = iwl_send_phy_db_data(mvm->phy_db);
943e705c121SKalle Valo 	if (ret)
944e705c121SKalle Valo 		goto error;
945e705c121SKalle Valo 
946e705c121SKalle Valo 	ret = iwl_send_phy_cfg_cmd(mvm);
947e705c121SKalle Valo 	if (ret)
948e705c121SKalle Valo 		goto error;
949e705c121SKalle Valo 
95043413a97SSara Sharon 	/* Init RSS configuration */
95143413a97SSara Sharon 	if (iwl_mvm_has_new_rx_api(mvm)) {
95243413a97SSara Sharon 		ret = iwl_send_rss_cfg_cmd(mvm);
95343413a97SSara Sharon 		if (ret) {
95443413a97SSara Sharon 			IWL_ERR(mvm, "Failed to configure RSS queues: %d\n",
95543413a97SSara Sharon 				ret);
95643413a97SSara Sharon 			goto error;
95743413a97SSara Sharon 		}
95843413a97SSara Sharon 	}
95943413a97SSara Sharon 
960e705c121SKalle Valo 	/* init the fw <-> mac80211 STA mapping */
961e705c121SKalle Valo 	for (i = 0; i < IWL_MVM_STATION_COUNT; i++)
962e705c121SKalle Valo 		RCU_INIT_POINTER(mvm->fw_id_to_mac_id[i], NULL);
963e705c121SKalle Valo 
964e705c121SKalle Valo 	mvm->tdls_cs.peer.sta_id = IWL_MVM_STATION_COUNT;
965e705c121SKalle Valo 
966e705c121SKalle Valo 	/* reset quota debouncing buffer - 0xff will yield invalid data */
967e705c121SKalle Valo 	memset(&mvm->last_quota_cmd, 0xff, sizeof(mvm->last_quota_cmd));
968e705c121SKalle Valo 
969e705c121SKalle Valo 	/* Add auxiliary station for scanning */
970e705c121SKalle Valo 	ret = iwl_mvm_add_aux_sta(mvm);
971e705c121SKalle Valo 	if (ret)
972e705c121SKalle Valo 		goto error;
973e705c121SKalle Valo 
974e705c121SKalle Valo 	/* Add all the PHY contexts */
975e705c121SKalle Valo 	chan = &mvm->hw->wiphy->bands[IEEE80211_BAND_2GHZ]->channels[0];
976e705c121SKalle Valo 	cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_NO_HT);
977e705c121SKalle Valo 	for (i = 0; i < NUM_PHY_CTX; i++) {
978e705c121SKalle Valo 		/*
979e705c121SKalle Valo 		 * The channel used here isn't relevant as it's
980e705c121SKalle Valo 		 * going to be overwritten in the other flows.
981e705c121SKalle Valo 		 * For now use the first channel we have.
982e705c121SKalle Valo 		 */
983e705c121SKalle Valo 		ret = iwl_mvm_phy_ctxt_add(mvm, &mvm->phy_ctxts[i],
984e705c121SKalle Valo 					   &chandef, 1, 1);
985e705c121SKalle Valo 		if (ret)
986e705c121SKalle Valo 			goto error;
987e705c121SKalle Valo 	}
988e705c121SKalle Valo 
989c221daf2SChaya Rachel Ivgi #ifdef CONFIG_THERMAL
990c221daf2SChaya Rachel Ivgi 	if (iwl_mvm_is_tt_in_fw(mvm)) {
991c221daf2SChaya Rachel Ivgi 		/* in order to give the responsibility of ct-kill and
992c221daf2SChaya Rachel Ivgi 		 * TX backoff to FW we need to send empty temperature reporting
993c221daf2SChaya Rachel Ivgi 		 * cmd during init time
994c221daf2SChaya Rachel Ivgi 		 */
995c221daf2SChaya Rachel Ivgi 		iwl_mvm_send_temp_report_ths_cmd(mvm);
996c221daf2SChaya Rachel Ivgi 	} else {
997e705c121SKalle Valo 		/* Initialize tx backoffs to the minimal possible */
998e705c121SKalle Valo 		iwl_mvm_tt_tx_backoff(mvm, 0);
999c221daf2SChaya Rachel Ivgi 	}
10005c89e7bcSChaya Rachel Ivgi 
10015c89e7bcSChaya Rachel Ivgi 	/* TODO: read the budget from BIOS / Platform NVM */
10025c89e7bcSChaya Rachel Ivgi 	if (iwl_mvm_is_ctdp_supported(mvm) && mvm->cooling_dev.cur_state > 0)
10035c89e7bcSChaya Rachel Ivgi 		ret = iwl_mvm_ctdp_command(mvm, CTDP_CMD_OPERATION_START,
10045c89e7bcSChaya Rachel Ivgi 					   mvm->cooling_dev.cur_state);
1005c221daf2SChaya Rachel Ivgi #else
1006c221daf2SChaya Rachel Ivgi 	/* Initialize tx backoffs to the minimal possible */
1007c221daf2SChaya Rachel Ivgi 	iwl_mvm_tt_tx_backoff(mvm, 0);
1008c221daf2SChaya Rachel Ivgi #endif
1009e705c121SKalle Valo 
1010e705c121SKalle Valo 	WARN_ON(iwl_mvm_config_ltr(mvm));
1011e705c121SKalle Valo 
1012e705c121SKalle Valo 	ret = iwl_mvm_power_update_device(mvm);
1013e705c121SKalle Valo 	if (ret)
1014e705c121SKalle Valo 		goto error;
1015e705c121SKalle Valo 
1016e705c121SKalle Valo 	/*
1017e705c121SKalle Valo 	 * RTNL is not taken during Ct-kill, but we don't need to scan/Tx
1018e705c121SKalle Valo 	 * anyway, so don't init MCC.
1019e705c121SKalle Valo 	 */
1020e705c121SKalle Valo 	if (!test_bit(IWL_MVM_STATUS_HW_CTKILL, &mvm->status)) {
1021e705c121SKalle Valo 		ret = iwl_mvm_init_mcc(mvm);
1022e705c121SKalle Valo 		if (ret)
1023e705c121SKalle Valo 			goto error;
1024e705c121SKalle Valo 	}
1025e705c121SKalle Valo 
1026e705c121SKalle Valo 	if (fw_has_capa(&mvm->fw->ucode_capa, IWL_UCODE_TLV_CAPA_UMAC_SCAN)) {
10274ca87a5fSEmmanuel Grumbach 		mvm->scan_type = IWL_SCAN_TYPE_NOT_SET;
1028e705c121SKalle Valo 		ret = iwl_mvm_config_scan(mvm);
1029e705c121SKalle Valo 		if (ret)
1030e705c121SKalle Valo 			goto error;
1031e705c121SKalle Valo 	}
1032e705c121SKalle Valo 
1033e705c121SKalle Valo 	if (iwl_mvm_is_csum_supported(mvm) &&
1034e705c121SKalle Valo 	    mvm->cfg->features & NETIF_F_RXCSUM)
1035e705c121SKalle Valo 		iwl_trans_write_prph(mvm->trans, RX_EN_CSUM, 0x3);
1036e705c121SKalle Valo 
1037e705c121SKalle Valo 	/* allow FW/transport low power modes if not during restart */
1038e705c121SKalle Valo 	if (!test_bit(IWL_MVM_STATUS_IN_HW_RESTART, &mvm->status))
1039e705c121SKalle Valo 		iwl_mvm_unref(mvm, IWL_MVM_REF_UCODE_DOWN);
1040e705c121SKalle Valo 
1041e705c121SKalle Valo 	IWL_DEBUG_INFO(mvm, "RT uCode started.\n");
1042e705c121SKalle Valo 	return 0;
1043e705c121SKalle Valo  error:
1044fcb6b92aSChaya Rachel Ivgi 	iwl_mvm_stop_device(mvm);
1045e705c121SKalle Valo 	return ret;
1046e705c121SKalle Valo }
1047e705c121SKalle Valo 
1048e705c121SKalle Valo int iwl_mvm_load_d3_fw(struct iwl_mvm *mvm)
1049e705c121SKalle Valo {
1050e705c121SKalle Valo 	int ret, i;
1051e705c121SKalle Valo 
1052e705c121SKalle Valo 	lockdep_assert_held(&mvm->mutex);
1053e705c121SKalle Valo 
1054e705c121SKalle Valo 	ret = iwl_trans_start_hw(mvm->trans);
1055e705c121SKalle Valo 	if (ret)
1056e705c121SKalle Valo 		return ret;
1057e705c121SKalle Valo 
1058e705c121SKalle Valo 	ret = iwl_mvm_load_ucode_wait_alive(mvm, IWL_UCODE_WOWLAN);
1059e705c121SKalle Valo 	if (ret) {
1060e705c121SKalle Valo 		IWL_ERR(mvm, "Failed to start WoWLAN firmware: %d\n", ret);
1061e705c121SKalle Valo 		goto error;
1062e705c121SKalle Valo 	}
1063e705c121SKalle Valo 
1064e705c121SKalle Valo 	ret = iwl_send_tx_ant_cfg(mvm, iwl_mvm_get_valid_tx_ant(mvm));
1065e705c121SKalle Valo 	if (ret)
1066e705c121SKalle Valo 		goto error;
1067e705c121SKalle Valo 
1068e705c121SKalle Valo 	/* Send phy db control command and then phy db calibration*/
1069e705c121SKalle Valo 	ret = iwl_send_phy_db_data(mvm->phy_db);
1070e705c121SKalle Valo 	if (ret)
1071e705c121SKalle Valo 		goto error;
1072e705c121SKalle Valo 
1073e705c121SKalle Valo 	ret = iwl_send_phy_cfg_cmd(mvm);
1074e705c121SKalle Valo 	if (ret)
1075e705c121SKalle Valo 		goto error;
1076e705c121SKalle Valo 
1077e705c121SKalle Valo 	/* init the fw <-> mac80211 STA mapping */
1078e705c121SKalle Valo 	for (i = 0; i < IWL_MVM_STATION_COUNT; i++)
1079e705c121SKalle Valo 		RCU_INIT_POINTER(mvm->fw_id_to_mac_id[i], NULL);
1080e705c121SKalle Valo 
1081e705c121SKalle Valo 	/* Add auxiliary station for scanning */
1082e705c121SKalle Valo 	ret = iwl_mvm_add_aux_sta(mvm);
1083e705c121SKalle Valo 	if (ret)
1084e705c121SKalle Valo 		goto error;
1085e705c121SKalle Valo 
1086e705c121SKalle Valo 	return 0;
1087e705c121SKalle Valo  error:
1088fcb6b92aSChaya Rachel Ivgi 	iwl_mvm_stop_device(mvm);
1089e705c121SKalle Valo 	return ret;
1090e705c121SKalle Valo }
1091e705c121SKalle Valo 
1092e705c121SKalle Valo void iwl_mvm_rx_card_state_notif(struct iwl_mvm *mvm,
1093e705c121SKalle Valo 				 struct iwl_rx_cmd_buffer *rxb)
1094e705c121SKalle Valo {
1095e705c121SKalle Valo 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1096e705c121SKalle Valo 	struct iwl_card_state_notif *card_state_notif = (void *)pkt->data;
1097e705c121SKalle Valo 	u32 flags = le32_to_cpu(card_state_notif->flags);
1098e705c121SKalle Valo 
1099e705c121SKalle Valo 	IWL_DEBUG_RF_KILL(mvm, "Card state received: HW:%s SW:%s CT:%s\n",
1100e705c121SKalle Valo 			  (flags & HW_CARD_DISABLED) ? "Kill" : "On",
1101e705c121SKalle Valo 			  (flags & SW_CARD_DISABLED) ? "Kill" : "On",
1102e705c121SKalle Valo 			  (flags & CT_KILL_CARD_DISABLED) ?
1103e705c121SKalle Valo 			  "Reached" : "Not reached");
1104e705c121SKalle Valo }
1105e705c121SKalle Valo 
1106e705c121SKalle Valo void iwl_mvm_rx_mfuart_notif(struct iwl_mvm *mvm,
1107e705c121SKalle Valo 			     struct iwl_rx_cmd_buffer *rxb)
1108e705c121SKalle Valo {
1109e705c121SKalle Valo 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1110e705c121SKalle Valo 	struct iwl_mfuart_load_notif *mfuart_notif = (void *)pkt->data;
1111e705c121SKalle Valo 
1112e705c121SKalle Valo 	IWL_DEBUG_INFO(mvm,
1113e705c121SKalle Valo 		       "MFUART: installed ver: 0x%08x, external ver: 0x%08x, status: 0x%08x, duration: 0x%08x\n",
1114e705c121SKalle Valo 		       le32_to_cpu(mfuart_notif->installed_ver),
1115e705c121SKalle Valo 		       le32_to_cpu(mfuart_notif->external_ver),
1116e705c121SKalle Valo 		       le32_to_cpu(mfuart_notif->status),
1117e705c121SKalle Valo 		       le32_to_cpu(mfuart_notif->duration));
1118e705c121SKalle Valo }
1119