1e705c121SKalle Valo /******************************************************************************
2e705c121SKalle Valo  *
3e705c121SKalle Valo  * This file is provided under a dual BSD/GPLv2 license.  When using or
4e705c121SKalle Valo  * redistributing this file, you may do so under either license.
5e705c121SKalle Valo  *
6e705c121SKalle Valo  * GPL LICENSE SUMMARY
7e705c121SKalle Valo  *
8e705c121SKalle Valo  * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
9e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
106b35ff91SSara Sharon  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11e705c121SKalle Valo  *
12e705c121SKalle Valo  * This program is free software; you can redistribute it and/or modify
13e705c121SKalle Valo  * it under the terms of version 2 of the GNU General Public License as
14e705c121SKalle Valo  * published by the Free Software Foundation.
15e705c121SKalle Valo  *
16e705c121SKalle Valo  * This program is distributed in the hope that it will be useful, but
17e705c121SKalle Valo  * WITHOUT ANY WARRANTY; without even the implied warranty of
18e705c121SKalle Valo  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
19e705c121SKalle Valo  * General Public License for more details.
20e705c121SKalle Valo  *
21e705c121SKalle Valo  * You should have received a copy of the GNU General Public License
22e705c121SKalle Valo  * along with this program; if not, write to the Free Software
23e705c121SKalle Valo  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
24e705c121SKalle Valo  * USA
25e705c121SKalle Valo  *
26e705c121SKalle Valo  * The full GNU General Public License is included in this distribution
27e705c121SKalle Valo  * in the file called COPYING.
28e705c121SKalle Valo  *
29e705c121SKalle Valo  * Contact Information:
30cb2f8277SEmmanuel Grumbach  *  Intel Linux Wireless <linuxwifi@intel.com>
31e705c121SKalle Valo  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
32e705c121SKalle Valo  *
33e705c121SKalle Valo  * BSD LICENSE
34e705c121SKalle Valo  *
35e705c121SKalle Valo  * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
36e705c121SKalle Valo  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
376b35ff91SSara Sharon  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
38e705c121SKalle Valo  * All rights reserved.
39e705c121SKalle Valo  *
40e705c121SKalle Valo  * Redistribution and use in source and binary forms, with or without
41e705c121SKalle Valo  * modification, are permitted provided that the following conditions
42e705c121SKalle Valo  * are met:
43e705c121SKalle Valo  *
44e705c121SKalle Valo  *  * Redistributions of source code must retain the above copyright
45e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer.
46e705c121SKalle Valo  *  * Redistributions in binary form must reproduce the above copyright
47e705c121SKalle Valo  *    notice, this list of conditions and the following disclaimer in
48e705c121SKalle Valo  *    the documentation and/or other materials provided with the
49e705c121SKalle Valo  *    distribution.
50e705c121SKalle Valo  *  * Neither the name Intel Corporation nor the names of its
51e705c121SKalle Valo  *    contributors may be used to endorse or promote products derived
52e705c121SKalle Valo  *    from this software without specific prior written permission.
53e705c121SKalle Valo  *
54e705c121SKalle Valo  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55e705c121SKalle Valo  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56e705c121SKalle Valo  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57e705c121SKalle Valo  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58e705c121SKalle Valo  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59e705c121SKalle Valo  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60e705c121SKalle Valo  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61e705c121SKalle Valo  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62e705c121SKalle Valo  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63e705c121SKalle Valo  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64e705c121SKalle Valo  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
65e705c121SKalle Valo  *
66e705c121SKalle Valo  *****************************************************************************/
67e705c121SKalle Valo #ifndef __iwl_trans_h__
68e705c121SKalle Valo #define __iwl_trans_h__
69e705c121SKalle Valo 
70e705c121SKalle Valo #include <linux/ieee80211.h>
71e705c121SKalle Valo #include <linux/mm.h> /* for page_address */
72e705c121SKalle Valo #include <linux/lockdep.h>
7339bdb17eSSharon Dvir #include <linux/kernel.h>
74e705c121SKalle Valo 
75e705c121SKalle Valo #include "iwl-debug.h"
76e705c121SKalle Valo #include "iwl-config.h"
77e705c121SKalle Valo #include "iwl-fw.h"
78e705c121SKalle Valo #include "iwl-op-mode.h"
790aaece81SJohannes Berg #include "iwl-fw-api.h"
80e705c121SKalle Valo 
81e705c121SKalle Valo /**
82e705c121SKalle Valo  * DOC: Transport layer - what is it ?
83e705c121SKalle Valo  *
84e705c121SKalle Valo  * The transport layer is the layer that deals with the HW directly. It provides
85e705c121SKalle Valo  * an abstraction of the underlying HW to the upper layer. The transport layer
86e705c121SKalle Valo  * doesn't provide any policy, algorithm or anything of this kind, but only
87e705c121SKalle Valo  * mechanisms to make the HW do something. It is not completely stateless but
88e705c121SKalle Valo  * close to it.
89e705c121SKalle Valo  * We will have an implementation for each different supported bus.
90e705c121SKalle Valo  */
91e705c121SKalle Valo 
92e705c121SKalle Valo /**
93e705c121SKalle Valo  * DOC: Life cycle of the transport layer
94e705c121SKalle Valo  *
95e705c121SKalle Valo  * The transport layer has a very precise life cycle.
96e705c121SKalle Valo  *
97e705c121SKalle Valo  *	1) A helper function is called during the module initialization and
98e705c121SKalle Valo  *	   registers the bus driver's ops with the transport's alloc function.
99e705c121SKalle Valo  *	2) Bus's probe calls to the transport layer's allocation functions.
100e705c121SKalle Valo  *	   Of course this function is bus specific.
101e705c121SKalle Valo  *	3) This allocation functions will spawn the upper layer which will
102e705c121SKalle Valo  *	   register mac80211.
103e705c121SKalle Valo  *
104e705c121SKalle Valo  *	4) At some point (i.e. mac80211's start call), the op_mode will call
105e705c121SKalle Valo  *	   the following sequence:
106e705c121SKalle Valo  *	   start_hw
107e705c121SKalle Valo  *	   start_fw
108e705c121SKalle Valo  *
109e705c121SKalle Valo  *	5) Then when finished (or reset):
110e705c121SKalle Valo  *	   stop_device
111e705c121SKalle Valo  *
112e705c121SKalle Valo  *	6) Eventually, the free function will be called.
113e705c121SKalle Valo  */
114e705c121SKalle Valo 
115e705c121SKalle Valo #define FH_RSCSR_FRAME_SIZE_MSK		0x00003FFF	/* bits 0-13 */
116e705c121SKalle Valo #define FH_RSCSR_FRAME_INVALID		0x55550000
117e705c121SKalle Valo #define FH_RSCSR_FRAME_ALIGN		0x40
118fbe41127SSara Sharon #define FH_RSCSR_RPA_EN			BIT(25)
119ab2e696bSSara Sharon #define FH_RSCSR_RXQ_POS		16
120ab2e696bSSara Sharon #define FH_RSCSR_RXQ_MASK		0x3F0000
121e705c121SKalle Valo 
122e705c121SKalle Valo struct iwl_rx_packet {
123e705c121SKalle Valo 	/*
124e705c121SKalle Valo 	 * The first 4 bytes of the RX frame header contain both the RX frame
125e705c121SKalle Valo 	 * size and some flags.
126e705c121SKalle Valo 	 * Bit fields:
127e705c121SKalle Valo 	 * 31:    flag flush RB request
128e705c121SKalle Valo 	 * 30:    flag ignore TC (terminal counter) request
129e705c121SKalle Valo 	 * 29:    flag fast IRQ request
130fbe41127SSara Sharon 	 * 28-26: Reserved
131fbe41127SSara Sharon 	 * 25:    Offload enabled
132ab2e696bSSara Sharon 	 * 24:    RPF enabled
133ab2e696bSSara Sharon 	 * 23:    RSS enabled
134ab2e696bSSara Sharon 	 * 22:    Checksum enabled
135ab2e696bSSara Sharon 	 * 21-16: RX queue
136ab2e696bSSara Sharon 	 * 15-14: Reserved
137e705c121SKalle Valo 	 * 13-00: RX frame size
138e705c121SKalle Valo 	 */
139e705c121SKalle Valo 	__le32 len_n_flags;
140e705c121SKalle Valo 	struct iwl_cmd_header hdr;
141e705c121SKalle Valo 	u8 data[];
142e705c121SKalle Valo } __packed;
143e705c121SKalle Valo 
144e705c121SKalle Valo static inline u32 iwl_rx_packet_len(const struct iwl_rx_packet *pkt)
145e705c121SKalle Valo {
146e705c121SKalle Valo 	return le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
147e705c121SKalle Valo }
148e705c121SKalle Valo 
149e705c121SKalle Valo static inline u32 iwl_rx_packet_payload_len(const struct iwl_rx_packet *pkt)
150e705c121SKalle Valo {
151e705c121SKalle Valo 	return iwl_rx_packet_len(pkt) - sizeof(pkt->hdr);
152e705c121SKalle Valo }
153e705c121SKalle Valo 
154e705c121SKalle Valo /**
155e705c121SKalle Valo  * enum CMD_MODE - how to send the host commands ?
156e705c121SKalle Valo  *
157e705c121SKalle Valo  * @CMD_ASYNC: Return right away and don't wait for the response
158e705c121SKalle Valo  * @CMD_WANT_SKB: Not valid with CMD_ASYNC. The caller needs the buffer of
159e705c121SKalle Valo  *	the response. The caller needs to call iwl_free_resp when done.
160e705c121SKalle Valo  * @CMD_HIGH_PRIO: The command is high priority - it goes to the front of the
161e705c121SKalle Valo  *	command queue, but after other high priority commands. Valid only
162e705c121SKalle Valo  *	with CMD_ASYNC.
163e705c121SKalle Valo  * @CMD_SEND_IN_IDLE: The command should be sent even when the trans is idle.
164e705c121SKalle Valo  * @CMD_MAKE_TRANS_IDLE: The command response should mark the trans as idle.
165e705c121SKalle Valo  * @CMD_WAKE_UP_TRANS: The command response should wake up the trans
166e705c121SKalle Valo  *	(i.e. mark it as non-idle).
167dcbb4746SEmmanuel Grumbach  * @CMD_WANT_ASYNC_CALLBACK: the op_mode's async callback function must be
168dcbb4746SEmmanuel Grumbach  *	called after this command completes. Valid only with CMD_ASYNC.
169e705c121SKalle Valo  */
170e705c121SKalle Valo enum CMD_MODE {
171e705c121SKalle Valo 	CMD_ASYNC		= BIT(0),
172e705c121SKalle Valo 	CMD_WANT_SKB		= BIT(1),
173e705c121SKalle Valo 	CMD_SEND_IN_RFKILL	= BIT(2),
174e705c121SKalle Valo 	CMD_HIGH_PRIO		= BIT(3),
175e705c121SKalle Valo 	CMD_SEND_IN_IDLE	= BIT(4),
176e705c121SKalle Valo 	CMD_MAKE_TRANS_IDLE	= BIT(5),
177e705c121SKalle Valo 	CMD_WAKE_UP_TRANS	= BIT(6),
178dcbb4746SEmmanuel Grumbach 	CMD_WANT_ASYNC_CALLBACK	= BIT(7),
179e705c121SKalle Valo };
180e705c121SKalle Valo 
181e705c121SKalle Valo #define DEF_CMD_PAYLOAD_SIZE 320
182e705c121SKalle Valo 
183e705c121SKalle Valo /**
184e705c121SKalle Valo  * struct iwl_device_cmd
185e705c121SKalle Valo  *
186e705c121SKalle Valo  * For allocation of the command and tx queues, this establishes the overall
187e705c121SKalle Valo  * size of the largest command we send to uCode, except for commands that
188e705c121SKalle Valo  * aren't fully copied and use other TFD space.
189e705c121SKalle Valo  */
190e705c121SKalle Valo struct iwl_device_cmd {
191e705c121SKalle Valo 	union {
192e705c121SKalle Valo 		struct {
193e705c121SKalle Valo 			struct iwl_cmd_header hdr;	/* uCode API */
194e705c121SKalle Valo 			u8 payload[DEF_CMD_PAYLOAD_SIZE];
195e705c121SKalle Valo 		};
196e705c121SKalle Valo 		struct {
197e705c121SKalle Valo 			struct iwl_cmd_header_wide hdr_wide;
198e705c121SKalle Valo 			u8 payload_wide[DEF_CMD_PAYLOAD_SIZE -
199e705c121SKalle Valo 					sizeof(struct iwl_cmd_header_wide) +
200e705c121SKalle Valo 					sizeof(struct iwl_cmd_header)];
201e705c121SKalle Valo 		};
202e705c121SKalle Valo 	};
203e705c121SKalle Valo } __packed;
204e705c121SKalle Valo 
205e705c121SKalle Valo #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl_device_cmd))
206e705c121SKalle Valo 
207e705c121SKalle Valo /*
208e705c121SKalle Valo  * number of transfer buffers (fragments) per transmit frame descriptor;
209e705c121SKalle Valo  * this is just the driver's idea, the hardware supports 20
210e705c121SKalle Valo  */
211e705c121SKalle Valo #define IWL_MAX_CMD_TBS_PER_TFD	2
212e705c121SKalle Valo 
213e705c121SKalle Valo /**
214b8aed81cSJohannes Berg  * enum iwl_hcmd_dataflag - flag for each one of the chunks of the command
215e705c121SKalle Valo  *
216e705c121SKalle Valo  * @IWL_HCMD_DFL_NOCOPY: By default, the command is copied to the host command's
217e705c121SKalle Valo  *	ring. The transport layer doesn't map the command's buffer to DMA, but
218e705c121SKalle Valo  *	rather copies it to a previously allocated DMA buffer. This flag tells
219e705c121SKalle Valo  *	the transport layer not to copy the command, but to map the existing
220e705c121SKalle Valo  *	buffer (that is passed in) instead. This saves the memcpy and allows
221e705c121SKalle Valo  *	commands that are bigger than the fixed buffer to be submitted.
222e705c121SKalle Valo  *	Note that a TFD entry after a NOCOPY one cannot be a normal copied one.
223e705c121SKalle Valo  * @IWL_HCMD_DFL_DUP: Only valid without NOCOPY, duplicate the memory for this
224e705c121SKalle Valo  *	chunk internally and free it again after the command completes. This
225e705c121SKalle Valo  *	can (currently) be used only once per command.
226e705c121SKalle Valo  *	Note that a TFD entry after a DUP one cannot be a normal copied one.
227e705c121SKalle Valo  */
228e705c121SKalle Valo enum iwl_hcmd_dataflag {
229e705c121SKalle Valo 	IWL_HCMD_DFL_NOCOPY	= BIT(0),
230e705c121SKalle Valo 	IWL_HCMD_DFL_DUP	= BIT(1),
231e705c121SKalle Valo };
232e705c121SKalle Valo 
233e705c121SKalle Valo /**
234e705c121SKalle Valo  * struct iwl_host_cmd - Host command to the uCode
235e705c121SKalle Valo  *
236e705c121SKalle Valo  * @data: array of chunks that composes the data of the host command
237e705c121SKalle Valo  * @resp_pkt: response packet, if %CMD_WANT_SKB was set
238e705c121SKalle Valo  * @_rx_page_order: (internally used to free response packet)
239e705c121SKalle Valo  * @_rx_page_addr: (internally used to free response packet)
240e705c121SKalle Valo  * @flags: can be CMD_*
241e705c121SKalle Valo  * @len: array of the lengths of the chunks in data
242e705c121SKalle Valo  * @dataflags: IWL_HCMD_DFL_*
243e705c121SKalle Valo  * @id: command id of the host command, for wide commands encoding the
244e705c121SKalle Valo  *	version and group as well
245e705c121SKalle Valo  */
246e705c121SKalle Valo struct iwl_host_cmd {
247e705c121SKalle Valo 	const void *data[IWL_MAX_CMD_TBS_PER_TFD];
248e705c121SKalle Valo 	struct iwl_rx_packet *resp_pkt;
249e705c121SKalle Valo 	unsigned long _rx_page_addr;
250e705c121SKalle Valo 	u32 _rx_page_order;
251e705c121SKalle Valo 
252e705c121SKalle Valo 	u32 flags;
253e705c121SKalle Valo 	u32 id;
254e705c121SKalle Valo 	u16 len[IWL_MAX_CMD_TBS_PER_TFD];
255e705c121SKalle Valo 	u8 dataflags[IWL_MAX_CMD_TBS_PER_TFD];
256e705c121SKalle Valo };
257e705c121SKalle Valo 
258e705c121SKalle Valo static inline void iwl_free_resp(struct iwl_host_cmd *cmd)
259e705c121SKalle Valo {
260e705c121SKalle Valo 	free_pages(cmd->_rx_page_addr, cmd->_rx_page_order);
261e705c121SKalle Valo }
262e705c121SKalle Valo 
263e705c121SKalle Valo struct iwl_rx_cmd_buffer {
264e705c121SKalle Valo 	struct page *_page;
265e705c121SKalle Valo 	int _offset;
266e705c121SKalle Valo 	bool _page_stolen;
267e705c121SKalle Valo 	u32 _rx_page_order;
268e705c121SKalle Valo 	unsigned int truesize;
269e705c121SKalle Valo };
270e705c121SKalle Valo 
271e705c121SKalle Valo static inline void *rxb_addr(struct iwl_rx_cmd_buffer *r)
272e705c121SKalle Valo {
273e705c121SKalle Valo 	return (void *)((unsigned long)page_address(r->_page) + r->_offset);
274e705c121SKalle Valo }
275e705c121SKalle Valo 
276e705c121SKalle Valo static inline int rxb_offset(struct iwl_rx_cmd_buffer *r)
277e705c121SKalle Valo {
278e705c121SKalle Valo 	return r->_offset;
279e705c121SKalle Valo }
280e705c121SKalle Valo 
281e705c121SKalle Valo static inline struct page *rxb_steal_page(struct iwl_rx_cmd_buffer *r)
282e705c121SKalle Valo {
283e705c121SKalle Valo 	r->_page_stolen = true;
284e705c121SKalle Valo 	get_page(r->_page);
285e705c121SKalle Valo 	return r->_page;
286e705c121SKalle Valo }
287e705c121SKalle Valo 
288e705c121SKalle Valo static inline void iwl_free_rxb(struct iwl_rx_cmd_buffer *r)
289e705c121SKalle Valo {
290e705c121SKalle Valo 	__free_pages(r->_page, r->_rx_page_order);
291e705c121SKalle Valo }
292e705c121SKalle Valo 
293e705c121SKalle Valo #define MAX_NO_RECLAIM_CMDS	6
294e705c121SKalle Valo 
295e705c121SKalle Valo #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
296e705c121SKalle Valo 
297e705c121SKalle Valo /*
298e705c121SKalle Valo  * Maximum number of HW queues the transport layer
299e705c121SKalle Valo  * currently supports
300e705c121SKalle Valo  */
301e705c121SKalle Valo #define IWL_MAX_HW_QUEUES		32
302e982bc2cSSara Sharon #define IWL_MAX_TVQM_QUEUES		512
303e982bc2cSSara Sharon 
304e705c121SKalle Valo #define IWL_MAX_TID_COUNT	8
305c65f4e03SSara Sharon #define IWL_MGMT_TID		15
306e705c121SKalle Valo #define IWL_FRAME_LIMIT	64
307e705c121SKalle Valo #define IWL_MAX_RX_HW_QUEUES	16
308e705c121SKalle Valo 
309e705c121SKalle Valo /**
310e705c121SKalle Valo  * enum iwl_wowlan_status - WoWLAN image/device status
311e705c121SKalle Valo  * @IWL_D3_STATUS_ALIVE: firmware is still running after resume
312e705c121SKalle Valo  * @IWL_D3_STATUS_RESET: device was reset while suspended
313e705c121SKalle Valo  */
314e705c121SKalle Valo enum iwl_d3_status {
315e705c121SKalle Valo 	IWL_D3_STATUS_ALIVE,
316e705c121SKalle Valo 	IWL_D3_STATUS_RESET,
317e705c121SKalle Valo };
318e705c121SKalle Valo 
319e705c121SKalle Valo /**
320e705c121SKalle Valo  * enum iwl_trans_status: transport status flags
321e705c121SKalle Valo  * @STATUS_SYNC_HCMD_ACTIVE: a SYNC command is being processed
322e705c121SKalle Valo  * @STATUS_DEVICE_ENABLED: APM is enabled
323e705c121SKalle Valo  * @STATUS_TPOWER_PMI: the device might be asleep (need to wake it up)
324e705c121SKalle Valo  * @STATUS_INT_ENABLED: interrupts are enabled
325326477e4SJohannes Berg  * @STATUS_RFKILL_HW: the actual HW state of the RF-kill switch
326326477e4SJohannes Berg  * @STATUS_RFKILL_OPMODE: RF-kill state reported to opmode
327e705c121SKalle Valo  * @STATUS_FW_ERROR: the fw is in error state
328e705c121SKalle Valo  * @STATUS_TRANS_GOING_IDLE: shutting down the trans, only special commands
329e705c121SKalle Valo  *	are sent
330e705c121SKalle Valo  * @STATUS_TRANS_IDLE: the trans is idle - general commands are not to be sent
331e705c121SKalle Valo  * @STATUS_TRANS_DEAD: trans is dead - avoid any read/write operation
332e705c121SKalle Valo  */
333e705c121SKalle Valo enum iwl_trans_status {
334e705c121SKalle Valo 	STATUS_SYNC_HCMD_ACTIVE,
335e705c121SKalle Valo 	STATUS_DEVICE_ENABLED,
336e705c121SKalle Valo 	STATUS_TPOWER_PMI,
337e705c121SKalle Valo 	STATUS_INT_ENABLED,
338326477e4SJohannes Berg 	STATUS_RFKILL_HW,
339326477e4SJohannes Berg 	STATUS_RFKILL_OPMODE,
340e705c121SKalle Valo 	STATUS_FW_ERROR,
341e705c121SKalle Valo 	STATUS_TRANS_GOING_IDLE,
342e705c121SKalle Valo 	STATUS_TRANS_IDLE,
343e705c121SKalle Valo 	STATUS_TRANS_DEAD,
344e705c121SKalle Valo };
345e705c121SKalle Valo 
3466c4fbcbcSEmmanuel Grumbach static inline int
3476c4fbcbcSEmmanuel Grumbach iwl_trans_get_rb_size_order(enum iwl_amsdu_size rb_size)
3486c4fbcbcSEmmanuel Grumbach {
3496c4fbcbcSEmmanuel Grumbach 	switch (rb_size) {
3506c4fbcbcSEmmanuel Grumbach 	case IWL_AMSDU_4K:
3516c4fbcbcSEmmanuel Grumbach 		return get_order(4 * 1024);
3526c4fbcbcSEmmanuel Grumbach 	case IWL_AMSDU_8K:
3536c4fbcbcSEmmanuel Grumbach 		return get_order(8 * 1024);
3546c4fbcbcSEmmanuel Grumbach 	case IWL_AMSDU_12K:
3556c4fbcbcSEmmanuel Grumbach 		return get_order(12 * 1024);
3566c4fbcbcSEmmanuel Grumbach 	default:
3576c4fbcbcSEmmanuel Grumbach 		WARN_ON(1);
3586c4fbcbcSEmmanuel Grumbach 		return -1;
3596c4fbcbcSEmmanuel Grumbach 	}
3606c4fbcbcSEmmanuel Grumbach }
3616c4fbcbcSEmmanuel Grumbach 
36239bdb17eSSharon Dvir struct iwl_hcmd_names {
36339bdb17eSSharon Dvir 	u8 cmd_id;
36439bdb17eSSharon Dvir 	const char *const cmd_name;
36539bdb17eSSharon Dvir };
36639bdb17eSSharon Dvir 
36739bdb17eSSharon Dvir #define HCMD_NAME(x)	\
36839bdb17eSSharon Dvir 	{ .cmd_id = x, .cmd_name = #x }
36939bdb17eSSharon Dvir 
37039bdb17eSSharon Dvir struct iwl_hcmd_arr {
37139bdb17eSSharon Dvir 	const struct iwl_hcmd_names *arr;
37239bdb17eSSharon Dvir 	int size;
37339bdb17eSSharon Dvir };
37439bdb17eSSharon Dvir 
37539bdb17eSSharon Dvir #define HCMD_ARR(x)	\
37639bdb17eSSharon Dvir 	{ .arr = x, .size = ARRAY_SIZE(x) }
37739bdb17eSSharon Dvir 
378e705c121SKalle Valo /**
379e705c121SKalle Valo  * struct iwl_trans_config - transport configuration
380e705c121SKalle Valo  *
381e705c121SKalle Valo  * @op_mode: pointer to the upper layer.
382e705c121SKalle Valo  * @cmd_queue: the index of the command queue.
383e705c121SKalle Valo  *	Must be set before start_fw.
384e705c121SKalle Valo  * @cmd_fifo: the fifo for host commands
385e705c121SKalle Valo  * @cmd_q_wdg_timeout: the timeout of the watchdog timer for the command queue.
386e705c121SKalle Valo  * @no_reclaim_cmds: Some devices erroneously don't set the
387e705c121SKalle Valo  *	SEQ_RX_FRAME bit on some notifications, this is the
388e705c121SKalle Valo  *	list of such notifications to filter. Max length is
389e705c121SKalle Valo  *	%MAX_NO_RECLAIM_CMDS.
390e705c121SKalle Valo  * @n_no_reclaim_cmds: # of commands in list
3916c4fbcbcSEmmanuel Grumbach  * @rx_buf_size: RX buffer size needed for A-MSDUs
392e705c121SKalle Valo  *	if unset 4k will be the RX buffer size
393e705c121SKalle Valo  * @bc_table_dword: set to true if the BC table expects the byte count to be
394e705c121SKalle Valo  *	in DWORD (as opposed to bytes)
395e705c121SKalle Valo  * @scd_set_active: should the transport configure the SCD for HCMD queue
39641837ca9SEmmanuel Grumbach  * @sw_csum_tx: transport should compute the TCP checksum
39739bdb17eSSharon Dvir  * @command_groups: array of command groups, each member is an array of the
39839bdb17eSSharon Dvir  *	commands in the group; for debugging only
39939bdb17eSSharon Dvir  * @command_groups_size: number of command groups, to avoid illegal access
400e705c121SKalle Valo  * @sdio_adma_addr: the default address to set for the ADMA in SDIO mode until
401e705c121SKalle Valo  *	we get the ALIVE from the uCode
40221cb3222SJohannes Berg  * @cb_data_offs: offset inside skb->cb to store transport data at, must have
40321cb3222SJohannes Berg  *	space for at least two pointers
404e705c121SKalle Valo  */
405e705c121SKalle Valo struct iwl_trans_config {
406e705c121SKalle Valo 	struct iwl_op_mode *op_mode;
407e705c121SKalle Valo 
408e705c121SKalle Valo 	u8 cmd_queue;
409e705c121SKalle Valo 	u8 cmd_fifo;
410e705c121SKalle Valo 	unsigned int cmd_q_wdg_timeout;
411e705c121SKalle Valo 	const u8 *no_reclaim_cmds;
412e705c121SKalle Valo 	unsigned int n_no_reclaim_cmds;
413e705c121SKalle Valo 
4146c4fbcbcSEmmanuel Grumbach 	enum iwl_amsdu_size rx_buf_size;
415e705c121SKalle Valo 	bool bc_table_dword;
416e705c121SKalle Valo 	bool scd_set_active;
41741837ca9SEmmanuel Grumbach 	bool sw_csum_tx;
41839bdb17eSSharon Dvir 	const struct iwl_hcmd_arr *command_groups;
41939bdb17eSSharon Dvir 	int command_groups_size;
420e705c121SKalle Valo 
421e705c121SKalle Valo 	u32 sdio_adma_addr;
42221cb3222SJohannes Berg 
42321cb3222SJohannes Berg 	u8 cb_data_offs;
424e705c121SKalle Valo };
425e705c121SKalle Valo 
426e705c121SKalle Valo struct iwl_trans_dump_data {
427e705c121SKalle Valo 	u32 len;
428e705c121SKalle Valo 	u8 data[];
429e705c121SKalle Valo };
430e705c121SKalle Valo 
431e705c121SKalle Valo struct iwl_trans;
432e705c121SKalle Valo 
433e705c121SKalle Valo struct iwl_trans_txq_scd_cfg {
434e705c121SKalle Valo 	u8 fifo;
4352a2e9d10SLiad Kaufman 	u8 sta_id;
436e705c121SKalle Valo 	u8 tid;
437e705c121SKalle Valo 	bool aggregate;
438e705c121SKalle Valo 	int frame_limit;
439e705c121SKalle Valo };
440e705c121SKalle Valo 
4416b35ff91SSara Sharon /**
442e705c121SKalle Valo  * struct iwl_trans_ops - transport specific operations
443e705c121SKalle Valo  *
444e705c121SKalle Valo  * All the handlers MUST be implemented
445e705c121SKalle Valo  *
446e705c121SKalle Valo  * @start_hw: starts the HW. If low_power is true, the NIC needs to be taken
447e705c121SKalle Valo  *	out of a low power state. From that point on, the HW can send
448e705c121SKalle Valo  *	interrupts. May sleep.
449e705c121SKalle Valo  * @op_mode_leave: Turn off the HW RF kill indication if on
450e705c121SKalle Valo  *	May sleep
451e705c121SKalle Valo  * @start_fw: allocates and inits all the resources for the transport
452e705c121SKalle Valo  *	layer. Also kick a fw image.
453e705c121SKalle Valo  *	May sleep
454e705c121SKalle Valo  * @fw_alive: called when the fw sends alive notification. If the fw provides
455e705c121SKalle Valo  *	the SCD base address in SRAM, then provide it here, or 0 otherwise.
456e705c121SKalle Valo  *	May sleep
457e705c121SKalle Valo  * @stop_device: stops the whole device (embedded CPU put to reset) and stops
458e705c121SKalle Valo  *	the HW. If low_power is true, the NIC will be put in low power state.
459e705c121SKalle Valo  *	From that point on, the HW will be stopped but will still issue an
460e705c121SKalle Valo  *	interrupt if the HW RF kill switch is triggered.
461e705c121SKalle Valo  *	This callback must do the right thing and not crash even if %start_hw()
462e705c121SKalle Valo  *	was called but not &start_fw(). May sleep.
463e705c121SKalle Valo  * @d3_suspend: put the device into the correct mode for WoWLAN during
464e705c121SKalle Valo  *	suspend. This is optional, if not implemented WoWLAN will not be
465e705c121SKalle Valo  *	supported. This callback may sleep.
466e705c121SKalle Valo  * @d3_resume: resume the device after WoWLAN, enabling the opmode to
467e705c121SKalle Valo  *	talk to the WoWLAN image to get its status. This is optional, if not
468e705c121SKalle Valo  *	implemented WoWLAN will not be supported. This callback may sleep.
469e705c121SKalle Valo  * @send_cmd:send a host command. Must return -ERFKILL if RFkill is asserted.
470e705c121SKalle Valo  *	If RFkill is asserted in the middle of a SYNC host command, it must
471e705c121SKalle Valo  *	return -ERFKILL straight away.
472e705c121SKalle Valo  *	May sleep only if CMD_ASYNC is not set
4733f73b8caSEmmanuel Grumbach  * @tx: send an skb. The transport relies on the op_mode to zero the
4746eb5e529SEmmanuel Grumbach  *	the ieee80211_tx_info->driver_data. If the MPDU is an A-MSDU, all
4756eb5e529SEmmanuel Grumbach  *	the CSUM will be taken care of (TCP CSUM and IP header in case of
4766eb5e529SEmmanuel Grumbach  *	IPv4). If the MPDU is a single MSDU, the op_mode must compute the IP
4776eb5e529SEmmanuel Grumbach  *	header if it is IPv4.
478e705c121SKalle Valo  *	Must be atomic
479e705c121SKalle Valo  * @reclaim: free packet until ssn. Returns a list of freed packets.
480e705c121SKalle Valo  *	Must be atomic
481e705c121SKalle Valo  * @txq_enable: setup a queue. To setup an AC queue, use the
482e705c121SKalle Valo  *	iwl_trans_ac_txq_enable wrapper. fw_alive must have been called before
483e705c121SKalle Valo  *	this one. The op_mode must not configure the HCMD queue. The scheduler
484e705c121SKalle Valo  *	configuration may be %NULL, in which case the hardware will not be
485e705c121SKalle Valo  *	configured. May sleep.
486e705c121SKalle Valo  * @txq_disable: de-configure a Tx queue to send AMPDUs
487e705c121SKalle Valo  *	Must be atomic
48842db09c1SLiad Kaufman  * @txq_set_shared_mode: change Tx queue shared/unshared marking
489d6d517b7SSara Sharon  * @wait_tx_queues_empty: wait until tx queues are empty. May sleep.
490d6d517b7SSara Sharon  * @wait_txq_empty: wait until specific tx queue is empty. May sleep.
491e705c121SKalle Valo  * @freeze_txq_timer: prevents the timer of the queue from firing until the
492e705c121SKalle Valo  *	queue is set to awake. Must be atomic.
4930cd58eaaSEmmanuel Grumbach  * @block_txq_ptrs: stop updating the write pointers of the Tx queues. Note
4940cd58eaaSEmmanuel Grumbach  *	that the transport needs to refcount the calls since this function
4950cd58eaaSEmmanuel Grumbach  *	will be called several times with block = true, and then the queues
4960cd58eaaSEmmanuel Grumbach  *	need to be unblocked only after the same number of calls with
4970cd58eaaSEmmanuel Grumbach  *	block = false.
498e705c121SKalle Valo  * @write8: write a u8 to a register at offset ofs from the BAR
499e705c121SKalle Valo  * @write32: write a u32 to a register at offset ofs from the BAR
500e705c121SKalle Valo  * @read32: read a u32 register at offset ofs from the BAR
501e705c121SKalle Valo  * @read_prph: read a DWORD from a periphery register
502e705c121SKalle Valo  * @write_prph: write a DWORD to a periphery register
503e705c121SKalle Valo  * @read_mem: read device's SRAM in DWORD
504e705c121SKalle Valo  * @write_mem: write device's SRAM in DWORD. If %buf is %NULL, then the memory
505e705c121SKalle Valo  *	will be zeroed.
506e705c121SKalle Valo  * @configure: configure parameters required by the transport layer from
507e705c121SKalle Valo  *	the op_mode. May be called several times before start_fw, can't be
508e705c121SKalle Valo  *	called after that.
509e705c121SKalle Valo  * @set_pmi: set the power pmi state
510e705c121SKalle Valo  * @grab_nic_access: wake the NIC to be able to access non-HBUS regs.
511e705c121SKalle Valo  *	Sleeping is not allowed between grab_nic_access and
512e705c121SKalle Valo  *	release_nic_access.
513e705c121SKalle Valo  * @release_nic_access: let the NIC go to sleep. The "flags" parameter
514e705c121SKalle Valo  *	must be the same one that was sent before to the grab_nic_access.
515e705c121SKalle Valo  * @set_bits_mask - set SRAM register according to value and mask.
516e705c121SKalle Valo  * @ref: grab a reference to the transport/FW layers, disallowing
517e705c121SKalle Valo  *	certain low power states
518e705c121SKalle Valo  * @unref: release a reference previously taken with @ref. Note that
519e705c121SKalle Valo  *	initially the reference count is 1, making an initial @unref
520e705c121SKalle Valo  *	necessary to allow low power states.
521e705c121SKalle Valo  * @dump_data: return a vmalloc'ed buffer with debug data, maybe containing last
522e705c121SKalle Valo  *	TX'ed commands and similar. The buffer will be vfree'd by the caller.
523e705c121SKalle Valo  *	Note that the transport must fill in the proper file headers.
524e705c121SKalle Valo  */
525e705c121SKalle Valo struct iwl_trans_ops {
526e705c121SKalle Valo 
527e705c121SKalle Valo 	int (*start_hw)(struct iwl_trans *iwl_trans, bool low_power);
528e705c121SKalle Valo 	void (*op_mode_leave)(struct iwl_trans *iwl_trans);
529e705c121SKalle Valo 	int (*start_fw)(struct iwl_trans *trans, const struct fw_img *fw,
530e705c121SKalle Valo 			bool run_in_rfkill);
531e705c121SKalle Valo 	int (*update_sf)(struct iwl_trans *trans,
532e705c121SKalle Valo 			 struct iwl_sf_region *st_fwrd_space);
533e705c121SKalle Valo 	void (*fw_alive)(struct iwl_trans *trans, u32 scd_addr);
534e705c121SKalle Valo 	void (*stop_device)(struct iwl_trans *trans, bool low_power);
535e705c121SKalle Valo 
53623ae6128SMatti Gottlieb 	void (*d3_suspend)(struct iwl_trans *trans, bool test, bool reset);
537e705c121SKalle Valo 	int (*d3_resume)(struct iwl_trans *trans, enum iwl_d3_status *status,
53823ae6128SMatti Gottlieb 			 bool test, bool reset);
539e705c121SKalle Valo 
540e705c121SKalle Valo 	int (*send_cmd)(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
541e705c121SKalle Valo 
542e705c121SKalle Valo 	int (*tx)(struct iwl_trans *trans, struct sk_buff *skb,
543e705c121SKalle Valo 		  struct iwl_device_cmd *dev_cmd, int queue);
544e705c121SKalle Valo 	void (*reclaim)(struct iwl_trans *trans, int queue, int ssn,
545e705c121SKalle Valo 			struct sk_buff_head *skbs);
546e705c121SKalle Valo 
547e705c121SKalle Valo 	void (*txq_enable)(struct iwl_trans *trans, int queue, u16 ssn,
548e705c121SKalle Valo 			   const struct iwl_trans_txq_scd_cfg *cfg,
549e705c121SKalle Valo 			   unsigned int queue_wdg_timeout);
550e705c121SKalle Valo 	void (*txq_disable)(struct iwl_trans *trans, int queue,
551e705c121SKalle Valo 			    bool configure_scd);
5526b35ff91SSara Sharon 	/* a000 functions */
5536b35ff91SSara Sharon 	int (*txq_alloc)(struct iwl_trans *trans,
5546b35ff91SSara Sharon 			 struct iwl_tx_queue_cfg_cmd *cmd,
5556b35ff91SSara Sharon 			 int cmd_id,
5566b35ff91SSara Sharon 			 unsigned int queue_wdg_timeout);
5576b35ff91SSara Sharon 	void (*txq_free)(struct iwl_trans *trans, int queue);
558e705c121SKalle Valo 
55942db09c1SLiad Kaufman 	void (*txq_set_shared_mode)(struct iwl_trans *trans, u32 txq_id,
56042db09c1SLiad Kaufman 				    bool shared);
56142db09c1SLiad Kaufman 
562a1a57877SSara Sharon 	int (*wait_tx_queues_empty)(struct iwl_trans *trans, u32 txq_bm);
563d6d517b7SSara Sharon 	int (*wait_txq_empty)(struct iwl_trans *trans, int queue);
564e705c121SKalle Valo 	void (*freeze_txq_timer)(struct iwl_trans *trans, unsigned long txqs,
565e705c121SKalle Valo 				 bool freeze);
5660cd58eaaSEmmanuel Grumbach 	void (*block_txq_ptrs)(struct iwl_trans *trans, bool block);
567e705c121SKalle Valo 
568e705c121SKalle Valo 	void (*write8)(struct iwl_trans *trans, u32 ofs, u8 val);
569e705c121SKalle Valo 	void (*write32)(struct iwl_trans *trans, u32 ofs, u32 val);
570e705c121SKalle Valo 	u32 (*read32)(struct iwl_trans *trans, u32 ofs);
571e705c121SKalle Valo 	u32 (*read_prph)(struct iwl_trans *trans, u32 ofs);
572e705c121SKalle Valo 	void (*write_prph)(struct iwl_trans *trans, u32 ofs, u32 val);
573e705c121SKalle Valo 	int (*read_mem)(struct iwl_trans *trans, u32 addr,
574e705c121SKalle Valo 			void *buf, int dwords);
575e705c121SKalle Valo 	int (*write_mem)(struct iwl_trans *trans, u32 addr,
576e705c121SKalle Valo 			 const void *buf, int dwords);
577e705c121SKalle Valo 	void (*configure)(struct iwl_trans *trans,
578e705c121SKalle Valo 			  const struct iwl_trans_config *trans_cfg);
579e705c121SKalle Valo 	void (*set_pmi)(struct iwl_trans *trans, bool state);
58023ba9340SEmmanuel Grumbach 	bool (*grab_nic_access)(struct iwl_trans *trans, unsigned long *flags);
581e705c121SKalle Valo 	void (*release_nic_access)(struct iwl_trans *trans,
582e705c121SKalle Valo 				   unsigned long *flags);
583e705c121SKalle Valo 	void (*set_bits_mask)(struct iwl_trans *trans, u32 reg, u32 mask,
584e705c121SKalle Valo 			      u32 value);
585e705c121SKalle Valo 	void (*ref)(struct iwl_trans *trans);
586e705c121SKalle Valo 	void (*unref)(struct iwl_trans *trans);
587e705c121SKalle Valo 	int  (*suspend)(struct iwl_trans *trans);
588e705c121SKalle Valo 	void (*resume)(struct iwl_trans *trans);
589e705c121SKalle Valo 
590e705c121SKalle Valo 	struct iwl_trans_dump_data *(*dump_data)(struct iwl_trans *trans,
591a80c7a69SEmmanuel Grumbach 						 const struct iwl_fw_dbg_trigger_tlv
592e705c121SKalle Valo 						 *trigger);
593e705c121SKalle Valo };
594e705c121SKalle Valo 
595e705c121SKalle Valo /**
596e705c121SKalle Valo  * enum iwl_trans_state - state of the transport layer
597e705c121SKalle Valo  *
598e705c121SKalle Valo  * @IWL_TRANS_NO_FW: no fw has sent an alive response
599e705c121SKalle Valo  * @IWL_TRANS_FW_ALIVE: a fw has sent an alive response
600e705c121SKalle Valo  */
601e705c121SKalle Valo enum iwl_trans_state {
602e705c121SKalle Valo 	IWL_TRANS_NO_FW = 0,
603e705c121SKalle Valo 	IWL_TRANS_FW_ALIVE	= 1,
604e705c121SKalle Valo };
605e705c121SKalle Valo 
606e705c121SKalle Valo /**
607b7282643SLuca Coelho  * DOC: Platform power management
608e705c121SKalle Valo  *
609b7282643SLuca Coelho  * There are two types of platform power management: system-wide
610b7282643SLuca Coelho  * (WoWLAN) and runtime.
611b7282643SLuca Coelho  *
612b7282643SLuca Coelho  * In system-wide power management the entire platform goes into a low
613b7282643SLuca Coelho  * power state (e.g. idle or suspend to RAM) at the same time and the
614b7282643SLuca Coelho  * device is configured as a wakeup source for the entire platform.
615b7282643SLuca Coelho  * This is usually triggered by userspace activity (e.g. the user
616b7282643SLuca Coelho  * presses the suspend button or a power management daemon decides to
617b7282643SLuca Coelho  * put the platform in low power mode).  The device's behavior in this
618b7282643SLuca Coelho  * mode is dictated by the wake-on-WLAN configuration.
619b7282643SLuca Coelho  *
620b7282643SLuca Coelho  * In runtime power management, only the devices which are themselves
621b7282643SLuca Coelho  * idle enter a low power state.  This is done at runtime, which means
622b7282643SLuca Coelho  * that the entire system is still running normally.  This mode is
623b7282643SLuca Coelho  * usually triggered automatically by the device driver and requires
624b7282643SLuca Coelho  * the ability to enter and exit the low power modes in a very short
625b7282643SLuca Coelho  * time, so there is not much impact in usability.
626b7282643SLuca Coelho  *
627b7282643SLuca Coelho  * The terms used for the device's behavior are as follows:
628b7282643SLuca Coelho  *
629b7282643SLuca Coelho  *	- D0: the device is fully powered and the host is awake;
630b7282643SLuca Coelho  *	- D3: the device is in low power mode and only reacts to
631b7282643SLuca Coelho  *		specific events (e.g. magic-packet received or scan
632b7282643SLuca Coelho  *		results found);
633b7282643SLuca Coelho  *	- D0I3: the device is in low power mode and reacts to any
634b7282643SLuca Coelho  *		activity (e.g. RX);
635b7282643SLuca Coelho  *
636b7282643SLuca Coelho  * These terms reflect the power modes in the firmware and are not to
637b7282643SLuca Coelho  * be confused with the physical device power state.  The NIC can be
638b7282643SLuca Coelho  * in D0I3 mode even if, for instance, the PCI device is in D3 state.
639e705c121SKalle Valo  */
640b7282643SLuca Coelho 
641b7282643SLuca Coelho /**
642b7282643SLuca Coelho  * enum iwl_plat_pm_mode - platform power management mode
643b7282643SLuca Coelho  *
644b7282643SLuca Coelho  * This enumeration describes the device's platform power management
645b7282643SLuca Coelho  * behavior when in idle mode (i.e. runtime power management) or when
646b7282643SLuca Coelho  * in system-wide suspend (i.e WoWLAN).
647b7282643SLuca Coelho  *
648b7282643SLuca Coelho  * @IWL_PLAT_PM_MODE_DISABLED: power management is disabled for this
649b7282643SLuca Coelho  *	device.  At runtime, this means that nothing happens and the
650b7282643SLuca Coelho  *	device always remains in active.  In system-wide suspend mode,
651b7282643SLuca Coelho  *	it means that the all connections will be closed automatically
652b7282643SLuca Coelho  *	by mac80211 before the platform is suspended.
653b7282643SLuca Coelho  * @IWL_PLAT_PM_MODE_D3: the device goes into D3 mode (i.e. WoWLAN).
654b7282643SLuca Coelho  *	For runtime power management, this mode is not officially
655b7282643SLuca Coelho  *	supported.
656b7282643SLuca Coelho  * @IWL_PLAT_PM_MODE_D0I3: the device goes into D0I3 mode.
657b7282643SLuca Coelho  */
658b7282643SLuca Coelho enum iwl_plat_pm_mode {
659b7282643SLuca Coelho 	IWL_PLAT_PM_MODE_DISABLED,
660b7282643SLuca Coelho 	IWL_PLAT_PM_MODE_D3,
661b7282643SLuca Coelho 	IWL_PLAT_PM_MODE_D0I3,
662e705c121SKalle Valo };
663e705c121SKalle Valo 
6644cbb8e50SLuciano Coelho /* Max time to wait for trans to become idle/non-idle on d0i3
6654cbb8e50SLuciano Coelho  * enter/exit (in msecs).
6664cbb8e50SLuciano Coelho  */
6674cbb8e50SLuciano Coelho #define IWL_TRANS_IDLE_TIMEOUT 2000
6684cbb8e50SLuciano Coelho 
669e705c121SKalle Valo /**
670e705c121SKalle Valo  * struct iwl_trans - transport common data
671e705c121SKalle Valo  *
672e705c121SKalle Valo  * @ops - pointer to iwl_trans_ops
673e705c121SKalle Valo  * @op_mode - pointer to the op_mode
674e705c121SKalle Valo  * @cfg - pointer to the configuration
6756f482e37SSara Sharon  * @drv - pointer to iwl_drv
676e705c121SKalle Valo  * @status: a bit-mask of transport status flags
677e705c121SKalle Valo  * @dev - pointer to struct device * that represents the device
678e705c121SKalle Valo  * @max_skb_frags: maximum number of fragments an SKB can have when transmitted.
679e705c121SKalle Valo  *	0 indicates that frag SKBs (NETIF_F_SG) aren't supported.
6801afb0ae4SHaim Dreyfuss  * @hw_rf_id a u32 with the device RF ID
681e705c121SKalle Valo  * @hw_id: a u32 with the ID of the device / sub-device.
682e705c121SKalle Valo  *	Set during transport allocation.
683e705c121SKalle Valo  * @hw_id_str: a string with info about HW ID. Set during transport allocation.
684e705c121SKalle Valo  * @pm_support: set to true in start_hw if link pm is supported
685e705c121SKalle Valo  * @ltr_enabled: set to true if the LTR is enabled
6865b88792cSSara Sharon  * @wide_cmd_header: true when ucode supports wide command header format
687e705c121SKalle Valo  * @num_rx_queues: number of RX queues allocated by the transport;
688e705c121SKalle Valo  *	the transport must set this before calling iwl_drv_start()
689e705c121SKalle Valo  * @dev_cmd_pool: pool for Tx cmd allocation - for internal use only.
690e705c121SKalle Valo  *	The user should use iwl_trans_{alloc,free}_tx_cmd.
691e705c121SKalle Valo  * @rx_mpdu_cmd: MPDU RX command ID, must be assigned by opmode before
692e705c121SKalle Valo  *	starting the firmware, used for tracing
693e705c121SKalle Valo  * @rx_mpdu_cmd_hdr_size: used for tracing, amount of data before the
694e705c121SKalle Valo  *	start of the 802.11 header in the @rx_mpdu_cmd
695e705c121SKalle Valo  * @dflt_pwr_limit: default power limit fetched from the platform (ACPI)
696e705c121SKalle Valo  * @dbg_dest_tlv: points to the destination TLV for debug
697e705c121SKalle Valo  * @dbg_conf_tlv: array of pointers to configuration TLVs for debug
698e705c121SKalle Valo  * @dbg_trigger_tlv: array of pointers to triggers TLVs for debug
699e705c121SKalle Valo  * @dbg_dest_reg_num: num of reg_ops in %dbg_dest_tlv
700e705c121SKalle Valo  * @paging_req_addr: The location were the FW will upload / download the pages
701e705c121SKalle Valo  *	from. The address is set by the opmode
702e705c121SKalle Valo  * @paging_db: Pointer to the opmode paging data base, the pointer is set by
703e705c121SKalle Valo  *	the opmode.
704e705c121SKalle Valo  * @paging_download_buf: Buffer used for copying all of the pages before
705e705c121SKalle Valo  *	downloading them to the FW. The buffer is allocated in the opmode
706b7282643SLuca Coelho  * @system_pm_mode: the system-wide power management mode in use.
707b7282643SLuca Coelho  *	This mode is set dynamically, depending on the WoWLAN values
708b7282643SLuca Coelho  *	configured from the userspace at runtime.
709b7282643SLuca Coelho  * @runtime_pm_mode: the runtime power management mode in use.  This
710b7282643SLuca Coelho  *	mode is set during the initialization phase and is not
711b7282643SLuca Coelho  *	supposed to change during runtime.
712e705c121SKalle Valo  */
713e705c121SKalle Valo struct iwl_trans {
714e705c121SKalle Valo 	const struct iwl_trans_ops *ops;
715e705c121SKalle Valo 	struct iwl_op_mode *op_mode;
716e705c121SKalle Valo 	const struct iwl_cfg *cfg;
7176f482e37SSara Sharon 	struct iwl_drv *drv;
718e705c121SKalle Valo 	enum iwl_trans_state state;
719e705c121SKalle Valo 	unsigned long status;
720e705c121SKalle Valo 
721e705c121SKalle Valo 	struct device *dev;
722e705c121SKalle Valo 	u32 max_skb_frags;
723e705c121SKalle Valo 	u32 hw_rev;
7241afb0ae4SHaim Dreyfuss 	u32 hw_rf_id;
725e705c121SKalle Valo 	u32 hw_id;
726e705c121SKalle Valo 	char hw_id_str[52];
727e705c121SKalle Valo 
728e705c121SKalle Valo 	u8 rx_mpdu_cmd, rx_mpdu_cmd_hdr_size;
729e705c121SKalle Valo 
730e705c121SKalle Valo 	bool pm_support;
731e705c121SKalle Valo 	bool ltr_enabled;
732e705c121SKalle Valo 
73339bdb17eSSharon Dvir 	const struct iwl_hcmd_arr *command_groups;
73439bdb17eSSharon Dvir 	int command_groups_size;
7355b88792cSSara Sharon 	bool wide_cmd_header;
73639bdb17eSSharon Dvir 
737e705c121SKalle Valo 	u8 num_rx_queues;
738e705c121SKalle Valo 
739e705c121SKalle Valo 	/* The following fields are internal only */
740e705c121SKalle Valo 	struct kmem_cache *dev_cmd_pool;
741e705c121SKalle Valo 	char dev_cmd_pool_name[50];
742e705c121SKalle Valo 
743e705c121SKalle Valo 	struct dentry *dbgfs_dir;
744e705c121SKalle Valo 
745e705c121SKalle Valo #ifdef CONFIG_LOCKDEP
746e705c121SKalle Valo 	struct lockdep_map sync_cmd_lockdep_map;
747e705c121SKalle Valo #endif
748e705c121SKalle Valo 
749e705c121SKalle Valo 	u64 dflt_pwr_limit;
750e705c121SKalle Valo 
751e705c121SKalle Valo 	const struct iwl_fw_dbg_dest_tlv *dbg_dest_tlv;
752e705c121SKalle Valo 	const struct iwl_fw_dbg_conf_tlv *dbg_conf_tlv[FW_DBG_CONF_MAX];
753e705c121SKalle Valo 	struct iwl_fw_dbg_trigger_tlv * const *dbg_trigger_tlv;
754e705c121SKalle Valo 	u8 dbg_dest_reg_num;
755e705c121SKalle Valo 
756e705c121SKalle Valo 	/*
757e705c121SKalle Valo 	 * Paging parameters - All of the parameters should be set by the
758e705c121SKalle Valo 	 * opmode when paging is enabled
759e705c121SKalle Valo 	 */
760e705c121SKalle Valo 	u32 paging_req_addr;
761e705c121SKalle Valo 	struct iwl_fw_paging *paging_db;
762e705c121SKalle Valo 	void *paging_download_buf;
763e705c121SKalle Valo 
764b7282643SLuca Coelho 	enum iwl_plat_pm_mode system_pm_mode;
765b7282643SLuca Coelho 	enum iwl_plat_pm_mode runtime_pm_mode;
766863eac30SLuca Coelho 	bool suspending;
767e705c121SKalle Valo 
768e705c121SKalle Valo 	/* pointer to trans specific struct */
769e705c121SKalle Valo 	/*Ensure that this pointer will always be aligned to sizeof pointer */
770e705c121SKalle Valo 	char trans_specific[0] __aligned(sizeof(void *));
771e705c121SKalle Valo };
772e705c121SKalle Valo 
77339bdb17eSSharon Dvir const char *iwl_get_cmd_string(struct iwl_trans *trans, u32 id);
77439bdb17eSSharon Dvir int iwl_cmd_groups_verify_sorted(const struct iwl_trans_config *trans);
77539bdb17eSSharon Dvir 
776e705c121SKalle Valo static inline void iwl_trans_configure(struct iwl_trans *trans,
777e705c121SKalle Valo 				       const struct iwl_trans_config *trans_cfg)
778e705c121SKalle Valo {
779e705c121SKalle Valo 	trans->op_mode = trans_cfg->op_mode;
780e705c121SKalle Valo 
781e705c121SKalle Valo 	trans->ops->configure(trans, trans_cfg);
78239bdb17eSSharon Dvir 	WARN_ON(iwl_cmd_groups_verify_sorted(trans_cfg));
783e705c121SKalle Valo }
784e705c121SKalle Valo 
785e705c121SKalle Valo static inline int _iwl_trans_start_hw(struct iwl_trans *trans, bool low_power)
786e705c121SKalle Valo {
787e705c121SKalle Valo 	might_sleep();
788e705c121SKalle Valo 
789e705c121SKalle Valo 	return trans->ops->start_hw(trans, low_power);
790e705c121SKalle Valo }
791e705c121SKalle Valo 
792e705c121SKalle Valo static inline int iwl_trans_start_hw(struct iwl_trans *trans)
793e705c121SKalle Valo {
794e705c121SKalle Valo 	return trans->ops->start_hw(trans, true);
795e705c121SKalle Valo }
796e705c121SKalle Valo 
797e705c121SKalle Valo static inline void iwl_trans_op_mode_leave(struct iwl_trans *trans)
798e705c121SKalle Valo {
799e705c121SKalle Valo 	might_sleep();
800e705c121SKalle Valo 
801e705c121SKalle Valo 	if (trans->ops->op_mode_leave)
802e705c121SKalle Valo 		trans->ops->op_mode_leave(trans);
803e705c121SKalle Valo 
804e705c121SKalle Valo 	trans->op_mode = NULL;
805e705c121SKalle Valo 
806e705c121SKalle Valo 	trans->state = IWL_TRANS_NO_FW;
807e705c121SKalle Valo }
808e705c121SKalle Valo 
809e705c121SKalle Valo static inline void iwl_trans_fw_alive(struct iwl_trans *trans, u32 scd_addr)
810e705c121SKalle Valo {
811e705c121SKalle Valo 	might_sleep();
812e705c121SKalle Valo 
813e705c121SKalle Valo 	trans->state = IWL_TRANS_FW_ALIVE;
814e705c121SKalle Valo 
815e705c121SKalle Valo 	trans->ops->fw_alive(trans, scd_addr);
816e705c121SKalle Valo }
817e705c121SKalle Valo 
818e705c121SKalle Valo static inline int iwl_trans_start_fw(struct iwl_trans *trans,
819e705c121SKalle Valo 				     const struct fw_img *fw,
820e705c121SKalle Valo 				     bool run_in_rfkill)
821e705c121SKalle Valo {
822e705c121SKalle Valo 	might_sleep();
823e705c121SKalle Valo 
824e705c121SKalle Valo 	WARN_ON_ONCE(!trans->rx_mpdu_cmd);
825e705c121SKalle Valo 
826e705c121SKalle Valo 	clear_bit(STATUS_FW_ERROR, &trans->status);
827e705c121SKalle Valo 	return trans->ops->start_fw(trans, fw, run_in_rfkill);
828e705c121SKalle Valo }
829e705c121SKalle Valo 
830e705c121SKalle Valo static inline int iwl_trans_update_sf(struct iwl_trans *trans,
831e705c121SKalle Valo 				      struct iwl_sf_region *st_fwrd_space)
832e705c121SKalle Valo {
833e705c121SKalle Valo 	might_sleep();
834e705c121SKalle Valo 
835e705c121SKalle Valo 	if (trans->ops->update_sf)
836e705c121SKalle Valo 		return trans->ops->update_sf(trans, st_fwrd_space);
837e705c121SKalle Valo 
838e705c121SKalle Valo 	return 0;
839e705c121SKalle Valo }
840e705c121SKalle Valo 
841e705c121SKalle Valo static inline void _iwl_trans_stop_device(struct iwl_trans *trans,
842e705c121SKalle Valo 					  bool low_power)
843e705c121SKalle Valo {
844e705c121SKalle Valo 	might_sleep();
845e705c121SKalle Valo 
846e705c121SKalle Valo 	trans->ops->stop_device(trans, low_power);
847e705c121SKalle Valo 
848e705c121SKalle Valo 	trans->state = IWL_TRANS_NO_FW;
849e705c121SKalle Valo }
850e705c121SKalle Valo 
851e705c121SKalle Valo static inline void iwl_trans_stop_device(struct iwl_trans *trans)
852e705c121SKalle Valo {
853e705c121SKalle Valo 	_iwl_trans_stop_device(trans, true);
854e705c121SKalle Valo }
855e705c121SKalle Valo 
85623ae6128SMatti Gottlieb static inline void iwl_trans_d3_suspend(struct iwl_trans *trans, bool test,
85723ae6128SMatti Gottlieb 					bool reset)
858e705c121SKalle Valo {
859e705c121SKalle Valo 	might_sleep();
860e705c121SKalle Valo 	if (trans->ops->d3_suspend)
86123ae6128SMatti Gottlieb 		trans->ops->d3_suspend(trans, test, reset);
862e705c121SKalle Valo }
863e705c121SKalle Valo 
864e705c121SKalle Valo static inline int iwl_trans_d3_resume(struct iwl_trans *trans,
865e705c121SKalle Valo 				      enum iwl_d3_status *status,
86623ae6128SMatti Gottlieb 				      bool test, bool reset)
867e705c121SKalle Valo {
868e705c121SKalle Valo 	might_sleep();
869e705c121SKalle Valo 	if (!trans->ops->d3_resume)
870e705c121SKalle Valo 		return 0;
871e705c121SKalle Valo 
87223ae6128SMatti Gottlieb 	return trans->ops->d3_resume(trans, status, test, reset);
873e705c121SKalle Valo }
874e705c121SKalle Valo 
875e705c121SKalle Valo static inline void iwl_trans_ref(struct iwl_trans *trans)
876e705c121SKalle Valo {
877e705c121SKalle Valo 	if (trans->ops->ref)
878e705c121SKalle Valo 		trans->ops->ref(trans);
879e705c121SKalle Valo }
880e705c121SKalle Valo 
881e705c121SKalle Valo static inline void iwl_trans_unref(struct iwl_trans *trans)
882e705c121SKalle Valo {
883e705c121SKalle Valo 	if (trans->ops->unref)
884e705c121SKalle Valo 		trans->ops->unref(trans);
885e705c121SKalle Valo }
886e705c121SKalle Valo 
887e705c121SKalle Valo static inline int iwl_trans_suspend(struct iwl_trans *trans)
888e705c121SKalle Valo {
889e705c121SKalle Valo 	if (!trans->ops->suspend)
890e705c121SKalle Valo 		return 0;
891e705c121SKalle Valo 
892e705c121SKalle Valo 	return trans->ops->suspend(trans);
893e705c121SKalle Valo }
894e705c121SKalle Valo 
895e705c121SKalle Valo static inline void iwl_trans_resume(struct iwl_trans *trans)
896e705c121SKalle Valo {
897e705c121SKalle Valo 	if (trans->ops->resume)
898e705c121SKalle Valo 		trans->ops->resume(trans);
899e705c121SKalle Valo }
900e705c121SKalle Valo 
901e705c121SKalle Valo static inline struct iwl_trans_dump_data *
902e705c121SKalle Valo iwl_trans_dump_data(struct iwl_trans *trans,
903a80c7a69SEmmanuel Grumbach 		    const struct iwl_fw_dbg_trigger_tlv *trigger)
904e705c121SKalle Valo {
905e705c121SKalle Valo 	if (!trans->ops->dump_data)
906e705c121SKalle Valo 		return NULL;
907e705c121SKalle Valo 	return trans->ops->dump_data(trans, trigger);
908e705c121SKalle Valo }
909e705c121SKalle Valo 
910e705c121SKalle Valo static inline struct iwl_device_cmd *
911e705c121SKalle Valo iwl_trans_alloc_tx_cmd(struct iwl_trans *trans)
912e705c121SKalle Valo {
9130ae0bb3fSLuca Coelho 	return kmem_cache_alloc(trans->dev_cmd_pool, GFP_ATOMIC);
914e705c121SKalle Valo }
915e705c121SKalle Valo 
91692fe8343SEmmanuel Grumbach int iwl_trans_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
91792fe8343SEmmanuel Grumbach 
918e705c121SKalle Valo static inline void iwl_trans_free_tx_cmd(struct iwl_trans *trans,
919e705c121SKalle Valo 					 struct iwl_device_cmd *dev_cmd)
920e705c121SKalle Valo {
9211ea423b0SLuca Coelho 	kmem_cache_free(trans->dev_cmd_pool, dev_cmd);
922e705c121SKalle Valo }
923e705c121SKalle Valo 
924e705c121SKalle Valo static inline int iwl_trans_tx(struct iwl_trans *trans, struct sk_buff *skb,
925e705c121SKalle Valo 			       struct iwl_device_cmd *dev_cmd, int queue)
926e705c121SKalle Valo {
927e705c121SKalle Valo 	if (unlikely(test_bit(STATUS_FW_ERROR, &trans->status)))
928e705c121SKalle Valo 		return -EIO;
929e705c121SKalle Valo 
930e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
931e705c121SKalle Valo 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
932e5d15cb5SEliad Peller 		return -EIO;
933e5d15cb5SEliad Peller 	}
934e705c121SKalle Valo 
935e705c121SKalle Valo 	return trans->ops->tx(trans, skb, dev_cmd, queue);
936e705c121SKalle Valo }
937e705c121SKalle Valo 
938e705c121SKalle Valo static inline void iwl_trans_reclaim(struct iwl_trans *trans, int queue,
939e705c121SKalle Valo 				     int ssn, struct sk_buff_head *skbs)
940e705c121SKalle Valo {
941e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
942e705c121SKalle Valo 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
943e5d15cb5SEliad Peller 		return;
944e5d15cb5SEliad Peller 	}
945e705c121SKalle Valo 
946e705c121SKalle Valo 	trans->ops->reclaim(trans, queue, ssn, skbs);
947e705c121SKalle Valo }
948e705c121SKalle Valo 
949e705c121SKalle Valo static inline void iwl_trans_txq_disable(struct iwl_trans *trans, int queue,
950e705c121SKalle Valo 					 bool configure_scd)
951e705c121SKalle Valo {
952e705c121SKalle Valo 	trans->ops->txq_disable(trans, queue, configure_scd);
953e705c121SKalle Valo }
954e705c121SKalle Valo 
955e705c121SKalle Valo static inline void
956e705c121SKalle Valo iwl_trans_txq_enable_cfg(struct iwl_trans *trans, int queue, u16 ssn,
957e705c121SKalle Valo 			 const struct iwl_trans_txq_scd_cfg *cfg,
958e705c121SKalle Valo 			 unsigned int queue_wdg_timeout)
959e705c121SKalle Valo {
960e705c121SKalle Valo 	might_sleep();
961e705c121SKalle Valo 
962e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
963e705c121SKalle Valo 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
964e5d15cb5SEliad Peller 		return;
965e5d15cb5SEliad Peller 	}
966e705c121SKalle Valo 
967e705c121SKalle Valo 	trans->ops->txq_enable(trans, queue, ssn, cfg, queue_wdg_timeout);
968e705c121SKalle Valo }
969e705c121SKalle Valo 
9706b35ff91SSara Sharon static inline void
9716b35ff91SSara Sharon iwl_trans_txq_free(struct iwl_trans *trans, int queue)
9726b35ff91SSara Sharon {
9736b35ff91SSara Sharon 	if (WARN_ON_ONCE(!trans->ops->txq_free))
9746b35ff91SSara Sharon 		return;
9756b35ff91SSara Sharon 
9766b35ff91SSara Sharon 	trans->ops->txq_free(trans, queue);
9776b35ff91SSara Sharon }
9786b35ff91SSara Sharon 
9796b35ff91SSara Sharon static inline int
9806b35ff91SSara Sharon iwl_trans_txq_alloc(struct iwl_trans *trans,
9816b35ff91SSara Sharon 		    struct iwl_tx_queue_cfg_cmd *cmd,
9826b35ff91SSara Sharon 		    int cmd_id,
9836b35ff91SSara Sharon 		    unsigned int queue_wdg_timeout)
9846b35ff91SSara Sharon {
9856b35ff91SSara Sharon 	might_sleep();
9866b35ff91SSara Sharon 
9876b35ff91SSara Sharon 	if (WARN_ON_ONCE(!trans->ops->txq_alloc))
9886b35ff91SSara Sharon 		return -ENOTSUPP;
9896b35ff91SSara Sharon 
9906b35ff91SSara Sharon 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
9916b35ff91SSara Sharon 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
9926b35ff91SSara Sharon 		return -EIO;
9936b35ff91SSara Sharon 	}
9946b35ff91SSara Sharon 
9956b35ff91SSara Sharon 	return trans->ops->txq_alloc(trans, cmd, cmd_id, queue_wdg_timeout);
9966b35ff91SSara Sharon }
9976b35ff91SSara Sharon 
99842db09c1SLiad Kaufman static inline void iwl_trans_txq_set_shared_mode(struct iwl_trans *trans,
99942db09c1SLiad Kaufman 						 int queue, bool shared_mode)
100042db09c1SLiad Kaufman {
100142db09c1SLiad Kaufman 	if (trans->ops->txq_set_shared_mode)
100242db09c1SLiad Kaufman 		trans->ops->txq_set_shared_mode(trans, queue, shared_mode);
100342db09c1SLiad Kaufman }
100442db09c1SLiad Kaufman 
1005e705c121SKalle Valo static inline void iwl_trans_txq_enable(struct iwl_trans *trans, int queue,
1006e705c121SKalle Valo 					int fifo, int sta_id, int tid,
1007e705c121SKalle Valo 					int frame_limit, u16 ssn,
1008e705c121SKalle Valo 					unsigned int queue_wdg_timeout)
1009e705c121SKalle Valo {
1010e705c121SKalle Valo 	struct iwl_trans_txq_scd_cfg cfg = {
1011e705c121SKalle Valo 		.fifo = fifo,
1012e705c121SKalle Valo 		.sta_id = sta_id,
1013e705c121SKalle Valo 		.tid = tid,
1014e705c121SKalle Valo 		.frame_limit = frame_limit,
1015e705c121SKalle Valo 		.aggregate = sta_id >= 0,
1016e705c121SKalle Valo 	};
1017e705c121SKalle Valo 
1018e705c121SKalle Valo 	iwl_trans_txq_enable_cfg(trans, queue, ssn, &cfg, queue_wdg_timeout);
1019e705c121SKalle Valo }
1020e705c121SKalle Valo 
1021e705c121SKalle Valo static inline
1022e705c121SKalle Valo void iwl_trans_ac_txq_enable(struct iwl_trans *trans, int queue, int fifo,
1023e705c121SKalle Valo 			     unsigned int queue_wdg_timeout)
1024e705c121SKalle Valo {
1025e705c121SKalle Valo 	struct iwl_trans_txq_scd_cfg cfg = {
1026e705c121SKalle Valo 		.fifo = fifo,
1027e705c121SKalle Valo 		.sta_id = -1,
1028e705c121SKalle Valo 		.tid = IWL_MAX_TID_COUNT,
1029e705c121SKalle Valo 		.frame_limit = IWL_FRAME_LIMIT,
1030e705c121SKalle Valo 		.aggregate = false,
1031e705c121SKalle Valo 	};
1032e705c121SKalle Valo 
1033e705c121SKalle Valo 	iwl_trans_txq_enable_cfg(trans, queue, 0, &cfg, queue_wdg_timeout);
1034e705c121SKalle Valo }
1035e705c121SKalle Valo 
1036e705c121SKalle Valo static inline void iwl_trans_freeze_txq_timer(struct iwl_trans *trans,
1037e705c121SKalle Valo 					      unsigned long txqs,
1038e705c121SKalle Valo 					      bool freeze)
1039e705c121SKalle Valo {
1040e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
1041e705c121SKalle Valo 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
1042e5d15cb5SEliad Peller 		return;
1043e5d15cb5SEliad Peller 	}
1044e705c121SKalle Valo 
1045e705c121SKalle Valo 	if (trans->ops->freeze_txq_timer)
1046e705c121SKalle Valo 		trans->ops->freeze_txq_timer(trans, txqs, freeze);
1047e705c121SKalle Valo }
1048e705c121SKalle Valo 
10490cd58eaaSEmmanuel Grumbach static inline void iwl_trans_block_txq_ptrs(struct iwl_trans *trans,
10500cd58eaaSEmmanuel Grumbach 					    bool block)
10510cd58eaaSEmmanuel Grumbach {
1052e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
10530cd58eaaSEmmanuel Grumbach 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
1054e5d15cb5SEliad Peller 		return;
1055e5d15cb5SEliad Peller 	}
10560cd58eaaSEmmanuel Grumbach 
10570cd58eaaSEmmanuel Grumbach 	if (trans->ops->block_txq_ptrs)
10580cd58eaaSEmmanuel Grumbach 		trans->ops->block_txq_ptrs(trans, block);
10590cd58eaaSEmmanuel Grumbach }
10600cd58eaaSEmmanuel Grumbach 
1061a1a57877SSara Sharon static inline int iwl_trans_wait_tx_queues_empty(struct iwl_trans *trans,
1062e705c121SKalle Valo 						 u32 txqs)
1063e705c121SKalle Valo {
1064d6d517b7SSara Sharon 	if (WARN_ON_ONCE(!trans->ops->wait_tx_queues_empty))
1065d6d517b7SSara Sharon 		return -ENOTSUPP;
1066d6d517b7SSara Sharon 
1067e5d15cb5SEliad Peller 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
1068e705c121SKalle Valo 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
1069e5d15cb5SEliad Peller 		return -EIO;
1070e5d15cb5SEliad Peller 	}
1071e705c121SKalle Valo 
1072a1a57877SSara Sharon 	return trans->ops->wait_tx_queues_empty(trans, txqs);
1073e705c121SKalle Valo }
1074e705c121SKalle Valo 
1075d6d517b7SSara Sharon static inline int iwl_trans_wait_txq_empty(struct iwl_trans *trans, int queue)
1076d6d517b7SSara Sharon {
1077d6d517b7SSara Sharon 	if (WARN_ON_ONCE(!trans->ops->wait_txq_empty))
1078d6d517b7SSara Sharon 		return -ENOTSUPP;
1079d6d517b7SSara Sharon 
1080d6d517b7SSara Sharon 	if (WARN_ON_ONCE(trans->state != IWL_TRANS_FW_ALIVE)) {
1081d6d517b7SSara Sharon 		IWL_ERR(trans, "%s bad state = %d\n", __func__, trans->state);
1082d6d517b7SSara Sharon 		return -EIO;
1083d6d517b7SSara Sharon 	}
1084d6d517b7SSara Sharon 
1085d6d517b7SSara Sharon 	return trans->ops->wait_txq_empty(trans, queue);
1086d6d517b7SSara Sharon }
1087d6d517b7SSara Sharon 
1088e705c121SKalle Valo static inline void iwl_trans_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1089e705c121SKalle Valo {
1090e705c121SKalle Valo 	trans->ops->write8(trans, ofs, val);
1091e705c121SKalle Valo }
1092e705c121SKalle Valo 
1093e705c121SKalle Valo static inline void iwl_trans_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1094e705c121SKalle Valo {
1095e705c121SKalle Valo 	trans->ops->write32(trans, ofs, val);
1096e705c121SKalle Valo }
1097e705c121SKalle Valo 
1098e705c121SKalle Valo static inline u32 iwl_trans_read32(struct iwl_trans *trans, u32 ofs)
1099e705c121SKalle Valo {
1100e705c121SKalle Valo 	return trans->ops->read32(trans, ofs);
1101e705c121SKalle Valo }
1102e705c121SKalle Valo 
1103e705c121SKalle Valo static inline u32 iwl_trans_read_prph(struct iwl_trans *trans, u32 ofs)
1104e705c121SKalle Valo {
1105e705c121SKalle Valo 	return trans->ops->read_prph(trans, ofs);
1106e705c121SKalle Valo }
1107e705c121SKalle Valo 
1108e705c121SKalle Valo static inline void iwl_trans_write_prph(struct iwl_trans *trans, u32 ofs,
1109e705c121SKalle Valo 					u32 val)
1110e705c121SKalle Valo {
1111e705c121SKalle Valo 	return trans->ops->write_prph(trans, ofs, val);
1112e705c121SKalle Valo }
1113e705c121SKalle Valo 
1114e705c121SKalle Valo static inline int iwl_trans_read_mem(struct iwl_trans *trans, u32 addr,
1115e705c121SKalle Valo 				     void *buf, int dwords)
1116e705c121SKalle Valo {
1117e705c121SKalle Valo 	return trans->ops->read_mem(trans, addr, buf, dwords);
1118e705c121SKalle Valo }
1119e705c121SKalle Valo 
1120e705c121SKalle Valo #define iwl_trans_read_mem_bytes(trans, addr, buf, bufsize)		      \
1121e705c121SKalle Valo 	do {								      \
1122e705c121SKalle Valo 		if (__builtin_constant_p(bufsize))			      \
1123e705c121SKalle Valo 			BUILD_BUG_ON((bufsize) % sizeof(u32));		      \
1124e705c121SKalle Valo 		iwl_trans_read_mem(trans, addr, buf, (bufsize) / sizeof(u32));\
1125e705c121SKalle Valo 	} while (0)
1126e705c121SKalle Valo 
1127e705c121SKalle Valo static inline u32 iwl_trans_read_mem32(struct iwl_trans *trans, u32 addr)
1128e705c121SKalle Valo {
1129e705c121SKalle Valo 	u32 value;
1130e705c121SKalle Valo 
1131e705c121SKalle Valo 	if (WARN_ON(iwl_trans_read_mem(trans, addr, &value, 1)))
1132e705c121SKalle Valo 		return 0xa5a5a5a5;
1133e705c121SKalle Valo 
1134e705c121SKalle Valo 	return value;
1135e705c121SKalle Valo }
1136e705c121SKalle Valo 
1137e705c121SKalle Valo static inline int iwl_trans_write_mem(struct iwl_trans *trans, u32 addr,
1138e705c121SKalle Valo 				      const void *buf, int dwords)
1139e705c121SKalle Valo {
1140e705c121SKalle Valo 	return trans->ops->write_mem(trans, addr, buf, dwords);
1141e705c121SKalle Valo }
1142e705c121SKalle Valo 
1143e705c121SKalle Valo static inline u32 iwl_trans_write_mem32(struct iwl_trans *trans, u32 addr,
1144e705c121SKalle Valo 					u32 val)
1145e705c121SKalle Valo {
1146e705c121SKalle Valo 	return iwl_trans_write_mem(trans, addr, &val, 1);
1147e705c121SKalle Valo }
1148e705c121SKalle Valo 
1149e705c121SKalle Valo static inline void iwl_trans_set_pmi(struct iwl_trans *trans, bool state)
1150e705c121SKalle Valo {
1151e705c121SKalle Valo 	if (trans->ops->set_pmi)
1152e705c121SKalle Valo 		trans->ops->set_pmi(trans, state);
1153e705c121SKalle Valo }
1154e705c121SKalle Valo 
1155e705c121SKalle Valo static inline void
1156e705c121SKalle Valo iwl_trans_set_bits_mask(struct iwl_trans *trans, u32 reg, u32 mask, u32 value)
1157e705c121SKalle Valo {
1158e705c121SKalle Valo 	trans->ops->set_bits_mask(trans, reg, mask, value);
1159e705c121SKalle Valo }
1160e705c121SKalle Valo 
116123ba9340SEmmanuel Grumbach #define iwl_trans_grab_nic_access(trans, flags)	\
1162e705c121SKalle Valo 	__cond_lock(nic_access,				\
116323ba9340SEmmanuel Grumbach 		    likely((trans)->ops->grab_nic_access(trans, flags)))
1164e705c121SKalle Valo 
1165e705c121SKalle Valo static inline void __releases(nic_access)
1166e705c121SKalle Valo iwl_trans_release_nic_access(struct iwl_trans *trans, unsigned long *flags)
1167e705c121SKalle Valo {
1168e705c121SKalle Valo 	trans->ops->release_nic_access(trans, flags);
1169e705c121SKalle Valo 	__release(nic_access);
1170e705c121SKalle Valo }
1171e705c121SKalle Valo 
1172e705c121SKalle Valo static inline void iwl_trans_fw_error(struct iwl_trans *trans)
1173e705c121SKalle Valo {
1174e705c121SKalle Valo 	if (WARN_ON_ONCE(!trans->op_mode))
1175e705c121SKalle Valo 		return;
1176e705c121SKalle Valo 
1177e705c121SKalle Valo 	/* prevent double restarts due to the same erroneous FW */
1178e705c121SKalle Valo 	if (!test_and_set_bit(STATUS_FW_ERROR, &trans->status))
1179e705c121SKalle Valo 		iwl_op_mode_nic_error(trans->op_mode);
1180e705c121SKalle Valo }
1181e705c121SKalle Valo 
1182e705c121SKalle Valo /*****************************************************
1183e705c121SKalle Valo  * transport helper functions
1184e705c121SKalle Valo  *****************************************************/
1185e705c121SKalle Valo struct iwl_trans *iwl_trans_alloc(unsigned int priv_size,
1186e705c121SKalle Valo 				  struct device *dev,
1187e705c121SKalle Valo 				  const struct iwl_cfg *cfg,
11881ea423b0SLuca Coelho 				  const struct iwl_trans_ops *ops);
1189e705c121SKalle Valo void iwl_trans_free(struct iwl_trans *trans);
1190e705c121SKalle Valo 
1191e705c121SKalle Valo /*****************************************************
1192e705c121SKalle Valo * driver (transport) register/unregister functions
1193e705c121SKalle Valo ******************************************************/
1194e705c121SKalle Valo int __must_check iwl_pci_register_driver(void);
1195e705c121SKalle Valo void iwl_pci_unregister_driver(void);
1196e705c121SKalle Valo 
1197e705c121SKalle Valo #endif /* __iwl_trans_h__ */
1198