1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* 3 * Copyright (C) 2008-2014, 2018-2021 Intel Corporation 4 * Copyright (C) 2013-2015 Intel Mobile Communications GmbH 5 * Copyright (C) 2016-2017 Intel Deutschland GmbH 6 */ 7 #ifndef __iwl_fw_file_h__ 8 #define __iwl_fw_file_h__ 9 10 #include <linux/netdevice.h> 11 #include <linux/nl80211.h> 12 13 /* v1/v2 uCode file layout */ 14 struct iwl_ucode_header { 15 __le32 ver; /* major/minor/API/serial */ 16 union { 17 struct { 18 __le32 inst_size; /* bytes of runtime code */ 19 __le32 data_size; /* bytes of runtime data */ 20 __le32 init_size; /* bytes of init code */ 21 __le32 init_data_size; /* bytes of init data */ 22 __le32 boot_size; /* bytes of bootstrap code */ 23 u8 data[0]; /* in same order as sizes */ 24 } v1; 25 struct { 26 __le32 build; /* build number */ 27 __le32 inst_size; /* bytes of runtime code */ 28 __le32 data_size; /* bytes of runtime data */ 29 __le32 init_size; /* bytes of init code */ 30 __le32 init_data_size; /* bytes of init data */ 31 __le32 boot_size; /* bytes of bootstrap code */ 32 u8 data[0]; /* in same order as sizes */ 33 } v2; 34 } u; 35 }; 36 37 #define IWL_UCODE_TLV_DEBUG_BASE 0x1000005 38 #define IWL_UCODE_TLV_CONST_BASE 0x100 39 40 /* 41 * new TLV uCode file layout 42 * 43 * The new TLV file format contains TLVs, that each specify 44 * some piece of data. 45 */ 46 47 enum iwl_ucode_tlv_type { 48 IWL_UCODE_TLV_INVALID = 0, /* unused */ 49 IWL_UCODE_TLV_INST = 1, 50 IWL_UCODE_TLV_DATA = 2, 51 IWL_UCODE_TLV_INIT = 3, 52 IWL_UCODE_TLV_INIT_DATA = 4, 53 IWL_UCODE_TLV_BOOT = 5, 54 IWL_UCODE_TLV_PROBE_MAX_LEN = 6, /* a u32 value */ 55 IWL_UCODE_TLV_PAN = 7, /* deprecated -- only used in DVM */ 56 IWL_UCODE_TLV_MEM_DESC = 7, /* replaces PAN in non-DVM */ 57 IWL_UCODE_TLV_RUNT_EVTLOG_PTR = 8, 58 IWL_UCODE_TLV_RUNT_EVTLOG_SIZE = 9, 59 IWL_UCODE_TLV_RUNT_ERRLOG_PTR = 10, 60 IWL_UCODE_TLV_INIT_EVTLOG_PTR = 11, 61 IWL_UCODE_TLV_INIT_EVTLOG_SIZE = 12, 62 IWL_UCODE_TLV_INIT_ERRLOG_PTR = 13, 63 IWL_UCODE_TLV_ENHANCE_SENS_TBL = 14, 64 IWL_UCODE_TLV_PHY_CALIBRATION_SIZE = 15, 65 IWL_UCODE_TLV_WOWLAN_INST = 16, 66 IWL_UCODE_TLV_WOWLAN_DATA = 17, 67 IWL_UCODE_TLV_FLAGS = 18, 68 IWL_UCODE_TLV_SEC_RT = 19, 69 IWL_UCODE_TLV_SEC_INIT = 20, 70 IWL_UCODE_TLV_SEC_WOWLAN = 21, 71 IWL_UCODE_TLV_DEF_CALIB = 22, 72 IWL_UCODE_TLV_PHY_SKU = 23, 73 IWL_UCODE_TLV_SECURE_SEC_RT = 24, 74 IWL_UCODE_TLV_SECURE_SEC_INIT = 25, 75 IWL_UCODE_TLV_SECURE_SEC_WOWLAN = 26, 76 IWL_UCODE_TLV_NUM_OF_CPU = 27, 77 IWL_UCODE_TLV_CSCHEME = 28, 78 IWL_UCODE_TLV_API_CHANGES_SET = 29, 79 IWL_UCODE_TLV_ENABLED_CAPABILITIES = 30, 80 IWL_UCODE_TLV_N_SCAN_CHANNELS = 31, 81 IWL_UCODE_TLV_PAGING = 32, 82 IWL_UCODE_TLV_SEC_RT_USNIFFER = 34, 83 /* 35 is unused */ 84 IWL_UCODE_TLV_FW_VERSION = 36, 85 IWL_UCODE_TLV_FW_DBG_DEST = 38, 86 IWL_UCODE_TLV_FW_DBG_CONF = 39, 87 IWL_UCODE_TLV_FW_DBG_TRIGGER = 40, 88 IWL_UCODE_TLV_CMD_VERSIONS = 48, 89 IWL_UCODE_TLV_FW_GSCAN_CAPA = 50, 90 IWL_UCODE_TLV_FW_MEM_SEG = 51, 91 IWL_UCODE_TLV_IML = 52, 92 IWL_UCODE_TLV_UMAC_DEBUG_ADDRS = 54, 93 IWL_UCODE_TLV_LMAC_DEBUG_ADDRS = 55, 94 IWL_UCODE_TLV_FW_RECOVERY_INFO = 57, 95 IWL_UCODE_TLV_HW_TYPE = 58, 96 IWL_UCODE_TLV_FW_FSEQ_VERSION = 60, 97 IWL_UCODE_TLV_PHY_INTEGRATION_VERSION = 61, 98 99 IWL_UCODE_TLV_PNVM_VERSION = 62, 100 IWL_UCODE_TLV_PNVM_SKU = 64, 101 102 IWL_UCODE_TLV_SEC_TABLE_ADDR = 66, 103 IWL_UCODE_TLV_D3_KEK_KCK_ADDR = 67, 104 IWL_UCODE_TLV_CURRENT_PC = 68, 105 106 IWL_UCODE_TLV_FW_NUM_STATIONS = IWL_UCODE_TLV_CONST_BASE + 0, 107 IWL_UCODE_TLV_FW_NUM_BEACONS = IWL_UCODE_TLV_CONST_BASE + 2, 108 109 IWL_UCODE_TLV_TYPE_DEBUG_INFO = IWL_UCODE_TLV_DEBUG_BASE + 0, 110 IWL_UCODE_TLV_TYPE_BUFFER_ALLOCATION = IWL_UCODE_TLV_DEBUG_BASE + 1, 111 IWL_UCODE_TLV_TYPE_HCMD = IWL_UCODE_TLV_DEBUG_BASE + 2, 112 IWL_UCODE_TLV_TYPE_REGIONS = IWL_UCODE_TLV_DEBUG_BASE + 3, 113 IWL_UCODE_TLV_TYPE_TRIGGERS = IWL_UCODE_TLV_DEBUG_BASE + 4, 114 IWL_UCODE_TLV_TYPE_CONF_SET = IWL_UCODE_TLV_DEBUG_BASE + 5, 115 IWL_UCODE_TLV_DEBUG_MAX = IWL_UCODE_TLV_TYPE_TRIGGERS, 116 117 /* TLVs 0x1000-0x2000 are for internal driver usage */ 118 IWL_UCODE_TLV_FW_DBG_DUMP_LST = 0x1000, 119 }; 120 121 struct iwl_ucode_tlv { 122 __le32 type; /* see above */ 123 __le32 length; /* not including type/length fields */ 124 u8 data[]; 125 }; 126 127 #define IWL_TLV_UCODE_MAGIC 0x0a4c5749 128 #define FW_VER_HUMAN_READABLE_SZ 64 129 130 struct iwl_tlv_ucode_header { 131 /* 132 * The TLV style ucode header is distinguished from 133 * the v1/v2 style header by first four bytes being 134 * zero, as such is an invalid combination of 135 * major/minor/API/serial versions. 136 */ 137 __le32 zero; 138 __le32 magic; 139 u8 human_readable[FW_VER_HUMAN_READABLE_SZ]; 140 /* major/minor/API/serial or major in new format */ 141 __le32 ver; 142 __le32 build; 143 __le64 ignore; 144 /* 145 * The data contained herein has a TLV layout, 146 * see above for the TLV header and types. 147 * Note that each TLV is padded to a length 148 * that is a multiple of 4 for alignment. 149 */ 150 u8 data[]; 151 }; 152 153 /* 154 * ucode TLVs 155 * 156 * ability to get extension for: flags & capabilities from ucode binaries files 157 */ 158 struct iwl_ucode_api { 159 __le32 api_index; 160 __le32 api_flags; 161 } __packed; 162 163 struct iwl_ucode_capa { 164 __le32 api_index; 165 __le32 api_capa; 166 } __packed; 167 168 /** 169 * enum iwl_ucode_tlv_flag - ucode API flags 170 * @IWL_UCODE_TLV_FLAGS_PAN: This is PAN capable microcode; this previously 171 * was a separate TLV but moved here to save space. 172 * @IWL_UCODE_TLV_FLAGS_NEWSCAN: new uCode scan behavior on hidden SSID, 173 * treats good CRC threshold as a boolean 174 * @IWL_UCODE_TLV_FLAGS_MFP: This uCode image supports MFP (802.11w). 175 * @IWL_UCODE_TLV_FLAGS_UAPSD_SUPPORT: This uCode image supports uAPSD 176 * @IWL_UCODE_TLV_FLAGS_SHORT_BL: 16 entries of block list instead of 64 in scan 177 * offload profile config command. 178 * @IWL_UCODE_TLV_FLAGS_D3_6_IPV6_ADDRS: D3 image supports up to six 179 * (rather than two) IPv6 addresses 180 * @IWL_UCODE_TLV_FLAGS_NO_BASIC_SSID: not sending a probe with the SSID element 181 * from the probe request template. 182 * @IWL_UCODE_TLV_FLAGS_NEW_NSOFFL_SMALL: new NS offload (small version) 183 * @IWL_UCODE_TLV_FLAGS_NEW_NSOFFL_LARGE: new NS offload (large version) 184 * @IWL_UCODE_TLV_FLAGS_UAPSD_SUPPORT: General support for uAPSD 185 * @IWL_UCODE_TLV_FLAGS_P2P_PS_UAPSD: P2P client supports uAPSD power save 186 * @IWL_UCODE_TLV_FLAGS_EBS_SUPPORT: this uCode image supports EBS. 187 */ 188 enum iwl_ucode_tlv_flag { 189 IWL_UCODE_TLV_FLAGS_PAN = BIT(0), 190 IWL_UCODE_TLV_FLAGS_NEWSCAN = BIT(1), 191 IWL_UCODE_TLV_FLAGS_MFP = BIT(2), 192 IWL_UCODE_TLV_FLAGS_SHORT_BL = BIT(7), 193 IWL_UCODE_TLV_FLAGS_D3_6_IPV6_ADDRS = BIT(10), 194 IWL_UCODE_TLV_FLAGS_NO_BASIC_SSID = BIT(12), 195 IWL_UCODE_TLV_FLAGS_NEW_NSOFFL_SMALL = BIT(15), 196 IWL_UCODE_TLV_FLAGS_NEW_NSOFFL_LARGE = BIT(16), 197 IWL_UCODE_TLV_FLAGS_UAPSD_SUPPORT = BIT(24), 198 IWL_UCODE_TLV_FLAGS_EBS_SUPPORT = BIT(25), 199 IWL_UCODE_TLV_FLAGS_P2P_PS_UAPSD = BIT(26), 200 }; 201 202 typedef unsigned int __bitwise iwl_ucode_tlv_api_t; 203 204 /** 205 * enum iwl_ucode_tlv_api - ucode api 206 * @IWL_UCODE_TLV_API_FRAGMENTED_SCAN: This ucode supports active dwell time 207 * longer than the passive one, which is essential for fragmented scan. 208 * @IWL_UCODE_TLV_API_WIFI_MCC_UPDATE: ucode supports MCC updates with source. 209 * @IWL_UCODE_TLV_API_LQ_SS_PARAMS: Configure STBC/BFER via LQ CMD ss_params 210 * @IWL_UCODE_TLV_API_NEW_VERSION: new versioning format 211 * @IWL_UCODE_TLV_API_SCAN_TSF_REPORT: Scan start time reported in scan 212 * iteration complete notification, and the timestamp reported for RX 213 * received during scan, are reported in TSF of the mac specified in the 214 * scan request. 215 * @IWL_UCODE_TLV_API_TKIP_MIC_KEYS: This ucode supports version 2 of 216 * ADD_MODIFY_STA_KEY_API_S_VER_2. 217 * @IWL_UCODE_TLV_API_STA_TYPE: This ucode supports station type assignement. 218 * @IWL_UCODE_TLV_API_NAN2_VER2: This ucode supports NAN API version 2 219 * @IWL_UCODE_TLV_API_NEW_RX_STATS: should new RX STATISTICS API be used 220 * @IWL_UCODE_TLV_API_QUOTA_LOW_LATENCY: Quota command includes a field 221 * indicating low latency direction. 222 * @IWL_UCODE_TLV_API_DEPRECATE_TTAK: RX status flag TTAK ok (bit 7) is 223 * deprecated. 224 * @IWL_UCODE_TLV_API_ADAPTIVE_DWELL_V2: This ucode supports version 8 225 * of scan request: SCAN_REQUEST_CMD_UMAC_API_S_VER_8 226 * @IWL_UCODE_TLV_API_FRAG_EBS: This ucode supports fragmented EBS 227 * @IWL_UCODE_TLV_API_REDUCE_TX_POWER: This ucode supports v5 of 228 * the REDUCE_TX_POWER_CMD. 229 * @IWL_UCODE_TLV_API_SHORT_BEACON_NOTIF: This ucode supports the short 230 * version of the beacon notification. 231 * @IWL_UCODE_TLV_API_BEACON_FILTER_V4: This ucode supports v4 of 232 * BEACON_FILTER_CONFIG_API_S_VER_4. 233 * @IWL_UCODE_TLV_API_REGULATORY_NVM_INFO: This ucode supports v4 of 234 * REGULATORY_NVM_GET_INFO_RSP_API_S. 235 * @IWL_UCODE_TLV_API_FTM_NEW_RANGE_REQ: This ucode supports v7 of 236 * LOCATION_RANGE_REQ_CMD_API_S and v6 of LOCATION_RANGE_RESP_NTFY_API_S. 237 * @IWL_UCODE_TLV_API_SCAN_OFFLOAD_CHANS: This ucode supports v2 of 238 * SCAN_OFFLOAD_PROFILE_MATCH_RESULTS_S and v3 of 239 * SCAN_OFFLOAD_PROFILES_QUERY_RSP_S. 240 * @IWL_UCODE_TLV_API_MBSSID_HE: This ucode supports v2 of 241 * STA_CONTEXT_DOT11AX_API_S 242 * @IWL_UCODE_TLV_API_SAR_TABLE_VER: This ucode supports different sar 243 * version tables. 244 * @IWL_UCODE_TLV_API_REDUCED_SCAN_CONFIG: This ucode supports v3 of 245 * SCAN_CONFIG_DB_CMD_API_S. 246 * 247 * @NUM_IWL_UCODE_TLV_API: number of bits used 248 */ 249 enum iwl_ucode_tlv_api { 250 /* API Set 0 */ 251 IWL_UCODE_TLV_API_FRAGMENTED_SCAN = (__force iwl_ucode_tlv_api_t)8, 252 IWL_UCODE_TLV_API_WIFI_MCC_UPDATE = (__force iwl_ucode_tlv_api_t)9, 253 IWL_UCODE_TLV_API_LQ_SS_PARAMS = (__force iwl_ucode_tlv_api_t)18, 254 IWL_UCODE_TLV_API_NEW_VERSION = (__force iwl_ucode_tlv_api_t)20, 255 IWL_UCODE_TLV_API_SCAN_TSF_REPORT = (__force iwl_ucode_tlv_api_t)28, 256 IWL_UCODE_TLV_API_TKIP_MIC_KEYS = (__force iwl_ucode_tlv_api_t)29, 257 IWL_UCODE_TLV_API_STA_TYPE = (__force iwl_ucode_tlv_api_t)30, 258 IWL_UCODE_TLV_API_NAN2_VER2 = (__force iwl_ucode_tlv_api_t)31, 259 /* API Set 1 */ 260 IWL_UCODE_TLV_API_ADAPTIVE_DWELL = (__force iwl_ucode_tlv_api_t)32, 261 IWL_UCODE_TLV_API_OCE = (__force iwl_ucode_tlv_api_t)33, 262 IWL_UCODE_TLV_API_NEW_BEACON_TEMPLATE = (__force iwl_ucode_tlv_api_t)34, 263 IWL_UCODE_TLV_API_NEW_RX_STATS = (__force iwl_ucode_tlv_api_t)35, 264 IWL_UCODE_TLV_API_WOWLAN_KEY_MATERIAL = (__force iwl_ucode_tlv_api_t)36, 265 IWL_UCODE_TLV_API_QUOTA_LOW_LATENCY = (__force iwl_ucode_tlv_api_t)38, 266 IWL_UCODE_TLV_API_DEPRECATE_TTAK = (__force iwl_ucode_tlv_api_t)41, 267 IWL_UCODE_TLV_API_ADAPTIVE_DWELL_V2 = (__force iwl_ucode_tlv_api_t)42, 268 IWL_UCODE_TLV_API_FRAG_EBS = (__force iwl_ucode_tlv_api_t)44, 269 IWL_UCODE_TLV_API_REDUCE_TX_POWER = (__force iwl_ucode_tlv_api_t)45, 270 IWL_UCODE_TLV_API_SHORT_BEACON_NOTIF = (__force iwl_ucode_tlv_api_t)46, 271 IWL_UCODE_TLV_API_BEACON_FILTER_V4 = (__force iwl_ucode_tlv_api_t)47, 272 IWL_UCODE_TLV_API_REGULATORY_NVM_INFO = (__force iwl_ucode_tlv_api_t)48, 273 IWL_UCODE_TLV_API_FTM_NEW_RANGE_REQ = (__force iwl_ucode_tlv_api_t)49, 274 IWL_UCODE_TLV_API_SCAN_OFFLOAD_CHANS = (__force iwl_ucode_tlv_api_t)50, 275 IWL_UCODE_TLV_API_MBSSID_HE = (__force iwl_ucode_tlv_api_t)52, 276 IWL_UCODE_TLV_API_WOWLAN_TCP_SYN_WAKE = (__force iwl_ucode_tlv_api_t)53, 277 IWL_UCODE_TLV_API_FTM_RTT_ACCURACY = (__force iwl_ucode_tlv_api_t)54, 278 IWL_UCODE_TLV_API_SAR_TABLE_VER = (__force iwl_ucode_tlv_api_t)55, 279 IWL_UCODE_TLV_API_REDUCED_SCAN_CONFIG = (__force iwl_ucode_tlv_api_t)56, 280 IWL_UCODE_TLV_API_ADWELL_HB_DEF_N_AP = (__force iwl_ucode_tlv_api_t)57, 281 IWL_UCODE_TLV_API_SCAN_EXT_CHAN_VER = (__force iwl_ucode_tlv_api_t)58, 282 IWL_UCODE_TLV_API_BAND_IN_RX_DATA = (__force iwl_ucode_tlv_api_t)59, 283 284 285 #ifdef __CHECKER__ 286 /* sparse says it cannot increment the previous enum member */ 287 #define NUM_IWL_UCODE_TLV_API 128 288 #else 289 NUM_IWL_UCODE_TLV_API 290 #endif 291 }; 292 293 typedef unsigned int __bitwise iwl_ucode_tlv_capa_t; 294 295 /** 296 * enum iwl_ucode_tlv_capa - ucode capabilities 297 * @IWL_UCODE_TLV_CAPA_D0I3_SUPPORT: supports D0i3 298 * @IWL_UCODE_TLV_CAPA_LAR_SUPPORT: supports Location Aware Regulatory 299 * @IWL_UCODE_TLV_CAPA_UMAC_SCAN: supports UMAC scan. 300 * @IWL_UCODE_TLV_CAPA_BEAMFORMER: supports Beamformer 301 * @IWL_UCODE_TLV_CAPA_TDLS_SUPPORT: support basic TDLS functionality 302 * @IWL_UCODE_TLV_CAPA_TXPOWER_INSERTION_SUPPORT: supports insertion of current 303 * tx power value into TPC Report action frame and Link Measurement Report 304 * action frame 305 * @IWL_UCODE_TLV_CAPA_DS_PARAM_SET_IE_SUPPORT: supports updating current 306 * channel in DS parameter set element in probe requests. 307 * @IWL_UCODE_TLV_CAPA_WFA_TPC_REP_IE_SUPPORT: supports adding TPC Report IE in 308 * probe requests. 309 * @IWL_UCODE_TLV_CAPA_QUIET_PERIOD_SUPPORT: supports Quiet Period requests 310 * @IWL_UCODE_TLV_CAPA_DQA_SUPPORT: supports dynamic queue allocation (DQA), 311 * which also implies support for the scheduler configuration command 312 * @IWL_UCODE_TLV_CAPA_TDLS_CHANNEL_SWITCH: supports TDLS channel switching 313 * @IWL_UCODE_TLV_CAPA_CNSLDTD_D3_D0_IMG: Consolidated D3-D0 image 314 * @IWL_UCODE_TLV_CAPA_HOTSPOT_SUPPORT: supports Hot Spot Command 315 * @IWL_UCODE_TLV_CAPA_CSUM_SUPPORT: supports TCP Checksum Offload 316 * @IWL_UCODE_TLV_CAPA_RADIO_BEACON_STATS: support radio and beacon statistics 317 * @IWL_UCODE_TLV_CAPA_P2P_SCM_UAPSD: supports U-APSD on p2p interface when it 318 * is standalone or with a BSS station interface in the same binding. 319 * @IWL_UCODE_TLV_CAPA_BT_COEX_PLCR: enabled BT Coex packet level co-running 320 * @IWL_UCODE_TLV_CAPA_LAR_MULTI_MCC: ucode supports LAR updates with different 321 * sources for the MCC. This TLV bit is a future replacement to 322 * IWL_UCODE_TLV_API_WIFI_MCC_UPDATE. When either is set, multi-source LAR 323 * is supported. 324 * @IWL_UCODE_TLV_CAPA_BT_COEX_RRC: supports BT Coex RRC 325 * @IWL_UCODE_TLV_CAPA_GSCAN_SUPPORT: supports gscan (no longer used) 326 * @IWL_UCODE_TLV_CAPA_FRAGMENTED_PNVM_IMG: supports fragmented PNVM image 327 * @IWL_UCODE_TLV_CAPA_SOC_LATENCY_SUPPORT: the firmware supports setting 328 * stabilization latency for SoCs. 329 * @IWL_UCODE_TLV_CAPA_STA_PM_NOTIF: firmware will send STA PM notification 330 * @IWL_UCODE_TLV_CAPA_TLC_OFFLOAD: firmware implements rate scaling algorithm 331 * @IWL_UCODE_TLV_CAPA_DYNAMIC_QUOTA: firmware implements quota related 332 * @IWL_UCODE_TLV_CAPA_COEX_SCHEMA_2: firmware implements Coex Schema 2 333 * IWL_UCODE_TLV_CAPA_CHANNEL_SWITCH_CMD: firmware supports CSA command 334 * @IWL_UCODE_TLV_CAPA_ULTRA_HB_CHANNELS: firmware supports ultra high band 335 * (6 GHz). 336 * @IWL_UCODE_TLV_CAPA_CS_MODIFY: firmware supports modify action CSA command 337 * @IWL_UCODE_TLV_CAPA_EXTENDED_DTS_MEASURE: extended DTS measurement 338 * @IWL_UCODE_TLV_CAPA_SHORT_PM_TIMEOUTS: supports short PM timeouts 339 * @IWL_UCODE_TLV_CAPA_BT_MPLUT_SUPPORT: supports bt-coex Multi-priority LUT 340 * @IWL_UCODE_TLV_CAPA_CSA_AND_TBTT_OFFLOAD: the firmware supports CSA 341 * countdown offloading. Beacon notifications are not sent to the host. 342 * The fw also offloads TBTT alignment. 343 * @IWL_UCODE_TLV_CAPA_BEACON_ANT_SELECTION: firmware will decide on what 344 * antenna the beacon should be transmitted 345 * @IWL_UCODE_TLV_CAPA_BEACON_STORING: firmware will store the latest beacon 346 * from AP and will send it upon d0i3 exit. 347 * @IWL_UCODE_TLV_CAPA_LAR_SUPPORT_V3: support LAR API V3 348 * @IWL_UCODE_TLV_CAPA_CT_KILL_BY_FW: firmware responsible for CT-kill 349 * @IWL_UCODE_TLV_CAPA_TEMP_THS_REPORT_SUPPORT: supports temperature 350 * thresholds reporting 351 * @IWL_UCODE_TLV_CAPA_CTDP_SUPPORT: supports cTDP command 352 * @IWL_UCODE_TLV_CAPA_USNIFFER_UNIFIED: supports usniffer enabled in 353 * regular image. 354 * @IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG: support getting more shared 355 * memory addresses from the firmware. 356 * @IWL_UCODE_TLV_CAPA_LQM_SUPPORT: supports Link Quality Measurement 357 * @IWL_UCODE_TLV_CAPA_TX_POWER_ACK: reduced TX power API has larger 358 * command size (command version 4) that supports toggling ACK TX 359 * power reduction. 360 * @IWL_UCODE_TLV_CAPA_D3_DEBUG: supports debug recording during D3 361 * @IWL_UCODE_TLV_CAPA_MCC_UPDATE_11AX_SUPPORT: MCC response support 11ax 362 * capability. 363 * @IWL_UCODE_TLV_CAPA_CSI_REPORTING: firmware is capable of being configured 364 * to report the CSI information with (certain) RX frames 365 * @IWL_UCODE_TLV_CAPA_FTM_CALIBRATED: has FTM calibrated and thus supports both 366 * initiator and responder 367 * @IWL_UCODE_TLV_CAPA_MLME_OFFLOAD: supports MLME offload 368 * @IWL_UCODE_TLV_CAPA_PROTECTED_TWT: Supports protection of TWT action frames 369 * @IWL_UCODE_TLV_CAPA_FW_RESET_HANDSHAKE: Supports the firmware handshake in 370 * reset flow 371 * @IWL_UCODE_TLV_CAPA_PASSIVE_6GHZ_SCAN: Support for passive scan on 6GHz PSC 372 * channels even when these are not enabled. 373 * @IWL_UCODE_TLV_CAPA_DUMP_COMPLETE_SUPPORT: Support for indicating dump collection 374 * complete to FW. 375 * 376 * @NUM_IWL_UCODE_TLV_CAPA: number of bits used 377 */ 378 enum iwl_ucode_tlv_capa { 379 /* set 0 */ 380 IWL_UCODE_TLV_CAPA_D0I3_SUPPORT = (__force iwl_ucode_tlv_capa_t)0, 381 IWL_UCODE_TLV_CAPA_LAR_SUPPORT = (__force iwl_ucode_tlv_capa_t)1, 382 IWL_UCODE_TLV_CAPA_UMAC_SCAN = (__force iwl_ucode_tlv_capa_t)2, 383 IWL_UCODE_TLV_CAPA_BEAMFORMER = (__force iwl_ucode_tlv_capa_t)3, 384 IWL_UCODE_TLV_CAPA_TDLS_SUPPORT = (__force iwl_ucode_tlv_capa_t)6, 385 IWL_UCODE_TLV_CAPA_TXPOWER_INSERTION_SUPPORT = (__force iwl_ucode_tlv_capa_t)8, 386 IWL_UCODE_TLV_CAPA_DS_PARAM_SET_IE_SUPPORT = (__force iwl_ucode_tlv_capa_t)9, 387 IWL_UCODE_TLV_CAPA_WFA_TPC_REP_IE_SUPPORT = (__force iwl_ucode_tlv_capa_t)10, 388 IWL_UCODE_TLV_CAPA_QUIET_PERIOD_SUPPORT = (__force iwl_ucode_tlv_capa_t)11, 389 IWL_UCODE_TLV_CAPA_DQA_SUPPORT = (__force iwl_ucode_tlv_capa_t)12, 390 IWL_UCODE_TLV_CAPA_TDLS_CHANNEL_SWITCH = (__force iwl_ucode_tlv_capa_t)13, 391 IWL_UCODE_TLV_CAPA_CNSLDTD_D3_D0_IMG = (__force iwl_ucode_tlv_capa_t)17, 392 IWL_UCODE_TLV_CAPA_HOTSPOT_SUPPORT = (__force iwl_ucode_tlv_capa_t)18, 393 IWL_UCODE_TLV_CAPA_CSUM_SUPPORT = (__force iwl_ucode_tlv_capa_t)21, 394 IWL_UCODE_TLV_CAPA_RADIO_BEACON_STATS = (__force iwl_ucode_tlv_capa_t)22, 395 IWL_UCODE_TLV_CAPA_P2P_SCM_UAPSD = (__force iwl_ucode_tlv_capa_t)26, 396 IWL_UCODE_TLV_CAPA_BT_COEX_PLCR = (__force iwl_ucode_tlv_capa_t)28, 397 IWL_UCODE_TLV_CAPA_LAR_MULTI_MCC = (__force iwl_ucode_tlv_capa_t)29, 398 IWL_UCODE_TLV_CAPA_BT_COEX_RRC = (__force iwl_ucode_tlv_capa_t)30, 399 IWL_UCODE_TLV_CAPA_GSCAN_SUPPORT = (__force iwl_ucode_tlv_capa_t)31, 400 401 /* set 1 */ 402 IWL_UCODE_TLV_CAPA_FRAGMENTED_PNVM_IMG = (__force iwl_ucode_tlv_capa_t)32, 403 IWL_UCODE_TLV_CAPA_SOC_LATENCY_SUPPORT = (__force iwl_ucode_tlv_capa_t)37, 404 IWL_UCODE_TLV_CAPA_STA_PM_NOTIF = (__force iwl_ucode_tlv_capa_t)38, 405 IWL_UCODE_TLV_CAPA_BINDING_CDB_SUPPORT = (__force iwl_ucode_tlv_capa_t)39, 406 IWL_UCODE_TLV_CAPA_CDB_SUPPORT = (__force iwl_ucode_tlv_capa_t)40, 407 IWL_UCODE_TLV_CAPA_D0I3_END_FIRST = (__force iwl_ucode_tlv_capa_t)41, 408 IWL_UCODE_TLV_CAPA_TLC_OFFLOAD = (__force iwl_ucode_tlv_capa_t)43, 409 IWL_UCODE_TLV_CAPA_DYNAMIC_QUOTA = (__force iwl_ucode_tlv_capa_t)44, 410 IWL_UCODE_TLV_CAPA_COEX_SCHEMA_2 = (__force iwl_ucode_tlv_capa_t)45, 411 IWL_UCODE_TLV_CAPA_CHANNEL_SWITCH_CMD = (__force iwl_ucode_tlv_capa_t)46, 412 IWL_UCODE_TLV_CAPA_FTM_CALIBRATED = (__force iwl_ucode_tlv_capa_t)47, 413 IWL_UCODE_TLV_CAPA_ULTRA_HB_CHANNELS = (__force iwl_ucode_tlv_capa_t)48, 414 IWL_UCODE_TLV_CAPA_CS_MODIFY = (__force iwl_ucode_tlv_capa_t)49, 415 IWL_UCODE_TLV_CAPA_SET_LTR_GEN2 = (__force iwl_ucode_tlv_capa_t)50, 416 IWL_UCODE_TLV_CAPA_SET_PPAG = (__force iwl_ucode_tlv_capa_t)52, 417 IWL_UCODE_TLV_CAPA_TAS_CFG = (__force iwl_ucode_tlv_capa_t)53, 418 IWL_UCODE_TLV_CAPA_SESSION_PROT_CMD = (__force iwl_ucode_tlv_capa_t)54, 419 IWL_UCODE_TLV_CAPA_PROTECTED_TWT = (__force iwl_ucode_tlv_capa_t)56, 420 IWL_UCODE_TLV_CAPA_FW_RESET_HANDSHAKE = (__force iwl_ucode_tlv_capa_t)57, 421 IWL_UCODE_TLV_CAPA_PASSIVE_6GHZ_SCAN = (__force iwl_ucode_tlv_capa_t)58, 422 IWL_UCODE_TLV_CAPA_HIDDEN_6GHZ_SCAN = (__force iwl_ucode_tlv_capa_t)59, 423 IWL_UCODE_TLV_CAPA_BROADCAST_TWT = (__force iwl_ucode_tlv_capa_t)60, 424 IWL_UCODE_TLV_CAPA_COEX_HIGH_PRIO = (__force iwl_ucode_tlv_capa_t)61, 425 IWL_UCODE_TLV_CAPA_RFIM_SUPPORT = (__force iwl_ucode_tlv_capa_t)62, 426 IWL_UCODE_TLV_CAPA_BAID_ML_SUPPORT = (__force iwl_ucode_tlv_capa_t)63, 427 428 /* set 2 */ 429 IWL_UCODE_TLV_CAPA_EXTENDED_DTS_MEASURE = (__force iwl_ucode_tlv_capa_t)64, 430 IWL_UCODE_TLV_CAPA_SHORT_PM_TIMEOUTS = (__force iwl_ucode_tlv_capa_t)65, 431 IWL_UCODE_TLV_CAPA_BT_MPLUT_SUPPORT = (__force iwl_ucode_tlv_capa_t)67, 432 IWL_UCODE_TLV_CAPA_MULTI_QUEUE_RX_SUPPORT = (__force iwl_ucode_tlv_capa_t)68, 433 IWL_UCODE_TLV_CAPA_CSA_AND_TBTT_OFFLOAD = (__force iwl_ucode_tlv_capa_t)70, 434 IWL_UCODE_TLV_CAPA_BEACON_ANT_SELECTION = (__force iwl_ucode_tlv_capa_t)71, 435 IWL_UCODE_TLV_CAPA_BEACON_STORING = (__force iwl_ucode_tlv_capa_t)72, 436 IWL_UCODE_TLV_CAPA_LAR_SUPPORT_V3 = (__force iwl_ucode_tlv_capa_t)73, 437 IWL_UCODE_TLV_CAPA_CT_KILL_BY_FW = (__force iwl_ucode_tlv_capa_t)74, 438 IWL_UCODE_TLV_CAPA_TEMP_THS_REPORT_SUPPORT = (__force iwl_ucode_tlv_capa_t)75, 439 IWL_UCODE_TLV_CAPA_CTDP_SUPPORT = (__force iwl_ucode_tlv_capa_t)76, 440 IWL_UCODE_TLV_CAPA_USNIFFER_UNIFIED = (__force iwl_ucode_tlv_capa_t)77, 441 IWL_UCODE_TLV_CAPA_EXTEND_SHARED_MEM_CFG = (__force iwl_ucode_tlv_capa_t)80, 442 IWL_UCODE_TLV_CAPA_LQM_SUPPORT = (__force iwl_ucode_tlv_capa_t)81, 443 IWL_UCODE_TLV_CAPA_TX_POWER_ACK = (__force iwl_ucode_tlv_capa_t)84, 444 IWL_UCODE_TLV_CAPA_D3_DEBUG = (__force iwl_ucode_tlv_capa_t)87, 445 IWL_UCODE_TLV_CAPA_LED_CMD_SUPPORT = (__force iwl_ucode_tlv_capa_t)88, 446 IWL_UCODE_TLV_CAPA_MCC_UPDATE_11AX_SUPPORT = (__force iwl_ucode_tlv_capa_t)89, 447 IWL_UCODE_TLV_CAPA_CSI_REPORTING = (__force iwl_ucode_tlv_capa_t)90, 448 IWL_UCODE_TLV_CAPA_DBG_SUSPEND_RESUME_CMD_SUPP = (__force iwl_ucode_tlv_capa_t)92, 449 IWL_UCODE_TLV_CAPA_DBG_BUF_ALLOC_CMD_SUPP = (__force iwl_ucode_tlv_capa_t)93, 450 451 /* set 3 */ 452 IWL_UCODE_TLV_CAPA_MLME_OFFLOAD = (__force iwl_ucode_tlv_capa_t)96, 453 454 /* 455 * @IWL_UCODE_TLV_CAPA_PSC_CHAN_SUPPORT: supports PSC channels 456 */ 457 IWL_UCODE_TLV_CAPA_PSC_CHAN_SUPPORT = (__force iwl_ucode_tlv_capa_t)98, 458 459 IWL_UCODE_TLV_CAPA_BIGTK_SUPPORT = (__force iwl_ucode_tlv_capa_t)100, 460 IWL_UCODE_TLV_CAPA_DRAM_FRAG_SUPPORT = (__force iwl_ucode_tlv_capa_t)104, 461 IWL_UCODE_TLV_CAPA_DUMP_COMPLETE_SUPPORT = (__force iwl_ucode_tlv_capa_t)105, 462 IWL_UCODE_TLV_CAPA_SYNCED_TIME = (__force iwl_ucode_tlv_capa_t)106, 463 IWL_UCODE_TLV_CAPA_TIME_SYNC_BOTH_FTM_TM = (__force iwl_ucode_tlv_capa_t)108, 464 IWL_UCODE_TLV_CAPA_BIGTK_TX_SUPPORT = (__force iwl_ucode_tlv_capa_t)109, 465 IWL_UCODE_TLV_CAPA_MLD_API_SUPPORT = (__force iwl_ucode_tlv_capa_t)110, 466 IWL_UCODE_TLV_CAPA_SCAN_DONT_TOGGLE_ANT = (__force iwl_ucode_tlv_capa_t)111, 467 IWL_UCODE_TLV_CAPA_PPAG_CHINA_BIOS_SUPPORT = (__force iwl_ucode_tlv_capa_t)112, 468 IWL_UCODE_TLV_CAPA_OFFLOAD_REJ_BTM_SUPPORT = (__force iwl_ucode_tlv_capa_t)113, 469 IWL_UCODE_TLV_CAPA_STA_EXP_MFP_SUPPORT = (__force iwl_ucode_tlv_capa_t)114, 470 471 #ifdef __CHECKER__ 472 /* sparse says it cannot increment the previous enum member */ 473 #define NUM_IWL_UCODE_TLV_CAPA 128 474 #else 475 NUM_IWL_UCODE_TLV_CAPA 476 #endif 477 }; 478 479 /* The default calibrate table size if not specified by firmware file */ 480 #define IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE 18 481 #define IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE 19 482 #define IWL_MAX_PHY_CALIBRATE_TBL_SIZE 253 483 484 /* The default max probe length if not specified by the firmware file */ 485 #define IWL_DEFAULT_MAX_PROBE_LENGTH 200 486 487 /* 488 * For 16.0 uCode and above, there is no differentiation between sections, 489 * just an offset to the HW address. 490 */ 491 #define CPU1_CPU2_SEPARATOR_SECTION 0xFFFFCCCC 492 #define PAGING_SEPARATOR_SECTION 0xAAAABBBB 493 494 /* uCode version contains 4 values: Major/Minor/API/Serial */ 495 #define IWL_UCODE_MAJOR(ver) (((ver) & 0xFF000000) >> 24) 496 #define IWL_UCODE_MINOR(ver) (((ver) & 0x00FF0000) >> 16) 497 #define IWL_UCODE_API(ver) (((ver) & 0x0000FF00) >> 8) 498 #define IWL_UCODE_SERIAL(ver) ((ver) & 0x000000FF) 499 500 /** 501 * struct iwl_tlv_calib_ctrl - Calibration control struct. 502 * Sent as part of the phy configuration command. 503 * @flow_trigger: bitmap for which calibrations to perform according to 504 * flow triggers. 505 * @event_trigger: bitmap for which calibrations to perform according to 506 * event triggers. 507 */ 508 struct iwl_tlv_calib_ctrl { 509 __le32 flow_trigger; 510 __le32 event_trigger; 511 } __packed; 512 513 enum iwl_fw_phy_cfg { 514 FW_PHY_CFG_RADIO_TYPE_POS = 0, 515 FW_PHY_CFG_RADIO_TYPE = 0x3 << FW_PHY_CFG_RADIO_TYPE_POS, 516 FW_PHY_CFG_RADIO_STEP_POS = 2, 517 FW_PHY_CFG_RADIO_STEP = 0x3 << FW_PHY_CFG_RADIO_STEP_POS, 518 FW_PHY_CFG_RADIO_DASH_POS = 4, 519 FW_PHY_CFG_RADIO_DASH = 0x3 << FW_PHY_CFG_RADIO_DASH_POS, 520 FW_PHY_CFG_TX_CHAIN_POS = 16, 521 FW_PHY_CFG_TX_CHAIN = 0xf << FW_PHY_CFG_TX_CHAIN_POS, 522 FW_PHY_CFG_RX_CHAIN_POS = 20, 523 FW_PHY_CFG_RX_CHAIN = 0xf << FW_PHY_CFG_RX_CHAIN_POS, 524 FW_PHY_CFG_CHAIN_SAD_POS = 23, 525 FW_PHY_CFG_CHAIN_SAD_ENABLED = 0x1 << FW_PHY_CFG_CHAIN_SAD_POS, 526 FW_PHY_CFG_CHAIN_SAD_ANT_A = 0x2 << FW_PHY_CFG_CHAIN_SAD_POS, 527 FW_PHY_CFG_CHAIN_SAD_ANT_B = 0x4 << FW_PHY_CFG_CHAIN_SAD_POS, 528 FW_PHY_CFG_SHARED_CLK = BIT(31), 529 }; 530 531 enum iwl_fw_dbg_reg_operator { 532 CSR_ASSIGN, 533 CSR_SETBIT, 534 CSR_CLEARBIT, 535 536 PRPH_ASSIGN, 537 PRPH_SETBIT, 538 PRPH_CLEARBIT, 539 540 INDIRECT_ASSIGN, 541 INDIRECT_SETBIT, 542 INDIRECT_CLEARBIT, 543 544 PRPH_BLOCKBIT, 545 }; 546 547 /** 548 * struct iwl_fw_dbg_reg_op - an operation on a register 549 * 550 * @op: &enum iwl_fw_dbg_reg_operator 551 * @addr: offset of the register 552 * @val: value 553 */ 554 struct iwl_fw_dbg_reg_op { 555 u8 op; 556 u8 reserved[3]; 557 __le32 addr; 558 __le32 val; 559 } __packed; 560 561 /** 562 * enum iwl_fw_dbg_monitor_mode - available monitor recording modes 563 * 564 * @SMEM_MODE: monitor stores the data in SMEM 565 * @EXTERNAL_MODE: monitor stores the data in allocated DRAM 566 * @MARBH_MODE: monitor stores the data in MARBH buffer 567 * @MIPI_MODE: monitor outputs the data through the MIPI interface 568 */ 569 enum iwl_fw_dbg_monitor_mode { 570 SMEM_MODE = 0, 571 EXTERNAL_MODE = 1, 572 MARBH_MODE = 2, 573 MIPI_MODE = 3, 574 }; 575 576 /** 577 * struct iwl_fw_dbg_mem_seg_tlv - configures the debug data memory segments 578 * 579 * @data_type: the memory segment type to record 580 * @ofs: the memory segment offset 581 * @len: the memory segment length, in bytes 582 * 583 * This parses IWL_UCODE_TLV_FW_MEM_SEG 584 */ 585 struct iwl_fw_dbg_mem_seg_tlv { 586 __le32 data_type; 587 __le32 ofs; 588 __le32 len; 589 } __packed; 590 591 /** 592 * struct iwl_fw_dbg_dest_tlv_v1 - configures the destination of the debug data 593 * 594 * @version: version of the TLV - currently 0 595 * @monitor_mode: &enum iwl_fw_dbg_monitor_mode 596 * @size_power: buffer size will be 2^(size_power + 11) 597 * @base_reg: addr of the base addr register (PRPH) 598 * @end_reg: addr of the end addr register (PRPH) 599 * @write_ptr_reg: the addr of the reg of the write pointer 600 * @wrap_count: the addr of the reg of the wrap_count 601 * @base_shift: shift right of the base addr reg 602 * @end_shift: shift right of the end addr reg 603 * @reg_ops: array of registers operations 604 * 605 * This parses IWL_UCODE_TLV_FW_DBG_DEST 606 */ 607 struct iwl_fw_dbg_dest_tlv_v1 { 608 u8 version; 609 u8 monitor_mode; 610 u8 size_power; 611 u8 reserved; 612 __le32 base_reg; 613 __le32 end_reg; 614 __le32 write_ptr_reg; 615 __le32 wrap_count; 616 u8 base_shift; 617 u8 end_shift; 618 struct iwl_fw_dbg_reg_op reg_ops[]; 619 } __packed; 620 621 /* Mask of the register for defining the LDBG MAC2SMEM buffer SMEM size */ 622 #define IWL_LDBG_M2S_BUF_SIZE_MSK 0x0fff0000 623 /* Mask of the register for defining the LDBG MAC2SMEM SMEM base address */ 624 #define IWL_LDBG_M2S_BUF_BA_MSK 0x00000fff 625 /* The smem buffer chunks are in units of 256 bits */ 626 #define IWL_M2S_UNIT_SIZE 0x100 627 628 struct iwl_fw_dbg_dest_tlv { 629 u8 version; 630 u8 monitor_mode; 631 u8 size_power; 632 u8 reserved; 633 __le32 cfg_reg; 634 __le32 write_ptr_reg; 635 __le32 wrap_count; 636 u8 base_shift; 637 u8 size_shift; 638 struct iwl_fw_dbg_reg_op reg_ops[]; 639 } __packed; 640 641 struct iwl_fw_dbg_conf_hcmd { 642 u8 id; 643 u8 reserved; 644 __le16 len; 645 u8 data[]; 646 } __packed; 647 648 /** 649 * enum iwl_fw_dbg_trigger_mode - triggers functionalities 650 * 651 * @IWL_FW_DBG_TRIGGER_START: when trigger occurs re-conf the dbg mechanism 652 * @IWL_FW_DBG_TRIGGER_STOP: when trigger occurs pull the dbg data 653 * @IWL_FW_DBG_TRIGGER_MONITOR_ONLY: when trigger occurs trigger is set to 654 * collect only monitor data 655 */ 656 enum iwl_fw_dbg_trigger_mode { 657 IWL_FW_DBG_TRIGGER_START = BIT(0), 658 IWL_FW_DBG_TRIGGER_STOP = BIT(1), 659 IWL_FW_DBG_TRIGGER_MONITOR_ONLY = BIT(2), 660 }; 661 662 /** 663 * enum iwl_fw_dbg_trigger_flags - the flags supported by wrt triggers 664 * @IWL_FW_DBG_FORCE_RESTART: force a firmware restart 665 */ 666 enum iwl_fw_dbg_trigger_flags { 667 IWL_FW_DBG_FORCE_RESTART = BIT(0), 668 }; 669 670 /** 671 * enum iwl_fw_dbg_trigger_vif_type - define the VIF type for a trigger 672 * @IWL_FW_DBG_CONF_VIF_ANY: any vif type 673 * @IWL_FW_DBG_CONF_VIF_IBSS: IBSS mode 674 * @IWL_FW_DBG_CONF_VIF_STATION: BSS mode 675 * @IWL_FW_DBG_CONF_VIF_AP: AP mode 676 * @IWL_FW_DBG_CONF_VIF_P2P_CLIENT: P2P Client mode 677 * @IWL_FW_DBG_CONF_VIF_P2P_GO: P2P GO mode 678 * @IWL_FW_DBG_CONF_VIF_P2P_DEVICE: P2P device 679 */ 680 enum iwl_fw_dbg_trigger_vif_type { 681 IWL_FW_DBG_CONF_VIF_ANY = NL80211_IFTYPE_UNSPECIFIED, 682 IWL_FW_DBG_CONF_VIF_IBSS = NL80211_IFTYPE_ADHOC, 683 IWL_FW_DBG_CONF_VIF_STATION = NL80211_IFTYPE_STATION, 684 IWL_FW_DBG_CONF_VIF_AP = NL80211_IFTYPE_AP, 685 IWL_FW_DBG_CONF_VIF_P2P_CLIENT = NL80211_IFTYPE_P2P_CLIENT, 686 IWL_FW_DBG_CONF_VIF_P2P_GO = NL80211_IFTYPE_P2P_GO, 687 IWL_FW_DBG_CONF_VIF_P2P_DEVICE = NL80211_IFTYPE_P2P_DEVICE, 688 }; 689 690 /** 691 * struct iwl_fw_dbg_trigger_tlv - a TLV that describes the trigger 692 * @id: &enum iwl_fw_dbg_trigger 693 * @vif_type: &enum iwl_fw_dbg_trigger_vif_type 694 * @stop_conf_ids: bitmap of configurations this trigger relates to. 695 * if the mode is %IWL_FW_DBG_TRIGGER_STOP, then if the bit corresponding 696 * to the currently running configuration is set, the data should be 697 * collected. 698 * @stop_delay: how many milliseconds to wait before collecting the data 699 * after the STOP trigger fires. 700 * @mode: &enum iwl_fw_dbg_trigger_mode - can be stop / start of both 701 * @start_conf_id: if mode is %IWL_FW_DBG_TRIGGER_START, this defines what 702 * configuration should be applied when the triggers kicks in. 703 * @occurrences: number of occurrences. 0 means the trigger will never fire. 704 * @trig_dis_ms: the time, in milliseconds, after an occurrence of this 705 * trigger in which another occurrence should be ignored. 706 * @flags: &enum iwl_fw_dbg_trigger_flags 707 */ 708 struct iwl_fw_dbg_trigger_tlv { 709 __le32 id; 710 __le32 vif_type; 711 __le32 stop_conf_ids; 712 __le32 stop_delay; 713 u8 mode; 714 u8 start_conf_id; 715 __le16 occurrences; 716 __le16 trig_dis_ms; 717 u8 flags; 718 u8 reserved[5]; 719 720 u8 data[]; 721 } __packed; 722 723 #define FW_DBG_START_FROM_ALIVE 0 724 #define FW_DBG_CONF_MAX 32 725 #define FW_DBG_INVALID 0xff 726 727 /** 728 * struct iwl_fw_dbg_trigger_missed_bcon - configures trigger for missed beacons 729 * @stop_consec_missed_bcon: stop recording if threshold is crossed. 730 * @stop_consec_missed_bcon_since_rx: stop recording if threshold is crossed. 731 * @start_consec_missed_bcon: start recording if threshold is crossed. 732 * @start_consec_missed_bcon_since_rx: start recording if threshold is crossed. 733 * @reserved1: reserved 734 * @reserved2: reserved 735 */ 736 struct iwl_fw_dbg_trigger_missed_bcon { 737 __le32 stop_consec_missed_bcon; 738 __le32 stop_consec_missed_bcon_since_rx; 739 __le32 reserved2[2]; 740 __le32 start_consec_missed_bcon; 741 __le32 start_consec_missed_bcon_since_rx; 742 __le32 reserved1[2]; 743 } __packed; 744 745 /** 746 * struct iwl_fw_dbg_trigger_cmd - configures trigger for messages from FW. 747 * cmds: the list of commands to trigger the collection on 748 */ 749 struct iwl_fw_dbg_trigger_cmd { 750 struct cmd { 751 u8 cmd_id; 752 u8 group_id; 753 } __packed cmds[16]; 754 } __packed; 755 756 /** 757 * iwl_fw_dbg_trigger_stats - configures trigger for statistics 758 * @stop_offset: the offset of the value to be monitored 759 * @stop_threshold: the threshold above which to collect 760 * @start_offset: the offset of the value to be monitored 761 * @start_threshold: the threshold above which to start recording 762 */ 763 struct iwl_fw_dbg_trigger_stats { 764 __le32 stop_offset; 765 __le32 stop_threshold; 766 __le32 start_offset; 767 __le32 start_threshold; 768 } __packed; 769 770 /** 771 * struct iwl_fw_dbg_trigger_low_rssi - trigger for low beacon RSSI 772 * @rssi: RSSI value to trigger at 773 */ 774 struct iwl_fw_dbg_trigger_low_rssi { 775 __le32 rssi; 776 } __packed; 777 778 /** 779 * struct iwl_fw_dbg_trigger_mlme - configures trigger for mlme events 780 * @stop_auth_denied: number of denied authentication to collect 781 * @stop_auth_timeout: number of authentication timeout to collect 782 * @stop_rx_deauth: number of Rx deauth before to collect 783 * @stop_tx_deauth: number of Tx deauth before to collect 784 * @stop_assoc_denied: number of denied association to collect 785 * @stop_assoc_timeout: number of association timeout to collect 786 * @stop_connection_loss: number of connection loss to collect 787 * @start_auth_denied: number of denied authentication to start recording 788 * @start_auth_timeout: number of authentication timeout to start recording 789 * @start_rx_deauth: number of Rx deauth to start recording 790 * @start_tx_deauth: number of Tx deauth to start recording 791 * @start_assoc_denied: number of denied association to start recording 792 * @start_assoc_timeout: number of association timeout to start recording 793 * @start_connection_loss: number of connection loss to start recording 794 */ 795 struct iwl_fw_dbg_trigger_mlme { 796 u8 stop_auth_denied; 797 u8 stop_auth_timeout; 798 u8 stop_rx_deauth; 799 u8 stop_tx_deauth; 800 801 u8 stop_assoc_denied; 802 u8 stop_assoc_timeout; 803 u8 stop_connection_loss; 804 u8 reserved; 805 806 u8 start_auth_denied; 807 u8 start_auth_timeout; 808 u8 start_rx_deauth; 809 u8 start_tx_deauth; 810 811 u8 start_assoc_denied; 812 u8 start_assoc_timeout; 813 u8 start_connection_loss; 814 u8 reserved2; 815 } __packed; 816 817 /** 818 * struct iwl_fw_dbg_trigger_txq_timer - configures the Tx queue's timer 819 * @command_queue: timeout for the command queue in ms 820 * @bss: timeout for the queues of a BSS (except for TDLS queues) in ms 821 * @softap: timeout for the queues of a softAP in ms 822 * @p2p_go: timeout for the queues of a P2P GO in ms 823 * @p2p_client: timeout for the queues of a P2P client in ms 824 * @p2p_device: timeout for the queues of a P2P device in ms 825 * @ibss: timeout for the queues of an IBSS in ms 826 * @tdls: timeout for the queues of a TDLS station in ms 827 */ 828 struct iwl_fw_dbg_trigger_txq_timer { 829 __le32 command_queue; 830 __le32 bss; 831 __le32 softap; 832 __le32 p2p_go; 833 __le32 p2p_client; 834 __le32 p2p_device; 835 __le32 ibss; 836 __le32 tdls; 837 __le32 reserved[4]; 838 } __packed; 839 840 /** 841 * struct iwl_fw_dbg_trigger_time_event - configures a time event trigger 842 * time_Events: a list of tuples <id, action_bitmap>. The driver will issue a 843 * trigger each time a time event notification that relates to time event 844 * id with one of the actions in the bitmap is received and 845 * BIT(notif->status) is set in status_bitmap. 846 * 847 */ 848 struct iwl_fw_dbg_trigger_time_event { 849 struct { 850 __le32 id; 851 __le32 action_bitmap; 852 __le32 status_bitmap; 853 } __packed time_events[16]; 854 } __packed; 855 856 /** 857 * struct iwl_fw_dbg_trigger_ba - configures BlockAck related trigger 858 * rx_ba_start: tid bitmap to configure on what tid the trigger should occur 859 * when an Rx BlockAck session is started. 860 * rx_ba_stop: tid bitmap to configure on what tid the trigger should occur 861 * when an Rx BlockAck session is stopped. 862 * tx_ba_start: tid bitmap to configure on what tid the trigger should occur 863 * when a Tx BlockAck session is started. 864 * tx_ba_stop: tid bitmap to configure on what tid the trigger should occur 865 * when a Tx BlockAck session is stopped. 866 * rx_bar: tid bitmap to configure on what tid the trigger should occur 867 * when a BAR is received (for a Tx BlockAck session). 868 * tx_bar: tid bitmap to configure on what tid the trigger should occur 869 * when a BAR is send (for an Rx BlocAck session). 870 * frame_timeout: tid bitmap to configure on what tid the trigger should occur 871 * when a frame times out in the reordering buffer. 872 */ 873 struct iwl_fw_dbg_trigger_ba { 874 __le16 rx_ba_start; 875 __le16 rx_ba_stop; 876 __le16 tx_ba_start; 877 __le16 tx_ba_stop; 878 __le16 rx_bar; 879 __le16 tx_bar; 880 __le16 frame_timeout; 881 } __packed; 882 883 /** 884 * struct iwl_fw_dbg_trigger_tdls - configures trigger for TDLS events. 885 * @action_bitmap: the TDLS action to trigger the collection upon 886 * @peer_mode: trigger on specific peer or all 887 * @peer: the TDLS peer to trigger the collection on 888 */ 889 struct iwl_fw_dbg_trigger_tdls { 890 u8 action_bitmap; 891 u8 peer_mode; 892 u8 peer[ETH_ALEN]; 893 u8 reserved[4]; 894 } __packed; 895 896 /** 897 * struct iwl_fw_dbg_trigger_tx_status - configures trigger for tx response 898 * status. 899 * @statuses: the list of statuses to trigger the collection on 900 */ 901 struct iwl_fw_dbg_trigger_tx_status { 902 struct tx_status { 903 u8 status; 904 u8 reserved[3]; 905 } __packed statuses[16]; 906 __le32 reserved[2]; 907 } __packed; 908 909 /** 910 * struct iwl_fw_dbg_conf_tlv - a TLV that describes a debug configuration. 911 * @id: conf id 912 * @usniffer: should the uSniffer image be used 913 * @num_of_hcmds: how many HCMDs to send are present here 914 * @hcmd: a variable length host command to be sent to apply the configuration. 915 * If there is more than one HCMD to send, they will appear one after the 916 * other and be sent in the order that they appear in. 917 * This parses IWL_UCODE_TLV_FW_DBG_CONF. The user can add up-to 918 * %FW_DBG_CONF_MAX configuration per run. 919 */ 920 struct iwl_fw_dbg_conf_tlv { 921 u8 id; 922 u8 usniffer; 923 u8 reserved; 924 u8 num_of_hcmds; 925 struct iwl_fw_dbg_conf_hcmd hcmd; 926 } __packed; 927 928 #define IWL_FW_CMD_VER_UNKNOWN 99 929 930 /** 931 * struct iwl_fw_cmd_version - firmware command version entry 932 * @cmd: command ID 933 * @group: group ID 934 * @cmd_ver: command version 935 * @notif_ver: notification version 936 */ 937 struct iwl_fw_cmd_version { 938 u8 cmd; 939 u8 group; 940 u8 cmd_ver; 941 u8 notif_ver; 942 } __packed; 943 944 struct iwl_fw_tcm_error_addr { 945 __le32 addr; 946 }; /* FW_TLV_TCM_ERROR_INFO_ADDRS_S */ 947 948 struct iwl_fw_dump_exclude { 949 __le32 addr, size; 950 }; 951 952 static inline size_t _iwl_tlv_array_len(const struct iwl_ucode_tlv *tlv, 953 size_t fixed_size, size_t var_size) 954 { 955 size_t var_len = le32_to_cpu(tlv->length) - fixed_size; 956 957 if (WARN_ON(var_len % var_size)) 958 return 0; 959 960 return var_len / var_size; 961 } 962 963 #define iwl_tlv_array_len(_tlv_ptr, _struct_ptr, _memb) \ 964 _iwl_tlv_array_len((_tlv_ptr), sizeof(*(_struct_ptr)), \ 965 sizeof(_struct_ptr->_memb[0])) 966 967 #endif /* __iwl_fw_file_h__ */ 968