1 /*
2  * Copyright (c) 2010 Broadcom Corporation
3  * Copyright (c) 2013 Hauke Mehrtens <hauke@hauke-m.de>
4  *
5  * Permission to use, copy, modify, and/or distribute this software for any
6  * purpose with or without fee is hereby granted, provided that the above
7  * copyright notice and this permission notice appear in all copies.
8  *
9  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
12  * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
14  * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
15  * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16  */
17 
18 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19 
20 #include <linux/pci_ids.h>
21 #include <linux/if_ether.h>
22 #include <net/cfg80211.h>
23 #include <net/mac80211.h>
24 #include <brcm_hw_ids.h>
25 #include <aiutils.h>
26 #include <chipcommon.h>
27 #include "rate.h"
28 #include "scb.h"
29 #include "phy/phy_hal.h"
30 #include "channel.h"
31 #include "antsel.h"
32 #include "stf.h"
33 #include "ampdu.h"
34 #include "mac80211_if.h"
35 #include "ucode_loader.h"
36 #include "main.h"
37 #include "soc.h"
38 #include "dma.h"
39 #include "debug.h"
40 #include "brcms_trace_events.h"
41 
42 /* watchdog timer, in unit of ms */
43 #define TIMER_INTERVAL_WATCHDOG		1000
44 /* radio monitor timer, in unit of ms */
45 #define TIMER_INTERVAL_RADIOCHK		800
46 
47 /* beacon interval, in unit of 1024TU */
48 #define BEACON_INTERVAL_DEFAULT		100
49 
50 /* n-mode support capability */
51 /* 2x2 includes both 1x1 & 2x2 devices
52  * reserved #define 2 for future when we want to separate 1x1 & 2x2 and
53  * control it independently
54  */
55 #define WL_11N_2x2			1
56 #define WL_11N_3x3			3
57 #define WL_11N_4x4			4
58 
59 #define EDCF_ACI_MASK			0x60
60 #define EDCF_ACI_SHIFT			5
61 #define EDCF_ECWMIN_MASK		0x0f
62 #define EDCF_ECWMAX_SHIFT		4
63 #define EDCF_AIFSN_MASK			0x0f
64 #define EDCF_AIFSN_MAX			15
65 #define EDCF_ECWMAX_MASK		0xf0
66 
67 #define EDCF_AC_BE_TXOP_STA		0x0000
68 #define EDCF_AC_BK_TXOP_STA		0x0000
69 #define EDCF_AC_VO_ACI_STA		0x62
70 #define EDCF_AC_VO_ECW_STA		0x32
71 #define EDCF_AC_VI_ACI_STA		0x42
72 #define EDCF_AC_VI_ECW_STA		0x43
73 #define EDCF_AC_BK_ECW_STA		0xA4
74 #define EDCF_AC_VI_TXOP_STA		0x005e
75 #define EDCF_AC_VO_TXOP_STA		0x002f
76 #define EDCF_AC_BE_ACI_STA		0x03
77 #define EDCF_AC_BE_ECW_STA		0xA4
78 #define EDCF_AC_BK_ACI_STA		0x27
79 #define EDCF_AC_VO_TXOP_AP		0x002f
80 
81 #define EDCF_TXOP2USEC(txop)		((txop) << 5)
82 #define EDCF_ECW2CW(exp)		((1 << (exp)) - 1)
83 
84 #define APHY_SYMBOL_TIME		4
85 #define APHY_PREAMBLE_TIME		16
86 #define APHY_SIGNAL_TIME		4
87 #define APHY_SIFS_TIME			16
88 #define APHY_SERVICE_NBITS		16
89 #define APHY_TAIL_NBITS			6
90 #define BPHY_SIFS_TIME			10
91 #define BPHY_PLCP_SHORT_TIME		96
92 
93 #define PREN_PREAMBLE			24
94 #define PREN_MM_EXT			12
95 #define PREN_PREAMBLE_EXT		4
96 
97 #define DOT11_MAC_HDR_LEN		24
98 #define DOT11_ACK_LEN			10
99 #define DOT11_BA_LEN			4
100 #define DOT11_OFDM_SIGNAL_EXTENSION	6
101 #define DOT11_MIN_FRAG_LEN		256
102 #define DOT11_RTS_LEN			16
103 #define DOT11_CTS_LEN			10
104 #define DOT11_BA_BITMAP_LEN		128
105 #define DOT11_MAXNUMFRAGS		16
106 #define DOT11_MAX_FRAG_LEN		2346
107 
108 #define BPHY_PLCP_TIME			192
109 #define RIFS_11N_TIME			2
110 
111 /* length of the BCN template area */
112 #define BCN_TMPL_LEN			512
113 
114 /* brcms_bss_info flag bit values */
115 #define BRCMS_BSS_HT			0x0020	/* BSS is HT (MIMO) capable */
116 
117 /* chip rx buffer offset */
118 #define BRCMS_HWRXOFF			38
119 
120 /* rfdisable delay timer 500 ms, runs of ALP clock */
121 #define RFDISABLE_DEFAULT		10000000
122 
123 #define BRCMS_TEMPSENSE_PERIOD		10	/* 10 second timeout */
124 
125 /* synthpu_dly times in us */
126 #define SYNTHPU_DLY_APHY_US		3700
127 #define SYNTHPU_DLY_BPHY_US		1050
128 #define SYNTHPU_DLY_NPHY_US		2048
129 #define SYNTHPU_DLY_LPPHY_US		300
130 
131 #define ANTCNT				10	/* vanilla M_MAX_ANTCNT val */
132 
133 /* Per-AC retry limit register definitions; uses defs.h bitfield macros */
134 #define EDCF_SHORT_S			0
135 #define EDCF_SFB_S			4
136 #define EDCF_LONG_S			8
137 #define EDCF_LFB_S			12
138 #define EDCF_SHORT_M			BITFIELD_MASK(4)
139 #define EDCF_SFB_M			BITFIELD_MASK(4)
140 #define EDCF_LONG_M			BITFIELD_MASK(4)
141 #define EDCF_LFB_M			BITFIELD_MASK(4)
142 
143 #define RETRY_SHORT_DEF			7	/* Default Short retry Limit */
144 #define RETRY_SHORT_MAX			255	/* Maximum Short retry Limit */
145 #define RETRY_LONG_DEF			4	/* Default Long retry count */
146 #define RETRY_SHORT_FB			3	/* Short count for fb rate */
147 #define RETRY_LONG_FB			2	/* Long count for fb rate */
148 
149 #define APHY_CWMIN			15
150 #define PHY_CWMAX			1023
151 
152 #define EDCF_AIFSN_MIN			1
153 
154 #define FRAGNUM_MASK			0xF
155 
156 #define APHY_SLOT_TIME			9
157 #define BPHY_SLOT_TIME			20
158 
159 #define WL_SPURAVOID_OFF		0
160 #define WL_SPURAVOID_ON1		1
161 #define WL_SPURAVOID_ON2		2
162 
163 /* invalid core flags, use the saved coreflags */
164 #define BRCMS_USE_COREFLAGS		0xffffffff
165 
166 /* values for PLCPHdr_override */
167 #define BRCMS_PLCP_AUTO			-1
168 #define BRCMS_PLCP_SHORT		0
169 #define BRCMS_PLCP_LONG			1
170 
171 /* values for g_protection_override and n_protection_override */
172 #define BRCMS_PROTECTION_AUTO		-1
173 #define BRCMS_PROTECTION_OFF		0
174 #define BRCMS_PROTECTION_ON		1
175 #define BRCMS_PROTECTION_MMHDR_ONLY	2
176 #define BRCMS_PROTECTION_CTS_ONLY	3
177 
178 /* values for g_protection_control and n_protection_control */
179 #define BRCMS_PROTECTION_CTL_OFF	0
180 #define BRCMS_PROTECTION_CTL_LOCAL	1
181 #define BRCMS_PROTECTION_CTL_OVERLAP	2
182 
183 /* values for n_protection */
184 #define BRCMS_N_PROTECTION_OFF		0
185 #define BRCMS_N_PROTECTION_OPTIONAL	1
186 #define BRCMS_N_PROTECTION_20IN40	2
187 #define BRCMS_N_PROTECTION_MIXEDMODE	3
188 
189 /* values for band specific 40MHz capabilities */
190 #define BRCMS_N_BW_20ALL		0
191 #define BRCMS_N_BW_40ALL		1
192 #define BRCMS_N_BW_20IN2G_40IN5G	2
193 
194 /* bitflags for SGI support (sgi_rx iovar) */
195 #define BRCMS_N_SGI_20			0x01
196 #define BRCMS_N_SGI_40			0x02
197 
198 /* defines used by the nrate iovar */
199 /* MSC in use,indicates b0-6 holds an mcs */
200 #define NRATE_MCS_INUSE			0x00000080
201 /* rate/mcs value */
202 #define NRATE_RATE_MASK			0x0000007f
203 /* stf mode mask: siso, cdd, stbc, sdm */
204 #define NRATE_STF_MASK			0x0000ff00
205 /* stf mode shift */
206 #define NRATE_STF_SHIFT			8
207 /* bit indicate to override mcs only */
208 #define NRATE_OVERRIDE_MCS_ONLY		0x40000000
209 #define NRATE_SGI_MASK			0x00800000	/* sgi mode */
210 #define NRATE_SGI_SHIFT			23		/* sgi mode */
211 #define NRATE_LDPC_CODING		0x00400000	/* adv coding in use */
212 #define NRATE_LDPC_SHIFT		22		/* ldpc shift */
213 
214 #define NRATE_STF_SISO			0		/* stf mode SISO */
215 #define NRATE_STF_CDD			1		/* stf mode CDD */
216 #define NRATE_STF_STBC			2		/* stf mode STBC */
217 #define NRATE_STF_SDM			3		/* stf mode SDM */
218 
219 #define MAX_DMA_SEGS			4
220 
221 /* # of entries in Tx FIFO */
222 #define NTXD				64
223 /* Max # of entries in Rx FIFO based on 4kb page size */
224 #define NRXD				256
225 
226 /* Amount of headroom to leave in Tx FIFO */
227 #define TX_HEADROOM			4
228 
229 /* try to keep this # rbufs posted to the chip */
230 #define NRXBUFPOST			32
231 
232 /* max # frames to process in brcms_c_recv() */
233 #define RXBND				8
234 /* max # tx status to process in wlc_txstatus() */
235 #define TXSBND				8
236 
237 /* brcmu_format_flags() bit description structure */
238 struct brcms_c_bit_desc {
239 	u32 bit;
240 	const char *name;
241 };
242 
243 /*
244  * The following table lists the buffer memory allocated to xmt fifos in HW.
245  * the size is in units of 256bytes(one block), total size is HW dependent
246  * ucode has default fifo partition, sw can overwrite if necessary
247  *
248  * This is documented in twiki under the topic UcodeTxFifo. Please ensure
249  * the twiki is updated before making changes.
250  */
251 
252 /* Starting corerev for the fifo size table */
253 #define XMTFIFOTBL_STARTREV	17
254 
255 struct d11init {
256 	__le16 addr;
257 	__le16 size;
258 	__le32 value;
259 };
260 
261 struct edcf_acparam {
262 	u8 ACI;
263 	u8 ECW;
264 	u16 TXOP;
265 } __packed;
266 
267 /* debug/trace */
268 uint brcm_msg_level;
269 
270 /* TX FIFO number to WME/802.1E Access Category */
271 static const u8 wme_fifo2ac[] = {
272 	IEEE80211_AC_BK,
273 	IEEE80211_AC_BE,
274 	IEEE80211_AC_VI,
275 	IEEE80211_AC_VO,
276 	IEEE80211_AC_BE,
277 	IEEE80211_AC_BE
278 };
279 
280 /* ieee80211 Access Category to TX FIFO number */
281 static const u8 wme_ac2fifo[] = {
282 	TX_AC_VO_FIFO,
283 	TX_AC_VI_FIFO,
284 	TX_AC_BE_FIFO,
285 	TX_AC_BK_FIFO
286 };
287 
288 static const u16 xmtfifo_sz[][NFIFO] = {
289 	/* corerev 17: 5120, 49152, 49152, 5376, 4352, 1280 */
290 	{20, 192, 192, 21, 17, 5},
291 	/* corerev 18: */
292 	{0, 0, 0, 0, 0, 0},
293 	/* corerev 19: */
294 	{0, 0, 0, 0, 0, 0},
295 	/* corerev 20: 5120, 49152, 49152, 5376, 4352, 1280 */
296 	{20, 192, 192, 21, 17, 5},
297 	/* corerev 21: 2304, 14848, 5632, 3584, 3584, 1280 */
298 	{9, 58, 22, 14, 14, 5},
299 	/* corerev 22: 5120, 49152, 49152, 5376, 4352, 1280 */
300 	{20, 192, 192, 21, 17, 5},
301 	/* corerev 23: 5120, 49152, 49152, 5376, 4352, 1280 */
302 	{20, 192, 192, 21, 17, 5},
303 	/* corerev 24: 2304, 14848, 5632, 3584, 3584, 1280 */
304 	{9, 58, 22, 14, 14, 5},
305 	/* corerev 25: */
306 	{0, 0, 0, 0, 0, 0},
307 	/* corerev 26: */
308 	{0, 0, 0, 0, 0, 0},
309 	/* corerev 27: */
310 	{0, 0, 0, 0, 0, 0},
311 	/* corerev 28: 2304, 14848, 5632, 3584, 3584, 1280 */
312 	{9, 58, 22, 14, 14, 5},
313 };
314 
315 #ifdef DEBUG
316 static const char * const fifo_names[] = {
317 	"AC_BK", "AC_BE", "AC_VI", "AC_VO", "BCMC", "ATIM" };
318 #else
319 static const char fifo_names[6][1];
320 #endif
321 
322 #ifdef DEBUG
323 /* pointer to most recently allocated wl/wlc */
324 static struct brcms_c_info *wlc_info_dbg = (struct brcms_c_info *) (NULL);
325 #endif
326 
327 /* Mapping of ieee80211 AC numbers to tx fifos */
328 static const u8 ac_to_fifo_mapping[IEEE80211_NUM_ACS] = {
329 	[IEEE80211_AC_VO]	= TX_AC_VO_FIFO,
330 	[IEEE80211_AC_VI]	= TX_AC_VI_FIFO,
331 	[IEEE80211_AC_BE]	= TX_AC_BE_FIFO,
332 	[IEEE80211_AC_BK]	= TX_AC_BK_FIFO,
333 };
334 
335 /* Mapping of tx fifos to ieee80211 AC numbers */
336 static const u8 fifo_to_ac_mapping[IEEE80211_NUM_ACS] = {
337 	[TX_AC_BK_FIFO]	= IEEE80211_AC_BK,
338 	[TX_AC_BE_FIFO]	= IEEE80211_AC_BE,
339 	[TX_AC_VI_FIFO]	= IEEE80211_AC_VI,
340 	[TX_AC_VO_FIFO]	= IEEE80211_AC_VO,
341 };
342 
343 static u8 brcms_ac_to_fifo(u8 ac)
344 {
345 	if (ac >= ARRAY_SIZE(ac_to_fifo_mapping))
346 		return TX_AC_BE_FIFO;
347 	return ac_to_fifo_mapping[ac];
348 }
349 
350 static u8 brcms_fifo_to_ac(u8 fifo)
351 {
352 	if (fifo >= ARRAY_SIZE(fifo_to_ac_mapping))
353 		return IEEE80211_AC_BE;
354 	return fifo_to_ac_mapping[fifo];
355 }
356 
357 /* Find basic rate for a given rate */
358 static u8 brcms_basic_rate(struct brcms_c_info *wlc, u32 rspec)
359 {
360 	if (is_mcs_rate(rspec))
361 		return wlc->band->basic_rate[mcs_table[rspec & RSPEC_RATE_MASK]
362 		       .leg_ofdm];
363 	return wlc->band->basic_rate[rspec & RSPEC_RATE_MASK];
364 }
365 
366 static u16 frametype(u32 rspec, u8 mimoframe)
367 {
368 	if (is_mcs_rate(rspec))
369 		return mimoframe;
370 	return is_cck_rate(rspec) ? FT_CCK : FT_OFDM;
371 }
372 
373 /* currently the best mechanism for determining SIFS is the band in use */
374 static u16 get_sifs(struct brcms_band *band)
375 {
376 	return band->bandtype == BRCM_BAND_5G ? APHY_SIFS_TIME :
377 				 BPHY_SIFS_TIME;
378 }
379 
380 /*
381  * Detect Card removed.
382  * Even checking an sbconfig register read will not false trigger when the core
383  * is in reset it breaks CF address mechanism. Accessing gphy phyversion will
384  * cause SB error if aphy is in reset on 4306B0-DB. Need a simple accessible
385  * reg with fixed 0/1 pattern (some platforms return all 0).
386  * If clocks are present, call the sb routine which will figure out if the
387  * device is removed.
388  */
389 static bool brcms_deviceremoved(struct brcms_c_info *wlc)
390 {
391 	u32 macctrl;
392 
393 	if (!wlc->hw->clk)
394 		return ai_deviceremoved(wlc->hw->sih);
395 	macctrl = bcma_read32(wlc->hw->d11core,
396 			      D11REGOFFS(maccontrol));
397 	return (macctrl & (MCTL_PSM_JMP_0 | MCTL_IHR_EN)) != MCTL_IHR_EN;
398 }
399 
400 /* sum the individual fifo tx pending packet counts */
401 static int brcms_txpktpendtot(struct brcms_c_info *wlc)
402 {
403 	int i;
404 	int pending = 0;
405 
406 	for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
407 		if (wlc->hw->di[i])
408 			pending += dma_txpending(wlc->hw->di[i]);
409 	return pending;
410 }
411 
412 static bool brcms_is_mband_unlocked(struct brcms_c_info *wlc)
413 {
414 	return wlc->pub->_nbands > 1 && !wlc->bandlocked;
415 }
416 
417 static int brcms_chspec_bw(u16 chanspec)
418 {
419 	if (CHSPEC_IS40(chanspec))
420 		return BRCMS_40_MHZ;
421 	if (CHSPEC_IS20(chanspec))
422 		return BRCMS_20_MHZ;
423 
424 	return BRCMS_10_MHZ;
425 }
426 
427 static void brcms_c_bsscfg_mfree(struct brcms_bss_cfg *cfg)
428 {
429 	if (cfg == NULL)
430 		return;
431 
432 	kfree(cfg->current_bss);
433 	kfree(cfg);
434 }
435 
436 static void brcms_c_detach_mfree(struct brcms_c_info *wlc)
437 {
438 	if (wlc == NULL)
439 		return;
440 
441 	brcms_c_bsscfg_mfree(wlc->bsscfg);
442 	kfree(wlc->pub);
443 	kfree(wlc->modulecb);
444 	kfree(wlc->default_bss);
445 	kfree(wlc->protection);
446 	kfree(wlc->stf);
447 	kfree(wlc->bandstate[0]);
448 	if (wlc->corestate)
449 		kfree(wlc->corestate->macstat_snapshot);
450 	kfree(wlc->corestate);
451 	if (wlc->hw)
452 		kfree(wlc->hw->bandstate[0]);
453 	kfree(wlc->hw);
454 	if (wlc->beacon)
455 		dev_kfree_skb_any(wlc->beacon);
456 	if (wlc->probe_resp)
457 		dev_kfree_skb_any(wlc->probe_resp);
458 
459 	kfree(wlc);
460 }
461 
462 static struct brcms_bss_cfg *brcms_c_bsscfg_malloc(uint unit)
463 {
464 	struct brcms_bss_cfg *cfg;
465 
466 	cfg = kzalloc(sizeof(struct brcms_bss_cfg), GFP_ATOMIC);
467 	if (cfg == NULL)
468 		goto fail;
469 
470 	cfg->current_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
471 	if (cfg->current_bss == NULL)
472 		goto fail;
473 
474 	return cfg;
475 
476  fail:
477 	brcms_c_bsscfg_mfree(cfg);
478 	return NULL;
479 }
480 
481 static struct brcms_c_info *
482 brcms_c_attach_malloc(uint unit, uint *err, uint devid)
483 {
484 	struct brcms_c_info *wlc;
485 
486 	wlc = kzalloc(sizeof(struct brcms_c_info), GFP_ATOMIC);
487 	if (wlc == NULL) {
488 		*err = 1002;
489 		goto fail;
490 	}
491 
492 	/* allocate struct brcms_c_pub state structure */
493 	wlc->pub = kzalloc(sizeof(struct brcms_pub), GFP_ATOMIC);
494 	if (wlc->pub == NULL) {
495 		*err = 1003;
496 		goto fail;
497 	}
498 	wlc->pub->wlc = wlc;
499 
500 	/* allocate struct brcms_hardware state structure */
501 
502 	wlc->hw = kzalloc(sizeof(struct brcms_hardware), GFP_ATOMIC);
503 	if (wlc->hw == NULL) {
504 		*err = 1005;
505 		goto fail;
506 	}
507 	wlc->hw->wlc = wlc;
508 
509 	wlc->hw->bandstate[0] =
510 		kcalloc(MAXBANDS, sizeof(struct brcms_hw_band), GFP_ATOMIC);
511 	if (wlc->hw->bandstate[0] == NULL) {
512 		*err = 1006;
513 		goto fail;
514 	} else {
515 		int i;
516 
517 		for (i = 1; i < MAXBANDS; i++)
518 			wlc->hw->bandstate[i] = (struct brcms_hw_band *)
519 			    ((unsigned long)wlc->hw->bandstate[0] +
520 			     (sizeof(struct brcms_hw_band) * i));
521 	}
522 
523 	wlc->modulecb =
524 		kcalloc(BRCMS_MAXMODULES, sizeof(struct modulecb),
525 			GFP_ATOMIC);
526 	if (wlc->modulecb == NULL) {
527 		*err = 1009;
528 		goto fail;
529 	}
530 
531 	wlc->default_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
532 	if (wlc->default_bss == NULL) {
533 		*err = 1010;
534 		goto fail;
535 	}
536 
537 	wlc->bsscfg = brcms_c_bsscfg_malloc(unit);
538 	if (wlc->bsscfg == NULL) {
539 		*err = 1011;
540 		goto fail;
541 	}
542 
543 	wlc->protection = kzalloc(sizeof(struct brcms_protection),
544 				  GFP_ATOMIC);
545 	if (wlc->protection == NULL) {
546 		*err = 1016;
547 		goto fail;
548 	}
549 
550 	wlc->stf = kzalloc(sizeof(struct brcms_stf), GFP_ATOMIC);
551 	if (wlc->stf == NULL) {
552 		*err = 1017;
553 		goto fail;
554 	}
555 
556 	wlc->bandstate[0] =
557 		kcalloc(MAXBANDS, sizeof(struct brcms_band), GFP_ATOMIC);
558 	if (wlc->bandstate[0] == NULL) {
559 		*err = 1025;
560 		goto fail;
561 	} else {
562 		int i;
563 
564 		for (i = 1; i < MAXBANDS; i++)
565 			wlc->bandstate[i] = (struct brcms_band *)
566 				((unsigned long)wlc->bandstate[0]
567 				+ (sizeof(struct brcms_band)*i));
568 	}
569 
570 	wlc->corestate = kzalloc(sizeof(struct brcms_core), GFP_ATOMIC);
571 	if (wlc->corestate == NULL) {
572 		*err = 1026;
573 		goto fail;
574 	}
575 
576 	wlc->corestate->macstat_snapshot =
577 		kzalloc(sizeof(struct macstat), GFP_ATOMIC);
578 	if (wlc->corestate->macstat_snapshot == NULL) {
579 		*err = 1027;
580 		goto fail;
581 	}
582 
583 	return wlc;
584 
585  fail:
586 	brcms_c_detach_mfree(wlc);
587 	return NULL;
588 }
589 
590 /*
591  * Update the slot timing for standard 11b/g (20us slots)
592  * or shortslot 11g (9us slots)
593  * The PSM needs to be suspended for this call.
594  */
595 static void brcms_b_update_slot_timing(struct brcms_hardware *wlc_hw,
596 					bool shortslot)
597 {
598 	struct bcma_device *core = wlc_hw->d11core;
599 
600 	if (shortslot) {
601 		/* 11g short slot: 11a timing */
602 		bcma_write16(core, D11REGOFFS(ifs_slot), 0x0207);
603 		brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, APHY_SLOT_TIME);
604 	} else {
605 		/* 11g long slot: 11b timing */
606 		bcma_write16(core, D11REGOFFS(ifs_slot), 0x0212);
607 		brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, BPHY_SLOT_TIME);
608 	}
609 }
610 
611 /*
612  * calculate frame duration of a given rate and length, return
613  * time in usec unit
614  */
615 static uint brcms_c_calc_frame_time(struct brcms_c_info *wlc, u32 ratespec,
616 				    u8 preamble_type, uint mac_len)
617 {
618 	uint nsyms, dur = 0, Ndps, kNdps;
619 	uint rate = rspec2rate(ratespec);
620 
621 	if (rate == 0) {
622 		brcms_err(wlc->hw->d11core, "wl%d: WAR: using rate of 1 mbps\n",
623 			  wlc->pub->unit);
624 		rate = BRCM_RATE_1M;
625 	}
626 
627 	if (is_mcs_rate(ratespec)) {
628 		uint mcs = ratespec & RSPEC_RATE_MASK;
629 		int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
630 
631 		dur = PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
632 		if (preamble_type == BRCMS_MM_PREAMBLE)
633 			dur += PREN_MM_EXT;
634 		/* 1000Ndbps = kbps * 4 */
635 		kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
636 				   rspec_issgi(ratespec)) * 4;
637 
638 		if (rspec_stc(ratespec) == 0)
639 			nsyms =
640 			    CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
641 				  APHY_TAIL_NBITS) * 1000, kNdps);
642 		else
643 			/* STBC needs to have even number of symbols */
644 			nsyms =
645 			    2 *
646 			    CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
647 				  APHY_TAIL_NBITS) * 1000, 2 * kNdps);
648 
649 		dur += APHY_SYMBOL_TIME * nsyms;
650 		if (wlc->band->bandtype == BRCM_BAND_2G)
651 			dur += DOT11_OFDM_SIGNAL_EXTENSION;
652 	} else if (is_ofdm_rate(rate)) {
653 		dur = APHY_PREAMBLE_TIME;
654 		dur += APHY_SIGNAL_TIME;
655 		/* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
656 		Ndps = rate * 2;
657 		/* NSyms = CEILING((SERVICE + 8*NBytes + TAIL) / Ndbps) */
658 		nsyms =
659 		    CEIL((APHY_SERVICE_NBITS + 8 * mac_len + APHY_TAIL_NBITS),
660 			 Ndps);
661 		dur += APHY_SYMBOL_TIME * nsyms;
662 		if (wlc->band->bandtype == BRCM_BAND_2G)
663 			dur += DOT11_OFDM_SIGNAL_EXTENSION;
664 	} else {
665 		/*
666 		 * calc # bits * 2 so factor of 2 in rate (1/2 mbps)
667 		 * will divide out
668 		 */
669 		mac_len = mac_len * 8 * 2;
670 		/* calc ceiling of bits/rate = microseconds of air time */
671 		dur = (mac_len + rate - 1) / rate;
672 		if (preamble_type & BRCMS_SHORT_PREAMBLE)
673 			dur += BPHY_PLCP_SHORT_TIME;
674 		else
675 			dur += BPHY_PLCP_TIME;
676 	}
677 	return dur;
678 }
679 
680 static void brcms_c_write_inits(struct brcms_hardware *wlc_hw,
681 				const struct d11init *inits)
682 {
683 	struct bcma_device *core = wlc_hw->d11core;
684 	int i;
685 	uint offset;
686 	u16 size;
687 	u32 value;
688 
689 	brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
690 
691 	for (i = 0; inits[i].addr != cpu_to_le16(0xffff); i++) {
692 		size = le16_to_cpu(inits[i].size);
693 		offset = le16_to_cpu(inits[i].addr);
694 		value = le32_to_cpu(inits[i].value);
695 		if (size == 2)
696 			bcma_write16(core, offset, value);
697 		else if (size == 4)
698 			bcma_write32(core, offset, value);
699 		else
700 			break;
701 	}
702 }
703 
704 static void brcms_c_write_mhf(struct brcms_hardware *wlc_hw, u16 *mhfs)
705 {
706 	u8 idx;
707 	u16 addr[] = {
708 		M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
709 		M_HOST_FLAGS5
710 	};
711 
712 	for (idx = 0; idx < MHFMAX; idx++)
713 		brcms_b_write_shm(wlc_hw, addr[idx], mhfs[idx]);
714 }
715 
716 static void brcms_c_ucode_bsinit(struct brcms_hardware *wlc_hw)
717 {
718 	struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
719 
720 	/* init microcode host flags */
721 	brcms_c_write_mhf(wlc_hw, wlc_hw->band->mhfs);
722 
723 	/* do band-specific ucode IHR, SHM, and SCR inits */
724 	if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
725 		if (BRCMS_ISNPHY(wlc_hw->band))
726 			brcms_c_write_inits(wlc_hw, ucode->d11n0bsinitvals16);
727 		else
728 			brcms_err(wlc_hw->d11core,
729 				  "%s: wl%d: unsupported phy in corerev %d\n",
730 				  __func__, wlc_hw->unit,
731 				  wlc_hw->corerev);
732 	} else {
733 		if (D11REV_IS(wlc_hw->corerev, 24)) {
734 			if (BRCMS_ISLCNPHY(wlc_hw->band))
735 				brcms_c_write_inits(wlc_hw,
736 						    ucode->d11lcn0bsinitvals24);
737 			else
738 				brcms_err(wlc_hw->d11core,
739 					  "%s: wl%d: unsupported phy in core rev %d\n",
740 					  __func__, wlc_hw->unit,
741 					  wlc_hw->corerev);
742 		} else {
743 			brcms_err(wlc_hw->d11core,
744 				  "%s: wl%d: unsupported corerev %d\n",
745 				  __func__, wlc_hw->unit, wlc_hw->corerev);
746 		}
747 	}
748 }
749 
750 static void brcms_b_core_ioctl(struct brcms_hardware *wlc_hw, u32 m, u32 v)
751 {
752 	struct bcma_device *core = wlc_hw->d11core;
753 	u32 ioctl = bcma_aread32(core, BCMA_IOCTL) & ~m;
754 
755 	bcma_awrite32(core, BCMA_IOCTL, ioctl | v);
756 }
757 
758 static void brcms_b_core_phy_clk(struct brcms_hardware *wlc_hw, bool clk)
759 {
760 	brcms_dbg_info(wlc_hw->d11core, "wl%d: clk %d\n", wlc_hw->unit, clk);
761 
762 	wlc_hw->phyclk = clk;
763 
764 	if (OFF == clk) {	/* clear gmode bit, put phy into reset */
765 
766 		brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC | SICF_GMODE),
767 				   (SICF_PRST | SICF_FGC));
768 		udelay(1);
769 		brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_PRST);
770 		udelay(1);
771 
772 	} else {		/* take phy out of reset */
773 
774 		brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_FGC);
775 		udelay(1);
776 		brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
777 		udelay(1);
778 
779 	}
780 }
781 
782 /* low-level band switch utility routine */
783 static void brcms_c_setxband(struct brcms_hardware *wlc_hw, uint bandunit)
784 {
785 	brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
786 			   bandunit);
787 
788 	wlc_hw->band = wlc_hw->bandstate[bandunit];
789 
790 	/*
791 	 * BMAC_NOTE:
792 	 *   until we eliminate need for wlc->band refs in low level code
793 	 */
794 	wlc_hw->wlc->band = wlc_hw->wlc->bandstate[bandunit];
795 
796 	/* set gmode core flag */
797 	if (wlc_hw->sbclk && !wlc_hw->noreset) {
798 		u32 gmode = 0;
799 
800 		if (bandunit == 0)
801 			gmode = SICF_GMODE;
802 
803 		brcms_b_core_ioctl(wlc_hw, SICF_GMODE, gmode);
804 	}
805 }
806 
807 /* switch to new band but leave it inactive */
808 static u32 brcms_c_setband_inact(struct brcms_c_info *wlc, uint bandunit)
809 {
810 	struct brcms_hardware *wlc_hw = wlc->hw;
811 	u32 macintmask;
812 	u32 macctrl;
813 
814 	brcms_dbg_mac80211(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
815 	macctrl = bcma_read32(wlc_hw->d11core,
816 			      D11REGOFFS(maccontrol));
817 	WARN_ON((macctrl & MCTL_EN_MAC) != 0);
818 
819 	/* disable interrupts */
820 	macintmask = brcms_intrsoff(wlc->wl);
821 
822 	/* radio off */
823 	wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
824 
825 	brcms_b_core_phy_clk(wlc_hw, OFF);
826 
827 	brcms_c_setxband(wlc_hw, bandunit);
828 
829 	return macintmask;
830 }
831 
832 /* process an individual struct tx_status */
833 static bool
834 brcms_c_dotxstatus(struct brcms_c_info *wlc, struct tx_status *txs)
835 {
836 	struct sk_buff *p = NULL;
837 	uint queue = NFIFO;
838 	struct dma_pub *dma = NULL;
839 	struct d11txh *txh = NULL;
840 	struct scb *scb = NULL;
841 	int tx_frame_count;
842 	uint supr_status;
843 	bool lastframe;
844 	struct ieee80211_hdr *h;
845 	u16 mcl;
846 	struct ieee80211_tx_info *tx_info;
847 	struct ieee80211_tx_rate *txrate;
848 	int i;
849 	bool fatal = true;
850 
851 	trace_brcms_txstatus(&wlc->hw->d11core->dev, txs->framelen,
852 			     txs->frameid, txs->status, txs->lasttxtime,
853 			     txs->sequence, txs->phyerr, txs->ackphyrxsh);
854 
855 	/* discard intermediate indications for ucode with one legitimate case:
856 	 *   e.g. if "useRTS" is set. ucode did a successful rts/cts exchange,
857 	 *   but the subsequent tx of DATA failed. so it will start rts/cts
858 	 *   from the beginning (resetting the rts transmission count)
859 	 */
860 	if (!(txs->status & TX_STATUS_AMPDU)
861 	    && (txs->status & TX_STATUS_INTERMEDIATE)) {
862 		brcms_dbg_tx(wlc->hw->d11core, "INTERMEDIATE but not AMPDU\n");
863 		fatal = false;
864 		goto out;
865 	}
866 
867 	queue = txs->frameid & TXFID_QUEUE_MASK;
868 	if (queue >= NFIFO) {
869 		brcms_err(wlc->hw->d11core, "queue %u >= NFIFO\n", queue);
870 		goto out;
871 	}
872 
873 	dma = wlc->hw->di[queue];
874 
875 	p = dma_getnexttxp(wlc->hw->di[queue], DMA_RANGE_TRANSMITTED);
876 	if (p == NULL) {
877 		brcms_err(wlc->hw->d11core, "dma_getnexttxp returned null!\n");
878 		goto out;
879 	}
880 
881 	txh = (struct d11txh *) (p->data);
882 	mcl = le16_to_cpu(txh->MacTxControlLow);
883 
884 	if (txs->phyerr)
885 		brcms_dbg_tx(wlc->hw->d11core, "phyerr 0x%x, rate 0x%x\n",
886 			     txs->phyerr, txh->MainRates);
887 
888 	if (txs->frameid != le16_to_cpu(txh->TxFrameID)) {
889 		brcms_err(wlc->hw->d11core, "frameid != txh->TxFrameID\n");
890 		goto out;
891 	}
892 	tx_info = IEEE80211_SKB_CB(p);
893 	h = (struct ieee80211_hdr *)((u8 *) (txh + 1) + D11_PHY_HDR_LEN);
894 
895 	if (tx_info->rate_driver_data[0])
896 		scb = &wlc->pri_scb;
897 
898 	if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
899 		brcms_c_ampdu_dotxstatus(wlc->ampdu, scb, p, txs);
900 		fatal = false;
901 		goto out;
902 	}
903 
904 	/*
905 	 * brcms_c_ampdu_dotxstatus() will trace tx descriptors for AMPDU
906 	 * frames; this traces them for the rest.
907 	 */
908 	trace_brcms_txdesc(&wlc->hw->d11core->dev, txh, sizeof(*txh));
909 
910 	supr_status = txs->status & TX_STATUS_SUPR_MASK;
911 	if (supr_status == TX_STATUS_SUPR_BADCH) {
912 		unsigned xfts = le16_to_cpu(txh->XtraFrameTypes);
913 		brcms_dbg_tx(wlc->hw->d11core,
914 			     "Pkt tx suppressed, dest chan %u, current %d\n",
915 			     (xfts >> XFTS_CHANNEL_SHIFT) & 0xff,
916 			     CHSPEC_CHANNEL(wlc->default_bss->chanspec));
917 	}
918 
919 	tx_frame_count =
920 	    (txs->status & TX_STATUS_FRM_RTX_MASK) >> TX_STATUS_FRM_RTX_SHIFT;
921 
922 	lastframe = !ieee80211_has_morefrags(h->frame_control);
923 
924 	if (!lastframe) {
925 		brcms_err(wlc->hw->d11core, "Not last frame!\n");
926 	} else {
927 		/*
928 		 * Set information to be consumed by Minstrel ht.
929 		 *
930 		 * The "fallback limit" is the number of tx attempts a given
931 		 * MPDU is sent at the "primary" rate. Tx attempts beyond that
932 		 * limit are sent at the "secondary" rate.
933 		 * A 'short frame' does not exceed RTS treshold.
934 		 */
935 		u16 sfbl,	/* Short Frame Rate Fallback Limit */
936 		    lfbl,	/* Long Frame Rate Fallback Limit */
937 		    fbl;
938 
939 		if (queue < IEEE80211_NUM_ACS) {
940 			sfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
941 				      EDCF_SFB);
942 			lfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
943 				      EDCF_LFB);
944 		} else {
945 			sfbl = wlc->SFBL;
946 			lfbl = wlc->LFBL;
947 		}
948 
949 		txrate = tx_info->status.rates;
950 		if (txrate[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
951 			fbl = lfbl;
952 		else
953 			fbl = sfbl;
954 
955 		ieee80211_tx_info_clear_status(tx_info);
956 
957 		if ((tx_frame_count > fbl) && (txrate[1].idx >= 0)) {
958 			/*
959 			 * rate selection requested a fallback rate
960 			 * and we used it
961 			 */
962 			txrate[0].count = fbl;
963 			txrate[1].count = tx_frame_count - fbl;
964 		} else {
965 			/*
966 			 * rate selection did not request fallback rate, or
967 			 * we didn't need it
968 			 */
969 			txrate[0].count = tx_frame_count;
970 			/*
971 			 * rc80211_minstrel.c:minstrel_tx_status() expects
972 			 * unused rates to be marked with idx = -1
973 			 */
974 			txrate[1].idx = -1;
975 			txrate[1].count = 0;
976 		}
977 
978 		/* clear the rest of the rates */
979 		for (i = 2; i < IEEE80211_TX_MAX_RATES; i++) {
980 			txrate[i].idx = -1;
981 			txrate[i].count = 0;
982 		}
983 
984 		if (txs->status & TX_STATUS_ACK_RCV)
985 			tx_info->flags |= IEEE80211_TX_STAT_ACK;
986 	}
987 
988 	if (lastframe) {
989 		/* remove PLCP & Broadcom tx descriptor header */
990 		skb_pull(p, D11_PHY_HDR_LEN);
991 		skb_pull(p, D11_TXH_LEN);
992 		ieee80211_tx_status_irqsafe(wlc->pub->ieee_hw, p);
993 	} else {
994 		brcms_err(wlc->hw->d11core,
995 			  "%s: Not last frame => not calling tx_status\n",
996 			  __func__);
997 	}
998 
999 	fatal = false;
1000 
1001  out:
1002 	if (fatal) {
1003 		if (txh)
1004 			trace_brcms_txdesc(&wlc->hw->d11core->dev, txh,
1005 					   sizeof(*txh));
1006 		brcmu_pkt_buf_free_skb(p);
1007 	}
1008 
1009 	if (dma && queue < NFIFO) {
1010 		u16 ac_queue = brcms_fifo_to_ac(queue);
1011 		if (dma->txavail > TX_HEADROOM && queue < TX_BCMC_FIFO &&
1012 		    ieee80211_queue_stopped(wlc->pub->ieee_hw, ac_queue))
1013 			ieee80211_wake_queue(wlc->pub->ieee_hw, ac_queue);
1014 		dma_kick_tx(dma);
1015 	}
1016 
1017 	return fatal;
1018 }
1019 
1020 /* process tx completion events in BMAC
1021  * Return true if more tx status need to be processed. false otherwise.
1022  */
1023 static bool
1024 brcms_b_txstatus(struct brcms_hardware *wlc_hw, bool bound, bool *fatal)
1025 {
1026 	struct bcma_device *core;
1027 	struct tx_status txstatus, *txs;
1028 	u32 s1, s2;
1029 	uint n = 0;
1030 	/*
1031 	 * Param 'max_tx_num' indicates max. # tx status to process before
1032 	 * break out.
1033 	 */
1034 	uint max_tx_num = bound ? TXSBND : -1;
1035 
1036 	txs = &txstatus;
1037 	core = wlc_hw->d11core;
1038 	*fatal = false;
1039 
1040 	while (n < max_tx_num) {
1041 		s1 = bcma_read32(core, D11REGOFFS(frmtxstatus));
1042 		if (s1 == 0xffffffff) {
1043 			brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
1044 				  __func__);
1045 			*fatal = true;
1046 			return false;
1047 		}
1048 		/* only process when valid */
1049 		if (!(s1 & TXS_V))
1050 			break;
1051 
1052 		s2 = bcma_read32(core, D11REGOFFS(frmtxstatus2));
1053 		txs->status = s1 & TXS_STATUS_MASK;
1054 		txs->frameid = (s1 & TXS_FID_MASK) >> TXS_FID_SHIFT;
1055 		txs->sequence = s2 & TXS_SEQ_MASK;
1056 		txs->phyerr = (s2 & TXS_PTX_MASK) >> TXS_PTX_SHIFT;
1057 		txs->lasttxtime = 0;
1058 
1059 		*fatal = brcms_c_dotxstatus(wlc_hw->wlc, txs);
1060 		if (*fatal)
1061 			return false;
1062 		n++;
1063 	}
1064 
1065 	return n >= max_tx_num;
1066 }
1067 
1068 static void brcms_c_tbtt(struct brcms_c_info *wlc)
1069 {
1070 	if (wlc->bsscfg->type == BRCMS_TYPE_ADHOC)
1071 		/*
1072 		 * DirFrmQ is now valid...defer setting until end
1073 		 * of ATIM window
1074 		 */
1075 		wlc->qvalid |= MCMD_DIRFRMQVAL;
1076 }
1077 
1078 /* set initial host flags value */
1079 static void
1080 brcms_c_mhfdef(struct brcms_c_info *wlc, u16 *mhfs, u16 mhf2_init)
1081 {
1082 	struct brcms_hardware *wlc_hw = wlc->hw;
1083 
1084 	memset(mhfs, 0, MHFMAX * sizeof(u16));
1085 
1086 	mhfs[MHF2] |= mhf2_init;
1087 
1088 	/* prohibit use of slowclock on multifunction boards */
1089 	if (wlc_hw->boardflags & BFL_NOPLLDOWN)
1090 		mhfs[MHF1] |= MHF1_FORCEFASTCLK;
1091 
1092 	if (BRCMS_ISNPHY(wlc_hw->band) && NREV_LT(wlc_hw->band->phyrev, 2)) {
1093 		mhfs[MHF2] |= MHF2_NPHY40MHZ_WAR;
1094 		mhfs[MHF1] |= MHF1_IQSWAP_WAR;
1095 	}
1096 }
1097 
1098 static uint
1099 dmareg(uint direction, uint fifonum)
1100 {
1101 	if (direction == DMA_TX)
1102 		return offsetof(struct d11regs, fifo64regs[fifonum].dmaxmt);
1103 	return offsetof(struct d11regs, fifo64regs[fifonum].dmarcv);
1104 }
1105 
1106 static bool brcms_b_attach_dmapio(struct brcms_c_info *wlc, uint j, bool wme)
1107 {
1108 	uint i;
1109 	char name[8];
1110 	/*
1111 	 * ucode host flag 2 needed for pio mode, independent of band and fifo
1112 	 */
1113 	u16 pio_mhf2 = 0;
1114 	struct brcms_hardware *wlc_hw = wlc->hw;
1115 	uint unit = wlc_hw->unit;
1116 
1117 	/* name and offsets for dma_attach */
1118 	snprintf(name, sizeof(name), "wl%d", unit);
1119 
1120 	if (wlc_hw->di[0] == NULL) {	/* Init FIFOs */
1121 		int dma_attach_err = 0;
1122 
1123 		/*
1124 		 * FIFO 0
1125 		 * TX: TX_AC_BK_FIFO (TX AC Background data packets)
1126 		 * RX: RX_FIFO (RX data packets)
1127 		 */
1128 		wlc_hw->di[0] = dma_attach(name, wlc,
1129 					   (wme ? dmareg(DMA_TX, 0) : 0),
1130 					   dmareg(DMA_RX, 0),
1131 					   (wme ? NTXD : 0), NRXD,
1132 					   RXBUFSZ, -1, NRXBUFPOST,
1133 					   BRCMS_HWRXOFF);
1134 		dma_attach_err |= (NULL == wlc_hw->di[0]);
1135 
1136 		/*
1137 		 * FIFO 1
1138 		 * TX: TX_AC_BE_FIFO (TX AC Best-Effort data packets)
1139 		 *   (legacy) TX_DATA_FIFO (TX data packets)
1140 		 * RX: UNUSED
1141 		 */
1142 		wlc_hw->di[1] = dma_attach(name, wlc,
1143 					   dmareg(DMA_TX, 1), 0,
1144 					   NTXD, 0, 0, -1, 0, 0);
1145 		dma_attach_err |= (NULL == wlc_hw->di[1]);
1146 
1147 		/*
1148 		 * FIFO 2
1149 		 * TX: TX_AC_VI_FIFO (TX AC Video data packets)
1150 		 * RX: UNUSED
1151 		 */
1152 		wlc_hw->di[2] = dma_attach(name, wlc,
1153 					   dmareg(DMA_TX, 2), 0,
1154 					   NTXD, 0, 0, -1, 0, 0);
1155 		dma_attach_err |= (NULL == wlc_hw->di[2]);
1156 		/*
1157 		 * FIFO 3
1158 		 * TX: TX_AC_VO_FIFO (TX AC Voice data packets)
1159 		 *   (legacy) TX_CTL_FIFO (TX control & mgmt packets)
1160 		 */
1161 		wlc_hw->di[3] = dma_attach(name, wlc,
1162 					   dmareg(DMA_TX, 3),
1163 					   0, NTXD, 0, 0, -1,
1164 					   0, 0);
1165 		dma_attach_err |= (NULL == wlc_hw->di[3]);
1166 /* Cleaner to leave this as if with AP defined */
1167 
1168 		if (dma_attach_err) {
1169 			brcms_err(wlc_hw->d11core,
1170 				  "wl%d: wlc_attach: dma_attach failed\n",
1171 				  unit);
1172 			return false;
1173 		}
1174 
1175 		/* get pointer to dma engine tx flow control variable */
1176 		for (i = 0; i < NFIFO; i++)
1177 			if (wlc_hw->di[i])
1178 				wlc_hw->txavail[i] =
1179 				    (uint *) dma_getvar(wlc_hw->di[i],
1180 							"&txavail");
1181 	}
1182 
1183 	/* initial ucode host flags */
1184 	brcms_c_mhfdef(wlc, wlc_hw->band->mhfs, pio_mhf2);
1185 
1186 	return true;
1187 }
1188 
1189 static void brcms_b_detach_dmapio(struct brcms_hardware *wlc_hw)
1190 {
1191 	uint j;
1192 
1193 	for (j = 0; j < NFIFO; j++) {
1194 		if (wlc_hw->di[j]) {
1195 			dma_detach(wlc_hw->di[j]);
1196 			wlc_hw->di[j] = NULL;
1197 		}
1198 	}
1199 }
1200 
1201 /*
1202  * Initialize brcms_c_info default values ...
1203  * may get overrides later in this function
1204  *  BMAC_NOTES, move low out and resolve the dangling ones
1205  */
1206 static void brcms_b_info_init(struct brcms_hardware *wlc_hw)
1207 {
1208 	struct brcms_c_info *wlc = wlc_hw->wlc;
1209 
1210 	/* set default sw macintmask value */
1211 	wlc->defmacintmask = DEF_MACINTMASK;
1212 
1213 	/* various 802.11g modes */
1214 	wlc_hw->shortslot = false;
1215 
1216 	wlc_hw->SFBL = RETRY_SHORT_FB;
1217 	wlc_hw->LFBL = RETRY_LONG_FB;
1218 
1219 	/* default mac retry limits */
1220 	wlc_hw->SRL = RETRY_SHORT_DEF;
1221 	wlc_hw->LRL = RETRY_LONG_DEF;
1222 	wlc_hw->chanspec = ch20mhz_chspec(1);
1223 }
1224 
1225 static void brcms_b_wait_for_wake(struct brcms_hardware *wlc_hw)
1226 {
1227 	/* delay before first read of ucode state */
1228 	udelay(40);
1229 
1230 	/* wait until ucode is no longer asleep */
1231 	SPINWAIT((brcms_b_read_shm(wlc_hw, M_UCODE_DBGST) ==
1232 		  DBGST_ASLEEP), wlc_hw->wlc->fastpwrup_dly);
1233 }
1234 
1235 /* control chip clock to save power, enable dynamic clock or force fast clock */
1236 static void brcms_b_clkctl_clk(struct brcms_hardware *wlc_hw, enum bcma_clkmode mode)
1237 {
1238 	if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU) {
1239 		/* new chips with PMU, CCS_FORCEHT will distribute the HT clock
1240 		 * on backplane, but mac core will still run on ALP(not HT) when
1241 		 * it enters powersave mode, which means the FCA bit may not be
1242 		 * set. Should wakeup mac if driver wants it to run on HT.
1243 		 */
1244 
1245 		if (wlc_hw->clk) {
1246 			if (mode == BCMA_CLKMODE_FAST) {
1247 				bcma_set32(wlc_hw->d11core,
1248 					   D11REGOFFS(clk_ctl_st),
1249 					   CCS_FORCEHT);
1250 
1251 				udelay(64);
1252 
1253 				SPINWAIT(
1254 				    ((bcma_read32(wlc_hw->d11core,
1255 				      D11REGOFFS(clk_ctl_st)) &
1256 				      CCS_HTAVAIL) == 0),
1257 				      PMU_MAX_TRANSITION_DLY);
1258 				WARN_ON(!(bcma_read32(wlc_hw->d11core,
1259 					D11REGOFFS(clk_ctl_st)) &
1260 					CCS_HTAVAIL));
1261 			} else {
1262 				if ((ai_get_pmurev(wlc_hw->sih) == 0) &&
1263 				    (bcma_read32(wlc_hw->d11core,
1264 					D11REGOFFS(clk_ctl_st)) &
1265 					(CCS_FORCEHT | CCS_HTAREQ)))
1266 					SPINWAIT(
1267 					    ((bcma_read32(wlc_hw->d11core,
1268 					      offsetof(struct d11regs,
1269 						       clk_ctl_st)) &
1270 					      CCS_HTAVAIL) == 0),
1271 					      PMU_MAX_TRANSITION_DLY);
1272 				bcma_mask32(wlc_hw->d11core,
1273 					D11REGOFFS(clk_ctl_st),
1274 					~CCS_FORCEHT);
1275 			}
1276 		}
1277 		wlc_hw->forcefastclk = (mode == BCMA_CLKMODE_FAST);
1278 	} else {
1279 
1280 		/* old chips w/o PMU, force HT through cc,
1281 		 * then use FCA to verify mac is running fast clock
1282 		 */
1283 
1284 		wlc_hw->forcefastclk = ai_clkctl_cc(wlc_hw->sih, mode);
1285 
1286 		/* check fast clock is available (if core is not in reset) */
1287 		if (wlc_hw->forcefastclk && wlc_hw->clk)
1288 			WARN_ON(!(bcma_aread32(wlc_hw->d11core, BCMA_IOST) &
1289 				  SISF_FCLKA));
1290 
1291 		/*
1292 		 * keep the ucode wake bit on if forcefastclk is on since we
1293 		 * do not want ucode to put us back to slow clock when it dozes
1294 		 * for PM mode. Code below matches the wake override bit with
1295 		 * current forcefastclk state. Only setting bit in wake_override
1296 		 * instead of waking ucode immediately since old code had this
1297 		 * behavior. Older code set wlc->forcefastclk but only had the
1298 		 * wake happen if the wakup_ucode work (protected by an up
1299 		 * check) was executed just below.
1300 		 */
1301 		if (wlc_hw->forcefastclk)
1302 			mboolset(wlc_hw->wake_override,
1303 				 BRCMS_WAKE_OVERRIDE_FORCEFAST);
1304 		else
1305 			mboolclr(wlc_hw->wake_override,
1306 				 BRCMS_WAKE_OVERRIDE_FORCEFAST);
1307 	}
1308 }
1309 
1310 /* set or clear ucode host flag bits
1311  * it has an optimization for no-change write
1312  * it only writes through shared memory when the core has clock;
1313  * pre-CLK changes should use wlc_write_mhf to get around the optimization
1314  *
1315  *
1316  * bands values are: BRCM_BAND_AUTO <--- Current band only
1317  *                   BRCM_BAND_5G   <--- 5G band only
1318  *                   BRCM_BAND_2G   <--- 2G band only
1319  *                   BRCM_BAND_ALL  <--- All bands
1320  */
1321 void
1322 brcms_b_mhf(struct brcms_hardware *wlc_hw, u8 idx, u16 mask, u16 val,
1323 	     int bands)
1324 {
1325 	u16 save;
1326 	u16 addr[MHFMAX] = {
1327 		M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
1328 		M_HOST_FLAGS5
1329 	};
1330 	struct brcms_hw_band *band;
1331 
1332 	if ((val & ~mask) || idx >= MHFMAX)
1333 		return; /* error condition */
1334 
1335 	switch (bands) {
1336 		/* Current band only or all bands,
1337 		 * then set the band to current band
1338 		 */
1339 	case BRCM_BAND_AUTO:
1340 	case BRCM_BAND_ALL:
1341 		band = wlc_hw->band;
1342 		break;
1343 	case BRCM_BAND_5G:
1344 		band = wlc_hw->bandstate[BAND_5G_INDEX];
1345 		break;
1346 	case BRCM_BAND_2G:
1347 		band = wlc_hw->bandstate[BAND_2G_INDEX];
1348 		break;
1349 	default:
1350 		band = NULL;	/* error condition */
1351 	}
1352 
1353 	if (band) {
1354 		save = band->mhfs[idx];
1355 		band->mhfs[idx] = (band->mhfs[idx] & ~mask) | val;
1356 
1357 		/* optimization: only write through if changed, and
1358 		 * changed band is the current band
1359 		 */
1360 		if (wlc_hw->clk && (band->mhfs[idx] != save)
1361 		    && (band == wlc_hw->band))
1362 			brcms_b_write_shm(wlc_hw, addr[idx],
1363 					   (u16) band->mhfs[idx]);
1364 	}
1365 
1366 	if (bands == BRCM_BAND_ALL) {
1367 		wlc_hw->bandstate[0]->mhfs[idx] =
1368 		    (wlc_hw->bandstate[0]->mhfs[idx] & ~mask) | val;
1369 		wlc_hw->bandstate[1]->mhfs[idx] =
1370 		    (wlc_hw->bandstate[1]->mhfs[idx] & ~mask) | val;
1371 	}
1372 }
1373 
1374 /* set the maccontrol register to desired reset state and
1375  * initialize the sw cache of the register
1376  */
1377 static void brcms_c_mctrl_reset(struct brcms_hardware *wlc_hw)
1378 {
1379 	/* IHR accesses are always enabled, PSM disabled, HPS off and WAKE on */
1380 	wlc_hw->maccontrol = 0;
1381 	wlc_hw->suspended_fifos = 0;
1382 	wlc_hw->wake_override = 0;
1383 	wlc_hw->mute_override = 0;
1384 	brcms_b_mctrl(wlc_hw, ~0, MCTL_IHR_EN | MCTL_WAKE);
1385 }
1386 
1387 /*
1388  * write the software state of maccontrol and
1389  * overrides to the maccontrol register
1390  */
1391 static void brcms_c_mctrl_write(struct brcms_hardware *wlc_hw)
1392 {
1393 	u32 maccontrol = wlc_hw->maccontrol;
1394 
1395 	/* OR in the wake bit if overridden */
1396 	if (wlc_hw->wake_override)
1397 		maccontrol |= MCTL_WAKE;
1398 
1399 	/* set AP and INFRA bits for mute if needed */
1400 	if (wlc_hw->mute_override) {
1401 		maccontrol &= ~(MCTL_AP);
1402 		maccontrol |= MCTL_INFRA;
1403 	}
1404 
1405 	bcma_write32(wlc_hw->d11core, D11REGOFFS(maccontrol),
1406 		     maccontrol);
1407 }
1408 
1409 /* set or clear maccontrol bits */
1410 void brcms_b_mctrl(struct brcms_hardware *wlc_hw, u32 mask, u32 val)
1411 {
1412 	u32 maccontrol;
1413 	u32 new_maccontrol;
1414 
1415 	if (val & ~mask)
1416 		return; /* error condition */
1417 	maccontrol = wlc_hw->maccontrol;
1418 	new_maccontrol = (maccontrol & ~mask) | val;
1419 
1420 	/* if the new maccontrol value is the same as the old, nothing to do */
1421 	if (new_maccontrol == maccontrol)
1422 		return;
1423 
1424 	/* something changed, cache the new value */
1425 	wlc_hw->maccontrol = new_maccontrol;
1426 
1427 	/* write the new values with overrides applied */
1428 	brcms_c_mctrl_write(wlc_hw);
1429 }
1430 
1431 void brcms_c_ucode_wake_override_set(struct brcms_hardware *wlc_hw,
1432 				 u32 override_bit)
1433 {
1434 	if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE)) {
1435 		mboolset(wlc_hw->wake_override, override_bit);
1436 		return;
1437 	}
1438 
1439 	mboolset(wlc_hw->wake_override, override_bit);
1440 
1441 	brcms_c_mctrl_write(wlc_hw);
1442 	brcms_b_wait_for_wake(wlc_hw);
1443 }
1444 
1445 void brcms_c_ucode_wake_override_clear(struct brcms_hardware *wlc_hw,
1446 				   u32 override_bit)
1447 {
1448 	mboolclr(wlc_hw->wake_override, override_bit);
1449 
1450 	if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE))
1451 		return;
1452 
1453 	brcms_c_mctrl_write(wlc_hw);
1454 }
1455 
1456 /* When driver needs ucode to stop beaconing, it has to make sure that
1457  * MCTL_AP is clear and MCTL_INFRA is set
1458  * Mode           MCTL_AP        MCTL_INFRA
1459  * AP                1              1
1460  * STA               0              1 <--- This will ensure no beacons
1461  * IBSS              0              0
1462  */
1463 static void brcms_c_ucode_mute_override_set(struct brcms_hardware *wlc_hw)
1464 {
1465 	wlc_hw->mute_override = 1;
1466 
1467 	/* if maccontrol already has AP == 0 and INFRA == 1 without this
1468 	 * override, then there is no change to write
1469 	 */
1470 	if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
1471 		return;
1472 
1473 	brcms_c_mctrl_write(wlc_hw);
1474 }
1475 
1476 /* Clear the override on AP and INFRA bits */
1477 static void brcms_c_ucode_mute_override_clear(struct brcms_hardware *wlc_hw)
1478 {
1479 	if (wlc_hw->mute_override == 0)
1480 		return;
1481 
1482 	wlc_hw->mute_override = 0;
1483 
1484 	/* if maccontrol already has AP == 0 and INFRA == 1 without this
1485 	 * override, then there is no change to write
1486 	 */
1487 	if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
1488 		return;
1489 
1490 	brcms_c_mctrl_write(wlc_hw);
1491 }
1492 
1493 /*
1494  * Write a MAC address to the given match reg offset in the RXE match engine.
1495  */
1496 static void
1497 brcms_b_set_addrmatch(struct brcms_hardware *wlc_hw, int match_reg_offset,
1498 		       const u8 *addr)
1499 {
1500 	struct bcma_device *core = wlc_hw->d11core;
1501 	u16 mac_l;
1502 	u16 mac_m;
1503 	u16 mac_h;
1504 
1505 	brcms_dbg_rx(core, "wl%d: brcms_b_set_addrmatch\n", wlc_hw->unit);
1506 
1507 	mac_l = addr[0] | (addr[1] << 8);
1508 	mac_m = addr[2] | (addr[3] << 8);
1509 	mac_h = addr[4] | (addr[5] << 8);
1510 
1511 	/* enter the MAC addr into the RXE match registers */
1512 	bcma_write16(core, D11REGOFFS(rcm_ctl),
1513 		     RCM_INC_DATA | match_reg_offset);
1514 	bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_l);
1515 	bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_m);
1516 	bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_h);
1517 }
1518 
1519 void
1520 brcms_b_write_template_ram(struct brcms_hardware *wlc_hw, int offset, int len,
1521 			    void *buf)
1522 {
1523 	struct bcma_device *core = wlc_hw->d11core;
1524 	u32 word;
1525 	__le32 word_le;
1526 	__be32 word_be;
1527 	bool be_bit;
1528 	brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
1529 
1530 	bcma_write32(core, D11REGOFFS(tplatewrptr), offset);
1531 
1532 	/* if MCTL_BIGEND bit set in mac control register,
1533 	 * the chip swaps data in fifo, as well as data in
1534 	 * template ram
1535 	 */
1536 	be_bit = (bcma_read32(core, D11REGOFFS(maccontrol)) & MCTL_BIGEND) != 0;
1537 
1538 	while (len > 0) {
1539 		memcpy(&word, buf, sizeof(u32));
1540 
1541 		if (be_bit) {
1542 			word_be = cpu_to_be32(word);
1543 			word = *(u32 *)&word_be;
1544 		} else {
1545 			word_le = cpu_to_le32(word);
1546 			word = *(u32 *)&word_le;
1547 		}
1548 
1549 		bcma_write32(core, D11REGOFFS(tplatewrdata), word);
1550 
1551 		buf = (u8 *) buf + sizeof(u32);
1552 		len -= sizeof(u32);
1553 	}
1554 }
1555 
1556 static void brcms_b_set_cwmin(struct brcms_hardware *wlc_hw, u16 newmin)
1557 {
1558 	wlc_hw->band->CWmin = newmin;
1559 
1560 	bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
1561 		     OBJADDR_SCR_SEL | S_DOT11_CWMIN);
1562 	(void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
1563 	bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmin);
1564 }
1565 
1566 static void brcms_b_set_cwmax(struct brcms_hardware *wlc_hw, u16 newmax)
1567 {
1568 	wlc_hw->band->CWmax = newmax;
1569 
1570 	bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
1571 		     OBJADDR_SCR_SEL | S_DOT11_CWMAX);
1572 	(void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
1573 	bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmax);
1574 }
1575 
1576 void brcms_b_bw_set(struct brcms_hardware *wlc_hw, u16 bw)
1577 {
1578 	bool fastclk;
1579 
1580 	/* request FAST clock if not on */
1581 	fastclk = wlc_hw->forcefastclk;
1582 	if (!fastclk)
1583 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
1584 
1585 	wlc_phy_bw_state_set(wlc_hw->band->pi, bw);
1586 
1587 	brcms_b_phy_reset(wlc_hw);
1588 	wlc_phy_init(wlc_hw->band->pi, wlc_phy_chanspec_get(wlc_hw->band->pi));
1589 
1590 	/* restore the clk */
1591 	if (!fastclk)
1592 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
1593 }
1594 
1595 static void brcms_b_upd_synthpu(struct brcms_hardware *wlc_hw)
1596 {
1597 	u16 v;
1598 	struct brcms_c_info *wlc = wlc_hw->wlc;
1599 	/* update SYNTHPU_DLY */
1600 
1601 	if (BRCMS_ISLCNPHY(wlc->band))
1602 		v = SYNTHPU_DLY_LPPHY_US;
1603 	else if (BRCMS_ISNPHY(wlc->band) && (NREV_GE(wlc->band->phyrev, 3)))
1604 		v = SYNTHPU_DLY_NPHY_US;
1605 	else
1606 		v = SYNTHPU_DLY_BPHY_US;
1607 
1608 	brcms_b_write_shm(wlc_hw, M_SYNTHPU_DLY, v);
1609 }
1610 
1611 static void brcms_c_ucode_txant_set(struct brcms_hardware *wlc_hw)
1612 {
1613 	u16 phyctl;
1614 	u16 phytxant = wlc_hw->bmac_phytxant;
1615 	u16 mask = PHY_TXC_ANT_MASK;
1616 
1617 	/* set the Probe Response frame phy control word */
1618 	phyctl = brcms_b_read_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS);
1619 	phyctl = (phyctl & ~mask) | phytxant;
1620 	brcms_b_write_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS, phyctl);
1621 
1622 	/* set the Response (ACK/CTS) frame phy control word */
1623 	phyctl = brcms_b_read_shm(wlc_hw, M_RSP_PCTLWD);
1624 	phyctl = (phyctl & ~mask) | phytxant;
1625 	brcms_b_write_shm(wlc_hw, M_RSP_PCTLWD, phyctl);
1626 }
1627 
1628 static u16 brcms_b_ofdm_ratetable_offset(struct brcms_hardware *wlc_hw,
1629 					 u8 rate)
1630 {
1631 	uint i;
1632 	u8 plcp_rate = 0;
1633 	struct plcp_signal_rate_lookup {
1634 		u8 rate;
1635 		u8 signal_rate;
1636 	};
1637 	/* OFDM RATE sub-field of PLCP SIGNAL field, per 802.11 sec 17.3.4.1 */
1638 	const struct plcp_signal_rate_lookup rate_lookup[] = {
1639 		{BRCM_RATE_6M, 0xB},
1640 		{BRCM_RATE_9M, 0xF},
1641 		{BRCM_RATE_12M, 0xA},
1642 		{BRCM_RATE_18M, 0xE},
1643 		{BRCM_RATE_24M, 0x9},
1644 		{BRCM_RATE_36M, 0xD},
1645 		{BRCM_RATE_48M, 0x8},
1646 		{BRCM_RATE_54M, 0xC}
1647 	};
1648 
1649 	for (i = 0; i < ARRAY_SIZE(rate_lookup); i++) {
1650 		if (rate == rate_lookup[i].rate) {
1651 			plcp_rate = rate_lookup[i].signal_rate;
1652 			break;
1653 		}
1654 	}
1655 
1656 	/* Find the SHM pointer to the rate table entry by looking in the
1657 	 * Direct-map Table
1658 	 */
1659 	return 2 * brcms_b_read_shm(wlc_hw, M_RT_DIRMAP_A + (plcp_rate * 2));
1660 }
1661 
1662 static void brcms_upd_ofdm_pctl1_table(struct brcms_hardware *wlc_hw)
1663 {
1664 	u8 rate;
1665 	u8 rates[8] = {
1666 		BRCM_RATE_6M, BRCM_RATE_9M, BRCM_RATE_12M, BRCM_RATE_18M,
1667 		BRCM_RATE_24M, BRCM_RATE_36M, BRCM_RATE_48M, BRCM_RATE_54M
1668 	};
1669 	u16 entry_ptr;
1670 	u16 pctl1;
1671 	uint i;
1672 
1673 	if (!BRCMS_PHY_11N_CAP(wlc_hw->band))
1674 		return;
1675 
1676 	/* walk the phy rate table and update the entries */
1677 	for (i = 0; i < ARRAY_SIZE(rates); i++) {
1678 		rate = rates[i];
1679 
1680 		entry_ptr = brcms_b_ofdm_ratetable_offset(wlc_hw, rate);
1681 
1682 		/* read the SHM Rate Table entry OFDM PCTL1 values */
1683 		pctl1 =
1684 		    brcms_b_read_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS);
1685 
1686 		/* modify the value */
1687 		pctl1 &= ~PHY_TXC1_MODE_MASK;
1688 		pctl1 |= (wlc_hw->hw_stf_ss_opmode << PHY_TXC1_MODE_SHIFT);
1689 
1690 		/* Update the SHM Rate Table entry OFDM PCTL1 values */
1691 		brcms_b_write_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS,
1692 				   pctl1);
1693 	}
1694 }
1695 
1696 /* band-specific init */
1697 static void brcms_b_bsinit(struct brcms_c_info *wlc, u16 chanspec)
1698 {
1699 	struct brcms_hardware *wlc_hw = wlc->hw;
1700 
1701 	brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
1702 			   wlc_hw->band->bandunit);
1703 
1704 	brcms_c_ucode_bsinit(wlc_hw);
1705 
1706 	wlc_phy_init(wlc_hw->band->pi, chanspec);
1707 
1708 	brcms_c_ucode_txant_set(wlc_hw);
1709 
1710 	/*
1711 	 * cwmin is band-specific, update hardware
1712 	 * with value for current band
1713 	 */
1714 	brcms_b_set_cwmin(wlc_hw, wlc_hw->band->CWmin);
1715 	brcms_b_set_cwmax(wlc_hw, wlc_hw->band->CWmax);
1716 
1717 	brcms_b_update_slot_timing(wlc_hw,
1718 				   wlc_hw->band->bandtype == BRCM_BAND_5G ?
1719 				   true : wlc_hw->shortslot);
1720 
1721 	/* write phytype and phyvers */
1722 	brcms_b_write_shm(wlc_hw, M_PHYTYPE, (u16) wlc_hw->band->phytype);
1723 	brcms_b_write_shm(wlc_hw, M_PHYVER, (u16) wlc_hw->band->phyrev);
1724 
1725 	/*
1726 	 * initialize the txphyctl1 rate table since
1727 	 * shmem is shared between bands
1728 	 */
1729 	brcms_upd_ofdm_pctl1_table(wlc_hw);
1730 
1731 	brcms_b_upd_synthpu(wlc_hw);
1732 }
1733 
1734 /* Perform a soft reset of the PHY PLL */
1735 void brcms_b_core_phypll_reset(struct brcms_hardware *wlc_hw)
1736 {
1737 	ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_addr),
1738 		  ~0, 0);
1739 	udelay(1);
1740 	ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
1741 		  0x4, 0);
1742 	udelay(1);
1743 	ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
1744 		  0x4, 4);
1745 	udelay(1);
1746 	ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
1747 		  0x4, 0);
1748 	udelay(1);
1749 }
1750 
1751 /* light way to turn on phy clock without reset for NPHY only
1752  *  refer to brcms_b_core_phy_clk for full version
1753  */
1754 void brcms_b_phyclk_fgc(struct brcms_hardware *wlc_hw, bool clk)
1755 {
1756 	/* support(necessary for NPHY and HYPHY) only */
1757 	if (!BRCMS_ISNPHY(wlc_hw->band))
1758 		return;
1759 
1760 	if (ON == clk)
1761 		brcms_b_core_ioctl(wlc_hw, SICF_FGC, SICF_FGC);
1762 	else
1763 		brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
1764 
1765 }
1766 
1767 void brcms_b_macphyclk_set(struct brcms_hardware *wlc_hw, bool clk)
1768 {
1769 	if (ON == clk)
1770 		brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, SICF_MPCLKE);
1771 	else
1772 		brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, 0);
1773 }
1774 
1775 void brcms_b_phy_reset(struct brcms_hardware *wlc_hw)
1776 {
1777 	struct brcms_phy_pub *pih = wlc_hw->band->pi;
1778 	u32 phy_bw_clkbits;
1779 	bool phy_in_reset = false;
1780 
1781 	brcms_dbg_info(wlc_hw->d11core, "wl%d: reset phy\n", wlc_hw->unit);
1782 
1783 	if (pih == NULL)
1784 		return;
1785 
1786 	phy_bw_clkbits = wlc_phy_clk_bwbits(wlc_hw->band->pi);
1787 
1788 	/* Specific reset sequence required for NPHY rev 3 and 4 */
1789 	if (BRCMS_ISNPHY(wlc_hw->band) && NREV_GE(wlc_hw->band->phyrev, 3) &&
1790 	    NREV_LE(wlc_hw->band->phyrev, 4)) {
1791 		/* Set the PHY bandwidth */
1792 		brcms_b_core_ioctl(wlc_hw, SICF_BWMASK, phy_bw_clkbits);
1793 
1794 		udelay(1);
1795 
1796 		/* Perform a soft reset of the PHY PLL */
1797 		brcms_b_core_phypll_reset(wlc_hw);
1798 
1799 		/* reset the PHY */
1800 		brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_PCLKE),
1801 				   (SICF_PRST | SICF_PCLKE));
1802 		phy_in_reset = true;
1803 	} else {
1804 		brcms_b_core_ioctl(wlc_hw,
1805 				   (SICF_PRST | SICF_PCLKE | SICF_BWMASK),
1806 				   (SICF_PRST | SICF_PCLKE | phy_bw_clkbits));
1807 	}
1808 
1809 	udelay(2);
1810 	brcms_b_core_phy_clk(wlc_hw, ON);
1811 
1812 	wlc_phy_anacore(pih, ON);
1813 }
1814 
1815 /* switch to and initialize new band */
1816 static void brcms_b_setband(struct brcms_hardware *wlc_hw, uint bandunit,
1817 			    u16 chanspec) {
1818 	struct brcms_c_info *wlc = wlc_hw->wlc;
1819 	u32 macintmask;
1820 
1821 	/* Enable the d11 core before accessing it */
1822 	if (!bcma_core_is_enabled(wlc_hw->d11core)) {
1823 		bcma_core_enable(wlc_hw->d11core, 0);
1824 		brcms_c_mctrl_reset(wlc_hw);
1825 	}
1826 
1827 	macintmask = brcms_c_setband_inact(wlc, bandunit);
1828 
1829 	if (!wlc_hw->up)
1830 		return;
1831 
1832 	brcms_b_core_phy_clk(wlc_hw, ON);
1833 
1834 	/* band-specific initializations */
1835 	brcms_b_bsinit(wlc, chanspec);
1836 
1837 	/*
1838 	 * If there are any pending software interrupt bits,
1839 	 * then replace these with a harmless nonzero value
1840 	 * so brcms_c_dpc() will re-enable interrupts when done.
1841 	 */
1842 	if (wlc->macintstatus)
1843 		wlc->macintstatus = MI_DMAINT;
1844 
1845 	/* restore macintmask */
1846 	brcms_intrsrestore(wlc->wl, macintmask);
1847 
1848 	/* ucode should still be suspended.. */
1849 	WARN_ON((bcma_read32(wlc_hw->d11core, D11REGOFFS(maccontrol)) &
1850 		 MCTL_EN_MAC) != 0);
1851 }
1852 
1853 static bool brcms_c_isgoodchip(struct brcms_hardware *wlc_hw)
1854 {
1855 
1856 	/* reject unsupported corerev */
1857 	if (!CONF_HAS(D11CONF, wlc_hw->corerev)) {
1858 		wiphy_err(wlc_hw->wlc->wiphy, "unsupported core rev %d\n",
1859 			  wlc_hw->corerev);
1860 		return false;
1861 	}
1862 
1863 	return true;
1864 }
1865 
1866 /* Validate some board info parameters */
1867 static bool brcms_c_validboardtype(struct brcms_hardware *wlc_hw)
1868 {
1869 	uint boardrev = wlc_hw->boardrev;
1870 
1871 	/* 4 bits each for board type, major, minor, and tiny version */
1872 	uint brt = (boardrev & 0xf000) >> 12;
1873 	uint b0 = (boardrev & 0xf00) >> 8;
1874 	uint b1 = (boardrev & 0xf0) >> 4;
1875 	uint b2 = boardrev & 0xf;
1876 
1877 	/* voards from other vendors are always considered valid */
1878 	if (ai_get_boardvendor(wlc_hw->sih) != PCI_VENDOR_ID_BROADCOM)
1879 		return true;
1880 
1881 	/* do some boardrev sanity checks when boardvendor is Broadcom */
1882 	if (boardrev == 0)
1883 		return false;
1884 
1885 	if (boardrev <= 0xff)
1886 		return true;
1887 
1888 	if ((brt > 2) || (brt == 0) || (b0 > 9) || (b0 == 0) || (b1 > 9)
1889 		|| (b2 > 9))
1890 		return false;
1891 
1892 	return true;
1893 }
1894 
1895 static void brcms_c_get_macaddr(struct brcms_hardware *wlc_hw, u8 etheraddr[ETH_ALEN])
1896 {
1897 	struct ssb_sprom *sprom = &wlc_hw->d11core->bus->sprom;
1898 
1899 	/* If macaddr exists, use it (Sromrev4, CIS, ...). */
1900 	if (!is_zero_ether_addr(sprom->il0mac)) {
1901 		memcpy(etheraddr, sprom->il0mac, ETH_ALEN);
1902 		return;
1903 	}
1904 
1905 	if (wlc_hw->_nbands > 1)
1906 		memcpy(etheraddr, sprom->et1mac, ETH_ALEN);
1907 	else
1908 		memcpy(etheraddr, sprom->il0mac, ETH_ALEN);
1909 }
1910 
1911 /* power both the pll and external oscillator on/off */
1912 static void brcms_b_xtal(struct brcms_hardware *wlc_hw, bool want)
1913 {
1914 	brcms_dbg_info(wlc_hw->d11core, "wl%d: want %d\n", wlc_hw->unit, want);
1915 
1916 	/*
1917 	 * dont power down if plldown is false or
1918 	 * we must poll hw radio disable
1919 	 */
1920 	if (!want && wlc_hw->pllreq)
1921 		return;
1922 
1923 	wlc_hw->sbclk = want;
1924 	if (!wlc_hw->sbclk) {
1925 		wlc_hw->clk = false;
1926 		if (wlc_hw->band && wlc_hw->band->pi)
1927 			wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
1928 	}
1929 }
1930 
1931 /*
1932  * Return true if radio is disabled, otherwise false.
1933  * hw radio disable signal is an external pin, users activate it asynchronously
1934  * this function could be called when driver is down and w/o clock
1935  * it operates on different registers depending on corerev and boardflag.
1936  */
1937 static bool brcms_b_radio_read_hwdisabled(struct brcms_hardware *wlc_hw)
1938 {
1939 	bool v, clk, xtal;
1940 	u32 flags = 0;
1941 
1942 	xtal = wlc_hw->sbclk;
1943 	if (!xtal)
1944 		brcms_b_xtal(wlc_hw, ON);
1945 
1946 	/* may need to take core out of reset first */
1947 	clk = wlc_hw->clk;
1948 	if (!clk) {
1949 		/*
1950 		 * mac no longer enables phyclk automatically when driver
1951 		 * accesses phyreg throughput mac. This can be skipped since
1952 		 * only mac reg is accessed below
1953 		 */
1954 		if (D11REV_GE(wlc_hw->corerev, 18))
1955 			flags |= SICF_PCLKE;
1956 
1957 		/*
1958 		 * TODO: test suspend/resume
1959 		 *
1960 		 * AI chip doesn't restore bar0win2 on
1961 		 * hibernation/resume, need sw fixup
1962 		 */
1963 
1964 		bcma_core_enable(wlc_hw->d11core, flags);
1965 		brcms_c_mctrl_reset(wlc_hw);
1966 	}
1967 
1968 	v = ((bcma_read32(wlc_hw->d11core,
1969 			  D11REGOFFS(phydebug)) & PDBG_RFD) != 0);
1970 
1971 	/* put core back into reset */
1972 	if (!clk)
1973 		bcma_core_disable(wlc_hw->d11core, 0);
1974 
1975 	if (!xtal)
1976 		brcms_b_xtal(wlc_hw, OFF);
1977 
1978 	return v;
1979 }
1980 
1981 static bool wlc_dma_rxreset(struct brcms_hardware *wlc_hw, uint fifo)
1982 {
1983 	struct dma_pub *di = wlc_hw->di[fifo];
1984 	return dma_rxreset(di);
1985 }
1986 
1987 /* d11 core reset
1988  *   ensure fask clock during reset
1989  *   reset dma
1990  *   reset d11(out of reset)
1991  *   reset phy(out of reset)
1992  *   clear software macintstatus for fresh new start
1993  * one testing hack wlc_hw->noreset will bypass the d11/phy reset
1994  */
1995 void brcms_b_corereset(struct brcms_hardware *wlc_hw, u32 flags)
1996 {
1997 	uint i;
1998 	bool fastclk;
1999 
2000 	if (flags == BRCMS_USE_COREFLAGS)
2001 		flags = (wlc_hw->band->pi ? wlc_hw->band->core_flags : 0);
2002 
2003 	brcms_dbg_info(wlc_hw->d11core, "wl%d: core reset\n", wlc_hw->unit);
2004 
2005 	/* request FAST clock if not on  */
2006 	fastclk = wlc_hw->forcefastclk;
2007 	if (!fastclk)
2008 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
2009 
2010 	/* reset the dma engines except first time thru */
2011 	if (bcma_core_is_enabled(wlc_hw->d11core)) {
2012 		for (i = 0; i < NFIFO; i++)
2013 			if ((wlc_hw->di[i]) && (!dma_txreset(wlc_hw->di[i])))
2014 				brcms_err(wlc_hw->d11core, "wl%d: %s: "
2015 					  "dma_txreset[%d]: cannot stop dma\n",
2016 					   wlc_hw->unit, __func__, i);
2017 
2018 		if ((wlc_hw->di[RX_FIFO])
2019 		    && (!wlc_dma_rxreset(wlc_hw, RX_FIFO)))
2020 			brcms_err(wlc_hw->d11core, "wl%d: %s: dma_rxreset"
2021 				  "[%d]: cannot stop dma\n",
2022 				  wlc_hw->unit, __func__, RX_FIFO);
2023 	}
2024 	/* if noreset, just stop the psm and return */
2025 	if (wlc_hw->noreset) {
2026 		wlc_hw->wlc->macintstatus = 0;	/* skip wl_dpc after down */
2027 		brcms_b_mctrl(wlc_hw, MCTL_PSM_RUN | MCTL_EN_MAC, 0);
2028 		return;
2029 	}
2030 
2031 	/*
2032 	 * mac no longer enables phyclk automatically when driver accesses
2033 	 * phyreg throughput mac, AND phy_reset is skipped at early stage when
2034 	 * band->pi is invalid. need to enable PHY CLK
2035 	 */
2036 	if (D11REV_GE(wlc_hw->corerev, 18))
2037 		flags |= SICF_PCLKE;
2038 
2039 	/*
2040 	 * reset the core
2041 	 * In chips with PMU, the fastclk request goes through d11 core
2042 	 * reg 0x1e0, which is cleared by the core_reset. have to re-request it.
2043 	 *
2044 	 * This adds some delay and we can optimize it by also requesting
2045 	 * fastclk through chipcommon during this period if necessary. But
2046 	 * that has to work coordinate with other driver like mips/arm since
2047 	 * they may touch chipcommon as well.
2048 	 */
2049 	wlc_hw->clk = false;
2050 	bcma_core_enable(wlc_hw->d11core, flags);
2051 	wlc_hw->clk = true;
2052 	if (wlc_hw->band && wlc_hw->band->pi)
2053 		wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, true);
2054 
2055 	brcms_c_mctrl_reset(wlc_hw);
2056 
2057 	if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU)
2058 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
2059 
2060 	brcms_b_phy_reset(wlc_hw);
2061 
2062 	/* turn on PHY_PLL */
2063 	brcms_b_core_phypll_ctl(wlc_hw, true);
2064 
2065 	/* clear sw intstatus */
2066 	wlc_hw->wlc->macintstatus = 0;
2067 
2068 	/* restore the clk setting */
2069 	if (!fastclk)
2070 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
2071 }
2072 
2073 /* txfifo sizes needs to be modified(increased) since the newer cores
2074  * have more memory.
2075  */
2076 static void brcms_b_corerev_fifofixup(struct brcms_hardware *wlc_hw)
2077 {
2078 	struct bcma_device *core = wlc_hw->d11core;
2079 	u16 fifo_nu;
2080 	u16 txfifo_startblk = TXFIFO_START_BLK, txfifo_endblk;
2081 	u16 txfifo_def, txfifo_def1;
2082 	u16 txfifo_cmd;
2083 
2084 	/* tx fifos start at TXFIFO_START_BLK from the Base address */
2085 	txfifo_startblk = TXFIFO_START_BLK;
2086 
2087 	/* sequence of operations:  reset fifo, set fifo size, reset fifo */
2088 	for (fifo_nu = 0; fifo_nu < NFIFO; fifo_nu++) {
2089 
2090 		txfifo_endblk = txfifo_startblk + wlc_hw->xmtfifo_sz[fifo_nu];
2091 		txfifo_def = (txfifo_startblk & 0xff) |
2092 		    (((txfifo_endblk - 1) & 0xff) << TXFIFO_FIFOTOP_SHIFT);
2093 		txfifo_def1 = ((txfifo_startblk >> 8) & 0x1) |
2094 		    ((((txfifo_endblk -
2095 			1) >> 8) & 0x1) << TXFIFO_FIFOTOP_SHIFT);
2096 		txfifo_cmd =
2097 		    TXFIFOCMD_RESET_MASK | (fifo_nu << TXFIFOCMD_FIFOSEL_SHIFT);
2098 
2099 		bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
2100 		bcma_write16(core, D11REGOFFS(xmtfifodef), txfifo_def);
2101 		bcma_write16(core, D11REGOFFS(xmtfifodef1), txfifo_def1);
2102 
2103 		bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
2104 
2105 		txfifo_startblk += wlc_hw->xmtfifo_sz[fifo_nu];
2106 	}
2107 	/*
2108 	 * need to propagate to shm location to be in sync since ucode/hw won't
2109 	 * do this
2110 	 */
2111 	brcms_b_write_shm(wlc_hw, M_FIFOSIZE0,
2112 			   wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]);
2113 	brcms_b_write_shm(wlc_hw, M_FIFOSIZE1,
2114 			   wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]);
2115 	brcms_b_write_shm(wlc_hw, M_FIFOSIZE2,
2116 			   ((wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO] << 8) | wlc_hw->
2117 			    xmtfifo_sz[TX_AC_BK_FIFO]));
2118 	brcms_b_write_shm(wlc_hw, M_FIFOSIZE3,
2119 			   ((wlc_hw->xmtfifo_sz[TX_ATIM_FIFO] << 8) | wlc_hw->
2120 			    xmtfifo_sz[TX_BCMC_FIFO]));
2121 }
2122 
2123 /* This function is used for changing the tsf frac register
2124  * If spur avoidance mode is off, the mac freq will be 80/120/160Mhz
2125  * If spur avoidance mode is on1, the mac freq will be 82/123/164Mhz
2126  * If spur avoidance mode is on2, the mac freq will be 84/126/168Mhz
2127  * HTPHY Formula is 2^26/freq(MHz) e.g.
2128  * For spuron2 - 126MHz -> 2^26/126 = 532610.0
2129  *  - 532610 = 0x82082 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x2082
2130  * For spuron: 123MHz -> 2^26/123    = 545600.5
2131  *  - 545601 = 0x85341 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x5341
2132  * For spur off: 120MHz -> 2^26/120    = 559240.5
2133  *  - 559241 = 0x88889 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x8889
2134  */
2135 
2136 void brcms_b_switch_macfreq(struct brcms_hardware *wlc_hw, u8 spurmode)
2137 {
2138 	struct bcma_device *core = wlc_hw->d11core;
2139 
2140 	if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43224) ||
2141 	    (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225)) {
2142 		if (spurmode == WL_SPURAVOID_ON2) {	/* 126Mhz */
2143 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x2082);
2144 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
2145 		} else if (spurmode == WL_SPURAVOID_ON1) {	/* 123Mhz */
2146 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x5341);
2147 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
2148 		} else {	/* 120Mhz */
2149 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x8889);
2150 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
2151 		}
2152 	} else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
2153 		if (spurmode == WL_SPURAVOID_ON1) {	/* 82Mhz */
2154 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x7CE0);
2155 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
2156 		} else {	/* 80Mhz */
2157 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0xCCCD);
2158 			bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
2159 		}
2160 	}
2161 }
2162 
2163 void brcms_c_start_station(struct brcms_c_info *wlc, u8 *addr)
2164 {
2165 	memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
2166 	wlc->bsscfg->type = BRCMS_TYPE_STATION;
2167 }
2168 
2169 void brcms_c_start_ap(struct brcms_c_info *wlc, u8 *addr, const u8 *bssid,
2170 		      u8 *ssid, size_t ssid_len)
2171 {
2172 	brcms_c_set_ssid(wlc, ssid, ssid_len);
2173 
2174 	memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
2175 	memcpy(wlc->bsscfg->BSSID, bssid, sizeof(wlc->bsscfg->BSSID));
2176 	wlc->bsscfg->type = BRCMS_TYPE_AP;
2177 
2178 	brcms_b_mctrl(wlc->hw, MCTL_AP | MCTL_INFRA, MCTL_AP | MCTL_INFRA);
2179 }
2180 
2181 void brcms_c_start_adhoc(struct brcms_c_info *wlc, u8 *addr)
2182 {
2183 	memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
2184 	wlc->bsscfg->type = BRCMS_TYPE_ADHOC;
2185 
2186 	brcms_b_mctrl(wlc->hw, MCTL_AP | MCTL_INFRA, 0);
2187 }
2188 
2189 /* Initialize GPIOs that are controlled by D11 core */
2190 static void brcms_c_gpio_init(struct brcms_c_info *wlc)
2191 {
2192 	struct brcms_hardware *wlc_hw = wlc->hw;
2193 	u32 gc, gm;
2194 
2195 	/* use GPIO select 0 to get all gpio signals from the gpio out reg */
2196 	brcms_b_mctrl(wlc_hw, MCTL_GPOUT_SEL_MASK, 0);
2197 
2198 	/*
2199 	 * Common GPIO setup:
2200 	 *      G0 = LED 0 = WLAN Activity
2201 	 *      G1 = LED 1 = WLAN 2.4 GHz Radio State
2202 	 *      G2 = LED 2 = WLAN 5 GHz Radio State
2203 	 *      G4 = radio disable input (HI enabled, LO disabled)
2204 	 */
2205 
2206 	gc = gm = 0;
2207 
2208 	/* Allocate GPIOs for mimo antenna diversity feature */
2209 	if (wlc_hw->antsel_type == ANTSEL_2x3) {
2210 		/* Enable antenna diversity, use 2x3 mode */
2211 		brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
2212 			     MHF3_ANTSEL_EN, BRCM_BAND_ALL);
2213 		brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE,
2214 			     MHF3_ANTSEL_MODE, BRCM_BAND_ALL);
2215 
2216 		/* init superswitch control */
2217 		wlc_phy_antsel_init(wlc_hw->band->pi, false);
2218 
2219 	} else if (wlc_hw->antsel_type == ANTSEL_2x4) {
2220 		gm |= gc |= (BOARD_GPIO_12 | BOARD_GPIO_13);
2221 		/*
2222 		 * The board itself is powered by these GPIOs
2223 		 * (when not sending pattern) so set them high
2224 		 */
2225 		bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_oe),
2226 			   (BOARD_GPIO_12 | BOARD_GPIO_13));
2227 		bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_out),
2228 			   (BOARD_GPIO_12 | BOARD_GPIO_13));
2229 
2230 		/* Enable antenna diversity, use 2x4 mode */
2231 		brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
2232 			     MHF3_ANTSEL_EN, BRCM_BAND_ALL);
2233 		brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE, 0,
2234 			     BRCM_BAND_ALL);
2235 
2236 		/* Configure the desired clock to be 4Mhz */
2237 		brcms_b_write_shm(wlc_hw, M_ANTSEL_CLKDIV,
2238 				   ANTSEL_CLKDIV_4MHZ);
2239 	}
2240 
2241 	/*
2242 	 * gpio 9 controls the PA. ucode is responsible
2243 	 * for wiggling out and oe
2244 	 */
2245 	if (wlc_hw->boardflags & BFL_PACTRL)
2246 		gm |= gc |= BOARD_GPIO_PACTRL;
2247 
2248 	/* apply to gpiocontrol register */
2249 	bcma_chipco_gpio_control(&wlc_hw->d11core->bus->drv_cc, gm, gc);
2250 }
2251 
2252 static void brcms_ucode_write(struct brcms_hardware *wlc_hw,
2253 			      const __le32 ucode[], const size_t nbytes)
2254 {
2255 	struct bcma_device *core = wlc_hw->d11core;
2256 	uint i;
2257 	uint count;
2258 
2259 	brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
2260 
2261 	count = (nbytes / sizeof(u32));
2262 
2263 	bcma_write32(core, D11REGOFFS(objaddr),
2264 		     OBJADDR_AUTO_INC | OBJADDR_UCM_SEL);
2265 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2266 	for (i = 0; i < count; i++)
2267 		bcma_write32(core, D11REGOFFS(objdata), le32_to_cpu(ucode[i]));
2268 
2269 }
2270 
2271 static void brcms_ucode_download(struct brcms_hardware *wlc_hw)
2272 {
2273 	struct brcms_c_info *wlc;
2274 	struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
2275 
2276 	wlc = wlc_hw->wlc;
2277 
2278 	if (wlc_hw->ucode_loaded)
2279 		return;
2280 
2281 	if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
2282 		if (BRCMS_ISNPHY(wlc_hw->band)) {
2283 			brcms_ucode_write(wlc_hw, ucode->bcm43xx_16_mimo,
2284 					  ucode->bcm43xx_16_mimosz);
2285 			wlc_hw->ucode_loaded = true;
2286 		} else
2287 			brcms_err(wlc_hw->d11core,
2288 				  "%s: wl%d: unsupported phy in corerev %d\n",
2289 				  __func__, wlc_hw->unit, wlc_hw->corerev);
2290 	} else if (D11REV_IS(wlc_hw->corerev, 24)) {
2291 		if (BRCMS_ISLCNPHY(wlc_hw->band)) {
2292 			brcms_ucode_write(wlc_hw, ucode->bcm43xx_24_lcn,
2293 					  ucode->bcm43xx_24_lcnsz);
2294 			wlc_hw->ucode_loaded = true;
2295 		} else {
2296 			brcms_err(wlc_hw->d11core,
2297 				  "%s: wl%d: unsupported phy in corerev %d\n",
2298 				  __func__, wlc_hw->unit, wlc_hw->corerev);
2299 		}
2300 	}
2301 }
2302 
2303 void brcms_b_txant_set(struct brcms_hardware *wlc_hw, u16 phytxant)
2304 {
2305 	/* update sw state */
2306 	wlc_hw->bmac_phytxant = phytxant;
2307 
2308 	/* push to ucode if up */
2309 	if (!wlc_hw->up)
2310 		return;
2311 	brcms_c_ucode_txant_set(wlc_hw);
2312 
2313 }
2314 
2315 u16 brcms_b_get_txant(struct brcms_hardware *wlc_hw)
2316 {
2317 	return (u16) wlc_hw->wlc->stf->txant;
2318 }
2319 
2320 void brcms_b_antsel_type_set(struct brcms_hardware *wlc_hw, u8 antsel_type)
2321 {
2322 	wlc_hw->antsel_type = antsel_type;
2323 
2324 	/* Update the antsel type for phy module to use */
2325 	wlc_phy_antsel_type_set(wlc_hw->band->pi, antsel_type);
2326 }
2327 
2328 static void brcms_b_fifoerrors(struct brcms_hardware *wlc_hw)
2329 {
2330 	bool fatal = false;
2331 	uint unit;
2332 	uint intstatus, idx;
2333 	struct bcma_device *core = wlc_hw->d11core;
2334 
2335 	unit = wlc_hw->unit;
2336 
2337 	for (idx = 0; idx < NFIFO; idx++) {
2338 		/* read intstatus register and ignore any non-error bits */
2339 		intstatus =
2340 			bcma_read32(core,
2341 				    D11REGOFFS(intctrlregs[idx].intstatus)) &
2342 			I_ERRORS;
2343 		if (!intstatus)
2344 			continue;
2345 
2346 		brcms_dbg_int(core, "wl%d: intstatus%d 0x%x\n",
2347 			      unit, idx, intstatus);
2348 
2349 		if (intstatus & I_RO) {
2350 			brcms_err(core, "wl%d: fifo %d: receive fifo "
2351 				  "overflow\n", unit, idx);
2352 			fatal = true;
2353 		}
2354 
2355 		if (intstatus & I_PC) {
2356 			brcms_err(core, "wl%d: fifo %d: descriptor error\n",
2357 				  unit, idx);
2358 			fatal = true;
2359 		}
2360 
2361 		if (intstatus & I_PD) {
2362 			brcms_err(core, "wl%d: fifo %d: data error\n", unit,
2363 				  idx);
2364 			fatal = true;
2365 		}
2366 
2367 		if (intstatus & I_DE) {
2368 			brcms_err(core, "wl%d: fifo %d: descriptor protocol "
2369 				  "error\n", unit, idx);
2370 			fatal = true;
2371 		}
2372 
2373 		if (intstatus & I_RU)
2374 			brcms_err(core, "wl%d: fifo %d: receive descriptor "
2375 				  "underflow\n", idx, unit);
2376 
2377 		if (intstatus & I_XU) {
2378 			brcms_err(core, "wl%d: fifo %d: transmit fifo "
2379 				  "underflow\n", idx, unit);
2380 			fatal = true;
2381 		}
2382 
2383 		if (fatal) {
2384 			brcms_fatal_error(wlc_hw->wlc->wl); /* big hammer */
2385 			break;
2386 		} else
2387 			bcma_write32(core,
2388 				     D11REGOFFS(intctrlregs[idx].intstatus),
2389 				     intstatus);
2390 	}
2391 }
2392 
2393 void brcms_c_intrson(struct brcms_c_info *wlc)
2394 {
2395 	struct brcms_hardware *wlc_hw = wlc->hw;
2396 	wlc->macintmask = wlc->defmacintmask;
2397 	bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
2398 }
2399 
2400 u32 brcms_c_intrsoff(struct brcms_c_info *wlc)
2401 {
2402 	struct brcms_hardware *wlc_hw = wlc->hw;
2403 	u32 macintmask;
2404 
2405 	if (!wlc_hw->clk)
2406 		return 0;
2407 
2408 	macintmask = wlc->macintmask;	/* isr can still happen */
2409 
2410 	bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), 0);
2411 	(void)bcma_read32(wlc_hw->d11core, D11REGOFFS(macintmask));
2412 	udelay(1);		/* ensure int line is no longer driven */
2413 	wlc->macintmask = 0;
2414 
2415 	/* return previous macintmask; resolve race between us and our isr */
2416 	return wlc->macintstatus ? 0 : macintmask;
2417 }
2418 
2419 void brcms_c_intrsrestore(struct brcms_c_info *wlc, u32 macintmask)
2420 {
2421 	struct brcms_hardware *wlc_hw = wlc->hw;
2422 	if (!wlc_hw->clk)
2423 		return;
2424 
2425 	wlc->macintmask = macintmask;
2426 	bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
2427 }
2428 
2429 /* assumes that the d11 MAC is enabled */
2430 static void brcms_b_tx_fifo_suspend(struct brcms_hardware *wlc_hw,
2431 				    uint tx_fifo)
2432 {
2433 	u8 fifo = 1 << tx_fifo;
2434 
2435 	/* Two clients of this code, 11h Quiet period and scanning. */
2436 
2437 	/* only suspend if not already suspended */
2438 	if ((wlc_hw->suspended_fifos & fifo) == fifo)
2439 		return;
2440 
2441 	/* force the core awake only if not already */
2442 	if (wlc_hw->suspended_fifos == 0)
2443 		brcms_c_ucode_wake_override_set(wlc_hw,
2444 						BRCMS_WAKE_OVERRIDE_TXFIFO);
2445 
2446 	wlc_hw->suspended_fifos |= fifo;
2447 
2448 	if (wlc_hw->di[tx_fifo]) {
2449 		/*
2450 		 * Suspending AMPDU transmissions in the middle can cause
2451 		 * underflow which may result in mismatch between ucode and
2452 		 * driver so suspend the mac before suspending the FIFO
2453 		 */
2454 		if (BRCMS_PHY_11N_CAP(wlc_hw->band))
2455 			brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
2456 
2457 		dma_txsuspend(wlc_hw->di[tx_fifo]);
2458 
2459 		if (BRCMS_PHY_11N_CAP(wlc_hw->band))
2460 			brcms_c_enable_mac(wlc_hw->wlc);
2461 	}
2462 }
2463 
2464 static void brcms_b_tx_fifo_resume(struct brcms_hardware *wlc_hw,
2465 				   uint tx_fifo)
2466 {
2467 	/* BMAC_NOTE: BRCMS_TX_FIFO_ENAB is done in brcms_c_dpc() for DMA case
2468 	 * but need to be done here for PIO otherwise the watchdog will catch
2469 	 * the inconsistency and fire
2470 	 */
2471 	/* Two clients of this code, 11h Quiet period and scanning. */
2472 	if (wlc_hw->di[tx_fifo])
2473 		dma_txresume(wlc_hw->di[tx_fifo]);
2474 
2475 	/* allow core to sleep again */
2476 	if (wlc_hw->suspended_fifos == 0)
2477 		return;
2478 	else {
2479 		wlc_hw->suspended_fifos &= ~(1 << tx_fifo);
2480 		if (wlc_hw->suspended_fifos == 0)
2481 			brcms_c_ucode_wake_override_clear(wlc_hw,
2482 						BRCMS_WAKE_OVERRIDE_TXFIFO);
2483 	}
2484 }
2485 
2486 /* precondition: requires the mac core to be enabled */
2487 static void brcms_b_mute(struct brcms_hardware *wlc_hw, bool mute_tx)
2488 {
2489 	static const u8 null_ether_addr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
2490 	u8 *ethaddr = wlc_hw->wlc->pub->cur_etheraddr;
2491 
2492 	if (mute_tx) {
2493 		/* suspend tx fifos */
2494 		brcms_b_tx_fifo_suspend(wlc_hw, TX_DATA_FIFO);
2495 		brcms_b_tx_fifo_suspend(wlc_hw, TX_CTL_FIFO);
2496 		brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_BK_FIFO);
2497 		brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_VI_FIFO);
2498 
2499 		/* zero the address match register so we do not send ACKs */
2500 		brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, null_ether_addr);
2501 	} else {
2502 		/* resume tx fifos */
2503 		brcms_b_tx_fifo_resume(wlc_hw, TX_DATA_FIFO);
2504 		brcms_b_tx_fifo_resume(wlc_hw, TX_CTL_FIFO);
2505 		brcms_b_tx_fifo_resume(wlc_hw, TX_AC_BK_FIFO);
2506 		brcms_b_tx_fifo_resume(wlc_hw, TX_AC_VI_FIFO);
2507 
2508 		/* Restore address */
2509 		brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, ethaddr);
2510 	}
2511 
2512 	wlc_phy_mute_upd(wlc_hw->band->pi, mute_tx, 0);
2513 
2514 	if (mute_tx)
2515 		brcms_c_ucode_mute_override_set(wlc_hw);
2516 	else
2517 		brcms_c_ucode_mute_override_clear(wlc_hw);
2518 }
2519 
2520 void
2521 brcms_c_mute(struct brcms_c_info *wlc, bool mute_tx)
2522 {
2523 	brcms_b_mute(wlc->hw, mute_tx);
2524 }
2525 
2526 /*
2527  * Read and clear macintmask and macintstatus and intstatus registers.
2528  * This routine should be called with interrupts off
2529  * Return:
2530  *   -1 if brcms_deviceremoved(wlc) evaluates to true;
2531  *   0 if the interrupt is not for us, or we are in some special cases;
2532  *   device interrupt status bits otherwise.
2533  */
2534 static inline u32 wlc_intstatus(struct brcms_c_info *wlc, bool in_isr)
2535 {
2536 	struct brcms_hardware *wlc_hw = wlc->hw;
2537 	struct bcma_device *core = wlc_hw->d11core;
2538 	u32 macintstatus, mask;
2539 
2540 	/* macintstatus includes a DMA interrupt summary bit */
2541 	macintstatus = bcma_read32(core, D11REGOFFS(macintstatus));
2542 	mask = in_isr ? wlc->macintmask : wlc->defmacintmask;
2543 
2544 	trace_brcms_macintstatus(&core->dev, in_isr, macintstatus, mask);
2545 
2546 	/* detect cardbus removed, in power down(suspend) and in reset */
2547 	if (brcms_deviceremoved(wlc))
2548 		return -1;
2549 
2550 	/* brcms_deviceremoved() succeeds even when the core is still resetting,
2551 	 * handle that case here.
2552 	 */
2553 	if (macintstatus == 0xffffffff)
2554 		return 0;
2555 
2556 	/* defer unsolicited interrupts */
2557 	macintstatus &= mask;
2558 
2559 	/* if not for us */
2560 	if (macintstatus == 0)
2561 		return 0;
2562 
2563 	/* turn off the interrupts */
2564 	bcma_write32(core, D11REGOFFS(macintmask), 0);
2565 	(void)bcma_read32(core, D11REGOFFS(macintmask));
2566 	wlc->macintmask = 0;
2567 
2568 	/* clear device interrupts */
2569 	bcma_write32(core, D11REGOFFS(macintstatus), macintstatus);
2570 
2571 	/* MI_DMAINT is indication of non-zero intstatus */
2572 	if (macintstatus & MI_DMAINT)
2573 		/*
2574 		 * only fifo interrupt enabled is I_RI in
2575 		 * RX_FIFO. If MI_DMAINT is set, assume it
2576 		 * is set and clear the interrupt.
2577 		 */
2578 		bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intstatus),
2579 			     DEF_RXINTMASK);
2580 
2581 	return macintstatus;
2582 }
2583 
2584 /* Update wlc->macintstatus and wlc->intstatus[]. */
2585 /* Return true if they are updated successfully. false otherwise */
2586 bool brcms_c_intrsupd(struct brcms_c_info *wlc)
2587 {
2588 	u32 macintstatus;
2589 
2590 	/* read and clear macintstatus and intstatus registers */
2591 	macintstatus = wlc_intstatus(wlc, false);
2592 
2593 	/* device is removed */
2594 	if (macintstatus == 0xffffffff)
2595 		return false;
2596 
2597 	/* update interrupt status in software */
2598 	wlc->macintstatus |= macintstatus;
2599 
2600 	return true;
2601 }
2602 
2603 /*
2604  * First-level interrupt processing.
2605  * Return true if this was our interrupt
2606  * and if further brcms_c_dpc() processing is required,
2607  * false otherwise.
2608  */
2609 bool brcms_c_isr(struct brcms_c_info *wlc)
2610 {
2611 	struct brcms_hardware *wlc_hw = wlc->hw;
2612 	u32 macintstatus;
2613 
2614 	if (!wlc_hw->up || !wlc->macintmask)
2615 		return false;
2616 
2617 	/* read and clear macintstatus and intstatus registers */
2618 	macintstatus = wlc_intstatus(wlc, true);
2619 
2620 	if (macintstatus == 0xffffffff) {
2621 		brcms_err(wlc_hw->d11core,
2622 			  "DEVICEREMOVED detected in the ISR code path\n");
2623 		return false;
2624 	}
2625 
2626 	/* it is not for us */
2627 	if (macintstatus == 0)
2628 		return false;
2629 
2630 	/* save interrupt status bits */
2631 	wlc->macintstatus = macintstatus;
2632 
2633 	return true;
2634 
2635 }
2636 
2637 void brcms_c_suspend_mac_and_wait(struct brcms_c_info *wlc)
2638 {
2639 	struct brcms_hardware *wlc_hw = wlc->hw;
2640 	struct bcma_device *core = wlc_hw->d11core;
2641 	u32 mc, mi;
2642 
2643 	brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
2644 			   wlc_hw->band->bandunit);
2645 
2646 	/*
2647 	 * Track overlapping suspend requests
2648 	 */
2649 	wlc_hw->mac_suspend_depth++;
2650 	if (wlc_hw->mac_suspend_depth > 1)
2651 		return;
2652 
2653 	/* force the core awake */
2654 	brcms_c_ucode_wake_override_set(wlc_hw, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
2655 
2656 	mc = bcma_read32(core, D11REGOFFS(maccontrol));
2657 
2658 	if (mc == 0xffffffff) {
2659 		brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
2660 			  __func__);
2661 		brcms_down(wlc->wl);
2662 		return;
2663 	}
2664 	WARN_ON(mc & MCTL_PSM_JMP_0);
2665 	WARN_ON(!(mc & MCTL_PSM_RUN));
2666 	WARN_ON(!(mc & MCTL_EN_MAC));
2667 
2668 	mi = bcma_read32(core, D11REGOFFS(macintstatus));
2669 	if (mi == 0xffffffff) {
2670 		brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
2671 			  __func__);
2672 		brcms_down(wlc->wl);
2673 		return;
2674 	}
2675 	WARN_ON(mi & MI_MACSSPNDD);
2676 
2677 	brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, 0);
2678 
2679 	SPINWAIT(!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD),
2680 		 BRCMS_MAX_MAC_SUSPEND);
2681 
2682 	if (!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD)) {
2683 		brcms_err(core, "wl%d: wlc_suspend_mac_and_wait: waited %d uS"
2684 			  " and MI_MACSSPNDD is still not on.\n",
2685 			  wlc_hw->unit, BRCMS_MAX_MAC_SUSPEND);
2686 		brcms_err(core, "wl%d: psmdebug 0x%08x, phydebug 0x%08x, "
2687 			  "psm_brc 0x%04x\n", wlc_hw->unit,
2688 			  bcma_read32(core, D11REGOFFS(psmdebug)),
2689 			  bcma_read32(core, D11REGOFFS(phydebug)),
2690 			  bcma_read16(core, D11REGOFFS(psm_brc)));
2691 	}
2692 
2693 	mc = bcma_read32(core, D11REGOFFS(maccontrol));
2694 	if (mc == 0xffffffff) {
2695 		brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
2696 			  __func__);
2697 		brcms_down(wlc->wl);
2698 		return;
2699 	}
2700 	WARN_ON(mc & MCTL_PSM_JMP_0);
2701 	WARN_ON(!(mc & MCTL_PSM_RUN));
2702 	WARN_ON(mc & MCTL_EN_MAC);
2703 }
2704 
2705 void brcms_c_enable_mac(struct brcms_c_info *wlc)
2706 {
2707 	struct brcms_hardware *wlc_hw = wlc->hw;
2708 	struct bcma_device *core = wlc_hw->d11core;
2709 	u32 mc, mi;
2710 
2711 	brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
2712 			   wlc->band->bandunit);
2713 
2714 	/*
2715 	 * Track overlapping suspend requests
2716 	 */
2717 	wlc_hw->mac_suspend_depth--;
2718 	if (wlc_hw->mac_suspend_depth > 0)
2719 		return;
2720 
2721 	mc = bcma_read32(core, D11REGOFFS(maccontrol));
2722 	WARN_ON(mc & MCTL_PSM_JMP_0);
2723 	WARN_ON(mc & MCTL_EN_MAC);
2724 	WARN_ON(!(mc & MCTL_PSM_RUN));
2725 
2726 	brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, MCTL_EN_MAC);
2727 	bcma_write32(core, D11REGOFFS(macintstatus), MI_MACSSPNDD);
2728 
2729 	mc = bcma_read32(core, D11REGOFFS(maccontrol));
2730 	WARN_ON(mc & MCTL_PSM_JMP_0);
2731 	WARN_ON(!(mc & MCTL_EN_MAC));
2732 	WARN_ON(!(mc & MCTL_PSM_RUN));
2733 
2734 	mi = bcma_read32(core, D11REGOFFS(macintstatus));
2735 	WARN_ON(mi & MI_MACSSPNDD);
2736 
2737 	brcms_c_ucode_wake_override_clear(wlc_hw,
2738 					  BRCMS_WAKE_OVERRIDE_MACSUSPEND);
2739 }
2740 
2741 void brcms_b_band_stf_ss_set(struct brcms_hardware *wlc_hw, u8 stf_mode)
2742 {
2743 	wlc_hw->hw_stf_ss_opmode = stf_mode;
2744 
2745 	if (wlc_hw->clk)
2746 		brcms_upd_ofdm_pctl1_table(wlc_hw);
2747 }
2748 
2749 static bool brcms_b_validate_chip_access(struct brcms_hardware *wlc_hw)
2750 {
2751 	struct bcma_device *core = wlc_hw->d11core;
2752 	u32 w, val;
2753 	struct wiphy *wiphy = wlc_hw->wlc->wiphy;
2754 
2755 	/* Validate dchip register access */
2756 
2757 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2758 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2759 	w = bcma_read32(core, D11REGOFFS(objdata));
2760 
2761 	/* Can we write and read back a 32bit register? */
2762 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2763 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2764 	bcma_write32(core, D11REGOFFS(objdata), (u32) 0xaa5555aa);
2765 
2766 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2767 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2768 	val = bcma_read32(core, D11REGOFFS(objdata));
2769 	if (val != (u32) 0xaa5555aa) {
2770 		wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
2771 			  "expected 0xaa5555aa\n", wlc_hw->unit, val);
2772 		return false;
2773 	}
2774 
2775 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2776 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2777 	bcma_write32(core, D11REGOFFS(objdata), (u32) 0x55aaaa55);
2778 
2779 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2780 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2781 	val = bcma_read32(core, D11REGOFFS(objdata));
2782 	if (val != (u32) 0x55aaaa55) {
2783 		wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
2784 			  "expected 0x55aaaa55\n", wlc_hw->unit, val);
2785 		return false;
2786 	}
2787 
2788 	bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
2789 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2790 	bcma_write32(core, D11REGOFFS(objdata), w);
2791 
2792 	/* clear CFPStart */
2793 	bcma_write32(core, D11REGOFFS(tsf_cfpstart), 0);
2794 
2795 	w = bcma_read32(core, D11REGOFFS(maccontrol));
2796 	if ((w != (MCTL_IHR_EN | MCTL_WAKE)) &&
2797 	    (w != (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE))) {
2798 		wiphy_err(wiphy, "wl%d: validate_chip_access: maccontrol = "
2799 			  "0x%x, expected 0x%x or 0x%x\n", wlc_hw->unit, w,
2800 			  (MCTL_IHR_EN | MCTL_WAKE),
2801 			  (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE));
2802 		return false;
2803 	}
2804 
2805 	return true;
2806 }
2807 
2808 #define PHYPLL_WAIT_US	100000
2809 
2810 void brcms_b_core_phypll_ctl(struct brcms_hardware *wlc_hw, bool on)
2811 {
2812 	struct bcma_device *core = wlc_hw->d11core;
2813 	u32 tmp;
2814 
2815 	brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
2816 
2817 	tmp = 0;
2818 
2819 	if (on) {
2820 		if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
2821 			bcma_set32(core, D11REGOFFS(clk_ctl_st),
2822 				   CCS_ERSRC_REQ_HT |
2823 				   CCS_ERSRC_REQ_D11PLL |
2824 				   CCS_ERSRC_REQ_PHYPLL);
2825 			SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
2826 				  CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT,
2827 				 PHYPLL_WAIT_US);
2828 
2829 			tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
2830 			if ((tmp & CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT)
2831 				brcms_err(core, "%s: turn on PHY PLL failed\n",
2832 					  __func__);
2833 		} else {
2834 			bcma_set32(core, D11REGOFFS(clk_ctl_st),
2835 				   tmp | CCS_ERSRC_REQ_D11PLL |
2836 				   CCS_ERSRC_REQ_PHYPLL);
2837 			SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
2838 				  (CCS_ERSRC_AVAIL_D11PLL |
2839 				   CCS_ERSRC_AVAIL_PHYPLL)) !=
2840 				 (CCS_ERSRC_AVAIL_D11PLL |
2841 				  CCS_ERSRC_AVAIL_PHYPLL), PHYPLL_WAIT_US);
2842 
2843 			tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
2844 			if ((tmp &
2845 			     (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
2846 			    !=
2847 			    (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
2848 				brcms_err(core, "%s: turn on PHY PLL failed\n",
2849 					  __func__);
2850 		}
2851 	} else {
2852 		/*
2853 		 * Since the PLL may be shared, other cores can still
2854 		 * be requesting it; so we'll deassert the request but
2855 		 * not wait for status to comply.
2856 		 */
2857 		bcma_mask32(core, D11REGOFFS(clk_ctl_st),
2858 			    ~CCS_ERSRC_REQ_PHYPLL);
2859 		(void)bcma_read32(core, D11REGOFFS(clk_ctl_st));
2860 	}
2861 }
2862 
2863 static void brcms_c_coredisable(struct brcms_hardware *wlc_hw)
2864 {
2865 	bool dev_gone;
2866 
2867 	brcms_dbg_info(wlc_hw->d11core, "wl%d: disable core\n", wlc_hw->unit);
2868 
2869 	dev_gone = brcms_deviceremoved(wlc_hw->wlc);
2870 
2871 	if (dev_gone)
2872 		return;
2873 
2874 	if (wlc_hw->noreset)
2875 		return;
2876 
2877 	/* radio off */
2878 	wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
2879 
2880 	/* turn off analog core */
2881 	wlc_phy_anacore(wlc_hw->band->pi, OFF);
2882 
2883 	/* turn off PHYPLL to save power */
2884 	brcms_b_core_phypll_ctl(wlc_hw, false);
2885 
2886 	wlc_hw->clk = false;
2887 	bcma_core_disable(wlc_hw->d11core, 0);
2888 	wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
2889 }
2890 
2891 static void brcms_c_flushqueues(struct brcms_c_info *wlc)
2892 {
2893 	struct brcms_hardware *wlc_hw = wlc->hw;
2894 	uint i;
2895 
2896 	/* free any posted tx packets */
2897 	for (i = 0; i < NFIFO; i++) {
2898 		if (wlc_hw->di[i]) {
2899 			dma_txreclaim(wlc_hw->di[i], DMA_RANGE_ALL);
2900 			if (i < TX_BCMC_FIFO)
2901 				ieee80211_wake_queue(wlc->pub->ieee_hw,
2902 						     brcms_fifo_to_ac(i));
2903 		}
2904 	}
2905 
2906 	/* free any posted rx packets */
2907 	dma_rxreclaim(wlc_hw->di[RX_FIFO]);
2908 }
2909 
2910 static u16
2911 brcms_b_read_objmem(struct brcms_hardware *wlc_hw, uint offset, u32 sel)
2912 {
2913 	struct bcma_device *core = wlc_hw->d11core;
2914 	u16 objoff = D11REGOFFS(objdata);
2915 
2916 	bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
2917 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2918 	if (offset & 2)
2919 		objoff += 2;
2920 
2921 	return bcma_read16(core, objoff);
2922 }
2923 
2924 static void
2925 brcms_b_write_objmem(struct brcms_hardware *wlc_hw, uint offset, u16 v,
2926 		     u32 sel)
2927 {
2928 	struct bcma_device *core = wlc_hw->d11core;
2929 	u16 objoff = D11REGOFFS(objdata);
2930 
2931 	bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
2932 	(void)bcma_read32(core, D11REGOFFS(objaddr));
2933 	if (offset & 2)
2934 		objoff += 2;
2935 
2936 	bcma_wflush16(core, objoff, v);
2937 }
2938 
2939 /*
2940  * Read a single u16 from shared memory.
2941  * SHM 'offset' needs to be an even address
2942  */
2943 u16 brcms_b_read_shm(struct brcms_hardware *wlc_hw, uint offset)
2944 {
2945 	return brcms_b_read_objmem(wlc_hw, offset, OBJADDR_SHM_SEL);
2946 }
2947 
2948 /*
2949  * Write a single u16 to shared memory.
2950  * SHM 'offset' needs to be an even address
2951  */
2952 void brcms_b_write_shm(struct brcms_hardware *wlc_hw, uint offset, u16 v)
2953 {
2954 	brcms_b_write_objmem(wlc_hw, offset, v, OBJADDR_SHM_SEL);
2955 }
2956 
2957 /*
2958  * Copy a buffer to shared memory of specified type .
2959  * SHM 'offset' needs to be an even address and
2960  * Buffer length 'len' must be an even number of bytes
2961  * 'sel' selects the type of memory
2962  */
2963 void
2964 brcms_b_copyto_objmem(struct brcms_hardware *wlc_hw, uint offset,
2965 		      const void *buf, int len, u32 sel)
2966 {
2967 	u16 v;
2968 	const u8 *p = (const u8 *)buf;
2969 	int i;
2970 
2971 	if (len <= 0 || (offset & 1) || (len & 1))
2972 		return;
2973 
2974 	for (i = 0; i < len; i += 2) {
2975 		v = p[i] | (p[i + 1] << 8);
2976 		brcms_b_write_objmem(wlc_hw, offset + i, v, sel);
2977 	}
2978 }
2979 
2980 /*
2981  * Copy a piece of shared memory of specified type to a buffer .
2982  * SHM 'offset' needs to be an even address and
2983  * Buffer length 'len' must be an even number of bytes
2984  * 'sel' selects the type of memory
2985  */
2986 void
2987 brcms_b_copyfrom_objmem(struct brcms_hardware *wlc_hw, uint offset, void *buf,
2988 			 int len, u32 sel)
2989 {
2990 	u16 v;
2991 	u8 *p = (u8 *) buf;
2992 	int i;
2993 
2994 	if (len <= 0 || (offset & 1) || (len & 1))
2995 		return;
2996 
2997 	for (i = 0; i < len; i += 2) {
2998 		v = brcms_b_read_objmem(wlc_hw, offset + i, sel);
2999 		p[i] = v & 0xFF;
3000 		p[i + 1] = (v >> 8) & 0xFF;
3001 	}
3002 }
3003 
3004 /* Copy a buffer to shared memory.
3005  * SHM 'offset' needs to be an even address and
3006  * Buffer length 'len' must be an even number of bytes
3007  */
3008 static void brcms_c_copyto_shm(struct brcms_c_info *wlc, uint offset,
3009 			const void *buf, int len)
3010 {
3011 	brcms_b_copyto_objmem(wlc->hw, offset, buf, len, OBJADDR_SHM_SEL);
3012 }
3013 
3014 static void brcms_b_retrylimit_upd(struct brcms_hardware *wlc_hw,
3015 				   u16 SRL, u16 LRL)
3016 {
3017 	wlc_hw->SRL = SRL;
3018 	wlc_hw->LRL = LRL;
3019 
3020 	/* write retry limit to SCR, shouldn't need to suspend */
3021 	if (wlc_hw->up) {
3022 		bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
3023 			     OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
3024 		(void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
3025 		bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->SRL);
3026 		bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
3027 			     OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
3028 		(void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
3029 		bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->LRL);
3030 	}
3031 }
3032 
3033 static void brcms_b_pllreq(struct brcms_hardware *wlc_hw, bool set, u32 req_bit)
3034 {
3035 	if (set) {
3036 		if (mboolisset(wlc_hw->pllreq, req_bit))
3037 			return;
3038 
3039 		mboolset(wlc_hw->pllreq, req_bit);
3040 
3041 		if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
3042 			if (!wlc_hw->sbclk)
3043 				brcms_b_xtal(wlc_hw, ON);
3044 		}
3045 	} else {
3046 		if (!mboolisset(wlc_hw->pllreq, req_bit))
3047 			return;
3048 
3049 		mboolclr(wlc_hw->pllreq, req_bit);
3050 
3051 		if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
3052 			if (wlc_hw->sbclk)
3053 				brcms_b_xtal(wlc_hw, OFF);
3054 		}
3055 	}
3056 }
3057 
3058 static void brcms_b_antsel_set(struct brcms_hardware *wlc_hw, u32 antsel_avail)
3059 {
3060 	wlc_hw->antsel_avail = antsel_avail;
3061 }
3062 
3063 /*
3064  * conditions under which the PM bit should be set in outgoing frames
3065  * and STAY_AWAKE is meaningful
3066  */
3067 static bool brcms_c_ps_allowed(struct brcms_c_info *wlc)
3068 {
3069 	/* not supporting PS so always return false for now */
3070 	return false;
3071 }
3072 
3073 static void brcms_c_statsupd(struct brcms_c_info *wlc)
3074 {
3075 	int i;
3076 	struct macstat *macstats;
3077 #ifdef DEBUG
3078 	u16 delta;
3079 	u16 rxf0ovfl;
3080 	u16 txfunfl[NFIFO];
3081 #endif				/* DEBUG */
3082 
3083 	/* if driver down, make no sense to update stats */
3084 	if (!wlc->pub->up)
3085 		return;
3086 
3087 	macstats = wlc->core->macstat_snapshot;
3088 
3089 #ifdef DEBUG
3090 	/* save last rx fifo 0 overflow count */
3091 	rxf0ovfl = macstats->rxf0ovfl;
3092 
3093 	/* save last tx fifo  underflow count */
3094 	for (i = 0; i < NFIFO; i++)
3095 		txfunfl[i] = macstats->txfunfl[i];
3096 #endif				/* DEBUG */
3097 
3098 	/* Read mac stats from contiguous shared memory */
3099 	brcms_b_copyfrom_objmem(wlc->hw, M_UCODE_MACSTAT, macstats,
3100 				sizeof(*macstats), OBJADDR_SHM_SEL);
3101 
3102 #ifdef DEBUG
3103 	/* check for rx fifo 0 overflow */
3104 	delta = (u16)(macstats->rxf0ovfl - rxf0ovfl);
3105 	if (delta)
3106 		brcms_err(wlc->hw->d11core, "wl%d: %u rx fifo 0 overflows!\n",
3107 			  wlc->pub->unit, delta);
3108 
3109 	/* check for tx fifo underflows */
3110 	for (i = 0; i < NFIFO; i++) {
3111 		delta = macstats->txfunfl[i] - txfunfl[i];
3112 		if (delta)
3113 			brcms_err(wlc->hw->d11core,
3114 				  "wl%d: %u tx fifo %d underflows!\n",
3115 				  wlc->pub->unit, delta, i);
3116 	}
3117 #endif				/* DEBUG */
3118 
3119 	/* merge counters from dma module */
3120 	for (i = 0; i < NFIFO; i++) {
3121 		if (wlc->hw->di[i])
3122 			dma_counterreset(wlc->hw->di[i]);
3123 	}
3124 }
3125 
3126 static void brcms_b_reset(struct brcms_hardware *wlc_hw)
3127 {
3128 	/* reset the core */
3129 	if (!brcms_deviceremoved(wlc_hw->wlc))
3130 		brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
3131 
3132 	/* purge the dma rings */
3133 	brcms_c_flushqueues(wlc_hw->wlc);
3134 }
3135 
3136 void brcms_c_reset(struct brcms_c_info *wlc)
3137 {
3138 	brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
3139 
3140 	/* slurp up hw mac counters before core reset */
3141 	brcms_c_statsupd(wlc);
3142 
3143 	/* reset our snapshot of macstat counters */
3144 	memset(wlc->core->macstat_snapshot, 0, sizeof(struct macstat));
3145 
3146 	brcms_b_reset(wlc->hw);
3147 }
3148 
3149 void brcms_c_init_scb(struct scb *scb)
3150 {
3151 	int i;
3152 
3153 	memset(scb, 0, sizeof(struct scb));
3154 	scb->flags = SCB_WMECAP | SCB_HTCAP;
3155 	for (i = 0; i < NUMPRIO; i++) {
3156 		scb->seqnum[i] = 0;
3157 		scb->seqctl[i] = 0xFFFF;
3158 	}
3159 
3160 	scb->seqctl_nonqos = 0xFFFF;
3161 	scb->magic = SCB_MAGIC;
3162 }
3163 
3164 /* d11 core init
3165  *   reset PSM
3166  *   download ucode/PCM
3167  *   let ucode run to suspended
3168  *   download ucode inits
3169  *   config other core registers
3170  *   init dma
3171  */
3172 static void brcms_b_coreinit(struct brcms_c_info *wlc)
3173 {
3174 	struct brcms_hardware *wlc_hw = wlc->hw;
3175 	struct bcma_device *core = wlc_hw->d11core;
3176 	u32 sflags;
3177 	u32 bcnint_us;
3178 	uint i = 0;
3179 	bool fifosz_fixup = false;
3180 	int err = 0;
3181 	u16 buf[NFIFO];
3182 	struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
3183 
3184 	brcms_dbg_info(core, "wl%d: core init\n", wlc_hw->unit);
3185 
3186 	/* reset PSM */
3187 	brcms_b_mctrl(wlc_hw, ~0, (MCTL_IHR_EN | MCTL_PSM_JMP_0 | MCTL_WAKE));
3188 
3189 	brcms_ucode_download(wlc_hw);
3190 	/*
3191 	 * FIFOSZ fixup. driver wants to controls the fifo allocation.
3192 	 */
3193 	fifosz_fixup = true;
3194 
3195 	/* let the PSM run to the suspended state, set mode to BSS STA */
3196 	bcma_write32(core, D11REGOFFS(macintstatus), -1);
3197 	brcms_b_mctrl(wlc_hw, ~0,
3198 		       (MCTL_IHR_EN | MCTL_INFRA | MCTL_PSM_RUN | MCTL_WAKE));
3199 
3200 	/* wait for ucode to self-suspend after auto-init */
3201 	SPINWAIT(((bcma_read32(core, D11REGOFFS(macintstatus)) &
3202 		   MI_MACSSPNDD) == 0), 1000 * 1000);
3203 	if ((bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD) == 0)
3204 		brcms_err(core, "wl%d: wlc_coreinit: ucode did not self-"
3205 			  "suspend!\n", wlc_hw->unit);
3206 
3207 	brcms_c_gpio_init(wlc);
3208 
3209 	sflags = bcma_aread32(core, BCMA_IOST);
3210 
3211 	if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
3212 		if (BRCMS_ISNPHY(wlc_hw->band))
3213 			brcms_c_write_inits(wlc_hw, ucode->d11n0initvals16);
3214 		else
3215 			brcms_err(core, "%s: wl%d: unsupported phy in corerev"
3216 				  " %d\n", __func__, wlc_hw->unit,
3217 				  wlc_hw->corerev);
3218 	} else if (D11REV_IS(wlc_hw->corerev, 24)) {
3219 		if (BRCMS_ISLCNPHY(wlc_hw->band))
3220 			brcms_c_write_inits(wlc_hw, ucode->d11lcn0initvals24);
3221 		else
3222 			brcms_err(core, "%s: wl%d: unsupported phy in corerev"
3223 				  " %d\n", __func__, wlc_hw->unit,
3224 				  wlc_hw->corerev);
3225 	} else {
3226 		brcms_err(core, "%s: wl%d: unsupported corerev %d\n",
3227 			  __func__, wlc_hw->unit, wlc_hw->corerev);
3228 	}
3229 
3230 	/* For old ucode, txfifo sizes needs to be modified(increased) */
3231 	if (fifosz_fixup)
3232 		brcms_b_corerev_fifofixup(wlc_hw);
3233 
3234 	/* check txfifo allocations match between ucode and driver */
3235 	buf[TX_AC_BE_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE0);
3236 	if (buf[TX_AC_BE_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]) {
3237 		i = TX_AC_BE_FIFO;
3238 		err = -1;
3239 	}
3240 	buf[TX_AC_VI_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE1);
3241 	if (buf[TX_AC_VI_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]) {
3242 		i = TX_AC_VI_FIFO;
3243 		err = -1;
3244 	}
3245 	buf[TX_AC_BK_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE2);
3246 	buf[TX_AC_VO_FIFO] = (buf[TX_AC_BK_FIFO] >> 8) & 0xff;
3247 	buf[TX_AC_BK_FIFO] &= 0xff;
3248 	if (buf[TX_AC_BK_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BK_FIFO]) {
3249 		i = TX_AC_BK_FIFO;
3250 		err = -1;
3251 	}
3252 	if (buf[TX_AC_VO_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO]) {
3253 		i = TX_AC_VO_FIFO;
3254 		err = -1;
3255 	}
3256 	buf[TX_BCMC_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE3);
3257 	buf[TX_ATIM_FIFO] = (buf[TX_BCMC_FIFO] >> 8) & 0xff;
3258 	buf[TX_BCMC_FIFO] &= 0xff;
3259 	if (buf[TX_BCMC_FIFO] != wlc_hw->xmtfifo_sz[TX_BCMC_FIFO]) {
3260 		i = TX_BCMC_FIFO;
3261 		err = -1;
3262 	}
3263 	if (buf[TX_ATIM_FIFO] != wlc_hw->xmtfifo_sz[TX_ATIM_FIFO]) {
3264 		i = TX_ATIM_FIFO;
3265 		err = -1;
3266 	}
3267 	if (err != 0)
3268 		brcms_err(core, "wlc_coreinit: txfifo mismatch: ucode size %d"
3269 			  " driver size %d index %d\n", buf[i],
3270 			  wlc_hw->xmtfifo_sz[i], i);
3271 
3272 	/* make sure we can still talk to the mac */
3273 	WARN_ON(bcma_read32(core, D11REGOFFS(maccontrol)) == 0xffffffff);
3274 
3275 	/* band-specific inits done by wlc_bsinit() */
3276 
3277 	/* Set up frame burst size and antenna swap threshold init values */
3278 	brcms_b_write_shm(wlc_hw, M_MBURST_SIZE, MAXTXFRAMEBURST);
3279 	brcms_b_write_shm(wlc_hw, M_MAX_ANTCNT, ANTCNT);
3280 
3281 	/* enable one rx interrupt per received frame */
3282 	bcma_write32(core, D11REGOFFS(intrcvlazy[0]), (1 << IRL_FC_SHIFT));
3283 
3284 	/* set the station mode (BSS STA) */
3285 	brcms_b_mctrl(wlc_hw,
3286 		       (MCTL_INFRA | MCTL_DISCARD_PMQ | MCTL_AP),
3287 		       (MCTL_INFRA | MCTL_DISCARD_PMQ));
3288 
3289 	/* set up Beacon interval */
3290 	bcnint_us = 0x8000 << 10;
3291 	bcma_write32(core, D11REGOFFS(tsf_cfprep),
3292 		     (bcnint_us << CFPREP_CBI_SHIFT));
3293 	bcma_write32(core, D11REGOFFS(tsf_cfpstart), bcnint_us);
3294 	bcma_write32(core, D11REGOFFS(macintstatus), MI_GP1);
3295 
3296 	/* write interrupt mask */
3297 	bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intmask),
3298 		     DEF_RXINTMASK);
3299 
3300 	/* allow the MAC to control the PHY clock (dynamic on/off) */
3301 	brcms_b_macphyclk_set(wlc_hw, ON);
3302 
3303 	/* program dynamic clock control fast powerup delay register */
3304 	wlc->fastpwrup_dly = ai_clkctl_fast_pwrup_delay(wlc_hw->sih);
3305 	bcma_write16(core, D11REGOFFS(scc_fastpwrup_dly), wlc->fastpwrup_dly);
3306 
3307 	/* tell the ucode the corerev */
3308 	brcms_b_write_shm(wlc_hw, M_MACHW_VER, (u16) wlc_hw->corerev);
3309 
3310 	/* tell the ucode MAC capabilities */
3311 	brcms_b_write_shm(wlc_hw, M_MACHW_CAP_L,
3312 			   (u16) (wlc_hw->machwcap & 0xffff));
3313 	brcms_b_write_shm(wlc_hw, M_MACHW_CAP_H,
3314 			   (u16) ((wlc_hw->
3315 				      machwcap >> 16) & 0xffff));
3316 
3317 	/* write retry limits to SCR, this done after PSM init */
3318 	bcma_write32(core, D11REGOFFS(objaddr),
3319 		     OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
3320 	(void)bcma_read32(core, D11REGOFFS(objaddr));
3321 	bcma_write32(core, D11REGOFFS(objdata), wlc_hw->SRL);
3322 	bcma_write32(core, D11REGOFFS(objaddr),
3323 		     OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
3324 	(void)bcma_read32(core, D11REGOFFS(objaddr));
3325 	bcma_write32(core, D11REGOFFS(objdata), wlc_hw->LRL);
3326 
3327 	/* write rate fallback retry limits */
3328 	brcms_b_write_shm(wlc_hw, M_SFRMTXCNTFBRTHSD, wlc_hw->SFBL);
3329 	brcms_b_write_shm(wlc_hw, M_LFRMTXCNTFBRTHSD, wlc_hw->LFBL);
3330 
3331 	bcma_mask16(core, D11REGOFFS(ifs_ctl), 0x0FFF);
3332 	bcma_write16(core, D11REGOFFS(ifs_aifsn), EDCF_AIFSN_MIN);
3333 
3334 	/* init the tx dma engines */
3335 	for (i = 0; i < NFIFO; i++) {
3336 		if (wlc_hw->di[i])
3337 			dma_txinit(wlc_hw->di[i]);
3338 	}
3339 
3340 	/* init the rx dma engine(s) and post receive buffers */
3341 	dma_rxinit(wlc_hw->di[RX_FIFO]);
3342 	dma_rxfill(wlc_hw->di[RX_FIFO]);
3343 }
3344 
3345 static void brcms_b_init(struct brcms_hardware *wlc_hw, u16 chanspec)
3346 {
3347 	u32 macintmask;
3348 	bool fastclk;
3349 	struct brcms_c_info *wlc = wlc_hw->wlc;
3350 
3351 	/* request FAST clock if not on */
3352 	fastclk = wlc_hw->forcefastclk;
3353 	if (!fastclk)
3354 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
3355 
3356 	/* disable interrupts */
3357 	macintmask = brcms_intrsoff(wlc->wl);
3358 
3359 	/* set up the specified band and chanspec */
3360 	brcms_c_setxband(wlc_hw, chspec_bandunit(chanspec));
3361 	wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
3362 
3363 	/* do one-time phy inits and calibration */
3364 	wlc_phy_cal_init(wlc_hw->band->pi);
3365 
3366 	/* core-specific initialization */
3367 	brcms_b_coreinit(wlc);
3368 
3369 	/* band-specific inits */
3370 	brcms_b_bsinit(wlc, chanspec);
3371 
3372 	/* restore macintmask */
3373 	brcms_intrsrestore(wlc->wl, macintmask);
3374 
3375 	/* seed wake_override with BRCMS_WAKE_OVERRIDE_MACSUSPEND since the mac
3376 	 * is suspended and brcms_c_enable_mac() will clear this override bit.
3377 	 */
3378 	mboolset(wlc_hw->wake_override, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
3379 
3380 	/*
3381 	 * initialize mac_suspend_depth to 1 to match ucode
3382 	 * initial suspended state
3383 	 */
3384 	wlc_hw->mac_suspend_depth = 1;
3385 
3386 	/* restore the clk */
3387 	if (!fastclk)
3388 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
3389 }
3390 
3391 static void brcms_c_set_phy_chanspec(struct brcms_c_info *wlc,
3392 				     u16 chanspec)
3393 {
3394 	/* Save our copy of the chanspec */
3395 	wlc->chanspec = chanspec;
3396 
3397 	/* Set the chanspec and power limits for this locale */
3398 	brcms_c_channel_set_chanspec(wlc->cmi, chanspec, BRCMS_TXPWR_MAX);
3399 
3400 	if (wlc->stf->ss_algosel_auto)
3401 		brcms_c_stf_ss_algo_channel_get(wlc, &wlc->stf->ss_algo_channel,
3402 					    chanspec);
3403 
3404 	brcms_c_stf_ss_update(wlc, wlc->band);
3405 }
3406 
3407 static void
3408 brcms_default_rateset(struct brcms_c_info *wlc, struct brcms_c_rateset *rs)
3409 {
3410 	brcms_c_rateset_default(rs, NULL, wlc->band->phytype,
3411 		wlc->band->bandtype, false, BRCMS_RATE_MASK_FULL,
3412 		(bool) (wlc->pub->_n_enab & SUPPORT_11N),
3413 		brcms_chspec_bw(wlc->default_bss->chanspec),
3414 		wlc->stf->txstreams);
3415 }
3416 
3417 /* derive wlc->band->basic_rate[] table from 'rateset' */
3418 static void brcms_c_rate_lookup_init(struct brcms_c_info *wlc,
3419 			      struct brcms_c_rateset *rateset)
3420 {
3421 	u8 rate;
3422 	u8 mandatory;
3423 	u8 cck_basic = 0;
3424 	u8 ofdm_basic = 0;
3425 	u8 *br = wlc->band->basic_rate;
3426 	uint i;
3427 
3428 	/* incoming rates are in 500kbps units as in 802.11 Supported Rates */
3429 	memset(br, 0, BRCM_MAXRATE + 1);
3430 
3431 	/* For each basic rate in the rates list, make an entry in the
3432 	 * best basic lookup.
3433 	 */
3434 	for (i = 0; i < rateset->count; i++) {
3435 		/* only make an entry for a basic rate */
3436 		if (!(rateset->rates[i] & BRCMS_RATE_FLAG))
3437 			continue;
3438 
3439 		/* mask off basic bit */
3440 		rate = (rateset->rates[i] & BRCMS_RATE_MASK);
3441 
3442 		if (rate > BRCM_MAXRATE) {
3443 			brcms_err(wlc->hw->d11core, "brcms_c_rate_lookup_init: "
3444 				  "invalid rate 0x%X in rate set\n",
3445 				  rateset->rates[i]);
3446 			continue;
3447 		}
3448 
3449 		br[rate] = rate;
3450 	}
3451 
3452 	/* The rate lookup table now has non-zero entries for each
3453 	 * basic rate, equal to the basic rate: br[basicN] = basicN
3454 	 *
3455 	 * To look up the best basic rate corresponding to any
3456 	 * particular rate, code can use the basic_rate table
3457 	 * like this
3458 	 *
3459 	 * basic_rate = wlc->band->basic_rate[tx_rate]
3460 	 *
3461 	 * Make sure there is a best basic rate entry for
3462 	 * every rate by walking up the table from low rates
3463 	 * to high, filling in holes in the lookup table
3464 	 */
3465 
3466 	for (i = 0; i < wlc->band->hw_rateset.count; i++) {
3467 		rate = wlc->band->hw_rateset.rates[i];
3468 
3469 		if (br[rate] != 0) {
3470 			/* This rate is a basic rate.
3471 			 * Keep track of the best basic rate so far by
3472 			 * modulation type.
3473 			 */
3474 			if (is_ofdm_rate(rate))
3475 				ofdm_basic = rate;
3476 			else
3477 				cck_basic = rate;
3478 
3479 			continue;
3480 		}
3481 
3482 		/* This rate is not a basic rate so figure out the
3483 		 * best basic rate less than this rate and fill in
3484 		 * the hole in the table
3485 		 */
3486 
3487 		br[rate] = is_ofdm_rate(rate) ? ofdm_basic : cck_basic;
3488 
3489 		if (br[rate] != 0)
3490 			continue;
3491 
3492 		if (is_ofdm_rate(rate)) {
3493 			/*
3494 			 * In 11g and 11a, the OFDM mandatory rates
3495 			 * are 6, 12, and 24 Mbps
3496 			 */
3497 			if (rate >= BRCM_RATE_24M)
3498 				mandatory = BRCM_RATE_24M;
3499 			else if (rate >= BRCM_RATE_12M)
3500 				mandatory = BRCM_RATE_12M;
3501 			else
3502 				mandatory = BRCM_RATE_6M;
3503 		} else {
3504 			/* In 11b, all CCK rates are mandatory 1 - 11 Mbps */
3505 			mandatory = rate;
3506 		}
3507 
3508 		br[rate] = mandatory;
3509 	}
3510 }
3511 
3512 static void brcms_c_bandinit_ordered(struct brcms_c_info *wlc,
3513 				     u16 chanspec)
3514 {
3515 	struct brcms_c_rateset default_rateset;
3516 	uint parkband;
3517 	uint i, band_order[2];
3518 
3519 	/*
3520 	 * We might have been bandlocked during down and the chip
3521 	 * power-cycled (hibernate). Figure out the right band to park on
3522 	 */
3523 	if (wlc->bandlocked || wlc->pub->_nbands == 1) {
3524 		/* updated in brcms_c_bandlock() */
3525 		parkband = wlc->band->bandunit;
3526 		band_order[0] = band_order[1] = parkband;
3527 	} else {
3528 		/* park on the band of the specified chanspec */
3529 		parkband = chspec_bandunit(chanspec);
3530 
3531 		/* order so that parkband initialize last */
3532 		band_order[0] = parkband ^ 1;
3533 		band_order[1] = parkband;
3534 	}
3535 
3536 	/* make each band operational, software state init */
3537 	for (i = 0; i < wlc->pub->_nbands; i++) {
3538 		uint j = band_order[i];
3539 
3540 		wlc->band = wlc->bandstate[j];
3541 
3542 		brcms_default_rateset(wlc, &default_rateset);
3543 
3544 		/* fill in hw_rate */
3545 		brcms_c_rateset_filter(&default_rateset, &wlc->band->hw_rateset,
3546 				   false, BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
3547 				   (bool) (wlc->pub->_n_enab & SUPPORT_11N));
3548 
3549 		/* init basic rate lookup */
3550 		brcms_c_rate_lookup_init(wlc, &default_rateset);
3551 	}
3552 
3553 	/* sync up phy/radio chanspec */
3554 	brcms_c_set_phy_chanspec(wlc, chanspec);
3555 }
3556 
3557 /*
3558  * Set or clear filtering related maccontrol bits based on
3559  * specified filter flags
3560  */
3561 void brcms_c_mac_promisc(struct brcms_c_info *wlc, uint filter_flags)
3562 {
3563 	u32 promisc_bits = 0;
3564 
3565 	wlc->filter_flags = filter_flags;
3566 
3567 	if (filter_flags & FIF_OTHER_BSS)
3568 		promisc_bits |= MCTL_PROMISC;
3569 
3570 	if (filter_flags & FIF_BCN_PRBRESP_PROMISC)
3571 		promisc_bits |= MCTL_BCNS_PROMISC;
3572 
3573 	if (filter_flags & FIF_FCSFAIL)
3574 		promisc_bits |= MCTL_KEEPBADFCS;
3575 
3576 	if (filter_flags & (FIF_CONTROL | FIF_PSPOLL))
3577 		promisc_bits |= MCTL_KEEPCONTROL;
3578 
3579 	brcms_b_mctrl(wlc->hw,
3580 		MCTL_PROMISC | MCTL_BCNS_PROMISC |
3581 		MCTL_KEEPCONTROL | MCTL_KEEPBADFCS,
3582 		promisc_bits);
3583 }
3584 
3585 /*
3586  * ucode, hwmac update
3587  *    Channel dependent updates for ucode and hw
3588  */
3589 static void brcms_c_ucode_mac_upd(struct brcms_c_info *wlc)
3590 {
3591 	/* enable or disable any active IBSSs depending on whether or not
3592 	 * we are on the home channel
3593 	 */
3594 	if (wlc->home_chanspec == wlc_phy_chanspec_get(wlc->band->pi)) {
3595 		if (wlc->pub->associated) {
3596 			/*
3597 			 * BMAC_NOTE: This is something that should be fixed
3598 			 * in ucode inits. I think that the ucode inits set
3599 			 * up the bcn templates and shm values with a bogus
3600 			 * beacon. This should not be done in the inits. If
3601 			 * ucode needs to set up a beacon for testing, the
3602 			 * test routines should write it down, not expect the
3603 			 * inits to populate a bogus beacon.
3604 			 */
3605 			if (BRCMS_PHY_11N_CAP(wlc->band))
3606 				brcms_b_write_shm(wlc->hw,
3607 						M_BCN_TXTSF_OFFSET, 0);
3608 		}
3609 	} else {
3610 		/* disable an active IBSS if we are not on the home channel */
3611 	}
3612 }
3613 
3614 static void brcms_c_write_rate_shm(struct brcms_c_info *wlc, u8 rate,
3615 				   u8 basic_rate)
3616 {
3617 	u8 phy_rate, index;
3618 	u8 basic_phy_rate, basic_index;
3619 	u16 dir_table, basic_table;
3620 	u16 basic_ptr;
3621 
3622 	/* Shared memory address for the table we are reading */
3623 	dir_table = is_ofdm_rate(basic_rate) ? M_RT_DIRMAP_A : M_RT_DIRMAP_B;
3624 
3625 	/* Shared memory address for the table we are writing */
3626 	basic_table = is_ofdm_rate(rate) ? M_RT_BBRSMAP_A : M_RT_BBRSMAP_B;
3627 
3628 	/*
3629 	 * for a given rate, the LS-nibble of the PLCP SIGNAL field is
3630 	 * the index into the rate table.
3631 	 */
3632 	phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
3633 	basic_phy_rate = rate_info[basic_rate] & BRCMS_RATE_MASK;
3634 	index = phy_rate & 0xf;
3635 	basic_index = basic_phy_rate & 0xf;
3636 
3637 	/* Find the SHM pointer to the ACK rate entry by looking in the
3638 	 * Direct-map Table
3639 	 */
3640 	basic_ptr = brcms_b_read_shm(wlc->hw, (dir_table + basic_index * 2));
3641 
3642 	/* Update the SHM BSS-basic-rate-set mapping table with the pointer
3643 	 * to the correct basic rate for the given incoming rate
3644 	 */
3645 	brcms_b_write_shm(wlc->hw, (basic_table + index * 2), basic_ptr);
3646 }
3647 
3648 static const struct brcms_c_rateset *
3649 brcms_c_rateset_get_hwrs(struct brcms_c_info *wlc)
3650 {
3651 	const struct brcms_c_rateset *rs_dflt;
3652 
3653 	if (BRCMS_PHY_11N_CAP(wlc->band)) {
3654 		if (wlc->band->bandtype == BRCM_BAND_5G)
3655 			rs_dflt = &ofdm_mimo_rates;
3656 		else
3657 			rs_dflt = &cck_ofdm_mimo_rates;
3658 	} else if (wlc->band->gmode)
3659 		rs_dflt = &cck_ofdm_rates;
3660 	else
3661 		rs_dflt = &cck_rates;
3662 
3663 	return rs_dflt;
3664 }
3665 
3666 static void brcms_c_set_ratetable(struct brcms_c_info *wlc)
3667 {
3668 	const struct brcms_c_rateset *rs_dflt;
3669 	struct brcms_c_rateset rs;
3670 	u8 rate, basic_rate;
3671 	uint i;
3672 
3673 	rs_dflt = brcms_c_rateset_get_hwrs(wlc);
3674 
3675 	brcms_c_rateset_copy(rs_dflt, &rs);
3676 	brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
3677 
3678 	/* walk the phy rate table and update SHM basic rate lookup table */
3679 	for (i = 0; i < rs.count; i++) {
3680 		rate = rs.rates[i] & BRCMS_RATE_MASK;
3681 
3682 		/* for a given rate brcms_basic_rate returns the rate at
3683 		 * which a response ACK/CTS should be sent.
3684 		 */
3685 		basic_rate = brcms_basic_rate(wlc, rate);
3686 		if (basic_rate == 0)
3687 			/* This should only happen if we are using a
3688 			 * restricted rateset.
3689 			 */
3690 			basic_rate = rs.rates[0] & BRCMS_RATE_MASK;
3691 
3692 		brcms_c_write_rate_shm(wlc, rate, basic_rate);
3693 	}
3694 }
3695 
3696 /* band-specific init */
3697 static void brcms_c_bsinit(struct brcms_c_info *wlc)
3698 {
3699 	brcms_dbg_info(wlc->hw->d11core, "wl%d: bandunit %d\n",
3700 		       wlc->pub->unit, wlc->band->bandunit);
3701 
3702 	/* write ucode ACK/CTS rate table */
3703 	brcms_c_set_ratetable(wlc);
3704 
3705 	/* update some band specific mac configuration */
3706 	brcms_c_ucode_mac_upd(wlc);
3707 
3708 	/* init antenna selection */
3709 	brcms_c_antsel_init(wlc->asi);
3710 
3711 }
3712 
3713 /* formula:  IDLE_BUSY_RATIO_X_16 = (100-duty_cycle)/duty_cycle*16 */
3714 static int
3715 brcms_c_duty_cycle_set(struct brcms_c_info *wlc, int duty_cycle, bool isOFDM,
3716 		   bool writeToShm)
3717 {
3718 	int idle_busy_ratio_x_16 = 0;
3719 	uint offset =
3720 	    isOFDM ? M_TX_IDLE_BUSY_RATIO_X_16_OFDM :
3721 	    M_TX_IDLE_BUSY_RATIO_X_16_CCK;
3722 	if (duty_cycle > 100 || duty_cycle < 0) {
3723 		brcms_err(wlc->hw->d11core,
3724 			  "wl%d:  duty cycle value off limit\n",
3725 			  wlc->pub->unit);
3726 		return -EINVAL;
3727 	}
3728 	if (duty_cycle)
3729 		idle_busy_ratio_x_16 = (100 - duty_cycle) * 16 / duty_cycle;
3730 	/* Only write to shared memory  when wl is up */
3731 	if (writeToShm)
3732 		brcms_b_write_shm(wlc->hw, offset, (u16) idle_busy_ratio_x_16);
3733 
3734 	if (isOFDM)
3735 		wlc->tx_duty_cycle_ofdm = (u16) duty_cycle;
3736 	else
3737 		wlc->tx_duty_cycle_cck = (u16) duty_cycle;
3738 
3739 	return 0;
3740 }
3741 
3742 /* push sw hps and wake state through hardware */
3743 static void brcms_c_set_ps_ctrl(struct brcms_c_info *wlc)
3744 {
3745 	u32 v1, v2;
3746 	bool hps;
3747 	bool awake_before;
3748 
3749 	hps = brcms_c_ps_allowed(wlc);
3750 
3751 	brcms_dbg_mac80211(wlc->hw->d11core, "wl%d: hps %d\n", wlc->pub->unit,
3752 			   hps);
3753 
3754 	v1 = bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
3755 	v2 = MCTL_WAKE;
3756 	if (hps)
3757 		v2 |= MCTL_HPS;
3758 
3759 	brcms_b_mctrl(wlc->hw, MCTL_WAKE | MCTL_HPS, v2);
3760 
3761 	awake_before = ((v1 & MCTL_WAKE) || ((v1 & MCTL_HPS) == 0));
3762 
3763 	if (!awake_before)
3764 		brcms_b_wait_for_wake(wlc->hw);
3765 }
3766 
3767 /*
3768  * Write this BSS config's MAC address to core.
3769  * Updates RXE match engine.
3770  */
3771 static void brcms_c_set_mac(struct brcms_bss_cfg *bsscfg)
3772 {
3773 	struct brcms_c_info *wlc = bsscfg->wlc;
3774 
3775 	/* enter the MAC addr into the RXE match registers */
3776 	brcms_c_set_addrmatch(wlc, RCM_MAC_OFFSET, wlc->pub->cur_etheraddr);
3777 
3778 	brcms_c_ampdu_macaddr_upd(wlc);
3779 }
3780 
3781 /* Write the BSS config's BSSID address to core (set_bssid in d11procs.tcl).
3782  * Updates RXE match engine.
3783  */
3784 static void brcms_c_set_bssid(struct brcms_bss_cfg *bsscfg)
3785 {
3786 	/* we need to update BSSID in RXE match registers */
3787 	brcms_c_set_addrmatch(bsscfg->wlc, RCM_BSSID_OFFSET, bsscfg->BSSID);
3788 }
3789 
3790 void brcms_c_set_ssid(struct brcms_c_info *wlc, u8 *ssid, size_t ssid_len)
3791 {
3792 	u8 len = min_t(u8, sizeof(wlc->bsscfg->SSID), ssid_len);
3793 	memset(wlc->bsscfg->SSID, 0, sizeof(wlc->bsscfg->SSID));
3794 
3795 	memcpy(wlc->bsscfg->SSID, ssid, len);
3796 	wlc->bsscfg->SSID_len = len;
3797 }
3798 
3799 static void brcms_b_set_shortslot(struct brcms_hardware *wlc_hw, bool shortslot)
3800 {
3801 	wlc_hw->shortslot = shortslot;
3802 
3803 	if (wlc_hw->band->bandtype == BRCM_BAND_2G && wlc_hw->up) {
3804 		brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
3805 		brcms_b_update_slot_timing(wlc_hw, shortslot);
3806 		brcms_c_enable_mac(wlc_hw->wlc);
3807 	}
3808 }
3809 
3810 /*
3811  * Suspend the the MAC and update the slot timing
3812  * for standard 11b/g (20us slots) or shortslot 11g (9us slots).
3813  */
3814 static void brcms_c_switch_shortslot(struct brcms_c_info *wlc, bool shortslot)
3815 {
3816 	/* use the override if it is set */
3817 	if (wlc->shortslot_override != BRCMS_SHORTSLOT_AUTO)
3818 		shortslot = (wlc->shortslot_override == BRCMS_SHORTSLOT_ON);
3819 
3820 	if (wlc->shortslot == shortslot)
3821 		return;
3822 
3823 	wlc->shortslot = shortslot;
3824 
3825 	brcms_b_set_shortslot(wlc->hw, shortslot);
3826 }
3827 
3828 static void brcms_c_set_home_chanspec(struct brcms_c_info *wlc, u16 chanspec)
3829 {
3830 	if (wlc->home_chanspec != chanspec) {
3831 		wlc->home_chanspec = chanspec;
3832 
3833 		if (wlc->pub->associated)
3834 			wlc->bsscfg->current_bss->chanspec = chanspec;
3835 	}
3836 }
3837 
3838 void
3839 brcms_b_set_chanspec(struct brcms_hardware *wlc_hw, u16 chanspec,
3840 		      bool mute_tx, struct txpwr_limits *txpwr)
3841 {
3842 	uint bandunit;
3843 
3844 	brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: 0x%x\n", wlc_hw->unit,
3845 			   chanspec);
3846 
3847 	wlc_hw->chanspec = chanspec;
3848 
3849 	/* Switch bands if necessary */
3850 	if (wlc_hw->_nbands > 1) {
3851 		bandunit = chspec_bandunit(chanspec);
3852 		if (wlc_hw->band->bandunit != bandunit) {
3853 			/* brcms_b_setband disables other bandunit,
3854 			 *  use light band switch if not up yet
3855 			 */
3856 			if (wlc_hw->up) {
3857 				wlc_phy_chanspec_radio_set(wlc_hw->
3858 							   bandstate[bandunit]->
3859 							   pi, chanspec);
3860 				brcms_b_setband(wlc_hw, bandunit, chanspec);
3861 			} else {
3862 				brcms_c_setxband(wlc_hw, bandunit);
3863 			}
3864 		}
3865 	}
3866 
3867 	wlc_phy_initcal_enable(wlc_hw->band->pi, !mute_tx);
3868 
3869 	if (!wlc_hw->up) {
3870 		if (wlc_hw->clk)
3871 			wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr,
3872 						  chanspec);
3873 		wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
3874 	} else {
3875 		wlc_phy_chanspec_set(wlc_hw->band->pi, chanspec);
3876 		wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr, chanspec);
3877 
3878 		/* Update muting of the channel */
3879 		brcms_b_mute(wlc_hw, mute_tx);
3880 	}
3881 }
3882 
3883 /* switch to and initialize new band */
3884 static void brcms_c_setband(struct brcms_c_info *wlc,
3885 					   uint bandunit)
3886 {
3887 	wlc->band = wlc->bandstate[bandunit];
3888 
3889 	if (!wlc->pub->up)
3890 		return;
3891 
3892 	/* wait for at least one beacon before entering sleeping state */
3893 	brcms_c_set_ps_ctrl(wlc);
3894 
3895 	/* band-specific initializations */
3896 	brcms_c_bsinit(wlc);
3897 }
3898 
3899 static void brcms_c_set_chanspec(struct brcms_c_info *wlc, u16 chanspec)
3900 {
3901 	uint bandunit;
3902 	bool switchband = false;
3903 	u16 old_chanspec = wlc->chanspec;
3904 
3905 	if (!brcms_c_valid_chanspec_db(wlc->cmi, chanspec)) {
3906 		brcms_err(wlc->hw->d11core, "wl%d: %s: Bad channel %d\n",
3907 			  wlc->pub->unit, __func__, CHSPEC_CHANNEL(chanspec));
3908 		return;
3909 	}
3910 
3911 	/* Switch bands if necessary */
3912 	if (wlc->pub->_nbands > 1) {
3913 		bandunit = chspec_bandunit(chanspec);
3914 		if (wlc->band->bandunit != bandunit || wlc->bandinit_pending) {
3915 			switchband = true;
3916 			if (wlc->bandlocked) {
3917 				brcms_err(wlc->hw->d11core,
3918 					  "wl%d: %s: chspec %d band is locked!\n",
3919 					  wlc->pub->unit, __func__,
3920 					  CHSPEC_CHANNEL(chanspec));
3921 				return;
3922 			}
3923 			/*
3924 			 * should the setband call come after the
3925 			 * brcms_b_chanspec() ? if the setband updates
3926 			 * (brcms_c_bsinit) use low level calls to inspect and
3927 			 * set state, the state inspected may be from the wrong
3928 			 * band, or the following brcms_b_set_chanspec() may
3929 			 * undo the work.
3930 			 */
3931 			brcms_c_setband(wlc, bandunit);
3932 		}
3933 	}
3934 
3935 	/* sync up phy/radio chanspec */
3936 	brcms_c_set_phy_chanspec(wlc, chanspec);
3937 
3938 	/* init antenna selection */
3939 	if (brcms_chspec_bw(old_chanspec) != brcms_chspec_bw(chanspec)) {
3940 		brcms_c_antsel_init(wlc->asi);
3941 
3942 		/* Fix the hardware rateset based on bw.
3943 		 * Mainly add MCS32 for 40Mhz, remove MCS 32 for 20Mhz
3944 		 */
3945 		brcms_c_rateset_bw_mcs_filter(&wlc->band->hw_rateset,
3946 			wlc->band->mimo_cap_40 ? brcms_chspec_bw(chanspec) : 0);
3947 	}
3948 
3949 	/* update some mac configuration since chanspec changed */
3950 	brcms_c_ucode_mac_upd(wlc);
3951 }
3952 
3953 /*
3954  * This function changes the phytxctl for beacon based on current
3955  * beacon ratespec AND txant setting as per this table:
3956  *  ratespec     CCK		ant = wlc->stf->txant
3957  *		OFDM		ant = 3
3958  */
3959 void brcms_c_beacon_phytxctl_txant_upd(struct brcms_c_info *wlc,
3960 				       u32 bcn_rspec)
3961 {
3962 	u16 phyctl;
3963 	u16 phytxant = wlc->stf->phytxant;
3964 	u16 mask = PHY_TXC_ANT_MASK;
3965 
3966 	/* for non-siso rates or default setting, use the available chains */
3967 	if (BRCMS_PHY_11N_CAP(wlc->band))
3968 		phytxant = brcms_c_stf_phytxchain_sel(wlc, bcn_rspec);
3969 
3970 	phyctl = brcms_b_read_shm(wlc->hw, M_BCN_PCTLWD);
3971 	phyctl = (phyctl & ~mask) | phytxant;
3972 	brcms_b_write_shm(wlc->hw, M_BCN_PCTLWD, phyctl);
3973 }
3974 
3975 /*
3976  * centralized protection config change function to simplify debugging, no
3977  * consistency checking this should be called only on changes to avoid overhead
3978  * in periodic function
3979  */
3980 void brcms_c_protection_upd(struct brcms_c_info *wlc, uint idx, int val)
3981 {
3982 	/*
3983 	 * Cannot use brcms_dbg_* here because this function is called
3984 	 * before wlc is sufficiently initialized.
3985 	 */
3986 	BCMMSG(wlc->wiphy, "idx %d, val %d\n", idx, val);
3987 
3988 	switch (idx) {
3989 	case BRCMS_PROT_G_SPEC:
3990 		wlc->protection->_g = (bool) val;
3991 		break;
3992 	case BRCMS_PROT_G_OVR:
3993 		wlc->protection->g_override = (s8) val;
3994 		break;
3995 	case BRCMS_PROT_G_USER:
3996 		wlc->protection->gmode_user = (u8) val;
3997 		break;
3998 	case BRCMS_PROT_OVERLAP:
3999 		wlc->protection->overlap = (s8) val;
4000 		break;
4001 	case BRCMS_PROT_N_USER:
4002 		wlc->protection->nmode_user = (s8) val;
4003 		break;
4004 	case BRCMS_PROT_N_CFG:
4005 		wlc->protection->n_cfg = (s8) val;
4006 		break;
4007 	case BRCMS_PROT_N_CFG_OVR:
4008 		wlc->protection->n_cfg_override = (s8) val;
4009 		break;
4010 	case BRCMS_PROT_N_NONGF:
4011 		wlc->protection->nongf = (bool) val;
4012 		break;
4013 	case BRCMS_PROT_N_NONGF_OVR:
4014 		wlc->protection->nongf_override = (s8) val;
4015 		break;
4016 	case BRCMS_PROT_N_PAM_OVR:
4017 		wlc->protection->n_pam_override = (s8) val;
4018 		break;
4019 	case BRCMS_PROT_N_OBSS:
4020 		wlc->protection->n_obss = (bool) val;
4021 		break;
4022 
4023 	default:
4024 		break;
4025 	}
4026 
4027 }
4028 
4029 static void brcms_c_ht_update_sgi_rx(struct brcms_c_info *wlc, int val)
4030 {
4031 	if (wlc->pub->up) {
4032 		brcms_c_update_beacon(wlc);
4033 		brcms_c_update_probe_resp(wlc, true);
4034 	}
4035 }
4036 
4037 static void brcms_c_ht_update_ldpc(struct brcms_c_info *wlc, s8 val)
4038 {
4039 	wlc->stf->ldpc = val;
4040 
4041 	if (wlc->pub->up) {
4042 		brcms_c_update_beacon(wlc);
4043 		brcms_c_update_probe_resp(wlc, true);
4044 		wlc_phy_ldpc_override_set(wlc->band->pi, (val ? true : false));
4045 	}
4046 }
4047 
4048 void brcms_c_wme_setparams(struct brcms_c_info *wlc, u16 aci,
4049 		       const struct ieee80211_tx_queue_params *params,
4050 		       bool suspend)
4051 {
4052 	int i;
4053 	struct shm_acparams acp_shm;
4054 	u16 *shm_entry;
4055 
4056 	/* Only apply params if the core is out of reset and has clocks */
4057 	if (!wlc->clk) {
4058 		brcms_err(wlc->hw->d11core, "wl%d: %s : no-clock\n",
4059 			  wlc->pub->unit, __func__);
4060 		return;
4061 	}
4062 
4063 	memset(&acp_shm, 0, sizeof(struct shm_acparams));
4064 	/* fill in shm ac params struct */
4065 	acp_shm.txop = params->txop;
4066 	/* convert from units of 32us to us for ucode */
4067 	wlc->edcf_txop[aci & 0x3] = acp_shm.txop =
4068 	    EDCF_TXOP2USEC(acp_shm.txop);
4069 	acp_shm.aifs = (params->aifs & EDCF_AIFSN_MASK);
4070 
4071 	if (aci == IEEE80211_AC_VI && acp_shm.txop == 0
4072 	    && acp_shm.aifs < EDCF_AIFSN_MAX)
4073 		acp_shm.aifs++;
4074 
4075 	if (acp_shm.aifs < EDCF_AIFSN_MIN
4076 	    || acp_shm.aifs > EDCF_AIFSN_MAX) {
4077 		brcms_err(wlc->hw->d11core, "wl%d: edcf_setparams: bad "
4078 			  "aifs %d\n", wlc->pub->unit, acp_shm.aifs);
4079 	} else {
4080 		acp_shm.cwmin = params->cw_min;
4081 		acp_shm.cwmax = params->cw_max;
4082 		acp_shm.cwcur = acp_shm.cwmin;
4083 		acp_shm.bslots =
4084 			bcma_read16(wlc->hw->d11core, D11REGOFFS(tsf_random)) &
4085 			acp_shm.cwcur;
4086 		acp_shm.reggap = acp_shm.bslots + acp_shm.aifs;
4087 		/* Indicate the new params to the ucode */
4088 		acp_shm.status = brcms_b_read_shm(wlc->hw, (M_EDCF_QINFO +
4089 						  wme_ac2fifo[aci] *
4090 						  M_EDCF_QLEN +
4091 						  M_EDCF_STATUS_OFF));
4092 		acp_shm.status |= WME_STATUS_NEWAC;
4093 
4094 		/* Fill in shm acparam table */
4095 		shm_entry = (u16 *) &acp_shm;
4096 		for (i = 0; i < (int)sizeof(struct shm_acparams); i += 2)
4097 			brcms_b_write_shm(wlc->hw,
4098 					  M_EDCF_QINFO +
4099 					  wme_ac2fifo[aci] * M_EDCF_QLEN + i,
4100 					  *shm_entry++);
4101 	}
4102 
4103 	if (suspend)
4104 		brcms_c_suspend_mac_and_wait(wlc);
4105 
4106 	brcms_c_update_beacon(wlc);
4107 	brcms_c_update_probe_resp(wlc, false);
4108 
4109 	if (suspend)
4110 		brcms_c_enable_mac(wlc);
4111 }
4112 
4113 static void brcms_c_edcf_setparams(struct brcms_c_info *wlc, bool suspend)
4114 {
4115 	u16 aci;
4116 	int i_ac;
4117 	struct ieee80211_tx_queue_params txq_pars;
4118 	static const struct edcf_acparam default_edcf_acparams[] = {
4119 		 {EDCF_AC_BE_ACI_STA, EDCF_AC_BE_ECW_STA, EDCF_AC_BE_TXOP_STA},
4120 		 {EDCF_AC_BK_ACI_STA, EDCF_AC_BK_ECW_STA, EDCF_AC_BK_TXOP_STA},
4121 		 {EDCF_AC_VI_ACI_STA, EDCF_AC_VI_ECW_STA, EDCF_AC_VI_TXOP_STA},
4122 		 {EDCF_AC_VO_ACI_STA, EDCF_AC_VO_ECW_STA, EDCF_AC_VO_TXOP_STA}
4123 	}; /* ucode needs these parameters during its initialization */
4124 	const struct edcf_acparam *edcf_acp = &default_edcf_acparams[0];
4125 
4126 	for (i_ac = 0; i_ac < IEEE80211_NUM_ACS; i_ac++, edcf_acp++) {
4127 		/* find out which ac this set of params applies to */
4128 		aci = (edcf_acp->ACI & EDCF_ACI_MASK) >> EDCF_ACI_SHIFT;
4129 
4130 		/* fill in shm ac params struct */
4131 		txq_pars.txop = edcf_acp->TXOP;
4132 		txq_pars.aifs = edcf_acp->ACI;
4133 
4134 		/* CWmin = 2^(ECWmin) - 1 */
4135 		txq_pars.cw_min = EDCF_ECW2CW(edcf_acp->ECW & EDCF_ECWMIN_MASK);
4136 		/* CWmax = 2^(ECWmax) - 1 */
4137 		txq_pars.cw_max = EDCF_ECW2CW((edcf_acp->ECW & EDCF_ECWMAX_MASK)
4138 					    >> EDCF_ECWMAX_SHIFT);
4139 		brcms_c_wme_setparams(wlc, aci, &txq_pars, suspend);
4140 	}
4141 
4142 	if (suspend) {
4143 		brcms_c_suspend_mac_and_wait(wlc);
4144 		brcms_c_enable_mac(wlc);
4145 	}
4146 }
4147 
4148 static void brcms_c_radio_monitor_start(struct brcms_c_info *wlc)
4149 {
4150 	/* Don't start the timer if HWRADIO feature is disabled */
4151 	if (wlc->radio_monitor)
4152 		return;
4153 
4154 	wlc->radio_monitor = true;
4155 	brcms_b_pllreq(wlc->hw, true, BRCMS_PLLREQ_RADIO_MON);
4156 	brcms_add_timer(wlc->radio_timer, TIMER_INTERVAL_RADIOCHK, true);
4157 }
4158 
4159 static bool brcms_c_radio_monitor_stop(struct brcms_c_info *wlc)
4160 {
4161 	if (!wlc->radio_monitor)
4162 		return true;
4163 
4164 	wlc->radio_monitor = false;
4165 	brcms_b_pllreq(wlc->hw, false, BRCMS_PLLREQ_RADIO_MON);
4166 	return brcms_del_timer(wlc->radio_timer);
4167 }
4168 
4169 /* read hwdisable state and propagate to wlc flag */
4170 static void brcms_c_radio_hwdisable_upd(struct brcms_c_info *wlc)
4171 {
4172 	if (wlc->pub->hw_off)
4173 		return;
4174 
4175 	if (brcms_b_radio_read_hwdisabled(wlc->hw))
4176 		mboolset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
4177 	else
4178 		mboolclr(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
4179 }
4180 
4181 /* update hwradio status and return it */
4182 bool brcms_c_check_radio_disabled(struct brcms_c_info *wlc)
4183 {
4184 	brcms_c_radio_hwdisable_upd(wlc);
4185 
4186 	return mboolisset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE) ?
4187 			true : false;
4188 }
4189 
4190 /* periodical query hw radio button while driver is "down" */
4191 static void brcms_c_radio_timer(void *arg)
4192 {
4193 	struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
4194 
4195 	if (brcms_deviceremoved(wlc)) {
4196 		brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
4197 			  wlc->pub->unit, __func__);
4198 		brcms_down(wlc->wl);
4199 		return;
4200 	}
4201 
4202 	brcms_c_radio_hwdisable_upd(wlc);
4203 }
4204 
4205 /* common low-level watchdog code */
4206 static void brcms_b_watchdog(struct brcms_c_info *wlc)
4207 {
4208 	struct brcms_hardware *wlc_hw = wlc->hw;
4209 
4210 	if (!wlc_hw->up)
4211 		return;
4212 
4213 	/* increment second count */
4214 	wlc_hw->now++;
4215 
4216 	/* Check for FIFO error interrupts */
4217 	brcms_b_fifoerrors(wlc_hw);
4218 
4219 	/* make sure RX dma has buffers */
4220 	dma_rxfill(wlc->hw->di[RX_FIFO]);
4221 
4222 	wlc_phy_watchdog(wlc_hw->band->pi);
4223 }
4224 
4225 /* common watchdog code */
4226 static void brcms_c_watchdog(struct brcms_c_info *wlc)
4227 {
4228 	brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
4229 
4230 	if (!wlc->pub->up)
4231 		return;
4232 
4233 	if (brcms_deviceremoved(wlc)) {
4234 		brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
4235 			  wlc->pub->unit, __func__);
4236 		brcms_down(wlc->wl);
4237 		return;
4238 	}
4239 
4240 	/* increment second count */
4241 	wlc->pub->now++;
4242 
4243 	brcms_c_radio_hwdisable_upd(wlc);
4244 	/* if radio is disable, driver may be down, quit here */
4245 	if (wlc->pub->radio_disabled)
4246 		return;
4247 
4248 	brcms_b_watchdog(wlc);
4249 
4250 	/*
4251 	 * occasionally sample mac stat counters to
4252 	 * detect 16-bit counter wrap
4253 	 */
4254 	if ((wlc->pub->now % SW_TIMER_MAC_STAT_UPD) == 0)
4255 		brcms_c_statsupd(wlc);
4256 
4257 	if (BRCMS_ISNPHY(wlc->band) &&
4258 	    ((wlc->pub->now - wlc->tempsense_lasttime) >=
4259 	     BRCMS_TEMPSENSE_PERIOD)) {
4260 		wlc->tempsense_lasttime = wlc->pub->now;
4261 		brcms_c_tempsense_upd(wlc);
4262 	}
4263 }
4264 
4265 static void brcms_c_watchdog_by_timer(void *arg)
4266 {
4267 	struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
4268 
4269 	brcms_c_watchdog(wlc);
4270 }
4271 
4272 static bool brcms_c_timers_init(struct brcms_c_info *wlc, int unit)
4273 {
4274 	wlc->wdtimer = brcms_init_timer(wlc->wl, brcms_c_watchdog_by_timer,
4275 		wlc, "watchdog");
4276 	if (!wlc->wdtimer) {
4277 		wiphy_err(wlc->wiphy, "wl%d:  wl_init_timer for wdtimer "
4278 			  "failed\n", unit);
4279 		goto fail;
4280 	}
4281 
4282 	wlc->radio_timer = brcms_init_timer(wlc->wl, brcms_c_radio_timer,
4283 		wlc, "radio");
4284 	if (!wlc->radio_timer) {
4285 		wiphy_err(wlc->wiphy, "wl%d:  wl_init_timer for radio_timer "
4286 			  "failed\n", unit);
4287 		goto fail;
4288 	}
4289 
4290 	return true;
4291 
4292  fail:
4293 	return false;
4294 }
4295 
4296 /*
4297  * Initialize brcms_c_info default values ...
4298  * may get overrides later in this function
4299  */
4300 static void brcms_c_info_init(struct brcms_c_info *wlc, int unit)
4301 {
4302 	int i;
4303 
4304 	/* Save our copy of the chanspec */
4305 	wlc->chanspec = ch20mhz_chspec(1);
4306 
4307 	/* various 802.11g modes */
4308 	wlc->shortslot = false;
4309 	wlc->shortslot_override = BRCMS_SHORTSLOT_AUTO;
4310 
4311 	brcms_c_protection_upd(wlc, BRCMS_PROT_G_OVR, BRCMS_PROTECTION_AUTO);
4312 	brcms_c_protection_upd(wlc, BRCMS_PROT_G_SPEC, false);
4313 
4314 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG_OVR,
4315 			       BRCMS_PROTECTION_AUTO);
4316 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG, BRCMS_N_PROTECTION_OFF);
4317 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF_OVR,
4318 			       BRCMS_PROTECTION_AUTO);
4319 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF, false);
4320 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, AUTO);
4321 
4322 	brcms_c_protection_upd(wlc, BRCMS_PROT_OVERLAP,
4323 			       BRCMS_PROTECTION_CTL_OVERLAP);
4324 
4325 	/* 802.11g draft 4.0 NonERP elt advertisement */
4326 	wlc->include_legacy_erp = true;
4327 
4328 	wlc->stf->ant_rx_ovr = ANT_RX_DIV_DEF;
4329 	wlc->stf->txant = ANT_TX_DEF;
4330 
4331 	wlc->prb_resp_timeout = BRCMS_PRB_RESP_TIMEOUT;
4332 
4333 	wlc->usr_fragthresh = DOT11_DEFAULT_FRAG_LEN;
4334 	for (i = 0; i < NFIFO; i++)
4335 		wlc->fragthresh[i] = DOT11_DEFAULT_FRAG_LEN;
4336 	wlc->RTSThresh = DOT11_DEFAULT_RTS_LEN;
4337 
4338 	/* default rate fallback retry limits */
4339 	wlc->SFBL = RETRY_SHORT_FB;
4340 	wlc->LFBL = RETRY_LONG_FB;
4341 
4342 	/* default mac retry limits */
4343 	wlc->SRL = RETRY_SHORT_DEF;
4344 	wlc->LRL = RETRY_LONG_DEF;
4345 
4346 	/* WME QoS mode is Auto by default */
4347 	wlc->pub->_ampdu = AMPDU_AGG_HOST;
4348 }
4349 
4350 static uint brcms_c_attach_module(struct brcms_c_info *wlc)
4351 {
4352 	uint err = 0;
4353 	uint unit;
4354 	unit = wlc->pub->unit;
4355 
4356 	wlc->asi = brcms_c_antsel_attach(wlc);
4357 	if (wlc->asi == NULL) {
4358 		wiphy_err(wlc->wiphy, "wl%d: attach: antsel_attach "
4359 			  "failed\n", unit);
4360 		err = 44;
4361 		goto fail;
4362 	}
4363 
4364 	wlc->ampdu = brcms_c_ampdu_attach(wlc);
4365 	if (wlc->ampdu == NULL) {
4366 		wiphy_err(wlc->wiphy, "wl%d: attach: ampdu_attach "
4367 			  "failed\n", unit);
4368 		err = 50;
4369 		goto fail;
4370 	}
4371 
4372 	if ((brcms_c_stf_attach(wlc) != 0)) {
4373 		wiphy_err(wlc->wiphy, "wl%d: attach: stf_attach "
4374 			  "failed\n", unit);
4375 		err = 68;
4376 		goto fail;
4377 	}
4378  fail:
4379 	return err;
4380 }
4381 
4382 struct brcms_pub *brcms_c_pub(struct brcms_c_info *wlc)
4383 {
4384 	return wlc->pub;
4385 }
4386 
4387 /* low level attach
4388  *    run backplane attach, init nvram
4389  *    run phy attach
4390  *    initialize software state for each core and band
4391  *    put the whole chip in reset(driver down state), no clock
4392  */
4393 static int brcms_b_attach(struct brcms_c_info *wlc, struct bcma_device *core,
4394 			  uint unit, bool piomode)
4395 {
4396 	struct brcms_hardware *wlc_hw;
4397 	uint err = 0;
4398 	uint j;
4399 	bool wme = false;
4400 	struct shared_phy_params sha_params;
4401 	struct wiphy *wiphy = wlc->wiphy;
4402 	struct pci_dev *pcidev = core->bus->host_pci;
4403 	struct ssb_sprom *sprom = &core->bus->sprom;
4404 
4405 	if (core->bus->hosttype == BCMA_HOSTTYPE_PCI)
4406 		brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
4407 			       pcidev->vendor,
4408 			       pcidev->device);
4409 	else
4410 		brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
4411 			       core->bus->boardinfo.vendor,
4412 			       core->bus->boardinfo.type);
4413 
4414 	wme = true;
4415 
4416 	wlc_hw = wlc->hw;
4417 	wlc_hw->wlc = wlc;
4418 	wlc_hw->unit = unit;
4419 	wlc_hw->band = wlc_hw->bandstate[0];
4420 	wlc_hw->_piomode = piomode;
4421 
4422 	/* populate struct brcms_hardware with default values  */
4423 	brcms_b_info_init(wlc_hw);
4424 
4425 	/*
4426 	 * Do the hardware portion of the attach. Also initialize software
4427 	 * state that depends on the particular hardware we are running.
4428 	 */
4429 	wlc_hw->sih = ai_attach(core->bus);
4430 	if (wlc_hw->sih == NULL) {
4431 		wiphy_err(wiphy, "wl%d: brcms_b_attach: si_attach failed\n",
4432 			  unit);
4433 		err = 11;
4434 		goto fail;
4435 	}
4436 
4437 	/* verify again the device is supported */
4438 	if (!brcms_c_chipmatch(core)) {
4439 		wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported device\n",
4440 			 unit);
4441 		err = 12;
4442 		goto fail;
4443 	}
4444 
4445 	if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
4446 		wlc_hw->vendorid = pcidev->vendor;
4447 		wlc_hw->deviceid = pcidev->device;
4448 	} else {
4449 		wlc_hw->vendorid = core->bus->boardinfo.vendor;
4450 		wlc_hw->deviceid = core->bus->boardinfo.type;
4451 	}
4452 
4453 	wlc_hw->d11core = core;
4454 	wlc_hw->corerev = core->id.rev;
4455 
4456 	/* validate chip, chiprev and corerev */
4457 	if (!brcms_c_isgoodchip(wlc_hw)) {
4458 		err = 13;
4459 		goto fail;
4460 	}
4461 
4462 	/* initialize power control registers */
4463 	ai_clkctl_init(wlc_hw->sih);
4464 
4465 	/* request fastclock and force fastclock for the rest of attach
4466 	 * bring the d11 core out of reset.
4467 	 *   For PMU chips, the first wlc_clkctl_clk is no-op since core-clk
4468 	 *   is still false; But it will be called again inside wlc_corereset,
4469 	 *   after d11 is out of reset.
4470 	 */
4471 	brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
4472 	brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
4473 
4474 	if (!brcms_b_validate_chip_access(wlc_hw)) {
4475 		wiphy_err(wiphy, "wl%d: brcms_b_attach: validate_chip_access "
4476 			"failed\n", unit);
4477 		err = 14;
4478 		goto fail;
4479 	}
4480 
4481 	/* get the board rev, used just below */
4482 	j = sprom->board_rev;
4483 	/* promote srom boardrev of 0xFF to 1 */
4484 	if (j == BOARDREV_PROMOTABLE)
4485 		j = BOARDREV_PROMOTED;
4486 	wlc_hw->boardrev = (u16) j;
4487 	if (!brcms_c_validboardtype(wlc_hw)) {
4488 		wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported Broadcom "
4489 			  "board type (0x%x)" " or revision level (0x%x)\n",
4490 			  unit, ai_get_boardtype(wlc_hw->sih),
4491 			  wlc_hw->boardrev);
4492 		err = 15;
4493 		goto fail;
4494 	}
4495 	wlc_hw->sromrev = sprom->revision;
4496 	wlc_hw->boardflags = sprom->boardflags_lo + (sprom->boardflags_hi << 16);
4497 	wlc_hw->boardflags2 = sprom->boardflags2_lo + (sprom->boardflags2_hi << 16);
4498 
4499 	if (wlc_hw->boardflags & BFL_NOPLLDOWN)
4500 		brcms_b_pllreq(wlc_hw, true, BRCMS_PLLREQ_SHARED);
4501 
4502 	/* check device id(srom, nvram etc.) to set bands */
4503 	if (wlc_hw->deviceid == BCM43224_D11N_ID ||
4504 	    wlc_hw->deviceid == BCM43224_D11N_ID_VEN1 ||
4505 	    wlc_hw->deviceid == BCM43224_CHIP_ID)
4506 		/* Dualband boards */
4507 		wlc_hw->_nbands = 2;
4508 	else
4509 		wlc_hw->_nbands = 1;
4510 
4511 	if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225))
4512 		wlc_hw->_nbands = 1;
4513 
4514 	/* BMAC_NOTE: remove init of pub values when brcms_c_attach()
4515 	 * unconditionally does the init of these values
4516 	 */
4517 	wlc->vendorid = wlc_hw->vendorid;
4518 	wlc->deviceid = wlc_hw->deviceid;
4519 	wlc->pub->sih = wlc_hw->sih;
4520 	wlc->pub->corerev = wlc_hw->corerev;
4521 	wlc->pub->sromrev = wlc_hw->sromrev;
4522 	wlc->pub->boardrev = wlc_hw->boardrev;
4523 	wlc->pub->boardflags = wlc_hw->boardflags;
4524 	wlc->pub->boardflags2 = wlc_hw->boardflags2;
4525 	wlc->pub->_nbands = wlc_hw->_nbands;
4526 
4527 	wlc_hw->physhim = wlc_phy_shim_attach(wlc_hw, wlc->wl, wlc);
4528 
4529 	if (wlc_hw->physhim == NULL) {
4530 		wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_shim_attach "
4531 			"failed\n", unit);
4532 		err = 25;
4533 		goto fail;
4534 	}
4535 
4536 	/* pass all the parameters to wlc_phy_shared_attach in one struct */
4537 	sha_params.sih = wlc_hw->sih;
4538 	sha_params.physhim = wlc_hw->physhim;
4539 	sha_params.unit = unit;
4540 	sha_params.corerev = wlc_hw->corerev;
4541 	sha_params.vid = wlc_hw->vendorid;
4542 	sha_params.did = wlc_hw->deviceid;
4543 	sha_params.chip = ai_get_chip_id(wlc_hw->sih);
4544 	sha_params.chiprev = ai_get_chiprev(wlc_hw->sih);
4545 	sha_params.chippkg = ai_get_chippkg(wlc_hw->sih);
4546 	sha_params.sromrev = wlc_hw->sromrev;
4547 	sha_params.boardtype = ai_get_boardtype(wlc_hw->sih);
4548 	sha_params.boardrev = wlc_hw->boardrev;
4549 	sha_params.boardflags = wlc_hw->boardflags;
4550 	sha_params.boardflags2 = wlc_hw->boardflags2;
4551 
4552 	/* alloc and save pointer to shared phy state area */
4553 	wlc_hw->phy_sh = wlc_phy_shared_attach(&sha_params);
4554 	if (!wlc_hw->phy_sh) {
4555 		err = 16;
4556 		goto fail;
4557 	}
4558 
4559 	/* initialize software state for each core and band */
4560 	for (j = 0; j < wlc_hw->_nbands; j++) {
4561 		/*
4562 		 * band0 is always 2.4Ghz
4563 		 * band1, if present, is 5Ghz
4564 		 */
4565 
4566 		brcms_c_setxband(wlc_hw, j);
4567 
4568 		wlc_hw->band->bandunit = j;
4569 		wlc_hw->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
4570 		wlc->band->bandunit = j;
4571 		wlc->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
4572 		wlc->core->coreidx = core->core_index;
4573 
4574 		wlc_hw->machwcap = bcma_read32(core, D11REGOFFS(machwcap));
4575 		wlc_hw->machwcap_backup = wlc_hw->machwcap;
4576 
4577 		/* init tx fifo size */
4578 		WARN_ON(wlc_hw->corerev < XMTFIFOTBL_STARTREV ||
4579 			(wlc_hw->corerev - XMTFIFOTBL_STARTREV) >
4580 				ARRAY_SIZE(xmtfifo_sz));
4581 		wlc_hw->xmtfifo_sz =
4582 		    xmtfifo_sz[(wlc_hw->corerev - XMTFIFOTBL_STARTREV)];
4583 		WARN_ON(!wlc_hw->xmtfifo_sz[0]);
4584 
4585 		/* Get a phy for this band */
4586 		wlc_hw->band->pi =
4587 			wlc_phy_attach(wlc_hw->phy_sh, core,
4588 				       wlc_hw->band->bandtype,
4589 				       wlc->wiphy);
4590 		if (wlc_hw->band->pi == NULL) {
4591 			wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_"
4592 				  "attach failed\n", unit);
4593 			err = 17;
4594 			goto fail;
4595 		}
4596 
4597 		wlc_phy_machwcap_set(wlc_hw->band->pi, wlc_hw->machwcap);
4598 
4599 		wlc_phy_get_phyversion(wlc_hw->band->pi, &wlc_hw->band->phytype,
4600 				       &wlc_hw->band->phyrev,
4601 				       &wlc_hw->band->radioid,
4602 				       &wlc_hw->band->radiorev);
4603 		wlc_hw->band->abgphy_encore =
4604 		    wlc_phy_get_encore(wlc_hw->band->pi);
4605 		wlc->band->abgphy_encore = wlc_phy_get_encore(wlc_hw->band->pi);
4606 		wlc_hw->band->core_flags =
4607 		    wlc_phy_get_coreflags(wlc_hw->band->pi);
4608 
4609 		/* verify good phy_type & supported phy revision */
4610 		if (BRCMS_ISNPHY(wlc_hw->band)) {
4611 			if (NCONF_HAS(wlc_hw->band->phyrev))
4612 				goto good_phy;
4613 			else
4614 				goto bad_phy;
4615 		} else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
4616 			if (LCNCONF_HAS(wlc_hw->band->phyrev))
4617 				goto good_phy;
4618 			else
4619 				goto bad_phy;
4620 		} else {
4621  bad_phy:
4622 			wiphy_err(wiphy, "wl%d: brcms_b_attach: unsupported "
4623 				  "phy type/rev (%d/%d)\n", unit,
4624 				  wlc_hw->band->phytype, wlc_hw->band->phyrev);
4625 			err = 18;
4626 			goto fail;
4627 		}
4628 
4629  good_phy:
4630 		/*
4631 		 * BMAC_NOTE: wlc->band->pi should not be set below and should
4632 		 * be done in the high level attach. However we can not make
4633 		 * that change until all low level access is changed to
4634 		 * wlc_hw->band->pi. Instead do the wlc->band->pi init below,
4635 		 * keeping wlc_hw->band->pi as well for incremental update of
4636 		 * low level fns, and cut over low only init when all fns
4637 		 * updated.
4638 		 */
4639 		wlc->band->pi = wlc_hw->band->pi;
4640 		wlc->band->phytype = wlc_hw->band->phytype;
4641 		wlc->band->phyrev = wlc_hw->band->phyrev;
4642 		wlc->band->radioid = wlc_hw->band->radioid;
4643 		wlc->band->radiorev = wlc_hw->band->radiorev;
4644 		brcms_dbg_info(core, "wl%d: phy %u/%u radio %x/%u\n", unit,
4645 			       wlc->band->phytype, wlc->band->phyrev,
4646 			       wlc->band->radioid, wlc->band->radiorev);
4647 		/* default contention windows size limits */
4648 		wlc_hw->band->CWmin = APHY_CWMIN;
4649 		wlc_hw->band->CWmax = PHY_CWMAX;
4650 
4651 		if (!brcms_b_attach_dmapio(wlc, j, wme)) {
4652 			err = 19;
4653 			goto fail;
4654 		}
4655 	}
4656 
4657 	/* disable core to match driver "down" state */
4658 	brcms_c_coredisable(wlc_hw);
4659 
4660 	/* Match driver "down" state */
4661 	bcma_host_pci_down(wlc_hw->d11core->bus);
4662 
4663 	/* turn off pll and xtal to match driver "down" state */
4664 	brcms_b_xtal(wlc_hw, OFF);
4665 
4666 	/* *******************************************************************
4667 	 * The hardware is in the DOWN state at this point. D11 core
4668 	 * or cores are in reset with clocks off, and the board PLLs
4669 	 * are off if possible.
4670 	 *
4671 	 * Beyond this point, wlc->sbclk == false and chip registers
4672 	 * should not be touched.
4673 	 *********************************************************************
4674 	 */
4675 
4676 	/* init etheraddr state variables */
4677 	brcms_c_get_macaddr(wlc_hw, wlc_hw->etheraddr);
4678 
4679 	if (is_broadcast_ether_addr(wlc_hw->etheraddr) ||
4680 	    is_zero_ether_addr(wlc_hw->etheraddr)) {
4681 		wiphy_err(wiphy, "wl%d: brcms_b_attach: bad macaddr\n",
4682 			  unit);
4683 		err = 22;
4684 		goto fail;
4685 	}
4686 
4687 	brcms_dbg_info(wlc_hw->d11core, "deviceid 0x%x nbands %d board 0x%x\n",
4688 		       wlc_hw->deviceid, wlc_hw->_nbands,
4689 		       ai_get_boardtype(wlc_hw->sih));
4690 
4691 	return err;
4692 
4693  fail:
4694 	wiphy_err(wiphy, "wl%d: brcms_b_attach: failed with err %d\n", unit,
4695 		  err);
4696 	return err;
4697 }
4698 
4699 static bool brcms_c_attach_stf_ant_init(struct brcms_c_info *wlc)
4700 {
4701 	int aa;
4702 	uint unit;
4703 	int bandtype;
4704 	struct ssb_sprom *sprom = &wlc->hw->d11core->bus->sprom;
4705 
4706 	unit = wlc->pub->unit;
4707 	bandtype = wlc->band->bandtype;
4708 
4709 	/* get antennas available */
4710 	if (bandtype == BRCM_BAND_5G)
4711 		aa = sprom->ant_available_a;
4712 	else
4713 		aa = sprom->ant_available_bg;
4714 
4715 	if ((aa < 1) || (aa > 15)) {
4716 		wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
4717 			  " srom (0x%x), using 3\n", unit, __func__, aa);
4718 		aa = 3;
4719 	}
4720 
4721 	/* reset the defaults if we have a single antenna */
4722 	if (aa == 1) {
4723 		wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_0;
4724 		wlc->stf->txant = ANT_TX_FORCE_0;
4725 	} else if (aa == 2) {
4726 		wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_1;
4727 		wlc->stf->txant = ANT_TX_FORCE_1;
4728 	} else {
4729 	}
4730 
4731 	/* Compute Antenna Gain */
4732 	if (bandtype == BRCM_BAND_5G)
4733 		wlc->band->antgain = sprom->antenna_gain.a1;
4734 	else
4735 		wlc->band->antgain = sprom->antenna_gain.a0;
4736 
4737 	return true;
4738 }
4739 
4740 static void brcms_c_bss_default_init(struct brcms_c_info *wlc)
4741 {
4742 	u16 chanspec;
4743 	struct brcms_band *band;
4744 	struct brcms_bss_info *bi = wlc->default_bss;
4745 
4746 	/* init default and target BSS with some sane initial values */
4747 	memset(bi, 0, sizeof(*bi));
4748 	bi->beacon_period = BEACON_INTERVAL_DEFAULT;
4749 
4750 	/* fill the default channel as the first valid channel
4751 	 * starting from the 2G channels
4752 	 */
4753 	chanspec = ch20mhz_chspec(1);
4754 	wlc->home_chanspec = bi->chanspec = chanspec;
4755 
4756 	/* find the band of our default channel */
4757 	band = wlc->band;
4758 	if (wlc->pub->_nbands > 1 &&
4759 	    band->bandunit != chspec_bandunit(chanspec))
4760 		band = wlc->bandstate[OTHERBANDUNIT(wlc)];
4761 
4762 	/* init bss rates to the band specific default rate set */
4763 	brcms_c_rateset_default(&bi->rateset, NULL, band->phytype,
4764 		band->bandtype, false, BRCMS_RATE_MASK_FULL,
4765 		(bool) (wlc->pub->_n_enab & SUPPORT_11N),
4766 		brcms_chspec_bw(chanspec), wlc->stf->txstreams);
4767 
4768 	if (wlc->pub->_n_enab & SUPPORT_11N)
4769 		bi->flags |= BRCMS_BSS_HT;
4770 }
4771 
4772 static void brcms_c_update_mimo_band_bwcap(struct brcms_c_info *wlc, u8 bwcap)
4773 {
4774 	uint i;
4775 	struct brcms_band *band;
4776 
4777 	for (i = 0; i < wlc->pub->_nbands; i++) {
4778 		band = wlc->bandstate[i];
4779 		if (band->bandtype == BRCM_BAND_5G) {
4780 			if ((bwcap == BRCMS_N_BW_40ALL)
4781 			    || (bwcap == BRCMS_N_BW_20IN2G_40IN5G))
4782 				band->mimo_cap_40 = true;
4783 			else
4784 				band->mimo_cap_40 = false;
4785 		} else {
4786 			if (bwcap == BRCMS_N_BW_40ALL)
4787 				band->mimo_cap_40 = true;
4788 			else
4789 				band->mimo_cap_40 = false;
4790 		}
4791 	}
4792 }
4793 
4794 static void brcms_c_timers_deinit(struct brcms_c_info *wlc)
4795 {
4796 	/* free timer state */
4797 	if (wlc->wdtimer) {
4798 		brcms_free_timer(wlc->wdtimer);
4799 		wlc->wdtimer = NULL;
4800 	}
4801 	if (wlc->radio_timer) {
4802 		brcms_free_timer(wlc->radio_timer);
4803 		wlc->radio_timer = NULL;
4804 	}
4805 }
4806 
4807 static void brcms_c_detach_module(struct brcms_c_info *wlc)
4808 {
4809 	if (wlc->asi) {
4810 		brcms_c_antsel_detach(wlc->asi);
4811 		wlc->asi = NULL;
4812 	}
4813 
4814 	if (wlc->ampdu) {
4815 		brcms_c_ampdu_detach(wlc->ampdu);
4816 		wlc->ampdu = NULL;
4817 	}
4818 
4819 	brcms_c_stf_detach(wlc);
4820 }
4821 
4822 /*
4823  * low level detach
4824  */
4825 static void brcms_b_detach(struct brcms_c_info *wlc)
4826 {
4827 	uint i;
4828 	struct brcms_hw_band *band;
4829 	struct brcms_hardware *wlc_hw = wlc->hw;
4830 
4831 	brcms_b_detach_dmapio(wlc_hw);
4832 
4833 	band = wlc_hw->band;
4834 	for (i = 0; i < wlc_hw->_nbands; i++) {
4835 		if (band->pi) {
4836 			/* Detach this band's phy */
4837 			wlc_phy_detach(band->pi);
4838 			band->pi = NULL;
4839 		}
4840 		band = wlc_hw->bandstate[OTHERBANDUNIT(wlc)];
4841 	}
4842 
4843 	/* Free shared phy state */
4844 	kfree(wlc_hw->phy_sh);
4845 
4846 	wlc_phy_shim_detach(wlc_hw->physhim);
4847 
4848 	if (wlc_hw->sih) {
4849 		ai_detach(wlc_hw->sih);
4850 		wlc_hw->sih = NULL;
4851 	}
4852 }
4853 
4854 /*
4855  * Return a count of the number of driver callbacks still pending.
4856  *
4857  * General policy is that brcms_c_detach can only dealloc/free software states.
4858  * It can NOT touch hardware registers since the d11core may be in reset and
4859  * clock may not be available.
4860  * One exception is sb register access, which is possible if crystal is turned
4861  * on after "down" state, driver should avoid software timer with the exception
4862  * of radio_monitor.
4863  */
4864 uint brcms_c_detach(struct brcms_c_info *wlc)
4865 {
4866 	uint callbacks;
4867 
4868 	if (wlc == NULL)
4869 		return 0;
4870 
4871 	brcms_b_detach(wlc);
4872 
4873 	/* delete software timers */
4874 	callbacks = 0;
4875 	if (!brcms_c_radio_monitor_stop(wlc))
4876 		callbacks++;
4877 
4878 	brcms_c_channel_mgr_detach(wlc->cmi);
4879 
4880 	brcms_c_timers_deinit(wlc);
4881 
4882 	brcms_c_detach_module(wlc);
4883 
4884 	brcms_c_detach_mfree(wlc);
4885 	return callbacks;
4886 }
4887 
4888 /* update state that depends on the current value of "ap" */
4889 static void brcms_c_ap_upd(struct brcms_c_info *wlc)
4890 {
4891 	/* STA-BSS; short capable */
4892 	wlc->PLCPHdr_override = BRCMS_PLCP_SHORT;
4893 }
4894 
4895 /* Initialize just the hardware when coming out of POR or S3/S5 system states */
4896 static void brcms_b_hw_up(struct brcms_hardware *wlc_hw)
4897 {
4898 	if (wlc_hw->wlc->pub->hw_up)
4899 		return;
4900 
4901 	brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
4902 
4903 	/*
4904 	 * Enable pll and xtal, initialize the power control registers,
4905 	 * and force fastclock for the remainder of brcms_c_up().
4906 	 */
4907 	brcms_b_xtal(wlc_hw, ON);
4908 	ai_clkctl_init(wlc_hw->sih);
4909 	brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
4910 
4911 	/*
4912 	 * TODO: test suspend/resume
4913 	 *
4914 	 * AI chip doesn't restore bar0win2 on
4915 	 * hibernation/resume, need sw fixup
4916 	 */
4917 
4918 	/*
4919 	 * Inform phy that a POR reset has occurred so
4920 	 * it does a complete phy init
4921 	 */
4922 	wlc_phy_por_inform(wlc_hw->band->pi);
4923 
4924 	wlc_hw->ucode_loaded = false;
4925 	wlc_hw->wlc->pub->hw_up = true;
4926 
4927 	if ((wlc_hw->boardflags & BFL_FEM)
4928 	    && (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
4929 		if (!
4930 		    (wlc_hw->boardrev >= 0x1250
4931 		     && (wlc_hw->boardflags & BFL_FEM_BT)))
4932 			ai_epa_4313war(wlc_hw->sih);
4933 	}
4934 }
4935 
4936 static int brcms_b_up_prep(struct brcms_hardware *wlc_hw)
4937 {
4938 	brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
4939 
4940 	/*
4941 	 * Enable pll and xtal, initialize the power control registers,
4942 	 * and force fastclock for the remainder of brcms_c_up().
4943 	 */
4944 	brcms_b_xtal(wlc_hw, ON);
4945 	ai_clkctl_init(wlc_hw->sih);
4946 	brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
4947 
4948 	/*
4949 	 * Configure pci/pcmcia here instead of in brcms_c_attach()
4950 	 * to allow mfg hotswap:  down, hotswap (chip power cycle), up.
4951 	 */
4952 	bcma_host_pci_irq_ctl(wlc_hw->d11core->bus, wlc_hw->d11core,
4953 			      true);
4954 
4955 	/*
4956 	 * Need to read the hwradio status here to cover the case where the
4957 	 * system is loaded with the hw radio disabled. We do not want to
4958 	 * bring the driver up in this case.
4959 	 */
4960 	if (brcms_b_radio_read_hwdisabled(wlc_hw)) {
4961 		/* put SB PCI in down state again */
4962 		bcma_host_pci_down(wlc_hw->d11core->bus);
4963 		brcms_b_xtal(wlc_hw, OFF);
4964 		return -ENOMEDIUM;
4965 	}
4966 
4967 	bcma_host_pci_up(wlc_hw->d11core->bus);
4968 
4969 	/* reset the d11 core */
4970 	brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
4971 
4972 	return 0;
4973 }
4974 
4975 static int brcms_b_up_finish(struct brcms_hardware *wlc_hw)
4976 {
4977 	wlc_hw->up = true;
4978 	wlc_phy_hw_state_upd(wlc_hw->band->pi, true);
4979 
4980 	/* FULLY enable dynamic power control and d11 core interrupt */
4981 	brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
4982 	brcms_intrson(wlc_hw->wlc->wl);
4983 	return 0;
4984 }
4985 
4986 /*
4987  * Write WME tunable parameters for retransmit/max rate
4988  * from wlc struct to ucode
4989  */
4990 static void brcms_c_wme_retries_write(struct brcms_c_info *wlc)
4991 {
4992 	int ac;
4993 
4994 	/* Need clock to do this */
4995 	if (!wlc->clk)
4996 		return;
4997 
4998 	for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
4999 		brcms_b_write_shm(wlc->hw, M_AC_TXLMT_ADDR(ac),
5000 				  wlc->wme_retries[ac]);
5001 }
5002 
5003 /* make interface operational */
5004 int brcms_c_up(struct brcms_c_info *wlc)
5005 {
5006 	struct ieee80211_channel *ch;
5007 
5008 	brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
5009 
5010 	/* HW is turned off so don't try to access it */
5011 	if (wlc->pub->hw_off || brcms_deviceremoved(wlc))
5012 		return -ENOMEDIUM;
5013 
5014 	if (!wlc->pub->hw_up) {
5015 		brcms_b_hw_up(wlc->hw);
5016 		wlc->pub->hw_up = true;
5017 	}
5018 
5019 	if ((wlc->pub->boardflags & BFL_FEM)
5020 	    && (ai_get_chip_id(wlc->hw->sih) == BCMA_CHIP_ID_BCM4313)) {
5021 		if (wlc->pub->boardrev >= 0x1250
5022 		    && (wlc->pub->boardflags & BFL_FEM_BT))
5023 			brcms_b_mhf(wlc->hw, MHF5, MHF5_4313_GPIOCTRL,
5024 				MHF5_4313_GPIOCTRL, BRCM_BAND_ALL);
5025 		else
5026 			brcms_b_mhf(wlc->hw, MHF4, MHF4_EXTPA_ENABLE,
5027 				    MHF4_EXTPA_ENABLE, BRCM_BAND_ALL);
5028 	}
5029 
5030 	/*
5031 	 * Need to read the hwradio status here to cover the case where the
5032 	 * system is loaded with the hw radio disabled. We do not want to bring
5033 	 * the driver up in this case. If radio is disabled, abort up, lower
5034 	 * power, start radio timer and return 0(for NDIS) don't call
5035 	 * radio_update to avoid looping brcms_c_up.
5036 	 *
5037 	 * brcms_b_up_prep() returns either 0 or -BCME_RADIOOFF only
5038 	 */
5039 	if (!wlc->pub->radio_disabled) {
5040 		int status = brcms_b_up_prep(wlc->hw);
5041 		if (status == -ENOMEDIUM) {
5042 			if (!mboolisset
5043 			    (wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE)) {
5044 				struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
5045 				mboolset(wlc->pub->radio_disabled,
5046 					 WL_RADIO_HW_DISABLE);
5047 				if (bsscfg->type == BRCMS_TYPE_STATION ||
5048 				    bsscfg->type == BRCMS_TYPE_ADHOC)
5049 					brcms_err(wlc->hw->d11core,
5050 						  "wl%d: up: rfdisable -> "
5051 						  "bsscfg_disable()\n",
5052 						   wlc->pub->unit);
5053 			}
5054 		}
5055 	}
5056 
5057 	if (wlc->pub->radio_disabled) {
5058 		brcms_c_radio_monitor_start(wlc);
5059 		return 0;
5060 	}
5061 
5062 	/* brcms_b_up_prep has done brcms_c_corereset(). so clk is on, set it */
5063 	wlc->clk = true;
5064 
5065 	brcms_c_radio_monitor_stop(wlc);
5066 
5067 	/* Set EDCF hostflags */
5068 	brcms_b_mhf(wlc->hw, MHF1, MHF1_EDCF, MHF1_EDCF, BRCM_BAND_ALL);
5069 
5070 	brcms_init(wlc->wl);
5071 	wlc->pub->up = true;
5072 
5073 	if (wlc->bandinit_pending) {
5074 		ch = wlc->pub->ieee_hw->conf.chandef.chan;
5075 		brcms_c_suspend_mac_and_wait(wlc);
5076 		brcms_c_set_chanspec(wlc, ch20mhz_chspec(ch->hw_value));
5077 		wlc->bandinit_pending = false;
5078 		brcms_c_enable_mac(wlc);
5079 	}
5080 
5081 	brcms_b_up_finish(wlc->hw);
5082 
5083 	/* Program the TX wme params with the current settings */
5084 	brcms_c_wme_retries_write(wlc);
5085 
5086 	/* start one second watchdog timer */
5087 	brcms_add_timer(wlc->wdtimer, TIMER_INTERVAL_WATCHDOG, true);
5088 	wlc->WDarmed = true;
5089 
5090 	/* ensure antenna config is up to date */
5091 	brcms_c_stf_phy_txant_upd(wlc);
5092 	/* ensure LDPC config is in sync */
5093 	brcms_c_ht_update_ldpc(wlc, wlc->stf->ldpc);
5094 
5095 	return 0;
5096 }
5097 
5098 static uint brcms_c_down_del_timer(struct brcms_c_info *wlc)
5099 {
5100 	uint callbacks = 0;
5101 
5102 	return callbacks;
5103 }
5104 
5105 static int brcms_b_bmac_down_prep(struct brcms_hardware *wlc_hw)
5106 {
5107 	bool dev_gone;
5108 	uint callbacks = 0;
5109 
5110 	if (!wlc_hw->up)
5111 		return callbacks;
5112 
5113 	dev_gone = brcms_deviceremoved(wlc_hw->wlc);
5114 
5115 	/* disable interrupts */
5116 	if (dev_gone)
5117 		wlc_hw->wlc->macintmask = 0;
5118 	else {
5119 		/* now disable interrupts */
5120 		brcms_intrsoff(wlc_hw->wlc->wl);
5121 
5122 		/* ensure we're running on the pll clock again */
5123 		brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
5124 	}
5125 	/* down phy at the last of this stage */
5126 	callbacks += wlc_phy_down(wlc_hw->band->pi);
5127 
5128 	return callbacks;
5129 }
5130 
5131 static int brcms_b_down_finish(struct brcms_hardware *wlc_hw)
5132 {
5133 	uint callbacks = 0;
5134 	bool dev_gone;
5135 
5136 	if (!wlc_hw->up)
5137 		return callbacks;
5138 
5139 	wlc_hw->up = false;
5140 	wlc_phy_hw_state_upd(wlc_hw->band->pi, false);
5141 
5142 	dev_gone = brcms_deviceremoved(wlc_hw->wlc);
5143 
5144 	if (dev_gone) {
5145 		wlc_hw->sbclk = false;
5146 		wlc_hw->clk = false;
5147 		wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
5148 
5149 		/* reclaim any posted packets */
5150 		brcms_c_flushqueues(wlc_hw->wlc);
5151 	} else {
5152 
5153 		/* Reset and disable the core */
5154 		if (bcma_core_is_enabled(wlc_hw->d11core)) {
5155 			if (bcma_read32(wlc_hw->d11core,
5156 					D11REGOFFS(maccontrol)) & MCTL_EN_MAC)
5157 				brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
5158 			callbacks += brcms_reset(wlc_hw->wlc->wl);
5159 			brcms_c_coredisable(wlc_hw);
5160 		}
5161 
5162 		/* turn off primary xtal and pll */
5163 		if (!wlc_hw->noreset) {
5164 			bcma_host_pci_down(wlc_hw->d11core->bus);
5165 			brcms_b_xtal(wlc_hw, OFF);
5166 		}
5167 	}
5168 
5169 	return callbacks;
5170 }
5171 
5172 /*
5173  * Mark the interface nonoperational, stop the software mechanisms,
5174  * disable the hardware, free any transient buffer state.
5175  * Return a count of the number of driver callbacks still pending.
5176  */
5177 uint brcms_c_down(struct brcms_c_info *wlc)
5178 {
5179 
5180 	uint callbacks = 0;
5181 	int i;
5182 	bool dev_gone = false;
5183 
5184 	brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
5185 
5186 	/* check if we are already in the going down path */
5187 	if (wlc->going_down) {
5188 		brcms_err(wlc->hw->d11core,
5189 			  "wl%d: %s: Driver going down so return\n",
5190 			  wlc->pub->unit, __func__);
5191 		return 0;
5192 	}
5193 	if (!wlc->pub->up)
5194 		return callbacks;
5195 
5196 	wlc->going_down = true;
5197 
5198 	callbacks += brcms_b_bmac_down_prep(wlc->hw);
5199 
5200 	dev_gone = brcms_deviceremoved(wlc);
5201 
5202 	/* Call any registered down handlers */
5203 	for (i = 0; i < BRCMS_MAXMODULES; i++) {
5204 		if (wlc->modulecb[i].down_fn)
5205 			callbacks +=
5206 			    wlc->modulecb[i].down_fn(wlc->modulecb[i].hdl);
5207 	}
5208 
5209 	/* cancel the watchdog timer */
5210 	if (wlc->WDarmed) {
5211 		if (!brcms_del_timer(wlc->wdtimer))
5212 			callbacks++;
5213 		wlc->WDarmed = false;
5214 	}
5215 	/* cancel all other timers */
5216 	callbacks += brcms_c_down_del_timer(wlc);
5217 
5218 	wlc->pub->up = false;
5219 
5220 	wlc_phy_mute_upd(wlc->band->pi, false, PHY_MUTE_ALL);
5221 
5222 	callbacks += brcms_b_down_finish(wlc->hw);
5223 
5224 	/* brcms_b_down_finish has done brcms_c_coredisable(). so clk is off */
5225 	wlc->clk = false;
5226 
5227 	wlc->going_down = false;
5228 	return callbacks;
5229 }
5230 
5231 /* Set the current gmode configuration */
5232 int brcms_c_set_gmode(struct brcms_c_info *wlc, u8 gmode, bool config)
5233 {
5234 	int ret = 0;
5235 	uint i;
5236 	struct brcms_c_rateset rs;
5237 	/* Default to 54g Auto */
5238 	/* Advertise and use shortslot (-1/0/1 Auto/Off/On) */
5239 	s8 shortslot = BRCMS_SHORTSLOT_AUTO;
5240 	bool ofdm_basic = false;	/* Make 6, 12, and 24 basic rates */
5241 	struct brcms_band *band;
5242 
5243 	/* if N-support is enabled, allow Gmode set as long as requested
5244 	 * Gmode is not GMODE_LEGACY_B
5245 	 */
5246 	if ((wlc->pub->_n_enab & SUPPORT_11N) && gmode == GMODE_LEGACY_B)
5247 		return -ENOTSUPP;
5248 
5249 	/* verify that we are dealing with 2G band and grab the band pointer */
5250 	if (wlc->band->bandtype == BRCM_BAND_2G)
5251 		band = wlc->band;
5252 	else if ((wlc->pub->_nbands > 1) &&
5253 		 (wlc->bandstate[OTHERBANDUNIT(wlc)]->bandtype == BRCM_BAND_2G))
5254 		band = wlc->bandstate[OTHERBANDUNIT(wlc)];
5255 	else
5256 		return -EINVAL;
5257 
5258 	/* update configuration value */
5259 	if (config)
5260 		brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER, gmode);
5261 
5262 	/* Clear rateset override */
5263 	memset(&rs, 0, sizeof(rs));
5264 
5265 	switch (gmode) {
5266 	case GMODE_LEGACY_B:
5267 		shortslot = BRCMS_SHORTSLOT_OFF;
5268 		brcms_c_rateset_copy(&gphy_legacy_rates, &rs);
5269 
5270 		break;
5271 
5272 	case GMODE_LRS:
5273 		break;
5274 
5275 	case GMODE_AUTO:
5276 		/* Accept defaults */
5277 		break;
5278 
5279 	case GMODE_ONLY:
5280 		ofdm_basic = true;
5281 		break;
5282 
5283 	case GMODE_PERFORMANCE:
5284 		shortslot = BRCMS_SHORTSLOT_ON;
5285 		ofdm_basic = true;
5286 		break;
5287 
5288 	default:
5289 		/* Error */
5290 		brcms_err(wlc->hw->d11core, "wl%d: %s: invalid gmode %d\n",
5291 			  wlc->pub->unit, __func__, gmode);
5292 		return -ENOTSUPP;
5293 	}
5294 
5295 	band->gmode = gmode;
5296 
5297 	wlc->shortslot_override = shortslot;
5298 
5299 	/* Use the default 11g rateset */
5300 	if (!rs.count)
5301 		brcms_c_rateset_copy(&cck_ofdm_rates, &rs);
5302 
5303 	if (ofdm_basic) {
5304 		for (i = 0; i < rs.count; i++) {
5305 			if (rs.rates[i] == BRCM_RATE_6M
5306 			    || rs.rates[i] == BRCM_RATE_12M
5307 			    || rs.rates[i] == BRCM_RATE_24M)
5308 				rs.rates[i] |= BRCMS_RATE_FLAG;
5309 		}
5310 	}
5311 
5312 	/* Set default bss rateset */
5313 	wlc->default_bss->rateset.count = rs.count;
5314 	memcpy(wlc->default_bss->rateset.rates, rs.rates,
5315 	       sizeof(wlc->default_bss->rateset.rates));
5316 
5317 	return ret;
5318 }
5319 
5320 int brcms_c_set_nmode(struct brcms_c_info *wlc)
5321 {
5322 	uint i;
5323 	s32 nmode = AUTO;
5324 
5325 	if (wlc->stf->txstreams == WL_11N_3x3)
5326 		nmode = WL_11N_3x3;
5327 	else
5328 		nmode = WL_11N_2x2;
5329 
5330 	/* force GMODE_AUTO if NMODE is ON */
5331 	brcms_c_set_gmode(wlc, GMODE_AUTO, true);
5332 	if (nmode == WL_11N_3x3)
5333 		wlc->pub->_n_enab = SUPPORT_HT;
5334 	else
5335 		wlc->pub->_n_enab = SUPPORT_11N;
5336 	wlc->default_bss->flags |= BRCMS_BSS_HT;
5337 	/* add the mcs rates to the default and hw ratesets */
5338 	brcms_c_rateset_mcs_build(&wlc->default_bss->rateset,
5339 			      wlc->stf->txstreams);
5340 	for (i = 0; i < wlc->pub->_nbands; i++)
5341 		memcpy(wlc->bandstate[i]->hw_rateset.mcs,
5342 		       wlc->default_bss->rateset.mcs, MCSSET_LEN);
5343 
5344 	return 0;
5345 }
5346 
5347 static int
5348 brcms_c_set_internal_rateset(struct brcms_c_info *wlc,
5349 			     struct brcms_c_rateset *rs_arg)
5350 {
5351 	struct brcms_c_rateset rs, new;
5352 	uint bandunit;
5353 
5354 	memcpy(&rs, rs_arg, sizeof(struct brcms_c_rateset));
5355 
5356 	/* check for bad count value */
5357 	if ((rs.count == 0) || (rs.count > BRCMS_NUMRATES))
5358 		return -EINVAL;
5359 
5360 	/* try the current band */
5361 	bandunit = wlc->band->bandunit;
5362 	memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
5363 	if (brcms_c_rate_hwrs_filter_sort_validate
5364 	    (&new, &wlc->bandstate[bandunit]->hw_rateset, true,
5365 	     wlc->stf->txstreams))
5366 		goto good;
5367 
5368 	/* try the other band */
5369 	if (brcms_is_mband_unlocked(wlc)) {
5370 		bandunit = OTHERBANDUNIT(wlc);
5371 		memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
5372 		if (brcms_c_rate_hwrs_filter_sort_validate(&new,
5373 						       &wlc->
5374 						       bandstate[bandunit]->
5375 						       hw_rateset, true,
5376 						       wlc->stf->txstreams))
5377 			goto good;
5378 	}
5379 
5380 	return -EBADE;
5381 
5382  good:
5383 	/* apply new rateset */
5384 	memcpy(&wlc->default_bss->rateset, &new,
5385 	       sizeof(struct brcms_c_rateset));
5386 	memcpy(&wlc->bandstate[bandunit]->defrateset, &new,
5387 	       sizeof(struct brcms_c_rateset));
5388 	return 0;
5389 }
5390 
5391 static void brcms_c_ofdm_rateset_war(struct brcms_c_info *wlc)
5392 {
5393 	u8 r;
5394 	bool war = false;
5395 
5396 	if (wlc->pub->associated)
5397 		r = wlc->bsscfg->current_bss->rateset.rates[0];
5398 	else
5399 		r = wlc->default_bss->rateset.rates[0];
5400 
5401 	wlc_phy_ofdm_rateset_war(wlc->band->pi, war);
5402 }
5403 
5404 int brcms_c_set_channel(struct brcms_c_info *wlc, u16 channel)
5405 {
5406 	u16 chspec = ch20mhz_chspec(channel);
5407 
5408 	if (channel > MAXCHANNEL)
5409 		return -EINVAL;
5410 
5411 	if (!brcms_c_valid_chanspec_db(wlc->cmi, chspec))
5412 		return -EINVAL;
5413 
5414 
5415 	if (!wlc->pub->up && brcms_is_mband_unlocked(wlc)) {
5416 		if (wlc->band->bandunit != chspec_bandunit(chspec))
5417 			wlc->bandinit_pending = true;
5418 		else
5419 			wlc->bandinit_pending = false;
5420 	}
5421 
5422 	wlc->default_bss->chanspec = chspec;
5423 	/* brcms_c_BSSinit() will sanitize the rateset before
5424 	 * using it.. */
5425 	if (wlc->pub->up && (wlc_phy_chanspec_get(wlc->band->pi) != chspec)) {
5426 		brcms_c_set_home_chanspec(wlc, chspec);
5427 		brcms_c_suspend_mac_and_wait(wlc);
5428 		brcms_c_set_chanspec(wlc, chspec);
5429 		brcms_c_enable_mac(wlc);
5430 	}
5431 	return 0;
5432 }
5433 
5434 int brcms_c_set_rate_limit(struct brcms_c_info *wlc, u16 srl, u16 lrl)
5435 {
5436 	int ac;
5437 
5438 	if (srl < 1 || srl > RETRY_SHORT_MAX ||
5439 	    lrl < 1 || lrl > RETRY_SHORT_MAX)
5440 		return -EINVAL;
5441 
5442 	wlc->SRL = srl;
5443 	wlc->LRL = lrl;
5444 
5445 	brcms_b_retrylimit_upd(wlc->hw, wlc->SRL, wlc->LRL);
5446 
5447 	for (ac = 0; ac < IEEE80211_NUM_ACS; ac++) {
5448 		wlc->wme_retries[ac] =	SFIELD(wlc->wme_retries[ac],
5449 					       EDCF_SHORT,  wlc->SRL);
5450 		wlc->wme_retries[ac] =	SFIELD(wlc->wme_retries[ac],
5451 					       EDCF_LONG, wlc->LRL);
5452 	}
5453 	brcms_c_wme_retries_write(wlc);
5454 
5455 	return 0;
5456 }
5457 
5458 void brcms_c_get_current_rateset(struct brcms_c_info *wlc,
5459 				 struct brcm_rateset *currs)
5460 {
5461 	struct brcms_c_rateset *rs;
5462 
5463 	if (wlc->pub->associated)
5464 		rs = &wlc->bsscfg->current_bss->rateset;
5465 	else
5466 		rs = &wlc->default_bss->rateset;
5467 
5468 	/* Copy only legacy rateset section */
5469 	currs->count = rs->count;
5470 	memcpy(&currs->rates, &rs->rates, rs->count);
5471 }
5472 
5473 int brcms_c_set_rateset(struct brcms_c_info *wlc, struct brcm_rateset *rs)
5474 {
5475 	struct brcms_c_rateset internal_rs;
5476 	int bcmerror;
5477 
5478 	if (rs->count > BRCMS_NUMRATES)
5479 		return -ENOBUFS;
5480 
5481 	memset(&internal_rs, 0, sizeof(internal_rs));
5482 
5483 	/* Copy only legacy rateset section */
5484 	internal_rs.count = rs->count;
5485 	memcpy(&internal_rs.rates, &rs->rates, internal_rs.count);
5486 
5487 	/* merge rateset coming in with the current mcsset */
5488 	if (wlc->pub->_n_enab & SUPPORT_11N) {
5489 		struct brcms_bss_info *mcsset_bss;
5490 		if (wlc->pub->associated)
5491 			mcsset_bss = wlc->bsscfg->current_bss;
5492 		else
5493 			mcsset_bss = wlc->default_bss;
5494 		memcpy(internal_rs.mcs, &mcsset_bss->rateset.mcs[0],
5495 		       MCSSET_LEN);
5496 	}
5497 
5498 	bcmerror = brcms_c_set_internal_rateset(wlc, &internal_rs);
5499 	if (!bcmerror)
5500 		brcms_c_ofdm_rateset_war(wlc);
5501 
5502 	return bcmerror;
5503 }
5504 
5505 static void brcms_c_time_lock(struct brcms_c_info *wlc)
5506 {
5507 	bcma_set32(wlc->hw->d11core, D11REGOFFS(maccontrol), MCTL_TBTTHOLD);
5508 	/* Commit the write */
5509 	bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
5510 }
5511 
5512 static void brcms_c_time_unlock(struct brcms_c_info *wlc)
5513 {
5514 	bcma_mask32(wlc->hw->d11core, D11REGOFFS(maccontrol), ~MCTL_TBTTHOLD);
5515 	/* Commit the write */
5516 	bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
5517 }
5518 
5519 int brcms_c_set_beacon_period(struct brcms_c_info *wlc, u16 period)
5520 {
5521 	u32 bcnint_us;
5522 
5523 	if (period == 0)
5524 		return -EINVAL;
5525 
5526 	wlc->default_bss->beacon_period = period;
5527 
5528 	bcnint_us = period << 10;
5529 	brcms_c_time_lock(wlc);
5530 	bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_cfprep),
5531 		     (bcnint_us << CFPREP_CBI_SHIFT));
5532 	bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_cfpstart), bcnint_us);
5533 	brcms_c_time_unlock(wlc);
5534 
5535 	return 0;
5536 }
5537 
5538 u16 brcms_c_get_phy_type(struct brcms_c_info *wlc, int phyidx)
5539 {
5540 	return wlc->band->phytype;
5541 }
5542 
5543 void brcms_c_set_shortslot_override(struct brcms_c_info *wlc, s8 sslot_override)
5544 {
5545 	wlc->shortslot_override = sslot_override;
5546 
5547 	/*
5548 	 * shortslot is an 11g feature, so no more work if we are
5549 	 * currently on the 5G band
5550 	 */
5551 	if (wlc->band->bandtype == BRCM_BAND_5G)
5552 		return;
5553 
5554 	if (wlc->pub->up && wlc->pub->associated) {
5555 		/* let watchdog or beacon processing update shortslot */
5556 	} else if (wlc->pub->up) {
5557 		/* unassociated shortslot is off */
5558 		brcms_c_switch_shortslot(wlc, false);
5559 	} else {
5560 		/* driver is down, so just update the brcms_c_info
5561 		 * value */
5562 		if (wlc->shortslot_override == BRCMS_SHORTSLOT_AUTO)
5563 			wlc->shortslot = false;
5564 		else
5565 			wlc->shortslot =
5566 			    (wlc->shortslot_override ==
5567 			     BRCMS_SHORTSLOT_ON);
5568 	}
5569 }
5570 
5571 /*
5572  * register watchdog and down handlers.
5573  */
5574 int brcms_c_module_register(struct brcms_pub *pub,
5575 			    const char *name, struct brcms_info *hdl,
5576 			    int (*d_fn)(void *handle))
5577 {
5578 	struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
5579 	int i;
5580 
5581 	/* find an empty entry and just add, no duplication check! */
5582 	for (i = 0; i < BRCMS_MAXMODULES; i++) {
5583 		if (wlc->modulecb[i].name[0] == '\0') {
5584 			strncpy(wlc->modulecb[i].name, name,
5585 				sizeof(wlc->modulecb[i].name) - 1);
5586 			wlc->modulecb[i].hdl = hdl;
5587 			wlc->modulecb[i].down_fn = d_fn;
5588 			return 0;
5589 		}
5590 	}
5591 
5592 	return -ENOSR;
5593 }
5594 
5595 /* unregister module callbacks */
5596 int brcms_c_module_unregister(struct brcms_pub *pub, const char *name,
5597 			      struct brcms_info *hdl)
5598 {
5599 	struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
5600 	int i;
5601 
5602 	if (wlc == NULL)
5603 		return -ENODATA;
5604 
5605 	for (i = 0; i < BRCMS_MAXMODULES; i++) {
5606 		if (!strcmp(wlc->modulecb[i].name, name) &&
5607 		    (wlc->modulecb[i].hdl == hdl)) {
5608 			memset(&wlc->modulecb[i], 0, sizeof(wlc->modulecb[i]));
5609 			return 0;
5610 		}
5611 	}
5612 
5613 	/* table not found! */
5614 	return -ENODATA;
5615 }
5616 
5617 static bool brcms_c_chipmatch_pci(struct bcma_device *core)
5618 {
5619 	struct pci_dev *pcidev = core->bus->host_pci;
5620 	u16 vendor = pcidev->vendor;
5621 	u16 device = pcidev->device;
5622 
5623 	if (vendor != PCI_VENDOR_ID_BROADCOM) {
5624 		pr_err("unknown vendor id %04x\n", vendor);
5625 		return false;
5626 	}
5627 
5628 	if (device == BCM43224_D11N_ID_VEN1 || device == BCM43224_CHIP_ID)
5629 		return true;
5630 	if ((device == BCM43224_D11N_ID) || (device == BCM43225_D11N2G_ID))
5631 		return true;
5632 	if (device == BCM4313_D11N2G_ID || device == BCM4313_CHIP_ID)
5633 		return true;
5634 	if ((device == BCM43236_D11N_ID) || (device == BCM43236_D11N2G_ID))
5635 		return true;
5636 
5637 	pr_err("unknown device id %04x\n", device);
5638 	return false;
5639 }
5640 
5641 static bool brcms_c_chipmatch_soc(struct bcma_device *core)
5642 {
5643 	struct bcma_chipinfo *chipinfo = &core->bus->chipinfo;
5644 
5645 	if (chipinfo->id == BCMA_CHIP_ID_BCM4716)
5646 		return true;
5647 
5648 	pr_err("unknown chip id %04x\n", chipinfo->id);
5649 	return false;
5650 }
5651 
5652 bool brcms_c_chipmatch(struct bcma_device *core)
5653 {
5654 	switch (core->bus->hosttype) {
5655 	case BCMA_HOSTTYPE_PCI:
5656 		return brcms_c_chipmatch_pci(core);
5657 	case BCMA_HOSTTYPE_SOC:
5658 		return brcms_c_chipmatch_soc(core);
5659 	default:
5660 		pr_err("unknown host type: %i\n", core->bus->hosttype);
5661 		return false;
5662 	}
5663 }
5664 
5665 u16 brcms_b_rate_shm_offset(struct brcms_hardware *wlc_hw, u8 rate)
5666 {
5667 	u16 table_ptr;
5668 	u8 phy_rate, index;
5669 
5670 	/* get the phy specific rate encoding for the PLCP SIGNAL field */
5671 	if (is_ofdm_rate(rate))
5672 		table_ptr = M_RT_DIRMAP_A;
5673 	else
5674 		table_ptr = M_RT_DIRMAP_B;
5675 
5676 	/* for a given rate, the LS-nibble of the PLCP SIGNAL field is
5677 	 * the index into the rate table.
5678 	 */
5679 	phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
5680 	index = phy_rate & 0xf;
5681 
5682 	/* Find the SHM pointer to the rate table entry by looking in the
5683 	 * Direct-map Table
5684 	 */
5685 	return 2 * brcms_b_read_shm(wlc_hw, table_ptr + (index * 2));
5686 }
5687 
5688 /*
5689  * bcmc_fid_generate:
5690  * Generate frame ID for a BCMC packet.  The frag field is not used
5691  * for MC frames so is used as part of the sequence number.
5692  */
5693 static inline u16
5694 bcmc_fid_generate(struct brcms_c_info *wlc, struct brcms_bss_cfg *bsscfg,
5695 		  struct d11txh *txh)
5696 {
5697 	u16 frameid;
5698 
5699 	frameid = le16_to_cpu(txh->TxFrameID) & ~(TXFID_SEQ_MASK |
5700 						  TXFID_QUEUE_MASK);
5701 	frameid |=
5702 	    (((wlc->
5703 	       mc_fid_counter++) << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
5704 	    TX_BCMC_FIFO;
5705 
5706 	return frameid;
5707 }
5708 
5709 static uint
5710 brcms_c_calc_ack_time(struct brcms_c_info *wlc, u32 rspec,
5711 		      u8 preamble_type)
5712 {
5713 	uint dur = 0;
5714 
5715 	/*
5716 	 * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
5717 	 * is less than or equal to the rate of the immediately previous
5718 	 * frame in the FES
5719 	 */
5720 	rspec = brcms_basic_rate(wlc, rspec);
5721 	/* ACK frame len == 14 == 2(fc) + 2(dur) + 6(ra) + 4(fcs) */
5722 	dur =
5723 	    brcms_c_calc_frame_time(wlc, rspec, preamble_type,
5724 				(DOT11_ACK_LEN + FCS_LEN));
5725 	return dur;
5726 }
5727 
5728 static uint
5729 brcms_c_calc_cts_time(struct brcms_c_info *wlc, u32 rspec,
5730 		      u8 preamble_type)
5731 {
5732 	return brcms_c_calc_ack_time(wlc, rspec, preamble_type);
5733 }
5734 
5735 static uint
5736 brcms_c_calc_ba_time(struct brcms_c_info *wlc, u32 rspec,
5737 		     u8 preamble_type)
5738 {
5739 	/*
5740 	 * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
5741 	 * is less than or equal to the rate of the immediately previous
5742 	 * frame in the FES
5743 	 */
5744 	rspec = brcms_basic_rate(wlc, rspec);
5745 	/* BA len == 32 == 16(ctl hdr) + 4(ba len) + 8(bitmap) + 4(fcs) */
5746 	return brcms_c_calc_frame_time(wlc, rspec, preamble_type,
5747 				   (DOT11_BA_LEN + DOT11_BA_BITMAP_LEN +
5748 				    FCS_LEN));
5749 }
5750 
5751 /* brcms_c_compute_frame_dur()
5752  *
5753  * Calculate the 802.11 MAC header DUR field for MPDU
5754  * DUR for a single frame = 1 SIFS + 1 ACK
5755  * DUR for a frame with following frags = 3 SIFS + 2 ACK + next frag time
5756  *
5757  * rate			MPDU rate in unit of 500kbps
5758  * next_frag_len	next MPDU length in bytes
5759  * preamble_type	use short/GF or long/MM PLCP header
5760  */
5761 static u16
5762 brcms_c_compute_frame_dur(struct brcms_c_info *wlc, u32 rate,
5763 		      u8 preamble_type, uint next_frag_len)
5764 {
5765 	u16 dur, sifs;
5766 
5767 	sifs = get_sifs(wlc->band);
5768 
5769 	dur = sifs;
5770 	dur += (u16) brcms_c_calc_ack_time(wlc, rate, preamble_type);
5771 
5772 	if (next_frag_len) {
5773 		/* Double the current DUR to get 2 SIFS + 2 ACKs */
5774 		dur *= 2;
5775 		/* add another SIFS and the frag time */
5776 		dur += sifs;
5777 		dur +=
5778 		    (u16) brcms_c_calc_frame_time(wlc, rate, preamble_type,
5779 						 next_frag_len);
5780 	}
5781 	return dur;
5782 }
5783 
5784 /* The opposite of brcms_c_calc_frame_time */
5785 static uint
5786 brcms_c_calc_frame_len(struct brcms_c_info *wlc, u32 ratespec,
5787 		   u8 preamble_type, uint dur)
5788 {
5789 	uint nsyms, mac_len, Ndps, kNdps;
5790 	uint rate = rspec2rate(ratespec);
5791 
5792 	if (is_mcs_rate(ratespec)) {
5793 		uint mcs = ratespec & RSPEC_RATE_MASK;
5794 		int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
5795 		dur -= PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
5796 		/* payload calculation matches that of regular ofdm */
5797 		if (wlc->band->bandtype == BRCM_BAND_2G)
5798 			dur -= DOT11_OFDM_SIGNAL_EXTENSION;
5799 		/* kNdbps = kbps * 4 */
5800 		kNdps =	mcs_2_rate(mcs, rspec_is40mhz(ratespec),
5801 				   rspec_issgi(ratespec)) * 4;
5802 		nsyms = dur / APHY_SYMBOL_TIME;
5803 		mac_len =
5804 		    ((nsyms * kNdps) -
5805 		     ((APHY_SERVICE_NBITS + APHY_TAIL_NBITS) * 1000)) / 8000;
5806 	} else if (is_ofdm_rate(ratespec)) {
5807 		dur -= APHY_PREAMBLE_TIME;
5808 		dur -= APHY_SIGNAL_TIME;
5809 		/* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
5810 		Ndps = rate * 2;
5811 		nsyms = dur / APHY_SYMBOL_TIME;
5812 		mac_len =
5813 		    ((nsyms * Ndps) -
5814 		     (APHY_SERVICE_NBITS + APHY_TAIL_NBITS)) / 8;
5815 	} else {
5816 		if (preamble_type & BRCMS_SHORT_PREAMBLE)
5817 			dur -= BPHY_PLCP_SHORT_TIME;
5818 		else
5819 			dur -= BPHY_PLCP_TIME;
5820 		mac_len = dur * rate;
5821 		/* divide out factor of 2 in rate (1/2 mbps) */
5822 		mac_len = mac_len / 8 / 2;
5823 	}
5824 	return mac_len;
5825 }
5826 
5827 /*
5828  * Return true if the specified rate is supported by the specified band.
5829  * BRCM_BAND_AUTO indicates the current band.
5830  */
5831 static bool brcms_c_valid_rate(struct brcms_c_info *wlc, u32 rspec, int band,
5832 		    bool verbose)
5833 {
5834 	struct brcms_c_rateset *hw_rateset;
5835 	uint i;
5836 
5837 	if ((band == BRCM_BAND_AUTO) || (band == wlc->band->bandtype))
5838 		hw_rateset = &wlc->band->hw_rateset;
5839 	else if (wlc->pub->_nbands > 1)
5840 		hw_rateset = &wlc->bandstate[OTHERBANDUNIT(wlc)]->hw_rateset;
5841 	else
5842 		/* other band specified and we are a single band device */
5843 		return false;
5844 
5845 	/* check if this is a mimo rate */
5846 	if (is_mcs_rate(rspec)) {
5847 		if ((rspec & RSPEC_RATE_MASK) >= MCS_TABLE_SIZE)
5848 			goto error;
5849 
5850 		return isset(hw_rateset->mcs, (rspec & RSPEC_RATE_MASK));
5851 	}
5852 
5853 	for (i = 0; i < hw_rateset->count; i++)
5854 		if (hw_rateset->rates[i] == rspec2rate(rspec))
5855 			return true;
5856  error:
5857 	if (verbose)
5858 		brcms_err(wlc->hw->d11core, "wl%d: valid_rate: rate spec 0x%x "
5859 			  "not in hw_rateset\n", wlc->pub->unit, rspec);
5860 
5861 	return false;
5862 }
5863 
5864 static u32
5865 mac80211_wlc_set_nrate(struct brcms_c_info *wlc, struct brcms_band *cur_band,
5866 		       u32 int_val)
5867 {
5868 	struct bcma_device *core = wlc->hw->d11core;
5869 	u8 stf = (int_val & NRATE_STF_MASK) >> NRATE_STF_SHIFT;
5870 	u8 rate = int_val & NRATE_RATE_MASK;
5871 	u32 rspec;
5872 	bool ismcs = ((int_val & NRATE_MCS_INUSE) == NRATE_MCS_INUSE);
5873 	bool issgi = ((int_val & NRATE_SGI_MASK) >> NRATE_SGI_SHIFT);
5874 	bool override_mcs_only = ((int_val & NRATE_OVERRIDE_MCS_ONLY)
5875 				  == NRATE_OVERRIDE_MCS_ONLY);
5876 	int bcmerror = 0;
5877 
5878 	if (!ismcs)
5879 		return (u32) rate;
5880 
5881 	/* validate the combination of rate/mcs/stf is allowed */
5882 	if ((wlc->pub->_n_enab & SUPPORT_11N) && ismcs) {
5883 		/* mcs only allowed when nmode */
5884 		if (stf > PHY_TXC1_MODE_SDM) {
5885 			brcms_err(core, "wl%d: %s: Invalid stf\n",
5886 				  wlc->pub->unit, __func__);
5887 			bcmerror = -EINVAL;
5888 			goto done;
5889 		}
5890 
5891 		/* mcs 32 is a special case, DUP mode 40 only */
5892 		if (rate == 32) {
5893 			if (!CHSPEC_IS40(wlc->home_chanspec) ||
5894 			    ((stf != PHY_TXC1_MODE_SISO)
5895 			     && (stf != PHY_TXC1_MODE_CDD))) {
5896 				brcms_err(core, "wl%d: %s: Invalid mcs 32\n",
5897 					  wlc->pub->unit, __func__);
5898 				bcmerror = -EINVAL;
5899 				goto done;
5900 			}
5901 			/* mcs > 7 must use stf SDM */
5902 		} else if (rate > HIGHEST_SINGLE_STREAM_MCS) {
5903 			/* mcs > 7 must use stf SDM */
5904 			if (stf != PHY_TXC1_MODE_SDM) {
5905 				brcms_dbg_mac80211(core, "wl%d: enabling "
5906 						   "SDM mode for mcs %d\n",
5907 						   wlc->pub->unit, rate);
5908 				stf = PHY_TXC1_MODE_SDM;
5909 			}
5910 		} else {
5911 			/*
5912 			 * MCS 0-7 may use SISO, CDD, and for
5913 			 * phy_rev >= 3 STBC
5914 			 */
5915 			if ((stf > PHY_TXC1_MODE_STBC) ||
5916 			    (!BRCMS_STBC_CAP_PHY(wlc)
5917 			     && (stf == PHY_TXC1_MODE_STBC))) {
5918 				brcms_err(core, "wl%d: %s: Invalid STBC\n",
5919 					  wlc->pub->unit, __func__);
5920 				bcmerror = -EINVAL;
5921 				goto done;
5922 			}
5923 		}
5924 	} else if (is_ofdm_rate(rate)) {
5925 		if ((stf != PHY_TXC1_MODE_CDD) && (stf != PHY_TXC1_MODE_SISO)) {
5926 			brcms_err(core, "wl%d: %s: Invalid OFDM\n",
5927 				  wlc->pub->unit, __func__);
5928 			bcmerror = -EINVAL;
5929 			goto done;
5930 		}
5931 	} else if (is_cck_rate(rate)) {
5932 		if ((cur_band->bandtype != BRCM_BAND_2G)
5933 		    || (stf != PHY_TXC1_MODE_SISO)) {
5934 			brcms_err(core, "wl%d: %s: Invalid CCK\n",
5935 				  wlc->pub->unit, __func__);
5936 			bcmerror = -EINVAL;
5937 			goto done;
5938 		}
5939 	} else {
5940 		brcms_err(core, "wl%d: %s: Unknown rate type\n",
5941 			  wlc->pub->unit, __func__);
5942 		bcmerror = -EINVAL;
5943 		goto done;
5944 	}
5945 	/* make sure multiple antennae are available for non-siso rates */
5946 	if ((stf != PHY_TXC1_MODE_SISO) && (wlc->stf->txstreams == 1)) {
5947 		brcms_err(core, "wl%d: %s: SISO antenna but !SISO "
5948 			  "request\n", wlc->pub->unit, __func__);
5949 		bcmerror = -EINVAL;
5950 		goto done;
5951 	}
5952 
5953 	rspec = rate;
5954 	if (ismcs) {
5955 		rspec |= RSPEC_MIMORATE;
5956 		/* For STBC populate the STC field of the ratespec */
5957 		if (stf == PHY_TXC1_MODE_STBC) {
5958 			u8 stc;
5959 			stc = 1;	/* Nss for single stream is always 1 */
5960 			rspec |= (stc << RSPEC_STC_SHIFT);
5961 		}
5962 	}
5963 
5964 	rspec |= (stf << RSPEC_STF_SHIFT);
5965 
5966 	if (override_mcs_only)
5967 		rspec |= RSPEC_OVERRIDE_MCS_ONLY;
5968 
5969 	if (issgi)
5970 		rspec |= RSPEC_SHORT_GI;
5971 
5972 	if ((rate != 0)
5973 	    && !brcms_c_valid_rate(wlc, rspec, cur_band->bandtype, true))
5974 		return rate;
5975 
5976 	return rspec;
5977 done:
5978 	return rate;
5979 }
5980 
5981 /*
5982  * Compute PLCP, but only requires actual rate and length of pkt.
5983  * Rate is given in the driver standard multiple of 500 kbps.
5984  * le is set for 11 Mbps rate if necessary.
5985  * Broken out for PRQ.
5986  */
5987 
5988 static void brcms_c_cck_plcp_set(struct brcms_c_info *wlc, int rate_500,
5989 			     uint length, u8 *plcp)
5990 {
5991 	u16 usec = 0;
5992 	u8 le = 0;
5993 
5994 	switch (rate_500) {
5995 	case BRCM_RATE_1M:
5996 		usec = length << 3;
5997 		break;
5998 	case BRCM_RATE_2M:
5999 		usec = length << 2;
6000 		break;
6001 	case BRCM_RATE_5M5:
6002 		usec = (length << 4) / 11;
6003 		if ((length << 4) - (usec * 11) > 0)
6004 			usec++;
6005 		break;
6006 	case BRCM_RATE_11M:
6007 		usec = (length << 3) / 11;
6008 		if ((length << 3) - (usec * 11) > 0) {
6009 			usec++;
6010 			if ((usec * 11) - (length << 3) >= 8)
6011 				le = D11B_PLCP_SIGNAL_LE;
6012 		}
6013 		break;
6014 
6015 	default:
6016 		brcms_err(wlc->hw->d11core,
6017 			  "brcms_c_cck_plcp_set: unsupported rate %d\n",
6018 			  rate_500);
6019 		rate_500 = BRCM_RATE_1M;
6020 		usec = length << 3;
6021 		break;
6022 	}
6023 	/* PLCP signal byte */
6024 	plcp[0] = rate_500 * 5;	/* r (500kbps) * 5 == r (100kbps) */
6025 	/* PLCP service byte */
6026 	plcp[1] = (u8) (le | D11B_PLCP_SIGNAL_LOCKED);
6027 	/* PLCP length u16, little endian */
6028 	plcp[2] = usec & 0xff;
6029 	plcp[3] = (usec >> 8) & 0xff;
6030 	/* PLCP CRC16 */
6031 	plcp[4] = 0;
6032 	plcp[5] = 0;
6033 }
6034 
6035 /* Rate: 802.11 rate code, length: PSDU length in octets */
6036 static void brcms_c_compute_mimo_plcp(u32 rspec, uint length, u8 *plcp)
6037 {
6038 	u8 mcs = (u8) (rspec & RSPEC_RATE_MASK);
6039 	plcp[0] = mcs;
6040 	if (rspec_is40mhz(rspec) || (mcs == 32))
6041 		plcp[0] |= MIMO_PLCP_40MHZ;
6042 	BRCMS_SET_MIMO_PLCP_LEN(plcp, length);
6043 	plcp[3] = rspec_mimoplcp3(rspec); /* rspec already holds this byte */
6044 	plcp[3] |= 0x7; /* set smoothing, not sounding ppdu & reserved */
6045 	plcp[4] = 0; /* number of extension spatial streams bit 0 & 1 */
6046 	plcp[5] = 0;
6047 }
6048 
6049 /* Rate: 802.11 rate code, length: PSDU length in octets */
6050 static void
6051 brcms_c_compute_ofdm_plcp(u32 rspec, u32 length, u8 *plcp)
6052 {
6053 	u8 rate_signal;
6054 	u32 tmp = 0;
6055 	int rate = rspec2rate(rspec);
6056 
6057 	/*
6058 	 * encode rate per 802.11a-1999 sec 17.3.4.1, with lsb
6059 	 * transmitted first
6060 	 */
6061 	rate_signal = rate_info[rate] & BRCMS_RATE_MASK;
6062 	memset(plcp, 0, D11_PHY_HDR_LEN);
6063 	D11A_PHY_HDR_SRATE((struct ofdm_phy_hdr *) plcp, rate_signal);
6064 
6065 	tmp = (length & 0xfff) << 5;
6066 	plcp[2] |= (tmp >> 16) & 0xff;
6067 	plcp[1] |= (tmp >> 8) & 0xff;
6068 	plcp[0] |= tmp & 0xff;
6069 }
6070 
6071 /* Rate: 802.11 rate code, length: PSDU length in octets */
6072 static void brcms_c_compute_cck_plcp(struct brcms_c_info *wlc, u32 rspec,
6073 				 uint length, u8 *plcp)
6074 {
6075 	int rate = rspec2rate(rspec);
6076 
6077 	brcms_c_cck_plcp_set(wlc, rate, length, plcp);
6078 }
6079 
6080 static void
6081 brcms_c_compute_plcp(struct brcms_c_info *wlc, u32 rspec,
6082 		     uint length, u8 *plcp)
6083 {
6084 	if (is_mcs_rate(rspec))
6085 		brcms_c_compute_mimo_plcp(rspec, length, plcp);
6086 	else if (is_ofdm_rate(rspec))
6087 		brcms_c_compute_ofdm_plcp(rspec, length, plcp);
6088 	else
6089 		brcms_c_compute_cck_plcp(wlc, rspec, length, plcp);
6090 }
6091 
6092 /* brcms_c_compute_rtscts_dur()
6093  *
6094  * Calculate the 802.11 MAC header DUR field for an RTS or CTS frame
6095  * DUR for normal RTS/CTS w/ frame = 3 SIFS + 1 CTS + next frame time + 1 ACK
6096  * DUR for CTS-TO-SELF w/ frame    = 2 SIFS         + next frame time + 1 ACK
6097  *
6098  * cts			cts-to-self or rts/cts
6099  * rts_rate		rts or cts rate in unit of 500kbps
6100  * rate			next MPDU rate in unit of 500kbps
6101  * frame_len		next MPDU frame length in bytes
6102  */
6103 u16
6104 brcms_c_compute_rtscts_dur(struct brcms_c_info *wlc, bool cts_only,
6105 			   u32 rts_rate,
6106 			   u32 frame_rate, u8 rts_preamble_type,
6107 			   u8 frame_preamble_type, uint frame_len, bool ba)
6108 {
6109 	u16 dur, sifs;
6110 
6111 	sifs = get_sifs(wlc->band);
6112 
6113 	if (!cts_only) {
6114 		/* RTS/CTS */
6115 		dur = 3 * sifs;
6116 		dur +=
6117 		    (u16) brcms_c_calc_cts_time(wlc, rts_rate,
6118 					       rts_preamble_type);
6119 	} else {
6120 		/* CTS-TO-SELF */
6121 		dur = 2 * sifs;
6122 	}
6123 
6124 	dur +=
6125 	    (u16) brcms_c_calc_frame_time(wlc, frame_rate, frame_preamble_type,
6126 					 frame_len);
6127 	if (ba)
6128 		dur +=
6129 		    (u16) brcms_c_calc_ba_time(wlc, frame_rate,
6130 					      BRCMS_SHORT_PREAMBLE);
6131 	else
6132 		dur +=
6133 		    (u16) brcms_c_calc_ack_time(wlc, frame_rate,
6134 					       frame_preamble_type);
6135 	return dur;
6136 }
6137 
6138 static u16 brcms_c_phytxctl1_calc(struct brcms_c_info *wlc, u32 rspec)
6139 {
6140 	u16 phyctl1 = 0;
6141 	u16 bw;
6142 
6143 	if (BRCMS_ISLCNPHY(wlc->band)) {
6144 		bw = PHY_TXC1_BW_20MHZ;
6145 	} else {
6146 		bw = rspec_get_bw(rspec);
6147 		/* 10Mhz is not supported yet */
6148 		if (bw < PHY_TXC1_BW_20MHZ) {
6149 			brcms_err(wlc->hw->d11core, "phytxctl1_calc: bw %d is "
6150 				  "not supported yet, set to 20L\n", bw);
6151 			bw = PHY_TXC1_BW_20MHZ;
6152 		}
6153 	}
6154 
6155 	if (is_mcs_rate(rspec)) {
6156 		uint mcs = rspec & RSPEC_RATE_MASK;
6157 
6158 		/* bw, stf, coding-type is part of rspec_phytxbyte2 returns */
6159 		phyctl1 = rspec_phytxbyte2(rspec);
6160 		/* set the upper byte of phyctl1 */
6161 		phyctl1 |= (mcs_table[mcs].tx_phy_ctl3 << 8);
6162 	} else if (is_cck_rate(rspec) && !BRCMS_ISLCNPHY(wlc->band)
6163 		   && !BRCMS_ISSSLPNPHY(wlc->band)) {
6164 		/*
6165 		 * In CCK mode LPPHY overloads OFDM Modulation bits with CCK
6166 		 * Data Rate. Eventually MIMOPHY would also be converted to
6167 		 * this format
6168 		 */
6169 		/* 0 = 1Mbps; 1 = 2Mbps; 2 = 5.5Mbps; 3 = 11Mbps */
6170 		phyctl1 = (bw | (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
6171 	} else {		/* legacy OFDM/CCK */
6172 		s16 phycfg;
6173 		/* get the phyctl byte from rate phycfg table */
6174 		phycfg = brcms_c_rate_legacy_phyctl(rspec2rate(rspec));
6175 		if (phycfg == -1) {
6176 			brcms_err(wlc->hw->d11core, "phytxctl1_calc: wrong "
6177 				  "legacy OFDM/CCK rate\n");
6178 			phycfg = 0;
6179 		}
6180 		/* set the upper byte of phyctl1 */
6181 		phyctl1 =
6182 		    (bw | (phycfg << 8) |
6183 		     (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
6184 	}
6185 	return phyctl1;
6186 }
6187 
6188 /*
6189  * Add struct d11txh, struct cck_phy_hdr.
6190  *
6191  * 'p' data must start with 802.11 MAC header
6192  * 'p' must allow enough bytes of local headers to be "pushed" onto the packet
6193  *
6194  * headroom == D11_PHY_HDR_LEN + D11_TXH_LEN (D11_TXH_LEN is now 104 bytes)
6195  *
6196  */
6197 static u16
6198 brcms_c_d11hdrs_mac80211(struct brcms_c_info *wlc, struct ieee80211_hw *hw,
6199 		     struct sk_buff *p, struct scb *scb, uint frag,
6200 		     uint nfrags, uint queue, uint next_frag_len)
6201 {
6202 	struct ieee80211_hdr *h;
6203 	struct d11txh *txh;
6204 	u8 *plcp, plcp_fallback[D11_PHY_HDR_LEN];
6205 	int len, phylen, rts_phylen;
6206 	u16 mch, phyctl, xfts, mainrates;
6207 	u16 seq = 0, mcl = 0, status = 0, frameid = 0;
6208 	u32 rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
6209 	u32 rts_rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
6210 	bool use_rts = false;
6211 	bool use_cts = false;
6212 	bool use_rifs = false;
6213 	bool short_preamble[2] = { false, false };
6214 	u8 preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
6215 	u8 rts_preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
6216 	u8 *rts_plcp, rts_plcp_fallback[D11_PHY_HDR_LEN];
6217 	struct ieee80211_rts *rts = NULL;
6218 	bool qos;
6219 	uint ac;
6220 	bool hwtkmic = false;
6221 	u16 mimo_ctlchbw = PHY_TXC1_BW_20MHZ;
6222 #define ANTCFG_NONE 0xFF
6223 	u8 antcfg = ANTCFG_NONE;
6224 	u8 fbantcfg = ANTCFG_NONE;
6225 	uint phyctl1_stf = 0;
6226 	u16 durid = 0;
6227 	struct ieee80211_tx_rate *txrate[2];
6228 	int k;
6229 	struct ieee80211_tx_info *tx_info;
6230 	bool is_mcs;
6231 	u16 mimo_txbw;
6232 	u8 mimo_preamble_type;
6233 
6234 	/* locate 802.11 MAC header */
6235 	h = (struct ieee80211_hdr *)(p->data);
6236 	qos = ieee80211_is_data_qos(h->frame_control);
6237 
6238 	/* compute length of frame in bytes for use in PLCP computations */
6239 	len = p->len;
6240 	phylen = len + FCS_LEN;
6241 
6242 	/* Get tx_info */
6243 	tx_info = IEEE80211_SKB_CB(p);
6244 
6245 	/* add PLCP */
6246 	plcp = skb_push(p, D11_PHY_HDR_LEN);
6247 
6248 	/* add Broadcom tx descriptor header */
6249 	txh = (struct d11txh *) skb_push(p, D11_TXH_LEN);
6250 	memset(txh, 0, D11_TXH_LEN);
6251 
6252 	/* setup frameid */
6253 	if (tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
6254 		/* non-AP STA should never use BCMC queue */
6255 		if (queue == TX_BCMC_FIFO) {
6256 			brcms_err(wlc->hw->d11core,
6257 				  "wl%d: %s: ASSERT queue == TX_BCMC!\n",
6258 				  wlc->pub->unit, __func__);
6259 			frameid = bcmc_fid_generate(wlc, NULL, txh);
6260 		} else {
6261 			/* Increment the counter for first fragment */
6262 			if (tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
6263 				scb->seqnum[p->priority]++;
6264 
6265 			/* extract fragment number from frame first */
6266 			seq = le16_to_cpu(h->seq_ctrl) & FRAGNUM_MASK;
6267 			seq |= (scb->seqnum[p->priority] << SEQNUM_SHIFT);
6268 			h->seq_ctrl = cpu_to_le16(seq);
6269 
6270 			frameid = ((seq << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
6271 			    (queue & TXFID_QUEUE_MASK);
6272 		}
6273 	}
6274 	frameid |= queue & TXFID_QUEUE_MASK;
6275 
6276 	/* set the ignpmq bit for all pkts tx'd in PS mode and for beacons */
6277 	if (ieee80211_is_beacon(h->frame_control))
6278 		mcl |= TXC_IGNOREPMQ;
6279 
6280 	txrate[0] = tx_info->control.rates;
6281 	txrate[1] = txrate[0] + 1;
6282 
6283 	/*
6284 	 * if rate control algorithm didn't give us a fallback
6285 	 * rate, use the primary rate
6286 	 */
6287 	if (txrate[1]->idx < 0)
6288 		txrate[1] = txrate[0];
6289 
6290 	for (k = 0; k < hw->max_rates; k++) {
6291 		is_mcs = txrate[k]->flags & IEEE80211_TX_RC_MCS ? true : false;
6292 		if (!is_mcs) {
6293 			if ((txrate[k]->idx >= 0)
6294 			    && (txrate[k]->idx <
6295 				hw->wiphy->bands[tx_info->band]->n_bitrates)) {
6296 				rspec[k] =
6297 				    hw->wiphy->bands[tx_info->band]->
6298 				    bitrates[txrate[k]->idx].hw_value;
6299 				short_preamble[k] =
6300 				    txrate[k]->
6301 				    flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ?
6302 				    true : false;
6303 			} else {
6304 				rspec[k] = BRCM_RATE_1M;
6305 			}
6306 		} else {
6307 			rspec[k] = mac80211_wlc_set_nrate(wlc, wlc->band,
6308 					NRATE_MCS_INUSE | txrate[k]->idx);
6309 		}
6310 
6311 		/*
6312 		 * Currently only support same setting for primay and
6313 		 * fallback rates. Unify flags for each rate into a
6314 		 * single value for the frame
6315 		 */
6316 		use_rts |=
6317 		    txrate[k]->
6318 		    flags & IEEE80211_TX_RC_USE_RTS_CTS ? true : false;
6319 		use_cts |=
6320 		    txrate[k]->
6321 		    flags & IEEE80211_TX_RC_USE_CTS_PROTECT ? true : false;
6322 
6323 
6324 		/*
6325 		 * (1) RATE:
6326 		 *   determine and validate primary rate
6327 		 *   and fallback rates
6328 		 */
6329 		if (!rspec_active(rspec[k])) {
6330 			rspec[k] = BRCM_RATE_1M;
6331 		} else {
6332 			if (!is_multicast_ether_addr(h->addr1)) {
6333 				/* set tx antenna config */
6334 				brcms_c_antsel_antcfg_get(wlc->asi, false,
6335 					false, 0, 0, &antcfg, &fbantcfg);
6336 			}
6337 		}
6338 	}
6339 
6340 	phyctl1_stf = wlc->stf->ss_opmode;
6341 
6342 	if (wlc->pub->_n_enab & SUPPORT_11N) {
6343 		for (k = 0; k < hw->max_rates; k++) {
6344 			/*
6345 			 * apply siso/cdd to single stream mcs's or ofdm
6346 			 * if rspec is auto selected
6347 			 */
6348 			if (((is_mcs_rate(rspec[k]) &&
6349 			      is_single_stream(rspec[k] & RSPEC_RATE_MASK)) ||
6350 			     is_ofdm_rate(rspec[k]))
6351 			    && ((rspec[k] & RSPEC_OVERRIDE_MCS_ONLY)
6352 				|| !(rspec[k] & RSPEC_OVERRIDE))) {
6353 				rspec[k] &= ~(RSPEC_STF_MASK | RSPEC_STC_MASK);
6354 
6355 				/* For SISO MCS use STBC if possible */
6356 				if (is_mcs_rate(rspec[k])
6357 				    && BRCMS_STF_SS_STBC_TX(wlc, scb)) {
6358 					u8 stc;
6359 
6360 					/* Nss for single stream is always 1 */
6361 					stc = 1;
6362 					rspec[k] |= (PHY_TXC1_MODE_STBC <<
6363 							RSPEC_STF_SHIFT) |
6364 						    (stc << RSPEC_STC_SHIFT);
6365 				} else
6366 					rspec[k] |=
6367 					    (phyctl1_stf << RSPEC_STF_SHIFT);
6368 			}
6369 
6370 			/*
6371 			 * Is the phy configured to use 40MHZ frames? If
6372 			 * so then pick the desired txbw
6373 			 */
6374 			if (brcms_chspec_bw(wlc->chanspec) == BRCMS_40_MHZ) {
6375 				/* default txbw is 20in40 SB */
6376 				mimo_ctlchbw = mimo_txbw =
6377 				   CHSPEC_SB_UPPER(wlc_phy_chanspec_get(
6378 								 wlc->band->pi))
6379 				   ? PHY_TXC1_BW_20MHZ_UP : PHY_TXC1_BW_20MHZ;
6380 
6381 				if (is_mcs_rate(rspec[k])) {
6382 					/* mcs 32 must be 40b/w DUP */
6383 					if ((rspec[k] & RSPEC_RATE_MASK)
6384 					    == 32) {
6385 						mimo_txbw =
6386 						    PHY_TXC1_BW_40MHZ_DUP;
6387 						/* use override */
6388 					} else if (wlc->mimo_40txbw != AUTO)
6389 						mimo_txbw = wlc->mimo_40txbw;
6390 					/* else check if dst is using 40 Mhz */
6391 					else if (scb->flags & SCB_IS40)
6392 						mimo_txbw = PHY_TXC1_BW_40MHZ;
6393 				} else if (is_ofdm_rate(rspec[k])) {
6394 					if (wlc->ofdm_40txbw != AUTO)
6395 						mimo_txbw = wlc->ofdm_40txbw;
6396 				} else if (wlc->cck_40txbw != AUTO) {
6397 					mimo_txbw = wlc->cck_40txbw;
6398 				}
6399 			} else {
6400 				/*
6401 				 * mcs32 is 40 b/w only.
6402 				 * This is possible for probe packets on
6403 				 * a STA during SCAN
6404 				 */
6405 				if ((rspec[k] & RSPEC_RATE_MASK) == 32)
6406 					/* mcs 0 */
6407 					rspec[k] = RSPEC_MIMORATE;
6408 
6409 				mimo_txbw = PHY_TXC1_BW_20MHZ;
6410 			}
6411 
6412 			/* Set channel width */
6413 			rspec[k] &= ~RSPEC_BW_MASK;
6414 			if ((k == 0) || ((k > 0) && is_mcs_rate(rspec[k])))
6415 				rspec[k] |= (mimo_txbw << RSPEC_BW_SHIFT);
6416 			else
6417 				rspec[k] |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
6418 
6419 			/* Disable short GI, not supported yet */
6420 			rspec[k] &= ~RSPEC_SHORT_GI;
6421 
6422 			mimo_preamble_type = BRCMS_MM_PREAMBLE;
6423 			if (txrate[k]->flags & IEEE80211_TX_RC_GREEN_FIELD)
6424 				mimo_preamble_type = BRCMS_GF_PREAMBLE;
6425 
6426 			if ((txrate[k]->flags & IEEE80211_TX_RC_MCS)
6427 			    && (!is_mcs_rate(rspec[k]))) {
6428 				brcms_warn(wlc->hw->d11core,
6429 					   "wl%d: %s: IEEE80211_TX_RC_MCS != is_mcs_rate(rspec)\n",
6430 					   wlc->pub->unit, __func__);
6431 			}
6432 
6433 			if (is_mcs_rate(rspec[k])) {
6434 				preamble_type[k] = mimo_preamble_type;
6435 
6436 				/*
6437 				 * if SGI is selected, then forced mm
6438 				 * for single stream
6439 				 */
6440 				if ((rspec[k] & RSPEC_SHORT_GI)
6441 				    && is_single_stream(rspec[k] &
6442 							RSPEC_RATE_MASK))
6443 					preamble_type[k] = BRCMS_MM_PREAMBLE;
6444 			}
6445 
6446 			/* should be better conditionalized */
6447 			if (!is_mcs_rate(rspec[0])
6448 			    && (tx_info->control.rates[0].
6449 				flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE))
6450 				preamble_type[k] = BRCMS_SHORT_PREAMBLE;
6451 		}
6452 	} else {
6453 		for (k = 0; k < hw->max_rates; k++) {
6454 			/* Set ctrlchbw as 20Mhz */
6455 			rspec[k] &= ~RSPEC_BW_MASK;
6456 			rspec[k] |= (PHY_TXC1_BW_20MHZ << RSPEC_BW_SHIFT);
6457 
6458 			/* for nphy, stf of ofdm frames must follow policies */
6459 			if (BRCMS_ISNPHY(wlc->band) && is_ofdm_rate(rspec[k])) {
6460 				rspec[k] &= ~RSPEC_STF_MASK;
6461 				rspec[k] |= phyctl1_stf << RSPEC_STF_SHIFT;
6462 			}
6463 		}
6464 	}
6465 
6466 	/* Reset these for use with AMPDU's */
6467 	txrate[0]->count = 0;
6468 	txrate[1]->count = 0;
6469 
6470 	/* (2) PROTECTION, may change rspec */
6471 	if ((ieee80211_is_data(h->frame_control) ||
6472 	    ieee80211_is_mgmt(h->frame_control)) &&
6473 	    (phylen > wlc->RTSThresh) && !is_multicast_ether_addr(h->addr1))
6474 		use_rts = true;
6475 
6476 	/* (3) PLCP: determine PLCP header and MAC duration,
6477 	 * fill struct d11txh */
6478 	brcms_c_compute_plcp(wlc, rspec[0], phylen, plcp);
6479 	brcms_c_compute_plcp(wlc, rspec[1], phylen, plcp_fallback);
6480 	memcpy(&txh->FragPLCPFallback,
6481 	       plcp_fallback, sizeof(txh->FragPLCPFallback));
6482 
6483 	/* Length field now put in CCK FBR CRC field */
6484 	if (is_cck_rate(rspec[1])) {
6485 		txh->FragPLCPFallback[4] = phylen & 0xff;
6486 		txh->FragPLCPFallback[5] = (phylen & 0xff00) >> 8;
6487 	}
6488 
6489 	/* MIMO-RATE: need validation ?? */
6490 	mainrates = is_ofdm_rate(rspec[0]) ?
6491 			D11A_PHY_HDR_GRATE((struct ofdm_phy_hdr *) plcp) :
6492 			plcp[0];
6493 
6494 	/* DUR field for main rate */
6495 	if (!ieee80211_is_pspoll(h->frame_control) &&
6496 	    !is_multicast_ether_addr(h->addr1) && !use_rifs) {
6497 		durid =
6498 		    brcms_c_compute_frame_dur(wlc, rspec[0], preamble_type[0],
6499 					  next_frag_len);
6500 		h->duration_id = cpu_to_le16(durid);
6501 	} else if (use_rifs) {
6502 		/* NAV protect to end of next max packet size */
6503 		durid =
6504 		    (u16) brcms_c_calc_frame_time(wlc, rspec[0],
6505 						 preamble_type[0],
6506 						 DOT11_MAX_FRAG_LEN);
6507 		durid += RIFS_11N_TIME;
6508 		h->duration_id = cpu_to_le16(durid);
6509 	}
6510 
6511 	/* DUR field for fallback rate */
6512 	if (ieee80211_is_pspoll(h->frame_control))
6513 		txh->FragDurFallback = h->duration_id;
6514 	else if (is_multicast_ether_addr(h->addr1) || use_rifs)
6515 		txh->FragDurFallback = 0;
6516 	else {
6517 		durid = brcms_c_compute_frame_dur(wlc, rspec[1],
6518 					      preamble_type[1], next_frag_len);
6519 		txh->FragDurFallback = cpu_to_le16(durid);
6520 	}
6521 
6522 	/* (4) MAC-HDR: MacTxControlLow */
6523 	if (frag == 0)
6524 		mcl |= TXC_STARTMSDU;
6525 
6526 	if (!is_multicast_ether_addr(h->addr1))
6527 		mcl |= TXC_IMMEDACK;
6528 
6529 	if (wlc->band->bandtype == BRCM_BAND_5G)
6530 		mcl |= TXC_FREQBAND_5G;
6531 
6532 	if (CHSPEC_IS40(wlc_phy_chanspec_get(wlc->band->pi)))
6533 		mcl |= TXC_BW_40;
6534 
6535 	/* set AMIC bit if using hardware TKIP MIC */
6536 	if (hwtkmic)
6537 		mcl |= TXC_AMIC;
6538 
6539 	txh->MacTxControlLow = cpu_to_le16(mcl);
6540 
6541 	/* MacTxControlHigh */
6542 	mch = 0;
6543 
6544 	/* Set fallback rate preamble type */
6545 	if ((preamble_type[1] == BRCMS_SHORT_PREAMBLE) ||
6546 	    (preamble_type[1] == BRCMS_GF_PREAMBLE)) {
6547 		if (rspec2rate(rspec[1]) != BRCM_RATE_1M)
6548 			mch |= TXC_PREAMBLE_DATA_FB_SHORT;
6549 	}
6550 
6551 	/* MacFrameControl */
6552 	memcpy(&txh->MacFrameControl, &h->frame_control, sizeof(u16));
6553 	txh->TxFesTimeNormal = cpu_to_le16(0);
6554 
6555 	txh->TxFesTimeFallback = cpu_to_le16(0);
6556 
6557 	/* TxFrameRA */
6558 	memcpy(&txh->TxFrameRA, &h->addr1, ETH_ALEN);
6559 
6560 	/* TxFrameID */
6561 	txh->TxFrameID = cpu_to_le16(frameid);
6562 
6563 	/*
6564 	 * TxStatus, Note the case of recreating the first frag of a suppressed
6565 	 * frame then we may need to reset the retry cnt's via the status reg
6566 	 */
6567 	txh->TxStatus = cpu_to_le16(status);
6568 
6569 	/*
6570 	 * extra fields for ucode AMPDU aggregation, the new fields are added to
6571 	 * the END of previous structure so that it's compatible in driver.
6572 	 */
6573 	txh->MaxNMpdus = cpu_to_le16(0);
6574 	txh->MaxABytes_MRT = cpu_to_le16(0);
6575 	txh->MaxABytes_FBR = cpu_to_le16(0);
6576 	txh->MinMBytes = cpu_to_le16(0);
6577 
6578 	/* (5) RTS/CTS: determine RTS/CTS PLCP header and MAC duration,
6579 	 * furnish struct d11txh */
6580 	/* RTS PLCP header and RTS frame */
6581 	if (use_rts || use_cts) {
6582 		if (use_rts && use_cts)
6583 			use_cts = false;
6584 
6585 		for (k = 0; k < 2; k++) {
6586 			rts_rspec[k] = brcms_c_rspec_to_rts_rspec(wlc, rspec[k],
6587 							      false,
6588 							      mimo_ctlchbw);
6589 		}
6590 
6591 		if (!is_ofdm_rate(rts_rspec[0]) &&
6592 		    !((rspec2rate(rts_rspec[0]) == BRCM_RATE_1M) ||
6593 		      (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
6594 			rts_preamble_type[0] = BRCMS_SHORT_PREAMBLE;
6595 			mch |= TXC_PREAMBLE_RTS_MAIN_SHORT;
6596 		}
6597 
6598 		if (!is_ofdm_rate(rts_rspec[1]) &&
6599 		    !((rspec2rate(rts_rspec[1]) == BRCM_RATE_1M) ||
6600 		      (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
6601 			rts_preamble_type[1] = BRCMS_SHORT_PREAMBLE;
6602 			mch |= TXC_PREAMBLE_RTS_FB_SHORT;
6603 		}
6604 
6605 		/* RTS/CTS additions to MacTxControlLow */
6606 		if (use_cts) {
6607 			txh->MacTxControlLow |= cpu_to_le16(TXC_SENDCTS);
6608 		} else {
6609 			txh->MacTxControlLow |= cpu_to_le16(TXC_SENDRTS);
6610 			txh->MacTxControlLow |= cpu_to_le16(TXC_LONGFRAME);
6611 		}
6612 
6613 		/* RTS PLCP header */
6614 		rts_plcp = txh->RTSPhyHeader;
6615 		if (use_cts)
6616 			rts_phylen = DOT11_CTS_LEN + FCS_LEN;
6617 		else
6618 			rts_phylen = DOT11_RTS_LEN + FCS_LEN;
6619 
6620 		brcms_c_compute_plcp(wlc, rts_rspec[0], rts_phylen, rts_plcp);
6621 
6622 		/* fallback rate version of RTS PLCP header */
6623 		brcms_c_compute_plcp(wlc, rts_rspec[1], rts_phylen,
6624 				 rts_plcp_fallback);
6625 		memcpy(&txh->RTSPLCPFallback, rts_plcp_fallback,
6626 		       sizeof(txh->RTSPLCPFallback));
6627 
6628 		/* RTS frame fields... */
6629 		rts = (struct ieee80211_rts *)&txh->rts_frame;
6630 
6631 		durid = brcms_c_compute_rtscts_dur(wlc, use_cts, rts_rspec[0],
6632 					       rspec[0], rts_preamble_type[0],
6633 					       preamble_type[0], phylen, false);
6634 		rts->duration = cpu_to_le16(durid);
6635 		/* fallback rate version of RTS DUR field */
6636 		durid = brcms_c_compute_rtscts_dur(wlc, use_cts,
6637 					       rts_rspec[1], rspec[1],
6638 					       rts_preamble_type[1],
6639 					       preamble_type[1], phylen, false);
6640 		txh->RTSDurFallback = cpu_to_le16(durid);
6641 
6642 		if (use_cts) {
6643 			rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
6644 							 IEEE80211_STYPE_CTS);
6645 
6646 			memcpy(&rts->ra, &h->addr2, ETH_ALEN);
6647 		} else {
6648 			rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
6649 							 IEEE80211_STYPE_RTS);
6650 
6651 			memcpy(&rts->ra, &h->addr1, 2 * ETH_ALEN);
6652 		}
6653 
6654 		/* mainrate
6655 		 *    low 8 bits: main frag rate/mcs,
6656 		 *    high 8 bits: rts/cts rate/mcs
6657 		 */
6658 		mainrates |= (is_ofdm_rate(rts_rspec[0]) ?
6659 				D11A_PHY_HDR_GRATE(
6660 					(struct ofdm_phy_hdr *) rts_plcp) :
6661 				rts_plcp[0]) << 8;
6662 	} else {
6663 		memset(txh->RTSPhyHeader, 0, D11_PHY_HDR_LEN);
6664 		memset(&txh->rts_frame, 0, sizeof(struct ieee80211_rts));
6665 		memset(txh->RTSPLCPFallback, 0, sizeof(txh->RTSPLCPFallback));
6666 		txh->RTSDurFallback = 0;
6667 	}
6668 
6669 #ifdef SUPPORT_40MHZ
6670 	/* add null delimiter count */
6671 	if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && is_mcs_rate(rspec))
6672 		txh->RTSPLCPFallback[AMPDU_FBR_NULL_DELIM] =
6673 		   brcm_c_ampdu_null_delim_cnt(wlc->ampdu, scb, rspec, phylen);
6674 
6675 #endif
6676 
6677 	/*
6678 	 * Now that RTS/RTS FB preamble types are updated, write
6679 	 * the final value
6680 	 */
6681 	txh->MacTxControlHigh = cpu_to_le16(mch);
6682 
6683 	/*
6684 	 * MainRates (both the rts and frag plcp rates have
6685 	 * been calculated now)
6686 	 */
6687 	txh->MainRates = cpu_to_le16(mainrates);
6688 
6689 	/* XtraFrameTypes */
6690 	xfts = frametype(rspec[1], wlc->mimoft);
6691 	xfts |= (frametype(rts_rspec[0], wlc->mimoft) << XFTS_RTS_FT_SHIFT);
6692 	xfts |= (frametype(rts_rspec[1], wlc->mimoft) << XFTS_FBRRTS_FT_SHIFT);
6693 	xfts |= CHSPEC_CHANNEL(wlc_phy_chanspec_get(wlc->band->pi)) <<
6694 							     XFTS_CHANNEL_SHIFT;
6695 	txh->XtraFrameTypes = cpu_to_le16(xfts);
6696 
6697 	/* PhyTxControlWord */
6698 	phyctl = frametype(rspec[0], wlc->mimoft);
6699 	if ((preamble_type[0] == BRCMS_SHORT_PREAMBLE) ||
6700 	    (preamble_type[0] == BRCMS_GF_PREAMBLE)) {
6701 		if (rspec2rate(rspec[0]) != BRCM_RATE_1M)
6702 			phyctl |= PHY_TXC_SHORT_HDR;
6703 	}
6704 
6705 	/* phytxant is properly bit shifted */
6706 	phyctl |= brcms_c_stf_d11hdrs_phyctl_txant(wlc, rspec[0]);
6707 	txh->PhyTxControlWord = cpu_to_le16(phyctl);
6708 
6709 	/* PhyTxControlWord_1 */
6710 	if (BRCMS_PHY_11N_CAP(wlc->band)) {
6711 		u16 phyctl1 = 0;
6712 
6713 		phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[0]);
6714 		txh->PhyTxControlWord_1 = cpu_to_le16(phyctl1);
6715 		phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[1]);
6716 		txh->PhyTxControlWord_1_Fbr = cpu_to_le16(phyctl1);
6717 
6718 		if (use_rts || use_cts) {
6719 			phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[0]);
6720 			txh->PhyTxControlWord_1_Rts = cpu_to_le16(phyctl1);
6721 			phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[1]);
6722 			txh->PhyTxControlWord_1_FbrRts = cpu_to_le16(phyctl1);
6723 		}
6724 
6725 		/*
6726 		 * For mcs frames, if mixedmode(overloaded with long preamble)
6727 		 * is going to be set, fill in non-zero MModeLen and/or
6728 		 * MModeFbrLen it will be unnecessary if they are separated
6729 		 */
6730 		if (is_mcs_rate(rspec[0]) &&
6731 		    (preamble_type[0] == BRCMS_MM_PREAMBLE)) {
6732 			u16 mmodelen =
6733 			    brcms_c_calc_lsig_len(wlc, rspec[0], phylen);
6734 			txh->MModeLen = cpu_to_le16(mmodelen);
6735 		}
6736 
6737 		if (is_mcs_rate(rspec[1]) &&
6738 		    (preamble_type[1] == BRCMS_MM_PREAMBLE)) {
6739 			u16 mmodefbrlen =
6740 			    brcms_c_calc_lsig_len(wlc, rspec[1], phylen);
6741 			txh->MModeFbrLen = cpu_to_le16(mmodefbrlen);
6742 		}
6743 	}
6744 
6745 	ac = skb_get_queue_mapping(p);
6746 	if ((scb->flags & SCB_WMECAP) && qos && wlc->edcf_txop[ac]) {
6747 		uint frag_dur, dur, dur_fallback;
6748 
6749 		/* WME: Update TXOP threshold */
6750 		if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU) && frag == 0) {
6751 			frag_dur =
6752 			    brcms_c_calc_frame_time(wlc, rspec[0],
6753 					preamble_type[0], phylen);
6754 
6755 			if (rts) {
6756 				/* 1 RTS or CTS-to-self frame */
6757 				dur =
6758 				    brcms_c_calc_cts_time(wlc, rts_rspec[0],
6759 						      rts_preamble_type[0]);
6760 				dur_fallback =
6761 				    brcms_c_calc_cts_time(wlc, rts_rspec[1],
6762 						      rts_preamble_type[1]);
6763 				/* (SIFS + CTS) + SIFS + frame + SIFS + ACK */
6764 				dur += le16_to_cpu(rts->duration);
6765 				dur_fallback +=
6766 					le16_to_cpu(txh->RTSDurFallback);
6767 			} else if (use_rifs) {
6768 				dur = frag_dur;
6769 				dur_fallback = 0;
6770 			} else {
6771 				/* frame + SIFS + ACK */
6772 				dur = frag_dur;
6773 				dur +=
6774 				    brcms_c_compute_frame_dur(wlc, rspec[0],
6775 							  preamble_type[0], 0);
6776 
6777 				dur_fallback =
6778 				    brcms_c_calc_frame_time(wlc, rspec[1],
6779 							preamble_type[1],
6780 							phylen);
6781 				dur_fallback +=
6782 				    brcms_c_compute_frame_dur(wlc, rspec[1],
6783 							  preamble_type[1], 0);
6784 			}
6785 			/* NEED to set TxFesTimeNormal (hard) */
6786 			txh->TxFesTimeNormal = cpu_to_le16((u16) dur);
6787 			/*
6788 			 * NEED to set fallback rate version of
6789 			 * TxFesTimeNormal (hard)
6790 			 */
6791 			txh->TxFesTimeFallback =
6792 				cpu_to_le16((u16) dur_fallback);
6793 
6794 			/*
6795 			 * update txop byte threshold (txop minus intraframe
6796 			 * overhead)
6797 			 */
6798 			if (wlc->edcf_txop[ac] >= (dur - frag_dur)) {
6799 				uint newfragthresh;
6800 
6801 				newfragthresh =
6802 				    brcms_c_calc_frame_len(wlc,
6803 					rspec[0], preamble_type[0],
6804 					(wlc->edcf_txop[ac] -
6805 						(dur - frag_dur)));
6806 				/* range bound the fragthreshold */
6807 				if (newfragthresh < DOT11_MIN_FRAG_LEN)
6808 					newfragthresh =
6809 					    DOT11_MIN_FRAG_LEN;
6810 				else if (newfragthresh >
6811 					 wlc->usr_fragthresh)
6812 					newfragthresh =
6813 					    wlc->usr_fragthresh;
6814 				/* update the fragthresh and do txc update */
6815 				if (wlc->fragthresh[queue] !=
6816 				    (u16) newfragthresh)
6817 					wlc->fragthresh[queue] =
6818 					    (u16) newfragthresh;
6819 			} else {
6820 				brcms_warn(wlc->hw->d11core,
6821 					   "wl%d: %s txop invalid for rate %d\n",
6822 					   wlc->pub->unit, fifo_names[queue],
6823 					   rspec2rate(rspec[0]));
6824 			}
6825 
6826 			if (dur > wlc->edcf_txop[ac])
6827 				brcms_warn(wlc->hw->d11core,
6828 					   "wl%d: %s: %s txop exceeded phylen %d/%d dur %d/%d\n",
6829 					   wlc->pub->unit, __func__,
6830 					   fifo_names[queue],
6831 					   phylen, wlc->fragthresh[queue],
6832 					   dur, wlc->edcf_txop[ac]);
6833 		}
6834 	}
6835 
6836 	return 0;
6837 }
6838 
6839 static int brcms_c_tx(struct brcms_c_info *wlc, struct sk_buff *skb)
6840 {
6841 	struct dma_pub *dma;
6842 	int fifo, ret = -ENOSPC;
6843 	struct d11txh *txh;
6844 	u16 frameid = INVALIDFID;
6845 
6846 	fifo = brcms_ac_to_fifo(skb_get_queue_mapping(skb));
6847 	dma = wlc->hw->di[fifo];
6848 	txh = (struct d11txh *)(skb->data);
6849 
6850 	if (dma->txavail == 0) {
6851 		/*
6852 		 * We sometimes get a frame from mac80211 after stopping
6853 		 * the queues. This only ever seems to be a single frame
6854 		 * and is seems likely to be a race. TX_HEADROOM should
6855 		 * ensure that we have enough space to handle these stray
6856 		 * packets, so warn if there isn't. If we're out of space
6857 		 * in the tx ring and the tx queue isn't stopped then
6858 		 * we've really got a bug; warn loudly if that happens.
6859 		 */
6860 		brcms_warn(wlc->hw->d11core,
6861 			   "Received frame for tx with no space in DMA ring\n");
6862 		WARN_ON(!ieee80211_queue_stopped(wlc->pub->ieee_hw,
6863 						 skb_get_queue_mapping(skb)));
6864 		return -ENOSPC;
6865 	}
6866 
6867 	/* When a BC/MC frame is being committed to the BCMC fifo
6868 	 * via DMA (NOT PIO), update ucode or BSS info as appropriate.
6869 	 */
6870 	if (fifo == TX_BCMC_FIFO)
6871 		frameid = le16_to_cpu(txh->TxFrameID);
6872 
6873 	/* Commit BCMC sequence number in the SHM frame ID location */
6874 	if (frameid != INVALIDFID) {
6875 		/*
6876 		 * To inform the ucode of the last mcast frame posted
6877 		 * so that it can clear moredata bit
6878 		 */
6879 		brcms_b_write_shm(wlc->hw, M_BCMC_FID, frameid);
6880 	}
6881 
6882 	ret = brcms_c_txfifo(wlc, fifo, skb);
6883 	/*
6884 	 * The only reason for brcms_c_txfifo to fail is because
6885 	 * there weren't any DMA descriptors, but we've already
6886 	 * checked for that. So if it does fail yell loudly.
6887 	 */
6888 	WARN_ON_ONCE(ret);
6889 
6890 	return ret;
6891 }
6892 
6893 bool brcms_c_sendpkt_mac80211(struct brcms_c_info *wlc, struct sk_buff *sdu,
6894 			      struct ieee80211_hw *hw)
6895 {
6896 	uint fifo;
6897 	struct scb *scb = &wlc->pri_scb;
6898 
6899 	fifo = brcms_ac_to_fifo(skb_get_queue_mapping(sdu));
6900 	brcms_c_d11hdrs_mac80211(wlc, hw, sdu, scb, 0, 1, fifo, 0);
6901 	if (!brcms_c_tx(wlc, sdu))
6902 		return true;
6903 
6904 	/* packet discarded */
6905 	dev_kfree_skb_any(sdu);
6906 	return false;
6907 }
6908 
6909 int
6910 brcms_c_txfifo(struct brcms_c_info *wlc, uint fifo, struct sk_buff *p)
6911 {
6912 	struct dma_pub *dma = wlc->hw->di[fifo];
6913 	int ret;
6914 	u16 queue;
6915 
6916 	ret = dma_txfast(wlc, dma, p);
6917 	if (ret	< 0)
6918 		wiphy_err(wlc->wiphy, "txfifo: fatal, toss frames !!!\n");
6919 
6920 	/*
6921 	 * Stop queue if DMA ring is full. Reserve some free descriptors,
6922 	 * as we sometimes receive a frame from mac80211 after the queues
6923 	 * are stopped.
6924 	 */
6925 	queue = skb_get_queue_mapping(p);
6926 	if (dma->txavail <= TX_HEADROOM && fifo < TX_BCMC_FIFO &&
6927 	    !ieee80211_queue_stopped(wlc->pub->ieee_hw, queue))
6928 		ieee80211_stop_queue(wlc->pub->ieee_hw, queue);
6929 
6930 	return ret;
6931 }
6932 
6933 u32
6934 brcms_c_rspec_to_rts_rspec(struct brcms_c_info *wlc, u32 rspec,
6935 			   bool use_rspec, u16 mimo_ctlchbw)
6936 {
6937 	u32 rts_rspec = 0;
6938 
6939 	if (use_rspec)
6940 		/* use frame rate as rts rate */
6941 		rts_rspec = rspec;
6942 	else if (wlc->band->gmode && wlc->protection->_g && !is_cck_rate(rspec))
6943 		/* Use 11Mbps as the g protection RTS target rate and fallback.
6944 		 * Use the brcms_basic_rate() lookup to find the best basic rate
6945 		 * under the target in case 11 Mbps is not Basic.
6946 		 * 6 and 9 Mbps are not usually selected by rate selection, but
6947 		 * even if the OFDM rate we are protecting is 6 or 9 Mbps, 11
6948 		 * is more robust.
6949 		 */
6950 		rts_rspec = brcms_basic_rate(wlc, BRCM_RATE_11M);
6951 	else
6952 		/* calculate RTS rate and fallback rate based on the frame rate
6953 		 * RTS must be sent at a basic rate since it is a
6954 		 * control frame, sec 9.6 of 802.11 spec
6955 		 */
6956 		rts_rspec = brcms_basic_rate(wlc, rspec);
6957 
6958 	if (BRCMS_PHY_11N_CAP(wlc->band)) {
6959 		/* set rts txbw to correct side band */
6960 		rts_rspec &= ~RSPEC_BW_MASK;
6961 
6962 		/*
6963 		 * if rspec/rspec_fallback is 40MHz, then send RTS on both
6964 		 * 20MHz channel (DUP), otherwise send RTS on control channel
6965 		 */
6966 		if (rspec_is40mhz(rspec) && !is_cck_rate(rts_rspec))
6967 			rts_rspec |= (PHY_TXC1_BW_40MHZ_DUP << RSPEC_BW_SHIFT);
6968 		else
6969 			rts_rspec |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
6970 
6971 		/* pick siso/cdd as default for ofdm */
6972 		if (is_ofdm_rate(rts_rspec)) {
6973 			rts_rspec &= ~RSPEC_STF_MASK;
6974 			rts_rspec |= (wlc->stf->ss_opmode << RSPEC_STF_SHIFT);
6975 		}
6976 	}
6977 	return rts_rspec;
6978 }
6979 
6980 /* Update beacon listen interval in shared memory */
6981 static void brcms_c_bcn_li_upd(struct brcms_c_info *wlc)
6982 {
6983 	/* wake up every DTIM is the default */
6984 	if (wlc->bcn_li_dtim == 1)
6985 		brcms_b_write_shm(wlc->hw, M_BCN_LI, 0);
6986 	else
6987 		brcms_b_write_shm(wlc->hw, M_BCN_LI,
6988 			      (wlc->bcn_li_dtim << 8) | wlc->bcn_li_bcn);
6989 }
6990 
6991 static void
6992 brcms_b_read_tsf(struct brcms_hardware *wlc_hw, u32 *tsf_l_ptr,
6993 		  u32 *tsf_h_ptr)
6994 {
6995 	struct bcma_device *core = wlc_hw->d11core;
6996 
6997 	/* read the tsf timer low, then high to get an atomic read */
6998 	*tsf_l_ptr = bcma_read32(core, D11REGOFFS(tsf_timerlow));
6999 	*tsf_h_ptr = bcma_read32(core, D11REGOFFS(tsf_timerhigh));
7000 }
7001 
7002 /*
7003  * recover 64bit TSF value from the 16bit TSF value in the rx header
7004  * given the assumption that the TSF passed in header is within 65ms
7005  * of the current tsf.
7006  *
7007  * 6       5       4       4       3       2       1
7008  * 3.......6.......8.......0.......2.......4.......6.......8......0
7009  * |<---------- tsf_h ----------->||<--- tsf_l -->||<-RxTSFTime ->|
7010  *
7011  * The RxTSFTime are the lowest 16 bits and provided by the ucode. The
7012  * tsf_l is filled in by brcms_b_recv, which is done earlier in the
7013  * receive call sequence after rx interrupt. Only the higher 16 bits
7014  * are used. Finally, the tsf_h is read from the tsf register.
7015  */
7016 static u64 brcms_c_recover_tsf64(struct brcms_c_info *wlc,
7017 				 struct d11rxhdr *rxh)
7018 {
7019 	u32 tsf_h, tsf_l;
7020 	u16 rx_tsf_0_15, rx_tsf_16_31;
7021 
7022 	brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
7023 
7024 	rx_tsf_16_31 = (u16)(tsf_l >> 16);
7025 	rx_tsf_0_15 = rxh->RxTSFTime;
7026 
7027 	/*
7028 	 * a greater tsf time indicates the low 16 bits of
7029 	 * tsf_l wrapped, so decrement the high 16 bits.
7030 	 */
7031 	if ((u16)tsf_l < rx_tsf_0_15) {
7032 		rx_tsf_16_31 -= 1;
7033 		if (rx_tsf_16_31 == 0xffff)
7034 			tsf_h -= 1;
7035 	}
7036 
7037 	return ((u64)tsf_h << 32) | (((u32)rx_tsf_16_31 << 16) + rx_tsf_0_15);
7038 }
7039 
7040 static void
7041 prep_mac80211_status(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
7042 		     struct sk_buff *p,
7043 		     struct ieee80211_rx_status *rx_status)
7044 {
7045 	int channel;
7046 	u32 rspec;
7047 	unsigned char *plcp;
7048 
7049 	/* fill in TSF and flag its presence */
7050 	rx_status->mactime = brcms_c_recover_tsf64(wlc, rxh);
7051 	rx_status->flag |= RX_FLAG_MACTIME_START;
7052 
7053 	channel = BRCMS_CHAN_CHANNEL(rxh->RxChan);
7054 
7055 	rx_status->band =
7056 		channel > 14 ? NL80211_BAND_5GHZ : NL80211_BAND_2GHZ;
7057 	rx_status->freq =
7058 		ieee80211_channel_to_frequency(channel, rx_status->band);
7059 
7060 	rx_status->signal = wlc_phy_rssi_compute(wlc->hw->band->pi, rxh);
7061 
7062 	/* noise */
7063 	/* qual */
7064 	rx_status->antenna =
7065 		(rxh->PhyRxStatus_0 & PRXS0_RXANT_UPSUBBAND) ? 1 : 0;
7066 
7067 	plcp = p->data;
7068 
7069 	rspec = brcms_c_compute_rspec(rxh, plcp);
7070 	if (is_mcs_rate(rspec)) {
7071 		rx_status->rate_idx = rspec & RSPEC_RATE_MASK;
7072 		rx_status->encoding = RX_ENC_HT;
7073 		if (rspec_is40mhz(rspec))
7074 			rx_status->bw = RATE_INFO_BW_40;
7075 	} else {
7076 		switch (rspec2rate(rspec)) {
7077 		case BRCM_RATE_1M:
7078 			rx_status->rate_idx = 0;
7079 			break;
7080 		case BRCM_RATE_2M:
7081 			rx_status->rate_idx = 1;
7082 			break;
7083 		case BRCM_RATE_5M5:
7084 			rx_status->rate_idx = 2;
7085 			break;
7086 		case BRCM_RATE_11M:
7087 			rx_status->rate_idx = 3;
7088 			break;
7089 		case BRCM_RATE_6M:
7090 			rx_status->rate_idx = 4;
7091 			break;
7092 		case BRCM_RATE_9M:
7093 			rx_status->rate_idx = 5;
7094 			break;
7095 		case BRCM_RATE_12M:
7096 			rx_status->rate_idx = 6;
7097 			break;
7098 		case BRCM_RATE_18M:
7099 			rx_status->rate_idx = 7;
7100 			break;
7101 		case BRCM_RATE_24M:
7102 			rx_status->rate_idx = 8;
7103 			break;
7104 		case BRCM_RATE_36M:
7105 			rx_status->rate_idx = 9;
7106 			break;
7107 		case BRCM_RATE_48M:
7108 			rx_status->rate_idx = 10;
7109 			break;
7110 		case BRCM_RATE_54M:
7111 			rx_status->rate_idx = 11;
7112 			break;
7113 		default:
7114 			brcms_err(wlc->hw->d11core,
7115 				  "%s: Unknown rate\n", __func__);
7116 		}
7117 
7118 		/*
7119 		 * For 5GHz, we should decrease the index as it is
7120 		 * a subset of the 2.4G rates. See bitrates field
7121 		 * of brcms_band_5GHz_nphy (in mac80211_if.c).
7122 		 */
7123 		if (rx_status->band == NL80211_BAND_5GHZ)
7124 			rx_status->rate_idx -= BRCMS_LEGACY_5G_RATE_OFFSET;
7125 
7126 		/* Determine short preamble and rate_idx */
7127 		if (is_cck_rate(rspec)) {
7128 			if (rxh->PhyRxStatus_0 & PRXS0_SHORTH)
7129 				rx_status->enc_flags |= RX_ENC_FLAG_SHORTPRE;
7130 		} else if (is_ofdm_rate(rspec)) {
7131 			rx_status->enc_flags |= RX_ENC_FLAG_SHORTPRE;
7132 		} else {
7133 			brcms_err(wlc->hw->d11core, "%s: Unknown modulation\n",
7134 				  __func__);
7135 		}
7136 	}
7137 
7138 	if (plcp3_issgi(plcp[3]))
7139 		rx_status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
7140 
7141 	if (rxh->RxStatus1 & RXS_DECERR) {
7142 		rx_status->flag |= RX_FLAG_FAILED_PLCP_CRC;
7143 		brcms_err(wlc->hw->d11core, "%s:  RX_FLAG_FAILED_PLCP_CRC\n",
7144 			  __func__);
7145 	}
7146 	if (rxh->RxStatus1 & RXS_FCSERR) {
7147 		rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
7148 		brcms_err(wlc->hw->d11core, "%s:  RX_FLAG_FAILED_FCS_CRC\n",
7149 			  __func__);
7150 	}
7151 }
7152 
7153 static void
7154 brcms_c_recvctl(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
7155 		struct sk_buff *p)
7156 {
7157 	int len_mpdu;
7158 	struct ieee80211_rx_status rx_status;
7159 	struct ieee80211_hdr *hdr;
7160 
7161 	memset(&rx_status, 0, sizeof(rx_status));
7162 	prep_mac80211_status(wlc, rxh, p, &rx_status);
7163 
7164 	/* mac header+body length, exclude CRC and plcp header */
7165 	len_mpdu = p->len - D11_PHY_HDR_LEN - FCS_LEN;
7166 	skb_pull(p, D11_PHY_HDR_LEN);
7167 	__skb_trim(p, len_mpdu);
7168 
7169 	/* unmute transmit */
7170 	if (wlc->hw->suspended_fifos) {
7171 		hdr = (struct ieee80211_hdr *)p->data;
7172 		if (ieee80211_is_beacon(hdr->frame_control))
7173 			brcms_b_mute(wlc->hw, false);
7174 	}
7175 
7176 	memcpy(IEEE80211_SKB_RXCB(p), &rx_status, sizeof(rx_status));
7177 	ieee80211_rx_irqsafe(wlc->pub->ieee_hw, p);
7178 }
7179 
7180 /* calculate frame duration for Mixed-mode L-SIG spoofing, return
7181  * number of bytes goes in the length field
7182  *
7183  * Formula given by HT PHY Spec v 1.13
7184  *   len = 3(nsyms + nstream + 3) - 3
7185  */
7186 u16
7187 brcms_c_calc_lsig_len(struct brcms_c_info *wlc, u32 ratespec,
7188 		      uint mac_len)
7189 {
7190 	uint nsyms, len = 0, kNdps;
7191 
7192 	if (is_mcs_rate(ratespec)) {
7193 		uint mcs = ratespec & RSPEC_RATE_MASK;
7194 		int tot_streams = (mcs_2_txstreams(mcs) + 1) +
7195 				  rspec_stc(ratespec);
7196 
7197 		/*
7198 		 * the payload duration calculation matches that
7199 		 * of regular ofdm
7200 		 */
7201 		/* 1000Ndbps = kbps * 4 */
7202 		kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
7203 				   rspec_issgi(ratespec)) * 4;
7204 
7205 		if (rspec_stc(ratespec) == 0)
7206 			nsyms =
7207 			    CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
7208 				  APHY_TAIL_NBITS) * 1000, kNdps);
7209 		else
7210 			/* STBC needs to have even number of symbols */
7211 			nsyms =
7212 			    2 *
7213 			    CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
7214 				  APHY_TAIL_NBITS) * 1000, 2 * kNdps);
7215 
7216 		/* (+3) account for HT-SIG(2) and HT-STF(1) */
7217 		nsyms += (tot_streams + 3);
7218 		/*
7219 		 * 3 bytes/symbol @ legacy 6Mbps rate
7220 		 * (-3) excluding service bits and tail bits
7221 		 */
7222 		len = (3 * nsyms) - 3;
7223 	}
7224 
7225 	return (u16) len;
7226 }
7227 
7228 static void
7229 brcms_c_mod_prb_rsp_rate_table(struct brcms_c_info *wlc, uint frame_len)
7230 {
7231 	const struct brcms_c_rateset *rs_dflt;
7232 	struct brcms_c_rateset rs;
7233 	u8 rate;
7234 	u16 entry_ptr;
7235 	u8 plcp[D11_PHY_HDR_LEN];
7236 	u16 dur, sifs;
7237 	uint i;
7238 
7239 	sifs = get_sifs(wlc->band);
7240 
7241 	rs_dflt = brcms_c_rateset_get_hwrs(wlc);
7242 
7243 	brcms_c_rateset_copy(rs_dflt, &rs);
7244 	brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
7245 
7246 	/*
7247 	 * walk the phy rate table and update MAC core SHM
7248 	 * basic rate table entries
7249 	 */
7250 	for (i = 0; i < rs.count; i++) {
7251 		rate = rs.rates[i] & BRCMS_RATE_MASK;
7252 
7253 		entry_ptr = brcms_b_rate_shm_offset(wlc->hw, rate);
7254 
7255 		/* Calculate the Probe Response PLCP for the given rate */
7256 		brcms_c_compute_plcp(wlc, rate, frame_len, plcp);
7257 
7258 		/*
7259 		 * Calculate the duration of the Probe Response
7260 		 * frame plus SIFS for the MAC
7261 		 */
7262 		dur = (u16) brcms_c_calc_frame_time(wlc, rate,
7263 						BRCMS_LONG_PREAMBLE, frame_len);
7264 		dur += sifs;
7265 
7266 		/* Update the SHM Rate Table entry Probe Response values */
7267 		brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS,
7268 			      (u16) (plcp[0] + (plcp[1] << 8)));
7269 		brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS + 2,
7270 			      (u16) (plcp[2] + (plcp[3] << 8)));
7271 		brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_DUR_POS, dur);
7272 	}
7273 }
7274 
7275 int brcms_c_get_header_len(void)
7276 {
7277 	return TXOFF;
7278 }
7279 
7280 static void brcms_c_beacon_write(struct brcms_c_info *wlc,
7281 				 struct sk_buff *beacon, u16 tim_offset,
7282 				 u16 dtim_period, bool bcn0, bool bcn1)
7283 {
7284 	size_t len;
7285 	struct ieee80211_tx_info *tx_info;
7286 	struct brcms_hardware *wlc_hw = wlc->hw;
7287 	struct ieee80211_hw *ieee_hw = brcms_c_pub(wlc)->ieee_hw;
7288 
7289 	/* Get tx_info */
7290 	tx_info = IEEE80211_SKB_CB(beacon);
7291 
7292 	len = min_t(size_t, beacon->len, BCN_TMPL_LEN);
7293 	wlc->bcn_rspec = ieee80211_get_tx_rate(ieee_hw, tx_info)->hw_value;
7294 
7295 	brcms_c_compute_plcp(wlc, wlc->bcn_rspec,
7296 			     len + FCS_LEN - D11_PHY_HDR_LEN, beacon->data);
7297 
7298 	/* "Regular" and 16 MBSS but not for 4 MBSS */
7299 	/* Update the phytxctl for the beacon based on the rspec */
7300 	brcms_c_beacon_phytxctl_txant_upd(wlc, wlc->bcn_rspec);
7301 
7302 	if (bcn0) {
7303 		/* write the probe response into the template region */
7304 		brcms_b_write_template_ram(wlc_hw, T_BCN0_TPL_BASE,
7305 					    (len + 3) & ~3, beacon->data);
7306 
7307 		/* write beacon length to SCR */
7308 		brcms_b_write_shm(wlc_hw, M_BCN0_FRM_BYTESZ, (u16) len);
7309 	}
7310 	if (bcn1) {
7311 		/* write the probe response into the template region */
7312 		brcms_b_write_template_ram(wlc_hw, T_BCN1_TPL_BASE,
7313 					    (len + 3) & ~3, beacon->data);
7314 
7315 		/* write beacon length to SCR */
7316 		brcms_b_write_shm(wlc_hw, M_BCN1_FRM_BYTESZ, (u16) len);
7317 	}
7318 
7319 	if (tim_offset != 0) {
7320 		brcms_b_write_shm(wlc_hw, M_TIMBPOS_INBEACON,
7321 				  tim_offset + D11B_PHY_HDR_LEN);
7322 		brcms_b_write_shm(wlc_hw, M_DOT11_DTIMPERIOD, dtim_period);
7323 	} else {
7324 		brcms_b_write_shm(wlc_hw, M_TIMBPOS_INBEACON,
7325 				  len + D11B_PHY_HDR_LEN);
7326 		brcms_b_write_shm(wlc_hw, M_DOT11_DTIMPERIOD, 0);
7327 	}
7328 }
7329 
7330 static void brcms_c_update_beacon_hw(struct brcms_c_info *wlc,
7331 				     struct sk_buff *beacon, u16 tim_offset,
7332 				     u16 dtim_period)
7333 {
7334 	struct brcms_hardware *wlc_hw = wlc->hw;
7335 	struct bcma_device *core = wlc_hw->d11core;
7336 
7337 	/* Hardware beaconing for this config */
7338 	u32 both_valid = MCMD_BCN0VLD | MCMD_BCN1VLD;
7339 
7340 	/* Check if both templates are in use, if so sched. an interrupt
7341 	 *      that will call back into this routine
7342 	 */
7343 	if ((bcma_read32(core, D11REGOFFS(maccommand)) & both_valid) == both_valid)
7344 		/* clear any previous status */
7345 		bcma_write32(core, D11REGOFFS(macintstatus), MI_BCNTPL);
7346 
7347 	if (wlc->beacon_template_virgin) {
7348 		wlc->beacon_template_virgin = false;
7349 		brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period, true,
7350 				     true);
7351 		/* mark beacon0 valid */
7352 		bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN0VLD);
7353 		return;
7354 	}
7355 
7356 	/* Check that after scheduling the interrupt both of the
7357 	 *      templates are still busy. if not clear the int. & remask
7358 	 */
7359 	if ((bcma_read32(core, D11REGOFFS(maccommand)) & both_valid) == both_valid) {
7360 		wlc->defmacintmask |= MI_BCNTPL;
7361 		return;
7362 	}
7363 
7364 	if (!(bcma_read32(core, D11REGOFFS(maccommand)) & MCMD_BCN0VLD)) {
7365 		brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period, true,
7366 				     false);
7367 		/* mark beacon0 valid */
7368 		bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN0VLD);
7369 		return;
7370 	}
7371 	if (!(bcma_read32(core, D11REGOFFS(maccommand)) & MCMD_BCN1VLD)) {
7372 		brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period,
7373 				     false, true);
7374 		/* mark beacon0 valid */
7375 		bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN1VLD);
7376 	}
7377 }
7378 
7379 /*
7380  * Update all beacons for the system.
7381  */
7382 void brcms_c_update_beacon(struct brcms_c_info *wlc)
7383 {
7384 	struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
7385 
7386 	if (wlc->pub->up && (bsscfg->type == BRCMS_TYPE_AP ||
7387 			     bsscfg->type == BRCMS_TYPE_ADHOC)) {
7388 		/* Clear the soft intmask */
7389 		wlc->defmacintmask &= ~MI_BCNTPL;
7390 		if (!wlc->beacon)
7391 			return;
7392 		brcms_c_update_beacon_hw(wlc, wlc->beacon,
7393 					 wlc->beacon_tim_offset,
7394 					 wlc->beacon_dtim_period);
7395 	}
7396 }
7397 
7398 void brcms_c_set_new_beacon(struct brcms_c_info *wlc, struct sk_buff *beacon,
7399 			    u16 tim_offset, u16 dtim_period)
7400 {
7401 	if (!beacon)
7402 		return;
7403 	if (wlc->beacon)
7404 		dev_kfree_skb_any(wlc->beacon);
7405 	wlc->beacon = beacon;
7406 
7407 	/* add PLCP */
7408 	skb_push(wlc->beacon, D11_PHY_HDR_LEN);
7409 	wlc->beacon_tim_offset = tim_offset;
7410 	wlc->beacon_dtim_period = dtim_period;
7411 	brcms_c_update_beacon(wlc);
7412 }
7413 
7414 void brcms_c_set_new_probe_resp(struct brcms_c_info *wlc,
7415 				struct sk_buff *probe_resp)
7416 {
7417 	if (!probe_resp)
7418 		return;
7419 	if (wlc->probe_resp)
7420 		dev_kfree_skb_any(wlc->probe_resp);
7421 	wlc->probe_resp = probe_resp;
7422 
7423 	/* add PLCP */
7424 	skb_push(wlc->probe_resp, D11_PHY_HDR_LEN);
7425 	brcms_c_update_probe_resp(wlc, false);
7426 }
7427 
7428 void brcms_c_enable_probe_resp(struct brcms_c_info *wlc, bool enable)
7429 {
7430 	/*
7431 	 * prevent ucode from sending probe responses by setting the timeout
7432 	 * to 1, it can not send it in that time frame.
7433 	 */
7434 	wlc->prb_resp_timeout = enable ? BRCMS_PRB_RESP_TIMEOUT : 1;
7435 	brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
7436 	/* TODO: if (enable) => also deactivate receiving of probe request */
7437 }
7438 
7439 /* Write ssid into shared memory */
7440 static void
7441 brcms_c_shm_ssid_upd(struct brcms_c_info *wlc, struct brcms_bss_cfg *cfg)
7442 {
7443 	u8 *ssidptr = cfg->SSID;
7444 	u16 base = M_SSID;
7445 	u8 ssidbuf[IEEE80211_MAX_SSID_LEN];
7446 
7447 	/* padding the ssid with zero and copy it into shm */
7448 	memset(ssidbuf, 0, IEEE80211_MAX_SSID_LEN);
7449 	memcpy(ssidbuf, ssidptr, cfg->SSID_len);
7450 
7451 	brcms_c_copyto_shm(wlc, base, ssidbuf, IEEE80211_MAX_SSID_LEN);
7452 	brcms_b_write_shm(wlc->hw, M_SSIDLEN, (u16) cfg->SSID_len);
7453 }
7454 
7455 static void
7456 brcms_c_bss_update_probe_resp(struct brcms_c_info *wlc,
7457 			      struct brcms_bss_cfg *cfg,
7458 			      struct sk_buff *probe_resp,
7459 			      bool suspend)
7460 {
7461 	int len;
7462 
7463 	len = min_t(size_t, probe_resp->len, BCN_TMPL_LEN);
7464 
7465 	if (suspend)
7466 		brcms_c_suspend_mac_and_wait(wlc);
7467 
7468 	/* write the probe response into the template region */
7469 	brcms_b_write_template_ram(wlc->hw, T_PRS_TPL_BASE,
7470 				    (len + 3) & ~3, probe_resp->data);
7471 
7472 	/* write the length of the probe response frame (+PLCP/-FCS) */
7473 	brcms_b_write_shm(wlc->hw, M_PRB_RESP_FRM_LEN, (u16) len);
7474 
7475 	/* write the SSID and SSID length */
7476 	brcms_c_shm_ssid_upd(wlc, cfg);
7477 
7478 	/*
7479 	 * Write PLCP headers and durations for probe response frames
7480 	 * at all rates. Use the actual frame length covered by the
7481 	 * PLCP header for the call to brcms_c_mod_prb_rsp_rate_table()
7482 	 * by subtracting the PLCP len and adding the FCS.
7483 	 */
7484 	brcms_c_mod_prb_rsp_rate_table(wlc,
7485 				      (u16)len + FCS_LEN - D11_PHY_HDR_LEN);
7486 
7487 	if (suspend)
7488 		brcms_c_enable_mac(wlc);
7489 }
7490 
7491 void brcms_c_update_probe_resp(struct brcms_c_info *wlc, bool suspend)
7492 {
7493 	struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
7494 
7495 	/* update AP or IBSS probe responses */
7496 	if (wlc->pub->up && (bsscfg->type == BRCMS_TYPE_AP ||
7497 			     bsscfg->type == BRCMS_TYPE_ADHOC)) {
7498 		if (!wlc->probe_resp)
7499 			return;
7500 		brcms_c_bss_update_probe_resp(wlc, bsscfg, wlc->probe_resp,
7501 					      suspend);
7502 	}
7503 }
7504 
7505 int brcms_b_xmtfifo_sz_get(struct brcms_hardware *wlc_hw, uint fifo,
7506 			   uint *blocks)
7507 {
7508 	if (fifo >= NFIFO)
7509 		return -EINVAL;
7510 
7511 	*blocks = wlc_hw->xmtfifo_sz[fifo];
7512 
7513 	return 0;
7514 }
7515 
7516 void
7517 brcms_c_set_addrmatch(struct brcms_c_info *wlc, int match_reg_offset,
7518 		  const u8 *addr)
7519 {
7520 	brcms_b_set_addrmatch(wlc->hw, match_reg_offset, addr);
7521 	if (match_reg_offset == RCM_BSSID_OFFSET)
7522 		memcpy(wlc->bsscfg->BSSID, addr, ETH_ALEN);
7523 }
7524 
7525 /*
7526  * Flag 'scan in progress' to withhold dynamic phy calibration
7527  */
7528 void brcms_c_scan_start(struct brcms_c_info *wlc)
7529 {
7530 	wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, true);
7531 }
7532 
7533 void brcms_c_scan_stop(struct brcms_c_info *wlc)
7534 {
7535 	wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, false);
7536 }
7537 
7538 void brcms_c_associate_upd(struct brcms_c_info *wlc, bool state)
7539 {
7540 	wlc->pub->associated = state;
7541 }
7542 
7543 /*
7544  * When a remote STA/AP is removed by Mac80211, or when it can no longer accept
7545  * AMPDU traffic, packets pending in hardware have to be invalidated so that
7546  * when later on hardware releases them, they can be handled appropriately.
7547  */
7548 void brcms_c_inval_dma_pkts(struct brcms_hardware *hw,
7549 			       struct ieee80211_sta *sta,
7550 			       void (*dma_callback_fn))
7551 {
7552 	struct dma_pub *dmah;
7553 	int i;
7554 	for (i = 0; i < NFIFO; i++) {
7555 		dmah = hw->di[i];
7556 		if (dmah != NULL)
7557 			dma_walk_packets(dmah, dma_callback_fn, sta);
7558 	}
7559 }
7560 
7561 int brcms_c_get_curband(struct brcms_c_info *wlc)
7562 {
7563 	return wlc->band->bandunit;
7564 }
7565 
7566 bool brcms_c_tx_flush_completed(struct brcms_c_info *wlc)
7567 {
7568 	int i;
7569 
7570 	/* Kick DMA to send any pending AMPDU */
7571 	for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
7572 		if (wlc->hw->di[i])
7573 			dma_kick_tx(wlc->hw->di[i]);
7574 
7575 	return !brcms_txpktpendtot(wlc);
7576 }
7577 
7578 void brcms_c_set_beacon_listen_interval(struct brcms_c_info *wlc, u8 interval)
7579 {
7580 	wlc->bcn_li_bcn = interval;
7581 	if (wlc->pub->up)
7582 		brcms_c_bcn_li_upd(wlc);
7583 }
7584 
7585 u64 brcms_c_tsf_get(struct brcms_c_info *wlc)
7586 {
7587 	u32 tsf_h, tsf_l;
7588 	u64 tsf;
7589 
7590 	brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
7591 
7592 	tsf = tsf_h;
7593 	tsf <<= 32;
7594 	tsf |= tsf_l;
7595 
7596 	return tsf;
7597 }
7598 
7599 void brcms_c_tsf_set(struct brcms_c_info *wlc, u64 tsf)
7600 {
7601 	u32 tsf_h, tsf_l;
7602 
7603 	brcms_c_time_lock(wlc);
7604 
7605 	tsf_l = tsf;
7606 	tsf_h = (tsf >> 32);
7607 
7608 	/* read the tsf timer low, then high to get an atomic read */
7609 	bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_timerlow), tsf_l);
7610 	bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_timerhigh), tsf_h);
7611 
7612 	brcms_c_time_unlock(wlc);
7613 }
7614 
7615 int brcms_c_set_tx_power(struct brcms_c_info *wlc, int txpwr)
7616 {
7617 	uint qdbm;
7618 
7619 	/* Remove override bit and clip to max qdbm value */
7620 	qdbm = min_t(uint, txpwr * BRCMS_TXPWR_DB_FACTOR, 0xff);
7621 	return wlc_phy_txpower_set(wlc->band->pi, qdbm, false);
7622 }
7623 
7624 int brcms_c_get_tx_power(struct brcms_c_info *wlc)
7625 {
7626 	uint qdbm;
7627 	bool override;
7628 
7629 	wlc_phy_txpower_get(wlc->band->pi, &qdbm, &override);
7630 
7631 	/* Return qdbm units */
7632 	return (int)(qdbm / BRCMS_TXPWR_DB_FACTOR);
7633 }
7634 
7635 /* Process received frames */
7636 /*
7637  * Return true if more frames need to be processed. false otherwise.
7638  * Param 'bound' indicates max. # frames to process before break out.
7639  */
7640 static void brcms_c_recv(struct brcms_c_info *wlc, struct sk_buff *p)
7641 {
7642 	struct d11rxhdr *rxh;
7643 	struct ieee80211_hdr *h;
7644 	uint len;
7645 	bool is_amsdu;
7646 
7647 	/* frame starts with rxhdr */
7648 	rxh = (struct d11rxhdr *) (p->data);
7649 
7650 	/* strip off rxhdr */
7651 	skb_pull(p, BRCMS_HWRXOFF);
7652 
7653 	/* MAC inserts 2 pad bytes for a4 headers or QoS or A-MSDU subframes */
7654 	if (rxh->RxStatus1 & RXS_PBPRES) {
7655 		if (p->len < 2) {
7656 			brcms_err(wlc->hw->d11core,
7657 				  "wl%d: recv: rcvd runt of len %d\n",
7658 				  wlc->pub->unit, p->len);
7659 			goto toss;
7660 		}
7661 		skb_pull(p, 2);
7662 	}
7663 
7664 	h = (struct ieee80211_hdr *)(p->data + D11_PHY_HDR_LEN);
7665 	len = p->len;
7666 
7667 	if (rxh->RxStatus1 & RXS_FCSERR) {
7668 		if (!(wlc->filter_flags & FIF_FCSFAIL))
7669 			goto toss;
7670 	}
7671 
7672 	/* check received pkt has at least frame control field */
7673 	if (len < D11_PHY_HDR_LEN + sizeof(h->frame_control))
7674 		goto toss;
7675 
7676 	/* not supporting A-MSDU */
7677 	is_amsdu = rxh->RxStatus2 & RXS_AMSDU_MASK;
7678 	if (is_amsdu)
7679 		goto toss;
7680 
7681 	brcms_c_recvctl(wlc, rxh, p);
7682 	return;
7683 
7684  toss:
7685 	brcmu_pkt_buf_free_skb(p);
7686 }
7687 
7688 /* Process received frames */
7689 /*
7690  * Return true if more frames need to be processed. false otherwise.
7691  * Param 'bound' indicates max. # frames to process before break out.
7692  */
7693 static bool
7694 brcms_b_recv(struct brcms_hardware *wlc_hw, uint fifo, bool bound)
7695 {
7696 	struct sk_buff *p;
7697 	struct sk_buff *next = NULL;
7698 	struct sk_buff_head recv_frames;
7699 
7700 	uint n = 0;
7701 	uint bound_limit = bound ? RXBND : -1;
7702 	bool morepending = false;
7703 
7704 	skb_queue_head_init(&recv_frames);
7705 
7706 	/* gather received frames */
7707 	do {
7708 		/* !give others some time to run! */
7709 		if (n >= bound_limit)
7710 			break;
7711 
7712 		morepending = dma_rx(wlc_hw->di[fifo], &recv_frames);
7713 		n++;
7714 	} while (morepending);
7715 
7716 	/* post more rbufs */
7717 	dma_rxfill(wlc_hw->di[fifo]);
7718 
7719 	/* process each frame */
7720 	skb_queue_walk_safe(&recv_frames, p, next) {
7721 		struct d11rxhdr_le *rxh_le;
7722 		struct d11rxhdr *rxh;
7723 
7724 		skb_unlink(p, &recv_frames);
7725 		rxh_le = (struct d11rxhdr_le *)p->data;
7726 		rxh = (struct d11rxhdr *)p->data;
7727 
7728 		/* fixup rx header endianness */
7729 		rxh->RxFrameSize = le16_to_cpu(rxh_le->RxFrameSize);
7730 		rxh->PhyRxStatus_0 = le16_to_cpu(rxh_le->PhyRxStatus_0);
7731 		rxh->PhyRxStatus_1 = le16_to_cpu(rxh_le->PhyRxStatus_1);
7732 		rxh->PhyRxStatus_2 = le16_to_cpu(rxh_le->PhyRxStatus_2);
7733 		rxh->PhyRxStatus_3 = le16_to_cpu(rxh_le->PhyRxStatus_3);
7734 		rxh->PhyRxStatus_4 = le16_to_cpu(rxh_le->PhyRxStatus_4);
7735 		rxh->PhyRxStatus_5 = le16_to_cpu(rxh_le->PhyRxStatus_5);
7736 		rxh->RxStatus1 = le16_to_cpu(rxh_le->RxStatus1);
7737 		rxh->RxStatus2 = le16_to_cpu(rxh_le->RxStatus2);
7738 		rxh->RxTSFTime = le16_to_cpu(rxh_le->RxTSFTime);
7739 		rxh->RxChan = le16_to_cpu(rxh_le->RxChan);
7740 
7741 		brcms_c_recv(wlc_hw->wlc, p);
7742 	}
7743 
7744 	return morepending;
7745 }
7746 
7747 /* second-level interrupt processing
7748  *   Return true if another dpc needs to be re-scheduled. false otherwise.
7749  *   Param 'bounded' indicates if applicable loops should be bounded.
7750  */
7751 bool brcms_c_dpc(struct brcms_c_info *wlc, bool bounded)
7752 {
7753 	u32 macintstatus;
7754 	struct brcms_hardware *wlc_hw = wlc->hw;
7755 	struct bcma_device *core = wlc_hw->d11core;
7756 
7757 	if (brcms_deviceremoved(wlc)) {
7758 		brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
7759 			  __func__);
7760 		brcms_down(wlc->wl);
7761 		return false;
7762 	}
7763 
7764 	/* grab and clear the saved software intstatus bits */
7765 	macintstatus = wlc->macintstatus;
7766 	wlc->macintstatus = 0;
7767 
7768 	brcms_dbg_int(core, "wl%d: macintstatus 0x%x\n",
7769 		      wlc_hw->unit, macintstatus);
7770 
7771 	WARN_ON(macintstatus & MI_PRQ); /* PRQ Interrupt in non-MBSS */
7772 
7773 	/* tx status */
7774 	if (macintstatus & MI_TFS) {
7775 		bool fatal;
7776 		if (brcms_b_txstatus(wlc->hw, bounded, &fatal))
7777 			wlc->macintstatus |= MI_TFS;
7778 		if (fatal) {
7779 			brcms_err(core, "MI_TFS: fatal\n");
7780 			goto fatal;
7781 		}
7782 	}
7783 
7784 	if (macintstatus & (MI_TBTT | MI_DTIM_TBTT))
7785 		brcms_c_tbtt(wlc);
7786 
7787 	/* ATIM window end */
7788 	if (macintstatus & MI_ATIMWINEND) {
7789 		brcms_dbg_info(core, "end of ATIM window\n");
7790 		bcma_set32(core, D11REGOFFS(maccommand), wlc->qvalid);
7791 		wlc->qvalid = 0;
7792 	}
7793 
7794 	/*
7795 	 * received data or control frame, MI_DMAINT is
7796 	 * indication of RX_FIFO interrupt
7797 	 */
7798 	if (macintstatus & MI_DMAINT)
7799 		if (brcms_b_recv(wlc_hw, RX_FIFO, bounded))
7800 			wlc->macintstatus |= MI_DMAINT;
7801 
7802 	/* noise sample collected */
7803 	if (macintstatus & MI_BG_NOISE)
7804 		wlc_phy_noise_sample_intr(wlc_hw->band->pi);
7805 
7806 	if (macintstatus & MI_GP0) {
7807 		brcms_err(core, "wl%d: PSM microcode watchdog fired at %d "
7808 			  "(seconds). Resetting.\n", wlc_hw->unit, wlc_hw->now);
7809 
7810 		printk_once("%s : PSM Watchdog, chipid 0x%x, chiprev 0x%x\n",
7811 			    __func__, ai_get_chip_id(wlc_hw->sih),
7812 			    ai_get_chiprev(wlc_hw->sih));
7813 		brcms_fatal_error(wlc_hw->wlc->wl);
7814 	}
7815 
7816 	/* gptimer timeout */
7817 	if (macintstatus & MI_TO)
7818 		bcma_write32(core, D11REGOFFS(gptimer), 0);
7819 
7820 	if (macintstatus & MI_RFDISABLE) {
7821 		brcms_dbg_info(core, "wl%d: BMAC Detected a change on the"
7822 			       " RF Disable Input\n", wlc_hw->unit);
7823 		brcms_rfkill_set_hw_state(wlc->wl);
7824 	}
7825 
7826 	/* BCN template is available */
7827 	if (macintstatus & MI_BCNTPL)
7828 		brcms_c_update_beacon(wlc);
7829 
7830 	/* it isn't done and needs to be resched if macintstatus is non-zero */
7831 	return wlc->macintstatus != 0;
7832 
7833  fatal:
7834 	brcms_fatal_error(wlc_hw->wlc->wl);
7835 	return wlc->macintstatus != 0;
7836 }
7837 
7838 void brcms_c_init(struct brcms_c_info *wlc, bool mute_tx)
7839 {
7840 	struct bcma_device *core = wlc->hw->d11core;
7841 	struct ieee80211_channel *ch = wlc->pub->ieee_hw->conf.chandef.chan;
7842 	u16 chanspec;
7843 
7844 	brcms_dbg_info(core, "wl%d\n", wlc->pub->unit);
7845 
7846 	chanspec = ch20mhz_chspec(ch->hw_value);
7847 
7848 	brcms_b_init(wlc->hw, chanspec);
7849 
7850 	/* update beacon listen interval */
7851 	brcms_c_bcn_li_upd(wlc);
7852 
7853 	/* write ethernet address to core */
7854 	brcms_c_set_mac(wlc->bsscfg);
7855 	brcms_c_set_bssid(wlc->bsscfg);
7856 
7857 	/* Update tsf_cfprep if associated and up */
7858 	if (wlc->pub->associated && wlc->pub->up) {
7859 		u32 bi;
7860 
7861 		/* get beacon period and convert to uS */
7862 		bi = wlc->bsscfg->current_bss->beacon_period << 10;
7863 		/*
7864 		 * update since init path would reset
7865 		 * to default value
7866 		 */
7867 		bcma_write32(core, D11REGOFFS(tsf_cfprep),
7868 			     bi << CFPREP_CBI_SHIFT);
7869 
7870 		/* Update maccontrol PM related bits */
7871 		brcms_c_set_ps_ctrl(wlc);
7872 	}
7873 
7874 	brcms_c_bandinit_ordered(wlc, chanspec);
7875 
7876 	/* init probe response timeout */
7877 	brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
7878 
7879 	/* init max burst txop (framebursting) */
7880 	brcms_b_write_shm(wlc->hw, M_MBURST_TXOP,
7881 		      (wlc->
7882 		       _rifs ? (EDCF_AC_VO_TXOP_AP << 5) : MAXFRAMEBURST_TXOP));
7883 
7884 	/* initialize maximum allowed duty cycle */
7885 	brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_ofdm, true, true);
7886 	brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_cck, false, true);
7887 
7888 	/*
7889 	 * Update some shared memory locations related to
7890 	 * max AMPDU size allowed to received
7891 	 */
7892 	brcms_c_ampdu_shm_upd(wlc->ampdu);
7893 
7894 	/* band-specific inits */
7895 	brcms_c_bsinit(wlc);
7896 
7897 	/* Enable EDCF mode (while the MAC is suspended) */
7898 	bcma_set16(core, D11REGOFFS(ifs_ctl), IFS_USEEDCF);
7899 	brcms_c_edcf_setparams(wlc, false);
7900 
7901 	/* read the ucode version if we have not yet done so */
7902 	if (wlc->ucode_rev == 0) {
7903 		u16 rev;
7904 		u16 patch;
7905 
7906 		rev = brcms_b_read_shm(wlc->hw, M_BOM_REV_MAJOR);
7907 		patch = brcms_b_read_shm(wlc->hw, M_BOM_REV_MINOR);
7908 		wlc->ucode_rev = (rev << NBITS(u16)) | patch;
7909 		snprintf(wlc->wiphy->fw_version,
7910 			 sizeof(wlc->wiphy->fw_version), "%u.%u", rev, patch);
7911 	}
7912 
7913 	/* ..now really unleash hell (allow the MAC out of suspend) */
7914 	brcms_c_enable_mac(wlc);
7915 
7916 	/* suspend the tx fifos and mute the phy for preism cac time */
7917 	if (mute_tx)
7918 		brcms_b_mute(wlc->hw, true);
7919 
7920 	/* enable the RF Disable Delay timer */
7921 	bcma_write32(core, D11REGOFFS(rfdisabledly), RFDISABLE_DEFAULT);
7922 
7923 	/*
7924 	 * Initialize WME parameters; if they haven't been set by some other
7925 	 * mechanism (IOVar, etc) then read them from the hardware.
7926 	 */
7927 	if (GFIELD(wlc->wme_retries[0], EDCF_SHORT) == 0) {
7928 		/* Uninitialized; read from HW */
7929 		int ac;
7930 
7931 		for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
7932 			wlc->wme_retries[ac] =
7933 			    brcms_b_read_shm(wlc->hw, M_AC_TXLMT_ADDR(ac));
7934 	}
7935 }
7936 
7937 /*
7938  * The common driver entry routine. Error codes should be unique
7939  */
7940 struct brcms_c_info *
7941 brcms_c_attach(struct brcms_info *wl, struct bcma_device *core, uint unit,
7942 	       bool piomode, uint *perr)
7943 {
7944 	struct brcms_c_info *wlc;
7945 	uint err = 0;
7946 	uint i, j;
7947 	struct brcms_pub *pub;
7948 
7949 	/* allocate struct brcms_c_info state and its substructures */
7950 	wlc = brcms_c_attach_malloc(unit, &err, 0);
7951 	if (wlc == NULL)
7952 		goto fail;
7953 	wlc->wiphy = wl->wiphy;
7954 	pub = wlc->pub;
7955 
7956 #if defined(DEBUG)
7957 	wlc_info_dbg = wlc;
7958 #endif
7959 
7960 	wlc->band = wlc->bandstate[0];
7961 	wlc->core = wlc->corestate;
7962 	wlc->wl = wl;
7963 	pub->unit = unit;
7964 	pub->_piomode = piomode;
7965 	wlc->bandinit_pending = false;
7966 	wlc->beacon_template_virgin = true;
7967 
7968 	/* populate struct brcms_c_info with default values  */
7969 	brcms_c_info_init(wlc, unit);
7970 
7971 	/* update sta/ap related parameters */
7972 	brcms_c_ap_upd(wlc);
7973 
7974 	/*
7975 	 * low level attach steps(all hw accesses go
7976 	 * inside, no more in rest of the attach)
7977 	 */
7978 	err = brcms_b_attach(wlc, core, unit, piomode);
7979 	if (err)
7980 		goto fail;
7981 
7982 	brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, OFF);
7983 
7984 	pub->phy_11ncapable = BRCMS_PHY_11N_CAP(wlc->band);
7985 
7986 	/* disable allowed duty cycle */
7987 	wlc->tx_duty_cycle_ofdm = 0;
7988 	wlc->tx_duty_cycle_cck = 0;
7989 
7990 	brcms_c_stf_phy_chain_calc(wlc);
7991 
7992 	/* txchain 1: txant 0, txchain 2: txant 1 */
7993 	if (BRCMS_ISNPHY(wlc->band) && (wlc->stf->txstreams == 1))
7994 		wlc->stf->txant = wlc->stf->hw_txchain - 1;
7995 
7996 	/* push to BMAC driver */
7997 	wlc_phy_stf_chain_init(wlc->band->pi, wlc->stf->hw_txchain,
7998 			       wlc->stf->hw_rxchain);
7999 
8000 	/* pull up some info resulting from the low attach */
8001 	for (i = 0; i < NFIFO; i++)
8002 		wlc->core->txavail[i] = wlc->hw->txavail[i];
8003 
8004 	memcpy(&wlc->perm_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
8005 	memcpy(&pub->cur_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
8006 
8007 	for (j = 0; j < wlc->pub->_nbands; j++) {
8008 		wlc->band = wlc->bandstate[j];
8009 
8010 		if (!brcms_c_attach_stf_ant_init(wlc)) {
8011 			err = 24;
8012 			goto fail;
8013 		}
8014 
8015 		/* default contention windows size limits */
8016 		wlc->band->CWmin = APHY_CWMIN;
8017 		wlc->band->CWmax = PHY_CWMAX;
8018 
8019 		/* init gmode value */
8020 		if (wlc->band->bandtype == BRCM_BAND_2G) {
8021 			wlc->band->gmode = GMODE_AUTO;
8022 			brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER,
8023 					   wlc->band->gmode);
8024 		}
8025 
8026 		/* init _n_enab supported mode */
8027 		if (BRCMS_PHY_11N_CAP(wlc->band)) {
8028 			pub->_n_enab = SUPPORT_11N;
8029 			brcms_c_protection_upd(wlc, BRCMS_PROT_N_USER,
8030 						   ((pub->_n_enab ==
8031 						     SUPPORT_11N) ? WL_11N_2x2 :
8032 						    WL_11N_3x3));
8033 		}
8034 
8035 		/* init per-band default rateset, depend on band->gmode */
8036 		brcms_default_rateset(wlc, &wlc->band->defrateset);
8037 
8038 		/* fill in hw_rateset */
8039 		brcms_c_rateset_filter(&wlc->band->defrateset,
8040 				   &wlc->band->hw_rateset, false,
8041 				   BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
8042 				   (bool) (wlc->pub->_n_enab & SUPPORT_11N));
8043 	}
8044 
8045 	/*
8046 	 * update antenna config due to
8047 	 * wlc->stf->txant/txchain/ant_rx_ovr change
8048 	 */
8049 	brcms_c_stf_phy_txant_upd(wlc);
8050 
8051 	/* attach each modules */
8052 	err = brcms_c_attach_module(wlc);
8053 	if (err != 0)
8054 		goto fail;
8055 
8056 	if (!brcms_c_timers_init(wlc, unit)) {
8057 		wiphy_err(wl->wiphy, "wl%d: %s: init_timer failed\n", unit,
8058 			  __func__);
8059 		err = 32;
8060 		goto fail;
8061 	}
8062 
8063 	/* depend on rateset, gmode */
8064 	wlc->cmi = brcms_c_channel_mgr_attach(wlc);
8065 	if (!wlc->cmi) {
8066 		wiphy_err(wl->wiphy, "wl%d: %s: channel_mgr_attach failed"
8067 			  "\n", unit, __func__);
8068 		err = 33;
8069 		goto fail;
8070 	}
8071 
8072 	/* init default when all parameters are ready, i.e. ->rateset */
8073 	brcms_c_bss_default_init(wlc);
8074 
8075 	/*
8076 	 * Complete the wlc default state initializations..
8077 	 */
8078 
8079 	wlc->bsscfg->wlc = wlc;
8080 
8081 	wlc->mimoft = FT_HT;
8082 	wlc->mimo_40txbw = AUTO;
8083 	wlc->ofdm_40txbw = AUTO;
8084 	wlc->cck_40txbw = AUTO;
8085 	brcms_c_update_mimo_band_bwcap(wlc, BRCMS_N_BW_20IN2G_40IN5G);
8086 
8087 	/* Set default values of SGI */
8088 	if (BRCMS_SGI_CAP_PHY(wlc)) {
8089 		brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
8090 					       BRCMS_N_SGI_40));
8091 	} else if (BRCMS_ISSSLPNPHY(wlc->band)) {
8092 		brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
8093 					       BRCMS_N_SGI_40));
8094 	} else {
8095 		brcms_c_ht_update_sgi_rx(wlc, 0);
8096 	}
8097 
8098 	brcms_b_antsel_set(wlc->hw, wlc->asi->antsel_avail);
8099 
8100 	if (perr)
8101 		*perr = 0;
8102 
8103 	return wlc;
8104 
8105  fail:
8106 	wiphy_err(wl->wiphy, "wl%d: %s: failed with err %d\n",
8107 		  unit, __func__, err);
8108 	if (wlc)
8109 		brcms_c_detach(wlc);
8110 
8111 	if (perr)
8112 		*perr = err;
8113 	return NULL;
8114 }
8115