1 // SPDX-License-Identifier: ISC
2 /*
3  * Copyright (c) 2010 Broadcom Corporation
4  */
5 
6 #include <linux/types.h>
7 #include <linux/atomic.h>
8 #include <linux/kernel.h>
9 #include <linux/kthread.h>
10 #include <linux/printk.h>
11 #include <linux/pci_ids.h>
12 #include <linux/netdevice.h>
13 #include <linux/interrupt.h>
14 #include <linux/sched/signal.h>
15 #include <linux/mmc/sdio.h>
16 #include <linux/mmc/sdio_ids.h>
17 #include <linux/mmc/sdio_func.h>
18 #include <linux/mmc/card.h>
19 #include <linux/semaphore.h>
20 #include <linux/firmware.h>
21 #include <linux/module.h>
22 #include <linux/bcma/bcma.h>
23 #include <linux/debugfs.h>
24 #include <linux/vmalloc.h>
25 #include <asm/unaligned.h>
26 #include <defs.h>
27 #include <brcmu_wifi.h>
28 #include <brcmu_utils.h>
29 #include <brcm_hw_ids.h>
30 #include <soc.h>
31 #include "sdio.h"
32 #include "chip.h"
33 #include "firmware.h"
34 #include "core.h"
35 #include "common.h"
36 #include "bcdc.h"
37 
38 #define DCMD_RESP_TIMEOUT	msecs_to_jiffies(2500)
39 #define CTL_DONE_TIMEOUT	msecs_to_jiffies(2500)
40 
41 /* watermark expressed in number of words */
42 #define DEFAULT_F2_WATERMARK    0x8
43 #define CY_4373_F2_WATERMARK    0x40
44 #define CY_43012_F2_WATERMARK    0x60
45 
46 #ifdef DEBUG
47 
48 #define BRCMF_TRAP_INFO_SIZE	80
49 
50 #define CBUF_LEN	(128)
51 
52 /* Device console log buffer state */
53 #define CONSOLE_BUFFER_MAX	2024
54 
55 struct rte_log_le {
56 	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
57 	__le32 buf_size;
58 	__le32 idx;
59 	char *_buf_compat;	/* Redundant pointer for backward compat. */
60 };
61 
62 struct rte_console {
63 	/* Virtual UART
64 	 * When there is no UART (e.g. Quickturn),
65 	 * the host should write a complete
66 	 * input line directly into cbuf and then write
67 	 * the length into vcons_in.
68 	 * This may also be used when there is a real UART
69 	 * (at risk of conflicting with
70 	 * the real UART).  vcons_out is currently unused.
71 	 */
72 	uint vcons_in;
73 	uint vcons_out;
74 
75 	/* Output (logging) buffer
76 	 * Console output is written to a ring buffer log_buf at index log_idx.
77 	 * The host may read the output when it sees log_idx advance.
78 	 * Output will be lost if the output wraps around faster than the host
79 	 * polls.
80 	 */
81 	struct rte_log_le log_le;
82 
83 	/* Console input line buffer
84 	 * Characters are read one at a time into cbuf
85 	 * until <CR> is received, then
86 	 * the buffer is processed as a command line.
87 	 * Also used for virtual UART.
88 	 */
89 	uint cbuf_idx;
90 	char cbuf[CBUF_LEN];
91 };
92 
93 #endif				/* DEBUG */
94 #include <chipcommon.h>
95 
96 #include "bus.h"
97 #include "debug.h"
98 #include "tracepoint.h"
99 
100 #define TXQLEN		2048	/* bulk tx queue length */
101 #define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
102 #define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
103 #define PRIOMASK	7
104 
105 #define TXRETRIES	2	/* # of retries for tx frames */
106 
107 #define BRCMF_RXBOUND	50	/* Default for max rx frames in
108 				 one scheduling */
109 
110 #define BRCMF_TXBOUND	20	/* Default for max tx frames in
111 				 one scheduling */
112 
113 #define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */
114 
115 #define MEMBLOCK	2048	/* Block size used for downloading
116 				 of dongle image */
117 #define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
118 				 biggest possible glom */
119 
120 #define BRCMF_FIRSTREAD	(1 << 6)
121 
122 #define BRCMF_CONSOLE	10	/* watchdog interval to poll console */
123 
124 /* SBSDIO_DEVICE_CTL */
125 
126 /* 1: device will assert busy signal when receiving CMD53 */
127 #define SBSDIO_DEVCTL_SETBUSY		0x01
128 /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
129 #define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
130 /* 1: mask all interrupts to host except the chipActive (rev 8) */
131 #define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
132 /* 1: isolate internal sdio signals, put external pads in tri-state; requires
133  * sdio bus power cycle to clear (rev 9) */
134 #define SBSDIO_DEVCTL_PADS_ISO		0x08
135 /* 1: enable F2 Watermark */
136 #define SBSDIO_DEVCTL_F2WM_ENAB		0x10
137 /* Force SD->SB reset mapping (rev 11) */
138 #define SBSDIO_DEVCTL_SB_RST_CTL	0x30
139 /*   Determined by CoreControl bit */
140 #define SBSDIO_DEVCTL_RST_CORECTL	0x00
141 /*   Force backplane reset */
142 #define SBSDIO_DEVCTL_RST_BPRESET	0x10
143 /*   Force no backplane reset */
144 #define SBSDIO_DEVCTL_RST_NOBPRESET	0x20
145 
146 /* direct(mapped) cis space */
147 
148 /* MAPPED common CIS address */
149 #define SBSDIO_CIS_BASE_COMMON		0x1000
150 /* maximum bytes in one CIS */
151 #define SBSDIO_CIS_SIZE_LIMIT		0x200
152 /* cis offset addr is < 17 bits */
153 #define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF
154 
155 /* manfid tuple length, include tuple, link bytes */
156 #define SBSDIO_CIS_MANFID_TUPLE_LEN	6
157 
158 #define SD_REG(field) \
159 		(offsetof(struct sdpcmd_regs, field))
160 
161 /* SDIO function 1 register CHIPCLKCSR */
162 /* Force ALP request to backplane */
163 #define SBSDIO_FORCE_ALP		0x01
164 /* Force HT request to backplane */
165 #define SBSDIO_FORCE_HT			0x02
166 /* Force ILP request to backplane */
167 #define SBSDIO_FORCE_ILP		0x04
168 /* Make ALP ready (power up xtal) */
169 #define SBSDIO_ALP_AVAIL_REQ		0x08
170 /* Make HT ready (power up PLL) */
171 #define SBSDIO_HT_AVAIL_REQ		0x10
172 /* Squelch clock requests from HW */
173 #define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
174 /* Status: ALP is ready */
175 #define SBSDIO_ALP_AVAIL		0x40
176 /* Status: HT is ready */
177 #define SBSDIO_HT_AVAIL			0x80
178 #define SBSDIO_CSR_MASK			0x1F
179 #define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
180 #define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
181 #define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
182 #define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
183 #define SBSDIO_CLKAV(regval, alponly) \
184 	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
185 
186 /* intstatus */
187 #define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
188 #define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
189 #define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
190 #define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
191 #define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
192 #define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
193 #define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
194 #define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
195 #define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
196 #define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
197 #define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
198 #define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
199 #define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
200 #define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
201 #define	I_PC		(1 << 10)	/* descriptor error */
202 #define	I_PD		(1 << 11)	/* data error */
203 #define	I_DE		(1 << 12)	/* Descriptor protocol Error */
204 #define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
205 #define	I_RO		(1 << 14)	/* Receive fifo Overflow */
206 #define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
207 #define	I_RI		(1 << 16)	/* Receive Interrupt */
208 #define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
209 #define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
210 #define	I_XI		(1 << 24)	/* Transmit Interrupt */
211 #define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
212 #define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
213 #define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
214 #define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
215 #define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
216 #define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
217 #define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
218 #define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
219 #define I_DMA		(I_RI | I_XI | I_ERRORS)
220 
221 /* corecontrol */
222 #define CC_CISRDY		(1 << 0)	/* CIS Ready */
223 #define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
224 #define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
225 #define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
226 #define CC_XMTDATAAVAIL_MODE	(1 << 4)
227 #define CC_XMTDATAAVAIL_CTRL	(1 << 5)
228 
229 /* SDA_FRAMECTRL */
230 #define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
231 #define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
232 #define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
233 #define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */
234 
235 /*
236  * Software allocation of To SB Mailbox resources
237  */
238 
239 /* tosbmailbox bits corresponding to intstatus bits */
240 #define SMB_NAK		(1 << 0)	/* Frame NAK */
241 #define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
242 #define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
243 #define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */
244 
245 /* tosbmailboxdata */
246 #define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */
247 
248 /*
249  * Software allocation of To Host Mailbox resources
250  */
251 
252 /* intstatus bits */
253 #define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
254 #define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
255 #define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
256 #define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */
257 
258 /* tohostmailboxdata */
259 #define HMB_DATA_NAKHANDLED	0x0001	/* retransmit NAK'd frame */
260 #define HMB_DATA_DEVREADY	0x0002	/* talk to host after enable */
261 #define HMB_DATA_FC		0x0004	/* per prio flowcontrol update flag */
262 #define HMB_DATA_FWREADY	0x0008	/* fw ready for protocol activity */
263 #define HMB_DATA_FWHALT		0x0010	/* firmware halted */
264 
265 #define HMB_DATA_FCDATA_MASK	0xff000000
266 #define HMB_DATA_FCDATA_SHIFT	24
267 
268 #define HMB_DATA_VERSION_MASK	0x00ff0000
269 #define HMB_DATA_VERSION_SHIFT	16
270 
271 /*
272  * Software-defined protocol header
273  */
274 
275 /* Current protocol version */
276 #define SDPCM_PROT_VERSION	4
277 
278 /*
279  * Shared structure between dongle and the host.
280  * The structure contains pointers to trap or assert information.
281  */
282 #define SDPCM_SHARED_VERSION       0x0003
283 #define SDPCM_SHARED_VERSION_MASK  0x00FF
284 #define SDPCM_SHARED_ASSERT_BUILT  0x0100
285 #define SDPCM_SHARED_ASSERT        0x0200
286 #define SDPCM_SHARED_TRAP          0x0400
287 
288 /* Space for header read, limit for data packets */
289 #define MAX_HDR_READ	(1 << 6)
290 #define MAX_RX_DATASZ	2048
291 
292 /* Bump up limit on waiting for HT to account for first startup;
293  * if the image is doing a CRC calculation before programming the PMU
294  * for HT availability, it could take a couple hundred ms more, so
295  * max out at a 1 second (1000000us).
296  */
297 #undef PMU_MAX_TRANSITION_DLY
298 #define PMU_MAX_TRANSITION_DLY 1000000
299 
300 /* Value for ChipClockCSR during initial setup */
301 #define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
302 					SBSDIO_ALP_AVAIL_REQ)
303 
304 /* Flags for SDH calls */
305 #define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
306 
307 #define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
308 					 * when idle
309 					 */
310 #define BRCMF_IDLE_INTERVAL	1
311 
312 #define KSO_WAIT_US 50
313 #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
314 #define BRCMF_SDIO_MAX_ACCESS_ERRORS	5
315 
316 /*
317  * Conversion of 802.1D priority to precedence level
318  */
319 static uint prio2prec(u32 prio)
320 {
321 	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
322 	       (prio^2) : prio;
323 }
324 
325 #ifdef DEBUG
326 /* Device console log buffer state */
327 struct brcmf_console {
328 	uint count;		/* Poll interval msec counter */
329 	uint log_addr;		/* Log struct address (fixed) */
330 	struct rte_log_le log_le;	/* Log struct (host copy) */
331 	uint bufsize;		/* Size of log buffer */
332 	u8 *buf;		/* Log buffer (host copy) */
333 	uint last;		/* Last buffer read index */
334 };
335 
336 struct brcmf_trap_info {
337 	__le32		type;
338 	__le32		epc;
339 	__le32		cpsr;
340 	__le32		spsr;
341 	__le32		r0;	/* a1 */
342 	__le32		r1;	/* a2 */
343 	__le32		r2;	/* a3 */
344 	__le32		r3;	/* a4 */
345 	__le32		r4;	/* v1 */
346 	__le32		r5;	/* v2 */
347 	__le32		r6;	/* v3 */
348 	__le32		r7;	/* v4 */
349 	__le32		r8;	/* v5 */
350 	__le32		r9;	/* sb/v6 */
351 	__le32		r10;	/* sl/v7 */
352 	__le32		r11;	/* fp/v8 */
353 	__le32		r12;	/* ip */
354 	__le32		r13;	/* sp */
355 	__le32		r14;	/* lr */
356 	__le32		pc;	/* r15 */
357 };
358 #endif				/* DEBUG */
359 
360 struct sdpcm_shared {
361 	u32 flags;
362 	u32 trap_addr;
363 	u32 assert_exp_addr;
364 	u32 assert_file_addr;
365 	u32 assert_line;
366 	u32 console_addr;	/* Address of struct rte_console */
367 	u32 msgtrace_addr;
368 	u8 tag[32];
369 	u32 brpt_addr;
370 };
371 
372 struct sdpcm_shared_le {
373 	__le32 flags;
374 	__le32 trap_addr;
375 	__le32 assert_exp_addr;
376 	__le32 assert_file_addr;
377 	__le32 assert_line;
378 	__le32 console_addr;	/* Address of struct rte_console */
379 	__le32 msgtrace_addr;
380 	u8 tag[32];
381 	__le32 brpt_addr;
382 };
383 
384 /* dongle SDIO bus specific header info */
385 struct brcmf_sdio_hdrinfo {
386 	u8 seq_num;
387 	u8 channel;
388 	u16 len;
389 	u16 len_left;
390 	u16 len_nxtfrm;
391 	u8 dat_offset;
392 	bool lastfrm;
393 	u16 tail_pad;
394 };
395 
396 /*
397  * hold counter variables
398  */
399 struct brcmf_sdio_count {
400 	uint intrcount;		/* Count of device interrupt callbacks */
401 	uint lastintrs;		/* Count as of last watchdog timer */
402 	uint pollcnt;		/* Count of active polls */
403 	uint regfails;		/* Count of R_REG failures */
404 	uint tx_sderrs;		/* Count of tx attempts with sd errors */
405 	uint fcqueued;		/* Tx packets that got queued */
406 	uint rxrtx;		/* Count of rtx requests (NAK to dongle) */
407 	uint rx_toolong;	/* Receive frames too long to receive */
408 	uint rxc_errors;	/* SDIO errors when reading control frames */
409 	uint rx_hdrfail;	/* SDIO errors on header reads */
410 	uint rx_badhdr;		/* Bad received headers (roosync?) */
411 	uint rx_badseq;		/* Mismatched rx sequence number */
412 	uint fc_rcvd;		/* Number of flow-control events received */
413 	uint fc_xoff;		/* Number which turned on flow-control */
414 	uint fc_xon;		/* Number which turned off flow-control */
415 	uint rxglomfail;	/* Failed deglom attempts */
416 	uint rxglomframes;	/* Number of glom frames (superframes) */
417 	uint rxglompkts;	/* Number of packets from glom frames */
418 	uint f2rxhdrs;		/* Number of header reads */
419 	uint f2rxdata;		/* Number of frame data reads */
420 	uint f2txdata;		/* Number of f2 frame writes */
421 	uint f1regdata;		/* Number of f1 register accesses */
422 	uint tickcnt;		/* Number of watchdog been schedule */
423 	ulong tx_ctlerrs;	/* Err of sending ctrl frames */
424 	ulong tx_ctlpkts;	/* Ctrl frames sent to dongle */
425 	ulong rx_ctlerrs;	/* Err of processing rx ctrl frames */
426 	ulong rx_ctlpkts;	/* Ctrl frames processed from dongle */
427 	ulong rx_readahead_cnt;	/* packets where header read-ahead was used */
428 };
429 
430 /* misc chip info needed by some of the routines */
431 /* Private data for SDIO bus interaction */
432 struct brcmf_sdio {
433 	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
434 	struct brcmf_chip *ci;	/* Chip info struct */
435 	struct brcmf_core *sdio_core; /* sdio core info struct */
436 
437 	u32 hostintmask;	/* Copy of Host Interrupt Mask */
438 	atomic_t intstatus;	/* Intstatus bits (events) pending */
439 	atomic_t fcstate;	/* State of dongle flow-control */
440 
441 	uint blocksize;		/* Block size of SDIO transfers */
442 	uint roundup;		/* Max roundup limit */
443 
444 	struct pktq txq;	/* Queue length used for flow-control */
445 	u8 flowcontrol;	/* per prio flow control bitmask */
446 	u8 tx_seq;		/* Transmit sequence number (next) */
447 	u8 tx_max;		/* Maximum transmit sequence allowed */
448 
449 	u8 *hdrbuf;		/* buffer for handling rx frame */
450 	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
451 	u8 rx_seq;		/* Receive sequence number (expected) */
452 	struct brcmf_sdio_hdrinfo cur_read;
453 				/* info of current read frame */
454 	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
455 	bool rxpending;		/* Data frame pending in dongle */
456 
457 	uint rxbound;		/* Rx frames to read before resched */
458 	uint txbound;		/* Tx frames to send before resched */
459 	uint txminmax;
460 
461 	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
462 	struct sk_buff_head glom; /* Packet list for glommed superframe */
463 
464 	u8 *rxbuf;		/* Buffer for receiving control packets */
465 	uint rxblen;		/* Allocated length of rxbuf */
466 	u8 *rxctl;		/* Aligned pointer into rxbuf */
467 	u8 *rxctl_orig;		/* pointer for freeing rxctl */
468 	uint rxlen;		/* Length of valid data in buffer */
469 	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
470 
471 	u8 sdpcm_ver;	/* Bus protocol reported by dongle */
472 
473 	bool intr;		/* Use interrupts */
474 	bool poll;		/* Use polling */
475 	atomic_t ipend;		/* Device interrupt is pending */
476 	uint spurious;		/* Count of spurious interrupts */
477 	uint pollrate;		/* Ticks between device polls */
478 	uint polltick;		/* Tick counter */
479 
480 #ifdef DEBUG
481 	uint console_interval;
482 	struct brcmf_console console;	/* Console output polling support */
483 	uint console_addr;	/* Console address from shared struct */
484 #endif				/* DEBUG */
485 
486 	uint clkstate;		/* State of sd and backplane clock(s) */
487 	s32 idletime;		/* Control for activity timeout */
488 	s32 idlecount;		/* Activity timeout counter */
489 	s32 idleclock;		/* How to set bus driver when idle */
490 	bool rxflow_mode;	/* Rx flow control mode */
491 	bool rxflow;		/* Is rx flow control on */
492 	bool alp_only;		/* Don't use HT clock (ALP only) */
493 
494 	u8 *ctrl_frame_buf;
495 	u16 ctrl_frame_len;
496 	bool ctrl_frame_stat;
497 	int ctrl_frame_err;
498 
499 	spinlock_t txq_lock;		/* protect bus->txq */
500 	wait_queue_head_t ctrl_wait;
501 	wait_queue_head_t dcmd_resp_wait;
502 
503 	struct timer_list timer;
504 	struct completion watchdog_wait;
505 	struct task_struct *watchdog_tsk;
506 	bool wd_active;
507 
508 	struct workqueue_struct *brcmf_wq;
509 	struct work_struct datawork;
510 	bool dpc_triggered;
511 	bool dpc_running;
512 
513 	bool txoff;		/* Transmit flow-controlled */
514 	struct brcmf_sdio_count sdcnt;
515 	bool sr_enabled; /* SaveRestore enabled */
516 	bool sleeping;
517 
518 	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
519 	bool txglom;		/* host tx glomming enable flag */
520 	u16 head_align;		/* buffer pointer alignment */
521 	u16 sgentry_align;	/* scatter-gather buffer alignment */
522 };
523 
524 /* clkstate */
525 #define CLK_NONE	0
526 #define CLK_SDONLY	1
527 #define CLK_PENDING	2
528 #define CLK_AVAIL	3
529 
530 #ifdef DEBUG
531 static int qcount[NUMPRIO];
532 #endif				/* DEBUG */
533 
534 #define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
535 
536 #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
537 
538 /* Limit on rounding up frames */
539 static const uint max_roundup = 512;
540 
541 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
542 #define ALIGNMENT  8
543 #else
544 #define ALIGNMENT  4
545 #endif
546 
547 enum brcmf_sdio_frmtype {
548 	BRCMF_SDIO_FT_NORMAL,
549 	BRCMF_SDIO_FT_SUPER,
550 	BRCMF_SDIO_FT_SUB,
551 };
552 
553 #define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))
554 
555 /* SDIO Pad drive strength to select value mappings */
556 struct sdiod_drive_str {
557 	u8 strength;	/* Pad Drive Strength in mA */
558 	u8 sel;		/* Chip-specific select value */
559 };
560 
561 /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
562 static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
563 	{32, 0x6},
564 	{26, 0x7},
565 	{22, 0x4},
566 	{16, 0x5},
567 	{12, 0x2},
568 	{8, 0x3},
569 	{4, 0x0},
570 	{0, 0x1}
571 };
572 
573 /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
574 static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
575 	{6, 0x7},
576 	{5, 0x6},
577 	{4, 0x5},
578 	{3, 0x4},
579 	{2, 0x2},
580 	{1, 0x1},
581 	{0, 0x0}
582 };
583 
584 /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
585 static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
586 	{3, 0x3},
587 	{2, 0x2},
588 	{1, 0x1},
589 	{0, 0x0} };
590 
591 /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
592 static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
593 	{16, 0x7},
594 	{12, 0x5},
595 	{8,  0x3},
596 	{4,  0x1}
597 };
598 
599 BRCMF_FW_DEF(43143, "brcmfmac43143-sdio");
600 BRCMF_FW_DEF(43241B0, "brcmfmac43241b0-sdio");
601 BRCMF_FW_DEF(43241B4, "brcmfmac43241b4-sdio");
602 BRCMF_FW_DEF(43241B5, "brcmfmac43241b5-sdio");
603 BRCMF_FW_DEF(4329, "brcmfmac4329-sdio");
604 BRCMF_FW_DEF(4330, "brcmfmac4330-sdio");
605 BRCMF_FW_DEF(4334, "brcmfmac4334-sdio");
606 BRCMF_FW_DEF(43340, "brcmfmac43340-sdio");
607 BRCMF_FW_DEF(4335, "brcmfmac4335-sdio");
608 BRCMF_FW_DEF(43362, "brcmfmac43362-sdio");
609 BRCMF_FW_DEF(4339, "brcmfmac4339-sdio");
610 BRCMF_FW_DEF(43430A0, "brcmfmac43430a0-sdio");
611 /* Note the names are not postfixed with a1 for backward compatibility */
612 BRCMF_FW_DEF(43430A1, "brcmfmac43430-sdio");
613 BRCMF_FW_DEF(43455, "brcmfmac43455-sdio");
614 BRCMF_FW_DEF(43456, "brcmfmac43456-sdio");
615 BRCMF_FW_DEF(4354, "brcmfmac4354-sdio");
616 BRCMF_FW_DEF(4356, "brcmfmac4356-sdio");
617 BRCMF_FW_DEF(4373, "brcmfmac4373-sdio");
618 BRCMF_FW_DEF(43012, "brcmfmac43012-sdio");
619 
620 static const struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
621 	BRCMF_FW_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
622 	BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
623 	BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
624 	BRCMF_FW_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
625 	BRCMF_FW_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
626 	BRCMF_FW_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
627 	BRCMF_FW_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
628 	BRCMF_FW_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
629 	BRCMF_FW_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
630 	BRCMF_FW_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
631 	BRCMF_FW_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
632 	BRCMF_FW_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
633 	BRCMF_FW_ENTRY(BRCM_CC_43430_CHIP_ID, 0x00000001, 43430A0),
634 	BRCMF_FW_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFE, 43430A1),
635 	BRCMF_FW_ENTRY(BRCM_CC_4345_CHIP_ID, 0x00000200, 43456),
636 	BRCMF_FW_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFDC0, 43455),
637 	BRCMF_FW_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
638 	BRCMF_FW_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
639 	BRCMF_FW_ENTRY(CY_CC_4373_CHIP_ID, 0xFFFFFFFF, 4373),
640 	BRCMF_FW_ENTRY(CY_CC_43012_CHIP_ID, 0xFFFFFFFF, 43012)
641 };
642 
643 static void pkt_align(struct sk_buff *p, int len, int align)
644 {
645 	uint datalign;
646 	datalign = (unsigned long)(p->data);
647 	datalign = roundup(datalign, (align)) - datalign;
648 	if (datalign)
649 		skb_pull(p, datalign);
650 	__skb_trim(p, len);
651 }
652 
653 /* To check if there's window offered */
654 static bool data_ok(struct brcmf_sdio *bus)
655 {
656 	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
657 	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
658 }
659 
660 static int
661 brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
662 {
663 	u8 wr_val = 0, rd_val, cmp_val, bmask;
664 	int err = 0;
665 	int err_cnt = 0;
666 	int try_cnt = 0;
667 
668 	brcmf_dbg(TRACE, "Enter: on=%d\n", on);
669 
670 	sdio_retune_crc_disable(bus->sdiodev->func1);
671 
672 	/* Cannot re-tune if device is asleep; defer till we're awake */
673 	if (on)
674 		sdio_retune_hold_now(bus->sdiodev->func1);
675 
676 	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
677 	/* 1st KSO write goes to AOS wake up core if device is asleep  */
678 	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val, &err);
679 
680 	/* In case of 43012 chip, the chip could go down immediately after
681 	 * KSO bit is cleared. So the further reads of KSO register could
682 	 * fail. Thereby just bailing out immediately after clearing KSO
683 	 * bit, to avoid polling of KSO bit.
684 	 */
685 	if (!on && bus->ci->chip == CY_CC_43012_CHIP_ID)
686 		return err;
687 
688 	if (on) {
689 		/* device WAKEUP through KSO:
690 		 * write bit 0 & read back until
691 		 * both bits 0 (kso bit) & 1 (dev on status) are set
692 		 */
693 		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
694 			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
695 		bmask = cmp_val;
696 		usleep_range(2000, 3000);
697 	} else {
698 		/* Put device to sleep, turn off KSO */
699 		cmp_val = 0;
700 		/* only check for bit0, bit1(dev on status) may not
701 		 * get cleared right away
702 		 */
703 		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
704 	}
705 
706 	do {
707 		/* reliable KSO bit set/clr:
708 		 * the sdiod sleep write access is synced to PMU 32khz clk
709 		 * just one write attempt may fail,
710 		 * read it back until it matches written value
711 		 */
712 		rd_val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
713 					   &err);
714 		if (!err) {
715 			if ((rd_val & bmask) == cmp_val)
716 				break;
717 			err_cnt = 0;
718 		}
719 		/* bail out upon subsequent access errors */
720 		if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
721 			break;
722 
723 		udelay(KSO_WAIT_US);
724 		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, wr_val,
725 				   &err);
726 
727 	} while (try_cnt++ < MAX_KSO_ATTEMPTS);
728 
729 	if (try_cnt > 2)
730 		brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
731 			  rd_val, err);
732 
733 	if (try_cnt > MAX_KSO_ATTEMPTS)
734 		brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
735 
736 	if (on)
737 		sdio_retune_release(bus->sdiodev->func1);
738 
739 	sdio_retune_crc_enable(bus->sdiodev->func1);
740 
741 	return err;
742 }
743 
744 #define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)
745 
746 /* Turn backplane clock on or off */
747 static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
748 {
749 	int err;
750 	u8 clkctl, clkreq, devctl;
751 	unsigned long timeout;
752 
753 	brcmf_dbg(SDIO, "Enter\n");
754 
755 	clkctl = 0;
756 
757 	if (bus->sr_enabled) {
758 		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
759 		return 0;
760 	}
761 
762 	if (on) {
763 		/* Request HT Avail */
764 		clkreq =
765 		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
766 
767 		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
768 				   clkreq, &err);
769 		if (err) {
770 			brcmf_err("HT Avail request error: %d\n", err);
771 			return -EBADE;
772 		}
773 
774 		/* Check current status */
775 		clkctl = brcmf_sdiod_readb(bus->sdiodev,
776 					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
777 		if (err) {
778 			brcmf_err("HT Avail read error: %d\n", err);
779 			return -EBADE;
780 		}
781 
782 		/* Go to pending and await interrupt if appropriate */
783 		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
784 			/* Allow only clock-available interrupt */
785 			devctl = brcmf_sdiod_readb(bus->sdiodev,
786 						   SBSDIO_DEVICE_CTL, &err);
787 			if (err) {
788 				brcmf_err("Devctl error setting CA: %d\n", err);
789 				return -EBADE;
790 			}
791 
792 			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
793 			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
794 					   devctl, &err);
795 			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
796 			bus->clkstate = CLK_PENDING;
797 
798 			return 0;
799 		} else if (bus->clkstate == CLK_PENDING) {
800 			/* Cancel CA-only interrupt filter */
801 			devctl = brcmf_sdiod_readb(bus->sdiodev,
802 						   SBSDIO_DEVICE_CTL, &err);
803 			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
804 			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
805 					   devctl, &err);
806 		}
807 
808 		/* Otherwise, wait here (polling) for HT Avail */
809 		timeout = jiffies +
810 			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
811 		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
812 			clkctl = brcmf_sdiod_readb(bus->sdiodev,
813 						   SBSDIO_FUNC1_CHIPCLKCSR,
814 						   &err);
815 			if (time_after(jiffies, timeout))
816 				break;
817 			else
818 				usleep_range(5000, 10000);
819 		}
820 		if (err) {
821 			brcmf_err("HT Avail request error: %d\n", err);
822 			return -EBADE;
823 		}
824 		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
825 			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
826 				  PMU_MAX_TRANSITION_DLY, clkctl);
827 			return -EBADE;
828 		}
829 
830 		/* Mark clock available */
831 		bus->clkstate = CLK_AVAIL;
832 		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
833 
834 #if defined(DEBUG)
835 		if (!bus->alp_only) {
836 			if (SBSDIO_ALPONLY(clkctl))
837 				brcmf_err("HT Clock should be on\n");
838 		}
839 #endif				/* defined (DEBUG) */
840 
841 	} else {
842 		clkreq = 0;
843 
844 		if (bus->clkstate == CLK_PENDING) {
845 			/* Cancel CA-only interrupt filter */
846 			devctl = brcmf_sdiod_readb(bus->sdiodev,
847 						   SBSDIO_DEVICE_CTL, &err);
848 			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
849 			brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_DEVICE_CTL,
850 					   devctl, &err);
851 		}
852 
853 		bus->clkstate = CLK_SDONLY;
854 		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
855 				   clkreq, &err);
856 		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
857 		if (err) {
858 			brcmf_err("Failed access turning clock off: %d\n",
859 				  err);
860 			return -EBADE;
861 		}
862 	}
863 	return 0;
864 }
865 
866 /* Change idle/active SD state */
867 static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
868 {
869 	brcmf_dbg(SDIO, "Enter\n");
870 
871 	if (on)
872 		bus->clkstate = CLK_SDONLY;
873 	else
874 		bus->clkstate = CLK_NONE;
875 
876 	return 0;
877 }
878 
879 /* Transition SD and backplane clock readiness */
880 static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
881 {
882 #ifdef DEBUG
883 	uint oldstate = bus->clkstate;
884 #endif				/* DEBUG */
885 
886 	brcmf_dbg(SDIO, "Enter\n");
887 
888 	/* Early exit if we're already there */
889 	if (bus->clkstate == target)
890 		return 0;
891 
892 	switch (target) {
893 	case CLK_AVAIL:
894 		/* Make sure SD clock is available */
895 		if (bus->clkstate == CLK_NONE)
896 			brcmf_sdio_sdclk(bus, true);
897 		/* Now request HT Avail on the backplane */
898 		brcmf_sdio_htclk(bus, true, pendok);
899 		break;
900 
901 	case CLK_SDONLY:
902 		/* Remove HT request, or bring up SD clock */
903 		if (bus->clkstate == CLK_NONE)
904 			brcmf_sdio_sdclk(bus, true);
905 		else if (bus->clkstate == CLK_AVAIL)
906 			brcmf_sdio_htclk(bus, false, false);
907 		else
908 			brcmf_err("request for %d -> %d\n",
909 				  bus->clkstate, target);
910 		break;
911 
912 	case CLK_NONE:
913 		/* Make sure to remove HT request */
914 		if (bus->clkstate == CLK_AVAIL)
915 			brcmf_sdio_htclk(bus, false, false);
916 		/* Now remove the SD clock */
917 		brcmf_sdio_sdclk(bus, false);
918 		break;
919 	}
920 #ifdef DEBUG
921 	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
922 #endif				/* DEBUG */
923 
924 	return 0;
925 }
926 
927 static int
928 brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
929 {
930 	int err = 0;
931 	u8 clkcsr;
932 
933 	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
934 		  (sleep ? "SLEEP" : "WAKE"),
935 		  (bus->sleeping ? "SLEEP" : "WAKE"));
936 
937 	/* If SR is enabled control bus state with KSO */
938 	if (bus->sr_enabled) {
939 		/* Done if we're already in the requested state */
940 		if (sleep == bus->sleeping)
941 			goto end;
942 
943 		/* Going to sleep */
944 		if (sleep) {
945 			clkcsr = brcmf_sdiod_readb(bus->sdiodev,
946 						   SBSDIO_FUNC1_CHIPCLKCSR,
947 						   &err);
948 			if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
949 				brcmf_dbg(SDIO, "no clock, set ALP\n");
950 				brcmf_sdiod_writeb(bus->sdiodev,
951 						   SBSDIO_FUNC1_CHIPCLKCSR,
952 						   SBSDIO_ALP_AVAIL_REQ, &err);
953 			}
954 			err = brcmf_sdio_kso_control(bus, false);
955 		} else {
956 			err = brcmf_sdio_kso_control(bus, true);
957 		}
958 		if (err) {
959 			brcmf_err("error while changing bus sleep state %d\n",
960 				  err);
961 			goto done;
962 		}
963 	}
964 
965 end:
966 	/* control clocks */
967 	if (sleep) {
968 		if (!bus->sr_enabled)
969 			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
970 	} else {
971 		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
972 		brcmf_sdio_wd_timer(bus, true);
973 	}
974 	bus->sleeping = sleep;
975 	brcmf_dbg(SDIO, "new state %s\n",
976 		  (sleep ? "SLEEP" : "WAKE"));
977 done:
978 	brcmf_dbg(SDIO, "Exit: err=%d\n", err);
979 	return err;
980 
981 }
982 
983 #ifdef DEBUG
984 static inline bool brcmf_sdio_valid_shared_address(u32 addr)
985 {
986 	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
987 }
988 
989 static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
990 				 struct sdpcm_shared *sh)
991 {
992 	u32 addr = 0;
993 	int rv;
994 	u32 shaddr = 0;
995 	struct sdpcm_shared_le sh_le;
996 	__le32 addr_le;
997 
998 	sdio_claim_host(bus->sdiodev->func1);
999 	brcmf_sdio_bus_sleep(bus, false, false);
1000 
1001 	/*
1002 	 * Read last word in socram to determine
1003 	 * address of sdpcm_shared structure
1004 	 */
1005 	shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
1006 	if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
1007 		shaddr -= bus->ci->srsize;
1008 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
1009 			       (u8 *)&addr_le, 4);
1010 	if (rv < 0)
1011 		goto fail;
1012 
1013 	/*
1014 	 * Check if addr is valid.
1015 	 * NVRAM length at the end of memory should have been overwritten.
1016 	 */
1017 	addr = le32_to_cpu(addr_le);
1018 	if (!brcmf_sdio_valid_shared_address(addr)) {
1019 		brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
1020 		rv = -EINVAL;
1021 		goto fail;
1022 	}
1023 
1024 	brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
1025 
1026 	/* Read hndrte_shared structure */
1027 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
1028 			       sizeof(struct sdpcm_shared_le));
1029 	if (rv < 0)
1030 		goto fail;
1031 
1032 	sdio_release_host(bus->sdiodev->func1);
1033 
1034 	/* Endianness */
1035 	sh->flags = le32_to_cpu(sh_le.flags);
1036 	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
1037 	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
1038 	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
1039 	sh->assert_line = le32_to_cpu(sh_le.assert_line);
1040 	sh->console_addr = le32_to_cpu(sh_le.console_addr);
1041 	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
1042 
1043 	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
1044 		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
1045 			  SDPCM_SHARED_VERSION,
1046 			  sh->flags & SDPCM_SHARED_VERSION_MASK);
1047 		return -EPROTO;
1048 	}
1049 	return 0;
1050 
1051 fail:
1052 	brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
1053 		  rv, addr);
1054 	sdio_release_host(bus->sdiodev->func1);
1055 	return rv;
1056 }
1057 
1058 static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1059 {
1060 	struct sdpcm_shared sh;
1061 
1062 	if (brcmf_sdio_readshared(bus, &sh) == 0)
1063 		bus->console_addr = sh.console_addr;
1064 }
1065 #else
1066 static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1067 {
1068 }
1069 #endif /* DEBUG */
1070 
1071 static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1072 {
1073 	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
1074 	struct brcmf_core *core = bus->sdio_core;
1075 	u32 intstatus = 0;
1076 	u32 hmb_data;
1077 	u8 fcbits;
1078 	int ret;
1079 
1080 	brcmf_dbg(SDIO, "Enter\n");
1081 
1082 	/* Read mailbox data and ack that we did so */
1083 	hmb_data = brcmf_sdiod_readl(sdiod,
1084 				     core->base + SD_REG(tohostmailboxdata),
1085 				     &ret);
1086 
1087 	if (!ret)
1088 		brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
1089 				   SMB_INT_ACK, &ret);
1090 
1091 	bus->sdcnt.f1regdata += 2;
1092 
1093 	/* dongle indicates the firmware has halted/crashed */
1094 	if (hmb_data & HMB_DATA_FWHALT) {
1095 		brcmf_dbg(SDIO, "mailbox indicates firmware halted\n");
1096 		brcmf_fw_crashed(&sdiod->func1->dev);
1097 	}
1098 
1099 	/* Dongle recomposed rx frames, accept them again */
1100 	if (hmb_data & HMB_DATA_NAKHANDLED) {
1101 		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1102 			  bus->rx_seq);
1103 		if (!bus->rxskip)
1104 			brcmf_err("unexpected NAKHANDLED!\n");
1105 
1106 		bus->rxskip = false;
1107 		intstatus |= I_HMB_FRAME_IND;
1108 	}
1109 
1110 	/*
1111 	 * DEVREADY does not occur with gSPI.
1112 	 */
1113 	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1114 		bus->sdpcm_ver =
1115 		    (hmb_data & HMB_DATA_VERSION_MASK) >>
1116 		    HMB_DATA_VERSION_SHIFT;
1117 		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1118 			brcmf_err("Version mismatch, dongle reports %d, "
1119 				  "expecting %d\n",
1120 				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
1121 		else
1122 			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1123 				  bus->sdpcm_ver);
1124 
1125 		/*
1126 		 * Retrieve console state address now that firmware should have
1127 		 * updated it.
1128 		 */
1129 		brcmf_sdio_get_console_addr(bus);
1130 	}
1131 
1132 	/*
1133 	 * Flow Control has been moved into the RX headers and this out of band
1134 	 * method isn't used any more.
1135 	 * remaining backward compatible with older dongles.
1136 	 */
1137 	if (hmb_data & HMB_DATA_FC) {
1138 		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1139 							HMB_DATA_FCDATA_SHIFT;
1140 
1141 		if (fcbits & ~bus->flowcontrol)
1142 			bus->sdcnt.fc_xoff++;
1143 
1144 		if (bus->flowcontrol & ~fcbits)
1145 			bus->sdcnt.fc_xon++;
1146 
1147 		bus->sdcnt.fc_rcvd++;
1148 		bus->flowcontrol = fcbits;
1149 	}
1150 
1151 	/* Shouldn't be any others */
1152 	if (hmb_data & ~(HMB_DATA_DEVREADY |
1153 			 HMB_DATA_NAKHANDLED |
1154 			 HMB_DATA_FC |
1155 			 HMB_DATA_FWREADY |
1156 			 HMB_DATA_FWHALT |
1157 			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1158 		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1159 			  hmb_data);
1160 
1161 	return intstatus;
1162 }
1163 
1164 static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1165 {
1166 	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
1167 	struct brcmf_core *core = bus->sdio_core;
1168 	uint retries = 0;
1169 	u16 lastrbc;
1170 	u8 hi, lo;
1171 	int err;
1172 
1173 	brcmf_err("%sterminate frame%s\n",
1174 		  abort ? "abort command, " : "",
1175 		  rtx ? ", send NAK" : "");
1176 
1177 	if (abort)
1178 		brcmf_sdiod_abort(bus->sdiodev, bus->sdiodev->func2);
1179 
1180 	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_RF_TERM,
1181 			   &err);
1182 	bus->sdcnt.f1regdata++;
1183 
1184 	/* Wait until the packet has been flushed (device/FIFO stable) */
1185 	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1186 		hi = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCHI,
1187 				       &err);
1188 		lo = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_RFRAMEBCLO,
1189 				       &err);
1190 		bus->sdcnt.f1regdata += 2;
1191 
1192 		if ((hi == 0) && (lo == 0))
1193 			break;
1194 
1195 		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1196 			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1197 				  lastrbc, (hi << 8) + lo);
1198 		}
1199 		lastrbc = (hi << 8) + lo;
1200 	}
1201 
1202 	if (!retries)
1203 		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1204 	else
1205 		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1206 
1207 	if (rtx) {
1208 		bus->sdcnt.rxrtx++;
1209 		brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailbox),
1210 				   SMB_NAK, &err);
1211 
1212 		bus->sdcnt.f1regdata++;
1213 		if (err == 0)
1214 			bus->rxskip = true;
1215 	}
1216 
1217 	/* Clear partial in any case */
1218 	bus->cur_read.len = 0;
1219 }
1220 
1221 static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
1222 {
1223 	struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
1224 	u8 i, hi, lo;
1225 
1226 	/* On failure, abort the command and terminate the frame */
1227 	brcmf_err("sdio error, abort command and terminate frame\n");
1228 	bus->sdcnt.tx_sderrs++;
1229 
1230 	brcmf_sdiod_abort(sdiodev, sdiodev->func2);
1231 	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1232 	bus->sdcnt.f1regdata++;
1233 
1234 	for (i = 0; i < 3; i++) {
1235 		hi = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
1236 		lo = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1237 		bus->sdcnt.f1regdata += 2;
1238 		if ((hi == 0) && (lo == 0))
1239 			break;
1240 	}
1241 }
1242 
1243 /* return total length of buffer chain */
1244 static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1245 {
1246 	struct sk_buff *p;
1247 	uint total;
1248 
1249 	total = 0;
1250 	skb_queue_walk(&bus->glom, p)
1251 		total += p->len;
1252 	return total;
1253 }
1254 
1255 static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1256 {
1257 	struct sk_buff *cur, *next;
1258 
1259 	skb_queue_walk_safe(&bus->glom, cur, next) {
1260 		skb_unlink(cur, &bus->glom);
1261 		brcmu_pkt_buf_free_skb(cur);
1262 	}
1263 }
1264 
1265 /**
1266  * brcmfmac sdio bus specific header
1267  * This is the lowest layer header wrapped on the packets transmitted between
1268  * host and WiFi dongle which contains information needed for SDIO core and
1269  * firmware
1270  *
1271  * It consists of 3 parts: hardware header, hardware extension header and
1272  * software header
1273  * hardware header (frame tag) - 4 bytes
1274  * Byte 0~1: Frame length
1275  * Byte 2~3: Checksum, bit-wise inverse of frame length
1276  * hardware extension header - 8 bytes
1277  * Tx glom mode only, N/A for Rx or normal Tx
1278  * Byte 0~1: Packet length excluding hw frame tag
1279  * Byte 2: Reserved
1280  * Byte 3: Frame flags, bit 0: last frame indication
1281  * Byte 4~5: Reserved
1282  * Byte 6~7: Tail padding length
1283  * software header - 8 bytes
1284  * Byte 0: Rx/Tx sequence number
1285  * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
1286  * Byte 2: Length of next data frame, reserved for Tx
1287  * Byte 3: Data offset
1288  * Byte 4: Flow control bits, reserved for Tx
1289  * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
1290  * Byte 6~7: Reserved
1291  */
1292 #define SDPCM_HWHDR_LEN			4
1293 #define SDPCM_HWEXT_LEN			8
1294 #define SDPCM_SWHDR_LEN			8
1295 #define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
1296 /* software header */
1297 #define SDPCM_SEQ_MASK			0x000000ff
1298 #define SDPCM_SEQ_WRAP			256
1299 #define SDPCM_CHANNEL_MASK		0x00000f00
1300 #define SDPCM_CHANNEL_SHIFT		8
1301 #define SDPCM_CONTROL_CHANNEL		0	/* Control */
1302 #define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
1303 #define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
1304 #define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
1305 #define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
1306 #define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
1307 #define SDPCM_NEXTLEN_MASK		0x00ff0000
1308 #define SDPCM_NEXTLEN_SHIFT		16
1309 #define SDPCM_DOFFSET_MASK		0xff000000
1310 #define SDPCM_DOFFSET_SHIFT		24
1311 #define SDPCM_FCMASK_MASK		0x000000ff
1312 #define SDPCM_WINDOW_MASK		0x0000ff00
1313 #define SDPCM_WINDOW_SHIFT		8
1314 
1315 static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
1316 {
1317 	u32 hdrvalue;
1318 	hdrvalue = *(u32 *)swheader;
1319 	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
1320 }
1321 
1322 static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
1323 {
1324 	u32 hdrvalue;
1325 	u8 ret;
1326 
1327 	hdrvalue = *(u32 *)swheader;
1328 	ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);
1329 
1330 	return (ret == SDPCM_EVENT_CHANNEL);
1331 }
1332 
1333 static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
1334 			      struct brcmf_sdio_hdrinfo *rd,
1335 			      enum brcmf_sdio_frmtype type)
1336 {
1337 	u16 len, checksum;
1338 	u8 rx_seq, fc, tx_seq_max;
1339 	u32 swheader;
1340 
1341 	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1342 
1343 	/* hw header */
1344 	len = get_unaligned_le16(header);
1345 	checksum = get_unaligned_le16(header + sizeof(u16));
1346 	/* All zero means no more to read */
1347 	if (!(len | checksum)) {
1348 		bus->rxpending = false;
1349 		return -ENODATA;
1350 	}
1351 	if ((u16)(~(len ^ checksum))) {
1352 		brcmf_err("HW header checksum error\n");
1353 		bus->sdcnt.rx_badhdr++;
1354 		brcmf_sdio_rxfail(bus, false, false);
1355 		return -EIO;
1356 	}
1357 	if (len < SDPCM_HDRLEN) {
1358 		brcmf_err("HW header length error\n");
1359 		return -EPROTO;
1360 	}
1361 	if (type == BRCMF_SDIO_FT_SUPER &&
1362 	    (roundup(len, bus->blocksize) != rd->len)) {
1363 		brcmf_err("HW superframe header length error\n");
1364 		return -EPROTO;
1365 	}
1366 	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1367 		brcmf_err("HW subframe header length error\n");
1368 		return -EPROTO;
1369 	}
1370 	rd->len = len;
1371 
1372 	/* software header */
1373 	header += SDPCM_HWHDR_LEN;
1374 	swheader = le32_to_cpu(*(__le32 *)header);
1375 	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1376 		brcmf_err("Glom descriptor found in superframe head\n");
1377 		rd->len = 0;
1378 		return -EINVAL;
1379 	}
1380 	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
1381 	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1382 	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
1383 	    type != BRCMF_SDIO_FT_SUPER) {
1384 		brcmf_err("HW header length too long\n");
1385 		bus->sdcnt.rx_toolong++;
1386 		brcmf_sdio_rxfail(bus, false, false);
1387 		rd->len = 0;
1388 		return -EPROTO;
1389 	}
1390 	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1391 		brcmf_err("Wrong channel for superframe\n");
1392 		rd->len = 0;
1393 		return -EINVAL;
1394 	}
1395 	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
1396 	    rd->channel != SDPCM_EVENT_CHANNEL) {
1397 		brcmf_err("Wrong channel for subframe\n");
1398 		rd->len = 0;
1399 		return -EINVAL;
1400 	}
1401 	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1402 	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1403 		brcmf_err("seq %d: bad data offset\n", rx_seq);
1404 		bus->sdcnt.rx_badhdr++;
1405 		brcmf_sdio_rxfail(bus, false, false);
1406 		rd->len = 0;
1407 		return -ENXIO;
1408 	}
1409 	if (rd->seq_num != rx_seq) {
1410 		brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
1411 		bus->sdcnt.rx_badseq++;
1412 		rd->seq_num = rx_seq;
1413 	}
1414 	/* no need to check the reset for subframe */
1415 	if (type == BRCMF_SDIO_FT_SUB)
1416 		return 0;
1417 	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1418 	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
1419 		/* only warm for NON glom packet */
1420 		if (rd->channel != SDPCM_GLOM_CHANNEL)
1421 			brcmf_err("seq %d: next length error\n", rx_seq);
1422 		rd->len_nxtfrm = 0;
1423 	}
1424 	swheader = le32_to_cpu(*(__le32 *)(header + 4));
1425 	fc = swheader & SDPCM_FCMASK_MASK;
1426 	if (bus->flowcontrol != fc) {
1427 		if (~bus->flowcontrol & fc)
1428 			bus->sdcnt.fc_xoff++;
1429 		if (bus->flowcontrol & ~fc)
1430 			bus->sdcnt.fc_xon++;
1431 		bus->sdcnt.fc_rcvd++;
1432 		bus->flowcontrol = fc;
1433 	}
1434 	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1435 	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1436 		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1437 		tx_seq_max = bus->tx_seq + 2;
1438 	}
1439 	bus->tx_max = tx_seq_max;
1440 
1441 	return 0;
1442 }
1443 
1444 static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
1445 {
1446 	*(__le16 *)header = cpu_to_le16(frm_length);
1447 	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
1448 }
1449 
1450 static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
1451 			      struct brcmf_sdio_hdrinfo *hd_info)
1452 {
1453 	u32 hdrval;
1454 	u8 hdr_offset;
1455 
1456 	brcmf_sdio_update_hwhdr(header, hd_info->len);
1457 	hdr_offset = SDPCM_HWHDR_LEN;
1458 
1459 	if (bus->txglom) {
1460 		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
1461 		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1462 		hdrval = (u16)hd_info->tail_pad << 16;
1463 		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
1464 		hdr_offset += SDPCM_HWEXT_LEN;
1465 	}
1466 
1467 	hdrval = hd_info->seq_num;
1468 	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
1469 		  SDPCM_CHANNEL_MASK;
1470 	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
1471 		  SDPCM_DOFFSET_MASK;
1472 	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1473 	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
1474 	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1475 }
1476 
1477 static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1478 {
1479 	u16 dlen, totlen;
1480 	u8 *dptr, num = 0;
1481 	u16 sublen;
1482 	struct sk_buff *pfirst, *pnext;
1483 
1484 	int errcode;
1485 	u8 doff;
1486 
1487 	struct brcmf_sdio_hdrinfo rd_new;
1488 
1489 	/* If packets, issue read(s) and send up packet chain */
1490 	/* Return sequence numbers consumed? */
1491 
1492 	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1493 		  bus->glomd, skb_peek(&bus->glom));
1494 
1495 	/* If there's a descriptor, generate the packet chain */
1496 	if (bus->glomd) {
1497 		pfirst = pnext = NULL;
1498 		dlen = (u16) (bus->glomd->len);
1499 		dptr = bus->glomd->data;
1500 		if (!dlen || (dlen & 1)) {
1501 			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1502 				  dlen);
1503 			dlen = 0;
1504 		}
1505 
1506 		for (totlen = num = 0; dlen; num++) {
1507 			/* Get (and move past) next length */
1508 			sublen = get_unaligned_le16(dptr);
1509 			dlen -= sizeof(u16);
1510 			dptr += sizeof(u16);
1511 			if ((sublen < SDPCM_HDRLEN) ||
1512 			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1513 				brcmf_err("descriptor len %d bad: %d\n",
1514 					  num, sublen);
1515 				pnext = NULL;
1516 				break;
1517 			}
1518 			if (sublen % bus->sgentry_align) {
1519 				brcmf_err("sublen %d not multiple of %d\n",
1520 					  sublen, bus->sgentry_align);
1521 			}
1522 			totlen += sublen;
1523 
1524 			/* For last frame, adjust read len so total
1525 				 is a block multiple */
1526 			if (!dlen) {
1527 				sublen +=
1528 				    (roundup(totlen, bus->blocksize) - totlen);
1529 				totlen = roundup(totlen, bus->blocksize);
1530 			}
1531 
1532 			/* Allocate/chain packet for next subframe */
1533 			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1534 			if (pnext == NULL) {
1535 				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1536 					  num, sublen);
1537 				break;
1538 			}
1539 			skb_queue_tail(&bus->glom, pnext);
1540 
1541 			/* Adhere to start alignment requirements */
1542 			pkt_align(pnext, sublen, bus->sgentry_align);
1543 		}
1544 
1545 		/* If all allocations succeeded, save packet chain
1546 			 in bus structure */
1547 		if (pnext) {
1548 			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1549 				  totlen, num);
1550 			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
1551 			    totlen != bus->cur_read.len) {
1552 				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1553 					  bus->cur_read.len, totlen, rxseq);
1554 			}
1555 			pfirst = pnext = NULL;
1556 		} else {
1557 			brcmf_sdio_free_glom(bus);
1558 			num = 0;
1559 		}
1560 
1561 		/* Done with descriptor packet */
1562 		brcmu_pkt_buf_free_skb(bus->glomd);
1563 		bus->glomd = NULL;
1564 		bus->cur_read.len = 0;
1565 	}
1566 
1567 	/* Ok -- either we just generated a packet chain,
1568 		 or had one from before */
1569 	if (!skb_queue_empty(&bus->glom)) {
1570 		if (BRCMF_GLOM_ON()) {
1571 			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1572 			skb_queue_walk(&bus->glom, pnext) {
1573 				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
1574 					  pnext, (u8 *) (pnext->data),
1575 					  pnext->len, pnext->len);
1576 			}
1577 		}
1578 
1579 		pfirst = skb_peek(&bus->glom);
1580 		dlen = (u16) brcmf_sdio_glom_len(bus);
1581 
1582 		/* Do an SDIO read for the superframe.  Configurable iovar to
1583 		 * read directly into the chained packet, or allocate a large
1584 		 * packet and and copy into the chain.
1585 		 */
1586 		sdio_claim_host(bus->sdiodev->func1);
1587 		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
1588 						 &bus->glom, dlen);
1589 		sdio_release_host(bus->sdiodev->func1);
1590 		bus->sdcnt.f2rxdata++;
1591 
1592 		/* On failure, kill the superframe */
1593 		if (errcode < 0) {
1594 			brcmf_err("glom read of %d bytes failed: %d\n",
1595 				  dlen, errcode);
1596 
1597 			sdio_claim_host(bus->sdiodev->func1);
1598 			brcmf_sdio_rxfail(bus, true, false);
1599 			bus->sdcnt.rxglomfail++;
1600 			brcmf_sdio_free_glom(bus);
1601 			sdio_release_host(bus->sdiodev->func1);
1602 			return 0;
1603 		}
1604 
1605 		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1606 				   pfirst->data, min_t(int, pfirst->len, 48),
1607 				   "SUPERFRAME:\n");
1608 
1609 		rd_new.seq_num = rxseq;
1610 		rd_new.len = dlen;
1611 		sdio_claim_host(bus->sdiodev->func1);
1612 		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
1613 					     BRCMF_SDIO_FT_SUPER);
1614 		sdio_release_host(bus->sdiodev->func1);
1615 		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1616 
1617 		/* Remove superframe header, remember offset */
1618 		skb_pull(pfirst, rd_new.dat_offset);
1619 		num = 0;
1620 
1621 		/* Validate all the subframe headers */
1622 		skb_queue_walk(&bus->glom, pnext) {
1623 			/* leave when invalid subframe is found */
1624 			if (errcode)
1625 				break;
1626 
1627 			rd_new.len = pnext->len;
1628 			rd_new.seq_num = rxseq++;
1629 			sdio_claim_host(bus->sdiodev->func1);
1630 			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
1631 						     BRCMF_SDIO_FT_SUB);
1632 			sdio_release_host(bus->sdiodev->func1);
1633 			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1634 					   pnext->data, 32, "subframe:\n");
1635 
1636 			num++;
1637 		}
1638 
1639 		if (errcode) {
1640 			/* Terminate frame on error */
1641 			sdio_claim_host(bus->sdiodev->func1);
1642 			brcmf_sdio_rxfail(bus, true, false);
1643 			bus->sdcnt.rxglomfail++;
1644 			brcmf_sdio_free_glom(bus);
1645 			sdio_release_host(bus->sdiodev->func1);
1646 			bus->cur_read.len = 0;
1647 			return 0;
1648 		}
1649 
1650 		/* Basic SD framing looks ok - process each packet (header) */
1651 
1652 		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1653 			dptr = (u8 *) (pfirst->data);
1654 			sublen = get_unaligned_le16(dptr);
1655 			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1656 
1657 			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1658 					   dptr, pfirst->len,
1659 					   "Rx Subframe Data:\n");
1660 
1661 			__skb_trim(pfirst, sublen);
1662 			skb_pull(pfirst, doff);
1663 
1664 			if (pfirst->len == 0) {
1665 				skb_unlink(pfirst, &bus->glom);
1666 				brcmu_pkt_buf_free_skb(pfirst);
1667 				continue;
1668 			}
1669 
1670 			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1671 					   pfirst->data,
1672 					   min_t(int, pfirst->len, 32),
1673 					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1674 					   bus->glom.qlen, pfirst, pfirst->data,
1675 					   pfirst->len, pfirst->next,
1676 					   pfirst->prev);
1677 			skb_unlink(pfirst, &bus->glom);
1678 			if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
1679 				brcmf_rx_event(bus->sdiodev->dev, pfirst);
1680 			else
1681 				brcmf_rx_frame(bus->sdiodev->dev, pfirst,
1682 					       false);
1683 			bus->sdcnt.rxglompkts++;
1684 		}
1685 
1686 		bus->sdcnt.rxglomframes++;
1687 	}
1688 	return num;
1689 }
1690 
1691 static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
1692 				     bool *pending)
1693 {
1694 	DECLARE_WAITQUEUE(wait, current);
1695 	int timeout = DCMD_RESP_TIMEOUT;
1696 
1697 	/* Wait until control frame is available */
1698 	add_wait_queue(&bus->dcmd_resp_wait, &wait);
1699 	set_current_state(TASK_INTERRUPTIBLE);
1700 
1701 	while (!(*condition) && (!signal_pending(current) && timeout))
1702 		timeout = schedule_timeout(timeout);
1703 
1704 	if (signal_pending(current))
1705 		*pending = true;
1706 
1707 	set_current_state(TASK_RUNNING);
1708 	remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1709 
1710 	return timeout;
1711 }
1712 
1713 static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1714 {
1715 	wake_up_interruptible(&bus->dcmd_resp_wait);
1716 
1717 	return 0;
1718 }
1719 static void
1720 brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1721 {
1722 	uint rdlen, pad;
1723 	u8 *buf = NULL, *rbuf;
1724 	int sdret;
1725 
1726 	brcmf_dbg(SDIO, "Enter\n");
1727 	if (bus->rxblen)
1728 		buf = vzalloc(bus->rxblen);
1729 	if (!buf)
1730 		goto done;
1731 
1732 	rbuf = bus->rxbuf;
1733 	pad = ((unsigned long)rbuf % bus->head_align);
1734 	if (pad)
1735 		rbuf += (bus->head_align - pad);
1736 
1737 	/* Copy the already-read portion over */
1738 	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1739 	if (len <= BRCMF_FIRSTREAD)
1740 		goto gotpkt;
1741 
1742 	/* Raise rdlen to next SDIO block to avoid tail command */
1743 	rdlen = len - BRCMF_FIRSTREAD;
1744 	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1745 		pad = bus->blocksize - (rdlen % bus->blocksize);
1746 		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1747 		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1748 			rdlen += pad;
1749 	} else if (rdlen % bus->head_align) {
1750 		rdlen += bus->head_align - (rdlen % bus->head_align);
1751 	}
1752 
1753 	/* Drop if the read is too big or it exceeds our maximum */
1754 	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1755 		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1756 			  rdlen, bus->sdiodev->bus_if->maxctl);
1757 		brcmf_sdio_rxfail(bus, false, false);
1758 		goto done;
1759 	}
1760 
1761 	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1762 		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1763 			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1764 		bus->sdcnt.rx_toolong++;
1765 		brcmf_sdio_rxfail(bus, false, false);
1766 		goto done;
1767 	}
1768 
1769 	/* Read remain of frame body */
1770 	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1771 	bus->sdcnt.f2rxdata++;
1772 
1773 	/* Control frame failures need retransmission */
1774 	if (sdret < 0) {
1775 		brcmf_err("read %d control bytes failed: %d\n",
1776 			  rdlen, sdret);
1777 		bus->sdcnt.rxc_errors++;
1778 		brcmf_sdio_rxfail(bus, true, true);
1779 		goto done;
1780 	} else
1781 		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1782 
1783 gotpkt:
1784 
1785 	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1786 			   buf, len, "RxCtrl:\n");
1787 
1788 	/* Point to valid data and indicate its length */
1789 	spin_lock_bh(&bus->rxctl_lock);
1790 	if (bus->rxctl) {
1791 		brcmf_err("last control frame is being processed.\n");
1792 		spin_unlock_bh(&bus->rxctl_lock);
1793 		vfree(buf);
1794 		goto done;
1795 	}
1796 	bus->rxctl = buf + doff;
1797 	bus->rxctl_orig = buf;
1798 	bus->rxlen = len - doff;
1799 	spin_unlock_bh(&bus->rxctl_lock);
1800 
1801 done:
1802 	/* Awake any waiters */
1803 	brcmf_sdio_dcmd_resp_wake(bus);
1804 }
1805 
1806 /* Pad read to blocksize for efficiency */
1807 static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1808 {
1809 	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1810 		*pad = bus->blocksize - (*rdlen % bus->blocksize);
1811 		if (*pad <= bus->roundup && *pad < bus->blocksize &&
1812 		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1813 			*rdlen += *pad;
1814 	} else if (*rdlen % bus->head_align) {
1815 		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1816 	}
1817 }
1818 
1819 static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1820 {
1821 	struct sk_buff *pkt;		/* Packet for event or data frames */
1822 	u16 pad;		/* Number of pad bytes to read */
1823 	uint rxleft = 0;	/* Remaining number of frames allowed */
1824 	int ret;		/* Return code from calls */
1825 	uint rxcount = 0;	/* Total frames read */
1826 	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1827 	u8 head_read = 0;
1828 
1829 	brcmf_dbg(SDIO, "Enter\n");
1830 
1831 	/* Not finished unless we encounter no more frames indication */
1832 	bus->rxpending = true;
1833 
1834 	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1835 	     !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
1836 	     rd->seq_num++, rxleft--) {
1837 
1838 		/* Handle glomming separately */
1839 		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1840 			u8 cnt;
1841 			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1842 				  bus->glomd, skb_peek(&bus->glom));
1843 			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1844 			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1845 			rd->seq_num += cnt - 1;
1846 			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1847 			continue;
1848 		}
1849 
1850 		rd->len_left = rd->len;
1851 		/* read header first for unknow frame length */
1852 		sdio_claim_host(bus->sdiodev->func1);
1853 		if (!rd->len) {
1854 			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
1855 						   bus->rxhdr, BRCMF_FIRSTREAD);
1856 			bus->sdcnt.f2rxhdrs++;
1857 			if (ret < 0) {
1858 				brcmf_err("RXHEADER FAILED: %d\n",
1859 					  ret);
1860 				bus->sdcnt.rx_hdrfail++;
1861 				brcmf_sdio_rxfail(bus, true, true);
1862 				sdio_release_host(bus->sdiodev->func1);
1863 				continue;
1864 			}
1865 
1866 			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1867 					   bus->rxhdr, SDPCM_HDRLEN,
1868 					   "RxHdr:\n");
1869 
1870 			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
1871 					       BRCMF_SDIO_FT_NORMAL)) {
1872 				sdio_release_host(bus->sdiodev->func1);
1873 				if (!bus->rxpending)
1874 					break;
1875 				else
1876 					continue;
1877 			}
1878 
1879 			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1880 				brcmf_sdio_read_control(bus, bus->rxhdr,
1881 							rd->len,
1882 							rd->dat_offset);
1883 				/* prepare the descriptor for the next read */
1884 				rd->len = rd->len_nxtfrm << 4;
1885 				rd->len_nxtfrm = 0;
1886 				/* treat all packet as event if we don't know */
1887 				rd->channel = SDPCM_EVENT_CHANNEL;
1888 				sdio_release_host(bus->sdiodev->func1);
1889 				continue;
1890 			}
1891 			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
1892 				       rd->len - BRCMF_FIRSTREAD : 0;
1893 			head_read = BRCMF_FIRSTREAD;
1894 		}
1895 
1896 		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1897 
1898 		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1899 					    bus->head_align);
1900 		if (!pkt) {
1901 			/* Give up on data, request rtx of events */
1902 			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1903 			brcmf_sdio_rxfail(bus, false,
1904 					    RETRYCHAN(rd->channel));
1905 			sdio_release_host(bus->sdiodev->func1);
1906 			continue;
1907 		}
1908 		skb_pull(pkt, head_read);
1909 		pkt_align(pkt, rd->len_left, bus->head_align);
1910 
1911 		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1912 		bus->sdcnt.f2rxdata++;
1913 		sdio_release_host(bus->sdiodev->func1);
1914 
1915 		if (ret < 0) {
1916 			brcmf_err("read %d bytes from channel %d failed: %d\n",
1917 				  rd->len, rd->channel, ret);
1918 			brcmu_pkt_buf_free_skb(pkt);
1919 			sdio_claim_host(bus->sdiodev->func1);
1920 			brcmf_sdio_rxfail(bus, true,
1921 					    RETRYCHAN(rd->channel));
1922 			sdio_release_host(bus->sdiodev->func1);
1923 			continue;
1924 		}
1925 
1926 		if (head_read) {
1927 			skb_push(pkt, head_read);
1928 			memcpy(pkt->data, bus->rxhdr, head_read);
1929 			head_read = 0;
1930 		} else {
1931 			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
1932 			rd_new.seq_num = rd->seq_num;
1933 			sdio_claim_host(bus->sdiodev->func1);
1934 			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
1935 					       BRCMF_SDIO_FT_NORMAL)) {
1936 				rd->len = 0;
1937 				brcmu_pkt_buf_free_skb(pkt);
1938 				continue;
1939 			}
1940 			bus->sdcnt.rx_readahead_cnt++;
1941 			if (rd->len != roundup(rd_new.len, 16)) {
1942 				brcmf_err("frame length mismatch:read %d, should be %d\n",
1943 					  rd->len,
1944 					  roundup(rd_new.len, 16) >> 4);
1945 				rd->len = 0;
1946 				brcmf_sdio_rxfail(bus, true, true);
1947 				sdio_release_host(bus->sdiodev->func1);
1948 				brcmu_pkt_buf_free_skb(pkt);
1949 				continue;
1950 			}
1951 			sdio_release_host(bus->sdiodev->func1);
1952 			rd->len_nxtfrm = rd_new.len_nxtfrm;
1953 			rd->channel = rd_new.channel;
1954 			rd->dat_offset = rd_new.dat_offset;
1955 
1956 			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
1957 					     BRCMF_DATA_ON()) &&
1958 					   BRCMF_HDRS_ON(),
1959 					   bus->rxhdr, SDPCM_HDRLEN,
1960 					   "RxHdr:\n");
1961 
1962 			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1963 				brcmf_err("readahead on control packet %d?\n",
1964 					  rd_new.seq_num);
1965 				/* Force retry w/normal header read */
1966 				rd->len = 0;
1967 				sdio_claim_host(bus->sdiodev->func1);
1968 				brcmf_sdio_rxfail(bus, false, true);
1969 				sdio_release_host(bus->sdiodev->func1);
1970 				brcmu_pkt_buf_free_skb(pkt);
1971 				continue;
1972 			}
1973 		}
1974 
1975 		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1976 				   pkt->data, rd->len, "Rx Data:\n");
1977 
1978 		/* Save superframe descriptor and allocate packet frame */
1979 		if (rd->channel == SDPCM_GLOM_CHANNEL) {
1980 			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
1981 				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
1982 					  rd->len);
1983 				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1984 						   pkt->data, rd->len,
1985 						   "Glom Data:\n");
1986 				__skb_trim(pkt, rd->len);
1987 				skb_pull(pkt, SDPCM_HDRLEN);
1988 				bus->glomd = pkt;
1989 			} else {
1990 				brcmf_err("%s: glom superframe w/o "
1991 					  "descriptor!\n", __func__);
1992 				sdio_claim_host(bus->sdiodev->func1);
1993 				brcmf_sdio_rxfail(bus, false, false);
1994 				sdio_release_host(bus->sdiodev->func1);
1995 			}
1996 			/* prepare the descriptor for the next read */
1997 			rd->len = rd->len_nxtfrm << 4;
1998 			rd->len_nxtfrm = 0;
1999 			/* treat all packet as event if we don't know */
2000 			rd->channel = SDPCM_EVENT_CHANNEL;
2001 			continue;
2002 		}
2003 
2004 		/* Fill in packet len and prio, deliver upward */
2005 		__skb_trim(pkt, rd->len);
2006 		skb_pull(pkt, rd->dat_offset);
2007 
2008 		if (pkt->len == 0)
2009 			brcmu_pkt_buf_free_skb(pkt);
2010 		else if (rd->channel == SDPCM_EVENT_CHANNEL)
2011 			brcmf_rx_event(bus->sdiodev->dev, pkt);
2012 		else
2013 			brcmf_rx_frame(bus->sdiodev->dev, pkt,
2014 				       false);
2015 
2016 		/* prepare the descriptor for the next read */
2017 		rd->len = rd->len_nxtfrm << 4;
2018 		rd->len_nxtfrm = 0;
2019 		/* treat all packet as event if we don't know */
2020 		rd->channel = SDPCM_EVENT_CHANNEL;
2021 	}
2022 
2023 	rxcount = maxframes - rxleft;
2024 	/* Message if we hit the limit */
2025 	if (!rxleft)
2026 		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2027 	else
2028 		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2029 	/* Back off rxseq if awaiting rtx, update rx_seq */
2030 	if (bus->rxskip)
2031 		rd->seq_num--;
2032 	bus->rx_seq = rd->seq_num;
2033 
2034 	return rxcount;
2035 }
2036 
2037 static void
2038 brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2039 {
2040 	wake_up_interruptible(&bus->ctrl_wait);
2041 	return;
2042 }
2043 
2044 static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
2045 {
2046 	struct brcmf_bus_stats *stats;
2047 	u16 head_pad;
2048 	u8 *dat_buf;
2049 
2050 	dat_buf = (u8 *)(pkt->data);
2051 
2052 	/* Check head padding */
2053 	head_pad = ((unsigned long)dat_buf % bus->head_align);
2054 	if (head_pad) {
2055 		if (skb_headroom(pkt) < head_pad) {
2056 			stats = &bus->sdiodev->bus_if->stats;
2057 			atomic_inc(&stats->pktcowed);
2058 			if (skb_cow_head(pkt, head_pad)) {
2059 				atomic_inc(&stats->pktcow_failed);
2060 				return -ENOMEM;
2061 			}
2062 			head_pad = 0;
2063 		}
2064 		skb_push(pkt, head_pad);
2065 		dat_buf = (u8 *)(pkt->data);
2066 	}
2067 	memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2068 	return head_pad;
2069 }
2070 
2071 /*
2072  * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
2073  * bus layer usage.
2074  */
2075 /* flag marking a dummy skb added for DMA alignment requirement */
2076 #define ALIGN_SKB_FLAG		0x8000
2077 /* bit mask of data length chopped from the previous packet */
2078 #define ALIGN_SKB_CHOP_LEN_MASK	0x7fff
2079 
2080 static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2081 				    struct sk_buff_head *pktq,
2082 				    struct sk_buff *pkt, u16 total_len)
2083 {
2084 	struct brcmf_sdio_dev *sdiodev;
2085 	struct sk_buff *pkt_pad;
2086 	u16 tail_pad, tail_chop, chain_pad;
2087 	unsigned int blksize;
2088 	bool lastfrm;
2089 	int ntail, ret;
2090 
2091 	sdiodev = bus->sdiodev;
2092 	blksize = sdiodev->func2->cur_blksize;
2093 	/* sg entry alignment should be a divisor of block size */
2094 	WARN_ON(blksize % bus->sgentry_align);
2095 
2096 	/* Check tail padding */
2097 	lastfrm = skb_queue_is_last(pktq, pkt);
2098 	tail_pad = 0;
2099 	tail_chop = pkt->len % bus->sgentry_align;
2100 	if (tail_chop)
2101 		tail_pad = bus->sgentry_align - tail_chop;
2102 	chain_pad = (total_len + tail_pad) % blksize;
2103 	if (lastfrm && chain_pad)
2104 		tail_pad += blksize - chain_pad;
2105 	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2106 		pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
2107 						bus->head_align);
2108 		if (pkt_pad == NULL)
2109 			return -ENOMEM;
2110 		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2111 		if (unlikely(ret < 0)) {
2112 			kfree_skb(pkt_pad);
2113 			return ret;
2114 		}
2115 		memcpy(pkt_pad->data,
2116 		       pkt->data + pkt->len - tail_chop,
2117 		       tail_chop);
2118 		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2119 		skb_trim(pkt, pkt->len - tail_chop);
2120 		skb_trim(pkt_pad, tail_pad + tail_chop);
2121 		__skb_queue_after(pktq, pkt, pkt_pad);
2122 	} else {
2123 		ntail = pkt->data_len + tail_pad -
2124 			(pkt->end - pkt->tail);
2125 		if (skb_cloned(pkt) || ntail > 0)
2126 			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
2127 				return -ENOMEM;
2128 		if (skb_linearize(pkt))
2129 			return -ENOMEM;
2130 		__skb_put(pkt, tail_pad);
2131 	}
2132 
2133 	return tail_pad;
2134 }
2135 
2136 /**
2137  * brcmf_sdio_txpkt_prep - packet preparation for transmit
2138  * @bus: brcmf_sdio structure pointer
2139  * @pktq: packet list pointer
2140  * @chan: virtual channel to transmit the packet
2141  *
2142  * Processes to be applied to the packet
2143  *	- Align data buffer pointer
2144  *	- Align data buffer length
2145  *	- Prepare header
2146  * Return: negative value if there is error
2147  */
2148 static int
2149 brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2150 		      uint chan)
2151 {
2152 	u16 head_pad, total_len;
2153 	struct sk_buff *pkt_next;
2154 	u8 txseq;
2155 	int ret;
2156 	struct brcmf_sdio_hdrinfo hd_info = {0};
2157 
2158 	txseq = bus->tx_seq;
2159 	total_len = 0;
2160 	skb_queue_walk(pktq, pkt_next) {
2161 		/* alignment packet inserted in previous
2162 		 * loop cycle can be skipped as it is
2163 		 * already properly aligned and does not
2164 		 * need an sdpcm header.
2165 		 */
2166 		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2167 			continue;
2168 
2169 		/* align packet data pointer */
2170 		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
2171 		if (ret < 0)
2172 			return ret;
2173 		head_pad = (u16)ret;
2174 		if (head_pad)
2175 			memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
2176 
2177 		total_len += pkt_next->len;
2178 
2179 		hd_info.len = pkt_next->len;
2180 		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
2181 		if (bus->txglom && pktq->qlen > 1) {
2182 			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
2183 						       pkt_next, total_len);
2184 			if (ret < 0)
2185 				return ret;
2186 			hd_info.tail_pad = (u16)ret;
2187 			total_len += (u16)ret;
2188 		}
2189 
2190 		hd_info.channel = chan;
2191 		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
2192 		hd_info.seq_num = txseq++;
2193 
2194 		/* Now fill the header */
2195 		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
2196 
2197 		if (BRCMF_BYTES_ON() &&
2198 		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
2199 		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2200 			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2201 					   "Tx Frame:\n");
2202 		else if (BRCMF_HDRS_ON())
2203 			brcmf_dbg_hex_dump(true, pkt_next->data,
2204 					   head_pad + bus->tx_hdrlen,
2205 					   "Tx Header:\n");
2206 	}
2207 	/* Hardware length tag of the first packet should be total
2208 	 * length of the chain (including padding)
2209 	 */
2210 	if (bus->txglom)
2211 		brcmf_sdio_update_hwhdr(__skb_peek(pktq)->data, total_len);
2212 	return 0;
2213 }
2214 
2215 /**
2216  * brcmf_sdio_txpkt_postp - packet post processing for transmit
2217  * @bus: brcmf_sdio structure pointer
2218  * @pktq: packet list pointer
2219  *
2220  * Processes to be applied to the packet
2221  *	- Remove head padding
2222  *	- Remove tail padding
2223  */
2224 static void
2225 brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
2226 {
2227 	u8 *hdr;
2228 	u32 dat_offset;
2229 	u16 tail_pad;
2230 	u16 dummy_flags, chop_len;
2231 	struct sk_buff *pkt_next, *tmp, *pkt_prev;
2232 
2233 	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2234 		dummy_flags = *(u16 *)(pkt_next->cb);
2235 		if (dummy_flags & ALIGN_SKB_FLAG) {
2236 			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2237 			if (chop_len) {
2238 				pkt_prev = pkt_next->prev;
2239 				skb_put(pkt_prev, chop_len);
2240 			}
2241 			__skb_unlink(pkt_next, pktq);
2242 			brcmu_pkt_buf_free_skb(pkt_next);
2243 		} else {
2244 			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2245 			dat_offset = le32_to_cpu(*(__le32 *)hdr);
2246 			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
2247 				     SDPCM_DOFFSET_SHIFT;
2248 			skb_pull(pkt_next, dat_offset);
2249 			if (bus->txglom) {
2250 				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
2251 				skb_trim(pkt_next, pkt_next->len - tail_pad);
2252 			}
2253 		}
2254 	}
2255 }
2256 
2257 /* Writes a HW/SW header into the packet and sends it. */
2258 /* Assumes: (a) header space already there, (b) caller holds lock */
2259 static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2260 			    uint chan)
2261 {
2262 	int ret;
2263 	struct sk_buff *pkt_next, *tmp;
2264 
2265 	brcmf_dbg(TRACE, "Enter\n");
2266 
2267 	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2268 	if (ret)
2269 		goto done;
2270 
2271 	sdio_claim_host(bus->sdiodev->func1);
2272 	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2273 	bus->sdcnt.f2txdata++;
2274 
2275 	if (ret < 0)
2276 		brcmf_sdio_txfail(bus);
2277 
2278 	sdio_release_host(bus->sdiodev->func1);
2279 
2280 done:
2281 	brcmf_sdio_txpkt_postp(bus, pktq);
2282 	if (ret == 0)
2283 		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
2284 	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2285 		__skb_unlink(pkt_next, pktq);
2286 		brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
2287 					    ret == 0);
2288 	}
2289 	return ret;
2290 }
2291 
2292 static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2293 {
2294 	struct sk_buff *pkt;
2295 	struct sk_buff_head pktq;
2296 	u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2297 	u32 intstatus = 0;
2298 	int ret = 0, prec_out, i;
2299 	uint cnt = 0;
2300 	u8 tx_prec_map, pkt_num;
2301 
2302 	brcmf_dbg(TRACE, "Enter\n");
2303 
2304 	tx_prec_map = ~bus->flowcontrol;
2305 
2306 	/* Send frames until the limit or some other event */
2307 	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
2308 		pkt_num = 1;
2309 		if (bus->txglom)
2310 			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
2311 					bus->sdiodev->txglomsz);
2312 		pkt_num = min_t(u32, pkt_num,
2313 				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2314 		__skb_queue_head_init(&pktq);
2315 		spin_lock_bh(&bus->txq_lock);
2316 		for (i = 0; i < pkt_num; i++) {
2317 			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
2318 					      &prec_out);
2319 			if (pkt == NULL)
2320 				break;
2321 			__skb_queue_tail(&pktq, pkt);
2322 		}
2323 		spin_unlock_bh(&bus->txq_lock);
2324 		if (i == 0)
2325 			break;
2326 
2327 		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2328 
2329 		cnt += i;
2330 
2331 		/* In poll mode, need to check for other events */
2332 		if (!bus->intr) {
2333 			/* Check device status, signal pending interrupt */
2334 			sdio_claim_host(bus->sdiodev->func1);
2335 			intstatus = brcmf_sdiod_readl(bus->sdiodev,
2336 						      intstat_addr, &ret);
2337 			sdio_release_host(bus->sdiodev->func1);
2338 
2339 			bus->sdcnt.f2txdata++;
2340 			if (ret != 0)
2341 				break;
2342 			if (intstatus & bus->hostintmask)
2343 				atomic_set(&bus->ipend, 1);
2344 		}
2345 	}
2346 
2347 	/* Deflow-control stack if needed */
2348 	if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
2349 	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2350 		bus->txoff = false;
2351 		brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
2352 	}
2353 
2354 	return cnt;
2355 }
2356 
2357 static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
2358 {
2359 	u8 doff;
2360 	u16 pad;
2361 	uint retries = 0;
2362 	struct brcmf_sdio_hdrinfo hd_info = {0};
2363 	int ret;
2364 
2365 	brcmf_dbg(SDIO, "Enter\n");
2366 
2367 	/* Back the pointer to make room for bus header */
2368 	frame -= bus->tx_hdrlen;
2369 	len += bus->tx_hdrlen;
2370 
2371 	/* Add alignment padding (optional for ctl frames) */
2372 	doff = ((unsigned long)frame % bus->head_align);
2373 	if (doff) {
2374 		frame -= doff;
2375 		len += doff;
2376 		memset(frame + bus->tx_hdrlen, 0, doff);
2377 	}
2378 
2379 	/* Round send length to next SDIO block */
2380 	pad = 0;
2381 	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2382 		pad = bus->blocksize - (len % bus->blocksize);
2383 		if ((pad > bus->roundup) || (pad >= bus->blocksize))
2384 			pad = 0;
2385 	} else if (len % bus->head_align) {
2386 		pad = bus->head_align - (len % bus->head_align);
2387 	}
2388 	len += pad;
2389 
2390 	hd_info.len = len - pad;
2391 	hd_info.channel = SDPCM_CONTROL_CHANNEL;
2392 	hd_info.dat_offset = doff + bus->tx_hdrlen;
2393 	hd_info.seq_num = bus->tx_seq;
2394 	hd_info.lastfrm = true;
2395 	hd_info.tail_pad = pad;
2396 	brcmf_sdio_hdpack(bus, frame, &hd_info);
2397 
2398 	if (bus->txglom)
2399 		brcmf_sdio_update_hwhdr(frame, len);
2400 
2401 	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
2402 			   frame, len, "Tx Frame:\n");
2403 	brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
2404 			   BRCMF_HDRS_ON(),
2405 			   frame, min_t(u16, len, 16), "TxHdr:\n");
2406 
2407 	do {
2408 		ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
2409 
2410 		if (ret < 0)
2411 			brcmf_sdio_txfail(bus);
2412 		else
2413 			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
2414 	} while (ret < 0 && retries++ < TXRETRIES);
2415 
2416 	return ret;
2417 }
2418 
2419 static bool brcmf_chip_is_ulp(struct brcmf_chip *ci)
2420 {
2421 	if (ci->chip == CY_CC_43012_CHIP_ID)
2422 		return true;
2423 	else
2424 		return false;
2425 }
2426 
2427 static void brcmf_sdio_bus_stop(struct device *dev)
2428 {
2429 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2430 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2431 	struct brcmf_sdio *bus = sdiodev->bus;
2432 	struct brcmf_core *core = bus->sdio_core;
2433 	u32 local_hostintmask;
2434 	u8 saveclk, bpreq;
2435 	int err;
2436 
2437 	brcmf_dbg(TRACE, "Enter\n");
2438 
2439 	if (bus->watchdog_tsk) {
2440 		send_sig(SIGTERM, bus->watchdog_tsk, 1);
2441 		kthread_stop(bus->watchdog_tsk);
2442 		bus->watchdog_tsk = NULL;
2443 	}
2444 
2445 	if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
2446 		sdio_claim_host(sdiodev->func1);
2447 
2448 		/* Enable clock for device interrupts */
2449 		brcmf_sdio_bus_sleep(bus, false, false);
2450 
2451 		/* Disable and clear interrupts at the chip level also */
2452 		brcmf_sdiod_writel(sdiodev, core->base + SD_REG(hostintmask),
2453 				   0, NULL);
2454 
2455 		local_hostintmask = bus->hostintmask;
2456 		bus->hostintmask = 0;
2457 
2458 		/* Force backplane clocks to assure F2 interrupt propagates */
2459 		saveclk = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2460 					    &err);
2461 		if (!err) {
2462 			bpreq = saveclk;
2463 			bpreq |= brcmf_chip_is_ulp(bus->ci) ?
2464 				SBSDIO_HT_AVAIL_REQ : SBSDIO_FORCE_HT;
2465 			brcmf_sdiod_writeb(sdiodev,
2466 					   SBSDIO_FUNC1_CHIPCLKCSR,
2467 					   bpreq, &err);
2468 		}
2469 		if (err)
2470 			brcmf_err("Failed to force clock for F2: err %d\n",
2471 				  err);
2472 
2473 		/* Turn off the bus (F2), free any pending packets */
2474 		brcmf_dbg(INTR, "disable SDIO interrupts\n");
2475 		sdio_disable_func(sdiodev->func2);
2476 
2477 		/* Clear any pending interrupts now that F2 is disabled */
2478 		brcmf_sdiod_writel(sdiodev, core->base + SD_REG(intstatus),
2479 				   local_hostintmask, NULL);
2480 
2481 		sdio_release_host(sdiodev->func1);
2482 	}
2483 	/* Clear the data packet queues */
2484 	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
2485 
2486 	/* Clear any held glomming stuff */
2487 	brcmu_pkt_buf_free_skb(bus->glomd);
2488 	brcmf_sdio_free_glom(bus);
2489 
2490 	/* Clear rx control and wake any waiters */
2491 	spin_lock_bh(&bus->rxctl_lock);
2492 	bus->rxlen = 0;
2493 	spin_unlock_bh(&bus->rxctl_lock);
2494 	brcmf_sdio_dcmd_resp_wake(bus);
2495 
2496 	/* Reset some F2 state stuff */
2497 	bus->rxskip = false;
2498 	bus->tx_seq = bus->rx_seq = 0;
2499 }
2500 
2501 static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2502 {
2503 	struct brcmf_sdio_dev *sdiodev;
2504 	unsigned long flags;
2505 
2506 	sdiodev = bus->sdiodev;
2507 	if (sdiodev->oob_irq_requested) {
2508 		spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
2509 		if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
2510 			enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
2511 			sdiodev->irq_en = true;
2512 		}
2513 		spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
2514 	}
2515 }
2516 
2517 static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
2518 {
2519 	struct brcmf_core *core = bus->sdio_core;
2520 	u32 addr;
2521 	unsigned long val;
2522 	int ret;
2523 
2524 	addr = core->base + SD_REG(intstatus);
2525 
2526 	val = brcmf_sdiod_readl(bus->sdiodev, addr, &ret);
2527 	bus->sdcnt.f1regdata++;
2528 	if (ret != 0)
2529 		return ret;
2530 
2531 	val &= bus->hostintmask;
2532 	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
2533 
2534 	/* Clear interrupts */
2535 	if (val) {
2536 		brcmf_sdiod_writel(bus->sdiodev, addr, val, &ret);
2537 		bus->sdcnt.f1regdata++;
2538 		atomic_or(val, &bus->intstatus);
2539 	}
2540 
2541 	return ret;
2542 }
2543 
2544 static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2545 {
2546 	struct brcmf_sdio_dev *sdiod = bus->sdiodev;
2547 	u32 newstatus = 0;
2548 	u32 intstat_addr = bus->sdio_core->base + SD_REG(intstatus);
2549 	unsigned long intstatus;
2550 	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
2551 	uint framecnt;			/* Temporary counter of tx/rx frames */
2552 	int err = 0;
2553 
2554 	brcmf_dbg(SDIO, "Enter\n");
2555 
2556 	sdio_claim_host(bus->sdiodev->func1);
2557 
2558 	/* If waiting for HTAVAIL, check status */
2559 	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2560 		u8 clkctl, devctl = 0;
2561 
2562 #ifdef DEBUG
2563 		/* Check for inconsistent device control */
2564 		devctl = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_DEVICE_CTL,
2565 					   &err);
2566 #endif				/* DEBUG */
2567 
2568 		/* Read CSR, if clock on switch to AVAIL, else ignore */
2569 		clkctl = brcmf_sdiod_readb(bus->sdiodev,
2570 					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2571 
2572 		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2573 			  devctl, clkctl);
2574 
2575 		if (SBSDIO_HTAV(clkctl)) {
2576 			devctl = brcmf_sdiod_readb(bus->sdiodev,
2577 						   SBSDIO_DEVICE_CTL, &err);
2578 			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2579 			brcmf_sdiod_writeb(bus->sdiodev,
2580 					   SBSDIO_DEVICE_CTL, devctl, &err);
2581 			bus->clkstate = CLK_AVAIL;
2582 		}
2583 	}
2584 
2585 	/* Make sure backplane clock is on */
2586 	brcmf_sdio_bus_sleep(bus, false, true);
2587 
2588 	/* Pending interrupt indicates new device status */
2589 	if (atomic_read(&bus->ipend) > 0) {
2590 		atomic_set(&bus->ipend, 0);
2591 		err = brcmf_sdio_intr_rstatus(bus);
2592 	}
2593 
2594 	/* Start with leftover status bits */
2595 	intstatus = atomic_xchg(&bus->intstatus, 0);
2596 
2597 	/* Handle flow-control change: read new state in case our ack
2598 	 * crossed another change interrupt.  If change still set, assume
2599 	 * FC ON for safety, let next loop through do the debounce.
2600 	 */
2601 	if (intstatus & I_HMB_FC_CHANGE) {
2602 		intstatus &= ~I_HMB_FC_CHANGE;
2603 		brcmf_sdiod_writel(sdiod, intstat_addr, I_HMB_FC_CHANGE, &err);
2604 
2605 		newstatus = brcmf_sdiod_readl(sdiod, intstat_addr, &err);
2606 
2607 		bus->sdcnt.f1regdata += 2;
2608 		atomic_set(&bus->fcstate,
2609 			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2610 		intstatus |= (newstatus & bus->hostintmask);
2611 	}
2612 
2613 	/* Handle host mailbox indication */
2614 	if (intstatus & I_HMB_HOST_INT) {
2615 		intstatus &= ~I_HMB_HOST_INT;
2616 		intstatus |= brcmf_sdio_hostmail(bus);
2617 	}
2618 
2619 	sdio_release_host(bus->sdiodev->func1);
2620 
2621 	/* Generally don't ask for these, can get CRC errors... */
2622 	if (intstatus & I_WR_OOSYNC) {
2623 		brcmf_err("Dongle reports WR_OOSYNC\n");
2624 		intstatus &= ~I_WR_OOSYNC;
2625 	}
2626 
2627 	if (intstatus & I_RD_OOSYNC) {
2628 		brcmf_err("Dongle reports RD_OOSYNC\n");
2629 		intstatus &= ~I_RD_OOSYNC;
2630 	}
2631 
2632 	if (intstatus & I_SBINT) {
2633 		brcmf_err("Dongle reports SBINT\n");
2634 		intstatus &= ~I_SBINT;
2635 	}
2636 
2637 	/* Would be active due to wake-wlan in gSPI */
2638 	if (intstatus & I_CHIPACTIVE) {
2639 		brcmf_dbg(SDIO, "Dongle reports CHIPACTIVE\n");
2640 		intstatus &= ~I_CHIPACTIVE;
2641 	}
2642 
2643 	/* Ignore frame indications if rxskip is set */
2644 	if (bus->rxskip)
2645 		intstatus &= ~I_HMB_FRAME_IND;
2646 
2647 	/* On frame indication, read available frames */
2648 	if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
2649 		brcmf_sdio_readframes(bus, bus->rxbound);
2650 		if (!bus->rxpending)
2651 			intstatus &= ~I_HMB_FRAME_IND;
2652 	}
2653 
2654 	/* Keep still-pending events for next scheduling */
2655 	if (intstatus)
2656 		atomic_or(intstatus, &bus->intstatus);
2657 
2658 	brcmf_sdio_clrintr(bus);
2659 
2660 	if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
2661 	    data_ok(bus)) {
2662 		sdio_claim_host(bus->sdiodev->func1);
2663 		if (bus->ctrl_frame_stat) {
2664 			err = brcmf_sdio_tx_ctrlframe(bus,  bus->ctrl_frame_buf,
2665 						      bus->ctrl_frame_len);
2666 			bus->ctrl_frame_err = err;
2667 			wmb();
2668 			bus->ctrl_frame_stat = false;
2669 		}
2670 		sdio_release_host(bus->sdiodev->func1);
2671 		brcmf_sdio_wait_event_wakeup(bus);
2672 	}
2673 	/* Send queued frames (limit 1 if rx may still be pending) */
2674 	if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
2675 	    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
2676 	    data_ok(bus)) {
2677 		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
2678 					    txlimit;
2679 		brcmf_sdio_sendfromq(bus, framecnt);
2680 	}
2681 
2682 	if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
2683 		brcmf_err("failed backplane access over SDIO, halting operation\n");
2684 		atomic_set(&bus->intstatus, 0);
2685 		if (bus->ctrl_frame_stat) {
2686 			sdio_claim_host(bus->sdiodev->func1);
2687 			if (bus->ctrl_frame_stat) {
2688 				bus->ctrl_frame_err = -ENODEV;
2689 				wmb();
2690 				bus->ctrl_frame_stat = false;
2691 				brcmf_sdio_wait_event_wakeup(bus);
2692 			}
2693 			sdio_release_host(bus->sdiodev->func1);
2694 		}
2695 	} else if (atomic_read(&bus->intstatus) ||
2696 		   atomic_read(&bus->ipend) > 0 ||
2697 		   (!atomic_read(&bus->fcstate) &&
2698 		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2699 		    data_ok(bus))) {
2700 		bus->dpc_triggered = true;
2701 	}
2702 }
2703 
2704 static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2705 {
2706 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2707 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2708 	struct brcmf_sdio *bus = sdiodev->bus;
2709 
2710 	return &bus->txq;
2711 }
2712 
2713 static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
2714 {
2715 	struct sk_buff *p;
2716 	int eprec = -1;		/* precedence to evict from */
2717 
2718 	/* Fast case, precedence queue is not full and we are also not
2719 	 * exceeding total queue length
2720 	 */
2721 	if (!pktq_pfull(q, prec) && !pktq_full(q)) {
2722 		brcmu_pktq_penq(q, prec, pkt);
2723 		return true;
2724 	}
2725 
2726 	/* Determine precedence from which to evict packet, if any */
2727 	if (pktq_pfull(q, prec)) {
2728 		eprec = prec;
2729 	} else if (pktq_full(q)) {
2730 		p = brcmu_pktq_peek_tail(q, &eprec);
2731 		if (eprec > prec)
2732 			return false;
2733 	}
2734 
2735 	/* Evict if needed */
2736 	if (eprec >= 0) {
2737 		/* Detect queueing to unconfigured precedence */
2738 		if (eprec == prec)
2739 			return false;	/* refuse newer (incoming) packet */
2740 		/* Evict packet according to discard policy */
2741 		p = brcmu_pktq_pdeq_tail(q, eprec);
2742 		if (p == NULL)
2743 			brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
2744 		brcmu_pkt_buf_free_skb(p);
2745 	}
2746 
2747 	/* Enqueue */
2748 	p = brcmu_pktq_penq(q, prec, pkt);
2749 	if (p == NULL)
2750 		brcmf_err("brcmu_pktq_penq() failed\n");
2751 
2752 	return p != NULL;
2753 }
2754 
2755 static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2756 {
2757 	int ret = -EBADE;
2758 	uint prec;
2759 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2760 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2761 	struct brcmf_sdio *bus = sdiodev->bus;
2762 
2763 	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2764 	if (sdiodev->state != BRCMF_SDIOD_DATA)
2765 		return -EIO;
2766 
2767 	/* Add space for the header */
2768 	skb_push(pkt, bus->tx_hdrlen);
2769 	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2770 
2771 	prec = prio2prec((pkt->priority & PRIOMASK));
2772 
2773 	/* Check for existing queue, current flow-control,
2774 			 pending event, or pending clock */
2775 	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2776 	bus->sdcnt.fcqueued++;
2777 
2778 	/* Priority based enq */
2779 	spin_lock_bh(&bus->txq_lock);
2780 	/* reset bus_flags in packet cb */
2781 	*(u16 *)(pkt->cb) = 0;
2782 	if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
2783 		skb_pull(pkt, bus->tx_hdrlen);
2784 		brcmf_err("out of bus->txq !!!\n");
2785 		ret = -ENOSR;
2786 	} else {
2787 		ret = 0;
2788 	}
2789 
2790 	if (pktq_len(&bus->txq) >= TXHI) {
2791 		bus->txoff = true;
2792 		brcmf_proto_bcdc_txflowblock(dev, true);
2793 	}
2794 	spin_unlock_bh(&bus->txq_lock);
2795 
2796 #ifdef DEBUG
2797 	if (pktq_plen(&bus->txq, prec) > qcount[prec])
2798 		qcount[prec] = pktq_plen(&bus->txq, prec);
2799 #endif
2800 
2801 	brcmf_sdio_trigger_dpc(bus);
2802 	return ret;
2803 }
2804 
2805 #ifdef DEBUG
2806 #define CONSOLE_LINE_MAX	192
2807 
2808 static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2809 {
2810 	struct brcmf_console *c = &bus->console;
2811 	u8 line[CONSOLE_LINE_MAX], ch;
2812 	u32 n, idx, addr;
2813 	int rv;
2814 
2815 	/* Don't do anything until FWREADY updates console address */
2816 	if (bus->console_addr == 0)
2817 		return 0;
2818 
2819 	/* Read console log struct */
2820 	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2821 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
2822 			       sizeof(c->log_le));
2823 	if (rv < 0)
2824 		return rv;
2825 
2826 	/* Allocate console buffer (one time only) */
2827 	if (c->buf == NULL) {
2828 		c->bufsize = le32_to_cpu(c->log_le.buf_size);
2829 		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2830 		if (c->buf == NULL)
2831 			return -ENOMEM;
2832 	}
2833 
2834 	idx = le32_to_cpu(c->log_le.idx);
2835 
2836 	/* Protect against corrupt value */
2837 	if (idx > c->bufsize)
2838 		return -EBADE;
2839 
2840 	/* Skip reading the console buffer if the index pointer
2841 	 has not moved */
2842 	if (idx == c->last)
2843 		return 0;
2844 
2845 	/* Read the console buffer */
2846 	addr = le32_to_cpu(c->log_le.buf);
2847 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2848 	if (rv < 0)
2849 		return rv;
2850 
2851 	while (c->last != idx) {
2852 		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2853 			if (c->last == idx) {
2854 				/* This would output a partial line.
2855 				 * Instead, back up
2856 				 * the buffer pointer and output this
2857 				 * line next time around.
2858 				 */
2859 				if (c->last >= n)
2860 					c->last -= n;
2861 				else
2862 					c->last = c->bufsize - n;
2863 				goto break2;
2864 			}
2865 			ch = c->buf[c->last];
2866 			c->last = (c->last + 1) % c->bufsize;
2867 			if (ch == '\n')
2868 				break;
2869 			line[n] = ch;
2870 		}
2871 
2872 		if (n > 0) {
2873 			if (line[n - 1] == '\r')
2874 				n--;
2875 			line[n] = 0;
2876 			pr_debug("CONSOLE: %s\n", line);
2877 		}
2878 	}
2879 break2:
2880 
2881 	return 0;
2882 }
2883 #endif				/* DEBUG */
2884 
2885 static int
2886 brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2887 {
2888 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2889 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2890 	struct brcmf_sdio *bus = sdiodev->bus;
2891 	int ret;
2892 
2893 	brcmf_dbg(TRACE, "Enter\n");
2894 	if (sdiodev->state != BRCMF_SDIOD_DATA)
2895 		return -EIO;
2896 
2897 	/* Send from dpc */
2898 	bus->ctrl_frame_buf = msg;
2899 	bus->ctrl_frame_len = msglen;
2900 	wmb();
2901 	bus->ctrl_frame_stat = true;
2902 
2903 	brcmf_sdio_trigger_dpc(bus);
2904 	wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2905 					 CTL_DONE_TIMEOUT);
2906 	ret = 0;
2907 	if (bus->ctrl_frame_stat) {
2908 		sdio_claim_host(bus->sdiodev->func1);
2909 		if (bus->ctrl_frame_stat) {
2910 			brcmf_dbg(SDIO, "ctrl_frame timeout\n");
2911 			bus->ctrl_frame_stat = false;
2912 			ret = -ETIMEDOUT;
2913 		}
2914 		sdio_release_host(bus->sdiodev->func1);
2915 	}
2916 	if (!ret) {
2917 		brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
2918 			  bus->ctrl_frame_err);
2919 		rmb();
2920 		ret = bus->ctrl_frame_err;
2921 	}
2922 
2923 	if (ret)
2924 		bus->sdcnt.tx_ctlerrs++;
2925 	else
2926 		bus->sdcnt.tx_ctlpkts++;
2927 
2928 	return ret;
2929 }
2930 
2931 #ifdef DEBUG
2932 static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
2933 				   struct sdpcm_shared *sh)
2934 {
2935 	u32 addr, console_ptr, console_size, console_index;
2936 	char *conbuf = NULL;
2937 	__le32 sh_val;
2938 	int rv;
2939 
2940 	/* obtain console information from device memory */
2941 	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2942 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2943 			       (u8 *)&sh_val, sizeof(u32));
2944 	if (rv < 0)
2945 		return rv;
2946 	console_ptr = le32_to_cpu(sh_val);
2947 
2948 	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2949 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2950 			       (u8 *)&sh_val, sizeof(u32));
2951 	if (rv < 0)
2952 		return rv;
2953 	console_size = le32_to_cpu(sh_val);
2954 
2955 	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2956 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2957 			       (u8 *)&sh_val, sizeof(u32));
2958 	if (rv < 0)
2959 		return rv;
2960 	console_index = le32_to_cpu(sh_val);
2961 
2962 	/* allocate buffer for console data */
2963 	if (console_size <= CONSOLE_BUFFER_MAX)
2964 		conbuf = vzalloc(console_size+1);
2965 
2966 	if (!conbuf)
2967 		return -ENOMEM;
2968 
2969 	/* obtain the console data from device */
2970 	conbuf[console_size] = '\0';
2971 	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
2972 			       console_size);
2973 	if (rv < 0)
2974 		goto done;
2975 
2976 	rv = seq_write(seq, conbuf + console_index,
2977 		       console_size - console_index);
2978 	if (rv < 0)
2979 		goto done;
2980 
2981 	if (console_index > 0)
2982 		rv = seq_write(seq, conbuf, console_index - 1);
2983 
2984 done:
2985 	vfree(conbuf);
2986 	return rv;
2987 }
2988 
2989 static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
2990 				struct sdpcm_shared *sh)
2991 {
2992 	int error;
2993 	struct brcmf_trap_info tr;
2994 
2995 	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
2996 		brcmf_dbg(INFO, "no trap in firmware\n");
2997 		return 0;
2998 	}
2999 
3000 	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
3001 				  sizeof(struct brcmf_trap_info));
3002 	if (error < 0)
3003 		return error;
3004 
3005 	if (seq)
3006 		seq_printf(seq,
3007 			   "dongle trap info: type 0x%x @ epc 0x%08x\n"
3008 			   "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3009 			   "  lr   0x%08x pc   0x%08x offset 0x%x\n"
3010 			   "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
3011 			   "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
3012 			   le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3013 			   le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3014 			   le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3015 			   le32_to_cpu(tr.pc), sh->trap_addr,
3016 			   le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3017 			   le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3018 			   le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3019 			   le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3020 	else
3021 		pr_debug("dongle trap info: type 0x%x @ epc 0x%08x\n"
3022 			 "  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3023 			 "  lr   0x%08x pc   0x%08x offset 0x%x\n"
3024 			 "  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
3025 			 "  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
3026 			 le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3027 			 le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3028 			 le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3029 			 le32_to_cpu(tr.pc), sh->trap_addr,
3030 			 le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3031 			 le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3032 			 le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3033 			 le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3034 	return 0;
3035 }
3036 
3037 static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
3038 				  struct sdpcm_shared *sh)
3039 {
3040 	int error = 0;
3041 	char file[80] = "?";
3042 	char expr[80] = "<???>";
3043 
3044 	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
3045 		brcmf_dbg(INFO, "firmware not built with -assert\n");
3046 		return 0;
3047 	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
3048 		brcmf_dbg(INFO, "no assert in dongle\n");
3049 		return 0;
3050 	}
3051 
3052 	sdio_claim_host(bus->sdiodev->func1);
3053 	if (sh->assert_file_addr != 0) {
3054 		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3055 					  sh->assert_file_addr, (u8 *)file, 80);
3056 		if (error < 0)
3057 			return error;
3058 	}
3059 	if (sh->assert_exp_addr != 0) {
3060 		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3061 					  sh->assert_exp_addr, (u8 *)expr, 80);
3062 		if (error < 0)
3063 			return error;
3064 	}
3065 	sdio_release_host(bus->sdiodev->func1);
3066 
3067 	seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
3068 		   file, sh->assert_line, expr);
3069 	return 0;
3070 }
3071 
3072 static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3073 {
3074 	int error;
3075 	struct sdpcm_shared sh;
3076 
3077 	error = brcmf_sdio_readshared(bus, &sh);
3078 
3079 	if (error < 0)
3080 		return error;
3081 
3082 	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
3083 		brcmf_dbg(INFO, "firmware not built with -assert\n");
3084 	else if (sh.flags & SDPCM_SHARED_ASSERT)
3085 		brcmf_err("assertion in dongle\n");
3086 
3087 	if (sh.flags & SDPCM_SHARED_TRAP) {
3088 		brcmf_err("firmware trap in dongle\n");
3089 		brcmf_sdio_trap_info(NULL, bus, &sh);
3090 	}
3091 
3092 	return 0;
3093 }
3094 
3095 static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
3096 {
3097 	int error = 0;
3098 	struct sdpcm_shared sh;
3099 
3100 	error = brcmf_sdio_readshared(bus, &sh);
3101 	if (error < 0)
3102 		goto done;
3103 
3104 	error = brcmf_sdio_assert_info(seq, bus, &sh);
3105 	if (error < 0)
3106 		goto done;
3107 
3108 	error = brcmf_sdio_trap_info(seq, bus, &sh);
3109 	if (error < 0)
3110 		goto done;
3111 
3112 	error = brcmf_sdio_dump_console(seq, bus, &sh);
3113 
3114 done:
3115 	return error;
3116 }
3117 
3118 static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
3119 {
3120 	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3121 	struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
3122 
3123 	return brcmf_sdio_died_dump(seq, bus);
3124 }
3125 
3126 static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
3127 {
3128 	struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3129 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3130 	struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
3131 
3132 	seq_printf(seq,
3133 		   "intrcount:    %u\nlastintrs:    %u\n"
3134 		   "pollcnt:      %u\nregfails:     %u\n"
3135 		   "tx_sderrs:    %u\nfcqueued:     %u\n"
3136 		   "rxrtx:        %u\nrx_toolong:   %u\n"
3137 		   "rxc_errors:   %u\nrx_hdrfail:   %u\n"
3138 		   "rx_badhdr:    %u\nrx_badseq:    %u\n"
3139 		   "fc_rcvd:      %u\nfc_xoff:      %u\n"
3140 		   "fc_xon:       %u\nrxglomfail:   %u\n"
3141 		   "rxglomframes: %u\nrxglompkts:   %u\n"
3142 		   "f2rxhdrs:     %u\nf2rxdata:     %u\n"
3143 		   "f2txdata:     %u\nf1regdata:    %u\n"
3144 		   "tickcnt:      %u\ntx_ctlerrs:   %lu\n"
3145 		   "tx_ctlpkts:   %lu\nrx_ctlerrs:   %lu\n"
3146 		   "rx_ctlpkts:   %lu\nrx_readahead: %lu\n",
3147 		   sdcnt->intrcount, sdcnt->lastintrs,
3148 		   sdcnt->pollcnt, sdcnt->regfails,
3149 		   sdcnt->tx_sderrs, sdcnt->fcqueued,
3150 		   sdcnt->rxrtx, sdcnt->rx_toolong,
3151 		   sdcnt->rxc_errors, sdcnt->rx_hdrfail,
3152 		   sdcnt->rx_badhdr, sdcnt->rx_badseq,
3153 		   sdcnt->fc_rcvd, sdcnt->fc_xoff,
3154 		   sdcnt->fc_xon, sdcnt->rxglomfail,
3155 		   sdcnt->rxglomframes, sdcnt->rxglompkts,
3156 		   sdcnt->f2rxhdrs, sdcnt->f2rxdata,
3157 		   sdcnt->f2txdata, sdcnt->f1regdata,
3158 		   sdcnt->tickcnt, sdcnt->tx_ctlerrs,
3159 		   sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
3160 		   sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
3161 
3162 	return 0;
3163 }
3164 
3165 static void brcmf_sdio_debugfs_create(struct device *dev)
3166 {
3167 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3168 	struct brcmf_pub *drvr = bus_if->drvr;
3169 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3170 	struct brcmf_sdio *bus = sdiodev->bus;
3171 	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3172 
3173 	if (IS_ERR_OR_NULL(dentry))
3174 		return;
3175 
3176 	bus->console_interval = BRCMF_CONSOLE;
3177 
3178 	brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
3179 	brcmf_debugfs_add_entry(drvr, "counters",
3180 				brcmf_debugfs_sdio_count_read);
3181 	debugfs_create_u32("console_interval", 0644, dentry,
3182 			   &bus->console_interval);
3183 }
3184 #else
3185 static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3186 {
3187 	return 0;
3188 }
3189 
3190 static void brcmf_sdio_debugfs_create(struct device *dev)
3191 {
3192 }
3193 #endif /* DEBUG */
3194 
3195 static int
3196 brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3197 {
3198 	int timeleft;
3199 	uint rxlen = 0;
3200 	bool pending;
3201 	u8 *buf;
3202 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3203 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3204 	struct brcmf_sdio *bus = sdiodev->bus;
3205 
3206 	brcmf_dbg(TRACE, "Enter\n");
3207 	if (sdiodev->state != BRCMF_SDIOD_DATA)
3208 		return -EIO;
3209 
3210 	/* Wait until control frame is available */
3211 	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3212 
3213 	spin_lock_bh(&bus->rxctl_lock);
3214 	rxlen = bus->rxlen;
3215 	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3216 	bus->rxctl = NULL;
3217 	buf = bus->rxctl_orig;
3218 	bus->rxctl_orig = NULL;
3219 	bus->rxlen = 0;
3220 	spin_unlock_bh(&bus->rxctl_lock);
3221 	vfree(buf);
3222 
3223 	if (rxlen) {
3224 		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3225 			  rxlen, msglen);
3226 	} else if (timeleft == 0) {
3227 		brcmf_err("resumed on timeout\n");
3228 		brcmf_sdio_checkdied(bus);
3229 	} else if (pending) {
3230 		brcmf_dbg(CTL, "cancelled\n");
3231 		return -ERESTARTSYS;
3232 	} else {
3233 		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3234 		brcmf_sdio_checkdied(bus);
3235 	}
3236 
3237 	if (rxlen)
3238 		bus->sdcnt.rx_ctlpkts++;
3239 	else
3240 		bus->sdcnt.rx_ctlerrs++;
3241 
3242 	return rxlen ? (int)rxlen : -ETIMEDOUT;
3243 }
3244 
3245 #ifdef DEBUG
3246 static bool
3247 brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3248 			u8 *ram_data, uint ram_sz)
3249 {
3250 	char *ram_cmp;
3251 	int err;
3252 	bool ret = true;
3253 	int address;
3254 	int offset;
3255 	int len;
3256 
3257 	/* read back and verify */
3258 	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
3259 		  ram_sz);
3260 	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
3261 	/* do not proceed while no memory but  */
3262 	if (!ram_cmp)
3263 		return true;
3264 
3265 	address = ram_addr;
3266 	offset = 0;
3267 	while (offset < ram_sz) {
3268 		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
3269 		      ram_sz - offset;
3270 		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
3271 		if (err) {
3272 			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3273 				  err, len, address);
3274 			ret = false;
3275 			break;
3276 		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
3277 			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
3278 				  offset, len);
3279 			ret = false;
3280 			break;
3281 		}
3282 		offset += len;
3283 		address += len;
3284 	}
3285 
3286 	kfree(ram_cmp);
3287 
3288 	return ret;
3289 }
3290 #else	/* DEBUG */
3291 static bool
3292 brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3293 			u8 *ram_data, uint ram_sz)
3294 {
3295 	return true;
3296 }
3297 #endif	/* DEBUG */
3298 
3299 static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
3300 					 const struct firmware *fw)
3301 {
3302 	int err;
3303 
3304 	brcmf_dbg(TRACE, "Enter\n");
3305 
3306 	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
3307 				(u8 *)fw->data, fw->size);
3308 	if (err)
3309 		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
3310 			  err, (int)fw->size, bus->ci->rambase);
3311 	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
3312 					  (u8 *)fw->data, fw->size))
3313 		err = -EIO;
3314 
3315 	return err;
3316 }
3317 
3318 static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
3319 				     void *vars, u32 varsz)
3320 {
3321 	int address;
3322 	int err;
3323 
3324 	brcmf_dbg(TRACE, "Enter\n");
3325 
3326 	address = bus->ci->ramsize - varsz + bus->ci->rambase;
3327 	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
3328 	if (err)
3329 		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
3330 			  err, varsz, address);
3331 	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
3332 		err = -EIO;
3333 
3334 	return err;
3335 }
3336 
3337 static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
3338 					const struct firmware *fw,
3339 					void *nvram, u32 nvlen)
3340 {
3341 	int bcmerror;
3342 	u32 rstvec;
3343 
3344 	sdio_claim_host(bus->sdiodev->func1);
3345 	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3346 
3347 	rstvec = get_unaligned_le32(fw->data);
3348 	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
3349 
3350 	bcmerror = brcmf_sdio_download_code_file(bus, fw);
3351 	release_firmware(fw);
3352 	if (bcmerror) {
3353 		brcmf_err("dongle image file download failed\n");
3354 		brcmf_fw_nvram_free(nvram);
3355 		goto err;
3356 	}
3357 
3358 	bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
3359 	brcmf_fw_nvram_free(nvram);
3360 	if (bcmerror) {
3361 		brcmf_err("dongle nvram file download failed\n");
3362 		goto err;
3363 	}
3364 
3365 	/* Take arm out of reset */
3366 	if (!brcmf_chip_set_active(bus->ci, rstvec)) {
3367 		brcmf_err("error getting out of ARM core reset\n");
3368 		goto err;
3369 	}
3370 
3371 err:
3372 	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
3373 	sdio_release_host(bus->sdiodev->func1);
3374 	return bcmerror;
3375 }
3376 
3377 static bool brcmf_sdio_aos_no_decode(struct brcmf_sdio *bus)
3378 {
3379 	if (bus->ci->chip == CY_CC_43012_CHIP_ID)
3380 		return true;
3381 	else
3382 		return false;
3383 }
3384 
3385 static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3386 {
3387 	int err = 0;
3388 	u8 val;
3389 	u8 wakeupctrl;
3390 	u8 cardcap;
3391 	u8 chipclkcsr;
3392 
3393 	brcmf_dbg(TRACE, "Enter\n");
3394 
3395 	if (brcmf_chip_is_ulp(bus->ci)) {
3396 		wakeupctrl = SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT;
3397 		chipclkcsr = SBSDIO_HT_AVAIL_REQ;
3398 	} else {
3399 		wakeupctrl = SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3400 		chipclkcsr = SBSDIO_FORCE_HT;
3401 	}
3402 
3403 	if (brcmf_sdio_aos_no_decode(bus)) {
3404 		cardcap = SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC;
3405 	} else {
3406 		cardcap = (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
3407 			   SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT);
3408 	}
3409 
3410 	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3411 	if (err) {
3412 		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
3413 		return;
3414 	}
3415 	val |= 1 << wakeupctrl;
3416 	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3417 	if (err) {
3418 		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
3419 		return;
3420 	}
3421 
3422 	/* Add CMD14 Support */
3423 	brcmf_sdiod_func0_wb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
3424 			     cardcap,
3425 			     &err);
3426 	if (err) {
3427 		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
3428 		return;
3429 	}
3430 
3431 	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3432 			   chipclkcsr, &err);
3433 	if (err) {
3434 		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
3435 		return;
3436 	}
3437 
3438 	/* set flag */
3439 	bus->sr_enabled = true;
3440 	brcmf_dbg(INFO, "SR enabled\n");
3441 }
3442 
3443 /* enable KSO bit */
3444 static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3445 {
3446 	struct brcmf_core *core = bus->sdio_core;
3447 	u8 val;
3448 	int err = 0;
3449 
3450 	brcmf_dbg(TRACE, "Enter\n");
3451 
3452 	/* KSO bit added in SDIO core rev 12 */
3453 	if (core->rev < 12)
3454 		return 0;
3455 
3456 	val = brcmf_sdiod_readb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3457 	if (err) {
3458 		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
3459 		return err;
3460 	}
3461 
3462 	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
3463 		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
3464 			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3465 		brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3466 				   val, &err);
3467 		if (err) {
3468 			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
3469 			return err;
3470 		}
3471 	}
3472 
3473 	return 0;
3474 }
3475 
3476 
3477 static int brcmf_sdio_bus_preinit(struct device *dev)
3478 {
3479 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3480 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3481 	struct brcmf_sdio *bus = sdiodev->bus;
3482 	struct brcmf_core *core = bus->sdio_core;
3483 	u32 value;
3484 	int err;
3485 
3486 	/* maxctl provided by common layer */
3487 	if (WARN_ON(!bus_if->maxctl))
3488 		return -EINVAL;
3489 
3490 	/* Allocate control receive buffer */
3491 	bus_if->maxctl += bus->roundup;
3492 	value = roundup((bus_if->maxctl + SDPCM_HDRLEN), ALIGNMENT);
3493 	value += bus->head_align;
3494 	bus->rxbuf = kmalloc(value, GFP_ATOMIC);
3495 	if (bus->rxbuf)
3496 		bus->rxblen = value;
3497 
3498 	/* the commands below use the terms tx and rx from
3499 	 * a device perspective, ie. bus:txglom affects the
3500 	 * bus transfers from device to host.
3501 	 */
3502 	if (core->rev < 12) {
3503 		/* for sdio core rev < 12, disable txgloming */
3504 		value = 0;
3505 		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
3506 					   sizeof(u32));
3507 	} else {
3508 		/* otherwise, set txglomalign */
3509 		value = sdiodev->settings->bus.sdio.sd_sgentry_align;
3510 		/* SDIO ADMA requires at least 32 bit alignment */
3511 		value = max_t(u32, value, ALIGNMENT);
3512 		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
3513 					   sizeof(u32));
3514 	}
3515 
3516 	if (err < 0)
3517 		goto done;
3518 
3519 	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
3520 	if (sdiodev->sg_support) {
3521 		bus->txglom = false;
3522 		value = 1;
3523 		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
3524 					   &value, sizeof(u32));
3525 		if (err < 0) {
3526 			/* bus:rxglom is allowed to fail */
3527 			err = 0;
3528 		} else {
3529 			bus->txglom = true;
3530 			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
3531 		}
3532 	}
3533 	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
3534 
3535 done:
3536 	return err;
3537 }
3538 
3539 static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
3540 {
3541 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3542 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3543 	struct brcmf_sdio *bus = sdiodev->bus;
3544 
3545 	return bus->ci->ramsize - bus->ci->srsize;
3546 }
3547 
3548 static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
3549 				      size_t mem_size)
3550 {
3551 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3552 	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3553 	struct brcmf_sdio *bus = sdiodev->bus;
3554 	int err;
3555 	int address;
3556 	int offset;
3557 	int len;
3558 
3559 	brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
3560 		  mem_size);
3561 
3562 	address = bus->ci->rambase;
3563 	offset = err = 0;
3564 	sdio_claim_host(sdiodev->func1);
3565 	while (offset < mem_size) {
3566 		len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
3567 		      mem_size - offset;
3568 		err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
3569 		if (err) {
3570 			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3571 				  err, len, address);
3572 			goto done;
3573 		}
3574 		data += len;
3575 		offset += len;
3576 		address += len;
3577 	}
3578 
3579 done:
3580 	sdio_release_host(sdiodev->func1);
3581 	return err;
3582 }
3583 
3584 void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
3585 {
3586 	if (!bus->dpc_triggered) {
3587 		bus->dpc_triggered = true;
3588 		queue_work(bus->brcmf_wq, &bus->datawork);
3589 	}
3590 }
3591 
3592 void brcmf_sdio_isr(struct brcmf_sdio *bus)
3593 {
3594 	brcmf_dbg(TRACE, "Enter\n");
3595 
3596 	if (!bus) {
3597 		brcmf_err("bus is null pointer, exiting\n");
3598 		return;
3599 	}
3600 
3601 	/* Count the interrupt call */
3602 	bus->sdcnt.intrcount++;
3603 	if (in_interrupt())
3604 		atomic_set(&bus->ipend, 1);
3605 	else
3606 		if (brcmf_sdio_intr_rstatus(bus)) {
3607 			brcmf_err("failed backplane access\n");
3608 		}
3609 
3610 	/* Disable additional interrupts (is this needed now)? */
3611 	if (!bus->intr)
3612 		brcmf_err("isr w/o interrupt configured!\n");
3613 
3614 	bus->dpc_triggered = true;
3615 	queue_work(bus->brcmf_wq, &bus->datawork);
3616 }
3617 
3618 static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3619 {
3620 	brcmf_dbg(TIMER, "Enter\n");
3621 
3622 	/* Poll period: check device if appropriate. */
3623 	if (!bus->sr_enabled &&
3624 	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3625 		u32 intstatus = 0;
3626 
3627 		/* Reset poll tick */
3628 		bus->polltick = 0;
3629 
3630 		/* Check device if no interrupts */
3631 		if (!bus->intr ||
3632 		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3633 
3634 			if (!bus->dpc_triggered) {
3635 				u8 devpend;
3636 
3637 				sdio_claim_host(bus->sdiodev->func1);
3638 				devpend = brcmf_sdiod_func0_rb(bus->sdiodev,
3639 						  SDIO_CCCR_INTx, NULL);
3640 				sdio_release_host(bus->sdiodev->func1);
3641 				intstatus = devpend & (INTR_STATUS_FUNC1 |
3642 						       INTR_STATUS_FUNC2);
3643 			}
3644 
3645 			/* If there is something, make like the ISR and
3646 				 schedule the DPC */
3647 			if (intstatus) {
3648 				bus->sdcnt.pollcnt++;
3649 				atomic_set(&bus->ipend, 1);
3650 
3651 				bus->dpc_triggered = true;
3652 				queue_work(bus->brcmf_wq, &bus->datawork);
3653 			}
3654 		}
3655 
3656 		/* Update interrupt tracking */
3657 		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3658 	}
3659 #ifdef DEBUG
3660 	/* Poll for console output periodically */
3661 	if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
3662 	    bus->console_interval != 0) {
3663 		bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
3664 		if (bus->console.count >= bus->console_interval) {
3665 			bus->console.count -= bus->console_interval;
3666 			sdio_claim_host(bus->sdiodev->func1);
3667 			/* Make sure backplane clock is on */
3668 			brcmf_sdio_bus_sleep(bus, false, false);
3669 			if (brcmf_sdio_readconsole(bus) < 0)
3670 				/* stop on error */
3671 				bus->console_interval = 0;
3672 			sdio_release_host(bus->sdiodev->func1);
3673 		}
3674 	}
3675 #endif				/* DEBUG */
3676 
3677 	/* On idle timeout clear activity flag and/or turn off clock */
3678 	if (!bus->dpc_triggered) {
3679 		rmb();
3680 		if ((!bus->dpc_running) && (bus->idletime > 0) &&
3681 		    (bus->clkstate == CLK_AVAIL)) {
3682 			bus->idlecount++;
3683 			if (bus->idlecount > bus->idletime) {
3684 				brcmf_dbg(SDIO, "idle\n");
3685 				sdio_claim_host(bus->sdiodev->func1);
3686 				brcmf_sdio_wd_timer(bus, false);
3687 				bus->idlecount = 0;
3688 				brcmf_sdio_bus_sleep(bus, true, false);
3689 				sdio_release_host(bus->sdiodev->func1);
3690 			}
3691 		} else {
3692 			bus->idlecount = 0;
3693 		}
3694 	} else {
3695 		bus->idlecount = 0;
3696 	}
3697 }
3698 
3699 static void brcmf_sdio_dataworker(struct work_struct *work)
3700 {
3701 	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
3702 					      datawork);
3703 
3704 	bus->dpc_running = true;
3705 	wmb();
3706 	while (READ_ONCE(bus->dpc_triggered)) {
3707 		bus->dpc_triggered = false;
3708 		brcmf_sdio_dpc(bus);
3709 		bus->idlecount = 0;
3710 	}
3711 	bus->dpc_running = false;
3712 	if (brcmf_sdiod_freezing(bus->sdiodev)) {
3713 		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
3714 		brcmf_sdiod_try_freeze(bus->sdiodev);
3715 		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
3716 	}
3717 }
3718 
3719 static void
3720 brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3721 			     struct brcmf_chip *ci, u32 drivestrength)
3722 {
3723 	const struct sdiod_drive_str *str_tab = NULL;
3724 	u32 str_mask;
3725 	u32 str_shift;
3726 	u32 i;
3727 	u32 drivestrength_sel = 0;
3728 	u32 cc_data_temp;
3729 	u32 addr;
3730 
3731 	if (!(ci->cc_caps & CC_CAP_PMU))
3732 		return;
3733 
3734 	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
3735 	case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
3736 		str_tab = sdiod_drvstr_tab1_1v8;
3737 		str_mask = 0x00003800;
3738 		str_shift = 11;
3739 		break;
3740 	case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
3741 		str_tab = sdiod_drvstr_tab6_1v8;
3742 		str_mask = 0x00001800;
3743 		str_shift = 11;
3744 		break;
3745 	case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
3746 		/* note: 43143 does not support tristate */
3747 		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
3748 		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
3749 			str_tab = sdiod_drvstr_tab2_3v3;
3750 			str_mask = 0x00000007;
3751 			str_shift = 0;
3752 		} else
3753 			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3754 				  ci->name, drivestrength);
3755 		break;
3756 	case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
3757 		str_tab = sdiod_drive_strength_tab5_1v8;
3758 		str_mask = 0x00003800;
3759 		str_shift = 11;
3760 		break;
3761 	default:
3762 		brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
3763 			  ci->name, ci->chiprev, ci->pmurev);
3764 		break;
3765 	}
3766 
3767 	if (str_tab != NULL) {
3768 		struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);
3769 
3770 		for (i = 0; str_tab[i].strength != 0; i++) {
3771 			if (drivestrength >= str_tab[i].strength) {
3772 				drivestrength_sel = str_tab[i].sel;
3773 				break;
3774 			}
3775 		}
3776 		addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
3777 		brcmf_sdiod_writel(sdiodev, addr, 1, NULL);
3778 		cc_data_temp = brcmf_sdiod_readl(sdiodev, addr, NULL);
3779 		cc_data_temp &= ~str_mask;
3780 		drivestrength_sel <<= str_shift;
3781 		cc_data_temp |= drivestrength_sel;
3782 		brcmf_sdiod_writel(sdiodev, addr, cc_data_temp, NULL);
3783 
3784 		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
3785 			  str_tab[i].strength, drivestrength, cc_data_temp);
3786 	}
3787 }
3788 
3789 static int brcmf_sdio_buscoreprep(void *ctx)
3790 {
3791 	struct brcmf_sdio_dev *sdiodev = ctx;
3792 	int err = 0;
3793 	u8 clkval, clkset;
3794 
3795 	/* Try forcing SDIO core to do ALPAvail request only */
3796 	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3797 	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3798 	if (err) {
3799 		brcmf_err("error writing for HT off\n");
3800 		return err;
3801 	}
3802 
3803 	/* If register supported, wait for ALPAvail and then force ALP */
3804 	/* This may take up to 15 milliseconds */
3805 	clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3806 
3807 	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
3808 		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
3809 			  clkset, clkval);
3810 		return -EACCES;
3811 	}
3812 
3813 	SPINWAIT(((clkval = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3814 					      NULL)),
3815 		 !SBSDIO_ALPAV(clkval)),
3816 		 PMU_MAX_TRANSITION_DLY);
3817 
3818 	if (!SBSDIO_ALPAV(clkval)) {
3819 		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
3820 			  clkval);
3821 		return -EBUSY;
3822 	}
3823 
3824 	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3825 	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3826 	udelay(65);
3827 
3828 	/* Also, disable the extra SDIO pull-ups */
3829 	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3830 
3831 	return 0;
3832 }
3833 
3834 static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
3835 					u32 rstvec)
3836 {
3837 	struct brcmf_sdio_dev *sdiodev = ctx;
3838 	struct brcmf_core *core = sdiodev->bus->sdio_core;
3839 	u32 reg_addr;
3840 
3841 	/* clear all interrupts */
3842 	reg_addr = core->base + SD_REG(intstatus);
3843 	brcmf_sdiod_writel(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3844 
3845 	if (rstvec)
3846 		/* Write reset vector to address 0 */
3847 		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
3848 				  sizeof(rstvec));
3849 }
3850 
3851 static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
3852 {
3853 	struct brcmf_sdio_dev *sdiodev = ctx;
3854 	u32 val, rev;
3855 
3856 	val = brcmf_sdiod_readl(sdiodev, addr, NULL);
3857 
3858 	/*
3859 	 * this is a bit of special handling if reading the chipcommon chipid
3860 	 * register. The 4339 is a next-gen of the 4335. It uses the same
3861 	 * SDIO device id as 4335 and the chipid register returns 4335 as well.
3862 	 * It can be identified as 4339 by looking at the chip revision. It
3863 	 * is corrected here so the chip.c module has the right info.
3864 	 */
3865 	if (addr == CORE_CC_REG(SI_ENUM_BASE, chipid) &&
3866 	    (sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4339 ||
3867 	     sdiodev->func1->device == SDIO_DEVICE_ID_BROADCOM_4335_4339)) {
3868 		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
3869 		if (rev >= 2) {
3870 			val &= ~CID_ID_MASK;
3871 			val |= BRCM_CC_4339_CHIP_ID;
3872 		}
3873 	}
3874 
3875 	return val;
3876 }
3877 
3878 static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
3879 {
3880 	struct brcmf_sdio_dev *sdiodev = ctx;
3881 
3882 	brcmf_sdiod_writel(sdiodev, addr, val, NULL);
3883 }
3884 
3885 static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
3886 	.prepare = brcmf_sdio_buscoreprep,
3887 	.activate = brcmf_sdio_buscore_activate,
3888 	.read32 = brcmf_sdio_buscore_read32,
3889 	.write32 = brcmf_sdio_buscore_write32,
3890 };
3891 
3892 static bool
3893 brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3894 {
3895 	struct brcmf_sdio_dev *sdiodev;
3896 	u8 clkctl = 0;
3897 	int err = 0;
3898 	int reg_addr;
3899 	u32 reg_val;
3900 	u32 drivestrength;
3901 
3902 	sdiodev = bus->sdiodev;
3903 	sdio_claim_host(sdiodev->func1);
3904 
3905 	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3906 		 brcmf_sdiod_readl(sdiodev, SI_ENUM_BASE, NULL));
3907 
3908 	/*
3909 	 * Force PLL off until brcmf_chip_attach()
3910 	 * programs PLL control regs
3911 	 */
3912 
3913 	brcmf_sdiod_writeb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, BRCMF_INIT_CLKCTL1,
3914 			   &err);
3915 	if (!err)
3916 		clkctl = brcmf_sdiod_readb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3917 					   &err);
3918 
3919 	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3920 		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3921 			  err, BRCMF_INIT_CLKCTL1, clkctl);
3922 		goto fail;
3923 	}
3924 
3925 	bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
3926 	if (IS_ERR(bus->ci)) {
3927 		brcmf_err("brcmf_chip_attach failed!\n");
3928 		bus->ci = NULL;
3929 		goto fail;
3930 	}
3931 
3932 	/* Pick up the SDIO core info struct from chip.c */
3933 	bus->sdio_core   = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
3934 	if (!bus->sdio_core)
3935 		goto fail;
3936 
3937 	/* Pick up the CHIPCOMMON core info struct, for bulk IO in bcmsdh.c */
3938 	sdiodev->cc_core = brcmf_chip_get_core(bus->ci, BCMA_CORE_CHIPCOMMON);
3939 	if (!sdiodev->cc_core)
3940 		goto fail;
3941 
3942 	sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
3943 						   BRCMF_BUSTYPE_SDIO,
3944 						   bus->ci->chip,
3945 						   bus->ci->chiprev);
3946 	if (!sdiodev->settings) {
3947 		brcmf_err("Failed to get device parameters\n");
3948 		goto fail;
3949 	}
3950 	/* platform specific configuration:
3951 	 *   alignments must be at least 4 bytes for ADMA
3952 	 */
3953 	bus->head_align = ALIGNMENT;
3954 	bus->sgentry_align = ALIGNMENT;
3955 	if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
3956 		bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
3957 	if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
3958 		bus->sgentry_align =
3959 				sdiodev->settings->bus.sdio.sd_sgentry_align;
3960 
3961 	/* allocate scatter-gather table. sg support
3962 	 * will be disabled upon allocation failure.
3963 	 */
3964 	brcmf_sdiod_sgtable_alloc(sdiodev);
3965 
3966 #ifdef CONFIG_PM_SLEEP
3967 	/* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
3968 	 * is true or when platform data OOB irq is true).
3969 	 */
3970 	if ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_KEEP_POWER) &&
3971 	    ((sdio_get_host_pm_caps(sdiodev->func1) & MMC_PM_WAKE_SDIO_IRQ) ||
3972 	     (sdiodev->settings->bus.sdio.oob_irq_supported)))
3973 		sdiodev->bus_if->wowl_supported = true;
3974 #endif
3975 
3976 	if (brcmf_sdio_kso_init(bus)) {
3977 		brcmf_err("error enabling KSO\n");
3978 		goto fail;
3979 	}
3980 
3981 	if (sdiodev->settings->bus.sdio.drive_strength)
3982 		drivestrength = sdiodev->settings->bus.sdio.drive_strength;
3983 	else
3984 		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3985 	brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
3986 
3987 	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3988 	reg_val = brcmf_sdiod_func0_rb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
3989 	if (err)
3990 		goto fail;
3991 
3992 	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
3993 
3994 	brcmf_sdiod_func0_wb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3995 	if (err)
3996 		goto fail;
3997 
3998 	/* set PMUControl so a backplane reset does PMU state reload */
3999 	reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
4000 	reg_val = brcmf_sdiod_readl(sdiodev, reg_addr, &err);
4001 	if (err)
4002 		goto fail;
4003 
4004 	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
4005 
4006 	brcmf_sdiod_writel(sdiodev, reg_addr, reg_val, &err);
4007 	if (err)
4008 		goto fail;
4009 
4010 	sdio_release_host(sdiodev->func1);
4011 
4012 	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
4013 
4014 	/* allocate header buffer */
4015 	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
4016 	if (!bus->hdrbuf)
4017 		return false;
4018 	/* Locate an appropriately-aligned portion of hdrbuf */
4019 	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
4020 				    bus->head_align);
4021 
4022 	/* Set the poll and/or interrupt flags */
4023 	bus->intr = true;
4024 	bus->poll = false;
4025 	if (bus->poll)
4026 		bus->pollrate = 1;
4027 
4028 	return true;
4029 
4030 fail:
4031 	sdio_release_host(sdiodev->func1);
4032 	return false;
4033 }
4034 
4035 static int
4036 brcmf_sdio_watchdog_thread(void *data)
4037 {
4038 	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
4039 	int wait;
4040 
4041 	allow_signal(SIGTERM);
4042 	/* Run until signal received */
4043 	brcmf_sdiod_freezer_count(bus->sdiodev);
4044 	while (1) {
4045 		if (kthread_should_stop())
4046 			break;
4047 		brcmf_sdiod_freezer_uncount(bus->sdiodev);
4048 		wait = wait_for_completion_interruptible(&bus->watchdog_wait);
4049 		brcmf_sdiod_freezer_count(bus->sdiodev);
4050 		brcmf_sdiod_try_freeze(bus->sdiodev);
4051 		if (!wait) {
4052 			brcmf_sdio_bus_watchdog(bus);
4053 			/* Count the tick for reference */
4054 			bus->sdcnt.tickcnt++;
4055 			reinit_completion(&bus->watchdog_wait);
4056 		} else
4057 			break;
4058 	}
4059 	return 0;
4060 }
4061 
4062 static void
4063 brcmf_sdio_watchdog(struct timer_list *t)
4064 {
4065 	struct brcmf_sdio *bus = from_timer(bus, t, timer);
4066 
4067 	if (bus->watchdog_tsk) {
4068 		complete(&bus->watchdog_wait);
4069 		/* Reschedule the watchdog */
4070 		if (bus->wd_active)
4071 			mod_timer(&bus->timer,
4072 				  jiffies + BRCMF_WD_POLL);
4073 	}
4074 }
4075 
4076 static
4077 int brcmf_sdio_get_fwname(struct device *dev, const char *ext, u8 *fw_name)
4078 {
4079 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
4080 	struct brcmf_fw_request *fwreq;
4081 	struct brcmf_fw_name fwnames[] = {
4082 		{ ext, fw_name },
4083 	};
4084 
4085 	fwreq = brcmf_fw_alloc_request(bus_if->chip, bus_if->chiprev,
4086 				       brcmf_sdio_fwnames,
4087 				       ARRAY_SIZE(brcmf_sdio_fwnames),
4088 				       fwnames, ARRAY_SIZE(fwnames));
4089 	if (!fwreq)
4090 		return -ENOMEM;
4091 
4092 	kfree(fwreq);
4093 	return 0;
4094 }
4095 
4096 static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4097 	.stop = brcmf_sdio_bus_stop,
4098 	.preinit = brcmf_sdio_bus_preinit,
4099 	.txdata = brcmf_sdio_bus_txdata,
4100 	.txctl = brcmf_sdio_bus_txctl,
4101 	.rxctl = brcmf_sdio_bus_rxctl,
4102 	.gettxq = brcmf_sdio_bus_gettxq,
4103 	.wowl_config = brcmf_sdio_wowl_config,
4104 	.get_ramsize = brcmf_sdio_bus_get_ramsize,
4105 	.get_memdump = brcmf_sdio_bus_get_memdump,
4106 	.get_fwname = brcmf_sdio_get_fwname,
4107 	.debugfs_create = brcmf_sdio_debugfs_create
4108 };
4109 
4110 #define BRCMF_SDIO_FW_CODE	0
4111 #define BRCMF_SDIO_FW_NVRAM	1
4112 
4113 static void brcmf_sdio_firmware_callback(struct device *dev, int err,
4114 					 struct brcmf_fw_request *fwreq)
4115 {
4116 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
4117 	struct brcmf_sdio_dev *sdiod = bus_if->bus_priv.sdio;
4118 	struct brcmf_sdio *bus = sdiod->bus;
4119 	struct brcmf_core *core = bus->sdio_core;
4120 	const struct firmware *code;
4121 	void *nvram;
4122 	u32 nvram_len;
4123 	u8 saveclk, bpreq;
4124 	u8 devctl;
4125 
4126 	brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
4127 
4128 	if (err)
4129 		goto fail;
4130 
4131 	code = fwreq->items[BRCMF_SDIO_FW_CODE].binary;
4132 	nvram = fwreq->items[BRCMF_SDIO_FW_NVRAM].nv_data.data;
4133 	nvram_len = fwreq->items[BRCMF_SDIO_FW_NVRAM].nv_data.len;
4134 	kfree(fwreq);
4135 
4136 	/* try to download image and nvram to the dongle */
4137 	bus->alp_only = true;
4138 	err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
4139 	if (err)
4140 		goto fail;
4141 	bus->alp_only = false;
4142 
4143 	/* Start the watchdog timer */
4144 	bus->sdcnt.tickcnt = 0;
4145 	brcmf_sdio_wd_timer(bus, true);
4146 
4147 	sdio_claim_host(sdiod->func1);
4148 
4149 	/* Make sure backplane clock is on, needed to generate F2 interrupt */
4150 	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4151 	if (bus->clkstate != CLK_AVAIL)
4152 		goto release;
4153 
4154 	/* Force clocks on backplane to be sure F2 interrupt propagates */
4155 	saveclk = brcmf_sdiod_readb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4156 	if (!err) {
4157 		bpreq = saveclk;
4158 		bpreq |= brcmf_chip_is_ulp(bus->ci) ?
4159 			SBSDIO_HT_AVAIL_REQ : SBSDIO_FORCE_HT;
4160 		brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR,
4161 				   bpreq, &err);
4162 	}
4163 	if (err) {
4164 		brcmf_err("Failed to force clock for F2: err %d\n", err);
4165 		goto release;
4166 	}
4167 
4168 	/* Enable function 2 (frame transfers) */
4169 	brcmf_sdiod_writel(sdiod, core->base + SD_REG(tosbmailboxdata),
4170 			   SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT, NULL);
4171 
4172 	err = sdio_enable_func(sdiod->func2);
4173 
4174 	brcmf_dbg(INFO, "enable F2: err=%d\n", err);
4175 
4176 	/* If F2 successfully enabled, set core and enable interrupts */
4177 	if (!err) {
4178 		/* Set up the interrupt mask and enable interrupts */
4179 		bus->hostintmask = HOSTINTMASK;
4180 		brcmf_sdiod_writel(sdiod, core->base + SD_REG(hostintmask),
4181 				   bus->hostintmask, NULL);
4182 
4183 		switch (sdiod->func1->device) {
4184 		case SDIO_DEVICE_ID_CYPRESS_4373:
4185 			brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4186 				  CY_4373_F2_WATERMARK);
4187 			brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4188 					   CY_4373_F2_WATERMARK, &err);
4189 			devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4190 						   &err);
4191 			devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4192 			brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4193 					   &err);
4194 			brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_MESBUSYCTRL,
4195 					   CY_4373_F2_WATERMARK |
4196 					   SBSDIO_MESBUSYCTRL_ENAB, &err);
4197 			break;
4198 		case SDIO_DEVICE_ID_CYPRESS_43012:
4199 			brcmf_dbg(INFO, "set F2 watermark to 0x%x*4 bytes\n",
4200 				  CY_43012_F2_WATERMARK);
4201 			brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4202 					   CY_43012_F2_WATERMARK, &err);
4203 			devctl = brcmf_sdiod_readb(sdiod, SBSDIO_DEVICE_CTL,
4204 						   &err);
4205 			devctl |= SBSDIO_DEVCTL_F2WM_ENAB;
4206 			brcmf_sdiod_writeb(sdiod, SBSDIO_DEVICE_CTL, devctl,
4207 					   &err);
4208 			break;
4209 		default:
4210 			brcmf_sdiod_writeb(sdiod, SBSDIO_WATERMARK,
4211 					   DEFAULT_F2_WATERMARK, &err);
4212 			break;
4213 		}
4214 	} else {
4215 		/* Disable F2 again */
4216 		sdio_disable_func(sdiod->func2);
4217 		goto checkdied;
4218 	}
4219 
4220 	if (brcmf_chip_sr_capable(bus->ci)) {
4221 		brcmf_sdio_sr_init(bus);
4222 	} else {
4223 		/* Restore previous clock setting */
4224 		brcmf_sdiod_writeb(sdiod, SBSDIO_FUNC1_CHIPCLKCSR,
4225 				   saveclk, &err);
4226 	}
4227 
4228 	if (err == 0) {
4229 		/* Allow full data communication using DPC from now on. */
4230 		brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
4231 
4232 		err = brcmf_sdiod_intr_register(sdiod);
4233 		if (err != 0)
4234 			brcmf_err("intr register failed:%d\n", err);
4235 	}
4236 
4237 	/* If we didn't come up, turn off backplane clock */
4238 	if (err != 0) {
4239 		brcmf_sdio_clkctl(bus, CLK_NONE, false);
4240 		goto checkdied;
4241 	}
4242 
4243 	sdio_release_host(sdiod->func1);
4244 
4245 	/* Assign bus interface call back */
4246 	sdiod->bus_if->dev = sdiod->dev;
4247 	sdiod->bus_if->ops = &brcmf_sdio_bus_ops;
4248 	sdiod->bus_if->chip = bus->ci->chip;
4249 	sdiod->bus_if->chiprev = bus->ci->chiprev;
4250 
4251 	err = brcmf_alloc(sdiod->dev, sdiod->settings);
4252 	if (err) {
4253 		brcmf_err("brcmf_alloc failed\n");
4254 		goto claim;
4255 	}
4256 
4257 	/* Attach to the common layer, reserve hdr space */
4258 	err = brcmf_attach(sdiod->dev);
4259 	if (err != 0) {
4260 		brcmf_err("brcmf_attach failed\n");
4261 		goto free;
4262 	}
4263 
4264 	/* ready */
4265 	return;
4266 
4267 free:
4268 	brcmf_free(sdiod->dev);
4269 claim:
4270 	sdio_claim_host(sdiod->func1);
4271 checkdied:
4272 	brcmf_sdio_checkdied(bus);
4273 release:
4274 	sdio_release_host(sdiod->func1);
4275 fail:
4276 	brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4277 	device_release_driver(&sdiod->func2->dev);
4278 	device_release_driver(dev);
4279 }
4280 
4281 static struct brcmf_fw_request *
4282 brcmf_sdio_prepare_fw_request(struct brcmf_sdio *bus)
4283 {
4284 	struct brcmf_fw_request *fwreq;
4285 	struct brcmf_fw_name fwnames[] = {
4286 		{ ".bin", bus->sdiodev->fw_name },
4287 		{ ".txt", bus->sdiodev->nvram_name },
4288 	};
4289 
4290 	fwreq = brcmf_fw_alloc_request(bus->ci->chip, bus->ci->chiprev,
4291 				       brcmf_sdio_fwnames,
4292 				       ARRAY_SIZE(brcmf_sdio_fwnames),
4293 				       fwnames, ARRAY_SIZE(fwnames));
4294 	if (!fwreq)
4295 		return NULL;
4296 
4297 	fwreq->items[BRCMF_SDIO_FW_CODE].type = BRCMF_FW_TYPE_BINARY;
4298 	fwreq->items[BRCMF_SDIO_FW_NVRAM].type = BRCMF_FW_TYPE_NVRAM;
4299 	fwreq->board_type = bus->sdiodev->settings->board_type;
4300 
4301 	return fwreq;
4302 }
4303 
4304 struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4305 {
4306 	int ret;
4307 	struct brcmf_sdio *bus;
4308 	struct workqueue_struct *wq;
4309 	struct brcmf_fw_request *fwreq;
4310 
4311 	brcmf_dbg(TRACE, "Enter\n");
4312 
4313 	/* Allocate private bus interface state */
4314 	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4315 	if (!bus)
4316 		goto fail;
4317 
4318 	bus->sdiodev = sdiodev;
4319 	sdiodev->bus = bus;
4320 	skb_queue_head_init(&bus->glom);
4321 	bus->txbound = BRCMF_TXBOUND;
4322 	bus->rxbound = BRCMF_RXBOUND;
4323 	bus->txminmax = BRCMF_TXMINMAX;
4324 	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4325 
4326 	/* single-threaded workqueue */
4327 	wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
4328 				     dev_name(&sdiodev->func1->dev));
4329 	if (!wq) {
4330 		brcmf_err("insufficient memory to create txworkqueue\n");
4331 		goto fail;
4332 	}
4333 	brcmf_sdiod_freezer_count(sdiodev);
4334 	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
4335 	bus->brcmf_wq = wq;
4336 
4337 	/* attempt to attach to the dongle */
4338 	if (!(brcmf_sdio_probe_attach(bus))) {
4339 		brcmf_err("brcmf_sdio_probe_attach failed\n");
4340 		goto fail;
4341 	}
4342 
4343 	spin_lock_init(&bus->rxctl_lock);
4344 	spin_lock_init(&bus->txq_lock);
4345 	init_waitqueue_head(&bus->ctrl_wait);
4346 	init_waitqueue_head(&bus->dcmd_resp_wait);
4347 
4348 	/* Set up the watchdog timer */
4349 	timer_setup(&bus->timer, brcmf_sdio_watchdog, 0);
4350 	/* Initialize watchdog thread */
4351 	init_completion(&bus->watchdog_wait);
4352 	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4353 					bus, "brcmf_wdog/%s",
4354 					dev_name(&sdiodev->func1->dev));
4355 	if (IS_ERR(bus->watchdog_tsk)) {
4356 		pr_warn("brcmf_watchdog thread failed to start\n");
4357 		bus->watchdog_tsk = NULL;
4358 	}
4359 	/* Initialize DPC thread */
4360 	bus->dpc_triggered = false;
4361 	bus->dpc_running = false;
4362 
4363 	/* default sdio bus header length for tx packet */
4364 	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
4365 
4366 	/* Query the F2 block size, set roundup accordingly */
4367 	bus->blocksize = bus->sdiodev->func2->cur_blksize;
4368 	bus->roundup = min(max_roundup, bus->blocksize);
4369 
4370 	sdio_claim_host(bus->sdiodev->func1);
4371 
4372 	/* Disable F2 to clear any intermediate frame state on the dongle */
4373 	sdio_disable_func(bus->sdiodev->func2);
4374 
4375 	bus->rxflow = false;
4376 
4377 	/* Done with backplane-dependent accesses, can drop clock... */
4378 	brcmf_sdiod_writeb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4379 
4380 	sdio_release_host(bus->sdiodev->func1);
4381 
4382 	/* ...and initialize clock/power states */
4383 	bus->clkstate = CLK_SDONLY;
4384 	bus->idletime = BRCMF_IDLE_INTERVAL;
4385 	bus->idleclock = BRCMF_IDLE_ACTIVE;
4386 
4387 	/* SR state */
4388 	bus->sr_enabled = false;
4389 
4390 	brcmf_dbg(INFO, "completed!!\n");
4391 
4392 	fwreq = brcmf_sdio_prepare_fw_request(bus);
4393 	if (!fwreq) {
4394 		ret = -ENOMEM;
4395 		goto fail;
4396 	}
4397 
4398 	ret = brcmf_fw_get_firmwares(sdiodev->dev, fwreq,
4399 				     brcmf_sdio_firmware_callback);
4400 	if (ret != 0) {
4401 		brcmf_err("async firmware request failed: %d\n", ret);
4402 		kfree(fwreq);
4403 		goto fail;
4404 	}
4405 
4406 	return bus;
4407 
4408 fail:
4409 	brcmf_sdio_remove(bus);
4410 	return NULL;
4411 }
4412 
4413 /* Detach and free everything */
4414 void brcmf_sdio_remove(struct brcmf_sdio *bus)
4415 {
4416 	brcmf_dbg(TRACE, "Enter\n");
4417 
4418 	if (bus) {
4419 		/* Stop watchdog task */
4420 		if (bus->watchdog_tsk) {
4421 			send_sig(SIGTERM, bus->watchdog_tsk, 1);
4422 			kthread_stop(bus->watchdog_tsk);
4423 			bus->watchdog_tsk = NULL;
4424 		}
4425 
4426 		/* De-register interrupt handler */
4427 		brcmf_sdiod_intr_unregister(bus->sdiodev);
4428 
4429 		brcmf_detach(bus->sdiodev->dev);
4430 
4431 		cancel_work_sync(&bus->datawork);
4432 		if (bus->brcmf_wq)
4433 			destroy_workqueue(bus->brcmf_wq);
4434 
4435 		if (bus->ci) {
4436 			if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
4437 				sdio_claim_host(bus->sdiodev->func1);
4438 				brcmf_sdio_wd_timer(bus, false);
4439 				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4440 				/* Leave the device in state where it is
4441 				 * 'passive'. This is done by resetting all
4442 				 * necessary cores.
4443 				 */
4444 				msleep(20);
4445 				brcmf_chip_set_passive(bus->ci);
4446 				brcmf_sdio_clkctl(bus, CLK_NONE, false);
4447 				sdio_release_host(bus->sdiodev->func1);
4448 			}
4449 			brcmf_chip_detach(bus->ci);
4450 		}
4451 		if (bus->sdiodev->settings)
4452 			brcmf_release_module_param(bus->sdiodev->settings);
4453 
4454 		kfree(bus->rxbuf);
4455 		kfree(bus->hdrbuf);
4456 		kfree(bus);
4457 	}
4458 
4459 	brcmf_dbg(TRACE, "Disconnected\n");
4460 }
4461 
4462 void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
4463 {
4464 	/* Totally stop the timer */
4465 	if (!active && bus->wd_active) {
4466 		del_timer_sync(&bus->timer);
4467 		bus->wd_active = false;
4468 		return;
4469 	}
4470 
4471 	/* don't start the wd until fw is loaded */
4472 	if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
4473 		return;
4474 
4475 	if (active) {
4476 		if (!bus->wd_active) {
4477 			/* Create timer again when watchdog period is
4478 			   dynamically changed or in the first instance
4479 			 */
4480 			bus->timer.expires = jiffies + BRCMF_WD_POLL;
4481 			add_timer(&bus->timer);
4482 			bus->wd_active = true;
4483 		} else {
4484 			/* Re arm the timer, at last watchdog period */
4485 			mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
4486 		}
4487 	}
4488 }
4489 
4490 int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
4491 {
4492 	int ret;
4493 
4494 	sdio_claim_host(bus->sdiodev->func1);
4495 	ret = brcmf_sdio_bus_sleep(bus, sleep, false);
4496 	sdio_release_host(bus->sdiodev->func1);
4497 
4498 	return ret;
4499 }
4500 
4501