1 /* 2 * Copyright (c) 2008-2011 Atheros Communications Inc. 3 * 4 * Permission to use, copy, modify, and/or distribute this software for any 5 * purpose with or without fee is hereby granted, provided that the above 6 * copyright notice and this permission notice appear in all copies. 7 * 8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15 */ 16 17 #include <linux/nl80211.h> 18 #include <linux/delay.h> 19 #include "ath9k.h" 20 #include "btcoex.h" 21 22 u8 ath9k_parse_mpdudensity(u8 mpdudensity) 23 { 24 /* 25 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing": 26 * 0 for no restriction 27 * 1 for 1/4 us 28 * 2 for 1/2 us 29 * 3 for 1 us 30 * 4 for 2 us 31 * 5 for 4 us 32 * 6 for 8 us 33 * 7 for 16 us 34 */ 35 switch (mpdudensity) { 36 case 0: 37 return 0; 38 case 1: 39 case 2: 40 case 3: 41 /* Our lower layer calculations limit our precision to 42 1 microsecond */ 43 return 1; 44 case 4: 45 return 2; 46 case 5: 47 return 4; 48 case 6: 49 return 8; 50 case 7: 51 return 16; 52 default: 53 return 0; 54 } 55 } 56 57 static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq, 58 bool sw_pending) 59 { 60 bool pending = false; 61 62 spin_lock_bh(&txq->axq_lock); 63 64 if (txq->axq_depth) { 65 pending = true; 66 goto out; 67 } 68 69 if (!sw_pending) 70 goto out; 71 72 if (txq->mac80211_qnum >= 0) { 73 struct ath_acq *acq; 74 75 acq = &sc->cur_chan->acq[txq->mac80211_qnum]; 76 if (!list_empty(&acq->acq_new) || !list_empty(&acq->acq_old)) 77 pending = true; 78 } 79 out: 80 spin_unlock_bh(&txq->axq_lock); 81 return pending; 82 } 83 84 static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode) 85 { 86 unsigned long flags; 87 bool ret; 88 89 spin_lock_irqsave(&sc->sc_pm_lock, flags); 90 ret = ath9k_hw_setpower(sc->sc_ah, mode); 91 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 92 93 return ret; 94 } 95 96 void ath_ps_full_sleep(struct timer_list *t) 97 { 98 struct ath_softc *sc = from_timer(sc, t, sleep_timer); 99 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 100 unsigned long flags; 101 bool reset; 102 103 spin_lock_irqsave(&common->cc_lock, flags); 104 ath_hw_cycle_counters_update(common); 105 spin_unlock_irqrestore(&common->cc_lock, flags); 106 107 ath9k_hw_setrxabort(sc->sc_ah, 1); 108 ath9k_hw_stopdmarecv(sc->sc_ah, &reset); 109 110 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP); 111 } 112 113 void ath9k_ps_wakeup(struct ath_softc *sc) 114 { 115 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 116 unsigned long flags; 117 enum ath9k_power_mode power_mode; 118 119 spin_lock_irqsave(&sc->sc_pm_lock, flags); 120 if (++sc->ps_usecount != 1) 121 goto unlock; 122 123 del_timer_sync(&sc->sleep_timer); 124 power_mode = sc->sc_ah->power_mode; 125 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE); 126 127 /* 128 * While the hardware is asleep, the cycle counters contain no 129 * useful data. Better clear them now so that they don't mess up 130 * survey data results. 131 */ 132 if (power_mode != ATH9K_PM_AWAKE) { 133 spin_lock(&common->cc_lock); 134 ath_hw_cycle_counters_update(common); 135 memset(&common->cc_survey, 0, sizeof(common->cc_survey)); 136 memset(&common->cc_ani, 0, sizeof(common->cc_ani)); 137 spin_unlock(&common->cc_lock); 138 } 139 140 unlock: 141 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 142 } 143 144 void ath9k_ps_restore(struct ath_softc *sc) 145 { 146 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 147 enum ath9k_power_mode mode; 148 unsigned long flags; 149 150 spin_lock_irqsave(&sc->sc_pm_lock, flags); 151 if (--sc->ps_usecount != 0) 152 goto unlock; 153 154 if (sc->ps_idle) { 155 mod_timer(&sc->sleep_timer, jiffies + HZ / 10); 156 goto unlock; 157 } 158 159 if (sc->ps_enabled && 160 !(sc->ps_flags & (PS_WAIT_FOR_BEACON | 161 PS_WAIT_FOR_CAB | 162 PS_WAIT_FOR_PSPOLL_DATA | 163 PS_WAIT_FOR_TX_ACK | 164 PS_WAIT_FOR_ANI))) { 165 mode = ATH9K_PM_NETWORK_SLEEP; 166 if (ath9k_hw_btcoex_is_enabled(sc->sc_ah)) 167 ath9k_btcoex_stop_gen_timer(sc); 168 } else { 169 goto unlock; 170 } 171 172 spin_lock(&common->cc_lock); 173 ath_hw_cycle_counters_update(common); 174 spin_unlock(&common->cc_lock); 175 176 ath9k_hw_setpower(sc->sc_ah, mode); 177 178 unlock: 179 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 180 } 181 182 static void __ath_cancel_work(struct ath_softc *sc) 183 { 184 cancel_work_sync(&sc->paprd_work); 185 cancel_delayed_work_sync(&sc->hw_check_work); 186 cancel_delayed_work_sync(&sc->hw_pll_work); 187 188 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 189 if (ath9k_hw_mci_is_enabled(sc->sc_ah)) 190 cancel_work_sync(&sc->mci_work); 191 #endif 192 } 193 194 void ath_cancel_work(struct ath_softc *sc) 195 { 196 __ath_cancel_work(sc); 197 cancel_work_sync(&sc->hw_reset_work); 198 } 199 200 void ath_restart_work(struct ath_softc *sc) 201 { 202 ieee80211_queue_delayed_work(sc->hw, &sc->hw_check_work, 203 ATH_HW_CHECK_POLL_INT); 204 205 if (AR_SREV_9340(sc->sc_ah) || AR_SREV_9330(sc->sc_ah)) 206 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, 207 msecs_to_jiffies(ATH_PLL_WORK_INTERVAL)); 208 209 ath_start_ani(sc); 210 } 211 212 static bool ath_prepare_reset(struct ath_softc *sc) 213 { 214 struct ath_hw *ah = sc->sc_ah; 215 bool ret = true; 216 217 ieee80211_stop_queues(sc->hw); 218 ath_stop_ani(sc); 219 ath9k_hw_disable_interrupts(ah); 220 221 if (AR_SREV_9300_20_OR_LATER(ah)) { 222 ret &= ath_stoprecv(sc); 223 ret &= ath_drain_all_txq(sc); 224 } else { 225 ret &= ath_drain_all_txq(sc); 226 ret &= ath_stoprecv(sc); 227 } 228 229 return ret; 230 } 231 232 static bool ath_complete_reset(struct ath_softc *sc, bool start) 233 { 234 struct ath_hw *ah = sc->sc_ah; 235 struct ath_common *common = ath9k_hw_common(ah); 236 unsigned long flags; 237 238 ath9k_calculate_summary_state(sc, sc->cur_chan); 239 ath_startrecv(sc); 240 ath9k_cmn_update_txpow(ah, sc->cur_chan->cur_txpower, 241 sc->cur_chan->txpower, 242 &sc->cur_chan->cur_txpower); 243 clear_bit(ATH_OP_HW_RESET, &common->op_flags); 244 245 if (!sc->cur_chan->offchannel && start) { 246 /* restore per chanctx TSF timer */ 247 if (sc->cur_chan->tsf_val) { 248 u32 offset; 249 250 offset = ath9k_hw_get_tsf_offset(&sc->cur_chan->tsf_ts, 251 NULL); 252 ath9k_hw_settsf64(ah, sc->cur_chan->tsf_val + offset); 253 } 254 255 256 if (!test_bit(ATH_OP_BEACONS, &common->op_flags)) 257 goto work; 258 259 if (ah->opmode == NL80211_IFTYPE_STATION && 260 test_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags)) { 261 spin_lock_irqsave(&sc->sc_pm_lock, flags); 262 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON; 263 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 264 } else { 265 ath9k_set_beacon(sc); 266 } 267 work: 268 ath_restart_work(sc); 269 ath_txq_schedule_all(sc); 270 } 271 272 sc->gtt_cnt = 0; 273 274 ath9k_hw_set_interrupts(ah); 275 ath9k_hw_enable_interrupts(ah); 276 ieee80211_wake_queues(sc->hw); 277 ath9k_p2p_ps_timer(sc); 278 279 return true; 280 } 281 282 static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan) 283 { 284 struct ath_hw *ah = sc->sc_ah; 285 struct ath_common *common = ath9k_hw_common(ah); 286 struct ath9k_hw_cal_data *caldata = NULL; 287 bool fastcc = true; 288 int r; 289 290 __ath_cancel_work(sc); 291 292 disable_irq(sc->irq); 293 tasklet_disable(&sc->intr_tq); 294 tasklet_disable(&sc->bcon_tasklet); 295 spin_lock_bh(&sc->sc_pcu_lock); 296 297 if (!sc->cur_chan->offchannel) { 298 fastcc = false; 299 caldata = &sc->cur_chan->caldata; 300 } 301 302 if (!hchan) { 303 fastcc = false; 304 hchan = ah->curchan; 305 } 306 307 if (!ath_prepare_reset(sc)) 308 fastcc = false; 309 310 if (ath9k_is_chanctx_enabled()) 311 fastcc = false; 312 313 spin_lock_bh(&sc->chan_lock); 314 sc->cur_chandef = sc->cur_chan->chandef; 315 spin_unlock_bh(&sc->chan_lock); 316 317 ath_dbg(common, CONFIG, "Reset to %u MHz, HT40: %d fastcc: %d\n", 318 hchan->channel, IS_CHAN_HT40(hchan), fastcc); 319 320 r = ath9k_hw_reset(ah, hchan, caldata, fastcc); 321 if (r) { 322 ath_err(common, 323 "Unable to reset channel, reset status %d\n", r); 324 325 ath9k_hw_enable_interrupts(ah); 326 ath9k_queue_reset(sc, RESET_TYPE_BB_HANG); 327 328 goto out; 329 } 330 331 if (ath9k_hw_mci_is_enabled(sc->sc_ah) && 332 sc->cur_chan->offchannel) 333 ath9k_mci_set_txpower(sc, true, false); 334 335 if (!ath_complete_reset(sc, true)) 336 r = -EIO; 337 338 out: 339 enable_irq(sc->irq); 340 spin_unlock_bh(&sc->sc_pcu_lock); 341 tasklet_enable(&sc->bcon_tasklet); 342 tasklet_enable(&sc->intr_tq); 343 344 return r; 345 } 346 347 static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta, 348 struct ieee80211_vif *vif) 349 { 350 struct ath_node *an; 351 an = (struct ath_node *)sta->drv_priv; 352 353 an->sc = sc; 354 an->sta = sta; 355 an->vif = vif; 356 memset(&an->key_idx, 0, sizeof(an->key_idx)); 357 358 ath_tx_node_init(sc, an); 359 360 ath_dynack_node_init(sc->sc_ah, an); 361 } 362 363 static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta) 364 { 365 struct ath_node *an = (struct ath_node *)sta->drv_priv; 366 ath_tx_node_cleanup(sc, an); 367 368 ath_dynack_node_deinit(sc->sc_ah, an); 369 } 370 371 void ath9k_tasklet(unsigned long data) 372 { 373 struct ath_softc *sc = (struct ath_softc *)data; 374 struct ath_hw *ah = sc->sc_ah; 375 struct ath_common *common = ath9k_hw_common(ah); 376 enum ath_reset_type type; 377 unsigned long flags; 378 u32 status; 379 u32 rxmask; 380 381 spin_lock_irqsave(&sc->intr_lock, flags); 382 status = sc->intrstatus; 383 sc->intrstatus = 0; 384 spin_unlock_irqrestore(&sc->intr_lock, flags); 385 386 ath9k_ps_wakeup(sc); 387 spin_lock(&sc->sc_pcu_lock); 388 389 if (status & ATH9K_INT_FATAL) { 390 type = RESET_TYPE_FATAL_INT; 391 ath9k_queue_reset(sc, type); 392 ath_dbg(common, RESET, "FATAL: Skipping interrupts\n"); 393 goto out; 394 } 395 396 if ((ah->config.hw_hang_checks & HW_BB_WATCHDOG) && 397 (status & ATH9K_INT_BB_WATCHDOG)) { 398 spin_lock_irqsave(&common->cc_lock, flags); 399 ath_hw_cycle_counters_update(common); 400 ar9003_hw_bb_watchdog_dbg_info(ah); 401 spin_unlock_irqrestore(&common->cc_lock, flags); 402 403 if (ar9003_hw_bb_watchdog_check(ah)) { 404 type = RESET_TYPE_BB_WATCHDOG; 405 ath9k_queue_reset(sc, type); 406 407 ath_dbg(common, RESET, 408 "BB_WATCHDOG: Skipping interrupts\n"); 409 goto out; 410 } 411 } 412 413 if (status & ATH9K_INT_GTT) { 414 sc->gtt_cnt++; 415 416 if ((sc->gtt_cnt >= MAX_GTT_CNT) && !ath9k_hw_check_alive(ah)) { 417 type = RESET_TYPE_TX_GTT; 418 ath9k_queue_reset(sc, type); 419 ath_dbg(common, RESET, 420 "GTT: Skipping interrupts\n"); 421 goto out; 422 } 423 } 424 425 spin_lock_irqsave(&sc->sc_pm_lock, flags); 426 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) { 427 /* 428 * TSF sync does not look correct; remain awake to sync with 429 * the next Beacon. 430 */ 431 ath_dbg(common, PS, "TSFOOR - Sync with next Beacon\n"); 432 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC; 433 } 434 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 435 436 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 437 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL | 438 ATH9K_INT_RXORN); 439 else 440 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 441 442 if (status & rxmask) { 443 /* Check for high priority Rx first */ 444 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) && 445 (status & ATH9K_INT_RXHP)) 446 ath_rx_tasklet(sc, 0, true); 447 448 ath_rx_tasklet(sc, 0, false); 449 } 450 451 if (status & ATH9K_INT_TX) { 452 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 453 /* 454 * For EDMA chips, TX completion is enabled for the 455 * beacon queue, so if a beacon has been transmitted 456 * successfully after a GTT interrupt, the GTT counter 457 * gets reset to zero here. 458 */ 459 sc->gtt_cnt = 0; 460 461 ath_tx_edma_tasklet(sc); 462 } else { 463 ath_tx_tasklet(sc); 464 } 465 466 wake_up(&sc->tx_wait); 467 } 468 469 if (status & ATH9K_INT_GENTIMER) 470 ath_gen_timer_isr(sc->sc_ah); 471 472 ath9k_btcoex_handle_interrupt(sc, status); 473 474 /* re-enable hardware interrupt */ 475 ath9k_hw_resume_interrupts(ah); 476 out: 477 spin_unlock(&sc->sc_pcu_lock); 478 ath9k_ps_restore(sc); 479 } 480 481 irqreturn_t ath_isr(int irq, void *dev) 482 { 483 #define SCHED_INTR ( \ 484 ATH9K_INT_FATAL | \ 485 ATH9K_INT_BB_WATCHDOG | \ 486 ATH9K_INT_RXORN | \ 487 ATH9K_INT_RXEOL | \ 488 ATH9K_INT_RX | \ 489 ATH9K_INT_RXLP | \ 490 ATH9K_INT_RXHP | \ 491 ATH9K_INT_TX | \ 492 ATH9K_INT_BMISS | \ 493 ATH9K_INT_CST | \ 494 ATH9K_INT_GTT | \ 495 ATH9K_INT_TSFOOR | \ 496 ATH9K_INT_GENTIMER | \ 497 ATH9K_INT_MCI) 498 499 struct ath_softc *sc = dev; 500 struct ath_hw *ah = sc->sc_ah; 501 struct ath_common *common = ath9k_hw_common(ah); 502 enum ath9k_int status; 503 u32 sync_cause = 0; 504 bool sched = false; 505 506 /* 507 * The hardware is not ready/present, don't 508 * touch anything. Note this can happen early 509 * on if the IRQ is shared. 510 */ 511 if (!ah || test_bit(ATH_OP_INVALID, &common->op_flags)) 512 return IRQ_NONE; 513 514 /* shared irq, not for us */ 515 if (!ath9k_hw_intrpend(ah)) 516 return IRQ_NONE; 517 518 /* 519 * Figure out the reason(s) for the interrupt. Note 520 * that the hal returns a pseudo-ISR that may include 521 * bits we haven't explicitly enabled so we mask the 522 * value to insure we only process bits we requested. 523 */ 524 ath9k_hw_getisr(ah, &status, &sync_cause); /* NB: clears ISR too */ 525 ath9k_debug_sync_cause(sc, sync_cause); 526 status &= ah->imask; /* discard unasked-for bits */ 527 528 if (test_bit(ATH_OP_HW_RESET, &common->op_flags)) 529 return IRQ_HANDLED; 530 531 /* 532 * If there are no status bits set, then this interrupt was not 533 * for me (should have been caught above). 534 */ 535 if (!status) 536 return IRQ_NONE; 537 538 /* Cache the status */ 539 spin_lock(&sc->intr_lock); 540 sc->intrstatus |= status; 541 spin_unlock(&sc->intr_lock); 542 543 if (status & SCHED_INTR) 544 sched = true; 545 546 /* 547 * If a FATAL interrupt is received, we have to reset the chip 548 * immediately. 549 */ 550 if (status & ATH9K_INT_FATAL) 551 goto chip_reset; 552 553 if ((ah->config.hw_hang_checks & HW_BB_WATCHDOG) && 554 (status & ATH9K_INT_BB_WATCHDOG)) 555 goto chip_reset; 556 557 if (status & ATH9K_INT_SWBA) 558 tasklet_schedule(&sc->bcon_tasklet); 559 560 if (status & ATH9K_INT_TXURN) 561 ath9k_hw_updatetxtriglevel(ah, true); 562 563 if (status & ATH9K_INT_RXEOL) { 564 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 565 ath9k_hw_set_interrupts(ah); 566 } 567 568 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) 569 if (status & ATH9K_INT_TIM_TIMER) { 570 if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle)) 571 goto chip_reset; 572 /* Clear RxAbort bit so that we can 573 * receive frames */ 574 ath9k_setpower(sc, ATH9K_PM_AWAKE); 575 spin_lock(&sc->sc_pm_lock); 576 ath9k_hw_setrxabort(sc->sc_ah, 0); 577 sc->ps_flags |= PS_WAIT_FOR_BEACON; 578 spin_unlock(&sc->sc_pm_lock); 579 } 580 581 chip_reset: 582 583 ath_debug_stat_interrupt(sc, status); 584 585 if (sched) { 586 /* turn off every interrupt */ 587 ath9k_hw_kill_interrupts(ah); 588 tasklet_schedule(&sc->intr_tq); 589 } 590 591 return IRQ_HANDLED; 592 593 #undef SCHED_INTR 594 } 595 596 /* 597 * This function is called when a HW reset cannot be deferred 598 * and has to be immediate. 599 */ 600 int ath_reset(struct ath_softc *sc, struct ath9k_channel *hchan) 601 { 602 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 603 int r; 604 605 ath9k_hw_kill_interrupts(sc->sc_ah); 606 set_bit(ATH_OP_HW_RESET, &common->op_flags); 607 608 ath9k_ps_wakeup(sc); 609 r = ath_reset_internal(sc, hchan); 610 ath9k_ps_restore(sc); 611 612 return r; 613 } 614 615 /* 616 * When a HW reset can be deferred, it is added to the 617 * hw_reset_work workqueue, but we set ATH_OP_HW_RESET before 618 * queueing. 619 */ 620 void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type) 621 { 622 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 623 #ifdef CONFIG_ATH9K_DEBUGFS 624 RESET_STAT_INC(sc, type); 625 #endif 626 ath9k_hw_kill_interrupts(sc->sc_ah); 627 set_bit(ATH_OP_HW_RESET, &common->op_flags); 628 ieee80211_queue_work(sc->hw, &sc->hw_reset_work); 629 } 630 631 void ath_reset_work(struct work_struct *work) 632 { 633 struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work); 634 635 ath9k_ps_wakeup(sc); 636 ath_reset_internal(sc, NULL); 637 ath9k_ps_restore(sc); 638 } 639 640 /**********************/ 641 /* mac80211 callbacks */ 642 /**********************/ 643 644 static int ath9k_start(struct ieee80211_hw *hw) 645 { 646 struct ath_softc *sc = hw->priv; 647 struct ath_hw *ah = sc->sc_ah; 648 struct ath_common *common = ath9k_hw_common(ah); 649 struct ieee80211_channel *curchan = sc->cur_chan->chandef.chan; 650 struct ath_chanctx *ctx = sc->cur_chan; 651 struct ath9k_channel *init_channel; 652 int r; 653 654 ath_dbg(common, CONFIG, 655 "Starting driver with initial channel: %d MHz\n", 656 curchan->center_freq); 657 658 ath9k_ps_wakeup(sc); 659 mutex_lock(&sc->mutex); 660 661 init_channel = ath9k_cmn_get_channel(hw, ah, &ctx->chandef); 662 sc->cur_chandef = hw->conf.chandef; 663 664 /* Reset SERDES registers */ 665 ath9k_hw_configpcipowersave(ah, false); 666 667 /* 668 * The basic interface to setting the hardware in a good 669 * state is ``reset''. On return the hardware is known to 670 * be powered up and with interrupts disabled. This must 671 * be followed by initialization of the appropriate bits 672 * and then setup of the interrupt mask. 673 */ 674 spin_lock_bh(&sc->sc_pcu_lock); 675 676 atomic_set(&ah->intr_ref_cnt, -1); 677 678 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false); 679 if (r) { 680 ath_err(common, 681 "Unable to reset hardware; reset status %d (freq %u MHz)\n", 682 r, curchan->center_freq); 683 ah->reset_power_on = false; 684 } 685 686 /* Setup our intr mask. */ 687 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL | 688 ATH9K_INT_RXORN | ATH9K_INT_FATAL | 689 ATH9K_INT_GLOBAL; 690 691 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 692 ah->imask |= ATH9K_INT_RXHP | 693 ATH9K_INT_RXLP; 694 else 695 ah->imask |= ATH9K_INT_RX; 696 697 if (ah->config.hw_hang_checks & HW_BB_WATCHDOG) 698 ah->imask |= ATH9K_INT_BB_WATCHDOG; 699 700 /* 701 * Enable GTT interrupts only for AR9003/AR9004 chips 702 * for now. 703 */ 704 if (AR_SREV_9300_20_OR_LATER(ah)) 705 ah->imask |= ATH9K_INT_GTT; 706 707 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) 708 ah->imask |= ATH9K_INT_CST; 709 710 ath_mci_enable(sc); 711 712 clear_bit(ATH_OP_INVALID, &common->op_flags); 713 sc->sc_ah->is_monitoring = false; 714 715 if (!ath_complete_reset(sc, false)) 716 ah->reset_power_on = false; 717 718 if (ah->led_pin >= 0) { 719 ath9k_hw_set_gpio(ah, ah->led_pin, 720 (ah->config.led_active_high) ? 1 : 0); 721 ath9k_hw_gpio_request_out(ah, ah->led_pin, NULL, 722 AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 723 } 724 725 /* 726 * Reset key cache to sane defaults (all entries cleared) instead of 727 * semi-random values after suspend/resume. 728 */ 729 ath9k_cmn_init_crypto(sc->sc_ah); 730 731 ath9k_hw_reset_tsf(ah); 732 733 spin_unlock_bh(&sc->sc_pcu_lock); 734 735 ath9k_rng_start(sc); 736 737 mutex_unlock(&sc->mutex); 738 739 ath9k_ps_restore(sc); 740 741 return 0; 742 } 743 744 static void ath9k_tx(struct ieee80211_hw *hw, 745 struct ieee80211_tx_control *control, 746 struct sk_buff *skb) 747 { 748 struct ath_softc *sc = hw->priv; 749 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 750 struct ath_tx_control txctl; 751 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data; 752 unsigned long flags; 753 754 if (sc->ps_enabled) { 755 /* 756 * mac80211 does not set PM field for normal data frames, so we 757 * need to update that based on the current PS mode. 758 */ 759 if (ieee80211_is_data(hdr->frame_control) && 760 !ieee80211_is_nullfunc(hdr->frame_control) && 761 !ieee80211_has_pm(hdr->frame_control)) { 762 ath_dbg(common, PS, 763 "Add PM=1 for a TX frame while in PS mode\n"); 764 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM); 765 } 766 } 767 768 if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_NETWORK_SLEEP)) { 769 /* 770 * We are using PS-Poll and mac80211 can request TX while in 771 * power save mode. Need to wake up hardware for the TX to be 772 * completed and if needed, also for RX of buffered frames. 773 */ 774 ath9k_ps_wakeup(sc); 775 spin_lock_irqsave(&sc->sc_pm_lock, flags); 776 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) 777 ath9k_hw_setrxabort(sc->sc_ah, 0); 778 if (ieee80211_is_pspoll(hdr->frame_control)) { 779 ath_dbg(common, PS, 780 "Sending PS-Poll to pick a buffered frame\n"); 781 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA; 782 } else { 783 ath_dbg(common, PS, "Wake up to complete TX\n"); 784 sc->ps_flags |= PS_WAIT_FOR_TX_ACK; 785 } 786 /* 787 * The actual restore operation will happen only after 788 * the ps_flags bit is cleared. We are just dropping 789 * the ps_usecount here. 790 */ 791 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 792 ath9k_ps_restore(sc); 793 } 794 795 /* 796 * Cannot tx while the hardware is in full sleep, it first needs a full 797 * chip reset to recover from that 798 */ 799 if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_FULL_SLEEP)) { 800 ath_err(common, "TX while HW is in FULL_SLEEP mode\n"); 801 goto exit; 802 } 803 804 memset(&txctl, 0, sizeof(struct ath_tx_control)); 805 txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)]; 806 txctl.sta = control->sta; 807 808 ath_dbg(common, XMIT, "transmitting packet, skb: %p\n", skb); 809 810 if (ath_tx_start(hw, skb, &txctl) != 0) { 811 ath_dbg(common, XMIT, "TX failed\n"); 812 TX_STAT_INC(sc, txctl.txq->axq_qnum, txfailed); 813 goto exit; 814 } 815 816 return; 817 exit: 818 ieee80211_free_txskb(hw, skb); 819 } 820 821 static void ath9k_stop(struct ieee80211_hw *hw) 822 { 823 struct ath_softc *sc = hw->priv; 824 struct ath_hw *ah = sc->sc_ah; 825 struct ath_common *common = ath9k_hw_common(ah); 826 bool prev_idle; 827 828 ath9k_deinit_channel_context(sc); 829 830 mutex_lock(&sc->mutex); 831 832 ath9k_rng_stop(sc); 833 834 ath_cancel_work(sc); 835 836 if (test_bit(ATH_OP_INVALID, &common->op_flags)) { 837 ath_dbg(common, ANY, "Device not present\n"); 838 mutex_unlock(&sc->mutex); 839 return; 840 } 841 842 /* Ensure HW is awake when we try to shut it down. */ 843 ath9k_ps_wakeup(sc); 844 845 spin_lock_bh(&sc->sc_pcu_lock); 846 847 /* prevent tasklets to enable interrupts once we disable them */ 848 ah->imask &= ~ATH9K_INT_GLOBAL; 849 850 /* make sure h/w will not generate any interrupt 851 * before setting the invalid flag. */ 852 ath9k_hw_disable_interrupts(ah); 853 854 spin_unlock_bh(&sc->sc_pcu_lock); 855 856 /* we can now sync irq and kill any running tasklets, since we already 857 * disabled interrupts and not holding a spin lock */ 858 synchronize_irq(sc->irq); 859 tasklet_kill(&sc->intr_tq); 860 tasklet_kill(&sc->bcon_tasklet); 861 862 prev_idle = sc->ps_idle; 863 sc->ps_idle = true; 864 865 spin_lock_bh(&sc->sc_pcu_lock); 866 867 if (ah->led_pin >= 0) { 868 ath9k_hw_set_gpio(ah, ah->led_pin, 869 (ah->config.led_active_high) ? 0 : 1); 870 ath9k_hw_gpio_request_in(ah, ah->led_pin, NULL); 871 } 872 873 ath_prepare_reset(sc); 874 875 if (sc->rx.frag) { 876 dev_kfree_skb_any(sc->rx.frag); 877 sc->rx.frag = NULL; 878 } 879 880 if (!ah->curchan) 881 ah->curchan = ath9k_cmn_get_channel(hw, ah, 882 &sc->cur_chan->chandef); 883 884 ath9k_hw_reset(ah, ah->curchan, ah->caldata, false); 885 886 set_bit(ATH_OP_INVALID, &common->op_flags); 887 888 ath9k_hw_phy_disable(ah); 889 890 ath9k_hw_configpcipowersave(ah, true); 891 892 spin_unlock_bh(&sc->sc_pcu_lock); 893 894 ath9k_ps_restore(sc); 895 896 sc->ps_idle = prev_idle; 897 898 mutex_unlock(&sc->mutex); 899 900 ath_dbg(common, CONFIG, "Driver halt\n"); 901 } 902 903 static bool ath9k_uses_beacons(int type) 904 { 905 switch (type) { 906 case NL80211_IFTYPE_AP: 907 case NL80211_IFTYPE_ADHOC: 908 case NL80211_IFTYPE_MESH_POINT: 909 return true; 910 default: 911 return false; 912 } 913 } 914 915 static void ath9k_vif_iter_set_beacon(struct ath9k_vif_iter_data *iter_data, 916 struct ieee80211_vif *vif) 917 { 918 /* Use the first (configured) interface, but prefering AP interfaces. */ 919 if (!iter_data->primary_beacon_vif) { 920 iter_data->primary_beacon_vif = vif; 921 } else { 922 if (iter_data->primary_beacon_vif->type != NL80211_IFTYPE_AP && 923 vif->type == NL80211_IFTYPE_AP) 924 iter_data->primary_beacon_vif = vif; 925 } 926 927 iter_data->beacons = true; 928 iter_data->nbcnvifs += 1; 929 } 930 931 static void ath9k_vif_iter(struct ath9k_vif_iter_data *iter_data, 932 u8 *mac, struct ieee80211_vif *vif) 933 { 934 struct ath_vif *avp = (struct ath_vif *)vif->drv_priv; 935 int i; 936 937 if (iter_data->has_hw_macaddr) { 938 for (i = 0; i < ETH_ALEN; i++) 939 iter_data->mask[i] &= 940 ~(iter_data->hw_macaddr[i] ^ mac[i]); 941 } else { 942 memcpy(iter_data->hw_macaddr, mac, ETH_ALEN); 943 iter_data->has_hw_macaddr = true; 944 } 945 946 if (!vif->bss_conf.use_short_slot) 947 iter_data->slottime = 20; 948 949 switch (vif->type) { 950 case NL80211_IFTYPE_AP: 951 iter_data->naps++; 952 if (vif->bss_conf.enable_beacon) 953 ath9k_vif_iter_set_beacon(iter_data, vif); 954 break; 955 case NL80211_IFTYPE_STATION: 956 iter_data->nstations++; 957 if (avp->assoc && !iter_data->primary_sta) 958 iter_data->primary_sta = vif; 959 break; 960 case NL80211_IFTYPE_OCB: 961 iter_data->nocbs++; 962 break; 963 case NL80211_IFTYPE_ADHOC: 964 iter_data->nadhocs++; 965 if (vif->bss_conf.enable_beacon) 966 ath9k_vif_iter_set_beacon(iter_data, vif); 967 break; 968 case NL80211_IFTYPE_MESH_POINT: 969 iter_data->nmeshes++; 970 if (vif->bss_conf.enable_beacon) 971 ath9k_vif_iter_set_beacon(iter_data, vif); 972 break; 973 case NL80211_IFTYPE_WDS: 974 iter_data->nwds++; 975 break; 976 default: 977 break; 978 } 979 } 980 981 static void ath9k_update_bssid_mask(struct ath_softc *sc, 982 struct ath_chanctx *ctx, 983 struct ath9k_vif_iter_data *iter_data) 984 { 985 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 986 struct ath_vif *avp; 987 int i; 988 989 if (!ath9k_is_chanctx_enabled()) 990 return; 991 992 list_for_each_entry(avp, &ctx->vifs, list) { 993 if (ctx->nvifs_assigned != 1) 994 continue; 995 996 if (!iter_data->has_hw_macaddr) 997 continue; 998 999 ether_addr_copy(common->curbssid, avp->bssid); 1000 1001 /* perm_addr will be used as the p2p device address. */ 1002 for (i = 0; i < ETH_ALEN; i++) 1003 iter_data->mask[i] &= 1004 ~(iter_data->hw_macaddr[i] ^ 1005 sc->hw->wiphy->perm_addr[i]); 1006 } 1007 } 1008 1009 /* Called with sc->mutex held. */ 1010 void ath9k_calculate_iter_data(struct ath_softc *sc, 1011 struct ath_chanctx *ctx, 1012 struct ath9k_vif_iter_data *iter_data) 1013 { 1014 struct ath_vif *avp; 1015 1016 /* 1017 * The hardware will use primary station addr together with the 1018 * BSSID mask when matching addresses. 1019 */ 1020 memset(iter_data, 0, sizeof(*iter_data)); 1021 eth_broadcast_addr(iter_data->mask); 1022 iter_data->slottime = 9; 1023 1024 list_for_each_entry(avp, &ctx->vifs, list) 1025 ath9k_vif_iter(iter_data, avp->vif->addr, avp->vif); 1026 1027 ath9k_update_bssid_mask(sc, ctx, iter_data); 1028 } 1029 1030 static void ath9k_set_assoc_state(struct ath_softc *sc, 1031 struct ieee80211_vif *vif, bool changed) 1032 { 1033 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1034 struct ath_vif *avp = (struct ath_vif *)vif->drv_priv; 1035 unsigned long flags; 1036 1037 set_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags); 1038 1039 ether_addr_copy(common->curbssid, avp->bssid); 1040 common->curaid = avp->aid; 1041 ath9k_hw_write_associd(sc->sc_ah); 1042 1043 if (changed) { 1044 common->last_rssi = ATH_RSSI_DUMMY_MARKER; 1045 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER; 1046 1047 spin_lock_irqsave(&sc->sc_pm_lock, flags); 1048 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON; 1049 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1050 } 1051 1052 if (ath9k_hw_mci_is_enabled(sc->sc_ah)) 1053 ath9k_mci_update_wlan_channels(sc, false); 1054 1055 ath_dbg(common, CONFIG, 1056 "Primary Station interface: %pM, BSSID: %pM\n", 1057 vif->addr, common->curbssid); 1058 } 1059 1060 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT 1061 static void ath9k_set_offchannel_state(struct ath_softc *sc) 1062 { 1063 struct ath_hw *ah = sc->sc_ah; 1064 struct ath_common *common = ath9k_hw_common(ah); 1065 struct ieee80211_vif *vif = NULL; 1066 1067 ath9k_ps_wakeup(sc); 1068 1069 if (sc->offchannel.state < ATH_OFFCHANNEL_ROC_START) 1070 vif = sc->offchannel.scan_vif; 1071 else 1072 vif = sc->offchannel.roc_vif; 1073 1074 if (WARN_ON(!vif)) 1075 goto exit; 1076 1077 eth_zero_addr(common->curbssid); 1078 eth_broadcast_addr(common->bssidmask); 1079 memcpy(common->macaddr, vif->addr, ETH_ALEN); 1080 common->curaid = 0; 1081 ah->opmode = vif->type; 1082 ah->imask &= ~ATH9K_INT_SWBA; 1083 ah->imask &= ~ATH9K_INT_TSFOOR; 1084 ah->slottime = 9; 1085 1086 ath_hw_setbssidmask(common); 1087 ath9k_hw_setopmode(ah); 1088 ath9k_hw_write_associd(sc->sc_ah); 1089 ath9k_hw_set_interrupts(ah); 1090 ath9k_hw_init_global_settings(ah); 1091 1092 exit: 1093 ath9k_ps_restore(sc); 1094 } 1095 #endif 1096 1097 /* Called with sc->mutex held. */ 1098 void ath9k_calculate_summary_state(struct ath_softc *sc, 1099 struct ath_chanctx *ctx) 1100 { 1101 struct ath_hw *ah = sc->sc_ah; 1102 struct ath_common *common = ath9k_hw_common(ah); 1103 struct ath9k_vif_iter_data iter_data; 1104 1105 ath_chanctx_check_active(sc, ctx); 1106 1107 if (ctx != sc->cur_chan) 1108 return; 1109 1110 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT 1111 if (ctx == &sc->offchannel.chan) 1112 return ath9k_set_offchannel_state(sc); 1113 #endif 1114 1115 ath9k_ps_wakeup(sc); 1116 ath9k_calculate_iter_data(sc, ctx, &iter_data); 1117 1118 if (iter_data.has_hw_macaddr) 1119 memcpy(common->macaddr, iter_data.hw_macaddr, ETH_ALEN); 1120 1121 memcpy(common->bssidmask, iter_data.mask, ETH_ALEN); 1122 ath_hw_setbssidmask(common); 1123 1124 if (iter_data.naps > 0) { 1125 ath9k_hw_set_tsfadjust(ah, true); 1126 ah->opmode = NL80211_IFTYPE_AP; 1127 } else { 1128 ath9k_hw_set_tsfadjust(ah, false); 1129 if (iter_data.beacons) 1130 ath9k_beacon_ensure_primary_slot(sc); 1131 1132 if (iter_data.nmeshes) 1133 ah->opmode = NL80211_IFTYPE_MESH_POINT; 1134 else if (iter_data.nocbs) 1135 ah->opmode = NL80211_IFTYPE_OCB; 1136 else if (iter_data.nwds) 1137 ah->opmode = NL80211_IFTYPE_AP; 1138 else if (iter_data.nadhocs) 1139 ah->opmode = NL80211_IFTYPE_ADHOC; 1140 else 1141 ah->opmode = NL80211_IFTYPE_STATION; 1142 } 1143 1144 ath9k_hw_setopmode(ah); 1145 1146 ctx->switch_after_beacon = false; 1147 if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) 1148 ah->imask |= ATH9K_INT_TSFOOR; 1149 else { 1150 ah->imask &= ~ATH9K_INT_TSFOOR; 1151 if (iter_data.naps == 1 && iter_data.beacons) 1152 ctx->switch_after_beacon = true; 1153 } 1154 1155 if (ah->opmode == NL80211_IFTYPE_STATION) { 1156 bool changed = (iter_data.primary_sta != ctx->primary_sta); 1157 1158 if (iter_data.primary_sta) { 1159 iter_data.primary_beacon_vif = iter_data.primary_sta; 1160 iter_data.beacons = true; 1161 ath9k_set_assoc_state(sc, iter_data.primary_sta, 1162 changed); 1163 ctx->primary_sta = iter_data.primary_sta; 1164 } else { 1165 ctx->primary_sta = NULL; 1166 eth_zero_addr(common->curbssid); 1167 common->curaid = 0; 1168 ath9k_hw_write_associd(sc->sc_ah); 1169 if (ath9k_hw_mci_is_enabled(sc->sc_ah)) 1170 ath9k_mci_update_wlan_channels(sc, true); 1171 } 1172 } 1173 sc->nbcnvifs = iter_data.nbcnvifs; 1174 ath9k_beacon_config(sc, iter_data.primary_beacon_vif, 1175 iter_data.beacons); 1176 ath9k_hw_set_interrupts(ah); 1177 1178 if (ah->slottime != iter_data.slottime) { 1179 ah->slottime = iter_data.slottime; 1180 ath9k_hw_init_global_settings(ah); 1181 } 1182 1183 if (iter_data.primary_sta) 1184 set_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags); 1185 else 1186 clear_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags); 1187 1188 ath_dbg(common, CONFIG, 1189 "macaddr: %pM, bssid: %pM, bssidmask: %pM\n", 1190 common->macaddr, common->curbssid, common->bssidmask); 1191 1192 ath9k_ps_restore(sc); 1193 } 1194 1195 static void ath9k_tpc_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif) 1196 { 1197 int *power = data; 1198 1199 if (vif->bss_conf.txpower == INT_MIN) 1200 return; 1201 1202 if (*power < vif->bss_conf.txpower) 1203 *power = vif->bss_conf.txpower; 1204 } 1205 1206 /* Called with sc->mutex held. */ 1207 void ath9k_set_txpower(struct ath_softc *sc, struct ieee80211_vif *vif) 1208 { 1209 int power; 1210 struct ath_hw *ah = sc->sc_ah; 1211 struct ath_regulatory *reg = ath9k_hw_regulatory(ah); 1212 1213 ath9k_ps_wakeup(sc); 1214 if (ah->tpc_enabled) { 1215 power = (vif) ? vif->bss_conf.txpower : -1; 1216 ieee80211_iterate_active_interfaces_atomic( 1217 sc->hw, IEEE80211_IFACE_ITER_RESUME_ALL, 1218 ath9k_tpc_vif_iter, &power); 1219 if (power == -1) 1220 power = sc->hw->conf.power_level; 1221 } else { 1222 power = sc->hw->conf.power_level; 1223 } 1224 sc->cur_chan->txpower = 2 * power; 1225 ath9k_hw_set_txpowerlimit(ah, sc->cur_chan->txpower, false); 1226 sc->cur_chan->cur_txpower = reg->max_power_level; 1227 ath9k_ps_restore(sc); 1228 } 1229 1230 static void ath9k_assign_hw_queues(struct ieee80211_hw *hw, 1231 struct ieee80211_vif *vif) 1232 { 1233 int i; 1234 1235 if (!ath9k_is_chanctx_enabled()) 1236 return; 1237 1238 for (i = 0; i < IEEE80211_NUM_ACS; i++) 1239 vif->hw_queue[i] = i; 1240 1241 if (vif->type == NL80211_IFTYPE_AP || 1242 vif->type == NL80211_IFTYPE_MESH_POINT) 1243 vif->cab_queue = hw->queues - 2; 1244 else 1245 vif->cab_queue = IEEE80211_INVAL_HW_QUEUE; 1246 } 1247 1248 static int ath9k_add_interface(struct ieee80211_hw *hw, 1249 struct ieee80211_vif *vif) 1250 { 1251 struct ath_softc *sc = hw->priv; 1252 struct ath_hw *ah = sc->sc_ah; 1253 struct ath_common *common = ath9k_hw_common(ah); 1254 struct ath_vif *avp = (void *)vif->drv_priv; 1255 struct ath_node *an = &avp->mcast_node; 1256 1257 mutex_lock(&sc->mutex); 1258 if (IS_ENABLED(CONFIG_ATH9K_TX99)) { 1259 if (sc->cur_chan->nvifs >= 1) { 1260 mutex_unlock(&sc->mutex); 1261 return -EOPNOTSUPP; 1262 } 1263 sc->tx99_vif = vif; 1264 } 1265 1266 ath_dbg(common, CONFIG, "Attach a VIF of type: %d\n", vif->type); 1267 sc->cur_chan->nvifs++; 1268 1269 if (vif->type == NL80211_IFTYPE_STATION && ath9k_is_chanctx_enabled()) 1270 vif->driver_flags |= IEEE80211_VIF_GET_NOA_UPDATE; 1271 1272 if (ath9k_uses_beacons(vif->type)) 1273 ath9k_beacon_assign_slot(sc, vif); 1274 1275 avp->vif = vif; 1276 if (!ath9k_is_chanctx_enabled()) { 1277 avp->chanctx = sc->cur_chan; 1278 list_add_tail(&avp->list, &avp->chanctx->vifs); 1279 } 1280 1281 ath9k_calculate_summary_state(sc, avp->chanctx); 1282 1283 ath9k_assign_hw_queues(hw, vif); 1284 1285 ath9k_set_txpower(sc, vif); 1286 1287 an->sc = sc; 1288 an->sta = NULL; 1289 an->vif = vif; 1290 an->no_ps_filter = true; 1291 ath_tx_node_init(sc, an); 1292 1293 mutex_unlock(&sc->mutex); 1294 return 0; 1295 } 1296 1297 static int ath9k_change_interface(struct ieee80211_hw *hw, 1298 struct ieee80211_vif *vif, 1299 enum nl80211_iftype new_type, 1300 bool p2p) 1301 { 1302 struct ath_softc *sc = hw->priv; 1303 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1304 struct ath_vif *avp = (void *)vif->drv_priv; 1305 1306 mutex_lock(&sc->mutex); 1307 1308 if (IS_ENABLED(CONFIG_ATH9K_TX99)) { 1309 mutex_unlock(&sc->mutex); 1310 return -EOPNOTSUPP; 1311 } 1312 1313 ath_dbg(common, CONFIG, "Change Interface\n"); 1314 1315 if (ath9k_uses_beacons(vif->type)) 1316 ath9k_beacon_remove_slot(sc, vif); 1317 1318 vif->type = new_type; 1319 vif->p2p = p2p; 1320 1321 if (ath9k_uses_beacons(vif->type)) 1322 ath9k_beacon_assign_slot(sc, vif); 1323 1324 ath9k_assign_hw_queues(hw, vif); 1325 ath9k_calculate_summary_state(sc, avp->chanctx); 1326 1327 ath9k_set_txpower(sc, vif); 1328 1329 mutex_unlock(&sc->mutex); 1330 return 0; 1331 } 1332 1333 static void ath9k_remove_interface(struct ieee80211_hw *hw, 1334 struct ieee80211_vif *vif) 1335 { 1336 struct ath_softc *sc = hw->priv; 1337 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1338 struct ath_vif *avp = (void *)vif->drv_priv; 1339 1340 ath_dbg(common, CONFIG, "Detach Interface\n"); 1341 1342 mutex_lock(&sc->mutex); 1343 1344 ath9k_p2p_remove_vif(sc, vif); 1345 1346 sc->cur_chan->nvifs--; 1347 sc->tx99_vif = NULL; 1348 if (!ath9k_is_chanctx_enabled()) 1349 list_del(&avp->list); 1350 1351 if (ath9k_uses_beacons(vif->type)) 1352 ath9k_beacon_remove_slot(sc, vif); 1353 1354 ath_tx_node_cleanup(sc, &avp->mcast_node); 1355 1356 ath9k_calculate_summary_state(sc, avp->chanctx); 1357 1358 ath9k_set_txpower(sc, NULL); 1359 1360 mutex_unlock(&sc->mutex); 1361 } 1362 1363 static void ath9k_enable_ps(struct ath_softc *sc) 1364 { 1365 struct ath_hw *ah = sc->sc_ah; 1366 struct ath_common *common = ath9k_hw_common(ah); 1367 1368 if (IS_ENABLED(CONFIG_ATH9K_TX99)) 1369 return; 1370 1371 sc->ps_enabled = true; 1372 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { 1373 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) { 1374 ah->imask |= ATH9K_INT_TIM_TIMER; 1375 ath9k_hw_set_interrupts(ah); 1376 } 1377 ath9k_hw_setrxabort(ah, 1); 1378 } 1379 ath_dbg(common, PS, "PowerSave enabled\n"); 1380 } 1381 1382 static void ath9k_disable_ps(struct ath_softc *sc) 1383 { 1384 struct ath_hw *ah = sc->sc_ah; 1385 struct ath_common *common = ath9k_hw_common(ah); 1386 1387 if (IS_ENABLED(CONFIG_ATH9K_TX99)) 1388 return; 1389 1390 sc->ps_enabled = false; 1391 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE); 1392 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { 1393 ath9k_hw_setrxabort(ah, 0); 1394 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON | 1395 PS_WAIT_FOR_CAB | 1396 PS_WAIT_FOR_PSPOLL_DATA | 1397 PS_WAIT_FOR_TX_ACK); 1398 if (ah->imask & ATH9K_INT_TIM_TIMER) { 1399 ah->imask &= ~ATH9K_INT_TIM_TIMER; 1400 ath9k_hw_set_interrupts(ah); 1401 } 1402 } 1403 ath_dbg(common, PS, "PowerSave disabled\n"); 1404 } 1405 1406 static int ath9k_config(struct ieee80211_hw *hw, u32 changed) 1407 { 1408 struct ath_softc *sc = hw->priv; 1409 struct ath_hw *ah = sc->sc_ah; 1410 struct ath_common *common = ath9k_hw_common(ah); 1411 struct ieee80211_conf *conf = &hw->conf; 1412 struct ath_chanctx *ctx = sc->cur_chan; 1413 1414 ath9k_ps_wakeup(sc); 1415 mutex_lock(&sc->mutex); 1416 1417 if (changed & IEEE80211_CONF_CHANGE_IDLE) { 1418 sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE); 1419 if (sc->ps_idle) { 1420 ath_cancel_work(sc); 1421 ath9k_stop_btcoex(sc); 1422 } else { 1423 ath9k_start_btcoex(sc); 1424 /* 1425 * The chip needs a reset to properly wake up from 1426 * full sleep 1427 */ 1428 ath_chanctx_set_channel(sc, ctx, &ctx->chandef); 1429 } 1430 } 1431 1432 /* 1433 * We just prepare to enable PS. We have to wait until our AP has 1434 * ACK'd our null data frame to disable RX otherwise we'll ignore 1435 * those ACKs and end up retransmitting the same null data frames. 1436 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode. 1437 */ 1438 if (changed & IEEE80211_CONF_CHANGE_PS) { 1439 unsigned long flags; 1440 spin_lock_irqsave(&sc->sc_pm_lock, flags); 1441 if (conf->flags & IEEE80211_CONF_PS) 1442 ath9k_enable_ps(sc); 1443 else 1444 ath9k_disable_ps(sc); 1445 spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1446 } 1447 1448 if (changed & IEEE80211_CONF_CHANGE_MONITOR) { 1449 if (conf->flags & IEEE80211_CONF_MONITOR) { 1450 ath_dbg(common, CONFIG, "Monitor mode is enabled\n"); 1451 sc->sc_ah->is_monitoring = true; 1452 } else { 1453 ath_dbg(common, CONFIG, "Monitor mode is disabled\n"); 1454 sc->sc_ah->is_monitoring = false; 1455 } 1456 } 1457 1458 if (!ath9k_is_chanctx_enabled() && (changed & IEEE80211_CONF_CHANGE_CHANNEL)) { 1459 ctx->offchannel = !!(conf->flags & IEEE80211_CONF_OFFCHANNEL); 1460 ath_chanctx_set_channel(sc, ctx, &hw->conf.chandef); 1461 } 1462 1463 if (changed & IEEE80211_CONF_CHANGE_POWER) 1464 ath9k_set_txpower(sc, NULL); 1465 1466 mutex_unlock(&sc->mutex); 1467 ath9k_ps_restore(sc); 1468 1469 return 0; 1470 } 1471 1472 #define SUPPORTED_FILTERS \ 1473 (FIF_ALLMULTI | \ 1474 FIF_CONTROL | \ 1475 FIF_PSPOLL | \ 1476 FIF_OTHER_BSS | \ 1477 FIF_BCN_PRBRESP_PROMISC | \ 1478 FIF_PROBE_REQ | \ 1479 FIF_FCSFAIL) 1480 1481 /* FIXME: sc->sc_full_reset ? */ 1482 static void ath9k_configure_filter(struct ieee80211_hw *hw, 1483 unsigned int changed_flags, 1484 unsigned int *total_flags, 1485 u64 multicast) 1486 { 1487 struct ath_softc *sc = hw->priv; 1488 struct ath_chanctx *ctx; 1489 u32 rfilt; 1490 1491 changed_flags &= SUPPORTED_FILTERS; 1492 *total_flags &= SUPPORTED_FILTERS; 1493 1494 spin_lock_bh(&sc->chan_lock); 1495 ath_for_each_chanctx(sc, ctx) 1496 ctx->rxfilter = *total_flags; 1497 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT 1498 sc->offchannel.chan.rxfilter = *total_flags; 1499 #endif 1500 spin_unlock_bh(&sc->chan_lock); 1501 1502 ath9k_ps_wakeup(sc); 1503 rfilt = ath_calcrxfilter(sc); 1504 ath9k_hw_setrxfilter(sc->sc_ah, rfilt); 1505 ath9k_ps_restore(sc); 1506 1507 ath_dbg(ath9k_hw_common(sc->sc_ah), CONFIG, "Set HW RX filter: 0x%x\n", 1508 rfilt); 1509 } 1510 1511 static int ath9k_sta_add(struct ieee80211_hw *hw, 1512 struct ieee80211_vif *vif, 1513 struct ieee80211_sta *sta) 1514 { 1515 struct ath_softc *sc = hw->priv; 1516 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1517 struct ath_node *an = (struct ath_node *) sta->drv_priv; 1518 struct ieee80211_key_conf ps_key = { }; 1519 int key; 1520 1521 ath_node_attach(sc, sta, vif); 1522 1523 if (vif->type != NL80211_IFTYPE_AP && 1524 vif->type != NL80211_IFTYPE_AP_VLAN) 1525 return 0; 1526 1527 key = ath_key_config(common, vif, sta, &ps_key); 1528 if (key > 0) { 1529 an->ps_key = key; 1530 an->key_idx[0] = key; 1531 } 1532 1533 return 0; 1534 } 1535 1536 static void ath9k_del_ps_key(struct ath_softc *sc, 1537 struct ieee80211_vif *vif, 1538 struct ieee80211_sta *sta) 1539 { 1540 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1541 struct ath_node *an = (struct ath_node *) sta->drv_priv; 1542 struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key }; 1543 1544 if (!an->ps_key) 1545 return; 1546 1547 ath_key_delete(common, &ps_key); 1548 an->ps_key = 0; 1549 an->key_idx[0] = 0; 1550 } 1551 1552 static int ath9k_sta_remove(struct ieee80211_hw *hw, 1553 struct ieee80211_vif *vif, 1554 struct ieee80211_sta *sta) 1555 { 1556 struct ath_softc *sc = hw->priv; 1557 1558 ath9k_del_ps_key(sc, vif, sta); 1559 ath_node_detach(sc, sta); 1560 1561 return 0; 1562 } 1563 1564 static int ath9k_sta_state(struct ieee80211_hw *hw, 1565 struct ieee80211_vif *vif, 1566 struct ieee80211_sta *sta, 1567 enum ieee80211_sta_state old_state, 1568 enum ieee80211_sta_state new_state) 1569 { 1570 struct ath_softc *sc = hw->priv; 1571 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1572 int ret = 0; 1573 1574 if (old_state == IEEE80211_STA_NOTEXIST && 1575 new_state == IEEE80211_STA_NONE) { 1576 ret = ath9k_sta_add(hw, vif, sta); 1577 ath_dbg(common, CONFIG, 1578 "Add station: %pM\n", sta->addr); 1579 } else if (old_state == IEEE80211_STA_NONE && 1580 new_state == IEEE80211_STA_NOTEXIST) { 1581 ret = ath9k_sta_remove(hw, vif, sta); 1582 ath_dbg(common, CONFIG, 1583 "Remove station: %pM\n", sta->addr); 1584 } 1585 1586 if (ath9k_is_chanctx_enabled()) { 1587 if (vif->type == NL80211_IFTYPE_STATION) { 1588 if (old_state == IEEE80211_STA_ASSOC && 1589 new_state == IEEE80211_STA_AUTHORIZED) 1590 ath_chanctx_event(sc, vif, 1591 ATH_CHANCTX_EVENT_AUTHORIZED); 1592 } 1593 } 1594 1595 return ret; 1596 } 1597 1598 static void ath9k_sta_set_tx_filter(struct ath_hw *ah, 1599 struct ath_node *an, 1600 bool set) 1601 { 1602 int i; 1603 1604 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) { 1605 if (!an->key_idx[i]) 1606 continue; 1607 ath9k_hw_set_tx_filter(ah, an->key_idx[i], set); 1608 } 1609 } 1610 1611 static void ath9k_sta_notify(struct ieee80211_hw *hw, 1612 struct ieee80211_vif *vif, 1613 enum sta_notify_cmd cmd, 1614 struct ieee80211_sta *sta) 1615 { 1616 struct ath_softc *sc = hw->priv; 1617 struct ath_node *an = (struct ath_node *) sta->drv_priv; 1618 1619 switch (cmd) { 1620 case STA_NOTIFY_SLEEP: 1621 an->sleeping = true; 1622 ath_tx_aggr_sleep(sta, sc, an); 1623 ath9k_sta_set_tx_filter(sc->sc_ah, an, true); 1624 break; 1625 case STA_NOTIFY_AWAKE: 1626 ath9k_sta_set_tx_filter(sc->sc_ah, an, false); 1627 an->sleeping = false; 1628 ath_tx_aggr_wakeup(sc, an); 1629 break; 1630 } 1631 } 1632 1633 static int ath9k_conf_tx(struct ieee80211_hw *hw, 1634 struct ieee80211_vif *vif, u16 queue, 1635 const struct ieee80211_tx_queue_params *params) 1636 { 1637 struct ath_softc *sc = hw->priv; 1638 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1639 struct ath_txq *txq; 1640 struct ath9k_tx_queue_info qi; 1641 int ret = 0; 1642 1643 if (queue >= IEEE80211_NUM_ACS) 1644 return 0; 1645 1646 txq = sc->tx.txq_map[queue]; 1647 1648 ath9k_ps_wakeup(sc); 1649 mutex_lock(&sc->mutex); 1650 1651 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info)); 1652 1653 qi.tqi_aifs = params->aifs; 1654 qi.tqi_cwmin = params->cw_min; 1655 qi.tqi_cwmax = params->cw_max; 1656 qi.tqi_burstTime = params->txop * 32; 1657 1658 ath_dbg(common, CONFIG, 1659 "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n", 1660 queue, txq->axq_qnum, params->aifs, params->cw_min, 1661 params->cw_max, params->txop); 1662 1663 ath_update_max_aggr_framelen(sc, queue, qi.tqi_burstTime); 1664 ret = ath_txq_update(sc, txq->axq_qnum, &qi); 1665 if (ret) 1666 ath_err(common, "TXQ Update failed\n"); 1667 1668 mutex_unlock(&sc->mutex); 1669 ath9k_ps_restore(sc); 1670 1671 return ret; 1672 } 1673 1674 static int ath9k_set_key(struct ieee80211_hw *hw, 1675 enum set_key_cmd cmd, 1676 struct ieee80211_vif *vif, 1677 struct ieee80211_sta *sta, 1678 struct ieee80211_key_conf *key) 1679 { 1680 struct ath_softc *sc = hw->priv; 1681 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1682 struct ath_node *an = NULL; 1683 int ret = 0, i; 1684 1685 if (ath9k_modparam_nohwcrypt) 1686 return -ENOSPC; 1687 1688 if ((vif->type == NL80211_IFTYPE_ADHOC || 1689 vif->type == NL80211_IFTYPE_MESH_POINT) && 1690 (key->cipher == WLAN_CIPHER_SUITE_TKIP || 1691 key->cipher == WLAN_CIPHER_SUITE_CCMP) && 1692 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) { 1693 /* 1694 * For now, disable hw crypto for the RSN IBSS group keys. This 1695 * could be optimized in the future to use a modified key cache 1696 * design to support per-STA RX GTK, but until that gets 1697 * implemented, use of software crypto for group addressed 1698 * frames is a acceptable to allow RSN IBSS to be used. 1699 */ 1700 return -EOPNOTSUPP; 1701 } 1702 1703 mutex_lock(&sc->mutex); 1704 ath9k_ps_wakeup(sc); 1705 ath_dbg(common, CONFIG, "Set HW Key %d\n", cmd); 1706 if (sta) 1707 an = (struct ath_node *)sta->drv_priv; 1708 1709 switch (cmd) { 1710 case SET_KEY: 1711 if (sta) 1712 ath9k_del_ps_key(sc, vif, sta); 1713 1714 key->hw_key_idx = 0; 1715 ret = ath_key_config(common, vif, sta, key); 1716 if (ret >= 0) { 1717 key->hw_key_idx = ret; 1718 /* push IV and Michael MIC generation to stack */ 1719 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV; 1720 if (key->cipher == WLAN_CIPHER_SUITE_TKIP) 1721 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC; 1722 if (sc->sc_ah->sw_mgmt_crypto_tx && 1723 key->cipher == WLAN_CIPHER_SUITE_CCMP) 1724 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX; 1725 ret = 0; 1726 } 1727 if (an && key->hw_key_idx) { 1728 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) { 1729 if (an->key_idx[i]) 1730 continue; 1731 an->key_idx[i] = key->hw_key_idx; 1732 break; 1733 } 1734 WARN_ON(i == ARRAY_SIZE(an->key_idx)); 1735 } 1736 break; 1737 case DISABLE_KEY: 1738 ath_key_delete(common, key); 1739 if (an) { 1740 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) { 1741 if (an->key_idx[i] != key->hw_key_idx) 1742 continue; 1743 an->key_idx[i] = 0; 1744 break; 1745 } 1746 } 1747 key->hw_key_idx = 0; 1748 break; 1749 default: 1750 ret = -EINVAL; 1751 } 1752 1753 ath9k_ps_restore(sc); 1754 mutex_unlock(&sc->mutex); 1755 1756 return ret; 1757 } 1758 1759 static void ath9k_bss_info_changed(struct ieee80211_hw *hw, 1760 struct ieee80211_vif *vif, 1761 struct ieee80211_bss_conf *bss_conf, 1762 u32 changed) 1763 { 1764 #define CHECK_ANI \ 1765 (BSS_CHANGED_ASSOC | \ 1766 BSS_CHANGED_IBSS | \ 1767 BSS_CHANGED_BEACON_ENABLED) 1768 1769 struct ath_softc *sc = hw->priv; 1770 struct ath_hw *ah = sc->sc_ah; 1771 struct ath_common *common = ath9k_hw_common(ah); 1772 struct ath_vif *avp = (void *)vif->drv_priv; 1773 int slottime; 1774 1775 ath9k_ps_wakeup(sc); 1776 mutex_lock(&sc->mutex); 1777 1778 if (changed & BSS_CHANGED_ASSOC) { 1779 ath_dbg(common, CONFIG, "BSSID %pM Changed ASSOC %d\n", 1780 bss_conf->bssid, bss_conf->assoc); 1781 1782 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN); 1783 avp->aid = bss_conf->aid; 1784 avp->assoc = bss_conf->assoc; 1785 1786 ath9k_calculate_summary_state(sc, avp->chanctx); 1787 } 1788 1789 if ((changed & BSS_CHANGED_IBSS) || 1790 (changed & BSS_CHANGED_OCB)) { 1791 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN); 1792 common->curaid = bss_conf->aid; 1793 ath9k_hw_write_associd(sc->sc_ah); 1794 } 1795 1796 if ((changed & BSS_CHANGED_BEACON_ENABLED) || 1797 (changed & BSS_CHANGED_BEACON_INT) || 1798 (changed & BSS_CHANGED_BEACON_INFO)) { 1799 ath9k_calculate_summary_state(sc, avp->chanctx); 1800 } 1801 1802 if ((avp->chanctx == sc->cur_chan) && 1803 (changed & BSS_CHANGED_ERP_SLOT)) { 1804 if (bss_conf->use_short_slot) 1805 slottime = 9; 1806 else 1807 slottime = 20; 1808 1809 if (vif->type == NL80211_IFTYPE_AP) { 1810 /* 1811 * Defer update, so that connected stations can adjust 1812 * their settings at the same time. 1813 * See beacon.c for more details 1814 */ 1815 sc->beacon.slottime = slottime; 1816 sc->beacon.updateslot = UPDATE; 1817 } else { 1818 ah->slottime = slottime; 1819 ath9k_hw_init_global_settings(ah); 1820 } 1821 } 1822 1823 if (changed & BSS_CHANGED_P2P_PS) 1824 ath9k_p2p_bss_info_changed(sc, vif); 1825 1826 if (changed & CHECK_ANI) 1827 ath_check_ani(sc); 1828 1829 if (changed & BSS_CHANGED_TXPOWER) { 1830 ath_dbg(common, CONFIG, "vif %pM power %d dbm power_type %d\n", 1831 vif->addr, bss_conf->txpower, bss_conf->txpower_type); 1832 ath9k_set_txpower(sc, vif); 1833 } 1834 1835 mutex_unlock(&sc->mutex); 1836 ath9k_ps_restore(sc); 1837 1838 #undef CHECK_ANI 1839 } 1840 1841 static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif) 1842 { 1843 struct ath_softc *sc = hw->priv; 1844 struct ath_vif *avp = (void *)vif->drv_priv; 1845 u64 tsf; 1846 1847 mutex_lock(&sc->mutex); 1848 ath9k_ps_wakeup(sc); 1849 /* Get current TSF either from HW or kernel time. */ 1850 if (sc->cur_chan == avp->chanctx) { 1851 tsf = ath9k_hw_gettsf64(sc->sc_ah); 1852 } else { 1853 tsf = sc->cur_chan->tsf_val + 1854 ath9k_hw_get_tsf_offset(&sc->cur_chan->tsf_ts, NULL); 1855 } 1856 tsf += le64_to_cpu(avp->tsf_adjust); 1857 ath9k_ps_restore(sc); 1858 mutex_unlock(&sc->mutex); 1859 1860 return tsf; 1861 } 1862 1863 static void ath9k_set_tsf(struct ieee80211_hw *hw, 1864 struct ieee80211_vif *vif, 1865 u64 tsf) 1866 { 1867 struct ath_softc *sc = hw->priv; 1868 struct ath_vif *avp = (void *)vif->drv_priv; 1869 1870 mutex_lock(&sc->mutex); 1871 ath9k_ps_wakeup(sc); 1872 tsf -= le64_to_cpu(avp->tsf_adjust); 1873 ktime_get_raw_ts64(&avp->chanctx->tsf_ts); 1874 if (sc->cur_chan == avp->chanctx) 1875 ath9k_hw_settsf64(sc->sc_ah, tsf); 1876 avp->chanctx->tsf_val = tsf; 1877 ath9k_ps_restore(sc); 1878 mutex_unlock(&sc->mutex); 1879 } 1880 1881 static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif) 1882 { 1883 struct ath_softc *sc = hw->priv; 1884 struct ath_vif *avp = (void *)vif->drv_priv; 1885 1886 mutex_lock(&sc->mutex); 1887 1888 ath9k_ps_wakeup(sc); 1889 ktime_get_raw_ts64(&avp->chanctx->tsf_ts); 1890 if (sc->cur_chan == avp->chanctx) 1891 ath9k_hw_reset_tsf(sc->sc_ah); 1892 avp->chanctx->tsf_val = 0; 1893 ath9k_ps_restore(sc); 1894 1895 mutex_unlock(&sc->mutex); 1896 } 1897 1898 static int ath9k_ampdu_action(struct ieee80211_hw *hw, 1899 struct ieee80211_vif *vif, 1900 struct ieee80211_ampdu_params *params) 1901 { 1902 struct ath_softc *sc = hw->priv; 1903 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1904 bool flush = false; 1905 int ret = 0; 1906 struct ieee80211_sta *sta = params->sta; 1907 struct ath_node *an = (struct ath_node *)sta->drv_priv; 1908 enum ieee80211_ampdu_mlme_action action = params->action; 1909 u16 tid = params->tid; 1910 u16 *ssn = ¶ms->ssn; 1911 struct ath_atx_tid *atid; 1912 1913 mutex_lock(&sc->mutex); 1914 1915 switch (action) { 1916 case IEEE80211_AMPDU_RX_START: 1917 break; 1918 case IEEE80211_AMPDU_RX_STOP: 1919 break; 1920 case IEEE80211_AMPDU_TX_START: 1921 if (ath9k_is_chanctx_enabled()) { 1922 if (test_bit(ATH_OP_SCANNING, &common->op_flags)) { 1923 ret = -EBUSY; 1924 break; 1925 } 1926 } 1927 ath9k_ps_wakeup(sc); 1928 ret = ath_tx_aggr_start(sc, sta, tid, ssn); 1929 if (!ret) 1930 ret = IEEE80211_AMPDU_TX_START_IMMEDIATE; 1931 ath9k_ps_restore(sc); 1932 break; 1933 case IEEE80211_AMPDU_TX_STOP_FLUSH: 1934 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT: 1935 flush = true; 1936 /* fall through */ 1937 case IEEE80211_AMPDU_TX_STOP_CONT: 1938 ath9k_ps_wakeup(sc); 1939 ath_tx_aggr_stop(sc, sta, tid); 1940 if (!flush) 1941 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid); 1942 ath9k_ps_restore(sc); 1943 break; 1944 case IEEE80211_AMPDU_TX_OPERATIONAL: 1945 atid = ath_node_to_tid(an, tid); 1946 atid->baw_size = IEEE80211_MIN_AMPDU_BUF << 1947 sta->ht_cap.ampdu_factor; 1948 break; 1949 default: 1950 ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n"); 1951 } 1952 1953 mutex_unlock(&sc->mutex); 1954 1955 return ret; 1956 } 1957 1958 static int ath9k_get_survey(struct ieee80211_hw *hw, int idx, 1959 struct survey_info *survey) 1960 { 1961 struct ath_softc *sc = hw->priv; 1962 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1963 struct ieee80211_supported_band *sband; 1964 struct ieee80211_channel *chan; 1965 unsigned long flags; 1966 int pos; 1967 1968 if (IS_ENABLED(CONFIG_ATH9K_TX99)) 1969 return -EOPNOTSUPP; 1970 1971 spin_lock_irqsave(&common->cc_lock, flags); 1972 if (idx == 0) 1973 ath_update_survey_stats(sc); 1974 1975 sband = hw->wiphy->bands[NL80211_BAND_2GHZ]; 1976 if (sband && idx >= sband->n_channels) { 1977 idx -= sband->n_channels; 1978 sband = NULL; 1979 } 1980 1981 if (!sband) 1982 sband = hw->wiphy->bands[NL80211_BAND_5GHZ]; 1983 1984 if (!sband || idx >= sband->n_channels) { 1985 spin_unlock_irqrestore(&common->cc_lock, flags); 1986 return -ENOENT; 1987 } 1988 1989 chan = &sband->channels[idx]; 1990 pos = chan->hw_value; 1991 memcpy(survey, &sc->survey[pos], sizeof(*survey)); 1992 survey->channel = chan; 1993 spin_unlock_irqrestore(&common->cc_lock, flags); 1994 1995 return 0; 1996 } 1997 1998 static void ath9k_enable_dynack(struct ath_softc *sc) 1999 { 2000 #ifdef CONFIG_ATH9K_DYNACK 2001 u32 rfilt; 2002 struct ath_hw *ah = sc->sc_ah; 2003 2004 ath_dynack_reset(ah); 2005 2006 ah->dynack.enabled = true; 2007 rfilt = ath_calcrxfilter(sc); 2008 ath9k_hw_setrxfilter(ah, rfilt); 2009 #endif 2010 } 2011 2012 static void ath9k_set_coverage_class(struct ieee80211_hw *hw, 2013 s16 coverage_class) 2014 { 2015 struct ath_softc *sc = hw->priv; 2016 struct ath_hw *ah = sc->sc_ah; 2017 2018 if (IS_ENABLED(CONFIG_ATH9K_TX99)) 2019 return; 2020 2021 mutex_lock(&sc->mutex); 2022 2023 if (coverage_class >= 0) { 2024 ah->coverage_class = coverage_class; 2025 if (ah->dynack.enabled) { 2026 u32 rfilt; 2027 2028 ah->dynack.enabled = false; 2029 rfilt = ath_calcrxfilter(sc); 2030 ath9k_hw_setrxfilter(ah, rfilt); 2031 } 2032 ath9k_ps_wakeup(sc); 2033 ath9k_hw_init_global_settings(ah); 2034 ath9k_ps_restore(sc); 2035 } else if (!ah->dynack.enabled) { 2036 ath9k_enable_dynack(sc); 2037 } 2038 2039 mutex_unlock(&sc->mutex); 2040 } 2041 2042 static bool ath9k_has_tx_pending(struct ath_softc *sc, 2043 bool sw_pending) 2044 { 2045 int i, npend = 0; 2046 2047 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) { 2048 if (!ATH_TXQ_SETUP(sc, i)) 2049 continue; 2050 2051 npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i], 2052 sw_pending); 2053 if (npend) 2054 break; 2055 } 2056 2057 return !!npend; 2058 } 2059 2060 static void ath9k_flush(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 2061 u32 queues, bool drop) 2062 { 2063 struct ath_softc *sc = hw->priv; 2064 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2065 2066 if (ath9k_is_chanctx_enabled()) { 2067 if (!test_bit(ATH_OP_MULTI_CHANNEL, &common->op_flags)) 2068 goto flush; 2069 2070 /* 2071 * If MCC is active, extend the flush timeout 2072 * and wait for the HW/SW queues to become 2073 * empty. This needs to be done outside the 2074 * sc->mutex lock to allow the channel scheduler 2075 * to switch channel contexts. 2076 * 2077 * The vif queues have been stopped in mac80211, 2078 * so there won't be any incoming frames. 2079 */ 2080 __ath9k_flush(hw, queues, drop, true, true); 2081 return; 2082 } 2083 flush: 2084 mutex_lock(&sc->mutex); 2085 __ath9k_flush(hw, queues, drop, true, false); 2086 mutex_unlock(&sc->mutex); 2087 } 2088 2089 void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop, 2090 bool sw_pending, bool timeout_override) 2091 { 2092 struct ath_softc *sc = hw->priv; 2093 struct ath_hw *ah = sc->sc_ah; 2094 struct ath_common *common = ath9k_hw_common(ah); 2095 int timeout; 2096 bool drain_txq; 2097 2098 cancel_delayed_work_sync(&sc->hw_check_work); 2099 2100 if (ah->ah_flags & AH_UNPLUGGED) { 2101 ath_dbg(common, ANY, "Device has been unplugged!\n"); 2102 return; 2103 } 2104 2105 if (test_bit(ATH_OP_INVALID, &common->op_flags)) { 2106 ath_dbg(common, ANY, "Device not present\n"); 2107 return; 2108 } 2109 2110 spin_lock_bh(&sc->chan_lock); 2111 if (timeout_override) 2112 timeout = HZ / 5; 2113 else 2114 timeout = sc->cur_chan->flush_timeout; 2115 spin_unlock_bh(&sc->chan_lock); 2116 2117 ath_dbg(common, CHAN_CTX, 2118 "Flush timeout: %d\n", jiffies_to_msecs(timeout)); 2119 2120 if (wait_event_timeout(sc->tx_wait, !ath9k_has_tx_pending(sc, sw_pending), 2121 timeout) > 0) 2122 drop = false; 2123 2124 if (drop) { 2125 ath9k_ps_wakeup(sc); 2126 spin_lock_bh(&sc->sc_pcu_lock); 2127 drain_txq = ath_drain_all_txq(sc); 2128 spin_unlock_bh(&sc->sc_pcu_lock); 2129 2130 if (!drain_txq) 2131 ath_reset(sc, NULL); 2132 2133 ath9k_ps_restore(sc); 2134 } 2135 2136 ieee80211_queue_delayed_work(hw, &sc->hw_check_work, 2137 ATH_HW_CHECK_POLL_INT); 2138 } 2139 2140 static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw) 2141 { 2142 struct ath_softc *sc = hw->priv; 2143 2144 return ath9k_has_tx_pending(sc, true); 2145 } 2146 2147 static int ath9k_tx_last_beacon(struct ieee80211_hw *hw) 2148 { 2149 struct ath_softc *sc = hw->priv; 2150 struct ath_hw *ah = sc->sc_ah; 2151 struct ieee80211_vif *vif; 2152 struct ath_vif *avp; 2153 struct ath_buf *bf; 2154 struct ath_tx_status ts; 2155 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 2156 int status; 2157 2158 vif = sc->beacon.bslot[0]; 2159 if (!vif) 2160 return 0; 2161 2162 if (!vif->bss_conf.enable_beacon) 2163 return 0; 2164 2165 avp = (void *)vif->drv_priv; 2166 2167 if (!sc->beacon.tx_processed && !edma) { 2168 tasklet_disable(&sc->bcon_tasklet); 2169 2170 bf = avp->av_bcbuf; 2171 if (!bf || !bf->bf_mpdu) 2172 goto skip; 2173 2174 status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts); 2175 if (status == -EINPROGRESS) 2176 goto skip; 2177 2178 sc->beacon.tx_processed = true; 2179 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK); 2180 2181 skip: 2182 tasklet_enable(&sc->bcon_tasklet); 2183 } 2184 2185 return sc->beacon.tx_last; 2186 } 2187 2188 static int ath9k_get_stats(struct ieee80211_hw *hw, 2189 struct ieee80211_low_level_stats *stats) 2190 { 2191 struct ath_softc *sc = hw->priv; 2192 struct ath_hw *ah = sc->sc_ah; 2193 struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats; 2194 2195 stats->dot11ACKFailureCount = mib_stats->ackrcv_bad; 2196 stats->dot11RTSFailureCount = mib_stats->rts_bad; 2197 stats->dot11FCSErrorCount = mib_stats->fcs_bad; 2198 stats->dot11RTSSuccessCount = mib_stats->rts_good; 2199 return 0; 2200 } 2201 2202 static u32 fill_chainmask(u32 cap, u32 new) 2203 { 2204 u32 filled = 0; 2205 int i; 2206 2207 for (i = 0; cap && new; i++, cap >>= 1) { 2208 if (!(cap & BIT(0))) 2209 continue; 2210 2211 if (new & BIT(0)) 2212 filled |= BIT(i); 2213 2214 new >>= 1; 2215 } 2216 2217 return filled; 2218 } 2219 2220 static bool validate_antenna_mask(struct ath_hw *ah, u32 val) 2221 { 2222 if (AR_SREV_9300_20_OR_LATER(ah)) 2223 return true; 2224 2225 switch (val & 0x7) { 2226 case 0x1: 2227 case 0x3: 2228 case 0x7: 2229 return true; 2230 case 0x2: 2231 return (ah->caps.rx_chainmask == 1); 2232 default: 2233 return false; 2234 } 2235 } 2236 2237 static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant) 2238 { 2239 struct ath_softc *sc = hw->priv; 2240 struct ath_hw *ah = sc->sc_ah; 2241 2242 if (ah->caps.rx_chainmask != 1) 2243 rx_ant |= tx_ant; 2244 2245 if (!validate_antenna_mask(ah, rx_ant) || !tx_ant) 2246 return -EINVAL; 2247 2248 sc->ant_rx = rx_ant; 2249 sc->ant_tx = tx_ant; 2250 2251 if (ah->caps.rx_chainmask == 1) 2252 return 0; 2253 2254 /* AR9100 runs into calibration issues if not all rx chains are enabled */ 2255 if (AR_SREV_9100(ah)) 2256 ah->rxchainmask = 0x7; 2257 else 2258 ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant); 2259 2260 ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant); 2261 ath9k_cmn_reload_chainmask(ah); 2262 2263 return 0; 2264 } 2265 2266 static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant) 2267 { 2268 struct ath_softc *sc = hw->priv; 2269 2270 *tx_ant = sc->ant_tx; 2271 *rx_ant = sc->ant_rx; 2272 return 0; 2273 } 2274 2275 static void ath9k_sw_scan_start(struct ieee80211_hw *hw, 2276 struct ieee80211_vif *vif, 2277 const u8 *mac_addr) 2278 { 2279 struct ath_softc *sc = hw->priv; 2280 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2281 set_bit(ATH_OP_SCANNING, &common->op_flags); 2282 } 2283 2284 static void ath9k_sw_scan_complete(struct ieee80211_hw *hw, 2285 struct ieee80211_vif *vif) 2286 { 2287 struct ath_softc *sc = hw->priv; 2288 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2289 clear_bit(ATH_OP_SCANNING, &common->op_flags); 2290 } 2291 2292 #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT 2293 2294 static void ath9k_cancel_pending_offchannel(struct ath_softc *sc) 2295 { 2296 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2297 2298 if (sc->offchannel.roc_vif) { 2299 ath_dbg(common, CHAN_CTX, 2300 "%s: Aborting RoC\n", __func__); 2301 2302 del_timer_sync(&sc->offchannel.timer); 2303 if (sc->offchannel.state >= ATH_OFFCHANNEL_ROC_START) 2304 ath_roc_complete(sc, ATH_ROC_COMPLETE_ABORT); 2305 } 2306 2307 if (test_bit(ATH_OP_SCANNING, &common->op_flags)) { 2308 ath_dbg(common, CHAN_CTX, 2309 "%s: Aborting HW scan\n", __func__); 2310 2311 del_timer_sync(&sc->offchannel.timer); 2312 ath_scan_complete(sc, true); 2313 } 2314 } 2315 2316 static int ath9k_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 2317 struct ieee80211_scan_request *hw_req) 2318 { 2319 struct cfg80211_scan_request *req = &hw_req->req; 2320 struct ath_softc *sc = hw->priv; 2321 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2322 int ret = 0; 2323 2324 mutex_lock(&sc->mutex); 2325 2326 if (WARN_ON(sc->offchannel.scan_req)) { 2327 ret = -EBUSY; 2328 goto out; 2329 } 2330 2331 ath9k_ps_wakeup(sc); 2332 set_bit(ATH_OP_SCANNING, &common->op_flags); 2333 sc->offchannel.scan_vif = vif; 2334 sc->offchannel.scan_req = req; 2335 sc->offchannel.scan_idx = 0; 2336 2337 ath_dbg(common, CHAN_CTX, "HW scan request received on vif: %pM\n", 2338 vif->addr); 2339 2340 if (sc->offchannel.state == ATH_OFFCHANNEL_IDLE) { 2341 ath_dbg(common, CHAN_CTX, "Starting HW scan\n"); 2342 ath_offchannel_next(sc); 2343 } 2344 2345 out: 2346 mutex_unlock(&sc->mutex); 2347 2348 return ret; 2349 } 2350 2351 static void ath9k_cancel_hw_scan(struct ieee80211_hw *hw, 2352 struct ieee80211_vif *vif) 2353 { 2354 struct ath_softc *sc = hw->priv; 2355 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2356 2357 ath_dbg(common, CHAN_CTX, "Cancel HW scan on vif: %pM\n", vif->addr); 2358 2359 mutex_lock(&sc->mutex); 2360 del_timer_sync(&sc->offchannel.timer); 2361 ath_scan_complete(sc, true); 2362 mutex_unlock(&sc->mutex); 2363 } 2364 2365 static int ath9k_remain_on_channel(struct ieee80211_hw *hw, 2366 struct ieee80211_vif *vif, 2367 struct ieee80211_channel *chan, int duration, 2368 enum ieee80211_roc_type type) 2369 { 2370 struct ath_softc *sc = hw->priv; 2371 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2372 int ret = 0; 2373 2374 mutex_lock(&sc->mutex); 2375 2376 if (WARN_ON(sc->offchannel.roc_vif)) { 2377 ret = -EBUSY; 2378 goto out; 2379 } 2380 2381 ath9k_ps_wakeup(sc); 2382 sc->offchannel.roc_vif = vif; 2383 sc->offchannel.roc_chan = chan; 2384 sc->offchannel.roc_duration = duration; 2385 2386 ath_dbg(common, CHAN_CTX, 2387 "RoC request on vif: %pM, type: %d duration: %d\n", 2388 vif->addr, type, duration); 2389 2390 if (sc->offchannel.state == ATH_OFFCHANNEL_IDLE) { 2391 ath_dbg(common, CHAN_CTX, "Starting RoC period\n"); 2392 ath_offchannel_next(sc); 2393 } 2394 2395 out: 2396 mutex_unlock(&sc->mutex); 2397 2398 return ret; 2399 } 2400 2401 static int ath9k_cancel_remain_on_channel(struct ieee80211_hw *hw, 2402 struct ieee80211_vif *vif) 2403 { 2404 struct ath_softc *sc = hw->priv; 2405 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2406 2407 mutex_lock(&sc->mutex); 2408 2409 ath_dbg(common, CHAN_CTX, "Cancel RoC\n"); 2410 del_timer_sync(&sc->offchannel.timer); 2411 2412 if (sc->offchannel.roc_vif) { 2413 if (sc->offchannel.state >= ATH_OFFCHANNEL_ROC_START) 2414 ath_roc_complete(sc, ATH_ROC_COMPLETE_CANCEL); 2415 } 2416 2417 mutex_unlock(&sc->mutex); 2418 2419 return 0; 2420 } 2421 2422 static int ath9k_add_chanctx(struct ieee80211_hw *hw, 2423 struct ieee80211_chanctx_conf *conf) 2424 { 2425 struct ath_softc *sc = hw->priv; 2426 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2427 struct ath_chanctx *ctx, **ptr; 2428 int pos; 2429 2430 mutex_lock(&sc->mutex); 2431 2432 ath_for_each_chanctx(sc, ctx) { 2433 if (ctx->assigned) 2434 continue; 2435 2436 ptr = (void *) conf->drv_priv; 2437 *ptr = ctx; 2438 ctx->assigned = true; 2439 pos = ctx - &sc->chanctx[0]; 2440 ctx->hw_queue_base = pos * IEEE80211_NUM_ACS; 2441 2442 ath_dbg(common, CHAN_CTX, 2443 "Add channel context: %d MHz\n", 2444 conf->def.chan->center_freq); 2445 2446 ath_chanctx_set_channel(sc, ctx, &conf->def); 2447 2448 mutex_unlock(&sc->mutex); 2449 return 0; 2450 } 2451 2452 mutex_unlock(&sc->mutex); 2453 return -ENOSPC; 2454 } 2455 2456 2457 static void ath9k_remove_chanctx(struct ieee80211_hw *hw, 2458 struct ieee80211_chanctx_conf *conf) 2459 { 2460 struct ath_softc *sc = hw->priv; 2461 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2462 struct ath_chanctx *ctx = ath_chanctx_get(conf); 2463 2464 mutex_lock(&sc->mutex); 2465 2466 ath_dbg(common, CHAN_CTX, 2467 "Remove channel context: %d MHz\n", 2468 conf->def.chan->center_freq); 2469 2470 ctx->assigned = false; 2471 ctx->hw_queue_base = 0; 2472 ath_chanctx_event(sc, NULL, ATH_CHANCTX_EVENT_UNASSIGN); 2473 2474 mutex_unlock(&sc->mutex); 2475 } 2476 2477 static void ath9k_change_chanctx(struct ieee80211_hw *hw, 2478 struct ieee80211_chanctx_conf *conf, 2479 u32 changed) 2480 { 2481 struct ath_softc *sc = hw->priv; 2482 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2483 struct ath_chanctx *ctx = ath_chanctx_get(conf); 2484 2485 mutex_lock(&sc->mutex); 2486 ath_dbg(common, CHAN_CTX, 2487 "Change channel context: %d MHz\n", 2488 conf->def.chan->center_freq); 2489 ath_chanctx_set_channel(sc, ctx, &conf->def); 2490 mutex_unlock(&sc->mutex); 2491 } 2492 2493 static int ath9k_assign_vif_chanctx(struct ieee80211_hw *hw, 2494 struct ieee80211_vif *vif, 2495 struct ieee80211_chanctx_conf *conf) 2496 { 2497 struct ath_softc *sc = hw->priv; 2498 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2499 struct ath_vif *avp = (void *)vif->drv_priv; 2500 struct ath_chanctx *ctx = ath_chanctx_get(conf); 2501 int i; 2502 2503 ath9k_cancel_pending_offchannel(sc); 2504 2505 mutex_lock(&sc->mutex); 2506 2507 ath_dbg(common, CHAN_CTX, 2508 "Assign VIF (addr: %pM, type: %d, p2p: %d) to channel context: %d MHz\n", 2509 vif->addr, vif->type, vif->p2p, 2510 conf->def.chan->center_freq); 2511 2512 avp->chanctx = ctx; 2513 ctx->nvifs_assigned++; 2514 list_add_tail(&avp->list, &ctx->vifs); 2515 ath9k_calculate_summary_state(sc, ctx); 2516 for (i = 0; i < IEEE80211_NUM_ACS; i++) 2517 vif->hw_queue[i] = ctx->hw_queue_base + i; 2518 2519 mutex_unlock(&sc->mutex); 2520 2521 return 0; 2522 } 2523 2524 static void ath9k_unassign_vif_chanctx(struct ieee80211_hw *hw, 2525 struct ieee80211_vif *vif, 2526 struct ieee80211_chanctx_conf *conf) 2527 { 2528 struct ath_softc *sc = hw->priv; 2529 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2530 struct ath_vif *avp = (void *)vif->drv_priv; 2531 struct ath_chanctx *ctx = ath_chanctx_get(conf); 2532 int ac; 2533 2534 ath9k_cancel_pending_offchannel(sc); 2535 2536 mutex_lock(&sc->mutex); 2537 2538 ath_dbg(common, CHAN_CTX, 2539 "Remove VIF (addr: %pM, type: %d, p2p: %d) from channel context: %d MHz\n", 2540 vif->addr, vif->type, vif->p2p, 2541 conf->def.chan->center_freq); 2542 2543 avp->chanctx = NULL; 2544 ctx->nvifs_assigned--; 2545 list_del(&avp->list); 2546 ath9k_calculate_summary_state(sc, ctx); 2547 for (ac = 0; ac < IEEE80211_NUM_ACS; ac++) 2548 vif->hw_queue[ac] = IEEE80211_INVAL_HW_QUEUE; 2549 2550 mutex_unlock(&sc->mutex); 2551 } 2552 2553 static void ath9k_mgd_prepare_tx(struct ieee80211_hw *hw, 2554 struct ieee80211_vif *vif, 2555 u16 duration) 2556 { 2557 struct ath_softc *sc = hw->priv; 2558 struct ath_common *common = ath9k_hw_common(sc->sc_ah); 2559 struct ath_vif *avp = (struct ath_vif *) vif->drv_priv; 2560 struct ath_beacon_config *cur_conf; 2561 struct ath_chanctx *go_ctx; 2562 unsigned long timeout; 2563 bool changed = false; 2564 u32 beacon_int; 2565 2566 if (!test_bit(ATH_OP_MULTI_CHANNEL, &common->op_flags)) 2567 return; 2568 2569 if (!avp->chanctx) 2570 return; 2571 2572 mutex_lock(&sc->mutex); 2573 2574 spin_lock_bh(&sc->chan_lock); 2575 if (sc->next_chan || (sc->cur_chan != avp->chanctx)) 2576 changed = true; 2577 spin_unlock_bh(&sc->chan_lock); 2578 2579 if (!changed) 2580 goto out; 2581 2582 ath9k_cancel_pending_offchannel(sc); 2583 2584 go_ctx = ath_is_go_chanctx_present(sc); 2585 2586 if (go_ctx) { 2587 /* 2588 * Wait till the GO interface gets a chance 2589 * to send out an NoA. 2590 */ 2591 spin_lock_bh(&sc->chan_lock); 2592 sc->sched.mgd_prepare_tx = true; 2593 cur_conf = &go_ctx->beacon; 2594 beacon_int = TU_TO_USEC(cur_conf->beacon_interval); 2595 spin_unlock_bh(&sc->chan_lock); 2596 2597 timeout = usecs_to_jiffies(beacon_int * 2); 2598 init_completion(&sc->go_beacon); 2599 2600 mutex_unlock(&sc->mutex); 2601 2602 if (wait_for_completion_timeout(&sc->go_beacon, 2603 timeout) == 0) { 2604 ath_dbg(common, CHAN_CTX, 2605 "Failed to send new NoA\n"); 2606 2607 spin_lock_bh(&sc->chan_lock); 2608 sc->sched.mgd_prepare_tx = false; 2609 spin_unlock_bh(&sc->chan_lock); 2610 } 2611 2612 mutex_lock(&sc->mutex); 2613 } 2614 2615 ath_dbg(common, CHAN_CTX, 2616 "%s: Set chanctx state to FORCE_ACTIVE for vif: %pM\n", 2617 __func__, vif->addr); 2618 2619 spin_lock_bh(&sc->chan_lock); 2620 sc->next_chan = avp->chanctx; 2621 sc->sched.state = ATH_CHANCTX_STATE_FORCE_ACTIVE; 2622 spin_unlock_bh(&sc->chan_lock); 2623 2624 ath_chanctx_set_next(sc, true); 2625 out: 2626 mutex_unlock(&sc->mutex); 2627 } 2628 2629 void ath9k_fill_chanctx_ops(void) 2630 { 2631 if (!ath9k_is_chanctx_enabled()) 2632 return; 2633 2634 ath9k_ops.hw_scan = ath9k_hw_scan; 2635 ath9k_ops.cancel_hw_scan = ath9k_cancel_hw_scan; 2636 ath9k_ops.remain_on_channel = ath9k_remain_on_channel; 2637 ath9k_ops.cancel_remain_on_channel = ath9k_cancel_remain_on_channel; 2638 ath9k_ops.add_chanctx = ath9k_add_chanctx; 2639 ath9k_ops.remove_chanctx = ath9k_remove_chanctx; 2640 ath9k_ops.change_chanctx = ath9k_change_chanctx; 2641 ath9k_ops.assign_vif_chanctx = ath9k_assign_vif_chanctx; 2642 ath9k_ops.unassign_vif_chanctx = ath9k_unassign_vif_chanctx; 2643 ath9k_ops.mgd_prepare_tx = ath9k_mgd_prepare_tx; 2644 } 2645 2646 #endif 2647 2648 static int ath9k_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 2649 int *dbm) 2650 { 2651 struct ath_softc *sc = hw->priv; 2652 struct ath_vif *avp = (void *)vif->drv_priv; 2653 2654 mutex_lock(&sc->mutex); 2655 if (avp->chanctx) 2656 *dbm = avp->chanctx->cur_txpower; 2657 else 2658 *dbm = sc->cur_chan->cur_txpower; 2659 mutex_unlock(&sc->mutex); 2660 2661 *dbm /= 2; 2662 2663 return 0; 2664 } 2665 2666 struct ieee80211_ops ath9k_ops = { 2667 .tx = ath9k_tx, 2668 .start = ath9k_start, 2669 .stop = ath9k_stop, 2670 .add_interface = ath9k_add_interface, 2671 .change_interface = ath9k_change_interface, 2672 .remove_interface = ath9k_remove_interface, 2673 .config = ath9k_config, 2674 .configure_filter = ath9k_configure_filter, 2675 .sta_state = ath9k_sta_state, 2676 .sta_notify = ath9k_sta_notify, 2677 .conf_tx = ath9k_conf_tx, 2678 .bss_info_changed = ath9k_bss_info_changed, 2679 .set_key = ath9k_set_key, 2680 .get_tsf = ath9k_get_tsf, 2681 .set_tsf = ath9k_set_tsf, 2682 .reset_tsf = ath9k_reset_tsf, 2683 .ampdu_action = ath9k_ampdu_action, 2684 .get_survey = ath9k_get_survey, 2685 .rfkill_poll = ath9k_rfkill_poll_state, 2686 .set_coverage_class = ath9k_set_coverage_class, 2687 .flush = ath9k_flush, 2688 .tx_frames_pending = ath9k_tx_frames_pending, 2689 .tx_last_beacon = ath9k_tx_last_beacon, 2690 .release_buffered_frames = ath9k_release_buffered_frames, 2691 .get_stats = ath9k_get_stats, 2692 .set_antenna = ath9k_set_antenna, 2693 .get_antenna = ath9k_get_antenna, 2694 2695 #ifdef CONFIG_ATH9K_WOW 2696 .suspend = ath9k_suspend, 2697 .resume = ath9k_resume, 2698 .set_wakeup = ath9k_set_wakeup, 2699 #endif 2700 2701 #ifdef CONFIG_ATH9K_DEBUGFS 2702 .get_et_sset_count = ath9k_get_et_sset_count, 2703 .get_et_stats = ath9k_get_et_stats, 2704 .get_et_strings = ath9k_get_et_strings, 2705 #endif 2706 2707 #if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_STATION_STATISTICS) 2708 .sta_add_debugfs = ath9k_sta_add_debugfs, 2709 #endif 2710 .sw_scan_start = ath9k_sw_scan_start, 2711 .sw_scan_complete = ath9k_sw_scan_complete, 2712 .get_txpower = ath9k_get_txpower, 2713 .wake_tx_queue = ath9k_wake_tx_queue, 2714 }; 2715