1b622a720SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3b622a720SLuis R. Rodriguez  *
4b622a720SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5b622a720SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6b622a720SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7b622a720SLuis R. Rodriguez  *
8b622a720SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9b622a720SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10b622a720SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11b622a720SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12b622a720SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13b622a720SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14b622a720SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15b622a720SLuis R. Rodriguez  */
16b622a720SLuis R. Rodriguez 
17b622a720SLuis R. Rodriguez #include "hw.h"
18ee40fa06SPaul Gortmaker #include <linux/export.h>
19b622a720SLuis R. Rodriguez 
20b622a720SLuis R. Rodriguez #define AR_BufLen           0x00000fff
21b622a720SLuis R. Rodriguez 
ar9002_hw_rx_enable(struct ath_hw * ah)22b622a720SLuis R. Rodriguez static void ar9002_hw_rx_enable(struct ath_hw *ah)
23b622a720SLuis R. Rodriguez {
24*b3a663f0SWenli Looi 	REG_WRITE(ah, AR_CR, AR_CR_RXE(ah));
25b622a720SLuis R. Rodriguez }
26b622a720SLuis R. Rodriguez 
ar9002_hw_set_desc_link(void * ds,u32 ds_link)27b622a720SLuis R. Rodriguez static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
28b622a720SLuis R. Rodriguez {
29b622a720SLuis R. Rodriguez 	((struct ath_desc*) ds)->ds_link = ds_link;
30b622a720SLuis R. Rodriguez }
31b622a720SLuis R. Rodriguez 
ar9002_hw_get_isr(struct ath_hw * ah,enum ath9k_int * masked,u32 * sync_cause_p)326a4d05dcSFelix Fietkau static bool ar9002_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked,
336a4d05dcSFelix Fietkau 			      u32 *sync_cause_p)
34b622a720SLuis R. Rodriguez {
35b622a720SLuis R. Rodriguez 	u32 isr = 0;
36b622a720SLuis R. Rodriguez 	u32 mask2 = 0;
37b622a720SLuis R. Rodriguez 	struct ath9k_hw_capabilities *pCap = &ah->caps;
38b622a720SLuis R. Rodriguez 	u32 sync_cause = 0;
39b622a720SLuis R. Rodriguez 	bool fatal_int = false;
40b622a720SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
41b622a720SLuis R. Rodriguez 
42b622a720SLuis R. Rodriguez 	if (!AR_SREV_9100(ah)) {
43*b3a663f0SWenli Looi 		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE(ah)) & AR_INTR_MAC_IRQ) {
44*b3a663f0SWenli Looi 			if ((REG_READ(ah, AR_RTC_STATUS(ah)) & AR_RTC_STATUS_M(ah))
45b622a720SLuis R. Rodriguez 			    == AR_RTC_STATUS_ON) {
46b622a720SLuis R. Rodriguez 				isr = REG_READ(ah, AR_ISR);
47b622a720SLuis R. Rodriguez 			}
48b622a720SLuis R. Rodriguez 		}
49b622a720SLuis R. Rodriguez 
50*b3a663f0SWenli Looi 		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE(ah)) &
51b622a720SLuis R. Rodriguez 			AR_INTR_SYNC_DEFAULT;
52b622a720SLuis R. Rodriguez 
53b622a720SLuis R. Rodriguez 		*masked = 0;
54b622a720SLuis R. Rodriguez 
55b622a720SLuis R. Rodriguez 		if (!isr && !sync_cause)
56b622a720SLuis R. Rodriguez 			return false;
57b622a720SLuis R. Rodriguez 	} else {
58b622a720SLuis R. Rodriguez 		*masked = 0;
59b622a720SLuis R. Rodriguez 		isr = REG_READ(ah, AR_ISR);
60b622a720SLuis R. Rodriguez 	}
61b622a720SLuis R. Rodriguez 
62b622a720SLuis R. Rodriguez 	if (isr) {
63b622a720SLuis R. Rodriguez 		if (isr & AR_ISR_BCNMISC) {
64b622a720SLuis R. Rodriguez 			u32 isr2;
65b622a720SLuis R. Rodriguez 			isr2 = REG_READ(ah, AR_ISR_S2);
66b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_TIM)
67b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_TIM;
68b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_DTIM)
69b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_DTIM;
70b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_DTIMSYNC)
71b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_DTIMSYNC;
72b622a720SLuis R. Rodriguez 			if (isr2 & (AR_ISR_S2_CABEND))
73b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_CABEND;
74b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_GTT)
75b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_GTT;
76b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_CST)
77b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_CST;
78b622a720SLuis R. Rodriguez 			if (isr2 & AR_ISR_S2_TSFOOR)
79b622a720SLuis R. Rodriguez 				mask2 |= ATH9K_INT_TSFOOR;
8073f0b56aSSujith Manoharan 
8173f0b56aSSujith Manoharan 			if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
8273f0b56aSSujith Manoharan 				REG_WRITE(ah, AR_ISR_S2, isr2);
8373f0b56aSSujith Manoharan 				isr &= ~AR_ISR_BCNMISC;
8473f0b56aSSujith Manoharan 			}
85b622a720SLuis R. Rodriguez 		}
86b622a720SLuis R. Rodriguez 
8773f0b56aSSujith Manoharan 		if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
88b622a720SLuis R. Rodriguez 			isr = REG_READ(ah, AR_ISR_RAC);
8973f0b56aSSujith Manoharan 
90b622a720SLuis R. Rodriguez 		if (isr == 0xffffffff) {
91b622a720SLuis R. Rodriguez 			*masked = 0;
92b622a720SLuis R. Rodriguez 			return false;
93b622a720SLuis R. Rodriguez 		}
94b622a720SLuis R. Rodriguez 
95b622a720SLuis R. Rodriguez 		*masked = isr & ATH9K_INT_COMMON;
96b622a720SLuis R. Rodriguez 
9745684c75SFelix Fietkau 		if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM |
9845684c75SFelix Fietkau 			   AR_ISR_RXOK | AR_ISR_RXERR))
99b622a720SLuis R. Rodriguez 			*masked |= ATH9K_INT_RX;
100b622a720SLuis R. Rodriguez 
101b622a720SLuis R. Rodriguez 		if (isr &
102b622a720SLuis R. Rodriguez 		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
103b622a720SLuis R. Rodriguez 		     AR_ISR_TXEOL)) {
104b622a720SLuis R. Rodriguez 			u32 s0_s, s1_s;
105b622a720SLuis R. Rodriguez 
106b622a720SLuis R. Rodriguez 			*masked |= ATH9K_INT_TX;
107b622a720SLuis R. Rodriguez 
10873f0b56aSSujith Manoharan 			if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED) {
109b622a720SLuis R. Rodriguez 				s0_s = REG_READ(ah, AR_ISR_S0_S);
11073f0b56aSSujith Manoharan 				s1_s = REG_READ(ah, AR_ISR_S1_S);
11173f0b56aSSujith Manoharan 			} else {
11273f0b56aSSujith Manoharan 				s0_s = REG_READ(ah, AR_ISR_S0);
11373f0b56aSSujith Manoharan 				REG_WRITE(ah, AR_ISR_S0, s0_s);
11473f0b56aSSujith Manoharan 				s1_s = REG_READ(ah, AR_ISR_S1);
11573f0b56aSSujith Manoharan 				REG_WRITE(ah, AR_ISR_S1, s1_s);
11673f0b56aSSujith Manoharan 
11773f0b56aSSujith Manoharan 				isr &= ~(AR_ISR_TXOK |
11873f0b56aSSujith Manoharan 					 AR_ISR_TXDESC |
11973f0b56aSSujith Manoharan 					 AR_ISR_TXERR |
12073f0b56aSSujith Manoharan 					 AR_ISR_TXEOL);
12173f0b56aSSujith Manoharan 			}
12273f0b56aSSujith Manoharan 
1235125b9a9SPeter Seiderer 			ah->intr_txqs = MS(s0_s, AR_ISR_S0_QCU_TXOK);
124b622a720SLuis R. Rodriguez 			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
125b622a720SLuis R. Rodriguez 			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
126b622a720SLuis R. Rodriguez 			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
127b622a720SLuis R. Rodriguez 		}
128b622a720SLuis R. Rodriguez 
129b622a720SLuis R. Rodriguez 		if (isr & AR_ISR_RXORN) {
130d2182b69SJoe Perches 			ath_dbg(common, INTERRUPT,
131b622a720SLuis R. Rodriguez 				"receive FIFO overrun interrupt\n");
132b622a720SLuis R. Rodriguez 		}
133b622a720SLuis R. Rodriguez 
134b622a720SLuis R. Rodriguez 		*masked |= mask2;
135b622a720SLuis R. Rodriguez 	}
136b622a720SLuis R. Rodriguez 
13773f0b56aSSujith Manoharan 	if (!AR_SREV_9100(ah) && (isr & AR_ISR_GENTMR)) {
138b622a720SLuis R. Rodriguez 		u32 s5_s;
139b622a720SLuis R. Rodriguez 
14073f0b56aSSujith Manoharan 		if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED) {
141*b3a663f0SWenli Looi 			s5_s = REG_READ(ah, AR_ISR_S5_S(ah));
14273f0b56aSSujith Manoharan 		} else {
14373f0b56aSSujith Manoharan 			s5_s = REG_READ(ah, AR_ISR_S5);
14473f0b56aSSujith Manoharan 		}
14573f0b56aSSujith Manoharan 
146b622a720SLuis R. Rodriguez 		ah->intr_gen_timer_trigger =
147b622a720SLuis R. Rodriguez 				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
148b622a720SLuis R. Rodriguez 
149b622a720SLuis R. Rodriguez 		ah->intr_gen_timer_thresh =
150b622a720SLuis R. Rodriguez 			MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
151b622a720SLuis R. Rodriguez 
152b622a720SLuis R. Rodriguez 		if (ah->intr_gen_timer_trigger)
153b622a720SLuis R. Rodriguez 			*masked |= ATH9K_INT_GENTIMER;
154b622a720SLuis R. Rodriguez 
15545684c75SFelix Fietkau 		if ((s5_s & AR_ISR_S5_TIM_TIMER) &&
15645684c75SFelix Fietkau 		    !(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
15745684c75SFelix Fietkau 			*masked |= ATH9K_INT_TIM_TIMER;
15873f0b56aSSujith Manoharan 
15973f0b56aSSujith Manoharan 		if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
16073f0b56aSSujith Manoharan 			REG_WRITE(ah, AR_ISR_S5, s5_s);
16173f0b56aSSujith Manoharan 			isr &= ~AR_ISR_GENTMR;
162b622a720SLuis R. Rodriguez 		}
16373f0b56aSSujith Manoharan 	}
16473f0b56aSSujith Manoharan 
16573f0b56aSSujith Manoharan 	if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
16673f0b56aSSujith Manoharan 		REG_WRITE(ah, AR_ISR, isr);
16773f0b56aSSujith Manoharan 		REG_READ(ah, AR_ISR);
16873f0b56aSSujith Manoharan 	}
16973f0b56aSSujith Manoharan 
17073f0b56aSSujith Manoharan 	if (AR_SREV_9100(ah))
17173f0b56aSSujith Manoharan 		return true;
172b622a720SLuis R. Rodriguez 
173b622a720SLuis R. Rodriguez 	if (sync_cause) {
1746a4d05dcSFelix Fietkau 		if (sync_cause_p)
1756a4d05dcSFelix Fietkau 			*sync_cause_p = sync_cause;
176b622a720SLuis R. Rodriguez 		fatal_int =
177b622a720SLuis R. Rodriguez 			(sync_cause &
178b622a720SLuis R. Rodriguez 			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
179b622a720SLuis R. Rodriguez 			? true : false;
180b622a720SLuis R. Rodriguez 
181b622a720SLuis R. Rodriguez 		if (fatal_int) {
182b622a720SLuis R. Rodriguez 			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
183d2182b69SJoe Perches 				ath_dbg(common, ANY,
184b622a720SLuis R. Rodriguez 					"received PCI FATAL interrupt\n");
185b622a720SLuis R. Rodriguez 			}
186b622a720SLuis R. Rodriguez 			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
187d2182b69SJoe Perches 				ath_dbg(common, ANY,
188b622a720SLuis R. Rodriguez 					"received PCI PERR interrupt\n");
189b622a720SLuis R. Rodriguez 			}
190b622a720SLuis R. Rodriguez 			*masked |= ATH9K_INT_FATAL;
191b622a720SLuis R. Rodriguez 		}
192b622a720SLuis R. Rodriguez 		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
193d2182b69SJoe Perches 			ath_dbg(common, INTERRUPT,
194b622a720SLuis R. Rodriguez 				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
195b622a720SLuis R. Rodriguez 			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
196b622a720SLuis R. Rodriguez 			REG_WRITE(ah, AR_RC, 0);
197b622a720SLuis R. Rodriguez 			*masked |= ATH9K_INT_FATAL;
198b622a720SLuis R. Rodriguez 		}
199b622a720SLuis R. Rodriguez 		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
200d2182b69SJoe Perches 			ath_dbg(common, INTERRUPT,
201b622a720SLuis R. Rodriguez 				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
202b622a720SLuis R. Rodriguez 		}
203b622a720SLuis R. Rodriguez 
204*b3a663f0SWenli Looi 		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR(ah), sync_cause);
205*b3a663f0SWenli Looi 		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR(ah));
206b622a720SLuis R. Rodriguez 	}
207b622a720SLuis R. Rodriguez 
208b622a720SLuis R. Rodriguez 	return true;
209b622a720SLuis R. Rodriguez }
210b622a720SLuis R. Rodriguez 
2112b63a41dSFelix Fietkau static void
ar9002_set_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_info * i)2122b63a41dSFelix Fietkau ar9002_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
2132b63a41dSFelix Fietkau {
2142b63a41dSFelix Fietkau 	struct ar5416_desc *ads = AR5416DESC(ds);
2152b63a41dSFelix Fietkau 	u32 ctl1, ctl6;
2162b63a41dSFelix Fietkau 
2172b63a41dSFelix Fietkau 	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
2182b63a41dSFelix Fietkau 	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
2192b63a41dSFelix Fietkau 	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
2202b63a41dSFelix Fietkau 	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
2212b63a41dSFelix Fietkau 	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
2222b63a41dSFelix Fietkau 
223d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_link, i->link);
224d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_data, i->buf_addr[0]);
2252b63a41dSFelix Fietkau 
2262b63a41dSFelix Fietkau 	ctl1 = i->buf_len[0] | (i->is_last ? 0 : AR_TxMore);
2272b63a41dSFelix Fietkau 	ctl6 = SM(i->keytype, AR_EncrType);
2282b63a41dSFelix Fietkau 
2292b63a41dSFelix Fietkau 	if (AR_SREV_9285(ah)) {
2302b63a41dSFelix Fietkau 		ads->ds_ctl8 = 0;
2312b63a41dSFelix Fietkau 		ads->ds_ctl9 = 0;
2322b63a41dSFelix Fietkau 		ads->ds_ctl10 = 0;
2332b63a41dSFelix Fietkau 		ads->ds_ctl11 = 0;
2342b63a41dSFelix Fietkau 	}
2352b63a41dSFelix Fietkau 
2362b63a41dSFelix Fietkau 	if ((i->is_first || i->is_last) &&
2372b63a41dSFelix Fietkau 	    i->aggr != AGGR_BUF_MIDDLE && i->aggr != AGGR_BUF_LAST) {
238d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl2, set11nTries(i->rates, 0)
2392b63a41dSFelix Fietkau 			| set11nTries(i->rates, 1)
2402b63a41dSFelix Fietkau 			| set11nTries(i->rates, 2)
2412b63a41dSFelix Fietkau 			| set11nTries(i->rates, 3)
2422b63a41dSFelix Fietkau 			| (i->dur_update ? AR_DurUpdateEna : 0)
243d5a3a76aSMark Rutland 			| SM(0, AR_BurstDur));
2442b63a41dSFelix Fietkau 
245d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl3, set11nRate(i->rates, 0)
2462b63a41dSFelix Fietkau 			| set11nRate(i->rates, 1)
2472b63a41dSFelix Fietkau 			| set11nRate(i->rates, 2)
248d5a3a76aSMark Rutland 			| set11nRate(i->rates, 3));
2492b63a41dSFelix Fietkau 	} else {
250d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl2, 0);
251d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl3, 0);
2522b63a41dSFelix Fietkau 	}
2532b63a41dSFelix Fietkau 
2542b63a41dSFelix Fietkau 	if (!i->is_first) {
255d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl0, 0);
256d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl1, ctl1);
257d5a3a76aSMark Rutland 		WRITE_ONCE(ads->ds_ctl6, ctl6);
2582b63a41dSFelix Fietkau 		return;
2592b63a41dSFelix Fietkau 	}
2602b63a41dSFelix Fietkau 
2612b63a41dSFelix Fietkau 	ctl1 |= (i->keyix != ATH9K_TXKEYIX_INVALID ? SM(i->keyix, AR_DestIdx) : 0)
2622b63a41dSFelix Fietkau 		| SM(i->type, AR_FrameType)
2632b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
2642b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
2652b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
2662b63a41dSFelix Fietkau 
2672b63a41dSFelix Fietkau 	switch (i->aggr) {
2682b63a41dSFelix Fietkau 	case AGGR_BUF_FIRST:
2692b63a41dSFelix Fietkau 		ctl6 |= SM(i->aggr_len, AR_AggrLen);
270221af813SGustavo A. R. Silva 		fallthrough;
2712b63a41dSFelix Fietkau 	case AGGR_BUF_MIDDLE:
2722b63a41dSFelix Fietkau 		ctl1 |= AR_IsAggr | AR_MoreAggr;
2732b63a41dSFelix Fietkau 		ctl6 |= SM(i->ndelim, AR_PadDelim);
2742b63a41dSFelix Fietkau 		break;
2752b63a41dSFelix Fietkau 	case AGGR_BUF_LAST:
2762b63a41dSFelix Fietkau 		ctl1 |= AR_IsAggr;
2772b63a41dSFelix Fietkau 		break;
2782b63a41dSFelix Fietkau 	case AGGR_BUF_NONE:
2792b63a41dSFelix Fietkau 		break;
2802b63a41dSFelix Fietkau 	}
2812b63a41dSFelix Fietkau 
282d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl0, (i->pkt_len & AR_FrameLen)
2832b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
2848b537686SLorenzo Bianconi 		| SM(i->txpower[0], AR_XmitPower0)
2852b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
2862b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
2872b63a41dSFelix Fietkau 		| (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
2882b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
2892b63a41dSFelix Fietkau 		| (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
290d5a3a76aSMark Rutland 		   (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0)));
2912b63a41dSFelix Fietkau 
292d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl1, ctl1);
293d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl6, ctl6);
2942b63a41dSFelix Fietkau 
2952b63a41dSFelix Fietkau 	if (i->aggr == AGGR_BUF_MIDDLE || i->aggr == AGGR_BUF_LAST)
2962b63a41dSFelix Fietkau 		return;
2972b63a41dSFelix Fietkau 
298d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl4, set11nPktDurRTSCTS(i->rates, 0)
299d5a3a76aSMark Rutland 		| set11nPktDurRTSCTS(i->rates, 1));
3002b63a41dSFelix Fietkau 
301d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl5, set11nPktDurRTSCTS(i->rates, 2)
302d5a3a76aSMark Rutland 		| set11nPktDurRTSCTS(i->rates, 3));
3032b63a41dSFelix Fietkau 
304a96474a7SWenli Looi 	WRITE_ONCE(ads->ds_ctl7,
305a96474a7SWenli Looi 		  set11nRateFlags(i->rates, 0) | set11nChainSel(i->rates, 0)
306a96474a7SWenli Looi 		| set11nRateFlags(i->rates, 1) | set11nChainSel(i->rates, 1)
307a96474a7SWenli Looi 		| set11nRateFlags(i->rates, 2) | set11nChainSel(i->rates, 2)
308a96474a7SWenli Looi 		| set11nRateFlags(i->rates, 3) | set11nChainSel(i->rates, 3)
309d5a3a76aSMark Rutland 		| SM(i->rtscts_rate, AR_RTSCTSRate));
3103ae351abSLorenzo Bianconi 
311d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl9, SM(i->txpower[1], AR_XmitPower1));
312d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl10, SM(i->txpower[2], AR_XmitPower2));
313d5a3a76aSMark Rutland 	WRITE_ONCE(ads->ds_ctl11, SM(i->txpower[3], AR_XmitPower3));
3142b63a41dSFelix Fietkau }
3152b63a41dSFelix Fietkau 
ar9002_hw_proc_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_status * ts)316b622a720SLuis R. Rodriguez static int ar9002_hw_proc_txdesc(struct ath_hw *ah, void *ds,
317b622a720SLuis R. Rodriguez 				 struct ath_tx_status *ts)
318b622a720SLuis R. Rodriguez {
319b622a720SLuis R. Rodriguez 	struct ar5416_desc *ads = AR5416DESC(ds);
320e0e9bc82SFelix Fietkau 	u32 status;
321b622a720SLuis R. Rodriguez 
322d5a3a76aSMark Rutland 	status = READ_ONCE(ads->ds_txstatus9);
323e0e9bc82SFelix Fietkau 	if ((status & AR_TxDone) == 0)
324b622a720SLuis R. Rodriguez 		return -EINPROGRESS;
325b622a720SLuis R. Rodriguez 
326b622a720SLuis R. Rodriguez 	ts->ts_tstamp = ads->AR_SendTimestamp;
327b622a720SLuis R. Rodriguez 	ts->ts_status = 0;
328b622a720SLuis R. Rodriguez 	ts->ts_flags = 0;
329b622a720SLuis R. Rodriguez 
330e0e9bc82SFelix Fietkau 	if (status & AR_TxOpExceeded)
331b622a720SLuis R. Rodriguez 		ts->ts_status |= ATH9K_TXERR_XTXOP;
332e0e9bc82SFelix Fietkau 	ts->tid = MS(status, AR_TxTid);
333e0e9bc82SFelix Fietkau 	ts->ts_rateindex = MS(status, AR_FinalTxIdx);
334e0e9bc82SFelix Fietkau 	ts->ts_seqnum = MS(status, AR_SeqNum);
335b622a720SLuis R. Rodriguez 
336d5a3a76aSMark Rutland 	status = READ_ONCE(ads->ds_txstatus0);
337e0e9bc82SFelix Fietkau 	ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
338e0e9bc82SFelix Fietkau 	ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
339e0e9bc82SFelix Fietkau 	ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
340e0e9bc82SFelix Fietkau 	if (status & AR_TxBaStatus) {
341b622a720SLuis R. Rodriguez 		ts->ts_flags |= ATH9K_TX_BA;
342b622a720SLuis R. Rodriguez 		ts->ba_low = ads->AR_BaBitmapLow;
343b622a720SLuis R. Rodriguez 		ts->ba_high = ads->AR_BaBitmapHigh;
344b622a720SLuis R. Rodriguez 	}
345b622a720SLuis R. Rodriguez 
346d5a3a76aSMark Rutland 	status = READ_ONCE(ads->ds_txstatus1);
347e0e9bc82SFelix Fietkau 	if (status & AR_FrmXmitOK)
348e0e9bc82SFelix Fietkau 		ts->ts_status |= ATH9K_TX_ACKED;
349ff32d9cdSFelix Fietkau 	else {
350e0e9bc82SFelix Fietkau 		if (status & AR_ExcessiveRetries)
351e0e9bc82SFelix Fietkau 			ts->ts_status |= ATH9K_TXERR_XRETRY;
352e0e9bc82SFelix Fietkau 		if (status & AR_Filtered)
353e0e9bc82SFelix Fietkau 			ts->ts_status |= ATH9K_TXERR_FILT;
354e0e9bc82SFelix Fietkau 		if (status & AR_FIFOUnderrun) {
355e0e9bc82SFelix Fietkau 			ts->ts_status |= ATH9K_TXERR_FIFO;
356e0e9bc82SFelix Fietkau 			ath9k_hw_updatetxtriglevel(ah, true);
357b622a720SLuis R. Rodriguez 		}
358ff32d9cdSFelix Fietkau 	}
359e0e9bc82SFelix Fietkau 	if (status & AR_TxTimerExpired)
360e0e9bc82SFelix Fietkau 		ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
361e0e9bc82SFelix Fietkau 	if (status & AR_DescCfgErr)
362e0e9bc82SFelix Fietkau 		ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
363e0e9bc82SFelix Fietkau 	if (status & AR_TxDataUnderrun) {
364e0e9bc82SFelix Fietkau 		ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
365e0e9bc82SFelix Fietkau 		ath9k_hw_updatetxtriglevel(ah, true);
366e0e9bc82SFelix Fietkau 	}
367e0e9bc82SFelix Fietkau 	if (status & AR_TxDelimUnderrun) {
368e0e9bc82SFelix Fietkau 		ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
369e0e9bc82SFelix Fietkau 		ath9k_hw_updatetxtriglevel(ah, true);
370e0e9bc82SFelix Fietkau 	}
371e0e9bc82SFelix Fietkau 	ts->ts_shortretry = MS(status, AR_RTSFailCnt);
372e0e9bc82SFelix Fietkau 	ts->ts_longretry = MS(status, AR_DataFailCnt);
373e0e9bc82SFelix Fietkau 	ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
374b622a720SLuis R. Rodriguez 
375d5a3a76aSMark Rutland 	status = READ_ONCE(ads->ds_txstatus5);
376e0e9bc82SFelix Fietkau 	ts->ts_rssi = MS(status, AR_TxRSSICombined);
377e0e9bc82SFelix Fietkau 	ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
378e0e9bc82SFelix Fietkau 	ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
379e0e9bc82SFelix Fietkau 	ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
380e0e9bc82SFelix Fietkau 
381b622a720SLuis R. Rodriguez 	ts->evm0 = ads->AR_TxEVM0;
382b622a720SLuis R. Rodriguez 	ts->evm1 = ads->AR_TxEVM1;
383b622a720SLuis R. Rodriguez 	ts->evm2 = ads->AR_TxEVM2;
384b622a720SLuis R. Rodriguez 
385b622a720SLuis R. Rodriguez 	return 0;
386b622a720SLuis R. Rodriguez }
387b622a720SLuis R. Rodriguez 
ar9002_hw_get_duration(struct ath_hw * ah,const void * ds,int index)388315dd114SFelix Fietkau static int ar9002_hw_get_duration(struct ath_hw *ah, const void *ds, int index)
389315dd114SFelix Fietkau {
390315dd114SFelix Fietkau 	struct ar5416_desc *ads = AR5416DESC(ds);
391315dd114SFelix Fietkau 
392315dd114SFelix Fietkau 	switch (index) {
393315dd114SFelix Fietkau 	case 0:
394d5a3a76aSMark Rutland 		return MS(READ_ONCE(ads->ds_ctl4), AR_PacketDur0);
395315dd114SFelix Fietkau 	case 1:
396d5a3a76aSMark Rutland 		return MS(READ_ONCE(ads->ds_ctl4), AR_PacketDur1);
397315dd114SFelix Fietkau 	case 2:
398d5a3a76aSMark Rutland 		return MS(READ_ONCE(ads->ds_ctl5), AR_PacketDur2);
399315dd114SFelix Fietkau 	case 3:
400d5a3a76aSMark Rutland 		return MS(READ_ONCE(ads->ds_ctl5), AR_PacketDur3);
401315dd114SFelix Fietkau 	default:
402315dd114SFelix Fietkau 		return -1;
403315dd114SFelix Fietkau 	}
404315dd114SFelix Fietkau }
405315dd114SFelix Fietkau 
ath9k_hw_setuprxdesc(struct ath_hw * ah,struct ath_desc * ds,u32 size,u32 flags)406b622a720SLuis R. Rodriguez void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
407b622a720SLuis R. Rodriguez 			  u32 size, u32 flags)
408b622a720SLuis R. Rodriguez {
409b622a720SLuis R. Rodriguez 	struct ar5416_desc *ads = AR5416DESC(ds);
410b622a720SLuis R. Rodriguez 
411b622a720SLuis R. Rodriguez 	ads->ds_ctl1 = size & AR_BufLen;
412b622a720SLuis R. Rodriguez 	if (flags & ATH9K_RXDESC_INTREQ)
413b622a720SLuis R. Rodriguez 		ads->ds_ctl1 |= AR_RxIntrReq;
414b622a720SLuis R. Rodriguez 
415aebc0a88SFelix Fietkau 	memset(&ads->u.rx, 0, sizeof(ads->u.rx));
416b622a720SLuis R. Rodriguez }
417b622a720SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
418b622a720SLuis R. Rodriguez 
ar9002_hw_attach_mac_ops(struct ath_hw * ah)419b622a720SLuis R. Rodriguez void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
420b622a720SLuis R. Rodriguez {
421b622a720SLuis R. Rodriguez 	struct ath_hw_ops *ops = ath9k_hw_ops(ah);
422b622a720SLuis R. Rodriguez 
423b622a720SLuis R. Rodriguez 	ops->rx_enable = ar9002_hw_rx_enable;
424b622a720SLuis R. Rodriguez 	ops->set_desc_link = ar9002_hw_set_desc_link;
425b622a720SLuis R. Rodriguez 	ops->get_isr = ar9002_hw_get_isr;
4262b63a41dSFelix Fietkau 	ops->set_txdesc = ar9002_set_txdesc;
427b622a720SLuis R. Rodriguez 	ops->proc_txdesc = ar9002_hw_proc_txdesc;
428315dd114SFelix Fietkau 	ops->get_duration = ar9002_hw_get_duration;
429b622a720SLuis R. Rodriguez }
430