xref: /openbmc/linux/drivers/net/wireless/ath/ath6kl/hif.h (revision 31b9cc9a)
1bdcd8170SKalle Valo /*
2bdcd8170SKalle Valo  * Copyright (c) 2004-2011 Atheros Communications Inc.
31b2df407SVasanthakumar Thiagarajan  * Copyright (c) 2011 Qualcomm Atheros, Inc.
4bdcd8170SKalle Valo  *
5bdcd8170SKalle Valo  * Permission to use, copy, modify, and/or distribute this software for any
6bdcd8170SKalle Valo  * purpose with or without fee is hereby granted, provided that the above
7bdcd8170SKalle Valo  * copyright notice and this permission notice appear in all copies.
8bdcd8170SKalle Valo  *
9bdcd8170SKalle Valo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10bdcd8170SKalle Valo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11bdcd8170SKalle Valo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12bdcd8170SKalle Valo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13bdcd8170SKalle Valo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14bdcd8170SKalle Valo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15bdcd8170SKalle Valo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16bdcd8170SKalle Valo  */
17bdcd8170SKalle Valo 
18bdcd8170SKalle Valo #ifndef HIF_H
19bdcd8170SKalle Valo #define HIF_H
20bdcd8170SKalle Valo 
21bdcd8170SKalle Valo #include "common.h"
22bdcd8170SKalle Valo #include "core.h"
23bdcd8170SKalle Valo 
24bdcd8170SKalle Valo #include <linux/scatterlist.h>
25bdcd8170SKalle Valo 
26bdcd8170SKalle Valo #define BUS_REQUEST_MAX_NUM                64
27bdcd8170SKalle Valo #define HIF_MBOX_BLOCK_SIZE                128
28bdcd8170SKalle Valo #define HIF_MBOX0_BLOCK_SIZE               1
29bdcd8170SKalle Valo 
30bdcd8170SKalle Valo #define HIF_DMA_BUFFER_SIZE (32 * 1024)
31bdcd8170SKalle Valo #define CMD53_FIXED_ADDRESS 1
32bdcd8170SKalle Valo #define CMD53_INCR_ADDRESS  2
33bdcd8170SKalle Valo 
34bdcd8170SKalle Valo #define MAX_SCATTER_REQUESTS             4
35bdcd8170SKalle Valo #define MAX_SCATTER_ENTRIES_PER_REQ      16
36bdcd8170SKalle Valo #define MAX_SCATTER_REQ_TRANSFER_SIZE    (32 * 1024)
37bdcd8170SKalle Valo 
38bdcd8170SKalle Valo #define MANUFACTURER_ID_AR6003_BASE        0x300
39d93e2c2fSNaveen Gangadharan #define MANUFACTURER_ID_AR6004_BASE        0x400
40bdcd8170SKalle Valo     /* SDIO manufacturer ID and Codes */
41bdcd8170SKalle Valo #define MANUFACTURER_ID_ATH6KL_BASE_MASK     0xFF00
42bdcd8170SKalle Valo #define MANUFACTURER_CODE                  0x271	/* Atheros */
43bdcd8170SKalle Valo 
44bdcd8170SKalle Valo /* Mailbox address in SDIO address space */
45bdcd8170SKalle Valo #define HIF_MBOX_BASE_ADDR                 0x800
46bdcd8170SKalle Valo #define HIF_MBOX_WIDTH                     0x800
47bdcd8170SKalle Valo 
48bdcd8170SKalle Valo #define HIF_MBOX_END_ADDR  (HTC_MAILBOX_NUM_MAX * HIF_MBOX_WIDTH - 1)
49bdcd8170SKalle Valo 
50bdcd8170SKalle Valo /* version 1 of the chip has only a 12K extended mbox range */
51bdcd8170SKalle Valo #define HIF_MBOX0_EXT_BASE_ADDR  0x4000
52bdcd8170SKalle Valo #define HIF_MBOX0_EXT_WIDTH      (12*1024)
53bdcd8170SKalle Valo 
54bdcd8170SKalle Valo /* GMBOX addresses */
55bdcd8170SKalle Valo #define HIF_GMBOX_BASE_ADDR                0x7000
56bdcd8170SKalle Valo #define HIF_GMBOX_WIDTH                    0x4000
57bdcd8170SKalle Valo 
58bdcd8170SKalle Valo /* interrupt mode register */
59bdcd8170SKalle Valo #define CCCR_SDIO_IRQ_MODE_REG         0xF0
60bdcd8170SKalle Valo 
61bdcd8170SKalle Valo /* mode to enable special 4-bit interrupt assertion without clock */
62bdcd8170SKalle Valo #define SDIO_IRQ_MODE_ASYNC_4BIT_IRQ   (1 << 0)
63bdcd8170SKalle Valo 
642e1cb23cSKalle Valo /* HTC runs over mailbox 0 */
652e1cb23cSKalle Valo #define HTC_MAILBOX	0
662e1cb23cSKalle Valo 
672e1cb23cSKalle Valo #define ATH6KL_TARGET_DEBUG_INTR_MASK     0x01
682e1cb23cSKalle Valo 
692e1cb23cSKalle Valo /* FIXME: are these duplicates with MAX_SCATTER_ values in hif.h? */
702e1cb23cSKalle Valo #define ATH6KL_SCATTER_ENTRIES_PER_REQ            16
712e1cb23cSKalle Valo #define ATH6KL_MAX_TRANSFER_SIZE_PER_SCATTER      (16 * 1024)
722e1cb23cSKalle Valo #define ATH6KL_SCATTER_REQS                       4
732e1cb23cSKalle Valo 
74d60e8ab6SKalle Valo #define ATH6KL_HIF_COMMUNICATION_TIMEOUT	1000
75d60e8ab6SKalle Valo 
76bdcd8170SKalle Valo struct bus_request {
77bdcd8170SKalle Valo 	struct list_head list;
78bdcd8170SKalle Valo 
79bdcd8170SKalle Valo 	/* request data */
80bdcd8170SKalle Valo 	u32 address;
81bdcd8170SKalle Valo 
82bdcd8170SKalle Valo 	u8 *buffer;
83bdcd8170SKalle Valo 	u32 length;
84bdcd8170SKalle Valo 	u32 request;
85bdcd8170SKalle Valo 	struct htc_packet *packet;
86bdcd8170SKalle Valo 	int status;
87bdcd8170SKalle Valo 
88bdcd8170SKalle Valo 	/* this is a scatter request */
89bdcd8170SKalle Valo 	struct hif_scatter_req *scat_req;
90bdcd8170SKalle Valo };
91bdcd8170SKalle Valo 
92bdcd8170SKalle Valo /* direction of transfer (read/write) */
93bdcd8170SKalle Valo #define HIF_READ                    0x00000001
94bdcd8170SKalle Valo #define HIF_WRITE                   0x00000002
95bdcd8170SKalle Valo #define HIF_DIR_MASK                (HIF_READ | HIF_WRITE)
96bdcd8170SKalle Valo 
97bdcd8170SKalle Valo /*
98bdcd8170SKalle Valo  *     emode - This indicates the whether the command is to be executed in a
99bdcd8170SKalle Valo  *             blocking or non-blocking fashion (HIF_SYNCHRONOUS/
100bdcd8170SKalle Valo  *             HIF_ASYNCHRONOUS). The read/write data paths in HTC have been
101bdcd8170SKalle Valo  *             implemented using the asynchronous mode allowing the the bus
102bdcd8170SKalle Valo  *             driver to indicate the completion of operation through the
103bdcd8170SKalle Valo  *             registered callback routine. The requirement primarily comes
104bdcd8170SKalle Valo  *             from the contexts these operations get called from (a driver's
105bdcd8170SKalle Valo  *             transmit context or the ISR context in case of receive).
106bdcd8170SKalle Valo  *             Support for both of these modes is essential.
107bdcd8170SKalle Valo  */
108bdcd8170SKalle Valo #define HIF_SYNCHRONOUS             0x00000010
109bdcd8170SKalle Valo #define HIF_ASYNCHRONOUS            0x00000020
110bdcd8170SKalle Valo #define HIF_EMODE_MASK              (HIF_SYNCHRONOUS | HIF_ASYNCHRONOUS)
111bdcd8170SKalle Valo 
112bdcd8170SKalle Valo /*
113bdcd8170SKalle Valo  *     dmode - An interface may support different kinds of commands based on
114bdcd8170SKalle Valo  *             the tradeoff between the amount of data it can carry and the
115bdcd8170SKalle Valo  *             setup time. Byte and Block modes are supported (HIF_BYTE_BASIS/
116bdcd8170SKalle Valo  *             HIF_BLOCK_BASIS). In case of latter, the data is rounded off
117bdcd8170SKalle Valo  *             to the nearest block size by padding. The size of the block is
118bdcd8170SKalle Valo  *             configurable at compile time using the HIF_BLOCK_SIZE and is
119bdcd8170SKalle Valo  *             negotiated with the target during initialization after the
120bdcd8170SKalle Valo  *             ATH6KL interrupts are enabled.
121bdcd8170SKalle Valo  */
122bdcd8170SKalle Valo #define HIF_BYTE_BASIS              0x00000040
123bdcd8170SKalle Valo #define HIF_BLOCK_BASIS             0x00000080
124bdcd8170SKalle Valo #define HIF_DMODE_MASK              (HIF_BYTE_BASIS | HIF_BLOCK_BASIS)
125bdcd8170SKalle Valo 
126bdcd8170SKalle Valo /*
127bdcd8170SKalle Valo  *     amode - This indicates if the address has to be incremented on ATH6KL
128bdcd8170SKalle Valo  *             after every read/write operation (HIF?FIXED_ADDRESS/
129bdcd8170SKalle Valo  *             HIF_INCREMENTAL_ADDRESS).
130bdcd8170SKalle Valo  */
131bdcd8170SKalle Valo #define HIF_FIXED_ADDRESS           0x00000100
132bdcd8170SKalle Valo #define HIF_INCREMENTAL_ADDRESS     0x00000200
133bdcd8170SKalle Valo #define HIF_AMODE_MASK		  (HIF_FIXED_ADDRESS | HIF_INCREMENTAL_ADDRESS)
134bdcd8170SKalle Valo 
135bdcd8170SKalle Valo #define HIF_WR_ASYNC_BYTE_INC					\
136bdcd8170SKalle Valo 	(HIF_WRITE | HIF_ASYNCHRONOUS |				\
137bdcd8170SKalle Valo 	 HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
138bdcd8170SKalle Valo 
139bdcd8170SKalle Valo #define HIF_WR_ASYNC_BLOCK_INC					\
140bdcd8170SKalle Valo 	(HIF_WRITE | HIF_ASYNCHRONOUS |				\
141bdcd8170SKalle Valo 	 HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
142bdcd8170SKalle Valo 
143bdcd8170SKalle Valo #define HIF_WR_SYNC_BYTE_FIX					\
144bdcd8170SKalle Valo 	(HIF_WRITE | HIF_SYNCHRONOUS |				\
145bdcd8170SKalle Valo 	 HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
146bdcd8170SKalle Valo 
147bdcd8170SKalle Valo #define HIF_WR_SYNC_BYTE_INC					\
148bdcd8170SKalle Valo 	(HIF_WRITE | HIF_SYNCHRONOUS |				\
149bdcd8170SKalle Valo 	 HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
150bdcd8170SKalle Valo 
151bdcd8170SKalle Valo #define HIF_WR_SYNC_BLOCK_INC					\
152bdcd8170SKalle Valo 	(HIF_WRITE | HIF_SYNCHRONOUS |				\
153bdcd8170SKalle Valo 	 HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
154bdcd8170SKalle Valo 
155bdcd8170SKalle Valo #define HIF_RD_SYNC_BYTE_INC						\
156bdcd8170SKalle Valo 	(HIF_READ | HIF_SYNCHRONOUS |					\
157bdcd8170SKalle Valo 	 HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
158bdcd8170SKalle Valo 
159bdcd8170SKalle Valo #define HIF_RD_SYNC_BYTE_FIX						\
160bdcd8170SKalle Valo 	(HIF_READ | HIF_SYNCHRONOUS |					\
161bdcd8170SKalle Valo 	 HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
162bdcd8170SKalle Valo 
163bdcd8170SKalle Valo #define HIF_RD_ASYNC_BLOCK_FIX						\
164bdcd8170SKalle Valo 	(HIF_READ | HIF_ASYNCHRONOUS |					\
165bdcd8170SKalle Valo 	 HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
166bdcd8170SKalle Valo 
167bdcd8170SKalle Valo #define HIF_RD_SYNC_BLOCK_FIX						\
168bdcd8170SKalle Valo 	(HIF_READ | HIF_SYNCHRONOUS |					\
169bdcd8170SKalle Valo 	 HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
170bdcd8170SKalle Valo 
171bdcd8170SKalle Valo struct hif_scatter_item {
172bdcd8170SKalle Valo 	u8 *buf;
173bdcd8170SKalle Valo 	int len;
174bdcd8170SKalle Valo 	struct htc_packet *packet;
175bdcd8170SKalle Valo };
176bdcd8170SKalle Valo 
177bdcd8170SKalle Valo struct hif_scatter_req {
178bdcd8170SKalle Valo 	struct list_head list;
179bdcd8170SKalle Valo 	/* address for the read/write operation */
180bdcd8170SKalle Valo 	u32 addr;
181bdcd8170SKalle Valo 
182bdcd8170SKalle Valo 	/* request flags */
183bdcd8170SKalle Valo 	u32 req;
184bdcd8170SKalle Valo 
185bdcd8170SKalle Valo 	/* total length of entire transfer */
186bdcd8170SKalle Valo 	u32 len;
187bdcd8170SKalle Valo 
1884a005c3eSVasanthakumar Thiagarajan 	bool virt_scat;
1894a005c3eSVasanthakumar Thiagarajan 
190e041c7f9SVasanthakumar Thiagarajan 	void (*complete) (struct htc_target *, struct hif_scatter_req *);
191bdcd8170SKalle Valo 	int status;
192bdcd8170SKalle Valo 	int scat_entries;
193bdcd8170SKalle Valo 
194d4df7890SVasanthakumar Thiagarajan 	struct bus_request *busrequest;
195d4df7890SVasanthakumar Thiagarajan 	struct scatterlist *sgentries;
196bdcd8170SKalle Valo 
197bdcd8170SKalle Valo 	/* bounce buffer for upper layers to copy to/from */
198bdcd8170SKalle Valo 	u8 *virt_dma_buf;
199bdcd8170SKalle Valo 
200b29072ccSChilam Ng 	u32 scat_q_depth;
20131b9cc9aSKalle Valo 
20231b9cc9aSKalle Valo 	struct hif_scatter_item scat_list[0];
203bdcd8170SKalle Valo };
204bdcd8170SKalle Valo 
2052e1cb23cSKalle Valo struct ath6kl_irq_proc_registers {
2062e1cb23cSKalle Valo 	u8 host_int_status;
2072e1cb23cSKalle Valo 	u8 cpu_int_status;
2082e1cb23cSKalle Valo 	u8 error_int_status;
2092e1cb23cSKalle Valo 	u8 counter_int_status;
2102e1cb23cSKalle Valo 	u8 mbox_frame;
2112e1cb23cSKalle Valo 	u8 rx_lkahd_valid;
2122e1cb23cSKalle Valo 	u8 host_int_status2;
2132e1cb23cSKalle Valo 	u8 gmbox_rx_avail;
2142e1cb23cSKalle Valo 	__le32 rx_lkahd[2];
2152e1cb23cSKalle Valo 	__le32 rx_gmbox_lkahd_alias[2];
2162e1cb23cSKalle Valo } __packed;
2172e1cb23cSKalle Valo 
2182e1cb23cSKalle Valo struct ath6kl_irq_enable_reg {
2192e1cb23cSKalle Valo 	u8 int_status_en;
2202e1cb23cSKalle Valo 	u8 cpu_int_status_en;
2212e1cb23cSKalle Valo 	u8 err_int_status_en;
2222e1cb23cSKalle Valo 	u8 cntr_int_status_en;
2232e1cb23cSKalle Valo } __packed;
2242e1cb23cSKalle Valo 
2252e1cb23cSKalle Valo struct ath6kl_device {
22612eb9444SKalle Valo 	/* protects irq_proc_reg and irq_en_reg below */
2272e1cb23cSKalle Valo 	spinlock_t lock;
2282e1cb23cSKalle Valo 	struct ath6kl_irq_proc_registers irq_proc_reg;
2292e1cb23cSKalle Valo 	struct ath6kl_irq_enable_reg irq_en_reg;
2302e1cb23cSKalle Valo 	struct htc_target *htc_cnxt;
2312e1cb23cSKalle Valo 	struct ath6kl *ar;
2322e1cb23cSKalle Valo };
2332e1cb23cSKalle Valo 
234bdcd8170SKalle Valo struct ath6kl_hif_ops {
235bdcd8170SKalle Valo 	int (*read_write_sync)(struct ath6kl *ar, u32 addr, u8 *buf,
236bdcd8170SKalle Valo 			       u32 len, u32 request);
237bdcd8170SKalle Valo 	int (*write_async)(struct ath6kl *ar, u32 address, u8 *buffer,
238bdcd8170SKalle Valo 			   u32 length, u32 request, struct htc_packet *packet);
239bdcd8170SKalle Valo 
240bdcd8170SKalle Valo 	void (*irq_enable)(struct ath6kl *ar);
241bdcd8170SKalle Valo 	void (*irq_disable)(struct ath6kl *ar);
242bdcd8170SKalle Valo 
243bdcd8170SKalle Valo 	struct hif_scatter_req *(*scatter_req_get)(struct ath6kl *ar);
244bdcd8170SKalle Valo 	void (*scatter_req_add)(struct ath6kl *ar,
245bdcd8170SKalle Valo 				struct hif_scatter_req *s_req);
24650745af7SVasanthakumar Thiagarajan 	int (*enable_scatter)(struct ath6kl *ar);
247f74a7361SVasanthakumar Thiagarajan 	int (*scat_req_rw) (struct ath6kl *ar,
248f74a7361SVasanthakumar Thiagarajan 			    struct hif_scatter_req *scat_req);
249bdcd8170SKalle Valo 	void (*cleanup_scatter)(struct ath6kl *ar);
2500f60e9f4SRaja Mani 	int (*suspend)(struct ath6kl *ar, struct cfg80211_wowlan *wow);
251aa6cffc1SChilam Ng 	int (*resume)(struct ath6kl *ar);
252c7111495SKalle Valo 	int (*diag_read32)(struct ath6kl *ar, u32 address, u32 *value);
253c7111495SKalle Valo 	int (*diag_write32)(struct ath6kl *ar, u32 address, __le32 value);
25466b693c3SKalle Valo 	int (*bmi_read)(struct ath6kl *ar, u8 *buf, u32 len);
25566b693c3SKalle Valo 	int (*bmi_write)(struct ath6kl *ar, u8 *buf, u32 len);
256b2e75698SKalle Valo 	int (*power_on)(struct ath6kl *ar);
257b2e75698SKalle Valo 	int (*power_off)(struct ath6kl *ar);
25832a07e44SKalle Valo 	void (*stop)(struct ath6kl *ar);
259636f8288SKalle Valo 	int (*pipe_send)(struct ath6kl *ar, u8 pipe, struct sk_buff *hdr_buf,
260636f8288SKalle Valo 			 struct sk_buff *buf);
261636f8288SKalle Valo 	void (*pipe_get_default)(struct ath6kl *ar, u8 *pipe_ul, u8 *pipe_dl);
262636f8288SKalle Valo 	int (*pipe_map_service)(struct ath6kl *ar, u16 service_id, u8 *pipe_ul,
263636f8288SKalle Valo 				u8 *pipe_dl);
264636f8288SKalle Valo 	u16 (*pipe_get_free_queue_number)(struct ath6kl *ar, u8 pipe);
265bdcd8170SKalle Valo };
266bdcd8170SKalle Valo 
2672e1cb23cSKalle Valo int ath6kl_hif_setup(struct ath6kl_device *dev);
2682e1cb23cSKalle Valo int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev);
2692e1cb23cSKalle Valo int ath6kl_hif_mask_intrs(struct ath6kl_device *dev);
2702e1cb23cSKalle Valo int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev,
2712e1cb23cSKalle Valo 			       u32 *lk_ahd, int timeout);
2722e1cb23cSKalle Valo int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx);
2732e1cb23cSKalle Valo int ath6kl_hif_disable_intrs(struct ath6kl_device *dev);
2742e1cb23cSKalle Valo 
2752e1cb23cSKalle Valo int ath6kl_hif_rw_comp_handler(void *context, int status);
2762e1cb23cSKalle Valo int ath6kl_hif_intr_bh_handler(struct ath6kl *ar);
2772e1cb23cSKalle Valo 
2782e1cb23cSKalle Valo /* Scatter Function and Definitions */
2792e1cb23cSKalle Valo int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
2802e1cb23cSKalle Valo 			       struct hif_scatter_req *scat_req, bool read);
2812e1cb23cSKalle Valo 
282bdcd8170SKalle Valo #endif
283