xref: /openbmc/linux/drivers/net/wireless/ath/ath6kl/hif.c (revision 1b2df407)
18e8ddb2bSKalle Valo /*
28e8ddb2bSKalle Valo  * Copyright (c) 2007-2011 Atheros Communications Inc.
31b2df407SVasanthakumar Thiagarajan  * Copyright (c) 2011-2012 Qualcomm Atheros, Inc.
48e8ddb2bSKalle Valo  *
58e8ddb2bSKalle Valo  * Permission to use, copy, modify, and/or distribute this software for any
68e8ddb2bSKalle Valo  * purpose with or without fee is hereby granted, provided that the above
78e8ddb2bSKalle Valo  * copyright notice and this permission notice appear in all copies.
88e8ddb2bSKalle Valo  *
98e8ddb2bSKalle Valo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
108e8ddb2bSKalle Valo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
118e8ddb2bSKalle Valo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
128e8ddb2bSKalle Valo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
138e8ddb2bSKalle Valo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
148e8ddb2bSKalle Valo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
158e8ddb2bSKalle Valo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
168e8ddb2bSKalle Valo  */
172e1cb23cSKalle Valo #include "hif.h"
188e8ddb2bSKalle Valo 
19d6a434d6SKalle Valo #include <linux/export.h>
20d6a434d6SKalle Valo 
218e8ddb2bSKalle Valo #include "core.h"
228e8ddb2bSKalle Valo #include "target.h"
238e8ddb2bSKalle Valo #include "hif-ops.h"
248e8ddb2bSKalle Valo #include "debug.h"
258e8ddb2bSKalle Valo 
268e8ddb2bSKalle Valo #define MAILBOX_FOR_BLOCK_SIZE          1
278e8ddb2bSKalle Valo 
288e8ddb2bSKalle Valo #define ATH6KL_TIME_QUANTUM	10  /* in ms */
298e8ddb2bSKalle Valo 
308e8ddb2bSKalle Valo static int ath6kl_hif_cp_scat_dma_buf(struct hif_scatter_req *req,
318e8ddb2bSKalle Valo 				      bool from_dma)
328e8ddb2bSKalle Valo {
338e8ddb2bSKalle Valo 	u8 *buf;
348e8ddb2bSKalle Valo 	int i;
358e8ddb2bSKalle Valo 
368e8ddb2bSKalle Valo 	buf = req->virt_dma_buf;
378e8ddb2bSKalle Valo 
388e8ddb2bSKalle Valo 	for (i = 0; i < req->scat_entries; i++) {
398e8ddb2bSKalle Valo 
408e8ddb2bSKalle Valo 		if (from_dma)
418e8ddb2bSKalle Valo 			memcpy(req->scat_list[i].buf, buf,
428e8ddb2bSKalle Valo 			       req->scat_list[i].len);
438e8ddb2bSKalle Valo 		else
448e8ddb2bSKalle Valo 			memcpy(buf, req->scat_list[i].buf,
458e8ddb2bSKalle Valo 			       req->scat_list[i].len);
468e8ddb2bSKalle Valo 
478e8ddb2bSKalle Valo 		buf += req->scat_list[i].len;
488e8ddb2bSKalle Valo 	}
498e8ddb2bSKalle Valo 
508e8ddb2bSKalle Valo 	return 0;
518e8ddb2bSKalle Valo }
528e8ddb2bSKalle Valo 
538e8ddb2bSKalle Valo int ath6kl_hif_rw_comp_handler(void *context, int status)
548e8ddb2bSKalle Valo {
558e8ddb2bSKalle Valo 	struct htc_packet *packet = context;
568e8ddb2bSKalle Valo 
5783973e03SKalle Valo 	ath6kl_dbg(ATH6KL_DBG_HIF, "hif rw completion pkt 0x%p status %d\n",
588e8ddb2bSKalle Valo 		   packet, status);
598e8ddb2bSKalle Valo 
608e8ddb2bSKalle Valo 	packet->status = status;
618e8ddb2bSKalle Valo 	packet->completion(packet->context, packet);
628e8ddb2bSKalle Valo 
638e8ddb2bSKalle Valo 	return 0;
648e8ddb2bSKalle Valo }
65d6a434d6SKalle Valo EXPORT_SYMBOL(ath6kl_hif_rw_comp_handler);
66d6a434d6SKalle Valo 
676250aac6SKalle Valo #define REG_DUMP_COUNT_AR6003   60
686250aac6SKalle Valo #define REGISTER_DUMP_LEN_MAX   60
696250aac6SKalle Valo 
706250aac6SKalle Valo static void ath6kl_hif_dump_fw_crash(struct ath6kl *ar)
716250aac6SKalle Valo {
726250aac6SKalle Valo 	__le32 regdump_val[REGISTER_DUMP_LEN_MAX];
736250aac6SKalle Valo 	u32 i, address, regdump_addr = 0;
746250aac6SKalle Valo 	int ret;
756250aac6SKalle Valo 
766250aac6SKalle Valo 	if (ar->target_type != TARGET_TYPE_AR6003)
776250aac6SKalle Valo 		return;
786250aac6SKalle Valo 
796250aac6SKalle Valo 	/* the reg dump pointer is copied to the host interest area */
806250aac6SKalle Valo 	address = ath6kl_get_hi_item_addr(ar, HI_ITEM(hi_failure_state));
816250aac6SKalle Valo 	address = TARG_VTOP(ar->target_type, address);
826250aac6SKalle Valo 
836250aac6SKalle Valo 	/* read RAM location through diagnostic window */
846250aac6SKalle Valo 	ret = ath6kl_diag_read32(ar, address, &regdump_addr);
856250aac6SKalle Valo 
866250aac6SKalle Valo 	if (ret || !regdump_addr) {
876250aac6SKalle Valo 		ath6kl_warn("failed to get ptr to register dump area: %d\n",
886250aac6SKalle Valo 			    ret);
896250aac6SKalle Valo 		return;
906250aac6SKalle Valo 	}
916250aac6SKalle Valo 
926250aac6SKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ, "register dump data address 0x%x\n",
936250aac6SKalle Valo 		regdump_addr);
946250aac6SKalle Valo 	regdump_addr = TARG_VTOP(ar->target_type, regdump_addr);
956250aac6SKalle Valo 
966250aac6SKalle Valo 	/* fetch register dump data */
976250aac6SKalle Valo 	ret = ath6kl_diag_read(ar, regdump_addr, (u8 *)&regdump_val[0],
986250aac6SKalle Valo 				  REG_DUMP_COUNT_AR6003 * (sizeof(u32)));
996250aac6SKalle Valo 	if (ret) {
1006250aac6SKalle Valo 		ath6kl_warn("failed to get register dump: %d\n", ret);
1016250aac6SKalle Valo 		return;
1026250aac6SKalle Valo 	}
1036250aac6SKalle Valo 
1046250aac6SKalle Valo 	ath6kl_info("crash dump:\n");
1056250aac6SKalle Valo 	ath6kl_info("hw 0x%x fw %s\n", ar->wiphy->hw_version,
1066250aac6SKalle Valo 		    ar->wiphy->fw_version);
1076250aac6SKalle Valo 
1086250aac6SKalle Valo 	BUILD_BUG_ON(REG_DUMP_COUNT_AR6003 % 4);
1096250aac6SKalle Valo 
1106250aac6SKalle Valo 	for (i = 0; i < REG_DUMP_COUNT_AR6003 / 4; i++) {
1116250aac6SKalle Valo 		ath6kl_info("%d: 0x%8.8x 0x%8.8x 0x%8.8x 0x%8.8x\n",
1126250aac6SKalle Valo 			    4 * i,
1136250aac6SKalle Valo 			    le32_to_cpu(regdump_val[i]),
1146250aac6SKalle Valo 			    le32_to_cpu(regdump_val[i + 1]),
1156250aac6SKalle Valo 			    le32_to_cpu(regdump_val[i + 2]),
1166250aac6SKalle Valo 			    le32_to_cpu(regdump_val[i + 3]));
1176250aac6SKalle Valo 	}
1186250aac6SKalle Valo 
1196250aac6SKalle Valo }
1208e8ddb2bSKalle Valo 
1218e8ddb2bSKalle Valo static int ath6kl_hif_proc_dbg_intr(struct ath6kl_device *dev)
1228e8ddb2bSKalle Valo {
1238e8ddb2bSKalle Valo 	u32 dummy;
1246250aac6SKalle Valo 	int ret;
1258e8ddb2bSKalle Valo 
1266250aac6SKalle Valo 	ath6kl_warn("firmware crashed\n");
1278e8ddb2bSKalle Valo 
1288e8ddb2bSKalle Valo 	/*
1298e8ddb2bSKalle Valo 	 * read counter to clear the interrupt, the debug error interrupt is
1308e8ddb2bSKalle Valo 	 * counter 0.
1318e8ddb2bSKalle Valo 	 */
1326250aac6SKalle Valo 	ret = hif_read_write_sync(dev->ar, COUNT_DEC_ADDRESS,
1338e8ddb2bSKalle Valo 				     (u8 *)&dummy, 4, HIF_RD_SYNC_BYTE_INC);
1346250aac6SKalle Valo 	if (ret)
1356250aac6SKalle Valo 		ath6kl_warn("Failed to clear debug interrupt: %d\n", ret);
1368e8ddb2bSKalle Valo 
1376250aac6SKalle Valo 	ath6kl_hif_dump_fw_crash(dev->ar);
1386250aac6SKalle Valo 
1396250aac6SKalle Valo 	return ret;
1408e8ddb2bSKalle Valo }
1418e8ddb2bSKalle Valo 
1428e8ddb2bSKalle Valo /* mailbox recv message polling */
1438e8ddb2bSKalle Valo int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev, u32 *lk_ahd,
1448e8ddb2bSKalle Valo 			      int timeout)
1458e8ddb2bSKalle Valo {
1468e8ddb2bSKalle Valo 	struct ath6kl_irq_proc_registers *rg;
1478e8ddb2bSKalle Valo 	int status = 0, i;
1488e8ddb2bSKalle Valo 	u8 htc_mbox = 1 << HTC_MAILBOX;
1498e8ddb2bSKalle Valo 
1508e8ddb2bSKalle Valo 	for (i = timeout / ATH6KL_TIME_QUANTUM; i > 0; i--) {
1518e8ddb2bSKalle Valo 		/* this is the standard HIF way, load the reg table */
1528e8ddb2bSKalle Valo 		status = hif_read_write_sync(dev->ar, HOST_INT_STATUS_ADDRESS,
1538e8ddb2bSKalle Valo 					     (u8 *) &dev->irq_proc_reg,
1548e8ddb2bSKalle Valo 					     sizeof(dev->irq_proc_reg),
1558e8ddb2bSKalle Valo 					     HIF_RD_SYNC_BYTE_INC);
1568e8ddb2bSKalle Valo 
1578e8ddb2bSKalle Valo 		if (status) {
1588e8ddb2bSKalle Valo 			ath6kl_err("failed to read reg table\n");
1598e8ddb2bSKalle Valo 			return status;
1608e8ddb2bSKalle Valo 		}
1618e8ddb2bSKalle Valo 
1628e8ddb2bSKalle Valo 		/* check for MBOX data and valid lookahead */
1638e8ddb2bSKalle Valo 		if (dev->irq_proc_reg.host_int_status & htc_mbox) {
1648e8ddb2bSKalle Valo 			if (dev->irq_proc_reg.rx_lkahd_valid &
1658e8ddb2bSKalle Valo 			    htc_mbox) {
1668e8ddb2bSKalle Valo 				/*
1678e8ddb2bSKalle Valo 				 * Mailbox has a message and the look ahead
1688e8ddb2bSKalle Valo 				 * is valid.
1698e8ddb2bSKalle Valo 				 */
1708e8ddb2bSKalle Valo 				rg = &dev->irq_proc_reg;
1718e8ddb2bSKalle Valo 				*lk_ahd =
1728e8ddb2bSKalle Valo 					le32_to_cpu(rg->rx_lkahd[HTC_MAILBOX]);
1738e8ddb2bSKalle Valo 				break;
1748e8ddb2bSKalle Valo 			}
1758e8ddb2bSKalle Valo 		}
1768e8ddb2bSKalle Valo 
1778e8ddb2bSKalle Valo 		/* delay a little  */
1788e8ddb2bSKalle Valo 		mdelay(ATH6KL_TIME_QUANTUM);
17983973e03SKalle Valo 		ath6kl_dbg(ATH6KL_DBG_HIF, "hif retry mbox poll try %d\n", i);
1808e8ddb2bSKalle Valo 	}
1818e8ddb2bSKalle Valo 
1828e8ddb2bSKalle Valo 	if (i == 0) {
1838e8ddb2bSKalle Valo 		ath6kl_err("timeout waiting for recv message\n");
1848e8ddb2bSKalle Valo 		status = -ETIME;
1858e8ddb2bSKalle Valo 		/* check if the target asserted */
1868e8ddb2bSKalle Valo 		if (dev->irq_proc_reg.counter_int_status &
1878e8ddb2bSKalle Valo 		    ATH6KL_TARGET_DEBUG_INTR_MASK)
1888e8ddb2bSKalle Valo 			/*
1898e8ddb2bSKalle Valo 			 * Target failure handler will be called in case of
1908e8ddb2bSKalle Valo 			 * an assert.
1918e8ddb2bSKalle Valo 			 */
1928e8ddb2bSKalle Valo 			ath6kl_hif_proc_dbg_intr(dev);
1938e8ddb2bSKalle Valo 	}
1948e8ddb2bSKalle Valo 
1958e8ddb2bSKalle Valo 	return status;
1968e8ddb2bSKalle Valo }
1978e8ddb2bSKalle Valo 
1988e8ddb2bSKalle Valo /*
1998e8ddb2bSKalle Valo  * Disable packet reception (used in case the host runs out of buffers)
2008e8ddb2bSKalle Valo  * using the interrupt enable registers through the host I/F
2018e8ddb2bSKalle Valo  */
2028e8ddb2bSKalle Valo int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx)
2038e8ddb2bSKalle Valo {
2048e8ddb2bSKalle Valo 	struct ath6kl_irq_enable_reg regs;
2058e8ddb2bSKalle Valo 	int status = 0;
2068e8ddb2bSKalle Valo 
20783973e03SKalle Valo 	ath6kl_dbg(ATH6KL_DBG_HIF, "hif rx %s\n",
20883973e03SKalle Valo 		   enable_rx ? "enable" : "disable");
20983973e03SKalle Valo 
2108e8ddb2bSKalle Valo 	/* take the lock to protect interrupt enable shadows */
2118e8ddb2bSKalle Valo 	spin_lock_bh(&dev->lock);
2128e8ddb2bSKalle Valo 
2138e8ddb2bSKalle Valo 	if (enable_rx)
2148e8ddb2bSKalle Valo 		dev->irq_en_reg.int_status_en |=
2158e8ddb2bSKalle Valo 			SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);
2168e8ddb2bSKalle Valo 	else
2178e8ddb2bSKalle Valo 		dev->irq_en_reg.int_status_en &=
2188e8ddb2bSKalle Valo 		    ~SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);
2198e8ddb2bSKalle Valo 
2208e8ddb2bSKalle Valo 	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));
2218e8ddb2bSKalle Valo 
2228e8ddb2bSKalle Valo 	spin_unlock_bh(&dev->lock);
2238e8ddb2bSKalle Valo 
2248e8ddb2bSKalle Valo 	status = hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
2258e8ddb2bSKalle Valo 				     &regs.int_status_en,
2268e8ddb2bSKalle Valo 				     sizeof(struct ath6kl_irq_enable_reg),
2278e8ddb2bSKalle Valo 				     HIF_WR_SYNC_BYTE_INC);
2288e8ddb2bSKalle Valo 
2298e8ddb2bSKalle Valo 	return status;
2308e8ddb2bSKalle Valo }
2318e8ddb2bSKalle Valo 
2328e8ddb2bSKalle Valo int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
2338e8ddb2bSKalle Valo 			      struct hif_scatter_req *scat_req, bool read)
2348e8ddb2bSKalle Valo {
2358e8ddb2bSKalle Valo 	int status = 0;
2368e8ddb2bSKalle Valo 
2378e8ddb2bSKalle Valo 	if (read) {
2388e8ddb2bSKalle Valo 		scat_req->req = HIF_RD_SYNC_BLOCK_FIX;
2398e8ddb2bSKalle Valo 		scat_req->addr = dev->ar->mbox_info.htc_addr;
2408e8ddb2bSKalle Valo 	} else {
2418e8ddb2bSKalle Valo 		scat_req->req = HIF_WR_ASYNC_BLOCK_INC;
2428e8ddb2bSKalle Valo 
2438e8ddb2bSKalle Valo 		scat_req->addr =
2448e8ddb2bSKalle Valo 			(scat_req->len > HIF_MBOX_WIDTH) ?
2458e8ddb2bSKalle Valo 			dev->ar->mbox_info.htc_ext_addr :
2468e8ddb2bSKalle Valo 			dev->ar->mbox_info.htc_addr;
2478e8ddb2bSKalle Valo 	}
2488e8ddb2bSKalle Valo 
24983973e03SKalle Valo 	ath6kl_dbg(ATH6KL_DBG_HIF,
25083973e03SKalle Valo 		   "hif submit scatter request entries %d len %d mbox 0x%x %s %s\n",
2518e8ddb2bSKalle Valo 		   scat_req->scat_entries, scat_req->len,
2528e8ddb2bSKalle Valo 		   scat_req->addr, !read ? "async" : "sync",
2538e8ddb2bSKalle Valo 		   (read) ? "rd" : "wr");
2548e8ddb2bSKalle Valo 
2558e8ddb2bSKalle Valo 	if (!read && scat_req->virt_scat) {
2568e8ddb2bSKalle Valo 		status = ath6kl_hif_cp_scat_dma_buf(scat_req, false);
2578e8ddb2bSKalle Valo 		if (status) {
2588e8ddb2bSKalle Valo 			scat_req->status = status;
2598e8ddb2bSKalle Valo 			scat_req->complete(dev->ar->htc_target, scat_req);
2608e8ddb2bSKalle Valo 			return 0;
2618e8ddb2bSKalle Valo 		}
2628e8ddb2bSKalle Valo 	}
2638e8ddb2bSKalle Valo 
2648e8ddb2bSKalle Valo 	status = ath6kl_hif_scat_req_rw(dev->ar, scat_req);
2658e8ddb2bSKalle Valo 
2668e8ddb2bSKalle Valo 	if (read) {
2678e8ddb2bSKalle Valo 		/* in sync mode, we can touch the scatter request */
2688e8ddb2bSKalle Valo 		scat_req->status = status;
2698e8ddb2bSKalle Valo 		if (!status && scat_req->virt_scat)
2708e8ddb2bSKalle Valo 			scat_req->status =
2718e8ddb2bSKalle Valo 				ath6kl_hif_cp_scat_dma_buf(scat_req, true);
2728e8ddb2bSKalle Valo 	}
2738e8ddb2bSKalle Valo 
2748e8ddb2bSKalle Valo 	return status;
2758e8ddb2bSKalle Valo }
2768e8ddb2bSKalle Valo 
2778e8ddb2bSKalle Valo static int ath6kl_hif_proc_counter_intr(struct ath6kl_device *dev)
2788e8ddb2bSKalle Valo {
2798e8ddb2bSKalle Valo 	u8 counter_int_status;
2808e8ddb2bSKalle Valo 
2818e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ, "counter interrupt\n");
2828e8ddb2bSKalle Valo 
2838e8ddb2bSKalle Valo 	counter_int_status = dev->irq_proc_reg.counter_int_status &
2848e8ddb2bSKalle Valo 			     dev->irq_en_reg.cntr_int_status_en;
2858e8ddb2bSKalle Valo 
2868e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
2878e8ddb2bSKalle Valo 		"valid interrupt source(s) in COUNTER_INT_STATUS: 0x%x\n",
2888e8ddb2bSKalle Valo 		counter_int_status);
2898e8ddb2bSKalle Valo 
2908e8ddb2bSKalle Valo 	/*
2918e8ddb2bSKalle Valo 	 * NOTE: other modules like GMBOX may use the counter interrupt for
2928e8ddb2bSKalle Valo 	 * credit flow control on other counters, we only need to check for
2938e8ddb2bSKalle Valo 	 * the debug assertion counter interrupt.
2948e8ddb2bSKalle Valo 	 */
2958e8ddb2bSKalle Valo 	if (counter_int_status & ATH6KL_TARGET_DEBUG_INTR_MASK)
2968e8ddb2bSKalle Valo 		return ath6kl_hif_proc_dbg_intr(dev);
2978e8ddb2bSKalle Valo 
2988e8ddb2bSKalle Valo 	return 0;
2998e8ddb2bSKalle Valo }
3008e8ddb2bSKalle Valo 
3018e8ddb2bSKalle Valo static int ath6kl_hif_proc_err_intr(struct ath6kl_device *dev)
3028e8ddb2bSKalle Valo {
3038e8ddb2bSKalle Valo 	int status;
3048e8ddb2bSKalle Valo 	u8 error_int_status;
3058e8ddb2bSKalle Valo 	u8 reg_buf[4];
3068e8ddb2bSKalle Valo 
3078e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ, "error interrupt\n");
3088e8ddb2bSKalle Valo 
3098e8ddb2bSKalle Valo 	error_int_status = dev->irq_proc_reg.error_int_status & 0x0F;
3108e8ddb2bSKalle Valo 	if (!error_int_status) {
3118e8ddb2bSKalle Valo 		WARN_ON(1);
3128e8ddb2bSKalle Valo 		return -EIO;
3138e8ddb2bSKalle Valo 	}
3148e8ddb2bSKalle Valo 
3158e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
3168e8ddb2bSKalle Valo 		   "valid interrupt source(s) in ERROR_INT_STATUS: 0x%x\n",
3178e8ddb2bSKalle Valo 		   error_int_status);
3188e8ddb2bSKalle Valo 
3198e8ddb2bSKalle Valo 	if (MS(ERROR_INT_STATUS_WAKEUP, error_int_status))
3208e8ddb2bSKalle Valo 		ath6kl_dbg(ATH6KL_DBG_IRQ, "error : wakeup\n");
3218e8ddb2bSKalle Valo 
3228e8ddb2bSKalle Valo 	if (MS(ERROR_INT_STATUS_RX_UNDERFLOW, error_int_status))
3238e8ddb2bSKalle Valo 		ath6kl_err("rx underflow\n");
3248e8ddb2bSKalle Valo 
3258e8ddb2bSKalle Valo 	if (MS(ERROR_INT_STATUS_TX_OVERFLOW, error_int_status))
3268e8ddb2bSKalle Valo 		ath6kl_err("tx overflow\n");
3278e8ddb2bSKalle Valo 
3288e8ddb2bSKalle Valo 	/* Clear the interrupt */
3298e8ddb2bSKalle Valo 	dev->irq_proc_reg.error_int_status &= ~error_int_status;
3308e8ddb2bSKalle Valo 
3318e8ddb2bSKalle Valo 	/* set W1C value to clear the interrupt, this hits the register first */
3328e8ddb2bSKalle Valo 	reg_buf[0] = error_int_status;
3338e8ddb2bSKalle Valo 	reg_buf[1] = 0;
3348e8ddb2bSKalle Valo 	reg_buf[2] = 0;
3358e8ddb2bSKalle Valo 	reg_buf[3] = 0;
3368e8ddb2bSKalle Valo 
3378e8ddb2bSKalle Valo 	status = hif_read_write_sync(dev->ar, ERROR_INT_STATUS_ADDRESS,
3388e8ddb2bSKalle Valo 				     reg_buf, 4, HIF_WR_SYNC_BYTE_FIX);
3398e8ddb2bSKalle Valo 
3408e8ddb2bSKalle Valo 	if (status)
3418e8ddb2bSKalle Valo 		WARN_ON(1);
3428e8ddb2bSKalle Valo 
3438e8ddb2bSKalle Valo 	return status;
3448e8ddb2bSKalle Valo }
3458e8ddb2bSKalle Valo 
3468e8ddb2bSKalle Valo static int ath6kl_hif_proc_cpu_intr(struct ath6kl_device *dev)
3478e8ddb2bSKalle Valo {
3488e8ddb2bSKalle Valo 	int status;
3498e8ddb2bSKalle Valo 	u8 cpu_int_status;
3508e8ddb2bSKalle Valo 	u8 reg_buf[4];
3518e8ddb2bSKalle Valo 
3528e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ, "cpu interrupt\n");
3538e8ddb2bSKalle Valo 
3548e8ddb2bSKalle Valo 	cpu_int_status = dev->irq_proc_reg.cpu_int_status &
3558e8ddb2bSKalle Valo 			 dev->irq_en_reg.cpu_int_status_en;
3568e8ddb2bSKalle Valo 	if (!cpu_int_status) {
3578e8ddb2bSKalle Valo 		WARN_ON(1);
3588e8ddb2bSKalle Valo 		return -EIO;
3598e8ddb2bSKalle Valo 	}
3608e8ddb2bSKalle Valo 
3618e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
3628e8ddb2bSKalle Valo 		"valid interrupt source(s) in CPU_INT_STATUS: 0x%x\n",
3638e8ddb2bSKalle Valo 		cpu_int_status);
3648e8ddb2bSKalle Valo 
3658e8ddb2bSKalle Valo 	/* Clear the interrupt */
3668e8ddb2bSKalle Valo 	dev->irq_proc_reg.cpu_int_status &= ~cpu_int_status;
3678e8ddb2bSKalle Valo 
3688e8ddb2bSKalle Valo 	/*
3698e8ddb2bSKalle Valo 	 * Set up the register transfer buffer to hit the register 4 times ,
3708e8ddb2bSKalle Valo 	 * this is done to make the access 4-byte aligned to mitigate issues
3718e8ddb2bSKalle Valo 	 * with host bus interconnects that restrict bus transfer lengths to
3728e8ddb2bSKalle Valo 	 * be a multiple of 4-bytes.
3738e8ddb2bSKalle Valo 	 */
3748e8ddb2bSKalle Valo 
3758e8ddb2bSKalle Valo 	/* set W1C value to clear the interrupt, this hits the register first */
3768e8ddb2bSKalle Valo 	reg_buf[0] = cpu_int_status;
3778e8ddb2bSKalle Valo 	/* the remaining are set to zero which have no-effect  */
3788e8ddb2bSKalle Valo 	reg_buf[1] = 0;
3798e8ddb2bSKalle Valo 	reg_buf[2] = 0;
3808e8ddb2bSKalle Valo 	reg_buf[3] = 0;
3818e8ddb2bSKalle Valo 
3828e8ddb2bSKalle Valo 	status = hif_read_write_sync(dev->ar, CPU_INT_STATUS_ADDRESS,
3838e8ddb2bSKalle Valo 				     reg_buf, 4, HIF_WR_SYNC_BYTE_FIX);
3848e8ddb2bSKalle Valo 
3858e8ddb2bSKalle Valo 	if (status)
3868e8ddb2bSKalle Valo 		WARN_ON(1);
3878e8ddb2bSKalle Valo 
3888e8ddb2bSKalle Valo 	return status;
3898e8ddb2bSKalle Valo }
3908e8ddb2bSKalle Valo 
3918e8ddb2bSKalle Valo /* process pending interrupts synchronously */
3928e8ddb2bSKalle Valo static int proc_pending_irqs(struct ath6kl_device *dev, bool *done)
3938e8ddb2bSKalle Valo {
3948e8ddb2bSKalle Valo 	struct ath6kl_irq_proc_registers *rg;
3958e8ddb2bSKalle Valo 	int status = 0;
3968e8ddb2bSKalle Valo 	u8 host_int_status = 0;
3978e8ddb2bSKalle Valo 	u32 lk_ahd = 0;
3988e8ddb2bSKalle Valo 	u8 htc_mbox = 1 << HTC_MAILBOX;
3998e8ddb2bSKalle Valo 
4008e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ, "proc_pending_irqs: (dev: 0x%p)\n", dev);
4018e8ddb2bSKalle Valo 
4028e8ddb2bSKalle Valo 	/*
4038e8ddb2bSKalle Valo 	 * NOTE: HIF implementation guarantees that the context of this
4048e8ddb2bSKalle Valo 	 * call allows us to perform SYNCHRONOUS I/O, that is we can block,
4058e8ddb2bSKalle Valo 	 * sleep or call any API that can block or switch thread/task
4068e8ddb2bSKalle Valo 	 * contexts. This is a fully schedulable context.
4078e8ddb2bSKalle Valo 	 */
4088e8ddb2bSKalle Valo 
4098e8ddb2bSKalle Valo 	/*
4108e8ddb2bSKalle Valo 	 * Process pending intr only when int_status_en is clear, it may
4118e8ddb2bSKalle Valo 	 * result in unnecessary bus transaction otherwise. Target may be
4128e8ddb2bSKalle Valo 	 * unresponsive at the time.
4138e8ddb2bSKalle Valo 	 */
4148e8ddb2bSKalle Valo 	if (dev->irq_en_reg.int_status_en) {
4158e8ddb2bSKalle Valo 		/*
4168e8ddb2bSKalle Valo 		 * Read the first 28 bytes of the HTC register table. This
4178e8ddb2bSKalle Valo 		 * will yield us the value of different int status
4188e8ddb2bSKalle Valo 		 * registers and the lookahead registers.
4198e8ddb2bSKalle Valo 		 *
4208e8ddb2bSKalle Valo 		 *    length = sizeof(int_status) + sizeof(cpu_int_status)
4218e8ddb2bSKalle Valo 		 *             + sizeof(error_int_status) +
4228e8ddb2bSKalle Valo 		 *             sizeof(counter_int_status) +
4238e8ddb2bSKalle Valo 		 *             sizeof(mbox_frame) + sizeof(rx_lkahd_valid)
4248e8ddb2bSKalle Valo 		 *             + sizeof(hole) + sizeof(rx_lkahd) +
4258e8ddb2bSKalle Valo 		 *             sizeof(int_status_en) +
4268e8ddb2bSKalle Valo 		 *             sizeof(cpu_int_status_en) +
4278e8ddb2bSKalle Valo 		 *             sizeof(err_int_status_en) +
4288e8ddb2bSKalle Valo 		 *             sizeof(cntr_int_status_en);
4298e8ddb2bSKalle Valo 		 */
4308e8ddb2bSKalle Valo 		status = hif_read_write_sync(dev->ar, HOST_INT_STATUS_ADDRESS,
4318e8ddb2bSKalle Valo 					     (u8 *) &dev->irq_proc_reg,
4328e8ddb2bSKalle Valo 					     sizeof(dev->irq_proc_reg),
4338e8ddb2bSKalle Valo 					     HIF_RD_SYNC_BYTE_INC);
4348e8ddb2bSKalle Valo 		if (status)
4358e8ddb2bSKalle Valo 			goto out;
4368e8ddb2bSKalle Valo 
4378e8ddb2bSKalle Valo 		ath6kl_dump_registers(dev, &dev->irq_proc_reg,
4388e8ddb2bSKalle Valo 				      &dev->irq_en_reg);
4398e8ddb2bSKalle Valo 
4408e8ddb2bSKalle Valo 		/* Update only those registers that are enabled */
4418e8ddb2bSKalle Valo 		host_int_status = dev->irq_proc_reg.host_int_status &
4428e8ddb2bSKalle Valo 				  dev->irq_en_reg.int_status_en;
4438e8ddb2bSKalle Valo 
4448e8ddb2bSKalle Valo 		/* Look at mbox status */
4458e8ddb2bSKalle Valo 		if (host_int_status & htc_mbox) {
4468e8ddb2bSKalle Valo 			/*
4478e8ddb2bSKalle Valo 			 * Mask out pending mbox value, we use "lookAhead as
4488e8ddb2bSKalle Valo 			 * the real flag for mbox processing.
4498e8ddb2bSKalle Valo 			 */
4508e8ddb2bSKalle Valo 			host_int_status &= ~htc_mbox;
4518e8ddb2bSKalle Valo 			if (dev->irq_proc_reg.rx_lkahd_valid &
4528e8ddb2bSKalle Valo 			    htc_mbox) {
4538e8ddb2bSKalle Valo 				rg = &dev->irq_proc_reg;
4548e8ddb2bSKalle Valo 				lk_ahd = le32_to_cpu(rg->rx_lkahd[HTC_MAILBOX]);
4558e8ddb2bSKalle Valo 				if (!lk_ahd)
4568e8ddb2bSKalle Valo 					ath6kl_err("lookAhead is zero!\n");
4578e8ddb2bSKalle Valo 			}
4588e8ddb2bSKalle Valo 		}
4598e8ddb2bSKalle Valo 	}
4608e8ddb2bSKalle Valo 
4618e8ddb2bSKalle Valo 	if (!host_int_status && !lk_ahd) {
4628e8ddb2bSKalle Valo 		*done = true;
4638e8ddb2bSKalle Valo 		goto out;
4648e8ddb2bSKalle Valo 	}
4658e8ddb2bSKalle Valo 
4668e8ddb2bSKalle Valo 	if (lk_ahd) {
4678e8ddb2bSKalle Valo 		int fetched = 0;
4688e8ddb2bSKalle Valo 
4698e8ddb2bSKalle Valo 		ath6kl_dbg(ATH6KL_DBG_IRQ,
4708e8ddb2bSKalle Valo 			   "pending mailbox msg, lk_ahd: 0x%X\n", lk_ahd);
4718e8ddb2bSKalle Valo 		/*
4728e8ddb2bSKalle Valo 		 * Mailbox Interrupt, the HTC layer may issue async
4738e8ddb2bSKalle Valo 		 * requests to empty the mailbox. When emptying the recv
4748e8ddb2bSKalle Valo 		 * mailbox we use the async handler above called from the
4758e8ddb2bSKalle Valo 		 * completion routine of the callers read request. This can
4768e8ddb2bSKalle Valo 		 * improve performance by reducing context switching when
4778e8ddb2bSKalle Valo 		 * we rapidly pull packets.
4788e8ddb2bSKalle Valo 		 */
4798e8ddb2bSKalle Valo 		status = ath6kl_htc_rxmsg_pending_handler(dev->htc_cnxt,
4808e8ddb2bSKalle Valo 							  lk_ahd, &fetched);
4818e8ddb2bSKalle Valo 		if (status)
4828e8ddb2bSKalle Valo 			goto out;
4838e8ddb2bSKalle Valo 
4848e8ddb2bSKalle Valo 		if (!fetched)
4858e8ddb2bSKalle Valo 			/*
4868e8ddb2bSKalle Valo 			 * HTC could not pull any messages out due to lack
4878e8ddb2bSKalle Valo 			 * of resources.
4888e8ddb2bSKalle Valo 			 */
4898e8ddb2bSKalle Valo 			dev->htc_cnxt->chk_irq_status_cnt = 0;
4908e8ddb2bSKalle Valo 	}
4918e8ddb2bSKalle Valo 
4928e8ddb2bSKalle Valo 	/* now handle the rest of them */
4938e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
4948e8ddb2bSKalle Valo 		   "valid interrupt source(s) for other interrupts: 0x%x\n",
4958e8ddb2bSKalle Valo 		   host_int_status);
4968e8ddb2bSKalle Valo 
4978e8ddb2bSKalle Valo 	if (MS(HOST_INT_STATUS_CPU, host_int_status)) {
4988e8ddb2bSKalle Valo 		/* CPU Interrupt */
4998e8ddb2bSKalle Valo 		status = ath6kl_hif_proc_cpu_intr(dev);
5008e8ddb2bSKalle Valo 		if (status)
5018e8ddb2bSKalle Valo 			goto out;
5028e8ddb2bSKalle Valo 	}
5038e8ddb2bSKalle Valo 
5048e8ddb2bSKalle Valo 	if (MS(HOST_INT_STATUS_ERROR, host_int_status)) {
5058e8ddb2bSKalle Valo 		/* Error Interrupt */
5068e8ddb2bSKalle Valo 		status = ath6kl_hif_proc_err_intr(dev);
5078e8ddb2bSKalle Valo 		if (status)
5088e8ddb2bSKalle Valo 			goto out;
5098e8ddb2bSKalle Valo 	}
5108e8ddb2bSKalle Valo 
5118e8ddb2bSKalle Valo 	if (MS(HOST_INT_STATUS_COUNTER, host_int_status))
5128e8ddb2bSKalle Valo 		/* Counter Interrupt */
5138e8ddb2bSKalle Valo 		status = ath6kl_hif_proc_counter_intr(dev);
5148e8ddb2bSKalle Valo 
5158e8ddb2bSKalle Valo out:
5168e8ddb2bSKalle Valo 	/*
5178e8ddb2bSKalle Valo 	 * An optimization to bypass reading the IRQ status registers
5188e8ddb2bSKalle Valo 	 * unecessarily which can re-wake the target, if upper layers
5198e8ddb2bSKalle Valo 	 * determine that we are in a low-throughput mode, we can rely on
5208e8ddb2bSKalle Valo 	 * taking another interrupt rather than re-checking the status
5218e8ddb2bSKalle Valo 	 * registers which can re-wake the target.
5228e8ddb2bSKalle Valo 	 *
5238e8ddb2bSKalle Valo 	 * NOTE : for host interfaces that makes use of detecting pending
5248e8ddb2bSKalle Valo 	 * mbox messages at hif can not use this optimization due to
5258e8ddb2bSKalle Valo 	 * possible side effects, SPI requires the host to drain all
5268e8ddb2bSKalle Valo 	 * messages from the mailbox before exiting the ISR routine.
5278e8ddb2bSKalle Valo 	 */
5288e8ddb2bSKalle Valo 
5298e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
5308e8ddb2bSKalle Valo 		   "bypassing irq status re-check, forcing done\n");
5318e8ddb2bSKalle Valo 
5328e8ddb2bSKalle Valo 	if (!dev->htc_cnxt->chk_irq_status_cnt)
5338e8ddb2bSKalle Valo 		*done = true;
5348e8ddb2bSKalle Valo 
5358e8ddb2bSKalle Valo 	ath6kl_dbg(ATH6KL_DBG_IRQ,
5368e8ddb2bSKalle Valo 		   "proc_pending_irqs: (done:%d, status=%d\n", *done, status);
5378e8ddb2bSKalle Valo 
5388e8ddb2bSKalle Valo 	return status;
5398e8ddb2bSKalle Valo }
5408e8ddb2bSKalle Valo 
5418e8ddb2bSKalle Valo /* interrupt handler, kicks off all interrupt processing */
5428e8ddb2bSKalle Valo int ath6kl_hif_intr_bh_handler(struct ath6kl *ar)
5438e8ddb2bSKalle Valo {
5448e8ddb2bSKalle Valo 	struct ath6kl_device *dev = ar->htc_target->dev;
545d60e8ab6SKalle Valo 	unsigned long timeout;
5468e8ddb2bSKalle Valo 	int status = 0;
5478e8ddb2bSKalle Valo 	bool done = false;
5488e8ddb2bSKalle Valo 
5498e8ddb2bSKalle Valo 	/*
5508e8ddb2bSKalle Valo 	 * Reset counter used to flag a re-scan of IRQ status registers on
5518e8ddb2bSKalle Valo 	 * the target.
5528e8ddb2bSKalle Valo 	 */
5538e8ddb2bSKalle Valo 	dev->htc_cnxt->chk_irq_status_cnt = 0;
5548e8ddb2bSKalle Valo 
5558e8ddb2bSKalle Valo 	/*
5568e8ddb2bSKalle Valo 	 * IRQ processing is synchronous, interrupt status registers can be
5578e8ddb2bSKalle Valo 	 * re-read.
5588e8ddb2bSKalle Valo 	 */
559d60e8ab6SKalle Valo 	timeout = jiffies + msecs_to_jiffies(ATH6KL_HIF_COMMUNICATION_TIMEOUT);
560d60e8ab6SKalle Valo 	while (time_before(jiffies, timeout) && !done) {
5618e8ddb2bSKalle Valo 		status = proc_pending_irqs(dev, &done);
5628e8ddb2bSKalle Valo 		if (status)
5638e8ddb2bSKalle Valo 			break;
5648e8ddb2bSKalle Valo 	}
5658e8ddb2bSKalle Valo 
5668e8ddb2bSKalle Valo 	return status;
5678e8ddb2bSKalle Valo }
568d6a434d6SKalle Valo EXPORT_SYMBOL(ath6kl_hif_intr_bh_handler);
5698e8ddb2bSKalle Valo 
5708e8ddb2bSKalle Valo static int ath6kl_hif_enable_intrs(struct ath6kl_device *dev)
5718e8ddb2bSKalle Valo {
5728e8ddb2bSKalle Valo 	struct ath6kl_irq_enable_reg regs;
5738e8ddb2bSKalle Valo 	int status;
5748e8ddb2bSKalle Valo 
5758e8ddb2bSKalle Valo 	spin_lock_bh(&dev->lock);
5768e8ddb2bSKalle Valo 
5778e8ddb2bSKalle Valo 	/* Enable all but ATH6KL CPU interrupts */
5788e8ddb2bSKalle Valo 	dev->irq_en_reg.int_status_en =
5798e8ddb2bSKalle Valo 			SM(INT_STATUS_ENABLE_ERROR, 0x01) |
5808e8ddb2bSKalle Valo 			SM(INT_STATUS_ENABLE_CPU, 0x01) |
5818e8ddb2bSKalle Valo 			SM(INT_STATUS_ENABLE_COUNTER, 0x01);
5828e8ddb2bSKalle Valo 
5838e8ddb2bSKalle Valo 	/*
5848e8ddb2bSKalle Valo 	 * NOTE: There are some cases where HIF can do detection of
5858e8ddb2bSKalle Valo 	 * pending mbox messages which is disabled now.
5868e8ddb2bSKalle Valo 	 */
5878e8ddb2bSKalle Valo 	dev->irq_en_reg.int_status_en |= SM(INT_STATUS_ENABLE_MBOX_DATA, 0x01);
5888e8ddb2bSKalle Valo 
5898e8ddb2bSKalle Valo 	/* Set up the CPU Interrupt status Register */
5908e8ddb2bSKalle Valo 	dev->irq_en_reg.cpu_int_status_en = 0;
5918e8ddb2bSKalle Valo 
5928e8ddb2bSKalle Valo 	/* Set up the Error Interrupt status Register */
5938e8ddb2bSKalle Valo 	dev->irq_en_reg.err_int_status_en =
5948e8ddb2bSKalle Valo 		SM(ERROR_STATUS_ENABLE_RX_UNDERFLOW, 0x01) |
5958e8ddb2bSKalle Valo 		SM(ERROR_STATUS_ENABLE_TX_OVERFLOW, 0x1);
5968e8ddb2bSKalle Valo 
5978e8ddb2bSKalle Valo 	/*
5988e8ddb2bSKalle Valo 	 * Enable Counter interrupt status register to get fatal errors for
5998e8ddb2bSKalle Valo 	 * debugging.
6008e8ddb2bSKalle Valo 	 */
6018e8ddb2bSKalle Valo 	dev->irq_en_reg.cntr_int_status_en = SM(COUNTER_INT_STATUS_ENABLE_BIT,
6028e8ddb2bSKalle Valo 						ATH6KL_TARGET_DEBUG_INTR_MASK);
6038e8ddb2bSKalle Valo 	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));
6048e8ddb2bSKalle Valo 
6058e8ddb2bSKalle Valo 	spin_unlock_bh(&dev->lock);
6068e8ddb2bSKalle Valo 
6078e8ddb2bSKalle Valo 	status = hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
6088e8ddb2bSKalle Valo 				     &regs.int_status_en, sizeof(regs),
6098e8ddb2bSKalle Valo 				     HIF_WR_SYNC_BYTE_INC);
6108e8ddb2bSKalle Valo 
6118e8ddb2bSKalle Valo 	if (status)
6128e8ddb2bSKalle Valo 		ath6kl_err("failed to update interrupt ctl reg err: %d\n",
6138e8ddb2bSKalle Valo 			   status);
6148e8ddb2bSKalle Valo 
6158e8ddb2bSKalle Valo 	return status;
6168e8ddb2bSKalle Valo }
6178e8ddb2bSKalle Valo 
6188e8ddb2bSKalle Valo int ath6kl_hif_disable_intrs(struct ath6kl_device *dev)
6198e8ddb2bSKalle Valo {
6208e8ddb2bSKalle Valo 	struct ath6kl_irq_enable_reg regs;
6218e8ddb2bSKalle Valo 
6228e8ddb2bSKalle Valo 	spin_lock_bh(&dev->lock);
6238e8ddb2bSKalle Valo 	/* Disable all interrupts */
6248e8ddb2bSKalle Valo 	dev->irq_en_reg.int_status_en = 0;
6258e8ddb2bSKalle Valo 	dev->irq_en_reg.cpu_int_status_en = 0;
6268e8ddb2bSKalle Valo 	dev->irq_en_reg.err_int_status_en = 0;
6278e8ddb2bSKalle Valo 	dev->irq_en_reg.cntr_int_status_en = 0;
6288e8ddb2bSKalle Valo 	memcpy(&regs, &dev->irq_en_reg, sizeof(regs));
6298e8ddb2bSKalle Valo 	spin_unlock_bh(&dev->lock);
6308e8ddb2bSKalle Valo 
6318e8ddb2bSKalle Valo 	return hif_read_write_sync(dev->ar, INT_STATUS_ENABLE_ADDRESS,
6328e8ddb2bSKalle Valo 				   &regs.int_status_en, sizeof(regs),
6338e8ddb2bSKalle Valo 				   HIF_WR_SYNC_BYTE_INC);
6348e8ddb2bSKalle Valo }
6358e8ddb2bSKalle Valo 
6368e8ddb2bSKalle Valo /* enable device interrupts */
6378e8ddb2bSKalle Valo int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev)
6388e8ddb2bSKalle Valo {
6398e8ddb2bSKalle Valo 	int status = 0;
6408e8ddb2bSKalle Valo 
6418e8ddb2bSKalle Valo 	/*
6428e8ddb2bSKalle Valo 	 * Make sure interrupt are disabled before unmasking at the HIF
6438e8ddb2bSKalle Valo 	 * layer. The rationale here is that between device insertion
6448e8ddb2bSKalle Valo 	 * (where we clear the interrupts the first time) and when HTC
6458e8ddb2bSKalle Valo 	 * is finally ready to handle interrupts, other software can perform
6468e8ddb2bSKalle Valo 	 * target "soft" resets. The ATH6KL interrupt enables reset back to an
6478e8ddb2bSKalle Valo 	 * "enabled" state when this happens.
6488e8ddb2bSKalle Valo 	 */
6498e8ddb2bSKalle Valo 	ath6kl_hif_disable_intrs(dev);
6508e8ddb2bSKalle Valo 
6518e8ddb2bSKalle Valo 	/* unmask the host controller interrupts */
6528e8ddb2bSKalle Valo 	ath6kl_hif_irq_enable(dev->ar);
6538e8ddb2bSKalle Valo 	status = ath6kl_hif_enable_intrs(dev);
6548e8ddb2bSKalle Valo 
6558e8ddb2bSKalle Valo 	return status;
6568e8ddb2bSKalle Valo }
6578e8ddb2bSKalle Valo 
6588e8ddb2bSKalle Valo /* disable all device interrupts */
6598e8ddb2bSKalle Valo int ath6kl_hif_mask_intrs(struct ath6kl_device *dev)
6608e8ddb2bSKalle Valo {
6618e8ddb2bSKalle Valo 	/*
6628e8ddb2bSKalle Valo 	 * Mask the interrupt at the HIF layer to avoid any stray interrupt
6638e8ddb2bSKalle Valo 	 * taken while we zero out our shadow registers in
6648e8ddb2bSKalle Valo 	 * ath6kl_hif_disable_intrs().
6658e8ddb2bSKalle Valo 	 */
6668e8ddb2bSKalle Valo 	ath6kl_hif_irq_disable(dev->ar);
6678e8ddb2bSKalle Valo 
6688e8ddb2bSKalle Valo 	return ath6kl_hif_disable_intrs(dev);
6698e8ddb2bSKalle Valo }
6708e8ddb2bSKalle Valo 
6718e8ddb2bSKalle Valo int ath6kl_hif_setup(struct ath6kl_device *dev)
6728e8ddb2bSKalle Valo {
6738e8ddb2bSKalle Valo 	int status = 0;
6748e8ddb2bSKalle Valo 
6758e8ddb2bSKalle Valo 	spin_lock_init(&dev->lock);
6768e8ddb2bSKalle Valo 
6778e8ddb2bSKalle Valo 	/*
6788e8ddb2bSKalle Valo 	 * NOTE: we actually get the block size of a mailbox other than 0,
6798e8ddb2bSKalle Valo 	 * for SDIO the block size on mailbox 0 is artificially set to 1.
6808e8ddb2bSKalle Valo 	 * So we use the block size that is set for the other 3 mailboxes.
6818e8ddb2bSKalle Valo 	 */
6828e8ddb2bSKalle Valo 	dev->htc_cnxt->block_sz = dev->ar->mbox_info.block_size;
6838e8ddb2bSKalle Valo 
6848e8ddb2bSKalle Valo 	/* must be a power of 2 */
6858e8ddb2bSKalle Valo 	if ((dev->htc_cnxt->block_sz & (dev->htc_cnxt->block_sz - 1)) != 0) {
6868e8ddb2bSKalle Valo 		WARN_ON(1);
6878e8ddb2bSKalle Valo 		status = -EINVAL;
6888e8ddb2bSKalle Valo 		goto fail_setup;
6898e8ddb2bSKalle Valo 	}
6908e8ddb2bSKalle Valo 
6918e8ddb2bSKalle Valo 	/* assemble mask, used for padding to a block */
6928e8ddb2bSKalle Valo 	dev->htc_cnxt->block_mask = dev->htc_cnxt->block_sz - 1;
6938e8ddb2bSKalle Valo 
69483973e03SKalle Valo 	ath6kl_dbg(ATH6KL_DBG_HIF, "hif block size %d mbox addr 0x%x\n",
6958e8ddb2bSKalle Valo 		   dev->htc_cnxt->block_sz, dev->ar->mbox_info.htc_addr);
6968e8ddb2bSKalle Valo 
697241b128bSKalle Valo 	/* usb doesn't support enabling interrupts */
698241b128bSKalle Valo 	/* FIXME: remove check once USB support is implemented */
699241b128bSKalle Valo 	if (dev->ar->hif_type == ATH6KL_HIF_TYPE_USB)
700241b128bSKalle Valo 		return 0;
701241b128bSKalle Valo 
7028e8ddb2bSKalle Valo 	status = ath6kl_hif_disable_intrs(dev);
7038e8ddb2bSKalle Valo 
7048e8ddb2bSKalle Valo fail_setup:
7058e8ddb2bSKalle Valo 	return status;
7068e8ddb2bSKalle Valo 
7078e8ddb2bSKalle Valo }
708