1bdcd8170SKalle Valo /*
2bdcd8170SKalle Valo  * Copyright (c) 2010-2011 Atheros Communications Inc.
3bdcd8170SKalle Valo  *
4bdcd8170SKalle Valo  * Permission to use, copy, modify, and/or distribute this software for any
5bdcd8170SKalle Valo  * purpose with or without fee is hereby granted, provided that the above
6bdcd8170SKalle Valo  * copyright notice and this permission notice appear in all copies.
7bdcd8170SKalle Valo  *
8bdcd8170SKalle Valo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9bdcd8170SKalle Valo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10bdcd8170SKalle Valo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11bdcd8170SKalle Valo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12bdcd8170SKalle Valo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13bdcd8170SKalle Valo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14bdcd8170SKalle Valo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15bdcd8170SKalle Valo  */
16bdcd8170SKalle Valo 
17bdcd8170SKalle Valo #ifndef CORE_H
18bdcd8170SKalle Valo #define CORE_H
19bdcd8170SKalle Valo 
20bdcd8170SKalle Valo #include <linux/etherdevice.h>
21bdcd8170SKalle Valo #include <linux/rtnetlink.h>
22bdcd8170SKalle Valo #include <linux/firmware.h>
23bdcd8170SKalle Valo #include <linux/sched.h>
24bdf5396bSKalle Valo #include <linux/circ_buf.h>
25bdcd8170SKalle Valo #include <net/cfg80211.h>
26bdcd8170SKalle Valo #include "htc.h"
27bdcd8170SKalle Valo #include "wmi.h"
28bdcd8170SKalle Valo #include "bmi.h"
29bc07ddb2SKalle Valo #include "target.h"
30bdcd8170SKalle Valo 
31bdcd8170SKalle Valo #define MAX_ATH6KL                        1
32bdcd8170SKalle Valo #define ATH6KL_MAX_RX_BUFFERS             16
33bdcd8170SKalle Valo #define ATH6KL_BUFFER_SIZE                1664
34bdcd8170SKalle Valo #define ATH6KL_MAX_AMSDU_RX_BUFFERS       4
35bdcd8170SKalle Valo #define ATH6KL_AMSDU_REFILL_THRESHOLD     3
36bdcd8170SKalle Valo #define ATH6KL_AMSDU_BUFFER_SIZE     (WMI_MAX_AMSDU_RX_DATA_FRAME_LENGTH + 128)
37bdcd8170SKalle Valo #define MAX_MSDU_SUBFRAME_PAYLOAD_LEN	1508
38bdcd8170SKalle Valo #define MIN_MSDU_SUBFRAME_PAYLOAD_LEN	46
39bdcd8170SKalle Valo 
40bdcd8170SKalle Valo #define USER_SAVEDKEYS_STAT_INIT     0
41bdcd8170SKalle Valo #define USER_SAVEDKEYS_STAT_RUN      1
42bdcd8170SKalle Valo 
43bdcd8170SKalle Valo #define ATH6KL_TX_TIMEOUT      10
44bdcd8170SKalle Valo #define ATH6KL_MAX_ENDPOINTS   4
45bdcd8170SKalle Valo #define MAX_NODE_NUM           15
46bdcd8170SKalle Valo 
47c1762a3fSThirumalai Pachamuthu #define ATH6KL_APSD_ALL_FRAME		0xFFFF
48c1762a3fSThirumalai Pachamuthu #define ATH6KL_APSD_NUM_OF_AC		0x4
49c1762a3fSThirumalai Pachamuthu #define ATH6KL_APSD_FRAME_MASK		0xF
50c1762a3fSThirumalai Pachamuthu 
511df94a85SVasanthakumar Thiagarajan /* Extra bytes for htc header alignment */
521df94a85SVasanthakumar Thiagarajan #define ATH6KL_HTC_ALIGN_BYTES 3
531df94a85SVasanthakumar Thiagarajan 
54bdcd8170SKalle Valo /* MAX_HI_COOKIE_NUM are reserved for high priority traffic */
55bdcd8170SKalle Valo #define MAX_DEF_COOKIE_NUM                180
56bdcd8170SKalle Valo #define MAX_HI_COOKIE_NUM                 18	/* 10% of MAX_COOKIE_NUM */
57bdcd8170SKalle Valo #define MAX_COOKIE_NUM                 (MAX_DEF_COOKIE_NUM + MAX_HI_COOKIE_NUM)
58bdcd8170SKalle Valo 
59bdcd8170SKalle Valo #define MAX_DEFAULT_SEND_QUEUE_DEPTH      (MAX_DEF_COOKIE_NUM / WMM_NUM_AC)
60bdcd8170SKalle Valo 
61bdcd8170SKalle Valo #define DISCON_TIMER_INTVAL               10000  /* in msec */
628232736dSSujith Manoharan #define A_DEFAULT_LISTEN_INTERVAL         1      /* beacon intervals */
63bdcd8170SKalle Valo #define A_MAX_WOW_LISTEN_INTERVAL         1000
64bdcd8170SKalle Valo 
6550d41234SKalle Valo /* includes also the null byte */
6650d41234SKalle Valo #define ATH6KL_FIRMWARE_MAGIC               "QCA-ATH6KL"
6750d41234SKalle Valo 
6850d41234SKalle Valo enum ath6kl_fw_ie_type {
6950d41234SKalle Valo 	ATH6KL_FW_IE_FW_VERSION = 0,
7050d41234SKalle Valo 	ATH6KL_FW_IE_TIMESTAMP = 1,
7150d41234SKalle Valo 	ATH6KL_FW_IE_OTP_IMAGE = 2,
7250d41234SKalle Valo 	ATH6KL_FW_IE_FW_IMAGE = 3,
7350d41234SKalle Valo 	ATH6KL_FW_IE_PATCH_IMAGE = 4,
748a137480SKalle Valo 	ATH6KL_FW_IE_RESERVED_RAM_SIZE = 5,
7597e0496dSKalle Valo 	ATH6KL_FW_IE_CAPABILITIES = 6,
761b4304daSKalle Valo 	ATH6KL_FW_IE_PATCH_ADDR = 7,
7703ef0250SKalle Valo 	ATH6KL_FW_IE_BOARD_ADDR = 8,
78368b1b0fSKalle Valo 	ATH6KL_FW_IE_VIF_MAX = 9,
7950d41234SKalle Valo };
8050d41234SKalle Valo 
8197e0496dSKalle Valo enum ath6kl_fw_capability {
8297e0496dSKalle Valo 	ATH6KL_FW_CAPABILITY_HOST_P2P = 0,
8310509f90SKalle Valo 	ATH6KL_FW_CAPABILITY_SCHED_SCAN = 1,
8497e0496dSKalle Valo 
853ca9d1fcSAarthi Thiruvengadam 	/*
863ca9d1fcSAarthi Thiruvengadam 	 * Firmware is capable of supporting P2P mgmt operations on a
873ca9d1fcSAarthi Thiruvengadam 	 * station interface. After group formation, the station
883ca9d1fcSAarthi Thiruvengadam 	 * interface will become a P2P client/GO interface as the case may be
893ca9d1fcSAarthi Thiruvengadam 	 */
903ca9d1fcSAarthi Thiruvengadam 	ATH6KL_FW_CAPABILITY_STA_P2PDEV_DUPLEX,
913ca9d1fcSAarthi Thiruvengadam 
9297e0496dSKalle Valo 	/* this needs to be last */
9397e0496dSKalle Valo 	ATH6KL_FW_CAPABILITY_MAX,
9497e0496dSKalle Valo };
9597e0496dSKalle Valo 
9697e0496dSKalle Valo #define ATH6KL_CAPABILITY_LEN (ALIGN(ATH6KL_FW_CAPABILITY_MAX, 32) / 32)
9797e0496dSKalle Valo 
9850d41234SKalle Valo struct ath6kl_fw_ie {
9950d41234SKalle Valo 	__le32 id;
10050d41234SKalle Valo 	__le32 len;
10150d41234SKalle Valo 	u8 data[0];
10250d41234SKalle Valo };
10350d41234SKalle Valo 
104c0038972SKalle Valo #define ATH6KL_FW_API2_FILE "fw-2.bin"
10565a8b4ccSKalle Valo #define ATH6KL_FW_API3_FILE "fw-3.bin"
106c0038972SKalle Valo 
107bdcd8170SKalle Valo /* AR6003 1.0 definitions */
1080d0192baSKalle Valo #define AR6003_HW_1_0_VERSION                 0x300002ba
109bdcd8170SKalle Valo 
110bdcd8170SKalle Valo /* AR6003 2.0 definitions */
1110d0192baSKalle Valo #define AR6003_HW_2_0_VERSION                 0x30000384
1120d0192baSKalle Valo #define AR6003_HW_2_0_PATCH_DOWNLOAD_ADDRESS  0x57e910
113c0038972SKalle Valo #define AR6003_HW_2_0_FW_DIR			"ath6k/AR6003/hw2.0"
114c0038972SKalle Valo #define AR6003_HW_2_0_OTP_FILE			"otp.bin.z77"
115c0038972SKalle Valo #define AR6003_HW_2_0_FIRMWARE_FILE		"athwlan.bin.z77"
116c0038972SKalle Valo #define AR6003_HW_2_0_TCMD_FIRMWARE_FILE	"athtcmd_ram.bin"
117c0038972SKalle Valo #define AR6003_HW_2_0_PATCH_FILE		"data.patch.bin"
1180d0192baSKalle Valo #define AR6003_HW_2_0_BOARD_DATA_FILE "ath6k/AR6003/hw2.0/bdata.bin"
1190d0192baSKalle Valo #define AR6003_HW_2_0_DEFAULT_BOARD_DATA_FILE \
1200d0192baSKalle Valo 			"ath6k/AR6003/hw2.0/bdata.SD31.bin"
121bdcd8170SKalle Valo 
122bdcd8170SKalle Valo /* AR6003 3.0 definitions */
1230d0192baSKalle Valo #define AR6003_HW_2_1_1_VERSION                 0x30000582
124c0038972SKalle Valo #define AR6003_HW_2_1_1_FW_DIR			"ath6k/AR6003/hw2.1.1"
125c0038972SKalle Valo #define AR6003_HW_2_1_1_OTP_FILE		"otp.bin"
126c0038972SKalle Valo #define AR6003_HW_2_1_1_FIRMWARE_FILE		"athwlan.bin"
127c0038972SKalle Valo #define AR6003_HW_2_1_1_TCMD_FIRMWARE_FILE	"athtcmd_ram.bin"
128cd23c1c9SAlex Yang #define AR6003_HW_2_1_1_UTF_FIRMWARE_FILE	"utf.bin"
129cd23c1c9SAlex Yang #define AR6003_HW_2_1_1_TESTSCRIPT_FILE	"nullTestFlow.bin"
130c0038972SKalle Valo #define AR6003_HW_2_1_1_PATCH_FILE		"data.patch.bin"
1310d0192baSKalle Valo #define AR6003_HW_2_1_1_BOARD_DATA_FILE "ath6k/AR6003/hw2.1.1/bdata.bin"
1320d0192baSKalle Valo #define AR6003_HW_2_1_1_DEFAULT_BOARD_DATA_FILE	\
133bdcd8170SKalle Valo 			"ath6k/AR6003/hw2.1.1/bdata.SD31.bin"
134bdcd8170SKalle Valo 
13531024d99SKevin Fang /* AR6004 1.0 definitions */
1360d0192baSKalle Valo #define AR6004_HW_1_0_VERSION                 0x30000623
137c0038972SKalle Valo #define AR6004_HW_1_0_FW_DIR			"ath6k/AR6004/hw1.0"
138c0038972SKalle Valo #define AR6004_HW_1_0_FIRMWARE_FILE		"fw.ram.bin"
1390d0192baSKalle Valo #define AR6004_HW_1_0_BOARD_DATA_FILE         "ath6k/AR6004/hw1.0/bdata.bin"
1400d0192baSKalle Valo #define AR6004_HW_1_0_DEFAULT_BOARD_DATA_FILE \
141d5720e59SKalle Valo 	"ath6k/AR6004/hw1.0/bdata.DB132.bin"
142d5720e59SKalle Valo 
143d5720e59SKalle Valo /* AR6004 1.1 definitions */
1440d0192baSKalle Valo #define AR6004_HW_1_1_VERSION                 0x30000001
145c0038972SKalle Valo #define AR6004_HW_1_1_FW_DIR			"ath6k/AR6004/hw1.1"
146c0038972SKalle Valo #define AR6004_HW_1_1_FIRMWARE_FILE		"fw.ram.bin"
1470d0192baSKalle Valo #define AR6004_HW_1_1_BOARD_DATA_FILE         "ath6k/AR6004/hw1.1/bdata.bin"
1480d0192baSKalle Valo #define AR6004_HW_1_1_DEFAULT_BOARD_DATA_FILE \
149d5720e59SKalle Valo 	"ath6k/AR6004/hw1.1/bdata.DB132.bin"
15031024d99SKevin Fang 
151bdcd8170SKalle Valo /* Per STA data, used in AP mode */
152bdcd8170SKalle Valo #define STA_PS_AWAKE		BIT(0)
153bdcd8170SKalle Valo #define	STA_PS_SLEEP		BIT(1)
154bdcd8170SKalle Valo #define	STA_PS_POLLED		BIT(2)
155c1762a3fSThirumalai Pachamuthu #define STA_PS_APSD_TRIGGER     BIT(3)
156c1762a3fSThirumalai Pachamuthu #define STA_PS_APSD_EOSP        BIT(4)
157bdcd8170SKalle Valo 
158bdcd8170SKalle Valo /* HTC TX packet tagging definitions */
159bdcd8170SKalle Valo #define ATH6KL_CONTROL_PKT_TAG    HTC_TX_PACKET_TAG_USER_DEFINED
160bdcd8170SKalle Valo #define ATH6KL_DATA_PKT_TAG       (ATH6KL_CONTROL_PKT_TAG + 1)
161bdcd8170SKalle Valo 
162bdcd8170SKalle Valo #define AR6003_CUST_DATA_SIZE 16
163bdcd8170SKalle Valo 
164bdcd8170SKalle Valo #define AGGR_WIN_IDX(x, y)          ((x) % (y))
165bdcd8170SKalle Valo #define AGGR_INCR_IDX(x, y)         AGGR_WIN_IDX(((x) + 1), (y))
166bdcd8170SKalle Valo #define AGGR_DCRM_IDX(x, y)         AGGR_WIN_IDX(((x) - 1), (y))
167bdcd8170SKalle Valo #define ATH6KL_MAX_SEQ_NO		0xFFF
168bdcd8170SKalle Valo #define ATH6KL_NEXT_SEQ_NO(x)		(((x) + 1) & ATH6KL_MAX_SEQ_NO)
169bdcd8170SKalle Valo 
170bdcd8170SKalle Valo #define NUM_OF_TIDS         8
171bdcd8170SKalle Valo #define AGGR_SZ_DEFAULT     8
172bdcd8170SKalle Valo 
173bdcd8170SKalle Valo #define AGGR_WIN_SZ_MIN     2
174bdcd8170SKalle Valo #define AGGR_WIN_SZ_MAX     8
175bdcd8170SKalle Valo 
176bdcd8170SKalle Valo #define TID_WINDOW_SZ(_x)   ((_x) << 1)
177bdcd8170SKalle Valo 
178bdcd8170SKalle Valo #define AGGR_NUM_OF_FREE_NETBUFS    16
179bdcd8170SKalle Valo 
180bdcd8170SKalle Valo #define AGGR_RX_TIMEOUT     400	/* in ms */
181bdcd8170SKalle Valo 
182bdcd8170SKalle Valo #define WMI_TIMEOUT (2 * HZ)
183bdcd8170SKalle Valo 
184bdcd8170SKalle Valo #define MBOX_YIELD_LIMIT 99
185bdcd8170SKalle Valo 
186bdcd8170SKalle Valo /* configuration lags */
187bdcd8170SKalle Valo /*
188bdcd8170SKalle Valo  * ATH6KL_CONF_IGNORE_ERP_BARKER: Ignore the barker premable in
189bdcd8170SKalle Valo  * ERP IE of beacon to determine the short premable support when
190bdcd8170SKalle Valo  * sending (Re)Assoc req.
191bdcd8170SKalle Valo  * ATH6KL_CONF_IGNORE_PS_FAIL_EVT_IN_SCAN: Don't send the power
192bdcd8170SKalle Valo  * module state transition failure events which happen during
193bdcd8170SKalle Valo  * scan, to the host.
194bdcd8170SKalle Valo  */
195bdcd8170SKalle Valo #define ATH6KL_CONF_IGNORE_ERP_BARKER		BIT(0)
196bdcd8170SKalle Valo #define ATH6KL_CONF_IGNORE_PS_FAIL_EVT_IN_SCAN  BIT(1)
197bdcd8170SKalle Valo #define ATH6KL_CONF_ENABLE_11N			BIT(2)
198bdcd8170SKalle Valo #define ATH6KL_CONF_ENABLE_TX_BURST		BIT(3)
1998277de15SKalle Valo #define ATH6KL_CONF_SUSPEND_CUTPOWER		BIT(4)
200bdcd8170SKalle Valo 
201bdcd8170SKalle Valo enum wlan_low_pwr_state {
202bdcd8170SKalle Valo 	WLAN_POWER_STATE_ON,
203bdcd8170SKalle Valo 	WLAN_POWER_STATE_CUT_PWR,
204bdcd8170SKalle Valo 	WLAN_POWER_STATE_DEEP_SLEEP,
205bdcd8170SKalle Valo 	WLAN_POWER_STATE_WOW
206bdcd8170SKalle Valo };
207bdcd8170SKalle Valo 
208bdcd8170SKalle Valo enum sme_state {
209bdcd8170SKalle Valo 	SME_DISCONNECTED,
210bdcd8170SKalle Valo 	SME_CONNECTING,
211bdcd8170SKalle Valo 	SME_CONNECTED
212bdcd8170SKalle Valo };
213bdcd8170SKalle Valo 
214bdcd8170SKalle Valo struct skb_hold_q {
215bdcd8170SKalle Valo 	struct sk_buff *skb;
216bdcd8170SKalle Valo 	bool is_amsdu;
217bdcd8170SKalle Valo 	u16 seq_no;
218bdcd8170SKalle Valo };
219bdcd8170SKalle Valo 
220bdcd8170SKalle Valo struct rxtid {
221bdcd8170SKalle Valo 	bool aggr;
222bdcd8170SKalle Valo 	bool progress;
223bdcd8170SKalle Valo 	bool timer_mon;
224bdcd8170SKalle Valo 	u16 win_sz;
225bdcd8170SKalle Valo 	u16 seq_next;
226bdcd8170SKalle Valo 	u32 hold_q_sz;
227bdcd8170SKalle Valo 	struct skb_hold_q *hold_q;
228bdcd8170SKalle Valo 	struct sk_buff_head q;
229bdcd8170SKalle Valo 	spinlock_t lock;
230bdcd8170SKalle Valo };
231bdcd8170SKalle Valo 
232bdcd8170SKalle Valo struct rxtid_stats {
233bdcd8170SKalle Valo 	u32 num_into_aggr;
234bdcd8170SKalle Valo 	u32 num_dups;
235bdcd8170SKalle Valo 	u32 num_oow;
236bdcd8170SKalle Valo 	u32 num_mpdu;
237bdcd8170SKalle Valo 	u32 num_amsdu;
238bdcd8170SKalle Valo 	u32 num_delivered;
239bdcd8170SKalle Valo 	u32 num_timeouts;
240bdcd8170SKalle Valo 	u32 num_hole;
241bdcd8170SKalle Valo 	u32 num_bar;
242bdcd8170SKalle Valo };
243bdcd8170SKalle Valo 
244bdcd8170SKalle Valo struct aggr_info {
245bdcd8170SKalle Valo 	u8 aggr_sz;
246bdcd8170SKalle Valo 	u8 timer_scheduled;
247bdcd8170SKalle Valo 	struct timer_list timer;
248bdcd8170SKalle Valo 	struct net_device *dev;
249bdcd8170SKalle Valo 	struct rxtid rx_tid[NUM_OF_TIDS];
250bdcd8170SKalle Valo 	struct sk_buff_head free_q;
251bdcd8170SKalle Valo 	struct rxtid_stats stat[NUM_OF_TIDS];
252bdcd8170SKalle Valo };
253bdcd8170SKalle Valo 
254bdcd8170SKalle Valo struct ath6kl_wep_key {
255bdcd8170SKalle Valo 	u8 key_index;
256bdcd8170SKalle Valo 	u8 key_len;
257bdcd8170SKalle Valo 	u8 key[64];
258bdcd8170SKalle Valo };
259bdcd8170SKalle Valo 
260bdcd8170SKalle Valo #define ATH6KL_KEY_SEQ_LEN 8
261bdcd8170SKalle Valo 
262bdcd8170SKalle Valo struct ath6kl_key {
263bdcd8170SKalle Valo 	u8 key[WLAN_MAX_KEY_LEN];
264bdcd8170SKalle Valo 	u8 key_len;
265bdcd8170SKalle Valo 	u8 seq[ATH6KL_KEY_SEQ_LEN];
266bdcd8170SKalle Valo 	u8 seq_len;
267bdcd8170SKalle Valo 	u32 cipher;
268bdcd8170SKalle Valo };
269bdcd8170SKalle Valo 
270bdcd8170SKalle Valo struct ath6kl_node_mapping {
271bdcd8170SKalle Valo 	u8 mac_addr[ETH_ALEN];
272bdcd8170SKalle Valo 	u8 ep_id;
273bdcd8170SKalle Valo 	u8 tx_pend;
274bdcd8170SKalle Valo };
275bdcd8170SKalle Valo 
276bdcd8170SKalle Valo struct ath6kl_cookie {
277bdcd8170SKalle Valo 	struct sk_buff *skb;
278bdcd8170SKalle Valo 	u32 map_no;
279bdcd8170SKalle Valo 	struct htc_packet htc_pkt;
280bdcd8170SKalle Valo 	struct ath6kl_cookie *arc_list_next;
281bdcd8170SKalle Valo };
282bdcd8170SKalle Valo 
283bdcd8170SKalle Valo struct ath6kl_sta {
284bdcd8170SKalle Valo 	u16 sta_flags;
285bdcd8170SKalle Valo 	u8 mac[ETH_ALEN];
286bdcd8170SKalle Valo 	u8 aid;
287bdcd8170SKalle Valo 	u8 keymgmt;
288bdcd8170SKalle Valo 	u8 ucipher;
289bdcd8170SKalle Valo 	u8 auth;
290bdcd8170SKalle Valo 	u8 wpa_ie[ATH6KL_MAX_IE];
291bdcd8170SKalle Valo 	struct sk_buff_head psq;
292bdcd8170SKalle Valo 	spinlock_t psq_lock;
293c1762a3fSThirumalai Pachamuthu 	u8 apsd_info;
294c1762a3fSThirumalai Pachamuthu 	struct sk_buff_head apsdq;
295bdcd8170SKalle Valo };
296bdcd8170SKalle Valo 
297bdcd8170SKalle Valo struct ath6kl_version {
298bdcd8170SKalle Valo 	u32 target_ver;
299bdcd8170SKalle Valo 	u32 wlan_ver;
300bdcd8170SKalle Valo 	u32 abi_ver;
301bdcd8170SKalle Valo };
302bdcd8170SKalle Valo 
303bdcd8170SKalle Valo struct ath6kl_bmi {
304bdcd8170SKalle Valo 	u32 cmd_credits;
305bdcd8170SKalle Valo 	bool done_sent;
306bdcd8170SKalle Valo 	u8 *cmd_buf;
3071f4c894dSKalle Valo 	u32 max_data_size;
3081f4c894dSKalle Valo 	u32 max_cmd_size;
309bdcd8170SKalle Valo };
310bdcd8170SKalle Valo 
311bdcd8170SKalle Valo struct target_stats {
312bdcd8170SKalle Valo 	u64 tx_pkt;
313bdcd8170SKalle Valo 	u64 tx_byte;
314bdcd8170SKalle Valo 	u64 tx_ucast_pkt;
315bdcd8170SKalle Valo 	u64 tx_ucast_byte;
316bdcd8170SKalle Valo 	u64 tx_mcast_pkt;
317bdcd8170SKalle Valo 	u64 tx_mcast_byte;
318bdcd8170SKalle Valo 	u64 tx_bcast_pkt;
319bdcd8170SKalle Valo 	u64 tx_bcast_byte;
320bdcd8170SKalle Valo 	u64 tx_rts_success_cnt;
321bdcd8170SKalle Valo 	u64 tx_pkt_per_ac[4];
322bdcd8170SKalle Valo 
323bdcd8170SKalle Valo 	u64 tx_err;
324bdcd8170SKalle Valo 	u64 tx_fail_cnt;
325bdcd8170SKalle Valo 	u64 tx_retry_cnt;
326bdcd8170SKalle Valo 	u64 tx_mult_retry_cnt;
327bdcd8170SKalle Valo 	u64 tx_rts_fail_cnt;
328bdcd8170SKalle Valo 
329bdcd8170SKalle Valo 	u64 rx_pkt;
330bdcd8170SKalle Valo 	u64 rx_byte;
331bdcd8170SKalle Valo 	u64 rx_ucast_pkt;
332bdcd8170SKalle Valo 	u64 rx_ucast_byte;
333bdcd8170SKalle Valo 	u64 rx_mcast_pkt;
334bdcd8170SKalle Valo 	u64 rx_mcast_byte;
335bdcd8170SKalle Valo 	u64 rx_bcast_pkt;
336bdcd8170SKalle Valo 	u64 rx_bcast_byte;
337bdcd8170SKalle Valo 	u64 rx_frgment_pkt;
338bdcd8170SKalle Valo 
339bdcd8170SKalle Valo 	u64 rx_err;
340bdcd8170SKalle Valo 	u64 rx_crc_err;
341bdcd8170SKalle Valo 	u64 rx_key_cache_miss;
342bdcd8170SKalle Valo 	u64 rx_decrypt_err;
343bdcd8170SKalle Valo 	u64 rx_dupl_frame;
344bdcd8170SKalle Valo 
345bdcd8170SKalle Valo 	u64 tkip_local_mic_fail;
346bdcd8170SKalle Valo 	u64 tkip_cnter_measures_invoked;
347bdcd8170SKalle Valo 	u64 tkip_replays;
348bdcd8170SKalle Valo 	u64 tkip_fmt_err;
349bdcd8170SKalle Valo 	u64 ccmp_fmt_err;
350bdcd8170SKalle Valo 	u64 ccmp_replays;
351bdcd8170SKalle Valo 
352bdcd8170SKalle Valo 	u64 pwr_save_fail_cnt;
353bdcd8170SKalle Valo 
354bdcd8170SKalle Valo 	u64 cs_bmiss_cnt;
355bdcd8170SKalle Valo 	u64 cs_low_rssi_cnt;
356bdcd8170SKalle Valo 	u64 cs_connect_cnt;
357bdcd8170SKalle Valo 	u64 cs_discon_cnt;
358bdcd8170SKalle Valo 
359bdcd8170SKalle Valo 	s32 tx_ucast_rate;
360bdcd8170SKalle Valo 	s32 rx_ucast_rate;
361bdcd8170SKalle Valo 
362bdcd8170SKalle Valo 	u32 lq_val;
363bdcd8170SKalle Valo 
364bdcd8170SKalle Valo 	u32 wow_pkt_dropped;
365bdcd8170SKalle Valo 	u16 wow_evt_discarded;
366bdcd8170SKalle Valo 
367bdcd8170SKalle Valo 	s16 noise_floor_calib;
368bdcd8170SKalle Valo 	s16 cs_rssi;
369bdcd8170SKalle Valo 	s16 cs_ave_beacon_rssi;
370bdcd8170SKalle Valo 	u8 cs_ave_beacon_snr;
371bdcd8170SKalle Valo 	u8 cs_last_roam_msec;
372bdcd8170SKalle Valo 	u8 cs_snr;
373bdcd8170SKalle Valo 
374bdcd8170SKalle Valo 	u8 wow_host_pkt_wakeups;
375bdcd8170SKalle Valo 	u8 wow_host_evt_wakeups;
376bdcd8170SKalle Valo 
377bdcd8170SKalle Valo 	u32 arp_received;
378bdcd8170SKalle Valo 	u32 arp_matched;
379bdcd8170SKalle Valo 	u32 arp_replied;
380bdcd8170SKalle Valo };
381bdcd8170SKalle Valo 
382bdcd8170SKalle Valo struct ath6kl_mbox_info {
383bdcd8170SKalle Valo 	u32 htc_addr;
384bdcd8170SKalle Valo 	u32 htc_ext_addr;
385bdcd8170SKalle Valo 	u32 htc_ext_sz;
386bdcd8170SKalle Valo 
387bdcd8170SKalle Valo 	u32 block_size;
388bdcd8170SKalle Valo 
389bdcd8170SKalle Valo 	u32 gmbox_addr;
390bdcd8170SKalle Valo 
391bdcd8170SKalle Valo 	u32 gmbox_sz;
392bdcd8170SKalle Valo };
393bdcd8170SKalle Valo 
394bdcd8170SKalle Valo /*
395bdcd8170SKalle Valo  * 802.11i defines an extended IV for use with non-WEP ciphers.
396bdcd8170SKalle Valo  * When the EXTIV bit is set in the key id byte an additional
397bdcd8170SKalle Valo  * 4 bytes immediately follow the IV for TKIP.  For CCMP the
398bdcd8170SKalle Valo  * EXTIV bit is likewise set but the 8 bytes represent the
399bdcd8170SKalle Valo  * CCMP header rather than IV+extended-IV.
400bdcd8170SKalle Valo  */
401bdcd8170SKalle Valo 
402bdcd8170SKalle Valo #define ATH6KL_KEYBUF_SIZE 16
403bdcd8170SKalle Valo #define ATH6KL_MICBUF_SIZE (8+8)	/* space for both tx and rx */
404bdcd8170SKalle Valo 
405bdcd8170SKalle Valo #define ATH6KL_KEY_XMIT  0x01
406bdcd8170SKalle Valo #define ATH6KL_KEY_RECV  0x02
407bdcd8170SKalle Valo #define ATH6KL_KEY_DEFAULT   0x80	/* default xmit key */
408bdcd8170SKalle Valo 
4099a5b1318SJouni Malinen /* Initial group key for AP mode */
410bdcd8170SKalle Valo struct ath6kl_req_key {
4119a5b1318SJouni Malinen 	bool valid;
4129a5b1318SJouni Malinen 	u8 key_index;
4139a5b1318SJouni Malinen 	int key_type;
4149a5b1318SJouni Malinen 	u8 key[WLAN_MAX_KEY_LEN];
4159a5b1318SJouni Malinen 	u8 key_len;
416bdcd8170SKalle Valo };
417bdcd8170SKalle Valo 
41877eab1e9SKalle Valo enum ath6kl_hif_type {
41977eab1e9SKalle Valo 	ATH6KL_HIF_TYPE_SDIO,
42077eab1e9SKalle Valo 	ATH6KL_HIF_TYPE_USB,
42177eab1e9SKalle Valo };
42277eab1e9SKalle Valo 
42380abaf9bSVasanthakumar Thiagarajan /* Max number of filters that hw supports */
42480abaf9bSVasanthakumar Thiagarajan #define ATH6K_MAX_MC_FILTERS_PER_LIST 7
42580abaf9bSVasanthakumar Thiagarajan struct ath6kl_mc_filter {
42680abaf9bSVasanthakumar Thiagarajan 	struct list_head list;
42780abaf9bSVasanthakumar Thiagarajan 	char hw_addr[ATH6KL_MCAST_FILTER_MAC_ADDR_SIZE];
42880abaf9bSVasanthakumar Thiagarajan };
42980abaf9bSVasanthakumar Thiagarajan 
43071f96ee6SKalle Valo /*
43171f96ee6SKalle Valo  * Driver's maximum limit, note that some firmwares support only one vif
43271f96ee6SKalle Valo  * and the runtime (current) limit must be checked from ar->vif_max.
43371f96ee6SKalle Valo  */
434b64de356SVasanthakumar Thiagarajan #define ATH6KL_VIF_MAX	3
435334234b5SVasanthakumar Thiagarajan 
43659c98449SVasanthakumar Thiagarajan /* vif flags info */
43759c98449SVasanthakumar Thiagarajan enum ath6kl_vif_state {
43859c98449SVasanthakumar Thiagarajan 	CONNECTED,
43959c98449SVasanthakumar Thiagarajan 	CONNECT_PEND,
44059c98449SVasanthakumar Thiagarajan 	WMM_ENABLED,
44159c98449SVasanthakumar Thiagarajan 	NETQ_STOPPED,
44259c98449SVasanthakumar Thiagarajan 	DTIM_EXPIRED,
44359c98449SVasanthakumar Thiagarajan 	NETDEV_REGISTERED,
44459c98449SVasanthakumar Thiagarajan 	CLEAR_BSSFILTER_ON_BEACON,
44559c98449SVasanthakumar Thiagarajan 	DTIM_PERIOD_AVAIL,
44659c98449SVasanthakumar Thiagarajan 	WLAN_ENABLED,
447b95907a7SVasanthakumar Thiagarajan 	STATS_UPDATE_PEND,
44859c98449SVasanthakumar Thiagarajan };
44959c98449SVasanthakumar Thiagarajan 
450108438bcSVasanthakumar Thiagarajan struct ath6kl_vif {
451990bd915SVasanthakumar Thiagarajan 	struct list_head list;
452108438bcSVasanthakumar Thiagarajan 	struct wireless_dev wdev;
453108438bcSVasanthakumar Thiagarajan 	struct net_device *ndev;
454108438bcSVasanthakumar Thiagarajan 	struct ath6kl *ar;
455478ac027SVasanthakumar Thiagarajan 	/* Lock to protect vif specific net_stats and flags */
456478ac027SVasanthakumar Thiagarajan 	spinlock_t if_lock;
457334234b5SVasanthakumar Thiagarajan 	u8 fw_vif_idx;
45859c98449SVasanthakumar Thiagarajan 	unsigned long flags;
4593450334fSVasanthakumar Thiagarajan 	int ssid_len;
4603450334fSVasanthakumar Thiagarajan 	u8 ssid[IEEE80211_MAX_SSID_LEN];
4613450334fSVasanthakumar Thiagarajan 	u8 dot11_auth_mode;
4623450334fSVasanthakumar Thiagarajan 	u8 auth_mode;
4633450334fSVasanthakumar Thiagarajan 	u8 prwise_crypto;
4643450334fSVasanthakumar Thiagarajan 	u8 prwise_crypto_len;
4653450334fSVasanthakumar Thiagarajan 	u8 grp_crypto;
4663450334fSVasanthakumar Thiagarajan 	u8 grp_crypto_len;
4673450334fSVasanthakumar Thiagarajan 	u8 def_txkey_index;
468f5938f24SVasanthakumar Thiagarajan 	u8 next_mode;
469f5938f24SVasanthakumar Thiagarajan 	u8 nw_type;
4708c8b65e3SVasanthakumar Thiagarajan 	u8 bssid[ETH_ALEN];
4718c8b65e3SVasanthakumar Thiagarajan 	u8 req_bssid[ETH_ALEN];
472f74bac54SVasanthakumar Thiagarajan 	u16 ch_hint;
473f74bac54SVasanthakumar Thiagarajan 	u16 bss_ch;
4746f2a73f9SVasanthakumar Thiagarajan 	struct ath6kl_wep_key wep_key_list[WMI_MAX_KEY_INDEX + 1];
4756f2a73f9SVasanthakumar Thiagarajan 	struct ath6kl_key keys[WMI_MAX_KEY_INDEX + 1];
4762132c69cSVasanthakumar Thiagarajan 	struct aggr_info *aggr_cntxt;
47710509f90SKalle Valo 
478de3ad713SVasanthakumar Thiagarajan 	struct timer_list disconnect_timer;
47910509f90SKalle Valo 	struct timer_list sched_scan_timer;
48010509f90SKalle Valo 
48114ee6f6bSVasanthakumar Thiagarajan 	struct cfg80211_scan_request *scan_req;
48214ee6f6bSVasanthakumar Thiagarajan 	enum sme_state sme_state;
483cf5333d7SVasanthakumar Thiagarajan 	int reconnect_flag;
4841052261eSJouni Malinen 	u32 last_roc_id;
4851052261eSJouni Malinen 	u32 last_cancel_roc_id;
486cf5333d7SVasanthakumar Thiagarajan 	u32 send_action_id;
487cf5333d7SVasanthakumar Thiagarajan 	bool probe_req_report;
488cf5333d7SVasanthakumar Thiagarajan 	u16 next_chan;
489cf5333d7SVasanthakumar Thiagarajan 	u16 assoc_bss_beacon_int;
490cf5333d7SVasanthakumar Thiagarajan 	u8 assoc_bss_dtim_period;
491b95907a7SVasanthakumar Thiagarajan 	struct net_device_stats net_stats;
492b95907a7SVasanthakumar Thiagarajan 	struct target_stats target_stats;
49380abaf9bSVasanthakumar Thiagarajan 
49480abaf9bSVasanthakumar Thiagarajan 	struct list_head mc_filter;
495108438bcSVasanthakumar Thiagarajan };
496108438bcSVasanthakumar Thiagarajan 
4976cb3c714SRaja Mani #define WOW_LIST_ID		0
4986cb3c714SRaja Mani #define WOW_HOST_REQ_DELAY	500 /* ms */
4996cb3c714SRaja Mani 
50010509f90SKalle Valo #define ATH6KL_SCHED_SCAN_RESULT_DELAY 5000 /* ms */
50110509f90SKalle Valo 
502bdcd8170SKalle Valo /* Flag info */
50359c98449SVasanthakumar Thiagarajan enum ath6kl_dev_state {
50459c98449SVasanthakumar Thiagarajan 	WMI_ENABLED,
50559c98449SVasanthakumar Thiagarajan 	WMI_READY,
50659c98449SVasanthakumar Thiagarajan 	WMI_CTRL_EP_FULL,
50759c98449SVasanthakumar Thiagarajan 	TESTMODE,
50859c98449SVasanthakumar Thiagarajan 	DESTROY_IN_PROGRESS,
50959c98449SVasanthakumar Thiagarajan 	SKIP_SCAN,
51059c98449SVasanthakumar Thiagarajan 	ROAM_TBL_PEND,
5115fe4dffbSKalle Valo 	FIRST_BOOT,
51259c98449SVasanthakumar Thiagarajan };
513bdcd8170SKalle Valo 
51476a9fbe2SKalle Valo enum ath6kl_state {
51576a9fbe2SKalle Valo 	ATH6KL_STATE_OFF,
51676a9fbe2SKalle Valo 	ATH6KL_STATE_ON,
51776a9fbe2SKalle Valo 	ATH6KL_STATE_DEEPSLEEP,
518b4b2a0b1SKalle Valo 	ATH6KL_STATE_CUTPOWER,
519dd6c0c63SRaja Mani 	ATH6KL_STATE_WOW,
52010509f90SKalle Valo 	ATH6KL_STATE_SCHED_SCAN,
52176a9fbe2SKalle Valo };
52276a9fbe2SKalle Valo 
523bdcd8170SKalle Valo struct ath6kl {
524bdcd8170SKalle Valo 	struct device *dev;
525be98e3a4SVasanthakumar Thiagarajan 	struct wiphy *wiphy;
52676a9fbe2SKalle Valo 
52776a9fbe2SKalle Valo 	enum ath6kl_state state;
52876a9fbe2SKalle Valo 
529bdcd8170SKalle Valo 	struct ath6kl_bmi bmi;
530bdcd8170SKalle Valo 	const struct ath6kl_hif_ops *hif_ops;
531bdcd8170SKalle Valo 	struct wmi *wmi;
532bdcd8170SKalle Valo 	int tx_pending[ENDPOINT_MAX];
533bdcd8170SKalle Valo 	int total_tx_data_pend;
534bdcd8170SKalle Valo 	struct htc_target *htc_target;
53577eab1e9SKalle Valo 	enum ath6kl_hif_type hif_type;
536bdcd8170SKalle Valo 	void *hif_priv;
537990bd915SVasanthakumar Thiagarajan 	struct list_head vif_list;
538990bd915SVasanthakumar Thiagarajan 	/* Lock to avoid race in vif_list entries among add/del/traverse */
539990bd915SVasanthakumar Thiagarajan 	spinlock_t list_lock;
54055055976SVasanthakumar Thiagarajan 	u8 num_vif;
541368b1b0fSKalle Valo 	unsigned int vif_max;
5423226f68aSVasanthakumar Thiagarajan 	u8 max_norm_iface;
54355055976SVasanthakumar Thiagarajan 	u8 avail_idx_map;
544bdcd8170SKalle Valo 	spinlock_t lock;
545bdcd8170SKalle Valo 	struct semaphore sem;
546bdcd8170SKalle Valo 	u16 listen_intvl_b;
547e5090444SVivek Natarajan 	u8 lrssi_roam_threshold;
548bdcd8170SKalle Valo 	struct ath6kl_version version;
549bdcd8170SKalle Valo 	u32 target_type;
550bdcd8170SKalle Valo 	u8 tx_pwr;
551bdcd8170SKalle Valo 	struct ath6kl_node_mapping node_map[MAX_NODE_NUM];
552bdcd8170SKalle Valo 	u8 ibss_ps_enable;
55355055976SVasanthakumar Thiagarajan 	bool ibss_if_active;
554bdcd8170SKalle Valo 	u8 node_num;
555bdcd8170SKalle Valo 	u8 next_ep_id;
556bdcd8170SKalle Valo 	struct ath6kl_cookie *cookie_list;
557bdcd8170SKalle Valo 	u32 cookie_count;
558bdcd8170SKalle Valo 	enum htc_endpoint_id ac2ep_map[WMM_NUM_AC];
559bdcd8170SKalle Valo 	bool ac_stream_active[WMM_NUM_AC];
560bdcd8170SKalle Valo 	u8 ac_stream_pri_map[WMM_NUM_AC];
561bdcd8170SKalle Valo 	u8 hiac_stream_active_pri;
562bdcd8170SKalle Valo 	u8 ep2ac_map[ENDPOINT_MAX];
563bdcd8170SKalle Valo 	enum htc_endpoint_id ctrl_ep;
5643c370398SKalle Valo 	struct ath6kl_htc_credit_info credit_state_info;
565bdcd8170SKalle Valo 	u32 connect_ctrl_flags;
566bdcd8170SKalle Valo 	u32 user_key_ctrl;
567bdcd8170SKalle Valo 	u8 usr_bss_filter;
568bdcd8170SKalle Valo 	struct ath6kl_sta sta_list[AP_MAX_NUM_STA];
569bdcd8170SKalle Valo 	u8 sta_list_index;
570bdcd8170SKalle Valo 	struct ath6kl_req_key ap_mode_bkey;
571bdcd8170SKalle Valo 	struct sk_buff_head mcastpsq;
572bdcd8170SKalle Valo 	spinlock_t mcastpsq_lock;
573bdcd8170SKalle Valo 	u8 intra_bss;
574bdcd8170SKalle Valo 	struct wmi_ap_mode_stat ap_stats;
575bdcd8170SKalle Valo 	u8 ap_country_code[3];
576bdcd8170SKalle Valo 	struct list_head amsdu_rx_buffer_queue;
577bdcd8170SKalle Valo 	u8 rx_meta_ver;
578bdcd8170SKalle Valo 	enum wlan_low_pwr_state wlan_pwr_state;
579d66ea4f9SVasanthakumar Thiagarajan 	u8 mac_addr[ETH_ALEN];
580bdcd8170SKalle Valo #define AR_MCAST_FILTER_MAC_ADDR_SIZE  4
581003353b0SKalle Valo 	struct {
582003353b0SKalle Valo 		void *rx_report;
583003353b0SKalle Valo 		size_t rx_report_len;
584003353b0SKalle Valo 	} tm;
585003353b0SKalle Valo 
586856f4b31SKalle Valo 	struct ath6kl_hw {
587856f4b31SKalle Valo 		u32 id;
588293badf4SKalle Valo 		const char *name;
589a01ac414SKalle Valo 		u32 dataset_patch_addr;
590a01ac414SKalle Valo 		u32 app_load_addr;
591a01ac414SKalle Valo 		u32 app_start_override_addr;
592991b27eaSKalle Valo 		u32 board_ext_data_addr;
593991b27eaSKalle Valo 		u32 reserved_ram_size;
5940d4d72bfSKalle Valo 		u32 board_addr;
59539586bf2SRyan Hsu 		u32 refclk_hz;
59639586bf2SRyan Hsu 		u32 uarttx_pin;
597cd23c1c9SAlex Yang 		u32 testscript_addr;
598d1a9421dSKalle Valo 
599c0038972SKalle Valo 		struct ath6kl_hw_fw {
600c0038972SKalle Valo 			const char *dir;
601c0038972SKalle Valo 			const char *otp;
602d1a9421dSKalle Valo 			const char *fw;
603c0038972SKalle Valo 			const char *tcmd;
604c0038972SKalle Valo 			const char *patch;
605cd23c1c9SAlex Yang 			const char *utf;
606cd23c1c9SAlex Yang 			const char *testscript;
607c0038972SKalle Valo 		} fw;
608c0038972SKalle Valo 
609d1a9421dSKalle Valo 		const char *fw_board;
610d1a9421dSKalle Valo 		const char *fw_default_board;
611a01ac414SKalle Valo 	} hw;
612a01ac414SKalle Valo 
613bdcd8170SKalle Valo 	u16 conf_flags;
614bdcd8170SKalle Valo 	wait_queue_head_t event_wq;
615bdcd8170SKalle Valo 	struct ath6kl_mbox_info mbox_info;
616bdcd8170SKalle Valo 
617bdcd8170SKalle Valo 	struct ath6kl_cookie cookie_mem[MAX_COOKIE_NUM];
618bdcd8170SKalle Valo 	unsigned long flag;
619bdcd8170SKalle Valo 
620bdcd8170SKalle Valo 	u8 *fw_board;
621bdcd8170SKalle Valo 	size_t fw_board_len;
622bdcd8170SKalle Valo 
623bdcd8170SKalle Valo 	u8 *fw_otp;
624bdcd8170SKalle Valo 	size_t fw_otp_len;
625bdcd8170SKalle Valo 
626bdcd8170SKalle Valo 	u8 *fw;
627bdcd8170SKalle Valo 	size_t fw_len;
628bdcd8170SKalle Valo 
629bdcd8170SKalle Valo 	u8 *fw_patch;
630bdcd8170SKalle Valo 	size_t fw_patch_len;
631bdcd8170SKalle Valo 
632cd23c1c9SAlex Yang 	u8 *fw_testscript;
633cd23c1c9SAlex Yang 	size_t fw_testscript_len;
634cd23c1c9SAlex Yang 
63565a8b4ccSKalle Valo 	unsigned int fw_api;
63697e0496dSKalle Valo 	unsigned long fw_capabilities[ATH6KL_CAPABILITY_LEN];
63797e0496dSKalle Valo 
638bdcd8170SKalle Valo 	struct workqueue_struct *ath6kl_wq;
6397c3075e9SVasanthakumar Thiagarajan 
640d999ba3eSVasanthakumar Thiagarajan 	struct dentry *debugfs_phy;
6416a7c9badSJouni Malinen 
6426bbc7c35SJouni Malinen 	bool p2p;
6436bbc7c35SJouni Malinen 
644bdf5396bSKalle Valo #ifdef CONFIG_ATH6KL_DEBUG
645bdf5396bSKalle Valo 	struct {
646bdf5396bSKalle Valo 		struct circ_buf fwlog_buf;
647bdf5396bSKalle Valo 		spinlock_t fwlog_lock;
648bdf5396bSKalle Valo 		void *fwlog_tmp;
649939f1cceSKalle Valo 		u32 fwlog_mask;
65091d57de5SVasanthakumar Thiagarajan 		unsigned int dbgfs_diag_reg;
651252c068bSVasanthakumar Thiagarajan 		u32 diag_reg_addr_wr;
652252c068bSVasanthakumar Thiagarajan 		u32 diag_reg_val_wr;
6539a730834SKalle Valo 
6549a730834SKalle Valo 		struct {
6559a730834SKalle Valo 			unsigned int invalid_rate;
6569a730834SKalle Valo 		} war_stats;
6574b28a80dSJouni Malinen 
6584b28a80dSJouni Malinen 		u8 *roam_tbl;
6594b28a80dSJouni Malinen 		unsigned int roam_tbl_len;
660ff0b0075SJouni Malinen 
661ff0b0075SJouni Malinen 		u8 keepalive;
662ff0b0075SJouni Malinen 		u8 disc_timeout;
663bdf5396bSKalle Valo 	} debug;
664bdf5396bSKalle Valo #endif /* CONFIG_ATH6KL_DEBUG */
665bdcd8170SKalle Valo };
666bdcd8170SKalle Valo 
667d6d5c06cSKalle Valo static inline struct ath6kl *ath6kl_priv(struct net_device *dev)
668bdcd8170SKalle Valo {
669108438bcSVasanthakumar Thiagarajan 	return ((struct ath6kl_vif *) netdev_priv(dev))->ar;
670bdcd8170SKalle Valo }
671bdcd8170SKalle Valo 
672bc07ddb2SKalle Valo static inline u32 ath6kl_get_hi_item_addr(struct ath6kl *ar,
673bc07ddb2SKalle Valo 					  u32 item_offset)
674bc07ddb2SKalle Valo {
675bc07ddb2SKalle Valo 	u32 addr = 0;
676bc07ddb2SKalle Valo 
677bc07ddb2SKalle Valo 	if (ar->target_type == TARGET_TYPE_AR6003)
678bc07ddb2SKalle Valo 		addr = ATH6KL_AR6003_HI_START_ADDR + item_offset;
679bc07ddb2SKalle Valo 	else if (ar->target_type == TARGET_TYPE_AR6004)
680bc07ddb2SKalle Valo 		addr = ATH6KL_AR6004_HI_START_ADDR + item_offset;
681bc07ddb2SKalle Valo 
682bc07ddb2SKalle Valo 	return addr;
683bc07ddb2SKalle Valo }
684bc07ddb2SKalle Valo 
685bdcd8170SKalle Valo int ath6kl_configure_target(struct ath6kl *ar);
686bdcd8170SKalle Valo void ath6kl_detect_error(unsigned long ptr);
687bdcd8170SKalle Valo void disconnect_timer_handler(unsigned long ptr);
688bdcd8170SKalle Valo void init_netdev(struct net_device *dev);
689bdcd8170SKalle Valo void ath6kl_cookie_init(struct ath6kl *ar);
690bdcd8170SKalle Valo void ath6kl_cookie_cleanup(struct ath6kl *ar);
691bdcd8170SKalle Valo void ath6kl_rx(struct htc_target *target, struct htc_packet *packet);
692bdcd8170SKalle Valo void ath6kl_tx_complete(void *context, struct list_head *packet_queue);
693bdcd8170SKalle Valo enum htc_send_full_action ath6kl_tx_queue_full(struct htc_target *target,
694bdcd8170SKalle Valo 					       struct htc_packet *packet);
695bdcd8170SKalle Valo void ath6kl_stop_txrx(struct ath6kl *ar);
696bdcd8170SKalle Valo void ath6kl_cleanup_amsdu_rxbufs(struct ath6kl *ar);
697f9ea0753SVasanthakumar Thiagarajan int ath6kl_diag_write32(struct ath6kl *ar, u32 address, __le32 value);
698addb44beSKalle Valo int ath6kl_diag_write(struct ath6kl *ar, u32 address, void *data, u32 length);
699addb44beSKalle Valo int ath6kl_diag_read32(struct ath6kl *ar, u32 address, u32 *value);
700addb44beSKalle Valo int ath6kl_diag_read(struct ath6kl *ar, u32 address, void *data, u32 length);
701bc07ddb2SKalle Valo int ath6kl_read_fwlogs(struct ath6kl *ar);
702e29f25f5SVasanthakumar Thiagarajan void ath6kl_init_profile_info(struct ath6kl_vif *vif);
703bdcd8170SKalle Valo void ath6kl_tx_data_cleanup(struct ath6kl *ar);
704bdcd8170SKalle Valo 
705bdcd8170SKalle Valo struct ath6kl_cookie *ath6kl_alloc_cookie(struct ath6kl *ar);
706bdcd8170SKalle Valo void ath6kl_free_cookie(struct ath6kl *ar, struct ath6kl_cookie *cookie);
707bdcd8170SKalle Valo int ath6kl_data_tx(struct sk_buff *skb, struct net_device *dev);
708bdcd8170SKalle Valo 
709bdcd8170SKalle Valo struct aggr_info *aggr_init(struct net_device *dev);
710bdcd8170SKalle Valo void ath6kl_rx_refill(struct htc_target *target,
711bdcd8170SKalle Valo 		      enum htc_endpoint_id endpoint);
712bdcd8170SKalle Valo void ath6kl_refill_amsdu_rxbufs(struct ath6kl *ar, int count);
713bdcd8170SKalle Valo struct htc_packet *ath6kl_alloc_amsdu_rxbuf(struct htc_target *target,
714bdcd8170SKalle Valo 					    enum htc_endpoint_id endpoint,
715bdcd8170SKalle Valo 					    int len);
716bdcd8170SKalle Valo void aggr_module_destroy(struct aggr_info *aggr_info);
717bdcd8170SKalle Valo void aggr_reset_state(struct aggr_info *aggr_info);
718bdcd8170SKalle Valo 
7196765d0aaSVasanthakumar Thiagarajan struct ath6kl_sta *ath6kl_find_sta(struct ath6kl_vif *vif, u8 * node_addr);
720bdcd8170SKalle Valo struct ath6kl_sta *ath6kl_find_sta_by_aid(struct ath6kl *ar, u8 aid);
721bdcd8170SKalle Valo 
722bdcd8170SKalle Valo void ath6kl_ready_event(void *devt, u8 * datap, u32 sw_ver, u32 abi_ver);
723bdcd8170SKalle Valo int ath6kl_control_tx(void *devt, struct sk_buff *skb,
724bdcd8170SKalle Valo 		      enum htc_endpoint_id eid);
725240d2799SVasanthakumar Thiagarajan void ath6kl_connect_event(struct ath6kl_vif *vif, u16 channel,
726bdcd8170SKalle Valo 			  u8 *bssid, u16 listen_int,
727bdcd8170SKalle Valo 			  u16 beacon_int, enum network_type net_type,
728bdcd8170SKalle Valo 			  u8 beacon_ie_len, u8 assoc_req_len,
729bdcd8170SKalle Valo 			  u8 assoc_resp_len, u8 *assoc_info);
730240d2799SVasanthakumar Thiagarajan void ath6kl_connect_ap_mode_bss(struct ath6kl_vif *vif, u16 channel);
731240d2799SVasanthakumar Thiagarajan void ath6kl_connect_ap_mode_sta(struct ath6kl_vif *vif, u16 aid, u8 *mac_addr,
732572e27c0SJouni Malinen 				u8 keymgmt, u8 ucipher, u8 auth,
733c1762a3fSThirumalai Pachamuthu 				u8 assoc_req_len, u8 *assoc_info, u8 apsd_info);
734240d2799SVasanthakumar Thiagarajan void ath6kl_disconnect_event(struct ath6kl_vif *vif, u8 reason,
735bdcd8170SKalle Valo 			     u8 *bssid, u8 assoc_resp_len,
736bdcd8170SKalle Valo 			     u8 *assoc_info, u16 prot_reason_status);
737240d2799SVasanthakumar Thiagarajan void ath6kl_tkip_micerr_event(struct ath6kl_vif *vif, u8 keyid, bool ismcast);
738bdcd8170SKalle Valo void ath6kl_txpwr_rx_evt(void *devt, u8 tx_pwr);
739240d2799SVasanthakumar Thiagarajan void ath6kl_scan_complete_evt(struct ath6kl_vif *vif, int status);
740240d2799SVasanthakumar Thiagarajan void ath6kl_tgt_stats_event(struct ath6kl_vif *vif, u8 *ptr, u32 len);
741bdcd8170SKalle Valo void ath6kl_indicate_tx_activity(void *devt, u8 traffic_class, bool active);
742bdcd8170SKalle Valo enum htc_endpoint_id ath6kl_ac2_endpoint_id(void *devt, u8 ac);
743bdcd8170SKalle Valo 
744240d2799SVasanthakumar Thiagarajan void ath6kl_pspoll_event(struct ath6kl_vif *vif, u8 aid);
745bdcd8170SKalle Valo 
746240d2799SVasanthakumar Thiagarajan void ath6kl_dtimexpiry_event(struct ath6kl_vif *vif);
747240d2799SVasanthakumar Thiagarajan void ath6kl_disconnect(struct ath6kl_vif *vif);
748240d2799SVasanthakumar Thiagarajan void aggr_recv_delba_req_evt(struct ath6kl_vif *vif, u8 tid);
749240d2799SVasanthakumar Thiagarajan void aggr_recv_addba_req_evt(struct ath6kl_vif *vif, u8 tid, u16 seq_no,
750bdcd8170SKalle Valo 			     u8 win_sz);
751bdcd8170SKalle Valo void ath6kl_wakeup_event(void *dev);
752bdcd8170SKalle Valo 
7536db8fa53SVasanthakumar Thiagarajan void ath6kl_reset_device(struct ath6kl *ar, u32 target_type,
7546db8fa53SVasanthakumar Thiagarajan 			 bool wait_fot_compltn, bool cold_reset);
755e29f25f5SVasanthakumar Thiagarajan void ath6kl_init_control_info(struct ath6kl_vif *vif);
756108438bcSVasanthakumar Thiagarajan void ath6kl_deinit_if_data(struct ath6kl_vif *vif);
7578dafb70eSVasanthakumar Thiagarajan void ath6kl_core_free(struct ath6kl *ar);
758990bd915SVasanthakumar Thiagarajan struct ath6kl_vif *ath6kl_vif_first(struct ath6kl *ar);
75955055976SVasanthakumar Thiagarajan void ath6kl_cleanup_vif(struct ath6kl_vif *vif, bool wmi_ready);
7605fe4dffbSKalle Valo int ath6kl_init_hw_start(struct ath6kl *ar);
7615fe4dffbSKalle Valo int ath6kl_init_hw_stop(struct ath6kl *ar);
762a918fb3cSRaja Mani void ath6kl_check_wow_status(struct ath6kl *ar);
7635fe4dffbSKalle Valo 
764bdcd8170SKalle Valo #endif /* CORE_H */
765