xref: /openbmc/linux/drivers/net/wireless/ath/ath12k/ce.h (revision 0e5b1b46)
1*d8899132SKalle Valo /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*d8899132SKalle Valo /*
3*d8899132SKalle Valo  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
4*d8899132SKalle Valo  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*d8899132SKalle Valo  */
6*d8899132SKalle Valo 
7*d8899132SKalle Valo #ifndef ATH12K_CE_H
8*d8899132SKalle Valo #define ATH12K_CE_H
9*d8899132SKalle Valo 
10*d8899132SKalle Valo #define CE_COUNT_MAX 16
11*d8899132SKalle Valo 
12*d8899132SKalle Valo /* Byte swap data words */
13*d8899132SKalle Valo #define CE_ATTR_BYTE_SWAP_DATA 2
14*d8899132SKalle Valo 
15*d8899132SKalle Valo /* no interrupt on copy completion */
16*d8899132SKalle Valo #define CE_ATTR_DIS_INTR		8
17*d8899132SKalle Valo 
18*d8899132SKalle Valo /* Host software's Copy Engine configuration. */
19*d8899132SKalle Valo #define CE_ATTR_FLAGS 0
20*d8899132SKalle Valo 
21*d8899132SKalle Valo /* Threshold to poll for tx completion in case of Interrupt disabled CE's */
22*d8899132SKalle Valo #define ATH12K_CE_USAGE_THRESHOLD 32
23*d8899132SKalle Valo 
24*d8899132SKalle Valo /* Directions for interconnect pipe configuration.
25*d8899132SKalle Valo  * These definitions may be used during configuration and are shared
26*d8899132SKalle Valo  * between Host and Target.
27*d8899132SKalle Valo  *
28*d8899132SKalle Valo  * Pipe Directions are relative to the Host, so PIPEDIR_IN means
29*d8899132SKalle Valo  * "coming IN over air through Target to Host" as with a WiFi Rx operation.
30*d8899132SKalle Valo  * Conversely, PIPEDIR_OUT means "going OUT from Host through Target over air"
31*d8899132SKalle Valo  * as with a WiFi Tx operation. This is somewhat awkward for the "middle-man"
32*d8899132SKalle Valo  * Target since things that are "PIPEDIR_OUT" are coming IN to the Target
33*d8899132SKalle Valo  * over the interconnect.
34*d8899132SKalle Valo  */
35*d8899132SKalle Valo #define PIPEDIR_NONE		0
36*d8899132SKalle Valo #define PIPEDIR_IN		1 /* Target-->Host, WiFi Rx direction */
37*d8899132SKalle Valo #define PIPEDIR_OUT		2 /* Host->Target, WiFi Tx direction */
38*d8899132SKalle Valo #define PIPEDIR_INOUT		3 /* bidirectional */
39*d8899132SKalle Valo #define PIPEDIR_INOUT_H2H	4 /* bidirectional, host to host */
40*d8899132SKalle Valo 
41*d8899132SKalle Valo /* CE address/mask */
42*d8899132SKalle Valo #define CE_HOST_IE_ADDRESS	0x00A1803C
43*d8899132SKalle Valo #define CE_HOST_IE_2_ADDRESS	0x00A18040
44*d8899132SKalle Valo #define CE_HOST_IE_3_ADDRESS	CE_HOST_IE_ADDRESS
45*d8899132SKalle Valo 
46*d8899132SKalle Valo #define CE_HOST_IE_3_SHIFT	0xC
47*d8899132SKalle Valo 
48*d8899132SKalle Valo #define CE_RING_IDX_INCR(nentries_mask, idx) (((idx) + 1) & (nentries_mask))
49*d8899132SKalle Valo 
50*d8899132SKalle Valo #define ATH12K_CE_RX_POST_RETRY_JIFFIES 50
51*d8899132SKalle Valo 
52*d8899132SKalle Valo struct ath12k_base;
53*d8899132SKalle Valo 
54*d8899132SKalle Valo /* Establish a mapping between a service/direction and a pipe.
55*d8899132SKalle Valo  * Configuration information for a Copy Engine pipe and services.
56*d8899132SKalle Valo  * Passed from Host to Target through QMI message and must be in
57*d8899132SKalle Valo  * little endian format.
58*d8899132SKalle Valo  */
59*d8899132SKalle Valo struct service_to_pipe {
60*d8899132SKalle Valo 	__le32 service_id;
61*d8899132SKalle Valo 	__le32 pipedir;
62*d8899132SKalle Valo 	__le32 pipenum;
63*d8899132SKalle Valo };
64*d8899132SKalle Valo 
65*d8899132SKalle Valo /* Configuration information for a Copy Engine pipe.
66*d8899132SKalle Valo  * Passed from Host to Target through QMI message during startup (one per CE).
67*d8899132SKalle Valo  *
68*d8899132SKalle Valo  * NOTE: Structure is shared between Host software and Target firmware!
69*d8899132SKalle Valo  */
70*d8899132SKalle Valo struct ce_pipe_config {
71*d8899132SKalle Valo 	__le32 pipenum;
72*d8899132SKalle Valo 	__le32 pipedir;
73*d8899132SKalle Valo 	__le32 nentries;
74*d8899132SKalle Valo 	__le32 nbytes_max;
75*d8899132SKalle Valo 	__le32 flags;
76*d8899132SKalle Valo 	__le32 reserved;
77*d8899132SKalle Valo };
78*d8899132SKalle Valo 
79*d8899132SKalle Valo struct ce_attr {
80*d8899132SKalle Valo 	/* CE_ATTR_* values */
81*d8899132SKalle Valo 	unsigned int flags;
82*d8899132SKalle Valo 
83*d8899132SKalle Valo 	/* #entries in source ring - Must be a power of 2 */
84*d8899132SKalle Valo 	unsigned int src_nentries;
85*d8899132SKalle Valo 
86*d8899132SKalle Valo 	/* Max source send size for this CE.
87*d8899132SKalle Valo 	 * This is also the minimum size of a destination buffer.
88*d8899132SKalle Valo 	 */
89*d8899132SKalle Valo 	unsigned int src_sz_max;
90*d8899132SKalle Valo 
91*d8899132SKalle Valo 	/* #entries in destination ring - Must be a power of 2 */
92*d8899132SKalle Valo 	unsigned int dest_nentries;
93*d8899132SKalle Valo 
94*d8899132SKalle Valo 	void (*recv_cb)(struct ath12k_base *ab, struct sk_buff *skb);
95*d8899132SKalle Valo };
96*d8899132SKalle Valo 
97*d8899132SKalle Valo #define CE_DESC_RING_ALIGN 8
98*d8899132SKalle Valo 
99*d8899132SKalle Valo struct ath12k_ce_ring {
100*d8899132SKalle Valo 	/* Number of entries in this ring; must be power of 2 */
101*d8899132SKalle Valo 	unsigned int nentries;
102*d8899132SKalle Valo 	unsigned int nentries_mask;
103*d8899132SKalle Valo 
104*d8899132SKalle Valo 	/* For dest ring, this is the next index to be processed
105*d8899132SKalle Valo 	 * by software after it was/is received into.
106*d8899132SKalle Valo 	 *
107*d8899132SKalle Valo 	 * For src ring, this is the last descriptor that was sent
108*d8899132SKalle Valo 	 * and completion processed by software.
109*d8899132SKalle Valo 	 *
110*d8899132SKalle Valo 	 * Regardless of src or dest ring, this is an invariant
111*d8899132SKalle Valo 	 * (modulo ring size):
112*d8899132SKalle Valo 	 *     write index >= read index >= sw_index
113*d8899132SKalle Valo 	 */
114*d8899132SKalle Valo 	unsigned int sw_index;
115*d8899132SKalle Valo 	/* cached copy */
116*d8899132SKalle Valo 	unsigned int write_index;
117*d8899132SKalle Valo 
118*d8899132SKalle Valo 	/* Start of DMA-coherent area reserved for descriptors */
119*d8899132SKalle Valo 	/* Host address space */
120*d8899132SKalle Valo 	void *base_addr_owner_space_unaligned;
121*d8899132SKalle Valo 	/* CE address space */
122*d8899132SKalle Valo 	u32 base_addr_ce_space_unaligned;
123*d8899132SKalle Valo 
124*d8899132SKalle Valo 	/* Actual start of descriptors.
125*d8899132SKalle Valo 	 * Aligned to descriptor-size boundary.
126*d8899132SKalle Valo 	 * Points into reserved DMA-coherent area, above.
127*d8899132SKalle Valo 	 */
128*d8899132SKalle Valo 	/* Host address space */
129*d8899132SKalle Valo 	void *base_addr_owner_space;
130*d8899132SKalle Valo 
131*d8899132SKalle Valo 	/* CE address space */
132*d8899132SKalle Valo 	u32 base_addr_ce_space;
133*d8899132SKalle Valo 
134*d8899132SKalle Valo 	/* HAL ring id */
135*d8899132SKalle Valo 	u32 hal_ring_id;
136*d8899132SKalle Valo 
137*d8899132SKalle Valo 	/* keep last */
138*d8899132SKalle Valo 	struct sk_buff *skb[];
139*d8899132SKalle Valo };
140*d8899132SKalle Valo 
141*d8899132SKalle Valo struct ath12k_ce_pipe {
142*d8899132SKalle Valo 	struct ath12k_base *ab;
143*d8899132SKalle Valo 	u16 pipe_num;
144*d8899132SKalle Valo 	unsigned int attr_flags;
145*d8899132SKalle Valo 	unsigned int buf_sz;
146*d8899132SKalle Valo 	unsigned int rx_buf_needed;
147*d8899132SKalle Valo 
148*d8899132SKalle Valo 	void (*send_cb)(struct ath12k_ce_pipe *pipe);
149*d8899132SKalle Valo 	void (*recv_cb)(struct ath12k_base *ab, struct sk_buff *skb);
150*d8899132SKalle Valo 
151*d8899132SKalle Valo 	struct tasklet_struct intr_tq;
152*d8899132SKalle Valo 	struct ath12k_ce_ring *src_ring;
153*d8899132SKalle Valo 	struct ath12k_ce_ring *dest_ring;
154*d8899132SKalle Valo 	struct ath12k_ce_ring *status_ring;
155*d8899132SKalle Valo 	u64 timestamp;
156*d8899132SKalle Valo };
157*d8899132SKalle Valo 
158*d8899132SKalle Valo struct ath12k_ce {
159*d8899132SKalle Valo 	struct ath12k_ce_pipe ce_pipe[CE_COUNT_MAX];
160*d8899132SKalle Valo 	/* Protects rings of all ce pipes */
161*d8899132SKalle Valo 	spinlock_t ce_lock;
162*d8899132SKalle Valo 	struct ath12k_hp_update_timer hp_timer[CE_COUNT_MAX];
163*d8899132SKalle Valo };
164*d8899132SKalle Valo 
165*d8899132SKalle Valo extern const struct ce_attr ath12k_host_ce_config_qcn9274[];
166*d8899132SKalle Valo extern const struct ce_attr ath12k_host_ce_config_wcn7850[];
167*d8899132SKalle Valo 
168*d8899132SKalle Valo void ath12k_ce_cleanup_pipes(struct ath12k_base *ab);
169*d8899132SKalle Valo void ath12k_ce_rx_replenish_retry(struct timer_list *t);
170*d8899132SKalle Valo void ath12k_ce_per_engine_service(struct ath12k_base *ab, u16 ce_id);
171*d8899132SKalle Valo int ath12k_ce_send(struct ath12k_base *ab, struct sk_buff *skb, u8 pipe_id,
172*d8899132SKalle Valo 		   u16 transfer_id);
173*d8899132SKalle Valo void ath12k_ce_rx_post_buf(struct ath12k_base *ab);
174*d8899132SKalle Valo int ath12k_ce_init_pipes(struct ath12k_base *ab);
175*d8899132SKalle Valo int ath12k_ce_alloc_pipes(struct ath12k_base *ab);
176*d8899132SKalle Valo void ath12k_ce_free_pipes(struct ath12k_base *ab);
177*d8899132SKalle Valo int ath12k_ce_get_attr_flags(struct ath12k_base *ab, int ce_id);
178*d8899132SKalle Valo void ath12k_ce_poll_send_completed(struct ath12k_base *ab, u8 pipe_id);
179*d8899132SKalle Valo void ath12k_ce_get_shadow_config(struct ath12k_base *ab,
180*d8899132SKalle Valo 				 u32 **shadow_cfg, u32 *shadow_cfg_len);
181*d8899132SKalle Valo #endif
182