1 /* SPDX-License-Identifier: BSD-3-Clause-Clear */ 2 /* 3 * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved. 4 */ 5 #ifndef ATH11K_RX_DESC_H 6 #define ATH11K_RX_DESC_H 7 8 enum rx_desc_rxpcu_filter { 9 RX_DESC_RXPCU_FILTER_PASS, 10 RX_DESC_RXPCU_FILTER_MONITOR_CLIENT, 11 RX_DESC_RXPCU_FILTER_MONITOR_OTHER, 12 }; 13 14 /* rxpcu_filter_pass 15 * This MPDU passed the normal frame filter programming of rxpcu. 16 * 17 * rxpcu_filter_monitor_client 18 * This MPDU did not pass the regular frame filter and would 19 * have been dropped, were it not for the frame fitting into the 20 * 'monitor_client' category. 21 * 22 * rxpcu_filter_monitor_other 23 * This MPDU did not pass the regular frame filter and also did 24 * not pass the rxpcu_monitor_client filter. It would have been 25 * dropped accept that it did pass the 'monitor_other' category. 26 */ 27 28 #define RX_DESC_INFO0_RXPCU_MPDU_FITLER GENMASK(1, 0) 29 #define RX_DESC_INFO0_SW_FRAME_GRP_ID GENMASK(8, 2) 30 31 enum rx_desc_sw_frame_grp_id { 32 RX_DESC_SW_FRAME_GRP_ID_NDP_FRAME, 33 RX_DESC_SW_FRAME_GRP_ID_MCAST_DATA, 34 RX_DESC_SW_FRAME_GRP_ID_UCAST_DATA, 35 RX_DESC_SW_FRAME_GRP_ID_NULL_DATA, 36 RX_DESC_SW_FRAME_GRP_ID_MGMT_0000, 37 RX_DESC_SW_FRAME_GRP_ID_MGMT_0001, 38 RX_DESC_SW_FRAME_GRP_ID_MGMT_0010, 39 RX_DESC_SW_FRAME_GRP_ID_MGMT_0011, 40 RX_DESC_SW_FRAME_GRP_ID_MGMT_0100, 41 RX_DESC_SW_FRAME_GRP_ID_MGMT_0101, 42 RX_DESC_SW_FRAME_GRP_ID_MGMT_0110, 43 RX_DESC_SW_FRAME_GRP_ID_MGMT_0111, 44 RX_DESC_SW_FRAME_GRP_ID_MGMT_1000, 45 RX_DESC_SW_FRAME_GRP_ID_MGMT_1001, 46 RX_DESC_SW_FRAME_GRP_ID_MGMT_1010, 47 RX_DESC_SW_FRAME_GRP_ID_MGMT_1011, 48 RX_DESC_SW_FRAME_GRP_ID_MGMT_1100, 49 RX_DESC_SW_FRAME_GRP_ID_MGMT_1101, 50 RX_DESC_SW_FRAME_GRP_ID_MGMT_1110, 51 RX_DESC_SW_FRAME_GRP_ID_MGMT_1111, 52 RX_DESC_SW_FRAME_GRP_ID_CTRL_0000, 53 RX_DESC_SW_FRAME_GRP_ID_CTRL_0001, 54 RX_DESC_SW_FRAME_GRP_ID_CTRL_0010, 55 RX_DESC_SW_FRAME_GRP_ID_CTRL_0011, 56 RX_DESC_SW_FRAME_GRP_ID_CTRL_0100, 57 RX_DESC_SW_FRAME_GRP_ID_CTRL_0101, 58 RX_DESC_SW_FRAME_GRP_ID_CTRL_0110, 59 RX_DESC_SW_FRAME_GRP_ID_CTRL_0111, 60 RX_DESC_SW_FRAME_GRP_ID_CTRL_1000, 61 RX_DESC_SW_FRAME_GRP_ID_CTRL_1001, 62 RX_DESC_SW_FRAME_GRP_ID_CTRL_1010, 63 RX_DESC_SW_FRAME_GRP_ID_CTRL_1011, 64 RX_DESC_SW_FRAME_GRP_ID_CTRL_1100, 65 RX_DESC_SW_FRAME_GRP_ID_CTRL_1101, 66 RX_DESC_SW_FRAME_GRP_ID_CTRL_1110, 67 RX_DESC_SW_FRAME_GRP_ID_CTRL_1111, 68 RX_DESC_SW_FRAME_GRP_ID_UNSUPPORTED, 69 RX_DESC_SW_FRAME_GRP_ID_PHY_ERR, 70 }; 71 72 enum rx_desc_decap_type { 73 RX_DESC_DECAP_TYPE_RAW, 74 RX_DESC_DECAP_TYPE_NATIVE_WIFI, 75 RX_DESC_DECAP_TYPE_ETHERNET2_DIX, 76 RX_DESC_DECAP_TYPE_8023, 77 }; 78 79 enum rx_desc_decrypt_status_code { 80 RX_DESC_DECRYPT_STATUS_CODE_OK, 81 RX_DESC_DECRYPT_STATUS_CODE_UNPROTECTED_FRAME, 82 RX_DESC_DECRYPT_STATUS_CODE_DATA_ERR, 83 RX_DESC_DECRYPT_STATUS_CODE_KEY_INVALID, 84 RX_DESC_DECRYPT_STATUS_CODE_PEER_ENTRY_INVALID, 85 RX_DESC_DECRYPT_STATUS_CODE_OTHER, 86 }; 87 88 #define RX_ATTENTION_INFO1_FIRST_MPDU BIT(0) 89 #define RX_ATTENTION_INFO1_RSVD_1A BIT(1) 90 #define RX_ATTENTION_INFO1_MCAST_BCAST BIT(2) 91 #define RX_ATTENTION_INFO1_AST_IDX_NOT_FOUND BIT(3) 92 #define RX_ATTENTION_INFO1_AST_IDX_TIMEDOUT BIT(4) 93 #define RX_ATTENTION_INFO1_POWER_MGMT BIT(5) 94 #define RX_ATTENTION_INFO1_NON_QOS BIT(6) 95 #define RX_ATTENTION_INFO1_NULL_DATA BIT(7) 96 #define RX_ATTENTION_INFO1_MGMT_TYPE BIT(8) 97 #define RX_ATTENTION_INFO1_CTRL_TYPE BIT(9) 98 #define RX_ATTENTION_INFO1_MORE_DATA BIT(10) 99 #define RX_ATTENTION_INFO1_EOSP BIT(11) 100 #define RX_ATTENTION_INFO1_A_MSDU_ERROR BIT(12) 101 #define RX_ATTENTION_INFO1_FRAGMENT BIT(13) 102 #define RX_ATTENTION_INFO1_ORDER BIT(14) 103 #define RX_ATTENTION_INFO1_CCE_MATCH BIT(15) 104 #define RX_ATTENTION_INFO1_OVERFLOW_ERR BIT(16) 105 #define RX_ATTENTION_INFO1_MSDU_LEN_ERR BIT(17) 106 #define RX_ATTENTION_INFO1_TCP_UDP_CKSUM_FAIL BIT(18) 107 #define RX_ATTENTION_INFO1_IP_CKSUM_FAIL BIT(19) 108 #define RX_ATTENTION_INFO1_SA_IDX_INVALID BIT(20) 109 #define RX_ATTENTION_INFO1_DA_IDX_INVALID BIT(21) 110 #define RX_ATTENTION_INFO1_RSVD_1B BIT(22) 111 #define RX_ATTENTION_INFO1_RX_IN_TX_DECRYPT_BYP BIT(23) 112 #define RX_ATTENTION_INFO1_ENCRYPT_REQUIRED BIT(24) 113 #define RX_ATTENTION_INFO1_DIRECTED BIT(25) 114 #define RX_ATTENTION_INFO1_BUFFER_FRAGMENT BIT(26) 115 #define RX_ATTENTION_INFO1_MPDU_LEN_ERR BIT(27) 116 #define RX_ATTENTION_INFO1_TKIP_MIC_ERR BIT(28) 117 #define RX_ATTENTION_INFO1_DECRYPT_ERR BIT(29) 118 #define RX_ATTENTION_INFO1_UNDECRYPT_FRAME_ERR BIT(30) 119 #define RX_ATTENTION_INFO1_FCS_ERR BIT(31) 120 121 #define RX_ATTENTION_INFO2_FLOW_IDX_TIMEOUT BIT(0) 122 #define RX_ATTENTION_INFO2_FLOW_IDX_INVALID BIT(1) 123 #define RX_ATTENTION_INFO2_WIFI_PARSER_ERR BIT(2) 124 #define RX_ATTENTION_INFO2_AMSDU_PARSER_ERR BIT(3) 125 #define RX_ATTENTION_INFO2_SA_IDX_TIMEOUT BIT(4) 126 #define RX_ATTENTION_INFO2_DA_IDX_TIMEOUT BIT(5) 127 #define RX_ATTENTION_INFO2_MSDU_LIMIT_ERR BIT(6) 128 #define RX_ATTENTION_INFO2_DA_IS_VALID BIT(7) 129 #define RX_ATTENTION_INFO2_DA_IS_MCBC BIT(8) 130 #define RX_ATTENTION_INFO2_SA_IS_VALID BIT(9) 131 #define RX_ATTENTION_INFO2_DCRYPT_STATUS_CODE GENMASK(12, 10) 132 #define RX_ATTENTION_INFO2_RX_BITMAP_NOT_UPDED BIT(13) 133 #define RX_ATTENTION_INFO2_MSDU_DONE BIT(31) 134 135 struct rx_attention { 136 __le16 info0; 137 __le16 phy_ppdu_id; 138 __le32 info1; 139 __le32 info2; 140 } __packed; 141 142 /* rx_attention 143 * 144 * rxpcu_mpdu_filter_in_category 145 * Field indicates what the reason was that this mpdu frame 146 * was allowed to come into the receive path by rxpcu. Values 147 * are defined in enum %RX_DESC_RXPCU_FILTER_*. 148 * 149 * sw_frame_group_id 150 * SW processes frames based on certain classifications. Values 151 * are defined in enum %RX_DESC_SW_FRAME_GRP_ID_*. 152 * 153 * phy_ppdu_id 154 * A ppdu counter value that PHY increments for every PPDU 155 * received. The counter value wraps around. 156 * 157 * first_mpdu 158 * Indicates the first MSDU of the PPDU. If both first_mpdu 159 * and last_mpdu are set in the MSDU then this is a not an 160 * A-MPDU frame but a stand alone MPDU. Interior MPDU in an 161 * A-MPDU shall have both first_mpdu and last_mpdu bits set to 162 * 0. The PPDU start status will only be valid when this bit 163 * is set. 164 * 165 * mcast_bcast 166 * Multicast / broadcast indicator. Only set when the MAC 167 * address 1 bit 0 is set indicating mcast/bcast and the BSSID 168 * matches one of the 4 BSSID registers. Only set when 169 * first_msdu is set. 170 * 171 * ast_index_not_found 172 * Only valid when first_msdu is set. Indicates no AST matching 173 * entries within the max search count. 174 * 175 * ast_index_timeout 176 * Only valid when first_msdu is set. Indicates an unsuccessful 177 * search in the address search table due to timeout. 178 * 179 * power_mgmt 180 * Power management bit set in the 802.11 header. Only set 181 * when first_msdu is set. 182 * 183 * non_qos 184 * Set if packet is not a non-QoS data frame. Only set when 185 * first_msdu is set. 186 * 187 * null_data 188 * Set if frame type indicates either null data or QoS null 189 * data format. Only set when first_msdu is set. 190 * 191 * mgmt_type 192 * Set if packet is a management packet. Only set when 193 * first_msdu is set. 194 * 195 * ctrl_type 196 * Set if packet is a control packet. Only set when first_msdu 197 * is set. 198 * 199 * more_data 200 * Set if more bit in frame control is set. Only set when 201 * first_msdu is set. 202 * 203 * eosp 204 * Set if the EOSP (end of service period) bit in the QoS 205 * control field is set. Only set when first_msdu is set. 206 * 207 * a_msdu_error 208 * Set if number of MSDUs in A-MSDU is above a threshold or if the 209 * size of the MSDU is invalid. This receive buffer will contain 210 * all of the remainder of MSDUs in this MPDU w/o decapsulation. 211 * 212 * fragment 213 * Indicates that this is an 802.11 fragment frame. This is 214 * set when either the more_frag bit is set in the frame 215 * control or the fragment number is not zero. Only set when 216 * first_msdu is set. 217 * 218 * order 219 * Set if the order bit in the frame control is set. Only set 220 * when first_msdu is set. 221 * 222 * cce_match 223 * Indicates that this status has a corresponding MSDU that 224 * requires FW processing. The OLE will have classification 225 * ring mask registers which will indicate the ring(s) for 226 * packets and descriptors which need FW attention. 227 * 228 * overflow_err 229 * PCU Receive FIFO does not have enough space to store the 230 * full receive packet. Enough space is reserved in the 231 * receive FIFO for the status is written. This MPDU remaining 232 * packets in the PPDU will be filtered and no Ack response 233 * will be transmitted. 234 * 235 * msdu_length_err 236 * Indicates that the MSDU length from the 802.3 encapsulated 237 * length field extends beyond the MPDU boundary. 238 * 239 * tcp_udp_chksum_fail 240 * Indicates that the computed checksum (tcp_udp_chksum) did 241 * not match the checksum in the TCP/UDP header. 242 * 243 * ip_chksum_fail 244 * Indicates that the computed checksum did not match the 245 * checksum in the IP header. 246 * 247 * sa_idx_invalid 248 * Indicates no matching entry was found in the address search 249 * table for the source MAC address. 250 * 251 * da_idx_invalid 252 * Indicates no matching entry was found in the address search 253 * table for the destination MAC address. 254 * 255 * rx_in_tx_decrypt_byp 256 * Indicates that RX packet is not decrypted as Crypto is busy 257 * with TX packet processing. 258 * 259 * encrypt_required 260 * Indicates that this data type frame is not encrypted even if 261 * the policy for this MPDU requires encryption as indicated in 262 * the peer table key type. 263 * 264 * directed 265 * MPDU is a directed packet which means that the RA matched 266 * our STA addresses. In proxySTA it means that the TA matched 267 * an entry in our address search table with the corresponding 268 * 'no_ack' bit is the address search entry cleared. 269 * 270 * buffer_fragment 271 * Indicates that at least one of the rx buffers has been 272 * fragmented. If set the FW should look at the rx_frag_info 273 * descriptor described below. 274 * 275 * mpdu_length_err 276 * Indicates that the MPDU was pre-maturely terminated 277 * resulting in a truncated MPDU. Don't trust the MPDU length 278 * field. 279 * 280 * tkip_mic_err 281 * Indicates that the MPDU Michael integrity check failed 282 * 283 * decrypt_err 284 * Indicates that the MPDU decrypt integrity check failed 285 * 286 * fcs_err 287 * Indicates that the MPDU FCS check failed 288 * 289 * flow_idx_timeout 290 * Indicates an unsuccessful flow search due to the expiring of 291 * the search timer. 292 * 293 * flow_idx_invalid 294 * flow id is not valid. 295 * 296 * amsdu_parser_error 297 * A-MSDU could not be properly de-agregated. 298 * 299 * sa_idx_timeout 300 * Indicates an unsuccessful search for the source MAC address 301 * due to the expiring of the search timer. 302 * 303 * da_idx_timeout 304 * Indicates an unsuccessful search for the destination MAC 305 * address due to the expiring of the search timer. 306 * 307 * msdu_limit_error 308 * Indicates that the MSDU threshold was exceeded and thus 309 * all the rest of the MSDUs will not be scattered and will not 310 * be decasulated but will be DMA'ed in RAW format as a single 311 * MSDU buffer. 312 * 313 * da_is_valid 314 * Indicates that OLE found a valid DA entry. 315 * 316 * da_is_mcbc 317 * Field Only valid if da_is_valid is set. Indicates the DA address 318 * was a Multicast or Broadcast address. 319 * 320 * sa_is_valid 321 * Indicates that OLE found a valid SA entry. 322 * 323 * decrypt_status_code 324 * Field provides insight into the decryption performed. Values are 325 * defined in enum %RX_DESC_DECRYPT_STATUS_CODE*. 326 * 327 * rx_bitmap_not_updated 328 * Frame is received, but RXPCU could not update the receive bitmap 329 * due to (temporary) fifo constraints. 330 * 331 * msdu_done 332 * If set indicates that the RX packet data, RX header data, RX 333 * PPDU start descriptor, RX MPDU start/end descriptor, RX MSDU 334 * start/end descriptors and RX Attention descriptor are all 335 * valid. This bit must be in the last octet of the 336 * descriptor. 337 */ 338 339 #define RX_MPDU_START_INFO0_NDP_FRAME BIT(9) 340 #define RX_MPDU_START_INFO0_PHY_ERR BIT(10) 341 #define RX_MPDU_START_INFO0_PHY_ERR_MPDU_HDR BIT(11) 342 #define RX_MPDU_START_INFO0_PROTO_VER_ERR BIT(12) 343 #define RX_MPDU_START_INFO0_AST_LOOKUP_VALID BIT(13) 344 345 #define RX_MPDU_START_INFO1_MPDU_FCTRL_VALID BIT(0) 346 #define RX_MPDU_START_INFO1_MPDU_DUR_VALID BIT(1) 347 #define RX_MPDU_START_INFO1_MAC_ADDR1_VALID BIT(2) 348 #define RX_MPDU_START_INFO1_MAC_ADDR2_VALID BIT(3) 349 #define RX_MPDU_START_INFO1_MAC_ADDR3_VALID BIT(4) 350 #define RX_MPDU_START_INFO1_MAC_ADDR4_VALID BIT(5) 351 #define RX_MPDU_START_INFO1_MPDU_SEQ_CTRL_VALID BIT(6) 352 #define RX_MPDU_START_INFO1_MPDU_QOS_CTRL_VALID BIT(7) 353 #define RX_MPDU_START_INFO1_MPDU_HT_CTRL_VALID BIT(8) 354 #define RX_MPDU_START_INFO1_ENCRYPT_INFO_VALID BIT(9) 355 #define RX_MPDU_START_INFO1_MPDU_FRAG_NUMBER GENMASK(13, 10) 356 #define RX_MPDU_START_INFO1_MORE_FRAG_FLAG BIT(14) 357 #define RX_MPDU_START_INFO1_FROM_DS BIT(16) 358 #define RX_MPDU_START_INFO1_TO_DS BIT(17) 359 #define RX_MPDU_START_INFO1_ENCRYPTED BIT(18) 360 #define RX_MPDU_START_INFO1_MPDU_RETRY BIT(19) 361 #define RX_MPDU_START_INFO1_MPDU_SEQ_NUM GENMASK(31, 20) 362 363 #define RX_MPDU_START_INFO2_EPD_EN BIT(0) 364 #define RX_MPDU_START_INFO2_ALL_FRAME_ENCPD BIT(1) 365 #define RX_MPDU_START_INFO2_ENC_TYPE GENMASK(5, 2) 366 #define RX_MPDU_START_INFO2_VAR_WEP_KEY_WIDTH GENMASK(7, 6) 367 #define RX_MPDU_START_INFO2_MESH_STA BIT(8) 368 #define RX_MPDU_START_INFO2_BSSID_HIT BIT(9) 369 #define RX_MPDU_START_INFO2_BSSID_NUM GENMASK(13, 10) 370 #define RX_MPDU_START_INFO2_TID GENMASK(17, 14) 371 372 #define RX_MPDU_START_INFO3_REO_DEST_IND GENMASK(4, 0) 373 #define RX_MPDU_START_INFO3_FLOW_ID_TOEPLITZ BIT(7) 374 #define RX_MPDU_START_INFO3_PKT_SEL_FP_UCAST_DATA BIT(8) 375 #define RX_MPDU_START_INFO3_PKT_SEL_FP_MCAST_DATA BIT(9) 376 #define RX_MPDU_START_INFO3_PKT_SEL_FP_CTRL_BAR BIT(10) 377 #define RX_MPDU_START_INFO3_RXDMA0_SRC_RING_SEL GENMASK(12, 11) 378 #define RX_MPDU_START_INFO3_RXDMA0_DST_RING_SEL GENMASK(14, 13) 379 380 #define RX_MPDU_START_INFO4_REO_QUEUE_DESC_HI GENMASK(7, 0) 381 #define RX_MPDU_START_INFO4_RECV_QUEUE_NUM GENMASK(23, 8) 382 #define RX_MPDU_START_INFO4_PRE_DELIM_ERR_WARN BIT(24) 383 #define RX_MPDU_START_INFO4_FIRST_DELIM_ERR BIT(25) 384 385 #define RX_MPDU_START_INFO5_KEY_ID GENMASK(7, 0) 386 #define RX_MPDU_START_INFO5_NEW_PEER_ENTRY BIT(8) 387 #define RX_MPDU_START_INFO5_DECRYPT_NEEDED BIT(9) 388 #define RX_MPDU_START_INFO5_DECAP_TYPE GENMASK(11, 10) 389 #define RX_MPDU_START_INFO5_VLAN_TAG_C_PADDING BIT(12) 390 #define RX_MPDU_START_INFO5_VLAN_TAG_S_PADDING BIT(13) 391 #define RX_MPDU_START_INFO5_STRIP_VLAN_TAG_C BIT(14) 392 #define RX_MPDU_START_INFO5_STRIP_VLAN_TAG_S BIT(15) 393 #define RX_MPDU_START_INFO5_PRE_DELIM_COUNT GENMASK(27, 16) 394 #define RX_MPDU_START_INFO5_AMPDU_FLAG BIT(28) 395 #define RX_MPDU_START_INFO5_BAR_FRAME BIT(29) 396 397 #define RX_MPDU_START_INFO6_MPDU_LEN GENMASK(13, 0) 398 #define RX_MPDU_START_INFO6_FIRST_MPDU BIT(14) 399 #define RX_MPDU_START_INFO6_MCAST_BCAST BIT(15) 400 #define RX_MPDU_START_INFO6_AST_IDX_NOT_FOUND BIT(16) 401 #define RX_MPDU_START_INFO6_AST_IDX_TIMEOUT BIT(17) 402 #define RX_MPDU_START_INFO6_POWER_MGMT BIT(18) 403 #define RX_MPDU_START_INFO6_NON_QOS BIT(19) 404 #define RX_MPDU_START_INFO6_NULL_DATA BIT(20) 405 #define RX_MPDU_START_INFO6_MGMT_TYPE BIT(21) 406 #define RX_MPDU_START_INFO6_CTRL_TYPE BIT(22) 407 #define RX_MPDU_START_INFO6_MORE_DATA BIT(23) 408 #define RX_MPDU_START_INFO6_EOSP BIT(24) 409 #define RX_MPDU_START_INFO6_FRAGMENT BIT(25) 410 #define RX_MPDU_START_INFO6_ORDER BIT(26) 411 #define RX_MPDU_START_INFO6_UAPSD_TRIGGER BIT(27) 412 #define RX_MPDU_START_INFO6_ENCRYPT_REQUIRED BIT(28) 413 #define RX_MPDU_START_INFO6_DIRECTED BIT(29) 414 415 #define RX_MPDU_START_RAW_MPDU BIT(0) 416 417 struct rx_mpdu_start_ipq8074 { 418 __le16 info0; 419 __le16 phy_ppdu_id; 420 __le16 ast_index; 421 __le16 sw_peer_id; 422 __le32 info1; 423 __le32 info2; 424 __le32 pn[4]; 425 __le32 peer_meta_data; 426 __le32 info3; 427 __le32 reo_queue_desc_lo; 428 __le32 info4; 429 __le32 info5; 430 __le32 info6; 431 __le16 frame_ctrl; 432 __le16 duration; 433 u8 addr1[ETH_ALEN]; 434 u8 addr2[ETH_ALEN]; 435 u8 addr3[ETH_ALEN]; 436 __le16 seq_ctrl; 437 u8 addr4[ETH_ALEN]; 438 __le16 qos_ctrl; 439 __le32 ht_ctrl; 440 __le32 raw; 441 } __packed; 442 443 #define RX_MPDU_START_INFO7_REO_DEST_IND GENMASK(4, 0) 444 #define RX_MPDU_START_INFO7_LMAC_PEER_ID_MSB GENMASK(6, 5) 445 #define RX_MPDU_START_INFO7_FLOW_ID_TOEPLITZ BIT(7) 446 #define RX_MPDU_START_INFO7_PKT_SEL_FP_UCAST_DATA BIT(8) 447 #define RX_MPDU_START_INFO7_PKT_SEL_FP_MCAST_DATA BIT(9) 448 #define RX_MPDU_START_INFO7_PKT_SEL_FP_CTRL_BAR BIT(10) 449 #define RX_MPDU_START_INFO7_RXDMA0_SRC_RING_SEL GENMASK(12, 11) 450 #define RX_MPDU_START_INFO7_RXDMA0_DST_RING_SEL GENMASK(14, 13) 451 452 #define RX_MPDU_START_INFO8_REO_QUEUE_DESC_HI GENMASK(7, 0) 453 #define RX_MPDU_START_INFO8_RECV_QUEUE_NUM GENMASK(23, 8) 454 #define RX_MPDU_START_INFO8_PRE_DELIM_ERR_WARN BIT(24) 455 #define RX_MPDU_START_INFO8_FIRST_DELIM_ERR BIT(25) 456 457 #define RX_MPDU_START_INFO9_EPD_EN BIT(0) 458 #define RX_MPDU_START_INFO9_ALL_FRAME_ENCPD BIT(1) 459 #define RX_MPDU_START_INFO9_ENC_TYPE GENMASK(5, 2) 460 #define RX_MPDU_START_INFO9_VAR_WEP_KEY_WIDTH GENMASK(7, 6) 461 #define RX_MPDU_START_INFO9_MESH_STA GENMASK(9, 8) 462 #define RX_MPDU_START_INFO9_BSSID_HIT BIT(10) 463 #define RX_MPDU_START_INFO9_BSSID_NUM GENMASK(14, 11) 464 #define RX_MPDU_START_INFO9_TID GENMASK(18, 15) 465 466 #define RX_MPDU_START_INFO10_RXPCU_MPDU_FLTR GENMASK(1, 0) 467 #define RX_MPDU_START_INFO10_SW_FRAME_GRP_ID GENMASK(8, 2) 468 #define RX_MPDU_START_INFO10_NDP_FRAME BIT(9) 469 #define RX_MPDU_START_INFO10_PHY_ERR BIT(10) 470 #define RX_MPDU_START_INFO10_PHY_ERR_MPDU_HDR BIT(11) 471 #define RX_MPDU_START_INFO10_PROTO_VER_ERR BIT(12) 472 #define RX_MPDU_START_INFO10_AST_LOOKUP_VALID BIT(13) 473 474 #define RX_MPDU_START_INFO11_MPDU_FCTRL_VALID BIT(0) 475 #define RX_MPDU_START_INFO11_MPDU_DUR_VALID BIT(1) 476 #define RX_MPDU_START_INFO11_MAC_ADDR1_VALID BIT(2) 477 #define RX_MPDU_START_INFO11_MAC_ADDR2_VALID BIT(3) 478 #define RX_MPDU_START_INFO11_MAC_ADDR3_VALID BIT(4) 479 #define RX_MPDU_START_INFO11_MAC_ADDR4_VALID BIT(5) 480 #define RX_MPDU_START_INFO11_MPDU_SEQ_CTRL_VALID BIT(6) 481 #define RX_MPDU_START_INFO11_MPDU_QOS_CTRL_VALID BIT(7) 482 #define RX_MPDU_START_INFO11_MPDU_HT_CTRL_VALID BIT(8) 483 #define RX_MPDU_START_INFO11_ENCRYPT_INFO_VALID BIT(9) 484 #define RX_MPDU_START_INFO11_MPDU_FRAG_NUMBER GENMASK(13, 10) 485 #define RX_MPDU_START_INFO11_MORE_FRAG_FLAG BIT(14) 486 #define RX_MPDU_START_INFO11_FROM_DS BIT(16) 487 #define RX_MPDU_START_INFO11_TO_DS BIT(17) 488 #define RX_MPDU_START_INFO11_ENCRYPTED BIT(18) 489 #define RX_MPDU_START_INFO11_MPDU_RETRY BIT(19) 490 #define RX_MPDU_START_INFO11_MPDU_SEQ_NUM GENMASK(31, 20) 491 492 #define RX_MPDU_START_INFO12_KEY_ID GENMASK(7, 0) 493 #define RX_MPDU_START_INFO12_NEW_PEER_ENTRY BIT(8) 494 #define RX_MPDU_START_INFO12_DECRYPT_NEEDED BIT(9) 495 #define RX_MPDU_START_INFO12_DECAP_TYPE GENMASK(11, 10) 496 #define RX_MPDU_START_INFO12_VLAN_TAG_C_PADDING BIT(12) 497 #define RX_MPDU_START_INFO12_VLAN_TAG_S_PADDING BIT(13) 498 #define RX_MPDU_START_INFO12_STRIP_VLAN_TAG_C BIT(14) 499 #define RX_MPDU_START_INFO12_STRIP_VLAN_TAG_S BIT(15) 500 #define RX_MPDU_START_INFO12_PRE_DELIM_COUNT GENMASK(27, 16) 501 #define RX_MPDU_START_INFO12_AMPDU_FLAG BIT(28) 502 #define RX_MPDU_START_INFO12_BAR_FRAME BIT(29) 503 #define RX_MPDU_START_INFO12_RAW_MPDU BIT(30) 504 505 #define RX_MPDU_START_INFO13_MPDU_LEN GENMASK(13, 0) 506 #define RX_MPDU_START_INFO13_FIRST_MPDU BIT(14) 507 #define RX_MPDU_START_INFO13_MCAST_BCAST BIT(15) 508 #define RX_MPDU_START_INFO13_AST_IDX_NOT_FOUND BIT(16) 509 #define RX_MPDU_START_INFO13_AST_IDX_TIMEOUT BIT(17) 510 #define RX_MPDU_START_INFO13_POWER_MGMT BIT(18) 511 #define RX_MPDU_START_INFO13_NON_QOS BIT(19) 512 #define RX_MPDU_START_INFO13_NULL_DATA BIT(20) 513 #define RX_MPDU_START_INFO13_MGMT_TYPE BIT(21) 514 #define RX_MPDU_START_INFO13_CTRL_TYPE BIT(22) 515 #define RX_MPDU_START_INFO13_MORE_DATA BIT(23) 516 #define RX_MPDU_START_INFO13_EOSP BIT(24) 517 #define RX_MPDU_START_INFO13_FRAGMENT BIT(25) 518 #define RX_MPDU_START_INFO13_ORDER BIT(26) 519 #define RX_MPDU_START_INFO13_UAPSD_TRIGGER BIT(27) 520 #define RX_MPDU_START_INFO13_ENCRYPT_REQUIRED BIT(28) 521 #define RX_MPDU_START_INFO13_DIRECTED BIT(29) 522 #define RX_MPDU_START_INFO13_AMSDU_PRESENT BIT(30) 523 524 struct rx_mpdu_start_qcn9074 { 525 __le32 info7; 526 __le32 reo_queue_desc_lo; 527 __le32 info8; 528 __le32 pn[4]; 529 __le32 info9; 530 __le32 peer_meta_data; 531 __le16 info10; 532 __le16 phy_ppdu_id; 533 __le16 ast_index; 534 __le16 sw_peer_id; 535 __le32 info11; 536 __le32 info12; 537 __le32 info13; 538 __le16 frame_ctrl; 539 __le16 duration; 540 u8 addr1[ETH_ALEN]; 541 u8 addr2[ETH_ALEN]; 542 u8 addr3[ETH_ALEN]; 543 __le16 seq_ctrl; 544 u8 addr4[ETH_ALEN]; 545 __le16 qos_ctrl; 546 __le32 ht_ctrl; 547 } __packed; 548 549 /* rx_mpdu_start 550 * 551 * rxpcu_mpdu_filter_in_category 552 * Field indicates what the reason was that this mpdu frame 553 * was allowed to come into the receive path by rxpcu. Values 554 * are defined in enum %RX_DESC_RXPCU_FILTER_*. 555 * Note: for ndp frame, if it was expected because the preceding 556 * NDPA was filter_pass, the setting rxpcu_filter_pass will be 557 * used. This setting will also be used for every ndp frame in 558 * case Promiscuous mode is enabled. 559 * 560 * sw_frame_group_id 561 * SW processes frames based on certain classifications. Values 562 * are defined in enum %RX_DESC_SW_FRAME_GRP_ID_*. 563 * 564 * ndp_frame 565 * Indicates that the received frame was an NDP frame. 566 * 567 * phy_err 568 * Indicates that PHY error was received before MAC received data. 569 * 570 * phy_err_during_mpdu_header 571 * PHY error was received before MAC received the complete MPDU 572 * header which was needed for proper decoding. 573 * 574 * protocol_version_err 575 * RXPCU detected a version error in the frame control field. 576 * 577 * ast_based_lookup_valid 578 * AST based lookup for this frame has found a valid result. 579 * 580 * phy_ppdu_id 581 * A ppdu counter value that PHY increments for every PPDU 582 * received. The counter value wraps around. 583 * 584 * ast_index 585 * This field indicates the index of the AST entry corresponding 586 * to this MPDU. It is provided by the GSE module instantiated in 587 * RXPCU. A value of 0xFFFF indicates an invalid AST index. 588 * 589 * sw_peer_id 590 * This field indicates a unique peer identifier. It is set equal 591 * to field 'sw_peer_id' from the AST entry. 592 * 593 * mpdu_frame_control_valid, mpdu_duration_valid, mpdu_qos_control_valid, 594 * mpdu_ht_control_valid, frame_encryption_info_valid 595 * Indicates that each fields have valid entries. 596 * 597 * mac_addr_adx_valid 598 * Corresponding mac_addr_adx_{lo/hi} has valid entries. 599 * 600 * from_ds, to_ds 601 * Valid only when mpdu_frame_control_valid is set. Indicates that 602 * frame is received from DS and sent to DS. 603 * 604 * encrypted 605 * Protected bit from the frame control. 606 * 607 * mpdu_retry 608 * Retry bit from frame control. Only valid when first_msdu is set. 609 * 610 * mpdu_sequence_number 611 * The sequence number from the 802.11 header. 612 * 613 * epd_en 614 * If set, use EPD instead of LPD. 615 * 616 * all_frames_shall_be_encrypted 617 * If set, all frames (data only?) shall be encrypted. If not, 618 * RX CRYPTO shall set an error flag. 619 * 620 * encrypt_type 621 * Values are defined in enum %HAL_ENCRYPT_TYPE_. 622 * 623 * mesh_sta 624 * Indicates a Mesh (11s) STA. 625 * 626 * bssid_hit 627 * BSSID of the incoming frame matched one of the 8 BSSID 628 * register values. 629 * 630 * bssid_number 631 * This number indicates which one out of the 8 BSSID register 632 * values matched the incoming frame. 633 * 634 * tid 635 * TID field in the QoS control field 636 * 637 * pn 638 * The PN number. 639 * 640 * peer_meta_data 641 * Meta data that SW has programmed in the Peer table entry 642 * of the transmitting STA. 643 * 644 * rx_reo_queue_desc_addr_lo 645 * Address (lower 32 bits) of the REO queue descriptor. 646 * 647 * rx_reo_queue_desc_addr_hi 648 * Address (upper 8 bits) of the REO queue descriptor. 649 * 650 * receive_queue_number 651 * Indicates the MPDU queue ID to which this MPDU link 652 * descriptor belongs. 653 * 654 * pre_delim_err_warning 655 * Indicates that a delimiter FCS error was found in between the 656 * previous MPDU and this MPDU. Note that this is just a warning, 657 * and does not mean that this MPDU is corrupted in any way. If 658 * it is, there will be other errors indicated such as FCS or 659 * decrypt errors. 660 * 661 * first_delim_err 662 * Indicates that the first delimiter had a FCS failure. 663 * 664 * key_id 665 * The key ID octet from the IV. 666 * 667 * new_peer_entry 668 * Set if new RX_PEER_ENTRY TLV follows. If clear, RX_PEER_ENTRY 669 * doesn't follow so RX DECRYPTION module either uses old peer 670 * entry or not decrypt. 671 * 672 * decrypt_needed 673 * When RXPCU sets bit 'ast_index_not_found or ast_index_timeout', 674 * RXPCU will also ensure that this bit is NOT set. CRYPTO for that 675 * reason only needs to evaluate this bit and non of the other ones 676 * 677 * decap_type 678 * Used by the OLE during decapsulation. Values are defined in 679 * enum %MPDU_START_DECAP_TYPE_*. 680 * 681 * rx_insert_vlan_c_tag_padding 682 * rx_insert_vlan_s_tag_padding 683 * Insert 4 byte of all zeros as VLAN tag or double VLAN tag if 684 * the rx payload does not have VLAN. 685 * 686 * strip_vlan_c_tag_decap 687 * strip_vlan_s_tag_decap 688 * Strip VLAN or double VLAN during decapsulation. 689 * 690 * pre_delim_count 691 * The number of delimiters before this MPDU. Note that this 692 * number is cleared at PPDU start. If this MPDU is the first 693 * received MPDU in the PPDU and this MPDU gets filtered-in, 694 * this field will indicate the number of delimiters located 695 * after the last MPDU in the previous PPDU. 696 * 697 * If this MPDU is located after the first received MPDU in 698 * an PPDU, this field will indicate the number of delimiters 699 * located between the previous MPDU and this MPDU. 700 * 701 * ampdu_flag 702 * Received frame was part of an A-MPDU. 703 * 704 * bar_frame 705 * Received frame is a BAR frame 706 * 707 * mpdu_length 708 * MPDU length before decapsulation. 709 * 710 * first_mpdu..directed 711 * See definition in RX attention descriptor 712 * 713 */ 714 715 enum rx_msdu_start_pkt_type { 716 RX_MSDU_START_PKT_TYPE_11A, 717 RX_MSDU_START_PKT_TYPE_11B, 718 RX_MSDU_START_PKT_TYPE_11N, 719 RX_MSDU_START_PKT_TYPE_11AC, 720 RX_MSDU_START_PKT_TYPE_11AX, 721 }; 722 723 enum rx_msdu_start_sgi { 724 RX_MSDU_START_SGI_0_8_US, 725 RX_MSDU_START_SGI_0_4_US, 726 RX_MSDU_START_SGI_1_6_US, 727 RX_MSDU_START_SGI_3_2_US, 728 }; 729 730 enum rx_msdu_start_recv_bw { 731 RX_MSDU_START_RECV_BW_20MHZ, 732 RX_MSDU_START_RECV_BW_40MHZ, 733 RX_MSDU_START_RECV_BW_80MHZ, 734 RX_MSDU_START_RECV_BW_160MHZ, 735 }; 736 737 enum rx_msdu_start_reception_type { 738 RX_MSDU_START_RECEPTION_TYPE_SU, 739 RX_MSDU_START_RECEPTION_TYPE_DL_MU_MIMO, 740 RX_MSDU_START_RECEPTION_TYPE_DL_MU_OFDMA, 741 RX_MSDU_START_RECEPTION_TYPE_DL_MU_OFDMA_MIMO, 742 RX_MSDU_START_RECEPTION_TYPE_UL_MU_MIMO, 743 RX_MSDU_START_RECEPTION_TYPE_UL_MU_OFDMA, 744 RX_MSDU_START_RECEPTION_TYPE_UL_MU_OFDMA_MIMO, 745 }; 746 747 #define RX_MSDU_START_INFO1_MSDU_LENGTH GENMASK(13, 0) 748 #define RX_MSDU_START_INFO1_RSVD_1A BIT(14) 749 #define RX_MSDU_START_INFO1_IPSEC_ESP BIT(15) 750 #define RX_MSDU_START_INFO1_L3_OFFSET GENMASK(22, 16) 751 #define RX_MSDU_START_INFO1_IPSEC_AH BIT(23) 752 #define RX_MSDU_START_INFO1_L4_OFFSET GENMASK(31, 24) 753 754 #define RX_MSDU_START_INFO2_MSDU_NUMBER GENMASK(7, 0) 755 #define RX_MSDU_START_INFO2_DECAP_TYPE GENMASK(9, 8) 756 #define RX_MSDU_START_INFO2_IPV4 BIT(10) 757 #define RX_MSDU_START_INFO2_IPV6 BIT(11) 758 #define RX_MSDU_START_INFO2_TCP BIT(12) 759 #define RX_MSDU_START_INFO2_UDP BIT(13) 760 #define RX_MSDU_START_INFO2_IP_FRAG BIT(14) 761 #define RX_MSDU_START_INFO2_TCP_ONLY_ACK BIT(15) 762 #define RX_MSDU_START_INFO2_DA_IS_BCAST_MCAST BIT(16) 763 #define RX_MSDU_START_INFO2_SELECTED_TOEPLITZ_HASH GENMASK(18, 17) 764 #define RX_MSDU_START_INFO2_IP_FIXED_HDR_VALID BIT(19) 765 #define RX_MSDU_START_INFO2_IP_EXTN_HDR_VALID BIT(20) 766 #define RX_MSDU_START_INFO2_IP_TCP_UDP_HDR_VALID BIT(21) 767 #define RX_MSDU_START_INFO2_MESH_CTRL_PRESENT BIT(22) 768 #define RX_MSDU_START_INFO2_LDPC BIT(23) 769 #define RX_MSDU_START_INFO2_IP4_IP6_NXT_HDR GENMASK(31, 24) 770 #define RX_MSDU_START_INFO2_DECAP_FORMAT GENMASK(9, 8) 771 772 #define RX_MSDU_START_INFO3_USER_RSSI GENMASK(7, 0) 773 #define RX_MSDU_START_INFO3_PKT_TYPE GENMASK(11, 8) 774 #define RX_MSDU_START_INFO3_STBC BIT(12) 775 #define RX_MSDU_START_INFO3_SGI GENMASK(14, 13) 776 #define RX_MSDU_START_INFO3_RATE_MCS GENMASK(18, 15) 777 #define RX_MSDU_START_INFO3_RECV_BW GENMASK(20, 19) 778 #define RX_MSDU_START_INFO3_RECEPTION_TYPE GENMASK(23, 21) 779 #define RX_MSDU_START_INFO3_MIMO_SS_BITMAP GENMASK(31, 24) 780 781 struct rx_msdu_start_ipq8074 { 782 __le16 info0; 783 __le16 phy_ppdu_id; 784 __le32 info1; 785 __le32 info2; 786 __le32 toeplitz_hash; 787 __le32 flow_id_toeplitz; 788 __le32 info3; 789 __le32 ppdu_start_timestamp; 790 __le32 phy_meta_data; 791 } __packed; 792 793 struct rx_msdu_start_qcn9074 { 794 __le16 info0; 795 __le16 phy_ppdu_id; 796 __le32 info1; 797 __le32 info2; 798 __le32 toeplitz_hash; 799 __le32 flow_id_toeplitz; 800 __le32 info3; 801 __le32 ppdu_start_timestamp; 802 __le32 phy_meta_data; 803 __le16 vlan_ctag_c1; 804 __le16 vlan_stag_c1; 805 } __packed; 806 807 /* rx_msdu_start 808 * 809 * rxpcu_mpdu_filter_in_category 810 * Field indicates what the reason was that this mpdu frame 811 * was allowed to come into the receive path by rxpcu. Values 812 * are defined in enum %RX_DESC_RXPCU_FILTER_*. 813 * 814 * sw_frame_group_id 815 * SW processes frames based on certain classifications. Values 816 * are defined in enum %RX_DESC_SW_FRAME_GRP_ID_*. 817 * 818 * phy_ppdu_id 819 * A ppdu counter value that PHY increments for every PPDU 820 * received. The counter value wraps around. 821 * 822 * msdu_length 823 * MSDU length in bytes after decapsulation. 824 * 825 * ipsec_esp 826 * Set if IPv4/v6 packet is using IPsec ESP. 827 * 828 * l3_offset 829 * Depending upon mode bit, this field either indicates the 830 * L3 offset in bytes from the start of the RX_HEADER or the IP 831 * offset in bytes from the start of the packet after 832 * decapsulation. The latter is only valid if ipv4_proto or 833 * ipv6_proto is set. 834 * 835 * ipsec_ah 836 * Set if IPv4/v6 packet is using IPsec AH 837 * 838 * l4_offset 839 * Depending upon mode bit, this field either indicates the 840 * L4 offset nin bytes from the start of RX_HEADER (only valid 841 * if either ipv4_proto or ipv6_proto is set to 1) or indicates 842 * the offset in bytes to the start of TCP or UDP header from 843 * the start of the IP header after decapsulation (Only valid if 844 * tcp_proto or udp_proto is set). The value 0 indicates that 845 * the offset is longer than 127 bytes. 846 * 847 * msdu_number 848 * Indicates the MSDU number within a MPDU. This value is 849 * reset to zero at the start of each MPDU. If the number of 850 * MSDU exceeds 255 this number will wrap using modulo 256. 851 * 852 * decap_type 853 * Indicates the format after decapsulation. Values are defined in 854 * enum %MPDU_START_DECAP_TYPE_*. 855 * 856 * ipv4_proto 857 * Set if L2 layer indicates IPv4 protocol. 858 * 859 * ipv6_proto 860 * Set if L2 layer indicates IPv6 protocol. 861 * 862 * tcp_proto 863 * Set if the ipv4_proto or ipv6_proto are set and the IP protocol 864 * indicates TCP. 865 * 866 * udp_proto 867 * Set if the ipv4_proto or ipv6_proto are set and the IP protocol 868 * indicates UDP. 869 * 870 * ip_frag 871 * Indicates that either the IP More frag bit is set or IP frag 872 * number is non-zero. If set indicates that this is a fragmented 873 * IP packet. 874 * 875 * tcp_only_ack 876 * Set if only the TCP Ack bit is set in the TCP flags and if 877 * the TCP payload is 0. 878 * 879 * da_is_bcast_mcast 880 * The destination address is broadcast or multicast. 881 * 882 * toeplitz_hash 883 * Actual chosen Hash. 884 * 0 - Toeplitz hash of 2-tuple (IP source address, IP 885 * destination address) 886 * 1 - Toeplitz hash of 4-tuple (IP source address, 887 * IP destination address, L4 (TCP/UDP) source port, 888 * L4 (TCP/UDP) destination port) 889 * 2 - Toeplitz of flow_id 890 * 3 - Zero is used 891 * 892 * ip_fixed_header_valid 893 * Fixed 20-byte IPv4 header or 40-byte IPv6 header parsed 894 * fully within first 256 bytes of the packet 895 * 896 * ip_extn_header_valid 897 * IPv6/IPv6 header, including IPv4 options and 898 * recognizable extension headers parsed fully within first 256 899 * bytes of the packet 900 * 901 * tcp_udp_header_valid 902 * Fixed 20-byte TCP (excluding TCP options) or 8-byte UDP 903 * header parsed fully within first 256 bytes of the packet 904 * 905 * mesh_control_present 906 * When set, this MSDU includes the 'Mesh Control' field 907 * 908 * ldpc 909 * 910 * ip4_protocol_ip6_next_header 911 * For IPv4, this is the 8 bit protocol field set). For IPv6 this 912 * is the 8 bit next_header field. 913 * 914 * toeplitz_hash_2_or_4 915 * Controlled by RxOLE register - If register bit set to 0, 916 * Toeplitz hash is computed over 2-tuple IPv4 or IPv6 src/dest 917 * addresses; otherwise, toeplitz hash is computed over 4-tuple 918 * IPv4 or IPv6 src/dest addresses and src/dest ports. 919 * 920 * flow_id_toeplitz 921 * Toeplitz hash of 5-tuple 922 * {IP source address, IP destination address, IP source port, IP 923 * destination port, L4 protocol} in case of non-IPSec. 924 * 925 * In case of IPSec - Toeplitz hash of 4-tuple 926 * {IP source address, IP destination address, SPI, L4 protocol} 927 * 928 * The relevant Toeplitz key registers are provided in RxOLE's 929 * instance of common parser module. These registers are separate 930 * from the Toeplitz keys used by ASE/FSE modules inside RxOLE. 931 * The actual value will be passed on from common parser module 932 * to RxOLE in one of the WHO_* TLVs. 933 * 934 * user_rssi 935 * RSSI for this user 936 * 937 * pkt_type 938 * Values are defined in enum %RX_MSDU_START_PKT_TYPE_*. 939 * 940 * stbc 941 * When set, use STBC transmission rates. 942 * 943 * sgi 944 * Field only valid when pkt type is HT, VHT or HE. Values are 945 * defined in enum %RX_MSDU_START_SGI_*. 946 * 947 * rate_mcs 948 * MCS Rate used. 949 * 950 * receive_bandwidth 951 * Full receive Bandwidth. Values are defined in enum 952 * %RX_MSDU_START_RECV_*. 953 * 954 * reception_type 955 * Indicates what type of reception this is and defined in enum 956 * %RX_MSDU_START_RECEPTION_TYPE_*. 957 * 958 * mimo_ss_bitmap 959 * Field only valid when 960 * Reception_type is RX_MSDU_START_RECEPTION_TYPE_DL_MU_MIMO or 961 * RX_MSDU_START_RECEPTION_TYPE_DL_MU_OFDMA_MIMO. 962 * 963 * Bitmap, with each bit indicating if the related spatial 964 * stream is used for this STA 965 * 966 * LSB related to SS 0 967 * 968 * 0 - spatial stream not used for this reception 969 * 1 - spatial stream used for this reception 970 * 971 * ppdu_start_timestamp 972 * Timestamp that indicates when the PPDU that contained this MPDU 973 * started on the medium. 974 * 975 * phy_meta_data 976 * SW programmed Meta data provided by the PHY. Can be used for SW 977 * to indicate the channel the device is on. 978 */ 979 980 #define RX_MSDU_END_INFO0_RXPCU_MPDU_FITLER GENMASK(1, 0) 981 #define RX_MSDU_END_INFO0_SW_FRAME_GRP_ID GENMASK(8, 2) 982 983 #define RX_MSDU_END_INFO1_KEY_ID GENMASK(7, 0) 984 #define RX_MSDU_END_INFO1_CCE_SUPER_RULE GENMASK(13, 8) 985 #define RX_MSDU_END_INFO1_CCND_TRUNCATE BIT(14) 986 #define RX_MSDU_END_INFO1_CCND_CCE_DIS BIT(15) 987 #define RX_MSDU_END_INFO1_EXT_WAPI_PN GENMASK(31, 16) 988 989 #define RX_MSDU_END_INFO2_REPORTED_MPDU_LEN GENMASK(13, 0) 990 #define RX_MSDU_END_INFO2_FIRST_MSDU BIT(14) 991 #define RX_MSDU_END_INFO2_LAST_MSDU BIT(15) 992 #define RX_MSDU_END_INFO2_SA_IDX_TIMEOUT BIT(16) 993 #define RX_MSDU_END_INFO2_DA_IDX_TIMEOUT BIT(17) 994 #define RX_MSDU_END_INFO2_MSDU_LIMIT_ERR BIT(18) 995 #define RX_MSDU_END_INFO2_FLOW_IDX_TIMEOUT BIT(19) 996 #define RX_MSDU_END_INFO2_FLOW_IDX_INVALID BIT(20) 997 #define RX_MSDU_END_INFO2_WIFI_PARSER_ERR BIT(21) 998 #define RX_MSDU_END_INFO2_AMSDU_PARSET_ERR BIT(22) 999 #define RX_MSDU_END_INFO2_SA_IS_VALID BIT(23) 1000 #define RX_MSDU_END_INFO2_DA_IS_VALID BIT(24) 1001 #define RX_MSDU_END_INFO2_DA_IS_MCBC BIT(25) 1002 #define RX_MSDU_END_INFO2_L3_HDR_PADDING GENMASK(27, 26) 1003 1004 #define RX_MSDU_END_INFO3_TCP_FLAG GENMASK(8, 0) 1005 #define RX_MSDU_END_INFO3_LRO_ELIGIBLE BIT(9) 1006 1007 #define RX_MSDU_END_INFO4_DA_OFFSET GENMASK(5, 0) 1008 #define RX_MSDU_END_INFO4_SA_OFFSET GENMASK(11, 6) 1009 #define RX_MSDU_END_INFO4_DA_OFFSET_VALID BIT(12) 1010 #define RX_MSDU_END_INFO4_SA_OFFSET_VALID BIT(13) 1011 #define RX_MSDU_END_INFO4_L3_TYPE GENMASK(31, 16) 1012 1013 #define RX_MSDU_END_INFO5_MSDU_DROP BIT(0) 1014 #define RX_MSDU_END_INFO5_REO_DEST_IND GENMASK(5, 1) 1015 #define RX_MSDU_END_INFO5_FLOW_IDX GENMASK(25, 6) 1016 1017 struct rx_msdu_end_ipq8074 { 1018 __le16 info0; 1019 __le16 phy_ppdu_id; 1020 __le16 ip_hdr_cksum; 1021 __le16 tcp_udp_cksum; 1022 __le32 info1; 1023 __le32 ext_wapi_pn[2]; 1024 __le32 info2; 1025 __le32 ipv6_options_crc; 1026 __le32 tcp_seq_num; 1027 __le32 tcp_ack_num; 1028 __le16 info3; 1029 __le16 window_size; 1030 __le32 info4; 1031 __le32 rule_indication[2]; 1032 __le16 sa_idx; 1033 __le16 da_idx; 1034 __le32 info5; 1035 __le32 fse_metadata; 1036 __le16 cce_metadata; 1037 __le16 sa_sw_peer_id; 1038 } __packed; 1039 1040 #define RX_MSDU_END_MPDU_LENGTH_INFO GENMASK(13, 0) 1041 1042 #define RX_MSDU_END_INFO2_DA_OFFSET GENMASK(5, 0) 1043 #define RX_MSDU_END_INFO2_SA_OFFSET GENMASK(11, 6) 1044 #define RX_MSDU_END_INFO2_DA_OFFSET_VALID BIT(12) 1045 #define RX_MSDU_END_INFO2_SA_OFFSET_VALID BIT(13) 1046 #define RX_MSDU_END_INFO2_L3_TYPE GENMASK(31, 16) 1047 1048 #define RX_MSDU_END_INFO4_SA_IDX_TIMEOUT BIT(0) 1049 #define RX_MSDU_END_INFO4_DA_IDX_TIMEOUT BIT(1) 1050 #define RX_MSDU_END_INFO4_MSDU_LIMIT_ERR BIT(2) 1051 #define RX_MSDU_END_INFO4_FLOW_IDX_TIMEOUT BIT(3) 1052 #define RX_MSDU_END_INFO4_FLOW_IDX_INVALID BIT(4) 1053 #define RX_MSDU_END_INFO4_WIFI_PARSER_ERR BIT(5) 1054 #define RX_MSDU_END_INFO4_AMSDU_PARSER_ERR BIT(6) 1055 #define RX_MSDU_END_INFO4_SA_IS_VALID BIT(7) 1056 #define RX_MSDU_END_INFO4_DA_IS_VALID BIT(8) 1057 #define RX_MSDU_END_INFO4_DA_IS_MCBC BIT(9) 1058 #define RX_MSDU_END_INFO4_L3_HDR_PADDING GENMASK(11, 10) 1059 #define RX_MSDU_END_INFO4_FIRST_MSDU BIT(12) 1060 #define RX_MSDU_END_INFO4_LAST_MSDU BIT(13) 1061 1062 #define RX_MSDU_END_INFO6_AGGR_COUNT GENMASK(7, 0) 1063 #define RX_MSDU_END_INFO6_FLOW_AGGR_CONTN BIT(8) 1064 #define RX_MSDU_END_INFO6_FISA_TIMEOUT BIT(9) 1065 1066 struct rx_msdu_end_qcn9074 { 1067 __le16 info0; 1068 __le16 phy_ppdu_id; 1069 __le16 ip_hdr_cksum; 1070 __le16 mpdu_length_info; 1071 __le32 info1; 1072 __le32 rule_indication[2]; 1073 __le32 info2; 1074 __le32 ipv6_options_crc; 1075 __le32 tcp_seq_num; 1076 __le32 tcp_ack_num; 1077 __le16 info3; 1078 __le16 window_size; 1079 __le16 tcp_udp_cksum; 1080 __le16 info4; 1081 __le16 sa_idx; 1082 __le16 da_idx; 1083 __le32 info5; 1084 __le32 fse_metadata; 1085 __le16 cce_metadata; 1086 __le16 sa_sw_peer_id; 1087 __le32 info6; 1088 __le16 cum_l4_cksum; 1089 __le16 cum_ip_length; 1090 } __packed; 1091 1092 /* rx_msdu_end 1093 * 1094 * rxpcu_mpdu_filter_in_category 1095 * Field indicates what the reason was that this mpdu frame 1096 * was allowed to come into the receive path by rxpcu. Values 1097 * are defined in enum %RX_DESC_RXPCU_FILTER_*. 1098 * 1099 * sw_frame_group_id 1100 * SW processes frames based on certain classifications. Values 1101 * are defined in enum %RX_DESC_SW_FRAME_GRP_ID_*. 1102 * 1103 * phy_ppdu_id 1104 * A ppdu counter value that PHY increments for every PPDU 1105 * received. The counter value wraps around. 1106 * 1107 * ip_hdr_cksum 1108 * This can include the IP header checksum or the pseudo 1109 * header checksum used by TCP/UDP checksum. 1110 * 1111 * tcp_udp_chksum 1112 * The value of the computed TCP/UDP checksum. A mode bit 1113 * selects whether this checksum is the full checksum or the 1114 * partial checksum which does not include the pseudo header. 1115 * 1116 * key_id 1117 * The key ID octet from the IV. Only valid when first_msdu is set. 1118 * 1119 * cce_super_rule 1120 * Indicates the super filter rule. 1121 * 1122 * cce_classify_not_done_truncate 1123 * Classification failed due to truncated frame. 1124 * 1125 * cce_classify_not_done_cce_dis 1126 * Classification failed due to CCE global disable 1127 * 1128 * ext_wapi_pn* 1129 * Extension PN (packet number) which is only used by WAPI. 1130 * 1131 * reported_mpdu_length 1132 * MPDU length before decapsulation. Only valid when first_msdu is 1133 * set. This field is taken directly from the length field of the 1134 * A-MPDU delimiter or the preamble length field for non-A-MPDU 1135 * frames. 1136 * 1137 * first_msdu 1138 * Indicates the first MSDU of A-MSDU. If both first_msdu and 1139 * last_msdu are set in the MSDU then this is a non-aggregated MSDU 1140 * frame: normal MPDU. Interior MSDU in an A-MSDU shall have both 1141 * first_mpdu and last_mpdu bits set to 0. 1142 * 1143 * last_msdu 1144 * Indicates the last MSDU of the A-MSDU. MPDU end status is only 1145 * valid when last_msdu is set. 1146 * 1147 * sa_idx_timeout 1148 * Indicates an unsuccessful MAC source address search due to the 1149 * expiring of the search timer. 1150 * 1151 * da_idx_timeout 1152 * Indicates an unsuccessful MAC destination address search due to 1153 * the expiring of the search timer. 1154 * 1155 * msdu_limit_error 1156 * Indicates that the MSDU threshold was exceeded and thus all the 1157 * rest of the MSDUs will not be scattered and will not be 1158 * decapsulated but will be DMA'ed in RAW format as a single MSDU. 1159 * 1160 * flow_idx_timeout 1161 * Indicates an unsuccessful flow search due to the expiring of 1162 * the search timer. 1163 * 1164 * flow_idx_invalid 1165 * flow id is not valid. 1166 * 1167 * amsdu_parser_error 1168 * A-MSDU could not be properly de-agregated. 1169 * 1170 * sa_is_valid 1171 * Indicates that OLE found a valid SA entry. 1172 * 1173 * da_is_valid 1174 * Indicates that OLE found a valid DA entry. 1175 * 1176 * da_is_mcbc 1177 * Field Only valid if da_is_valid is set. Indicates the DA address 1178 * was a Multicast of Broadcast address. 1179 * 1180 * l3_header_padding 1181 * Number of bytes padded to make sure that the L3 header will 1182 * always start of a Dword boundary. 1183 * 1184 * ipv6_options_crc 1185 * 32 bit CRC computed out of IP v6 extension headers. 1186 * 1187 * tcp_seq_number 1188 * TCP sequence number. 1189 * 1190 * tcp_ack_number 1191 * TCP acknowledge number. 1192 * 1193 * tcp_flag 1194 * TCP flags {NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN}. 1195 * 1196 * lro_eligible 1197 * Computed out of TCP and IP fields to indicate that this 1198 * MSDU is eligible for LRO. 1199 * 1200 * window_size 1201 * TCP receive window size. 1202 * 1203 * da_offset 1204 * Offset into MSDU buffer for DA. 1205 * 1206 * sa_offset 1207 * Offset into MSDU buffer for SA. 1208 * 1209 * da_offset_valid 1210 * da_offset field is valid. This will be set to 0 in case 1211 * of a dynamic A-MSDU when DA is compressed. 1212 * 1213 * sa_offset_valid 1214 * sa_offset field is valid. This will be set to 0 in case 1215 * of a dynamic A-MSDU when SA is compressed. 1216 * 1217 * l3_type 1218 * The 16-bit type value indicating the type of L3 later 1219 * extracted from LLC/SNAP, set to zero if SNAP is not 1220 * available. 1221 * 1222 * rule_indication 1223 * Bitmap indicating which of rules have matched. 1224 * 1225 * sa_idx 1226 * The offset in the address table which matches MAC source address 1227 * 1228 * da_idx 1229 * The offset in the address table which matches MAC destination 1230 * address. 1231 * 1232 * msdu_drop 1233 * REO shall drop this MSDU and not forward it to any other ring. 1234 * 1235 * reo_destination_indication 1236 * The id of the reo exit ring where the msdu frame shall push 1237 * after (MPDU level) reordering has finished. Values are defined 1238 * in enum %HAL_RX_MSDU_DESC_REO_DEST_IND_. 1239 * 1240 * flow_idx 1241 * Flow table index. 1242 * 1243 * fse_metadata 1244 * FSE related meta data. 1245 * 1246 * cce_metadata 1247 * CCE related meta data. 1248 * 1249 * sa_sw_peer_id 1250 * sw_peer_id from the address search entry corresponding to the 1251 * source address of the MSDU. 1252 */ 1253 1254 enum rx_mpdu_end_rxdma_dest_ring { 1255 RX_MPDU_END_RXDMA_DEST_RING_RELEASE, 1256 RX_MPDU_END_RXDMA_DEST_RING_FW, 1257 RX_MPDU_END_RXDMA_DEST_RING_SW, 1258 RX_MPDU_END_RXDMA_DEST_RING_REO, 1259 }; 1260 1261 #define RX_MPDU_END_INFO1_UNSUP_KTYPE_SHORT_FRAME BIT(11) 1262 #define RX_MPDU_END_INFO1_RX_IN_TX_DECRYPT_BYT BIT(12) 1263 #define RX_MPDU_END_INFO1_OVERFLOW_ERR BIT(13) 1264 #define RX_MPDU_END_INFO1_MPDU_LEN_ERR BIT(14) 1265 #define RX_MPDU_END_INFO1_TKIP_MIC_ERR BIT(15) 1266 #define RX_MPDU_END_INFO1_DECRYPT_ERR BIT(16) 1267 #define RX_MPDU_END_INFO1_UNENCRYPTED_FRAME_ERR BIT(17) 1268 #define RX_MPDU_END_INFO1_PN_FIELDS_VALID BIT(18) 1269 #define RX_MPDU_END_INFO1_FCS_ERR BIT(19) 1270 #define RX_MPDU_END_INFO1_MSDU_LEN_ERR BIT(20) 1271 #define RX_MPDU_END_INFO1_RXDMA0_DEST_RING GENMASK(22, 21) 1272 #define RX_MPDU_END_INFO1_RXDMA1_DEST_RING GENMASK(24, 23) 1273 #define RX_MPDU_END_INFO1_DECRYPT_STATUS_CODE GENMASK(27, 25) 1274 #define RX_MPDU_END_INFO1_RX_BITMAP_NOT_UPD BIT(28) 1275 1276 struct rx_mpdu_end { 1277 __le16 info0; 1278 __le16 phy_ppdu_id; 1279 __le32 info1; 1280 } __packed; 1281 1282 /* rx_mpdu_end 1283 * 1284 * rxpcu_mpdu_filter_in_category 1285 * Field indicates what the reason was that this mpdu frame 1286 * was allowed to come into the receive path by rxpcu. Values 1287 * are defined in enum %RX_DESC_RXPCU_FILTER_*. 1288 * 1289 * sw_frame_group_id 1290 * SW processes frames based on certain classifications. Values 1291 * are defined in enum %RX_DESC_SW_FRAME_GRP_ID_*. 1292 * 1293 * phy_ppdu_id 1294 * A ppdu counter value that PHY increments for every PPDU 1295 * received. The counter value wraps around. 1296 * 1297 * unsup_ktype_short_frame 1298 * This bit will be '1' when WEP or TKIP or WAPI key type is 1299 * received for 11ah short frame. Crypto will bypass the received 1300 * packet without decryption to RxOLE after setting this bit. 1301 * 1302 * rx_in_tx_decrypt_byp 1303 * Indicates that RX packet is not decrypted as Crypto is 1304 * busy with TX packet processing. 1305 * 1306 * overflow_err 1307 * RXPCU Receive FIFO ran out of space to receive the full MPDU. 1308 * Therefore this MPDU is terminated early and is thus corrupted. 1309 * 1310 * This MPDU will not be ACKed. 1311 * 1312 * RXPCU might still be able to correctly receive the following 1313 * MPDUs in the PPDU if enough fifo space became available in time. 1314 * 1315 * mpdu_length_err 1316 * Set by RXPCU if the expected MPDU length does not correspond 1317 * with the actually received number of bytes in the MPDU. 1318 * 1319 * tkip_mic_err 1320 * Set by Rx crypto when crypto detected a TKIP MIC error for 1321 * this MPDU. 1322 * 1323 * decrypt_err 1324 * Set by RX CRYPTO when CRYPTO detected a decrypt error for this 1325 * MPDU or CRYPTO received an encrypted frame, but did not get a 1326 * valid corresponding key id in the peer entry. 1327 * 1328 * unencrypted_frame_err 1329 * Set by RX CRYPTO when CRYPTO detected an unencrypted frame while 1330 * in the peer entry field 'All_frames_shall_be_encrypted' is set. 1331 * 1332 * pn_fields_contain_valid_info 1333 * Set by RX CRYPTO to indicate that there is a valid PN field 1334 * present in this MPDU. 1335 * 1336 * fcs_err 1337 * Set by RXPCU when there is an FCS error detected for this MPDU. 1338 * 1339 * msdu_length_err 1340 * Set by RXOLE when there is an msdu length error detected 1341 * in at least 1 of the MSDUs embedded within the MPDU. 1342 * 1343 * rxdma0_destination_ring 1344 * rxdma1_destination_ring 1345 * The ring to which RXDMA0/1 shall push the frame, assuming 1346 * no MPDU level errors are detected. In case of MPDU level 1347 * errors, RXDMA0/1 might change the RXDMA0/1 destination. Values 1348 * are defined in %enum RX_MPDU_END_RXDMA_DEST_RING_*. 1349 * 1350 * decrypt_status_code 1351 * Field provides insight into the decryption performed. Values 1352 * are defined in enum %RX_DESC_DECRYPT_STATUS_CODE_*. 1353 * 1354 * rx_bitmap_not_updated 1355 * Frame is received, but RXPCU could not update the receive bitmap 1356 * due to (temporary) fifo constraints. 1357 */ 1358 1359 /* Padding bytes to avoid TLV's spanning across 128 byte boundary */ 1360 #define HAL_RX_DESC_PADDING0_BYTES 4 1361 #define HAL_RX_DESC_PADDING1_BYTES 16 1362 1363 #define HAL_RX_DESC_HDR_STATUS_LEN 120 1364 1365 struct hal_rx_desc_ipq8074 { 1366 __le32 msdu_end_tag; 1367 struct rx_msdu_end_ipq8074 msdu_end; 1368 __le32 rx_attn_tag; 1369 struct rx_attention attention; 1370 __le32 msdu_start_tag; 1371 struct rx_msdu_start_ipq8074 msdu_start; 1372 u8 rx_padding0[HAL_RX_DESC_PADDING0_BYTES]; 1373 __le32 mpdu_start_tag; 1374 struct rx_mpdu_start_ipq8074 mpdu_start; 1375 __le32 mpdu_end_tag; 1376 struct rx_mpdu_end mpdu_end; 1377 u8 rx_padding1[HAL_RX_DESC_PADDING1_BYTES]; 1378 __le32 hdr_status_tag; 1379 __le32 phy_ppdu_id; 1380 u8 hdr_status[HAL_RX_DESC_HDR_STATUS_LEN]; 1381 u8 msdu_payload[0]; 1382 } __packed; 1383 1384 struct hal_rx_desc_qcn9074 { 1385 __le32 msdu_end_tag; 1386 struct rx_msdu_end_qcn9074 msdu_end; 1387 __le32 rx_attn_tag; 1388 struct rx_attention attention; 1389 __le32 msdu_start_tag; 1390 struct rx_msdu_start_qcn9074 msdu_start; 1391 u8 rx_padding0[HAL_RX_DESC_PADDING0_BYTES]; 1392 __le32 mpdu_start_tag; 1393 struct rx_mpdu_start_qcn9074 mpdu_start; 1394 __le32 mpdu_end_tag; 1395 struct rx_mpdu_end mpdu_end; 1396 u8 rx_padding1[HAL_RX_DESC_PADDING1_BYTES]; 1397 __le32 hdr_status_tag; 1398 __le32 phy_ppdu_id; 1399 u8 hdr_status[HAL_RX_DESC_HDR_STATUS_LEN]; 1400 u8 msdu_payload[0]; 1401 } __packed; 1402 1403 struct hal_rx_desc { 1404 union { 1405 struct hal_rx_desc_ipq8074 ipq8074; 1406 struct hal_rx_desc_qcn9074 qcn9074; 1407 } u; 1408 } __packed; 1409 1410 #define HAL_RX_RU_ALLOC_TYPE_MAX 6 1411 #define RU_26 1 1412 #define RU_52 2 1413 #define RU_106 4 1414 #define RU_242 9 1415 #define RU_484 18 1416 #define RU_996 37 1417 1418 #endif /* ATH11K_RX_DESC_H */ 1419