xref: /openbmc/linux/drivers/net/wireless/ath/ath11k/hw.h (revision 1a340825)
1 /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2 /*
3  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4  * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
5  */
6 
7 #ifndef ATH11K_HW_H
8 #define ATH11K_HW_H
9 
10 #include "hal.h"
11 #include "wmi.h"
12 
13 /* Target configuration defines */
14 
15 /* Num VDEVS per radio */
16 #define TARGET_NUM_VDEVS(ab)	(ab->hw_params.num_vdevs)
17 
18 #define TARGET_NUM_PEERS_PDEV(ab) (ab->hw_params.num_peers + TARGET_NUM_VDEVS(ab))
19 
20 /* Num of peers for Single Radio mode */
21 #define TARGET_NUM_PEERS_SINGLE(ab) (TARGET_NUM_PEERS_PDEV(ab))
22 
23 /* Num of peers for DBS */
24 #define TARGET_NUM_PEERS_DBS(ab) (2 * TARGET_NUM_PEERS_PDEV(ab))
25 
26 /* Num of peers for DBS_SBS */
27 #define TARGET_NUM_PEERS_DBS_SBS(ab)	(3 * TARGET_NUM_PEERS_PDEV(ab))
28 
29 /* Max num of stations (per radio) */
30 #define TARGET_NUM_STATIONS(ab)	(ab->hw_params.num_peers)
31 
32 #define TARGET_NUM_PEERS(ab, x)	TARGET_NUM_PEERS_##x(ab)
33 #define TARGET_NUM_PEER_KEYS	2
34 #define TARGET_NUM_TIDS(ab, x)	(2 * TARGET_NUM_PEERS(ab, x) +	\
35 				 4 * TARGET_NUM_VDEVS(ab) + 8)
36 
37 #define TARGET_AST_SKID_LIMIT	16
38 #define TARGET_NUM_OFFLD_PEERS	4
39 #define TARGET_NUM_OFFLD_REORDER_BUFFS 4
40 
41 #define TARGET_TX_CHAIN_MASK	(BIT(0) | BIT(1) | BIT(2) | BIT(4))
42 #define TARGET_RX_CHAIN_MASK	(BIT(0) | BIT(1) | BIT(2) | BIT(4))
43 #define TARGET_RX_TIMEOUT_LO_PRI	100
44 #define TARGET_RX_TIMEOUT_HI_PRI	40
45 
46 #define TARGET_DECAP_MODE_RAW		0
47 #define TARGET_DECAP_MODE_NATIVE_WIFI	1
48 #define TARGET_DECAP_MODE_ETH		2
49 
50 #define TARGET_SCAN_MAX_PENDING_REQS	4
51 #define TARGET_BMISS_OFFLOAD_MAX_VDEV	3
52 #define TARGET_ROAM_OFFLOAD_MAX_VDEV	3
53 #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES	8
54 #define TARGET_GTK_OFFLOAD_MAX_VDEV	3
55 #define TARGET_NUM_MCAST_GROUPS		12
56 #define TARGET_NUM_MCAST_TABLE_ELEMS	64
57 #define TARGET_MCAST2UCAST_MODE		2
58 #define TARGET_TX_DBG_LOG_SIZE		1024
59 #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
60 #define TARGET_VOW_CONFIG		0
61 #define TARGET_NUM_MSDU_DESC		(2500)
62 #define TARGET_MAX_FRAG_ENTRIES		6
63 #define TARGET_MAX_BCN_OFFLD		16
64 #define TARGET_NUM_WDS_ENTRIES		32
65 #define TARGET_DMA_BURST_SIZE		1
66 #define TARGET_RX_BATCHMODE		1
67 
68 #define ATH11K_HW_MAX_QUEUES		4
69 #define ATH11K_QUEUE_LEN		4096
70 
71 #define ATH11k_HW_RATECODE_CCK_SHORT_PREAM_MASK  0x4
72 
73 #define ATH11K_FW_DIR			"ath11k"
74 
75 #define ATH11K_BOARD_MAGIC		"QCA-ATH11K-BOARD"
76 #define ATH11K_BOARD_API2_FILE		"board-2.bin"
77 #define ATH11K_DEFAULT_BOARD_FILE	"board.bin"
78 #define ATH11K_DEFAULT_CAL_FILE		"caldata.bin"
79 #define ATH11K_AMSS_FILE		"amss.bin"
80 #define ATH11K_M3_FILE			"m3.bin"
81 #define ATH11K_REGDB_FILE_NAME		"regdb.bin"
82 
83 enum ath11k_hw_rate_cck {
84 	ATH11K_HW_RATE_CCK_LP_11M = 0,
85 	ATH11K_HW_RATE_CCK_LP_5_5M,
86 	ATH11K_HW_RATE_CCK_LP_2M,
87 	ATH11K_HW_RATE_CCK_LP_1M,
88 	ATH11K_HW_RATE_CCK_SP_11M,
89 	ATH11K_HW_RATE_CCK_SP_5_5M,
90 	ATH11K_HW_RATE_CCK_SP_2M,
91 };
92 
93 enum ath11k_hw_rate_ofdm {
94 	ATH11K_HW_RATE_OFDM_48M = 0,
95 	ATH11K_HW_RATE_OFDM_24M,
96 	ATH11K_HW_RATE_OFDM_12M,
97 	ATH11K_HW_RATE_OFDM_6M,
98 	ATH11K_HW_RATE_OFDM_54M,
99 	ATH11K_HW_RATE_OFDM_36M,
100 	ATH11K_HW_RATE_OFDM_18M,
101 	ATH11K_HW_RATE_OFDM_9M,
102 };
103 
104 enum ath11k_bus {
105 	ATH11K_BUS_AHB,
106 	ATH11K_BUS_PCI,
107 };
108 
109 #define ATH11K_EXT_IRQ_GRP_NUM_MAX 11
110 
111 struct hal_rx_desc;
112 struct hal_tcl_data_cmd;
113 
114 struct ath11k_hw_ring_mask {
115 	u8 tx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
116 	u8 rx_mon_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
117 	u8 rx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
118 	u8 rx_err[ATH11K_EXT_IRQ_GRP_NUM_MAX];
119 	u8 rx_wbm_rel[ATH11K_EXT_IRQ_GRP_NUM_MAX];
120 	u8 reo_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
121 	u8 rxdma2host[ATH11K_EXT_IRQ_GRP_NUM_MAX];
122 	u8 host2rxdma[ATH11K_EXT_IRQ_GRP_NUM_MAX];
123 };
124 
125 struct ath11k_hw_hal_params {
126 	enum hal_rx_buf_return_buf_manager rx_buf_rbm;
127 };
128 
129 struct ath11k_hw_params {
130 	const char *name;
131 	u16 hw_rev;
132 	u8 max_radios;
133 	u32 bdf_addr;
134 
135 	struct {
136 		const char *dir;
137 		size_t board_size;
138 		size_t cal_offset;
139 	} fw;
140 
141 	const struct ath11k_hw_ops *hw_ops;
142 	const struct ath11k_hw_ring_mask *ring_mask;
143 
144 	bool internal_sleep_clock;
145 
146 	const struct ath11k_hw_regs *regs;
147 	u32 qmi_service_ins_id;
148 	const struct ce_attr *host_ce_config;
149 	u32 ce_count;
150 	const struct ce_pipe_config *target_ce_config;
151 	u32 target_ce_count;
152 	const struct service_to_pipe *svc_to_ce_map;
153 	u32 svc_to_ce_map_len;
154 
155 	bool single_pdev_only;
156 	u32 rfkill_pin;
157 	u32 rfkill_cfg;
158 	u32 rfkill_on_level;
159 
160 	bool rxdma1_enable;
161 	int num_rxmda_per_pdev;
162 	bool rx_mac_buf_ring;
163 	bool vdev_start_delay;
164 	bool htt_peer_map_v2;
165 
166 	struct {
167 		u8 fft_sz;
168 		u8 fft_pad_sz;
169 		u8 summary_pad_sz;
170 		u8 fft_hdr_len;
171 		u16 max_fft_bins;
172 	} spectral;
173 
174 	u16 interface_modes;
175 	bool supports_monitor;
176 	bool full_monitor_mode;
177 	bool supports_shadow_regs;
178 	bool idle_ps;
179 	bool supports_sta_ps;
180 	bool cold_boot_calib;
181 	int fw_mem_mode;
182 	u32 num_vdevs;
183 	u32 num_peers;
184 	bool supports_suspend;
185 	u32 hal_desc_sz;
186 	bool supports_regdb;
187 	bool fix_l1ss;
188 	bool credit_flow;
189 	u8 max_tx_ring;
190 	const struct ath11k_hw_hal_params *hal_params;
191 	bool supports_dynamic_smps_6ghz;
192 	bool alloc_cacheable_memory;
193 	bool supports_rssi_stats;
194 	bool fw_wmi_diag_event;
195 	bool current_cc_support;
196 	bool dbr_debug_support;
197 	bool global_reset;
198 	const struct cfg80211_sar_capa *bios_sar_capa;
199 	bool m3_fw_support;
200 	bool fixed_bdf_addr;
201 	bool fixed_mem_region;
202 	bool static_window_map;
203 	bool hybrid_bus_type;
204 	u8 dp_window_idx;
205 	u8 ce_window_idx;
206 	bool fixed_fw_mem;
207 	bool support_off_channel_tx;
208 };
209 
210 struct ath11k_hw_ops {
211 	u8 (*get_hw_mac_from_pdev_id)(int pdev_id);
212 	void (*wmi_init_config)(struct ath11k_base *ab,
213 				struct target_resource_config *config);
214 	int (*mac_id_to_pdev_id)(struct ath11k_hw_params *hw, int mac_id);
215 	int (*mac_id_to_srng_id)(struct ath11k_hw_params *hw, int mac_id);
216 	void (*tx_mesh_enable)(struct ath11k_base *ab,
217 			       struct hal_tcl_data_cmd *tcl_cmd);
218 	bool (*rx_desc_get_first_msdu)(struct hal_rx_desc *desc);
219 	bool (*rx_desc_get_last_msdu)(struct hal_rx_desc *desc);
220 	u8 (*rx_desc_get_l3_pad_bytes)(struct hal_rx_desc *desc);
221 	u8 *(*rx_desc_get_hdr_status)(struct hal_rx_desc *desc);
222 	bool (*rx_desc_encrypt_valid)(struct hal_rx_desc *desc);
223 	u32 (*rx_desc_get_encrypt_type)(struct hal_rx_desc *desc);
224 	u8 (*rx_desc_get_decap_type)(struct hal_rx_desc *desc);
225 	u8 (*rx_desc_get_mesh_ctl)(struct hal_rx_desc *desc);
226 	bool (*rx_desc_get_ldpc_support)(struct hal_rx_desc *desc);
227 	bool (*rx_desc_get_mpdu_seq_ctl_vld)(struct hal_rx_desc *desc);
228 	bool (*rx_desc_get_mpdu_fc_valid)(struct hal_rx_desc *desc);
229 	u16 (*rx_desc_get_mpdu_start_seq_no)(struct hal_rx_desc *desc);
230 	u16 (*rx_desc_get_msdu_len)(struct hal_rx_desc *desc);
231 	u8 (*rx_desc_get_msdu_sgi)(struct hal_rx_desc *desc);
232 	u8 (*rx_desc_get_msdu_rate_mcs)(struct hal_rx_desc *desc);
233 	u8 (*rx_desc_get_msdu_rx_bw)(struct hal_rx_desc *desc);
234 	u32 (*rx_desc_get_msdu_freq)(struct hal_rx_desc *desc);
235 	u8 (*rx_desc_get_msdu_pkt_type)(struct hal_rx_desc *desc);
236 	u8 (*rx_desc_get_msdu_nss)(struct hal_rx_desc *desc);
237 	u8 (*rx_desc_get_mpdu_tid)(struct hal_rx_desc *desc);
238 	u16 (*rx_desc_get_mpdu_peer_id)(struct hal_rx_desc *desc);
239 	void (*rx_desc_copy_attn_end_tlv)(struct hal_rx_desc *fdesc,
240 					  struct hal_rx_desc *ldesc);
241 	u32 (*rx_desc_get_mpdu_start_tag)(struct hal_rx_desc *desc);
242 	u32 (*rx_desc_get_mpdu_ppdu_id)(struct hal_rx_desc *desc);
243 	void (*rx_desc_set_msdu_len)(struct hal_rx_desc *desc, u16 len);
244 	struct rx_attention *(*rx_desc_get_attention)(struct hal_rx_desc *desc);
245 	u8 *(*rx_desc_get_msdu_payload)(struct hal_rx_desc *desc);
246 	void (*reo_setup)(struct ath11k_base *ab);
247 	u16 (*mpdu_info_get_peerid)(u8 *tlv_data);
248 	bool (*rx_desc_mac_addr2_valid)(struct hal_rx_desc *desc);
249 	u8* (*rx_desc_mpdu_start_addr2)(struct hal_rx_desc *desc);
250 };
251 
252 extern const struct ath11k_hw_ops ipq8074_ops;
253 extern const struct ath11k_hw_ops ipq6018_ops;
254 extern const struct ath11k_hw_ops qca6390_ops;
255 extern const struct ath11k_hw_ops qcn9074_ops;
256 extern const struct ath11k_hw_ops wcn6855_ops;
257 extern const struct ath11k_hw_ops wcn6750_ops;
258 
259 extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_ipq8074;
260 extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qca6390;
261 extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qcn9074;
262 
263 extern const struct ath11k_hw_hal_params ath11k_hw_hal_params_ipq8074;
264 extern const struct ath11k_hw_hal_params ath11k_hw_hal_params_qca6390;
265 
266 static inline
267 int ath11k_hw_get_mac_from_pdev_id(struct ath11k_hw_params *hw,
268 				   int pdev_idx)
269 {
270 	if (hw->hw_ops->get_hw_mac_from_pdev_id)
271 		return hw->hw_ops->get_hw_mac_from_pdev_id(pdev_idx);
272 
273 	return 0;
274 }
275 
276 static inline int ath11k_hw_mac_id_to_pdev_id(struct ath11k_hw_params *hw,
277 					      int mac_id)
278 {
279 	if (hw->hw_ops->mac_id_to_pdev_id)
280 		return hw->hw_ops->mac_id_to_pdev_id(hw, mac_id);
281 
282 	return 0;
283 }
284 
285 static inline int ath11k_hw_mac_id_to_srng_id(struct ath11k_hw_params *hw,
286 					      int mac_id)
287 {
288 	if (hw->hw_ops->mac_id_to_srng_id)
289 		return hw->hw_ops->mac_id_to_srng_id(hw, mac_id);
290 
291 	return 0;
292 }
293 
294 struct ath11k_fw_ie {
295 	__le32 id;
296 	__le32 len;
297 	u8 data[];
298 };
299 
300 enum ath11k_bd_ie_board_type {
301 	ATH11K_BD_IE_BOARD_NAME = 0,
302 	ATH11K_BD_IE_BOARD_DATA = 1,
303 };
304 
305 enum ath11k_bd_ie_regdb_type {
306 	ATH11K_BD_IE_REGDB_NAME = 0,
307 	ATH11K_BD_IE_REGDB_DATA = 1,
308 };
309 
310 enum ath11k_bd_ie_type {
311 	/* contains sub IEs of enum ath11k_bd_ie_board_type */
312 	ATH11K_BD_IE_BOARD = 0,
313 	/* contains sub IEs of enum ath11k_bd_ie_regdb_type */
314 	ATH11K_BD_IE_REGDB = 1,
315 };
316 
317 struct ath11k_hw_regs {
318 	u32 hal_tcl1_ring_base_lsb;
319 	u32 hal_tcl1_ring_base_msb;
320 	u32 hal_tcl1_ring_id;
321 	u32 hal_tcl1_ring_misc;
322 	u32 hal_tcl1_ring_tp_addr_lsb;
323 	u32 hal_tcl1_ring_tp_addr_msb;
324 	u32 hal_tcl1_ring_consumer_int_setup_ix0;
325 	u32 hal_tcl1_ring_consumer_int_setup_ix1;
326 	u32 hal_tcl1_ring_msi1_base_lsb;
327 	u32 hal_tcl1_ring_msi1_base_msb;
328 	u32 hal_tcl1_ring_msi1_data;
329 	u32 hal_tcl2_ring_base_lsb;
330 	u32 hal_tcl_ring_base_lsb;
331 
332 	u32 hal_tcl_status_ring_base_lsb;
333 
334 	u32 hal_reo1_ring_base_lsb;
335 	u32 hal_reo1_ring_base_msb;
336 	u32 hal_reo1_ring_id;
337 	u32 hal_reo1_ring_misc;
338 	u32 hal_reo1_ring_hp_addr_lsb;
339 	u32 hal_reo1_ring_hp_addr_msb;
340 	u32 hal_reo1_ring_producer_int_setup;
341 	u32 hal_reo1_ring_msi1_base_lsb;
342 	u32 hal_reo1_ring_msi1_base_msb;
343 	u32 hal_reo1_ring_msi1_data;
344 	u32 hal_reo2_ring_base_lsb;
345 	u32 hal_reo1_aging_thresh_ix_0;
346 	u32 hal_reo1_aging_thresh_ix_1;
347 	u32 hal_reo1_aging_thresh_ix_2;
348 	u32 hal_reo1_aging_thresh_ix_3;
349 
350 	u32 hal_reo1_ring_hp;
351 	u32 hal_reo1_ring_tp;
352 	u32 hal_reo2_ring_hp;
353 
354 	u32 hal_reo_tcl_ring_base_lsb;
355 	u32 hal_reo_tcl_ring_hp;
356 
357 	u32 hal_reo_status_ring_base_lsb;
358 	u32 hal_reo_status_hp;
359 
360 	u32 hal_reo_cmd_ring_base_lsb;
361 	u32 hal_reo_cmd_ring_hp;
362 
363 	u32 hal_sw2reo_ring_base_lsb;
364 	u32 hal_sw2reo_ring_hp;
365 
366 	u32 hal_seq_wcss_umac_ce0_src_reg;
367 	u32 hal_seq_wcss_umac_ce0_dst_reg;
368 	u32 hal_seq_wcss_umac_ce1_src_reg;
369 	u32 hal_seq_wcss_umac_ce1_dst_reg;
370 
371 	u32 hal_wbm_idle_link_ring_base_lsb;
372 	u32 hal_wbm_idle_link_ring_misc;
373 
374 	u32 hal_wbm_release_ring_base_lsb;
375 
376 	u32 hal_wbm0_release_ring_base_lsb;
377 	u32 hal_wbm1_release_ring_base_lsb;
378 
379 	u32 pcie_qserdes_sysclk_en_sel;
380 	u32 pcie_pcs_osc_dtct_config_base;
381 
382 	u32 hal_shadow_base_addr;
383 	u32 hal_reo1_misc_ctl;
384 };
385 
386 extern const struct ath11k_hw_regs ipq8074_regs;
387 extern const struct ath11k_hw_regs qca6390_regs;
388 extern const struct ath11k_hw_regs qcn9074_regs;
389 extern const struct ath11k_hw_regs wcn6855_regs;
390 extern const struct ath11k_hw_regs wcn6750_regs;
391 
392 static inline const char *ath11k_bd_ie_type_str(enum ath11k_bd_ie_type type)
393 {
394 	switch (type) {
395 	case ATH11K_BD_IE_BOARD:
396 		return "board data";
397 	case ATH11K_BD_IE_REGDB:
398 		return "regdb data";
399 	}
400 
401 	return "unknown";
402 }
403 
404 extern const struct cfg80211_sar_capa ath11k_hw_sar_capa_wcn6855;
405 #endif
406