15e3dd157SKalle Valo /*
25e3dd157SKalle Valo  * Copyright (c) 2005-2011 Atheros Communications Inc.
38b1083d6SKalle Valo  * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
45e3dd157SKalle Valo  *
55e3dd157SKalle Valo  * Permission to use, copy, modify, and/or distribute this software for any
65e3dd157SKalle Valo  * purpose with or without fee is hereby granted, provided that the above
75e3dd157SKalle Valo  * copyright notice and this permission notice appear in all copies.
85e3dd157SKalle Valo  *
95e3dd157SKalle Valo  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
105e3dd157SKalle Valo  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
115e3dd157SKalle Valo  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
125e3dd157SKalle Valo  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
135e3dd157SKalle Valo  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
145e3dd157SKalle Valo  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
155e3dd157SKalle Valo  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
165e3dd157SKalle Valo  */
175e3dd157SKalle Valo 
185e3dd157SKalle Valo #ifndef _RX_DESC_H_
195e3dd157SKalle Valo #define _RX_DESC_H_
205e3dd157SKalle Valo 
21c3f7f31eSGovind Singh #include <linux/bitops.h>
22c3f7f31eSGovind Singh 
235e3dd157SKalle Valo enum rx_attention_flags {
24c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_FIRST_MPDU          = BIT(0),
25c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_LAST_MPDU           = BIT(1),
26c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MCAST_BCAST         = BIT(2),
27c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_PEER_IDX_INVALID    = BIT(3),
28c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_PEER_IDX_TIMEOUT    = BIT(4),
29c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_POWER_MGMT          = BIT(5),
30c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_NON_QOS             = BIT(6),
31c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_NULL_DATA           = BIT(7),
32c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MGMT_TYPE           = BIT(8),
33c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_CTRL_TYPE           = BIT(9),
34c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MORE_DATA           = BIT(10),
35c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_EOSP                = BIT(11),
36c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_U_APSD_TRIGGER      = BIT(12),
37c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_FRAGMENT            = BIT(13),
38c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_ORDER               = BIT(14),
39c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_CLASSIFICATION      = BIT(15),
40c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_OVERFLOW_ERR        = BIT(16),
41c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MSDU_LENGTH_ERR     = BIT(17),
42c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_TCP_UDP_CHKSUM_FAIL = BIT(18),
43c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_IP_CHKSUM_FAIL      = BIT(19),
44c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_SA_IDX_INVALID      = BIT(20),
45c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_DA_IDX_INVALID      = BIT(21),
46c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_SA_IDX_TIMEOUT      = BIT(22),
47c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_DA_IDX_TIMEOUT      = BIT(23),
48c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_ENCRYPT_REQUIRED    = BIT(24),
49c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_DIRECTED            = BIT(25),
50c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_BUFFER_FRAGMENT     = BIT(26),
51c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MPDU_LENGTH_ERR     = BIT(27),
52c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_TKIP_MIC_ERR        = BIT(28),
53c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_DECRYPT_ERR         = BIT(29),
54c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_FCS_ERR             = BIT(30),
55c3f7f31eSGovind Singh 	RX_ATTENTION_FLAGS_MSDU_DONE           = BIT(31),
565e3dd157SKalle Valo };
575e3dd157SKalle Valo 
585e3dd157SKalle Valo struct rx_attention {
595e3dd157SKalle Valo 	__le32 flags; /* %RX_ATTENTION_FLAGS_ */
605e3dd157SKalle Valo } __packed;
615e3dd157SKalle Valo 
625e3dd157SKalle Valo /*
635e3dd157SKalle Valo  * first_mpdu
645e3dd157SKalle Valo  *		Indicates the first MSDU of the PPDU.  If both first_mpdu
655e3dd157SKalle Valo  *		and last_mpdu are set in the MSDU then this is a not an
665e3dd157SKalle Valo  *		A-MPDU frame but a stand alone MPDU.  Interior MPDU in an
675e3dd157SKalle Valo  *		A-MPDU shall have both first_mpdu and last_mpdu bits set to
685e3dd157SKalle Valo  *		0.  The PPDU start status will only be valid when this bit
695e3dd157SKalle Valo  *		is set.
705e3dd157SKalle Valo  *
715e3dd157SKalle Valo  * last_mpdu
725e3dd157SKalle Valo  *		Indicates the last MSDU of the last MPDU of the PPDU.  The
735e3dd157SKalle Valo  *		PPDU end status will only be valid when this bit is set.
745e3dd157SKalle Valo  *
755e3dd157SKalle Valo  * mcast_bcast
765e3dd157SKalle Valo  *		Multicast / broadcast indicator.  Only set when the MAC
775e3dd157SKalle Valo  *		address 1 bit 0 is set indicating mcast/bcast and the BSSID
785e3dd157SKalle Valo  *		matches one of the 4 BSSID registers. Only set when
795e3dd157SKalle Valo  *		first_msdu is set.
805e3dd157SKalle Valo  *
815e3dd157SKalle Valo  * peer_idx_invalid
825e3dd157SKalle Valo  *		Indicates no matching entries within the the max search
835e3dd157SKalle Valo  *		count.  Only set when first_msdu is set.
845e3dd157SKalle Valo  *
855e3dd157SKalle Valo  * peer_idx_timeout
865e3dd157SKalle Valo  *		Indicates an unsuccessful search for the peer index due to
875e3dd157SKalle Valo  *		timeout.  Only set when first_msdu is set.
885e3dd157SKalle Valo  *
895e3dd157SKalle Valo  * power_mgmt
905e3dd157SKalle Valo  *		Power management bit set in the 802.11 header.  Only set
915e3dd157SKalle Valo  *		when first_msdu is set.
925e3dd157SKalle Valo  *
935e3dd157SKalle Valo  * non_qos
945e3dd157SKalle Valo  *		Set if packet is not a non-QoS data frame.  Only set when
955e3dd157SKalle Valo  *		first_msdu is set.
965e3dd157SKalle Valo  *
975e3dd157SKalle Valo  * null_data
985e3dd157SKalle Valo  *		Set if frame type indicates either null data or QoS null
995e3dd157SKalle Valo  *		data format.  Only set when first_msdu is set.
1005e3dd157SKalle Valo  *
1015e3dd157SKalle Valo  * mgmt_type
1025e3dd157SKalle Valo  *		Set if packet is a management packet.  Only set when
1035e3dd157SKalle Valo  *		first_msdu is set.
1045e3dd157SKalle Valo  *
1055e3dd157SKalle Valo  * ctrl_type
1065e3dd157SKalle Valo  *		Set if packet is a control packet.  Only set when first_msdu
1075e3dd157SKalle Valo  *		is set.
1085e3dd157SKalle Valo  *
1095e3dd157SKalle Valo  * more_data
1105e3dd157SKalle Valo  *		Set if more bit in frame control is set.  Only set when
1115e3dd157SKalle Valo  *		first_msdu is set.
1125e3dd157SKalle Valo  *
1135e3dd157SKalle Valo  * eosp
1145e3dd157SKalle Valo  *		Set if the EOSP (end of service period) bit in the QoS
1155e3dd157SKalle Valo  *		control field is set.  Only set when first_msdu is set.
1165e3dd157SKalle Valo  *
1175e3dd157SKalle Valo  * u_apsd_trigger
1185e3dd157SKalle Valo  *		Set if packet is U-APSD trigger.  Key table will have bits
1195e3dd157SKalle Valo  *		per TID to indicate U-APSD trigger.
1205e3dd157SKalle Valo  *
1215e3dd157SKalle Valo  * fragment
1225e3dd157SKalle Valo  *		Indicates that this is an 802.11 fragment frame.  This is
1235e3dd157SKalle Valo  *		set when either the more_frag bit is set in the frame
1245e3dd157SKalle Valo  *		control or the fragment number is not zero.  Only set when
1255e3dd157SKalle Valo  *		first_msdu is set.
1265e3dd157SKalle Valo  *
1275e3dd157SKalle Valo  * order
1285e3dd157SKalle Valo  *		Set if the order bit in the frame control is set.  Only set
1295e3dd157SKalle Valo  *		when first_msdu is set.
1305e3dd157SKalle Valo  *
1315e3dd157SKalle Valo  * classification
1325e3dd157SKalle Valo  *		Indicates that this status has a corresponding MSDU that
1335e3dd157SKalle Valo  *		requires FW processing.  The OLE will have classification
1345e3dd157SKalle Valo  *		ring mask registers which will indicate the ring(s) for
1355e3dd157SKalle Valo  *		packets and descriptors which need FW attention.
1365e3dd157SKalle Valo  *
1375e3dd157SKalle Valo  * overflow_err
1385e3dd157SKalle Valo  *		PCU Receive FIFO does not have enough space to store the
1395e3dd157SKalle Valo  *		full receive packet.  Enough space is reserved in the
1405e3dd157SKalle Valo  *		receive FIFO for the status is written.  This MPDU remaining
1415e3dd157SKalle Valo  *		packets in the PPDU will be filtered and no Ack response
1425e3dd157SKalle Valo  *		will be transmitted.
1435e3dd157SKalle Valo  *
1445e3dd157SKalle Valo  * msdu_length_err
1455e3dd157SKalle Valo  *		Indicates that the MSDU length from the 802.3 encapsulated
1465e3dd157SKalle Valo  *		length field extends beyond the MPDU boundary.
1475e3dd157SKalle Valo  *
1485e3dd157SKalle Valo  * tcp_udp_chksum_fail
1495e3dd157SKalle Valo  *		Indicates that the computed checksum (tcp_udp_chksum) did
1505e3dd157SKalle Valo  *		not match the checksum in the TCP/UDP header.
1515e3dd157SKalle Valo  *
1525e3dd157SKalle Valo  * ip_chksum_fail
1535e3dd157SKalle Valo  *		Indicates that the computed checksum did not match the
1545e3dd157SKalle Valo  *		checksum in the IP header.
1555e3dd157SKalle Valo  *
1565e3dd157SKalle Valo  * sa_idx_invalid
1575e3dd157SKalle Valo  *		Indicates no matching entry was found in the address search
1585e3dd157SKalle Valo  *		table for the source MAC address.
1595e3dd157SKalle Valo  *
1605e3dd157SKalle Valo  * da_idx_invalid
1615e3dd157SKalle Valo  *		Indicates no matching entry was found in the address search
1625e3dd157SKalle Valo  *		table for the destination MAC address.
1635e3dd157SKalle Valo  *
1645e3dd157SKalle Valo  * sa_idx_timeout
1655e3dd157SKalle Valo  *		Indicates an unsuccessful search for the source MAC address
1665e3dd157SKalle Valo  *		due to the expiring of the search timer.
1675e3dd157SKalle Valo  *
1685e3dd157SKalle Valo  * da_idx_timeout
1695e3dd157SKalle Valo  *		Indicates an unsuccessful search for the destination MAC
1705e3dd157SKalle Valo  *		address due to the expiring of the search timer.
1715e3dd157SKalle Valo  *
1725e3dd157SKalle Valo  * encrypt_required
1735e3dd157SKalle Valo  *		Indicates that this data type frame is not encrypted even if
1745e3dd157SKalle Valo  *		the policy for this MPDU requires encryption as indicated in
1755e3dd157SKalle Valo  *		the peer table key type.
1765e3dd157SKalle Valo  *
1775e3dd157SKalle Valo  * directed
1785e3dd157SKalle Valo  *		MPDU is a directed packet which means that the RA matched
1795e3dd157SKalle Valo  *		our STA addresses.  In proxySTA it means that the TA matched
1805e3dd157SKalle Valo  *		an entry in our address search table with the corresponding
1815e3dd157SKalle Valo  *		'no_ack' bit is the address search entry cleared.
1825e3dd157SKalle Valo  *
1835e3dd157SKalle Valo  * buffer_fragment
1845e3dd157SKalle Valo  *		Indicates that at least one of the rx buffers has been
1855e3dd157SKalle Valo  *		fragmented.  If set the FW should look at the rx_frag_info
1865e3dd157SKalle Valo  *		descriptor described below.
1875e3dd157SKalle Valo  *
1885e3dd157SKalle Valo  * mpdu_length_err
1895e3dd157SKalle Valo  *		Indicates that the MPDU was pre-maturely terminated
1905e3dd157SKalle Valo  *		resulting in a truncated MPDU.  Don't trust the MPDU length
1915e3dd157SKalle Valo  *		field.
1925e3dd157SKalle Valo  *
1935e3dd157SKalle Valo  * tkip_mic_err
1945e3dd157SKalle Valo  *		Indicates that the MPDU Michael integrity check failed
1955e3dd157SKalle Valo  *
1965e3dd157SKalle Valo  * decrypt_err
1975e3dd157SKalle Valo  *		Indicates that the MPDU decrypt integrity check failed
1985e3dd157SKalle Valo  *
1995e3dd157SKalle Valo  * fcs_err
2005e3dd157SKalle Valo  *		Indicates that the MPDU FCS check failed
2015e3dd157SKalle Valo  *
2025e3dd157SKalle Valo  * msdu_done
2035e3dd157SKalle Valo  *		If set indicates that the RX packet data, RX header data, RX
2045e3dd157SKalle Valo  *		PPDU start descriptor, RX MPDU start/end descriptor, RX MSDU
2055e3dd157SKalle Valo  *		start/end descriptors and RX Attention descriptor are all
2065e3dd157SKalle Valo  *		valid.  This bit must be in the last octet of the
2075e3dd157SKalle Valo  *		descriptor.
2085e3dd157SKalle Valo  */
2095e3dd157SKalle Valo 
2105e3dd157SKalle Valo struct rx_frag_info {
2115e3dd157SKalle Valo 	u8 ring0_more_count;
2125e3dd157SKalle Valo 	u8 ring1_more_count;
2135e3dd157SKalle Valo 	u8 ring2_more_count;
2145e3dd157SKalle Valo 	u8 ring3_more_count;
215e3def6f7SGovind Singh 	u8 ring4_more_count;
216e3def6f7SGovind Singh 	u8 ring5_more_count;
217e3def6f7SGovind Singh 	u8 ring6_more_count;
218e3def6f7SGovind Singh 	u8 ring7_more_count;
2195e3dd157SKalle Valo } __packed;
2205e3dd157SKalle Valo 
2215e3dd157SKalle Valo /*
2225e3dd157SKalle Valo  * ring0_more_count
2235e3dd157SKalle Valo  *		Indicates the number of more buffers associated with RX DMA
2245e3dd157SKalle Valo  *		ring 0.  Field is filled in by the RX_DMA.
2255e3dd157SKalle Valo  *
2265e3dd157SKalle Valo  * ring1_more_count
2275e3dd157SKalle Valo  *		Indicates the number of more buffers associated with RX DMA
2285e3dd157SKalle Valo  *		ring 1. Field is filled in by the RX_DMA.
2295e3dd157SKalle Valo  *
2305e3dd157SKalle Valo  * ring2_more_count
2315e3dd157SKalle Valo  *		Indicates the number of more buffers associated with RX DMA
2325e3dd157SKalle Valo  *		ring 2. Field is filled in by the RX_DMA.
2335e3dd157SKalle Valo  *
2345e3dd157SKalle Valo  * ring3_more_count
2355e3dd157SKalle Valo  *		Indicates the number of more buffers associated with RX DMA
2365e3dd157SKalle Valo  *		ring 3. Field is filled in by the RX_DMA.
2375e3dd157SKalle Valo  */
2385e3dd157SKalle Valo 
2395e3dd157SKalle Valo enum htt_rx_mpdu_encrypt_type {
2405e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_WEP40            = 0,
2415e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_WEP104           = 1,
2425e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_TKIP_WITHOUT_MIC = 2,
2435e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_WEP128           = 3,
2445e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_TKIP_WPA         = 4,
2455e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_WAPI             = 5,
2465e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_AES_CCM_WPA2     = 6,
2475e3dd157SKalle Valo 	HTT_RX_MPDU_ENCRYPT_NONE             = 7,
2487eccb738SVasanthakumar Thiagarajan 	HTT_RX_MPDU_ENCRYPT_AES_CCM256_WPA2  = 8,
2497eccb738SVasanthakumar Thiagarajan 	HTT_RX_MPDU_ENCRYPT_AES_GCMP_WPA2    = 9,
2507eccb738SVasanthakumar Thiagarajan 	HTT_RX_MPDU_ENCRYPT_AES_GCMP256_WPA2 = 10,
2515e3dd157SKalle Valo };
2525e3dd157SKalle Valo 
2535e3dd157SKalle Valo #define RX_MPDU_START_INFO0_PEER_IDX_MASK     0x000007ff
2545e3dd157SKalle Valo #define RX_MPDU_START_INFO0_PEER_IDX_LSB      0
2555e3dd157SKalle Valo #define RX_MPDU_START_INFO0_SEQ_NUM_MASK      0x0fff0000
2565e3dd157SKalle Valo #define RX_MPDU_START_INFO0_SEQ_NUM_LSB       16
2575e3dd157SKalle Valo #define RX_MPDU_START_INFO0_ENCRYPT_TYPE_MASK 0xf0000000
2585e3dd157SKalle Valo #define RX_MPDU_START_INFO0_ENCRYPT_TYPE_LSB  28
259c3f7f31eSGovind Singh #define RX_MPDU_START_INFO0_FROM_DS           BIT(11)
260c3f7f31eSGovind Singh #define RX_MPDU_START_INFO0_TO_DS             BIT(12)
261c3f7f31eSGovind Singh #define RX_MPDU_START_INFO0_ENCRYPTED         BIT(13)
262c3f7f31eSGovind Singh #define RX_MPDU_START_INFO0_RETRY             BIT(14)
263c3f7f31eSGovind Singh #define RX_MPDU_START_INFO0_TXBF_H_INFO       BIT(15)
2645e3dd157SKalle Valo 
2655e3dd157SKalle Valo #define RX_MPDU_START_INFO1_TID_MASK 0xf0000000
2665e3dd157SKalle Valo #define RX_MPDU_START_INFO1_TID_LSB  28
267c3f7f31eSGovind Singh #define RX_MPDU_START_INFO1_DIRECTED BIT(16)
2685e3dd157SKalle Valo 
2695e3dd157SKalle Valo struct rx_mpdu_start {
2705e3dd157SKalle Valo 	__le32 info0;
2715e3dd157SKalle Valo 	union {
2725e3dd157SKalle Valo 		struct {
2735e3dd157SKalle Valo 			__le32 pn31_0;
2745e3dd157SKalle Valo 			__le32 info1; /* %RX_MPDU_START_INFO1_ */
2755e3dd157SKalle Valo 		} __packed;
2765e3dd157SKalle Valo 		struct {
2775e3dd157SKalle Valo 			u8 pn[6];
2785e3dd157SKalle Valo 		} __packed;
2795e3dd157SKalle Valo 	} __packed;
2805e3dd157SKalle Valo } __packed;
2815e3dd157SKalle Valo 
2825e3dd157SKalle Valo /*
2835e3dd157SKalle Valo  * peer_idx
2845e3dd157SKalle Valo  *		The index of the address search table which associated with
2855e3dd157SKalle Valo  *		the peer table entry corresponding to this MPDU.  Only valid
2865e3dd157SKalle Valo  *		when first_msdu is set.
2875e3dd157SKalle Valo  *
2885e3dd157SKalle Valo  * fr_ds
2895e3dd157SKalle Valo  *		Set if the from DS bit is set in the frame control.  Only
2905e3dd157SKalle Valo  *		valid when first_msdu is set.
2915e3dd157SKalle Valo  *
2925e3dd157SKalle Valo  * to_ds
2935e3dd157SKalle Valo  *		Set if the to DS bit is set in the frame control.  Only
2945e3dd157SKalle Valo  *		valid when first_msdu is set.
2955e3dd157SKalle Valo  *
2965e3dd157SKalle Valo  * encrypted
2975e3dd157SKalle Valo  *		Protected bit from the frame control.  Only valid when
2985e3dd157SKalle Valo  *		first_msdu is set.
2995e3dd157SKalle Valo  *
3005e3dd157SKalle Valo  * retry
3015e3dd157SKalle Valo  *		Retry bit from the frame control.  Only valid when
3025e3dd157SKalle Valo  *		first_msdu is set.
3035e3dd157SKalle Valo  *
3045e3dd157SKalle Valo  * txbf_h_info
3055e3dd157SKalle Valo  *		The MPDU data will contain H information.  Primarily used
3065e3dd157SKalle Valo  *		for debug.
3075e3dd157SKalle Valo  *
3085e3dd157SKalle Valo  * seq_num
3095e3dd157SKalle Valo  *		The sequence number from the 802.11 header.  Only valid when
3105e3dd157SKalle Valo  *		first_msdu is set.
3115e3dd157SKalle Valo  *
3125e3dd157SKalle Valo  * encrypt_type
3135e3dd157SKalle Valo  *		Indicates type of decrypt cipher used (as defined in the
3145e3dd157SKalle Valo  *		peer table)
3155e3dd157SKalle Valo  *		0: WEP40
3165e3dd157SKalle Valo  *		1: WEP104
3175e3dd157SKalle Valo  *		2: TKIP without MIC
3185e3dd157SKalle Valo  *		3: WEP128
3195e3dd157SKalle Valo  *		4: TKIP (WPA)
3205e3dd157SKalle Valo  *		5: WAPI
3215e3dd157SKalle Valo  *		6: AES-CCM (WPA2)
3225e3dd157SKalle Valo  *		7: No cipher
3235e3dd157SKalle Valo  *		Only valid when first_msdu_is set
3245e3dd157SKalle Valo  *
3255e3dd157SKalle Valo  * pn_31_0
3265e3dd157SKalle Valo  *		Bits [31:0] of the PN number extracted from the IV field
3275e3dd157SKalle Valo  *		WEP: IV = {key_id_octet, pn2, pn1, pn0}.  Only pn[23:0] is
3285e3dd157SKalle Valo  *		valid.
3295e3dd157SKalle Valo  *		TKIP: IV = {pn5, pn4, pn3, pn2, key_id_octet, pn0,
3305e3dd157SKalle Valo  *		WEPSeed[1], pn1}.  Only pn[47:0] is valid.
3315e3dd157SKalle Valo  *		AES-CCM: IV = {pn5, pn4, pn3, pn2, key_id_octet, 0x0, pn1,
3325e3dd157SKalle Valo  *		pn0}.  Only pn[47:0] is valid.
3335e3dd157SKalle Valo  *		WAPI: IV = {key_id_octet, 0x0, pn15, pn14, pn13, pn12, pn11,
3345e3dd157SKalle Valo  *		pn10, pn9, pn8, pn7, pn6, pn5, pn4, pn3, pn2, pn1, pn0}.
3355e3dd157SKalle Valo  *		The ext_wapi_pn[127:48] in the rx_msdu_misc descriptor and
3365e3dd157SKalle Valo  *		pn[47:0] are valid.
3375e3dd157SKalle Valo  *		Only valid when first_msdu is set.
3385e3dd157SKalle Valo  *
3395e3dd157SKalle Valo  * pn_47_32
3405e3dd157SKalle Valo  *		Bits [47:32] of the PN number.   See description for
3415e3dd157SKalle Valo  *		pn_31_0.  The remaining PN fields are in the rx_msdu_end
3425e3dd157SKalle Valo  *		descriptor
3435e3dd157SKalle Valo  *
3445e3dd157SKalle Valo  * pn
3455e3dd157SKalle Valo  *		Use this field to access the pn without worrying about
3465e3dd157SKalle Valo  *		byte-order and bitmasking/bitshifting.
3475e3dd157SKalle Valo  *
3485e3dd157SKalle Valo  * directed
3495e3dd157SKalle Valo  *		See definition in RX attention descriptor
3505e3dd157SKalle Valo  *
3515e3dd157SKalle Valo  * reserved_2
3525e3dd157SKalle Valo  *		Reserved: HW should fill with zero.  FW should ignore.
3535e3dd157SKalle Valo  *
3545e3dd157SKalle Valo  * tid
3555e3dd157SKalle Valo  *		The TID field in the QoS control field
3565e3dd157SKalle Valo  */
3575e3dd157SKalle Valo 
3585e3dd157SKalle Valo #define RX_MPDU_END_INFO0_RESERVED_0_MASK     0x00001fff
3595e3dd157SKalle Valo #define RX_MPDU_END_INFO0_RESERVED_0_LSB      0
3605e3dd157SKalle Valo #define RX_MPDU_END_INFO0_POST_DELIM_CNT_MASK 0x0fff0000
3615e3dd157SKalle Valo #define RX_MPDU_END_INFO0_POST_DELIM_CNT_LSB  16
362c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_OVERFLOW_ERR        BIT(13)
363c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_LAST_MPDU           BIT(14)
364c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_POST_DELIM_ERR      BIT(15)
365c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_MPDU_LENGTH_ERR     BIT(28)
366c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_TKIP_MIC_ERR        BIT(29)
367c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_DECRYPT_ERR         BIT(30)
368c3f7f31eSGovind Singh #define RX_MPDU_END_INFO0_FCS_ERR             BIT(31)
3695e3dd157SKalle Valo 
3705e3dd157SKalle Valo struct rx_mpdu_end {
3715e3dd157SKalle Valo 	__le32 info0;
3725e3dd157SKalle Valo } __packed;
3735e3dd157SKalle Valo 
3745e3dd157SKalle Valo /*
3755e3dd157SKalle Valo  * reserved_0
3765e3dd157SKalle Valo  *		Reserved
3775e3dd157SKalle Valo  *
3785e3dd157SKalle Valo  * overflow_err
3795e3dd157SKalle Valo  *		PCU Receive FIFO does not have enough space to store the
3805e3dd157SKalle Valo  *		full receive packet.  Enough space is reserved in the
3815e3dd157SKalle Valo  *		receive FIFO for the status is written.  This MPDU remaining
3825e3dd157SKalle Valo  *		packets in the PPDU will be filtered and no Ack response
3835e3dd157SKalle Valo  *		will be transmitted.
3845e3dd157SKalle Valo  *
3855e3dd157SKalle Valo  * last_mpdu
3865e3dd157SKalle Valo  *		Indicates that this is the last MPDU of a PPDU.
3875e3dd157SKalle Valo  *
3885e3dd157SKalle Valo  * post_delim_err
3895e3dd157SKalle Valo  *		Indicates that a delimiter FCS error occurred after this
3905e3dd157SKalle Valo  *		MPDU before the next MPDU.  Only valid when last_msdu is
3915e3dd157SKalle Valo  *		set.
3925e3dd157SKalle Valo  *
3935e3dd157SKalle Valo  * post_delim_cnt
3945e3dd157SKalle Valo  *		Count of the delimiters after this MPDU.  This requires the
3955e3dd157SKalle Valo  *		last MPDU to be held until all the EOF descriptors have been
3965e3dd157SKalle Valo  *		received.  This may be inefficient in the future when
3975e3dd157SKalle Valo  *		ML-MIMO is used.  Only valid when last_mpdu is set.
3985e3dd157SKalle Valo  *
3995e3dd157SKalle Valo  * mpdu_length_err
4005e3dd157SKalle Valo  *		See definition in RX attention descriptor
4015e3dd157SKalle Valo  *
4025e3dd157SKalle Valo  * tkip_mic_err
4035e3dd157SKalle Valo  *		See definition in RX attention descriptor
4045e3dd157SKalle Valo  *
4055e3dd157SKalle Valo  * decrypt_err
4065e3dd157SKalle Valo  *		See definition in RX attention descriptor
4075e3dd157SKalle Valo  *
4085e3dd157SKalle Valo  * fcs_err
4095e3dd157SKalle Valo  *		See definition in RX attention descriptor
4105e3dd157SKalle Valo  */
4115e3dd157SKalle Valo 
4125e3dd157SKalle Valo #define RX_MSDU_START_INFO0_MSDU_LENGTH_MASK    0x00003fff
4135e3dd157SKalle Valo #define RX_MSDU_START_INFO0_MSDU_LENGTH_LSB     0
4145e3dd157SKalle Valo #define RX_MSDU_START_INFO0_IP_OFFSET_MASK      0x000fc000
4155e3dd157SKalle Valo #define RX_MSDU_START_INFO0_IP_OFFSET_LSB       14
4165e3dd157SKalle Valo #define RX_MSDU_START_INFO0_RING_MASK_MASK      0x00f00000
4175e3dd157SKalle Valo #define RX_MSDU_START_INFO0_RING_MASK_LSB       20
4185e3dd157SKalle Valo #define RX_MSDU_START_INFO0_TCP_UDP_OFFSET_MASK 0x7f000000
4195e3dd157SKalle Valo #define RX_MSDU_START_INFO0_TCP_UDP_OFFSET_LSB  24
4205e3dd157SKalle Valo 
4215e3dd157SKalle Valo #define RX_MSDU_START_INFO1_MSDU_NUMBER_MASK    0x000000ff
4225e3dd157SKalle Valo #define RX_MSDU_START_INFO1_MSDU_NUMBER_LSB     0
4235e3dd157SKalle Valo #define RX_MSDU_START_INFO1_DECAP_FORMAT_MASK   0x00000300
4245e3dd157SKalle Valo #define RX_MSDU_START_INFO1_DECAP_FORMAT_LSB    8
4255e3dd157SKalle Valo #define RX_MSDU_START_INFO1_SA_IDX_MASK         0x07ff0000
4265e3dd157SKalle Valo #define RX_MSDU_START_INFO1_SA_IDX_LSB          16
427c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_IPV4_PROTO          BIT(10)
428c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_IPV6_PROTO          BIT(11)
429c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_TCP_PROTO           BIT(12)
430c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_UDP_PROTO           BIT(13)
431c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_IP_FRAG             BIT(14)
432c3f7f31eSGovind Singh #define RX_MSDU_START_INFO1_TCP_ONLY_ACK        BIT(15)
4335e3dd157SKalle Valo 
4341f5dbfbbSPeter Oh #define RX_MSDU_START_INFO2_DA_IDX_MASK         0x000007ff
4351f5dbfbbSPeter Oh #define RX_MSDU_START_INFO2_DA_IDX_LSB          0
4361f5dbfbbSPeter Oh #define RX_MSDU_START_INFO2_IP_PROTO_FIELD_MASK 0x00ff0000
4371f5dbfbbSPeter Oh #define RX_MSDU_START_INFO2_IP_PROTO_FIELD_LSB  16
4381f5dbfbbSPeter Oh #define RX_MSDU_START_INFO2_DA_BCAST_MCAST      BIT(11)
4391f5dbfbbSPeter Oh 
44026d1e9c2SMichal Kazior /* The decapped header (rx_hdr_status) contains the following:
44126d1e9c2SMichal Kazior  *  a) 802.11 header
44226d1e9c2SMichal Kazior  *  [padding to 4 bytes]
44326d1e9c2SMichal Kazior  *  b) HW crypto parameter
44426d1e9c2SMichal Kazior  *     - 0 bytes for no security
44526d1e9c2SMichal Kazior  *     - 4 bytes for WEP
44626d1e9c2SMichal Kazior  *     - 8 bytes for TKIP, AES
44726d1e9c2SMichal Kazior  *  [padding to 4 bytes]
44826d1e9c2SMichal Kazior  *  c) A-MSDU subframe header (14 bytes) if appliable
44926d1e9c2SMichal Kazior  *  d) LLC/SNAP (RFC1042, 8 bytes)
45026d1e9c2SMichal Kazior  *
45137ff1b0dSMarcin Rokicki  * In case of A-MSDU only first frame in sequence contains (a) and (b).
45237ff1b0dSMarcin Rokicki  */
4535e3dd157SKalle Valo enum rx_msdu_decap_format {
4545e3dd157SKalle Valo 	RX_MSDU_DECAP_RAW = 0,
45526d1e9c2SMichal Kazior 
45626d1e9c2SMichal Kazior 	/* Note: QoS frames are reported as non-QoS. The rx_hdr_status in
45737ff1b0dSMarcin Rokicki 	 * htt_rx_desc contains the original decapped 802.11 header.
45837ff1b0dSMarcin Rokicki 	 */
4595e3dd157SKalle Valo 	RX_MSDU_DECAP_NATIVE_WIFI = 1,
46026d1e9c2SMichal Kazior 
46126d1e9c2SMichal Kazior 	/* Payload contains an ethernet header (struct ethhdr). */
4625e3dd157SKalle Valo 	RX_MSDU_DECAP_ETHERNET2_DIX = 2,
46326d1e9c2SMichal Kazior 
46426d1e9c2SMichal Kazior 	/* Payload contains two 48-bit addresses and 2-byte length (14 bytes
46537ff1b0dSMarcin Rokicki 	 * total), followed by an RFC1042 header (8 bytes).
46637ff1b0dSMarcin Rokicki 	 */
4675e3dd157SKalle Valo 	RX_MSDU_DECAP_8023_SNAP_LLC = 3
4685e3dd157SKalle Valo };
4695e3dd157SKalle Valo 
4701f5dbfbbSPeter Oh struct rx_msdu_start_common {
4715e3dd157SKalle Valo 	__le32 info0; /* %RX_MSDU_START_INFO0_ */
4725e3dd157SKalle Valo 	__le32 flow_id_crc;
4735e3dd157SKalle Valo 	__le32 info1; /* %RX_MSDU_START_INFO1_ */
4745e3dd157SKalle Valo } __packed;
4755e3dd157SKalle Valo 
4761f5dbfbbSPeter Oh struct rx_msdu_start_qca99x0 {
4771f5dbfbbSPeter Oh 	__le32 info2; /* %RX_MSDU_START_INFO2_ */
4781f5dbfbbSPeter Oh } __packed;
4791f5dbfbbSPeter Oh 
480e3def6f7SGovind Singh struct rx_msdu_start_wcn3990 {
481e3def6f7SGovind Singh 	__le32 info2; /* %RX_MSDU_START_INFO2_ */
482e3def6f7SGovind Singh 	__le32 info3; /* %RX_MSDU_START_INFO3_ */
483e3def6f7SGovind Singh } __packed;
484e3def6f7SGovind Singh 
4851f5dbfbbSPeter Oh struct rx_msdu_start {
4861f5dbfbbSPeter Oh 	struct rx_msdu_start_common common;
4871f5dbfbbSPeter Oh 	union {
4881f5dbfbbSPeter Oh 		struct rx_msdu_start_qca99x0 qca99x0;
489e3def6f7SGovind Singh 		struct rx_msdu_start_wcn3990 wcn3990;
4901f5dbfbbSPeter Oh 	} __packed;
4911f5dbfbbSPeter Oh } __packed;
4921f5dbfbbSPeter Oh 
4935e3dd157SKalle Valo /*
4945e3dd157SKalle Valo  * msdu_length
4955e3dd157SKalle Valo  *		MSDU length in bytes after decapsulation.  This field is
4965e3dd157SKalle Valo  *		still valid for MPDU frames without A-MSDU.  It still
4975e3dd157SKalle Valo  *		represents MSDU length after decapsulation
4985e3dd157SKalle Valo  *
4995e3dd157SKalle Valo  * ip_offset
5005e3dd157SKalle Valo  *		Indicates the IP offset in bytes from the start of the
5015e3dd157SKalle Valo  *		packet after decapsulation.  Only valid if ipv4_proto or
5025e3dd157SKalle Valo  *		ipv6_proto is set.
5035e3dd157SKalle Valo  *
5045e3dd157SKalle Valo  * ring_mask
5055e3dd157SKalle Valo  *		Indicates the destination RX rings for this MSDU.
5065e3dd157SKalle Valo  *
5075e3dd157SKalle Valo  * tcp_udp_offset
5085e3dd157SKalle Valo  *		Indicates the offset in bytes to the start of TCP or UDP
5095e3dd157SKalle Valo  *		header from the start of the IP header after decapsulation.
5105e3dd157SKalle Valo  *		Only valid if tcp_prot or udp_prot is set.  The value 0
5115e3dd157SKalle Valo  *		indicates that the offset is longer than 127 bytes.
5125e3dd157SKalle Valo  *
5135e3dd157SKalle Valo  * reserved_0c
5145e3dd157SKalle Valo  *		Reserved: HW should fill with zero.  FW should ignore.
5155e3dd157SKalle Valo  *
5165e3dd157SKalle Valo  * flow_id_crc
5175e3dd157SKalle Valo  *		The flow_id_crc runs CRC32 on the following information:
5185e3dd157SKalle Valo  *		IPv4 option: dest_addr[31:0], src_addr [31:0], {24'b0,
5195e3dd157SKalle Valo  *		protocol[7:0]}.
5205e3dd157SKalle Valo  *		IPv6 option: dest_addr[127:0], src_addr [127:0], {24'b0,
5215e3dd157SKalle Valo  *		next_header[7:0]}
5225e3dd157SKalle Valo  *		UDP case: sort_port[15:0], dest_port[15:0]
5235e3dd157SKalle Valo  *		TCP case: sort_port[15:0], dest_port[15:0],
5245e3dd157SKalle Valo  *		{header_length[3:0], 6'b0, flags[5:0], window_size[15:0]},
5255e3dd157SKalle Valo  *		{16'b0, urgent_ptr[15:0]}, all options except 32-bit
5265e3dd157SKalle Valo  *		timestamp.
5275e3dd157SKalle Valo  *
5285e3dd157SKalle Valo  * msdu_number
5295e3dd157SKalle Valo  *		Indicates the MSDU number within a MPDU.  This value is
5305e3dd157SKalle Valo  *		reset to zero at the start of each MPDU.  If the number of
5315e3dd157SKalle Valo  *		MSDU exceeds 255 this number will wrap using modulo 256.
5325e3dd157SKalle Valo  *
5335e3dd157SKalle Valo  * decap_format
5345e3dd157SKalle Valo  *		Indicates the format after decapsulation:
5355e3dd157SKalle Valo  *		0: RAW: No decapsulation
5365e3dd157SKalle Valo  *		1: Native WiFi
5375e3dd157SKalle Valo  *		2: Ethernet 2 (DIX)
5385e3dd157SKalle Valo  *		3: 802.3 (SNAP/LLC)
5395e3dd157SKalle Valo  *
5405e3dd157SKalle Valo  * ipv4_proto
5415e3dd157SKalle Valo  *		Set if L2 layer indicates IPv4 protocol.
5425e3dd157SKalle Valo  *
5435e3dd157SKalle Valo  * ipv6_proto
5445e3dd157SKalle Valo  *		Set if L2 layer indicates IPv6 protocol.
5455e3dd157SKalle Valo  *
5465e3dd157SKalle Valo  * tcp_proto
5475e3dd157SKalle Valo  *		Set if the ipv4_proto or ipv6_proto are set and the IP
5485e3dd157SKalle Valo  *		protocol indicates TCP.
5495e3dd157SKalle Valo  *
5505e3dd157SKalle Valo  * udp_proto
5515e3dd157SKalle Valo  *		Set if the ipv4_proto or ipv6_proto are set and the IP
5525e3dd157SKalle Valo  *			protocol indicates UDP.
5535e3dd157SKalle Valo  *
5545e3dd157SKalle Valo  * ip_frag
5555e3dd157SKalle Valo  *		Indicates that either the IP More frag bit is set or IP frag
5565e3dd157SKalle Valo  *		number is non-zero.  If set indicates that this is a
5575e3dd157SKalle Valo  *		fragmented IP packet.
5585e3dd157SKalle Valo  *
5595e3dd157SKalle Valo  * tcp_only_ack
5605e3dd157SKalle Valo  *		Set if only the TCP Ack bit is set in the TCP flags and if
5615e3dd157SKalle Valo  *		the TCP payload is 0.
5625e3dd157SKalle Valo  *
5635e3dd157SKalle Valo  * sa_idx
5645e3dd157SKalle Valo  *		The offset in the address table which matches the MAC source
5655e3dd157SKalle Valo  *		address.
5665e3dd157SKalle Valo  *
5675e3dd157SKalle Valo  * reserved_2b
5685e3dd157SKalle Valo  *		Reserved: HW should fill with zero.  FW should ignore.
5695e3dd157SKalle Valo  */
5705e3dd157SKalle Valo 
5715e3dd157SKalle Valo #define RX_MSDU_END_INFO0_REPORTED_MPDU_LENGTH_MASK 0x00003fff
5725e3dd157SKalle Valo #define RX_MSDU_END_INFO0_REPORTED_MPDU_LENGTH_LSB  0
573c3f7f31eSGovind Singh #define RX_MSDU_END_INFO0_FIRST_MSDU                BIT(14)
574c3f7f31eSGovind Singh #define RX_MSDU_END_INFO0_LAST_MSDU                 BIT(15)
575c3f7f31eSGovind Singh #define RX_MSDU_END_INFO0_PRE_DELIM_ERR             BIT(30)
576c3f7f31eSGovind Singh #define RX_MSDU_END_INFO0_RESERVED_3B               BIT(31)
5775e3dd157SKalle Valo 
5781f5dbfbbSPeter Oh struct rx_msdu_end_common {
5795e3dd157SKalle Valo 	__le16 ip_hdr_cksum;
5805e3dd157SKalle Valo 	__le16 tcp_hdr_cksum;
5815e3dd157SKalle Valo 	u8 key_id_octet;
5825e3dd157SKalle Valo 	u8 classification_filter;
5835e3dd157SKalle Valo 	u8 wapi_pn[10];
5845e3dd157SKalle Valo 	__le32 info0;
5855e3dd157SKalle Valo } __packed;
5865e3dd157SKalle Valo 
5871f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_TCP_FLAG_MASK     0x000001ff
5881f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_TCP_FLAG_LSB      0
5891f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_L3_HDR_PAD_MASK   0x00001c00
5901f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_L3_HDR_PAD_LSB    10
5911f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_WINDOW_SIZE_MASK  0xffff0000
5921f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_WINDOW_SIZE_LSB   16
5931f5dbfbbSPeter Oh #define RX_MSDU_END_INFO1_IRO_ELIGIBLE      BIT(9)
5941f5dbfbbSPeter Oh 
5951f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_DA_OFFSET_MASK    0x0000003f
5961f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_DA_OFFSET_LSB     0
5971f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_SA_OFFSET_MASK    0x00000fc0
5981f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_SA_OFFSET_LSB     6
5991f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_TYPE_OFFSET_MASK  0x0003f000
6001f5dbfbbSPeter Oh #define RX_MSDU_END_INFO2_TYPE_OFFSET_LSB   12
6011f5dbfbbSPeter Oh 
6021f5dbfbbSPeter Oh struct rx_msdu_end_qca99x0 {
6031f5dbfbbSPeter Oh 	__le32 ipv6_crc;
6041f5dbfbbSPeter Oh 	__le32 tcp_seq_no;
6051f5dbfbbSPeter Oh 	__le32 tcp_ack_no;
6061f5dbfbbSPeter Oh 	__le32 info1;
6071f5dbfbbSPeter Oh 	__le32 info2;
6081f5dbfbbSPeter Oh } __packed;
6091f5dbfbbSPeter Oh 
610e3def6f7SGovind Singh struct rx_msdu_end_wcn3990 {
611e3def6f7SGovind Singh 	__le32 ipv6_crc;
612e3def6f7SGovind Singh 	__le32 tcp_seq_no;
613e3def6f7SGovind Singh 	__le32 tcp_ack_no;
614e3def6f7SGovind Singh 	__le32 info1;
615e3def6f7SGovind Singh 	__le32 info2;
616e3def6f7SGovind Singh 	__le32 rule_indication_0;
617e3def6f7SGovind Singh 	__le32 rule_indication_1;
618e3def6f7SGovind Singh 	__le32 rule_indication_2;
619e3def6f7SGovind Singh 	__le32 rule_indication_3;
620e3def6f7SGovind Singh } __packed;
621e3def6f7SGovind Singh 
6221f5dbfbbSPeter Oh struct rx_msdu_end {
6231f5dbfbbSPeter Oh 	struct rx_msdu_end_common common;
6241f5dbfbbSPeter Oh 	union {
6251f5dbfbbSPeter Oh 		struct rx_msdu_end_qca99x0 qca99x0;
626e3def6f7SGovind Singh 		struct rx_msdu_end_wcn3990 wcn3990;
6271f5dbfbbSPeter Oh 	} __packed;
6281f5dbfbbSPeter Oh } __packed;
6291f5dbfbbSPeter Oh 
6305e3dd157SKalle Valo /*
6315e3dd157SKalle Valo  *ip_hdr_chksum
6325e3dd157SKalle Valo  *		This can include the IP header checksum or the pseudo header
6335e3dd157SKalle Valo  *		checksum used by TCP/UDP checksum.
6345e3dd157SKalle Valo  *
6355e3dd157SKalle Valo  *tcp_udp_chksum
6365e3dd157SKalle Valo  *		The value of the computed TCP/UDP checksum.  A mode bit
6375e3dd157SKalle Valo  *		selects whether this checksum is the full checksum or the
6385e3dd157SKalle Valo  *		partial checksum which does not include the pseudo header.
6395e3dd157SKalle Valo  *
6405e3dd157SKalle Valo  *key_id_octet
6415e3dd157SKalle Valo  *		The key ID octet from the IV.  Only valid when first_msdu is
6425e3dd157SKalle Valo  *		set.
6435e3dd157SKalle Valo  *
6445e3dd157SKalle Valo  *classification_filter
6455e3dd157SKalle Valo  *		Indicates the number classification filter rule
6465e3dd157SKalle Valo  *
6475e3dd157SKalle Valo  *ext_wapi_pn_63_48
6485e3dd157SKalle Valo  *		Extension PN (packet number) which is only used by WAPI.
6495e3dd157SKalle Valo  *		This corresponds to WAPI PN bits [63:48] (pn6 and pn7).  The
6505e3dd157SKalle Valo  *		WAPI PN bits [63:0] are in the pn field of the rx_mpdu_start
6515e3dd157SKalle Valo  *		descriptor.
6525e3dd157SKalle Valo  *
6535e3dd157SKalle Valo  *ext_wapi_pn_95_64
6545e3dd157SKalle Valo  *		Extension PN (packet number) which is only used by WAPI.
6555e3dd157SKalle Valo  *		This corresponds to WAPI PN bits [95:64] (pn8, pn9, pn10 and
6565e3dd157SKalle Valo  *		pn11).
6575e3dd157SKalle Valo  *
6585e3dd157SKalle Valo  *ext_wapi_pn_127_96
6595e3dd157SKalle Valo  *		Extension PN (packet number) which is only used by WAPI.
6605e3dd157SKalle Valo  *		This corresponds to WAPI PN bits [127:96] (pn12, pn13, pn14,
6615e3dd157SKalle Valo  *		pn15).
6625e3dd157SKalle Valo  *
6635e3dd157SKalle Valo  *reported_mpdu_length
6645e3dd157SKalle Valo  *		MPDU length before decapsulation.  Only valid when
6655e3dd157SKalle Valo  *		first_msdu is set.  This field is taken directly from the
6665e3dd157SKalle Valo  *		length field of the A-MPDU delimiter or the preamble length
6675e3dd157SKalle Valo  *		field for non-A-MPDU frames.
6685e3dd157SKalle Valo  *
6695e3dd157SKalle Valo  *first_msdu
6705e3dd157SKalle Valo  *		Indicates the first MSDU of A-MSDU.  If both first_msdu and
6715e3dd157SKalle Valo  *		last_msdu are set in the MSDU then this is a non-aggregated
6725e3dd157SKalle Valo  *		MSDU frame: normal MPDU.  Interior MSDU in an A-MSDU shall
6735e3dd157SKalle Valo  *		have both first_mpdu and last_mpdu bits set to 0.
6745e3dd157SKalle Valo  *
6755e3dd157SKalle Valo  *last_msdu
6765e3dd157SKalle Valo  *		Indicates the last MSDU of the A-MSDU.  MPDU end status is
6775e3dd157SKalle Valo  *		only valid when last_msdu is set.
6785e3dd157SKalle Valo  *
6795e3dd157SKalle Valo  *reserved_3a
6805e3dd157SKalle Valo  *		Reserved: HW should fill with zero.  FW should ignore.
6815e3dd157SKalle Valo  *
6825e3dd157SKalle Valo  *pre_delim_err
6835e3dd157SKalle Valo  *		Indicates that the first delimiter had a FCS failure.  Only
6845e3dd157SKalle Valo  *		valid when first_mpdu and first_msdu are set.
6855e3dd157SKalle Valo  *
6865e3dd157SKalle Valo  *reserved_3b
6875e3dd157SKalle Valo  *		Reserved: HW should fill with zero.  FW should ignore.
6885e3dd157SKalle Valo  */
6895e3dd157SKalle Valo 
6905e3dd157SKalle Valo #define HTT_RX_PPDU_START_PREAMBLE_LEGACY        0x04
6915e3dd157SKalle Valo #define HTT_RX_PPDU_START_PREAMBLE_HT            0x08
6925e3dd157SKalle Valo #define HTT_RX_PPDU_START_PREAMBLE_HT_WITH_TXBF  0x09
6935e3dd157SKalle Valo #define HTT_RX_PPDU_START_PREAMBLE_VHT           0x0C
6945e3dd157SKalle Valo #define HTT_RX_PPDU_START_PREAMBLE_VHT_WITH_TXBF 0x0D
6955e3dd157SKalle Valo 
696c3f7f31eSGovind Singh #define RX_PPDU_START_INFO0_IS_GREENFIELD BIT(0)
6975e3dd157SKalle Valo 
6985e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_RATE_MASK    0x0000000f
6995e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_RATE_LSB     0
7005e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_LENGTH_MASK  0x0001ffe0
7015e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_LENGTH_LSB   5
7025e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_TAIL_MASK    0x00fc0000
7035e3dd157SKalle Valo #define RX_PPDU_START_INFO1_L_SIG_TAIL_LSB     18
7045e3dd157SKalle Valo #define RX_PPDU_START_INFO1_PREAMBLE_TYPE_MASK 0xff000000
7055e3dd157SKalle Valo #define RX_PPDU_START_INFO1_PREAMBLE_TYPE_LSB  24
706c3f7f31eSGovind Singh #define RX_PPDU_START_INFO1_L_SIG_RATE_SELECT  BIT(4)
707c3f7f31eSGovind Singh #define RX_PPDU_START_INFO1_L_SIG_PARITY       BIT(17)
7085e3dd157SKalle Valo 
7095e3dd157SKalle Valo #define RX_PPDU_START_INFO2_HT_SIG_VHT_SIG_A_1_MASK 0x00ffffff
7105e3dd157SKalle Valo #define RX_PPDU_START_INFO2_HT_SIG_VHT_SIG_A_1_LSB  0
7115e3dd157SKalle Valo 
7125e3dd157SKalle Valo #define RX_PPDU_START_INFO3_HT_SIG_VHT_SIG_A_2_MASK 0x00ffffff
7135e3dd157SKalle Valo #define RX_PPDU_START_INFO3_HT_SIG_VHT_SIG_A_2_LSB  0
714c3f7f31eSGovind Singh #define RX_PPDU_START_INFO3_TXBF_H_INFO             BIT(24)
7155e3dd157SKalle Valo 
7165e3dd157SKalle Valo #define RX_PPDU_START_INFO4_VHT_SIG_B_MASK 0x1fffffff
7175e3dd157SKalle Valo #define RX_PPDU_START_INFO4_VHT_SIG_B_LSB  0
7185e3dd157SKalle Valo 
7195e3dd157SKalle Valo #define RX_PPDU_START_INFO5_SERVICE_MASK 0x0000ffff
7205e3dd157SKalle Valo #define RX_PPDU_START_INFO5_SERVICE_LSB  0
7215e3dd157SKalle Valo 
7226aa4cf1cSMichal Kazior /* No idea what this flag means. It seems to be always set in rate. */
7236aa4cf1cSMichal Kazior #define RX_PPDU_START_RATE_FLAG BIT(3)
7246aa4cf1cSMichal Kazior 
7255e3dd157SKalle Valo struct rx_ppdu_start {
7265e3dd157SKalle Valo 	struct {
7275e3dd157SKalle Valo 		u8 pri20_mhz;
7285e3dd157SKalle Valo 		u8 ext20_mhz;
7295e3dd157SKalle Valo 		u8 ext40_mhz;
7305e3dd157SKalle Valo 		u8 ext80_mhz;
7315e3dd157SKalle Valo 	} rssi_chains[4];
7325e3dd157SKalle Valo 	u8 rssi_comb;
7335e3dd157SKalle Valo 	__le16 rsvd0;
7345e3dd157SKalle Valo 	u8 info0; /* %RX_PPDU_START_INFO0_ */
7355e3dd157SKalle Valo 	__le32 info1; /* %RX_PPDU_START_INFO1_ */
7365e3dd157SKalle Valo 	__le32 info2; /* %RX_PPDU_START_INFO2_ */
7375e3dd157SKalle Valo 	__le32 info3; /* %RX_PPDU_START_INFO3_ */
7385e3dd157SKalle Valo 	__le32 info4; /* %RX_PPDU_START_INFO4_ */
7395e3dd157SKalle Valo 	__le32 info5; /* %RX_PPDU_START_INFO5_ */
7405e3dd157SKalle Valo } __packed;
7415e3dd157SKalle Valo 
7425e3dd157SKalle Valo /*
7435e3dd157SKalle Valo  * rssi_chain0_pri20
7445e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 0 of primary 20 MHz bandwidth.
7455e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7465e3dd157SKalle Valo  *
7475e3dd157SKalle Valo  * rssi_chain0_sec20
7485e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 0 of secondary 20 MHz bandwidth.
7495e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7505e3dd157SKalle Valo  *
7515e3dd157SKalle Valo  * rssi_chain0_sec40
7525e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 0 of secondary 40 MHz bandwidth.
7535e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7545e3dd157SKalle Valo  *
7555e3dd157SKalle Valo  * rssi_chain0_sec80
7565e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 0 of secondary 80 MHz bandwidth.
7575e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7585e3dd157SKalle Valo  *
7595e3dd157SKalle Valo  * rssi_chain1_pri20
7605e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 1 of primary 20 MHz bandwidth.
7615e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7625e3dd157SKalle Valo  *
7635e3dd157SKalle Valo  * rssi_chain1_sec20
7645e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 1 of secondary 20 MHz bandwidth.
7655e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7665e3dd157SKalle Valo  *
7675e3dd157SKalle Valo  * rssi_chain1_sec40
7685e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 1 of secondary 40 MHz bandwidth.
7695e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7705e3dd157SKalle Valo  *
7715e3dd157SKalle Valo  * rssi_chain1_sec80
7725e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 1 of secondary 80 MHz bandwidth.
7735e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7745e3dd157SKalle Valo  *
7755e3dd157SKalle Valo  * rssi_chain2_pri20
7765e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 2 of primary 20 MHz bandwidth.
7775e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7785e3dd157SKalle Valo  *
7795e3dd157SKalle Valo  * rssi_chain2_sec20
7805e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 2 of secondary 20 MHz bandwidth.
7815e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7825e3dd157SKalle Valo  *
7835e3dd157SKalle Valo  * rssi_chain2_sec40
7845e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 2 of secondary 40 MHz bandwidth.
7855e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7865e3dd157SKalle Valo  *
7875e3dd157SKalle Valo  * rssi_chain2_sec80
7885e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 2 of secondary 80 MHz bandwidth.
7895e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7905e3dd157SKalle Valo  *
7915e3dd157SKalle Valo  * rssi_chain3_pri20
7925e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 3 of primary 20 MHz bandwidth.
7935e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7945e3dd157SKalle Valo  *
7955e3dd157SKalle Valo  * rssi_chain3_sec20
7965e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 3 of secondary 20 MHz bandwidth.
7975e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
7985e3dd157SKalle Valo  *
7995e3dd157SKalle Valo  * rssi_chain3_sec40
8005e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 3 of secondary 40 MHz bandwidth.
8015e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
8025e3dd157SKalle Valo  *
8035e3dd157SKalle Valo  * rssi_chain3_sec80
8045e3dd157SKalle Valo  *		RSSI of RX PPDU on chain 3 of secondary 80 MHz bandwidth.
8055e3dd157SKalle Valo  *		Value of 0x80 indicates invalid.
8065e3dd157SKalle Valo  *
8075e3dd157SKalle Valo  * rssi_comb
8085e3dd157SKalle Valo  *		The combined RSSI of RX PPDU of all active chains and
8095e3dd157SKalle Valo  *		bandwidths.  Value of 0x80 indicates invalid.
8105e3dd157SKalle Valo  *
8115e3dd157SKalle Valo  * reserved_4a
8125e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
8135e3dd157SKalle Valo  *
8145e3dd157SKalle Valo  * is_greenfield
8155e3dd157SKalle Valo  *		Do we really support this?
8165e3dd157SKalle Valo  *
8175e3dd157SKalle Valo  * reserved_4b
8185e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
8195e3dd157SKalle Valo  *
8205e3dd157SKalle Valo  * l_sig_rate
8215e3dd157SKalle Valo  *		If l_sig_rate_select is 0:
8225e3dd157SKalle Valo  *		0x8: OFDM 48 Mbps
8235e3dd157SKalle Valo  *		0x9: OFDM 24 Mbps
8245e3dd157SKalle Valo  *		0xA: OFDM 12 Mbps
8255e3dd157SKalle Valo  *		0xB: OFDM 6 Mbps
8265e3dd157SKalle Valo  *		0xC: OFDM 54 Mbps
8275e3dd157SKalle Valo  *		0xD: OFDM 36 Mbps
8285e3dd157SKalle Valo  *		0xE: OFDM 18 Mbps
8295e3dd157SKalle Valo  *		0xF: OFDM 9 Mbps
8305e3dd157SKalle Valo  *		If l_sig_rate_select is 1:
8315e3dd157SKalle Valo  *		0x8: CCK 11 Mbps long preamble
8325e3dd157SKalle Valo  *		0x9: CCK 5.5 Mbps long preamble
8335e3dd157SKalle Valo  *		0xA: CCK 2 Mbps long preamble
8345e3dd157SKalle Valo  *		0xB: CCK 1 Mbps long preamble
8355e3dd157SKalle Valo  *		0xC: CCK 11 Mbps short preamble
8365e3dd157SKalle Valo  *		0xD: CCK 5.5 Mbps short preamble
8375e3dd157SKalle Valo  *		0xE: CCK 2 Mbps short preamble
8385e3dd157SKalle Valo  *
8395e3dd157SKalle Valo  * l_sig_rate_select
8405e3dd157SKalle Valo  *		Legacy signal rate select.  If set then l_sig_rate indicates
8415e3dd157SKalle Valo  *		CCK rates.  If clear then l_sig_rate indicates OFDM rates.
8425e3dd157SKalle Valo  *
8435e3dd157SKalle Valo  * l_sig_length
8445e3dd157SKalle Valo  *		Length of legacy frame in octets.
8455e3dd157SKalle Valo  *
8465e3dd157SKalle Valo  * l_sig_parity
8475e3dd157SKalle Valo  *		Odd parity over l_sig_rate and l_sig_length
8485e3dd157SKalle Valo  *
8495e3dd157SKalle Valo  * l_sig_tail
8505e3dd157SKalle Valo  *		Tail bits for Viterbi decoder
8515e3dd157SKalle Valo  *
8525e3dd157SKalle Valo  * preamble_type
8535e3dd157SKalle Valo  *		Indicates the type of preamble ahead:
8545e3dd157SKalle Valo  *		0x4: Legacy (OFDM/CCK)
8555e3dd157SKalle Valo  *		0x8: HT
8565e3dd157SKalle Valo  *		0x9: HT with TxBF
8575e3dd157SKalle Valo  *		0xC: VHT
8585e3dd157SKalle Valo  *		0xD: VHT with TxBF
8595e3dd157SKalle Valo  *		0x80 - 0xFF: Reserved for special baseband data types such
8605e3dd157SKalle Valo  *		as radar and spectral scan.
8615e3dd157SKalle Valo  *
8625e3dd157SKalle Valo  * ht_sig_vht_sig_a_1
8635e3dd157SKalle Valo  *		If preamble_type == 0x8 or 0x9
8645e3dd157SKalle Valo  *		HT-SIG (first 24 bits)
8655e3dd157SKalle Valo  *		If preamble_type == 0xC or 0xD
8665e3dd157SKalle Valo  *		VHT-SIG A (first 24 bits)
8675e3dd157SKalle Valo  *		Else
8685e3dd157SKalle Valo  *		Reserved
8695e3dd157SKalle Valo  *
8705e3dd157SKalle Valo  * reserved_6
8715e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
8725e3dd157SKalle Valo  *
8735e3dd157SKalle Valo  * ht_sig_vht_sig_a_2
8745e3dd157SKalle Valo  *		If preamble_type == 0x8 or 0x9
8755e3dd157SKalle Valo  *		HT-SIG (last 24 bits)
8765e3dd157SKalle Valo  *		If preamble_type == 0xC or 0xD
8775e3dd157SKalle Valo  *		VHT-SIG A (last 24 bits)
8785e3dd157SKalle Valo  *		Else
8795e3dd157SKalle Valo  *		Reserved
8805e3dd157SKalle Valo  *
8815e3dd157SKalle Valo  * txbf_h_info
8825e3dd157SKalle Valo  *		Indicates that the packet data carries H information which
8835e3dd157SKalle Valo  *		is used for TxBF debug.
8845e3dd157SKalle Valo  *
8855e3dd157SKalle Valo  * reserved_7
8865e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
8875e3dd157SKalle Valo  *
8885e3dd157SKalle Valo  * vht_sig_b
8895e3dd157SKalle Valo  *		WiFi 1.0 and WiFi 2.0 will likely have this field to be all
8905e3dd157SKalle Valo  *		0s since the BB does not plan on decoding VHT SIG-B.
8915e3dd157SKalle Valo  *
8925e3dd157SKalle Valo  * reserved_8
8935e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
8945e3dd157SKalle Valo  *
8955e3dd157SKalle Valo  * service
8965e3dd157SKalle Valo  *		Service field from BB for OFDM, HT and VHT packets.  CCK
8975e3dd157SKalle Valo  *		packets will have service field of 0.
8985e3dd157SKalle Valo  *
8995e3dd157SKalle Valo  * reserved_9
9005e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
9015e3dd157SKalle Valo  */
9025e3dd157SKalle Valo 
903c3f7f31eSGovind Singh #define RX_PPDU_END_FLAGS_PHY_ERR             BIT(0)
904c3f7f31eSGovind Singh #define RX_PPDU_END_FLAGS_RX_LOCATION         BIT(1)
905c3f7f31eSGovind Singh #define RX_PPDU_END_FLAGS_TXBF_H_INFO         BIT(2)
9065e3dd157SKalle Valo 
9075e3dd157SKalle Valo #define RX_PPDU_END_INFO0_RX_ANTENNA_MASK     0x00ffffff
9085e3dd157SKalle Valo #define RX_PPDU_END_INFO0_RX_ANTENNA_LSB      0
909c3f7f31eSGovind Singh #define RX_PPDU_END_INFO0_FLAGS_TX_HT_VHT_ACK BIT(24)
910c3f7f31eSGovind Singh #define RX_PPDU_END_INFO0_BB_CAPTURED_CHANNEL BIT(25)
9115e3dd157SKalle Valo 
9121f5dbfbbSPeter Oh #define RX_PPDU_END_INFO1_PEER_IDX_MASK       0x1ffc
9131f5dbfbbSPeter Oh #define RX_PPDU_END_INFO1_PEER_IDX_LSB        2
9141f5dbfbbSPeter Oh #define RX_PPDU_END_INFO1_BB_DATA             BIT(0)
9151f5dbfbbSPeter Oh #define RX_PPDU_END_INFO1_PEER_IDX_VALID      BIT(1)
9161f5dbfbbSPeter Oh #define RX_PPDU_END_INFO1_PPDU_DONE           BIT(15)
9175e3dd157SKalle Valo 
9183ec79e3aSMichal Kazior struct rx_ppdu_end_common {
9195e3dd157SKalle Valo 	__le32 evm_p0;
9205e3dd157SKalle Valo 	__le32 evm_p1;
9215e3dd157SKalle Valo 	__le32 evm_p2;
9225e3dd157SKalle Valo 	__le32 evm_p3;
9235e3dd157SKalle Valo 	__le32 evm_p4;
9245e3dd157SKalle Valo 	__le32 evm_p5;
9255e3dd157SKalle Valo 	__le32 evm_p6;
9265e3dd157SKalle Valo 	__le32 evm_p7;
9275e3dd157SKalle Valo 	__le32 evm_p8;
9285e3dd157SKalle Valo 	__le32 evm_p9;
9295e3dd157SKalle Valo 	__le32 evm_p10;
9305e3dd157SKalle Valo 	__le32 evm_p11;
9315e3dd157SKalle Valo 	__le32 evm_p12;
9325e3dd157SKalle Valo 	__le32 evm_p13;
9335e3dd157SKalle Valo 	__le32 evm_p14;
9345e3dd157SKalle Valo 	__le32 evm_p15;
9355e3dd157SKalle Valo 	__le32 tsf_timestamp;
9365e3dd157SKalle Valo 	__le32 wb_timestamp;
93705a2cb0dSPeter Oh } __packed;
93805a2cb0dSPeter Oh 
93905a2cb0dSPeter Oh struct rx_ppdu_end_qca988x {
9405e3dd157SKalle Valo 	u8 locationing_timestamp;
9415e3dd157SKalle Valo 	u8 phy_err_code;
9425e3dd157SKalle Valo 	__le16 flags; /* %RX_PPDU_END_FLAGS_ */
9435e3dd157SKalle Valo 	__le32 info0; /* %RX_PPDU_END_INFO0_ */
9445e3dd157SKalle Valo 	__le16 bb_length;
9455e3dd157SKalle Valo 	__le16 info1; /* %RX_PPDU_END_INFO1_ */
9465e3dd157SKalle Valo } __packed;
9475e3dd157SKalle Valo 
9483ec79e3aSMichal Kazior #define RX_PPDU_END_RTT_CORRELATION_VALUE_MASK 0x00ffffff
9493ec79e3aSMichal Kazior #define RX_PPDU_END_RTT_CORRELATION_VALUE_LSB  0
9503ec79e3aSMichal Kazior #define RX_PPDU_END_RTT_UNUSED_MASK            0x7f000000
9513ec79e3aSMichal Kazior #define RX_PPDU_END_RTT_UNUSED_LSB             24
9523ec79e3aSMichal Kazior #define RX_PPDU_END_RTT_NORMAL_MODE            BIT(31)
9533ec79e3aSMichal Kazior 
9543ec79e3aSMichal Kazior struct rx_ppdu_end_qca6174 {
95505a2cb0dSPeter Oh 	u8 locationing_timestamp;
95605a2cb0dSPeter Oh 	u8 phy_err_code;
95705a2cb0dSPeter Oh 	__le16 flags; /* %RX_PPDU_END_FLAGS_ */
95805a2cb0dSPeter Oh 	__le32 info0; /* %RX_PPDU_END_INFO0_ */
9593ec79e3aSMichal Kazior 	__le32 rtt; /* %RX_PPDU_END_RTT_ */
9603ec79e3aSMichal Kazior 	__le16 bb_length;
9613ec79e3aSMichal Kazior 	__le16 info1; /* %RX_PPDU_END_INFO1_ */
9623ec79e3aSMichal Kazior } __packed;
9633ec79e3aSMichal Kazior 
9641f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_RX_SUCCESS              BIT(0)
9651f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_ERR_TX_INTERRUPT_RX     BIT(3)
9661f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_ERR_OFDM_POWER_DROP     BIT(4)
9671f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_ERR_OFDM_RESTART        BIT(5)
9681f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_ERR_CCK_POWER_DROP      BIT(6)
9691f5dbfbbSPeter Oh #define RX_PKT_END_INFO0_ERR_CCK_RESTART         BIT(7)
9701f5dbfbbSPeter Oh 
9711f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_CORR_VAL_MASK       0x0001ffff
9721f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_CORR_VAL_LSB        0
9731f5dbfbbSPeter Oh #define RX_LOCATION_INFO_FAC_STATUS_MASK         0x000c0000
9741f5dbfbbSPeter Oh #define RX_LOCATION_INFO_FAC_STATUS_LSB          18
9751f5dbfbbSPeter Oh #define RX_LOCATION_INFO_PKT_BW_MASK             0x00700000
9761f5dbfbbSPeter Oh #define RX_LOCATION_INFO_PKT_BW_LSB              20
9771f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_TX_FRAME_PHASE_MASK 0x01800000
9781f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_TX_FRAME_PHASE_LSB  23
9791f5dbfbbSPeter Oh #define RX_LOCATION_INFO_CIR_STATUS              BIT(17)
9801f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_MAC_PHY_PHASE       BIT(25)
9811f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RTT_TX_DATA_START_X     BIT(26)
9821f5dbfbbSPeter Oh #define RX_LOCATION_INFO_HW_IFFT_MODE            BIT(30)
9831f5dbfbbSPeter Oh #define RX_LOCATION_INFO_RX_LOCATION_VALID       BIT(31)
9841f5dbfbbSPeter Oh 
9851f5dbfbbSPeter Oh struct rx_pkt_end {
9861f5dbfbbSPeter Oh 	__le32 info0; /* %RX_PKT_END_INFO0_ */
9871f5dbfbbSPeter Oh 	__le32 phy_timestamp_1;
9881f5dbfbbSPeter Oh 	__le32 phy_timestamp_2;
9891f5dbfbbSPeter Oh } __packed;
9901f5dbfbbSPeter Oh 
991e3def6f7SGovind Singh struct rx_pkt_end_wcn3990 {
992e3def6f7SGovind Singh 	__le32 info0; /* %RX_PKT_END_INFO0_ */
993e3def6f7SGovind Singh 	__le64 phy_timestamp_1;
994e3def6f7SGovind Singh 	__le64 phy_timestamp_2;
995e3def6f7SGovind Singh } __packed;
996e3def6f7SGovind Singh 
997acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_LEGACY_MASK		0x00003fff
998acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_LEGACY_LSB		0
999acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_VHT_MASK		0x1fff8000
1000acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_VHT_LSB		15
1001acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_STRONGEST_CHAIN_MASK	0xc0000000
1002acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_STRONGEST_CHAIN_LSB	30
1003acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_LEGACY_STATUS		BIT(14)
1004acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO0_RTT_FAC_VHT_STATUS		BIT(29)
1005acc6b559SVasanthakumar Thiagarajan 
1006acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_PREAMBLE_TYPE_MASK	0x0000000c
1007acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_PREAMBLE_TYPE_LSB		2
1008acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_PKT_BW_MASK			0x00000030
1009acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_PKT_BW_LSB			4
1010acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_SKIP_P_SKIP_BTCF_MASK		0x0000ff00
1011acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_SKIP_P_SKIP_BTCF_LSB		8
1012acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_MSC_RATE_MASK		0x000f0000
1013acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_MSC_RATE_LSB		16
1014acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_PBD_LEG_BW_MASK		0x00300000
1015acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_PBD_LEG_BW_LSB		20
1016acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_TIMING_BACKOFF_MASK		0x07c00000
1017acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_TIMING_BACKOFF_LSB		22
1018acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_TX_FRAME_PHASE_MASK	0x18000000
1019acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_TX_FRAME_PHASE_LSB	27
1020acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_CFR_STATUS		BIT(0)
1021acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_CIR_STATUS		BIT(1)
1022acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_GI_TYPE			BIT(7)
1023acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_MAC_PHY_PHASE		BIT(29)
1024acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RTT_TX_DATA_START_X_PHASE	BIT(30)
1025acc6b559SVasanthakumar Thiagarajan #define RX_LOCATION_INFO1_RX_LOCATION_VALID		BIT(31)
1026acc6b559SVasanthakumar Thiagarajan 
1027acc6b559SVasanthakumar Thiagarajan struct rx_location_info {
1028acc6b559SVasanthakumar Thiagarajan 	__le32 rx_location_info0; /* %RX_LOCATION_INFO0_ */
1029acc6b559SVasanthakumar Thiagarajan 	__le32 rx_location_info1; /* %RX_LOCATION_INFO1_ */
1030acc6b559SVasanthakumar Thiagarajan } __packed;
1031acc6b559SVasanthakumar Thiagarajan 
1032e3def6f7SGovind Singh struct rx_location_info_wcn3990 {
1033e3def6f7SGovind Singh 	__le32 rx_location_info0; /* %RX_LOCATION_INFO0_ */
1034e3def6f7SGovind Singh 	__le32 rx_location_info1; /* %RX_LOCATION_INFO1_ */
1035e3def6f7SGovind Singh 	__le32 rx_location_info2; /* %RX_LOCATION_INFO2_ */
1036e3def6f7SGovind Singh } __packed;
1037e3def6f7SGovind Singh 
10381f5dbfbbSPeter Oh enum rx_phy_ppdu_end_info0 {
10391f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_RADAR           = BIT(2),
10401f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_RX_ABORT        = BIT(3),
10411f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_RX_NAP          = BIT(4),
10421f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_TIMING     = BIT(5),
10431f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_PARITY     = BIT(6),
10441f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_RATE       = BIT(7),
10451f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_LENGTH     = BIT(8),
10461f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_RESTART    = BIT(9),
10471f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_SERVICE    = BIT(10),
10481f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_OFDM_POWER_DROP = BIT(11),
10491f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_BLOCKER     = BIT(12),
10501f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_TIMING      = BIT(13),
10511f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_HEADER_CRC  = BIT(14),
10521f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_RATE        = BIT(15),
10531f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_LENGTH      = BIT(16),
10541f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_RESTART     = BIT(17),
10551f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_SERVICE     = BIT(18),
10561f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_CCK_POWER_DROP  = BIT(19),
10571f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_HT_CRC          = BIT(20),
10581f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_HT_LENGTH       = BIT(21),
10591f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_HT_RATE         = BIT(22),
10601f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_HT_ZLF          = BIT(23),
10611f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_FALSE_RADAR_EXT = BIT(24),
10621f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_GREEN_FIELD     = BIT(25),
10631f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_SPECTRAL_SCAN   = BIT(26),
10641f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_RX_DYN_BW       = BIT(27),
10651f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_LEG_HT_MISMATCH = BIT(28),
10661f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_VHT_CRC         = BIT(29),
10671f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_VHT_SIGA        = BIT(30),
10681f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO0_ERR_VHT_LSIG        = BIT(31),
10691f5dbfbbSPeter Oh };
10701f5dbfbbSPeter Oh 
10711f5dbfbbSPeter Oh enum rx_phy_ppdu_end_info1 {
10721f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_NDP            = BIT(0),
10731f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_NSYM           = BIT(1),
10741f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_RX_EXT_SYM     = BIT(2),
10751f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_RX_SKIP_ID0    = BIT(3),
10761f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_RX_SKIP_ID1_62 = BIT(4),
10771f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_VHT_RX_SKIP_ID63   = BIT(5),
10781f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_OFDM_LDPC_DECODER  = BIT(6),
10791f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_DEFER_NAP          = BIT(7),
10801f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_FDOMAIN_TIMEOUT    = BIT(8),
10811f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_LSIG_REL_CHECK     = BIT(9),
10821f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_BT_COLLISION       = BIT(10),
10831f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_MU_FEEDBACK        = BIT(11),
10841f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_TX_INTERRUPT_RX    = BIT(12),
10851f5dbfbbSPeter Oh 	RX_PHY_PPDU_END_INFO1_ERR_RX_CBF             = BIT(13),
10861f5dbfbbSPeter Oh };
10871f5dbfbbSPeter Oh 
10881f5dbfbbSPeter Oh struct rx_phy_ppdu_end {
10891f5dbfbbSPeter Oh 	__le32 info0; /* %RX_PHY_PPDU_END_INFO0_ */
10901f5dbfbbSPeter Oh 	__le32 info1; /* %RX_PHY_PPDU_END_INFO1_ */
10911f5dbfbbSPeter Oh } __packed;
10921f5dbfbbSPeter Oh 
10931f5dbfbbSPeter Oh #define RX_PPDU_END_RX_TIMING_OFFSET_MASK          0x00000fff
10941f5dbfbbSPeter Oh #define RX_PPDU_END_RX_TIMING_OFFSET_LSB           0
10951f5dbfbbSPeter Oh 
10961f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_RX_ANTENNA_MASK        0x00ffffff
10971f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_RX_ANTENNA_LSB         0
10981f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_TX_HT_VHT_ACK          BIT(24)
10991f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_RX_PKT_END_VALID       BIT(25)
11001f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_RX_PHY_PPDU_END_VALID  BIT(26)
11011f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_RX_TIMING_OFFSET_VALID BIT(27)
11021f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_BB_CAPTURED_CHANNEL    BIT(28)
11031f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_UNSUPPORTED_MU_NC      BIT(29)
11041f5dbfbbSPeter Oh #define RX_PPDU_END_RX_INFO_OTP_TXBF_DISABLE       BIT(30)
11051f5dbfbbSPeter Oh 
11061f5dbfbbSPeter Oh struct rx_ppdu_end_qca99x0 {
11071f5dbfbbSPeter Oh 	struct rx_pkt_end rx_pkt_end;
11088f09588bSVasanthakumar Thiagarajan 	__le32 rx_location_info; /* %RX_LOCATION_INFO_ */
11091f5dbfbbSPeter Oh 	struct rx_phy_ppdu_end rx_phy_ppdu_end;
11101f5dbfbbSPeter Oh 	__le32 rx_timing_offset; /* %RX_PPDU_END_RX_TIMING_OFFSET_ */
11111f5dbfbbSPeter Oh 	__le32 rx_info; /* %RX_PPDU_END_RX_INFO_ */
11121f5dbfbbSPeter Oh 	__le16 bb_length;
11131f5dbfbbSPeter Oh 	__le16 info1; /* %RX_PPDU_END_INFO1_ */
11141f5dbfbbSPeter Oh } __packed;
11151f5dbfbbSPeter Oh 
1116acc6b559SVasanthakumar Thiagarajan struct rx_ppdu_end_qca9984 {
1117acc6b559SVasanthakumar Thiagarajan 	struct rx_pkt_end rx_pkt_end;
1118acc6b559SVasanthakumar Thiagarajan 	struct rx_location_info rx_location_info;
1119acc6b559SVasanthakumar Thiagarajan 	struct rx_phy_ppdu_end rx_phy_ppdu_end;
1120acc6b559SVasanthakumar Thiagarajan 	__le32 rx_timing_offset; /* %RX_PPDU_END_RX_TIMING_OFFSET_ */
1121acc6b559SVasanthakumar Thiagarajan 	__le32 rx_info; /* %RX_PPDU_END_RX_INFO_ */
1122acc6b559SVasanthakumar Thiagarajan 	__le16 bb_length;
1123acc6b559SVasanthakumar Thiagarajan 	__le16 info1; /* %RX_PPDU_END_INFO1_ */
1124acc6b559SVasanthakumar Thiagarajan } __packed;
1125acc6b559SVasanthakumar Thiagarajan 
1126e3def6f7SGovind Singh struct rx_ppdu_end_wcn3990 {
1127e3def6f7SGovind Singh 	struct rx_pkt_end_wcn3990 rx_pkt_end;
1128e3def6f7SGovind Singh 	struct rx_location_info_wcn3990 rx_location_info;
1129e3def6f7SGovind Singh 	struct rx_phy_ppdu_end rx_phy_ppdu_end;
1130e3def6f7SGovind Singh 	__le32 rx_timing_offset;
1131e3def6f7SGovind Singh 	__le32 reserved_info_0;
1132e3def6f7SGovind Singh 	__le32 reserved_info_1;
1133e3def6f7SGovind Singh 	__le32 rx_antenna_info;
1134e3def6f7SGovind Singh 	__le32 rx_coex_info;
1135e3def6f7SGovind Singh 	__le32 rx_mpdu_cnt_info;
1136e3def6f7SGovind Singh 	__le64 phy_timestamp_tx;
1137e3def6f7SGovind Singh 	__le32 rx_bb_length;
1138e3def6f7SGovind Singh } __packed;
1139e3def6f7SGovind Singh 
11403ec79e3aSMichal Kazior struct rx_ppdu_end {
11413ec79e3aSMichal Kazior 	struct rx_ppdu_end_common common;
11423ec79e3aSMichal Kazior 	union {
11433ec79e3aSMichal Kazior 		struct rx_ppdu_end_qca988x qca988x;
11443ec79e3aSMichal Kazior 		struct rx_ppdu_end_qca6174 qca6174;
11451f5dbfbbSPeter Oh 		struct rx_ppdu_end_qca99x0 qca99x0;
1146acc6b559SVasanthakumar Thiagarajan 		struct rx_ppdu_end_qca9984 qca9984;
1147e3def6f7SGovind Singh 		struct rx_ppdu_end_wcn3990 wcn3990;
11483ec79e3aSMichal Kazior 	} __packed;
11493ec79e3aSMichal Kazior } __packed;
11503ec79e3aSMichal Kazior 
11515e3dd157SKalle Valo /*
11525e3dd157SKalle Valo  * evm_p0
11535e3dd157SKalle Valo  *		EVM for pilot 0.  Contain EVM for streams: 0, 1, 2 and 3.
11545e3dd157SKalle Valo  *
11555e3dd157SKalle Valo  * evm_p1
11565e3dd157SKalle Valo  *		EVM for pilot 1.  Contain EVM for streams: 0, 1, 2 and 3.
11575e3dd157SKalle Valo  *
11585e3dd157SKalle Valo  * evm_p2
11595e3dd157SKalle Valo  *		EVM for pilot 2.  Contain EVM for streams: 0, 1, 2 and 3.
11605e3dd157SKalle Valo  *
11615e3dd157SKalle Valo  * evm_p3
11625e3dd157SKalle Valo  *		EVM for pilot 3.  Contain EVM for streams: 0, 1, 2 and 3.
11635e3dd157SKalle Valo  *
11645e3dd157SKalle Valo  * evm_p4
11655e3dd157SKalle Valo  *		EVM for pilot 4.  Contain EVM for streams: 0, 1, 2 and 3.
11665e3dd157SKalle Valo  *
11675e3dd157SKalle Valo  * evm_p5
11685e3dd157SKalle Valo  *		EVM for pilot 5.  Contain EVM for streams: 0, 1, 2 and 3.
11695e3dd157SKalle Valo  *
11705e3dd157SKalle Valo  * evm_p6
11715e3dd157SKalle Valo  *		EVM for pilot 6.  Contain EVM for streams: 0, 1, 2 and 3.
11725e3dd157SKalle Valo  *
11735e3dd157SKalle Valo  * evm_p7
11745e3dd157SKalle Valo  *		EVM for pilot 7.  Contain EVM for streams: 0, 1, 2 and 3.
11755e3dd157SKalle Valo  *
11765e3dd157SKalle Valo  * evm_p8
11775e3dd157SKalle Valo  *		EVM for pilot 8.  Contain EVM for streams: 0, 1, 2 and 3.
11785e3dd157SKalle Valo  *
11795e3dd157SKalle Valo  * evm_p9
11805e3dd157SKalle Valo  *		EVM for pilot 9.  Contain EVM for streams: 0, 1, 2 and 3.
11815e3dd157SKalle Valo  *
11825e3dd157SKalle Valo  * evm_p10
11835e3dd157SKalle Valo  *		EVM for pilot 10.  Contain EVM for streams: 0, 1, 2 and 3.
11845e3dd157SKalle Valo  *
11855e3dd157SKalle Valo  * evm_p11
11865e3dd157SKalle Valo  *		EVM for pilot 11.  Contain EVM for streams: 0, 1, 2 and 3.
11875e3dd157SKalle Valo  *
11885e3dd157SKalle Valo  * evm_p12
11895e3dd157SKalle Valo  *		EVM for pilot 12.  Contain EVM for streams: 0, 1, 2 and 3.
11905e3dd157SKalle Valo  *
11915e3dd157SKalle Valo  * evm_p13
11925e3dd157SKalle Valo  *		EVM for pilot 13.  Contain EVM for streams: 0, 1, 2 and 3.
11935e3dd157SKalle Valo  *
11945e3dd157SKalle Valo  * evm_p14
11955e3dd157SKalle Valo  *		EVM for pilot 14.  Contain EVM for streams: 0, 1, 2 and 3.
11965e3dd157SKalle Valo  *
11975e3dd157SKalle Valo  * evm_p15
11985e3dd157SKalle Valo  *		EVM for pilot 15.  Contain EVM for streams: 0, 1, 2 and 3.
11995e3dd157SKalle Valo  *
12005e3dd157SKalle Valo  * tsf_timestamp
12015e3dd157SKalle Valo  *		Receive TSF timestamp sampled on the rising edge of
12025e3dd157SKalle Valo  *		rx_clear.  For PHY errors this may be the current TSF when
12035e3dd157SKalle Valo  *		phy_error is asserted if the rx_clear does not assert before
12045e3dd157SKalle Valo  *		the end of the PHY error.
12055e3dd157SKalle Valo  *
12065e3dd157SKalle Valo  * wb_timestamp
12075e3dd157SKalle Valo  *		WLAN/BT timestamp is a 1 usec resolution timestamp which
12085e3dd157SKalle Valo  *		does not get updated based on receive beacon like TSF.  The
12095e3dd157SKalle Valo  *		same rules for capturing tsf_timestamp are used to capture
12105e3dd157SKalle Valo  *		the wb_timestamp.
12115e3dd157SKalle Valo  *
12125e3dd157SKalle Valo  * locationing_timestamp
12135e3dd157SKalle Valo  *		Timestamp used for locationing.  This timestamp is used to
12145e3dd157SKalle Valo  *		indicate fractions of usec.  For example if the MAC clock is
12155e3dd157SKalle Valo  *		running at 80 MHz, the timestamp will increment every 12.5
12165e3dd157SKalle Valo  *		nsec.  The value starts at 0 and increments to 79 and
12175e3dd157SKalle Valo  *		returns to 0 and repeats.  This information is valid for
12185e3dd157SKalle Valo  *		every PPDU.  This information can be used in conjunction
12195e3dd157SKalle Valo  *		with wb_timestamp to capture large delta times.
12205e3dd157SKalle Valo  *
12215e3dd157SKalle Valo  * phy_err_code
12225e3dd157SKalle Valo  *		See the 1.10.8.1.2 for the list of the PHY error codes.
12235e3dd157SKalle Valo  *
12245e3dd157SKalle Valo  * phy_err
12255e3dd157SKalle Valo  *		Indicates a PHY error was detected for this PPDU.
12265e3dd157SKalle Valo  *
12275e3dd157SKalle Valo  * rx_location
12285e3dd157SKalle Valo  *		Indicates that location information was requested.
12295e3dd157SKalle Valo  *
12305e3dd157SKalle Valo  * txbf_h_info
12315e3dd157SKalle Valo  *		Indicates that the packet data carries H information which
12325e3dd157SKalle Valo  *		is used for TxBF debug.
12335e3dd157SKalle Valo  *
12345e3dd157SKalle Valo  * reserved_18
12355e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
12365e3dd157SKalle Valo  *
12375e3dd157SKalle Valo  * rx_antenna
12385e3dd157SKalle Valo  *		Receive antenna value
12395e3dd157SKalle Valo  *
12405e3dd157SKalle Valo  * tx_ht_vht_ack
12415e3dd157SKalle Valo  *		Indicates that a HT or VHT Ack/BA frame was transmitted in
12425e3dd157SKalle Valo  *		response to this receive packet.
12435e3dd157SKalle Valo  *
12445e3dd157SKalle Valo  * bb_captured_channel
12455e3dd157SKalle Valo  *		Indicates that the BB has captured a channel dump.  FW can
12465e3dd157SKalle Valo  *		then read the channel dump memory.  This may indicate that
12475e3dd157SKalle Valo  *		the channel was captured either based on PCU setting the
12485e3dd157SKalle Valo  *		capture_channel bit  BB descriptor or FW setting the
12495e3dd157SKalle Valo  *		capture_channel mode bit.
12505e3dd157SKalle Valo  *
12515e3dd157SKalle Valo  * reserved_19
12525e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
12535e3dd157SKalle Valo  *
12545e3dd157SKalle Valo  * bb_length
12555e3dd157SKalle Valo  *		Indicates the number of bytes of baseband information for
12565e3dd157SKalle Valo  *		PPDUs where the BB descriptor preamble type is 0x80 to 0xFF
12575e3dd157SKalle Valo  *		which indicates that this is not a normal PPDU but rather
12585e3dd157SKalle Valo  *		contains baseband debug information.
12595e3dd157SKalle Valo  *
12605e3dd157SKalle Valo  * reserved_20
12615e3dd157SKalle Valo  *		Reserved: HW should fill with 0, FW should ignore.
12625e3dd157SKalle Valo  *
12635e3dd157SKalle Valo  * ppdu_done
12645e3dd157SKalle Valo  *		PPDU end status is only valid when ppdu_done bit is set.
12655e3dd157SKalle Valo  *		Every time HW sets this bit in memory FW/SW must clear this
12665e3dd157SKalle Valo  *		bit in memory.  FW will initialize all the ppdu_done dword
12675e3dd157SKalle Valo  *		to 0.
12685e3dd157SKalle Valo  */
12695e3dd157SKalle Valo 
1270c3f7f31eSGovind Singh #define FW_RX_DESC_INFO0_DISCARD  BIT(0)
1271c3f7f31eSGovind Singh #define FW_RX_DESC_INFO0_FORWARD  BIT(1)
1272c3f7f31eSGovind Singh #define FW_RX_DESC_INFO0_INSPECT  BIT(5)
12735e3dd157SKalle Valo #define FW_RX_DESC_INFO0_EXT_MASK 0xC0
12745e3dd157SKalle Valo #define FW_RX_DESC_INFO0_EXT_LSB  6
12755e3dd157SKalle Valo 
12765e3dd157SKalle Valo struct fw_rx_desc_base {
12775e3dd157SKalle Valo 	u8 info0;
12785e3dd157SKalle Valo } __packed;
12795e3dd157SKalle Valo 
12805e3dd157SKalle Valo #endif /* _RX_DESC_H_ */
1281