1d1a890faSShreyas Bhatewara /*
2d1a890faSShreyas Bhatewara  * Linux driver for VMware's vmxnet3 ethernet NIC.
3d1a890faSShreyas Bhatewara  *
455f0395fSRonak Doshi  * Copyright (C) 2008-2022, VMware, Inc. All Rights Reserved.
5d1a890faSShreyas Bhatewara  *
6d1a890faSShreyas Bhatewara  * This program is free software; you can redistribute it and/or modify it
7d1a890faSShreyas Bhatewara  * under the terms of the GNU General Public License as published by the
8d1a890faSShreyas Bhatewara  * Free Software Foundation; version 2 of the License and no later version.
9d1a890faSShreyas Bhatewara  *
10d1a890faSShreyas Bhatewara  * This program is distributed in the hope that it will be useful, but
11d1a890faSShreyas Bhatewara  * WITHOUT ANY WARRANTY; without even the implied warranty of
12d1a890faSShreyas Bhatewara  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13d1a890faSShreyas Bhatewara  * NON INFRINGEMENT.  See the GNU General Public License for more
14d1a890faSShreyas Bhatewara  * details.
15d1a890faSShreyas Bhatewara  *
16d1a890faSShreyas Bhatewara  * You should have received a copy of the GNU General Public License
17d1a890faSShreyas Bhatewara  * along with this program; if not, write to the Free Software
18d1a890faSShreyas Bhatewara  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
19d1a890faSShreyas Bhatewara  *
20d1a890faSShreyas Bhatewara  * The full GNU General Public License is included in this distribution in
21d1a890faSShreyas Bhatewara  * the file called "COPYING".
22d1a890faSShreyas Bhatewara  *
23190af10fSShrikrishna Khare  * Maintained by: pv-drivers@vmware.com
24d1a890faSShreyas Bhatewara  *
25d1a890faSShreyas Bhatewara  */
26d1a890faSShreyas Bhatewara 
27d1a890faSShreyas Bhatewara #ifndef _VMXNET3_INT_H
28d1a890faSShreyas Bhatewara #define _VMXNET3_INT_H
29d1a890faSShreyas Bhatewara 
3072e85c45SJesse Gross #include <linux/bitops.h>
31d1a890faSShreyas Bhatewara #include <linux/ethtool.h>
32d1a890faSShreyas Bhatewara #include <linux/delay.h>
33d1a890faSShreyas Bhatewara #include <linux/netdevice.h>
34d1a890faSShreyas Bhatewara #include <linux/pci.h>
35d1a890faSShreyas Bhatewara #include <linux/compiler.h>
36d1a890faSShreyas Bhatewara #include <linux/slab.h>
37d1a890faSShreyas Bhatewara #include <linux/spinlock.h>
38d1a890faSShreyas Bhatewara #include <linux/ioport.h>
39d1a890faSShreyas Bhatewara #include <linux/highmem.h>
40d1a890faSShreyas Bhatewara #include <linux/timer.h>
41d1a890faSShreyas Bhatewara #include <linux/skbuff.h>
42d1a890faSShreyas Bhatewara #include <linux/interrupt.h>
43d1a890faSShreyas Bhatewara #include <linux/workqueue.h>
44d1a890faSShreyas Bhatewara #include <linux/uaccess.h>
45d1a890faSShreyas Bhatewara #include <asm/dma.h>
46d1a890faSShreyas Bhatewara #include <asm/page.h>
47d1a890faSShreyas Bhatewara 
48d1a890faSShreyas Bhatewara #include <linux/tcp.h>
49d1a890faSShreyas Bhatewara #include <linux/udp.h>
50d1a890faSShreyas Bhatewara #include <linux/ip.h>
51d1a890faSShreyas Bhatewara #include <linux/ipv6.h>
52d1a890faSShreyas Bhatewara #include <linux/in.h>
53d1a890faSShreyas Bhatewara #include <linux/etherdevice.h>
54d1a890faSShreyas Bhatewara #include <asm/checksum.h>
55d1a890faSShreyas Bhatewara #include <linux/if_vlan.h>
56d1a890faSShreyas Bhatewara #include <linux/if_arp.h>
57d1a890faSShreyas Bhatewara #include <linux/inetdevice.h>
58eebb02b1SShreyas Bhatewara #include <linux/log2.h>
59*54f00cceSWilliam Tu #include <linux/bpf.h>
60*54f00cceSWilliam Tu #include <net/page_pool/helpers.h>
61*54f00cceSWilliam Tu #include <net/xdp.h>
62d1a890faSShreyas Bhatewara 
63d1a890faSShreyas Bhatewara #include "vmxnet3_defs.h"
64d1a890faSShreyas Bhatewara 
65d1a890faSShreyas Bhatewara #ifdef DEBUG
66d1a890faSShreyas Bhatewara # define VMXNET3_DRIVER_VERSION_REPORT VMXNET3_DRIVER_VERSION_STRING"-NAPI(debug)"
67d1a890faSShreyas Bhatewara #else
68d1a890faSShreyas Bhatewara # define VMXNET3_DRIVER_VERSION_REPORT VMXNET3_DRIVER_VERSION_STRING"-NAPI"
69d1a890faSShreyas Bhatewara #endif
70d1a890faSShreyas Bhatewara 
71d1a890faSShreyas Bhatewara 
72d1a890faSShreyas Bhatewara /*
73d1a890faSShreyas Bhatewara  * Version numbers
74d1a890faSShreyas Bhatewara  */
75acc38e04SRonak Doshi #define VMXNET3_DRIVER_VERSION_STRING   "1.7.0.0-k"
76d1a890faSShreyas Bhatewara 
7761aeeceaShpreg@vmware.com /* Each byte of this 32-bit integer encodes a version number in
7861aeeceaShpreg@vmware.com  * VMXNET3_DRIVER_VERSION_STRING.
7961aeeceaShpreg@vmware.com  */
80acc38e04SRonak Doshi #define VMXNET3_DRIVER_VERSION_NUM      0x01070000
81d1a890faSShreyas Bhatewara 
8209c5088eSShreyas Bhatewara #if defined(CONFIG_PCI_MSI)
8309c5088eSShreyas Bhatewara 	/* RSS only makes sense if MSI-X is supported. */
8409c5088eSShreyas Bhatewara 	#define VMXNET3_RSS
8509c5088eSShreyas Bhatewara #endif
86d1a890faSShreyas Bhatewara 
8755f0395fSRonak Doshi #define VMXNET3_REV_7		6	/* Vmxnet3 Rev. 7 */
8869dbef0dSRonak Doshi #define VMXNET3_REV_6		5	/* Vmxnet3 Rev. 6 */
8969dbef0dSRonak Doshi #define VMXNET3_REV_5		4	/* Vmxnet3 Rev. 5 */
90123db31dSRonak Doshi #define VMXNET3_REV_4		3	/* Vmxnet3 Rev. 4 */
91190af10fSShrikrishna Khare #define VMXNET3_REV_3		2	/* Vmxnet3 Rev. 3 */
92190af10fSShrikrishna Khare #define VMXNET3_REV_2		1	/* Vmxnet3 Rev. 2 */
93190af10fSShrikrishna Khare #define VMXNET3_REV_1		0	/* Vmxnet3 Rev. 1 */
94190af10fSShrikrishna Khare 
95d1a890faSShreyas Bhatewara /*
96d1a890faSShreyas Bhatewara  * Capabilities
97d1a890faSShreyas Bhatewara  */
98d1a890faSShreyas Bhatewara 
99d1a890faSShreyas Bhatewara enum {
100d1a890faSShreyas Bhatewara 	VMNET_CAP_SG	        = 0x0001, /* Can do scatter-gather transmits. */
101d1a890faSShreyas Bhatewara 	VMNET_CAP_IP4_CSUM      = 0x0002, /* Can checksum only TCP/UDP over
102d1a890faSShreyas Bhatewara 					   * IPv4 */
103d1a890faSShreyas Bhatewara 	VMNET_CAP_HW_CSUM       = 0x0004, /* Can checksum all packets. */
104d1a890faSShreyas Bhatewara 	VMNET_CAP_HIGH_DMA      = 0x0008, /* Can DMA to high memory. */
105d1a890faSShreyas Bhatewara 	VMNET_CAP_TOE	        = 0x0010, /* Supports TCP/IP offload. */
106d1a890faSShreyas Bhatewara 	VMNET_CAP_TSO	        = 0x0020, /* Supports TCP Segmentation
107d1a890faSShreyas Bhatewara 					   * offload */
108d1a890faSShreyas Bhatewara 	VMNET_CAP_SW_TSO        = 0x0040, /* Supports SW TCP Segmentation */
109d1a890faSShreyas Bhatewara 	VMNET_CAP_VMXNET_APROM  = 0x0080, /* Vmxnet APROM support */
110d1a890faSShreyas Bhatewara 	VMNET_CAP_HW_TX_VLAN    = 0x0100, /* Can we do VLAN tagging in HW */
111d1a890faSShreyas Bhatewara 	VMNET_CAP_HW_RX_VLAN    = 0x0200, /* Can we do VLAN untagging in HW */
112d1a890faSShreyas Bhatewara 	VMNET_CAP_SW_VLAN       = 0x0400, /* VLAN tagging/untagging in SW */
113d1a890faSShreyas Bhatewara 	VMNET_CAP_WAKE_PCKT_RCV = 0x0800, /* Can wake on network packet recv? */
114d1a890faSShreyas Bhatewara 	VMNET_CAP_ENABLE_INT_INLINE = 0x1000,  /* Enable Interrupt Inline */
115d1a890faSShreyas Bhatewara 	VMNET_CAP_ENABLE_HEADER_COPY = 0x2000,  /* copy header for vmkernel */
116d1a890faSShreyas Bhatewara 	VMNET_CAP_TX_CHAIN      = 0x4000, /* Guest can use multiple tx entries
117d1a890faSShreyas Bhatewara 					  * for a pkt */
118d1a890faSShreyas Bhatewara 	VMNET_CAP_RX_CHAIN      = 0x8000, /* pkt can span multiple rx entries */
119d1a890faSShreyas Bhatewara 	VMNET_CAP_LPD           = 0x10000, /* large pkt delivery */
120d1a890faSShreyas Bhatewara 	VMNET_CAP_BPF           = 0x20000, /* BPF Support in VMXNET Virtual HW*/
121d1a890faSShreyas Bhatewara 	VMNET_CAP_SG_SPAN_PAGES = 0x40000, /* Scatter-gather can span multiple*/
122d1a890faSShreyas Bhatewara 					   /* pages transmits */
123d1a890faSShreyas Bhatewara 	VMNET_CAP_IP6_CSUM      = 0x80000, /* Can do IPv6 csum offload. */
124d1a890faSShreyas Bhatewara 	VMNET_CAP_TSO6         = 0x100000, /* TSO seg. offload for IPv6 pkts. */
125d1a890faSShreyas Bhatewara 	VMNET_CAP_TSO256k      = 0x200000, /* Can do TSO seg offload for */
126d1a890faSShreyas Bhatewara 					   /* pkts up to 256kB. */
127d1a890faSShreyas Bhatewara 	VMNET_CAP_UPT          = 0x400000  /* Support UPT */
128d1a890faSShreyas Bhatewara };
129d1a890faSShreyas Bhatewara 
130d1a890faSShreyas Bhatewara /*
131b1226c7dSAdit Ranadive  * Maximum devices supported.
132d1a890faSShreyas Bhatewara  */
133d1a890faSShreyas Bhatewara #define MAX_ETHERNET_CARDS		10
134d1a890faSShreyas Bhatewara #define MAX_PCI_PASSTHRU_DEVICE		6
135d1a890faSShreyas Bhatewara 
136d1a890faSShreyas Bhatewara struct vmxnet3_cmd_ring {
137d1a890faSShreyas Bhatewara 	union Vmxnet3_GenericDesc *base;
138d1a890faSShreyas Bhatewara 	u32		size;
139d1a890faSShreyas Bhatewara 	u32		next2fill;
140d1a890faSShreyas Bhatewara 	u32		next2comp;
141d1a890faSShreyas Bhatewara 	u8		gen;
1422c5a5748SRonak Doshi 	u8              isOutOfOrder;
143d1a890faSShreyas Bhatewara 	dma_addr_t	basePA;
144d1a890faSShreyas Bhatewara };
145d1a890faSShreyas Bhatewara 
146d1a890faSShreyas Bhatewara static inline void
vmxnet3_cmd_ring_adv_next2fill(struct vmxnet3_cmd_ring * ring)147d1a890faSShreyas Bhatewara vmxnet3_cmd_ring_adv_next2fill(struct vmxnet3_cmd_ring *ring)
148d1a890faSShreyas Bhatewara {
149d1a890faSShreyas Bhatewara 	ring->next2fill++;
150d1a890faSShreyas Bhatewara 	if (unlikely(ring->next2fill == ring->size)) {
151d1a890faSShreyas Bhatewara 		ring->next2fill = 0;
152d1a890faSShreyas Bhatewara 		VMXNET3_FLIP_RING_GEN(ring->gen);
153d1a890faSShreyas Bhatewara 	}
154d1a890faSShreyas Bhatewara }
155d1a890faSShreyas Bhatewara 
156d1a890faSShreyas Bhatewara static inline void
vmxnet3_cmd_ring_adv_next2comp(struct vmxnet3_cmd_ring * ring)157d1a890faSShreyas Bhatewara vmxnet3_cmd_ring_adv_next2comp(struct vmxnet3_cmd_ring *ring)
158d1a890faSShreyas Bhatewara {
159d1a890faSShreyas Bhatewara 	VMXNET3_INC_RING_IDX_ONLY(ring->next2comp, ring->size);
160d1a890faSShreyas Bhatewara }
161d1a890faSShreyas Bhatewara 
162d1a890faSShreyas Bhatewara static inline int
vmxnet3_cmd_ring_desc_avail(struct vmxnet3_cmd_ring * ring)163d1a890faSShreyas Bhatewara vmxnet3_cmd_ring_desc_avail(struct vmxnet3_cmd_ring *ring)
164d1a890faSShreyas Bhatewara {
165d1a890faSShreyas Bhatewara 	return (ring->next2comp > ring->next2fill ? 0 : ring->size) +
166d1a890faSShreyas Bhatewara 		ring->next2comp - ring->next2fill - 1;
167d1a890faSShreyas Bhatewara }
168d1a890faSShreyas Bhatewara 
169d1a890faSShreyas Bhatewara struct vmxnet3_comp_ring {
170d1a890faSShreyas Bhatewara 	union Vmxnet3_GenericDesc *base;
171d1a890faSShreyas Bhatewara 	u32               size;
172d1a890faSShreyas Bhatewara 	u32               next2proc;
173d1a890faSShreyas Bhatewara 	u8                gen;
174d1a890faSShreyas Bhatewara 	u8                intr_idx;
175d1a890faSShreyas Bhatewara 	dma_addr_t           basePA;
176d1a890faSShreyas Bhatewara };
177d1a890faSShreyas Bhatewara 
178d1a890faSShreyas Bhatewara static inline void
vmxnet3_comp_ring_adv_next2proc(struct vmxnet3_comp_ring * ring)179d1a890faSShreyas Bhatewara vmxnet3_comp_ring_adv_next2proc(struct vmxnet3_comp_ring *ring)
180d1a890faSShreyas Bhatewara {
181d1a890faSShreyas Bhatewara 	ring->next2proc++;
182d1a890faSShreyas Bhatewara 	if (unlikely(ring->next2proc == ring->size)) {
183d1a890faSShreyas Bhatewara 		ring->next2proc = 0;
184d1a890faSShreyas Bhatewara 		VMXNET3_FLIP_RING_GEN(ring->gen);
185d1a890faSShreyas Bhatewara 	}
186d1a890faSShreyas Bhatewara }
187d1a890faSShreyas Bhatewara 
188d1a890faSShreyas Bhatewara struct vmxnet3_tx_data_ring {
189d1a890faSShreyas Bhatewara 	struct Vmxnet3_TxDataDesc *base;
190d1a890faSShreyas Bhatewara 	u32              size;
191d1a890faSShreyas Bhatewara 	dma_addr_t          basePA;
192d1a890faSShreyas Bhatewara };
193d1a890faSShreyas Bhatewara 
194*54f00cceSWilliam Tu #define VMXNET3_MAP_NONE	0
195*54f00cceSWilliam Tu #define VMXNET3_MAP_SINGLE	BIT(0)
196*54f00cceSWilliam Tu #define VMXNET3_MAP_PAGE	BIT(1)
197*54f00cceSWilliam Tu #define VMXNET3_MAP_XDP		BIT(2)
198d1a890faSShreyas Bhatewara 
199d1a890faSShreyas Bhatewara struct vmxnet3_tx_buf_info {
200d1a890faSShreyas Bhatewara 	u32      map_type;
201d1a890faSShreyas Bhatewara 	u16      len;
202d1a890faSShreyas Bhatewara 	u16      sop_idx;
203d1a890faSShreyas Bhatewara 	dma_addr_t  dma_addr;
204*54f00cceSWilliam Tu 	union {
205d1a890faSShreyas Bhatewara 		struct sk_buff *skb;
206*54f00cceSWilliam Tu 		struct xdp_frame *xdpf;
207*54f00cceSWilliam Tu 	};
208d1a890faSShreyas Bhatewara };
209d1a890faSShreyas Bhatewara 
210d1a890faSShreyas Bhatewara struct vmxnet3_tq_driver_stats {
211d1a890faSShreyas Bhatewara 	u64 drop_total;     /* # of pkts dropped by the driver, the
212d1a890faSShreyas Bhatewara 				* counters below track droppings due to
213d1a890faSShreyas Bhatewara 				* different reasons
214d1a890faSShreyas Bhatewara 				*/
215d1a890faSShreyas Bhatewara 	u64 drop_too_many_frags;
216d1a890faSShreyas Bhatewara 	u64 drop_oversized_hdr;
217d1a890faSShreyas Bhatewara 	u64 drop_hdr_inspect_err;
218d1a890faSShreyas Bhatewara 	u64 drop_tso;
219d1a890faSShreyas Bhatewara 
220d1a890faSShreyas Bhatewara 	u64 tx_ring_full;
221d1a890faSShreyas Bhatewara 	u64 linearized;         /* # of pkts linearized */
222d1a890faSShreyas Bhatewara 	u64 copy_skb_header;    /* # of times we have to copy skb header */
223d1a890faSShreyas Bhatewara 	u64 oversized_hdr;
224*54f00cceSWilliam Tu 
225*54f00cceSWilliam Tu 	u64 xdp_xmit;
226*54f00cceSWilliam Tu 	u64 xdp_xmit_err;
227d1a890faSShreyas Bhatewara };
228d1a890faSShreyas Bhatewara 
229d1a890faSShreyas Bhatewara struct vmxnet3_tx_ctx {
230d1a890faSShreyas Bhatewara 	bool   ipv4;
231759c9359SShrikrishna Khare 	bool   ipv6;
232d1a890faSShreyas Bhatewara 	u16 mss;
233dacce2beSRonak Doshi 	u32    l4_offset;	/* only valid for pkts requesting tso or csum
234dacce2beSRonak Doshi 				 * offloading. For encap offload, it refers to
235dacce2beSRonak Doshi 				 * inner L4 offset i.e. it includes outer header
236dacce2beSRonak Doshi 				 * encap header and inner eth and ip header size
237d1a890faSShreyas Bhatewara 				 */
238dacce2beSRonak Doshi 
239dacce2beSRonak Doshi 	u32	l4_hdr_size;	/* only valid if mss != 0
240dacce2beSRonak Doshi 				 * Refers to inner L4 hdr size for encap
241dacce2beSRonak Doshi 				 * offload
242dacce2beSRonak Doshi 				 */
243d1a890faSShreyas Bhatewara 	u32 copy_size;       /* # of bytes copied into the data ring */
244d1a890faSShreyas Bhatewara 	union Vmxnet3_GenericDesc *sop_txd;
245d1a890faSShreyas Bhatewara 	union Vmxnet3_GenericDesc *eop_txd;
246d1a890faSShreyas Bhatewara };
247d1a890faSShreyas Bhatewara 
248d1a890faSShreyas Bhatewara struct vmxnet3_tx_queue {
24909c5088eSShreyas Bhatewara 	char			name[IFNAMSIZ+8]; /* To identify interrupt */
25009c5088eSShreyas Bhatewara 	struct vmxnet3_adapter		*adapter;
251d1a890faSShreyas Bhatewara 	spinlock_t                      tx_lock;
252d1a890faSShreyas Bhatewara 	struct vmxnet3_cmd_ring         tx_ring;
253d1a890faSShreyas Bhatewara 	struct vmxnet3_tx_buf_info      *buf_info;
254d1a890faSShreyas Bhatewara 	struct vmxnet3_tx_data_ring     data_ring;
255d1a890faSShreyas Bhatewara 	struct vmxnet3_comp_ring        comp_ring;
256d1a890faSShreyas Bhatewara 	struct Vmxnet3_TxQueueCtrl      *shared;
257d1a890faSShreyas Bhatewara 	struct vmxnet3_tq_driver_stats  stats;
258d1a890faSShreyas Bhatewara 	bool                            stopped;
259d1a890faSShreyas Bhatewara 	int                             num_stop;  /* # of times the queue is
260d1a890faSShreyas Bhatewara 						    * stopped */
26109c5088eSShreyas Bhatewara 	int				qid;
2623c8b3efcSShrikrishna Khare 	u16				txdata_desc_size;
263*54f00cceSWilliam Tu } ____cacheline_aligned;
264d1a890faSShreyas Bhatewara 
265d1a890faSShreyas Bhatewara enum vmxnet3_rx_buf_type {
266d1a890faSShreyas Bhatewara 	VMXNET3_RX_BUF_NONE = 0,
267d1a890faSShreyas Bhatewara 	VMXNET3_RX_BUF_SKB = 1,
268*54f00cceSWilliam Tu 	VMXNET3_RX_BUF_PAGE = 2,
269*54f00cceSWilliam Tu 	VMXNET3_RX_BUF_XDP = 3,
270d1a890faSShreyas Bhatewara };
271d1a890faSShreyas Bhatewara 
2722c5a5748SRonak Doshi #define VMXNET3_RXD_COMP_PENDING        0
2732c5a5748SRonak Doshi #define VMXNET3_RXD_COMP_DONE           1
2742c5a5748SRonak Doshi 
275d1a890faSShreyas Bhatewara struct vmxnet3_rx_buf_info {
276d1a890faSShreyas Bhatewara 	enum vmxnet3_rx_buf_type buf_type;
277d1a890faSShreyas Bhatewara 	u16     len;
2782c5a5748SRonak Doshi 	u8      comp_state;
279d1a890faSShreyas Bhatewara 	union {
280d1a890faSShreyas Bhatewara 		struct sk_buff *skb;
281d1a890faSShreyas Bhatewara 		struct page    *page;
282d1a890faSShreyas Bhatewara 	};
283d1a890faSShreyas Bhatewara 	dma_addr_t dma_addr;
284d1a890faSShreyas Bhatewara };
285d1a890faSShreyas Bhatewara 
286d1a890faSShreyas Bhatewara struct vmxnet3_rx_ctx {
287d1a890faSShreyas Bhatewara 	struct sk_buff *skb;
288d1a890faSShreyas Bhatewara 	u32 sop_idx;
289d1a890faSShreyas Bhatewara };
290d1a890faSShreyas Bhatewara 
291d1a890faSShreyas Bhatewara struct vmxnet3_rq_driver_stats {
292d1a890faSShreyas Bhatewara 	u64 drop_total;
293d1a890faSShreyas Bhatewara 	u64 drop_err;
294d1a890faSShreyas Bhatewara 	u64 drop_fcs;
295d1a890faSShreyas Bhatewara 	u64 rx_buf_alloc_failure;
296*54f00cceSWilliam Tu 
297*54f00cceSWilliam Tu 	u64 xdp_packets;	/* Total packets processed by XDP. */
298*54f00cceSWilliam Tu 	u64 xdp_tx;
299*54f00cceSWilliam Tu 	u64 xdp_redirects;
300*54f00cceSWilliam Tu 	u64 xdp_drops;
301*54f00cceSWilliam Tu 	u64 xdp_aborted;
302d1a890faSShreyas Bhatewara };
303d1a890faSShreyas Bhatewara 
30450a5ce3eSShrikrishna Khare struct vmxnet3_rx_data_ring {
30550a5ce3eSShrikrishna Khare 	Vmxnet3_RxDataDesc *base;
30650a5ce3eSShrikrishna Khare 	dma_addr_t basePA;
30750a5ce3eSShrikrishna Khare 	u16 desc_size;
30850a5ce3eSShrikrishna Khare };
30950a5ce3eSShrikrishna Khare 
310d1a890faSShreyas Bhatewara struct vmxnet3_rx_queue {
31109c5088eSShreyas Bhatewara 	char			name[IFNAMSIZ + 8]; /* To identify interrupt */
31209c5088eSShreyas Bhatewara 	struct vmxnet3_adapter	  *adapter;
31309c5088eSShreyas Bhatewara 	struct napi_struct        napi;
314d1a890faSShreyas Bhatewara 	struct vmxnet3_cmd_ring   rx_ring[2];
31550a5ce3eSShrikrishna Khare 	struct vmxnet3_rx_data_ring data_ring;
316d1a890faSShreyas Bhatewara 	struct vmxnet3_comp_ring  comp_ring;
317d1a890faSShreyas Bhatewara 	struct vmxnet3_rx_ctx     rx_ctx;
318d1a890faSShreyas Bhatewara 	u32 qid;            /* rqID in RCD for buffer from 1st ring */
319d1a890faSShreyas Bhatewara 	u32 qid2;           /* rqID in RCD for buffer from 2nd ring */
32050a5ce3eSShrikrishna Khare 	u32 dataRingQid;    /* rqID in RCD for buffer from data ring */
321d1a890faSShreyas Bhatewara 	struct vmxnet3_rx_buf_info     *buf_info[2];
322d1a890faSShreyas Bhatewara 	struct Vmxnet3_RxQueueCtrl            *shared;
323d1a890faSShreyas Bhatewara 	struct vmxnet3_rq_driver_stats  stats;
324*54f00cceSWilliam Tu 	struct page_pool *page_pool;
325*54f00cceSWilliam Tu 	struct xdp_rxq_info xdp_rxq;
326*54f00cceSWilliam Tu } ____cacheline_aligned;
327d1a890faSShreyas Bhatewara 
32839f9895aSRonak Doshi #define VMXNET3_DEVICE_MAX_TX_QUEUES 32
32939f9895aSRonak Doshi #define VMXNET3_DEVICE_MAX_RX_QUEUES 32   /* Keep this value as a power of 2 */
33039f9895aSRonak Doshi 
33139f9895aSRonak Doshi #define VMXNET3_DEVICE_DEFAULT_TX_QUEUES 8
33239f9895aSRonak Doshi #define VMXNET3_DEVICE_DEFAULT_RX_QUEUES 8   /* Keep this value as a power of 2 */
33309c5088eSShreyas Bhatewara 
33409c5088eSShreyas Bhatewara /* Should be less than UPT1_RSS_MAX_IND_TABLE_SIZE */
33509c5088eSShreyas Bhatewara #define VMXNET3_RSS_IND_TABLE_SIZE (VMXNET3_DEVICE_MAX_RX_QUEUES * 4)
33609c5088eSShreyas Bhatewara 
33709c5088eSShreyas Bhatewara #define VMXNET3_LINUX_MAX_MSIX_VECT     (VMXNET3_DEVICE_MAX_TX_QUEUES + \
33809c5088eSShreyas Bhatewara 					 VMXNET3_DEVICE_MAX_RX_QUEUES + 1)
33939f9895aSRonak Doshi #define VMXNET3_LINUX_MIN_MSIX_VECT     3 /* 1 for tx, 1 for rx pair and 1 for event */
34009c5088eSShreyas Bhatewara 
341d1a890faSShreyas Bhatewara 
342d1a890faSShreyas Bhatewara struct vmxnet3_intr {
343d1a890faSShreyas Bhatewara 	enum vmxnet3_intr_mask_mode  mask_mode;
344d1a890faSShreyas Bhatewara 	enum vmxnet3_intr_type       type;	/* MSI-X, MSI, or INTx? */
345d1a890faSShreyas Bhatewara 	u8  num_intrs;			/* # of intr vectors */
346d1a890faSShreyas Bhatewara 	u8  event_intr_idx;		/* idx of the intr vector for event */
347d1a890faSShreyas Bhatewara 	u8  mod_levels[VMXNET3_LINUX_MAX_MSIX_VECT]; /* moderation level */
348c7673e4dSArnd Bergmann 	char	event_msi_vector_name[IFNAMSIZ+17];
349d1a890faSShreyas Bhatewara #ifdef CONFIG_PCI_MSI
350d1a890faSShreyas Bhatewara 	struct msix_entry msix_entries[VMXNET3_LINUX_MAX_MSIX_VECT];
351d1a890faSShreyas Bhatewara #endif
352d1a890faSShreyas Bhatewara };
353d1a890faSShreyas Bhatewara 
35409c5088eSShreyas Bhatewara /* Interrupt sharing schemes, share_intr */
35509c5088eSShreyas Bhatewara #define VMXNET3_INTR_BUDDYSHARE 0    /* Corresponding tx,rx queues share irq */
35609c5088eSShreyas Bhatewara #define VMXNET3_INTR_TXSHARE 1	     /* All tx queues share one irq */
35709c5088eSShreyas Bhatewara #define VMXNET3_INTR_DONTSHARE 2     /* each queue has its own irq */
35809c5088eSShreyas Bhatewara 
35909c5088eSShreyas Bhatewara 
360d1a890faSShreyas Bhatewara #define VMXNET3_STATE_BIT_RESETTING   0
361d1a890faSShreyas Bhatewara #define VMXNET3_STATE_BIT_QUIESCED    1
362d1a890faSShreyas Bhatewara struct vmxnet3_adapter {
36309c5088eSShreyas Bhatewara 	struct vmxnet3_tx_queue		tx_queue[VMXNET3_DEVICE_MAX_TX_QUEUES];
36409c5088eSShreyas Bhatewara 	struct vmxnet3_rx_queue		rx_queue[VMXNET3_DEVICE_MAX_RX_QUEUES];
36572e85c45SJesse Gross 	unsigned long			active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
366d1a890faSShreyas Bhatewara 	struct vmxnet3_intr		intr;
36783d0feffSShreyas Bhatewara 	spinlock_t			cmd_lock;
368d1a890faSShreyas Bhatewara 	struct Vmxnet3_DriverShared	*shared;
369d1a890faSShreyas Bhatewara 	struct Vmxnet3_PMConf		*pm_conf;
37009c5088eSShreyas Bhatewara 	struct Vmxnet3_TxQueueDesc	*tqd_start;     /* all tx queue desc */
37109c5088eSShreyas Bhatewara 	struct Vmxnet3_RxQueueDesc	*rqd_start;	/* all rx queue desc */
372d1a890faSShreyas Bhatewara 	struct net_device		*netdev;
373d1a890faSShreyas Bhatewara 	struct pci_dev			*pdev;
374d1a890faSShreyas Bhatewara 
37581e8e560SHarvey Harrison 	u8			__iomem *hw_addr0; /* for BAR 0 */
37681e8e560SHarvey Harrison 	u8			__iomem *hw_addr1; /* for BAR 1 */
37745dac1d6SShreyas Bhatewara 	u8                              version;
37845dac1d6SShreyas Bhatewara 
37909c5088eSShreyas Bhatewara #ifdef VMXNET3_RSS
38009c5088eSShreyas Bhatewara 	struct UPT1_RSSConf		*rss_conf;
38109c5088eSShreyas Bhatewara 	bool				rss;
38209c5088eSShreyas Bhatewara #endif
38309c5088eSShreyas Bhatewara 	u32				num_rx_queues;
38409c5088eSShreyas Bhatewara 	u32				num_tx_queues;
385d1a890faSShreyas Bhatewara 
386d1a890faSShreyas Bhatewara 	/* rx buffer related */
387d1a890faSShreyas Bhatewara 	unsigned			skb_buf_size;
388d1a890faSShreyas Bhatewara 	int		rx_buf_per_pkt;  /* only apply to the 1st ring */
389d1a890faSShreyas Bhatewara 	dma_addr_t			shared_pa;
390d1a890faSShreyas Bhatewara 	dma_addr_t queue_desc_pa;
3914edef40eSShrikrishna Khare 	dma_addr_t coal_conf_pa;
392d1a890faSShreyas Bhatewara 
393d1a890faSShreyas Bhatewara 	/* Wake-on-LAN */
394d1a890faSShreyas Bhatewara 	u32     wol;
395d1a890faSShreyas Bhatewara 
396d1a890faSShreyas Bhatewara 	/* Link speed */
397d1a890faSShreyas Bhatewara 	u32     link_speed; /* in mbps */
398d1a890faSShreyas Bhatewara 
399d1a890faSShreyas Bhatewara 	u64     tx_timeout_count;
400f00e2b0aSNeil Horman 
401f00e2b0aSNeil Horman 	/* Ring sizes */
402f00e2b0aSNeil Horman 	u32 tx_ring_size;
403f00e2b0aSNeil Horman 	u32 rx_ring_size;
40453831aa1SShrikrishna Khare 	u32 rx_ring2_size;
405f00e2b0aSNeil Horman 
4063c8b3efcSShrikrishna Khare 	/* Size of buffer in the data ring */
4073c8b3efcSShrikrishna Khare 	u16 txdata_desc_size;
40850a5ce3eSShrikrishna Khare 	u16 rxdata_desc_size;
40950a5ce3eSShrikrishna Khare 
41050a5ce3eSShrikrishna Khare 	bool rxdataring_enabled;
411d3a8a9e5SRonak Doshi 	bool default_rss_fields;
412d3a8a9e5SRonak Doshi 	enum Vmxnet3_RSSField rss_fields;
4133c8b3efcSShrikrishna Khare 
414d1a890faSShreyas Bhatewara 	struct work_struct work;
415d1a890faSShreyas Bhatewara 
416d1a890faSShreyas Bhatewara 	unsigned long  state;    /* VMXNET3_STATE_BIT_xxx */
417d1a890faSShreyas Bhatewara 
41809c5088eSShreyas Bhatewara 	int share_intr;
419b0eb57cbSAndy King 
4204edef40eSShrikrishna Khare 	struct Vmxnet3_CoalesceScheme *coal_conf;
4214edef40eSShrikrishna Khare 	bool   default_coal_mode;
4224edef40eSShrikrishna Khare 
423b0eb57cbSAndy King 	dma_addr_t adapter_pa;
424b0eb57cbSAndy King 	dma_addr_t pm_conf_pa;
425b0eb57cbSAndy King 	dma_addr_t rss_conf_pa;
42639f9895aSRonak Doshi 	bool   queuesExtEnabled;
427c7112ebdSRonak Doshi 	struct Vmxnet3_RingBufferSize     ringBufSize;
4286f91f4baSRonak Doshi 	u32    devcap_supported[8];
4296f91f4baSRonak Doshi 	u32    ptcap_supported[8];
4306f91f4baSRonak Doshi 	u32    dev_caps[8];
431543fb674SRonak Doshi 	u16    tx_prod_offset;
432543fb674SRonak Doshi 	u16    rx_prod_offset;
433543fb674SRonak Doshi 	u16    rx_prod2_offset;
434*54f00cceSWilliam Tu 	struct bpf_prog __rcu *xdp_bpf_prog;
435d1a890faSShreyas Bhatewara };
436d1a890faSShreyas Bhatewara 
437d1a890faSShreyas Bhatewara #define VMXNET3_WRITE_BAR0_REG(adapter, reg, val)  \
438b8744cabSHarvey Harrison 	writel((val), (adapter)->hw_addr0 + (reg))
439d1a890faSShreyas Bhatewara #define VMXNET3_READ_BAR0_REG(adapter, reg)        \
440b8744cabSHarvey Harrison 	readl((adapter)->hw_addr0 + (reg))
441d1a890faSShreyas Bhatewara 
442d1a890faSShreyas Bhatewara #define VMXNET3_WRITE_BAR1_REG(adapter, reg, val)  \
443b8744cabSHarvey Harrison 	writel((val), (adapter)->hw_addr1 + (reg))
444d1a890faSShreyas Bhatewara #define VMXNET3_READ_BAR1_REG(adapter, reg)        \
445b8744cabSHarvey Harrison 	readl((adapter)->hw_addr1 + (reg))
446d1a890faSShreyas Bhatewara 
447d1a890faSShreyas Bhatewara #define VMXNET3_WAKE_QUEUE_THRESHOLD(tq)  (5)
448d1a890faSShreyas Bhatewara #define VMXNET3_RX_ALLOC_THRESHOLD(rq, ring_idx, adapter) \
449d1a890faSShreyas Bhatewara 	((rq)->rx_ring[ring_idx].size >> 3)
450d1a890faSShreyas Bhatewara 
451d1a890faSShreyas Bhatewara #define VMXNET3_GET_ADDR_LO(dma)   ((u32)(dma))
452d1a890faSShreyas Bhatewara #define VMXNET3_GET_ADDR_HI(dma)   ((u32)(((u64)(dma)) >> 32))
453d1a890faSShreyas Bhatewara 
454190af10fSShrikrishna Khare #define VMXNET3_VERSION_GE_2(adapter) \
455190af10fSShrikrishna Khare 	(adapter->version >= VMXNET3_REV_2 + 1)
456190af10fSShrikrishna Khare #define VMXNET3_VERSION_GE_3(adapter) \
457190af10fSShrikrishna Khare 	(adapter->version >= VMXNET3_REV_3 + 1)
458123db31dSRonak Doshi #define VMXNET3_VERSION_GE_4(adapter) \
459123db31dSRonak Doshi 	(adapter->version >= VMXNET3_REV_4 + 1)
46069dbef0dSRonak Doshi #define VMXNET3_VERSION_GE_5(adapter) \
46169dbef0dSRonak Doshi 	(adapter->version >= VMXNET3_REV_5 + 1)
46269dbef0dSRonak Doshi #define VMXNET3_VERSION_GE_6(adapter) \
46369dbef0dSRonak Doshi 	(adapter->version >= VMXNET3_REV_6 + 1)
46455f0395fSRonak Doshi #define VMXNET3_VERSION_GE_7(adapter) \
46555f0395fSRonak Doshi 	(adapter->version >= VMXNET3_REV_7 + 1)
466190af10fSShrikrishna Khare 
467d1a890faSShreyas Bhatewara /* must be a multiple of VMXNET3_RING_SIZE_ALIGN */
468d1a890faSShreyas Bhatewara #define VMXNET3_DEF_TX_RING_SIZE    512
4697475908fSShrikrishna Khare #define VMXNET3_DEF_RX_RING_SIZE    1024
470c7112ebdSRonak Doshi #define VMXNET3_DEF_RX_RING2_SIZE   512
471d1a890faSShreyas Bhatewara 
47250a5ce3eSShrikrishna Khare #define VMXNET3_DEF_RXDATA_DESC_SIZE 128
47350a5ce3eSShrikrishna Khare 
474d1a890faSShreyas Bhatewara #define VMXNET3_MAX_ETH_HDR_SIZE    22
475d1a890faSShreyas Bhatewara #define VMXNET3_MAX_SKB_BUF_SIZE    (3*1024)
476d1a890faSShreyas Bhatewara 
47750a5ce3eSShrikrishna Khare #define VMXNET3_GET_RING_IDX(adapter, rqID)		\
47850a5ce3eSShrikrishna Khare 	((rqID >= adapter->num_rx_queues &&		\
47950a5ce3eSShrikrishna Khare 	 rqID < 2 * adapter->num_rx_queues) ? 1 : 0)	\
48050a5ce3eSShrikrishna Khare 
48150a5ce3eSShrikrishna Khare #define VMXNET3_RX_DATA_RING(adapter, rqID)		\
48250a5ce3eSShrikrishna Khare 	(rqID >= 2 * adapter->num_rx_queues &&		\
48350a5ce3eSShrikrishna Khare 	rqID < 3 * adapter->num_rx_queues)		\
48450a5ce3eSShrikrishna Khare 
4854edef40eSShrikrishna Khare #define VMXNET3_COAL_STATIC_DEFAULT_DEPTH	64
4864edef40eSShrikrishna Khare 
4874edef40eSShrikrishna Khare #define VMXNET3_COAL_RBC_RATE(usecs) (1000000 / usecs)
4884edef40eSShrikrishna Khare #define VMXNET3_COAL_RBC_USECS(rbc_rate) (1000000 / rbc_rate)
489d3a8a9e5SRonak Doshi #define VMXNET3_RSS_FIELDS_DEFAULT (VMXNET3_RSS_FIELDS_TCPIP4 | \
490d3a8a9e5SRonak Doshi 				    VMXNET3_RSS_FIELDS_TCPIP6)
4914edef40eSShrikrishna Khare 
492d1a890faSShreyas Bhatewara int
493d1a890faSShreyas Bhatewara vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter);
494d1a890faSShreyas Bhatewara 
495d1a890faSShreyas Bhatewara int
496d1a890faSShreyas Bhatewara vmxnet3_activate_dev(struct vmxnet3_adapter *adapter);
497d1a890faSShreyas Bhatewara 
498d1a890faSShreyas Bhatewara void
499d1a890faSShreyas Bhatewara vmxnet3_force_close(struct vmxnet3_adapter *adapter);
500d1a890faSShreyas Bhatewara 
501d1a890faSShreyas Bhatewara void
502d1a890faSShreyas Bhatewara vmxnet3_reset_dev(struct vmxnet3_adapter *adapter);
503d1a890faSShreyas Bhatewara 
504d1a890faSShreyas Bhatewara void
50509c5088eSShreyas Bhatewara vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter);
506d1a890faSShreyas Bhatewara 
507d1a890faSShreyas Bhatewara void
50809c5088eSShreyas Bhatewara vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter);
509d1a890faSShreyas Bhatewara 
510*54f00cceSWilliam Tu int
511*54f00cceSWilliam Tu vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter);
512*54f00cceSWilliam Tu 
513*54f00cceSWilliam Tu void
514*54f00cceSWilliam Tu vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter);
515*54f00cceSWilliam Tu 
5163dd7400bSRonak Doshi netdev_features_t
5173dd7400bSRonak Doshi vmxnet3_fix_features(struct net_device *netdev, netdev_features_t features);
5183dd7400bSRonak Doshi 
5191dac3b1bSRonak Doshi netdev_features_t
5201dac3b1bSRonak Doshi vmxnet3_features_check(struct sk_buff *skb,
5211dac3b1bSRonak Doshi 		       struct net_device *netdev, netdev_features_t features);
5221dac3b1bSRonak Doshi 
523d1a890faSShreyas Bhatewara int
524c8f44affSMichał Mirosław vmxnet3_set_features(struct net_device *netdev, netdev_features_t features);
525a0d2730cSMichał Mirosław 
526a0d2730cSMichał Mirosław int
527d1a890faSShreyas Bhatewara vmxnet3_create_queues(struct vmxnet3_adapter *adapter,
5283c8b3efcSShrikrishna Khare 		      u32 tx_ring_size, u32 rx_ring_size, u32 rx_ring2_size,
52950a5ce3eSShrikrishna Khare 		      u16 txdata_desc_size, u16 rxdata_desc_size);
530d1a890faSShreyas Bhatewara 
531d8dea1ebSJoe Perches void vmxnet3_set_ethtool_ops(struct net_device *netdev);
53295305f6cSstephen hemminger 
533bc1f4470Sstephen hemminger void vmxnet3_get_stats64(struct net_device *dev,
534bc1f4470Sstephen hemminger 			 struct rtnl_link_stats64 *stats);
5356f91f4baSRonak Doshi bool vmxnet3_check_ptcapability(u32 cap_supported, u32 cap);
536d1a890faSShreyas Bhatewara 
537d1a890faSShreyas Bhatewara extern char vmxnet3_driver_name[];
538d1a890faSShreyas Bhatewara #endif
539