xref: /openbmc/linux/drivers/net/usb/r8152.c (revision dc90ba37)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  *  Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
4  */
5 
6 #include <linux/signal.h>
7 #include <linux/slab.h>
8 #include <linux/module.h>
9 #include <linux/netdevice.h>
10 #include <linux/etherdevice.h>
11 #include <linux/mii.h>
12 #include <linux/ethtool.h>
13 #include <linux/usb.h>
14 #include <linux/crc32.h>
15 #include <linux/if_vlan.h>
16 #include <linux/uaccess.h>
17 #include <linux/list.h>
18 #include <linux/ip.h>
19 #include <linux/ipv6.h>
20 #include <net/ip6_checksum.h>
21 #include <uapi/linux/mdio.h>
22 #include <linux/mdio.h>
23 #include <linux/usb/cdc.h>
24 #include <linux/suspend.h>
25 #include <linux/atomic.h>
26 #include <linux/acpi.h>
27 #include <linux/firmware.h>
28 #include <crypto/hash.h>
29 #include <linux/usb/r8152.h>
30 #include <net/gso.h>
31 
32 /* Information for net-next */
33 #define NETNEXT_VERSION		"12"
34 
35 /* Information for net */
36 #define NET_VERSION		"13"
37 
38 #define DRIVER_VERSION		"v1." NETNEXT_VERSION "." NET_VERSION
39 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
40 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
41 #define MODULENAME "r8152"
42 
43 #define R8152_PHY_ID		32
44 
45 #define PLA_IDR			0xc000
46 #define PLA_RCR			0xc010
47 #define PLA_RCR1		0xc012
48 #define PLA_RMS			0xc016
49 #define PLA_RXFIFO_CTRL0	0xc0a0
50 #define PLA_RXFIFO_FULL		0xc0a2
51 #define PLA_RXFIFO_CTRL1	0xc0a4
52 #define PLA_RX_FIFO_FULL	0xc0a6
53 #define PLA_RXFIFO_CTRL2	0xc0a8
54 #define PLA_RX_FIFO_EMPTY	0xc0aa
55 #define PLA_DMY_REG0		0xc0b0
56 #define PLA_FMC			0xc0b4
57 #define PLA_CFG_WOL		0xc0b6
58 #define PLA_TEREDO_CFG		0xc0bc
59 #define PLA_TEREDO_WAKE_BASE	0xc0c4
60 #define PLA_MAR			0xcd00
61 #define PLA_BACKUP		0xd000
62 #define PLA_BDC_CR		0xd1a0
63 #define PLA_TEREDO_TIMER	0xd2cc
64 #define PLA_REALWOW_TIMER	0xd2e8
65 #define PLA_UPHY_TIMER		0xd388
66 #define PLA_SUSPEND_FLAG	0xd38a
67 #define PLA_INDICATE_FALG	0xd38c
68 #define PLA_MACDBG_PRE		0xd38c	/* RTL_VER_04 only */
69 #define PLA_MACDBG_POST		0xd38e	/* RTL_VER_04 only */
70 #define PLA_EXTRA_STATUS	0xd398
71 #define PLA_GPHY_CTRL		0xd3ae
72 #define PLA_POL_GPIO_CTRL	0xdc6a
73 #define PLA_EFUSE_DATA		0xdd00
74 #define PLA_EFUSE_CMD		0xdd02
75 #define PLA_LEDSEL		0xdd90
76 #define PLA_LED_FEATURE		0xdd92
77 #define PLA_PHYAR		0xde00
78 #define PLA_BOOT_CTRL		0xe004
79 #define PLA_LWAKE_CTRL_REG	0xe007
80 #define PLA_GPHY_INTR_IMR	0xe022
81 #define PLA_EEE_CR		0xe040
82 #define PLA_EEE_TXTWSYS		0xe04c
83 #define PLA_EEE_TXTWSYS_2P5G	0xe058
84 #define PLA_EEEP_CR		0xe080
85 #define PLA_MAC_PWR_CTRL	0xe0c0
86 #define PLA_MAC_PWR_CTRL2	0xe0ca
87 #define PLA_MAC_PWR_CTRL3	0xe0cc
88 #define PLA_MAC_PWR_CTRL4	0xe0ce
89 #define PLA_WDT6_CTRL		0xe428
90 #define PLA_TCR0		0xe610
91 #define PLA_TCR1		0xe612
92 #define PLA_MTPS		0xe615
93 #define PLA_TXFIFO_CTRL		0xe618
94 #define PLA_TXFIFO_FULL		0xe61a
95 #define PLA_RSTTALLY		0xe800
96 #define PLA_CR			0xe813
97 #define PLA_CRWECR		0xe81c
98 #define PLA_CONFIG12		0xe81e	/* CONFIG1, CONFIG2 */
99 #define PLA_CONFIG34		0xe820	/* CONFIG3, CONFIG4 */
100 #define PLA_CONFIG5		0xe822
101 #define PLA_PHY_PWR		0xe84c
102 #define PLA_OOB_CTRL		0xe84f
103 #define PLA_CPCR		0xe854
104 #define PLA_MISC_0		0xe858
105 #define PLA_MISC_1		0xe85a
106 #define PLA_OCP_GPHY_BASE	0xe86c
107 #define PLA_TALLYCNT		0xe890
108 #define PLA_SFF_STS_7		0xe8de
109 #define PLA_PHYSTATUS		0xe908
110 #define PLA_CONFIG6		0xe90a /* CONFIG6 */
111 #define PLA_USB_CFG		0xe952
112 #define PLA_BP_BA		0xfc26
113 #define PLA_BP_0		0xfc28
114 #define PLA_BP_1		0xfc2a
115 #define PLA_BP_2		0xfc2c
116 #define PLA_BP_3		0xfc2e
117 #define PLA_BP_4		0xfc30
118 #define PLA_BP_5		0xfc32
119 #define PLA_BP_6		0xfc34
120 #define PLA_BP_7		0xfc36
121 #define PLA_BP_EN		0xfc38
122 
123 #define USB_USB2PHY		0xb41e
124 #define USB_SSPHYLINK1		0xb426
125 #define USB_SSPHYLINK2		0xb428
126 #define USB_L1_CTRL		0xb45e
127 #define USB_U2P3_CTRL		0xb460
128 #define USB_CSR_DUMMY1		0xb464
129 #define USB_CSR_DUMMY2		0xb466
130 #define USB_DEV_STAT		0xb808
131 #define USB_CONNECT_TIMER	0xcbf8
132 #define USB_MSC_TIMER		0xcbfc
133 #define USB_BURST_SIZE		0xcfc0
134 #define USB_FW_FIX_EN0		0xcfca
135 #define USB_FW_FIX_EN1		0xcfcc
136 #define USB_LPM_CONFIG		0xcfd8
137 #define USB_ECM_OPTION		0xcfee
138 #define USB_CSTMR		0xcfef	/* RTL8153A */
139 #define USB_MISC_2		0xcfff
140 #define USB_ECM_OP		0xd26b
141 #define USB_GPHY_CTRL		0xd284
142 #define USB_SPEED_OPTION	0xd32a
143 #define USB_FW_CTRL		0xd334	/* RTL8153B */
144 #define USB_FC_TIMER		0xd340
145 #define USB_USB_CTRL		0xd406
146 #define USB_PHY_CTRL		0xd408
147 #define USB_TX_AGG		0xd40a
148 #define USB_RX_BUF_TH		0xd40c
149 #define USB_USB_TIMER		0xd428
150 #define USB_RX_EARLY_TIMEOUT	0xd42c
151 #define USB_RX_EARLY_SIZE	0xd42e
152 #define USB_PM_CTRL_STATUS	0xd432	/* RTL8153A */
153 #define USB_RX_EXTRA_AGGR_TMR	0xd432	/* RTL8153B */
154 #define USB_TX_DMA		0xd434
155 #define USB_UPT_RXDMA_OWN	0xd437
156 #define USB_UPHY3_MDCMDIO	0xd480
157 #define USB_TOLERANCE		0xd490
158 #define USB_LPM_CTRL		0xd41a
159 #define USB_BMU_RESET		0xd4b0
160 #define USB_BMU_CONFIG		0xd4b4
161 #define USB_U1U2_TIMER		0xd4da
162 #define USB_FW_TASK		0xd4e8	/* RTL8153B */
163 #define USB_RX_AGGR_NUM		0xd4ee
164 #define USB_UPS_CTRL		0xd800
165 #define USB_POWER_CUT		0xd80a
166 #define USB_MISC_0		0xd81a
167 #define USB_MISC_1		0xd81f
168 #define USB_AFE_CTRL2		0xd824
169 #define USB_UPHY_XTAL		0xd826
170 #define USB_UPS_CFG		0xd842
171 #define USB_UPS_FLAGS		0xd848
172 #define USB_WDT1_CTRL		0xe404
173 #define USB_WDT11_CTRL		0xe43c
174 #define USB_BP_BA		PLA_BP_BA
175 #define USB_BP_0		PLA_BP_0
176 #define USB_BP_1		PLA_BP_1
177 #define USB_BP_2		PLA_BP_2
178 #define USB_BP_3		PLA_BP_3
179 #define USB_BP_4		PLA_BP_4
180 #define USB_BP_5		PLA_BP_5
181 #define USB_BP_6		PLA_BP_6
182 #define USB_BP_7		PLA_BP_7
183 #define USB_BP_EN		PLA_BP_EN	/* RTL8153A */
184 #define USB_BP_8		0xfc38		/* RTL8153B */
185 #define USB_BP_9		0xfc3a
186 #define USB_BP_10		0xfc3c
187 #define USB_BP_11		0xfc3e
188 #define USB_BP_12		0xfc40
189 #define USB_BP_13		0xfc42
190 #define USB_BP_14		0xfc44
191 #define USB_BP_15		0xfc46
192 #define USB_BP2_EN		0xfc48
193 
194 /* OCP Registers */
195 #define OCP_ALDPS_CONFIG	0x2010
196 #define OCP_EEE_CONFIG1		0x2080
197 #define OCP_EEE_CONFIG2		0x2092
198 #define OCP_EEE_CONFIG3		0x2094
199 #define OCP_BASE_MII		0xa400
200 #define OCP_EEE_AR		0xa41a
201 #define OCP_EEE_DATA		0xa41c
202 #define OCP_PHY_STATUS		0xa420
203 #define OCP_INTR_EN		0xa424
204 #define OCP_NCTL_CFG		0xa42c
205 #define OCP_POWER_CFG		0xa430
206 #define OCP_EEE_CFG		0xa432
207 #define OCP_SRAM_ADDR		0xa436
208 #define OCP_SRAM_DATA		0xa438
209 #define OCP_DOWN_SPEED		0xa442
210 #define OCP_EEE_ABLE		0xa5c4
211 #define OCP_EEE_ADV		0xa5d0
212 #define OCP_EEE_LPABLE		0xa5d2
213 #define OCP_10GBT_CTRL		0xa5d4
214 #define OCP_10GBT_STAT		0xa5d6
215 #define OCP_EEE_ADV2		0xa6d4
216 #define OCP_PHY_STATE		0xa708		/* nway state for 8153 */
217 #define OCP_PHY_PATCH_STAT	0xb800
218 #define OCP_PHY_PATCH_CMD	0xb820
219 #define OCP_PHY_LOCK		0xb82e
220 #define OCP_ADC_IOFFSET		0xbcfc
221 #define OCP_ADC_CFG		0xbc06
222 #define OCP_SYSCLK_CFG		0xc416
223 
224 /* SRAM Register */
225 #define SRAM_GREEN_CFG		0x8011
226 #define SRAM_LPF_CFG		0x8012
227 #define SRAM_GPHY_FW_VER	0x801e
228 #define SRAM_10M_AMP1		0x8080
229 #define SRAM_10M_AMP2		0x8082
230 #define SRAM_IMPEDANCE		0x8084
231 #define SRAM_PHY_LOCK		0xb82e
232 
233 /* PLA_RCR */
234 #define RCR_AAP			0x00000001
235 #define RCR_APM			0x00000002
236 #define RCR_AM			0x00000004
237 #define RCR_AB			0x00000008
238 #define RCR_ACPT_ALL		(RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
239 #define SLOT_EN			BIT(11)
240 
241 /* PLA_RCR1 */
242 #define OUTER_VLAN		BIT(7)
243 #define INNER_VLAN		BIT(6)
244 
245 /* PLA_RXFIFO_CTRL0 */
246 #define RXFIFO_THR1_NORMAL	0x00080002
247 #define RXFIFO_THR1_OOB		0x01800003
248 
249 /* PLA_RXFIFO_FULL */
250 #define RXFIFO_FULL_MASK	0xfff
251 
252 /* PLA_RXFIFO_CTRL1 */
253 #define RXFIFO_THR2_FULL	0x00000060
254 #define RXFIFO_THR2_HIGH	0x00000038
255 #define RXFIFO_THR2_OOB		0x0000004a
256 #define RXFIFO_THR2_NORMAL	0x00a0
257 
258 /* PLA_RXFIFO_CTRL2 */
259 #define RXFIFO_THR3_FULL	0x00000078
260 #define RXFIFO_THR3_HIGH	0x00000048
261 #define RXFIFO_THR3_OOB		0x0000005a
262 #define RXFIFO_THR3_NORMAL	0x0110
263 
264 /* PLA_TXFIFO_CTRL */
265 #define TXFIFO_THR_NORMAL	0x00400008
266 #define TXFIFO_THR_NORMAL2	0x01000008
267 
268 /* PLA_DMY_REG0 */
269 #define ECM_ALDPS		0x0002
270 
271 /* PLA_FMC */
272 #define FMC_FCR_MCU_EN		0x0001
273 
274 /* PLA_EEEP_CR */
275 #define EEEP_CR_EEEP_TX		0x0002
276 
277 /* PLA_WDT6_CTRL */
278 #define WDT6_SET_MODE		0x0010
279 
280 /* PLA_TCR0 */
281 #define TCR0_TX_EMPTY		0x0800
282 #define TCR0_AUTO_FIFO		0x0080
283 
284 /* PLA_TCR1 */
285 #define VERSION_MASK		0x7cf0
286 #define IFG_MASK		(BIT(3) | BIT(9) | BIT(8))
287 #define IFG_144NS		BIT(9)
288 #define IFG_96NS		(BIT(9) | BIT(8))
289 
290 /* PLA_MTPS */
291 #define MTPS_JUMBO		(12 * 1024 / 64)
292 #define MTPS_DEFAULT		(6 * 1024 / 64)
293 
294 /* PLA_RSTTALLY */
295 #define TALLY_RESET		0x0001
296 
297 /* PLA_CR */
298 #define CR_RST			0x10
299 #define CR_RE			0x08
300 #define CR_TE			0x04
301 
302 /* PLA_CRWECR */
303 #define CRWECR_NORAML		0x00
304 #define CRWECR_CONFIG		0xc0
305 
306 /* PLA_OOB_CTRL */
307 #define NOW_IS_OOB		0x80
308 #define TXFIFO_EMPTY		0x20
309 #define RXFIFO_EMPTY		0x10
310 #define LINK_LIST_READY		0x02
311 #define DIS_MCU_CLROOB		0x01
312 #define FIFO_EMPTY		(TXFIFO_EMPTY | RXFIFO_EMPTY)
313 
314 /* PLA_MISC_1 */
315 #define RXDY_GATED_EN		0x0008
316 
317 /* PLA_SFF_STS_7 */
318 #define RE_INIT_LL		0x8000
319 #define MCU_BORW_EN		0x4000
320 
321 /* PLA_CPCR */
322 #define FLOW_CTRL_EN		BIT(0)
323 #define CPCR_RX_VLAN		0x0040
324 
325 /* PLA_CFG_WOL */
326 #define MAGIC_EN		0x0001
327 
328 /* PLA_TEREDO_CFG */
329 #define TEREDO_SEL		0x8000
330 #define TEREDO_WAKE_MASK	0x7f00
331 #define TEREDO_RS_EVENT_MASK	0x00fe
332 #define OOB_TEREDO_EN		0x0001
333 
334 /* PLA_BDC_CR */
335 #define ALDPS_PROXY_MODE	0x0001
336 
337 /* PLA_EFUSE_CMD */
338 #define EFUSE_READ_CMD		BIT(15)
339 #define EFUSE_DATA_BIT16	BIT(7)
340 
341 /* PLA_CONFIG34 */
342 #define LINK_ON_WAKE_EN		0x0010
343 #define LINK_OFF_WAKE_EN	0x0008
344 
345 /* PLA_CONFIG6 */
346 #define LANWAKE_CLR_EN		BIT(0)
347 
348 /* PLA_USB_CFG */
349 #define EN_XG_LIP		BIT(1)
350 #define EN_G_LIP		BIT(2)
351 
352 /* PLA_CONFIG5 */
353 #define BWF_EN			0x0040
354 #define MWF_EN			0x0020
355 #define UWF_EN			0x0010
356 #define LAN_WAKE_EN		0x0002
357 
358 /* PLA_LED_FEATURE */
359 #define LED_MODE_MASK		0x0700
360 
361 /* PLA_PHY_PWR */
362 #define TX_10M_IDLE_EN		0x0080
363 #define PFM_PWM_SWITCH		0x0040
364 #define TEST_IO_OFF		BIT(4)
365 
366 /* PLA_MAC_PWR_CTRL */
367 #define D3_CLK_GATED_EN		0x00004000
368 #define MCU_CLK_RATIO		0x07010f07
369 #define MCU_CLK_RATIO_MASK	0x0f0f0f0f
370 #define ALDPS_SPDWN_RATIO	0x0f87
371 
372 /* PLA_MAC_PWR_CTRL2 */
373 #define EEE_SPDWN_RATIO		0x8007
374 #define MAC_CLK_SPDWN_EN	BIT(15)
375 #define EEE_SPDWN_RATIO_MASK	0xff
376 
377 /* PLA_MAC_PWR_CTRL3 */
378 #define PLA_MCU_SPDWN_EN	BIT(14)
379 #define PKT_AVAIL_SPDWN_EN	0x0100
380 #define SUSPEND_SPDWN_EN	0x0004
381 #define U1U2_SPDWN_EN		0x0002
382 #define L1_SPDWN_EN		0x0001
383 
384 /* PLA_MAC_PWR_CTRL4 */
385 #define PWRSAVE_SPDWN_EN	0x1000
386 #define RXDV_SPDWN_EN		0x0800
387 #define TX10MIDLE_EN		0x0100
388 #define IDLE_SPDWN_EN		BIT(6)
389 #define TP100_SPDWN_EN		0x0020
390 #define TP500_SPDWN_EN		0x0010
391 #define TP1000_SPDWN_EN		0x0008
392 #define EEE_SPDWN_EN		0x0001
393 
394 /* PLA_GPHY_INTR_IMR */
395 #define GPHY_STS_MSK		0x0001
396 #define SPEED_DOWN_MSK		0x0002
397 #define SPDWN_RXDV_MSK		0x0004
398 #define SPDWN_LINKCHG_MSK	0x0008
399 
400 /* PLA_PHYAR */
401 #define PHYAR_FLAG		0x80000000
402 
403 /* PLA_EEE_CR */
404 #define EEE_RX_EN		0x0001
405 #define EEE_TX_EN		0x0002
406 
407 /* PLA_BOOT_CTRL */
408 #define AUTOLOAD_DONE		0x0002
409 
410 /* PLA_LWAKE_CTRL_REG */
411 #define LANWAKE_PIN		BIT(7)
412 
413 /* PLA_SUSPEND_FLAG */
414 #define LINK_CHG_EVENT		BIT(0)
415 
416 /* PLA_INDICATE_FALG */
417 #define UPCOMING_RUNTIME_D3	BIT(0)
418 
419 /* PLA_MACDBG_PRE and PLA_MACDBG_POST */
420 #define DEBUG_OE		BIT(0)
421 #define DEBUG_LTSSM		0x0082
422 
423 /* PLA_EXTRA_STATUS */
424 #define CUR_LINK_OK		BIT(15)
425 #define U3P3_CHECK_EN		BIT(7)	/* RTL_VER_05 only */
426 #define LINK_CHANGE_FLAG	BIT(8)
427 #define POLL_LINK_CHG		BIT(0)
428 
429 /* PLA_GPHY_CTRL */
430 #define GPHY_FLASH		BIT(1)
431 
432 /* PLA_POL_GPIO_CTRL */
433 #define DACK_DET_EN		BIT(15)
434 #define POL_GPHY_PATCH		BIT(4)
435 
436 /* USB_USB2PHY */
437 #define USB2PHY_SUSPEND		0x0001
438 #define USB2PHY_L1		0x0002
439 
440 /* USB_SSPHYLINK1 */
441 #define DELAY_PHY_PWR_CHG	BIT(1)
442 
443 /* USB_SSPHYLINK2 */
444 #define pwd_dn_scale_mask	0x3ffe
445 #define pwd_dn_scale(x)		((x) << 1)
446 
447 /* USB_CSR_DUMMY1 */
448 #define DYNAMIC_BURST		0x0001
449 
450 /* USB_CSR_DUMMY2 */
451 #define EP4_FULL_FC		0x0001
452 
453 /* USB_DEV_STAT */
454 #define STAT_SPEED_MASK		0x0006
455 #define STAT_SPEED_HIGH		0x0000
456 #define STAT_SPEED_FULL		0x0002
457 
458 /* USB_FW_FIX_EN0 */
459 #define FW_FIX_SUSPEND		BIT(14)
460 
461 /* USB_FW_FIX_EN1 */
462 #define FW_IP_RESET_EN		BIT(9)
463 
464 /* USB_LPM_CONFIG */
465 #define LPM_U1U2_EN		BIT(0)
466 
467 /* USB_TX_AGG */
468 #define TX_AGG_MAX_THRESHOLD	0x03
469 
470 /* USB_RX_BUF_TH */
471 #define RX_THR_SUPPER		0x0c350180
472 #define RX_THR_HIGH		0x7a120180
473 #define RX_THR_SLOW		0xffff0180
474 #define RX_THR_B		0x00010001
475 
476 /* USB_TX_DMA */
477 #define TEST_MODE_DISABLE	0x00000001
478 #define TX_SIZE_ADJUST1		0x00000100
479 
480 /* USB_BMU_RESET */
481 #define BMU_RESET_EP_IN		0x01
482 #define BMU_RESET_EP_OUT	0x02
483 
484 /* USB_BMU_CONFIG */
485 #define ACT_ODMA		BIT(1)
486 
487 /* USB_UPT_RXDMA_OWN */
488 #define OWN_UPDATE		BIT(0)
489 #define OWN_CLEAR		BIT(1)
490 
491 /* USB_FW_TASK */
492 #define FC_PATCH_TASK		BIT(1)
493 
494 /* USB_RX_AGGR_NUM */
495 #define RX_AGGR_NUM_MASK	0x1ff
496 
497 /* USB_UPS_CTRL */
498 #define POWER_CUT		0x0100
499 
500 /* USB_PM_CTRL_STATUS */
501 #define RESUME_INDICATE		0x0001
502 
503 /* USB_ECM_OPTION */
504 #define BYPASS_MAC_RESET	BIT(5)
505 
506 /* USB_CSTMR */
507 #define FORCE_SUPER		BIT(0)
508 
509 /* USB_MISC_2 */
510 #define UPS_FORCE_PWR_DOWN	BIT(0)
511 
512 /* USB_ECM_OP */
513 #define	EN_ALL_SPEED		BIT(0)
514 
515 /* USB_GPHY_CTRL */
516 #define GPHY_PATCH_DONE		BIT(2)
517 #define BYPASS_FLASH		BIT(5)
518 #define BACKUP_RESTRORE		BIT(6)
519 
520 /* USB_SPEED_OPTION */
521 #define RG_PWRDN_EN		BIT(8)
522 #define ALL_SPEED_OFF		BIT(9)
523 
524 /* USB_FW_CTRL */
525 #define FLOW_CTRL_PATCH_OPT	BIT(1)
526 #define AUTO_SPEEDUP		BIT(3)
527 #define FLOW_CTRL_PATCH_2	BIT(8)
528 
529 /* USB_FC_TIMER */
530 #define CTRL_TIMER_EN		BIT(15)
531 
532 /* USB_USB_CTRL */
533 #define CDC_ECM_EN		BIT(3)
534 #define RX_AGG_DISABLE		0x0010
535 #define RX_ZERO_EN		0x0080
536 
537 /* USB_U2P3_CTRL */
538 #define U2P3_ENABLE		0x0001
539 #define RX_DETECT8		BIT(3)
540 
541 /* USB_POWER_CUT */
542 #define PWR_EN			0x0001
543 #define PHASE2_EN		0x0008
544 #define UPS_EN			BIT(4)
545 #define USP_PREWAKE		BIT(5)
546 
547 /* USB_MISC_0 */
548 #define PCUT_STATUS		0x0001
549 
550 /* USB_RX_EARLY_TIMEOUT */
551 #define COALESCE_SUPER		 85000U
552 #define COALESCE_HIGH		250000U
553 #define COALESCE_SLOW		524280U
554 
555 /* USB_WDT1_CTRL */
556 #define WTD1_EN			BIT(0)
557 
558 /* USB_WDT11_CTRL */
559 #define TIMER11_EN		0x0001
560 
561 /* USB_LPM_CTRL */
562 /* bit 4 ~ 5: fifo empty boundary */
563 #define FIFO_EMPTY_1FB		0x30	/* 0x1fb * 64 = 32448 bytes */
564 /* bit 2 ~ 3: LMP timer */
565 #define LPM_TIMER_MASK		0x0c
566 #define LPM_TIMER_500MS		0x04	/* 500 ms */
567 #define LPM_TIMER_500US		0x0c	/* 500 us */
568 #define ROK_EXIT_LPM		0x02
569 
570 /* USB_AFE_CTRL2 */
571 #define SEN_VAL_MASK		0xf800
572 #define SEN_VAL_NORMAL		0xa000
573 #define SEL_RXIDLE		0x0100
574 
575 /* USB_UPHY_XTAL */
576 #define OOBS_POLLING		BIT(8)
577 
578 /* USB_UPS_CFG */
579 #define SAW_CNT_1MS_MASK	0x0fff
580 #define MID_REVERSE		BIT(5)	/* RTL8156A */
581 
582 /* USB_UPS_FLAGS */
583 #define UPS_FLAGS_R_TUNE		BIT(0)
584 #define UPS_FLAGS_EN_10M_CKDIV		BIT(1)
585 #define UPS_FLAGS_250M_CKDIV		BIT(2)
586 #define UPS_FLAGS_EN_ALDPS		BIT(3)
587 #define UPS_FLAGS_CTAP_SHORT_DIS	BIT(4)
588 #define UPS_FLAGS_SPEED_MASK		(0xf << 16)
589 #define ups_flags_speed(x)		((x) << 16)
590 #define UPS_FLAGS_EN_EEE		BIT(20)
591 #define UPS_FLAGS_EN_500M_EEE		BIT(21)
592 #define UPS_FLAGS_EN_EEE_CKDIV		BIT(22)
593 #define UPS_FLAGS_EEE_PLLOFF_100	BIT(23)
594 #define UPS_FLAGS_EEE_PLLOFF_GIGA	BIT(24)
595 #define UPS_FLAGS_EEE_CMOD_LV_EN	BIT(25)
596 #define UPS_FLAGS_EN_GREEN		BIT(26)
597 #define UPS_FLAGS_EN_FLOW_CTR		BIT(27)
598 
599 enum spd_duplex {
600 	NWAY_10M_HALF,
601 	NWAY_10M_FULL,
602 	NWAY_100M_HALF,
603 	NWAY_100M_FULL,
604 	NWAY_1000M_FULL,
605 	FORCE_10M_HALF,
606 	FORCE_10M_FULL,
607 	FORCE_100M_HALF,
608 	FORCE_100M_FULL,
609 	FORCE_1000M_FULL,
610 	NWAY_2500M_FULL,
611 };
612 
613 /* OCP_ALDPS_CONFIG */
614 #define ENPWRSAVE		0x8000
615 #define ENPDNPS			0x0200
616 #define LINKENA			0x0100
617 #define DIS_SDSAVE		0x0010
618 
619 /* OCP_PHY_STATUS */
620 #define PHY_STAT_MASK		0x0007
621 #define PHY_STAT_EXT_INIT	2
622 #define PHY_STAT_LAN_ON		3
623 #define PHY_STAT_PWRDN		5
624 
625 /* OCP_INTR_EN */
626 #define INTR_SPEED_FORCE	BIT(3)
627 
628 /* OCP_NCTL_CFG */
629 #define PGA_RETURN_EN		BIT(1)
630 
631 /* OCP_POWER_CFG */
632 #define EEE_CLKDIV_EN		0x8000
633 #define EN_ALDPS		0x0004
634 #define EN_10M_PLLOFF		0x0001
635 
636 /* OCP_EEE_CONFIG1 */
637 #define RG_TXLPI_MSK_HFDUP	0x8000
638 #define RG_MATCLR_EN		0x4000
639 #define EEE_10_CAP		0x2000
640 #define EEE_NWAY_EN		0x1000
641 #define TX_QUIET_EN		0x0200
642 #define RX_QUIET_EN		0x0100
643 #define sd_rise_time_mask	0x0070
644 #define sd_rise_time(x)		(min(x, 7) << 4)	/* bit 4 ~ 6 */
645 #define RG_RXLPI_MSK_HFDUP	0x0008
646 #define SDFALLTIME		0x0007	/* bit 0 ~ 2 */
647 
648 /* OCP_EEE_CONFIG2 */
649 #define RG_LPIHYS_NUM		0x7000	/* bit 12 ~ 15 */
650 #define RG_DACQUIET_EN		0x0400
651 #define RG_LDVQUIET_EN		0x0200
652 #define RG_CKRSEL		0x0020
653 #define RG_EEEPRG_EN		0x0010
654 
655 /* OCP_EEE_CONFIG3 */
656 #define fast_snr_mask		0xff80
657 #define fast_snr(x)		(min(x, 0x1ff) << 7)	/* bit 7 ~ 15 */
658 #define RG_LFS_SEL		0x0060	/* bit 6 ~ 5 */
659 #define MSK_PH			0x0006	/* bit 0 ~ 3 */
660 
661 /* OCP_EEE_AR */
662 /* bit[15:14] function */
663 #define FUN_ADDR		0x0000
664 #define FUN_DATA		0x4000
665 /* bit[4:0] device addr */
666 
667 /* OCP_EEE_CFG */
668 #define CTAP_SHORT_EN		0x0040
669 #define EEE10_EN		0x0010
670 
671 /* OCP_DOWN_SPEED */
672 #define EN_EEE_CMODE		BIT(14)
673 #define EN_EEE_1000		BIT(13)
674 #define EN_EEE_100		BIT(12)
675 #define EN_10M_CLKDIV		BIT(11)
676 #define EN_10M_BGOFF		0x0080
677 
678 /* OCP_10GBT_CTRL */
679 #define RTL_ADV2_5G_F_R		BIT(5)	/* Advertise 2.5GBASE-T fast-retrain */
680 
681 /* OCP_PHY_STATE */
682 #define TXDIS_STATE		0x01
683 #define ABD_STATE		0x02
684 
685 /* OCP_PHY_PATCH_STAT */
686 #define PATCH_READY		BIT(6)
687 
688 /* OCP_PHY_PATCH_CMD */
689 #define PATCH_REQUEST		BIT(4)
690 
691 /* OCP_PHY_LOCK */
692 #define PATCH_LOCK		BIT(0)
693 
694 /* OCP_ADC_CFG */
695 #define CKADSEL_L		0x0100
696 #define ADC_EN			0x0080
697 #define EN_EMI_L		0x0040
698 
699 /* OCP_SYSCLK_CFG */
700 #define sysclk_div_expo(x)	(min(x, 5) << 8)
701 #define clk_div_expo(x)		(min(x, 5) << 4)
702 
703 /* SRAM_GREEN_CFG */
704 #define GREEN_ETH_EN		BIT(15)
705 #define R_TUNE_EN		BIT(11)
706 
707 /* SRAM_LPF_CFG */
708 #define LPF_AUTO_TUNE		0x8000
709 
710 /* SRAM_10M_AMP1 */
711 #define GDAC_IB_UPALL		0x0008
712 
713 /* SRAM_10M_AMP2 */
714 #define AMP_DN			0x0200
715 
716 /* SRAM_IMPEDANCE */
717 #define RX_DRIVING_MASK		0x6000
718 
719 /* SRAM_PHY_LOCK */
720 #define PHY_PATCH_LOCK		0x0001
721 
722 /* MAC PASSTHRU */
723 #define AD_MASK			0xfee0
724 #define BND_MASK		0x0004
725 #define BD_MASK			0x0001
726 #define EFUSE			0xcfdb
727 #define PASS_THRU_MASK		0x1
728 
729 #define BP4_SUPER_ONLY		0x1578	/* RTL_VER_04 only */
730 
731 enum rtl_register_content {
732 	_2500bps	= BIT(10),
733 	_1250bps	= BIT(9),
734 	_500bps		= BIT(8),
735 	_tx_flow	= BIT(6),
736 	_rx_flow	= BIT(5),
737 	_1000bps	= 0x10,
738 	_100bps		= 0x08,
739 	_10bps		= 0x04,
740 	LINK_STATUS	= 0x02,
741 	FULL_DUP	= 0x01,
742 };
743 
744 #define is_speed_2500(_speed)	(((_speed) & (_2500bps | LINK_STATUS)) == (_2500bps | LINK_STATUS))
745 #define is_flow_control(_speed)	(((_speed) & (_tx_flow | _rx_flow)) == (_tx_flow | _rx_flow))
746 
747 #define RTL8152_MAX_TX		4
748 #define RTL8152_MAX_RX		10
749 #define INTBUFSIZE		2
750 #define TX_ALIGN		4
751 #define RX_ALIGN		8
752 
753 #define RTL8152_RX_MAX_PENDING	4096
754 #define RTL8152_RXFG_HEADSZ	256
755 
756 #define INTR_LINK		0x0004
757 
758 #define RTL8152_RMS		(VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
759 #define RTL8153_RMS		RTL8153_MAX_PACKET
760 #define RTL8152_TX_TIMEOUT	(5 * HZ)
761 #define mtu_to_size(m)		((m) + VLAN_ETH_HLEN + ETH_FCS_LEN)
762 #define size_to_mtu(s)		((s) - VLAN_ETH_HLEN - ETH_FCS_LEN)
763 #define rx_reserved_size(x)	(mtu_to_size(x) + sizeof(struct rx_desc) + RX_ALIGN)
764 
765 /* rtl8152 flags */
766 enum rtl8152_flags {
767 	RTL8152_UNPLUG = 0,
768 	RTL8152_SET_RX_MODE,
769 	WORK_ENABLE,
770 	RTL8152_LINK_CHG,
771 	SELECTIVE_SUSPEND,
772 	PHY_RESET,
773 	SCHEDULE_TASKLET,
774 	GREEN_ETHERNET,
775 	RX_EPROTO,
776 };
777 
778 #define DEVICE_ID_LENOVO_USB_C_TRAVEL_HUB		0x721e
779 #define DEVICE_ID_THINKPAD_ONELINK_PLUS_DOCK		0x3054
780 #define DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2	0x3082
781 #define DEVICE_ID_THINKPAD_USB_C_DONGLE			0x720c
782 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2		0xa387
783 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN3		0x3062
784 
785 struct tally_counter {
786 	__le64	tx_packets;
787 	__le64	rx_packets;
788 	__le64	tx_errors;
789 	__le32	rx_errors;
790 	__le16	rx_missed;
791 	__le16	align_errors;
792 	__le32	tx_one_collision;
793 	__le32	tx_multi_collision;
794 	__le64	rx_unicast;
795 	__le64	rx_broadcast;
796 	__le32	rx_multicast;
797 	__le16	tx_aborted;
798 	__le16	tx_underrun;
799 };
800 
801 struct rx_desc {
802 	__le32 opts1;
803 #define RX_LEN_MASK			0x7fff
804 
805 	__le32 opts2;
806 #define RD_UDP_CS			BIT(23)
807 #define RD_TCP_CS			BIT(22)
808 #define RD_IPV6_CS			BIT(20)
809 #define RD_IPV4_CS			BIT(19)
810 
811 	__le32 opts3;
812 #define IPF				BIT(23) /* IP checksum fail */
813 #define UDPF				BIT(22) /* UDP checksum fail */
814 #define TCPF				BIT(21) /* TCP checksum fail */
815 #define RX_VLAN_TAG			BIT(16)
816 
817 	__le32 opts4;
818 	__le32 opts5;
819 	__le32 opts6;
820 };
821 
822 struct tx_desc {
823 	__le32 opts1;
824 #define TX_FS			BIT(31) /* First segment of a packet */
825 #define TX_LS			BIT(30) /* Final segment of a packet */
826 #define GTSENDV4		BIT(28)
827 #define GTSENDV6		BIT(27)
828 #define GTTCPHO_SHIFT		18
829 #define GTTCPHO_MAX		0x7fU
830 #define TX_LEN_MAX		0x3ffffU
831 
832 	__le32 opts2;
833 #define UDP_CS			BIT(31) /* Calculate UDP/IP checksum */
834 #define TCP_CS			BIT(30) /* Calculate TCP/IP checksum */
835 #define IPV4_CS			BIT(29) /* Calculate IPv4 checksum */
836 #define IPV6_CS			BIT(28) /* Calculate IPv6 checksum */
837 #define MSS_SHIFT		17
838 #define MSS_MAX			0x7ffU
839 #define TCPHO_SHIFT		17
840 #define TCPHO_MAX		0x7ffU
841 #define TX_VLAN_TAG		BIT(16)
842 };
843 
844 struct r8152;
845 
846 struct rx_agg {
847 	struct list_head list, info_list;
848 	struct urb *urb;
849 	struct r8152 *context;
850 	struct page *page;
851 	void *buffer;
852 };
853 
854 struct tx_agg {
855 	struct list_head list;
856 	struct urb *urb;
857 	struct r8152 *context;
858 	void *buffer;
859 	void *head;
860 	u32 skb_num;
861 	u32 skb_len;
862 };
863 
864 struct r8152 {
865 	unsigned long flags;
866 	struct usb_device *udev;
867 	struct napi_struct napi;
868 	struct usb_interface *intf;
869 	struct net_device *netdev;
870 	struct urb *intr_urb;
871 	struct tx_agg tx_info[RTL8152_MAX_TX];
872 	struct list_head rx_info, rx_used;
873 	struct list_head rx_done, tx_free;
874 	struct sk_buff_head tx_queue, rx_queue;
875 	spinlock_t rx_lock, tx_lock;
876 	struct delayed_work schedule, hw_phy_work;
877 	struct mii_if_info mii;
878 	struct mutex control;	/* use for hw setting */
879 #ifdef CONFIG_PM_SLEEP
880 	struct notifier_block pm_notifier;
881 #endif
882 	struct tasklet_struct tx_tl;
883 
884 	struct rtl_ops {
885 		void (*init)(struct r8152 *tp);
886 		int (*enable)(struct r8152 *tp);
887 		void (*disable)(struct r8152 *tp);
888 		void (*up)(struct r8152 *tp);
889 		void (*down)(struct r8152 *tp);
890 		void (*unload)(struct r8152 *tp);
891 		int (*eee_get)(struct r8152 *tp, struct ethtool_eee *eee);
892 		int (*eee_set)(struct r8152 *tp, struct ethtool_eee *eee);
893 		bool (*in_nway)(struct r8152 *tp);
894 		void (*hw_phy_cfg)(struct r8152 *tp);
895 		void (*autosuspend_en)(struct r8152 *tp, bool enable);
896 		void (*change_mtu)(struct r8152 *tp);
897 	} rtl_ops;
898 
899 	struct ups_info {
900 		u32 r_tune:1;
901 		u32 _10m_ckdiv:1;
902 		u32 _250m_ckdiv:1;
903 		u32 aldps:1;
904 		u32 lite_mode:2;
905 		u32 speed_duplex:4;
906 		u32 eee:1;
907 		u32 eee_lite:1;
908 		u32 eee_ckdiv:1;
909 		u32 eee_plloff_100:1;
910 		u32 eee_plloff_giga:1;
911 		u32 eee_cmod_lv:1;
912 		u32 green:1;
913 		u32 flow_control:1;
914 		u32 ctap_short_off:1;
915 	} ups_info;
916 
917 #define RTL_VER_SIZE		32
918 
919 	struct rtl_fw {
920 		const char *fw_name;
921 		const struct firmware *fw;
922 
923 		char version[RTL_VER_SIZE];
924 		int (*pre_fw)(struct r8152 *tp);
925 		int (*post_fw)(struct r8152 *tp);
926 
927 		bool retry;
928 	} rtl_fw;
929 
930 	atomic_t rx_count;
931 
932 	bool eee_en;
933 	int intr_interval;
934 	u32 saved_wolopts;
935 	u32 msg_enable;
936 	u32 tx_qlen;
937 	u32 coalesce;
938 	u32 advertising;
939 	u32 rx_buf_sz;
940 	u32 rx_copybreak;
941 	u32 rx_pending;
942 	u32 fc_pause_on, fc_pause_off;
943 
944 	unsigned int pipe_in, pipe_out, pipe_intr, pipe_ctrl_in, pipe_ctrl_out;
945 
946 	u32 support_2500full:1;
947 	u32 lenovo_macpassthru:1;
948 	u32 dell_tb_rx_agg_bug:1;
949 	u16 ocp_base;
950 	u16 speed;
951 	u16 eee_adv;
952 	u8 *intr_buff;
953 	u8 version;
954 	u8 duplex;
955 	u8 autoneg;
956 };
957 
958 /**
959  * struct fw_block - block type and total length
960  * @type: type of the current block, such as RTL_FW_END, RTL_FW_PLA,
961  *	RTL_FW_USB and so on.
962  * @length: total length of the current block.
963  */
964 struct fw_block {
965 	__le32 type;
966 	__le32 length;
967 } __packed;
968 
969 /**
970  * struct fw_header - header of the firmware file
971  * @checksum: checksum of sha256 which is calculated from the whole file
972  *	except the checksum field of the file. That is, calculate sha256
973  *	from the version field to the end of the file.
974  * @version: version of this firmware.
975  * @blocks: the first firmware block of the file
976  */
977 struct fw_header {
978 	u8 checksum[32];
979 	char version[RTL_VER_SIZE];
980 	struct fw_block blocks[];
981 } __packed;
982 
983 enum rtl8152_fw_flags {
984 	FW_FLAGS_USB = 0,
985 	FW_FLAGS_PLA,
986 	FW_FLAGS_START,
987 	FW_FLAGS_STOP,
988 	FW_FLAGS_NC,
989 	FW_FLAGS_NC1,
990 	FW_FLAGS_NC2,
991 	FW_FLAGS_UC2,
992 	FW_FLAGS_UC,
993 	FW_FLAGS_SPEED_UP,
994 	FW_FLAGS_VER,
995 };
996 
997 enum rtl8152_fw_fixup_cmd {
998 	FW_FIXUP_AND = 0,
999 	FW_FIXUP_OR,
1000 	FW_FIXUP_NOT,
1001 	FW_FIXUP_XOR,
1002 };
1003 
1004 struct fw_phy_set {
1005 	__le16 addr;
1006 	__le16 data;
1007 } __packed;
1008 
1009 struct fw_phy_speed_up {
1010 	struct fw_block blk_hdr;
1011 	__le16 fw_offset;
1012 	__le16 version;
1013 	__le16 fw_reg;
1014 	__le16 reserved;
1015 	char info[];
1016 } __packed;
1017 
1018 struct fw_phy_ver {
1019 	struct fw_block blk_hdr;
1020 	struct fw_phy_set ver;
1021 	__le32 reserved;
1022 } __packed;
1023 
1024 struct fw_phy_fixup {
1025 	struct fw_block blk_hdr;
1026 	struct fw_phy_set setting;
1027 	__le16 bit_cmd;
1028 	__le16 reserved;
1029 } __packed;
1030 
1031 struct fw_phy_union {
1032 	struct fw_block blk_hdr;
1033 	__le16 fw_offset;
1034 	__le16 fw_reg;
1035 	struct fw_phy_set pre_set[2];
1036 	struct fw_phy_set bp[8];
1037 	struct fw_phy_set bp_en;
1038 	u8 pre_num;
1039 	u8 bp_num;
1040 	char info[];
1041 } __packed;
1042 
1043 /**
1044  * struct fw_mac - a firmware block used by RTL_FW_PLA and RTL_FW_USB.
1045  *	The layout of the firmware block is:
1046  *	<struct fw_mac> + <info> + <firmware data>.
1047  * @blk_hdr: firmware descriptor (type, length)
1048  * @fw_offset: offset of the firmware binary data. The start address of
1049  *	the data would be the address of struct fw_mac + @fw_offset.
1050  * @fw_reg: the register to load the firmware. Depends on chip.
1051  * @bp_ba_addr: the register to write break point base address. Depends on
1052  *	chip.
1053  * @bp_ba_value: break point base address. Depends on chip.
1054  * @bp_en_addr: the register to write break point enabled mask. Depends
1055  *	on chip.
1056  * @bp_en_value: break point enabled mask. Depends on the firmware.
1057  * @bp_start: the start register of break points. Depends on chip.
1058  * @bp_num: the break point number which needs to be set for this firmware.
1059  *	Depends on the firmware.
1060  * @bp: break points. Depends on firmware.
1061  * @reserved: reserved space (unused)
1062  * @fw_ver_reg: the register to store the fw version.
1063  * @fw_ver_data: the firmware version of the current type.
1064  * @info: additional information for debugging, and is followed by the
1065  *	binary data of firmware.
1066  */
1067 struct fw_mac {
1068 	struct fw_block blk_hdr;
1069 	__le16 fw_offset;
1070 	__le16 fw_reg;
1071 	__le16 bp_ba_addr;
1072 	__le16 bp_ba_value;
1073 	__le16 bp_en_addr;
1074 	__le16 bp_en_value;
1075 	__le16 bp_start;
1076 	__le16 bp_num;
1077 	__le16 bp[16]; /* any value determined by firmware */
1078 	__le32 reserved;
1079 	__le16 fw_ver_reg;
1080 	u8 fw_ver_data;
1081 	char info[];
1082 } __packed;
1083 
1084 /**
1085  * struct fw_phy_patch_key - a firmware block used by RTL_FW_PHY_START.
1086  *	This is used to set patch key when loading the firmware of PHY.
1087  * @blk_hdr: firmware descriptor (type, length)
1088  * @key_reg: the register to write the patch key.
1089  * @key_data: patch key.
1090  * @reserved: reserved space (unused)
1091  */
1092 struct fw_phy_patch_key {
1093 	struct fw_block blk_hdr;
1094 	__le16 key_reg;
1095 	__le16 key_data;
1096 	__le32 reserved;
1097 } __packed;
1098 
1099 /**
1100  * struct fw_phy_nc - a firmware block used by RTL_FW_PHY_NC.
1101  *	The layout of the firmware block is:
1102  *	<struct fw_phy_nc> + <info> + <firmware data>.
1103  * @blk_hdr: firmware descriptor (type, length)
1104  * @fw_offset: offset of the firmware binary data. The start address of
1105  *	the data would be the address of struct fw_phy_nc + @fw_offset.
1106  * @fw_reg: the register to load the firmware. Depends on chip.
1107  * @ba_reg: the register to write the base address. Depends on chip.
1108  * @ba_data: base address. Depends on chip.
1109  * @patch_en_addr: the register of enabling patch mode. Depends on chip.
1110  * @patch_en_value: patch mode enabled mask. Depends on the firmware.
1111  * @mode_reg: the regitster of switching the mode.
1112  * @mode_pre: the mode needing to be set before loading the firmware.
1113  * @mode_post: the mode to be set when finishing to load the firmware.
1114  * @reserved: reserved space (unused)
1115  * @bp_start: the start register of break points. Depends on chip.
1116  * @bp_num: the break point number which needs to be set for this firmware.
1117  *	Depends on the firmware.
1118  * @bp: break points. Depends on firmware.
1119  * @info: additional information for debugging, and is followed by the
1120  *	binary data of firmware.
1121  */
1122 struct fw_phy_nc {
1123 	struct fw_block blk_hdr;
1124 	__le16 fw_offset;
1125 	__le16 fw_reg;
1126 	__le16 ba_reg;
1127 	__le16 ba_data;
1128 	__le16 patch_en_addr;
1129 	__le16 patch_en_value;
1130 	__le16 mode_reg;
1131 	__le16 mode_pre;
1132 	__le16 mode_post;
1133 	__le16 reserved;
1134 	__le16 bp_start;
1135 	__le16 bp_num;
1136 	__le16 bp[4];
1137 	char info[];
1138 } __packed;
1139 
1140 enum rtl_fw_type {
1141 	RTL_FW_END = 0,
1142 	RTL_FW_PLA,
1143 	RTL_FW_USB,
1144 	RTL_FW_PHY_START,
1145 	RTL_FW_PHY_STOP,
1146 	RTL_FW_PHY_NC,
1147 	RTL_FW_PHY_FIXUP,
1148 	RTL_FW_PHY_UNION_NC,
1149 	RTL_FW_PHY_UNION_NC1,
1150 	RTL_FW_PHY_UNION_NC2,
1151 	RTL_FW_PHY_UNION_UC2,
1152 	RTL_FW_PHY_UNION_UC,
1153 	RTL_FW_PHY_UNION_MISC,
1154 	RTL_FW_PHY_SPEED_UP,
1155 	RTL_FW_PHY_VER,
1156 };
1157 
1158 enum rtl_version {
1159 	RTL_VER_UNKNOWN = 0,
1160 	RTL_VER_01,
1161 	RTL_VER_02,
1162 	RTL_VER_03,
1163 	RTL_VER_04,
1164 	RTL_VER_05,
1165 	RTL_VER_06,
1166 	RTL_VER_07,
1167 	RTL_VER_08,
1168 	RTL_VER_09,
1169 
1170 	RTL_TEST_01,
1171 	RTL_VER_10,
1172 	RTL_VER_11,
1173 	RTL_VER_12,
1174 	RTL_VER_13,
1175 	RTL_VER_14,
1176 	RTL_VER_15,
1177 
1178 	RTL_VER_MAX
1179 };
1180 
1181 enum tx_csum_stat {
1182 	TX_CSUM_SUCCESS = 0,
1183 	TX_CSUM_TSO,
1184 	TX_CSUM_NONE
1185 };
1186 
1187 #define RTL_ADVERTISED_10_HALF			BIT(0)
1188 #define RTL_ADVERTISED_10_FULL			BIT(1)
1189 #define RTL_ADVERTISED_100_HALF			BIT(2)
1190 #define RTL_ADVERTISED_100_FULL			BIT(3)
1191 #define RTL_ADVERTISED_1000_HALF		BIT(4)
1192 #define RTL_ADVERTISED_1000_FULL		BIT(5)
1193 #define RTL_ADVERTISED_2500_FULL		BIT(6)
1194 
1195 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
1196  * The RTL chips use a 64 element hash table based on the Ethernet CRC.
1197  */
1198 static const int multicast_filter_limit = 32;
1199 static unsigned int agg_buf_sz = 16384;
1200 
1201 #define RTL_LIMITED_TSO_SIZE	(size_to_mtu(agg_buf_sz) - sizeof(struct tx_desc))
1202 
1203 static
1204 int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1205 {
1206 	int ret;
1207 	void *tmp;
1208 
1209 	tmp = kmalloc(size, GFP_KERNEL);
1210 	if (!tmp)
1211 		return -ENOMEM;
1212 
1213 	ret = usb_control_msg(tp->udev, tp->pipe_ctrl_in,
1214 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
1215 			      value, index, tmp, size, USB_CTRL_GET_TIMEOUT);
1216 	if (ret < 0)
1217 		memset(data, 0xff, size);
1218 	else
1219 		memcpy(data, tmp, size);
1220 
1221 	kfree(tmp);
1222 
1223 	return ret;
1224 }
1225 
1226 static
1227 int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1228 {
1229 	int ret;
1230 	void *tmp;
1231 
1232 	tmp = kmemdup(data, size, GFP_KERNEL);
1233 	if (!tmp)
1234 		return -ENOMEM;
1235 
1236 	ret = usb_control_msg(tp->udev, tp->pipe_ctrl_out,
1237 			      RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
1238 			      value, index, tmp, size, USB_CTRL_SET_TIMEOUT);
1239 
1240 	kfree(tmp);
1241 
1242 	return ret;
1243 }
1244 
1245 static void rtl_set_unplug(struct r8152 *tp)
1246 {
1247 	if (tp->udev->state == USB_STATE_NOTATTACHED) {
1248 		set_bit(RTL8152_UNPLUG, &tp->flags);
1249 		smp_mb__after_atomic();
1250 	}
1251 }
1252 
1253 static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
1254 			    void *data, u16 type)
1255 {
1256 	u16 limit = 64;
1257 	int ret = 0;
1258 
1259 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1260 		return -ENODEV;
1261 
1262 	/* both size and indix must be 4 bytes align */
1263 	if ((size & 3) || !size || (index & 3) || !data)
1264 		return -EPERM;
1265 
1266 	if ((u32)index + (u32)size > 0xffff)
1267 		return -EPERM;
1268 
1269 	while (size) {
1270 		if (size > limit) {
1271 			ret = get_registers(tp, index, type, limit, data);
1272 			if (ret < 0)
1273 				break;
1274 
1275 			index += limit;
1276 			data += limit;
1277 			size -= limit;
1278 		} else {
1279 			ret = get_registers(tp, index, type, size, data);
1280 			if (ret < 0)
1281 				break;
1282 
1283 			index += size;
1284 			data += size;
1285 			size = 0;
1286 			break;
1287 		}
1288 	}
1289 
1290 	if (ret == -ENODEV)
1291 		rtl_set_unplug(tp);
1292 
1293 	return ret;
1294 }
1295 
1296 static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
1297 			     u16 size, void *data, u16 type)
1298 {
1299 	int ret;
1300 	u16 byteen_start, byteen_end, byen;
1301 	u16 limit = 512;
1302 
1303 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1304 		return -ENODEV;
1305 
1306 	/* both size and indix must be 4 bytes align */
1307 	if ((size & 3) || !size || (index & 3) || !data)
1308 		return -EPERM;
1309 
1310 	if ((u32)index + (u32)size > 0xffff)
1311 		return -EPERM;
1312 
1313 	byteen_start = byteen & BYTE_EN_START_MASK;
1314 	byteen_end = byteen & BYTE_EN_END_MASK;
1315 
1316 	byen = byteen_start | (byteen_start << 4);
1317 
1318 	/* Split the first DWORD if the byte_en is not 0xff */
1319 	if (byen != BYTE_EN_DWORD) {
1320 		ret = set_registers(tp, index, type | byen, 4, data);
1321 		if (ret < 0)
1322 			goto error1;
1323 
1324 		index += 4;
1325 		data += 4;
1326 		size -= 4;
1327 	}
1328 
1329 	if (size) {
1330 		byen = byteen_end | (byteen_end >> 4);
1331 
1332 		/* Split the last DWORD if the byte_en is not 0xff */
1333 		if (byen != BYTE_EN_DWORD)
1334 			size -= 4;
1335 
1336 		while (size) {
1337 			if (size > limit) {
1338 				ret = set_registers(tp, index,
1339 						    type | BYTE_EN_DWORD,
1340 						    limit, data);
1341 				if (ret < 0)
1342 					goto error1;
1343 
1344 				index += limit;
1345 				data += limit;
1346 				size -= limit;
1347 			} else {
1348 				ret = set_registers(tp, index,
1349 						    type | BYTE_EN_DWORD,
1350 						    size, data);
1351 				if (ret < 0)
1352 					goto error1;
1353 
1354 				index += size;
1355 				data += size;
1356 				size = 0;
1357 				break;
1358 			}
1359 		}
1360 
1361 		/* Set the last DWORD */
1362 		if (byen != BYTE_EN_DWORD)
1363 			ret = set_registers(tp, index, type | byen, 4, data);
1364 	}
1365 
1366 error1:
1367 	if (ret == -ENODEV)
1368 		rtl_set_unplug(tp);
1369 
1370 	return ret;
1371 }
1372 
1373 static inline
1374 int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
1375 {
1376 	return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
1377 }
1378 
1379 static inline
1380 int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1381 {
1382 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
1383 }
1384 
1385 static inline
1386 int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1387 {
1388 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
1389 }
1390 
1391 static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
1392 {
1393 	__le32 data;
1394 
1395 	generic_ocp_read(tp, index, sizeof(data), &data, type);
1396 
1397 	return __le32_to_cpu(data);
1398 }
1399 
1400 static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
1401 {
1402 	__le32 tmp = __cpu_to_le32(data);
1403 
1404 	generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
1405 }
1406 
1407 static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
1408 {
1409 	u32 data;
1410 	__le32 tmp;
1411 	u16 byen = BYTE_EN_WORD;
1412 	u8 shift = index & 2;
1413 
1414 	index &= ~3;
1415 	byen <<= shift;
1416 
1417 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
1418 
1419 	data = __le32_to_cpu(tmp);
1420 	data >>= (shift * 8);
1421 	data &= 0xffff;
1422 
1423 	return (u16)data;
1424 }
1425 
1426 static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
1427 {
1428 	u32 mask = 0xffff;
1429 	__le32 tmp;
1430 	u16 byen = BYTE_EN_WORD;
1431 	u8 shift = index & 2;
1432 
1433 	data &= mask;
1434 
1435 	if (index & 2) {
1436 		byen <<= shift;
1437 		mask <<= (shift * 8);
1438 		data <<= (shift * 8);
1439 		index &= ~3;
1440 	}
1441 
1442 	tmp = __cpu_to_le32(data);
1443 
1444 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1445 }
1446 
1447 static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1448 {
1449 	u32 data;
1450 	__le32 tmp;
1451 	u8 shift = index & 3;
1452 
1453 	index &= ~3;
1454 
1455 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
1456 
1457 	data = __le32_to_cpu(tmp);
1458 	data >>= (shift * 8);
1459 	data &= 0xff;
1460 
1461 	return (u8)data;
1462 }
1463 
1464 static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1465 {
1466 	u32 mask = 0xff;
1467 	__le32 tmp;
1468 	u16 byen = BYTE_EN_BYTE;
1469 	u8 shift = index & 3;
1470 
1471 	data &= mask;
1472 
1473 	if (index & 3) {
1474 		byen <<= shift;
1475 		mask <<= (shift * 8);
1476 		data <<= (shift * 8);
1477 		index &= ~3;
1478 	}
1479 
1480 	tmp = __cpu_to_le32(data);
1481 
1482 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1483 }
1484 
1485 static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1486 {
1487 	u16 ocp_base, ocp_index;
1488 
1489 	ocp_base = addr & 0xf000;
1490 	if (ocp_base != tp->ocp_base) {
1491 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1492 		tp->ocp_base = ocp_base;
1493 	}
1494 
1495 	ocp_index = (addr & 0x0fff) | 0xb000;
1496 	return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1497 }
1498 
1499 static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1500 {
1501 	u16 ocp_base, ocp_index;
1502 
1503 	ocp_base = addr & 0xf000;
1504 	if (ocp_base != tp->ocp_base) {
1505 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1506 		tp->ocp_base = ocp_base;
1507 	}
1508 
1509 	ocp_index = (addr & 0x0fff) | 0xb000;
1510 	ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1511 }
1512 
1513 static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
1514 {
1515 	ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
1516 }
1517 
1518 static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
1519 {
1520 	return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
1521 }
1522 
1523 static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1524 {
1525 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1526 	ocp_reg_write(tp, OCP_SRAM_DATA, data);
1527 }
1528 
1529 static u16 sram_read(struct r8152 *tp, u16 addr)
1530 {
1531 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1532 	return ocp_reg_read(tp, OCP_SRAM_DATA);
1533 }
1534 
1535 static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1536 {
1537 	struct r8152 *tp = netdev_priv(netdev);
1538 	int ret;
1539 
1540 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1541 		return -ENODEV;
1542 
1543 	if (phy_id != R8152_PHY_ID)
1544 		return -EINVAL;
1545 
1546 	ret = r8152_mdio_read(tp, reg);
1547 
1548 	return ret;
1549 }
1550 
1551 static
1552 void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1553 {
1554 	struct r8152 *tp = netdev_priv(netdev);
1555 
1556 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1557 		return;
1558 
1559 	if (phy_id != R8152_PHY_ID)
1560 		return;
1561 
1562 	r8152_mdio_write(tp, reg, val);
1563 }
1564 
1565 static int
1566 r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
1567 
1568 static int
1569 rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
1570 		  u32 advertising);
1571 
1572 static int __rtl8152_set_mac_address(struct net_device *netdev, void *p,
1573 				     bool in_resume)
1574 {
1575 	struct r8152 *tp = netdev_priv(netdev);
1576 	struct sockaddr *addr = p;
1577 	int ret = -EADDRNOTAVAIL;
1578 
1579 	if (!is_valid_ether_addr(addr->sa_data))
1580 		goto out1;
1581 
1582 	if (!in_resume) {
1583 		ret = usb_autopm_get_interface(tp->intf);
1584 		if (ret < 0)
1585 			goto out1;
1586 	}
1587 
1588 	mutex_lock(&tp->control);
1589 
1590 	eth_hw_addr_set(netdev, addr->sa_data);
1591 
1592 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1593 	pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1594 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1595 
1596 	mutex_unlock(&tp->control);
1597 
1598 	if (!in_resume)
1599 		usb_autopm_put_interface(tp->intf);
1600 out1:
1601 	return ret;
1602 }
1603 
1604 static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1605 {
1606 	return __rtl8152_set_mac_address(netdev, p, false);
1607 }
1608 
1609 /* Devices containing proper chips can support a persistent
1610  * host system provided MAC address.
1611  * Examples of this are Dell TB15 and Dell WD15 docks
1612  */
1613 static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1614 {
1615 	acpi_status status;
1616 	struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1617 	union acpi_object *obj;
1618 	int ret = -EINVAL;
1619 	u32 ocp_data;
1620 	unsigned char buf[6];
1621 	char *mac_obj_name;
1622 	acpi_object_type mac_obj_type;
1623 	int mac_strlen;
1624 
1625 	if (tp->lenovo_macpassthru) {
1626 		mac_obj_name = "\\MACA";
1627 		mac_obj_type = ACPI_TYPE_STRING;
1628 		mac_strlen = 0x16;
1629 	} else {
1630 		/* test for -AD variant of RTL8153 */
1631 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1632 		if ((ocp_data & AD_MASK) == 0x1000) {
1633 			/* test for MAC address pass-through bit */
1634 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1635 			if ((ocp_data & PASS_THRU_MASK) != 1) {
1636 				netif_dbg(tp, probe, tp->netdev,
1637 						"No efuse for RTL8153-AD MAC pass through\n");
1638 				return -ENODEV;
1639 			}
1640 		} else {
1641 			/* test for RTL8153-BND and RTL8153-BD */
1642 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
1643 			if ((ocp_data & BND_MASK) == 0 && (ocp_data & BD_MASK) == 0) {
1644 				netif_dbg(tp, probe, tp->netdev,
1645 						"Invalid variant for MAC pass through\n");
1646 				return -ENODEV;
1647 			}
1648 		}
1649 
1650 		mac_obj_name = "\\_SB.AMAC";
1651 		mac_obj_type = ACPI_TYPE_BUFFER;
1652 		mac_strlen = 0x17;
1653 	}
1654 
1655 	/* returns _AUXMAC_#AABBCCDDEEFF# */
1656 	status = acpi_evaluate_object(NULL, mac_obj_name, NULL, &buffer);
1657 	obj = (union acpi_object *)buffer.pointer;
1658 	if (!ACPI_SUCCESS(status))
1659 		return -ENODEV;
1660 	if (obj->type != mac_obj_type || obj->string.length != mac_strlen) {
1661 		netif_warn(tp, probe, tp->netdev,
1662 			   "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
1663 			   obj->type, obj->string.length);
1664 		goto amacout;
1665 	}
1666 
1667 	if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1668 	    strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1669 		netif_warn(tp, probe, tp->netdev,
1670 			   "Invalid header when reading pass-thru MAC addr\n");
1671 		goto amacout;
1672 	}
1673 	ret = hex2bin(buf, obj->string.pointer + 9, 6);
1674 	if (!(ret == 0 && is_valid_ether_addr(buf))) {
1675 		netif_warn(tp, probe, tp->netdev,
1676 			   "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1677 			   ret, buf);
1678 		ret = -EINVAL;
1679 		goto amacout;
1680 	}
1681 	memcpy(sa->sa_data, buf, 6);
1682 	netif_info(tp, probe, tp->netdev,
1683 		   "Using pass-thru MAC addr %pM\n", sa->sa_data);
1684 
1685 amacout:
1686 	kfree(obj);
1687 	return ret;
1688 }
1689 
1690 static int determine_ethernet_addr(struct r8152 *tp, struct sockaddr *sa)
1691 {
1692 	struct net_device *dev = tp->netdev;
1693 	int ret;
1694 
1695 	sa->sa_family = dev->type;
1696 
1697 	ret = eth_platform_get_mac_address(&tp->udev->dev, sa->sa_data);
1698 	if (ret < 0) {
1699 		if (tp->version == RTL_VER_01) {
1700 			ret = pla_ocp_read(tp, PLA_IDR, 8, sa->sa_data);
1701 		} else {
1702 			/* if device doesn't support MAC pass through this will
1703 			 * be expected to be non-zero
1704 			 */
1705 			ret = vendor_mac_passthru_addr_read(tp, sa);
1706 			if (ret < 0)
1707 				ret = pla_ocp_read(tp, PLA_BACKUP, 8,
1708 						   sa->sa_data);
1709 		}
1710 	}
1711 
1712 	if (ret < 0) {
1713 		netif_err(tp, probe, dev, "Get ether addr fail\n");
1714 	} else if (!is_valid_ether_addr(sa->sa_data)) {
1715 		netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1716 			  sa->sa_data);
1717 		eth_hw_addr_random(dev);
1718 		ether_addr_copy(sa->sa_data, dev->dev_addr);
1719 		netif_info(tp, probe, dev, "Random ether addr %pM\n",
1720 			   sa->sa_data);
1721 		return 0;
1722 	}
1723 
1724 	return ret;
1725 }
1726 
1727 static int set_ethernet_addr(struct r8152 *tp, bool in_resume)
1728 {
1729 	struct net_device *dev = tp->netdev;
1730 	struct sockaddr sa;
1731 	int ret;
1732 
1733 	ret = determine_ethernet_addr(tp, &sa);
1734 	if (ret < 0)
1735 		return ret;
1736 
1737 	if (tp->version == RTL_VER_01)
1738 		eth_hw_addr_set(dev, sa.sa_data);
1739 	else
1740 		ret = __rtl8152_set_mac_address(dev, &sa, in_resume);
1741 
1742 	return ret;
1743 }
1744 
1745 static void read_bulk_callback(struct urb *urb)
1746 {
1747 	struct net_device *netdev;
1748 	int status = urb->status;
1749 	struct rx_agg *agg;
1750 	struct r8152 *tp;
1751 	unsigned long flags;
1752 
1753 	agg = urb->context;
1754 	if (!agg)
1755 		return;
1756 
1757 	tp = agg->context;
1758 	if (!tp)
1759 		return;
1760 
1761 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1762 		return;
1763 
1764 	if (!test_bit(WORK_ENABLE, &tp->flags))
1765 		return;
1766 
1767 	netdev = tp->netdev;
1768 
1769 	/* When link down, the driver would cancel all bulks. */
1770 	/* This avoid the re-submitting bulk */
1771 	if (!netif_carrier_ok(netdev))
1772 		return;
1773 
1774 	usb_mark_last_busy(tp->udev);
1775 
1776 	switch (status) {
1777 	case 0:
1778 		if (urb->actual_length < ETH_ZLEN)
1779 			break;
1780 
1781 		spin_lock_irqsave(&tp->rx_lock, flags);
1782 		list_add_tail(&agg->list, &tp->rx_done);
1783 		spin_unlock_irqrestore(&tp->rx_lock, flags);
1784 		napi_schedule(&tp->napi);
1785 		return;
1786 	case -ESHUTDOWN:
1787 		rtl_set_unplug(tp);
1788 		netif_device_detach(tp->netdev);
1789 		return;
1790 	case -EPROTO:
1791 		urb->actual_length = 0;
1792 		spin_lock_irqsave(&tp->rx_lock, flags);
1793 		list_add_tail(&agg->list, &tp->rx_done);
1794 		spin_unlock_irqrestore(&tp->rx_lock, flags);
1795 		set_bit(RX_EPROTO, &tp->flags);
1796 		schedule_delayed_work(&tp->schedule, 1);
1797 		return;
1798 	case -ENOENT:
1799 		return;	/* the urb is in unlink state */
1800 	case -ETIME:
1801 		if (net_ratelimit())
1802 			netdev_warn(netdev, "maybe reset is needed?\n");
1803 		break;
1804 	default:
1805 		if (net_ratelimit())
1806 			netdev_warn(netdev, "Rx status %d\n", status);
1807 		break;
1808 	}
1809 
1810 	r8152_submit_rx(tp, agg, GFP_ATOMIC);
1811 }
1812 
1813 static void write_bulk_callback(struct urb *urb)
1814 {
1815 	struct net_device_stats *stats;
1816 	struct net_device *netdev;
1817 	struct tx_agg *agg;
1818 	struct r8152 *tp;
1819 	unsigned long flags;
1820 	int status = urb->status;
1821 
1822 	agg = urb->context;
1823 	if (!agg)
1824 		return;
1825 
1826 	tp = agg->context;
1827 	if (!tp)
1828 		return;
1829 
1830 	netdev = tp->netdev;
1831 	stats = &netdev->stats;
1832 	if (status) {
1833 		if (net_ratelimit())
1834 			netdev_warn(netdev, "Tx status %d\n", status);
1835 		stats->tx_errors += agg->skb_num;
1836 	} else {
1837 		stats->tx_packets += agg->skb_num;
1838 		stats->tx_bytes += agg->skb_len;
1839 	}
1840 
1841 	spin_lock_irqsave(&tp->tx_lock, flags);
1842 	list_add_tail(&agg->list, &tp->tx_free);
1843 	spin_unlock_irqrestore(&tp->tx_lock, flags);
1844 
1845 	usb_autopm_put_interface_async(tp->intf);
1846 
1847 	if (!netif_carrier_ok(netdev))
1848 		return;
1849 
1850 	if (!test_bit(WORK_ENABLE, &tp->flags))
1851 		return;
1852 
1853 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1854 		return;
1855 
1856 	if (!skb_queue_empty(&tp->tx_queue))
1857 		tasklet_schedule(&tp->tx_tl);
1858 }
1859 
1860 static void intr_callback(struct urb *urb)
1861 {
1862 	struct r8152 *tp;
1863 	__le16 *d;
1864 	int status = urb->status;
1865 	int res;
1866 
1867 	tp = urb->context;
1868 	if (!tp)
1869 		return;
1870 
1871 	if (!test_bit(WORK_ENABLE, &tp->flags))
1872 		return;
1873 
1874 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1875 		return;
1876 
1877 	switch (status) {
1878 	case 0:			/* success */
1879 		break;
1880 	case -ECONNRESET:	/* unlink */
1881 	case -ESHUTDOWN:
1882 		netif_device_detach(tp->netdev);
1883 		fallthrough;
1884 	case -ENOENT:
1885 	case -EPROTO:
1886 		netif_info(tp, intr, tp->netdev,
1887 			   "Stop submitting intr, status %d\n", status);
1888 		return;
1889 	case -EOVERFLOW:
1890 		if (net_ratelimit())
1891 			netif_info(tp, intr, tp->netdev,
1892 				   "intr status -EOVERFLOW\n");
1893 		goto resubmit;
1894 	/* -EPIPE:  should clear the halt */
1895 	default:
1896 		netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1897 		goto resubmit;
1898 	}
1899 
1900 	d = urb->transfer_buffer;
1901 	if (INTR_LINK & __le16_to_cpu(d[0])) {
1902 		if (!netif_carrier_ok(tp->netdev)) {
1903 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1904 			schedule_delayed_work(&tp->schedule, 0);
1905 		}
1906 	} else {
1907 		if (netif_carrier_ok(tp->netdev)) {
1908 			netif_stop_queue(tp->netdev);
1909 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1910 			schedule_delayed_work(&tp->schedule, 0);
1911 		}
1912 	}
1913 
1914 resubmit:
1915 	res = usb_submit_urb(urb, GFP_ATOMIC);
1916 	if (res == -ENODEV) {
1917 		rtl_set_unplug(tp);
1918 		netif_device_detach(tp->netdev);
1919 	} else if (res) {
1920 		netif_err(tp, intr, tp->netdev,
1921 			  "can't resubmit intr, status %d\n", res);
1922 	}
1923 }
1924 
1925 static inline void *rx_agg_align(void *data)
1926 {
1927 	return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
1928 }
1929 
1930 static inline void *tx_agg_align(void *data)
1931 {
1932 	return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
1933 }
1934 
1935 static void free_rx_agg(struct r8152 *tp, struct rx_agg *agg)
1936 {
1937 	list_del(&agg->info_list);
1938 
1939 	usb_free_urb(agg->urb);
1940 	put_page(agg->page);
1941 	kfree(agg);
1942 
1943 	atomic_dec(&tp->rx_count);
1944 }
1945 
1946 static struct rx_agg *alloc_rx_agg(struct r8152 *tp, gfp_t mflags)
1947 {
1948 	struct net_device *netdev = tp->netdev;
1949 	int node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1950 	unsigned int order = get_order(tp->rx_buf_sz);
1951 	struct rx_agg *rx_agg;
1952 	unsigned long flags;
1953 
1954 	rx_agg = kmalloc_node(sizeof(*rx_agg), mflags, node);
1955 	if (!rx_agg)
1956 		return NULL;
1957 
1958 	rx_agg->page = alloc_pages(mflags | __GFP_COMP | __GFP_NOWARN, order);
1959 	if (!rx_agg->page)
1960 		goto free_rx;
1961 
1962 	rx_agg->buffer = page_address(rx_agg->page);
1963 
1964 	rx_agg->urb = usb_alloc_urb(0, mflags);
1965 	if (!rx_agg->urb)
1966 		goto free_buf;
1967 
1968 	rx_agg->context = tp;
1969 
1970 	INIT_LIST_HEAD(&rx_agg->list);
1971 	INIT_LIST_HEAD(&rx_agg->info_list);
1972 	spin_lock_irqsave(&tp->rx_lock, flags);
1973 	list_add_tail(&rx_agg->info_list, &tp->rx_info);
1974 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1975 
1976 	atomic_inc(&tp->rx_count);
1977 
1978 	return rx_agg;
1979 
1980 free_buf:
1981 	__free_pages(rx_agg->page, order);
1982 free_rx:
1983 	kfree(rx_agg);
1984 	return NULL;
1985 }
1986 
1987 static void free_all_mem(struct r8152 *tp)
1988 {
1989 	struct rx_agg *agg, *agg_next;
1990 	unsigned long flags;
1991 	int i;
1992 
1993 	spin_lock_irqsave(&tp->rx_lock, flags);
1994 
1995 	list_for_each_entry_safe(agg, agg_next, &tp->rx_info, info_list)
1996 		free_rx_agg(tp, agg);
1997 
1998 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1999 
2000 	WARN_ON(atomic_read(&tp->rx_count));
2001 
2002 	for (i = 0; i < RTL8152_MAX_TX; i++) {
2003 		usb_free_urb(tp->tx_info[i].urb);
2004 		tp->tx_info[i].urb = NULL;
2005 
2006 		kfree(tp->tx_info[i].buffer);
2007 		tp->tx_info[i].buffer = NULL;
2008 		tp->tx_info[i].head = NULL;
2009 	}
2010 
2011 	usb_free_urb(tp->intr_urb);
2012 	tp->intr_urb = NULL;
2013 
2014 	kfree(tp->intr_buff);
2015 	tp->intr_buff = NULL;
2016 }
2017 
2018 static int alloc_all_mem(struct r8152 *tp)
2019 {
2020 	struct net_device *netdev = tp->netdev;
2021 	struct usb_interface *intf = tp->intf;
2022 	struct usb_host_interface *alt = intf->cur_altsetting;
2023 	struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
2024 	int node, i;
2025 
2026 	node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
2027 
2028 	spin_lock_init(&tp->rx_lock);
2029 	spin_lock_init(&tp->tx_lock);
2030 	INIT_LIST_HEAD(&tp->rx_info);
2031 	INIT_LIST_HEAD(&tp->tx_free);
2032 	INIT_LIST_HEAD(&tp->rx_done);
2033 	skb_queue_head_init(&tp->tx_queue);
2034 	skb_queue_head_init(&tp->rx_queue);
2035 	atomic_set(&tp->rx_count, 0);
2036 
2037 	for (i = 0; i < RTL8152_MAX_RX; i++) {
2038 		if (!alloc_rx_agg(tp, GFP_KERNEL))
2039 			goto err1;
2040 	}
2041 
2042 	for (i = 0; i < RTL8152_MAX_TX; i++) {
2043 		struct urb *urb;
2044 		u8 *buf;
2045 
2046 		buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
2047 		if (!buf)
2048 			goto err1;
2049 
2050 		if (buf != tx_agg_align(buf)) {
2051 			kfree(buf);
2052 			buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
2053 					   node);
2054 			if (!buf)
2055 				goto err1;
2056 		}
2057 
2058 		urb = usb_alloc_urb(0, GFP_KERNEL);
2059 		if (!urb) {
2060 			kfree(buf);
2061 			goto err1;
2062 		}
2063 
2064 		INIT_LIST_HEAD(&tp->tx_info[i].list);
2065 		tp->tx_info[i].context = tp;
2066 		tp->tx_info[i].urb = urb;
2067 		tp->tx_info[i].buffer = buf;
2068 		tp->tx_info[i].head = tx_agg_align(buf);
2069 
2070 		list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
2071 	}
2072 
2073 	tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
2074 	if (!tp->intr_urb)
2075 		goto err1;
2076 
2077 	tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
2078 	if (!tp->intr_buff)
2079 		goto err1;
2080 
2081 	tp->intr_interval = (int)ep_intr->desc.bInterval;
2082 	usb_fill_int_urb(tp->intr_urb, tp->udev, tp->pipe_intr,
2083 			 tp->intr_buff, INTBUFSIZE, intr_callback,
2084 			 tp, tp->intr_interval);
2085 
2086 	return 0;
2087 
2088 err1:
2089 	free_all_mem(tp);
2090 	return -ENOMEM;
2091 }
2092 
2093 static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
2094 {
2095 	struct tx_agg *agg = NULL;
2096 	unsigned long flags;
2097 
2098 	if (list_empty(&tp->tx_free))
2099 		return NULL;
2100 
2101 	spin_lock_irqsave(&tp->tx_lock, flags);
2102 	if (!list_empty(&tp->tx_free)) {
2103 		struct list_head *cursor;
2104 
2105 		cursor = tp->tx_free.next;
2106 		list_del_init(cursor);
2107 		agg = list_entry(cursor, struct tx_agg, list);
2108 	}
2109 	spin_unlock_irqrestore(&tp->tx_lock, flags);
2110 
2111 	return agg;
2112 }
2113 
2114 /* r8152_csum_workaround()
2115  * The hw limits the value of the transport offset. When the offset is out of
2116  * range, calculate the checksum by sw.
2117  */
2118 static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
2119 				  struct sk_buff_head *list)
2120 {
2121 	if (skb_shinfo(skb)->gso_size) {
2122 		netdev_features_t features = tp->netdev->features;
2123 		struct sk_buff *segs, *seg, *next;
2124 		struct sk_buff_head seg_list;
2125 
2126 		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
2127 		segs = skb_gso_segment(skb, features);
2128 		if (IS_ERR(segs) || !segs)
2129 			goto drop;
2130 
2131 		__skb_queue_head_init(&seg_list);
2132 
2133 		skb_list_walk_safe(segs, seg, next) {
2134 			skb_mark_not_on_list(seg);
2135 			__skb_queue_tail(&seg_list, seg);
2136 		}
2137 
2138 		skb_queue_splice(&seg_list, list);
2139 		dev_kfree_skb(skb);
2140 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2141 		if (skb_checksum_help(skb) < 0)
2142 			goto drop;
2143 
2144 		__skb_queue_head(list, skb);
2145 	} else {
2146 		struct net_device_stats *stats;
2147 
2148 drop:
2149 		stats = &tp->netdev->stats;
2150 		stats->tx_dropped++;
2151 		dev_kfree_skb(skb);
2152 	}
2153 }
2154 
2155 static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
2156 {
2157 	if (skb_vlan_tag_present(skb)) {
2158 		u32 opts2;
2159 
2160 		opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
2161 		desc->opts2 |= cpu_to_le32(opts2);
2162 	}
2163 }
2164 
2165 static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
2166 {
2167 	u32 opts2 = le32_to_cpu(desc->opts2);
2168 
2169 	if (opts2 & RX_VLAN_TAG)
2170 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2171 				       swab16(opts2 & 0xffff));
2172 }
2173 
2174 static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
2175 			 struct sk_buff *skb, u32 len)
2176 {
2177 	u32 mss = skb_shinfo(skb)->gso_size;
2178 	u32 opts1, opts2 = 0;
2179 	int ret = TX_CSUM_SUCCESS;
2180 
2181 	WARN_ON_ONCE(len > TX_LEN_MAX);
2182 
2183 	opts1 = len | TX_FS | TX_LS;
2184 
2185 	if (mss) {
2186 		u32 transport_offset = (u32)skb_transport_offset(skb);
2187 
2188 		if (transport_offset > GTTCPHO_MAX) {
2189 			netif_warn(tp, tx_err, tp->netdev,
2190 				   "Invalid transport offset 0x%x for TSO\n",
2191 				   transport_offset);
2192 			ret = TX_CSUM_TSO;
2193 			goto unavailable;
2194 		}
2195 
2196 		switch (vlan_get_protocol(skb)) {
2197 		case htons(ETH_P_IP):
2198 			opts1 |= GTSENDV4;
2199 			break;
2200 
2201 		case htons(ETH_P_IPV6):
2202 			if (skb_cow_head(skb, 0)) {
2203 				ret = TX_CSUM_TSO;
2204 				goto unavailable;
2205 			}
2206 			tcp_v6_gso_csum_prep(skb);
2207 			opts1 |= GTSENDV6;
2208 			break;
2209 
2210 		default:
2211 			WARN_ON_ONCE(1);
2212 			break;
2213 		}
2214 
2215 		opts1 |= transport_offset << GTTCPHO_SHIFT;
2216 		opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
2217 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2218 		u32 transport_offset = (u32)skb_transport_offset(skb);
2219 		u8 ip_protocol;
2220 
2221 		if (transport_offset > TCPHO_MAX) {
2222 			netif_warn(tp, tx_err, tp->netdev,
2223 				   "Invalid transport offset 0x%x\n",
2224 				   transport_offset);
2225 			ret = TX_CSUM_NONE;
2226 			goto unavailable;
2227 		}
2228 
2229 		switch (vlan_get_protocol(skb)) {
2230 		case htons(ETH_P_IP):
2231 			opts2 |= IPV4_CS;
2232 			ip_protocol = ip_hdr(skb)->protocol;
2233 			break;
2234 
2235 		case htons(ETH_P_IPV6):
2236 			opts2 |= IPV6_CS;
2237 			ip_protocol = ipv6_hdr(skb)->nexthdr;
2238 			break;
2239 
2240 		default:
2241 			ip_protocol = IPPROTO_RAW;
2242 			break;
2243 		}
2244 
2245 		if (ip_protocol == IPPROTO_TCP)
2246 			opts2 |= TCP_CS;
2247 		else if (ip_protocol == IPPROTO_UDP)
2248 			opts2 |= UDP_CS;
2249 		else
2250 			WARN_ON_ONCE(1);
2251 
2252 		opts2 |= transport_offset << TCPHO_SHIFT;
2253 	}
2254 
2255 	desc->opts2 = cpu_to_le32(opts2);
2256 	desc->opts1 = cpu_to_le32(opts1);
2257 
2258 unavailable:
2259 	return ret;
2260 }
2261 
2262 static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
2263 {
2264 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2265 	int remain, ret;
2266 	u8 *tx_data;
2267 
2268 	__skb_queue_head_init(&skb_head);
2269 	spin_lock(&tx_queue->lock);
2270 	skb_queue_splice_init(tx_queue, &skb_head);
2271 	spin_unlock(&tx_queue->lock);
2272 
2273 	tx_data = agg->head;
2274 	agg->skb_num = 0;
2275 	agg->skb_len = 0;
2276 	remain = agg_buf_sz;
2277 
2278 	while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
2279 		struct tx_desc *tx_desc;
2280 		struct sk_buff *skb;
2281 		unsigned int len;
2282 
2283 		skb = __skb_dequeue(&skb_head);
2284 		if (!skb)
2285 			break;
2286 
2287 		len = skb->len + sizeof(*tx_desc);
2288 
2289 		if (len > remain) {
2290 			__skb_queue_head(&skb_head, skb);
2291 			break;
2292 		}
2293 
2294 		tx_data = tx_agg_align(tx_data);
2295 		tx_desc = (struct tx_desc *)tx_data;
2296 
2297 		if (r8152_tx_csum(tp, tx_desc, skb, skb->len)) {
2298 			r8152_csum_workaround(tp, skb, &skb_head);
2299 			continue;
2300 		}
2301 
2302 		rtl_tx_vlan_tag(tx_desc, skb);
2303 
2304 		tx_data += sizeof(*tx_desc);
2305 
2306 		len = skb->len;
2307 		if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
2308 			struct net_device_stats *stats = &tp->netdev->stats;
2309 
2310 			stats->tx_dropped++;
2311 			dev_kfree_skb_any(skb);
2312 			tx_data -= sizeof(*tx_desc);
2313 			continue;
2314 		}
2315 
2316 		tx_data += len;
2317 		agg->skb_len += len;
2318 		agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
2319 
2320 		dev_kfree_skb_any(skb);
2321 
2322 		remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
2323 
2324 		if (tp->dell_tb_rx_agg_bug)
2325 			break;
2326 	}
2327 
2328 	if (!skb_queue_empty(&skb_head)) {
2329 		spin_lock(&tx_queue->lock);
2330 		skb_queue_splice(&skb_head, tx_queue);
2331 		spin_unlock(&tx_queue->lock);
2332 	}
2333 
2334 	netif_tx_lock(tp->netdev);
2335 
2336 	if (netif_queue_stopped(tp->netdev) &&
2337 	    skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
2338 		netif_wake_queue(tp->netdev);
2339 
2340 	netif_tx_unlock(tp->netdev);
2341 
2342 	ret = usb_autopm_get_interface_async(tp->intf);
2343 	if (ret < 0)
2344 		goto out_tx_fill;
2345 
2346 	usb_fill_bulk_urb(agg->urb, tp->udev, tp->pipe_out,
2347 			  agg->head, (int)(tx_data - (u8 *)agg->head),
2348 			  (usb_complete_t)write_bulk_callback, agg);
2349 
2350 	ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
2351 	if (ret < 0)
2352 		usb_autopm_put_interface_async(tp->intf);
2353 
2354 out_tx_fill:
2355 	return ret;
2356 }
2357 
2358 static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
2359 {
2360 	u8 checksum = CHECKSUM_NONE;
2361 	u32 opts2, opts3;
2362 
2363 	if (!(tp->netdev->features & NETIF_F_RXCSUM))
2364 		goto return_result;
2365 
2366 	opts2 = le32_to_cpu(rx_desc->opts2);
2367 	opts3 = le32_to_cpu(rx_desc->opts3);
2368 
2369 	if (opts2 & RD_IPV4_CS) {
2370 		if (opts3 & IPF)
2371 			checksum = CHECKSUM_NONE;
2372 		else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2373 			checksum = CHECKSUM_UNNECESSARY;
2374 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2375 			checksum = CHECKSUM_UNNECESSARY;
2376 	} else if (opts2 & RD_IPV6_CS) {
2377 		if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2378 			checksum = CHECKSUM_UNNECESSARY;
2379 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2380 			checksum = CHECKSUM_UNNECESSARY;
2381 	}
2382 
2383 return_result:
2384 	return checksum;
2385 }
2386 
2387 static inline bool rx_count_exceed(struct r8152 *tp)
2388 {
2389 	return atomic_read(&tp->rx_count) > RTL8152_MAX_RX;
2390 }
2391 
2392 static inline int agg_offset(struct rx_agg *agg, void *addr)
2393 {
2394 	return (int)(addr - agg->buffer);
2395 }
2396 
2397 static struct rx_agg *rtl_get_free_rx(struct r8152 *tp, gfp_t mflags)
2398 {
2399 	struct rx_agg *agg, *agg_next, *agg_free = NULL;
2400 	unsigned long flags;
2401 
2402 	spin_lock_irqsave(&tp->rx_lock, flags);
2403 
2404 	list_for_each_entry_safe(agg, agg_next, &tp->rx_used, list) {
2405 		if (page_count(agg->page) == 1) {
2406 			if (!agg_free) {
2407 				list_del_init(&agg->list);
2408 				agg_free = agg;
2409 				continue;
2410 			}
2411 			if (rx_count_exceed(tp)) {
2412 				list_del_init(&agg->list);
2413 				free_rx_agg(tp, agg);
2414 			}
2415 			break;
2416 		}
2417 	}
2418 
2419 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2420 
2421 	if (!agg_free && atomic_read(&tp->rx_count) < tp->rx_pending)
2422 		agg_free = alloc_rx_agg(tp, mflags);
2423 
2424 	return agg_free;
2425 }
2426 
2427 static int rx_bottom(struct r8152 *tp, int budget)
2428 {
2429 	unsigned long flags;
2430 	struct list_head *cursor, *next, rx_queue;
2431 	int ret = 0, work_done = 0;
2432 	struct napi_struct *napi = &tp->napi;
2433 
2434 	if (!skb_queue_empty(&tp->rx_queue)) {
2435 		while (work_done < budget) {
2436 			struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
2437 			struct net_device *netdev = tp->netdev;
2438 			struct net_device_stats *stats = &netdev->stats;
2439 			unsigned int pkt_len;
2440 
2441 			if (!skb)
2442 				break;
2443 
2444 			pkt_len = skb->len;
2445 			napi_gro_receive(napi, skb);
2446 			work_done++;
2447 			stats->rx_packets++;
2448 			stats->rx_bytes += pkt_len;
2449 		}
2450 	}
2451 
2452 	if (list_empty(&tp->rx_done))
2453 		goto out1;
2454 
2455 	clear_bit(RX_EPROTO, &tp->flags);
2456 	INIT_LIST_HEAD(&rx_queue);
2457 	spin_lock_irqsave(&tp->rx_lock, flags);
2458 	list_splice_init(&tp->rx_done, &rx_queue);
2459 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2460 
2461 	list_for_each_safe(cursor, next, &rx_queue) {
2462 		struct rx_desc *rx_desc;
2463 		struct rx_agg *agg, *agg_free;
2464 		int len_used = 0;
2465 		struct urb *urb;
2466 		u8 *rx_data;
2467 
2468 		list_del_init(cursor);
2469 
2470 		agg = list_entry(cursor, struct rx_agg, list);
2471 		urb = agg->urb;
2472 		if (urb->status != 0 || urb->actual_length < ETH_ZLEN)
2473 			goto submit;
2474 
2475 		agg_free = rtl_get_free_rx(tp, GFP_ATOMIC);
2476 
2477 		rx_desc = agg->buffer;
2478 		rx_data = agg->buffer;
2479 		len_used += sizeof(struct rx_desc);
2480 
2481 		while (urb->actual_length > len_used) {
2482 			struct net_device *netdev = tp->netdev;
2483 			struct net_device_stats *stats = &netdev->stats;
2484 			unsigned int pkt_len, rx_frag_head_sz;
2485 			struct sk_buff *skb;
2486 
2487 			/* limit the skb numbers for rx_queue */
2488 			if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
2489 				break;
2490 
2491 			pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
2492 			if (pkt_len < ETH_ZLEN)
2493 				break;
2494 
2495 			len_used += pkt_len;
2496 			if (urb->actual_length < len_used)
2497 				break;
2498 
2499 			pkt_len -= ETH_FCS_LEN;
2500 			rx_data += sizeof(struct rx_desc);
2501 
2502 			if (!agg_free || tp->rx_copybreak > pkt_len)
2503 				rx_frag_head_sz = pkt_len;
2504 			else
2505 				rx_frag_head_sz = tp->rx_copybreak;
2506 
2507 			skb = napi_alloc_skb(napi, rx_frag_head_sz);
2508 			if (!skb) {
2509 				stats->rx_dropped++;
2510 				goto find_next_rx;
2511 			}
2512 
2513 			skb->ip_summed = r8152_rx_csum(tp, rx_desc);
2514 			memcpy(skb->data, rx_data, rx_frag_head_sz);
2515 			skb_put(skb, rx_frag_head_sz);
2516 			pkt_len -= rx_frag_head_sz;
2517 			rx_data += rx_frag_head_sz;
2518 			if (pkt_len) {
2519 				skb_add_rx_frag(skb, 0, agg->page,
2520 						agg_offset(agg, rx_data),
2521 						pkt_len,
2522 						SKB_DATA_ALIGN(pkt_len));
2523 				get_page(agg->page);
2524 			}
2525 
2526 			skb->protocol = eth_type_trans(skb, netdev);
2527 			rtl_rx_vlan_tag(rx_desc, skb);
2528 			if (work_done < budget) {
2529 				work_done++;
2530 				stats->rx_packets++;
2531 				stats->rx_bytes += skb->len;
2532 				napi_gro_receive(napi, skb);
2533 			} else {
2534 				__skb_queue_tail(&tp->rx_queue, skb);
2535 			}
2536 
2537 find_next_rx:
2538 			rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
2539 			rx_desc = (struct rx_desc *)rx_data;
2540 			len_used = agg_offset(agg, rx_data);
2541 			len_used += sizeof(struct rx_desc);
2542 		}
2543 
2544 		WARN_ON(!agg_free && page_count(agg->page) > 1);
2545 
2546 		if (agg_free) {
2547 			spin_lock_irqsave(&tp->rx_lock, flags);
2548 			if (page_count(agg->page) == 1) {
2549 				list_add(&agg_free->list, &tp->rx_used);
2550 			} else {
2551 				list_add_tail(&agg->list, &tp->rx_used);
2552 				agg = agg_free;
2553 				urb = agg->urb;
2554 			}
2555 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2556 		}
2557 
2558 submit:
2559 		if (!ret) {
2560 			ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
2561 		} else {
2562 			urb->actual_length = 0;
2563 			list_add_tail(&agg->list, next);
2564 		}
2565 	}
2566 
2567 	if (!list_empty(&rx_queue)) {
2568 		spin_lock_irqsave(&tp->rx_lock, flags);
2569 		list_splice_tail(&rx_queue, &tp->rx_done);
2570 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2571 	}
2572 
2573 out1:
2574 	return work_done;
2575 }
2576 
2577 static void tx_bottom(struct r8152 *tp)
2578 {
2579 	int res;
2580 
2581 	do {
2582 		struct net_device *netdev = tp->netdev;
2583 		struct tx_agg *agg;
2584 
2585 		if (skb_queue_empty(&tp->tx_queue))
2586 			break;
2587 
2588 		agg = r8152_get_tx_agg(tp);
2589 		if (!agg)
2590 			break;
2591 
2592 		res = r8152_tx_agg_fill(tp, agg);
2593 		if (!res)
2594 			continue;
2595 
2596 		if (res == -ENODEV) {
2597 			rtl_set_unplug(tp);
2598 			netif_device_detach(netdev);
2599 		} else {
2600 			struct net_device_stats *stats = &netdev->stats;
2601 			unsigned long flags;
2602 
2603 			netif_warn(tp, tx_err, netdev,
2604 				   "failed tx_urb %d\n", res);
2605 			stats->tx_dropped += agg->skb_num;
2606 
2607 			spin_lock_irqsave(&tp->tx_lock, flags);
2608 			list_add_tail(&agg->list, &tp->tx_free);
2609 			spin_unlock_irqrestore(&tp->tx_lock, flags);
2610 		}
2611 	} while (res == 0);
2612 }
2613 
2614 static void bottom_half(struct tasklet_struct *t)
2615 {
2616 	struct r8152 *tp = from_tasklet(tp, t, tx_tl);
2617 
2618 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2619 		return;
2620 
2621 	if (!test_bit(WORK_ENABLE, &tp->flags))
2622 		return;
2623 
2624 	/* When link down, the driver would cancel all bulks. */
2625 	/* This avoid the re-submitting bulk */
2626 	if (!netif_carrier_ok(tp->netdev))
2627 		return;
2628 
2629 	clear_bit(SCHEDULE_TASKLET, &tp->flags);
2630 
2631 	tx_bottom(tp);
2632 }
2633 
2634 static int r8152_poll(struct napi_struct *napi, int budget)
2635 {
2636 	struct r8152 *tp = container_of(napi, struct r8152, napi);
2637 	int work_done;
2638 
2639 	if (!budget)
2640 		return 0;
2641 
2642 	work_done = rx_bottom(tp, budget);
2643 
2644 	if (work_done < budget) {
2645 		if (!napi_complete_done(napi, work_done))
2646 			goto out;
2647 		if (!list_empty(&tp->rx_done))
2648 			napi_schedule(napi);
2649 	}
2650 
2651 out:
2652 	return work_done;
2653 }
2654 
2655 static
2656 int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2657 {
2658 	int ret;
2659 
2660 	/* The rx would be stopped, so skip submitting */
2661 	if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2662 	    !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2663 		return 0;
2664 
2665 	usb_fill_bulk_urb(agg->urb, tp->udev, tp->pipe_in,
2666 			  agg->buffer, tp->rx_buf_sz,
2667 			  (usb_complete_t)read_bulk_callback, agg);
2668 
2669 	ret = usb_submit_urb(agg->urb, mem_flags);
2670 	if (ret == -ENODEV) {
2671 		rtl_set_unplug(tp);
2672 		netif_device_detach(tp->netdev);
2673 	} else if (ret) {
2674 		struct urb *urb = agg->urb;
2675 		unsigned long flags;
2676 
2677 		urb->actual_length = 0;
2678 		spin_lock_irqsave(&tp->rx_lock, flags);
2679 		list_add_tail(&agg->list, &tp->rx_done);
2680 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2681 
2682 		netif_err(tp, rx_err, tp->netdev,
2683 			  "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2684 
2685 		napi_schedule(&tp->napi);
2686 	}
2687 
2688 	return ret;
2689 }
2690 
2691 static void rtl_drop_queued_tx(struct r8152 *tp)
2692 {
2693 	struct net_device_stats *stats = &tp->netdev->stats;
2694 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2695 	struct sk_buff *skb;
2696 
2697 	if (skb_queue_empty(tx_queue))
2698 		return;
2699 
2700 	__skb_queue_head_init(&skb_head);
2701 	spin_lock_bh(&tx_queue->lock);
2702 	skb_queue_splice_init(tx_queue, &skb_head);
2703 	spin_unlock_bh(&tx_queue->lock);
2704 
2705 	while ((skb = __skb_dequeue(&skb_head))) {
2706 		dev_kfree_skb(skb);
2707 		stats->tx_dropped++;
2708 	}
2709 }
2710 
2711 static void rtl8152_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2712 {
2713 	struct r8152 *tp = netdev_priv(netdev);
2714 
2715 	netif_warn(tp, tx_err, netdev, "Tx timeout\n");
2716 
2717 	usb_queue_reset_device(tp->intf);
2718 }
2719 
2720 static void rtl8152_set_rx_mode(struct net_device *netdev)
2721 {
2722 	struct r8152 *tp = netdev_priv(netdev);
2723 
2724 	if (netif_carrier_ok(netdev)) {
2725 		set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2726 		schedule_delayed_work(&tp->schedule, 0);
2727 	}
2728 }
2729 
2730 static void _rtl8152_set_rx_mode(struct net_device *netdev)
2731 {
2732 	struct r8152 *tp = netdev_priv(netdev);
2733 	u32 mc_filter[2];	/* Multicast hash filter */
2734 	__le32 tmp[2];
2735 	u32 ocp_data;
2736 
2737 	netif_stop_queue(netdev);
2738 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2739 	ocp_data &= ~RCR_ACPT_ALL;
2740 	ocp_data |= RCR_AB | RCR_APM;
2741 
2742 	if (netdev->flags & IFF_PROMISC) {
2743 		/* Unconditionally log net taps. */
2744 		netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2745 		ocp_data |= RCR_AM | RCR_AAP;
2746 		mc_filter[1] = 0xffffffff;
2747 		mc_filter[0] = 0xffffffff;
2748 	} else if ((netdev->flags & IFF_MULTICAST &&
2749 				netdev_mc_count(netdev) > multicast_filter_limit) ||
2750 			   (netdev->flags & IFF_ALLMULTI)) {
2751 		/* Too many to filter perfectly -- accept all multicasts. */
2752 		ocp_data |= RCR_AM;
2753 		mc_filter[1] = 0xffffffff;
2754 		mc_filter[0] = 0xffffffff;
2755 	} else {
2756 		mc_filter[1] = 0;
2757 		mc_filter[0] = 0;
2758 
2759 		if (netdev->flags & IFF_MULTICAST) {
2760 			struct netdev_hw_addr *ha;
2761 
2762 			netdev_for_each_mc_addr(ha, netdev) {
2763 				int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2764 
2765 				mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2766 				ocp_data |= RCR_AM;
2767 			}
2768 		}
2769 	}
2770 
2771 	tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2772 	tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
2773 
2774 	pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
2775 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2776 	netif_wake_queue(netdev);
2777 }
2778 
2779 static netdev_features_t
2780 rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2781 		       netdev_features_t features)
2782 {
2783 	u32 mss = skb_shinfo(skb)->gso_size;
2784 	int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2785 
2786 	if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) &&
2787 	    skb_transport_offset(skb) > max_offset)
2788 		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
2789 	else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2790 		features &= ~NETIF_F_GSO_MASK;
2791 
2792 	return features;
2793 }
2794 
2795 static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
2796 				      struct net_device *netdev)
2797 {
2798 	struct r8152 *tp = netdev_priv(netdev);
2799 
2800 	skb_tx_timestamp(skb);
2801 
2802 	skb_queue_tail(&tp->tx_queue, skb);
2803 
2804 	if (!list_empty(&tp->tx_free)) {
2805 		if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2806 			set_bit(SCHEDULE_TASKLET, &tp->flags);
2807 			schedule_delayed_work(&tp->schedule, 0);
2808 		} else {
2809 			usb_mark_last_busy(tp->udev);
2810 			tasklet_schedule(&tp->tx_tl);
2811 		}
2812 	} else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
2813 		netif_stop_queue(netdev);
2814 	}
2815 
2816 	return NETDEV_TX_OK;
2817 }
2818 
2819 static void r8152b_reset_packet_filter(struct r8152 *tp)
2820 {
2821 	u32 ocp_data;
2822 
2823 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2824 	ocp_data &= ~FMC_FCR_MCU_EN;
2825 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2826 	ocp_data |= FMC_FCR_MCU_EN;
2827 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2828 }
2829 
2830 static void rtl8152_nic_reset(struct r8152 *tp)
2831 {
2832 	u32 ocp_data;
2833 	int i;
2834 
2835 	switch (tp->version) {
2836 	case RTL_TEST_01:
2837 	case RTL_VER_10:
2838 	case RTL_VER_11:
2839 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2840 		ocp_data &= ~CR_TE;
2841 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2842 
2843 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_RESET);
2844 		ocp_data &= ~BMU_RESET_EP_IN;
2845 		ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2846 
2847 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2848 		ocp_data |= CDC_ECM_EN;
2849 		ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2850 
2851 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2852 		ocp_data &= ~CR_RE;
2853 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2854 
2855 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_RESET);
2856 		ocp_data |= BMU_RESET_EP_IN;
2857 		ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2858 
2859 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2860 		ocp_data &= ~CDC_ECM_EN;
2861 		ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2862 		break;
2863 
2864 	default:
2865 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2866 
2867 		for (i = 0; i < 1000; i++) {
2868 			if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2869 				break;
2870 			usleep_range(100, 400);
2871 		}
2872 		break;
2873 	}
2874 }
2875 
2876 static void set_tx_qlen(struct r8152 *tp)
2877 {
2878 	tp->tx_qlen = agg_buf_sz / (mtu_to_size(tp->netdev->mtu) + sizeof(struct tx_desc));
2879 }
2880 
2881 static inline u16 rtl8152_get_speed(struct r8152 *tp)
2882 {
2883 	return ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2884 }
2885 
2886 static void rtl_eee_plus_en(struct r8152 *tp, bool enable)
2887 {
2888 	u32 ocp_data;
2889 
2890 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2891 	if (enable)
2892 		ocp_data |= EEEP_CR_EEEP_TX;
2893 	else
2894 		ocp_data &= ~EEEP_CR_EEEP_TX;
2895 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2896 }
2897 
2898 static void rtl_set_eee_plus(struct r8152 *tp)
2899 {
2900 	if (rtl8152_get_speed(tp) & _10bps)
2901 		rtl_eee_plus_en(tp, true);
2902 	else
2903 		rtl_eee_plus_en(tp, false);
2904 }
2905 
2906 static void rxdy_gated_en(struct r8152 *tp, bool enable)
2907 {
2908 	u32 ocp_data;
2909 
2910 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2911 	if (enable)
2912 		ocp_data |= RXDY_GATED_EN;
2913 	else
2914 		ocp_data &= ~RXDY_GATED_EN;
2915 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2916 }
2917 
2918 static int rtl_start_rx(struct r8152 *tp)
2919 {
2920 	struct rx_agg *agg, *agg_next;
2921 	struct list_head tmp_list;
2922 	unsigned long flags;
2923 	int ret = 0, i = 0;
2924 
2925 	INIT_LIST_HEAD(&tmp_list);
2926 
2927 	spin_lock_irqsave(&tp->rx_lock, flags);
2928 
2929 	INIT_LIST_HEAD(&tp->rx_done);
2930 	INIT_LIST_HEAD(&tp->rx_used);
2931 
2932 	list_splice_init(&tp->rx_info, &tmp_list);
2933 
2934 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2935 
2936 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2937 		INIT_LIST_HEAD(&agg->list);
2938 
2939 		/* Only RTL8152_MAX_RX rx_agg need to be submitted. */
2940 		if (++i > RTL8152_MAX_RX) {
2941 			spin_lock_irqsave(&tp->rx_lock, flags);
2942 			list_add_tail(&agg->list, &tp->rx_used);
2943 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2944 		} else if (unlikely(ret < 0)) {
2945 			spin_lock_irqsave(&tp->rx_lock, flags);
2946 			list_add_tail(&agg->list, &tp->rx_done);
2947 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2948 		} else {
2949 			ret = r8152_submit_rx(tp, agg, GFP_KERNEL);
2950 		}
2951 	}
2952 
2953 	spin_lock_irqsave(&tp->rx_lock, flags);
2954 	WARN_ON(!list_empty(&tp->rx_info));
2955 	list_splice(&tmp_list, &tp->rx_info);
2956 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2957 
2958 	return ret;
2959 }
2960 
2961 static int rtl_stop_rx(struct r8152 *tp)
2962 {
2963 	struct rx_agg *agg, *agg_next;
2964 	struct list_head tmp_list;
2965 	unsigned long flags;
2966 
2967 	INIT_LIST_HEAD(&tmp_list);
2968 
2969 	/* The usb_kill_urb() couldn't be used in atomic.
2970 	 * Therefore, move the list of rx_info to a tmp one.
2971 	 * Then, list_for_each_entry_safe could be used without
2972 	 * spin lock.
2973 	 */
2974 
2975 	spin_lock_irqsave(&tp->rx_lock, flags);
2976 	list_splice_init(&tp->rx_info, &tmp_list);
2977 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2978 
2979 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2980 		/* At least RTL8152_MAX_RX rx_agg have the page_count being
2981 		 * equal to 1, so the other ones could be freed safely.
2982 		 */
2983 		if (page_count(agg->page) > 1)
2984 			free_rx_agg(tp, agg);
2985 		else
2986 			usb_kill_urb(agg->urb);
2987 	}
2988 
2989 	/* Move back the list of temp to the rx_info */
2990 	spin_lock_irqsave(&tp->rx_lock, flags);
2991 	WARN_ON(!list_empty(&tp->rx_info));
2992 	list_splice(&tmp_list, &tp->rx_info);
2993 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2994 
2995 	while (!skb_queue_empty(&tp->rx_queue))
2996 		dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2997 
2998 	return 0;
2999 }
3000 
3001 static void rtl_set_ifg(struct r8152 *tp, u16 speed)
3002 {
3003 	u32 ocp_data;
3004 
3005 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
3006 	ocp_data &= ~IFG_MASK;
3007 	if ((speed & (_10bps | _100bps)) && !(speed & FULL_DUP)) {
3008 		ocp_data |= IFG_144NS;
3009 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR1, ocp_data);
3010 
3011 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
3012 		ocp_data &= ~TX10MIDLE_EN;
3013 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
3014 	} else {
3015 		ocp_data |= IFG_96NS;
3016 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR1, ocp_data);
3017 
3018 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
3019 		ocp_data |= TX10MIDLE_EN;
3020 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
3021 	}
3022 }
3023 
3024 static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
3025 {
3026 	ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
3027 		       OWN_UPDATE | OWN_CLEAR);
3028 }
3029 
3030 static int rtl_enable(struct r8152 *tp)
3031 {
3032 	u32 ocp_data;
3033 
3034 	r8152b_reset_packet_filter(tp);
3035 
3036 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
3037 	ocp_data |= CR_RE | CR_TE;
3038 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
3039 
3040 	switch (tp->version) {
3041 	case RTL_VER_01:
3042 	case RTL_VER_02:
3043 	case RTL_VER_03:
3044 	case RTL_VER_04:
3045 	case RTL_VER_05:
3046 	case RTL_VER_06:
3047 	case RTL_VER_07:
3048 		break;
3049 	default:
3050 		r8153b_rx_agg_chg_indicate(tp);
3051 		break;
3052 	}
3053 
3054 	rxdy_gated_en(tp, false);
3055 
3056 	return 0;
3057 }
3058 
3059 static int rtl8152_enable(struct r8152 *tp)
3060 {
3061 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
3062 		return -ENODEV;
3063 
3064 	set_tx_qlen(tp);
3065 	rtl_set_eee_plus(tp);
3066 
3067 	return rtl_enable(tp);
3068 }
3069 
3070 static void r8153_set_rx_early_timeout(struct r8152 *tp)
3071 {
3072 	u32 ocp_data = tp->coalesce / 8;
3073 
3074 	switch (tp->version) {
3075 	case RTL_VER_03:
3076 	case RTL_VER_04:
3077 	case RTL_VER_05:
3078 	case RTL_VER_06:
3079 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3080 			       ocp_data);
3081 		break;
3082 
3083 	case RTL_VER_08:
3084 	case RTL_VER_09:
3085 	case RTL_VER_14:
3086 		/* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
3087 		 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
3088 		 */
3089 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3090 			       128 / 8);
3091 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
3092 			       ocp_data);
3093 		break;
3094 
3095 	case RTL_VER_10:
3096 	case RTL_VER_11:
3097 	case RTL_VER_12:
3098 	case RTL_VER_13:
3099 	case RTL_VER_15:
3100 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3101 			       640 / 8);
3102 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
3103 			       ocp_data);
3104 		break;
3105 
3106 	default:
3107 		break;
3108 	}
3109 }
3110 
3111 static void r8153_set_rx_early_size(struct r8152 *tp)
3112 {
3113 	u32 ocp_data = tp->rx_buf_sz - rx_reserved_size(tp->netdev->mtu);
3114 
3115 	switch (tp->version) {
3116 	case RTL_VER_03:
3117 	case RTL_VER_04:
3118 	case RTL_VER_05:
3119 	case RTL_VER_06:
3120 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3121 			       ocp_data / 4);
3122 		break;
3123 	case RTL_VER_08:
3124 	case RTL_VER_09:
3125 	case RTL_VER_14:
3126 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3127 			       ocp_data / 8);
3128 		break;
3129 	case RTL_TEST_01:
3130 	case RTL_VER_10:
3131 	case RTL_VER_11:
3132 	case RTL_VER_12:
3133 	case RTL_VER_13:
3134 	case RTL_VER_15:
3135 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3136 			       ocp_data / 8);
3137 		break;
3138 	default:
3139 		WARN_ON_ONCE(1);
3140 		break;
3141 	}
3142 }
3143 
3144 static int rtl8153_enable(struct r8152 *tp)
3145 {
3146 	u32 ocp_data;
3147 
3148 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
3149 		return -ENODEV;
3150 
3151 	set_tx_qlen(tp);
3152 	rtl_set_eee_plus(tp);
3153 	r8153_set_rx_early_timeout(tp);
3154 	r8153_set_rx_early_size(tp);
3155 
3156 	rtl_set_ifg(tp, rtl8152_get_speed(tp));
3157 
3158 	switch (tp->version) {
3159 	case RTL_VER_09:
3160 	case RTL_VER_14:
3161 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
3162 		ocp_data &= ~FC_PATCH_TASK;
3163 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
3164 		usleep_range(1000, 2000);
3165 		ocp_data |= FC_PATCH_TASK;
3166 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
3167 		break;
3168 	default:
3169 		break;
3170 	}
3171 
3172 	return rtl_enable(tp);
3173 }
3174 
3175 static void rtl_disable(struct r8152 *tp)
3176 {
3177 	u32 ocp_data;
3178 	int i;
3179 
3180 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3181 		rtl_drop_queued_tx(tp);
3182 		return;
3183 	}
3184 
3185 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3186 	ocp_data &= ~RCR_ACPT_ALL;
3187 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3188 
3189 	rtl_drop_queued_tx(tp);
3190 
3191 	for (i = 0; i < RTL8152_MAX_TX; i++)
3192 		usb_kill_urb(tp->tx_info[i].urb);
3193 
3194 	rxdy_gated_en(tp, true);
3195 
3196 	for (i = 0; i < 1000; i++) {
3197 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3198 		if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
3199 			break;
3200 		usleep_range(1000, 2000);
3201 	}
3202 
3203 	for (i = 0; i < 1000; i++) {
3204 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
3205 			break;
3206 		usleep_range(1000, 2000);
3207 	}
3208 
3209 	rtl_stop_rx(tp);
3210 
3211 	rtl8152_nic_reset(tp);
3212 }
3213 
3214 static void r8152_power_cut_en(struct r8152 *tp, bool enable)
3215 {
3216 	u32 ocp_data;
3217 
3218 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
3219 	if (enable)
3220 		ocp_data |= POWER_CUT;
3221 	else
3222 		ocp_data &= ~POWER_CUT;
3223 	ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
3224 
3225 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
3226 	ocp_data &= ~RESUME_INDICATE;
3227 	ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
3228 }
3229 
3230 static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
3231 {
3232 	u32 ocp_data;
3233 
3234 	switch (tp->version) {
3235 	case RTL_VER_01:
3236 	case RTL_VER_02:
3237 	case RTL_VER_03:
3238 	case RTL_VER_04:
3239 	case RTL_VER_05:
3240 	case RTL_VER_06:
3241 	case RTL_VER_07:
3242 	case RTL_VER_08:
3243 	case RTL_VER_09:
3244 	case RTL_VER_14:
3245 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
3246 		if (enable)
3247 			ocp_data |= CPCR_RX_VLAN;
3248 		else
3249 			ocp_data &= ~CPCR_RX_VLAN;
3250 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
3251 		break;
3252 
3253 	case RTL_TEST_01:
3254 	case RTL_VER_10:
3255 	case RTL_VER_11:
3256 	case RTL_VER_12:
3257 	case RTL_VER_13:
3258 	case RTL_VER_15:
3259 	default:
3260 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RCR1);
3261 		if (enable)
3262 			ocp_data |= OUTER_VLAN | INNER_VLAN;
3263 		else
3264 			ocp_data &= ~(OUTER_VLAN | INNER_VLAN);
3265 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_RCR1, ocp_data);
3266 		break;
3267 	}
3268 }
3269 
3270 static int rtl8152_set_features(struct net_device *dev,
3271 				netdev_features_t features)
3272 {
3273 	netdev_features_t changed = features ^ dev->features;
3274 	struct r8152 *tp = netdev_priv(dev);
3275 	int ret;
3276 
3277 	ret = usb_autopm_get_interface(tp->intf);
3278 	if (ret < 0)
3279 		goto out;
3280 
3281 	mutex_lock(&tp->control);
3282 
3283 	if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
3284 		if (features & NETIF_F_HW_VLAN_CTAG_RX)
3285 			rtl_rx_vlan_en(tp, true);
3286 		else
3287 			rtl_rx_vlan_en(tp, false);
3288 	}
3289 
3290 	mutex_unlock(&tp->control);
3291 
3292 	usb_autopm_put_interface(tp->intf);
3293 
3294 out:
3295 	return ret;
3296 }
3297 
3298 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
3299 
3300 static u32 __rtl_get_wol(struct r8152 *tp)
3301 {
3302 	u32 ocp_data;
3303 	u32 wolopts = 0;
3304 
3305 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3306 	if (ocp_data & LINK_ON_WAKE_EN)
3307 		wolopts |= WAKE_PHY;
3308 
3309 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3310 	if (ocp_data & UWF_EN)
3311 		wolopts |= WAKE_UCAST;
3312 	if (ocp_data & BWF_EN)
3313 		wolopts |= WAKE_BCAST;
3314 	if (ocp_data & MWF_EN)
3315 		wolopts |= WAKE_MCAST;
3316 
3317 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3318 	if (ocp_data & MAGIC_EN)
3319 		wolopts |= WAKE_MAGIC;
3320 
3321 	return wolopts;
3322 }
3323 
3324 static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
3325 {
3326 	u32 ocp_data;
3327 
3328 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3329 
3330 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3331 	ocp_data &= ~LINK_ON_WAKE_EN;
3332 	if (wolopts & WAKE_PHY)
3333 		ocp_data |= LINK_ON_WAKE_EN;
3334 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3335 
3336 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3337 	ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
3338 	if (wolopts & WAKE_UCAST)
3339 		ocp_data |= UWF_EN;
3340 	if (wolopts & WAKE_BCAST)
3341 		ocp_data |= BWF_EN;
3342 	if (wolopts & WAKE_MCAST)
3343 		ocp_data |= MWF_EN;
3344 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
3345 
3346 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3347 
3348 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3349 	ocp_data &= ~MAGIC_EN;
3350 	if (wolopts & WAKE_MAGIC)
3351 		ocp_data |= MAGIC_EN;
3352 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
3353 
3354 	if (wolopts & WAKE_ANY)
3355 		device_set_wakeup_enable(&tp->udev->dev, true);
3356 	else
3357 		device_set_wakeup_enable(&tp->udev->dev, false);
3358 }
3359 
3360 static void r8153_mac_clk_speed_down(struct r8152 *tp, bool enable)
3361 {
3362 	u32 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3363 
3364 	/* MAC clock speed down */
3365 	if (enable)
3366 		ocp_data |= MAC_CLK_SPDWN_EN;
3367 	else
3368 		ocp_data &= ~MAC_CLK_SPDWN_EN;
3369 
3370 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3371 }
3372 
3373 static void r8156_mac_clk_spd(struct r8152 *tp, bool enable)
3374 {
3375 	u32 ocp_data;
3376 
3377 	/* MAC clock speed down */
3378 	if (enable) {
3379 		/* aldps_spdwn_ratio, tp10_spdwn_ratio */
3380 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
3381 			       0x0403);
3382 
3383 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3384 		ocp_data &= ~EEE_SPDWN_RATIO_MASK;
3385 		ocp_data |= MAC_CLK_SPDWN_EN | 0x03; /* eee_spdwn_ratio */
3386 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3387 	} else {
3388 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3389 		ocp_data &= ~MAC_CLK_SPDWN_EN;
3390 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3391 	}
3392 }
3393 
3394 static void r8153_u1u2en(struct r8152 *tp, bool enable)
3395 {
3396 	u8 u1u2[8];
3397 
3398 	if (enable)
3399 		memset(u1u2, 0xff, sizeof(u1u2));
3400 	else
3401 		memset(u1u2, 0x00, sizeof(u1u2));
3402 
3403 	usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
3404 }
3405 
3406 static void r8153b_u1u2en(struct r8152 *tp, bool enable)
3407 {
3408 	u32 ocp_data;
3409 
3410 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
3411 	if (enable)
3412 		ocp_data |= LPM_U1U2_EN;
3413 	else
3414 		ocp_data &= ~LPM_U1U2_EN;
3415 
3416 	ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
3417 }
3418 
3419 static void r8153_u2p3en(struct r8152 *tp, bool enable)
3420 {
3421 	u32 ocp_data;
3422 
3423 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
3424 	if (enable)
3425 		ocp_data |= U2P3_ENABLE;
3426 	else
3427 		ocp_data &= ~U2P3_ENABLE;
3428 	ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
3429 }
3430 
3431 static void r8153b_ups_flags(struct r8152 *tp)
3432 {
3433 	u32 ups_flags = 0;
3434 
3435 	if (tp->ups_info.green)
3436 		ups_flags |= UPS_FLAGS_EN_GREEN;
3437 
3438 	if (tp->ups_info.aldps)
3439 		ups_flags |= UPS_FLAGS_EN_ALDPS;
3440 
3441 	if (tp->ups_info.eee)
3442 		ups_flags |= UPS_FLAGS_EN_EEE;
3443 
3444 	if (tp->ups_info.flow_control)
3445 		ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3446 
3447 	if (tp->ups_info.eee_ckdiv)
3448 		ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3449 
3450 	if (tp->ups_info.eee_cmod_lv)
3451 		ups_flags |= UPS_FLAGS_EEE_CMOD_LV_EN;
3452 
3453 	if (tp->ups_info.r_tune)
3454 		ups_flags |= UPS_FLAGS_R_TUNE;
3455 
3456 	if (tp->ups_info._10m_ckdiv)
3457 		ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3458 
3459 	if (tp->ups_info.eee_plloff_100)
3460 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3461 
3462 	if (tp->ups_info.eee_plloff_giga)
3463 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3464 
3465 	if (tp->ups_info._250m_ckdiv)
3466 		ups_flags |= UPS_FLAGS_250M_CKDIV;
3467 
3468 	if (tp->ups_info.ctap_short_off)
3469 		ups_flags |= UPS_FLAGS_CTAP_SHORT_DIS;
3470 
3471 	switch (tp->ups_info.speed_duplex) {
3472 	case NWAY_10M_HALF:
3473 		ups_flags |= ups_flags_speed(1);
3474 		break;
3475 	case NWAY_10M_FULL:
3476 		ups_flags |= ups_flags_speed(2);
3477 		break;
3478 	case NWAY_100M_HALF:
3479 		ups_flags |= ups_flags_speed(3);
3480 		break;
3481 	case NWAY_100M_FULL:
3482 		ups_flags |= ups_flags_speed(4);
3483 		break;
3484 	case NWAY_1000M_FULL:
3485 		ups_flags |= ups_flags_speed(5);
3486 		break;
3487 	case FORCE_10M_HALF:
3488 		ups_flags |= ups_flags_speed(6);
3489 		break;
3490 	case FORCE_10M_FULL:
3491 		ups_flags |= ups_flags_speed(7);
3492 		break;
3493 	case FORCE_100M_HALF:
3494 		ups_flags |= ups_flags_speed(8);
3495 		break;
3496 	case FORCE_100M_FULL:
3497 		ups_flags |= ups_flags_speed(9);
3498 		break;
3499 	default:
3500 		break;
3501 	}
3502 
3503 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3504 }
3505 
3506 static void r8156_ups_flags(struct r8152 *tp)
3507 {
3508 	u32 ups_flags = 0;
3509 
3510 	if (tp->ups_info.green)
3511 		ups_flags |= UPS_FLAGS_EN_GREEN;
3512 
3513 	if (tp->ups_info.aldps)
3514 		ups_flags |= UPS_FLAGS_EN_ALDPS;
3515 
3516 	if (tp->ups_info.eee)
3517 		ups_flags |= UPS_FLAGS_EN_EEE;
3518 
3519 	if (tp->ups_info.flow_control)
3520 		ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3521 
3522 	if (tp->ups_info.eee_ckdiv)
3523 		ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3524 
3525 	if (tp->ups_info._10m_ckdiv)
3526 		ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3527 
3528 	if (tp->ups_info.eee_plloff_100)
3529 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3530 
3531 	if (tp->ups_info.eee_plloff_giga)
3532 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3533 
3534 	if (tp->ups_info._250m_ckdiv)
3535 		ups_flags |= UPS_FLAGS_250M_CKDIV;
3536 
3537 	switch (tp->ups_info.speed_duplex) {
3538 	case FORCE_10M_HALF:
3539 		ups_flags |= ups_flags_speed(0);
3540 		break;
3541 	case FORCE_10M_FULL:
3542 		ups_flags |= ups_flags_speed(1);
3543 		break;
3544 	case FORCE_100M_HALF:
3545 		ups_flags |= ups_flags_speed(2);
3546 		break;
3547 	case FORCE_100M_FULL:
3548 		ups_flags |= ups_flags_speed(3);
3549 		break;
3550 	case NWAY_10M_HALF:
3551 		ups_flags |= ups_flags_speed(4);
3552 		break;
3553 	case NWAY_10M_FULL:
3554 		ups_flags |= ups_flags_speed(5);
3555 		break;
3556 	case NWAY_100M_HALF:
3557 		ups_flags |= ups_flags_speed(6);
3558 		break;
3559 	case NWAY_100M_FULL:
3560 		ups_flags |= ups_flags_speed(7);
3561 		break;
3562 	case NWAY_1000M_FULL:
3563 		ups_flags |= ups_flags_speed(8);
3564 		break;
3565 	case NWAY_2500M_FULL:
3566 		ups_flags |= ups_flags_speed(9);
3567 		break;
3568 	default:
3569 		break;
3570 	}
3571 
3572 	switch (tp->ups_info.lite_mode) {
3573 	case 1:
3574 		ups_flags |= 0 << 5;
3575 		break;
3576 	case 2:
3577 		ups_flags |= 2 << 5;
3578 		break;
3579 	case 0:
3580 	default:
3581 		ups_flags |= 1 << 5;
3582 		break;
3583 	}
3584 
3585 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3586 }
3587 
3588 static void rtl_green_en(struct r8152 *tp, bool enable)
3589 {
3590 	u16 data;
3591 
3592 	data = sram_read(tp, SRAM_GREEN_CFG);
3593 	if (enable)
3594 		data |= GREEN_ETH_EN;
3595 	else
3596 		data &= ~GREEN_ETH_EN;
3597 	sram_write(tp, SRAM_GREEN_CFG, data);
3598 
3599 	tp->ups_info.green = enable;
3600 }
3601 
3602 static void r8153b_green_en(struct r8152 *tp, bool enable)
3603 {
3604 	if (enable) {
3605 		sram_write(tp, 0x8045, 0);	/* 10M abiq&ldvbias */
3606 		sram_write(tp, 0x804d, 0x1222);	/* 100M short abiq&ldvbias */
3607 		sram_write(tp, 0x805d, 0x0022);	/* 1000M short abiq&ldvbias */
3608 	} else {
3609 		sram_write(tp, 0x8045, 0x2444);	/* 10M abiq&ldvbias */
3610 		sram_write(tp, 0x804d, 0x2444);	/* 100M short abiq&ldvbias */
3611 		sram_write(tp, 0x805d, 0x2444);	/* 1000M short abiq&ldvbias */
3612 	}
3613 
3614 	rtl_green_en(tp, true);
3615 }
3616 
3617 static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
3618 {
3619 	u16 data;
3620 	int i;
3621 
3622 	for (i = 0; i < 500; i++) {
3623 		data = ocp_reg_read(tp, OCP_PHY_STATUS);
3624 		data &= PHY_STAT_MASK;
3625 		if (desired) {
3626 			if (data == desired)
3627 				break;
3628 		} else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
3629 			   data == PHY_STAT_EXT_INIT) {
3630 			break;
3631 		}
3632 
3633 		msleep(20);
3634 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
3635 			break;
3636 	}
3637 
3638 	return data;
3639 }
3640 
3641 static void r8153b_ups_en(struct r8152 *tp, bool enable)
3642 {
3643 	u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3644 
3645 	if (enable) {
3646 		r8153b_ups_flags(tp);
3647 
3648 		ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3649 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3650 
3651 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3652 		ocp_data |= UPS_FORCE_PWR_DOWN;
3653 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3654 	} else {
3655 		ocp_data &= ~(UPS_EN | USP_PREWAKE);
3656 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3657 
3658 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3659 		ocp_data &= ~UPS_FORCE_PWR_DOWN;
3660 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3661 
3662 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3663 			int i;
3664 
3665 			for (i = 0; i < 500; i++) {
3666 				if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3667 				    AUTOLOAD_DONE)
3668 					break;
3669 				msleep(20);
3670 			}
3671 
3672 			tp->rtl_ops.hw_phy_cfg(tp);
3673 
3674 			rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3675 					  tp->duplex, tp->advertising);
3676 		}
3677 	}
3678 }
3679 
3680 static void r8153c_ups_en(struct r8152 *tp, bool enable)
3681 {
3682 	u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3683 
3684 	if (enable) {
3685 		r8153b_ups_flags(tp);
3686 
3687 		ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3688 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3689 
3690 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3691 		ocp_data |= UPS_FORCE_PWR_DOWN;
3692 		ocp_data &= ~BIT(7);
3693 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3694 	} else {
3695 		ocp_data &= ~(UPS_EN | USP_PREWAKE);
3696 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3697 
3698 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3699 		ocp_data &= ~UPS_FORCE_PWR_DOWN;
3700 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3701 
3702 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3703 			int i;
3704 
3705 			for (i = 0; i < 500; i++) {
3706 				if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3707 				    AUTOLOAD_DONE)
3708 					break;
3709 				msleep(20);
3710 			}
3711 
3712 			tp->rtl_ops.hw_phy_cfg(tp);
3713 
3714 			rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3715 					  tp->duplex, tp->advertising);
3716 		}
3717 
3718 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3719 
3720 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3721 		ocp_data |= BIT(8);
3722 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3723 
3724 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3725 	}
3726 }
3727 
3728 static void r8156_ups_en(struct r8152 *tp, bool enable)
3729 {
3730 	u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3731 
3732 	if (enable) {
3733 		r8156_ups_flags(tp);
3734 
3735 		ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3736 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3737 
3738 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3739 		ocp_data |= UPS_FORCE_PWR_DOWN;
3740 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3741 
3742 		switch (tp->version) {
3743 		case RTL_VER_13:
3744 		case RTL_VER_15:
3745 			ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPHY_XTAL);
3746 			ocp_data &= ~OOBS_POLLING;
3747 			ocp_write_byte(tp, MCU_TYPE_USB, USB_UPHY_XTAL, ocp_data);
3748 			break;
3749 		default:
3750 			break;
3751 		}
3752 	} else {
3753 		ocp_data &= ~(UPS_EN | USP_PREWAKE);
3754 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3755 
3756 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3757 		ocp_data &= ~UPS_FORCE_PWR_DOWN;
3758 		ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3759 
3760 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3761 			tp->rtl_ops.hw_phy_cfg(tp);
3762 
3763 			rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3764 					  tp->duplex, tp->advertising);
3765 		}
3766 	}
3767 }
3768 
3769 static void r8153_power_cut_en(struct r8152 *tp, bool enable)
3770 {
3771 	u32 ocp_data;
3772 
3773 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3774 	if (enable)
3775 		ocp_data |= PWR_EN | PHASE2_EN;
3776 	else
3777 		ocp_data &= ~(PWR_EN | PHASE2_EN);
3778 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3779 
3780 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3781 	ocp_data &= ~PCUT_STATUS;
3782 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3783 }
3784 
3785 static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
3786 {
3787 	u32 ocp_data;
3788 
3789 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3790 	if (enable)
3791 		ocp_data |= PWR_EN | PHASE2_EN;
3792 	else
3793 		ocp_data &= ~PWR_EN;
3794 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3795 
3796 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3797 	ocp_data &= ~PCUT_STATUS;
3798 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3799 }
3800 
3801 static void r8153_queue_wake(struct r8152 *tp, bool enable)
3802 {
3803 	u32 ocp_data;
3804 
3805 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG);
3806 	if (enable)
3807 		ocp_data |= UPCOMING_RUNTIME_D3;
3808 	else
3809 		ocp_data &= ~UPCOMING_RUNTIME_D3;
3810 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG, ocp_data);
3811 
3812 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG);
3813 	ocp_data &= ~LINK_CHG_EVENT;
3814 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG, ocp_data);
3815 
3816 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
3817 	ocp_data &= ~LINK_CHANGE_FLAG;
3818 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
3819 }
3820 
3821 static bool rtl_can_wakeup(struct r8152 *tp)
3822 {
3823 	struct usb_device *udev = tp->udev;
3824 
3825 	return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
3826 }
3827 
3828 static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
3829 {
3830 	if (enable) {
3831 		u32 ocp_data;
3832 
3833 		__rtl_set_wol(tp, WAKE_ANY);
3834 
3835 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3836 
3837 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3838 		ocp_data |= LINK_OFF_WAKE_EN;
3839 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3840 
3841 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3842 	} else {
3843 		u32 ocp_data;
3844 
3845 		__rtl_set_wol(tp, tp->saved_wolopts);
3846 
3847 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3848 
3849 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3850 		ocp_data &= ~LINK_OFF_WAKE_EN;
3851 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3852 
3853 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3854 	}
3855 }
3856 
3857 static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
3858 {
3859 	if (enable) {
3860 		r8153_u1u2en(tp, false);
3861 		r8153_u2p3en(tp, false);
3862 		rtl_runtime_suspend_enable(tp, true);
3863 	} else {
3864 		rtl_runtime_suspend_enable(tp, false);
3865 
3866 		switch (tp->version) {
3867 		case RTL_VER_03:
3868 		case RTL_VER_04:
3869 			break;
3870 		case RTL_VER_05:
3871 		case RTL_VER_06:
3872 		default:
3873 			r8153_u2p3en(tp, true);
3874 			break;
3875 		}
3876 
3877 		r8153_u1u2en(tp, true);
3878 	}
3879 }
3880 
3881 static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
3882 {
3883 	if (enable) {
3884 		r8153_queue_wake(tp, true);
3885 		r8153b_u1u2en(tp, false);
3886 		r8153_u2p3en(tp, false);
3887 		rtl_runtime_suspend_enable(tp, true);
3888 		r8153b_ups_en(tp, true);
3889 	} else {
3890 		r8153b_ups_en(tp, false);
3891 		r8153_queue_wake(tp, false);
3892 		rtl_runtime_suspend_enable(tp, false);
3893 		if (tp->udev->speed >= USB_SPEED_SUPER)
3894 			r8153b_u1u2en(tp, true);
3895 	}
3896 }
3897 
3898 static void rtl8153c_runtime_enable(struct r8152 *tp, bool enable)
3899 {
3900 	if (enable) {
3901 		r8153_queue_wake(tp, true);
3902 		r8153b_u1u2en(tp, false);
3903 		r8153_u2p3en(tp, false);
3904 		rtl_runtime_suspend_enable(tp, true);
3905 		r8153c_ups_en(tp, true);
3906 	} else {
3907 		r8153c_ups_en(tp, false);
3908 		r8153_queue_wake(tp, false);
3909 		rtl_runtime_suspend_enable(tp, false);
3910 		r8153b_u1u2en(tp, true);
3911 	}
3912 }
3913 
3914 static void rtl8156_runtime_enable(struct r8152 *tp, bool enable)
3915 {
3916 	if (enable) {
3917 		r8153_queue_wake(tp, true);
3918 		r8153b_u1u2en(tp, false);
3919 		r8153_u2p3en(tp, false);
3920 		rtl_runtime_suspend_enable(tp, true);
3921 	} else {
3922 		r8153_queue_wake(tp, false);
3923 		rtl_runtime_suspend_enable(tp, false);
3924 		r8153_u2p3en(tp, true);
3925 		if (tp->udev->speed >= USB_SPEED_SUPER)
3926 			r8153b_u1u2en(tp, true);
3927 	}
3928 }
3929 
3930 static void r8153_teredo_off(struct r8152 *tp)
3931 {
3932 	u32 ocp_data;
3933 
3934 	switch (tp->version) {
3935 	case RTL_VER_01:
3936 	case RTL_VER_02:
3937 	case RTL_VER_03:
3938 	case RTL_VER_04:
3939 	case RTL_VER_05:
3940 	case RTL_VER_06:
3941 	case RTL_VER_07:
3942 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3943 		ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
3944 			      OOB_TEREDO_EN);
3945 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3946 		break;
3947 
3948 	case RTL_VER_08:
3949 	case RTL_VER_09:
3950 	case RTL_TEST_01:
3951 	case RTL_VER_10:
3952 	case RTL_VER_11:
3953 	case RTL_VER_12:
3954 	case RTL_VER_13:
3955 	case RTL_VER_14:
3956 	case RTL_VER_15:
3957 	default:
3958 		/* The bit 0 ~ 7 are relative with teredo settings. They are
3959 		 * W1C (write 1 to clear), so set all 1 to disable it.
3960 		 */
3961 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
3962 		break;
3963 	}
3964 
3965 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
3966 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
3967 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
3968 }
3969 
3970 static void rtl_reset_bmu(struct r8152 *tp)
3971 {
3972 	u32 ocp_data;
3973 
3974 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
3975 	ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
3976 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3977 	ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
3978 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3979 }
3980 
3981 /* Clear the bp to stop the firmware before loading a new one */
3982 static void rtl_clear_bp(struct r8152 *tp, u16 type)
3983 {
3984 	u16 bp[16] = {0};
3985 	u16 bp_num;
3986 
3987 	switch (tp->version) {
3988 	case RTL_VER_08:
3989 	case RTL_VER_09:
3990 	case RTL_VER_10:
3991 	case RTL_VER_11:
3992 	case RTL_VER_12:
3993 	case RTL_VER_13:
3994 	case RTL_VER_15:
3995 		if (type == MCU_TYPE_USB) {
3996 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP2_EN, 0);
3997 			bp_num = 16;
3998 			break;
3999 		}
4000 		fallthrough;
4001 	case RTL_VER_03:
4002 	case RTL_VER_04:
4003 	case RTL_VER_05:
4004 	case RTL_VER_06:
4005 		ocp_write_byte(tp, type, PLA_BP_EN, 0);
4006 		fallthrough;
4007 	case RTL_VER_01:
4008 	case RTL_VER_02:
4009 	case RTL_VER_07:
4010 		bp_num = 8;
4011 		break;
4012 	case RTL_VER_14:
4013 	default:
4014 		ocp_write_word(tp, type, USB_BP2_EN, 0);
4015 		bp_num = 16;
4016 		break;
4017 	}
4018 
4019 	generic_ocp_write(tp, PLA_BP_0, BYTE_EN_DWORD, bp_num << 1, bp, type);
4020 
4021 	/* wait 3 ms to make sure the firmware is stopped */
4022 	usleep_range(3000, 6000);
4023 	ocp_write_word(tp, type, PLA_BP_BA, 0);
4024 }
4025 
4026 static inline void rtl_reset_ocp_base(struct r8152 *tp)
4027 {
4028 	tp->ocp_base = -1;
4029 }
4030 
4031 static int rtl_phy_patch_request(struct r8152 *tp, bool request, bool wait)
4032 {
4033 	u16 data, check;
4034 	int i;
4035 
4036 	data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
4037 	if (request) {
4038 		data |= PATCH_REQUEST;
4039 		check = 0;
4040 	} else {
4041 		data &= ~PATCH_REQUEST;
4042 		check = PATCH_READY;
4043 	}
4044 	ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
4045 
4046 	for (i = 0; wait && i < 5000; i++) {
4047 		u32 ocp_data;
4048 
4049 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
4050 			break;
4051 
4052 		usleep_range(1000, 2000);
4053 		ocp_data = ocp_reg_read(tp, OCP_PHY_PATCH_STAT);
4054 		if ((ocp_data & PATCH_READY) ^ check)
4055 			break;
4056 	}
4057 
4058 	if (request && wait &&
4059 	    !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
4060 		dev_err(&tp->intf->dev, "PHY patch request fail\n");
4061 		rtl_phy_patch_request(tp, false, false);
4062 		return -ETIME;
4063 	} else {
4064 		return 0;
4065 	}
4066 }
4067 
4068 static void rtl_patch_key_set(struct r8152 *tp, u16 key_addr, u16 patch_key)
4069 {
4070 	if (patch_key && key_addr) {
4071 		sram_write(tp, key_addr, patch_key);
4072 		sram_write(tp, SRAM_PHY_LOCK, PHY_PATCH_LOCK);
4073 	} else if (key_addr) {
4074 		u16 data;
4075 
4076 		sram_write(tp, 0x0000, 0x0000);
4077 
4078 		data = ocp_reg_read(tp, OCP_PHY_LOCK);
4079 		data &= ~PATCH_LOCK;
4080 		ocp_reg_write(tp, OCP_PHY_LOCK, data);
4081 
4082 		sram_write(tp, key_addr, 0x0000);
4083 	} else {
4084 		WARN_ON_ONCE(1);
4085 	}
4086 }
4087 
4088 static int
4089 rtl_pre_ram_code(struct r8152 *tp, u16 key_addr, u16 patch_key, bool wait)
4090 {
4091 	if (rtl_phy_patch_request(tp, true, wait))
4092 		return -ETIME;
4093 
4094 	rtl_patch_key_set(tp, key_addr, patch_key);
4095 
4096 	return 0;
4097 }
4098 
4099 static int rtl_post_ram_code(struct r8152 *tp, u16 key_addr, bool wait)
4100 {
4101 	rtl_patch_key_set(tp, key_addr, 0);
4102 
4103 	rtl_phy_patch_request(tp, false, wait);
4104 
4105 	return 0;
4106 }
4107 
4108 static bool rtl8152_is_fw_phy_speed_up_ok(struct r8152 *tp, struct fw_phy_speed_up *phy)
4109 {
4110 	u16 fw_offset;
4111 	u32 length;
4112 	bool rc = false;
4113 
4114 	switch (tp->version) {
4115 	case RTL_VER_01:
4116 	case RTL_VER_02:
4117 	case RTL_VER_03:
4118 	case RTL_VER_04:
4119 	case RTL_VER_05:
4120 	case RTL_VER_06:
4121 	case RTL_VER_07:
4122 	case RTL_VER_08:
4123 	case RTL_VER_09:
4124 	case RTL_VER_10:
4125 	case RTL_VER_11:
4126 	case RTL_VER_12:
4127 	case RTL_VER_14:
4128 		goto out;
4129 	case RTL_VER_13:
4130 	case RTL_VER_15:
4131 	default:
4132 		break;
4133 	}
4134 
4135 	fw_offset = __le16_to_cpu(phy->fw_offset);
4136 	length = __le32_to_cpu(phy->blk_hdr.length);
4137 	if (fw_offset < sizeof(*phy) || length <= fw_offset) {
4138 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
4139 		goto out;
4140 	}
4141 
4142 	length -= fw_offset;
4143 	if (length & 3) {
4144 		dev_err(&tp->intf->dev, "invalid block length\n");
4145 		goto out;
4146 	}
4147 
4148 	if (__le16_to_cpu(phy->fw_reg) != 0x9A00) {
4149 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4150 		goto out;
4151 	}
4152 
4153 	rc = true;
4154 out:
4155 	return rc;
4156 }
4157 
4158 static bool rtl8152_is_fw_phy_ver_ok(struct r8152 *tp, struct fw_phy_ver *ver)
4159 {
4160 	bool rc = false;
4161 
4162 	switch (tp->version) {
4163 	case RTL_VER_10:
4164 	case RTL_VER_11:
4165 	case RTL_VER_12:
4166 	case RTL_VER_13:
4167 	case RTL_VER_15:
4168 		break;
4169 	default:
4170 		goto out;
4171 	}
4172 
4173 	if (__le32_to_cpu(ver->blk_hdr.length) != sizeof(*ver)) {
4174 		dev_err(&tp->intf->dev, "invalid block length\n");
4175 		goto out;
4176 	}
4177 
4178 	if (__le16_to_cpu(ver->ver.addr) != SRAM_GPHY_FW_VER) {
4179 		dev_err(&tp->intf->dev, "invalid phy ver addr\n");
4180 		goto out;
4181 	}
4182 
4183 	rc = true;
4184 out:
4185 	return rc;
4186 }
4187 
4188 static bool rtl8152_is_fw_phy_fixup_ok(struct r8152 *tp, struct fw_phy_fixup *fix)
4189 {
4190 	bool rc = false;
4191 
4192 	switch (tp->version) {
4193 	case RTL_VER_10:
4194 	case RTL_VER_11:
4195 	case RTL_VER_12:
4196 	case RTL_VER_13:
4197 	case RTL_VER_15:
4198 		break;
4199 	default:
4200 		goto out;
4201 	}
4202 
4203 	if (__le32_to_cpu(fix->blk_hdr.length) != sizeof(*fix)) {
4204 		dev_err(&tp->intf->dev, "invalid block length\n");
4205 		goto out;
4206 	}
4207 
4208 	if (__le16_to_cpu(fix->setting.addr) != OCP_PHY_PATCH_CMD ||
4209 	    __le16_to_cpu(fix->setting.data) != BIT(7)) {
4210 		dev_err(&tp->intf->dev, "invalid phy fixup\n");
4211 		goto out;
4212 	}
4213 
4214 	rc = true;
4215 out:
4216 	return rc;
4217 }
4218 
4219 static bool rtl8152_is_fw_phy_union_ok(struct r8152 *tp, struct fw_phy_union *phy)
4220 {
4221 	u16 fw_offset;
4222 	u32 length;
4223 	bool rc = false;
4224 
4225 	switch (tp->version) {
4226 	case RTL_VER_10:
4227 	case RTL_VER_11:
4228 	case RTL_VER_12:
4229 	case RTL_VER_13:
4230 	case RTL_VER_15:
4231 		break;
4232 	default:
4233 		goto out;
4234 	}
4235 
4236 	fw_offset = __le16_to_cpu(phy->fw_offset);
4237 	length = __le32_to_cpu(phy->blk_hdr.length);
4238 	if (fw_offset < sizeof(*phy) || length <= fw_offset) {
4239 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
4240 		goto out;
4241 	}
4242 
4243 	length -= fw_offset;
4244 	if (length & 1) {
4245 		dev_err(&tp->intf->dev, "invalid block length\n");
4246 		goto out;
4247 	}
4248 
4249 	if (phy->pre_num > 2) {
4250 		dev_err(&tp->intf->dev, "invalid pre_num %d\n", phy->pre_num);
4251 		goto out;
4252 	}
4253 
4254 	if (phy->bp_num > 8) {
4255 		dev_err(&tp->intf->dev, "invalid bp_num %d\n", phy->bp_num);
4256 		goto out;
4257 	}
4258 
4259 	rc = true;
4260 out:
4261 	return rc;
4262 }
4263 
4264 static bool rtl8152_is_fw_phy_nc_ok(struct r8152 *tp, struct fw_phy_nc *phy)
4265 {
4266 	u32 length;
4267 	u16 fw_offset, fw_reg, ba_reg, patch_en_addr, mode_reg, bp_start;
4268 	bool rc = false;
4269 
4270 	switch (tp->version) {
4271 	case RTL_VER_04:
4272 	case RTL_VER_05:
4273 	case RTL_VER_06:
4274 		fw_reg = 0xa014;
4275 		ba_reg = 0xa012;
4276 		patch_en_addr = 0xa01a;
4277 		mode_reg = 0xb820;
4278 		bp_start = 0xa000;
4279 		break;
4280 	default:
4281 		goto out;
4282 	}
4283 
4284 	fw_offset = __le16_to_cpu(phy->fw_offset);
4285 	if (fw_offset < sizeof(*phy)) {
4286 		dev_err(&tp->intf->dev, "fw_offset too small\n");
4287 		goto out;
4288 	}
4289 
4290 	length = __le32_to_cpu(phy->blk_hdr.length);
4291 	if (length < fw_offset) {
4292 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
4293 		goto out;
4294 	}
4295 
4296 	length -= __le16_to_cpu(phy->fw_offset);
4297 	if (!length || (length & 1)) {
4298 		dev_err(&tp->intf->dev, "invalid block length\n");
4299 		goto out;
4300 	}
4301 
4302 	if (__le16_to_cpu(phy->fw_reg) != fw_reg) {
4303 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4304 		goto out;
4305 	}
4306 
4307 	if (__le16_to_cpu(phy->ba_reg) != ba_reg) {
4308 		dev_err(&tp->intf->dev, "invalid base address register\n");
4309 		goto out;
4310 	}
4311 
4312 	if (__le16_to_cpu(phy->patch_en_addr) != patch_en_addr) {
4313 		dev_err(&tp->intf->dev,
4314 			"invalid patch mode enabled register\n");
4315 		goto out;
4316 	}
4317 
4318 	if (__le16_to_cpu(phy->mode_reg) != mode_reg) {
4319 		dev_err(&tp->intf->dev,
4320 			"invalid register to switch the mode\n");
4321 		goto out;
4322 	}
4323 
4324 	if (__le16_to_cpu(phy->bp_start) != bp_start) {
4325 		dev_err(&tp->intf->dev,
4326 			"invalid start register of break point\n");
4327 		goto out;
4328 	}
4329 
4330 	if (__le16_to_cpu(phy->bp_num) > 4) {
4331 		dev_err(&tp->intf->dev, "invalid break point number\n");
4332 		goto out;
4333 	}
4334 
4335 	rc = true;
4336 out:
4337 	return rc;
4338 }
4339 
4340 static bool rtl8152_is_fw_mac_ok(struct r8152 *tp, struct fw_mac *mac)
4341 {
4342 	u16 fw_reg, bp_ba_addr, bp_en_addr, bp_start, fw_offset;
4343 	bool rc = false;
4344 	u32 length, type;
4345 	int i, max_bp;
4346 
4347 	type = __le32_to_cpu(mac->blk_hdr.type);
4348 	if (type == RTL_FW_PLA) {
4349 		switch (tp->version) {
4350 		case RTL_VER_01:
4351 		case RTL_VER_02:
4352 		case RTL_VER_07:
4353 			fw_reg = 0xf800;
4354 			bp_ba_addr = PLA_BP_BA;
4355 			bp_en_addr = 0;
4356 			bp_start = PLA_BP_0;
4357 			max_bp = 8;
4358 			break;
4359 		case RTL_VER_03:
4360 		case RTL_VER_04:
4361 		case RTL_VER_05:
4362 		case RTL_VER_06:
4363 		case RTL_VER_08:
4364 		case RTL_VER_09:
4365 		case RTL_VER_11:
4366 		case RTL_VER_12:
4367 		case RTL_VER_13:
4368 		case RTL_VER_15:
4369 			fw_reg = 0xf800;
4370 			bp_ba_addr = PLA_BP_BA;
4371 			bp_en_addr = PLA_BP_EN;
4372 			bp_start = PLA_BP_0;
4373 			max_bp = 8;
4374 			break;
4375 		case RTL_VER_14:
4376 			fw_reg = 0xf800;
4377 			bp_ba_addr = PLA_BP_BA;
4378 			bp_en_addr = USB_BP2_EN;
4379 			bp_start = PLA_BP_0;
4380 			max_bp = 16;
4381 			break;
4382 		default:
4383 			goto out;
4384 		}
4385 	} else if (type == RTL_FW_USB) {
4386 		switch (tp->version) {
4387 		case RTL_VER_03:
4388 		case RTL_VER_04:
4389 		case RTL_VER_05:
4390 		case RTL_VER_06:
4391 			fw_reg = 0xf800;
4392 			bp_ba_addr = USB_BP_BA;
4393 			bp_en_addr = USB_BP_EN;
4394 			bp_start = USB_BP_0;
4395 			max_bp = 8;
4396 			break;
4397 		case RTL_VER_08:
4398 		case RTL_VER_09:
4399 		case RTL_VER_11:
4400 		case RTL_VER_12:
4401 		case RTL_VER_13:
4402 		case RTL_VER_14:
4403 		case RTL_VER_15:
4404 			fw_reg = 0xe600;
4405 			bp_ba_addr = USB_BP_BA;
4406 			bp_en_addr = USB_BP2_EN;
4407 			bp_start = USB_BP_0;
4408 			max_bp = 16;
4409 			break;
4410 		case RTL_VER_01:
4411 		case RTL_VER_02:
4412 		case RTL_VER_07:
4413 		default:
4414 			goto out;
4415 		}
4416 	} else {
4417 		goto out;
4418 	}
4419 
4420 	fw_offset = __le16_to_cpu(mac->fw_offset);
4421 	if (fw_offset < sizeof(*mac)) {
4422 		dev_err(&tp->intf->dev, "fw_offset too small\n");
4423 		goto out;
4424 	}
4425 
4426 	length = __le32_to_cpu(mac->blk_hdr.length);
4427 	if (length < fw_offset) {
4428 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
4429 		goto out;
4430 	}
4431 
4432 	length -= fw_offset;
4433 	if (length < 4 || (length & 3)) {
4434 		dev_err(&tp->intf->dev, "invalid block length\n");
4435 		goto out;
4436 	}
4437 
4438 	if (__le16_to_cpu(mac->fw_reg) != fw_reg) {
4439 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4440 		goto out;
4441 	}
4442 
4443 	if (__le16_to_cpu(mac->bp_ba_addr) != bp_ba_addr) {
4444 		dev_err(&tp->intf->dev, "invalid base address register\n");
4445 		goto out;
4446 	}
4447 
4448 	if (__le16_to_cpu(mac->bp_en_addr) != bp_en_addr) {
4449 		dev_err(&tp->intf->dev, "invalid enabled mask register\n");
4450 		goto out;
4451 	}
4452 
4453 	if (__le16_to_cpu(mac->bp_start) != bp_start) {
4454 		dev_err(&tp->intf->dev,
4455 			"invalid start register of break point\n");
4456 		goto out;
4457 	}
4458 
4459 	if (__le16_to_cpu(mac->bp_num) > max_bp) {
4460 		dev_err(&tp->intf->dev, "invalid break point number\n");
4461 		goto out;
4462 	}
4463 
4464 	for (i = __le16_to_cpu(mac->bp_num); i < max_bp; i++) {
4465 		if (mac->bp[i]) {
4466 			dev_err(&tp->intf->dev, "unused bp%u is not zero\n", i);
4467 			goto out;
4468 		}
4469 	}
4470 
4471 	rc = true;
4472 out:
4473 	return rc;
4474 }
4475 
4476 /* Verify the checksum for the firmware file. It is calculated from the version
4477  * field to the end of the file. Compare the result with the checksum field to
4478  * make sure the file is correct.
4479  */
4480 static long rtl8152_fw_verify_checksum(struct r8152 *tp,
4481 				       struct fw_header *fw_hdr, size_t size)
4482 {
4483 	unsigned char checksum[sizeof(fw_hdr->checksum)];
4484 	struct crypto_shash *alg;
4485 	struct shash_desc *sdesc;
4486 	size_t len;
4487 	long rc;
4488 
4489 	alg = crypto_alloc_shash("sha256", 0, 0);
4490 	if (IS_ERR(alg)) {
4491 		rc = PTR_ERR(alg);
4492 		goto out;
4493 	}
4494 
4495 	if (crypto_shash_digestsize(alg) != sizeof(fw_hdr->checksum)) {
4496 		rc = -EFAULT;
4497 		dev_err(&tp->intf->dev, "digestsize incorrect (%u)\n",
4498 			crypto_shash_digestsize(alg));
4499 		goto free_shash;
4500 	}
4501 
4502 	len = sizeof(*sdesc) + crypto_shash_descsize(alg);
4503 	sdesc = kmalloc(len, GFP_KERNEL);
4504 	if (!sdesc) {
4505 		rc = -ENOMEM;
4506 		goto free_shash;
4507 	}
4508 	sdesc->tfm = alg;
4509 
4510 	len = size - sizeof(fw_hdr->checksum);
4511 	rc = crypto_shash_digest(sdesc, fw_hdr->version, len, checksum);
4512 	kfree(sdesc);
4513 	if (rc)
4514 		goto free_shash;
4515 
4516 	if (memcmp(fw_hdr->checksum, checksum, sizeof(fw_hdr->checksum))) {
4517 		dev_err(&tp->intf->dev, "checksum fail\n");
4518 		rc = -EFAULT;
4519 	}
4520 
4521 free_shash:
4522 	crypto_free_shash(alg);
4523 out:
4524 	return rc;
4525 }
4526 
4527 static long rtl8152_check_firmware(struct r8152 *tp, struct rtl_fw *rtl_fw)
4528 {
4529 	const struct firmware *fw = rtl_fw->fw;
4530 	struct fw_header *fw_hdr = (struct fw_header *)fw->data;
4531 	unsigned long fw_flags = 0;
4532 	long ret = -EFAULT;
4533 	int i;
4534 
4535 	if (fw->size < sizeof(*fw_hdr)) {
4536 		dev_err(&tp->intf->dev, "file too small\n");
4537 		goto fail;
4538 	}
4539 
4540 	ret = rtl8152_fw_verify_checksum(tp, fw_hdr, fw->size);
4541 	if (ret)
4542 		goto fail;
4543 
4544 	ret = -EFAULT;
4545 
4546 	for (i = sizeof(*fw_hdr); i < fw->size;) {
4547 		struct fw_block *block = (struct fw_block *)&fw->data[i];
4548 		u32 type;
4549 
4550 		if ((i + sizeof(*block)) > fw->size)
4551 			goto fail;
4552 
4553 		type = __le32_to_cpu(block->type);
4554 		switch (type) {
4555 		case RTL_FW_END:
4556 			if (__le32_to_cpu(block->length) != sizeof(*block))
4557 				goto fail;
4558 			goto fw_end;
4559 		case RTL_FW_PLA:
4560 			if (test_bit(FW_FLAGS_PLA, &fw_flags)) {
4561 				dev_err(&tp->intf->dev,
4562 					"multiple PLA firmware encountered");
4563 				goto fail;
4564 			}
4565 
4566 			if (!rtl8152_is_fw_mac_ok(tp, (struct fw_mac *)block)) {
4567 				dev_err(&tp->intf->dev,
4568 					"check PLA firmware failed\n");
4569 				goto fail;
4570 			}
4571 			__set_bit(FW_FLAGS_PLA, &fw_flags);
4572 			break;
4573 		case RTL_FW_USB:
4574 			if (test_bit(FW_FLAGS_USB, &fw_flags)) {
4575 				dev_err(&tp->intf->dev,
4576 					"multiple USB firmware encountered");
4577 				goto fail;
4578 			}
4579 
4580 			if (!rtl8152_is_fw_mac_ok(tp, (struct fw_mac *)block)) {
4581 				dev_err(&tp->intf->dev,
4582 					"check USB firmware failed\n");
4583 				goto fail;
4584 			}
4585 			__set_bit(FW_FLAGS_USB, &fw_flags);
4586 			break;
4587 		case RTL_FW_PHY_START:
4588 			if (test_bit(FW_FLAGS_START, &fw_flags) ||
4589 			    test_bit(FW_FLAGS_NC, &fw_flags) ||
4590 			    test_bit(FW_FLAGS_NC1, &fw_flags) ||
4591 			    test_bit(FW_FLAGS_NC2, &fw_flags) ||
4592 			    test_bit(FW_FLAGS_UC2, &fw_flags) ||
4593 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4594 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4595 				dev_err(&tp->intf->dev,
4596 					"check PHY_START fail\n");
4597 				goto fail;
4598 			}
4599 
4600 			if (__le32_to_cpu(block->length) != sizeof(struct fw_phy_patch_key)) {
4601 				dev_err(&tp->intf->dev,
4602 					"Invalid length for PHY_START\n");
4603 				goto fail;
4604 			}
4605 			__set_bit(FW_FLAGS_START, &fw_flags);
4606 			break;
4607 		case RTL_FW_PHY_STOP:
4608 			if (test_bit(FW_FLAGS_STOP, &fw_flags) ||
4609 			    !test_bit(FW_FLAGS_START, &fw_flags)) {
4610 				dev_err(&tp->intf->dev,
4611 					"Check PHY_STOP fail\n");
4612 				goto fail;
4613 			}
4614 
4615 			if (__le32_to_cpu(block->length) != sizeof(*block)) {
4616 				dev_err(&tp->intf->dev,
4617 					"Invalid length for PHY_STOP\n");
4618 				goto fail;
4619 			}
4620 			__set_bit(FW_FLAGS_STOP, &fw_flags);
4621 			break;
4622 		case RTL_FW_PHY_NC:
4623 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4624 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4625 				dev_err(&tp->intf->dev,
4626 					"check PHY_NC fail\n");
4627 				goto fail;
4628 			}
4629 
4630 			if (test_bit(FW_FLAGS_NC, &fw_flags)) {
4631 				dev_err(&tp->intf->dev,
4632 					"multiple PHY NC encountered\n");
4633 				goto fail;
4634 			}
4635 
4636 			if (!rtl8152_is_fw_phy_nc_ok(tp, (struct fw_phy_nc *)block)) {
4637 				dev_err(&tp->intf->dev,
4638 					"check PHY NC firmware failed\n");
4639 				goto fail;
4640 			}
4641 			__set_bit(FW_FLAGS_NC, &fw_flags);
4642 			break;
4643 		case RTL_FW_PHY_UNION_NC:
4644 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4645 			    test_bit(FW_FLAGS_NC1, &fw_flags) ||
4646 			    test_bit(FW_FLAGS_NC2, &fw_flags) ||
4647 			    test_bit(FW_FLAGS_UC2, &fw_flags) ||
4648 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4649 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4650 				dev_err(&tp->intf->dev, "PHY_UNION_NC out of order\n");
4651 				goto fail;
4652 			}
4653 
4654 			if (test_bit(FW_FLAGS_NC, &fw_flags)) {
4655 				dev_err(&tp->intf->dev, "multiple PHY_UNION_NC encountered\n");
4656 				goto fail;
4657 			}
4658 
4659 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4660 				dev_err(&tp->intf->dev, "check PHY_UNION_NC failed\n");
4661 				goto fail;
4662 			}
4663 			__set_bit(FW_FLAGS_NC, &fw_flags);
4664 			break;
4665 		case RTL_FW_PHY_UNION_NC1:
4666 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4667 			    test_bit(FW_FLAGS_NC2, &fw_flags) ||
4668 			    test_bit(FW_FLAGS_UC2, &fw_flags) ||
4669 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4670 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4671 				dev_err(&tp->intf->dev, "PHY_UNION_NC1 out of order\n");
4672 				goto fail;
4673 			}
4674 
4675 			if (test_bit(FW_FLAGS_NC1, &fw_flags)) {
4676 				dev_err(&tp->intf->dev, "multiple PHY NC1 encountered\n");
4677 				goto fail;
4678 			}
4679 
4680 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4681 				dev_err(&tp->intf->dev, "check PHY_UNION_NC1 failed\n");
4682 				goto fail;
4683 			}
4684 			__set_bit(FW_FLAGS_NC1, &fw_flags);
4685 			break;
4686 		case RTL_FW_PHY_UNION_NC2:
4687 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4688 			    test_bit(FW_FLAGS_UC2, &fw_flags) ||
4689 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4690 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4691 				dev_err(&tp->intf->dev, "PHY_UNION_NC2 out of order\n");
4692 				goto fail;
4693 			}
4694 
4695 			if (test_bit(FW_FLAGS_NC2, &fw_flags)) {
4696 				dev_err(&tp->intf->dev, "multiple PHY NC2 encountered\n");
4697 				goto fail;
4698 			}
4699 
4700 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4701 				dev_err(&tp->intf->dev, "check PHY_UNION_NC2 failed\n");
4702 				goto fail;
4703 			}
4704 			__set_bit(FW_FLAGS_NC2, &fw_flags);
4705 			break;
4706 		case RTL_FW_PHY_UNION_UC2:
4707 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4708 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4709 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4710 				dev_err(&tp->intf->dev, "PHY_UNION_UC2 out of order\n");
4711 				goto fail;
4712 			}
4713 
4714 			if (test_bit(FW_FLAGS_UC2, &fw_flags)) {
4715 				dev_err(&tp->intf->dev, "multiple PHY UC2 encountered\n");
4716 				goto fail;
4717 			}
4718 
4719 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4720 				dev_err(&tp->intf->dev, "check PHY_UNION_UC2 failed\n");
4721 				goto fail;
4722 			}
4723 			__set_bit(FW_FLAGS_UC2, &fw_flags);
4724 			break;
4725 		case RTL_FW_PHY_UNION_UC:
4726 			if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4727 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4728 				dev_err(&tp->intf->dev, "PHY_UNION_UC out of order\n");
4729 				goto fail;
4730 			}
4731 
4732 			if (test_bit(FW_FLAGS_UC, &fw_flags)) {
4733 				dev_err(&tp->intf->dev, "multiple PHY UC encountered\n");
4734 				goto fail;
4735 			}
4736 
4737 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4738 				dev_err(&tp->intf->dev, "check PHY_UNION_UC failed\n");
4739 				goto fail;
4740 			}
4741 			__set_bit(FW_FLAGS_UC, &fw_flags);
4742 			break;
4743 		case RTL_FW_PHY_UNION_MISC:
4744 			if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4745 				dev_err(&tp->intf->dev, "check RTL_FW_PHY_UNION_MISC failed\n");
4746 				goto fail;
4747 			}
4748 			break;
4749 		case RTL_FW_PHY_FIXUP:
4750 			if (!rtl8152_is_fw_phy_fixup_ok(tp, (struct fw_phy_fixup *)block)) {
4751 				dev_err(&tp->intf->dev, "check PHY fixup failed\n");
4752 				goto fail;
4753 			}
4754 			break;
4755 		case RTL_FW_PHY_SPEED_UP:
4756 			if (test_bit(FW_FLAGS_SPEED_UP, &fw_flags)) {
4757 				dev_err(&tp->intf->dev, "multiple PHY firmware encountered");
4758 				goto fail;
4759 			}
4760 
4761 			if (!rtl8152_is_fw_phy_speed_up_ok(tp, (struct fw_phy_speed_up *)block)) {
4762 				dev_err(&tp->intf->dev, "check PHY speed up failed\n");
4763 				goto fail;
4764 			}
4765 			__set_bit(FW_FLAGS_SPEED_UP, &fw_flags);
4766 			break;
4767 		case RTL_FW_PHY_VER:
4768 			if (test_bit(FW_FLAGS_START, &fw_flags) ||
4769 			    test_bit(FW_FLAGS_NC, &fw_flags) ||
4770 			    test_bit(FW_FLAGS_NC1, &fw_flags) ||
4771 			    test_bit(FW_FLAGS_NC2, &fw_flags) ||
4772 			    test_bit(FW_FLAGS_UC2, &fw_flags) ||
4773 			    test_bit(FW_FLAGS_UC, &fw_flags) ||
4774 			    test_bit(FW_FLAGS_STOP, &fw_flags)) {
4775 				dev_err(&tp->intf->dev, "Invalid order to set PHY version\n");
4776 				goto fail;
4777 			}
4778 
4779 			if (test_bit(FW_FLAGS_VER, &fw_flags)) {
4780 				dev_err(&tp->intf->dev, "multiple PHY version encountered");
4781 				goto fail;
4782 			}
4783 
4784 			if (!rtl8152_is_fw_phy_ver_ok(tp, (struct fw_phy_ver *)block)) {
4785 				dev_err(&tp->intf->dev, "check PHY version failed\n");
4786 				goto fail;
4787 			}
4788 			__set_bit(FW_FLAGS_VER, &fw_flags);
4789 			break;
4790 		default:
4791 			dev_warn(&tp->intf->dev, "Unknown type %u is found\n",
4792 				 type);
4793 			break;
4794 		}
4795 
4796 		/* next block */
4797 		i += ALIGN(__le32_to_cpu(block->length), 8);
4798 	}
4799 
4800 fw_end:
4801 	if (test_bit(FW_FLAGS_START, &fw_flags) && !test_bit(FW_FLAGS_STOP, &fw_flags)) {
4802 		dev_err(&tp->intf->dev, "without PHY_STOP\n");
4803 		goto fail;
4804 	}
4805 
4806 	return 0;
4807 fail:
4808 	return ret;
4809 }
4810 
4811 static void rtl_ram_code_speed_up(struct r8152 *tp, struct fw_phy_speed_up *phy, bool wait)
4812 {
4813 	u32 len;
4814 	u8 *data;
4815 
4816 	rtl_reset_ocp_base(tp);
4817 
4818 	if (sram_read(tp, SRAM_GPHY_FW_VER) >= __le16_to_cpu(phy->version)) {
4819 		dev_dbg(&tp->intf->dev, "PHY firmware has been the newest\n");
4820 		return;
4821 	}
4822 
4823 	len = __le32_to_cpu(phy->blk_hdr.length);
4824 	len -= __le16_to_cpu(phy->fw_offset);
4825 	data = (u8 *)phy + __le16_to_cpu(phy->fw_offset);
4826 
4827 	if (rtl_phy_patch_request(tp, true, wait))
4828 		return;
4829 
4830 	while (len) {
4831 		u32 ocp_data, size;
4832 		int i;
4833 
4834 		if (len < 2048)
4835 			size = len;
4836 		else
4837 			size = 2048;
4838 
4839 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL);
4840 		ocp_data |= GPHY_PATCH_DONE | BACKUP_RESTRORE;
4841 		ocp_write_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL, ocp_data);
4842 
4843 		generic_ocp_write(tp, __le16_to_cpu(phy->fw_reg), 0xff, size, data, MCU_TYPE_USB);
4844 
4845 		data += size;
4846 		len -= size;
4847 
4848 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL);
4849 		ocp_data |= POL_GPHY_PATCH;
4850 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL, ocp_data);
4851 
4852 		for (i = 0; i < 1000; i++) {
4853 			if (!(ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL) & POL_GPHY_PATCH))
4854 				break;
4855 		}
4856 
4857 		if (i == 1000) {
4858 			dev_err(&tp->intf->dev, "ram code speedup mode timeout\n");
4859 			break;
4860 		}
4861 	}
4862 
4863 	rtl_reset_ocp_base(tp);
4864 
4865 	rtl_phy_patch_request(tp, false, wait);
4866 
4867 	if (sram_read(tp, SRAM_GPHY_FW_VER) == __le16_to_cpu(phy->version))
4868 		dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4869 	else
4870 		dev_err(&tp->intf->dev, "ram code speedup mode fail\n");
4871 }
4872 
4873 static int rtl8152_fw_phy_ver(struct r8152 *tp, struct fw_phy_ver *phy_ver)
4874 {
4875 	u16 ver_addr, ver;
4876 
4877 	ver_addr = __le16_to_cpu(phy_ver->ver.addr);
4878 	ver = __le16_to_cpu(phy_ver->ver.data);
4879 
4880 	rtl_reset_ocp_base(tp);
4881 
4882 	if (sram_read(tp, ver_addr) >= ver) {
4883 		dev_dbg(&tp->intf->dev, "PHY firmware has been the newest\n");
4884 		return 0;
4885 	}
4886 
4887 	sram_write(tp, ver_addr, ver);
4888 
4889 	dev_dbg(&tp->intf->dev, "PHY firmware version %x\n", ver);
4890 
4891 	return ver;
4892 }
4893 
4894 static void rtl8152_fw_phy_fixup(struct r8152 *tp, struct fw_phy_fixup *fix)
4895 {
4896 	u16 addr, data;
4897 
4898 	rtl_reset_ocp_base(tp);
4899 
4900 	addr = __le16_to_cpu(fix->setting.addr);
4901 	data = ocp_reg_read(tp, addr);
4902 
4903 	switch (__le16_to_cpu(fix->bit_cmd)) {
4904 	case FW_FIXUP_AND:
4905 		data &= __le16_to_cpu(fix->setting.data);
4906 		break;
4907 	case FW_FIXUP_OR:
4908 		data |= __le16_to_cpu(fix->setting.data);
4909 		break;
4910 	case FW_FIXUP_NOT:
4911 		data &= ~__le16_to_cpu(fix->setting.data);
4912 		break;
4913 	case FW_FIXUP_XOR:
4914 		data ^= __le16_to_cpu(fix->setting.data);
4915 		break;
4916 	default:
4917 		return;
4918 	}
4919 
4920 	ocp_reg_write(tp, addr, data);
4921 
4922 	dev_dbg(&tp->intf->dev, "applied ocp %x %x\n", addr, data);
4923 }
4924 
4925 static void rtl8152_fw_phy_union_apply(struct r8152 *tp, struct fw_phy_union *phy)
4926 {
4927 	__le16 *data;
4928 	u32 length;
4929 	int i, num;
4930 
4931 	rtl_reset_ocp_base(tp);
4932 
4933 	num = phy->pre_num;
4934 	for (i = 0; i < num; i++)
4935 		sram_write(tp, __le16_to_cpu(phy->pre_set[i].addr),
4936 			   __le16_to_cpu(phy->pre_set[i].data));
4937 
4938 	length = __le32_to_cpu(phy->blk_hdr.length);
4939 	length -= __le16_to_cpu(phy->fw_offset);
4940 	num = length / 2;
4941 	data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
4942 
4943 	ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
4944 	for (i = 0; i < num; i++)
4945 		ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
4946 
4947 	num = phy->bp_num;
4948 	for (i = 0; i < num; i++)
4949 		sram_write(tp, __le16_to_cpu(phy->bp[i].addr), __le16_to_cpu(phy->bp[i].data));
4950 
4951 	if (phy->bp_num && phy->bp_en.addr)
4952 		sram_write(tp, __le16_to_cpu(phy->bp_en.addr), __le16_to_cpu(phy->bp_en.data));
4953 
4954 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4955 }
4956 
4957 static void rtl8152_fw_phy_nc_apply(struct r8152 *tp, struct fw_phy_nc *phy)
4958 {
4959 	u16 mode_reg, bp_index;
4960 	u32 length, i, num;
4961 	__le16 *data;
4962 
4963 	rtl_reset_ocp_base(tp);
4964 
4965 	mode_reg = __le16_to_cpu(phy->mode_reg);
4966 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_pre));
4967 	sram_write(tp, __le16_to_cpu(phy->ba_reg),
4968 		   __le16_to_cpu(phy->ba_data));
4969 
4970 	length = __le32_to_cpu(phy->blk_hdr.length);
4971 	length -= __le16_to_cpu(phy->fw_offset);
4972 	num = length / 2;
4973 	data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
4974 
4975 	ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
4976 	for (i = 0; i < num; i++)
4977 		ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
4978 
4979 	sram_write(tp, __le16_to_cpu(phy->patch_en_addr),
4980 		   __le16_to_cpu(phy->patch_en_value));
4981 
4982 	bp_index = __le16_to_cpu(phy->bp_start);
4983 	num = __le16_to_cpu(phy->bp_num);
4984 	for (i = 0; i < num; i++) {
4985 		sram_write(tp, bp_index, __le16_to_cpu(phy->bp[i]));
4986 		bp_index += 2;
4987 	}
4988 
4989 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_post));
4990 
4991 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4992 }
4993 
4994 static void rtl8152_fw_mac_apply(struct r8152 *tp, struct fw_mac *mac)
4995 {
4996 	u16 bp_en_addr, type, fw_ver_reg;
4997 	u32 length;
4998 	u8 *data;
4999 
5000 	switch (__le32_to_cpu(mac->blk_hdr.type)) {
5001 	case RTL_FW_PLA:
5002 		type = MCU_TYPE_PLA;
5003 		break;
5004 	case RTL_FW_USB:
5005 		type = MCU_TYPE_USB;
5006 		break;
5007 	default:
5008 		return;
5009 	}
5010 
5011 	fw_ver_reg = __le16_to_cpu(mac->fw_ver_reg);
5012 	if (fw_ver_reg && ocp_read_byte(tp, MCU_TYPE_USB, fw_ver_reg) >= mac->fw_ver_data) {
5013 		dev_dbg(&tp->intf->dev, "%s firmware has been the newest\n", type ? "PLA" : "USB");
5014 		return;
5015 	}
5016 
5017 	rtl_clear_bp(tp, type);
5018 
5019 	/* Enable backup/restore of MACDBG. This is required after clearing PLA
5020 	 * break points and before applying the PLA firmware.
5021 	 */
5022 	if (tp->version == RTL_VER_04 && type == MCU_TYPE_PLA &&
5023 	    !(ocp_read_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST) & DEBUG_OE)) {
5024 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_PRE, DEBUG_LTSSM);
5025 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST, DEBUG_LTSSM);
5026 	}
5027 
5028 	length = __le32_to_cpu(mac->blk_hdr.length);
5029 	length -= __le16_to_cpu(mac->fw_offset);
5030 
5031 	data = (u8 *)mac;
5032 	data += __le16_to_cpu(mac->fw_offset);
5033 
5034 	generic_ocp_write(tp, __le16_to_cpu(mac->fw_reg), 0xff, length, data,
5035 			  type);
5036 
5037 	ocp_write_word(tp, type, __le16_to_cpu(mac->bp_ba_addr),
5038 		       __le16_to_cpu(mac->bp_ba_value));
5039 
5040 	generic_ocp_write(tp, __le16_to_cpu(mac->bp_start), BYTE_EN_DWORD,
5041 			  __le16_to_cpu(mac->bp_num) << 1, mac->bp, type);
5042 
5043 	bp_en_addr = __le16_to_cpu(mac->bp_en_addr);
5044 	if (bp_en_addr)
5045 		ocp_write_word(tp, type, bp_en_addr,
5046 			       __le16_to_cpu(mac->bp_en_value));
5047 
5048 	if (fw_ver_reg)
5049 		ocp_write_byte(tp, MCU_TYPE_USB, fw_ver_reg,
5050 			       mac->fw_ver_data);
5051 
5052 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", mac->info);
5053 }
5054 
5055 static void rtl8152_apply_firmware(struct r8152 *tp, bool power_cut)
5056 {
5057 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
5058 	const struct firmware *fw;
5059 	struct fw_header *fw_hdr;
5060 	struct fw_phy_patch_key *key;
5061 	u16 key_addr = 0;
5062 	int i, patch_phy = 1;
5063 
5064 	if (IS_ERR_OR_NULL(rtl_fw->fw))
5065 		return;
5066 
5067 	fw = rtl_fw->fw;
5068 	fw_hdr = (struct fw_header *)fw->data;
5069 
5070 	if (rtl_fw->pre_fw)
5071 		rtl_fw->pre_fw(tp);
5072 
5073 	for (i = offsetof(struct fw_header, blocks); i < fw->size;) {
5074 		struct fw_block *block = (struct fw_block *)&fw->data[i];
5075 
5076 		switch (__le32_to_cpu(block->type)) {
5077 		case RTL_FW_END:
5078 			goto post_fw;
5079 		case RTL_FW_PLA:
5080 		case RTL_FW_USB:
5081 			rtl8152_fw_mac_apply(tp, (struct fw_mac *)block);
5082 			break;
5083 		case RTL_FW_PHY_START:
5084 			if (!patch_phy)
5085 				break;
5086 			key = (struct fw_phy_patch_key *)block;
5087 			key_addr = __le16_to_cpu(key->key_reg);
5088 			rtl_pre_ram_code(tp, key_addr, __le16_to_cpu(key->key_data), !power_cut);
5089 			break;
5090 		case RTL_FW_PHY_STOP:
5091 			if (!patch_phy)
5092 				break;
5093 			WARN_ON(!key_addr);
5094 			rtl_post_ram_code(tp, key_addr, !power_cut);
5095 			break;
5096 		case RTL_FW_PHY_NC:
5097 			rtl8152_fw_phy_nc_apply(tp, (struct fw_phy_nc *)block);
5098 			break;
5099 		case RTL_FW_PHY_VER:
5100 			patch_phy = rtl8152_fw_phy_ver(tp, (struct fw_phy_ver *)block);
5101 			break;
5102 		case RTL_FW_PHY_UNION_NC:
5103 		case RTL_FW_PHY_UNION_NC1:
5104 		case RTL_FW_PHY_UNION_NC2:
5105 		case RTL_FW_PHY_UNION_UC2:
5106 		case RTL_FW_PHY_UNION_UC:
5107 		case RTL_FW_PHY_UNION_MISC:
5108 			if (patch_phy)
5109 				rtl8152_fw_phy_union_apply(tp, (struct fw_phy_union *)block);
5110 			break;
5111 		case RTL_FW_PHY_FIXUP:
5112 			if (patch_phy)
5113 				rtl8152_fw_phy_fixup(tp, (struct fw_phy_fixup *)block);
5114 			break;
5115 		case RTL_FW_PHY_SPEED_UP:
5116 			rtl_ram_code_speed_up(tp, (struct fw_phy_speed_up *)block, !power_cut);
5117 			break;
5118 		default:
5119 			break;
5120 		}
5121 
5122 		i += ALIGN(__le32_to_cpu(block->length), 8);
5123 	}
5124 
5125 post_fw:
5126 	if (rtl_fw->post_fw)
5127 		rtl_fw->post_fw(tp);
5128 
5129 	rtl_reset_ocp_base(tp);
5130 	strscpy(rtl_fw->version, fw_hdr->version, RTL_VER_SIZE);
5131 	dev_info(&tp->intf->dev, "load %s successfully\n", rtl_fw->version);
5132 }
5133 
5134 static void rtl8152_release_firmware(struct r8152 *tp)
5135 {
5136 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
5137 
5138 	if (!IS_ERR_OR_NULL(rtl_fw->fw)) {
5139 		release_firmware(rtl_fw->fw);
5140 		rtl_fw->fw = NULL;
5141 	}
5142 }
5143 
5144 static int rtl8152_request_firmware(struct r8152 *tp)
5145 {
5146 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
5147 	long rc;
5148 
5149 	if (rtl_fw->fw || !rtl_fw->fw_name) {
5150 		dev_info(&tp->intf->dev, "skip request firmware\n");
5151 		rc = 0;
5152 		goto result;
5153 	}
5154 
5155 	rc = request_firmware(&rtl_fw->fw, rtl_fw->fw_name, &tp->intf->dev);
5156 	if (rc < 0)
5157 		goto result;
5158 
5159 	rc = rtl8152_check_firmware(tp, rtl_fw);
5160 	if (rc < 0)
5161 		release_firmware(rtl_fw->fw);
5162 
5163 result:
5164 	if (rc) {
5165 		rtl_fw->fw = ERR_PTR(rc);
5166 
5167 		dev_warn(&tp->intf->dev,
5168 			 "unable to load firmware patch %s (%ld)\n",
5169 			 rtl_fw->fw_name, rc);
5170 	}
5171 
5172 	return rc;
5173 }
5174 
5175 static void r8152_aldps_en(struct r8152 *tp, bool enable)
5176 {
5177 	if (enable) {
5178 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
5179 						    LINKENA | DIS_SDSAVE);
5180 	} else {
5181 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
5182 						    DIS_SDSAVE);
5183 		msleep(20);
5184 	}
5185 }
5186 
5187 static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
5188 {
5189 	ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
5190 	ocp_reg_write(tp, OCP_EEE_DATA, reg);
5191 	ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
5192 }
5193 
5194 static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
5195 {
5196 	u16 data;
5197 
5198 	r8152_mmd_indirect(tp, dev, reg);
5199 	data = ocp_reg_read(tp, OCP_EEE_DATA);
5200 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
5201 
5202 	return data;
5203 }
5204 
5205 static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
5206 {
5207 	r8152_mmd_indirect(tp, dev, reg);
5208 	ocp_reg_write(tp, OCP_EEE_DATA, data);
5209 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
5210 }
5211 
5212 static void r8152_eee_en(struct r8152 *tp, bool enable)
5213 {
5214 	u16 config1, config2, config3;
5215 	u32 ocp_data;
5216 
5217 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
5218 	config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
5219 	config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
5220 	config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
5221 
5222 	if (enable) {
5223 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
5224 		config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
5225 		config1 |= sd_rise_time(1);
5226 		config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
5227 		config3 |= fast_snr(42);
5228 	} else {
5229 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
5230 		config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
5231 			     RX_QUIET_EN);
5232 		config1 |= sd_rise_time(7);
5233 		config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
5234 		config3 |= fast_snr(511);
5235 	}
5236 
5237 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
5238 	ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
5239 	ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
5240 	ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
5241 }
5242 
5243 static void r8153_eee_en(struct r8152 *tp, bool enable)
5244 {
5245 	u32 ocp_data;
5246 	u16 config;
5247 
5248 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
5249 	config = ocp_reg_read(tp, OCP_EEE_CFG);
5250 
5251 	if (enable) {
5252 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
5253 		config |= EEE10_EN;
5254 	} else {
5255 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
5256 		config &= ~EEE10_EN;
5257 	}
5258 
5259 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
5260 	ocp_reg_write(tp, OCP_EEE_CFG, config);
5261 
5262 	tp->ups_info.eee = enable;
5263 }
5264 
5265 static void r8156_eee_en(struct r8152 *tp, bool enable)
5266 {
5267 	u16 config;
5268 
5269 	r8153_eee_en(tp, enable);
5270 
5271 	config = ocp_reg_read(tp, OCP_EEE_ADV2);
5272 
5273 	if (enable)
5274 		config |= MDIO_EEE_2_5GT;
5275 	else
5276 		config &= ~MDIO_EEE_2_5GT;
5277 
5278 	ocp_reg_write(tp, OCP_EEE_ADV2, config);
5279 }
5280 
5281 static void rtl_eee_enable(struct r8152 *tp, bool enable)
5282 {
5283 	switch (tp->version) {
5284 	case RTL_VER_01:
5285 	case RTL_VER_02:
5286 	case RTL_VER_07:
5287 		if (enable) {
5288 			r8152_eee_en(tp, true);
5289 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV,
5290 					tp->eee_adv);
5291 		} else {
5292 			r8152_eee_en(tp, false);
5293 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
5294 		}
5295 		break;
5296 	case RTL_VER_03:
5297 	case RTL_VER_04:
5298 	case RTL_VER_05:
5299 	case RTL_VER_06:
5300 	case RTL_VER_08:
5301 	case RTL_VER_09:
5302 	case RTL_VER_14:
5303 		if (enable) {
5304 			r8153_eee_en(tp, true);
5305 			ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
5306 		} else {
5307 			r8153_eee_en(tp, false);
5308 			ocp_reg_write(tp, OCP_EEE_ADV, 0);
5309 		}
5310 		break;
5311 	case RTL_VER_10:
5312 	case RTL_VER_11:
5313 	case RTL_VER_12:
5314 	case RTL_VER_13:
5315 	case RTL_VER_15:
5316 		if (enable) {
5317 			r8156_eee_en(tp, true);
5318 			ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
5319 		} else {
5320 			r8156_eee_en(tp, false);
5321 			ocp_reg_write(tp, OCP_EEE_ADV, 0);
5322 		}
5323 		break;
5324 	default:
5325 		break;
5326 	}
5327 }
5328 
5329 static void r8152b_enable_fc(struct r8152 *tp)
5330 {
5331 	u16 anar;
5332 
5333 	anar = r8152_mdio_read(tp, MII_ADVERTISE);
5334 	anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
5335 	r8152_mdio_write(tp, MII_ADVERTISE, anar);
5336 
5337 	tp->ups_info.flow_control = true;
5338 }
5339 
5340 static void rtl8152_disable(struct r8152 *tp)
5341 {
5342 	r8152_aldps_en(tp, false);
5343 	rtl_disable(tp);
5344 	r8152_aldps_en(tp, true);
5345 }
5346 
5347 static void r8152b_hw_phy_cfg(struct r8152 *tp)
5348 {
5349 	rtl8152_apply_firmware(tp, false);
5350 	rtl_eee_enable(tp, tp->eee_en);
5351 	r8152_aldps_en(tp, true);
5352 	r8152b_enable_fc(tp);
5353 
5354 	set_bit(PHY_RESET, &tp->flags);
5355 }
5356 
5357 static void wait_oob_link_list_ready(struct r8152 *tp)
5358 {
5359 	u32 ocp_data;
5360 	int i;
5361 
5362 	for (i = 0; i < 1000; i++) {
5363 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5364 		if (ocp_data & LINK_LIST_READY)
5365 			break;
5366 		usleep_range(1000, 2000);
5367 	}
5368 }
5369 
5370 static void r8156b_wait_loading_flash(struct r8152 *tp)
5371 {
5372 	if ((ocp_read_word(tp, MCU_TYPE_PLA, PLA_GPHY_CTRL) & GPHY_FLASH) &&
5373 	    !(ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL) & BYPASS_FLASH)) {
5374 		int i;
5375 
5376 		for (i = 0; i < 100; i++) {
5377 			if (ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL) & GPHY_PATCH_DONE)
5378 				break;
5379 			usleep_range(1000, 2000);
5380 		}
5381 	}
5382 }
5383 
5384 static void r8152b_exit_oob(struct r8152 *tp)
5385 {
5386 	u32 ocp_data;
5387 
5388 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5389 	ocp_data &= ~RCR_ACPT_ALL;
5390 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5391 
5392 	rxdy_gated_en(tp, true);
5393 	r8153_teredo_off(tp);
5394 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
5395 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
5396 
5397 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5398 	ocp_data &= ~NOW_IS_OOB;
5399 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5400 
5401 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5402 	ocp_data &= ~MCU_BORW_EN;
5403 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5404 
5405 	wait_oob_link_list_ready(tp);
5406 
5407 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5408 	ocp_data |= RE_INIT_LL;
5409 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5410 
5411 	wait_oob_link_list_ready(tp);
5412 
5413 	rtl8152_nic_reset(tp);
5414 
5415 	/* rx share fifo credit full threshold */
5416 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
5417 
5418 	if (tp->udev->speed == USB_SPEED_FULL ||
5419 	    tp->udev->speed == USB_SPEED_LOW) {
5420 		/* rx share fifo credit near full threshold */
5421 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
5422 				RXFIFO_THR2_FULL);
5423 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
5424 				RXFIFO_THR3_FULL);
5425 	} else {
5426 		/* rx share fifo credit near full threshold */
5427 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
5428 				RXFIFO_THR2_HIGH);
5429 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
5430 				RXFIFO_THR3_HIGH);
5431 	}
5432 
5433 	/* TX share fifo free credit full threshold */
5434 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
5435 
5436 	ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
5437 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
5438 	ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
5439 			TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
5440 
5441 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
5442 
5443 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
5444 
5445 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
5446 	ocp_data |= TCR0_AUTO_FIFO;
5447 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
5448 }
5449 
5450 static void r8152b_enter_oob(struct r8152 *tp)
5451 {
5452 	u32 ocp_data;
5453 
5454 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5455 	ocp_data &= ~NOW_IS_OOB;
5456 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5457 
5458 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
5459 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
5460 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
5461 
5462 	rtl_disable(tp);
5463 
5464 	wait_oob_link_list_ready(tp);
5465 
5466 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5467 	ocp_data |= RE_INIT_LL;
5468 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5469 
5470 	wait_oob_link_list_ready(tp);
5471 
5472 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
5473 
5474 	rtl_rx_vlan_en(tp, true);
5475 
5476 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
5477 	ocp_data |= ALDPS_PROXY_MODE;
5478 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
5479 
5480 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5481 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
5482 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5483 
5484 	rxdy_gated_en(tp, false);
5485 
5486 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5487 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
5488 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5489 }
5490 
5491 static int r8153_pre_firmware_1(struct r8152 *tp)
5492 {
5493 	int i;
5494 
5495 	/* Wait till the WTD timer is ready. It would take at most 104 ms. */
5496 	for (i = 0; i < 104; i++) {
5497 		u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_WDT1_CTRL);
5498 
5499 		if (!(ocp_data & WTD1_EN))
5500 			break;
5501 		usleep_range(1000, 2000);
5502 	}
5503 
5504 	return 0;
5505 }
5506 
5507 static int r8153_post_firmware_1(struct r8152 *tp)
5508 {
5509 	/* set USB_BP_4 to support USB_SPEED_SUPER only */
5510 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER)
5511 		ocp_write_word(tp, MCU_TYPE_USB, USB_BP_4, BP4_SUPER_ONLY);
5512 
5513 	/* reset UPHY timer to 36 ms */
5514 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
5515 
5516 	return 0;
5517 }
5518 
5519 static int r8153_pre_firmware_2(struct r8152 *tp)
5520 {
5521 	u32 ocp_data;
5522 
5523 	r8153_pre_firmware_1(tp);
5524 
5525 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
5526 	ocp_data &= ~FW_FIX_SUSPEND;
5527 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
5528 
5529 	return 0;
5530 }
5531 
5532 static int r8153_post_firmware_2(struct r8152 *tp)
5533 {
5534 	u32 ocp_data;
5535 
5536 	/* enable bp0 if support USB_SPEED_SUPER only */
5537 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER) {
5538 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
5539 		ocp_data |= BIT(0);
5540 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
5541 	}
5542 
5543 	/* reset UPHY timer to 36 ms */
5544 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
5545 
5546 	/* enable U3P3 check, set the counter to 4 */
5547 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, U3P3_CHECK_EN | 4);
5548 
5549 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
5550 	ocp_data |= FW_FIX_SUSPEND;
5551 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
5552 
5553 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5554 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5555 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5556 
5557 	return 0;
5558 }
5559 
5560 static int r8153_post_firmware_3(struct r8152 *tp)
5561 {
5562 	u32 ocp_data;
5563 
5564 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5565 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5566 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5567 
5568 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5569 	ocp_data |= FW_IP_RESET_EN;
5570 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5571 
5572 	return 0;
5573 }
5574 
5575 static int r8153b_pre_firmware_1(struct r8152 *tp)
5576 {
5577 	/* enable fc timer and set timer to 1 second. */
5578 	ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
5579 		       CTRL_TIMER_EN | (1000 / 8));
5580 
5581 	return 0;
5582 }
5583 
5584 static int r8153b_post_firmware_1(struct r8152 *tp)
5585 {
5586 	u32 ocp_data;
5587 
5588 	/* enable bp0 for RTL8153-BND */
5589 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
5590 	if (ocp_data & BND_MASK) {
5591 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
5592 		ocp_data |= BIT(0);
5593 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
5594 	}
5595 
5596 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
5597 	ocp_data |= FLOW_CTRL_PATCH_OPT;
5598 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
5599 
5600 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
5601 	ocp_data |= FC_PATCH_TASK;
5602 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
5603 
5604 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5605 	ocp_data |= FW_IP_RESET_EN;
5606 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5607 
5608 	return 0;
5609 }
5610 
5611 static int r8153c_post_firmware_1(struct r8152 *tp)
5612 {
5613 	u32 ocp_data;
5614 
5615 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
5616 	ocp_data |= FLOW_CTRL_PATCH_2;
5617 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
5618 
5619 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
5620 	ocp_data |= FC_PATCH_TASK;
5621 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
5622 
5623 	return 0;
5624 }
5625 
5626 static int r8156a_post_firmware_1(struct r8152 *tp)
5627 {
5628 	u32 ocp_data;
5629 
5630 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5631 	ocp_data |= FW_IP_RESET_EN;
5632 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5633 
5634 	/* Modify U3PHY parameter for compatibility issue */
5635 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPHY3_MDCMDIO, 0x4026840e);
5636 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPHY3_MDCMDIO, 0x4001acc9);
5637 
5638 	return 0;
5639 }
5640 
5641 static void r8153_aldps_en(struct r8152 *tp, bool enable)
5642 {
5643 	u16 data;
5644 
5645 	data = ocp_reg_read(tp, OCP_POWER_CFG);
5646 	if (enable) {
5647 		data |= EN_ALDPS;
5648 		ocp_reg_write(tp, OCP_POWER_CFG, data);
5649 	} else {
5650 		int i;
5651 
5652 		data &= ~EN_ALDPS;
5653 		ocp_reg_write(tp, OCP_POWER_CFG, data);
5654 		for (i = 0; i < 20; i++) {
5655 			usleep_range(1000, 2000);
5656 			if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
5657 				break;
5658 		}
5659 	}
5660 
5661 	tp->ups_info.aldps = enable;
5662 }
5663 
5664 static void r8153_hw_phy_cfg(struct r8152 *tp)
5665 {
5666 	u32 ocp_data;
5667 	u16 data;
5668 
5669 	/* disable ALDPS before updating the PHY parameters */
5670 	r8153_aldps_en(tp, false);
5671 
5672 	/* disable EEE before updating the PHY parameters */
5673 	rtl_eee_enable(tp, false);
5674 
5675 	rtl8152_apply_firmware(tp, false);
5676 
5677 	if (tp->version == RTL_VER_03) {
5678 		data = ocp_reg_read(tp, OCP_EEE_CFG);
5679 		data &= ~CTAP_SHORT_EN;
5680 		ocp_reg_write(tp, OCP_EEE_CFG, data);
5681 	}
5682 
5683 	data = ocp_reg_read(tp, OCP_POWER_CFG);
5684 	data |= EEE_CLKDIV_EN;
5685 	ocp_reg_write(tp, OCP_POWER_CFG, data);
5686 
5687 	data = ocp_reg_read(tp, OCP_DOWN_SPEED);
5688 	data |= EN_10M_BGOFF;
5689 	ocp_reg_write(tp, OCP_DOWN_SPEED, data);
5690 	data = ocp_reg_read(tp, OCP_POWER_CFG);
5691 	data |= EN_10M_PLLOFF;
5692 	ocp_reg_write(tp, OCP_POWER_CFG, data);
5693 	sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
5694 
5695 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5696 	ocp_data |= PFM_PWM_SWITCH;
5697 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5698 
5699 	/* Enable LPF corner auto tune */
5700 	sram_write(tp, SRAM_LPF_CFG, 0xf70f);
5701 
5702 	/* Adjust 10M Amplitude */
5703 	sram_write(tp, SRAM_10M_AMP1, 0x00af);
5704 	sram_write(tp, SRAM_10M_AMP2, 0x0208);
5705 
5706 	if (tp->eee_en)
5707 		rtl_eee_enable(tp, true);
5708 
5709 	r8153_aldps_en(tp, true);
5710 	r8152b_enable_fc(tp);
5711 
5712 	switch (tp->version) {
5713 	case RTL_VER_03:
5714 	case RTL_VER_04:
5715 		break;
5716 	case RTL_VER_05:
5717 	case RTL_VER_06:
5718 	default:
5719 		r8153_u2p3en(tp, true);
5720 		break;
5721 	}
5722 
5723 	set_bit(PHY_RESET, &tp->flags);
5724 }
5725 
5726 static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
5727 {
5728 	u32 ocp_data;
5729 
5730 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
5731 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
5732 	ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9;	/* data of bit16 */
5733 	ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
5734 
5735 	return ocp_data;
5736 }
5737 
5738 static void r8153b_hw_phy_cfg(struct r8152 *tp)
5739 {
5740 	u32 ocp_data;
5741 	u16 data;
5742 
5743 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
5744 	if (ocp_data & PCUT_STATUS) {
5745 		ocp_data &= ~PCUT_STATUS;
5746 		ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
5747 	}
5748 
5749 	/* disable ALDPS before updating the PHY parameters */
5750 	r8153_aldps_en(tp, false);
5751 
5752 	/* disable EEE before updating the PHY parameters */
5753 	rtl_eee_enable(tp, false);
5754 
5755 	/* U1/U2/L1 idle timer. 500 us */
5756 	ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
5757 
5758 	data = r8153_phy_status(tp, 0);
5759 
5760 	switch (data) {
5761 	case PHY_STAT_PWRDN:
5762 	case PHY_STAT_EXT_INIT:
5763 		rtl8152_apply_firmware(tp, true);
5764 
5765 		data = r8152_mdio_read(tp, MII_BMCR);
5766 		data &= ~BMCR_PDOWN;
5767 		r8152_mdio_write(tp, MII_BMCR, data);
5768 		break;
5769 	case PHY_STAT_LAN_ON:
5770 	default:
5771 		rtl8152_apply_firmware(tp, false);
5772 		break;
5773 	}
5774 
5775 	r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
5776 
5777 	data = sram_read(tp, SRAM_GREEN_CFG);
5778 	data |= R_TUNE_EN;
5779 	sram_write(tp, SRAM_GREEN_CFG, data);
5780 	data = ocp_reg_read(tp, OCP_NCTL_CFG);
5781 	data |= PGA_RETURN_EN;
5782 	ocp_reg_write(tp, OCP_NCTL_CFG, data);
5783 
5784 	/* ADC Bias Calibration:
5785 	 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
5786 	 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
5787 	 * ADC ioffset.
5788 	 */
5789 	ocp_data = r8152_efuse_read(tp, 0x7d);
5790 	data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
5791 	if (data != 0xffff)
5792 		ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
5793 
5794 	/* ups mode tx-link-pulse timing adjustment:
5795 	 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
5796 	 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
5797 	 */
5798 	ocp_data = ocp_reg_read(tp, 0xc426);
5799 	ocp_data &= 0x3fff;
5800 	if (ocp_data) {
5801 		u32 swr_cnt_1ms_ini;
5802 
5803 		swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
5804 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
5805 		ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
5806 		ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
5807 	}
5808 
5809 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5810 	ocp_data |= PFM_PWM_SWITCH;
5811 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5812 
5813 	/* Advnace EEE */
5814 	if (!rtl_phy_patch_request(tp, true, true)) {
5815 		data = ocp_reg_read(tp, OCP_POWER_CFG);
5816 		data |= EEE_CLKDIV_EN;
5817 		ocp_reg_write(tp, OCP_POWER_CFG, data);
5818 		tp->ups_info.eee_ckdiv = true;
5819 
5820 		data = ocp_reg_read(tp, OCP_DOWN_SPEED);
5821 		data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
5822 		ocp_reg_write(tp, OCP_DOWN_SPEED, data);
5823 		tp->ups_info.eee_cmod_lv = true;
5824 		tp->ups_info._10m_ckdiv = true;
5825 		tp->ups_info.eee_plloff_giga = true;
5826 
5827 		ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
5828 		ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
5829 		tp->ups_info._250m_ckdiv = true;
5830 
5831 		rtl_phy_patch_request(tp, false, true);
5832 	}
5833 
5834 	if (tp->eee_en)
5835 		rtl_eee_enable(tp, true);
5836 
5837 	r8153_aldps_en(tp, true);
5838 	r8152b_enable_fc(tp);
5839 
5840 	set_bit(PHY_RESET, &tp->flags);
5841 }
5842 
5843 static void r8153c_hw_phy_cfg(struct r8152 *tp)
5844 {
5845 	r8153b_hw_phy_cfg(tp);
5846 
5847 	tp->ups_info.r_tune = true;
5848 }
5849 
5850 static void rtl8153_change_mtu(struct r8152 *tp)
5851 {
5852 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, mtu_to_size(tp->netdev->mtu));
5853 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
5854 }
5855 
5856 static void r8153_first_init(struct r8152 *tp)
5857 {
5858 	u32 ocp_data;
5859 
5860 	rxdy_gated_en(tp, true);
5861 	r8153_teredo_off(tp);
5862 
5863 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5864 	ocp_data &= ~RCR_ACPT_ALL;
5865 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5866 
5867 	rtl8152_nic_reset(tp);
5868 	rtl_reset_bmu(tp);
5869 
5870 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5871 	ocp_data &= ~NOW_IS_OOB;
5872 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5873 
5874 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5875 	ocp_data &= ~MCU_BORW_EN;
5876 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5877 
5878 	wait_oob_link_list_ready(tp);
5879 
5880 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5881 	ocp_data |= RE_INIT_LL;
5882 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5883 
5884 	wait_oob_link_list_ready(tp);
5885 
5886 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
5887 
5888 	rtl8153_change_mtu(tp);
5889 
5890 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
5891 	ocp_data |= TCR0_AUTO_FIFO;
5892 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
5893 
5894 	rtl8152_nic_reset(tp);
5895 
5896 	/* rx share fifo credit full threshold */
5897 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
5898 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
5899 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
5900 	/* TX share fifo free credit full threshold */
5901 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
5902 }
5903 
5904 static void r8153_enter_oob(struct r8152 *tp)
5905 {
5906 	u32 ocp_data;
5907 
5908 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5909 	ocp_data &= ~NOW_IS_OOB;
5910 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5911 
5912 	/* RX FIFO settings for OOB */
5913 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
5914 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
5915 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
5916 
5917 	rtl_disable(tp);
5918 	rtl_reset_bmu(tp);
5919 
5920 	wait_oob_link_list_ready(tp);
5921 
5922 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5923 	ocp_data |= RE_INIT_LL;
5924 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5925 
5926 	wait_oob_link_list_ready(tp);
5927 
5928 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, 1522);
5929 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_DEFAULT);
5930 
5931 	switch (tp->version) {
5932 	case RTL_VER_03:
5933 	case RTL_VER_04:
5934 	case RTL_VER_05:
5935 	case RTL_VER_06:
5936 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
5937 		ocp_data &= ~TEREDO_WAKE_MASK;
5938 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
5939 		break;
5940 
5941 	case RTL_VER_08:
5942 	case RTL_VER_09:
5943 	case RTL_VER_14:
5944 		/* Clear teredo wake event. bit[15:8] is the teredo wakeup
5945 		 * type. Set it to zero. bits[7:0] are the W1C bits about
5946 		 * the events. Set them to all 1 to clear them.
5947 		 */
5948 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
5949 		break;
5950 
5951 	default:
5952 		break;
5953 	}
5954 
5955 	rtl_rx_vlan_en(tp, true);
5956 
5957 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
5958 	ocp_data |= ALDPS_PROXY_MODE;
5959 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
5960 
5961 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5962 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
5963 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5964 
5965 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5966 	ocp_data |= MCU_BORW_EN;
5967 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5968 
5969 	rxdy_gated_en(tp, false);
5970 
5971 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5972 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
5973 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5974 }
5975 
5976 static void rtl8153_disable(struct r8152 *tp)
5977 {
5978 	r8153_aldps_en(tp, false);
5979 	rtl_disable(tp);
5980 	rtl_reset_bmu(tp);
5981 	r8153_aldps_en(tp, true);
5982 }
5983 
5984 static u32 fc_pause_on_auto(struct r8152 *tp)
5985 {
5986 	return (ALIGN(mtu_to_size(tp->netdev->mtu), 1024) + 6 * 1024);
5987 }
5988 
5989 static u32 fc_pause_off_auto(struct r8152 *tp)
5990 {
5991 	return (ALIGN(mtu_to_size(tp->netdev->mtu), 1024) + 14 * 1024);
5992 }
5993 
5994 static void r8156_fc_parameter(struct r8152 *tp)
5995 {
5996 	u32 pause_on = tp->fc_pause_on ? tp->fc_pause_on : fc_pause_on_auto(tp);
5997 	u32 pause_off = tp->fc_pause_off ? tp->fc_pause_off : fc_pause_off_auto(tp);
5998 
5999 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_FULL, pause_on / 16);
6000 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_EMPTY, pause_off / 16);
6001 }
6002 
6003 static int rtl8156_enable(struct r8152 *tp)
6004 {
6005 	u32 ocp_data;
6006 	u16 speed;
6007 
6008 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6009 		return -ENODEV;
6010 
6011 	r8156_fc_parameter(tp);
6012 	set_tx_qlen(tp);
6013 	rtl_set_eee_plus(tp);
6014 	r8153_set_rx_early_timeout(tp);
6015 	r8153_set_rx_early_size(tp);
6016 
6017 	speed = rtl8152_get_speed(tp);
6018 	rtl_set_ifg(tp, speed);
6019 
6020 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
6021 	if (speed & _2500bps)
6022 		ocp_data &= ~IDLE_SPDWN_EN;
6023 	else
6024 		ocp_data |= IDLE_SPDWN_EN;
6025 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
6026 
6027 	if (speed & _1000bps)
6028 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS, 0x11);
6029 	else if (speed & _500bps)
6030 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS, 0x3d);
6031 
6032 	if (tp->udev->speed == USB_SPEED_HIGH) {
6033 		/* USB 0xb45e[3:0] l1_nyet_hird */
6034 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_L1_CTRL);
6035 		ocp_data &= ~0xf;
6036 		if (is_flow_control(speed))
6037 			ocp_data |= 0xf;
6038 		else
6039 			ocp_data |= 0x1;
6040 		ocp_write_word(tp, MCU_TYPE_USB, USB_L1_CTRL, ocp_data);
6041 	}
6042 
6043 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
6044 	ocp_data &= ~FC_PATCH_TASK;
6045 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
6046 	usleep_range(1000, 2000);
6047 	ocp_data |= FC_PATCH_TASK;
6048 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
6049 
6050 	return rtl_enable(tp);
6051 }
6052 
6053 static void rtl8156_disable(struct r8152 *tp)
6054 {
6055 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_FULL, 0);
6056 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_EMPTY, 0);
6057 
6058 	rtl8153_disable(tp);
6059 }
6060 
6061 static int rtl8156b_enable(struct r8152 *tp)
6062 {
6063 	u32 ocp_data;
6064 	u16 speed;
6065 
6066 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6067 		return -ENODEV;
6068 
6069 	set_tx_qlen(tp);
6070 	rtl_set_eee_plus(tp);
6071 
6072 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_RX_AGGR_NUM);
6073 	ocp_data &= ~RX_AGGR_NUM_MASK;
6074 	ocp_write_word(tp, MCU_TYPE_USB, USB_RX_AGGR_NUM, ocp_data);
6075 
6076 	r8153_set_rx_early_timeout(tp);
6077 	r8153_set_rx_early_size(tp);
6078 
6079 	speed = rtl8152_get_speed(tp);
6080 	rtl_set_ifg(tp, speed);
6081 
6082 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
6083 	if (speed & _2500bps)
6084 		ocp_data &= ~IDLE_SPDWN_EN;
6085 	else
6086 		ocp_data |= IDLE_SPDWN_EN;
6087 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
6088 
6089 	if (tp->udev->speed == USB_SPEED_HIGH) {
6090 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_L1_CTRL);
6091 		ocp_data &= ~0xf;
6092 		if (is_flow_control(speed))
6093 			ocp_data |= 0xf;
6094 		else
6095 			ocp_data |= 0x1;
6096 		ocp_write_word(tp, MCU_TYPE_USB, USB_L1_CTRL, ocp_data);
6097 	}
6098 
6099 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
6100 	ocp_data &= ~FC_PATCH_TASK;
6101 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
6102 	usleep_range(1000, 2000);
6103 	ocp_data |= FC_PATCH_TASK;
6104 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
6105 
6106 	return rtl_enable(tp);
6107 }
6108 
6109 static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
6110 			     u32 advertising)
6111 {
6112 	u16 bmcr;
6113 	int ret = 0;
6114 
6115 	if (autoneg == AUTONEG_DISABLE) {
6116 		if (duplex != DUPLEX_HALF && duplex != DUPLEX_FULL)
6117 			return -EINVAL;
6118 
6119 		switch (speed) {
6120 		case SPEED_10:
6121 			bmcr = BMCR_SPEED10;
6122 			if (duplex == DUPLEX_FULL) {
6123 				bmcr |= BMCR_FULLDPLX;
6124 				tp->ups_info.speed_duplex = FORCE_10M_FULL;
6125 			} else {
6126 				tp->ups_info.speed_duplex = FORCE_10M_HALF;
6127 			}
6128 			break;
6129 		case SPEED_100:
6130 			bmcr = BMCR_SPEED100;
6131 			if (duplex == DUPLEX_FULL) {
6132 				bmcr |= BMCR_FULLDPLX;
6133 				tp->ups_info.speed_duplex = FORCE_100M_FULL;
6134 			} else {
6135 				tp->ups_info.speed_duplex = FORCE_100M_HALF;
6136 			}
6137 			break;
6138 		case SPEED_1000:
6139 			if (tp->mii.supports_gmii) {
6140 				bmcr = BMCR_SPEED1000 | BMCR_FULLDPLX;
6141 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
6142 				break;
6143 			}
6144 			fallthrough;
6145 		default:
6146 			ret = -EINVAL;
6147 			goto out;
6148 		}
6149 
6150 		if (duplex == DUPLEX_FULL)
6151 			tp->mii.full_duplex = 1;
6152 		else
6153 			tp->mii.full_duplex = 0;
6154 
6155 		tp->mii.force_media = 1;
6156 	} else {
6157 		u16 orig, new1;
6158 		u32 support;
6159 
6160 		support = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
6161 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
6162 
6163 		if (tp->mii.supports_gmii) {
6164 			support |= RTL_ADVERTISED_1000_FULL;
6165 
6166 			if (tp->support_2500full)
6167 				support |= RTL_ADVERTISED_2500_FULL;
6168 		}
6169 
6170 		if (!(advertising & support))
6171 			return -EINVAL;
6172 
6173 		orig = r8152_mdio_read(tp, MII_ADVERTISE);
6174 		new1 = orig & ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
6175 				ADVERTISE_100HALF | ADVERTISE_100FULL);
6176 		if (advertising & RTL_ADVERTISED_10_HALF) {
6177 			new1 |= ADVERTISE_10HALF;
6178 			tp->ups_info.speed_duplex = NWAY_10M_HALF;
6179 		}
6180 		if (advertising & RTL_ADVERTISED_10_FULL) {
6181 			new1 |= ADVERTISE_10FULL;
6182 			tp->ups_info.speed_duplex = NWAY_10M_FULL;
6183 		}
6184 
6185 		if (advertising & RTL_ADVERTISED_100_HALF) {
6186 			new1 |= ADVERTISE_100HALF;
6187 			tp->ups_info.speed_duplex = NWAY_100M_HALF;
6188 		}
6189 		if (advertising & RTL_ADVERTISED_100_FULL) {
6190 			new1 |= ADVERTISE_100FULL;
6191 			tp->ups_info.speed_duplex = NWAY_100M_FULL;
6192 		}
6193 
6194 		if (orig != new1) {
6195 			r8152_mdio_write(tp, MII_ADVERTISE, new1);
6196 			tp->mii.advertising = new1;
6197 		}
6198 
6199 		if (tp->mii.supports_gmii) {
6200 			orig = r8152_mdio_read(tp, MII_CTRL1000);
6201 			new1 = orig & ~(ADVERTISE_1000FULL |
6202 					ADVERTISE_1000HALF);
6203 
6204 			if (advertising & RTL_ADVERTISED_1000_FULL) {
6205 				new1 |= ADVERTISE_1000FULL;
6206 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
6207 			}
6208 
6209 			if (orig != new1)
6210 				r8152_mdio_write(tp, MII_CTRL1000, new1);
6211 		}
6212 
6213 		if (tp->support_2500full) {
6214 			orig = ocp_reg_read(tp, OCP_10GBT_CTRL);
6215 			new1 = orig & ~MDIO_AN_10GBT_CTRL_ADV2_5G;
6216 
6217 			if (advertising & RTL_ADVERTISED_2500_FULL) {
6218 				new1 |= MDIO_AN_10GBT_CTRL_ADV2_5G;
6219 				tp->ups_info.speed_duplex = NWAY_2500M_FULL;
6220 			}
6221 
6222 			if (orig != new1)
6223 				ocp_reg_write(tp, OCP_10GBT_CTRL, new1);
6224 		}
6225 
6226 		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
6227 
6228 		tp->mii.force_media = 0;
6229 	}
6230 
6231 	if (test_and_clear_bit(PHY_RESET, &tp->flags))
6232 		bmcr |= BMCR_RESET;
6233 
6234 	r8152_mdio_write(tp, MII_BMCR, bmcr);
6235 
6236 	if (bmcr & BMCR_RESET) {
6237 		int i;
6238 
6239 		for (i = 0; i < 50; i++) {
6240 			msleep(20);
6241 			if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
6242 				break;
6243 		}
6244 	}
6245 
6246 out:
6247 	return ret;
6248 }
6249 
6250 static void rtl8152_up(struct r8152 *tp)
6251 {
6252 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6253 		return;
6254 
6255 	r8152_aldps_en(tp, false);
6256 	r8152b_exit_oob(tp);
6257 	r8152_aldps_en(tp, true);
6258 }
6259 
6260 static void rtl8152_down(struct r8152 *tp)
6261 {
6262 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6263 		rtl_drop_queued_tx(tp);
6264 		return;
6265 	}
6266 
6267 	r8152_power_cut_en(tp, false);
6268 	r8152_aldps_en(tp, false);
6269 	r8152b_enter_oob(tp);
6270 	r8152_aldps_en(tp, true);
6271 }
6272 
6273 static void rtl8153_up(struct r8152 *tp)
6274 {
6275 	u32 ocp_data;
6276 
6277 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6278 		return;
6279 
6280 	r8153_u1u2en(tp, false);
6281 	r8153_u2p3en(tp, false);
6282 	r8153_aldps_en(tp, false);
6283 	r8153_first_init(tp);
6284 
6285 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
6286 	ocp_data |= LANWAKE_CLR_EN;
6287 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
6288 
6289 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
6290 	ocp_data &= ~LANWAKE_PIN;
6291 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
6292 
6293 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1);
6294 	ocp_data &= ~DELAY_PHY_PWR_CHG;
6295 	ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1, ocp_data);
6296 
6297 	r8153_aldps_en(tp, true);
6298 
6299 	switch (tp->version) {
6300 	case RTL_VER_03:
6301 	case RTL_VER_04:
6302 		break;
6303 	case RTL_VER_05:
6304 	case RTL_VER_06:
6305 	default:
6306 		r8153_u2p3en(tp, true);
6307 		break;
6308 	}
6309 
6310 	r8153_u1u2en(tp, true);
6311 }
6312 
6313 static void rtl8153_down(struct r8152 *tp)
6314 {
6315 	u32 ocp_data;
6316 
6317 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6318 		rtl_drop_queued_tx(tp);
6319 		return;
6320 	}
6321 
6322 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
6323 	ocp_data &= ~LANWAKE_CLR_EN;
6324 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
6325 
6326 	r8153_u1u2en(tp, false);
6327 	r8153_u2p3en(tp, false);
6328 	r8153_power_cut_en(tp, false);
6329 	r8153_aldps_en(tp, false);
6330 	r8153_enter_oob(tp);
6331 	r8153_aldps_en(tp, true);
6332 }
6333 
6334 static void rtl8153b_up(struct r8152 *tp)
6335 {
6336 	u32 ocp_data;
6337 
6338 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6339 		return;
6340 
6341 	r8153b_u1u2en(tp, false);
6342 	r8153_u2p3en(tp, false);
6343 	r8153_aldps_en(tp, false);
6344 
6345 	r8153_first_init(tp);
6346 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
6347 
6348 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6349 	ocp_data &= ~PLA_MCU_SPDWN_EN;
6350 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6351 
6352 	r8153_aldps_en(tp, true);
6353 
6354 	if (tp->udev->speed >= USB_SPEED_SUPER)
6355 		r8153b_u1u2en(tp, true);
6356 }
6357 
6358 static void rtl8153b_down(struct r8152 *tp)
6359 {
6360 	u32 ocp_data;
6361 
6362 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6363 		rtl_drop_queued_tx(tp);
6364 		return;
6365 	}
6366 
6367 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6368 	ocp_data |= PLA_MCU_SPDWN_EN;
6369 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6370 
6371 	r8153b_u1u2en(tp, false);
6372 	r8153_u2p3en(tp, false);
6373 	r8153b_power_cut_en(tp, false);
6374 	r8153_aldps_en(tp, false);
6375 	r8153_enter_oob(tp);
6376 	r8153_aldps_en(tp, true);
6377 }
6378 
6379 static void rtl8153c_change_mtu(struct r8152 *tp)
6380 {
6381 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, mtu_to_size(tp->netdev->mtu));
6382 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, 10 * 1024 / 64);
6383 
6384 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, 512 / 64);
6385 
6386 	/* Adjust the tx fifo free credit full threshold, otherwise
6387 	 * the fifo would be too small to send a jumbo frame packet.
6388 	 */
6389 	if (tp->netdev->mtu < 8000)
6390 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL, 2048 / 8);
6391 	else
6392 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL, 900 / 8);
6393 }
6394 
6395 static void rtl8153c_up(struct r8152 *tp)
6396 {
6397 	u32 ocp_data;
6398 
6399 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6400 		return;
6401 
6402 	r8153b_u1u2en(tp, false);
6403 	r8153_u2p3en(tp, false);
6404 	r8153_aldps_en(tp, false);
6405 
6406 	rxdy_gated_en(tp, true);
6407 	r8153_teredo_off(tp);
6408 
6409 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6410 	ocp_data &= ~RCR_ACPT_ALL;
6411 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6412 
6413 	rtl8152_nic_reset(tp);
6414 	rtl_reset_bmu(tp);
6415 
6416 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6417 	ocp_data &= ~NOW_IS_OOB;
6418 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6419 
6420 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6421 	ocp_data &= ~MCU_BORW_EN;
6422 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6423 
6424 	wait_oob_link_list_ready(tp);
6425 
6426 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6427 	ocp_data |= RE_INIT_LL;
6428 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6429 
6430 	wait_oob_link_list_ready(tp);
6431 
6432 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
6433 
6434 	rtl8153c_change_mtu(tp);
6435 
6436 	rtl8152_nic_reset(tp);
6437 
6438 	/* rx share fifo credit full threshold */
6439 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, 0x02);
6440 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL, 0x08);
6441 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
6442 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
6443 
6444 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
6445 
6446 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
6447 
6448 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
6449 	ocp_data |= BIT(8);
6450 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
6451 
6452 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
6453 
6454 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6455 	ocp_data &= ~PLA_MCU_SPDWN_EN;
6456 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6457 
6458 	r8153_aldps_en(tp, true);
6459 	r8153b_u1u2en(tp, true);
6460 }
6461 
6462 static void rtl8156_change_mtu(struct r8152 *tp)
6463 {
6464 	u32 rx_max_size = mtu_to_size(tp->netdev->mtu);
6465 
6466 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rx_max_size);
6467 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
6468 	r8156_fc_parameter(tp);
6469 
6470 	/* TX share fifo free credit full threshold */
6471 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, 512 / 64);
6472 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL,
6473 		       ALIGN(rx_max_size + sizeof(struct tx_desc), 1024) / 16);
6474 }
6475 
6476 static void rtl8156_up(struct r8152 *tp)
6477 {
6478 	u32 ocp_data;
6479 
6480 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6481 		return;
6482 
6483 	r8153b_u1u2en(tp, false);
6484 	r8153_u2p3en(tp, false);
6485 	r8153_aldps_en(tp, false);
6486 
6487 	rxdy_gated_en(tp, true);
6488 	r8153_teredo_off(tp);
6489 
6490 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6491 	ocp_data &= ~RCR_ACPT_ALL;
6492 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6493 
6494 	rtl8152_nic_reset(tp);
6495 	rtl_reset_bmu(tp);
6496 
6497 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6498 	ocp_data &= ~NOW_IS_OOB;
6499 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6500 
6501 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6502 	ocp_data &= ~MCU_BORW_EN;
6503 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6504 
6505 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
6506 
6507 	rtl8156_change_mtu(tp);
6508 
6509 	switch (tp->version) {
6510 	case RTL_TEST_01:
6511 	case RTL_VER_10:
6512 	case RTL_VER_11:
6513 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_CONFIG);
6514 		ocp_data |= ACT_ODMA;
6515 		ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_CONFIG, ocp_data);
6516 		break;
6517 	default:
6518 		break;
6519 	}
6520 
6521 	/* share FIFO settings */
6522 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL);
6523 	ocp_data &= ~RXFIFO_FULL_MASK;
6524 	ocp_data |= 0x08;
6525 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL, ocp_data);
6526 
6527 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6528 	ocp_data &= ~PLA_MCU_SPDWN_EN;
6529 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6530 
6531 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION);
6532 	ocp_data &= ~(RG_PWRDN_EN | ALL_SPEED_OFF);
6533 	ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, ocp_data);
6534 
6535 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, 0x00600400);
6536 
6537 	if (tp->saved_wolopts != __rtl_get_wol(tp)) {
6538 		netif_warn(tp, ifup, tp->netdev, "wol setting is changed\n");
6539 		__rtl_set_wol(tp, tp->saved_wolopts);
6540 	}
6541 
6542 	r8153_aldps_en(tp, true);
6543 	r8153_u2p3en(tp, true);
6544 
6545 	if (tp->udev->speed >= USB_SPEED_SUPER)
6546 		r8153b_u1u2en(tp, true);
6547 }
6548 
6549 static void rtl8156_down(struct r8152 *tp)
6550 {
6551 	u32 ocp_data;
6552 
6553 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6554 		rtl_drop_queued_tx(tp);
6555 		return;
6556 	}
6557 
6558 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6559 	ocp_data |= PLA_MCU_SPDWN_EN;
6560 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6561 
6562 	r8153b_u1u2en(tp, false);
6563 	r8153_u2p3en(tp, false);
6564 	r8153b_power_cut_en(tp, false);
6565 	r8153_aldps_en(tp, false);
6566 
6567 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6568 	ocp_data &= ~NOW_IS_OOB;
6569 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6570 
6571 	/* RX FIFO settings for OOB */
6572 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL, 64 / 16);
6573 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_FULL, 1024 / 16);
6574 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_EMPTY, 4096 / 16);
6575 
6576 	rtl_disable(tp);
6577 	rtl_reset_bmu(tp);
6578 
6579 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, 1522);
6580 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_DEFAULT);
6581 
6582 	/* Clear teredo wake event. bit[15:8] is the teredo wakeup
6583 	 * type. Set it to zero. bits[7:0] are the W1C bits about
6584 	 * the events. Set them to all 1 to clear them.
6585 	 */
6586 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
6587 
6588 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6589 	ocp_data |= NOW_IS_OOB;
6590 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6591 
6592 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6593 	ocp_data |= MCU_BORW_EN;
6594 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6595 
6596 	rtl_rx_vlan_en(tp, true);
6597 	rxdy_gated_en(tp, false);
6598 
6599 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6600 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
6601 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6602 
6603 	r8153_aldps_en(tp, true);
6604 }
6605 
6606 static bool rtl8152_in_nway(struct r8152 *tp)
6607 {
6608 	u16 nway_state;
6609 
6610 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
6611 	tp->ocp_base = 0x2000;
6612 	ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c);		/* phy state */
6613 	nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
6614 
6615 	/* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
6616 	if (nway_state & 0xc000)
6617 		return false;
6618 	else
6619 		return true;
6620 }
6621 
6622 static bool rtl8153_in_nway(struct r8152 *tp)
6623 {
6624 	u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
6625 
6626 	if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
6627 		return false;
6628 	else
6629 		return true;
6630 }
6631 
6632 static void r8156_mdio_force_mode(struct r8152 *tp)
6633 {
6634 	u16 data;
6635 
6636 	/* Select force mode through 0xa5b4 bit 15
6637 	 * 0: MDIO force mode
6638 	 * 1: MMD force mode
6639 	 */
6640 	data = ocp_reg_read(tp, 0xa5b4);
6641 	if (data & BIT(15)) {
6642 		data &= ~BIT(15);
6643 		ocp_reg_write(tp, 0xa5b4, data);
6644 	}
6645 }
6646 
6647 static void set_carrier(struct r8152 *tp)
6648 {
6649 	struct net_device *netdev = tp->netdev;
6650 	struct napi_struct *napi = &tp->napi;
6651 	u16 speed;
6652 
6653 	speed = rtl8152_get_speed(tp);
6654 
6655 	if (speed & LINK_STATUS) {
6656 		if (!netif_carrier_ok(netdev)) {
6657 			tp->rtl_ops.enable(tp);
6658 			netif_stop_queue(netdev);
6659 			napi_disable(napi);
6660 			netif_carrier_on(netdev);
6661 			rtl_start_rx(tp);
6662 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
6663 			_rtl8152_set_rx_mode(netdev);
6664 			napi_enable(napi);
6665 			netif_wake_queue(netdev);
6666 			netif_info(tp, link, netdev, "carrier on\n");
6667 		} else if (netif_queue_stopped(netdev) &&
6668 			   skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
6669 			netif_wake_queue(netdev);
6670 		}
6671 	} else {
6672 		if (netif_carrier_ok(netdev)) {
6673 			netif_carrier_off(netdev);
6674 			tasklet_disable(&tp->tx_tl);
6675 			napi_disable(napi);
6676 			tp->rtl_ops.disable(tp);
6677 			napi_enable(napi);
6678 			tasklet_enable(&tp->tx_tl);
6679 			netif_info(tp, link, netdev, "carrier off\n");
6680 		}
6681 	}
6682 }
6683 
6684 static void rtl_work_func_t(struct work_struct *work)
6685 {
6686 	struct r8152 *tp = container_of(work, struct r8152, schedule.work);
6687 
6688 	/* If the device is unplugged or !netif_running(), the workqueue
6689 	 * doesn't need to wake the device, and could return directly.
6690 	 */
6691 	if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
6692 		return;
6693 
6694 	if (usb_autopm_get_interface(tp->intf) < 0)
6695 		return;
6696 
6697 	if (!test_bit(WORK_ENABLE, &tp->flags))
6698 		goto out1;
6699 
6700 	if (!mutex_trylock(&tp->control)) {
6701 		schedule_delayed_work(&tp->schedule, 0);
6702 		goto out1;
6703 	}
6704 
6705 	if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
6706 		set_carrier(tp);
6707 
6708 	if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
6709 		_rtl8152_set_rx_mode(tp->netdev);
6710 
6711 	/* don't schedule tasket before linking */
6712 	if (test_and_clear_bit(SCHEDULE_TASKLET, &tp->flags) &&
6713 	    netif_carrier_ok(tp->netdev))
6714 		tasklet_schedule(&tp->tx_tl);
6715 
6716 	if (test_and_clear_bit(RX_EPROTO, &tp->flags) &&
6717 	    !list_empty(&tp->rx_done))
6718 		napi_schedule(&tp->napi);
6719 
6720 	mutex_unlock(&tp->control);
6721 
6722 out1:
6723 	usb_autopm_put_interface(tp->intf);
6724 }
6725 
6726 static void rtl_hw_phy_work_func_t(struct work_struct *work)
6727 {
6728 	struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
6729 
6730 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6731 		return;
6732 
6733 	if (usb_autopm_get_interface(tp->intf) < 0)
6734 		return;
6735 
6736 	mutex_lock(&tp->control);
6737 
6738 	if (rtl8152_request_firmware(tp) == -ENODEV && tp->rtl_fw.retry) {
6739 		tp->rtl_fw.retry = false;
6740 		tp->rtl_fw.fw = NULL;
6741 
6742 		/* Delay execution in case request_firmware() is not ready yet.
6743 		 */
6744 		queue_delayed_work(system_long_wq, &tp->hw_phy_work, HZ * 10);
6745 		goto ignore_once;
6746 	}
6747 
6748 	tp->rtl_ops.hw_phy_cfg(tp);
6749 
6750 	rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex,
6751 			  tp->advertising);
6752 
6753 ignore_once:
6754 	mutex_unlock(&tp->control);
6755 
6756 	usb_autopm_put_interface(tp->intf);
6757 }
6758 
6759 #ifdef CONFIG_PM_SLEEP
6760 static int rtl_notifier(struct notifier_block *nb, unsigned long action,
6761 			void *data)
6762 {
6763 	struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
6764 
6765 	switch (action) {
6766 	case PM_HIBERNATION_PREPARE:
6767 	case PM_SUSPEND_PREPARE:
6768 		usb_autopm_get_interface(tp->intf);
6769 		break;
6770 
6771 	case PM_POST_HIBERNATION:
6772 	case PM_POST_SUSPEND:
6773 		usb_autopm_put_interface(tp->intf);
6774 		break;
6775 
6776 	case PM_POST_RESTORE:
6777 	case PM_RESTORE_PREPARE:
6778 	default:
6779 		break;
6780 	}
6781 
6782 	return NOTIFY_DONE;
6783 }
6784 #endif
6785 
6786 static int rtl8152_open(struct net_device *netdev)
6787 {
6788 	struct r8152 *tp = netdev_priv(netdev);
6789 	int res = 0;
6790 
6791 	if (work_busy(&tp->hw_phy_work.work) & WORK_BUSY_PENDING) {
6792 		cancel_delayed_work_sync(&tp->hw_phy_work);
6793 		rtl_hw_phy_work_func_t(&tp->hw_phy_work.work);
6794 	}
6795 
6796 	res = alloc_all_mem(tp);
6797 	if (res)
6798 		goto out;
6799 
6800 	res = usb_autopm_get_interface(tp->intf);
6801 	if (res < 0)
6802 		goto out_free;
6803 
6804 	mutex_lock(&tp->control);
6805 
6806 	tp->rtl_ops.up(tp);
6807 
6808 	netif_carrier_off(netdev);
6809 	netif_start_queue(netdev);
6810 	set_bit(WORK_ENABLE, &tp->flags);
6811 
6812 	res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
6813 	if (res) {
6814 		if (res == -ENODEV)
6815 			netif_device_detach(tp->netdev);
6816 		netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
6817 			   res);
6818 		goto out_unlock;
6819 	}
6820 	napi_enable(&tp->napi);
6821 	tasklet_enable(&tp->tx_tl);
6822 
6823 	mutex_unlock(&tp->control);
6824 
6825 	usb_autopm_put_interface(tp->intf);
6826 #ifdef CONFIG_PM_SLEEP
6827 	tp->pm_notifier.notifier_call = rtl_notifier;
6828 	register_pm_notifier(&tp->pm_notifier);
6829 #endif
6830 	return 0;
6831 
6832 out_unlock:
6833 	mutex_unlock(&tp->control);
6834 	usb_autopm_put_interface(tp->intf);
6835 out_free:
6836 	free_all_mem(tp);
6837 out:
6838 	return res;
6839 }
6840 
6841 static int rtl8152_close(struct net_device *netdev)
6842 {
6843 	struct r8152 *tp = netdev_priv(netdev);
6844 	int res = 0;
6845 
6846 #ifdef CONFIG_PM_SLEEP
6847 	unregister_pm_notifier(&tp->pm_notifier);
6848 #endif
6849 	tasklet_disable(&tp->tx_tl);
6850 	clear_bit(WORK_ENABLE, &tp->flags);
6851 	usb_kill_urb(tp->intr_urb);
6852 	cancel_delayed_work_sync(&tp->schedule);
6853 	napi_disable(&tp->napi);
6854 	netif_stop_queue(netdev);
6855 
6856 	res = usb_autopm_get_interface(tp->intf);
6857 	if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
6858 		rtl_drop_queued_tx(tp);
6859 		rtl_stop_rx(tp);
6860 	} else {
6861 		mutex_lock(&tp->control);
6862 
6863 		tp->rtl_ops.down(tp);
6864 
6865 		mutex_unlock(&tp->control);
6866 	}
6867 
6868 	if (!res)
6869 		usb_autopm_put_interface(tp->intf);
6870 
6871 	free_all_mem(tp);
6872 
6873 	return res;
6874 }
6875 
6876 static void rtl_tally_reset(struct r8152 *tp)
6877 {
6878 	u32 ocp_data;
6879 
6880 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
6881 	ocp_data |= TALLY_RESET;
6882 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
6883 }
6884 
6885 static void r8152b_init(struct r8152 *tp)
6886 {
6887 	u32 ocp_data;
6888 	u16 data;
6889 
6890 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6891 		return;
6892 
6893 	data = r8152_mdio_read(tp, MII_BMCR);
6894 	if (data & BMCR_PDOWN) {
6895 		data &= ~BMCR_PDOWN;
6896 		r8152_mdio_write(tp, MII_BMCR, data);
6897 	}
6898 
6899 	r8152_aldps_en(tp, false);
6900 
6901 	if (tp->version == RTL_VER_01) {
6902 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
6903 		ocp_data &= ~LED_MODE_MASK;
6904 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
6905 	}
6906 
6907 	r8152_power_cut_en(tp, false);
6908 
6909 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
6910 	ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
6911 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
6912 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
6913 	ocp_data &= ~MCU_CLK_RATIO_MASK;
6914 	ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
6915 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
6916 	ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
6917 		   SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
6918 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
6919 
6920 	rtl_tally_reset(tp);
6921 
6922 	/* enable rx aggregation */
6923 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
6924 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
6925 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
6926 }
6927 
6928 static void r8153_init(struct r8152 *tp)
6929 {
6930 	u32 ocp_data;
6931 	u16 data;
6932 	int i;
6933 
6934 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6935 		return;
6936 
6937 	r8153_u1u2en(tp, false);
6938 
6939 	for (i = 0; i < 500; i++) {
6940 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
6941 		    AUTOLOAD_DONE)
6942 			break;
6943 
6944 		msleep(20);
6945 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
6946 			break;
6947 	}
6948 
6949 	data = r8153_phy_status(tp, 0);
6950 
6951 	if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
6952 	    tp->version == RTL_VER_05)
6953 		ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
6954 
6955 	data = r8152_mdio_read(tp, MII_BMCR);
6956 	if (data & BMCR_PDOWN) {
6957 		data &= ~BMCR_PDOWN;
6958 		r8152_mdio_write(tp, MII_BMCR, data);
6959 	}
6960 
6961 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
6962 
6963 	r8153_u2p3en(tp, false);
6964 
6965 	if (tp->version == RTL_VER_04) {
6966 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
6967 		ocp_data &= ~pwd_dn_scale_mask;
6968 		ocp_data |= pwd_dn_scale(96);
6969 		ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
6970 
6971 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
6972 		ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
6973 		ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
6974 	} else if (tp->version == RTL_VER_05) {
6975 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
6976 		ocp_data &= ~ECM_ALDPS;
6977 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
6978 
6979 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
6980 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
6981 			ocp_data &= ~DYNAMIC_BURST;
6982 		else
6983 			ocp_data |= DYNAMIC_BURST;
6984 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
6985 	} else if (tp->version == RTL_VER_06) {
6986 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
6987 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
6988 			ocp_data &= ~DYNAMIC_BURST;
6989 		else
6990 			ocp_data |= DYNAMIC_BURST;
6991 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
6992 
6993 		r8153_queue_wake(tp, false);
6994 
6995 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
6996 		if (rtl8152_get_speed(tp) & LINK_STATUS)
6997 			ocp_data |= CUR_LINK_OK;
6998 		else
6999 			ocp_data &= ~CUR_LINK_OK;
7000 		ocp_data |= POLL_LINK_CHG;
7001 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7002 	}
7003 
7004 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
7005 	ocp_data |= EP4_FULL_FC;
7006 	ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
7007 
7008 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
7009 	ocp_data &= ~TIMER11_EN;
7010 	ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
7011 
7012 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
7013 	ocp_data &= ~LED_MODE_MASK;
7014 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
7015 
7016 	ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
7017 	if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
7018 		ocp_data |= LPM_TIMER_500MS;
7019 	else
7020 		ocp_data |= LPM_TIMER_500US;
7021 	ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
7022 
7023 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
7024 	ocp_data &= ~SEN_VAL_MASK;
7025 	ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
7026 	ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
7027 
7028 	ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
7029 
7030 	r8153_power_cut_en(tp, false);
7031 	rtl_runtime_suspend_enable(tp, false);
7032 	r8153_mac_clk_speed_down(tp, false);
7033 	r8153_u1u2en(tp, true);
7034 	usb_enable_lpm(tp->udev);
7035 
7036 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
7037 	ocp_data |= LANWAKE_CLR_EN;
7038 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
7039 
7040 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
7041 	ocp_data &= ~LANWAKE_PIN;
7042 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
7043 
7044 	/* rx aggregation */
7045 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7046 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7047 	if (tp->dell_tb_rx_agg_bug)
7048 		ocp_data |= RX_AGG_DISABLE;
7049 
7050 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7051 
7052 	rtl_tally_reset(tp);
7053 
7054 	switch (tp->udev->speed) {
7055 	case USB_SPEED_SUPER:
7056 	case USB_SPEED_SUPER_PLUS:
7057 		tp->coalesce = COALESCE_SUPER;
7058 		break;
7059 	case USB_SPEED_HIGH:
7060 		tp->coalesce = COALESCE_HIGH;
7061 		break;
7062 	default:
7063 		tp->coalesce = COALESCE_SLOW;
7064 		break;
7065 	}
7066 }
7067 
7068 static void r8153b_init(struct r8152 *tp)
7069 {
7070 	u32 ocp_data;
7071 	u16 data;
7072 	int i;
7073 
7074 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
7075 		return;
7076 
7077 	r8153b_u1u2en(tp, false);
7078 
7079 	for (i = 0; i < 500; i++) {
7080 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
7081 		    AUTOLOAD_DONE)
7082 			break;
7083 
7084 		msleep(20);
7085 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
7086 			break;
7087 	}
7088 
7089 	data = r8153_phy_status(tp, 0);
7090 
7091 	data = r8152_mdio_read(tp, MII_BMCR);
7092 	if (data & BMCR_PDOWN) {
7093 		data &= ~BMCR_PDOWN;
7094 		r8152_mdio_write(tp, MII_BMCR, data);
7095 	}
7096 
7097 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7098 
7099 	r8153_u2p3en(tp, false);
7100 
7101 	/* MSC timer = 0xfff * 8ms = 32760 ms */
7102 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
7103 
7104 	r8153b_power_cut_en(tp, false);
7105 	r8153b_ups_en(tp, false);
7106 	r8153_queue_wake(tp, false);
7107 	rtl_runtime_suspend_enable(tp, false);
7108 
7109 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
7110 	if (rtl8152_get_speed(tp) & LINK_STATUS)
7111 		ocp_data |= CUR_LINK_OK;
7112 	else
7113 		ocp_data &= ~CUR_LINK_OK;
7114 	ocp_data |= POLL_LINK_CHG;
7115 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7116 
7117 	if (tp->udev->speed >= USB_SPEED_SUPER)
7118 		r8153b_u1u2en(tp, true);
7119 
7120 	usb_enable_lpm(tp->udev);
7121 
7122 	/* MAC clock speed down */
7123 	r8153_mac_clk_speed_down(tp, true);
7124 
7125 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
7126 	ocp_data &= ~PLA_MCU_SPDWN_EN;
7127 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
7128 
7129 	if (tp->version == RTL_VER_09) {
7130 		/* Disable Test IO for 32QFN */
7131 		if (ocp_read_byte(tp, MCU_TYPE_PLA, 0xdc00) & BIT(5)) {
7132 			ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7133 			ocp_data |= TEST_IO_OFF;
7134 			ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7135 		}
7136 	}
7137 
7138 	set_bit(GREEN_ETHERNET, &tp->flags);
7139 
7140 	/* rx aggregation */
7141 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7142 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7143 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7144 
7145 	rtl_tally_reset(tp);
7146 
7147 	tp->coalesce = 15000;	/* 15 us */
7148 }
7149 
7150 static void r8153c_init(struct r8152 *tp)
7151 {
7152 	u32 ocp_data;
7153 	u16 data;
7154 	int i;
7155 
7156 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
7157 		return;
7158 
7159 	r8153b_u1u2en(tp, false);
7160 
7161 	/* Disable spi_en */
7162 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
7163 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
7164 	ocp_data &= ~BIT(3);
7165 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
7166 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, 0xcbf0);
7167 	ocp_data |= BIT(1);
7168 	ocp_write_word(tp, MCU_TYPE_USB, 0xcbf0, ocp_data);
7169 
7170 	for (i = 0; i < 500; i++) {
7171 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
7172 		    AUTOLOAD_DONE)
7173 			break;
7174 
7175 		msleep(20);
7176 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
7177 			return;
7178 	}
7179 
7180 	data = r8153_phy_status(tp, 0);
7181 
7182 	data = r8152_mdio_read(tp, MII_BMCR);
7183 	if (data & BMCR_PDOWN) {
7184 		data &= ~BMCR_PDOWN;
7185 		r8152_mdio_write(tp, MII_BMCR, data);
7186 	}
7187 
7188 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7189 
7190 	r8153_u2p3en(tp, false);
7191 
7192 	/* MSC timer = 0xfff * 8ms = 32760 ms */
7193 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
7194 
7195 	r8153b_power_cut_en(tp, false);
7196 	r8153c_ups_en(tp, false);
7197 	r8153_queue_wake(tp, false);
7198 	rtl_runtime_suspend_enable(tp, false);
7199 
7200 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
7201 	if (rtl8152_get_speed(tp) & LINK_STATUS)
7202 		ocp_data |= CUR_LINK_OK;
7203 	else
7204 		ocp_data &= ~CUR_LINK_OK;
7205 
7206 	ocp_data |= POLL_LINK_CHG;
7207 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7208 
7209 	r8153b_u1u2en(tp, true);
7210 
7211 	usb_enable_lpm(tp->udev);
7212 
7213 	/* MAC clock speed down */
7214 	r8153_mac_clk_speed_down(tp, true);
7215 
7216 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
7217 	ocp_data &= ~BIT(7);
7218 	ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
7219 
7220 	set_bit(GREEN_ETHERNET, &tp->flags);
7221 
7222 	/* rx aggregation */
7223 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7224 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7225 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7226 
7227 	rtl_tally_reset(tp);
7228 
7229 	tp->coalesce = 15000;	/* 15 us */
7230 }
7231 
7232 static void r8156_hw_phy_cfg(struct r8152 *tp)
7233 {
7234 	u32 ocp_data;
7235 	u16 data;
7236 
7237 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
7238 	if (ocp_data & PCUT_STATUS) {
7239 		ocp_data &= ~PCUT_STATUS;
7240 		ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
7241 	}
7242 
7243 	data = r8153_phy_status(tp, 0);
7244 	switch (data) {
7245 	case PHY_STAT_EXT_INIT:
7246 		rtl8152_apply_firmware(tp, true);
7247 
7248 		data = ocp_reg_read(tp, 0xa468);
7249 		data &= ~(BIT(3) | BIT(1));
7250 		ocp_reg_write(tp, 0xa468, data);
7251 		break;
7252 	case PHY_STAT_LAN_ON:
7253 	case PHY_STAT_PWRDN:
7254 	default:
7255 		rtl8152_apply_firmware(tp, false);
7256 		break;
7257 	}
7258 
7259 	/* disable ALDPS before updating the PHY parameters */
7260 	r8153_aldps_en(tp, false);
7261 
7262 	/* disable EEE before updating the PHY parameters */
7263 	rtl_eee_enable(tp, false);
7264 
7265 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7266 	WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
7267 
7268 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7269 	ocp_data |= PFM_PWM_SWITCH;
7270 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7271 
7272 	switch (tp->version) {
7273 	case RTL_VER_10:
7274 		data = ocp_reg_read(tp, 0xad40);
7275 		data &= ~0x3ff;
7276 		data |= BIT(7) | BIT(2);
7277 		ocp_reg_write(tp, 0xad40, data);
7278 
7279 		data = ocp_reg_read(tp, 0xad4e);
7280 		data |= BIT(4);
7281 		ocp_reg_write(tp, 0xad4e, data);
7282 		data = ocp_reg_read(tp, 0xad16);
7283 		data &= ~0x3ff;
7284 		data |= 0x6;
7285 		ocp_reg_write(tp, 0xad16, data);
7286 		data = ocp_reg_read(tp, 0xad32);
7287 		data &= ~0x3f;
7288 		data |= 6;
7289 		ocp_reg_write(tp, 0xad32, data);
7290 		data = ocp_reg_read(tp, 0xac08);
7291 		data &= ~(BIT(12) | BIT(8));
7292 		ocp_reg_write(tp, 0xac08, data);
7293 		data = ocp_reg_read(tp, 0xac8a);
7294 		data |= BIT(12) | BIT(13) | BIT(14);
7295 		data &= ~BIT(15);
7296 		ocp_reg_write(tp, 0xac8a, data);
7297 		data = ocp_reg_read(tp, 0xad18);
7298 		data |= BIT(10);
7299 		ocp_reg_write(tp, 0xad18, data);
7300 		data = ocp_reg_read(tp, 0xad1a);
7301 		data |= 0x3ff;
7302 		ocp_reg_write(tp, 0xad1a, data);
7303 		data = ocp_reg_read(tp, 0xad1c);
7304 		data |= 0x3ff;
7305 		ocp_reg_write(tp, 0xad1c, data);
7306 
7307 		data = sram_read(tp, 0x80ea);
7308 		data &= ~0xff00;
7309 		data |= 0xc400;
7310 		sram_write(tp, 0x80ea, data);
7311 		data = sram_read(tp, 0x80eb);
7312 		data &= ~0x0700;
7313 		data |= 0x0300;
7314 		sram_write(tp, 0x80eb, data);
7315 		data = sram_read(tp, 0x80f8);
7316 		data &= ~0xff00;
7317 		data |= 0x1c00;
7318 		sram_write(tp, 0x80f8, data);
7319 		data = sram_read(tp, 0x80f1);
7320 		data &= ~0xff00;
7321 		data |= 0x3000;
7322 		sram_write(tp, 0x80f1, data);
7323 
7324 		data = sram_read(tp, 0x80fe);
7325 		data &= ~0xff00;
7326 		data |= 0xa500;
7327 		sram_write(tp, 0x80fe, data);
7328 		data = sram_read(tp, 0x8102);
7329 		data &= ~0xff00;
7330 		data |= 0x5000;
7331 		sram_write(tp, 0x8102, data);
7332 		data = sram_read(tp, 0x8015);
7333 		data &= ~0xff00;
7334 		data |= 0x3300;
7335 		sram_write(tp, 0x8015, data);
7336 		data = sram_read(tp, 0x8100);
7337 		data &= ~0xff00;
7338 		data |= 0x7000;
7339 		sram_write(tp, 0x8100, data);
7340 		data = sram_read(tp, 0x8014);
7341 		data &= ~0xff00;
7342 		data |= 0xf000;
7343 		sram_write(tp, 0x8014, data);
7344 		data = sram_read(tp, 0x8016);
7345 		data &= ~0xff00;
7346 		data |= 0x6500;
7347 		sram_write(tp, 0x8016, data);
7348 		data = sram_read(tp, 0x80dc);
7349 		data &= ~0xff00;
7350 		data |= 0xed00;
7351 		sram_write(tp, 0x80dc, data);
7352 		data = sram_read(tp, 0x80df);
7353 		data |= BIT(8);
7354 		sram_write(tp, 0x80df, data);
7355 		data = sram_read(tp, 0x80e1);
7356 		data &= ~BIT(8);
7357 		sram_write(tp, 0x80e1, data);
7358 
7359 		data = ocp_reg_read(tp, 0xbf06);
7360 		data &= ~0x003f;
7361 		data |= 0x0038;
7362 		ocp_reg_write(tp, 0xbf06, data);
7363 
7364 		sram_write(tp, 0x819f, 0xddb6);
7365 
7366 		ocp_reg_write(tp, 0xbc34, 0x5555);
7367 		data = ocp_reg_read(tp, 0xbf0a);
7368 		data &= ~0x0e00;
7369 		data |= 0x0a00;
7370 		ocp_reg_write(tp, 0xbf0a, data);
7371 
7372 		data = ocp_reg_read(tp, 0xbd2c);
7373 		data &= ~BIT(13);
7374 		ocp_reg_write(tp, 0xbd2c, data);
7375 		break;
7376 	case RTL_VER_11:
7377 		data = ocp_reg_read(tp, 0xad16);
7378 		data |= 0x3ff;
7379 		ocp_reg_write(tp, 0xad16, data);
7380 		data = ocp_reg_read(tp, 0xad32);
7381 		data &= ~0x3f;
7382 		data |= 6;
7383 		ocp_reg_write(tp, 0xad32, data);
7384 		data = ocp_reg_read(tp, 0xac08);
7385 		data &= ~(BIT(12) | BIT(8));
7386 		ocp_reg_write(tp, 0xac08, data);
7387 		data = ocp_reg_read(tp, 0xacc0);
7388 		data &= ~0x3;
7389 		data |= BIT(1);
7390 		ocp_reg_write(tp, 0xacc0, data);
7391 		data = ocp_reg_read(tp, 0xad40);
7392 		data &= ~0xe7;
7393 		data |= BIT(6) | BIT(2);
7394 		ocp_reg_write(tp, 0xad40, data);
7395 		data = ocp_reg_read(tp, 0xac14);
7396 		data &= ~BIT(7);
7397 		ocp_reg_write(tp, 0xac14, data);
7398 		data = ocp_reg_read(tp, 0xac80);
7399 		data &= ~(BIT(8) | BIT(9));
7400 		ocp_reg_write(tp, 0xac80, data);
7401 		data = ocp_reg_read(tp, 0xac5e);
7402 		data &= ~0x7;
7403 		data |= BIT(1);
7404 		ocp_reg_write(tp, 0xac5e, data);
7405 		ocp_reg_write(tp, 0xad4c, 0x00a8);
7406 		ocp_reg_write(tp, 0xac5c, 0x01ff);
7407 		data = ocp_reg_read(tp, 0xac8a);
7408 		data &= ~0xf0;
7409 		data |= BIT(4) | BIT(5);
7410 		ocp_reg_write(tp, 0xac8a, data);
7411 		ocp_reg_write(tp, 0xb87c, 0x8157);
7412 		data = ocp_reg_read(tp, 0xb87e);
7413 		data &= ~0xff00;
7414 		data |= 0x0500;
7415 		ocp_reg_write(tp, 0xb87e, data);
7416 		ocp_reg_write(tp, 0xb87c, 0x8159);
7417 		data = ocp_reg_read(tp, 0xb87e);
7418 		data &= ~0xff00;
7419 		data |= 0x0700;
7420 		ocp_reg_write(tp, 0xb87e, data);
7421 
7422 		/* AAGC */
7423 		ocp_reg_write(tp, 0xb87c, 0x80a2);
7424 		ocp_reg_write(tp, 0xb87e, 0x0153);
7425 		ocp_reg_write(tp, 0xb87c, 0x809c);
7426 		ocp_reg_write(tp, 0xb87e, 0x0153);
7427 
7428 		/* EEE parameter */
7429 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS_2P5G, 0x0056);
7430 
7431 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_USB_CFG);
7432 		ocp_data |= EN_XG_LIP | EN_G_LIP;
7433 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_USB_CFG, ocp_data);
7434 
7435 		sram_write(tp, 0x8257, 0x020f); /*  XG PLL */
7436 		sram_write(tp, 0x80ea, 0x7843); /* GIGA Master */
7437 
7438 		if (rtl_phy_patch_request(tp, true, true))
7439 			return;
7440 
7441 		/* Advance EEE */
7442 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
7443 		ocp_data |= EEE_SPDWN_EN;
7444 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
7445 
7446 		data = ocp_reg_read(tp, OCP_DOWN_SPEED);
7447 		data &= ~(EN_EEE_100 | EN_EEE_1000);
7448 		data |= EN_10M_CLKDIV;
7449 		ocp_reg_write(tp, OCP_DOWN_SPEED, data);
7450 		tp->ups_info._10m_ckdiv = true;
7451 		tp->ups_info.eee_plloff_100 = false;
7452 		tp->ups_info.eee_plloff_giga = false;
7453 
7454 		data = ocp_reg_read(tp, OCP_POWER_CFG);
7455 		data &= ~EEE_CLKDIV_EN;
7456 		ocp_reg_write(tp, OCP_POWER_CFG, data);
7457 		tp->ups_info.eee_ckdiv = false;
7458 
7459 		ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
7460 		ocp_reg_write(tp, OCP_SYSCLK_CFG, sysclk_div_expo(5));
7461 		tp->ups_info._250m_ckdiv = false;
7462 
7463 		rtl_phy_patch_request(tp, false, true);
7464 
7465 		/* enable ADC Ibias Cal */
7466 		data = ocp_reg_read(tp, 0xd068);
7467 		data |= BIT(13);
7468 		ocp_reg_write(tp, 0xd068, data);
7469 
7470 		/* enable Thermal Sensor */
7471 		data = sram_read(tp, 0x81a2);
7472 		data &= ~BIT(8);
7473 		sram_write(tp, 0x81a2, data);
7474 		data = ocp_reg_read(tp, 0xb54c);
7475 		data &= ~0xff00;
7476 		data |= 0xdb00;
7477 		ocp_reg_write(tp, 0xb54c, data);
7478 
7479 		/* Nway 2.5G Lite */
7480 		data = ocp_reg_read(tp, 0xa454);
7481 		data &= ~BIT(0);
7482 		ocp_reg_write(tp, 0xa454, data);
7483 
7484 		/* CS DSP solution */
7485 		data = ocp_reg_read(tp, OCP_10GBT_CTRL);
7486 		data |= RTL_ADV2_5G_F_R;
7487 		ocp_reg_write(tp, OCP_10GBT_CTRL, data);
7488 		data = ocp_reg_read(tp, 0xad4e);
7489 		data &= ~BIT(4);
7490 		ocp_reg_write(tp, 0xad4e, data);
7491 		data = ocp_reg_read(tp, 0xa86a);
7492 		data &= ~BIT(0);
7493 		ocp_reg_write(tp, 0xa86a, data);
7494 
7495 		/* MDI SWAP */
7496 		if ((ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG) & MID_REVERSE) &&
7497 		    (ocp_reg_read(tp, 0xd068) & BIT(1))) {
7498 			u16 swap_a, swap_b;
7499 
7500 			data = ocp_reg_read(tp, 0xd068);
7501 			data &= ~0x1f;
7502 			data |= 0x1; /* p0 */
7503 			ocp_reg_write(tp, 0xd068, data);
7504 			swap_a = ocp_reg_read(tp, 0xd06a);
7505 			data &= ~0x18;
7506 			data |= 0x18; /* p3 */
7507 			ocp_reg_write(tp, 0xd068, data);
7508 			swap_b = ocp_reg_read(tp, 0xd06a);
7509 			data &= ~0x18; /* p0 */
7510 			ocp_reg_write(tp, 0xd068, data);
7511 			ocp_reg_write(tp, 0xd06a,
7512 				      (swap_a & ~0x7ff) | (swap_b & 0x7ff));
7513 			data |= 0x18; /* p3 */
7514 			ocp_reg_write(tp, 0xd068, data);
7515 			ocp_reg_write(tp, 0xd06a,
7516 				      (swap_b & ~0x7ff) | (swap_a & 0x7ff));
7517 			data &= ~0x18;
7518 			data |= 0x08; /* p1 */
7519 			ocp_reg_write(tp, 0xd068, data);
7520 			swap_a = ocp_reg_read(tp, 0xd06a);
7521 			data &= ~0x18;
7522 			data |= 0x10; /* p2 */
7523 			ocp_reg_write(tp, 0xd068, data);
7524 			swap_b = ocp_reg_read(tp, 0xd06a);
7525 			data &= ~0x18;
7526 			data |= 0x08; /* p1 */
7527 			ocp_reg_write(tp, 0xd068, data);
7528 			ocp_reg_write(tp, 0xd06a,
7529 				      (swap_a & ~0x7ff) | (swap_b & 0x7ff));
7530 			data &= ~0x18;
7531 			data |= 0x10; /* p2 */
7532 			ocp_reg_write(tp, 0xd068, data);
7533 			ocp_reg_write(tp, 0xd06a,
7534 				      (swap_b & ~0x7ff) | (swap_a & 0x7ff));
7535 			swap_a = ocp_reg_read(tp, 0xbd5a);
7536 			swap_b = ocp_reg_read(tp, 0xbd5c);
7537 			ocp_reg_write(tp, 0xbd5a, (swap_a & ~0x1f1f) |
7538 				      ((swap_b & 0x1f) << 8) |
7539 				      ((swap_b >> 8) & 0x1f));
7540 			ocp_reg_write(tp, 0xbd5c, (swap_b & ~0x1f1f) |
7541 				      ((swap_a & 0x1f) << 8) |
7542 				      ((swap_a >> 8) & 0x1f));
7543 			swap_a = ocp_reg_read(tp, 0xbc18);
7544 			swap_b = ocp_reg_read(tp, 0xbc1a);
7545 			ocp_reg_write(tp, 0xbc18, (swap_a & ~0x1f1f) |
7546 				      ((swap_b & 0x1f) << 8) |
7547 				      ((swap_b >> 8) & 0x1f));
7548 			ocp_reg_write(tp, 0xbc1a, (swap_b & ~0x1f1f) |
7549 				      ((swap_a & 0x1f) << 8) |
7550 				      ((swap_a >> 8) & 0x1f));
7551 		}
7552 
7553 		/* Notify the MAC when the speed is changed to force mode. */
7554 		data = ocp_reg_read(tp, OCP_INTR_EN);
7555 		data |= INTR_SPEED_FORCE;
7556 		ocp_reg_write(tp, OCP_INTR_EN, data);
7557 		break;
7558 	default:
7559 		break;
7560 	}
7561 
7562 	rtl_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
7563 
7564 	data = ocp_reg_read(tp, 0xa428);
7565 	data &= ~BIT(9);
7566 	ocp_reg_write(tp, 0xa428, data);
7567 	data = ocp_reg_read(tp, 0xa5ea);
7568 	data &= ~BIT(0);
7569 	ocp_reg_write(tp, 0xa5ea, data);
7570 	tp->ups_info.lite_mode = 0;
7571 
7572 	if (tp->eee_en)
7573 		rtl_eee_enable(tp, true);
7574 
7575 	r8153_aldps_en(tp, true);
7576 	r8152b_enable_fc(tp);
7577 	r8153_u2p3en(tp, true);
7578 
7579 	set_bit(PHY_RESET, &tp->flags);
7580 }
7581 
7582 static void r8156b_hw_phy_cfg(struct r8152 *tp)
7583 {
7584 	u32 ocp_data;
7585 	u16 data;
7586 
7587 	switch (tp->version) {
7588 	case RTL_VER_12:
7589 		ocp_reg_write(tp, 0xbf86, 0x9000);
7590 		data = ocp_reg_read(tp, 0xc402);
7591 		data |= BIT(10);
7592 		ocp_reg_write(tp, 0xc402, data);
7593 		data &= ~BIT(10);
7594 		ocp_reg_write(tp, 0xc402, data);
7595 		ocp_reg_write(tp, 0xbd86, 0x1010);
7596 		ocp_reg_write(tp, 0xbd88, 0x1010);
7597 		data = ocp_reg_read(tp, 0xbd4e);
7598 		data &= ~(BIT(10) | BIT(11));
7599 		data |= BIT(11);
7600 		ocp_reg_write(tp, 0xbd4e, data);
7601 		data = ocp_reg_read(tp, 0xbf46);
7602 		data &= ~0xf00;
7603 		data |= 0x700;
7604 		ocp_reg_write(tp, 0xbf46, data);
7605 		break;
7606 	case RTL_VER_13:
7607 	case RTL_VER_15:
7608 		r8156b_wait_loading_flash(tp);
7609 		break;
7610 	default:
7611 		break;
7612 	}
7613 
7614 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
7615 	if (ocp_data & PCUT_STATUS) {
7616 		ocp_data &= ~PCUT_STATUS;
7617 		ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
7618 	}
7619 
7620 	data = r8153_phy_status(tp, 0);
7621 	switch (data) {
7622 	case PHY_STAT_EXT_INIT:
7623 		rtl8152_apply_firmware(tp, true);
7624 
7625 		data = ocp_reg_read(tp, 0xa466);
7626 		data &= ~BIT(0);
7627 		ocp_reg_write(tp, 0xa466, data);
7628 
7629 		data = ocp_reg_read(tp, 0xa468);
7630 		data &= ~(BIT(3) | BIT(1));
7631 		ocp_reg_write(tp, 0xa468, data);
7632 		break;
7633 	case PHY_STAT_LAN_ON:
7634 	case PHY_STAT_PWRDN:
7635 	default:
7636 		rtl8152_apply_firmware(tp, false);
7637 		break;
7638 	}
7639 
7640 	data = r8152_mdio_read(tp, MII_BMCR);
7641 	if (data & BMCR_PDOWN) {
7642 		data &= ~BMCR_PDOWN;
7643 		r8152_mdio_write(tp, MII_BMCR, data);
7644 	}
7645 
7646 	/* disable ALDPS before updating the PHY parameters */
7647 	r8153_aldps_en(tp, false);
7648 
7649 	/* disable EEE before updating the PHY parameters */
7650 	rtl_eee_enable(tp, false);
7651 
7652 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7653 	WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
7654 
7655 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7656 	ocp_data |= PFM_PWM_SWITCH;
7657 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7658 
7659 	switch (tp->version) {
7660 	case RTL_VER_12:
7661 		data = ocp_reg_read(tp, 0xbc08);
7662 		data |= BIT(3) | BIT(2);
7663 		ocp_reg_write(tp, 0xbc08, data);
7664 
7665 		data = sram_read(tp, 0x8fff);
7666 		data &= ~0xff00;
7667 		data |= 0x0400;
7668 		sram_write(tp, 0x8fff, data);
7669 
7670 		data = ocp_reg_read(tp, 0xacda);
7671 		data |= 0xff00;
7672 		ocp_reg_write(tp, 0xacda, data);
7673 		data = ocp_reg_read(tp, 0xacde);
7674 		data |= 0xf000;
7675 		ocp_reg_write(tp, 0xacde, data);
7676 		ocp_reg_write(tp, 0xac8c, 0x0ffc);
7677 		ocp_reg_write(tp, 0xac46, 0xb7b4);
7678 		ocp_reg_write(tp, 0xac50, 0x0fbc);
7679 		ocp_reg_write(tp, 0xac3c, 0x9240);
7680 		ocp_reg_write(tp, 0xac4e, 0x0db4);
7681 		ocp_reg_write(tp, 0xacc6, 0x0707);
7682 		ocp_reg_write(tp, 0xacc8, 0xa0d3);
7683 		ocp_reg_write(tp, 0xad08, 0x0007);
7684 
7685 		ocp_reg_write(tp, 0xb87c, 0x8560);
7686 		ocp_reg_write(tp, 0xb87e, 0x19cc);
7687 		ocp_reg_write(tp, 0xb87c, 0x8562);
7688 		ocp_reg_write(tp, 0xb87e, 0x19cc);
7689 		ocp_reg_write(tp, 0xb87c, 0x8564);
7690 		ocp_reg_write(tp, 0xb87e, 0x19cc);
7691 		ocp_reg_write(tp, 0xb87c, 0x8566);
7692 		ocp_reg_write(tp, 0xb87e, 0x147d);
7693 		ocp_reg_write(tp, 0xb87c, 0x8568);
7694 		ocp_reg_write(tp, 0xb87e, 0x147d);
7695 		ocp_reg_write(tp, 0xb87c, 0x856a);
7696 		ocp_reg_write(tp, 0xb87e, 0x147d);
7697 		ocp_reg_write(tp, 0xb87c, 0x8ffe);
7698 		ocp_reg_write(tp, 0xb87e, 0x0907);
7699 		ocp_reg_write(tp, 0xb87c, 0x80d6);
7700 		ocp_reg_write(tp, 0xb87e, 0x2801);
7701 		ocp_reg_write(tp, 0xb87c, 0x80f2);
7702 		ocp_reg_write(tp, 0xb87e, 0x2801);
7703 		ocp_reg_write(tp, 0xb87c, 0x80f4);
7704 		ocp_reg_write(tp, 0xb87e, 0x6077);
7705 		ocp_reg_write(tp, 0xb506, 0x01e7);
7706 
7707 		ocp_reg_write(tp, 0xb87c, 0x8013);
7708 		ocp_reg_write(tp, 0xb87e, 0x0700);
7709 		ocp_reg_write(tp, 0xb87c, 0x8fb9);
7710 		ocp_reg_write(tp, 0xb87e, 0x2801);
7711 		ocp_reg_write(tp, 0xb87c, 0x8fba);
7712 		ocp_reg_write(tp, 0xb87e, 0x0100);
7713 		ocp_reg_write(tp, 0xb87c, 0x8fbc);
7714 		ocp_reg_write(tp, 0xb87e, 0x1900);
7715 		ocp_reg_write(tp, 0xb87c, 0x8fbe);
7716 		ocp_reg_write(tp, 0xb87e, 0xe100);
7717 		ocp_reg_write(tp, 0xb87c, 0x8fc0);
7718 		ocp_reg_write(tp, 0xb87e, 0x0800);
7719 		ocp_reg_write(tp, 0xb87c, 0x8fc2);
7720 		ocp_reg_write(tp, 0xb87e, 0xe500);
7721 		ocp_reg_write(tp, 0xb87c, 0x8fc4);
7722 		ocp_reg_write(tp, 0xb87e, 0x0f00);
7723 		ocp_reg_write(tp, 0xb87c, 0x8fc6);
7724 		ocp_reg_write(tp, 0xb87e, 0xf100);
7725 		ocp_reg_write(tp, 0xb87c, 0x8fc8);
7726 		ocp_reg_write(tp, 0xb87e, 0x0400);
7727 		ocp_reg_write(tp, 0xb87c, 0x8fca);
7728 		ocp_reg_write(tp, 0xb87e, 0xf300);
7729 		ocp_reg_write(tp, 0xb87c, 0x8fcc);
7730 		ocp_reg_write(tp, 0xb87e, 0xfd00);
7731 		ocp_reg_write(tp, 0xb87c, 0x8fce);
7732 		ocp_reg_write(tp, 0xb87e, 0xff00);
7733 		ocp_reg_write(tp, 0xb87c, 0x8fd0);
7734 		ocp_reg_write(tp, 0xb87e, 0xfb00);
7735 		ocp_reg_write(tp, 0xb87c, 0x8fd2);
7736 		ocp_reg_write(tp, 0xb87e, 0x0100);
7737 		ocp_reg_write(tp, 0xb87c, 0x8fd4);
7738 		ocp_reg_write(tp, 0xb87e, 0xf400);
7739 		ocp_reg_write(tp, 0xb87c, 0x8fd6);
7740 		ocp_reg_write(tp, 0xb87e, 0xff00);
7741 		ocp_reg_write(tp, 0xb87c, 0x8fd8);
7742 		ocp_reg_write(tp, 0xb87e, 0xf600);
7743 
7744 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_USB_CFG);
7745 		ocp_data |= EN_XG_LIP | EN_G_LIP;
7746 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_USB_CFG, ocp_data);
7747 		ocp_reg_write(tp, 0xb87c, 0x813d);
7748 		ocp_reg_write(tp, 0xb87e, 0x390e);
7749 		ocp_reg_write(tp, 0xb87c, 0x814f);
7750 		ocp_reg_write(tp, 0xb87e, 0x790e);
7751 		ocp_reg_write(tp, 0xb87c, 0x80b0);
7752 		ocp_reg_write(tp, 0xb87e, 0x0f31);
7753 		data = ocp_reg_read(tp, 0xbf4c);
7754 		data |= BIT(1);
7755 		ocp_reg_write(tp, 0xbf4c, data);
7756 		data = ocp_reg_read(tp, 0xbcca);
7757 		data |= BIT(9) | BIT(8);
7758 		ocp_reg_write(tp, 0xbcca, data);
7759 		ocp_reg_write(tp, 0xb87c, 0x8141);
7760 		ocp_reg_write(tp, 0xb87e, 0x320e);
7761 		ocp_reg_write(tp, 0xb87c, 0x8153);
7762 		ocp_reg_write(tp, 0xb87e, 0x720e);
7763 		ocp_reg_write(tp, 0xb87c, 0x8529);
7764 		ocp_reg_write(tp, 0xb87e, 0x050e);
7765 		data = ocp_reg_read(tp, OCP_EEE_CFG);
7766 		data &= ~CTAP_SHORT_EN;
7767 		ocp_reg_write(tp, OCP_EEE_CFG, data);
7768 
7769 		sram_write(tp, 0x816c, 0xc4a0);
7770 		sram_write(tp, 0x8170, 0xc4a0);
7771 		sram_write(tp, 0x8174, 0x04a0);
7772 		sram_write(tp, 0x8178, 0x04a0);
7773 		sram_write(tp, 0x817c, 0x0719);
7774 		sram_write(tp, 0x8ff4, 0x0400);
7775 		sram_write(tp, 0x8ff1, 0x0404);
7776 
7777 		ocp_reg_write(tp, 0xbf4a, 0x001b);
7778 		ocp_reg_write(tp, 0xb87c, 0x8033);
7779 		ocp_reg_write(tp, 0xb87e, 0x7c13);
7780 		ocp_reg_write(tp, 0xb87c, 0x8037);
7781 		ocp_reg_write(tp, 0xb87e, 0x7c13);
7782 		ocp_reg_write(tp, 0xb87c, 0x803b);
7783 		ocp_reg_write(tp, 0xb87e, 0xfc32);
7784 		ocp_reg_write(tp, 0xb87c, 0x803f);
7785 		ocp_reg_write(tp, 0xb87e, 0x7c13);
7786 		ocp_reg_write(tp, 0xb87c, 0x8043);
7787 		ocp_reg_write(tp, 0xb87e, 0x7c13);
7788 		ocp_reg_write(tp, 0xb87c, 0x8047);
7789 		ocp_reg_write(tp, 0xb87e, 0x7c13);
7790 
7791 		ocp_reg_write(tp, 0xb87c, 0x8145);
7792 		ocp_reg_write(tp, 0xb87e, 0x370e);
7793 		ocp_reg_write(tp, 0xb87c, 0x8157);
7794 		ocp_reg_write(tp, 0xb87e, 0x770e);
7795 		ocp_reg_write(tp, 0xb87c, 0x8169);
7796 		ocp_reg_write(tp, 0xb87e, 0x0d0a);
7797 		ocp_reg_write(tp, 0xb87c, 0x817b);
7798 		ocp_reg_write(tp, 0xb87e, 0x1d0a);
7799 
7800 		data = sram_read(tp, 0x8217);
7801 		data &= ~0xff00;
7802 		data |= 0x5000;
7803 		sram_write(tp, 0x8217, data);
7804 		data = sram_read(tp, 0x821a);
7805 		data &= ~0xff00;
7806 		data |= 0x5000;
7807 		sram_write(tp, 0x821a, data);
7808 		sram_write(tp, 0x80da, 0x0403);
7809 		data = sram_read(tp, 0x80dc);
7810 		data &= ~0xff00;
7811 		data |= 0x1000;
7812 		sram_write(tp, 0x80dc, data);
7813 		sram_write(tp, 0x80b3, 0x0384);
7814 		sram_write(tp, 0x80b7, 0x2007);
7815 		data = sram_read(tp, 0x80ba);
7816 		data &= ~0xff00;
7817 		data |= 0x6c00;
7818 		sram_write(tp, 0x80ba, data);
7819 		sram_write(tp, 0x80b5, 0xf009);
7820 		data = sram_read(tp, 0x80bd);
7821 		data &= ~0xff00;
7822 		data |= 0x9f00;
7823 		sram_write(tp, 0x80bd, data);
7824 		sram_write(tp, 0x80c7, 0xf083);
7825 		sram_write(tp, 0x80dd, 0x03f0);
7826 		data = sram_read(tp, 0x80df);
7827 		data &= ~0xff00;
7828 		data |= 0x1000;
7829 		sram_write(tp, 0x80df, data);
7830 		sram_write(tp, 0x80cb, 0x2007);
7831 		data = sram_read(tp, 0x80ce);
7832 		data &= ~0xff00;
7833 		data |= 0x6c00;
7834 		sram_write(tp, 0x80ce, data);
7835 		sram_write(tp, 0x80c9, 0x8009);
7836 		data = sram_read(tp, 0x80d1);
7837 		data &= ~0xff00;
7838 		data |= 0x8000;
7839 		sram_write(tp, 0x80d1, data);
7840 		sram_write(tp, 0x80a3, 0x200a);
7841 		sram_write(tp, 0x80a5, 0xf0ad);
7842 		sram_write(tp, 0x809f, 0x6073);
7843 		sram_write(tp, 0x80a1, 0x000b);
7844 		data = sram_read(tp, 0x80a9);
7845 		data &= ~0xff00;
7846 		data |= 0xc000;
7847 		sram_write(tp, 0x80a9, data);
7848 
7849 		if (rtl_phy_patch_request(tp, true, true))
7850 			return;
7851 
7852 		data = ocp_reg_read(tp, 0xb896);
7853 		data &= ~BIT(0);
7854 		ocp_reg_write(tp, 0xb896, data);
7855 		data = ocp_reg_read(tp, 0xb892);
7856 		data &= ~0xff00;
7857 		ocp_reg_write(tp, 0xb892, data);
7858 		ocp_reg_write(tp, 0xb88e, 0xc23e);
7859 		ocp_reg_write(tp, 0xb890, 0x0000);
7860 		ocp_reg_write(tp, 0xb88e, 0xc240);
7861 		ocp_reg_write(tp, 0xb890, 0x0103);
7862 		ocp_reg_write(tp, 0xb88e, 0xc242);
7863 		ocp_reg_write(tp, 0xb890, 0x0507);
7864 		ocp_reg_write(tp, 0xb88e, 0xc244);
7865 		ocp_reg_write(tp, 0xb890, 0x090b);
7866 		ocp_reg_write(tp, 0xb88e, 0xc246);
7867 		ocp_reg_write(tp, 0xb890, 0x0c0e);
7868 		ocp_reg_write(tp, 0xb88e, 0xc248);
7869 		ocp_reg_write(tp, 0xb890, 0x1012);
7870 		ocp_reg_write(tp, 0xb88e, 0xc24a);
7871 		ocp_reg_write(tp, 0xb890, 0x1416);
7872 		data = ocp_reg_read(tp, 0xb896);
7873 		data |= BIT(0);
7874 		ocp_reg_write(tp, 0xb896, data);
7875 
7876 		rtl_phy_patch_request(tp, false, true);
7877 
7878 		data = ocp_reg_read(tp, 0xa86a);
7879 		data |= BIT(0);
7880 		ocp_reg_write(tp, 0xa86a, data);
7881 		data = ocp_reg_read(tp, 0xa6f0);
7882 		data |= BIT(0);
7883 		ocp_reg_write(tp, 0xa6f0, data);
7884 
7885 		ocp_reg_write(tp, 0xbfa0, 0xd70d);
7886 		ocp_reg_write(tp, 0xbfa2, 0x4100);
7887 		ocp_reg_write(tp, 0xbfa4, 0xe868);
7888 		ocp_reg_write(tp, 0xbfa6, 0xdc59);
7889 		ocp_reg_write(tp, 0xb54c, 0x3c18);
7890 		data = ocp_reg_read(tp, 0xbfa4);
7891 		data &= ~BIT(5);
7892 		ocp_reg_write(tp, 0xbfa4, data);
7893 		data = sram_read(tp, 0x817d);
7894 		data |= BIT(12);
7895 		sram_write(tp, 0x817d, data);
7896 		break;
7897 	case RTL_VER_13:
7898 		/* 2.5G INRX */
7899 		data = ocp_reg_read(tp, 0xac46);
7900 		data &= ~0x00f0;
7901 		data |= 0x0090;
7902 		ocp_reg_write(tp, 0xac46, data);
7903 		data = ocp_reg_read(tp, 0xad30);
7904 		data &= ~0x0003;
7905 		data |= 0x0001;
7906 		ocp_reg_write(tp, 0xad30, data);
7907 		fallthrough;
7908 	case RTL_VER_15:
7909 		/* EEE parameter */
7910 		ocp_reg_write(tp, 0xb87c, 0x80f5);
7911 		ocp_reg_write(tp, 0xb87e, 0x760e);
7912 		ocp_reg_write(tp, 0xb87c, 0x8107);
7913 		ocp_reg_write(tp, 0xb87e, 0x360e);
7914 		ocp_reg_write(tp, 0xb87c, 0x8551);
7915 		data = ocp_reg_read(tp, 0xb87e);
7916 		data &= ~0xff00;
7917 		data |= 0x0800;
7918 		ocp_reg_write(tp, 0xb87e, data);
7919 
7920 		/* ADC_PGA parameter */
7921 		data = ocp_reg_read(tp, 0xbf00);
7922 		data &= ~0xe000;
7923 		data |= 0xa000;
7924 		ocp_reg_write(tp, 0xbf00, data);
7925 		data = ocp_reg_read(tp, 0xbf46);
7926 		data &= ~0x0f00;
7927 		data |= 0x0300;
7928 		ocp_reg_write(tp, 0xbf46, data);
7929 
7930 		/* Green Table-PGA, 1G full viterbi */
7931 		sram_write(tp, 0x8044, 0x2417);
7932 		sram_write(tp, 0x804a, 0x2417);
7933 		sram_write(tp, 0x8050, 0x2417);
7934 		sram_write(tp, 0x8056, 0x2417);
7935 		sram_write(tp, 0x805c, 0x2417);
7936 		sram_write(tp, 0x8062, 0x2417);
7937 		sram_write(tp, 0x8068, 0x2417);
7938 		sram_write(tp, 0x806e, 0x2417);
7939 		sram_write(tp, 0x8074, 0x2417);
7940 		sram_write(tp, 0x807a, 0x2417);
7941 
7942 		/* XG PLL */
7943 		data = ocp_reg_read(tp, 0xbf84);
7944 		data &= ~0xe000;
7945 		data |= 0xa000;
7946 		ocp_reg_write(tp, 0xbf84, data);
7947 		break;
7948 	default:
7949 		break;
7950 	}
7951 
7952 	/* Notify the MAC when the speed is changed to force mode. */
7953 	data = ocp_reg_read(tp, OCP_INTR_EN);
7954 	data |= INTR_SPEED_FORCE;
7955 	ocp_reg_write(tp, OCP_INTR_EN, data);
7956 
7957 	if (rtl_phy_patch_request(tp, true, true))
7958 		return;
7959 
7960 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
7961 	ocp_data |= EEE_SPDWN_EN;
7962 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
7963 
7964 	data = ocp_reg_read(tp, OCP_DOWN_SPEED);
7965 	data &= ~(EN_EEE_100 | EN_EEE_1000);
7966 	data |= EN_10M_CLKDIV;
7967 	ocp_reg_write(tp, OCP_DOWN_SPEED, data);
7968 	tp->ups_info._10m_ckdiv = true;
7969 	tp->ups_info.eee_plloff_100 = false;
7970 	tp->ups_info.eee_plloff_giga = false;
7971 
7972 	data = ocp_reg_read(tp, OCP_POWER_CFG);
7973 	data &= ~EEE_CLKDIV_EN;
7974 	ocp_reg_write(tp, OCP_POWER_CFG, data);
7975 	tp->ups_info.eee_ckdiv = false;
7976 
7977 	rtl_phy_patch_request(tp, false, true);
7978 
7979 	rtl_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
7980 
7981 	data = ocp_reg_read(tp, 0xa428);
7982 	data &= ~BIT(9);
7983 	ocp_reg_write(tp, 0xa428, data);
7984 	data = ocp_reg_read(tp, 0xa5ea);
7985 	data &= ~BIT(0);
7986 	ocp_reg_write(tp, 0xa5ea, data);
7987 	tp->ups_info.lite_mode = 0;
7988 
7989 	if (tp->eee_en)
7990 		rtl_eee_enable(tp, true);
7991 
7992 	r8153_aldps_en(tp, true);
7993 	r8152b_enable_fc(tp);
7994 	r8153_u2p3en(tp, true);
7995 
7996 	set_bit(PHY_RESET, &tp->flags);
7997 }
7998 
7999 static void r8156_init(struct r8152 *tp)
8000 {
8001 	u32 ocp_data;
8002 	u16 data;
8003 	int i;
8004 
8005 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
8006 		return;
8007 
8008 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_ECM_OP);
8009 	ocp_data &= ~EN_ALL_SPEED;
8010 	ocp_write_byte(tp, MCU_TYPE_USB, USB_ECM_OP, ocp_data);
8011 
8012 	ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, 0);
8013 
8014 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_ECM_OPTION);
8015 	ocp_data |= BYPASS_MAC_RESET;
8016 	ocp_write_word(tp, MCU_TYPE_USB, USB_ECM_OPTION, ocp_data);
8017 
8018 	r8153b_u1u2en(tp, false);
8019 
8020 	for (i = 0; i < 500; i++) {
8021 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
8022 		    AUTOLOAD_DONE)
8023 			break;
8024 
8025 		msleep(20);
8026 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
8027 			return;
8028 	}
8029 
8030 	data = r8153_phy_status(tp, 0);
8031 	if (data == PHY_STAT_EXT_INIT) {
8032 		data = ocp_reg_read(tp, 0xa468);
8033 		data &= ~(BIT(3) | BIT(1));
8034 		ocp_reg_write(tp, 0xa468, data);
8035 	}
8036 
8037 	data = r8152_mdio_read(tp, MII_BMCR);
8038 	if (data & BMCR_PDOWN) {
8039 		data &= ~BMCR_PDOWN;
8040 		r8152_mdio_write(tp, MII_BMCR, data);
8041 	}
8042 
8043 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
8044 	WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
8045 
8046 	r8153_u2p3en(tp, false);
8047 
8048 	/* MSC timer = 0xfff * 8ms = 32760 ms */
8049 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
8050 
8051 	/* U1/U2/L1 idle timer. 500 us */
8052 	ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
8053 
8054 	r8153b_power_cut_en(tp, false);
8055 	r8156_ups_en(tp, false);
8056 	r8153_queue_wake(tp, false);
8057 	rtl_runtime_suspend_enable(tp, false);
8058 
8059 	if (tp->udev->speed >= USB_SPEED_SUPER)
8060 		r8153b_u1u2en(tp, true);
8061 
8062 	usb_enable_lpm(tp->udev);
8063 
8064 	r8156_mac_clk_spd(tp, true);
8065 
8066 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
8067 	ocp_data &= ~PLA_MCU_SPDWN_EN;
8068 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
8069 
8070 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
8071 	if (rtl8152_get_speed(tp) & LINK_STATUS)
8072 		ocp_data |= CUR_LINK_OK;
8073 	else
8074 		ocp_data &= ~CUR_LINK_OK;
8075 	ocp_data |= POLL_LINK_CHG;
8076 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
8077 
8078 	set_bit(GREEN_ETHERNET, &tp->flags);
8079 
8080 	/* rx aggregation */
8081 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
8082 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
8083 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
8084 
8085 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_CONFIG);
8086 	ocp_data |= ACT_ODMA;
8087 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_CONFIG, ocp_data);
8088 
8089 	r8156_mdio_force_mode(tp);
8090 	rtl_tally_reset(tp);
8091 
8092 	tp->coalesce = 15000;	/* 15 us */
8093 }
8094 
8095 static void r8156b_init(struct r8152 *tp)
8096 {
8097 	u32 ocp_data;
8098 	u16 data;
8099 	int i;
8100 
8101 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
8102 		return;
8103 
8104 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_ECM_OP);
8105 	ocp_data &= ~EN_ALL_SPEED;
8106 	ocp_write_byte(tp, MCU_TYPE_USB, USB_ECM_OP, ocp_data);
8107 
8108 	ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, 0);
8109 
8110 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_ECM_OPTION);
8111 	ocp_data |= BYPASS_MAC_RESET;
8112 	ocp_write_word(tp, MCU_TYPE_USB, USB_ECM_OPTION, ocp_data);
8113 
8114 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
8115 	ocp_data |= RX_DETECT8;
8116 	ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
8117 
8118 	r8153b_u1u2en(tp, false);
8119 
8120 	switch (tp->version) {
8121 	case RTL_VER_13:
8122 	case RTL_VER_15:
8123 		r8156b_wait_loading_flash(tp);
8124 		break;
8125 	default:
8126 		break;
8127 	}
8128 
8129 	for (i = 0; i < 500; i++) {
8130 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
8131 		    AUTOLOAD_DONE)
8132 			break;
8133 
8134 		msleep(20);
8135 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
8136 			return;
8137 	}
8138 
8139 	data = r8153_phy_status(tp, 0);
8140 	if (data == PHY_STAT_EXT_INIT) {
8141 		data = ocp_reg_read(tp, 0xa468);
8142 		data &= ~(BIT(3) | BIT(1));
8143 		ocp_reg_write(tp, 0xa468, data);
8144 
8145 		data = ocp_reg_read(tp, 0xa466);
8146 		data &= ~BIT(0);
8147 		ocp_reg_write(tp, 0xa466, data);
8148 	}
8149 
8150 	data = r8152_mdio_read(tp, MII_BMCR);
8151 	if (data & BMCR_PDOWN) {
8152 		data &= ~BMCR_PDOWN;
8153 		r8152_mdio_write(tp, MII_BMCR, data);
8154 	}
8155 
8156 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
8157 
8158 	r8153_u2p3en(tp, false);
8159 
8160 	/* MSC timer = 0xfff * 8ms = 32760 ms */
8161 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
8162 
8163 	/* U1/U2/L1 idle timer. 500 us */
8164 	ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
8165 
8166 	r8153b_power_cut_en(tp, false);
8167 	r8156_ups_en(tp, false);
8168 	r8153_queue_wake(tp, false);
8169 	rtl_runtime_suspend_enable(tp, false);
8170 
8171 	if (tp->udev->speed >= USB_SPEED_SUPER)
8172 		r8153b_u1u2en(tp, true);
8173 
8174 	usb_enable_lpm(tp->udev);
8175 
8176 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RCR);
8177 	ocp_data &= ~SLOT_EN;
8178 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
8179 
8180 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
8181 	ocp_data |= FLOW_CTRL_EN;
8182 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
8183 
8184 	/* enable fc timer and set timer to 600 ms. */
8185 	ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
8186 		       CTRL_TIMER_EN | (600 / 8));
8187 
8188 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
8189 	if (!(ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL) & DACK_DET_EN))
8190 		ocp_data |= FLOW_CTRL_PATCH_2;
8191 	ocp_data &= ~AUTO_SPEEDUP;
8192 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
8193 
8194 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
8195 	ocp_data |= FC_PATCH_TASK;
8196 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
8197 
8198 	r8156_mac_clk_spd(tp, true);
8199 
8200 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
8201 	ocp_data &= ~PLA_MCU_SPDWN_EN;
8202 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
8203 
8204 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
8205 	if (rtl8152_get_speed(tp) & LINK_STATUS)
8206 		ocp_data |= CUR_LINK_OK;
8207 	else
8208 		ocp_data &= ~CUR_LINK_OK;
8209 	ocp_data |= POLL_LINK_CHG;
8210 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
8211 
8212 	set_bit(GREEN_ETHERNET, &tp->flags);
8213 
8214 	/* rx aggregation */
8215 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
8216 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
8217 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
8218 
8219 	r8156_mdio_force_mode(tp);
8220 	rtl_tally_reset(tp);
8221 
8222 	tp->coalesce = 15000;	/* 15 us */
8223 }
8224 
8225 static bool rtl_check_vendor_ok(struct usb_interface *intf)
8226 {
8227 	struct usb_host_interface *alt = intf->cur_altsetting;
8228 	struct usb_endpoint_descriptor *in, *out, *intr;
8229 
8230 	if (usb_find_common_endpoints(alt, &in, &out, &intr, NULL) < 0) {
8231 		dev_err(&intf->dev, "Expected endpoints are not found\n");
8232 		return false;
8233 	}
8234 
8235 	/* Check Rx endpoint address */
8236 	if (usb_endpoint_num(in) != 1) {
8237 		dev_err(&intf->dev, "Invalid Rx endpoint address\n");
8238 		return false;
8239 	}
8240 
8241 	/* Check Tx endpoint address */
8242 	if (usb_endpoint_num(out) != 2) {
8243 		dev_err(&intf->dev, "Invalid Tx endpoint address\n");
8244 		return false;
8245 	}
8246 
8247 	/* Check interrupt endpoint address */
8248 	if (usb_endpoint_num(intr) != 3) {
8249 		dev_err(&intf->dev, "Invalid interrupt endpoint address\n");
8250 		return false;
8251 	}
8252 
8253 	return true;
8254 }
8255 
8256 static int rtl8152_pre_reset(struct usb_interface *intf)
8257 {
8258 	struct r8152 *tp = usb_get_intfdata(intf);
8259 	struct net_device *netdev;
8260 
8261 	if (!tp)
8262 		return 0;
8263 
8264 	netdev = tp->netdev;
8265 	if (!netif_running(netdev))
8266 		return 0;
8267 
8268 	netif_stop_queue(netdev);
8269 	tasklet_disable(&tp->tx_tl);
8270 	clear_bit(WORK_ENABLE, &tp->flags);
8271 	usb_kill_urb(tp->intr_urb);
8272 	cancel_delayed_work_sync(&tp->schedule);
8273 	napi_disable(&tp->napi);
8274 	if (netif_carrier_ok(netdev)) {
8275 		mutex_lock(&tp->control);
8276 		tp->rtl_ops.disable(tp);
8277 		mutex_unlock(&tp->control);
8278 	}
8279 
8280 	return 0;
8281 }
8282 
8283 static int rtl8152_post_reset(struct usb_interface *intf)
8284 {
8285 	struct r8152 *tp = usb_get_intfdata(intf);
8286 	struct net_device *netdev;
8287 	struct sockaddr sa;
8288 
8289 	if (!tp)
8290 		return 0;
8291 
8292 	/* reset the MAC address in case of policy change */
8293 	if (determine_ethernet_addr(tp, &sa) >= 0) {
8294 		rtnl_lock();
8295 		dev_set_mac_address (tp->netdev, &sa, NULL);
8296 		rtnl_unlock();
8297 	}
8298 
8299 	netdev = tp->netdev;
8300 	if (!netif_running(netdev))
8301 		return 0;
8302 
8303 	set_bit(WORK_ENABLE, &tp->flags);
8304 	if (netif_carrier_ok(netdev)) {
8305 		mutex_lock(&tp->control);
8306 		tp->rtl_ops.enable(tp);
8307 		rtl_start_rx(tp);
8308 		_rtl8152_set_rx_mode(netdev);
8309 		mutex_unlock(&tp->control);
8310 	}
8311 
8312 	napi_enable(&tp->napi);
8313 	tasklet_enable(&tp->tx_tl);
8314 	netif_wake_queue(netdev);
8315 	usb_submit_urb(tp->intr_urb, GFP_KERNEL);
8316 
8317 	if (!list_empty(&tp->rx_done))
8318 		napi_schedule(&tp->napi);
8319 
8320 	return 0;
8321 }
8322 
8323 static bool delay_autosuspend(struct r8152 *tp)
8324 {
8325 	bool sw_linking = !!netif_carrier_ok(tp->netdev);
8326 	bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
8327 
8328 	/* This means a linking change occurs and the driver doesn't detect it,
8329 	 * yet. If the driver has disabled tx/rx and hw is linking on, the
8330 	 * device wouldn't wake up by receiving any packet.
8331 	 */
8332 	if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
8333 		return true;
8334 
8335 	/* If the linking down is occurred by nway, the device may miss the
8336 	 * linking change event. And it wouldn't wake when linking on.
8337 	 */
8338 	if (!sw_linking && tp->rtl_ops.in_nway(tp))
8339 		return true;
8340 	else if (!skb_queue_empty(&tp->tx_queue))
8341 		return true;
8342 	else
8343 		return false;
8344 }
8345 
8346 static int rtl8152_runtime_resume(struct r8152 *tp)
8347 {
8348 	struct net_device *netdev = tp->netdev;
8349 
8350 	if (netif_running(netdev) && netdev->flags & IFF_UP) {
8351 		struct napi_struct *napi = &tp->napi;
8352 
8353 		tp->rtl_ops.autosuspend_en(tp, false);
8354 		napi_disable(napi);
8355 		set_bit(WORK_ENABLE, &tp->flags);
8356 
8357 		if (netif_carrier_ok(netdev)) {
8358 			if (rtl8152_get_speed(tp) & LINK_STATUS) {
8359 				rtl_start_rx(tp);
8360 			} else {
8361 				netif_carrier_off(netdev);
8362 				tp->rtl_ops.disable(tp);
8363 				netif_info(tp, link, netdev, "linking down\n");
8364 			}
8365 		}
8366 
8367 		napi_enable(napi);
8368 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8369 		smp_mb__after_atomic();
8370 
8371 		if (!list_empty(&tp->rx_done))
8372 			napi_schedule(&tp->napi);
8373 
8374 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
8375 	} else {
8376 		if (netdev->flags & IFF_UP)
8377 			tp->rtl_ops.autosuspend_en(tp, false);
8378 
8379 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8380 	}
8381 
8382 	return 0;
8383 }
8384 
8385 static int rtl8152_system_resume(struct r8152 *tp)
8386 {
8387 	struct net_device *netdev = tp->netdev;
8388 
8389 	netif_device_attach(netdev);
8390 
8391 	if (netif_running(netdev) && (netdev->flags & IFF_UP)) {
8392 		tp->rtl_ops.up(tp);
8393 		netif_carrier_off(netdev);
8394 		set_bit(WORK_ENABLE, &tp->flags);
8395 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
8396 	}
8397 
8398 	return 0;
8399 }
8400 
8401 static int rtl8152_runtime_suspend(struct r8152 *tp)
8402 {
8403 	struct net_device *netdev = tp->netdev;
8404 	int ret = 0;
8405 
8406 	if (!tp->rtl_ops.autosuspend_en)
8407 		return -EBUSY;
8408 
8409 	set_bit(SELECTIVE_SUSPEND, &tp->flags);
8410 	smp_mb__after_atomic();
8411 
8412 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
8413 		u32 rcr = 0;
8414 
8415 		if (netif_carrier_ok(netdev)) {
8416 			u32 ocp_data;
8417 
8418 			rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
8419 			ocp_data = rcr & ~RCR_ACPT_ALL;
8420 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
8421 			rxdy_gated_en(tp, true);
8422 			ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
8423 						 PLA_OOB_CTRL);
8424 			if (!(ocp_data & RXFIFO_EMPTY)) {
8425 				rxdy_gated_en(tp, false);
8426 				ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
8427 				clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8428 				smp_mb__after_atomic();
8429 				ret = -EBUSY;
8430 				goto out1;
8431 			}
8432 		}
8433 
8434 		clear_bit(WORK_ENABLE, &tp->flags);
8435 		usb_kill_urb(tp->intr_urb);
8436 
8437 		tp->rtl_ops.autosuspend_en(tp, true);
8438 
8439 		if (netif_carrier_ok(netdev)) {
8440 			struct napi_struct *napi = &tp->napi;
8441 
8442 			napi_disable(napi);
8443 			rtl_stop_rx(tp);
8444 			rxdy_gated_en(tp, false);
8445 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
8446 			napi_enable(napi);
8447 		}
8448 
8449 		if (delay_autosuspend(tp)) {
8450 			rtl8152_runtime_resume(tp);
8451 			ret = -EBUSY;
8452 		}
8453 	}
8454 
8455 out1:
8456 	return ret;
8457 }
8458 
8459 static int rtl8152_system_suspend(struct r8152 *tp)
8460 {
8461 	struct net_device *netdev = tp->netdev;
8462 
8463 	netif_device_detach(netdev);
8464 
8465 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
8466 		struct napi_struct *napi = &tp->napi;
8467 
8468 		clear_bit(WORK_ENABLE, &tp->flags);
8469 		usb_kill_urb(tp->intr_urb);
8470 		tasklet_disable(&tp->tx_tl);
8471 		napi_disable(napi);
8472 		cancel_delayed_work_sync(&tp->schedule);
8473 		tp->rtl_ops.down(tp);
8474 		napi_enable(napi);
8475 		tasklet_enable(&tp->tx_tl);
8476 	}
8477 
8478 	return 0;
8479 }
8480 
8481 static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
8482 {
8483 	struct r8152 *tp = usb_get_intfdata(intf);
8484 	int ret;
8485 
8486 	mutex_lock(&tp->control);
8487 
8488 	if (PMSG_IS_AUTO(message))
8489 		ret = rtl8152_runtime_suspend(tp);
8490 	else
8491 		ret = rtl8152_system_suspend(tp);
8492 
8493 	mutex_unlock(&tp->control);
8494 
8495 	return ret;
8496 }
8497 
8498 static int rtl8152_resume(struct usb_interface *intf)
8499 {
8500 	struct r8152 *tp = usb_get_intfdata(intf);
8501 	int ret;
8502 
8503 	mutex_lock(&tp->control);
8504 
8505 	rtl_reset_ocp_base(tp);
8506 
8507 	if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
8508 		ret = rtl8152_runtime_resume(tp);
8509 	else
8510 		ret = rtl8152_system_resume(tp);
8511 
8512 	mutex_unlock(&tp->control);
8513 
8514 	return ret;
8515 }
8516 
8517 static int rtl8152_reset_resume(struct usb_interface *intf)
8518 {
8519 	struct r8152 *tp = usb_get_intfdata(intf);
8520 
8521 	clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8522 	rtl_reset_ocp_base(tp);
8523 	tp->rtl_ops.init(tp);
8524 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
8525 	set_ethernet_addr(tp, true);
8526 	return rtl8152_resume(intf);
8527 }
8528 
8529 static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8530 {
8531 	struct r8152 *tp = netdev_priv(dev);
8532 
8533 	if (usb_autopm_get_interface(tp->intf) < 0)
8534 		return;
8535 
8536 	if (!rtl_can_wakeup(tp)) {
8537 		wol->supported = 0;
8538 		wol->wolopts = 0;
8539 	} else {
8540 		mutex_lock(&tp->control);
8541 		wol->supported = WAKE_ANY;
8542 		wol->wolopts = __rtl_get_wol(tp);
8543 		mutex_unlock(&tp->control);
8544 	}
8545 
8546 	usb_autopm_put_interface(tp->intf);
8547 }
8548 
8549 static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8550 {
8551 	struct r8152 *tp = netdev_priv(dev);
8552 	int ret;
8553 
8554 	if (!rtl_can_wakeup(tp))
8555 		return -EOPNOTSUPP;
8556 
8557 	if (wol->wolopts & ~WAKE_ANY)
8558 		return -EINVAL;
8559 
8560 	ret = usb_autopm_get_interface(tp->intf);
8561 	if (ret < 0)
8562 		goto out_set_wol;
8563 
8564 	mutex_lock(&tp->control);
8565 
8566 	__rtl_set_wol(tp, wol->wolopts);
8567 	tp->saved_wolopts = wol->wolopts & WAKE_ANY;
8568 
8569 	mutex_unlock(&tp->control);
8570 
8571 	usb_autopm_put_interface(tp->intf);
8572 
8573 out_set_wol:
8574 	return ret;
8575 }
8576 
8577 static u32 rtl8152_get_msglevel(struct net_device *dev)
8578 {
8579 	struct r8152 *tp = netdev_priv(dev);
8580 
8581 	return tp->msg_enable;
8582 }
8583 
8584 static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
8585 {
8586 	struct r8152 *tp = netdev_priv(dev);
8587 
8588 	tp->msg_enable = value;
8589 }
8590 
8591 static void rtl8152_get_drvinfo(struct net_device *netdev,
8592 				struct ethtool_drvinfo *info)
8593 {
8594 	struct r8152 *tp = netdev_priv(netdev);
8595 
8596 	strscpy(info->driver, MODULENAME, sizeof(info->driver));
8597 	strscpy(info->version, DRIVER_VERSION, sizeof(info->version));
8598 	usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
8599 	if (!IS_ERR_OR_NULL(tp->rtl_fw.fw))
8600 		strscpy(info->fw_version, tp->rtl_fw.version,
8601 			sizeof(info->fw_version));
8602 }
8603 
8604 static
8605 int rtl8152_get_link_ksettings(struct net_device *netdev,
8606 			       struct ethtool_link_ksettings *cmd)
8607 {
8608 	struct r8152 *tp = netdev_priv(netdev);
8609 	int ret;
8610 
8611 	if (!tp->mii.mdio_read)
8612 		return -EOPNOTSUPP;
8613 
8614 	ret = usb_autopm_get_interface(tp->intf);
8615 	if (ret < 0)
8616 		goto out;
8617 
8618 	mutex_lock(&tp->control);
8619 
8620 	mii_ethtool_get_link_ksettings(&tp->mii, cmd);
8621 
8622 	linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8623 			 cmd->link_modes.supported, tp->support_2500full);
8624 
8625 	if (tp->support_2500full) {
8626 		linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8627 				 cmd->link_modes.advertising,
8628 				 ocp_reg_read(tp, OCP_10GBT_CTRL) & MDIO_AN_10GBT_CTRL_ADV2_5G);
8629 
8630 		linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8631 				 cmd->link_modes.lp_advertising,
8632 				 ocp_reg_read(tp, OCP_10GBT_STAT) & MDIO_AN_10GBT_STAT_LP2_5G);
8633 
8634 		if (is_speed_2500(rtl8152_get_speed(tp)))
8635 			cmd->base.speed = SPEED_2500;
8636 	}
8637 
8638 	mutex_unlock(&tp->control);
8639 
8640 	usb_autopm_put_interface(tp->intf);
8641 
8642 out:
8643 	return ret;
8644 }
8645 
8646 static int rtl8152_set_link_ksettings(struct net_device *dev,
8647 				      const struct ethtool_link_ksettings *cmd)
8648 {
8649 	struct r8152 *tp = netdev_priv(dev);
8650 	u32 advertising = 0;
8651 	int ret;
8652 
8653 	ret = usb_autopm_get_interface(tp->intf);
8654 	if (ret < 0)
8655 		goto out;
8656 
8657 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
8658 		     cmd->link_modes.advertising))
8659 		advertising |= RTL_ADVERTISED_10_HALF;
8660 
8661 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
8662 		     cmd->link_modes.advertising))
8663 		advertising |= RTL_ADVERTISED_10_FULL;
8664 
8665 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
8666 		     cmd->link_modes.advertising))
8667 		advertising |= RTL_ADVERTISED_100_HALF;
8668 
8669 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
8670 		     cmd->link_modes.advertising))
8671 		advertising |= RTL_ADVERTISED_100_FULL;
8672 
8673 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
8674 		     cmd->link_modes.advertising))
8675 		advertising |= RTL_ADVERTISED_1000_HALF;
8676 
8677 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
8678 		     cmd->link_modes.advertising))
8679 		advertising |= RTL_ADVERTISED_1000_FULL;
8680 
8681 	if (test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8682 		     cmd->link_modes.advertising))
8683 		advertising |= RTL_ADVERTISED_2500_FULL;
8684 
8685 	mutex_lock(&tp->control);
8686 
8687 	ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
8688 				cmd->base.duplex, advertising);
8689 	if (!ret) {
8690 		tp->autoneg = cmd->base.autoneg;
8691 		tp->speed = cmd->base.speed;
8692 		tp->duplex = cmd->base.duplex;
8693 		tp->advertising = advertising;
8694 	}
8695 
8696 	mutex_unlock(&tp->control);
8697 
8698 	usb_autopm_put_interface(tp->intf);
8699 
8700 out:
8701 	return ret;
8702 }
8703 
8704 static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
8705 	"tx_packets",
8706 	"rx_packets",
8707 	"tx_errors",
8708 	"rx_errors",
8709 	"rx_missed",
8710 	"align_errors",
8711 	"tx_single_collisions",
8712 	"tx_multi_collisions",
8713 	"rx_unicast",
8714 	"rx_broadcast",
8715 	"rx_multicast",
8716 	"tx_aborted",
8717 	"tx_underrun",
8718 };
8719 
8720 static int rtl8152_get_sset_count(struct net_device *dev, int sset)
8721 {
8722 	switch (sset) {
8723 	case ETH_SS_STATS:
8724 		return ARRAY_SIZE(rtl8152_gstrings);
8725 	default:
8726 		return -EOPNOTSUPP;
8727 	}
8728 }
8729 
8730 static void rtl8152_get_ethtool_stats(struct net_device *dev,
8731 				      struct ethtool_stats *stats, u64 *data)
8732 {
8733 	struct r8152 *tp = netdev_priv(dev);
8734 	struct tally_counter tally;
8735 
8736 	if (usb_autopm_get_interface(tp->intf) < 0)
8737 		return;
8738 
8739 	generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
8740 
8741 	usb_autopm_put_interface(tp->intf);
8742 
8743 	data[0] = le64_to_cpu(tally.tx_packets);
8744 	data[1] = le64_to_cpu(tally.rx_packets);
8745 	data[2] = le64_to_cpu(tally.tx_errors);
8746 	data[3] = le32_to_cpu(tally.rx_errors);
8747 	data[4] = le16_to_cpu(tally.rx_missed);
8748 	data[5] = le16_to_cpu(tally.align_errors);
8749 	data[6] = le32_to_cpu(tally.tx_one_collision);
8750 	data[7] = le32_to_cpu(tally.tx_multi_collision);
8751 	data[8] = le64_to_cpu(tally.rx_unicast);
8752 	data[9] = le64_to_cpu(tally.rx_broadcast);
8753 	data[10] = le32_to_cpu(tally.rx_multicast);
8754 	data[11] = le16_to_cpu(tally.tx_aborted);
8755 	data[12] = le16_to_cpu(tally.tx_underrun);
8756 }
8757 
8758 static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
8759 {
8760 	switch (stringset) {
8761 	case ETH_SS_STATS:
8762 		memcpy(data, rtl8152_gstrings, sizeof(rtl8152_gstrings));
8763 		break;
8764 	}
8765 }
8766 
8767 static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
8768 {
8769 	u32 lp, adv, supported = 0;
8770 	u16 val;
8771 
8772 	val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
8773 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
8774 
8775 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
8776 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
8777 
8778 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
8779 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
8780 
8781 	eee->eee_enabled = tp->eee_en;
8782 	eee->eee_active = !!(supported & adv & lp);
8783 	eee->supported = supported;
8784 	eee->advertised = tp->eee_adv;
8785 	eee->lp_advertised = lp;
8786 
8787 	return 0;
8788 }
8789 
8790 static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
8791 {
8792 	u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
8793 
8794 	tp->eee_en = eee->eee_enabled;
8795 	tp->eee_adv = val;
8796 
8797 	rtl_eee_enable(tp, tp->eee_en);
8798 
8799 	return 0;
8800 }
8801 
8802 static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
8803 {
8804 	u32 lp, adv, supported = 0;
8805 	u16 val;
8806 
8807 	val = ocp_reg_read(tp, OCP_EEE_ABLE);
8808 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
8809 
8810 	val = ocp_reg_read(tp, OCP_EEE_ADV);
8811 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
8812 
8813 	val = ocp_reg_read(tp, OCP_EEE_LPABLE);
8814 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
8815 
8816 	eee->eee_enabled = tp->eee_en;
8817 	eee->eee_active = !!(supported & adv & lp);
8818 	eee->supported = supported;
8819 	eee->advertised = tp->eee_adv;
8820 	eee->lp_advertised = lp;
8821 
8822 	return 0;
8823 }
8824 
8825 static int
8826 rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
8827 {
8828 	struct r8152 *tp = netdev_priv(net);
8829 	int ret;
8830 
8831 	if (!tp->rtl_ops.eee_get) {
8832 		ret = -EOPNOTSUPP;
8833 		goto out;
8834 	}
8835 
8836 	ret = usb_autopm_get_interface(tp->intf);
8837 	if (ret < 0)
8838 		goto out;
8839 
8840 	mutex_lock(&tp->control);
8841 
8842 	ret = tp->rtl_ops.eee_get(tp, edata);
8843 
8844 	mutex_unlock(&tp->control);
8845 
8846 	usb_autopm_put_interface(tp->intf);
8847 
8848 out:
8849 	return ret;
8850 }
8851 
8852 static int
8853 rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
8854 {
8855 	struct r8152 *tp = netdev_priv(net);
8856 	int ret;
8857 
8858 	if (!tp->rtl_ops.eee_set) {
8859 		ret = -EOPNOTSUPP;
8860 		goto out;
8861 	}
8862 
8863 	ret = usb_autopm_get_interface(tp->intf);
8864 	if (ret < 0)
8865 		goto out;
8866 
8867 	mutex_lock(&tp->control);
8868 
8869 	ret = tp->rtl_ops.eee_set(tp, edata);
8870 	if (!ret)
8871 		ret = mii_nway_restart(&tp->mii);
8872 
8873 	mutex_unlock(&tp->control);
8874 
8875 	usb_autopm_put_interface(tp->intf);
8876 
8877 out:
8878 	return ret;
8879 }
8880 
8881 static int rtl8152_nway_reset(struct net_device *dev)
8882 {
8883 	struct r8152 *tp = netdev_priv(dev);
8884 	int ret;
8885 
8886 	ret = usb_autopm_get_interface(tp->intf);
8887 	if (ret < 0)
8888 		goto out;
8889 
8890 	mutex_lock(&tp->control);
8891 
8892 	ret = mii_nway_restart(&tp->mii);
8893 
8894 	mutex_unlock(&tp->control);
8895 
8896 	usb_autopm_put_interface(tp->intf);
8897 
8898 out:
8899 	return ret;
8900 }
8901 
8902 static int rtl8152_get_coalesce(struct net_device *netdev,
8903 				struct ethtool_coalesce *coalesce,
8904 				struct kernel_ethtool_coalesce *kernel_coal,
8905 				struct netlink_ext_ack *extack)
8906 {
8907 	struct r8152 *tp = netdev_priv(netdev);
8908 
8909 	switch (tp->version) {
8910 	case RTL_VER_01:
8911 	case RTL_VER_02:
8912 	case RTL_VER_07:
8913 		return -EOPNOTSUPP;
8914 	default:
8915 		break;
8916 	}
8917 
8918 	coalesce->rx_coalesce_usecs = tp->coalesce;
8919 
8920 	return 0;
8921 }
8922 
8923 static int rtl8152_set_coalesce(struct net_device *netdev,
8924 				struct ethtool_coalesce *coalesce,
8925 				struct kernel_ethtool_coalesce *kernel_coal,
8926 				struct netlink_ext_ack *extack)
8927 {
8928 	struct r8152 *tp = netdev_priv(netdev);
8929 	int ret;
8930 
8931 	switch (tp->version) {
8932 	case RTL_VER_01:
8933 	case RTL_VER_02:
8934 	case RTL_VER_07:
8935 		return -EOPNOTSUPP;
8936 	default:
8937 		break;
8938 	}
8939 
8940 	if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
8941 		return -EINVAL;
8942 
8943 	ret = usb_autopm_get_interface(tp->intf);
8944 	if (ret < 0)
8945 		return ret;
8946 
8947 	mutex_lock(&tp->control);
8948 
8949 	if (tp->coalesce != coalesce->rx_coalesce_usecs) {
8950 		tp->coalesce = coalesce->rx_coalesce_usecs;
8951 
8952 		if (netif_running(netdev) && netif_carrier_ok(netdev)) {
8953 			netif_stop_queue(netdev);
8954 			napi_disable(&tp->napi);
8955 			tp->rtl_ops.disable(tp);
8956 			tp->rtl_ops.enable(tp);
8957 			rtl_start_rx(tp);
8958 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
8959 			_rtl8152_set_rx_mode(netdev);
8960 			napi_enable(&tp->napi);
8961 			netif_wake_queue(netdev);
8962 		}
8963 	}
8964 
8965 	mutex_unlock(&tp->control);
8966 
8967 	usb_autopm_put_interface(tp->intf);
8968 
8969 	return ret;
8970 }
8971 
8972 static int rtl8152_get_tunable(struct net_device *netdev,
8973 			       const struct ethtool_tunable *tunable, void *d)
8974 {
8975 	struct r8152 *tp = netdev_priv(netdev);
8976 
8977 	switch (tunable->id) {
8978 	case ETHTOOL_RX_COPYBREAK:
8979 		*(u32 *)d = tp->rx_copybreak;
8980 		break;
8981 	default:
8982 		return -EOPNOTSUPP;
8983 	}
8984 
8985 	return 0;
8986 }
8987 
8988 static int rtl8152_set_tunable(struct net_device *netdev,
8989 			       const struct ethtool_tunable *tunable,
8990 			       const void *d)
8991 {
8992 	struct r8152 *tp = netdev_priv(netdev);
8993 	u32 val;
8994 
8995 	switch (tunable->id) {
8996 	case ETHTOOL_RX_COPYBREAK:
8997 		val = *(u32 *)d;
8998 		if (val < ETH_ZLEN) {
8999 			netif_err(tp, rx_err, netdev,
9000 				  "Invalid rx copy break value\n");
9001 			return -EINVAL;
9002 		}
9003 
9004 		if (tp->rx_copybreak != val) {
9005 			if (netdev->flags & IFF_UP) {
9006 				mutex_lock(&tp->control);
9007 				napi_disable(&tp->napi);
9008 				tp->rx_copybreak = val;
9009 				napi_enable(&tp->napi);
9010 				mutex_unlock(&tp->control);
9011 			} else {
9012 				tp->rx_copybreak = val;
9013 			}
9014 		}
9015 		break;
9016 	default:
9017 		return -EOPNOTSUPP;
9018 	}
9019 
9020 	return 0;
9021 }
9022 
9023 static void rtl8152_get_ringparam(struct net_device *netdev,
9024 				  struct ethtool_ringparam *ring,
9025 				  struct kernel_ethtool_ringparam *kernel_ring,
9026 				  struct netlink_ext_ack *extack)
9027 {
9028 	struct r8152 *tp = netdev_priv(netdev);
9029 
9030 	ring->rx_max_pending = RTL8152_RX_MAX_PENDING;
9031 	ring->rx_pending = tp->rx_pending;
9032 }
9033 
9034 static int rtl8152_set_ringparam(struct net_device *netdev,
9035 				 struct ethtool_ringparam *ring,
9036 				 struct kernel_ethtool_ringparam *kernel_ring,
9037 				 struct netlink_ext_ack *extack)
9038 {
9039 	struct r8152 *tp = netdev_priv(netdev);
9040 
9041 	if (ring->rx_pending < (RTL8152_MAX_RX * 2))
9042 		return -EINVAL;
9043 
9044 	if (tp->rx_pending != ring->rx_pending) {
9045 		if (netdev->flags & IFF_UP) {
9046 			mutex_lock(&tp->control);
9047 			napi_disable(&tp->napi);
9048 			tp->rx_pending = ring->rx_pending;
9049 			napi_enable(&tp->napi);
9050 			mutex_unlock(&tp->control);
9051 		} else {
9052 			tp->rx_pending = ring->rx_pending;
9053 		}
9054 	}
9055 
9056 	return 0;
9057 }
9058 
9059 static void rtl8152_get_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
9060 {
9061 	struct r8152 *tp = netdev_priv(netdev);
9062 	u16 bmcr, lcladv, rmtadv;
9063 	u8 cap;
9064 
9065 	if (usb_autopm_get_interface(tp->intf) < 0)
9066 		return;
9067 
9068 	mutex_lock(&tp->control);
9069 
9070 	bmcr = r8152_mdio_read(tp, MII_BMCR);
9071 	lcladv = r8152_mdio_read(tp, MII_ADVERTISE);
9072 	rmtadv = r8152_mdio_read(tp, MII_LPA);
9073 
9074 	mutex_unlock(&tp->control);
9075 
9076 	usb_autopm_put_interface(tp->intf);
9077 
9078 	if (!(bmcr & BMCR_ANENABLE)) {
9079 		pause->autoneg = 0;
9080 		pause->rx_pause = 0;
9081 		pause->tx_pause = 0;
9082 		return;
9083 	}
9084 
9085 	pause->autoneg = 1;
9086 
9087 	cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
9088 
9089 	if (cap & FLOW_CTRL_RX)
9090 		pause->rx_pause = 1;
9091 
9092 	if (cap & FLOW_CTRL_TX)
9093 		pause->tx_pause = 1;
9094 }
9095 
9096 static int rtl8152_set_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
9097 {
9098 	struct r8152 *tp = netdev_priv(netdev);
9099 	u16 old, new1;
9100 	u8 cap = 0;
9101 	int ret;
9102 
9103 	ret = usb_autopm_get_interface(tp->intf);
9104 	if (ret < 0)
9105 		return ret;
9106 
9107 	mutex_lock(&tp->control);
9108 
9109 	if (pause->autoneg && !(r8152_mdio_read(tp, MII_BMCR) & BMCR_ANENABLE)) {
9110 		ret = -EINVAL;
9111 		goto out;
9112 	}
9113 
9114 	if (pause->rx_pause)
9115 		cap |= FLOW_CTRL_RX;
9116 
9117 	if (pause->tx_pause)
9118 		cap |= FLOW_CTRL_TX;
9119 
9120 	old = r8152_mdio_read(tp, MII_ADVERTISE);
9121 	new1 = (old & ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) | mii_advertise_flowctrl(cap);
9122 	if (old != new1)
9123 		r8152_mdio_write(tp, MII_ADVERTISE, new1);
9124 
9125 out:
9126 	mutex_unlock(&tp->control);
9127 	usb_autopm_put_interface(tp->intf);
9128 
9129 	return ret;
9130 }
9131 
9132 static const struct ethtool_ops ops = {
9133 	.supported_coalesce_params = ETHTOOL_COALESCE_USECS,
9134 	.get_drvinfo = rtl8152_get_drvinfo,
9135 	.get_link = ethtool_op_get_link,
9136 	.nway_reset = rtl8152_nway_reset,
9137 	.get_msglevel = rtl8152_get_msglevel,
9138 	.set_msglevel = rtl8152_set_msglevel,
9139 	.get_wol = rtl8152_get_wol,
9140 	.set_wol = rtl8152_set_wol,
9141 	.get_strings = rtl8152_get_strings,
9142 	.get_sset_count = rtl8152_get_sset_count,
9143 	.get_ethtool_stats = rtl8152_get_ethtool_stats,
9144 	.get_coalesce = rtl8152_get_coalesce,
9145 	.set_coalesce = rtl8152_set_coalesce,
9146 	.get_eee = rtl_ethtool_get_eee,
9147 	.set_eee = rtl_ethtool_set_eee,
9148 	.get_link_ksettings = rtl8152_get_link_ksettings,
9149 	.set_link_ksettings = rtl8152_set_link_ksettings,
9150 	.get_tunable = rtl8152_get_tunable,
9151 	.set_tunable = rtl8152_set_tunable,
9152 	.get_ringparam = rtl8152_get_ringparam,
9153 	.set_ringparam = rtl8152_set_ringparam,
9154 	.get_pauseparam = rtl8152_get_pauseparam,
9155 	.set_pauseparam = rtl8152_set_pauseparam,
9156 };
9157 
9158 static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
9159 {
9160 	struct r8152 *tp = netdev_priv(netdev);
9161 	struct mii_ioctl_data *data = if_mii(rq);
9162 	int res;
9163 
9164 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
9165 		return -ENODEV;
9166 
9167 	res = usb_autopm_get_interface(tp->intf);
9168 	if (res < 0)
9169 		goto out;
9170 
9171 	switch (cmd) {
9172 	case SIOCGMIIPHY:
9173 		data->phy_id = R8152_PHY_ID; /* Internal PHY */
9174 		break;
9175 
9176 	case SIOCGMIIREG:
9177 		mutex_lock(&tp->control);
9178 		data->val_out = r8152_mdio_read(tp, data->reg_num);
9179 		mutex_unlock(&tp->control);
9180 		break;
9181 
9182 	case SIOCSMIIREG:
9183 		if (!capable(CAP_NET_ADMIN)) {
9184 			res = -EPERM;
9185 			break;
9186 		}
9187 		mutex_lock(&tp->control);
9188 		r8152_mdio_write(tp, data->reg_num, data->val_in);
9189 		mutex_unlock(&tp->control);
9190 		break;
9191 
9192 	default:
9193 		res = -EOPNOTSUPP;
9194 	}
9195 
9196 	usb_autopm_put_interface(tp->intf);
9197 
9198 out:
9199 	return res;
9200 }
9201 
9202 static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
9203 {
9204 	struct r8152 *tp = netdev_priv(dev);
9205 	int ret;
9206 
9207 	switch (tp->version) {
9208 	case RTL_VER_01:
9209 	case RTL_VER_02:
9210 	case RTL_VER_07:
9211 		dev->mtu = new_mtu;
9212 		return 0;
9213 	default:
9214 		break;
9215 	}
9216 
9217 	ret = usb_autopm_get_interface(tp->intf);
9218 	if (ret < 0)
9219 		return ret;
9220 
9221 	mutex_lock(&tp->control);
9222 
9223 	dev->mtu = new_mtu;
9224 
9225 	if (netif_running(dev)) {
9226 		if (tp->rtl_ops.change_mtu)
9227 			tp->rtl_ops.change_mtu(tp);
9228 
9229 		if (netif_carrier_ok(dev)) {
9230 			netif_stop_queue(dev);
9231 			napi_disable(&tp->napi);
9232 			tasklet_disable(&tp->tx_tl);
9233 			tp->rtl_ops.disable(tp);
9234 			tp->rtl_ops.enable(tp);
9235 			rtl_start_rx(tp);
9236 			tasklet_enable(&tp->tx_tl);
9237 			napi_enable(&tp->napi);
9238 			rtl8152_set_rx_mode(dev);
9239 			netif_wake_queue(dev);
9240 		}
9241 	}
9242 
9243 	mutex_unlock(&tp->control);
9244 
9245 	usb_autopm_put_interface(tp->intf);
9246 
9247 	return ret;
9248 }
9249 
9250 static const struct net_device_ops rtl8152_netdev_ops = {
9251 	.ndo_open		= rtl8152_open,
9252 	.ndo_stop		= rtl8152_close,
9253 	.ndo_eth_ioctl		= rtl8152_ioctl,
9254 	.ndo_start_xmit		= rtl8152_start_xmit,
9255 	.ndo_tx_timeout		= rtl8152_tx_timeout,
9256 	.ndo_set_features	= rtl8152_set_features,
9257 	.ndo_set_rx_mode	= rtl8152_set_rx_mode,
9258 	.ndo_set_mac_address	= rtl8152_set_mac_address,
9259 	.ndo_change_mtu		= rtl8152_change_mtu,
9260 	.ndo_validate_addr	= eth_validate_addr,
9261 	.ndo_features_check	= rtl8152_features_check,
9262 };
9263 
9264 static void rtl8152_unload(struct r8152 *tp)
9265 {
9266 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
9267 		return;
9268 
9269 	if (tp->version != RTL_VER_01)
9270 		r8152_power_cut_en(tp, true);
9271 }
9272 
9273 static void rtl8153_unload(struct r8152 *tp)
9274 {
9275 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
9276 		return;
9277 
9278 	r8153_power_cut_en(tp, false);
9279 }
9280 
9281 static void rtl8153b_unload(struct r8152 *tp)
9282 {
9283 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
9284 		return;
9285 
9286 	r8153b_power_cut_en(tp, false);
9287 }
9288 
9289 static int rtl_ops_init(struct r8152 *tp)
9290 {
9291 	struct rtl_ops *ops = &tp->rtl_ops;
9292 	int ret = 0;
9293 
9294 	switch (tp->version) {
9295 	case RTL_VER_01:
9296 	case RTL_VER_02:
9297 	case RTL_VER_07:
9298 		ops->init		= r8152b_init;
9299 		ops->enable		= rtl8152_enable;
9300 		ops->disable		= rtl8152_disable;
9301 		ops->up			= rtl8152_up;
9302 		ops->down		= rtl8152_down;
9303 		ops->unload		= rtl8152_unload;
9304 		ops->eee_get		= r8152_get_eee;
9305 		ops->eee_set		= r8152_set_eee;
9306 		ops->in_nway		= rtl8152_in_nway;
9307 		ops->hw_phy_cfg		= r8152b_hw_phy_cfg;
9308 		ops->autosuspend_en	= rtl_runtime_suspend_enable;
9309 		tp->rx_buf_sz		= 16 * 1024;
9310 		tp->eee_en		= true;
9311 		tp->eee_adv		= MDIO_EEE_100TX;
9312 		break;
9313 
9314 	case RTL_VER_03:
9315 	case RTL_VER_04:
9316 	case RTL_VER_05:
9317 	case RTL_VER_06:
9318 		ops->init		= r8153_init;
9319 		ops->enable		= rtl8153_enable;
9320 		ops->disable		= rtl8153_disable;
9321 		ops->up			= rtl8153_up;
9322 		ops->down		= rtl8153_down;
9323 		ops->unload		= rtl8153_unload;
9324 		ops->eee_get		= r8153_get_eee;
9325 		ops->eee_set		= r8152_set_eee;
9326 		ops->in_nway		= rtl8153_in_nway;
9327 		ops->hw_phy_cfg		= r8153_hw_phy_cfg;
9328 		ops->autosuspend_en	= rtl8153_runtime_enable;
9329 		ops->change_mtu		= rtl8153_change_mtu;
9330 		if (tp->udev->speed < USB_SPEED_SUPER)
9331 			tp->rx_buf_sz	= 16 * 1024;
9332 		else
9333 			tp->rx_buf_sz	= 32 * 1024;
9334 		tp->eee_en		= true;
9335 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
9336 		break;
9337 
9338 	case RTL_VER_08:
9339 	case RTL_VER_09:
9340 		ops->init		= r8153b_init;
9341 		ops->enable		= rtl8153_enable;
9342 		ops->disable		= rtl8153_disable;
9343 		ops->up			= rtl8153b_up;
9344 		ops->down		= rtl8153b_down;
9345 		ops->unload		= rtl8153b_unload;
9346 		ops->eee_get		= r8153_get_eee;
9347 		ops->eee_set		= r8152_set_eee;
9348 		ops->in_nway		= rtl8153_in_nway;
9349 		ops->hw_phy_cfg		= r8153b_hw_phy_cfg;
9350 		ops->autosuspend_en	= rtl8153b_runtime_enable;
9351 		ops->change_mtu		= rtl8153_change_mtu;
9352 		tp->rx_buf_sz		= 32 * 1024;
9353 		tp->eee_en		= true;
9354 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
9355 		break;
9356 
9357 	case RTL_VER_11:
9358 		tp->eee_en		= true;
9359 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
9360 		fallthrough;
9361 	case RTL_VER_10:
9362 		ops->init		= r8156_init;
9363 		ops->enable		= rtl8156_enable;
9364 		ops->disable		= rtl8156_disable;
9365 		ops->up			= rtl8156_up;
9366 		ops->down		= rtl8156_down;
9367 		ops->unload		= rtl8153_unload;
9368 		ops->eee_get		= r8153_get_eee;
9369 		ops->eee_set		= r8152_set_eee;
9370 		ops->in_nway		= rtl8153_in_nway;
9371 		ops->hw_phy_cfg		= r8156_hw_phy_cfg;
9372 		ops->autosuspend_en	= rtl8156_runtime_enable;
9373 		ops->change_mtu		= rtl8156_change_mtu;
9374 		tp->rx_buf_sz		= 48 * 1024;
9375 		tp->support_2500full	= 1;
9376 		break;
9377 
9378 	case RTL_VER_12:
9379 	case RTL_VER_13:
9380 		tp->support_2500full	= 1;
9381 		fallthrough;
9382 	case RTL_VER_15:
9383 		tp->eee_en		= true;
9384 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
9385 		ops->init		= r8156b_init;
9386 		ops->enable		= rtl8156b_enable;
9387 		ops->disable		= rtl8153_disable;
9388 		ops->up			= rtl8156_up;
9389 		ops->down		= rtl8156_down;
9390 		ops->unload		= rtl8153_unload;
9391 		ops->eee_get		= r8153_get_eee;
9392 		ops->eee_set		= r8152_set_eee;
9393 		ops->in_nway		= rtl8153_in_nway;
9394 		ops->hw_phy_cfg		= r8156b_hw_phy_cfg;
9395 		ops->autosuspend_en	= rtl8156_runtime_enable;
9396 		ops->change_mtu		= rtl8156_change_mtu;
9397 		tp->rx_buf_sz		= 48 * 1024;
9398 		break;
9399 
9400 	case RTL_VER_14:
9401 		ops->init		= r8153c_init;
9402 		ops->enable		= rtl8153_enable;
9403 		ops->disable		= rtl8153_disable;
9404 		ops->up			= rtl8153c_up;
9405 		ops->down		= rtl8153b_down;
9406 		ops->unload		= rtl8153_unload;
9407 		ops->eee_get		= r8153_get_eee;
9408 		ops->eee_set		= r8152_set_eee;
9409 		ops->in_nway		= rtl8153_in_nway;
9410 		ops->hw_phy_cfg		= r8153c_hw_phy_cfg;
9411 		ops->autosuspend_en	= rtl8153c_runtime_enable;
9412 		ops->change_mtu		= rtl8153c_change_mtu;
9413 		tp->rx_buf_sz		= 32 * 1024;
9414 		tp->eee_en		= true;
9415 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
9416 		break;
9417 
9418 	default:
9419 		ret = -ENODEV;
9420 		dev_err(&tp->intf->dev, "Unknown Device\n");
9421 		break;
9422 	}
9423 
9424 	return ret;
9425 }
9426 
9427 #define FIRMWARE_8153A_2	"rtl_nic/rtl8153a-2.fw"
9428 #define FIRMWARE_8153A_3	"rtl_nic/rtl8153a-3.fw"
9429 #define FIRMWARE_8153A_4	"rtl_nic/rtl8153a-4.fw"
9430 #define FIRMWARE_8153B_2	"rtl_nic/rtl8153b-2.fw"
9431 #define FIRMWARE_8153C_1	"rtl_nic/rtl8153c-1.fw"
9432 #define FIRMWARE_8156A_2	"rtl_nic/rtl8156a-2.fw"
9433 #define FIRMWARE_8156B_2	"rtl_nic/rtl8156b-2.fw"
9434 
9435 MODULE_FIRMWARE(FIRMWARE_8153A_2);
9436 MODULE_FIRMWARE(FIRMWARE_8153A_3);
9437 MODULE_FIRMWARE(FIRMWARE_8153A_4);
9438 MODULE_FIRMWARE(FIRMWARE_8153B_2);
9439 MODULE_FIRMWARE(FIRMWARE_8153C_1);
9440 MODULE_FIRMWARE(FIRMWARE_8156A_2);
9441 MODULE_FIRMWARE(FIRMWARE_8156B_2);
9442 
9443 static int rtl_fw_init(struct r8152 *tp)
9444 {
9445 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
9446 
9447 	switch (tp->version) {
9448 	case RTL_VER_04:
9449 		rtl_fw->fw_name		= FIRMWARE_8153A_2;
9450 		rtl_fw->pre_fw		= r8153_pre_firmware_1;
9451 		rtl_fw->post_fw		= r8153_post_firmware_1;
9452 		break;
9453 	case RTL_VER_05:
9454 		rtl_fw->fw_name		= FIRMWARE_8153A_3;
9455 		rtl_fw->pre_fw		= r8153_pre_firmware_2;
9456 		rtl_fw->post_fw		= r8153_post_firmware_2;
9457 		break;
9458 	case RTL_VER_06:
9459 		rtl_fw->fw_name		= FIRMWARE_8153A_4;
9460 		rtl_fw->post_fw		= r8153_post_firmware_3;
9461 		break;
9462 	case RTL_VER_09:
9463 		rtl_fw->fw_name		= FIRMWARE_8153B_2;
9464 		rtl_fw->pre_fw		= r8153b_pre_firmware_1;
9465 		rtl_fw->post_fw		= r8153b_post_firmware_1;
9466 		break;
9467 	case RTL_VER_11:
9468 		rtl_fw->fw_name		= FIRMWARE_8156A_2;
9469 		rtl_fw->post_fw		= r8156a_post_firmware_1;
9470 		break;
9471 	case RTL_VER_13:
9472 	case RTL_VER_15:
9473 		rtl_fw->fw_name		= FIRMWARE_8156B_2;
9474 		break;
9475 	case RTL_VER_14:
9476 		rtl_fw->fw_name		= FIRMWARE_8153C_1;
9477 		rtl_fw->pre_fw		= r8153b_pre_firmware_1;
9478 		rtl_fw->post_fw		= r8153c_post_firmware_1;
9479 		break;
9480 	default:
9481 		break;
9482 	}
9483 
9484 	return 0;
9485 }
9486 
9487 static u8 __rtl_get_hw_ver(struct usb_device *udev)
9488 {
9489 	u32 ocp_data = 0;
9490 	__le32 *tmp;
9491 	u8 version;
9492 	int ret;
9493 
9494 	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
9495 	if (!tmp)
9496 		return 0;
9497 
9498 	ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
9499 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
9500 			      PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp),
9501 			      USB_CTRL_GET_TIMEOUT);
9502 	if (ret > 0)
9503 		ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
9504 
9505 	kfree(tmp);
9506 
9507 	switch (ocp_data) {
9508 	case 0x4c00:
9509 		version = RTL_VER_01;
9510 		break;
9511 	case 0x4c10:
9512 		version = RTL_VER_02;
9513 		break;
9514 	case 0x5c00:
9515 		version = RTL_VER_03;
9516 		break;
9517 	case 0x5c10:
9518 		version = RTL_VER_04;
9519 		break;
9520 	case 0x5c20:
9521 		version = RTL_VER_05;
9522 		break;
9523 	case 0x5c30:
9524 		version = RTL_VER_06;
9525 		break;
9526 	case 0x4800:
9527 		version = RTL_VER_07;
9528 		break;
9529 	case 0x6000:
9530 		version = RTL_VER_08;
9531 		break;
9532 	case 0x6010:
9533 		version = RTL_VER_09;
9534 		break;
9535 	case 0x7010:
9536 		version = RTL_TEST_01;
9537 		break;
9538 	case 0x7020:
9539 		version = RTL_VER_10;
9540 		break;
9541 	case 0x7030:
9542 		version = RTL_VER_11;
9543 		break;
9544 	case 0x7400:
9545 		version = RTL_VER_12;
9546 		break;
9547 	case 0x7410:
9548 		version = RTL_VER_13;
9549 		break;
9550 	case 0x6400:
9551 		version = RTL_VER_14;
9552 		break;
9553 	case 0x7420:
9554 		version = RTL_VER_15;
9555 		break;
9556 	default:
9557 		version = RTL_VER_UNKNOWN;
9558 		dev_info(&udev->dev, "Unknown version 0x%04x\n", ocp_data);
9559 		break;
9560 	}
9561 
9562 	return version;
9563 }
9564 
9565 u8 rtl8152_get_version(struct usb_interface *intf)
9566 {
9567 	u8 version;
9568 
9569 	version = __rtl_get_hw_ver(interface_to_usbdev(intf));
9570 
9571 	dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
9572 
9573 	return version;
9574 }
9575 EXPORT_SYMBOL_GPL(rtl8152_get_version);
9576 
9577 static bool rtl8152_supports_lenovo_macpassthru(struct usb_device *udev)
9578 {
9579 	int parent_vendor_id = le16_to_cpu(udev->parent->descriptor.idVendor);
9580 	int product_id = le16_to_cpu(udev->descriptor.idProduct);
9581 	int vendor_id = le16_to_cpu(udev->descriptor.idVendor);
9582 
9583 	if (vendor_id == VENDOR_ID_LENOVO) {
9584 		switch (product_id) {
9585 		case DEVICE_ID_LENOVO_USB_C_TRAVEL_HUB:
9586 		case DEVICE_ID_THINKPAD_ONELINK_PLUS_DOCK:
9587 		case DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2:
9588 		case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2:
9589 		case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN3:
9590 		case DEVICE_ID_THINKPAD_USB_C_DONGLE:
9591 			return 1;
9592 		}
9593 	} else if (vendor_id == VENDOR_ID_REALTEK && parent_vendor_id == VENDOR_ID_LENOVO) {
9594 		switch (product_id) {
9595 		case 0x8153:
9596 			return 1;
9597 		}
9598 	}
9599 	return 0;
9600 }
9601 
9602 static int rtl8152_probe(struct usb_interface *intf,
9603 			 const struct usb_device_id *id)
9604 {
9605 	struct usb_device *udev = interface_to_usbdev(intf);
9606 	struct r8152 *tp;
9607 	struct net_device *netdev;
9608 	u8 version;
9609 	int ret;
9610 
9611 	if (intf->cur_altsetting->desc.bInterfaceClass != USB_CLASS_VENDOR_SPEC)
9612 		return -ENODEV;
9613 
9614 	if (!rtl_check_vendor_ok(intf))
9615 		return -ENODEV;
9616 
9617 	version = rtl8152_get_version(intf);
9618 	if (version == RTL_VER_UNKNOWN)
9619 		return -ENODEV;
9620 
9621 	usb_reset_device(udev);
9622 	netdev = alloc_etherdev(sizeof(struct r8152));
9623 	if (!netdev) {
9624 		dev_err(&intf->dev, "Out of memory\n");
9625 		return -ENOMEM;
9626 	}
9627 
9628 	SET_NETDEV_DEV(netdev, &intf->dev);
9629 	tp = netdev_priv(netdev);
9630 	tp->msg_enable = 0x7FFF;
9631 
9632 	tp->udev = udev;
9633 	tp->netdev = netdev;
9634 	tp->intf = intf;
9635 	tp->version = version;
9636 
9637 	tp->pipe_ctrl_in = usb_rcvctrlpipe(udev, 0);
9638 	tp->pipe_ctrl_out = usb_sndctrlpipe(udev, 0);
9639 	tp->pipe_in = usb_rcvbulkpipe(udev, 1);
9640 	tp->pipe_out = usb_sndbulkpipe(udev, 2);
9641 	tp->pipe_intr = usb_rcvintpipe(udev, 3);
9642 
9643 	switch (version) {
9644 	case RTL_VER_01:
9645 	case RTL_VER_02:
9646 	case RTL_VER_07:
9647 		tp->mii.supports_gmii = 0;
9648 		break;
9649 	default:
9650 		tp->mii.supports_gmii = 1;
9651 		break;
9652 	}
9653 
9654 	ret = rtl_ops_init(tp);
9655 	if (ret)
9656 		goto out;
9657 
9658 	rtl_fw_init(tp);
9659 
9660 	mutex_init(&tp->control);
9661 	INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
9662 	INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
9663 	tasklet_setup(&tp->tx_tl, bottom_half);
9664 	tasklet_disable(&tp->tx_tl);
9665 
9666 	netdev->netdev_ops = &rtl8152_netdev_ops;
9667 	netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
9668 
9669 	netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
9670 			    NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
9671 			    NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
9672 			    NETIF_F_HW_VLAN_CTAG_TX;
9673 	netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
9674 			      NETIF_F_TSO | NETIF_F_FRAGLIST |
9675 			      NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
9676 			      NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
9677 	netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
9678 				NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
9679 				NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
9680 
9681 	if (tp->version == RTL_VER_01) {
9682 		netdev->features &= ~NETIF_F_RXCSUM;
9683 		netdev->hw_features &= ~NETIF_F_RXCSUM;
9684 	}
9685 
9686 	tp->lenovo_macpassthru = rtl8152_supports_lenovo_macpassthru(udev);
9687 
9688 	if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
9689 	    (!strcmp(udev->serial, "000001000000") ||
9690 	     !strcmp(udev->serial, "000002000000"))) {
9691 		dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
9692 		tp->dell_tb_rx_agg_bug = 1;
9693 	}
9694 
9695 	netdev->ethtool_ops = &ops;
9696 	netif_set_tso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
9697 
9698 	/* MTU range: 68 - 1500 or 9194 */
9699 	netdev->min_mtu = ETH_MIN_MTU;
9700 	switch (tp->version) {
9701 	case RTL_VER_03:
9702 	case RTL_VER_04:
9703 	case RTL_VER_05:
9704 	case RTL_VER_06:
9705 	case RTL_VER_08:
9706 	case RTL_VER_09:
9707 	case RTL_VER_14:
9708 		netdev->max_mtu = size_to_mtu(9 * 1024);
9709 		break;
9710 	case RTL_VER_10:
9711 	case RTL_VER_11:
9712 		netdev->max_mtu = size_to_mtu(15 * 1024);
9713 		break;
9714 	case RTL_VER_12:
9715 	case RTL_VER_13:
9716 	case RTL_VER_15:
9717 		netdev->max_mtu = size_to_mtu(16 * 1024);
9718 		break;
9719 	case RTL_VER_01:
9720 	case RTL_VER_02:
9721 	case RTL_VER_07:
9722 	default:
9723 		netdev->max_mtu = ETH_DATA_LEN;
9724 		break;
9725 	}
9726 
9727 	tp->mii.dev = netdev;
9728 	tp->mii.mdio_read = read_mii_word;
9729 	tp->mii.mdio_write = write_mii_word;
9730 	tp->mii.phy_id_mask = 0x3f;
9731 	tp->mii.reg_num_mask = 0x1f;
9732 	tp->mii.phy_id = R8152_PHY_ID;
9733 
9734 	tp->autoneg = AUTONEG_ENABLE;
9735 	tp->speed = SPEED_100;
9736 	tp->advertising = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
9737 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
9738 	if (tp->mii.supports_gmii) {
9739 		if (tp->support_2500full &&
9740 		    tp->udev->speed >= USB_SPEED_SUPER) {
9741 			tp->speed = SPEED_2500;
9742 			tp->advertising |= RTL_ADVERTISED_2500_FULL;
9743 		} else {
9744 			tp->speed = SPEED_1000;
9745 		}
9746 		tp->advertising |= RTL_ADVERTISED_1000_FULL;
9747 	}
9748 	tp->duplex = DUPLEX_FULL;
9749 
9750 	tp->rx_copybreak = RTL8152_RXFG_HEADSZ;
9751 	tp->rx_pending = 10 * RTL8152_MAX_RX;
9752 
9753 	intf->needs_remote_wakeup = 1;
9754 
9755 	if (!rtl_can_wakeup(tp))
9756 		__rtl_set_wol(tp, 0);
9757 	else
9758 		tp->saved_wolopts = __rtl_get_wol(tp);
9759 
9760 	tp->rtl_ops.init(tp);
9761 #if IS_BUILTIN(CONFIG_USB_RTL8152)
9762 	/* Retry in case request_firmware() is not ready yet. */
9763 	tp->rtl_fw.retry = true;
9764 #endif
9765 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
9766 	set_ethernet_addr(tp, false);
9767 
9768 	usb_set_intfdata(intf, tp);
9769 
9770 	netif_napi_add(netdev, &tp->napi, r8152_poll);
9771 
9772 	ret = register_netdev(netdev);
9773 	if (ret != 0) {
9774 		dev_err(&intf->dev, "couldn't register the device\n");
9775 		goto out1;
9776 	}
9777 
9778 	if (tp->saved_wolopts)
9779 		device_set_wakeup_enable(&udev->dev, true);
9780 	else
9781 		device_set_wakeup_enable(&udev->dev, false);
9782 
9783 	netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
9784 
9785 	return 0;
9786 
9787 out1:
9788 	tasklet_kill(&tp->tx_tl);
9789 	cancel_delayed_work_sync(&tp->hw_phy_work);
9790 	if (tp->rtl_ops.unload)
9791 		tp->rtl_ops.unload(tp);
9792 	rtl8152_release_firmware(tp);
9793 	usb_set_intfdata(intf, NULL);
9794 out:
9795 	free_netdev(netdev);
9796 	return ret;
9797 }
9798 
9799 static void rtl8152_disconnect(struct usb_interface *intf)
9800 {
9801 	struct r8152 *tp = usb_get_intfdata(intf);
9802 
9803 	usb_set_intfdata(intf, NULL);
9804 	if (tp) {
9805 		rtl_set_unplug(tp);
9806 
9807 		unregister_netdev(tp->netdev);
9808 		tasklet_kill(&tp->tx_tl);
9809 		cancel_delayed_work_sync(&tp->hw_phy_work);
9810 		if (tp->rtl_ops.unload)
9811 			tp->rtl_ops.unload(tp);
9812 		rtl8152_release_firmware(tp);
9813 		free_netdev(tp->netdev);
9814 	}
9815 }
9816 
9817 /* table of devices that work with this driver */
9818 static const struct usb_device_id rtl8152_table[] = {
9819 	/* Realtek */
9820 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8050) },
9821 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8053) },
9822 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8152) },
9823 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8153) },
9824 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8155) },
9825 	{ USB_DEVICE(VENDOR_ID_REALTEK, 0x8156) },
9826 
9827 	/* Microsoft */
9828 	{ USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab) },
9829 	{ USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6) },
9830 	{ USB_DEVICE(VENDOR_ID_MICROSOFT, 0x0927) },
9831 	{ USB_DEVICE(VENDOR_ID_MICROSOFT, 0x0c5e) },
9832 	{ USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101) },
9833 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x304f) },
9834 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x3054) },
9835 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x3062) },
9836 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x3069) },
9837 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x3082) },
9838 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x7205) },
9839 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x720c) },
9840 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x7214) },
9841 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0x721e) },
9842 	{ USB_DEVICE(VENDOR_ID_LENOVO,  0xa387) },
9843 	{ USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041) },
9844 	{ USB_DEVICE(VENDOR_ID_NVIDIA,  0x09ff) },
9845 	{ USB_DEVICE(VENDOR_ID_TPLINK,  0x0601) },
9846 	{ USB_DEVICE(VENDOR_ID_DLINK,   0xb301) },
9847 	{}
9848 };
9849 
9850 MODULE_DEVICE_TABLE(usb, rtl8152_table);
9851 
9852 static struct usb_driver rtl8152_driver = {
9853 	.name =		MODULENAME,
9854 	.id_table =	rtl8152_table,
9855 	.probe =	rtl8152_probe,
9856 	.disconnect =	rtl8152_disconnect,
9857 	.suspend =	rtl8152_suspend,
9858 	.resume =	rtl8152_resume,
9859 	.reset_resume =	rtl8152_reset_resume,
9860 	.pre_reset =	rtl8152_pre_reset,
9861 	.post_reset =	rtl8152_post_reset,
9862 	.supports_autosuspend = 1,
9863 	.disable_hub_initiated_lpm = 1,
9864 };
9865 
9866 static int rtl8152_cfgselector_probe(struct usb_device *udev)
9867 {
9868 	struct usb_host_config *c;
9869 	int i, num_configs;
9870 
9871 	/* Switch the device to vendor mode, if and only if the vendor mode
9872 	 * driver supports it.
9873 	 */
9874 	if (__rtl_get_hw_ver(udev) == RTL_VER_UNKNOWN)
9875 		return 0;
9876 
9877 	/* The vendor mode is not always config #1, so to find it out. */
9878 	c = udev->config;
9879 	num_configs = udev->descriptor.bNumConfigurations;
9880 	for (i = 0; i < num_configs; (i++, c++)) {
9881 		struct usb_interface_descriptor	*desc = NULL;
9882 
9883 		if (!c->desc.bNumInterfaces)
9884 			continue;
9885 		desc = &c->intf_cache[0]->altsetting->desc;
9886 		if (desc->bInterfaceClass == USB_CLASS_VENDOR_SPEC)
9887 			break;
9888 	}
9889 
9890 	if (i == num_configs)
9891 		return -ENODEV;
9892 
9893 	if (usb_set_configuration(udev, c->desc.bConfigurationValue)) {
9894 		dev_err(&udev->dev, "Failed to set configuration %d\n",
9895 			c->desc.bConfigurationValue);
9896 		return -ENODEV;
9897 	}
9898 
9899 	return 0;
9900 }
9901 
9902 static struct usb_device_driver rtl8152_cfgselector_driver = {
9903 	.name =		MODULENAME "-cfgselector",
9904 	.probe =	rtl8152_cfgselector_probe,
9905 	.id_table =	rtl8152_table,
9906 	.generic_subclass = 1,
9907 	.supports_autosuspend = 1,
9908 };
9909 
9910 static int __init rtl8152_driver_init(void)
9911 {
9912 	int ret;
9913 
9914 	ret = usb_register_device_driver(&rtl8152_cfgselector_driver, THIS_MODULE);
9915 	if (ret)
9916 		return ret;
9917 	return usb_register(&rtl8152_driver);
9918 }
9919 
9920 static void __exit rtl8152_driver_exit(void)
9921 {
9922 	usb_deregister(&rtl8152_driver);
9923 	usb_deregister_device_driver(&rtl8152_cfgselector_driver);
9924 }
9925 
9926 module_init(rtl8152_driver_init);
9927 module_exit(rtl8152_driver_exit);
9928 
9929 MODULE_AUTHOR(DRIVER_AUTHOR);
9930 MODULE_DESCRIPTION(DRIVER_DESC);
9931 MODULE_LICENSE("GPL");
9932 MODULE_VERSION(DRIVER_VERSION);
9933