xref: /openbmc/linux/drivers/net/usb/r8152.c (revision 8622a0e5)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  *  Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
4  */
5 
6 #include <linux/signal.h>
7 #include <linux/slab.h>
8 #include <linux/module.h>
9 #include <linux/netdevice.h>
10 #include <linux/etherdevice.h>
11 #include <linux/mii.h>
12 #include <linux/ethtool.h>
13 #include <linux/usb.h>
14 #include <linux/crc32.h>
15 #include <linux/if_vlan.h>
16 #include <linux/uaccess.h>
17 #include <linux/list.h>
18 #include <linux/ip.h>
19 #include <linux/ipv6.h>
20 #include <net/ip6_checksum.h>
21 #include <uapi/linux/mdio.h>
22 #include <linux/mdio.h>
23 #include <linux/usb/cdc.h>
24 #include <linux/suspend.h>
25 #include <linux/atomic.h>
26 #include <linux/acpi.h>
27 #include <linux/firmware.h>
28 #include <crypto/hash.h>
29 
30 /* Information for net-next */
31 #define NETNEXT_VERSION		"11"
32 
33 /* Information for net */
34 #define NET_VERSION		"11"
35 
36 #define DRIVER_VERSION		"v1." NETNEXT_VERSION "." NET_VERSION
37 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
38 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
39 #define MODULENAME "r8152"
40 
41 #define R8152_PHY_ID		32
42 
43 #define PLA_IDR			0xc000
44 #define PLA_RCR			0xc010
45 #define PLA_RMS			0xc016
46 #define PLA_RXFIFO_CTRL0	0xc0a0
47 #define PLA_RXFIFO_CTRL1	0xc0a4
48 #define PLA_RXFIFO_CTRL2	0xc0a8
49 #define PLA_DMY_REG0		0xc0b0
50 #define PLA_FMC			0xc0b4
51 #define PLA_CFG_WOL		0xc0b6
52 #define PLA_TEREDO_CFG		0xc0bc
53 #define PLA_TEREDO_WAKE_BASE	0xc0c4
54 #define PLA_MAR			0xcd00
55 #define PLA_BACKUP		0xd000
56 #define PLA_BDC_CR		0xd1a0
57 #define PLA_TEREDO_TIMER	0xd2cc
58 #define PLA_REALWOW_TIMER	0xd2e8
59 #define PLA_UPHY_TIMER		0xd388
60 #define PLA_SUSPEND_FLAG	0xd38a
61 #define PLA_INDICATE_FALG	0xd38c
62 #define PLA_MACDBG_PRE		0xd38c	/* RTL_VER_04 only */
63 #define PLA_MACDBG_POST		0xd38e	/* RTL_VER_04 only */
64 #define PLA_EXTRA_STATUS	0xd398
65 #define PLA_EFUSE_DATA		0xdd00
66 #define PLA_EFUSE_CMD		0xdd02
67 #define PLA_LEDSEL		0xdd90
68 #define PLA_LED_FEATURE		0xdd92
69 #define PLA_PHYAR		0xde00
70 #define PLA_BOOT_CTRL		0xe004
71 #define PLA_LWAKE_CTRL_REG	0xe007
72 #define PLA_GPHY_INTR_IMR	0xe022
73 #define PLA_EEE_CR		0xe040
74 #define PLA_EEEP_CR		0xe080
75 #define PLA_MAC_PWR_CTRL	0xe0c0
76 #define PLA_MAC_PWR_CTRL2	0xe0ca
77 #define PLA_MAC_PWR_CTRL3	0xe0cc
78 #define PLA_MAC_PWR_CTRL4	0xe0ce
79 #define PLA_WDT6_CTRL		0xe428
80 #define PLA_TCR0		0xe610
81 #define PLA_TCR1		0xe612
82 #define PLA_MTPS		0xe615
83 #define PLA_TXFIFO_CTRL		0xe618
84 #define PLA_RSTTALLY		0xe800
85 #define PLA_CR			0xe813
86 #define PLA_CRWECR		0xe81c
87 #define PLA_CONFIG12		0xe81e	/* CONFIG1, CONFIG2 */
88 #define PLA_CONFIG34		0xe820	/* CONFIG3, CONFIG4 */
89 #define PLA_CONFIG5		0xe822
90 #define PLA_PHY_PWR		0xe84c
91 #define PLA_OOB_CTRL		0xe84f
92 #define PLA_CPCR		0xe854
93 #define PLA_MISC_0		0xe858
94 #define PLA_MISC_1		0xe85a
95 #define PLA_OCP_GPHY_BASE	0xe86c
96 #define PLA_TALLYCNT		0xe890
97 #define PLA_SFF_STS_7		0xe8de
98 #define PLA_PHYSTATUS		0xe908
99 #define PLA_CONFIG6		0xe90a /* CONFIG6 */
100 #define PLA_BP_BA		0xfc26
101 #define PLA_BP_0		0xfc28
102 #define PLA_BP_1		0xfc2a
103 #define PLA_BP_2		0xfc2c
104 #define PLA_BP_3		0xfc2e
105 #define PLA_BP_4		0xfc30
106 #define PLA_BP_5		0xfc32
107 #define PLA_BP_6		0xfc34
108 #define PLA_BP_7		0xfc36
109 #define PLA_BP_EN		0xfc38
110 
111 #define USB_USB2PHY		0xb41e
112 #define USB_SSPHYLINK1		0xb426
113 #define USB_SSPHYLINK2		0xb428
114 #define USB_U2P3_CTRL		0xb460
115 #define USB_CSR_DUMMY1		0xb464
116 #define USB_CSR_DUMMY2		0xb466
117 #define USB_DEV_STAT		0xb808
118 #define USB_CONNECT_TIMER	0xcbf8
119 #define USB_MSC_TIMER		0xcbfc
120 #define USB_BURST_SIZE		0xcfc0
121 #define USB_FW_FIX_EN0		0xcfca
122 #define USB_FW_FIX_EN1		0xcfcc
123 #define USB_LPM_CONFIG		0xcfd8
124 #define USB_CSTMR		0xcfef	/* RTL8153A */
125 #define USB_FW_CTRL		0xd334	/* RTL8153B */
126 #define USB_FC_TIMER		0xd340
127 #define USB_USB_CTRL		0xd406
128 #define USB_PHY_CTRL		0xd408
129 #define USB_TX_AGG		0xd40a
130 #define USB_RX_BUF_TH		0xd40c
131 #define USB_USB_TIMER		0xd428
132 #define USB_RX_EARLY_TIMEOUT	0xd42c
133 #define USB_RX_EARLY_SIZE	0xd42e
134 #define USB_PM_CTRL_STATUS	0xd432	/* RTL8153A */
135 #define USB_RX_EXTRA_AGGR_TMR	0xd432	/* RTL8153B */
136 #define USB_TX_DMA		0xd434
137 #define USB_UPT_RXDMA_OWN	0xd437
138 #define USB_TOLERANCE		0xd490
139 #define USB_LPM_CTRL		0xd41a
140 #define USB_BMU_RESET		0xd4b0
141 #define USB_U1U2_TIMER		0xd4da
142 #define USB_FW_TASK		0xd4e8	/* RTL8153B */
143 #define USB_UPS_CTRL		0xd800
144 #define USB_POWER_CUT		0xd80a
145 #define USB_MISC_0		0xd81a
146 #define USB_MISC_1		0xd81f
147 #define USB_AFE_CTRL2		0xd824
148 #define USB_UPS_CFG		0xd842
149 #define USB_UPS_FLAGS		0xd848
150 #define USB_WDT1_CTRL		0xe404
151 #define USB_WDT11_CTRL		0xe43c
152 #define USB_BP_BA		PLA_BP_BA
153 #define USB_BP_0		PLA_BP_0
154 #define USB_BP_1		PLA_BP_1
155 #define USB_BP_2		PLA_BP_2
156 #define USB_BP_3		PLA_BP_3
157 #define USB_BP_4		PLA_BP_4
158 #define USB_BP_5		PLA_BP_5
159 #define USB_BP_6		PLA_BP_6
160 #define USB_BP_7		PLA_BP_7
161 #define USB_BP_EN		PLA_BP_EN	/* RTL8153A */
162 #define USB_BP_8		0xfc38		/* RTL8153B */
163 #define USB_BP_9		0xfc3a
164 #define USB_BP_10		0xfc3c
165 #define USB_BP_11		0xfc3e
166 #define USB_BP_12		0xfc40
167 #define USB_BP_13		0xfc42
168 #define USB_BP_14		0xfc44
169 #define USB_BP_15		0xfc46
170 #define USB_BP2_EN		0xfc48
171 
172 /* OCP Registers */
173 #define OCP_ALDPS_CONFIG	0x2010
174 #define OCP_EEE_CONFIG1		0x2080
175 #define OCP_EEE_CONFIG2		0x2092
176 #define OCP_EEE_CONFIG3		0x2094
177 #define OCP_BASE_MII		0xa400
178 #define OCP_EEE_AR		0xa41a
179 #define OCP_EEE_DATA		0xa41c
180 #define OCP_PHY_STATUS		0xa420
181 #define OCP_NCTL_CFG		0xa42c
182 #define OCP_POWER_CFG		0xa430
183 #define OCP_EEE_CFG		0xa432
184 #define OCP_SRAM_ADDR		0xa436
185 #define OCP_SRAM_DATA		0xa438
186 #define OCP_DOWN_SPEED		0xa442
187 #define OCP_EEE_ABLE		0xa5c4
188 #define OCP_EEE_ADV		0xa5d0
189 #define OCP_EEE_LPABLE		0xa5d2
190 #define OCP_PHY_STATE		0xa708		/* nway state for 8153 */
191 #define OCP_PHY_PATCH_STAT	0xb800
192 #define OCP_PHY_PATCH_CMD	0xb820
193 #define OCP_PHY_LOCK		0xb82e
194 #define OCP_ADC_IOFFSET		0xbcfc
195 #define OCP_ADC_CFG		0xbc06
196 #define OCP_SYSCLK_CFG		0xc416
197 
198 /* SRAM Register */
199 #define SRAM_GREEN_CFG		0x8011
200 #define SRAM_LPF_CFG		0x8012
201 #define SRAM_10M_AMP1		0x8080
202 #define SRAM_10M_AMP2		0x8082
203 #define SRAM_IMPEDANCE		0x8084
204 #define SRAM_PHY_LOCK		0xb82e
205 
206 /* PLA_RCR */
207 #define RCR_AAP			0x00000001
208 #define RCR_APM			0x00000002
209 #define RCR_AM			0x00000004
210 #define RCR_AB			0x00000008
211 #define RCR_ACPT_ALL		(RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
212 
213 /* PLA_RXFIFO_CTRL0 */
214 #define RXFIFO_THR1_NORMAL	0x00080002
215 #define RXFIFO_THR1_OOB		0x01800003
216 
217 /* PLA_RXFIFO_CTRL1 */
218 #define RXFIFO_THR2_FULL	0x00000060
219 #define RXFIFO_THR2_HIGH	0x00000038
220 #define RXFIFO_THR2_OOB		0x0000004a
221 #define RXFIFO_THR2_NORMAL	0x00a0
222 
223 /* PLA_RXFIFO_CTRL2 */
224 #define RXFIFO_THR3_FULL	0x00000078
225 #define RXFIFO_THR3_HIGH	0x00000048
226 #define RXFIFO_THR3_OOB		0x0000005a
227 #define RXFIFO_THR3_NORMAL	0x0110
228 
229 /* PLA_TXFIFO_CTRL */
230 #define TXFIFO_THR_NORMAL	0x00400008
231 #define TXFIFO_THR_NORMAL2	0x01000008
232 
233 /* PLA_DMY_REG0 */
234 #define ECM_ALDPS		0x0002
235 
236 /* PLA_FMC */
237 #define FMC_FCR_MCU_EN		0x0001
238 
239 /* PLA_EEEP_CR */
240 #define EEEP_CR_EEEP_TX		0x0002
241 
242 /* PLA_WDT6_CTRL */
243 #define WDT6_SET_MODE		0x0010
244 
245 /* PLA_TCR0 */
246 #define TCR0_TX_EMPTY		0x0800
247 #define TCR0_AUTO_FIFO		0x0080
248 
249 /* PLA_TCR1 */
250 #define VERSION_MASK		0x7cf0
251 
252 /* PLA_MTPS */
253 #define MTPS_JUMBO		(12 * 1024 / 64)
254 #define MTPS_DEFAULT		(6 * 1024 / 64)
255 
256 /* PLA_RSTTALLY */
257 #define TALLY_RESET		0x0001
258 
259 /* PLA_CR */
260 #define CR_RST			0x10
261 #define CR_RE			0x08
262 #define CR_TE			0x04
263 
264 /* PLA_CRWECR */
265 #define CRWECR_NORAML		0x00
266 #define CRWECR_CONFIG		0xc0
267 
268 /* PLA_OOB_CTRL */
269 #define NOW_IS_OOB		0x80
270 #define TXFIFO_EMPTY		0x20
271 #define RXFIFO_EMPTY		0x10
272 #define LINK_LIST_READY		0x02
273 #define DIS_MCU_CLROOB		0x01
274 #define FIFO_EMPTY		(TXFIFO_EMPTY | RXFIFO_EMPTY)
275 
276 /* PLA_MISC_1 */
277 #define RXDY_GATED_EN		0x0008
278 
279 /* PLA_SFF_STS_7 */
280 #define RE_INIT_LL		0x8000
281 #define MCU_BORW_EN		0x4000
282 
283 /* PLA_CPCR */
284 #define CPCR_RX_VLAN		0x0040
285 
286 /* PLA_CFG_WOL */
287 #define MAGIC_EN		0x0001
288 
289 /* PLA_TEREDO_CFG */
290 #define TEREDO_SEL		0x8000
291 #define TEREDO_WAKE_MASK	0x7f00
292 #define TEREDO_RS_EVENT_MASK	0x00fe
293 #define OOB_TEREDO_EN		0x0001
294 
295 /* PLA_BDC_CR */
296 #define ALDPS_PROXY_MODE	0x0001
297 
298 /* PLA_EFUSE_CMD */
299 #define EFUSE_READ_CMD		BIT(15)
300 #define EFUSE_DATA_BIT16	BIT(7)
301 
302 /* PLA_CONFIG34 */
303 #define LINK_ON_WAKE_EN		0x0010
304 #define LINK_OFF_WAKE_EN	0x0008
305 
306 /* PLA_CONFIG6 */
307 #define LANWAKE_CLR_EN		BIT(0)
308 
309 /* PLA_CONFIG5 */
310 #define BWF_EN			0x0040
311 #define MWF_EN			0x0020
312 #define UWF_EN			0x0010
313 #define LAN_WAKE_EN		0x0002
314 
315 /* PLA_LED_FEATURE */
316 #define LED_MODE_MASK		0x0700
317 
318 /* PLA_PHY_PWR */
319 #define TX_10M_IDLE_EN		0x0080
320 #define PFM_PWM_SWITCH		0x0040
321 #define TEST_IO_OFF		BIT(4)
322 
323 /* PLA_MAC_PWR_CTRL */
324 #define D3_CLK_GATED_EN		0x00004000
325 #define MCU_CLK_RATIO		0x07010f07
326 #define MCU_CLK_RATIO_MASK	0x0f0f0f0f
327 #define ALDPS_SPDWN_RATIO	0x0f87
328 
329 /* PLA_MAC_PWR_CTRL2 */
330 #define EEE_SPDWN_RATIO		0x8007
331 #define MAC_CLK_SPDWN_EN	BIT(15)
332 
333 /* PLA_MAC_PWR_CTRL3 */
334 #define PLA_MCU_SPDWN_EN	BIT(14)
335 #define PKT_AVAIL_SPDWN_EN	0x0100
336 #define SUSPEND_SPDWN_EN	0x0004
337 #define U1U2_SPDWN_EN		0x0002
338 #define L1_SPDWN_EN		0x0001
339 
340 /* PLA_MAC_PWR_CTRL4 */
341 #define PWRSAVE_SPDWN_EN	0x1000
342 #define RXDV_SPDWN_EN		0x0800
343 #define TX10MIDLE_EN		0x0100
344 #define TP100_SPDWN_EN		0x0020
345 #define TP500_SPDWN_EN		0x0010
346 #define TP1000_SPDWN_EN		0x0008
347 #define EEE_SPDWN_EN		0x0001
348 
349 /* PLA_GPHY_INTR_IMR */
350 #define GPHY_STS_MSK		0x0001
351 #define SPEED_DOWN_MSK		0x0002
352 #define SPDWN_RXDV_MSK		0x0004
353 #define SPDWN_LINKCHG_MSK	0x0008
354 
355 /* PLA_PHYAR */
356 #define PHYAR_FLAG		0x80000000
357 
358 /* PLA_EEE_CR */
359 #define EEE_RX_EN		0x0001
360 #define EEE_TX_EN		0x0002
361 
362 /* PLA_BOOT_CTRL */
363 #define AUTOLOAD_DONE		0x0002
364 
365 /* PLA_LWAKE_CTRL_REG */
366 #define LANWAKE_PIN		BIT(7)
367 
368 /* PLA_SUSPEND_FLAG */
369 #define LINK_CHG_EVENT		BIT(0)
370 
371 /* PLA_INDICATE_FALG */
372 #define UPCOMING_RUNTIME_D3	BIT(0)
373 
374 /* PLA_MACDBG_PRE and PLA_MACDBG_POST */
375 #define DEBUG_OE		BIT(0)
376 #define DEBUG_LTSSM		0x0082
377 
378 /* PLA_EXTRA_STATUS */
379 #define CUR_LINK_OK		BIT(15)
380 #define U3P3_CHECK_EN		BIT(7)	/* RTL_VER_05 only */
381 #define LINK_CHANGE_FLAG	BIT(8)
382 #define POLL_LINK_CHG		BIT(0)
383 
384 /* USB_USB2PHY */
385 #define USB2PHY_SUSPEND		0x0001
386 #define USB2PHY_L1		0x0002
387 
388 /* USB_SSPHYLINK1 */
389 #define DELAY_PHY_PWR_CHG	BIT(1)
390 
391 /* USB_SSPHYLINK2 */
392 #define pwd_dn_scale_mask	0x3ffe
393 #define pwd_dn_scale(x)		((x) << 1)
394 
395 /* USB_CSR_DUMMY1 */
396 #define DYNAMIC_BURST		0x0001
397 
398 /* USB_CSR_DUMMY2 */
399 #define EP4_FULL_FC		0x0001
400 
401 /* USB_DEV_STAT */
402 #define STAT_SPEED_MASK		0x0006
403 #define STAT_SPEED_HIGH		0x0000
404 #define STAT_SPEED_FULL		0x0002
405 
406 /* USB_FW_FIX_EN0 */
407 #define FW_FIX_SUSPEND		BIT(14)
408 
409 /* USB_FW_FIX_EN1 */
410 #define FW_IP_RESET_EN		BIT(9)
411 
412 /* USB_LPM_CONFIG */
413 #define LPM_U1U2_EN		BIT(0)
414 
415 /* USB_TX_AGG */
416 #define TX_AGG_MAX_THRESHOLD	0x03
417 
418 /* USB_RX_BUF_TH */
419 #define RX_THR_SUPPER		0x0c350180
420 #define RX_THR_HIGH		0x7a120180
421 #define RX_THR_SLOW		0xffff0180
422 #define RX_THR_B		0x00010001
423 
424 /* USB_TX_DMA */
425 #define TEST_MODE_DISABLE	0x00000001
426 #define TX_SIZE_ADJUST1		0x00000100
427 
428 /* USB_BMU_RESET */
429 #define BMU_RESET_EP_IN		0x01
430 #define BMU_RESET_EP_OUT	0x02
431 
432 /* USB_UPT_RXDMA_OWN */
433 #define OWN_UPDATE		BIT(0)
434 #define OWN_CLEAR		BIT(1)
435 
436 /* USB_FW_TASK */
437 #define FC_PATCH_TASK		BIT(1)
438 
439 /* USB_UPS_CTRL */
440 #define POWER_CUT		0x0100
441 
442 /* USB_PM_CTRL_STATUS */
443 #define RESUME_INDICATE		0x0001
444 
445 /* USB_CSTMR */
446 #define FORCE_SUPER		BIT(0)
447 
448 /* USB_FW_CTRL */
449 #define FLOW_CTRL_PATCH_OPT	BIT(1)
450 
451 /* USB_FC_TIMER */
452 #define CTRL_TIMER_EN		BIT(15)
453 
454 /* USB_USB_CTRL */
455 #define RX_AGG_DISABLE		0x0010
456 #define RX_ZERO_EN		0x0080
457 
458 /* USB_U2P3_CTRL */
459 #define U2P3_ENABLE		0x0001
460 
461 /* USB_POWER_CUT */
462 #define PWR_EN			0x0001
463 #define PHASE2_EN		0x0008
464 #define UPS_EN			BIT(4)
465 #define USP_PREWAKE		BIT(5)
466 
467 /* USB_MISC_0 */
468 #define PCUT_STATUS		0x0001
469 
470 /* USB_RX_EARLY_TIMEOUT */
471 #define COALESCE_SUPER		 85000U
472 #define COALESCE_HIGH		250000U
473 #define COALESCE_SLOW		524280U
474 
475 /* USB_WDT1_CTRL */
476 #define WTD1_EN			BIT(0)
477 
478 /* USB_WDT11_CTRL */
479 #define TIMER11_EN		0x0001
480 
481 /* USB_LPM_CTRL */
482 /* bit 4 ~ 5: fifo empty boundary */
483 #define FIFO_EMPTY_1FB		0x30	/* 0x1fb * 64 = 32448 bytes */
484 /* bit 2 ~ 3: LMP timer */
485 #define LPM_TIMER_MASK		0x0c
486 #define LPM_TIMER_500MS		0x04	/* 500 ms */
487 #define LPM_TIMER_500US		0x0c	/* 500 us */
488 #define ROK_EXIT_LPM		0x02
489 
490 /* USB_AFE_CTRL2 */
491 #define SEN_VAL_MASK		0xf800
492 #define SEN_VAL_NORMAL		0xa000
493 #define SEL_RXIDLE		0x0100
494 
495 /* USB_UPS_CFG */
496 #define SAW_CNT_1MS_MASK	0x0fff
497 
498 /* USB_UPS_FLAGS */
499 #define UPS_FLAGS_R_TUNE		BIT(0)
500 #define UPS_FLAGS_EN_10M_CKDIV		BIT(1)
501 #define UPS_FLAGS_250M_CKDIV		BIT(2)
502 #define UPS_FLAGS_EN_ALDPS		BIT(3)
503 #define UPS_FLAGS_CTAP_SHORT_DIS	BIT(4)
504 #define ups_flags_speed(x)		((x) << 16)
505 #define UPS_FLAGS_EN_EEE		BIT(20)
506 #define UPS_FLAGS_EN_500M_EEE		BIT(21)
507 #define UPS_FLAGS_EN_EEE_CKDIV		BIT(22)
508 #define UPS_FLAGS_EEE_PLLOFF_100	BIT(23)
509 #define UPS_FLAGS_EEE_PLLOFF_GIGA	BIT(24)
510 #define UPS_FLAGS_EEE_CMOD_LV_EN	BIT(25)
511 #define UPS_FLAGS_EN_GREEN		BIT(26)
512 #define UPS_FLAGS_EN_FLOW_CTR		BIT(27)
513 
514 enum spd_duplex {
515 	NWAY_10M_HALF,
516 	NWAY_10M_FULL,
517 	NWAY_100M_HALF,
518 	NWAY_100M_FULL,
519 	NWAY_1000M_FULL,
520 	FORCE_10M_HALF,
521 	FORCE_10M_FULL,
522 	FORCE_100M_HALF,
523 	FORCE_100M_FULL,
524 };
525 
526 /* OCP_ALDPS_CONFIG */
527 #define ENPWRSAVE		0x8000
528 #define ENPDNPS			0x0200
529 #define LINKENA			0x0100
530 #define DIS_SDSAVE		0x0010
531 
532 /* OCP_PHY_STATUS */
533 #define PHY_STAT_MASK		0x0007
534 #define PHY_STAT_EXT_INIT	2
535 #define PHY_STAT_LAN_ON		3
536 #define PHY_STAT_PWRDN		5
537 
538 /* OCP_NCTL_CFG */
539 #define PGA_RETURN_EN		BIT(1)
540 
541 /* OCP_POWER_CFG */
542 #define EEE_CLKDIV_EN		0x8000
543 #define EN_ALDPS		0x0004
544 #define EN_10M_PLLOFF		0x0001
545 
546 /* OCP_EEE_CONFIG1 */
547 #define RG_TXLPI_MSK_HFDUP	0x8000
548 #define RG_MATCLR_EN		0x4000
549 #define EEE_10_CAP		0x2000
550 #define EEE_NWAY_EN		0x1000
551 #define TX_QUIET_EN		0x0200
552 #define RX_QUIET_EN		0x0100
553 #define sd_rise_time_mask	0x0070
554 #define sd_rise_time(x)		(min(x, 7) << 4)	/* bit 4 ~ 6 */
555 #define RG_RXLPI_MSK_HFDUP	0x0008
556 #define SDFALLTIME		0x0007	/* bit 0 ~ 2 */
557 
558 /* OCP_EEE_CONFIG2 */
559 #define RG_LPIHYS_NUM		0x7000	/* bit 12 ~ 15 */
560 #define RG_DACQUIET_EN		0x0400
561 #define RG_LDVQUIET_EN		0x0200
562 #define RG_CKRSEL		0x0020
563 #define RG_EEEPRG_EN		0x0010
564 
565 /* OCP_EEE_CONFIG3 */
566 #define fast_snr_mask		0xff80
567 #define fast_snr(x)		(min(x, 0x1ff) << 7)	/* bit 7 ~ 15 */
568 #define RG_LFS_SEL		0x0060	/* bit 6 ~ 5 */
569 #define MSK_PH			0x0006	/* bit 0 ~ 3 */
570 
571 /* OCP_EEE_AR */
572 /* bit[15:14] function */
573 #define FUN_ADDR		0x0000
574 #define FUN_DATA		0x4000
575 /* bit[4:0] device addr */
576 
577 /* OCP_EEE_CFG */
578 #define CTAP_SHORT_EN		0x0040
579 #define EEE10_EN		0x0010
580 
581 /* OCP_DOWN_SPEED */
582 #define EN_EEE_CMODE		BIT(14)
583 #define EN_EEE_1000		BIT(13)
584 #define EN_EEE_100		BIT(12)
585 #define EN_10M_CLKDIV		BIT(11)
586 #define EN_10M_BGOFF		0x0080
587 
588 /* OCP_PHY_STATE */
589 #define TXDIS_STATE		0x01
590 #define ABD_STATE		0x02
591 
592 /* OCP_PHY_PATCH_STAT */
593 #define PATCH_READY		BIT(6)
594 
595 /* OCP_PHY_PATCH_CMD */
596 #define PATCH_REQUEST		BIT(4)
597 
598 /* OCP_PHY_LOCK */
599 #define PATCH_LOCK		BIT(0)
600 
601 /* OCP_ADC_CFG */
602 #define CKADSEL_L		0x0100
603 #define ADC_EN			0x0080
604 #define EN_EMI_L		0x0040
605 
606 /* OCP_SYSCLK_CFG */
607 #define clk_div_expo(x)		(min(x, 5) << 8)
608 
609 /* SRAM_GREEN_CFG */
610 #define GREEN_ETH_EN		BIT(15)
611 #define R_TUNE_EN		BIT(11)
612 
613 /* SRAM_LPF_CFG */
614 #define LPF_AUTO_TUNE		0x8000
615 
616 /* SRAM_10M_AMP1 */
617 #define GDAC_IB_UPALL		0x0008
618 
619 /* SRAM_10M_AMP2 */
620 #define AMP_DN			0x0200
621 
622 /* SRAM_IMPEDANCE */
623 #define RX_DRIVING_MASK		0x6000
624 
625 /* SRAM_PHY_LOCK */
626 #define PHY_PATCH_LOCK		0x0001
627 
628 /* MAC PASSTHRU */
629 #define AD_MASK			0xfee0
630 #define BND_MASK		0x0004
631 #define BD_MASK			0x0001
632 #define EFUSE			0xcfdb
633 #define PASS_THRU_MASK		0x1
634 
635 #define BP4_SUPER_ONLY		0x1578	/* RTL_VER_04 only */
636 
637 enum rtl_register_content {
638 	_1000bps	= 0x10,
639 	_100bps		= 0x08,
640 	_10bps		= 0x04,
641 	LINK_STATUS	= 0x02,
642 	FULL_DUP	= 0x01,
643 };
644 
645 #define RTL8152_MAX_TX		4
646 #define RTL8152_MAX_RX		10
647 #define INTBUFSIZE		2
648 #define TX_ALIGN		4
649 #define RX_ALIGN		8
650 
651 #define RTL8152_RX_MAX_PENDING	4096
652 #define RTL8152_RXFG_HEADSZ	256
653 
654 #define INTR_LINK		0x0004
655 
656 #define RTL8152_REQT_READ	0xc0
657 #define RTL8152_REQT_WRITE	0x40
658 #define RTL8152_REQ_GET_REGS	0x05
659 #define RTL8152_REQ_SET_REGS	0x05
660 
661 #define BYTE_EN_DWORD		0xff
662 #define BYTE_EN_WORD		0x33
663 #define BYTE_EN_BYTE		0x11
664 #define BYTE_EN_SIX_BYTES	0x3f
665 #define BYTE_EN_START_MASK	0x0f
666 #define BYTE_EN_END_MASK	0xf0
667 
668 #define RTL8153_MAX_PACKET	9216 /* 9K */
669 #define RTL8153_MAX_MTU		(RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
670 				 ETH_FCS_LEN)
671 #define RTL8152_RMS		(VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
672 #define RTL8153_RMS		RTL8153_MAX_PACKET
673 #define RTL8152_TX_TIMEOUT	(5 * HZ)
674 #define RTL8152_NAPI_WEIGHT	64
675 #define rx_reserved_size(x)	((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
676 				 sizeof(struct rx_desc) + RX_ALIGN)
677 
678 /* rtl8152 flags */
679 enum rtl8152_flags {
680 	RTL8152_UNPLUG = 0,
681 	RTL8152_SET_RX_MODE,
682 	WORK_ENABLE,
683 	RTL8152_LINK_CHG,
684 	SELECTIVE_SUSPEND,
685 	PHY_RESET,
686 	SCHEDULE_TASKLET,
687 	GREEN_ETHERNET,
688 	DELL_TB_RX_AGG_BUG,
689 	LENOVO_MACPASSTHRU,
690 };
691 
692 /* Define these values to match your device */
693 #define VENDOR_ID_REALTEK		0x0bda
694 #define VENDOR_ID_MICROSOFT		0x045e
695 #define VENDOR_ID_SAMSUNG		0x04e8
696 #define VENDOR_ID_LENOVO		0x17ef
697 #define VENDOR_ID_LINKSYS		0x13b1
698 #define VENDOR_ID_NVIDIA		0x0955
699 #define VENDOR_ID_TPLINK		0x2357
700 
701 #define DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2	0x3082
702 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2		0xa387
703 
704 #define MCU_TYPE_PLA			0x0100
705 #define MCU_TYPE_USB			0x0000
706 
707 struct tally_counter {
708 	__le64	tx_packets;
709 	__le64	rx_packets;
710 	__le64	tx_errors;
711 	__le32	rx_errors;
712 	__le16	rx_missed;
713 	__le16	align_errors;
714 	__le32	tx_one_collision;
715 	__le32	tx_multi_collision;
716 	__le64	rx_unicast;
717 	__le64	rx_broadcast;
718 	__le32	rx_multicast;
719 	__le16	tx_aborted;
720 	__le16	tx_underrun;
721 };
722 
723 struct rx_desc {
724 	__le32 opts1;
725 #define RX_LEN_MASK			0x7fff
726 
727 	__le32 opts2;
728 #define RD_UDP_CS			BIT(23)
729 #define RD_TCP_CS			BIT(22)
730 #define RD_IPV6_CS			BIT(20)
731 #define RD_IPV4_CS			BIT(19)
732 
733 	__le32 opts3;
734 #define IPF				BIT(23) /* IP checksum fail */
735 #define UDPF				BIT(22) /* UDP checksum fail */
736 #define TCPF				BIT(21) /* TCP checksum fail */
737 #define RX_VLAN_TAG			BIT(16)
738 
739 	__le32 opts4;
740 	__le32 opts5;
741 	__le32 opts6;
742 };
743 
744 struct tx_desc {
745 	__le32 opts1;
746 #define TX_FS			BIT(31) /* First segment of a packet */
747 #define TX_LS			BIT(30) /* Final segment of a packet */
748 #define GTSENDV4		BIT(28)
749 #define GTSENDV6		BIT(27)
750 #define GTTCPHO_SHIFT		18
751 #define GTTCPHO_MAX		0x7fU
752 #define TX_LEN_MAX		0x3ffffU
753 
754 	__le32 opts2;
755 #define UDP_CS			BIT(31) /* Calculate UDP/IP checksum */
756 #define TCP_CS			BIT(30) /* Calculate TCP/IP checksum */
757 #define IPV4_CS			BIT(29) /* Calculate IPv4 checksum */
758 #define IPV6_CS			BIT(28) /* Calculate IPv6 checksum */
759 #define MSS_SHIFT		17
760 #define MSS_MAX			0x7ffU
761 #define TCPHO_SHIFT		17
762 #define TCPHO_MAX		0x7ffU
763 #define TX_VLAN_TAG		BIT(16)
764 };
765 
766 struct r8152;
767 
768 struct rx_agg {
769 	struct list_head list, info_list;
770 	struct urb *urb;
771 	struct r8152 *context;
772 	struct page *page;
773 	void *buffer;
774 };
775 
776 struct tx_agg {
777 	struct list_head list;
778 	struct urb *urb;
779 	struct r8152 *context;
780 	void *buffer;
781 	void *head;
782 	u32 skb_num;
783 	u32 skb_len;
784 };
785 
786 struct r8152 {
787 	unsigned long flags;
788 	struct usb_device *udev;
789 	struct napi_struct napi;
790 	struct usb_interface *intf;
791 	struct net_device *netdev;
792 	struct urb *intr_urb;
793 	struct tx_agg tx_info[RTL8152_MAX_TX];
794 	struct list_head rx_info, rx_used;
795 	struct list_head rx_done, tx_free;
796 	struct sk_buff_head tx_queue, rx_queue;
797 	spinlock_t rx_lock, tx_lock;
798 	struct delayed_work schedule, hw_phy_work;
799 	struct mii_if_info mii;
800 	struct mutex control;	/* use for hw setting */
801 #ifdef CONFIG_PM_SLEEP
802 	struct notifier_block pm_notifier;
803 #endif
804 	struct tasklet_struct tx_tl;
805 
806 	struct rtl_ops {
807 		void (*init)(struct r8152 *tp);
808 		int (*enable)(struct r8152 *tp);
809 		void (*disable)(struct r8152 *tp);
810 		void (*up)(struct r8152 *tp);
811 		void (*down)(struct r8152 *tp);
812 		void (*unload)(struct r8152 *tp);
813 		int (*eee_get)(struct r8152 *tp, struct ethtool_eee *eee);
814 		int (*eee_set)(struct r8152 *tp, struct ethtool_eee *eee);
815 		bool (*in_nway)(struct r8152 *tp);
816 		void (*hw_phy_cfg)(struct r8152 *tp);
817 		void (*autosuspend_en)(struct r8152 *tp, bool enable);
818 	} rtl_ops;
819 
820 	struct ups_info {
821 		u32 _10m_ckdiv:1;
822 		u32 _250m_ckdiv:1;
823 		u32 aldps:1;
824 		u32 lite_mode:2;
825 		u32 speed_duplex:4;
826 		u32 eee:1;
827 		u32 eee_lite:1;
828 		u32 eee_ckdiv:1;
829 		u32 eee_plloff_100:1;
830 		u32 eee_plloff_giga:1;
831 		u32 eee_cmod_lv:1;
832 		u32 green:1;
833 		u32 flow_control:1;
834 		u32 ctap_short_off:1;
835 	} ups_info;
836 
837 #define RTL_VER_SIZE		32
838 
839 	struct rtl_fw {
840 		const char *fw_name;
841 		const struct firmware *fw;
842 
843 		char version[RTL_VER_SIZE];
844 		int (*pre_fw)(struct r8152 *tp);
845 		int (*post_fw)(struct r8152 *tp);
846 
847 		bool retry;
848 	} rtl_fw;
849 
850 	atomic_t rx_count;
851 
852 	bool eee_en;
853 	int intr_interval;
854 	u32 saved_wolopts;
855 	u32 msg_enable;
856 	u32 tx_qlen;
857 	u32 coalesce;
858 	u32 advertising;
859 	u32 rx_buf_sz;
860 	u32 rx_copybreak;
861 	u32 rx_pending;
862 
863 	u16 ocp_base;
864 	u16 speed;
865 	u16 eee_adv;
866 	u8 *intr_buff;
867 	u8 version;
868 	u8 duplex;
869 	u8 autoneg;
870 };
871 
872 /**
873  * struct fw_block - block type and total length
874  * @type: type of the current block, such as RTL_FW_END, RTL_FW_PLA,
875  *	RTL_FW_USB and so on.
876  * @length: total length of the current block.
877  */
878 struct fw_block {
879 	__le32 type;
880 	__le32 length;
881 } __packed;
882 
883 /**
884  * struct fw_header - header of the firmware file
885  * @checksum: checksum of sha256 which is calculated from the whole file
886  *	except the checksum field of the file. That is, calculate sha256
887  *	from the version field to the end of the file.
888  * @version: version of this firmware.
889  * @blocks: the first firmware block of the file
890  */
891 struct fw_header {
892 	u8 checksum[32];
893 	char version[RTL_VER_SIZE];
894 	struct fw_block blocks[];
895 } __packed;
896 
897 /**
898  * struct fw_mac - a firmware block used by RTL_FW_PLA and RTL_FW_USB.
899  *	The layout of the firmware block is:
900  *	<struct fw_mac> + <info> + <firmware data>.
901  * @fw_offset: offset of the firmware binary data. The start address of
902  *	the data would be the address of struct fw_mac + @fw_offset.
903  * @fw_reg: the register to load the firmware. Depends on chip.
904  * @bp_ba_addr: the register to write break point base address. Depends on
905  *	chip.
906  * @bp_ba_value: break point base address. Depends on chip.
907  * @bp_en_addr: the register to write break point enabled mask. Depends
908  *	on chip.
909  * @bp_en_value: break point enabled mask. Depends on the firmware.
910  * @bp_start: the start register of break points. Depends on chip.
911  * @bp_num: the break point number which needs to be set for this firmware.
912  *	Depends on the firmware.
913  * @bp: break points. Depends on firmware.
914  * @fw_ver_reg: the register to store the fw version.
915  * @fw_ver_data: the firmware version of the current type.
916  * @info: additional information for debugging, and is followed by the
917  *	binary data of firmware.
918  */
919 struct fw_mac {
920 	struct fw_block blk_hdr;
921 	__le16 fw_offset;
922 	__le16 fw_reg;
923 	__le16 bp_ba_addr;
924 	__le16 bp_ba_value;
925 	__le16 bp_en_addr;
926 	__le16 bp_en_value;
927 	__le16 bp_start;
928 	__le16 bp_num;
929 	__le16 bp[16]; /* any value determined by firmware */
930 	__le32 reserved;
931 	__le16 fw_ver_reg;
932 	u8 fw_ver_data;
933 	char info[];
934 } __packed;
935 
936 /**
937  * struct fw_phy_patch_key - a firmware block used by RTL_FW_PHY_START.
938  *	This is used to set patch key when loading the firmware of PHY.
939  * @key_reg: the register to write the patch key.
940  * @key_data: patch key.
941  */
942 struct fw_phy_patch_key {
943 	struct fw_block blk_hdr;
944 	__le16 key_reg;
945 	__le16 key_data;
946 	__le32 reserved;
947 } __packed;
948 
949 /**
950  * struct fw_phy_nc - a firmware block used by RTL_FW_PHY_NC.
951  *	The layout of the firmware block is:
952  *	<struct fw_phy_nc> + <info> + <firmware data>.
953  * @fw_offset: offset of the firmware binary data. The start address of
954  *	the data would be the address of struct fw_phy_nc + @fw_offset.
955  * @fw_reg: the register to load the firmware. Depends on chip.
956  * @ba_reg: the register to write the base address. Depends on chip.
957  * @ba_data: base address. Depends on chip.
958  * @patch_en_addr: the register of enabling patch mode. Depends on chip.
959  * @patch_en_value: patch mode enabled mask. Depends on the firmware.
960  * @mode_reg: the regitster of switching the mode.
961  * @mod_pre: the mode needing to be set before loading the firmware.
962  * @mod_post: the mode to be set when finishing to load the firmware.
963  * @bp_start: the start register of break points. Depends on chip.
964  * @bp_num: the break point number which needs to be set for this firmware.
965  *	Depends on the firmware.
966  * @bp: break points. Depends on firmware.
967  * @info: additional information for debugging, and is followed by the
968  *	binary data of firmware.
969  */
970 struct fw_phy_nc {
971 	struct fw_block blk_hdr;
972 	__le16 fw_offset;
973 	__le16 fw_reg;
974 	__le16 ba_reg;
975 	__le16 ba_data;
976 	__le16 patch_en_addr;
977 	__le16 patch_en_value;
978 	__le16 mode_reg;
979 	__le16 mode_pre;
980 	__le16 mode_post;
981 	__le16 reserved;
982 	__le16 bp_start;
983 	__le16 bp_num;
984 	__le16 bp[4];
985 	char info[];
986 } __packed;
987 
988 enum rtl_fw_type {
989 	RTL_FW_END = 0,
990 	RTL_FW_PLA,
991 	RTL_FW_USB,
992 	RTL_FW_PHY_START,
993 	RTL_FW_PHY_STOP,
994 	RTL_FW_PHY_NC,
995 };
996 
997 enum rtl_version {
998 	RTL_VER_UNKNOWN = 0,
999 	RTL_VER_01,
1000 	RTL_VER_02,
1001 	RTL_VER_03,
1002 	RTL_VER_04,
1003 	RTL_VER_05,
1004 	RTL_VER_06,
1005 	RTL_VER_07,
1006 	RTL_VER_08,
1007 	RTL_VER_09,
1008 	RTL_VER_MAX
1009 };
1010 
1011 enum tx_csum_stat {
1012 	TX_CSUM_SUCCESS = 0,
1013 	TX_CSUM_TSO,
1014 	TX_CSUM_NONE
1015 };
1016 
1017 #define RTL_ADVERTISED_10_HALF			BIT(0)
1018 #define RTL_ADVERTISED_10_FULL			BIT(1)
1019 #define RTL_ADVERTISED_100_HALF			BIT(2)
1020 #define RTL_ADVERTISED_100_FULL			BIT(3)
1021 #define RTL_ADVERTISED_1000_HALF		BIT(4)
1022 #define RTL_ADVERTISED_1000_FULL		BIT(5)
1023 
1024 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
1025  * The RTL chips use a 64 element hash table based on the Ethernet CRC.
1026  */
1027 static const int multicast_filter_limit = 32;
1028 static unsigned int agg_buf_sz = 16384;
1029 
1030 #define RTL_LIMITED_TSO_SIZE	(agg_buf_sz - sizeof(struct tx_desc) - \
1031 				 VLAN_ETH_HLEN - ETH_FCS_LEN)
1032 
1033 static
1034 int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1035 {
1036 	int ret;
1037 	void *tmp;
1038 
1039 	tmp = kmalloc(size, GFP_KERNEL);
1040 	if (!tmp)
1041 		return -ENOMEM;
1042 
1043 	ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
1044 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
1045 			      value, index, tmp, size, 500);
1046 	if (ret < 0)
1047 		memset(data, 0xff, size);
1048 	else
1049 		memcpy(data, tmp, size);
1050 
1051 	kfree(tmp);
1052 
1053 	return ret;
1054 }
1055 
1056 static
1057 int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1058 {
1059 	int ret;
1060 	void *tmp;
1061 
1062 	tmp = kmemdup(data, size, GFP_KERNEL);
1063 	if (!tmp)
1064 		return -ENOMEM;
1065 
1066 	ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
1067 			      RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
1068 			      value, index, tmp, size, 500);
1069 
1070 	kfree(tmp);
1071 
1072 	return ret;
1073 }
1074 
1075 static void rtl_set_unplug(struct r8152 *tp)
1076 {
1077 	if (tp->udev->state == USB_STATE_NOTATTACHED) {
1078 		set_bit(RTL8152_UNPLUG, &tp->flags);
1079 		smp_mb__after_atomic();
1080 	}
1081 }
1082 
1083 static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
1084 			    void *data, u16 type)
1085 {
1086 	u16 limit = 64;
1087 	int ret = 0;
1088 
1089 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1090 		return -ENODEV;
1091 
1092 	/* both size and indix must be 4 bytes align */
1093 	if ((size & 3) || !size || (index & 3) || !data)
1094 		return -EPERM;
1095 
1096 	if ((u32)index + (u32)size > 0xffff)
1097 		return -EPERM;
1098 
1099 	while (size) {
1100 		if (size > limit) {
1101 			ret = get_registers(tp, index, type, limit, data);
1102 			if (ret < 0)
1103 				break;
1104 
1105 			index += limit;
1106 			data += limit;
1107 			size -= limit;
1108 		} else {
1109 			ret = get_registers(tp, index, type, size, data);
1110 			if (ret < 0)
1111 				break;
1112 
1113 			index += size;
1114 			data += size;
1115 			size = 0;
1116 			break;
1117 		}
1118 	}
1119 
1120 	if (ret == -ENODEV)
1121 		rtl_set_unplug(tp);
1122 
1123 	return ret;
1124 }
1125 
1126 static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
1127 			     u16 size, void *data, u16 type)
1128 {
1129 	int ret;
1130 	u16 byteen_start, byteen_end, byen;
1131 	u16 limit = 512;
1132 
1133 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1134 		return -ENODEV;
1135 
1136 	/* both size and indix must be 4 bytes align */
1137 	if ((size & 3) || !size || (index & 3) || !data)
1138 		return -EPERM;
1139 
1140 	if ((u32)index + (u32)size > 0xffff)
1141 		return -EPERM;
1142 
1143 	byteen_start = byteen & BYTE_EN_START_MASK;
1144 	byteen_end = byteen & BYTE_EN_END_MASK;
1145 
1146 	byen = byteen_start | (byteen_start << 4);
1147 	ret = set_registers(tp, index, type | byen, 4, data);
1148 	if (ret < 0)
1149 		goto error1;
1150 
1151 	index += 4;
1152 	data += 4;
1153 	size -= 4;
1154 
1155 	if (size) {
1156 		size -= 4;
1157 
1158 		while (size) {
1159 			if (size > limit) {
1160 				ret = set_registers(tp, index,
1161 						    type | BYTE_EN_DWORD,
1162 						    limit, data);
1163 				if (ret < 0)
1164 					goto error1;
1165 
1166 				index += limit;
1167 				data += limit;
1168 				size -= limit;
1169 			} else {
1170 				ret = set_registers(tp, index,
1171 						    type | BYTE_EN_DWORD,
1172 						    size, data);
1173 				if (ret < 0)
1174 					goto error1;
1175 
1176 				index += size;
1177 				data += size;
1178 				size = 0;
1179 				break;
1180 			}
1181 		}
1182 
1183 		byen = byteen_end | (byteen_end >> 4);
1184 		ret = set_registers(tp, index, type | byen, 4, data);
1185 		if (ret < 0)
1186 			goto error1;
1187 	}
1188 
1189 error1:
1190 	if (ret == -ENODEV)
1191 		rtl_set_unplug(tp);
1192 
1193 	return ret;
1194 }
1195 
1196 static inline
1197 int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
1198 {
1199 	return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
1200 }
1201 
1202 static inline
1203 int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1204 {
1205 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
1206 }
1207 
1208 static inline
1209 int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1210 {
1211 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
1212 }
1213 
1214 static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
1215 {
1216 	__le32 data;
1217 
1218 	generic_ocp_read(tp, index, sizeof(data), &data, type);
1219 
1220 	return __le32_to_cpu(data);
1221 }
1222 
1223 static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
1224 {
1225 	__le32 tmp = __cpu_to_le32(data);
1226 
1227 	generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
1228 }
1229 
1230 static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
1231 {
1232 	u32 data;
1233 	__le32 tmp;
1234 	u16 byen = BYTE_EN_WORD;
1235 	u8 shift = index & 2;
1236 
1237 	index &= ~3;
1238 	byen <<= shift;
1239 
1240 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
1241 
1242 	data = __le32_to_cpu(tmp);
1243 	data >>= (shift * 8);
1244 	data &= 0xffff;
1245 
1246 	return (u16)data;
1247 }
1248 
1249 static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
1250 {
1251 	u32 mask = 0xffff;
1252 	__le32 tmp;
1253 	u16 byen = BYTE_EN_WORD;
1254 	u8 shift = index & 2;
1255 
1256 	data &= mask;
1257 
1258 	if (index & 2) {
1259 		byen <<= shift;
1260 		mask <<= (shift * 8);
1261 		data <<= (shift * 8);
1262 		index &= ~3;
1263 	}
1264 
1265 	tmp = __cpu_to_le32(data);
1266 
1267 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1268 }
1269 
1270 static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1271 {
1272 	u32 data;
1273 	__le32 tmp;
1274 	u8 shift = index & 3;
1275 
1276 	index &= ~3;
1277 
1278 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
1279 
1280 	data = __le32_to_cpu(tmp);
1281 	data >>= (shift * 8);
1282 	data &= 0xff;
1283 
1284 	return (u8)data;
1285 }
1286 
1287 static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1288 {
1289 	u32 mask = 0xff;
1290 	__le32 tmp;
1291 	u16 byen = BYTE_EN_BYTE;
1292 	u8 shift = index & 3;
1293 
1294 	data &= mask;
1295 
1296 	if (index & 3) {
1297 		byen <<= shift;
1298 		mask <<= (shift * 8);
1299 		data <<= (shift * 8);
1300 		index &= ~3;
1301 	}
1302 
1303 	tmp = __cpu_to_le32(data);
1304 
1305 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1306 }
1307 
1308 static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1309 {
1310 	u16 ocp_base, ocp_index;
1311 
1312 	ocp_base = addr & 0xf000;
1313 	if (ocp_base != tp->ocp_base) {
1314 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1315 		tp->ocp_base = ocp_base;
1316 	}
1317 
1318 	ocp_index = (addr & 0x0fff) | 0xb000;
1319 	return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1320 }
1321 
1322 static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1323 {
1324 	u16 ocp_base, ocp_index;
1325 
1326 	ocp_base = addr & 0xf000;
1327 	if (ocp_base != tp->ocp_base) {
1328 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1329 		tp->ocp_base = ocp_base;
1330 	}
1331 
1332 	ocp_index = (addr & 0x0fff) | 0xb000;
1333 	ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1334 }
1335 
1336 static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
1337 {
1338 	ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
1339 }
1340 
1341 static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
1342 {
1343 	return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
1344 }
1345 
1346 static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1347 {
1348 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1349 	ocp_reg_write(tp, OCP_SRAM_DATA, data);
1350 }
1351 
1352 static u16 sram_read(struct r8152 *tp, u16 addr)
1353 {
1354 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1355 	return ocp_reg_read(tp, OCP_SRAM_DATA);
1356 }
1357 
1358 static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1359 {
1360 	struct r8152 *tp = netdev_priv(netdev);
1361 	int ret;
1362 
1363 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1364 		return -ENODEV;
1365 
1366 	if (phy_id != R8152_PHY_ID)
1367 		return -EINVAL;
1368 
1369 	ret = r8152_mdio_read(tp, reg);
1370 
1371 	return ret;
1372 }
1373 
1374 static
1375 void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1376 {
1377 	struct r8152 *tp = netdev_priv(netdev);
1378 
1379 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1380 		return;
1381 
1382 	if (phy_id != R8152_PHY_ID)
1383 		return;
1384 
1385 	r8152_mdio_write(tp, reg, val);
1386 }
1387 
1388 static int
1389 r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
1390 
1391 static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1392 {
1393 	struct r8152 *tp = netdev_priv(netdev);
1394 	struct sockaddr *addr = p;
1395 	int ret = -EADDRNOTAVAIL;
1396 
1397 	if (!is_valid_ether_addr(addr->sa_data))
1398 		goto out1;
1399 
1400 	ret = usb_autopm_get_interface(tp->intf);
1401 	if (ret < 0)
1402 		goto out1;
1403 
1404 	mutex_lock(&tp->control);
1405 
1406 	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1407 
1408 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1409 	pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1410 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1411 
1412 	mutex_unlock(&tp->control);
1413 
1414 	usb_autopm_put_interface(tp->intf);
1415 out1:
1416 	return ret;
1417 }
1418 
1419 /* Devices containing proper chips can support a persistent
1420  * host system provided MAC address.
1421  * Examples of this are Dell TB15 and Dell WD15 docks
1422  */
1423 static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1424 {
1425 	acpi_status status;
1426 	struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1427 	union acpi_object *obj;
1428 	int ret = -EINVAL;
1429 	u32 ocp_data;
1430 	unsigned char buf[6];
1431 	char *mac_obj_name;
1432 	acpi_object_type mac_obj_type;
1433 	int mac_strlen;
1434 
1435 	if (test_bit(LENOVO_MACPASSTHRU, &tp->flags)) {
1436 		mac_obj_name = "\\MACA";
1437 		mac_obj_type = ACPI_TYPE_STRING;
1438 		mac_strlen = 0x16;
1439 	} else {
1440 		/* test for -AD variant of RTL8153 */
1441 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1442 		if ((ocp_data & AD_MASK) == 0x1000) {
1443 			/* test for MAC address pass-through bit */
1444 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1445 			if ((ocp_data & PASS_THRU_MASK) != 1) {
1446 				netif_dbg(tp, probe, tp->netdev,
1447 						"No efuse for RTL8153-AD MAC pass through\n");
1448 				return -ENODEV;
1449 			}
1450 		} else {
1451 			/* test for RTL8153-BND and RTL8153-BD */
1452 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
1453 			if ((ocp_data & BND_MASK) == 0 && (ocp_data & BD_MASK) == 0) {
1454 				netif_dbg(tp, probe, tp->netdev,
1455 						"Invalid variant for MAC pass through\n");
1456 				return -ENODEV;
1457 			}
1458 		}
1459 
1460 		mac_obj_name = "\\_SB.AMAC";
1461 		mac_obj_type = ACPI_TYPE_BUFFER;
1462 		mac_strlen = 0x17;
1463 	}
1464 
1465 	/* returns _AUXMAC_#AABBCCDDEEFF# */
1466 	status = acpi_evaluate_object(NULL, mac_obj_name, NULL, &buffer);
1467 	obj = (union acpi_object *)buffer.pointer;
1468 	if (!ACPI_SUCCESS(status))
1469 		return -ENODEV;
1470 	if (obj->type != mac_obj_type || obj->string.length != mac_strlen) {
1471 		netif_warn(tp, probe, tp->netdev,
1472 			   "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
1473 			   obj->type, obj->string.length);
1474 		goto amacout;
1475 	}
1476 
1477 	if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1478 	    strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1479 		netif_warn(tp, probe, tp->netdev,
1480 			   "Invalid header when reading pass-thru MAC addr\n");
1481 		goto amacout;
1482 	}
1483 	ret = hex2bin(buf, obj->string.pointer + 9, 6);
1484 	if (!(ret == 0 && is_valid_ether_addr(buf))) {
1485 		netif_warn(tp, probe, tp->netdev,
1486 			   "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1487 			   ret, buf);
1488 		ret = -EINVAL;
1489 		goto amacout;
1490 	}
1491 	memcpy(sa->sa_data, buf, 6);
1492 	netif_info(tp, probe, tp->netdev,
1493 		   "Using pass-thru MAC addr %pM\n", sa->sa_data);
1494 
1495 amacout:
1496 	kfree(obj);
1497 	return ret;
1498 }
1499 
1500 static int determine_ethernet_addr(struct r8152 *tp, struct sockaddr *sa)
1501 {
1502 	struct net_device *dev = tp->netdev;
1503 	int ret;
1504 
1505 	sa->sa_family = dev->type;
1506 
1507 	if (tp->version == RTL_VER_01) {
1508 		ret = pla_ocp_read(tp, PLA_IDR, 8, sa->sa_data);
1509 	} else {
1510 		/* if device doesn't support MAC pass through this will
1511 		 * be expected to be non-zero
1512 		 */
1513 		ret = vendor_mac_passthru_addr_read(tp, sa);
1514 		if (ret < 0)
1515 			ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa->sa_data);
1516 	}
1517 
1518 	if (ret < 0) {
1519 		netif_err(tp, probe, dev, "Get ether addr fail\n");
1520 	} else if (!is_valid_ether_addr(sa->sa_data)) {
1521 		netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1522 			  sa->sa_data);
1523 		eth_hw_addr_random(dev);
1524 		ether_addr_copy(sa->sa_data, dev->dev_addr);
1525 		netif_info(tp, probe, dev, "Random ether addr %pM\n",
1526 			   sa->sa_data);
1527 		return 0;
1528 	}
1529 
1530 	return ret;
1531 }
1532 
1533 static int set_ethernet_addr(struct r8152 *tp)
1534 {
1535 	struct net_device *dev = tp->netdev;
1536 	struct sockaddr sa;
1537 	int ret;
1538 
1539 	ret = determine_ethernet_addr(tp, &sa);
1540 	if (ret < 0)
1541 		return ret;
1542 
1543 	if (tp->version == RTL_VER_01)
1544 		ether_addr_copy(dev->dev_addr, sa.sa_data);
1545 	else
1546 		ret = rtl8152_set_mac_address(dev, &sa);
1547 
1548 	return ret;
1549 }
1550 
1551 static void read_bulk_callback(struct urb *urb)
1552 {
1553 	struct net_device *netdev;
1554 	int status = urb->status;
1555 	struct rx_agg *agg;
1556 	struct r8152 *tp;
1557 	unsigned long flags;
1558 
1559 	agg = urb->context;
1560 	if (!agg)
1561 		return;
1562 
1563 	tp = agg->context;
1564 	if (!tp)
1565 		return;
1566 
1567 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1568 		return;
1569 
1570 	if (!test_bit(WORK_ENABLE, &tp->flags))
1571 		return;
1572 
1573 	netdev = tp->netdev;
1574 
1575 	/* When link down, the driver would cancel all bulks. */
1576 	/* This avoid the re-submitting bulk */
1577 	if (!netif_carrier_ok(netdev))
1578 		return;
1579 
1580 	usb_mark_last_busy(tp->udev);
1581 
1582 	switch (status) {
1583 	case 0:
1584 		if (urb->actual_length < ETH_ZLEN)
1585 			break;
1586 
1587 		spin_lock_irqsave(&tp->rx_lock, flags);
1588 		list_add_tail(&agg->list, &tp->rx_done);
1589 		spin_unlock_irqrestore(&tp->rx_lock, flags);
1590 		napi_schedule(&tp->napi);
1591 		return;
1592 	case -ESHUTDOWN:
1593 		rtl_set_unplug(tp);
1594 		netif_device_detach(tp->netdev);
1595 		return;
1596 	case -ENOENT:
1597 		return;	/* the urb is in unlink state */
1598 	case -ETIME:
1599 		if (net_ratelimit())
1600 			netdev_warn(netdev, "maybe reset is needed?\n");
1601 		break;
1602 	default:
1603 		if (net_ratelimit())
1604 			netdev_warn(netdev, "Rx status %d\n", status);
1605 		break;
1606 	}
1607 
1608 	r8152_submit_rx(tp, agg, GFP_ATOMIC);
1609 }
1610 
1611 static void write_bulk_callback(struct urb *urb)
1612 {
1613 	struct net_device_stats *stats;
1614 	struct net_device *netdev;
1615 	struct tx_agg *agg;
1616 	struct r8152 *tp;
1617 	unsigned long flags;
1618 	int status = urb->status;
1619 
1620 	agg = urb->context;
1621 	if (!agg)
1622 		return;
1623 
1624 	tp = agg->context;
1625 	if (!tp)
1626 		return;
1627 
1628 	netdev = tp->netdev;
1629 	stats = &netdev->stats;
1630 	if (status) {
1631 		if (net_ratelimit())
1632 			netdev_warn(netdev, "Tx status %d\n", status);
1633 		stats->tx_errors += agg->skb_num;
1634 	} else {
1635 		stats->tx_packets += agg->skb_num;
1636 		stats->tx_bytes += agg->skb_len;
1637 	}
1638 
1639 	spin_lock_irqsave(&tp->tx_lock, flags);
1640 	list_add_tail(&agg->list, &tp->tx_free);
1641 	spin_unlock_irqrestore(&tp->tx_lock, flags);
1642 
1643 	usb_autopm_put_interface_async(tp->intf);
1644 
1645 	if (!netif_carrier_ok(netdev))
1646 		return;
1647 
1648 	if (!test_bit(WORK_ENABLE, &tp->flags))
1649 		return;
1650 
1651 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1652 		return;
1653 
1654 	if (!skb_queue_empty(&tp->tx_queue))
1655 		tasklet_schedule(&tp->tx_tl);
1656 }
1657 
1658 static void intr_callback(struct urb *urb)
1659 {
1660 	struct r8152 *tp;
1661 	__le16 *d;
1662 	int status = urb->status;
1663 	int res;
1664 
1665 	tp = urb->context;
1666 	if (!tp)
1667 		return;
1668 
1669 	if (!test_bit(WORK_ENABLE, &tp->flags))
1670 		return;
1671 
1672 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1673 		return;
1674 
1675 	switch (status) {
1676 	case 0:			/* success */
1677 		break;
1678 	case -ECONNRESET:	/* unlink */
1679 	case -ESHUTDOWN:
1680 		netif_device_detach(tp->netdev);
1681 		/* fall through */
1682 	case -ENOENT:
1683 	case -EPROTO:
1684 		netif_info(tp, intr, tp->netdev,
1685 			   "Stop submitting intr, status %d\n", status);
1686 		return;
1687 	case -EOVERFLOW:
1688 		netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1689 		goto resubmit;
1690 	/* -EPIPE:  should clear the halt */
1691 	default:
1692 		netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1693 		goto resubmit;
1694 	}
1695 
1696 	d = urb->transfer_buffer;
1697 	if (INTR_LINK & __le16_to_cpu(d[0])) {
1698 		if (!netif_carrier_ok(tp->netdev)) {
1699 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1700 			schedule_delayed_work(&tp->schedule, 0);
1701 		}
1702 	} else {
1703 		if (netif_carrier_ok(tp->netdev)) {
1704 			netif_stop_queue(tp->netdev);
1705 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1706 			schedule_delayed_work(&tp->schedule, 0);
1707 		}
1708 	}
1709 
1710 resubmit:
1711 	res = usb_submit_urb(urb, GFP_ATOMIC);
1712 	if (res == -ENODEV) {
1713 		rtl_set_unplug(tp);
1714 		netif_device_detach(tp->netdev);
1715 	} else if (res) {
1716 		netif_err(tp, intr, tp->netdev,
1717 			  "can't resubmit intr, status %d\n", res);
1718 	}
1719 }
1720 
1721 static inline void *rx_agg_align(void *data)
1722 {
1723 	return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
1724 }
1725 
1726 static inline void *tx_agg_align(void *data)
1727 {
1728 	return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
1729 }
1730 
1731 static void free_rx_agg(struct r8152 *tp, struct rx_agg *agg)
1732 {
1733 	list_del(&agg->info_list);
1734 
1735 	usb_free_urb(agg->urb);
1736 	put_page(agg->page);
1737 	kfree(agg);
1738 
1739 	atomic_dec(&tp->rx_count);
1740 }
1741 
1742 static struct rx_agg *alloc_rx_agg(struct r8152 *tp, gfp_t mflags)
1743 {
1744 	struct net_device *netdev = tp->netdev;
1745 	int node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1746 	unsigned int order = get_order(tp->rx_buf_sz);
1747 	struct rx_agg *rx_agg;
1748 	unsigned long flags;
1749 
1750 	rx_agg = kmalloc_node(sizeof(*rx_agg), mflags, node);
1751 	if (!rx_agg)
1752 		return NULL;
1753 
1754 	rx_agg->page = alloc_pages(mflags | __GFP_COMP, order);
1755 	if (!rx_agg->page)
1756 		goto free_rx;
1757 
1758 	rx_agg->buffer = page_address(rx_agg->page);
1759 
1760 	rx_agg->urb = usb_alloc_urb(0, mflags);
1761 	if (!rx_agg->urb)
1762 		goto free_buf;
1763 
1764 	rx_agg->context = tp;
1765 
1766 	INIT_LIST_HEAD(&rx_agg->list);
1767 	INIT_LIST_HEAD(&rx_agg->info_list);
1768 	spin_lock_irqsave(&tp->rx_lock, flags);
1769 	list_add_tail(&rx_agg->info_list, &tp->rx_info);
1770 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1771 
1772 	atomic_inc(&tp->rx_count);
1773 
1774 	return rx_agg;
1775 
1776 free_buf:
1777 	__free_pages(rx_agg->page, order);
1778 free_rx:
1779 	kfree(rx_agg);
1780 	return NULL;
1781 }
1782 
1783 static void free_all_mem(struct r8152 *tp)
1784 {
1785 	struct rx_agg *agg, *agg_next;
1786 	unsigned long flags;
1787 	int i;
1788 
1789 	spin_lock_irqsave(&tp->rx_lock, flags);
1790 
1791 	list_for_each_entry_safe(agg, agg_next, &tp->rx_info, info_list)
1792 		free_rx_agg(tp, agg);
1793 
1794 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1795 
1796 	WARN_ON(atomic_read(&tp->rx_count));
1797 
1798 	for (i = 0; i < RTL8152_MAX_TX; i++) {
1799 		usb_free_urb(tp->tx_info[i].urb);
1800 		tp->tx_info[i].urb = NULL;
1801 
1802 		kfree(tp->tx_info[i].buffer);
1803 		tp->tx_info[i].buffer = NULL;
1804 		tp->tx_info[i].head = NULL;
1805 	}
1806 
1807 	usb_free_urb(tp->intr_urb);
1808 	tp->intr_urb = NULL;
1809 
1810 	kfree(tp->intr_buff);
1811 	tp->intr_buff = NULL;
1812 }
1813 
1814 static int alloc_all_mem(struct r8152 *tp)
1815 {
1816 	struct net_device *netdev = tp->netdev;
1817 	struct usb_interface *intf = tp->intf;
1818 	struct usb_host_interface *alt = intf->cur_altsetting;
1819 	struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
1820 	int node, i;
1821 
1822 	node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1823 
1824 	spin_lock_init(&tp->rx_lock);
1825 	spin_lock_init(&tp->tx_lock);
1826 	INIT_LIST_HEAD(&tp->rx_info);
1827 	INIT_LIST_HEAD(&tp->tx_free);
1828 	INIT_LIST_HEAD(&tp->rx_done);
1829 	skb_queue_head_init(&tp->tx_queue);
1830 	skb_queue_head_init(&tp->rx_queue);
1831 	atomic_set(&tp->rx_count, 0);
1832 
1833 	for (i = 0; i < RTL8152_MAX_RX; i++) {
1834 		if (!alloc_rx_agg(tp, GFP_KERNEL))
1835 			goto err1;
1836 	}
1837 
1838 	for (i = 0; i < RTL8152_MAX_TX; i++) {
1839 		struct urb *urb;
1840 		u8 *buf;
1841 
1842 		buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
1843 		if (!buf)
1844 			goto err1;
1845 
1846 		if (buf != tx_agg_align(buf)) {
1847 			kfree(buf);
1848 			buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
1849 					   node);
1850 			if (!buf)
1851 				goto err1;
1852 		}
1853 
1854 		urb = usb_alloc_urb(0, GFP_KERNEL);
1855 		if (!urb) {
1856 			kfree(buf);
1857 			goto err1;
1858 		}
1859 
1860 		INIT_LIST_HEAD(&tp->tx_info[i].list);
1861 		tp->tx_info[i].context = tp;
1862 		tp->tx_info[i].urb = urb;
1863 		tp->tx_info[i].buffer = buf;
1864 		tp->tx_info[i].head = tx_agg_align(buf);
1865 
1866 		list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1867 	}
1868 
1869 	tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1870 	if (!tp->intr_urb)
1871 		goto err1;
1872 
1873 	tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1874 	if (!tp->intr_buff)
1875 		goto err1;
1876 
1877 	tp->intr_interval = (int)ep_intr->desc.bInterval;
1878 	usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
1879 			 tp->intr_buff, INTBUFSIZE, intr_callback,
1880 			 tp, tp->intr_interval);
1881 
1882 	return 0;
1883 
1884 err1:
1885 	free_all_mem(tp);
1886 	return -ENOMEM;
1887 }
1888 
1889 static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1890 {
1891 	struct tx_agg *agg = NULL;
1892 	unsigned long flags;
1893 
1894 	if (list_empty(&tp->tx_free))
1895 		return NULL;
1896 
1897 	spin_lock_irqsave(&tp->tx_lock, flags);
1898 	if (!list_empty(&tp->tx_free)) {
1899 		struct list_head *cursor;
1900 
1901 		cursor = tp->tx_free.next;
1902 		list_del_init(cursor);
1903 		agg = list_entry(cursor, struct tx_agg, list);
1904 	}
1905 	spin_unlock_irqrestore(&tp->tx_lock, flags);
1906 
1907 	return agg;
1908 }
1909 
1910 /* r8152_csum_workaround()
1911  * The hw limits the value of the transport offset. When the offset is out of
1912  * range, calculate the checksum by sw.
1913  */
1914 static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1915 				  struct sk_buff_head *list)
1916 {
1917 	if (skb_shinfo(skb)->gso_size) {
1918 		netdev_features_t features = tp->netdev->features;
1919 		struct sk_buff *segs, *seg, *next;
1920 		struct sk_buff_head seg_list;
1921 
1922 		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
1923 		segs = skb_gso_segment(skb, features);
1924 		if (IS_ERR(segs) || !segs)
1925 			goto drop;
1926 
1927 		__skb_queue_head_init(&seg_list);
1928 
1929 		skb_list_walk_safe(segs, seg, next) {
1930 			skb_mark_not_on_list(seg);
1931 			__skb_queue_tail(&seg_list, seg);
1932 		}
1933 
1934 		skb_queue_splice(&seg_list, list);
1935 		dev_kfree_skb(skb);
1936 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1937 		if (skb_checksum_help(skb) < 0)
1938 			goto drop;
1939 
1940 		__skb_queue_head(list, skb);
1941 	} else {
1942 		struct net_device_stats *stats;
1943 
1944 drop:
1945 		stats = &tp->netdev->stats;
1946 		stats->tx_dropped++;
1947 		dev_kfree_skb(skb);
1948 	}
1949 }
1950 
1951 static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1952 {
1953 	if (skb_vlan_tag_present(skb)) {
1954 		u32 opts2;
1955 
1956 		opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
1957 		desc->opts2 |= cpu_to_le32(opts2);
1958 	}
1959 }
1960 
1961 static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1962 {
1963 	u32 opts2 = le32_to_cpu(desc->opts2);
1964 
1965 	if (opts2 & RX_VLAN_TAG)
1966 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1967 				       swab16(opts2 & 0xffff));
1968 }
1969 
1970 static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1971 			 struct sk_buff *skb, u32 len, u32 transport_offset)
1972 {
1973 	u32 mss = skb_shinfo(skb)->gso_size;
1974 	u32 opts1, opts2 = 0;
1975 	int ret = TX_CSUM_SUCCESS;
1976 
1977 	WARN_ON_ONCE(len > TX_LEN_MAX);
1978 
1979 	opts1 = len | TX_FS | TX_LS;
1980 
1981 	if (mss) {
1982 		if (transport_offset > GTTCPHO_MAX) {
1983 			netif_warn(tp, tx_err, tp->netdev,
1984 				   "Invalid transport offset 0x%x for TSO\n",
1985 				   transport_offset);
1986 			ret = TX_CSUM_TSO;
1987 			goto unavailable;
1988 		}
1989 
1990 		switch (vlan_get_protocol(skb)) {
1991 		case htons(ETH_P_IP):
1992 			opts1 |= GTSENDV4;
1993 			break;
1994 
1995 		case htons(ETH_P_IPV6):
1996 			if (skb_cow_head(skb, 0)) {
1997 				ret = TX_CSUM_TSO;
1998 				goto unavailable;
1999 			}
2000 			tcp_v6_gso_csum_prep(skb);
2001 			opts1 |= GTSENDV6;
2002 			break;
2003 
2004 		default:
2005 			WARN_ON_ONCE(1);
2006 			break;
2007 		}
2008 
2009 		opts1 |= transport_offset << GTTCPHO_SHIFT;
2010 		opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
2011 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2012 		u8 ip_protocol;
2013 
2014 		if (transport_offset > TCPHO_MAX) {
2015 			netif_warn(tp, tx_err, tp->netdev,
2016 				   "Invalid transport offset 0x%x\n",
2017 				   transport_offset);
2018 			ret = TX_CSUM_NONE;
2019 			goto unavailable;
2020 		}
2021 
2022 		switch (vlan_get_protocol(skb)) {
2023 		case htons(ETH_P_IP):
2024 			opts2 |= IPV4_CS;
2025 			ip_protocol = ip_hdr(skb)->protocol;
2026 			break;
2027 
2028 		case htons(ETH_P_IPV6):
2029 			opts2 |= IPV6_CS;
2030 			ip_protocol = ipv6_hdr(skb)->nexthdr;
2031 			break;
2032 
2033 		default:
2034 			ip_protocol = IPPROTO_RAW;
2035 			break;
2036 		}
2037 
2038 		if (ip_protocol == IPPROTO_TCP)
2039 			opts2 |= TCP_CS;
2040 		else if (ip_protocol == IPPROTO_UDP)
2041 			opts2 |= UDP_CS;
2042 		else
2043 			WARN_ON_ONCE(1);
2044 
2045 		opts2 |= transport_offset << TCPHO_SHIFT;
2046 	}
2047 
2048 	desc->opts2 = cpu_to_le32(opts2);
2049 	desc->opts1 = cpu_to_le32(opts1);
2050 
2051 unavailable:
2052 	return ret;
2053 }
2054 
2055 static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
2056 {
2057 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2058 	int remain, ret;
2059 	u8 *tx_data;
2060 
2061 	__skb_queue_head_init(&skb_head);
2062 	spin_lock(&tx_queue->lock);
2063 	skb_queue_splice_init(tx_queue, &skb_head);
2064 	spin_unlock(&tx_queue->lock);
2065 
2066 	tx_data = agg->head;
2067 	agg->skb_num = 0;
2068 	agg->skb_len = 0;
2069 	remain = agg_buf_sz;
2070 
2071 	while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
2072 		struct tx_desc *tx_desc;
2073 		struct sk_buff *skb;
2074 		unsigned int len;
2075 		u32 offset;
2076 
2077 		skb = __skb_dequeue(&skb_head);
2078 		if (!skb)
2079 			break;
2080 
2081 		len = skb->len + sizeof(*tx_desc);
2082 
2083 		if (len > remain) {
2084 			__skb_queue_head(&skb_head, skb);
2085 			break;
2086 		}
2087 
2088 		tx_data = tx_agg_align(tx_data);
2089 		tx_desc = (struct tx_desc *)tx_data;
2090 
2091 		offset = (u32)skb_transport_offset(skb);
2092 
2093 		if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
2094 			r8152_csum_workaround(tp, skb, &skb_head);
2095 			continue;
2096 		}
2097 
2098 		rtl_tx_vlan_tag(tx_desc, skb);
2099 
2100 		tx_data += sizeof(*tx_desc);
2101 
2102 		len = skb->len;
2103 		if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
2104 			struct net_device_stats *stats = &tp->netdev->stats;
2105 
2106 			stats->tx_dropped++;
2107 			dev_kfree_skb_any(skb);
2108 			tx_data -= sizeof(*tx_desc);
2109 			continue;
2110 		}
2111 
2112 		tx_data += len;
2113 		agg->skb_len += len;
2114 		agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
2115 
2116 		dev_kfree_skb_any(skb);
2117 
2118 		remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
2119 
2120 		if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
2121 			break;
2122 	}
2123 
2124 	if (!skb_queue_empty(&skb_head)) {
2125 		spin_lock(&tx_queue->lock);
2126 		skb_queue_splice(&skb_head, tx_queue);
2127 		spin_unlock(&tx_queue->lock);
2128 	}
2129 
2130 	netif_tx_lock(tp->netdev);
2131 
2132 	if (netif_queue_stopped(tp->netdev) &&
2133 	    skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
2134 		netif_wake_queue(tp->netdev);
2135 
2136 	netif_tx_unlock(tp->netdev);
2137 
2138 	ret = usb_autopm_get_interface_async(tp->intf);
2139 	if (ret < 0)
2140 		goto out_tx_fill;
2141 
2142 	usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
2143 			  agg->head, (int)(tx_data - (u8 *)agg->head),
2144 			  (usb_complete_t)write_bulk_callback, agg);
2145 
2146 	ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
2147 	if (ret < 0)
2148 		usb_autopm_put_interface_async(tp->intf);
2149 
2150 out_tx_fill:
2151 	return ret;
2152 }
2153 
2154 static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
2155 {
2156 	u8 checksum = CHECKSUM_NONE;
2157 	u32 opts2, opts3;
2158 
2159 	if (!(tp->netdev->features & NETIF_F_RXCSUM))
2160 		goto return_result;
2161 
2162 	opts2 = le32_to_cpu(rx_desc->opts2);
2163 	opts3 = le32_to_cpu(rx_desc->opts3);
2164 
2165 	if (opts2 & RD_IPV4_CS) {
2166 		if (opts3 & IPF)
2167 			checksum = CHECKSUM_NONE;
2168 		else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2169 			checksum = CHECKSUM_UNNECESSARY;
2170 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2171 			checksum = CHECKSUM_UNNECESSARY;
2172 	} else if (opts2 & RD_IPV6_CS) {
2173 		if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2174 			checksum = CHECKSUM_UNNECESSARY;
2175 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2176 			checksum = CHECKSUM_UNNECESSARY;
2177 	}
2178 
2179 return_result:
2180 	return checksum;
2181 }
2182 
2183 static inline bool rx_count_exceed(struct r8152 *tp)
2184 {
2185 	return atomic_read(&tp->rx_count) > RTL8152_MAX_RX;
2186 }
2187 
2188 static inline int agg_offset(struct rx_agg *agg, void *addr)
2189 {
2190 	return (int)(addr - agg->buffer);
2191 }
2192 
2193 static struct rx_agg *rtl_get_free_rx(struct r8152 *tp, gfp_t mflags)
2194 {
2195 	struct rx_agg *agg, *agg_next, *agg_free = NULL;
2196 	unsigned long flags;
2197 
2198 	spin_lock_irqsave(&tp->rx_lock, flags);
2199 
2200 	list_for_each_entry_safe(agg, agg_next, &tp->rx_used, list) {
2201 		if (page_count(agg->page) == 1) {
2202 			if (!agg_free) {
2203 				list_del_init(&agg->list);
2204 				agg_free = agg;
2205 				continue;
2206 			}
2207 			if (rx_count_exceed(tp)) {
2208 				list_del_init(&agg->list);
2209 				free_rx_agg(tp, agg);
2210 			}
2211 			break;
2212 		}
2213 	}
2214 
2215 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2216 
2217 	if (!agg_free && atomic_read(&tp->rx_count) < tp->rx_pending)
2218 		agg_free = alloc_rx_agg(tp, mflags);
2219 
2220 	return agg_free;
2221 }
2222 
2223 static int rx_bottom(struct r8152 *tp, int budget)
2224 {
2225 	unsigned long flags;
2226 	struct list_head *cursor, *next, rx_queue;
2227 	int ret = 0, work_done = 0;
2228 	struct napi_struct *napi = &tp->napi;
2229 
2230 	if (!skb_queue_empty(&tp->rx_queue)) {
2231 		while (work_done < budget) {
2232 			struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
2233 			struct net_device *netdev = tp->netdev;
2234 			struct net_device_stats *stats = &netdev->stats;
2235 			unsigned int pkt_len;
2236 
2237 			if (!skb)
2238 				break;
2239 
2240 			pkt_len = skb->len;
2241 			napi_gro_receive(napi, skb);
2242 			work_done++;
2243 			stats->rx_packets++;
2244 			stats->rx_bytes += pkt_len;
2245 		}
2246 	}
2247 
2248 	if (list_empty(&tp->rx_done))
2249 		goto out1;
2250 
2251 	INIT_LIST_HEAD(&rx_queue);
2252 	spin_lock_irqsave(&tp->rx_lock, flags);
2253 	list_splice_init(&tp->rx_done, &rx_queue);
2254 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2255 
2256 	list_for_each_safe(cursor, next, &rx_queue) {
2257 		struct rx_desc *rx_desc;
2258 		struct rx_agg *agg, *agg_free;
2259 		int len_used = 0;
2260 		struct urb *urb;
2261 		u8 *rx_data;
2262 
2263 		list_del_init(cursor);
2264 
2265 		agg = list_entry(cursor, struct rx_agg, list);
2266 		urb = agg->urb;
2267 		if (urb->actual_length < ETH_ZLEN)
2268 			goto submit;
2269 
2270 		agg_free = rtl_get_free_rx(tp, GFP_ATOMIC);
2271 
2272 		rx_desc = agg->buffer;
2273 		rx_data = agg->buffer;
2274 		len_used += sizeof(struct rx_desc);
2275 
2276 		while (urb->actual_length > len_used) {
2277 			struct net_device *netdev = tp->netdev;
2278 			struct net_device_stats *stats = &netdev->stats;
2279 			unsigned int pkt_len, rx_frag_head_sz;
2280 			struct sk_buff *skb;
2281 
2282 			/* limite the skb numbers for rx_queue */
2283 			if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
2284 				break;
2285 
2286 			pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
2287 			if (pkt_len < ETH_ZLEN)
2288 				break;
2289 
2290 			len_used += pkt_len;
2291 			if (urb->actual_length < len_used)
2292 				break;
2293 
2294 			pkt_len -= ETH_FCS_LEN;
2295 			rx_data += sizeof(struct rx_desc);
2296 
2297 			if (!agg_free || tp->rx_copybreak > pkt_len)
2298 				rx_frag_head_sz = pkt_len;
2299 			else
2300 				rx_frag_head_sz = tp->rx_copybreak;
2301 
2302 			skb = napi_alloc_skb(napi, rx_frag_head_sz);
2303 			if (!skb) {
2304 				stats->rx_dropped++;
2305 				goto find_next_rx;
2306 			}
2307 
2308 			skb->ip_summed = r8152_rx_csum(tp, rx_desc);
2309 			memcpy(skb->data, rx_data, rx_frag_head_sz);
2310 			skb_put(skb, rx_frag_head_sz);
2311 			pkt_len -= rx_frag_head_sz;
2312 			rx_data += rx_frag_head_sz;
2313 			if (pkt_len) {
2314 				skb_add_rx_frag(skb, 0, agg->page,
2315 						agg_offset(agg, rx_data),
2316 						pkt_len,
2317 						SKB_DATA_ALIGN(pkt_len));
2318 				get_page(agg->page);
2319 			}
2320 
2321 			skb->protocol = eth_type_trans(skb, netdev);
2322 			rtl_rx_vlan_tag(rx_desc, skb);
2323 			if (work_done < budget) {
2324 				work_done++;
2325 				stats->rx_packets++;
2326 				stats->rx_bytes += skb->len;
2327 				napi_gro_receive(napi, skb);
2328 			} else {
2329 				__skb_queue_tail(&tp->rx_queue, skb);
2330 			}
2331 
2332 find_next_rx:
2333 			rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
2334 			rx_desc = (struct rx_desc *)rx_data;
2335 			len_used = agg_offset(agg, rx_data);
2336 			len_used += sizeof(struct rx_desc);
2337 		}
2338 
2339 		WARN_ON(!agg_free && page_count(agg->page) > 1);
2340 
2341 		if (agg_free) {
2342 			spin_lock_irqsave(&tp->rx_lock, flags);
2343 			if (page_count(agg->page) == 1) {
2344 				list_add(&agg_free->list, &tp->rx_used);
2345 			} else {
2346 				list_add_tail(&agg->list, &tp->rx_used);
2347 				agg = agg_free;
2348 				urb = agg->urb;
2349 			}
2350 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2351 		}
2352 
2353 submit:
2354 		if (!ret) {
2355 			ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
2356 		} else {
2357 			urb->actual_length = 0;
2358 			list_add_tail(&agg->list, next);
2359 		}
2360 	}
2361 
2362 	if (!list_empty(&rx_queue)) {
2363 		spin_lock_irqsave(&tp->rx_lock, flags);
2364 		list_splice_tail(&rx_queue, &tp->rx_done);
2365 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2366 	}
2367 
2368 out1:
2369 	return work_done;
2370 }
2371 
2372 static void tx_bottom(struct r8152 *tp)
2373 {
2374 	int res;
2375 
2376 	do {
2377 		struct net_device *netdev = tp->netdev;
2378 		struct tx_agg *agg;
2379 
2380 		if (skb_queue_empty(&tp->tx_queue))
2381 			break;
2382 
2383 		agg = r8152_get_tx_agg(tp);
2384 		if (!agg)
2385 			break;
2386 
2387 		res = r8152_tx_agg_fill(tp, agg);
2388 		if (!res)
2389 			continue;
2390 
2391 		if (res == -ENODEV) {
2392 			rtl_set_unplug(tp);
2393 			netif_device_detach(netdev);
2394 		} else {
2395 			struct net_device_stats *stats = &netdev->stats;
2396 			unsigned long flags;
2397 
2398 			netif_warn(tp, tx_err, netdev,
2399 				   "failed tx_urb %d\n", res);
2400 			stats->tx_dropped += agg->skb_num;
2401 
2402 			spin_lock_irqsave(&tp->tx_lock, flags);
2403 			list_add_tail(&agg->list, &tp->tx_free);
2404 			spin_unlock_irqrestore(&tp->tx_lock, flags);
2405 		}
2406 	} while (res == 0);
2407 }
2408 
2409 static void bottom_half(unsigned long data)
2410 {
2411 	struct r8152 *tp;
2412 
2413 	tp = (struct r8152 *)data;
2414 
2415 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2416 		return;
2417 
2418 	if (!test_bit(WORK_ENABLE, &tp->flags))
2419 		return;
2420 
2421 	/* When link down, the driver would cancel all bulks. */
2422 	/* This avoid the re-submitting bulk */
2423 	if (!netif_carrier_ok(tp->netdev))
2424 		return;
2425 
2426 	clear_bit(SCHEDULE_TASKLET, &tp->flags);
2427 
2428 	tx_bottom(tp);
2429 }
2430 
2431 static int r8152_poll(struct napi_struct *napi, int budget)
2432 {
2433 	struct r8152 *tp = container_of(napi, struct r8152, napi);
2434 	int work_done;
2435 
2436 	work_done = rx_bottom(tp, budget);
2437 
2438 	if (work_done < budget) {
2439 		if (!napi_complete_done(napi, work_done))
2440 			goto out;
2441 		if (!list_empty(&tp->rx_done))
2442 			napi_schedule(napi);
2443 	}
2444 
2445 out:
2446 	return work_done;
2447 }
2448 
2449 static
2450 int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2451 {
2452 	int ret;
2453 
2454 	/* The rx would be stopped, so skip submitting */
2455 	if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2456 	    !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2457 		return 0;
2458 
2459 	usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
2460 			  agg->buffer, tp->rx_buf_sz,
2461 			  (usb_complete_t)read_bulk_callback, agg);
2462 
2463 	ret = usb_submit_urb(agg->urb, mem_flags);
2464 	if (ret == -ENODEV) {
2465 		rtl_set_unplug(tp);
2466 		netif_device_detach(tp->netdev);
2467 	} else if (ret) {
2468 		struct urb *urb = agg->urb;
2469 		unsigned long flags;
2470 
2471 		urb->actual_length = 0;
2472 		spin_lock_irqsave(&tp->rx_lock, flags);
2473 		list_add_tail(&agg->list, &tp->rx_done);
2474 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2475 
2476 		netif_err(tp, rx_err, tp->netdev,
2477 			  "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2478 
2479 		napi_schedule(&tp->napi);
2480 	}
2481 
2482 	return ret;
2483 }
2484 
2485 static void rtl_drop_queued_tx(struct r8152 *tp)
2486 {
2487 	struct net_device_stats *stats = &tp->netdev->stats;
2488 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2489 	struct sk_buff *skb;
2490 
2491 	if (skb_queue_empty(tx_queue))
2492 		return;
2493 
2494 	__skb_queue_head_init(&skb_head);
2495 	spin_lock_bh(&tx_queue->lock);
2496 	skb_queue_splice_init(tx_queue, &skb_head);
2497 	spin_unlock_bh(&tx_queue->lock);
2498 
2499 	while ((skb = __skb_dequeue(&skb_head))) {
2500 		dev_kfree_skb(skb);
2501 		stats->tx_dropped++;
2502 	}
2503 }
2504 
2505 static void rtl8152_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2506 {
2507 	struct r8152 *tp = netdev_priv(netdev);
2508 
2509 	netif_warn(tp, tx_err, netdev, "Tx timeout\n");
2510 
2511 	usb_queue_reset_device(tp->intf);
2512 }
2513 
2514 static void rtl8152_set_rx_mode(struct net_device *netdev)
2515 {
2516 	struct r8152 *tp = netdev_priv(netdev);
2517 
2518 	if (netif_carrier_ok(netdev)) {
2519 		set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2520 		schedule_delayed_work(&tp->schedule, 0);
2521 	}
2522 }
2523 
2524 static void _rtl8152_set_rx_mode(struct net_device *netdev)
2525 {
2526 	struct r8152 *tp = netdev_priv(netdev);
2527 	u32 mc_filter[2];	/* Multicast hash filter */
2528 	__le32 tmp[2];
2529 	u32 ocp_data;
2530 
2531 	netif_stop_queue(netdev);
2532 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2533 	ocp_data &= ~RCR_ACPT_ALL;
2534 	ocp_data |= RCR_AB | RCR_APM;
2535 
2536 	if (netdev->flags & IFF_PROMISC) {
2537 		/* Unconditionally log net taps. */
2538 		netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2539 		ocp_data |= RCR_AM | RCR_AAP;
2540 		mc_filter[1] = 0xffffffff;
2541 		mc_filter[0] = 0xffffffff;
2542 	} else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2543 		   (netdev->flags & IFF_ALLMULTI)) {
2544 		/* Too many to filter perfectly -- accept all multicasts. */
2545 		ocp_data |= RCR_AM;
2546 		mc_filter[1] = 0xffffffff;
2547 		mc_filter[0] = 0xffffffff;
2548 	} else {
2549 		struct netdev_hw_addr *ha;
2550 
2551 		mc_filter[1] = 0;
2552 		mc_filter[0] = 0;
2553 		netdev_for_each_mc_addr(ha, netdev) {
2554 			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2555 
2556 			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2557 			ocp_data |= RCR_AM;
2558 		}
2559 	}
2560 
2561 	tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2562 	tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
2563 
2564 	pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
2565 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2566 	netif_wake_queue(netdev);
2567 }
2568 
2569 static netdev_features_t
2570 rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2571 		       netdev_features_t features)
2572 {
2573 	u32 mss = skb_shinfo(skb)->gso_size;
2574 	int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2575 	int offset = skb_transport_offset(skb);
2576 
2577 	if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
2578 		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
2579 	else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2580 		features &= ~NETIF_F_GSO_MASK;
2581 
2582 	return features;
2583 }
2584 
2585 static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
2586 				      struct net_device *netdev)
2587 {
2588 	struct r8152 *tp = netdev_priv(netdev);
2589 
2590 	skb_tx_timestamp(skb);
2591 
2592 	skb_queue_tail(&tp->tx_queue, skb);
2593 
2594 	if (!list_empty(&tp->tx_free)) {
2595 		if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2596 			set_bit(SCHEDULE_TASKLET, &tp->flags);
2597 			schedule_delayed_work(&tp->schedule, 0);
2598 		} else {
2599 			usb_mark_last_busy(tp->udev);
2600 			tasklet_schedule(&tp->tx_tl);
2601 		}
2602 	} else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
2603 		netif_stop_queue(netdev);
2604 	}
2605 
2606 	return NETDEV_TX_OK;
2607 }
2608 
2609 static void r8152b_reset_packet_filter(struct r8152 *tp)
2610 {
2611 	u32	ocp_data;
2612 
2613 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2614 	ocp_data &= ~FMC_FCR_MCU_EN;
2615 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2616 	ocp_data |= FMC_FCR_MCU_EN;
2617 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2618 }
2619 
2620 static void rtl8152_nic_reset(struct r8152 *tp)
2621 {
2622 	int	i;
2623 
2624 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2625 
2626 	for (i = 0; i < 1000; i++) {
2627 		if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2628 			break;
2629 		usleep_range(100, 400);
2630 	}
2631 }
2632 
2633 static void set_tx_qlen(struct r8152 *tp)
2634 {
2635 	struct net_device *netdev = tp->netdev;
2636 
2637 	tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
2638 				    sizeof(struct tx_desc));
2639 }
2640 
2641 static inline u8 rtl8152_get_speed(struct r8152 *tp)
2642 {
2643 	return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2644 }
2645 
2646 static void rtl_set_eee_plus(struct r8152 *tp)
2647 {
2648 	u32 ocp_data;
2649 	u8 speed;
2650 
2651 	speed = rtl8152_get_speed(tp);
2652 	if (speed & _10bps) {
2653 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2654 		ocp_data |= EEEP_CR_EEEP_TX;
2655 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2656 	} else {
2657 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2658 		ocp_data &= ~EEEP_CR_EEEP_TX;
2659 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2660 	}
2661 }
2662 
2663 static void rxdy_gated_en(struct r8152 *tp, bool enable)
2664 {
2665 	u32 ocp_data;
2666 
2667 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2668 	if (enable)
2669 		ocp_data |= RXDY_GATED_EN;
2670 	else
2671 		ocp_data &= ~RXDY_GATED_EN;
2672 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2673 }
2674 
2675 static int rtl_start_rx(struct r8152 *tp)
2676 {
2677 	struct rx_agg *agg, *agg_next;
2678 	struct list_head tmp_list;
2679 	unsigned long flags;
2680 	int ret = 0, i = 0;
2681 
2682 	INIT_LIST_HEAD(&tmp_list);
2683 
2684 	spin_lock_irqsave(&tp->rx_lock, flags);
2685 
2686 	INIT_LIST_HEAD(&tp->rx_done);
2687 	INIT_LIST_HEAD(&tp->rx_used);
2688 
2689 	list_splice_init(&tp->rx_info, &tmp_list);
2690 
2691 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2692 
2693 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2694 		INIT_LIST_HEAD(&agg->list);
2695 
2696 		/* Only RTL8152_MAX_RX rx_agg need to be submitted. */
2697 		if (++i > RTL8152_MAX_RX) {
2698 			spin_lock_irqsave(&tp->rx_lock, flags);
2699 			list_add_tail(&agg->list, &tp->rx_used);
2700 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2701 		} else if (unlikely(ret < 0)) {
2702 			spin_lock_irqsave(&tp->rx_lock, flags);
2703 			list_add_tail(&agg->list, &tp->rx_done);
2704 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2705 		} else {
2706 			ret = r8152_submit_rx(tp, agg, GFP_KERNEL);
2707 		}
2708 	}
2709 
2710 	spin_lock_irqsave(&tp->rx_lock, flags);
2711 	WARN_ON(!list_empty(&tp->rx_info));
2712 	list_splice(&tmp_list, &tp->rx_info);
2713 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2714 
2715 	return ret;
2716 }
2717 
2718 static int rtl_stop_rx(struct r8152 *tp)
2719 {
2720 	struct rx_agg *agg, *agg_next;
2721 	struct list_head tmp_list;
2722 	unsigned long flags;
2723 
2724 	INIT_LIST_HEAD(&tmp_list);
2725 
2726 	/* The usb_kill_urb() couldn't be used in atomic.
2727 	 * Therefore, move the list of rx_info to a tmp one.
2728 	 * Then, list_for_each_entry_safe could be used without
2729 	 * spin lock.
2730 	 */
2731 
2732 	spin_lock_irqsave(&tp->rx_lock, flags);
2733 	list_splice_init(&tp->rx_info, &tmp_list);
2734 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2735 
2736 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2737 		/* At least RTL8152_MAX_RX rx_agg have the page_count being
2738 		 * equal to 1, so the other ones could be freed safely.
2739 		 */
2740 		if (page_count(agg->page) > 1)
2741 			free_rx_agg(tp, agg);
2742 		else
2743 			usb_kill_urb(agg->urb);
2744 	}
2745 
2746 	/* Move back the list of temp to the rx_info */
2747 	spin_lock_irqsave(&tp->rx_lock, flags);
2748 	WARN_ON(!list_empty(&tp->rx_info));
2749 	list_splice(&tmp_list, &tp->rx_info);
2750 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2751 
2752 	while (!skb_queue_empty(&tp->rx_queue))
2753 		dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2754 
2755 	return 0;
2756 }
2757 
2758 static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2759 {
2760 	ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2761 		       OWN_UPDATE | OWN_CLEAR);
2762 }
2763 
2764 static int rtl_enable(struct r8152 *tp)
2765 {
2766 	u32 ocp_data;
2767 
2768 	r8152b_reset_packet_filter(tp);
2769 
2770 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2771 	ocp_data |= CR_RE | CR_TE;
2772 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2773 
2774 	switch (tp->version) {
2775 	case RTL_VER_08:
2776 	case RTL_VER_09:
2777 		r8153b_rx_agg_chg_indicate(tp);
2778 		break;
2779 	default:
2780 		break;
2781 	}
2782 
2783 	rxdy_gated_en(tp, false);
2784 
2785 	return 0;
2786 }
2787 
2788 static int rtl8152_enable(struct r8152 *tp)
2789 {
2790 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2791 		return -ENODEV;
2792 
2793 	set_tx_qlen(tp);
2794 	rtl_set_eee_plus(tp);
2795 
2796 	return rtl_enable(tp);
2797 }
2798 
2799 static void r8153_set_rx_early_timeout(struct r8152 *tp)
2800 {
2801 	u32 ocp_data = tp->coalesce / 8;
2802 
2803 	switch (tp->version) {
2804 	case RTL_VER_03:
2805 	case RTL_VER_04:
2806 	case RTL_VER_05:
2807 	case RTL_VER_06:
2808 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2809 			       ocp_data);
2810 		break;
2811 
2812 	case RTL_VER_08:
2813 	case RTL_VER_09:
2814 		/* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2815 		 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2816 		 */
2817 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2818 			       128 / 8);
2819 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2820 			       ocp_data);
2821 		break;
2822 
2823 	default:
2824 		break;
2825 	}
2826 }
2827 
2828 static void r8153_set_rx_early_size(struct r8152 *tp)
2829 {
2830 	u32 ocp_data = tp->rx_buf_sz - rx_reserved_size(tp->netdev->mtu);
2831 
2832 	switch (tp->version) {
2833 	case RTL_VER_03:
2834 	case RTL_VER_04:
2835 	case RTL_VER_05:
2836 	case RTL_VER_06:
2837 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2838 			       ocp_data / 4);
2839 		break;
2840 	case RTL_VER_08:
2841 	case RTL_VER_09:
2842 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2843 			       ocp_data / 8);
2844 		break;
2845 	default:
2846 		WARN_ON_ONCE(1);
2847 		break;
2848 	}
2849 }
2850 
2851 static int rtl8153_enable(struct r8152 *tp)
2852 {
2853 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2854 		return -ENODEV;
2855 
2856 	set_tx_qlen(tp);
2857 	rtl_set_eee_plus(tp);
2858 	r8153_set_rx_early_timeout(tp);
2859 	r8153_set_rx_early_size(tp);
2860 
2861 	if (tp->version == RTL_VER_09) {
2862 		u32 ocp_data;
2863 
2864 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
2865 		ocp_data &= ~FC_PATCH_TASK;
2866 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
2867 		usleep_range(1000, 2000);
2868 		ocp_data |= FC_PATCH_TASK;
2869 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
2870 	}
2871 
2872 	return rtl_enable(tp);
2873 }
2874 
2875 static void rtl_disable(struct r8152 *tp)
2876 {
2877 	u32 ocp_data;
2878 	int i;
2879 
2880 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2881 		rtl_drop_queued_tx(tp);
2882 		return;
2883 	}
2884 
2885 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2886 	ocp_data &= ~RCR_ACPT_ALL;
2887 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2888 
2889 	rtl_drop_queued_tx(tp);
2890 
2891 	for (i = 0; i < RTL8152_MAX_TX; i++)
2892 		usb_kill_urb(tp->tx_info[i].urb);
2893 
2894 	rxdy_gated_en(tp, true);
2895 
2896 	for (i = 0; i < 1000; i++) {
2897 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2898 		if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2899 			break;
2900 		usleep_range(1000, 2000);
2901 	}
2902 
2903 	for (i = 0; i < 1000; i++) {
2904 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2905 			break;
2906 		usleep_range(1000, 2000);
2907 	}
2908 
2909 	rtl_stop_rx(tp);
2910 
2911 	rtl8152_nic_reset(tp);
2912 }
2913 
2914 static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2915 {
2916 	u32 ocp_data;
2917 
2918 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2919 	if (enable)
2920 		ocp_data |= POWER_CUT;
2921 	else
2922 		ocp_data &= ~POWER_CUT;
2923 	ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2924 
2925 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2926 	ocp_data &= ~RESUME_INDICATE;
2927 	ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
2928 }
2929 
2930 static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2931 {
2932 	u32 ocp_data;
2933 
2934 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2935 	if (enable)
2936 		ocp_data |= CPCR_RX_VLAN;
2937 	else
2938 		ocp_data &= ~CPCR_RX_VLAN;
2939 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2940 }
2941 
2942 static int rtl8152_set_features(struct net_device *dev,
2943 				netdev_features_t features)
2944 {
2945 	netdev_features_t changed = features ^ dev->features;
2946 	struct r8152 *tp = netdev_priv(dev);
2947 	int ret;
2948 
2949 	ret = usb_autopm_get_interface(tp->intf);
2950 	if (ret < 0)
2951 		goto out;
2952 
2953 	mutex_lock(&tp->control);
2954 
2955 	if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2956 		if (features & NETIF_F_HW_VLAN_CTAG_RX)
2957 			rtl_rx_vlan_en(tp, true);
2958 		else
2959 			rtl_rx_vlan_en(tp, false);
2960 	}
2961 
2962 	mutex_unlock(&tp->control);
2963 
2964 	usb_autopm_put_interface(tp->intf);
2965 
2966 out:
2967 	return ret;
2968 }
2969 
2970 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2971 
2972 static u32 __rtl_get_wol(struct r8152 *tp)
2973 {
2974 	u32 ocp_data;
2975 	u32 wolopts = 0;
2976 
2977 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2978 	if (ocp_data & LINK_ON_WAKE_EN)
2979 		wolopts |= WAKE_PHY;
2980 
2981 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2982 	if (ocp_data & UWF_EN)
2983 		wolopts |= WAKE_UCAST;
2984 	if (ocp_data & BWF_EN)
2985 		wolopts |= WAKE_BCAST;
2986 	if (ocp_data & MWF_EN)
2987 		wolopts |= WAKE_MCAST;
2988 
2989 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2990 	if (ocp_data & MAGIC_EN)
2991 		wolopts |= WAKE_MAGIC;
2992 
2993 	return wolopts;
2994 }
2995 
2996 static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2997 {
2998 	u32 ocp_data;
2999 
3000 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3001 
3002 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3003 	ocp_data &= ~LINK_ON_WAKE_EN;
3004 	if (wolopts & WAKE_PHY)
3005 		ocp_data |= LINK_ON_WAKE_EN;
3006 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3007 
3008 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3009 	ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
3010 	if (wolopts & WAKE_UCAST)
3011 		ocp_data |= UWF_EN;
3012 	if (wolopts & WAKE_BCAST)
3013 		ocp_data |= BWF_EN;
3014 	if (wolopts & WAKE_MCAST)
3015 		ocp_data |= MWF_EN;
3016 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
3017 
3018 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3019 
3020 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3021 	ocp_data &= ~MAGIC_EN;
3022 	if (wolopts & WAKE_MAGIC)
3023 		ocp_data |= MAGIC_EN;
3024 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
3025 
3026 	if (wolopts & WAKE_ANY)
3027 		device_set_wakeup_enable(&tp->udev->dev, true);
3028 	else
3029 		device_set_wakeup_enable(&tp->udev->dev, false);
3030 }
3031 
3032 static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
3033 {
3034 	/* MAC clock speed down */
3035 	if (enable) {
3036 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
3037 			       ALDPS_SPDWN_RATIO);
3038 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
3039 			       EEE_SPDWN_RATIO);
3040 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
3041 			       PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
3042 			       U1U2_SPDWN_EN | L1_SPDWN_EN);
3043 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
3044 			       PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
3045 			       TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
3046 			       TP1000_SPDWN_EN);
3047 	} else {
3048 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
3049 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
3050 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
3051 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
3052 	}
3053 }
3054 
3055 static void r8153_u1u2en(struct r8152 *tp, bool enable)
3056 {
3057 	u8 u1u2[8];
3058 
3059 	if (enable)
3060 		memset(u1u2, 0xff, sizeof(u1u2));
3061 	else
3062 		memset(u1u2, 0x00, sizeof(u1u2));
3063 
3064 	usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
3065 }
3066 
3067 static void r8153b_u1u2en(struct r8152 *tp, bool enable)
3068 {
3069 	u32 ocp_data;
3070 
3071 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
3072 	if (enable)
3073 		ocp_data |= LPM_U1U2_EN;
3074 	else
3075 		ocp_data &= ~LPM_U1U2_EN;
3076 
3077 	ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
3078 }
3079 
3080 static void r8153_u2p3en(struct r8152 *tp, bool enable)
3081 {
3082 	u32 ocp_data;
3083 
3084 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
3085 	if (enable)
3086 		ocp_data |= U2P3_ENABLE;
3087 	else
3088 		ocp_data &= ~U2P3_ENABLE;
3089 	ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
3090 }
3091 
3092 static void r8153b_ups_flags(struct r8152 *tp)
3093 {
3094 	u32 ups_flags = 0;
3095 
3096 	if (tp->ups_info.green)
3097 		ups_flags |= UPS_FLAGS_EN_GREEN;
3098 
3099 	if (tp->ups_info.aldps)
3100 		ups_flags |= UPS_FLAGS_EN_ALDPS;
3101 
3102 	if (tp->ups_info.eee)
3103 		ups_flags |= UPS_FLAGS_EN_EEE;
3104 
3105 	if (tp->ups_info.flow_control)
3106 		ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3107 
3108 	if (tp->ups_info.eee_ckdiv)
3109 		ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3110 
3111 	if (tp->ups_info.eee_cmod_lv)
3112 		ups_flags |= UPS_FLAGS_EEE_CMOD_LV_EN;
3113 
3114 	if (tp->ups_info._10m_ckdiv)
3115 		ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3116 
3117 	if (tp->ups_info.eee_plloff_100)
3118 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3119 
3120 	if (tp->ups_info.eee_plloff_giga)
3121 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3122 
3123 	if (tp->ups_info._250m_ckdiv)
3124 		ups_flags |= UPS_FLAGS_250M_CKDIV;
3125 
3126 	if (tp->ups_info.ctap_short_off)
3127 		ups_flags |= UPS_FLAGS_CTAP_SHORT_DIS;
3128 
3129 	switch (tp->ups_info.speed_duplex) {
3130 	case NWAY_10M_HALF:
3131 		ups_flags |= ups_flags_speed(1);
3132 		break;
3133 	case NWAY_10M_FULL:
3134 		ups_flags |= ups_flags_speed(2);
3135 		break;
3136 	case NWAY_100M_HALF:
3137 		ups_flags |= ups_flags_speed(3);
3138 		break;
3139 	case NWAY_100M_FULL:
3140 		ups_flags |= ups_flags_speed(4);
3141 		break;
3142 	case NWAY_1000M_FULL:
3143 		ups_flags |= ups_flags_speed(5);
3144 		break;
3145 	case FORCE_10M_HALF:
3146 		ups_flags |= ups_flags_speed(6);
3147 		break;
3148 	case FORCE_10M_FULL:
3149 		ups_flags |= ups_flags_speed(7);
3150 		break;
3151 	case FORCE_100M_HALF:
3152 		ups_flags |= ups_flags_speed(8);
3153 		break;
3154 	case FORCE_100M_FULL:
3155 		ups_flags |= ups_flags_speed(9);
3156 		break;
3157 	default:
3158 		break;
3159 	}
3160 
3161 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3162 }
3163 
3164 static void r8153b_green_en(struct r8152 *tp, bool enable)
3165 {
3166 	u16 data;
3167 
3168 	if (enable) {
3169 		sram_write(tp, 0x8045, 0);	/* 10M abiq&ldvbias */
3170 		sram_write(tp, 0x804d, 0x1222);	/* 100M short abiq&ldvbias */
3171 		sram_write(tp, 0x805d, 0x0022);	/* 1000M short abiq&ldvbias */
3172 	} else {
3173 		sram_write(tp, 0x8045, 0x2444);	/* 10M abiq&ldvbias */
3174 		sram_write(tp, 0x804d, 0x2444);	/* 100M short abiq&ldvbias */
3175 		sram_write(tp, 0x805d, 0x2444);	/* 1000M short abiq&ldvbias */
3176 	}
3177 
3178 	data = sram_read(tp, SRAM_GREEN_CFG);
3179 	data |= GREEN_ETH_EN;
3180 	sram_write(tp, SRAM_GREEN_CFG, data);
3181 
3182 	tp->ups_info.green = enable;
3183 }
3184 
3185 static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
3186 {
3187 	u16 data;
3188 	int i;
3189 
3190 	for (i = 0; i < 500; i++) {
3191 		data = ocp_reg_read(tp, OCP_PHY_STATUS);
3192 		data &= PHY_STAT_MASK;
3193 		if (desired) {
3194 			if (data == desired)
3195 				break;
3196 		} else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
3197 			   data == PHY_STAT_EXT_INIT) {
3198 			break;
3199 		}
3200 
3201 		msleep(20);
3202 	}
3203 
3204 	return data;
3205 }
3206 
3207 static void r8153b_ups_en(struct r8152 *tp, bool enable)
3208 {
3209 	u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3210 
3211 	if (enable) {
3212 		r8153b_ups_flags(tp);
3213 
3214 		ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3215 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3216 
3217 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
3218 		ocp_data |= BIT(0);
3219 		ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
3220 	} else {
3221 		u16 data;
3222 
3223 		ocp_data &= ~(UPS_EN | USP_PREWAKE);
3224 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3225 
3226 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
3227 		ocp_data &= ~BIT(0);
3228 		ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
3229 
3230 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3231 		ocp_data &= ~PCUT_STATUS;
3232 		ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3233 
3234 		data = r8153_phy_status(tp, 0);
3235 
3236 		switch (data) {
3237 		case PHY_STAT_PWRDN:
3238 		case PHY_STAT_EXT_INIT:
3239 			r8153b_green_en(tp,
3240 					test_bit(GREEN_ETHERNET, &tp->flags));
3241 
3242 			data = r8152_mdio_read(tp, MII_BMCR);
3243 			data &= ~BMCR_PDOWN;
3244 			data |= BMCR_RESET;
3245 			r8152_mdio_write(tp, MII_BMCR, data);
3246 
3247 			data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
3248 			/* fall through */
3249 
3250 		default:
3251 			if (data != PHY_STAT_LAN_ON)
3252 				netif_warn(tp, link, tp->netdev,
3253 					   "PHY not ready");
3254 			break;
3255 		}
3256 	}
3257 }
3258 
3259 static void r8153_power_cut_en(struct r8152 *tp, bool enable)
3260 {
3261 	u32 ocp_data;
3262 
3263 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3264 	if (enable)
3265 		ocp_data |= PWR_EN | PHASE2_EN;
3266 	else
3267 		ocp_data &= ~(PWR_EN | PHASE2_EN);
3268 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3269 
3270 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3271 	ocp_data &= ~PCUT_STATUS;
3272 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3273 }
3274 
3275 static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
3276 {
3277 	u32 ocp_data;
3278 
3279 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3280 	if (enable)
3281 		ocp_data |= PWR_EN | PHASE2_EN;
3282 	else
3283 		ocp_data &= ~PWR_EN;
3284 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3285 
3286 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3287 	ocp_data &= ~PCUT_STATUS;
3288 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3289 }
3290 
3291 static void r8153_queue_wake(struct r8152 *tp, bool enable)
3292 {
3293 	u32 ocp_data;
3294 
3295 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG);
3296 	if (enable)
3297 		ocp_data |= UPCOMING_RUNTIME_D3;
3298 	else
3299 		ocp_data &= ~UPCOMING_RUNTIME_D3;
3300 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG, ocp_data);
3301 
3302 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG);
3303 	ocp_data &= ~LINK_CHG_EVENT;
3304 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG, ocp_data);
3305 
3306 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
3307 	ocp_data &= ~LINK_CHANGE_FLAG;
3308 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
3309 }
3310 
3311 static bool rtl_can_wakeup(struct r8152 *tp)
3312 {
3313 	struct usb_device *udev = tp->udev;
3314 
3315 	return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
3316 }
3317 
3318 static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
3319 {
3320 	if (enable) {
3321 		u32 ocp_data;
3322 
3323 		__rtl_set_wol(tp, WAKE_ANY);
3324 
3325 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3326 
3327 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3328 		ocp_data |= LINK_OFF_WAKE_EN;
3329 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3330 
3331 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3332 	} else {
3333 		u32 ocp_data;
3334 
3335 		__rtl_set_wol(tp, tp->saved_wolopts);
3336 
3337 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3338 
3339 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3340 		ocp_data &= ~LINK_OFF_WAKE_EN;
3341 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3342 
3343 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3344 	}
3345 }
3346 
3347 static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
3348 {
3349 	if (enable) {
3350 		r8153_u1u2en(tp, false);
3351 		r8153_u2p3en(tp, false);
3352 		r8153_mac_clk_spd(tp, true);
3353 		rtl_runtime_suspend_enable(tp, true);
3354 	} else {
3355 		rtl_runtime_suspend_enable(tp, false);
3356 		r8153_mac_clk_spd(tp, false);
3357 
3358 		switch (tp->version) {
3359 		case RTL_VER_03:
3360 		case RTL_VER_04:
3361 			break;
3362 		case RTL_VER_05:
3363 		case RTL_VER_06:
3364 		default:
3365 			r8153_u2p3en(tp, true);
3366 			break;
3367 		}
3368 
3369 		r8153_u1u2en(tp, true);
3370 	}
3371 }
3372 
3373 static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
3374 {
3375 	if (enable) {
3376 		r8153_queue_wake(tp, true);
3377 		r8153b_u1u2en(tp, false);
3378 		r8153_u2p3en(tp, false);
3379 		rtl_runtime_suspend_enable(tp, true);
3380 		r8153b_ups_en(tp, true);
3381 	} else {
3382 		r8153b_ups_en(tp, false);
3383 		r8153_queue_wake(tp, false);
3384 		rtl_runtime_suspend_enable(tp, false);
3385 		if (tp->udev->speed != USB_SPEED_HIGH)
3386 			r8153b_u1u2en(tp, true);
3387 	}
3388 }
3389 
3390 static void r8153_teredo_off(struct r8152 *tp)
3391 {
3392 	u32 ocp_data;
3393 
3394 	switch (tp->version) {
3395 	case RTL_VER_01:
3396 	case RTL_VER_02:
3397 	case RTL_VER_03:
3398 	case RTL_VER_04:
3399 	case RTL_VER_05:
3400 	case RTL_VER_06:
3401 	case RTL_VER_07:
3402 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3403 		ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
3404 			      OOB_TEREDO_EN);
3405 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3406 		break;
3407 
3408 	case RTL_VER_08:
3409 	case RTL_VER_09:
3410 		/* The bit 0 ~ 7 are relative with teredo settings. They are
3411 		 * W1C (write 1 to clear), so set all 1 to disable it.
3412 		 */
3413 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
3414 		break;
3415 
3416 	default:
3417 		break;
3418 	}
3419 
3420 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
3421 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
3422 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
3423 }
3424 
3425 static void rtl_reset_bmu(struct r8152 *tp)
3426 {
3427 	u32 ocp_data;
3428 
3429 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
3430 	ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
3431 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3432 	ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
3433 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3434 }
3435 
3436 /* Clear the bp to stop the firmware before loading a new one */
3437 static void rtl_clear_bp(struct r8152 *tp, u16 type)
3438 {
3439 	switch (tp->version) {
3440 	case RTL_VER_01:
3441 	case RTL_VER_02:
3442 	case RTL_VER_07:
3443 		break;
3444 	case RTL_VER_03:
3445 	case RTL_VER_04:
3446 	case RTL_VER_05:
3447 	case RTL_VER_06:
3448 		ocp_write_byte(tp, type, PLA_BP_EN, 0);
3449 		break;
3450 	case RTL_VER_08:
3451 	case RTL_VER_09:
3452 	default:
3453 		if (type == MCU_TYPE_USB) {
3454 			ocp_write_byte(tp, MCU_TYPE_USB, USB_BP2_EN, 0);
3455 
3456 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_8, 0);
3457 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_9, 0);
3458 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_10, 0);
3459 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_11, 0);
3460 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_12, 0);
3461 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_13, 0);
3462 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_14, 0);
3463 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_15, 0);
3464 		} else {
3465 			ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
3466 		}
3467 		break;
3468 	}
3469 
3470 	ocp_write_word(tp, type, PLA_BP_0, 0);
3471 	ocp_write_word(tp, type, PLA_BP_1, 0);
3472 	ocp_write_word(tp, type, PLA_BP_2, 0);
3473 	ocp_write_word(tp, type, PLA_BP_3, 0);
3474 	ocp_write_word(tp, type, PLA_BP_4, 0);
3475 	ocp_write_word(tp, type, PLA_BP_5, 0);
3476 	ocp_write_word(tp, type, PLA_BP_6, 0);
3477 	ocp_write_word(tp, type, PLA_BP_7, 0);
3478 
3479 	/* wait 3 ms to make sure the firmware is stopped */
3480 	usleep_range(3000, 6000);
3481 	ocp_write_word(tp, type, PLA_BP_BA, 0);
3482 }
3483 
3484 static int r8153_patch_request(struct r8152 *tp, bool request)
3485 {
3486 	u16 data;
3487 	int i;
3488 
3489 	data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3490 	if (request)
3491 		data |= PATCH_REQUEST;
3492 	else
3493 		data &= ~PATCH_REQUEST;
3494 	ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3495 
3496 	for (i = 0; request && i < 5000; i++) {
3497 		usleep_range(1000, 2000);
3498 		if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3499 			break;
3500 	}
3501 
3502 	if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3503 		netif_err(tp, drv, tp->netdev, "patch request fail\n");
3504 		r8153_patch_request(tp, false);
3505 		return -ETIME;
3506 	} else {
3507 		return 0;
3508 	}
3509 }
3510 
3511 static int r8153_pre_ram_code(struct r8152 *tp, u16 key_addr, u16 patch_key)
3512 {
3513 	if (r8153_patch_request(tp, true)) {
3514 		dev_err(&tp->intf->dev, "patch request fail\n");
3515 		return -ETIME;
3516 	}
3517 
3518 	sram_write(tp, key_addr, patch_key);
3519 	sram_write(tp, SRAM_PHY_LOCK, PHY_PATCH_LOCK);
3520 
3521 	return 0;
3522 }
3523 
3524 static int r8153_post_ram_code(struct r8152 *tp, u16 key_addr)
3525 {
3526 	u16 data;
3527 
3528 	sram_write(tp, 0x0000, 0x0000);
3529 
3530 	data = ocp_reg_read(tp, OCP_PHY_LOCK);
3531 	data &= ~PATCH_LOCK;
3532 	ocp_reg_write(tp, OCP_PHY_LOCK, data);
3533 
3534 	sram_write(tp, key_addr, 0x0000);
3535 
3536 	r8153_patch_request(tp, false);
3537 
3538 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, tp->ocp_base);
3539 
3540 	return 0;
3541 }
3542 
3543 static bool rtl8152_is_fw_phy_nc_ok(struct r8152 *tp, struct fw_phy_nc *phy)
3544 {
3545 	u32 length;
3546 	u16 fw_offset, fw_reg, ba_reg, patch_en_addr, mode_reg, bp_start;
3547 	bool rc = false;
3548 
3549 	switch (tp->version) {
3550 	case RTL_VER_04:
3551 	case RTL_VER_05:
3552 	case RTL_VER_06:
3553 		fw_reg = 0xa014;
3554 		ba_reg = 0xa012;
3555 		patch_en_addr = 0xa01a;
3556 		mode_reg = 0xb820;
3557 		bp_start = 0xa000;
3558 		break;
3559 	default:
3560 		goto out;
3561 	}
3562 
3563 	fw_offset = __le16_to_cpu(phy->fw_offset);
3564 	if (fw_offset < sizeof(*phy)) {
3565 		dev_err(&tp->intf->dev, "fw_offset too small\n");
3566 		goto out;
3567 	}
3568 
3569 	length = __le32_to_cpu(phy->blk_hdr.length);
3570 	if (length < fw_offset) {
3571 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
3572 		goto out;
3573 	}
3574 
3575 	length -= __le16_to_cpu(phy->fw_offset);
3576 	if (!length || (length & 1)) {
3577 		dev_err(&tp->intf->dev, "invalid block length\n");
3578 		goto out;
3579 	}
3580 
3581 	if (__le16_to_cpu(phy->fw_reg) != fw_reg) {
3582 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
3583 		goto out;
3584 	}
3585 
3586 	if (__le16_to_cpu(phy->ba_reg) != ba_reg) {
3587 		dev_err(&tp->intf->dev, "invalid base address register\n");
3588 		goto out;
3589 	}
3590 
3591 	if (__le16_to_cpu(phy->patch_en_addr) != patch_en_addr) {
3592 		dev_err(&tp->intf->dev,
3593 			"invalid patch mode enabled register\n");
3594 		goto out;
3595 	}
3596 
3597 	if (__le16_to_cpu(phy->mode_reg) != mode_reg) {
3598 		dev_err(&tp->intf->dev,
3599 			"invalid register to switch the mode\n");
3600 		goto out;
3601 	}
3602 
3603 	if (__le16_to_cpu(phy->bp_start) != bp_start) {
3604 		dev_err(&tp->intf->dev,
3605 			"invalid start register of break point\n");
3606 		goto out;
3607 	}
3608 
3609 	if (__le16_to_cpu(phy->bp_num) > 4) {
3610 		dev_err(&tp->intf->dev, "invalid break point number\n");
3611 		goto out;
3612 	}
3613 
3614 	rc = true;
3615 out:
3616 	return rc;
3617 }
3618 
3619 static bool rtl8152_is_fw_mac_ok(struct r8152 *tp, struct fw_mac *mac)
3620 {
3621 	u16 fw_reg, bp_ba_addr, bp_en_addr, bp_start, fw_offset;
3622 	bool rc = false;
3623 	u32 length, type;
3624 	int i, max_bp;
3625 
3626 	type = __le32_to_cpu(mac->blk_hdr.type);
3627 	if (type == RTL_FW_PLA) {
3628 		switch (tp->version) {
3629 		case RTL_VER_01:
3630 		case RTL_VER_02:
3631 		case RTL_VER_07:
3632 			fw_reg = 0xf800;
3633 			bp_ba_addr = PLA_BP_BA;
3634 			bp_en_addr = 0;
3635 			bp_start = PLA_BP_0;
3636 			max_bp = 8;
3637 			break;
3638 		case RTL_VER_03:
3639 		case RTL_VER_04:
3640 		case RTL_VER_05:
3641 		case RTL_VER_06:
3642 		case RTL_VER_08:
3643 		case RTL_VER_09:
3644 			fw_reg = 0xf800;
3645 			bp_ba_addr = PLA_BP_BA;
3646 			bp_en_addr = PLA_BP_EN;
3647 			bp_start = PLA_BP_0;
3648 			max_bp = 8;
3649 			break;
3650 		default:
3651 			goto out;
3652 		}
3653 	} else if (type == RTL_FW_USB) {
3654 		switch (tp->version) {
3655 		case RTL_VER_03:
3656 		case RTL_VER_04:
3657 		case RTL_VER_05:
3658 		case RTL_VER_06:
3659 			fw_reg = 0xf800;
3660 			bp_ba_addr = USB_BP_BA;
3661 			bp_en_addr = USB_BP_EN;
3662 			bp_start = USB_BP_0;
3663 			max_bp = 8;
3664 			break;
3665 		case RTL_VER_08:
3666 		case RTL_VER_09:
3667 			fw_reg = 0xe600;
3668 			bp_ba_addr = USB_BP_BA;
3669 			bp_en_addr = USB_BP2_EN;
3670 			bp_start = USB_BP_0;
3671 			max_bp = 16;
3672 			break;
3673 		case RTL_VER_01:
3674 		case RTL_VER_02:
3675 		case RTL_VER_07:
3676 		default:
3677 			goto out;
3678 		}
3679 	} else {
3680 		goto out;
3681 	}
3682 
3683 	fw_offset = __le16_to_cpu(mac->fw_offset);
3684 	if (fw_offset < sizeof(*mac)) {
3685 		dev_err(&tp->intf->dev, "fw_offset too small\n");
3686 		goto out;
3687 	}
3688 
3689 	length = __le32_to_cpu(mac->blk_hdr.length);
3690 	if (length < fw_offset) {
3691 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
3692 		goto out;
3693 	}
3694 
3695 	length -= fw_offset;
3696 	if (length < 4 || (length & 3)) {
3697 		dev_err(&tp->intf->dev, "invalid block length\n");
3698 		goto out;
3699 	}
3700 
3701 	if (__le16_to_cpu(mac->fw_reg) != fw_reg) {
3702 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
3703 		goto out;
3704 	}
3705 
3706 	if (__le16_to_cpu(mac->bp_ba_addr) != bp_ba_addr) {
3707 		dev_err(&tp->intf->dev, "invalid base address register\n");
3708 		goto out;
3709 	}
3710 
3711 	if (__le16_to_cpu(mac->bp_en_addr) != bp_en_addr) {
3712 		dev_err(&tp->intf->dev, "invalid enabled mask register\n");
3713 		goto out;
3714 	}
3715 
3716 	if (__le16_to_cpu(mac->bp_start) != bp_start) {
3717 		dev_err(&tp->intf->dev,
3718 			"invalid start register of break point\n");
3719 		goto out;
3720 	}
3721 
3722 	if (__le16_to_cpu(mac->bp_num) > max_bp) {
3723 		dev_err(&tp->intf->dev, "invalid break point number\n");
3724 		goto out;
3725 	}
3726 
3727 	for (i = __le16_to_cpu(mac->bp_num); i < max_bp; i++) {
3728 		if (mac->bp[i]) {
3729 			dev_err(&tp->intf->dev, "unused bp%u is not zero\n", i);
3730 			goto out;
3731 		}
3732 	}
3733 
3734 	rc = true;
3735 out:
3736 	return rc;
3737 }
3738 
3739 /* Verify the checksum for the firmware file. It is calculated from the version
3740  * field to the end of the file. Compare the result with the checksum field to
3741  * make sure the file is correct.
3742  */
3743 static long rtl8152_fw_verify_checksum(struct r8152 *tp,
3744 				       struct fw_header *fw_hdr, size_t size)
3745 {
3746 	unsigned char checksum[sizeof(fw_hdr->checksum)];
3747 	struct crypto_shash *alg;
3748 	struct shash_desc *sdesc;
3749 	size_t len;
3750 	long rc;
3751 
3752 	alg = crypto_alloc_shash("sha256", 0, 0);
3753 	if (IS_ERR(alg)) {
3754 		rc = PTR_ERR(alg);
3755 		goto out;
3756 	}
3757 
3758 	if (crypto_shash_digestsize(alg) != sizeof(fw_hdr->checksum)) {
3759 		rc = -EFAULT;
3760 		dev_err(&tp->intf->dev, "digestsize incorrect (%u)\n",
3761 			crypto_shash_digestsize(alg));
3762 		goto free_shash;
3763 	}
3764 
3765 	len = sizeof(*sdesc) + crypto_shash_descsize(alg);
3766 	sdesc = kmalloc(len, GFP_KERNEL);
3767 	if (!sdesc) {
3768 		rc = -ENOMEM;
3769 		goto free_shash;
3770 	}
3771 	sdesc->tfm = alg;
3772 
3773 	len = size - sizeof(fw_hdr->checksum);
3774 	rc = crypto_shash_digest(sdesc, fw_hdr->version, len, checksum);
3775 	kfree(sdesc);
3776 	if (rc)
3777 		goto free_shash;
3778 
3779 	if (memcmp(fw_hdr->checksum, checksum, sizeof(fw_hdr->checksum))) {
3780 		dev_err(&tp->intf->dev, "checksum fail\n");
3781 		rc = -EFAULT;
3782 	}
3783 
3784 free_shash:
3785 	crypto_free_shash(alg);
3786 out:
3787 	return rc;
3788 }
3789 
3790 static long rtl8152_check_firmware(struct r8152 *tp, struct rtl_fw *rtl_fw)
3791 {
3792 	const struct firmware *fw = rtl_fw->fw;
3793 	struct fw_header *fw_hdr = (struct fw_header *)fw->data;
3794 	struct fw_mac *pla = NULL, *usb = NULL;
3795 	struct fw_phy_patch_key *start = NULL;
3796 	struct fw_phy_nc *phy_nc = NULL;
3797 	struct fw_block *stop = NULL;
3798 	long ret = -EFAULT;
3799 	int i;
3800 
3801 	if (fw->size < sizeof(*fw_hdr)) {
3802 		dev_err(&tp->intf->dev, "file too small\n");
3803 		goto fail;
3804 	}
3805 
3806 	ret = rtl8152_fw_verify_checksum(tp, fw_hdr, fw->size);
3807 	if (ret)
3808 		goto fail;
3809 
3810 	ret = -EFAULT;
3811 
3812 	for (i = sizeof(*fw_hdr); i < fw->size;) {
3813 		struct fw_block *block = (struct fw_block *)&fw->data[i];
3814 		u32 type;
3815 
3816 		if ((i + sizeof(*block)) > fw->size)
3817 			goto fail;
3818 
3819 		type = __le32_to_cpu(block->type);
3820 		switch (type) {
3821 		case RTL_FW_END:
3822 			if (__le32_to_cpu(block->length) != sizeof(*block))
3823 				goto fail;
3824 			goto fw_end;
3825 		case RTL_FW_PLA:
3826 			if (pla) {
3827 				dev_err(&tp->intf->dev,
3828 					"multiple PLA firmware encountered");
3829 				goto fail;
3830 			}
3831 
3832 			pla = (struct fw_mac *)block;
3833 			if (!rtl8152_is_fw_mac_ok(tp, pla)) {
3834 				dev_err(&tp->intf->dev,
3835 					"check PLA firmware failed\n");
3836 				goto fail;
3837 			}
3838 			break;
3839 		case RTL_FW_USB:
3840 			if (usb) {
3841 				dev_err(&tp->intf->dev,
3842 					"multiple USB firmware encountered");
3843 				goto fail;
3844 			}
3845 
3846 			usb = (struct fw_mac *)block;
3847 			if (!rtl8152_is_fw_mac_ok(tp, usb)) {
3848 				dev_err(&tp->intf->dev,
3849 					"check USB firmware failed\n");
3850 				goto fail;
3851 			}
3852 			break;
3853 		case RTL_FW_PHY_START:
3854 			if (start || phy_nc || stop) {
3855 				dev_err(&tp->intf->dev,
3856 					"check PHY_START fail\n");
3857 				goto fail;
3858 			}
3859 
3860 			if (__le32_to_cpu(block->length) != sizeof(*start)) {
3861 				dev_err(&tp->intf->dev,
3862 					"Invalid length for PHY_START\n");
3863 				goto fail;
3864 			}
3865 
3866 			start = (struct fw_phy_patch_key *)block;
3867 			break;
3868 		case RTL_FW_PHY_STOP:
3869 			if (stop || !start) {
3870 				dev_err(&tp->intf->dev,
3871 					"Check PHY_STOP fail\n");
3872 				goto fail;
3873 			}
3874 
3875 			if (__le32_to_cpu(block->length) != sizeof(*block)) {
3876 				dev_err(&tp->intf->dev,
3877 					"Invalid length for PHY_STOP\n");
3878 				goto fail;
3879 			}
3880 
3881 			stop = block;
3882 			break;
3883 		case RTL_FW_PHY_NC:
3884 			if (!start || stop) {
3885 				dev_err(&tp->intf->dev,
3886 					"check PHY_NC fail\n");
3887 				goto fail;
3888 			}
3889 
3890 			if (phy_nc) {
3891 				dev_err(&tp->intf->dev,
3892 					"multiple PHY NC encountered\n");
3893 				goto fail;
3894 			}
3895 
3896 			phy_nc = (struct fw_phy_nc *)block;
3897 			if (!rtl8152_is_fw_phy_nc_ok(tp, phy_nc)) {
3898 				dev_err(&tp->intf->dev,
3899 					"check PHY NC firmware failed\n");
3900 				goto fail;
3901 			}
3902 
3903 			break;
3904 		default:
3905 			dev_warn(&tp->intf->dev, "Unknown type %u is found\n",
3906 				 type);
3907 			break;
3908 		}
3909 
3910 		/* next block */
3911 		i += ALIGN(__le32_to_cpu(block->length), 8);
3912 	}
3913 
3914 fw_end:
3915 	if ((phy_nc || start) && !stop) {
3916 		dev_err(&tp->intf->dev, "without PHY_STOP\n");
3917 		goto fail;
3918 	}
3919 
3920 	return 0;
3921 fail:
3922 	return ret;
3923 }
3924 
3925 static void rtl8152_fw_phy_nc_apply(struct r8152 *tp, struct fw_phy_nc *phy)
3926 {
3927 	u16 mode_reg, bp_index;
3928 	u32 length, i, num;
3929 	__le16 *data;
3930 
3931 	mode_reg = __le16_to_cpu(phy->mode_reg);
3932 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_pre));
3933 	sram_write(tp, __le16_to_cpu(phy->ba_reg),
3934 		   __le16_to_cpu(phy->ba_data));
3935 
3936 	length = __le32_to_cpu(phy->blk_hdr.length);
3937 	length -= __le16_to_cpu(phy->fw_offset);
3938 	num = length / 2;
3939 	data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
3940 
3941 	ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
3942 	for (i = 0; i < num; i++)
3943 		ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
3944 
3945 	sram_write(tp, __le16_to_cpu(phy->patch_en_addr),
3946 		   __le16_to_cpu(phy->patch_en_value));
3947 
3948 	bp_index = __le16_to_cpu(phy->bp_start);
3949 	num = __le16_to_cpu(phy->bp_num);
3950 	for (i = 0; i < num; i++) {
3951 		sram_write(tp, bp_index, __le16_to_cpu(phy->bp[i]));
3952 		bp_index += 2;
3953 	}
3954 
3955 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_post));
3956 
3957 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
3958 }
3959 
3960 static void rtl8152_fw_mac_apply(struct r8152 *tp, struct fw_mac *mac)
3961 {
3962 	u16 bp_en_addr, bp_index, type, bp_num, fw_ver_reg;
3963 	u32 length;
3964 	u8 *data;
3965 	int i;
3966 
3967 	switch (__le32_to_cpu(mac->blk_hdr.type)) {
3968 	case RTL_FW_PLA:
3969 		type = MCU_TYPE_PLA;
3970 		break;
3971 	case RTL_FW_USB:
3972 		type = MCU_TYPE_USB;
3973 		break;
3974 	default:
3975 		return;
3976 	}
3977 
3978 	rtl_clear_bp(tp, type);
3979 
3980 	/* Enable backup/restore of MACDBG. This is required after clearing PLA
3981 	 * break points and before applying the PLA firmware.
3982 	 */
3983 	if (tp->version == RTL_VER_04 && type == MCU_TYPE_PLA &&
3984 	    !(ocp_read_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST) & DEBUG_OE)) {
3985 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_PRE, DEBUG_LTSSM);
3986 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST, DEBUG_LTSSM);
3987 	}
3988 
3989 	length = __le32_to_cpu(mac->blk_hdr.length);
3990 	length -= __le16_to_cpu(mac->fw_offset);
3991 
3992 	data = (u8 *)mac;
3993 	data += __le16_to_cpu(mac->fw_offset);
3994 
3995 	generic_ocp_write(tp, __le16_to_cpu(mac->fw_reg), 0xff, length, data,
3996 			  type);
3997 
3998 	ocp_write_word(tp, type, __le16_to_cpu(mac->bp_ba_addr),
3999 		       __le16_to_cpu(mac->bp_ba_value));
4000 
4001 	bp_index = __le16_to_cpu(mac->bp_start);
4002 	bp_num = __le16_to_cpu(mac->bp_num);
4003 	for (i = 0; i < bp_num; i++) {
4004 		ocp_write_word(tp, type, bp_index, __le16_to_cpu(mac->bp[i]));
4005 		bp_index += 2;
4006 	}
4007 
4008 	bp_en_addr = __le16_to_cpu(mac->bp_en_addr);
4009 	if (bp_en_addr)
4010 		ocp_write_word(tp, type, bp_en_addr,
4011 			       __le16_to_cpu(mac->bp_en_value));
4012 
4013 	fw_ver_reg = __le16_to_cpu(mac->fw_ver_reg);
4014 	if (fw_ver_reg)
4015 		ocp_write_byte(tp, MCU_TYPE_USB, fw_ver_reg,
4016 			       mac->fw_ver_data);
4017 
4018 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", mac->info);
4019 }
4020 
4021 static void rtl8152_apply_firmware(struct r8152 *tp)
4022 {
4023 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4024 	const struct firmware *fw;
4025 	struct fw_header *fw_hdr;
4026 	struct fw_phy_patch_key *key;
4027 	u16 key_addr = 0;
4028 	int i;
4029 
4030 	if (IS_ERR_OR_NULL(rtl_fw->fw))
4031 		return;
4032 
4033 	fw = rtl_fw->fw;
4034 	fw_hdr = (struct fw_header *)fw->data;
4035 
4036 	if (rtl_fw->pre_fw)
4037 		rtl_fw->pre_fw(tp);
4038 
4039 	for (i = offsetof(struct fw_header, blocks); i < fw->size;) {
4040 		struct fw_block *block = (struct fw_block *)&fw->data[i];
4041 
4042 		switch (__le32_to_cpu(block->type)) {
4043 		case RTL_FW_END:
4044 			goto post_fw;
4045 		case RTL_FW_PLA:
4046 		case RTL_FW_USB:
4047 			rtl8152_fw_mac_apply(tp, (struct fw_mac *)block);
4048 			break;
4049 		case RTL_FW_PHY_START:
4050 			key = (struct fw_phy_patch_key *)block;
4051 			key_addr = __le16_to_cpu(key->key_reg);
4052 			r8153_pre_ram_code(tp, key_addr,
4053 					   __le16_to_cpu(key->key_data));
4054 			break;
4055 		case RTL_FW_PHY_STOP:
4056 			WARN_ON(!key_addr);
4057 			r8153_post_ram_code(tp, key_addr);
4058 			break;
4059 		case RTL_FW_PHY_NC:
4060 			rtl8152_fw_phy_nc_apply(tp, (struct fw_phy_nc *)block);
4061 			break;
4062 		default:
4063 			break;
4064 		}
4065 
4066 		i += ALIGN(__le32_to_cpu(block->length), 8);
4067 	}
4068 
4069 post_fw:
4070 	if (rtl_fw->post_fw)
4071 		rtl_fw->post_fw(tp);
4072 
4073 	strscpy(rtl_fw->version, fw_hdr->version, RTL_VER_SIZE);
4074 	dev_info(&tp->intf->dev, "load %s successfully\n", rtl_fw->version);
4075 }
4076 
4077 static void rtl8152_release_firmware(struct r8152 *tp)
4078 {
4079 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4080 
4081 	if (!IS_ERR_OR_NULL(rtl_fw->fw)) {
4082 		release_firmware(rtl_fw->fw);
4083 		rtl_fw->fw = NULL;
4084 	}
4085 }
4086 
4087 static int rtl8152_request_firmware(struct r8152 *tp)
4088 {
4089 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4090 	long rc;
4091 
4092 	if (rtl_fw->fw || !rtl_fw->fw_name) {
4093 		dev_info(&tp->intf->dev, "skip request firmware\n");
4094 		rc = 0;
4095 		goto result;
4096 	}
4097 
4098 	rc = request_firmware(&rtl_fw->fw, rtl_fw->fw_name, &tp->intf->dev);
4099 	if (rc < 0)
4100 		goto result;
4101 
4102 	rc = rtl8152_check_firmware(tp, rtl_fw);
4103 	if (rc < 0)
4104 		release_firmware(rtl_fw->fw);
4105 
4106 result:
4107 	if (rc) {
4108 		rtl_fw->fw = ERR_PTR(rc);
4109 
4110 		dev_warn(&tp->intf->dev,
4111 			 "unable to load firmware patch %s (%ld)\n",
4112 			 rtl_fw->fw_name, rc);
4113 	}
4114 
4115 	return rc;
4116 }
4117 
4118 static void r8152_aldps_en(struct r8152 *tp, bool enable)
4119 {
4120 	if (enable) {
4121 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
4122 						    LINKENA | DIS_SDSAVE);
4123 	} else {
4124 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
4125 						    DIS_SDSAVE);
4126 		msleep(20);
4127 	}
4128 }
4129 
4130 static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
4131 {
4132 	ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
4133 	ocp_reg_write(tp, OCP_EEE_DATA, reg);
4134 	ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
4135 }
4136 
4137 static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
4138 {
4139 	u16 data;
4140 
4141 	r8152_mmd_indirect(tp, dev, reg);
4142 	data = ocp_reg_read(tp, OCP_EEE_DATA);
4143 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
4144 
4145 	return data;
4146 }
4147 
4148 static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
4149 {
4150 	r8152_mmd_indirect(tp, dev, reg);
4151 	ocp_reg_write(tp, OCP_EEE_DATA, data);
4152 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
4153 }
4154 
4155 static void r8152_eee_en(struct r8152 *tp, bool enable)
4156 {
4157 	u16 config1, config2, config3;
4158 	u32 ocp_data;
4159 
4160 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4161 	config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
4162 	config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
4163 	config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
4164 
4165 	if (enable) {
4166 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
4167 		config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
4168 		config1 |= sd_rise_time(1);
4169 		config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
4170 		config3 |= fast_snr(42);
4171 	} else {
4172 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
4173 		config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
4174 			     RX_QUIET_EN);
4175 		config1 |= sd_rise_time(7);
4176 		config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
4177 		config3 |= fast_snr(511);
4178 	}
4179 
4180 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
4181 	ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
4182 	ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
4183 	ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
4184 }
4185 
4186 static void r8153_eee_en(struct r8152 *tp, bool enable)
4187 {
4188 	u32 ocp_data;
4189 	u16 config;
4190 
4191 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4192 	config = ocp_reg_read(tp, OCP_EEE_CFG);
4193 
4194 	if (enable) {
4195 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
4196 		config |= EEE10_EN;
4197 	} else {
4198 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
4199 		config &= ~EEE10_EN;
4200 	}
4201 
4202 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
4203 	ocp_reg_write(tp, OCP_EEE_CFG, config);
4204 
4205 	tp->ups_info.eee = enable;
4206 }
4207 
4208 static void rtl_eee_enable(struct r8152 *tp, bool enable)
4209 {
4210 	switch (tp->version) {
4211 	case RTL_VER_01:
4212 	case RTL_VER_02:
4213 	case RTL_VER_07:
4214 		if (enable) {
4215 			r8152_eee_en(tp, true);
4216 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV,
4217 					tp->eee_adv);
4218 		} else {
4219 			r8152_eee_en(tp, false);
4220 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
4221 		}
4222 		break;
4223 	case RTL_VER_03:
4224 	case RTL_VER_04:
4225 	case RTL_VER_05:
4226 	case RTL_VER_06:
4227 	case RTL_VER_08:
4228 	case RTL_VER_09:
4229 		if (enable) {
4230 			r8153_eee_en(tp, true);
4231 			ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
4232 		} else {
4233 			r8153_eee_en(tp, false);
4234 			ocp_reg_write(tp, OCP_EEE_ADV, 0);
4235 		}
4236 		break;
4237 	default:
4238 		break;
4239 	}
4240 }
4241 
4242 static void r8152b_enable_fc(struct r8152 *tp)
4243 {
4244 	u16 anar;
4245 
4246 	anar = r8152_mdio_read(tp, MII_ADVERTISE);
4247 	anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4248 	r8152_mdio_write(tp, MII_ADVERTISE, anar);
4249 
4250 	tp->ups_info.flow_control = true;
4251 }
4252 
4253 static void rtl8152_disable(struct r8152 *tp)
4254 {
4255 	r8152_aldps_en(tp, false);
4256 	rtl_disable(tp);
4257 	r8152_aldps_en(tp, true);
4258 }
4259 
4260 static void r8152b_hw_phy_cfg(struct r8152 *tp)
4261 {
4262 	rtl8152_apply_firmware(tp);
4263 	rtl_eee_enable(tp, tp->eee_en);
4264 	r8152_aldps_en(tp, true);
4265 	r8152b_enable_fc(tp);
4266 
4267 	set_bit(PHY_RESET, &tp->flags);
4268 }
4269 
4270 static void wait_oob_link_list_ready(struct r8152 *tp)
4271 {
4272 	u32 ocp_data;
4273 	int i;
4274 
4275 	for (i = 0; i < 1000; i++) {
4276 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4277 		if (ocp_data & LINK_LIST_READY)
4278 			break;
4279 		usleep_range(1000, 2000);
4280 	}
4281 }
4282 
4283 static void r8152b_exit_oob(struct r8152 *tp)
4284 {
4285 	u32 ocp_data;
4286 
4287 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4288 	ocp_data &= ~RCR_ACPT_ALL;
4289 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4290 
4291 	rxdy_gated_en(tp, true);
4292 	r8153_teredo_off(tp);
4293 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
4294 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
4295 
4296 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4297 	ocp_data &= ~NOW_IS_OOB;
4298 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4299 
4300 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4301 	ocp_data &= ~MCU_BORW_EN;
4302 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4303 
4304 	wait_oob_link_list_ready(tp);
4305 
4306 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4307 	ocp_data |= RE_INIT_LL;
4308 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4309 
4310 	wait_oob_link_list_ready(tp);
4311 
4312 	rtl8152_nic_reset(tp);
4313 
4314 	/* rx share fifo credit full threshold */
4315 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
4316 
4317 	if (tp->udev->speed == USB_SPEED_FULL ||
4318 	    tp->udev->speed == USB_SPEED_LOW) {
4319 		/* rx share fifo credit near full threshold */
4320 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
4321 				RXFIFO_THR2_FULL);
4322 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
4323 				RXFIFO_THR3_FULL);
4324 	} else {
4325 		/* rx share fifo credit near full threshold */
4326 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
4327 				RXFIFO_THR2_HIGH);
4328 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
4329 				RXFIFO_THR3_HIGH);
4330 	}
4331 
4332 	/* TX share fifo free credit full threshold */
4333 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
4334 
4335 	ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
4336 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
4337 	ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
4338 			TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
4339 
4340 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
4341 
4342 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
4343 
4344 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
4345 	ocp_data |= TCR0_AUTO_FIFO;
4346 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
4347 }
4348 
4349 static void r8152b_enter_oob(struct r8152 *tp)
4350 {
4351 	u32 ocp_data;
4352 
4353 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4354 	ocp_data &= ~NOW_IS_OOB;
4355 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4356 
4357 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
4358 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
4359 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
4360 
4361 	rtl_disable(tp);
4362 
4363 	wait_oob_link_list_ready(tp);
4364 
4365 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4366 	ocp_data |= RE_INIT_LL;
4367 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4368 
4369 	wait_oob_link_list_ready(tp);
4370 
4371 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
4372 
4373 	rtl_rx_vlan_en(tp, true);
4374 
4375 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
4376 	ocp_data |= ALDPS_PROXY_MODE;
4377 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
4378 
4379 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4380 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
4381 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4382 
4383 	rxdy_gated_en(tp, false);
4384 
4385 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4386 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
4387 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4388 }
4389 
4390 static int r8153_pre_firmware_1(struct r8152 *tp)
4391 {
4392 	int i;
4393 
4394 	/* Wait till the WTD timer is ready. It would take at most 104 ms. */
4395 	for (i = 0; i < 104; i++) {
4396 		u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_WDT1_CTRL);
4397 
4398 		if (!(ocp_data & WTD1_EN))
4399 			break;
4400 		usleep_range(1000, 2000);
4401 	}
4402 
4403 	return 0;
4404 }
4405 
4406 static int r8153_post_firmware_1(struct r8152 *tp)
4407 {
4408 	/* set USB_BP_4 to support USB_SPEED_SUPER only */
4409 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER)
4410 		ocp_write_word(tp, MCU_TYPE_USB, USB_BP_4, BP4_SUPER_ONLY);
4411 
4412 	/* reset UPHY timer to 36 ms */
4413 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
4414 
4415 	return 0;
4416 }
4417 
4418 static int r8153_pre_firmware_2(struct r8152 *tp)
4419 {
4420 	u32 ocp_data;
4421 
4422 	r8153_pre_firmware_1(tp);
4423 
4424 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
4425 	ocp_data &= ~FW_FIX_SUSPEND;
4426 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
4427 
4428 	return 0;
4429 }
4430 
4431 static int r8153_post_firmware_2(struct r8152 *tp)
4432 {
4433 	u32 ocp_data;
4434 
4435 	/* enable bp0 if support USB_SPEED_SUPER only */
4436 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER) {
4437 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
4438 		ocp_data |= BIT(0);
4439 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
4440 	}
4441 
4442 	/* reset UPHY timer to 36 ms */
4443 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
4444 
4445 	/* enable U3P3 check, set the counter to 4 */
4446 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, U3P3_CHECK_EN | 4);
4447 
4448 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
4449 	ocp_data |= FW_FIX_SUSPEND;
4450 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
4451 
4452 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4453 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4454 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4455 
4456 	return 0;
4457 }
4458 
4459 static int r8153_post_firmware_3(struct r8152 *tp)
4460 {
4461 	u32 ocp_data;
4462 
4463 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4464 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4465 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4466 
4467 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
4468 	ocp_data |= FW_IP_RESET_EN;
4469 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
4470 
4471 	return 0;
4472 }
4473 
4474 static int r8153b_pre_firmware_1(struct r8152 *tp)
4475 {
4476 	/* enable fc timer and set timer to 1 second. */
4477 	ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
4478 		       CTRL_TIMER_EN | (1000 / 8));
4479 
4480 	return 0;
4481 }
4482 
4483 static int r8153b_post_firmware_1(struct r8152 *tp)
4484 {
4485 	u32 ocp_data;
4486 
4487 	/* enable bp0 for RTL8153-BND */
4488 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
4489 	if (ocp_data & BND_MASK) {
4490 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
4491 		ocp_data |= BIT(0);
4492 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
4493 	}
4494 
4495 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
4496 	ocp_data |= FLOW_CTRL_PATCH_OPT;
4497 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
4498 
4499 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
4500 	ocp_data |= FC_PATCH_TASK;
4501 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
4502 
4503 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
4504 	ocp_data |= FW_IP_RESET_EN;
4505 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
4506 
4507 	return 0;
4508 }
4509 
4510 static void r8153_aldps_en(struct r8152 *tp, bool enable)
4511 {
4512 	u16 data;
4513 
4514 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4515 	if (enable) {
4516 		data |= EN_ALDPS;
4517 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4518 	} else {
4519 		int i;
4520 
4521 		data &= ~EN_ALDPS;
4522 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4523 		for (i = 0; i < 20; i++) {
4524 			usleep_range(1000, 2000);
4525 			if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
4526 				break;
4527 		}
4528 	}
4529 
4530 	tp->ups_info.aldps = enable;
4531 }
4532 
4533 static void r8153_hw_phy_cfg(struct r8152 *tp)
4534 {
4535 	u32 ocp_data;
4536 	u16 data;
4537 
4538 	/* disable ALDPS before updating the PHY parameters */
4539 	r8153_aldps_en(tp, false);
4540 
4541 	/* disable EEE before updating the PHY parameters */
4542 	rtl_eee_enable(tp, false);
4543 
4544 	rtl8152_apply_firmware(tp);
4545 
4546 	if (tp->version == RTL_VER_03) {
4547 		data = ocp_reg_read(tp, OCP_EEE_CFG);
4548 		data &= ~CTAP_SHORT_EN;
4549 		ocp_reg_write(tp, OCP_EEE_CFG, data);
4550 	}
4551 
4552 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4553 	data |= EEE_CLKDIV_EN;
4554 	ocp_reg_write(tp, OCP_POWER_CFG, data);
4555 
4556 	data = ocp_reg_read(tp, OCP_DOWN_SPEED);
4557 	data |= EN_10M_BGOFF;
4558 	ocp_reg_write(tp, OCP_DOWN_SPEED, data);
4559 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4560 	data |= EN_10M_PLLOFF;
4561 	ocp_reg_write(tp, OCP_POWER_CFG, data);
4562 	sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
4563 
4564 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4565 	ocp_data |= PFM_PWM_SWITCH;
4566 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4567 
4568 	/* Enable LPF corner auto tune */
4569 	sram_write(tp, SRAM_LPF_CFG, 0xf70f);
4570 
4571 	/* Adjust 10M Amplitude */
4572 	sram_write(tp, SRAM_10M_AMP1, 0x00af);
4573 	sram_write(tp, SRAM_10M_AMP2, 0x0208);
4574 
4575 	if (tp->eee_en)
4576 		rtl_eee_enable(tp, true);
4577 
4578 	r8153_aldps_en(tp, true);
4579 	r8152b_enable_fc(tp);
4580 
4581 	switch (tp->version) {
4582 	case RTL_VER_03:
4583 	case RTL_VER_04:
4584 		break;
4585 	case RTL_VER_05:
4586 	case RTL_VER_06:
4587 	default:
4588 		r8153_u2p3en(tp, true);
4589 		break;
4590 	}
4591 
4592 	set_bit(PHY_RESET, &tp->flags);
4593 }
4594 
4595 static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
4596 {
4597 	u32 ocp_data;
4598 
4599 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
4600 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
4601 	ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9;	/* data of bit16 */
4602 	ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
4603 
4604 	return ocp_data;
4605 }
4606 
4607 static void r8153b_hw_phy_cfg(struct r8152 *tp)
4608 {
4609 	u32 ocp_data;
4610 	u16 data;
4611 
4612 	/* disable ALDPS before updating the PHY parameters */
4613 	r8153_aldps_en(tp, false);
4614 
4615 	/* disable EEE before updating the PHY parameters */
4616 	rtl_eee_enable(tp, false);
4617 
4618 	rtl8152_apply_firmware(tp);
4619 
4620 	r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
4621 
4622 	data = sram_read(tp, SRAM_GREEN_CFG);
4623 	data |= R_TUNE_EN;
4624 	sram_write(tp, SRAM_GREEN_CFG, data);
4625 	data = ocp_reg_read(tp, OCP_NCTL_CFG);
4626 	data |= PGA_RETURN_EN;
4627 	ocp_reg_write(tp, OCP_NCTL_CFG, data);
4628 
4629 	/* ADC Bias Calibration:
4630 	 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
4631 	 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
4632 	 * ADC ioffset.
4633 	 */
4634 	ocp_data = r8152_efuse_read(tp, 0x7d);
4635 	data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
4636 	if (data != 0xffff)
4637 		ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
4638 
4639 	/* ups mode tx-link-pulse timing adjustment:
4640 	 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
4641 	 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
4642 	 */
4643 	ocp_data = ocp_reg_read(tp, 0xc426);
4644 	ocp_data &= 0x3fff;
4645 	if (ocp_data) {
4646 		u32 swr_cnt_1ms_ini;
4647 
4648 		swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
4649 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
4650 		ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
4651 		ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
4652 	}
4653 
4654 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4655 	ocp_data |= PFM_PWM_SWITCH;
4656 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4657 
4658 	/* Advnace EEE */
4659 	if (!r8153_patch_request(tp, true)) {
4660 		data = ocp_reg_read(tp, OCP_POWER_CFG);
4661 		data |= EEE_CLKDIV_EN;
4662 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4663 		tp->ups_info.eee_ckdiv = true;
4664 
4665 		data = ocp_reg_read(tp, OCP_DOWN_SPEED);
4666 		data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
4667 		ocp_reg_write(tp, OCP_DOWN_SPEED, data);
4668 		tp->ups_info.eee_cmod_lv = true;
4669 		tp->ups_info._10m_ckdiv = true;
4670 		tp->ups_info.eee_plloff_giga = true;
4671 
4672 		ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
4673 		ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
4674 		tp->ups_info._250m_ckdiv = true;
4675 
4676 		r8153_patch_request(tp, false);
4677 	}
4678 
4679 	if (tp->eee_en)
4680 		rtl_eee_enable(tp, true);
4681 
4682 	r8153_aldps_en(tp, true);
4683 	r8152b_enable_fc(tp);
4684 
4685 	set_bit(PHY_RESET, &tp->flags);
4686 }
4687 
4688 static void r8153_first_init(struct r8152 *tp)
4689 {
4690 	u32 ocp_data;
4691 
4692 	r8153_mac_clk_spd(tp, false);
4693 	rxdy_gated_en(tp, true);
4694 	r8153_teredo_off(tp);
4695 
4696 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4697 	ocp_data &= ~RCR_ACPT_ALL;
4698 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4699 
4700 	rtl8152_nic_reset(tp);
4701 	rtl_reset_bmu(tp);
4702 
4703 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4704 	ocp_data &= ~NOW_IS_OOB;
4705 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4706 
4707 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4708 	ocp_data &= ~MCU_BORW_EN;
4709 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4710 
4711 	wait_oob_link_list_ready(tp);
4712 
4713 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4714 	ocp_data |= RE_INIT_LL;
4715 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4716 
4717 	wait_oob_link_list_ready(tp);
4718 
4719 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
4720 
4721 	ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
4722 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
4723 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
4724 
4725 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
4726 	ocp_data |= TCR0_AUTO_FIFO;
4727 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
4728 
4729 	rtl8152_nic_reset(tp);
4730 
4731 	/* rx share fifo credit full threshold */
4732 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
4733 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
4734 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
4735 	/* TX share fifo free credit full threshold */
4736 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
4737 }
4738 
4739 static void r8153_enter_oob(struct r8152 *tp)
4740 {
4741 	u32 ocp_data;
4742 
4743 	r8153_mac_clk_spd(tp, true);
4744 
4745 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4746 	ocp_data &= ~NOW_IS_OOB;
4747 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4748 
4749 	rtl_disable(tp);
4750 	rtl_reset_bmu(tp);
4751 
4752 	wait_oob_link_list_ready(tp);
4753 
4754 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4755 	ocp_data |= RE_INIT_LL;
4756 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4757 
4758 	wait_oob_link_list_ready(tp);
4759 
4760 	ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
4761 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
4762 
4763 	switch (tp->version) {
4764 	case RTL_VER_03:
4765 	case RTL_VER_04:
4766 	case RTL_VER_05:
4767 	case RTL_VER_06:
4768 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
4769 		ocp_data &= ~TEREDO_WAKE_MASK;
4770 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
4771 		break;
4772 
4773 	case RTL_VER_08:
4774 	case RTL_VER_09:
4775 		/* Clear teredo wake event. bit[15:8] is the teredo wakeup
4776 		 * type. Set it to zero. bits[7:0] are the W1C bits about
4777 		 * the events. Set them to all 1 to clear them.
4778 		 */
4779 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
4780 		break;
4781 
4782 	default:
4783 		break;
4784 	}
4785 
4786 	rtl_rx_vlan_en(tp, true);
4787 
4788 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
4789 	ocp_data |= ALDPS_PROXY_MODE;
4790 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
4791 
4792 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4793 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
4794 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4795 
4796 	rxdy_gated_en(tp, false);
4797 
4798 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4799 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
4800 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4801 }
4802 
4803 static void rtl8153_disable(struct r8152 *tp)
4804 {
4805 	r8153_aldps_en(tp, false);
4806 	rtl_disable(tp);
4807 	rtl_reset_bmu(tp);
4808 	r8153_aldps_en(tp, true);
4809 }
4810 
4811 static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
4812 			     u32 advertising)
4813 {
4814 	u16 bmcr;
4815 	int ret = 0;
4816 
4817 	if (autoneg == AUTONEG_DISABLE) {
4818 		if (duplex != DUPLEX_HALF && duplex != DUPLEX_FULL)
4819 			return -EINVAL;
4820 
4821 		switch (speed) {
4822 		case SPEED_10:
4823 			bmcr = BMCR_SPEED10;
4824 			if (duplex == DUPLEX_FULL) {
4825 				bmcr |= BMCR_FULLDPLX;
4826 				tp->ups_info.speed_duplex = FORCE_10M_FULL;
4827 			} else {
4828 				tp->ups_info.speed_duplex = FORCE_10M_HALF;
4829 			}
4830 			break;
4831 		case SPEED_100:
4832 			bmcr = BMCR_SPEED100;
4833 			if (duplex == DUPLEX_FULL) {
4834 				bmcr |= BMCR_FULLDPLX;
4835 				tp->ups_info.speed_duplex = FORCE_100M_FULL;
4836 			} else {
4837 				tp->ups_info.speed_duplex = FORCE_100M_HALF;
4838 			}
4839 			break;
4840 		case SPEED_1000:
4841 			if (tp->mii.supports_gmii) {
4842 				bmcr = BMCR_SPEED1000 | BMCR_FULLDPLX;
4843 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
4844 				break;
4845 			}
4846 			/* fall through */
4847 		default:
4848 			ret = -EINVAL;
4849 			goto out;
4850 		}
4851 
4852 		if (duplex == DUPLEX_FULL)
4853 			tp->mii.full_duplex = 1;
4854 		else
4855 			tp->mii.full_duplex = 0;
4856 
4857 		tp->mii.force_media = 1;
4858 	} else {
4859 		u16 anar, tmp1;
4860 		u32 support;
4861 
4862 		support = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
4863 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
4864 
4865 		if (tp->mii.supports_gmii)
4866 			support |= RTL_ADVERTISED_1000_FULL;
4867 
4868 		if (!(advertising & support))
4869 			return -EINVAL;
4870 
4871 		anar = r8152_mdio_read(tp, MII_ADVERTISE);
4872 		tmp1 = anar & ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
4873 				ADVERTISE_100HALF | ADVERTISE_100FULL);
4874 		if (advertising & RTL_ADVERTISED_10_HALF) {
4875 			tmp1 |= ADVERTISE_10HALF;
4876 			tp->ups_info.speed_duplex = NWAY_10M_HALF;
4877 		}
4878 		if (advertising & RTL_ADVERTISED_10_FULL) {
4879 			tmp1 |= ADVERTISE_10FULL;
4880 			tp->ups_info.speed_duplex = NWAY_10M_FULL;
4881 		}
4882 
4883 		if (advertising & RTL_ADVERTISED_100_HALF) {
4884 			tmp1 |= ADVERTISE_100HALF;
4885 			tp->ups_info.speed_duplex = NWAY_100M_HALF;
4886 		}
4887 		if (advertising & RTL_ADVERTISED_100_FULL) {
4888 			tmp1 |= ADVERTISE_100FULL;
4889 			tp->ups_info.speed_duplex = NWAY_100M_FULL;
4890 		}
4891 
4892 		if (anar != tmp1) {
4893 			r8152_mdio_write(tp, MII_ADVERTISE, tmp1);
4894 			tp->mii.advertising = tmp1;
4895 		}
4896 
4897 		if (tp->mii.supports_gmii) {
4898 			u16 gbcr;
4899 
4900 			gbcr = r8152_mdio_read(tp, MII_CTRL1000);
4901 			tmp1 = gbcr & ~(ADVERTISE_1000FULL |
4902 					ADVERTISE_1000HALF);
4903 
4904 			if (advertising & RTL_ADVERTISED_1000_FULL) {
4905 				tmp1 |= ADVERTISE_1000FULL;
4906 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
4907 			}
4908 
4909 			if (gbcr != tmp1)
4910 				r8152_mdio_write(tp, MII_CTRL1000, tmp1);
4911 		}
4912 
4913 		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
4914 
4915 		tp->mii.force_media = 0;
4916 	}
4917 
4918 	if (test_and_clear_bit(PHY_RESET, &tp->flags))
4919 		bmcr |= BMCR_RESET;
4920 
4921 	r8152_mdio_write(tp, MII_BMCR, bmcr);
4922 
4923 	if (bmcr & BMCR_RESET) {
4924 		int i;
4925 
4926 		for (i = 0; i < 50; i++) {
4927 			msleep(20);
4928 			if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
4929 				break;
4930 		}
4931 	}
4932 
4933 out:
4934 	return ret;
4935 }
4936 
4937 static void rtl8152_up(struct r8152 *tp)
4938 {
4939 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
4940 		return;
4941 
4942 	r8152_aldps_en(tp, false);
4943 	r8152b_exit_oob(tp);
4944 	r8152_aldps_en(tp, true);
4945 }
4946 
4947 static void rtl8152_down(struct r8152 *tp)
4948 {
4949 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
4950 		rtl_drop_queued_tx(tp);
4951 		return;
4952 	}
4953 
4954 	r8152_power_cut_en(tp, false);
4955 	r8152_aldps_en(tp, false);
4956 	r8152b_enter_oob(tp);
4957 	r8152_aldps_en(tp, true);
4958 }
4959 
4960 static void rtl8153_up(struct r8152 *tp)
4961 {
4962 	u32 ocp_data;
4963 
4964 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
4965 		return;
4966 
4967 	r8153_u1u2en(tp, false);
4968 	r8153_u2p3en(tp, false);
4969 	r8153_aldps_en(tp, false);
4970 	r8153_first_init(tp);
4971 
4972 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
4973 	ocp_data |= LANWAKE_CLR_EN;
4974 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
4975 
4976 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
4977 	ocp_data &= ~LANWAKE_PIN;
4978 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
4979 
4980 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1);
4981 	ocp_data &= ~DELAY_PHY_PWR_CHG;
4982 	ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1, ocp_data);
4983 
4984 	r8153_aldps_en(tp, true);
4985 
4986 	switch (tp->version) {
4987 	case RTL_VER_03:
4988 	case RTL_VER_04:
4989 		break;
4990 	case RTL_VER_05:
4991 	case RTL_VER_06:
4992 	default:
4993 		r8153_u2p3en(tp, true);
4994 		break;
4995 	}
4996 
4997 	r8153_u1u2en(tp, true);
4998 }
4999 
5000 static void rtl8153_down(struct r8152 *tp)
5001 {
5002 	u32 ocp_data;
5003 
5004 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
5005 		rtl_drop_queued_tx(tp);
5006 		return;
5007 	}
5008 
5009 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
5010 	ocp_data &= ~LANWAKE_CLR_EN;
5011 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
5012 
5013 	r8153_u1u2en(tp, false);
5014 	r8153_u2p3en(tp, false);
5015 	r8153_power_cut_en(tp, false);
5016 	r8153_aldps_en(tp, false);
5017 	r8153_enter_oob(tp);
5018 	r8153_aldps_en(tp, true);
5019 }
5020 
5021 static void rtl8153b_up(struct r8152 *tp)
5022 {
5023 	u32 ocp_data;
5024 
5025 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5026 		return;
5027 
5028 	r8153b_u1u2en(tp, false);
5029 	r8153_u2p3en(tp, false);
5030 	r8153_aldps_en(tp, false);
5031 
5032 	r8153_first_init(tp);
5033 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
5034 
5035 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5036 	ocp_data &= ~PLA_MCU_SPDWN_EN;
5037 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5038 
5039 	r8153_aldps_en(tp, true);
5040 
5041 	if (tp->udev->speed != USB_SPEED_HIGH)
5042 		r8153b_u1u2en(tp, true);
5043 }
5044 
5045 static void rtl8153b_down(struct r8152 *tp)
5046 {
5047 	u32 ocp_data;
5048 
5049 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
5050 		rtl_drop_queued_tx(tp);
5051 		return;
5052 	}
5053 
5054 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5055 	ocp_data |= PLA_MCU_SPDWN_EN;
5056 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5057 
5058 	r8153b_u1u2en(tp, false);
5059 	r8153_u2p3en(tp, false);
5060 	r8153b_power_cut_en(tp, false);
5061 	r8153_aldps_en(tp, false);
5062 	r8153_enter_oob(tp);
5063 	r8153_aldps_en(tp, true);
5064 }
5065 
5066 static bool rtl8152_in_nway(struct r8152 *tp)
5067 {
5068 	u16 nway_state;
5069 
5070 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
5071 	tp->ocp_base = 0x2000;
5072 	ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c);		/* phy state */
5073 	nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
5074 
5075 	/* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
5076 	if (nway_state & 0xc000)
5077 		return false;
5078 	else
5079 		return true;
5080 }
5081 
5082 static bool rtl8153_in_nway(struct r8152 *tp)
5083 {
5084 	u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
5085 
5086 	if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
5087 		return false;
5088 	else
5089 		return true;
5090 }
5091 
5092 static void set_carrier(struct r8152 *tp)
5093 {
5094 	struct net_device *netdev = tp->netdev;
5095 	struct napi_struct *napi = &tp->napi;
5096 	u8 speed;
5097 
5098 	speed = rtl8152_get_speed(tp);
5099 
5100 	if (speed & LINK_STATUS) {
5101 		if (!netif_carrier_ok(netdev)) {
5102 			tp->rtl_ops.enable(tp);
5103 			netif_stop_queue(netdev);
5104 			napi_disable(napi);
5105 			netif_carrier_on(netdev);
5106 			rtl_start_rx(tp);
5107 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
5108 			_rtl8152_set_rx_mode(netdev);
5109 			napi_enable(&tp->napi);
5110 			netif_wake_queue(netdev);
5111 			netif_info(tp, link, netdev, "carrier on\n");
5112 		} else if (netif_queue_stopped(netdev) &&
5113 			   skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
5114 			netif_wake_queue(netdev);
5115 		}
5116 	} else {
5117 		if (netif_carrier_ok(netdev)) {
5118 			netif_carrier_off(netdev);
5119 			tasklet_disable(&tp->tx_tl);
5120 			napi_disable(napi);
5121 			tp->rtl_ops.disable(tp);
5122 			napi_enable(napi);
5123 			tasklet_enable(&tp->tx_tl);
5124 			netif_info(tp, link, netdev, "carrier off\n");
5125 		}
5126 	}
5127 }
5128 
5129 static void rtl_work_func_t(struct work_struct *work)
5130 {
5131 	struct r8152 *tp = container_of(work, struct r8152, schedule.work);
5132 
5133 	/* If the device is unplugged or !netif_running(), the workqueue
5134 	 * doesn't need to wake the device, and could return directly.
5135 	 */
5136 	if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
5137 		return;
5138 
5139 	if (usb_autopm_get_interface(tp->intf) < 0)
5140 		return;
5141 
5142 	if (!test_bit(WORK_ENABLE, &tp->flags))
5143 		goto out1;
5144 
5145 	if (!mutex_trylock(&tp->control)) {
5146 		schedule_delayed_work(&tp->schedule, 0);
5147 		goto out1;
5148 	}
5149 
5150 	if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
5151 		set_carrier(tp);
5152 
5153 	if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
5154 		_rtl8152_set_rx_mode(tp->netdev);
5155 
5156 	/* don't schedule tasket before linking */
5157 	if (test_and_clear_bit(SCHEDULE_TASKLET, &tp->flags) &&
5158 	    netif_carrier_ok(tp->netdev))
5159 		tasklet_schedule(&tp->tx_tl);
5160 
5161 	mutex_unlock(&tp->control);
5162 
5163 out1:
5164 	usb_autopm_put_interface(tp->intf);
5165 }
5166 
5167 static void rtl_hw_phy_work_func_t(struct work_struct *work)
5168 {
5169 	struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
5170 
5171 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5172 		return;
5173 
5174 	if (usb_autopm_get_interface(tp->intf) < 0)
5175 		return;
5176 
5177 	mutex_lock(&tp->control);
5178 
5179 	if (rtl8152_request_firmware(tp) == -ENODEV && tp->rtl_fw.retry) {
5180 		tp->rtl_fw.retry = false;
5181 		tp->rtl_fw.fw = NULL;
5182 
5183 		/* Delay execution in case request_firmware() is not ready yet.
5184 		 */
5185 		queue_delayed_work(system_long_wq, &tp->hw_phy_work, HZ * 10);
5186 		goto ignore_once;
5187 	}
5188 
5189 	tp->rtl_ops.hw_phy_cfg(tp);
5190 
5191 	rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex,
5192 			  tp->advertising);
5193 
5194 ignore_once:
5195 	mutex_unlock(&tp->control);
5196 
5197 	usb_autopm_put_interface(tp->intf);
5198 }
5199 
5200 #ifdef CONFIG_PM_SLEEP
5201 static int rtl_notifier(struct notifier_block *nb, unsigned long action,
5202 			void *data)
5203 {
5204 	struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
5205 
5206 	switch (action) {
5207 	case PM_HIBERNATION_PREPARE:
5208 	case PM_SUSPEND_PREPARE:
5209 		usb_autopm_get_interface(tp->intf);
5210 		break;
5211 
5212 	case PM_POST_HIBERNATION:
5213 	case PM_POST_SUSPEND:
5214 		usb_autopm_put_interface(tp->intf);
5215 		break;
5216 
5217 	case PM_POST_RESTORE:
5218 	case PM_RESTORE_PREPARE:
5219 	default:
5220 		break;
5221 	}
5222 
5223 	return NOTIFY_DONE;
5224 }
5225 #endif
5226 
5227 static int rtl8152_open(struct net_device *netdev)
5228 {
5229 	struct r8152 *tp = netdev_priv(netdev);
5230 	int res = 0;
5231 
5232 	if (work_busy(&tp->hw_phy_work.work) & WORK_BUSY_PENDING) {
5233 		cancel_delayed_work_sync(&tp->hw_phy_work);
5234 		rtl_hw_phy_work_func_t(&tp->hw_phy_work.work);
5235 	}
5236 
5237 	res = alloc_all_mem(tp);
5238 	if (res)
5239 		goto out;
5240 
5241 	res = usb_autopm_get_interface(tp->intf);
5242 	if (res < 0)
5243 		goto out_free;
5244 
5245 	mutex_lock(&tp->control);
5246 
5247 	tp->rtl_ops.up(tp);
5248 
5249 	netif_carrier_off(netdev);
5250 	netif_start_queue(netdev);
5251 	set_bit(WORK_ENABLE, &tp->flags);
5252 
5253 	res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
5254 	if (res) {
5255 		if (res == -ENODEV)
5256 			netif_device_detach(tp->netdev);
5257 		netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
5258 			   res);
5259 		goto out_unlock;
5260 	}
5261 	napi_enable(&tp->napi);
5262 	tasklet_enable(&tp->tx_tl);
5263 
5264 	mutex_unlock(&tp->control);
5265 
5266 	usb_autopm_put_interface(tp->intf);
5267 #ifdef CONFIG_PM_SLEEP
5268 	tp->pm_notifier.notifier_call = rtl_notifier;
5269 	register_pm_notifier(&tp->pm_notifier);
5270 #endif
5271 	return 0;
5272 
5273 out_unlock:
5274 	mutex_unlock(&tp->control);
5275 	usb_autopm_put_interface(tp->intf);
5276 out_free:
5277 	free_all_mem(tp);
5278 out:
5279 	return res;
5280 }
5281 
5282 static int rtl8152_close(struct net_device *netdev)
5283 {
5284 	struct r8152 *tp = netdev_priv(netdev);
5285 	int res = 0;
5286 
5287 #ifdef CONFIG_PM_SLEEP
5288 	unregister_pm_notifier(&tp->pm_notifier);
5289 #endif
5290 	tasklet_disable(&tp->tx_tl);
5291 	clear_bit(WORK_ENABLE, &tp->flags);
5292 	usb_kill_urb(tp->intr_urb);
5293 	cancel_delayed_work_sync(&tp->schedule);
5294 	napi_disable(&tp->napi);
5295 	netif_stop_queue(netdev);
5296 
5297 	res = usb_autopm_get_interface(tp->intf);
5298 	if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
5299 		rtl_drop_queued_tx(tp);
5300 		rtl_stop_rx(tp);
5301 	} else {
5302 		mutex_lock(&tp->control);
5303 
5304 		tp->rtl_ops.down(tp);
5305 
5306 		mutex_unlock(&tp->control);
5307 
5308 		usb_autopm_put_interface(tp->intf);
5309 	}
5310 
5311 	free_all_mem(tp);
5312 
5313 	return res;
5314 }
5315 
5316 static void rtl_tally_reset(struct r8152 *tp)
5317 {
5318 	u32 ocp_data;
5319 
5320 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
5321 	ocp_data |= TALLY_RESET;
5322 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
5323 }
5324 
5325 static void r8152b_init(struct r8152 *tp)
5326 {
5327 	u32 ocp_data;
5328 	u16 data;
5329 
5330 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5331 		return;
5332 
5333 	data = r8152_mdio_read(tp, MII_BMCR);
5334 	if (data & BMCR_PDOWN) {
5335 		data &= ~BMCR_PDOWN;
5336 		r8152_mdio_write(tp, MII_BMCR, data);
5337 	}
5338 
5339 	r8152_aldps_en(tp, false);
5340 
5341 	if (tp->version == RTL_VER_01) {
5342 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
5343 		ocp_data &= ~LED_MODE_MASK;
5344 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
5345 	}
5346 
5347 	r8152_power_cut_en(tp, false);
5348 
5349 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5350 	ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
5351 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5352 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
5353 	ocp_data &= ~MCU_CLK_RATIO_MASK;
5354 	ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
5355 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
5356 	ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
5357 		   SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
5358 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
5359 
5360 	rtl_tally_reset(tp);
5361 
5362 	/* enable rx aggregation */
5363 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5364 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5365 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5366 }
5367 
5368 static void r8153_init(struct r8152 *tp)
5369 {
5370 	u32 ocp_data;
5371 	u16 data;
5372 	int i;
5373 
5374 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5375 		return;
5376 
5377 	r8153_u1u2en(tp, false);
5378 
5379 	for (i = 0; i < 500; i++) {
5380 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
5381 		    AUTOLOAD_DONE)
5382 			break;
5383 		msleep(20);
5384 	}
5385 
5386 	data = r8153_phy_status(tp, 0);
5387 
5388 	if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
5389 	    tp->version == RTL_VER_05)
5390 		ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
5391 
5392 	data = r8152_mdio_read(tp, MII_BMCR);
5393 	if (data & BMCR_PDOWN) {
5394 		data &= ~BMCR_PDOWN;
5395 		r8152_mdio_write(tp, MII_BMCR, data);
5396 	}
5397 
5398 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
5399 
5400 	r8153_u2p3en(tp, false);
5401 
5402 	if (tp->version == RTL_VER_04) {
5403 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
5404 		ocp_data &= ~pwd_dn_scale_mask;
5405 		ocp_data |= pwd_dn_scale(96);
5406 		ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
5407 
5408 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5409 		ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5410 		ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5411 	} else if (tp->version == RTL_VER_05) {
5412 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
5413 		ocp_data &= ~ECM_ALDPS;
5414 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
5415 
5416 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
5417 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
5418 			ocp_data &= ~DYNAMIC_BURST;
5419 		else
5420 			ocp_data |= DYNAMIC_BURST;
5421 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
5422 	} else if (tp->version == RTL_VER_06) {
5423 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
5424 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
5425 			ocp_data &= ~DYNAMIC_BURST;
5426 		else
5427 			ocp_data |= DYNAMIC_BURST;
5428 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
5429 
5430 		r8153_queue_wake(tp, false);
5431 
5432 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
5433 		if (rtl8152_get_speed(tp) & LINK_STATUS)
5434 			ocp_data |= CUR_LINK_OK;
5435 		else
5436 			ocp_data &= ~CUR_LINK_OK;
5437 		ocp_data |= POLL_LINK_CHG;
5438 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
5439 	}
5440 
5441 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
5442 	ocp_data |= EP4_FULL_FC;
5443 	ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
5444 
5445 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
5446 	ocp_data &= ~TIMER11_EN;
5447 	ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
5448 
5449 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
5450 	ocp_data &= ~LED_MODE_MASK;
5451 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
5452 
5453 	ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
5454 	if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
5455 		ocp_data |= LPM_TIMER_500MS;
5456 	else
5457 		ocp_data |= LPM_TIMER_500US;
5458 	ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
5459 
5460 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
5461 	ocp_data &= ~SEN_VAL_MASK;
5462 	ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
5463 	ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
5464 
5465 	ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
5466 
5467 	r8153_power_cut_en(tp, false);
5468 	rtl_runtime_suspend_enable(tp, false);
5469 	r8153_u1u2en(tp, true);
5470 	r8153_mac_clk_spd(tp, false);
5471 	usb_enable_lpm(tp->udev);
5472 
5473 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
5474 	ocp_data |= LANWAKE_CLR_EN;
5475 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
5476 
5477 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
5478 	ocp_data &= ~LANWAKE_PIN;
5479 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
5480 
5481 	/* rx aggregation */
5482 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5483 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5484 	if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
5485 		ocp_data |= RX_AGG_DISABLE;
5486 
5487 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5488 
5489 	rtl_tally_reset(tp);
5490 
5491 	switch (tp->udev->speed) {
5492 	case USB_SPEED_SUPER:
5493 	case USB_SPEED_SUPER_PLUS:
5494 		tp->coalesce = COALESCE_SUPER;
5495 		break;
5496 	case USB_SPEED_HIGH:
5497 		tp->coalesce = COALESCE_HIGH;
5498 		break;
5499 	default:
5500 		tp->coalesce = COALESCE_SLOW;
5501 		break;
5502 	}
5503 }
5504 
5505 static void r8153b_init(struct r8152 *tp)
5506 {
5507 	u32 ocp_data;
5508 	u16 data;
5509 	int i;
5510 
5511 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5512 		return;
5513 
5514 	r8153b_u1u2en(tp, false);
5515 
5516 	for (i = 0; i < 500; i++) {
5517 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
5518 		    AUTOLOAD_DONE)
5519 			break;
5520 		msleep(20);
5521 	}
5522 
5523 	data = r8153_phy_status(tp, 0);
5524 
5525 	data = r8152_mdio_read(tp, MII_BMCR);
5526 	if (data & BMCR_PDOWN) {
5527 		data &= ~BMCR_PDOWN;
5528 		r8152_mdio_write(tp, MII_BMCR, data);
5529 	}
5530 
5531 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
5532 
5533 	r8153_u2p3en(tp, false);
5534 
5535 	/* MSC timer = 0xfff * 8ms = 32760 ms */
5536 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
5537 
5538 	/* U1/U2/L1 idle timer. 500 us */
5539 	ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
5540 
5541 	r8153b_power_cut_en(tp, false);
5542 	r8153b_ups_en(tp, false);
5543 	r8153_queue_wake(tp, false);
5544 	rtl_runtime_suspend_enable(tp, false);
5545 
5546 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
5547 	if (rtl8152_get_speed(tp) & LINK_STATUS)
5548 		ocp_data |= CUR_LINK_OK;
5549 	else
5550 		ocp_data &= ~CUR_LINK_OK;
5551 	ocp_data |= POLL_LINK_CHG;
5552 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
5553 
5554 	if (tp->udev->speed != USB_SPEED_HIGH)
5555 		r8153b_u1u2en(tp, true);
5556 	usb_enable_lpm(tp->udev);
5557 
5558 	/* MAC clock speed down */
5559 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
5560 	ocp_data |= MAC_CLK_SPDWN_EN;
5561 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
5562 
5563 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5564 	ocp_data &= ~PLA_MCU_SPDWN_EN;
5565 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5566 
5567 	if (tp->version == RTL_VER_09) {
5568 		/* Disable Test IO for 32QFN */
5569 		if (ocp_read_byte(tp, MCU_TYPE_PLA, 0xdc00) & BIT(5)) {
5570 			ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5571 			ocp_data |= TEST_IO_OFF;
5572 			ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5573 		}
5574 	}
5575 
5576 	set_bit(GREEN_ETHERNET, &tp->flags);
5577 
5578 	/* rx aggregation */
5579 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5580 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5581 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5582 
5583 	rtl_tally_reset(tp);
5584 
5585 	tp->coalesce = 15000;	/* 15 us */
5586 }
5587 
5588 static int rtl8152_pre_reset(struct usb_interface *intf)
5589 {
5590 	struct r8152 *tp = usb_get_intfdata(intf);
5591 	struct net_device *netdev;
5592 
5593 	if (!tp)
5594 		return 0;
5595 
5596 	netdev = tp->netdev;
5597 	if (!netif_running(netdev))
5598 		return 0;
5599 
5600 	netif_stop_queue(netdev);
5601 	tasklet_disable(&tp->tx_tl);
5602 	clear_bit(WORK_ENABLE, &tp->flags);
5603 	usb_kill_urb(tp->intr_urb);
5604 	cancel_delayed_work_sync(&tp->schedule);
5605 	napi_disable(&tp->napi);
5606 	if (netif_carrier_ok(netdev)) {
5607 		mutex_lock(&tp->control);
5608 		tp->rtl_ops.disable(tp);
5609 		mutex_unlock(&tp->control);
5610 	}
5611 
5612 	return 0;
5613 }
5614 
5615 static int rtl8152_post_reset(struct usb_interface *intf)
5616 {
5617 	struct r8152 *tp = usb_get_intfdata(intf);
5618 	struct net_device *netdev;
5619 	struct sockaddr sa;
5620 
5621 	if (!tp)
5622 		return 0;
5623 
5624 	/* reset the MAC adddress in case of policy change */
5625 	if (determine_ethernet_addr(tp, &sa) >= 0) {
5626 		rtnl_lock();
5627 		dev_set_mac_address (tp->netdev, &sa, NULL);
5628 		rtnl_unlock();
5629 	}
5630 
5631 	netdev = tp->netdev;
5632 	if (!netif_running(netdev))
5633 		return 0;
5634 
5635 	set_bit(WORK_ENABLE, &tp->flags);
5636 	if (netif_carrier_ok(netdev)) {
5637 		mutex_lock(&tp->control);
5638 		tp->rtl_ops.enable(tp);
5639 		rtl_start_rx(tp);
5640 		_rtl8152_set_rx_mode(netdev);
5641 		mutex_unlock(&tp->control);
5642 	}
5643 
5644 	napi_enable(&tp->napi);
5645 	tasklet_enable(&tp->tx_tl);
5646 	netif_wake_queue(netdev);
5647 	usb_submit_urb(tp->intr_urb, GFP_KERNEL);
5648 
5649 	if (!list_empty(&tp->rx_done))
5650 		napi_schedule(&tp->napi);
5651 
5652 	return 0;
5653 }
5654 
5655 static bool delay_autosuspend(struct r8152 *tp)
5656 {
5657 	bool sw_linking = !!netif_carrier_ok(tp->netdev);
5658 	bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
5659 
5660 	/* This means a linking change occurs and the driver doesn't detect it,
5661 	 * yet. If the driver has disabled tx/rx and hw is linking on, the
5662 	 * device wouldn't wake up by receiving any packet.
5663 	 */
5664 	if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
5665 		return true;
5666 
5667 	/* If the linking down is occurred by nway, the device may miss the
5668 	 * linking change event. And it wouldn't wake when linking on.
5669 	 */
5670 	if (!sw_linking && tp->rtl_ops.in_nway(tp))
5671 		return true;
5672 	else if (!skb_queue_empty(&tp->tx_queue))
5673 		return true;
5674 	else
5675 		return false;
5676 }
5677 
5678 static int rtl8152_runtime_resume(struct r8152 *tp)
5679 {
5680 	struct net_device *netdev = tp->netdev;
5681 
5682 	if (netif_running(netdev) && netdev->flags & IFF_UP) {
5683 		struct napi_struct *napi = &tp->napi;
5684 
5685 		tp->rtl_ops.autosuspend_en(tp, false);
5686 		napi_disable(napi);
5687 		set_bit(WORK_ENABLE, &tp->flags);
5688 
5689 		if (netif_carrier_ok(netdev)) {
5690 			if (rtl8152_get_speed(tp) & LINK_STATUS) {
5691 				rtl_start_rx(tp);
5692 			} else {
5693 				netif_carrier_off(netdev);
5694 				tp->rtl_ops.disable(tp);
5695 				netif_info(tp, link, netdev, "linking down\n");
5696 			}
5697 		}
5698 
5699 		napi_enable(napi);
5700 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5701 		smp_mb__after_atomic();
5702 
5703 		if (!list_empty(&tp->rx_done))
5704 			napi_schedule(&tp->napi);
5705 
5706 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
5707 	} else {
5708 		if (netdev->flags & IFF_UP)
5709 			tp->rtl_ops.autosuspend_en(tp, false);
5710 
5711 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5712 	}
5713 
5714 	return 0;
5715 }
5716 
5717 static int rtl8152_system_resume(struct r8152 *tp)
5718 {
5719 	struct net_device *netdev = tp->netdev;
5720 
5721 	netif_device_attach(netdev);
5722 
5723 	if (netif_running(netdev) && (netdev->flags & IFF_UP)) {
5724 		tp->rtl_ops.up(tp);
5725 		netif_carrier_off(netdev);
5726 		set_bit(WORK_ENABLE, &tp->flags);
5727 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
5728 	}
5729 
5730 	return 0;
5731 }
5732 
5733 static int rtl8152_runtime_suspend(struct r8152 *tp)
5734 {
5735 	struct net_device *netdev = tp->netdev;
5736 	int ret = 0;
5737 
5738 	set_bit(SELECTIVE_SUSPEND, &tp->flags);
5739 	smp_mb__after_atomic();
5740 
5741 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
5742 		u32 rcr = 0;
5743 
5744 		if (netif_carrier_ok(netdev)) {
5745 			u32 ocp_data;
5746 
5747 			rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5748 			ocp_data = rcr & ~RCR_ACPT_ALL;
5749 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5750 			rxdy_gated_en(tp, true);
5751 			ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
5752 						 PLA_OOB_CTRL);
5753 			if (!(ocp_data & RXFIFO_EMPTY)) {
5754 				rxdy_gated_en(tp, false);
5755 				ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
5756 				clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5757 				smp_mb__after_atomic();
5758 				ret = -EBUSY;
5759 				goto out1;
5760 			}
5761 		}
5762 
5763 		clear_bit(WORK_ENABLE, &tp->flags);
5764 		usb_kill_urb(tp->intr_urb);
5765 
5766 		tp->rtl_ops.autosuspend_en(tp, true);
5767 
5768 		if (netif_carrier_ok(netdev)) {
5769 			struct napi_struct *napi = &tp->napi;
5770 
5771 			napi_disable(napi);
5772 			rtl_stop_rx(tp);
5773 			rxdy_gated_en(tp, false);
5774 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
5775 			napi_enable(napi);
5776 		}
5777 
5778 		if (delay_autosuspend(tp)) {
5779 			rtl8152_runtime_resume(tp);
5780 			ret = -EBUSY;
5781 		}
5782 	}
5783 
5784 out1:
5785 	return ret;
5786 }
5787 
5788 static int rtl8152_system_suspend(struct r8152 *tp)
5789 {
5790 	struct net_device *netdev = tp->netdev;
5791 
5792 	netif_device_detach(netdev);
5793 
5794 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
5795 		struct napi_struct *napi = &tp->napi;
5796 
5797 		clear_bit(WORK_ENABLE, &tp->flags);
5798 		usb_kill_urb(tp->intr_urb);
5799 		tasklet_disable(&tp->tx_tl);
5800 		napi_disable(napi);
5801 		cancel_delayed_work_sync(&tp->schedule);
5802 		tp->rtl_ops.down(tp);
5803 		napi_enable(napi);
5804 		tasklet_enable(&tp->tx_tl);
5805 	}
5806 
5807 	return 0;
5808 }
5809 
5810 static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
5811 {
5812 	struct r8152 *tp = usb_get_intfdata(intf);
5813 	int ret;
5814 
5815 	mutex_lock(&tp->control);
5816 
5817 	if (PMSG_IS_AUTO(message))
5818 		ret = rtl8152_runtime_suspend(tp);
5819 	else
5820 		ret = rtl8152_system_suspend(tp);
5821 
5822 	mutex_unlock(&tp->control);
5823 
5824 	return ret;
5825 }
5826 
5827 static int rtl8152_resume(struct usb_interface *intf)
5828 {
5829 	struct r8152 *tp = usb_get_intfdata(intf);
5830 	int ret;
5831 
5832 	mutex_lock(&tp->control);
5833 
5834 	if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
5835 		ret = rtl8152_runtime_resume(tp);
5836 	else
5837 		ret = rtl8152_system_resume(tp);
5838 
5839 	mutex_unlock(&tp->control);
5840 
5841 	return ret;
5842 }
5843 
5844 static int rtl8152_reset_resume(struct usb_interface *intf)
5845 {
5846 	struct r8152 *tp = usb_get_intfdata(intf);
5847 
5848 	clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5849 	tp->rtl_ops.init(tp);
5850 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
5851 	set_ethernet_addr(tp);
5852 	return rtl8152_resume(intf);
5853 }
5854 
5855 static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5856 {
5857 	struct r8152 *tp = netdev_priv(dev);
5858 
5859 	if (usb_autopm_get_interface(tp->intf) < 0)
5860 		return;
5861 
5862 	if (!rtl_can_wakeup(tp)) {
5863 		wol->supported = 0;
5864 		wol->wolopts = 0;
5865 	} else {
5866 		mutex_lock(&tp->control);
5867 		wol->supported = WAKE_ANY;
5868 		wol->wolopts = __rtl_get_wol(tp);
5869 		mutex_unlock(&tp->control);
5870 	}
5871 
5872 	usb_autopm_put_interface(tp->intf);
5873 }
5874 
5875 static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5876 {
5877 	struct r8152 *tp = netdev_priv(dev);
5878 	int ret;
5879 
5880 	if (!rtl_can_wakeup(tp))
5881 		return -EOPNOTSUPP;
5882 
5883 	if (wol->wolopts & ~WAKE_ANY)
5884 		return -EINVAL;
5885 
5886 	ret = usb_autopm_get_interface(tp->intf);
5887 	if (ret < 0)
5888 		goto out_set_wol;
5889 
5890 	mutex_lock(&tp->control);
5891 
5892 	__rtl_set_wol(tp, wol->wolopts);
5893 	tp->saved_wolopts = wol->wolopts & WAKE_ANY;
5894 
5895 	mutex_unlock(&tp->control);
5896 
5897 	usb_autopm_put_interface(tp->intf);
5898 
5899 out_set_wol:
5900 	return ret;
5901 }
5902 
5903 static u32 rtl8152_get_msglevel(struct net_device *dev)
5904 {
5905 	struct r8152 *tp = netdev_priv(dev);
5906 
5907 	return tp->msg_enable;
5908 }
5909 
5910 static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
5911 {
5912 	struct r8152 *tp = netdev_priv(dev);
5913 
5914 	tp->msg_enable = value;
5915 }
5916 
5917 static void rtl8152_get_drvinfo(struct net_device *netdev,
5918 				struct ethtool_drvinfo *info)
5919 {
5920 	struct r8152 *tp = netdev_priv(netdev);
5921 
5922 	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
5923 	strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
5924 	usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
5925 	if (!IS_ERR_OR_NULL(tp->rtl_fw.fw))
5926 		strlcpy(info->fw_version, tp->rtl_fw.version,
5927 			sizeof(info->fw_version));
5928 }
5929 
5930 static
5931 int rtl8152_get_link_ksettings(struct net_device *netdev,
5932 			       struct ethtool_link_ksettings *cmd)
5933 {
5934 	struct r8152 *tp = netdev_priv(netdev);
5935 	int ret;
5936 
5937 	if (!tp->mii.mdio_read)
5938 		return -EOPNOTSUPP;
5939 
5940 	ret = usb_autopm_get_interface(tp->intf);
5941 	if (ret < 0)
5942 		goto out;
5943 
5944 	mutex_lock(&tp->control);
5945 
5946 	mii_ethtool_get_link_ksettings(&tp->mii, cmd);
5947 
5948 	mutex_unlock(&tp->control);
5949 
5950 	usb_autopm_put_interface(tp->intf);
5951 
5952 out:
5953 	return ret;
5954 }
5955 
5956 static int rtl8152_set_link_ksettings(struct net_device *dev,
5957 				      const struct ethtool_link_ksettings *cmd)
5958 {
5959 	struct r8152 *tp = netdev_priv(dev);
5960 	u32 advertising = 0;
5961 	int ret;
5962 
5963 	ret = usb_autopm_get_interface(tp->intf);
5964 	if (ret < 0)
5965 		goto out;
5966 
5967 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
5968 		     cmd->link_modes.advertising))
5969 		advertising |= RTL_ADVERTISED_10_HALF;
5970 
5971 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
5972 		     cmd->link_modes.advertising))
5973 		advertising |= RTL_ADVERTISED_10_FULL;
5974 
5975 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
5976 		     cmd->link_modes.advertising))
5977 		advertising |= RTL_ADVERTISED_100_HALF;
5978 
5979 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
5980 		     cmd->link_modes.advertising))
5981 		advertising |= RTL_ADVERTISED_100_FULL;
5982 
5983 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
5984 		     cmd->link_modes.advertising))
5985 		advertising |= RTL_ADVERTISED_1000_HALF;
5986 
5987 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
5988 		     cmd->link_modes.advertising))
5989 		advertising |= RTL_ADVERTISED_1000_FULL;
5990 
5991 	mutex_lock(&tp->control);
5992 
5993 	ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
5994 				cmd->base.duplex, advertising);
5995 	if (!ret) {
5996 		tp->autoneg = cmd->base.autoneg;
5997 		tp->speed = cmd->base.speed;
5998 		tp->duplex = cmd->base.duplex;
5999 		tp->advertising = advertising;
6000 	}
6001 
6002 	mutex_unlock(&tp->control);
6003 
6004 	usb_autopm_put_interface(tp->intf);
6005 
6006 out:
6007 	return ret;
6008 }
6009 
6010 static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
6011 	"tx_packets",
6012 	"rx_packets",
6013 	"tx_errors",
6014 	"rx_errors",
6015 	"rx_missed",
6016 	"align_errors",
6017 	"tx_single_collisions",
6018 	"tx_multi_collisions",
6019 	"rx_unicast",
6020 	"rx_broadcast",
6021 	"rx_multicast",
6022 	"tx_aborted",
6023 	"tx_underrun",
6024 };
6025 
6026 static int rtl8152_get_sset_count(struct net_device *dev, int sset)
6027 {
6028 	switch (sset) {
6029 	case ETH_SS_STATS:
6030 		return ARRAY_SIZE(rtl8152_gstrings);
6031 	default:
6032 		return -EOPNOTSUPP;
6033 	}
6034 }
6035 
6036 static void rtl8152_get_ethtool_stats(struct net_device *dev,
6037 				      struct ethtool_stats *stats, u64 *data)
6038 {
6039 	struct r8152 *tp = netdev_priv(dev);
6040 	struct tally_counter tally;
6041 
6042 	if (usb_autopm_get_interface(tp->intf) < 0)
6043 		return;
6044 
6045 	generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
6046 
6047 	usb_autopm_put_interface(tp->intf);
6048 
6049 	data[0] = le64_to_cpu(tally.tx_packets);
6050 	data[1] = le64_to_cpu(tally.rx_packets);
6051 	data[2] = le64_to_cpu(tally.tx_errors);
6052 	data[3] = le32_to_cpu(tally.rx_errors);
6053 	data[4] = le16_to_cpu(tally.rx_missed);
6054 	data[5] = le16_to_cpu(tally.align_errors);
6055 	data[6] = le32_to_cpu(tally.tx_one_collision);
6056 	data[7] = le32_to_cpu(tally.tx_multi_collision);
6057 	data[8] = le64_to_cpu(tally.rx_unicast);
6058 	data[9] = le64_to_cpu(tally.rx_broadcast);
6059 	data[10] = le32_to_cpu(tally.rx_multicast);
6060 	data[11] = le16_to_cpu(tally.tx_aborted);
6061 	data[12] = le16_to_cpu(tally.tx_underrun);
6062 }
6063 
6064 static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
6065 {
6066 	switch (stringset) {
6067 	case ETH_SS_STATS:
6068 		memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
6069 		break;
6070 	}
6071 }
6072 
6073 static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
6074 {
6075 	u32 lp, adv, supported = 0;
6076 	u16 val;
6077 
6078 	val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
6079 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
6080 
6081 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
6082 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
6083 
6084 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
6085 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
6086 
6087 	eee->eee_enabled = tp->eee_en;
6088 	eee->eee_active = !!(supported & adv & lp);
6089 	eee->supported = supported;
6090 	eee->advertised = tp->eee_adv;
6091 	eee->lp_advertised = lp;
6092 
6093 	return 0;
6094 }
6095 
6096 static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
6097 {
6098 	u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
6099 
6100 	tp->eee_en = eee->eee_enabled;
6101 	tp->eee_adv = val;
6102 
6103 	rtl_eee_enable(tp, tp->eee_en);
6104 
6105 	return 0;
6106 }
6107 
6108 static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
6109 {
6110 	u32 lp, adv, supported = 0;
6111 	u16 val;
6112 
6113 	val = ocp_reg_read(tp, OCP_EEE_ABLE);
6114 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
6115 
6116 	val = ocp_reg_read(tp, OCP_EEE_ADV);
6117 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
6118 
6119 	val = ocp_reg_read(tp, OCP_EEE_LPABLE);
6120 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
6121 
6122 	eee->eee_enabled = tp->eee_en;
6123 	eee->eee_active = !!(supported & adv & lp);
6124 	eee->supported = supported;
6125 	eee->advertised = tp->eee_adv;
6126 	eee->lp_advertised = lp;
6127 
6128 	return 0;
6129 }
6130 
6131 static int
6132 rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
6133 {
6134 	struct r8152 *tp = netdev_priv(net);
6135 	int ret;
6136 
6137 	ret = usb_autopm_get_interface(tp->intf);
6138 	if (ret < 0)
6139 		goto out;
6140 
6141 	mutex_lock(&tp->control);
6142 
6143 	ret = tp->rtl_ops.eee_get(tp, edata);
6144 
6145 	mutex_unlock(&tp->control);
6146 
6147 	usb_autopm_put_interface(tp->intf);
6148 
6149 out:
6150 	return ret;
6151 }
6152 
6153 static int
6154 rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
6155 {
6156 	struct r8152 *tp = netdev_priv(net);
6157 	int ret;
6158 
6159 	ret = usb_autopm_get_interface(tp->intf);
6160 	if (ret < 0)
6161 		goto out;
6162 
6163 	mutex_lock(&tp->control);
6164 
6165 	ret = tp->rtl_ops.eee_set(tp, edata);
6166 	if (!ret)
6167 		ret = mii_nway_restart(&tp->mii);
6168 
6169 	mutex_unlock(&tp->control);
6170 
6171 	usb_autopm_put_interface(tp->intf);
6172 
6173 out:
6174 	return ret;
6175 }
6176 
6177 static int rtl8152_nway_reset(struct net_device *dev)
6178 {
6179 	struct r8152 *tp = netdev_priv(dev);
6180 	int ret;
6181 
6182 	ret = usb_autopm_get_interface(tp->intf);
6183 	if (ret < 0)
6184 		goto out;
6185 
6186 	mutex_lock(&tp->control);
6187 
6188 	ret = mii_nway_restart(&tp->mii);
6189 
6190 	mutex_unlock(&tp->control);
6191 
6192 	usb_autopm_put_interface(tp->intf);
6193 
6194 out:
6195 	return ret;
6196 }
6197 
6198 static int rtl8152_get_coalesce(struct net_device *netdev,
6199 				struct ethtool_coalesce *coalesce)
6200 {
6201 	struct r8152 *tp = netdev_priv(netdev);
6202 
6203 	switch (tp->version) {
6204 	case RTL_VER_01:
6205 	case RTL_VER_02:
6206 	case RTL_VER_07:
6207 		return -EOPNOTSUPP;
6208 	default:
6209 		break;
6210 	}
6211 
6212 	coalesce->rx_coalesce_usecs = tp->coalesce;
6213 
6214 	return 0;
6215 }
6216 
6217 static int rtl8152_set_coalesce(struct net_device *netdev,
6218 				struct ethtool_coalesce *coalesce)
6219 {
6220 	struct r8152 *tp = netdev_priv(netdev);
6221 	int ret;
6222 
6223 	switch (tp->version) {
6224 	case RTL_VER_01:
6225 	case RTL_VER_02:
6226 	case RTL_VER_07:
6227 		return -EOPNOTSUPP;
6228 	default:
6229 		break;
6230 	}
6231 
6232 	if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
6233 		return -EINVAL;
6234 
6235 	ret = usb_autopm_get_interface(tp->intf);
6236 	if (ret < 0)
6237 		return ret;
6238 
6239 	mutex_lock(&tp->control);
6240 
6241 	if (tp->coalesce != coalesce->rx_coalesce_usecs) {
6242 		tp->coalesce = coalesce->rx_coalesce_usecs;
6243 
6244 		if (netif_running(netdev) && netif_carrier_ok(netdev)) {
6245 			netif_stop_queue(netdev);
6246 			napi_disable(&tp->napi);
6247 			tp->rtl_ops.disable(tp);
6248 			tp->rtl_ops.enable(tp);
6249 			rtl_start_rx(tp);
6250 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
6251 			_rtl8152_set_rx_mode(netdev);
6252 			napi_enable(&tp->napi);
6253 			netif_wake_queue(netdev);
6254 		}
6255 	}
6256 
6257 	mutex_unlock(&tp->control);
6258 
6259 	usb_autopm_put_interface(tp->intf);
6260 
6261 	return ret;
6262 }
6263 
6264 static int rtl8152_get_tunable(struct net_device *netdev,
6265 			       const struct ethtool_tunable *tunable, void *d)
6266 {
6267 	struct r8152 *tp = netdev_priv(netdev);
6268 
6269 	switch (tunable->id) {
6270 	case ETHTOOL_RX_COPYBREAK:
6271 		*(u32 *)d = tp->rx_copybreak;
6272 		break;
6273 	default:
6274 		return -EOPNOTSUPP;
6275 	}
6276 
6277 	return 0;
6278 }
6279 
6280 static int rtl8152_set_tunable(struct net_device *netdev,
6281 			       const struct ethtool_tunable *tunable,
6282 			       const void *d)
6283 {
6284 	struct r8152 *tp = netdev_priv(netdev);
6285 	u32 val;
6286 
6287 	switch (tunable->id) {
6288 	case ETHTOOL_RX_COPYBREAK:
6289 		val = *(u32 *)d;
6290 		if (val < ETH_ZLEN) {
6291 			netif_err(tp, rx_err, netdev,
6292 				  "Invalid rx copy break value\n");
6293 			return -EINVAL;
6294 		}
6295 
6296 		if (tp->rx_copybreak != val) {
6297 			if (netdev->flags & IFF_UP) {
6298 				mutex_lock(&tp->control);
6299 				napi_disable(&tp->napi);
6300 				tp->rx_copybreak = val;
6301 				napi_enable(&tp->napi);
6302 				mutex_unlock(&tp->control);
6303 			} else {
6304 				tp->rx_copybreak = val;
6305 			}
6306 		}
6307 		break;
6308 	default:
6309 		return -EOPNOTSUPP;
6310 	}
6311 
6312 	return 0;
6313 }
6314 
6315 static void rtl8152_get_ringparam(struct net_device *netdev,
6316 				  struct ethtool_ringparam *ring)
6317 {
6318 	struct r8152 *tp = netdev_priv(netdev);
6319 
6320 	ring->rx_max_pending = RTL8152_RX_MAX_PENDING;
6321 	ring->rx_pending = tp->rx_pending;
6322 }
6323 
6324 static int rtl8152_set_ringparam(struct net_device *netdev,
6325 				 struct ethtool_ringparam *ring)
6326 {
6327 	struct r8152 *tp = netdev_priv(netdev);
6328 
6329 	if (ring->rx_pending < (RTL8152_MAX_RX * 2))
6330 		return -EINVAL;
6331 
6332 	if (tp->rx_pending != ring->rx_pending) {
6333 		if (netdev->flags & IFF_UP) {
6334 			mutex_lock(&tp->control);
6335 			napi_disable(&tp->napi);
6336 			tp->rx_pending = ring->rx_pending;
6337 			napi_enable(&tp->napi);
6338 			mutex_unlock(&tp->control);
6339 		} else {
6340 			tp->rx_pending = ring->rx_pending;
6341 		}
6342 	}
6343 
6344 	return 0;
6345 }
6346 
6347 static const struct ethtool_ops ops = {
6348 	.supported_coalesce_params = ETHTOOL_COALESCE_USECS,
6349 	.get_drvinfo = rtl8152_get_drvinfo,
6350 	.get_link = ethtool_op_get_link,
6351 	.nway_reset = rtl8152_nway_reset,
6352 	.get_msglevel = rtl8152_get_msglevel,
6353 	.set_msglevel = rtl8152_set_msglevel,
6354 	.get_wol = rtl8152_get_wol,
6355 	.set_wol = rtl8152_set_wol,
6356 	.get_strings = rtl8152_get_strings,
6357 	.get_sset_count = rtl8152_get_sset_count,
6358 	.get_ethtool_stats = rtl8152_get_ethtool_stats,
6359 	.get_coalesce = rtl8152_get_coalesce,
6360 	.set_coalesce = rtl8152_set_coalesce,
6361 	.get_eee = rtl_ethtool_get_eee,
6362 	.set_eee = rtl_ethtool_set_eee,
6363 	.get_link_ksettings = rtl8152_get_link_ksettings,
6364 	.set_link_ksettings = rtl8152_set_link_ksettings,
6365 	.get_tunable = rtl8152_get_tunable,
6366 	.set_tunable = rtl8152_set_tunable,
6367 	.get_ringparam = rtl8152_get_ringparam,
6368 	.set_ringparam = rtl8152_set_ringparam,
6369 };
6370 
6371 static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
6372 {
6373 	struct r8152 *tp = netdev_priv(netdev);
6374 	struct mii_ioctl_data *data = if_mii(rq);
6375 	int res;
6376 
6377 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6378 		return -ENODEV;
6379 
6380 	res = usb_autopm_get_interface(tp->intf);
6381 	if (res < 0)
6382 		goto out;
6383 
6384 	switch (cmd) {
6385 	case SIOCGMIIPHY:
6386 		data->phy_id = R8152_PHY_ID; /* Internal PHY */
6387 		break;
6388 
6389 	case SIOCGMIIREG:
6390 		mutex_lock(&tp->control);
6391 		data->val_out = r8152_mdio_read(tp, data->reg_num);
6392 		mutex_unlock(&tp->control);
6393 		break;
6394 
6395 	case SIOCSMIIREG:
6396 		if (!capable(CAP_NET_ADMIN)) {
6397 			res = -EPERM;
6398 			break;
6399 		}
6400 		mutex_lock(&tp->control);
6401 		r8152_mdio_write(tp, data->reg_num, data->val_in);
6402 		mutex_unlock(&tp->control);
6403 		break;
6404 
6405 	default:
6406 		res = -EOPNOTSUPP;
6407 	}
6408 
6409 	usb_autopm_put_interface(tp->intf);
6410 
6411 out:
6412 	return res;
6413 }
6414 
6415 static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
6416 {
6417 	struct r8152 *tp = netdev_priv(dev);
6418 	int ret;
6419 
6420 	switch (tp->version) {
6421 	case RTL_VER_01:
6422 	case RTL_VER_02:
6423 	case RTL_VER_07:
6424 		dev->mtu = new_mtu;
6425 		return 0;
6426 	default:
6427 		break;
6428 	}
6429 
6430 	ret = usb_autopm_get_interface(tp->intf);
6431 	if (ret < 0)
6432 		return ret;
6433 
6434 	mutex_lock(&tp->control);
6435 
6436 	dev->mtu = new_mtu;
6437 
6438 	if (netif_running(dev)) {
6439 		u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
6440 
6441 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
6442 
6443 		if (netif_carrier_ok(dev))
6444 			r8153_set_rx_early_size(tp);
6445 	}
6446 
6447 	mutex_unlock(&tp->control);
6448 
6449 	usb_autopm_put_interface(tp->intf);
6450 
6451 	return ret;
6452 }
6453 
6454 static const struct net_device_ops rtl8152_netdev_ops = {
6455 	.ndo_open		= rtl8152_open,
6456 	.ndo_stop		= rtl8152_close,
6457 	.ndo_do_ioctl		= rtl8152_ioctl,
6458 	.ndo_start_xmit		= rtl8152_start_xmit,
6459 	.ndo_tx_timeout		= rtl8152_tx_timeout,
6460 	.ndo_set_features	= rtl8152_set_features,
6461 	.ndo_set_rx_mode	= rtl8152_set_rx_mode,
6462 	.ndo_set_mac_address	= rtl8152_set_mac_address,
6463 	.ndo_change_mtu		= rtl8152_change_mtu,
6464 	.ndo_validate_addr	= eth_validate_addr,
6465 	.ndo_features_check	= rtl8152_features_check,
6466 };
6467 
6468 static void rtl8152_unload(struct r8152 *tp)
6469 {
6470 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6471 		return;
6472 
6473 	if (tp->version != RTL_VER_01)
6474 		r8152_power_cut_en(tp, true);
6475 }
6476 
6477 static void rtl8153_unload(struct r8152 *tp)
6478 {
6479 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6480 		return;
6481 
6482 	r8153_power_cut_en(tp, false);
6483 }
6484 
6485 static void rtl8153b_unload(struct r8152 *tp)
6486 {
6487 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6488 		return;
6489 
6490 	r8153b_power_cut_en(tp, false);
6491 }
6492 
6493 static int rtl_ops_init(struct r8152 *tp)
6494 {
6495 	struct rtl_ops *ops = &tp->rtl_ops;
6496 	int ret = 0;
6497 
6498 	switch (tp->version) {
6499 	case RTL_VER_01:
6500 	case RTL_VER_02:
6501 	case RTL_VER_07:
6502 		ops->init		= r8152b_init;
6503 		ops->enable		= rtl8152_enable;
6504 		ops->disable		= rtl8152_disable;
6505 		ops->up			= rtl8152_up;
6506 		ops->down		= rtl8152_down;
6507 		ops->unload		= rtl8152_unload;
6508 		ops->eee_get		= r8152_get_eee;
6509 		ops->eee_set		= r8152_set_eee;
6510 		ops->in_nway		= rtl8152_in_nway;
6511 		ops->hw_phy_cfg		= r8152b_hw_phy_cfg;
6512 		ops->autosuspend_en	= rtl_runtime_suspend_enable;
6513 		tp->rx_buf_sz		= 16 * 1024;
6514 		tp->eee_en		= true;
6515 		tp->eee_adv		= MDIO_EEE_100TX;
6516 		break;
6517 
6518 	case RTL_VER_03:
6519 	case RTL_VER_04:
6520 	case RTL_VER_05:
6521 	case RTL_VER_06:
6522 		ops->init		= r8153_init;
6523 		ops->enable		= rtl8153_enable;
6524 		ops->disable		= rtl8153_disable;
6525 		ops->up			= rtl8153_up;
6526 		ops->down		= rtl8153_down;
6527 		ops->unload		= rtl8153_unload;
6528 		ops->eee_get		= r8153_get_eee;
6529 		ops->eee_set		= r8152_set_eee;
6530 		ops->in_nway		= rtl8153_in_nway;
6531 		ops->hw_phy_cfg		= r8153_hw_phy_cfg;
6532 		ops->autosuspend_en	= rtl8153_runtime_enable;
6533 		tp->rx_buf_sz		= 32 * 1024;
6534 		tp->eee_en		= true;
6535 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
6536 		break;
6537 
6538 	case RTL_VER_08:
6539 	case RTL_VER_09:
6540 		ops->init		= r8153b_init;
6541 		ops->enable		= rtl8153_enable;
6542 		ops->disable		= rtl8153_disable;
6543 		ops->up			= rtl8153b_up;
6544 		ops->down		= rtl8153b_down;
6545 		ops->unload		= rtl8153b_unload;
6546 		ops->eee_get		= r8153_get_eee;
6547 		ops->eee_set		= r8152_set_eee;
6548 		ops->in_nway		= rtl8153_in_nway;
6549 		ops->hw_phy_cfg		= r8153b_hw_phy_cfg;
6550 		ops->autosuspend_en	= rtl8153b_runtime_enable;
6551 		tp->rx_buf_sz		= 32 * 1024;
6552 		tp->eee_en		= true;
6553 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
6554 		break;
6555 
6556 	default:
6557 		ret = -ENODEV;
6558 		netif_err(tp, probe, tp->netdev, "Unknown Device\n");
6559 		break;
6560 	}
6561 
6562 	return ret;
6563 }
6564 
6565 #define FIRMWARE_8153A_2	"rtl_nic/rtl8153a-2.fw"
6566 #define FIRMWARE_8153A_3	"rtl_nic/rtl8153a-3.fw"
6567 #define FIRMWARE_8153A_4	"rtl_nic/rtl8153a-4.fw"
6568 #define FIRMWARE_8153B_2	"rtl_nic/rtl8153b-2.fw"
6569 
6570 MODULE_FIRMWARE(FIRMWARE_8153A_2);
6571 MODULE_FIRMWARE(FIRMWARE_8153A_3);
6572 MODULE_FIRMWARE(FIRMWARE_8153A_4);
6573 MODULE_FIRMWARE(FIRMWARE_8153B_2);
6574 
6575 static int rtl_fw_init(struct r8152 *tp)
6576 {
6577 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
6578 
6579 	switch (tp->version) {
6580 	case RTL_VER_04:
6581 		rtl_fw->fw_name		= FIRMWARE_8153A_2;
6582 		rtl_fw->pre_fw		= r8153_pre_firmware_1;
6583 		rtl_fw->post_fw		= r8153_post_firmware_1;
6584 		break;
6585 	case RTL_VER_05:
6586 		rtl_fw->fw_name		= FIRMWARE_8153A_3;
6587 		rtl_fw->pre_fw		= r8153_pre_firmware_2;
6588 		rtl_fw->post_fw		= r8153_post_firmware_2;
6589 		break;
6590 	case RTL_VER_06:
6591 		rtl_fw->fw_name		= FIRMWARE_8153A_4;
6592 		rtl_fw->post_fw		= r8153_post_firmware_3;
6593 		break;
6594 	case RTL_VER_09:
6595 		rtl_fw->fw_name		= FIRMWARE_8153B_2;
6596 		rtl_fw->pre_fw		= r8153b_pre_firmware_1;
6597 		rtl_fw->post_fw		= r8153b_post_firmware_1;
6598 		break;
6599 	default:
6600 		break;
6601 	}
6602 
6603 	return 0;
6604 }
6605 
6606 static u8 rtl_get_version(struct usb_interface *intf)
6607 {
6608 	struct usb_device *udev = interface_to_usbdev(intf);
6609 	u32 ocp_data = 0;
6610 	__le32 *tmp;
6611 	u8 version;
6612 	int ret;
6613 
6614 	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
6615 	if (!tmp)
6616 		return 0;
6617 
6618 	ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
6619 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
6620 			      PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
6621 	if (ret > 0)
6622 		ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
6623 
6624 	kfree(tmp);
6625 
6626 	switch (ocp_data) {
6627 	case 0x4c00:
6628 		version = RTL_VER_01;
6629 		break;
6630 	case 0x4c10:
6631 		version = RTL_VER_02;
6632 		break;
6633 	case 0x5c00:
6634 		version = RTL_VER_03;
6635 		break;
6636 	case 0x5c10:
6637 		version = RTL_VER_04;
6638 		break;
6639 	case 0x5c20:
6640 		version = RTL_VER_05;
6641 		break;
6642 	case 0x5c30:
6643 		version = RTL_VER_06;
6644 		break;
6645 	case 0x4800:
6646 		version = RTL_VER_07;
6647 		break;
6648 	case 0x6000:
6649 		version = RTL_VER_08;
6650 		break;
6651 	case 0x6010:
6652 		version = RTL_VER_09;
6653 		break;
6654 	default:
6655 		version = RTL_VER_UNKNOWN;
6656 		dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
6657 		break;
6658 	}
6659 
6660 	dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
6661 
6662 	return version;
6663 }
6664 
6665 static int rtl8152_probe(struct usb_interface *intf,
6666 			 const struct usb_device_id *id)
6667 {
6668 	struct usb_device *udev = interface_to_usbdev(intf);
6669 	u8 version = rtl_get_version(intf);
6670 	struct r8152 *tp;
6671 	struct net_device *netdev;
6672 	int ret;
6673 
6674 	if (version == RTL_VER_UNKNOWN)
6675 		return -ENODEV;
6676 
6677 	if (udev->actconfig->desc.bConfigurationValue != 1) {
6678 		usb_driver_set_configuration(udev, 1);
6679 		return -ENODEV;
6680 	}
6681 
6682 	if (intf->cur_altsetting->desc.bNumEndpoints < 3)
6683 		return -ENODEV;
6684 
6685 	usb_reset_device(udev);
6686 	netdev = alloc_etherdev(sizeof(struct r8152));
6687 	if (!netdev) {
6688 		dev_err(&intf->dev, "Out of memory\n");
6689 		return -ENOMEM;
6690 	}
6691 
6692 	SET_NETDEV_DEV(netdev, &intf->dev);
6693 	tp = netdev_priv(netdev);
6694 	tp->msg_enable = 0x7FFF;
6695 
6696 	tp->udev = udev;
6697 	tp->netdev = netdev;
6698 	tp->intf = intf;
6699 	tp->version = version;
6700 
6701 	switch (version) {
6702 	case RTL_VER_01:
6703 	case RTL_VER_02:
6704 	case RTL_VER_07:
6705 		tp->mii.supports_gmii = 0;
6706 		break;
6707 	default:
6708 		tp->mii.supports_gmii = 1;
6709 		break;
6710 	}
6711 
6712 	ret = rtl_ops_init(tp);
6713 	if (ret)
6714 		goto out;
6715 
6716 	rtl_fw_init(tp);
6717 
6718 	mutex_init(&tp->control);
6719 	INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
6720 	INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
6721 	tasklet_init(&tp->tx_tl, bottom_half, (unsigned long)tp);
6722 	tasklet_disable(&tp->tx_tl);
6723 
6724 	netdev->netdev_ops = &rtl8152_netdev_ops;
6725 	netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
6726 
6727 	netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
6728 			    NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
6729 			    NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
6730 			    NETIF_F_HW_VLAN_CTAG_TX;
6731 	netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
6732 			      NETIF_F_TSO | NETIF_F_FRAGLIST |
6733 			      NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
6734 			      NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
6735 	netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6736 				NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
6737 				NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
6738 
6739 	if (tp->version == RTL_VER_01) {
6740 		netdev->features &= ~NETIF_F_RXCSUM;
6741 		netdev->hw_features &= ~NETIF_F_RXCSUM;
6742 	}
6743 
6744 	if (le16_to_cpu(udev->descriptor.idVendor) == VENDOR_ID_LENOVO) {
6745 		switch (le16_to_cpu(udev->descriptor.idProduct)) {
6746 		case DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2:
6747 		case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2:
6748 			set_bit(LENOVO_MACPASSTHRU, &tp->flags);
6749 		}
6750 	}
6751 
6752 	if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
6753 	    (!strcmp(udev->serial, "000001000000") ||
6754 	     !strcmp(udev->serial, "000002000000"))) {
6755 		dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
6756 		set_bit(DELL_TB_RX_AGG_BUG, &tp->flags);
6757 	}
6758 
6759 	netdev->ethtool_ops = &ops;
6760 	netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
6761 
6762 	/* MTU range: 68 - 1500 or 9194 */
6763 	netdev->min_mtu = ETH_MIN_MTU;
6764 	switch (tp->version) {
6765 	case RTL_VER_01:
6766 	case RTL_VER_02:
6767 		netdev->max_mtu = ETH_DATA_LEN;
6768 		break;
6769 	default:
6770 		netdev->max_mtu = RTL8153_MAX_MTU;
6771 		break;
6772 	}
6773 
6774 	tp->mii.dev = netdev;
6775 	tp->mii.mdio_read = read_mii_word;
6776 	tp->mii.mdio_write = write_mii_word;
6777 	tp->mii.phy_id_mask = 0x3f;
6778 	tp->mii.reg_num_mask = 0x1f;
6779 	tp->mii.phy_id = R8152_PHY_ID;
6780 
6781 	tp->autoneg = AUTONEG_ENABLE;
6782 	tp->speed = SPEED_100;
6783 	tp->advertising = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
6784 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
6785 	if (tp->mii.supports_gmii) {
6786 		tp->speed = SPEED_1000;
6787 		tp->advertising |= RTL_ADVERTISED_1000_FULL;
6788 	}
6789 	tp->duplex = DUPLEX_FULL;
6790 
6791 	tp->rx_copybreak = RTL8152_RXFG_HEADSZ;
6792 	tp->rx_pending = 10 * RTL8152_MAX_RX;
6793 
6794 	intf->needs_remote_wakeup = 1;
6795 
6796 	if (!rtl_can_wakeup(tp))
6797 		__rtl_set_wol(tp, 0);
6798 	else
6799 		tp->saved_wolopts = __rtl_get_wol(tp);
6800 
6801 	tp->rtl_ops.init(tp);
6802 #if IS_BUILTIN(CONFIG_USB_RTL8152)
6803 	/* Retry in case request_firmware() is not ready yet. */
6804 	tp->rtl_fw.retry = true;
6805 #endif
6806 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
6807 	set_ethernet_addr(tp);
6808 
6809 	usb_set_intfdata(intf, tp);
6810 	netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
6811 
6812 	ret = register_netdev(netdev);
6813 	if (ret != 0) {
6814 		netif_err(tp, probe, netdev, "couldn't register the device\n");
6815 		goto out1;
6816 	}
6817 
6818 	if (tp->saved_wolopts)
6819 		device_set_wakeup_enable(&udev->dev, true);
6820 	else
6821 		device_set_wakeup_enable(&udev->dev, false);
6822 
6823 	netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
6824 
6825 	return 0;
6826 
6827 out1:
6828 	tasklet_kill(&tp->tx_tl);
6829 	usb_set_intfdata(intf, NULL);
6830 out:
6831 	free_netdev(netdev);
6832 	return ret;
6833 }
6834 
6835 static void rtl8152_disconnect(struct usb_interface *intf)
6836 {
6837 	struct r8152 *tp = usb_get_intfdata(intf);
6838 
6839 	usb_set_intfdata(intf, NULL);
6840 	if (tp) {
6841 		rtl_set_unplug(tp);
6842 
6843 		unregister_netdev(tp->netdev);
6844 		tasklet_kill(&tp->tx_tl);
6845 		cancel_delayed_work_sync(&tp->hw_phy_work);
6846 		tp->rtl_ops.unload(tp);
6847 		rtl8152_release_firmware(tp);
6848 		free_netdev(tp->netdev);
6849 	}
6850 }
6851 
6852 #define REALTEK_USB_DEVICE(vend, prod)	\
6853 	.match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
6854 		       USB_DEVICE_ID_MATCH_INT_CLASS, \
6855 	.idVendor = (vend), \
6856 	.idProduct = (prod), \
6857 	.bInterfaceClass = USB_CLASS_VENDOR_SPEC \
6858 }, \
6859 { \
6860 	.match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
6861 		       USB_DEVICE_ID_MATCH_DEVICE, \
6862 	.idVendor = (vend), \
6863 	.idProduct = (prod), \
6864 	.bInterfaceClass = USB_CLASS_COMM, \
6865 	.bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
6866 	.bInterfaceProtocol = USB_CDC_PROTO_NONE
6867 
6868 /* table of devices that work with this driver */
6869 static const struct usb_device_id rtl8152_table[] = {
6870 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
6871 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
6872 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
6873 	{REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
6874 	{REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
6875 	{REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
6876 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x304f)},
6877 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3062)},
6878 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3069)},
6879 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3082)},
6880 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x7205)},
6881 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x720c)},
6882 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x7214)},
6883 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0xa387)},
6884 	{REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
6885 	{REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA,  0x09ff)},
6886 	{REALTEK_USB_DEVICE(VENDOR_ID_TPLINK,  0x0601)},
6887 	{}
6888 };
6889 
6890 MODULE_DEVICE_TABLE(usb, rtl8152_table);
6891 
6892 static struct usb_driver rtl8152_driver = {
6893 	.name =		MODULENAME,
6894 	.id_table =	rtl8152_table,
6895 	.probe =	rtl8152_probe,
6896 	.disconnect =	rtl8152_disconnect,
6897 	.suspend =	rtl8152_suspend,
6898 	.resume =	rtl8152_resume,
6899 	.reset_resume =	rtl8152_reset_resume,
6900 	.pre_reset =	rtl8152_pre_reset,
6901 	.post_reset =	rtl8152_post_reset,
6902 	.supports_autosuspend = 1,
6903 	.disable_hub_initiated_lpm = 1,
6904 };
6905 
6906 module_usb_driver(rtl8152_driver);
6907 
6908 MODULE_AUTHOR(DRIVER_AUTHOR);
6909 MODULE_DESCRIPTION(DRIVER_DESC);
6910 MODULE_LICENSE("GPL");
6911 MODULE_VERSION(DRIVER_VERSION);
6912