xref: /openbmc/linux/drivers/net/usb/r8152.c (revision 6c33a6f4)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  *  Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
4  */
5 
6 #include <linux/signal.h>
7 #include <linux/slab.h>
8 #include <linux/module.h>
9 #include <linux/netdevice.h>
10 #include <linux/etherdevice.h>
11 #include <linux/mii.h>
12 #include <linux/ethtool.h>
13 #include <linux/usb.h>
14 #include <linux/crc32.h>
15 #include <linux/if_vlan.h>
16 #include <linux/uaccess.h>
17 #include <linux/list.h>
18 #include <linux/ip.h>
19 #include <linux/ipv6.h>
20 #include <net/ip6_checksum.h>
21 #include <uapi/linux/mdio.h>
22 #include <linux/mdio.h>
23 #include <linux/usb/cdc.h>
24 #include <linux/suspend.h>
25 #include <linux/atomic.h>
26 #include <linux/acpi.h>
27 #include <linux/firmware.h>
28 #include <crypto/hash.h>
29 
30 /* Information for net-next */
31 #define NETNEXT_VERSION		"11"
32 
33 /* Information for net */
34 #define NET_VERSION		"11"
35 
36 #define DRIVER_VERSION		"v1." NETNEXT_VERSION "." NET_VERSION
37 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
38 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
39 #define MODULENAME "r8152"
40 
41 #define R8152_PHY_ID		32
42 
43 #define PLA_IDR			0xc000
44 #define PLA_RCR			0xc010
45 #define PLA_RMS			0xc016
46 #define PLA_RXFIFO_CTRL0	0xc0a0
47 #define PLA_RXFIFO_CTRL1	0xc0a4
48 #define PLA_RXFIFO_CTRL2	0xc0a8
49 #define PLA_DMY_REG0		0xc0b0
50 #define PLA_FMC			0xc0b4
51 #define PLA_CFG_WOL		0xc0b6
52 #define PLA_TEREDO_CFG		0xc0bc
53 #define PLA_TEREDO_WAKE_BASE	0xc0c4
54 #define PLA_MAR			0xcd00
55 #define PLA_BACKUP		0xd000
56 #define PLA_BDC_CR		0xd1a0
57 #define PLA_TEREDO_TIMER	0xd2cc
58 #define PLA_REALWOW_TIMER	0xd2e8
59 #define PLA_UPHY_TIMER		0xd388
60 #define PLA_SUSPEND_FLAG	0xd38a
61 #define PLA_INDICATE_FALG	0xd38c
62 #define PLA_MACDBG_PRE		0xd38c	/* RTL_VER_04 only */
63 #define PLA_MACDBG_POST		0xd38e	/* RTL_VER_04 only */
64 #define PLA_EXTRA_STATUS	0xd398
65 #define PLA_EFUSE_DATA		0xdd00
66 #define PLA_EFUSE_CMD		0xdd02
67 #define PLA_LEDSEL		0xdd90
68 #define PLA_LED_FEATURE		0xdd92
69 #define PLA_PHYAR		0xde00
70 #define PLA_BOOT_CTRL		0xe004
71 #define PLA_LWAKE_CTRL_REG	0xe007
72 #define PLA_GPHY_INTR_IMR	0xe022
73 #define PLA_EEE_CR		0xe040
74 #define PLA_EEEP_CR		0xe080
75 #define PLA_MAC_PWR_CTRL	0xe0c0
76 #define PLA_MAC_PWR_CTRL2	0xe0ca
77 #define PLA_MAC_PWR_CTRL3	0xe0cc
78 #define PLA_MAC_PWR_CTRL4	0xe0ce
79 #define PLA_WDT6_CTRL		0xe428
80 #define PLA_TCR0		0xe610
81 #define PLA_TCR1		0xe612
82 #define PLA_MTPS		0xe615
83 #define PLA_TXFIFO_CTRL		0xe618
84 #define PLA_RSTTALLY		0xe800
85 #define PLA_CR			0xe813
86 #define PLA_CRWECR		0xe81c
87 #define PLA_CONFIG12		0xe81e	/* CONFIG1, CONFIG2 */
88 #define PLA_CONFIG34		0xe820	/* CONFIG3, CONFIG4 */
89 #define PLA_CONFIG5		0xe822
90 #define PLA_PHY_PWR		0xe84c
91 #define PLA_OOB_CTRL		0xe84f
92 #define PLA_CPCR		0xe854
93 #define PLA_MISC_0		0xe858
94 #define PLA_MISC_1		0xe85a
95 #define PLA_OCP_GPHY_BASE	0xe86c
96 #define PLA_TALLYCNT		0xe890
97 #define PLA_SFF_STS_7		0xe8de
98 #define PLA_PHYSTATUS		0xe908
99 #define PLA_CONFIG6		0xe90a /* CONFIG6 */
100 #define PLA_BP_BA		0xfc26
101 #define PLA_BP_0		0xfc28
102 #define PLA_BP_1		0xfc2a
103 #define PLA_BP_2		0xfc2c
104 #define PLA_BP_3		0xfc2e
105 #define PLA_BP_4		0xfc30
106 #define PLA_BP_5		0xfc32
107 #define PLA_BP_6		0xfc34
108 #define PLA_BP_7		0xfc36
109 #define PLA_BP_EN		0xfc38
110 
111 #define USB_USB2PHY		0xb41e
112 #define USB_SSPHYLINK1		0xb426
113 #define USB_SSPHYLINK2		0xb428
114 #define USB_U2P3_CTRL		0xb460
115 #define USB_CSR_DUMMY1		0xb464
116 #define USB_CSR_DUMMY2		0xb466
117 #define USB_DEV_STAT		0xb808
118 #define USB_CONNECT_TIMER	0xcbf8
119 #define USB_MSC_TIMER		0xcbfc
120 #define USB_BURST_SIZE		0xcfc0
121 #define USB_FW_FIX_EN0		0xcfca
122 #define USB_FW_FIX_EN1		0xcfcc
123 #define USB_LPM_CONFIG		0xcfd8
124 #define USB_CSTMR		0xcfef	/* RTL8153A */
125 #define USB_FW_CTRL		0xd334	/* RTL8153B */
126 #define USB_FC_TIMER		0xd340
127 #define USB_USB_CTRL		0xd406
128 #define USB_PHY_CTRL		0xd408
129 #define USB_TX_AGG		0xd40a
130 #define USB_RX_BUF_TH		0xd40c
131 #define USB_USB_TIMER		0xd428
132 #define USB_RX_EARLY_TIMEOUT	0xd42c
133 #define USB_RX_EARLY_SIZE	0xd42e
134 #define USB_PM_CTRL_STATUS	0xd432	/* RTL8153A */
135 #define USB_RX_EXTRA_AGGR_TMR	0xd432	/* RTL8153B */
136 #define USB_TX_DMA		0xd434
137 #define USB_UPT_RXDMA_OWN	0xd437
138 #define USB_TOLERANCE		0xd490
139 #define USB_LPM_CTRL		0xd41a
140 #define USB_BMU_RESET		0xd4b0
141 #define USB_U1U2_TIMER		0xd4da
142 #define USB_FW_TASK		0xd4e8	/* RTL8153B */
143 #define USB_UPS_CTRL		0xd800
144 #define USB_POWER_CUT		0xd80a
145 #define USB_MISC_0		0xd81a
146 #define USB_MISC_1		0xd81f
147 #define USB_AFE_CTRL2		0xd824
148 #define USB_UPS_CFG		0xd842
149 #define USB_UPS_FLAGS		0xd848
150 #define USB_WDT1_CTRL		0xe404
151 #define USB_WDT11_CTRL		0xe43c
152 #define USB_BP_BA		PLA_BP_BA
153 #define USB_BP_0		PLA_BP_0
154 #define USB_BP_1		PLA_BP_1
155 #define USB_BP_2		PLA_BP_2
156 #define USB_BP_3		PLA_BP_3
157 #define USB_BP_4		PLA_BP_4
158 #define USB_BP_5		PLA_BP_5
159 #define USB_BP_6		PLA_BP_6
160 #define USB_BP_7		PLA_BP_7
161 #define USB_BP_EN		PLA_BP_EN	/* RTL8153A */
162 #define USB_BP_8		0xfc38		/* RTL8153B */
163 #define USB_BP_9		0xfc3a
164 #define USB_BP_10		0xfc3c
165 #define USB_BP_11		0xfc3e
166 #define USB_BP_12		0xfc40
167 #define USB_BP_13		0xfc42
168 #define USB_BP_14		0xfc44
169 #define USB_BP_15		0xfc46
170 #define USB_BP2_EN		0xfc48
171 
172 /* OCP Registers */
173 #define OCP_ALDPS_CONFIG	0x2010
174 #define OCP_EEE_CONFIG1		0x2080
175 #define OCP_EEE_CONFIG2		0x2092
176 #define OCP_EEE_CONFIG3		0x2094
177 #define OCP_BASE_MII		0xa400
178 #define OCP_EEE_AR		0xa41a
179 #define OCP_EEE_DATA		0xa41c
180 #define OCP_PHY_STATUS		0xa420
181 #define OCP_NCTL_CFG		0xa42c
182 #define OCP_POWER_CFG		0xa430
183 #define OCP_EEE_CFG		0xa432
184 #define OCP_SRAM_ADDR		0xa436
185 #define OCP_SRAM_DATA		0xa438
186 #define OCP_DOWN_SPEED		0xa442
187 #define OCP_EEE_ABLE		0xa5c4
188 #define OCP_EEE_ADV		0xa5d0
189 #define OCP_EEE_LPABLE		0xa5d2
190 #define OCP_PHY_STATE		0xa708		/* nway state for 8153 */
191 #define OCP_PHY_PATCH_STAT	0xb800
192 #define OCP_PHY_PATCH_CMD	0xb820
193 #define OCP_PHY_LOCK		0xb82e
194 #define OCP_ADC_IOFFSET		0xbcfc
195 #define OCP_ADC_CFG		0xbc06
196 #define OCP_SYSCLK_CFG		0xc416
197 
198 /* SRAM Register */
199 #define SRAM_GREEN_CFG		0x8011
200 #define SRAM_LPF_CFG		0x8012
201 #define SRAM_10M_AMP1		0x8080
202 #define SRAM_10M_AMP2		0x8082
203 #define SRAM_IMPEDANCE		0x8084
204 #define SRAM_PHY_LOCK		0xb82e
205 
206 /* PLA_RCR */
207 #define RCR_AAP			0x00000001
208 #define RCR_APM			0x00000002
209 #define RCR_AM			0x00000004
210 #define RCR_AB			0x00000008
211 #define RCR_ACPT_ALL		(RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
212 
213 /* PLA_RXFIFO_CTRL0 */
214 #define RXFIFO_THR1_NORMAL	0x00080002
215 #define RXFIFO_THR1_OOB		0x01800003
216 
217 /* PLA_RXFIFO_CTRL1 */
218 #define RXFIFO_THR2_FULL	0x00000060
219 #define RXFIFO_THR2_HIGH	0x00000038
220 #define RXFIFO_THR2_OOB		0x0000004a
221 #define RXFIFO_THR2_NORMAL	0x00a0
222 
223 /* PLA_RXFIFO_CTRL2 */
224 #define RXFIFO_THR3_FULL	0x00000078
225 #define RXFIFO_THR3_HIGH	0x00000048
226 #define RXFIFO_THR3_OOB		0x0000005a
227 #define RXFIFO_THR3_NORMAL	0x0110
228 
229 /* PLA_TXFIFO_CTRL */
230 #define TXFIFO_THR_NORMAL	0x00400008
231 #define TXFIFO_THR_NORMAL2	0x01000008
232 
233 /* PLA_DMY_REG0 */
234 #define ECM_ALDPS		0x0002
235 
236 /* PLA_FMC */
237 #define FMC_FCR_MCU_EN		0x0001
238 
239 /* PLA_EEEP_CR */
240 #define EEEP_CR_EEEP_TX		0x0002
241 
242 /* PLA_WDT6_CTRL */
243 #define WDT6_SET_MODE		0x0010
244 
245 /* PLA_TCR0 */
246 #define TCR0_TX_EMPTY		0x0800
247 #define TCR0_AUTO_FIFO		0x0080
248 
249 /* PLA_TCR1 */
250 #define VERSION_MASK		0x7cf0
251 
252 /* PLA_MTPS */
253 #define MTPS_JUMBO		(12 * 1024 / 64)
254 #define MTPS_DEFAULT		(6 * 1024 / 64)
255 
256 /* PLA_RSTTALLY */
257 #define TALLY_RESET		0x0001
258 
259 /* PLA_CR */
260 #define CR_RST			0x10
261 #define CR_RE			0x08
262 #define CR_TE			0x04
263 
264 /* PLA_CRWECR */
265 #define CRWECR_NORAML		0x00
266 #define CRWECR_CONFIG		0xc0
267 
268 /* PLA_OOB_CTRL */
269 #define NOW_IS_OOB		0x80
270 #define TXFIFO_EMPTY		0x20
271 #define RXFIFO_EMPTY		0x10
272 #define LINK_LIST_READY		0x02
273 #define DIS_MCU_CLROOB		0x01
274 #define FIFO_EMPTY		(TXFIFO_EMPTY | RXFIFO_EMPTY)
275 
276 /* PLA_MISC_1 */
277 #define RXDY_GATED_EN		0x0008
278 
279 /* PLA_SFF_STS_7 */
280 #define RE_INIT_LL		0x8000
281 #define MCU_BORW_EN		0x4000
282 
283 /* PLA_CPCR */
284 #define CPCR_RX_VLAN		0x0040
285 
286 /* PLA_CFG_WOL */
287 #define MAGIC_EN		0x0001
288 
289 /* PLA_TEREDO_CFG */
290 #define TEREDO_SEL		0x8000
291 #define TEREDO_WAKE_MASK	0x7f00
292 #define TEREDO_RS_EVENT_MASK	0x00fe
293 #define OOB_TEREDO_EN		0x0001
294 
295 /* PLA_BDC_CR */
296 #define ALDPS_PROXY_MODE	0x0001
297 
298 /* PLA_EFUSE_CMD */
299 #define EFUSE_READ_CMD		BIT(15)
300 #define EFUSE_DATA_BIT16	BIT(7)
301 
302 /* PLA_CONFIG34 */
303 #define LINK_ON_WAKE_EN		0x0010
304 #define LINK_OFF_WAKE_EN	0x0008
305 
306 /* PLA_CONFIG6 */
307 #define LANWAKE_CLR_EN		BIT(0)
308 
309 /* PLA_CONFIG5 */
310 #define BWF_EN			0x0040
311 #define MWF_EN			0x0020
312 #define UWF_EN			0x0010
313 #define LAN_WAKE_EN		0x0002
314 
315 /* PLA_LED_FEATURE */
316 #define LED_MODE_MASK		0x0700
317 
318 /* PLA_PHY_PWR */
319 #define TX_10M_IDLE_EN		0x0080
320 #define PFM_PWM_SWITCH		0x0040
321 #define TEST_IO_OFF		BIT(4)
322 
323 /* PLA_MAC_PWR_CTRL */
324 #define D3_CLK_GATED_EN		0x00004000
325 #define MCU_CLK_RATIO		0x07010f07
326 #define MCU_CLK_RATIO_MASK	0x0f0f0f0f
327 #define ALDPS_SPDWN_RATIO	0x0f87
328 
329 /* PLA_MAC_PWR_CTRL2 */
330 #define EEE_SPDWN_RATIO		0x8007
331 #define MAC_CLK_SPDWN_EN	BIT(15)
332 
333 /* PLA_MAC_PWR_CTRL3 */
334 #define PLA_MCU_SPDWN_EN	BIT(14)
335 #define PKT_AVAIL_SPDWN_EN	0x0100
336 #define SUSPEND_SPDWN_EN	0x0004
337 #define U1U2_SPDWN_EN		0x0002
338 #define L1_SPDWN_EN		0x0001
339 
340 /* PLA_MAC_PWR_CTRL4 */
341 #define PWRSAVE_SPDWN_EN	0x1000
342 #define RXDV_SPDWN_EN		0x0800
343 #define TX10MIDLE_EN		0x0100
344 #define TP100_SPDWN_EN		0x0020
345 #define TP500_SPDWN_EN		0x0010
346 #define TP1000_SPDWN_EN		0x0008
347 #define EEE_SPDWN_EN		0x0001
348 
349 /* PLA_GPHY_INTR_IMR */
350 #define GPHY_STS_MSK		0x0001
351 #define SPEED_DOWN_MSK		0x0002
352 #define SPDWN_RXDV_MSK		0x0004
353 #define SPDWN_LINKCHG_MSK	0x0008
354 
355 /* PLA_PHYAR */
356 #define PHYAR_FLAG		0x80000000
357 
358 /* PLA_EEE_CR */
359 #define EEE_RX_EN		0x0001
360 #define EEE_TX_EN		0x0002
361 
362 /* PLA_BOOT_CTRL */
363 #define AUTOLOAD_DONE		0x0002
364 
365 /* PLA_LWAKE_CTRL_REG */
366 #define LANWAKE_PIN		BIT(7)
367 
368 /* PLA_SUSPEND_FLAG */
369 #define LINK_CHG_EVENT		BIT(0)
370 
371 /* PLA_INDICATE_FALG */
372 #define UPCOMING_RUNTIME_D3	BIT(0)
373 
374 /* PLA_MACDBG_PRE and PLA_MACDBG_POST */
375 #define DEBUG_OE		BIT(0)
376 #define DEBUG_LTSSM		0x0082
377 
378 /* PLA_EXTRA_STATUS */
379 #define CUR_LINK_OK		BIT(15)
380 #define U3P3_CHECK_EN		BIT(7)	/* RTL_VER_05 only */
381 #define LINK_CHANGE_FLAG	BIT(8)
382 #define POLL_LINK_CHG		BIT(0)
383 
384 /* USB_USB2PHY */
385 #define USB2PHY_SUSPEND		0x0001
386 #define USB2PHY_L1		0x0002
387 
388 /* USB_SSPHYLINK1 */
389 #define DELAY_PHY_PWR_CHG	BIT(1)
390 
391 /* USB_SSPHYLINK2 */
392 #define pwd_dn_scale_mask	0x3ffe
393 #define pwd_dn_scale(x)		((x) << 1)
394 
395 /* USB_CSR_DUMMY1 */
396 #define DYNAMIC_BURST		0x0001
397 
398 /* USB_CSR_DUMMY2 */
399 #define EP4_FULL_FC		0x0001
400 
401 /* USB_DEV_STAT */
402 #define STAT_SPEED_MASK		0x0006
403 #define STAT_SPEED_HIGH		0x0000
404 #define STAT_SPEED_FULL		0x0002
405 
406 /* USB_FW_FIX_EN0 */
407 #define FW_FIX_SUSPEND		BIT(14)
408 
409 /* USB_FW_FIX_EN1 */
410 #define FW_IP_RESET_EN		BIT(9)
411 
412 /* USB_LPM_CONFIG */
413 #define LPM_U1U2_EN		BIT(0)
414 
415 /* USB_TX_AGG */
416 #define TX_AGG_MAX_THRESHOLD	0x03
417 
418 /* USB_RX_BUF_TH */
419 #define RX_THR_SUPPER		0x0c350180
420 #define RX_THR_HIGH		0x7a120180
421 #define RX_THR_SLOW		0xffff0180
422 #define RX_THR_B		0x00010001
423 
424 /* USB_TX_DMA */
425 #define TEST_MODE_DISABLE	0x00000001
426 #define TX_SIZE_ADJUST1		0x00000100
427 
428 /* USB_BMU_RESET */
429 #define BMU_RESET_EP_IN		0x01
430 #define BMU_RESET_EP_OUT	0x02
431 
432 /* USB_UPT_RXDMA_OWN */
433 #define OWN_UPDATE		BIT(0)
434 #define OWN_CLEAR		BIT(1)
435 
436 /* USB_FW_TASK */
437 #define FC_PATCH_TASK		BIT(1)
438 
439 /* USB_UPS_CTRL */
440 #define POWER_CUT		0x0100
441 
442 /* USB_PM_CTRL_STATUS */
443 #define RESUME_INDICATE		0x0001
444 
445 /* USB_CSTMR */
446 #define FORCE_SUPER		BIT(0)
447 
448 /* USB_FW_CTRL */
449 #define FLOW_CTRL_PATCH_OPT	BIT(1)
450 
451 /* USB_FC_TIMER */
452 #define CTRL_TIMER_EN		BIT(15)
453 
454 /* USB_USB_CTRL */
455 #define RX_AGG_DISABLE		0x0010
456 #define RX_ZERO_EN		0x0080
457 
458 /* USB_U2P3_CTRL */
459 #define U2P3_ENABLE		0x0001
460 
461 /* USB_POWER_CUT */
462 #define PWR_EN			0x0001
463 #define PHASE2_EN		0x0008
464 #define UPS_EN			BIT(4)
465 #define USP_PREWAKE		BIT(5)
466 
467 /* USB_MISC_0 */
468 #define PCUT_STATUS		0x0001
469 
470 /* USB_RX_EARLY_TIMEOUT */
471 #define COALESCE_SUPER		 85000U
472 #define COALESCE_HIGH		250000U
473 #define COALESCE_SLOW		524280U
474 
475 /* USB_WDT1_CTRL */
476 #define WTD1_EN			BIT(0)
477 
478 /* USB_WDT11_CTRL */
479 #define TIMER11_EN		0x0001
480 
481 /* USB_LPM_CTRL */
482 /* bit 4 ~ 5: fifo empty boundary */
483 #define FIFO_EMPTY_1FB		0x30	/* 0x1fb * 64 = 32448 bytes */
484 /* bit 2 ~ 3: LMP timer */
485 #define LPM_TIMER_MASK		0x0c
486 #define LPM_TIMER_500MS		0x04	/* 500 ms */
487 #define LPM_TIMER_500US		0x0c	/* 500 us */
488 #define ROK_EXIT_LPM		0x02
489 
490 /* USB_AFE_CTRL2 */
491 #define SEN_VAL_MASK		0xf800
492 #define SEN_VAL_NORMAL		0xa000
493 #define SEL_RXIDLE		0x0100
494 
495 /* USB_UPS_CFG */
496 #define SAW_CNT_1MS_MASK	0x0fff
497 
498 /* USB_UPS_FLAGS */
499 #define UPS_FLAGS_R_TUNE		BIT(0)
500 #define UPS_FLAGS_EN_10M_CKDIV		BIT(1)
501 #define UPS_FLAGS_250M_CKDIV		BIT(2)
502 #define UPS_FLAGS_EN_ALDPS		BIT(3)
503 #define UPS_FLAGS_CTAP_SHORT_DIS	BIT(4)
504 #define ups_flags_speed(x)		((x) << 16)
505 #define UPS_FLAGS_EN_EEE		BIT(20)
506 #define UPS_FLAGS_EN_500M_EEE		BIT(21)
507 #define UPS_FLAGS_EN_EEE_CKDIV		BIT(22)
508 #define UPS_FLAGS_EEE_PLLOFF_100	BIT(23)
509 #define UPS_FLAGS_EEE_PLLOFF_GIGA	BIT(24)
510 #define UPS_FLAGS_EEE_CMOD_LV_EN	BIT(25)
511 #define UPS_FLAGS_EN_GREEN		BIT(26)
512 #define UPS_FLAGS_EN_FLOW_CTR		BIT(27)
513 
514 enum spd_duplex {
515 	NWAY_10M_HALF,
516 	NWAY_10M_FULL,
517 	NWAY_100M_HALF,
518 	NWAY_100M_FULL,
519 	NWAY_1000M_FULL,
520 	FORCE_10M_HALF,
521 	FORCE_10M_FULL,
522 	FORCE_100M_HALF,
523 	FORCE_100M_FULL,
524 };
525 
526 /* OCP_ALDPS_CONFIG */
527 #define ENPWRSAVE		0x8000
528 #define ENPDNPS			0x0200
529 #define LINKENA			0x0100
530 #define DIS_SDSAVE		0x0010
531 
532 /* OCP_PHY_STATUS */
533 #define PHY_STAT_MASK		0x0007
534 #define PHY_STAT_EXT_INIT	2
535 #define PHY_STAT_LAN_ON		3
536 #define PHY_STAT_PWRDN		5
537 
538 /* OCP_NCTL_CFG */
539 #define PGA_RETURN_EN		BIT(1)
540 
541 /* OCP_POWER_CFG */
542 #define EEE_CLKDIV_EN		0x8000
543 #define EN_ALDPS		0x0004
544 #define EN_10M_PLLOFF		0x0001
545 
546 /* OCP_EEE_CONFIG1 */
547 #define RG_TXLPI_MSK_HFDUP	0x8000
548 #define RG_MATCLR_EN		0x4000
549 #define EEE_10_CAP		0x2000
550 #define EEE_NWAY_EN		0x1000
551 #define TX_QUIET_EN		0x0200
552 #define RX_QUIET_EN		0x0100
553 #define sd_rise_time_mask	0x0070
554 #define sd_rise_time(x)		(min(x, 7) << 4)	/* bit 4 ~ 6 */
555 #define RG_RXLPI_MSK_HFDUP	0x0008
556 #define SDFALLTIME		0x0007	/* bit 0 ~ 2 */
557 
558 /* OCP_EEE_CONFIG2 */
559 #define RG_LPIHYS_NUM		0x7000	/* bit 12 ~ 15 */
560 #define RG_DACQUIET_EN		0x0400
561 #define RG_LDVQUIET_EN		0x0200
562 #define RG_CKRSEL		0x0020
563 #define RG_EEEPRG_EN		0x0010
564 
565 /* OCP_EEE_CONFIG3 */
566 #define fast_snr_mask		0xff80
567 #define fast_snr(x)		(min(x, 0x1ff) << 7)	/* bit 7 ~ 15 */
568 #define RG_LFS_SEL		0x0060	/* bit 6 ~ 5 */
569 #define MSK_PH			0x0006	/* bit 0 ~ 3 */
570 
571 /* OCP_EEE_AR */
572 /* bit[15:14] function */
573 #define FUN_ADDR		0x0000
574 #define FUN_DATA		0x4000
575 /* bit[4:0] device addr */
576 
577 /* OCP_EEE_CFG */
578 #define CTAP_SHORT_EN		0x0040
579 #define EEE10_EN		0x0010
580 
581 /* OCP_DOWN_SPEED */
582 #define EN_EEE_CMODE		BIT(14)
583 #define EN_EEE_1000		BIT(13)
584 #define EN_EEE_100		BIT(12)
585 #define EN_10M_CLKDIV		BIT(11)
586 #define EN_10M_BGOFF		0x0080
587 
588 /* OCP_PHY_STATE */
589 #define TXDIS_STATE		0x01
590 #define ABD_STATE		0x02
591 
592 /* OCP_PHY_PATCH_STAT */
593 #define PATCH_READY		BIT(6)
594 
595 /* OCP_PHY_PATCH_CMD */
596 #define PATCH_REQUEST		BIT(4)
597 
598 /* OCP_PHY_LOCK */
599 #define PATCH_LOCK		BIT(0)
600 
601 /* OCP_ADC_CFG */
602 #define CKADSEL_L		0x0100
603 #define ADC_EN			0x0080
604 #define EN_EMI_L		0x0040
605 
606 /* OCP_SYSCLK_CFG */
607 #define clk_div_expo(x)		(min(x, 5) << 8)
608 
609 /* SRAM_GREEN_CFG */
610 #define GREEN_ETH_EN		BIT(15)
611 #define R_TUNE_EN		BIT(11)
612 
613 /* SRAM_LPF_CFG */
614 #define LPF_AUTO_TUNE		0x8000
615 
616 /* SRAM_10M_AMP1 */
617 #define GDAC_IB_UPALL		0x0008
618 
619 /* SRAM_10M_AMP2 */
620 #define AMP_DN			0x0200
621 
622 /* SRAM_IMPEDANCE */
623 #define RX_DRIVING_MASK		0x6000
624 
625 /* SRAM_PHY_LOCK */
626 #define PHY_PATCH_LOCK		0x0001
627 
628 /* MAC PASSTHRU */
629 #define AD_MASK			0xfee0
630 #define BND_MASK		0x0004
631 #define BD_MASK			0x0001
632 #define EFUSE			0xcfdb
633 #define PASS_THRU_MASK		0x1
634 
635 #define BP4_SUPER_ONLY		0x1578	/* RTL_VER_04 only */
636 
637 enum rtl_register_content {
638 	_1000bps	= 0x10,
639 	_100bps		= 0x08,
640 	_10bps		= 0x04,
641 	LINK_STATUS	= 0x02,
642 	FULL_DUP	= 0x01,
643 };
644 
645 #define RTL8152_MAX_TX		4
646 #define RTL8152_MAX_RX		10
647 #define INTBUFSIZE		2
648 #define TX_ALIGN		4
649 #define RX_ALIGN		8
650 
651 #define RTL8152_RX_MAX_PENDING	4096
652 #define RTL8152_RXFG_HEADSZ	256
653 
654 #define INTR_LINK		0x0004
655 
656 #define RTL8152_REQT_READ	0xc0
657 #define RTL8152_REQT_WRITE	0x40
658 #define RTL8152_REQ_GET_REGS	0x05
659 #define RTL8152_REQ_SET_REGS	0x05
660 
661 #define BYTE_EN_DWORD		0xff
662 #define BYTE_EN_WORD		0x33
663 #define BYTE_EN_BYTE		0x11
664 #define BYTE_EN_SIX_BYTES	0x3f
665 #define BYTE_EN_START_MASK	0x0f
666 #define BYTE_EN_END_MASK	0xf0
667 
668 #define RTL8153_MAX_PACKET	9216 /* 9K */
669 #define RTL8153_MAX_MTU		(RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
670 				 ETH_FCS_LEN)
671 #define RTL8152_RMS		(VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
672 #define RTL8153_RMS		RTL8153_MAX_PACKET
673 #define RTL8152_TX_TIMEOUT	(5 * HZ)
674 #define RTL8152_NAPI_WEIGHT	64
675 #define rx_reserved_size(x)	((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
676 				 sizeof(struct rx_desc) + RX_ALIGN)
677 
678 /* rtl8152 flags */
679 enum rtl8152_flags {
680 	RTL8152_UNPLUG = 0,
681 	RTL8152_SET_RX_MODE,
682 	WORK_ENABLE,
683 	RTL8152_LINK_CHG,
684 	SELECTIVE_SUSPEND,
685 	PHY_RESET,
686 	SCHEDULE_TASKLET,
687 	GREEN_ETHERNET,
688 	DELL_TB_RX_AGG_BUG,
689 	LENOVO_MACPASSTHRU,
690 };
691 
692 /* Define these values to match your device */
693 #define VENDOR_ID_REALTEK		0x0bda
694 #define VENDOR_ID_MICROSOFT		0x045e
695 #define VENDOR_ID_SAMSUNG		0x04e8
696 #define VENDOR_ID_LENOVO		0x17ef
697 #define VENDOR_ID_LINKSYS		0x13b1
698 #define VENDOR_ID_NVIDIA		0x0955
699 #define VENDOR_ID_TPLINK		0x2357
700 
701 #define DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2	0x3082
702 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2		0xa387
703 
704 #define MCU_TYPE_PLA			0x0100
705 #define MCU_TYPE_USB			0x0000
706 
707 struct tally_counter {
708 	__le64	tx_packets;
709 	__le64	rx_packets;
710 	__le64	tx_errors;
711 	__le32	rx_errors;
712 	__le16	rx_missed;
713 	__le16	align_errors;
714 	__le32	tx_one_collision;
715 	__le32	tx_multi_collision;
716 	__le64	rx_unicast;
717 	__le64	rx_broadcast;
718 	__le32	rx_multicast;
719 	__le16	tx_aborted;
720 	__le16	tx_underrun;
721 };
722 
723 struct rx_desc {
724 	__le32 opts1;
725 #define RX_LEN_MASK			0x7fff
726 
727 	__le32 opts2;
728 #define RD_UDP_CS			BIT(23)
729 #define RD_TCP_CS			BIT(22)
730 #define RD_IPV6_CS			BIT(20)
731 #define RD_IPV4_CS			BIT(19)
732 
733 	__le32 opts3;
734 #define IPF				BIT(23) /* IP checksum fail */
735 #define UDPF				BIT(22) /* UDP checksum fail */
736 #define TCPF				BIT(21) /* TCP checksum fail */
737 #define RX_VLAN_TAG			BIT(16)
738 
739 	__le32 opts4;
740 	__le32 opts5;
741 	__le32 opts6;
742 };
743 
744 struct tx_desc {
745 	__le32 opts1;
746 #define TX_FS			BIT(31) /* First segment of a packet */
747 #define TX_LS			BIT(30) /* Final segment of a packet */
748 #define GTSENDV4		BIT(28)
749 #define GTSENDV6		BIT(27)
750 #define GTTCPHO_SHIFT		18
751 #define GTTCPHO_MAX		0x7fU
752 #define TX_LEN_MAX		0x3ffffU
753 
754 	__le32 opts2;
755 #define UDP_CS			BIT(31) /* Calculate UDP/IP checksum */
756 #define TCP_CS			BIT(30) /* Calculate TCP/IP checksum */
757 #define IPV4_CS			BIT(29) /* Calculate IPv4 checksum */
758 #define IPV6_CS			BIT(28) /* Calculate IPv6 checksum */
759 #define MSS_SHIFT		17
760 #define MSS_MAX			0x7ffU
761 #define TCPHO_SHIFT		17
762 #define TCPHO_MAX		0x7ffU
763 #define TX_VLAN_TAG		BIT(16)
764 };
765 
766 struct r8152;
767 
768 struct rx_agg {
769 	struct list_head list, info_list;
770 	struct urb *urb;
771 	struct r8152 *context;
772 	struct page *page;
773 	void *buffer;
774 };
775 
776 struct tx_agg {
777 	struct list_head list;
778 	struct urb *urb;
779 	struct r8152 *context;
780 	void *buffer;
781 	void *head;
782 	u32 skb_num;
783 	u32 skb_len;
784 };
785 
786 struct r8152 {
787 	unsigned long flags;
788 	struct usb_device *udev;
789 	struct napi_struct napi;
790 	struct usb_interface *intf;
791 	struct net_device *netdev;
792 	struct urb *intr_urb;
793 	struct tx_agg tx_info[RTL8152_MAX_TX];
794 	struct list_head rx_info, rx_used;
795 	struct list_head rx_done, tx_free;
796 	struct sk_buff_head tx_queue, rx_queue;
797 	spinlock_t rx_lock, tx_lock;
798 	struct delayed_work schedule, hw_phy_work;
799 	struct mii_if_info mii;
800 	struct mutex control;	/* use for hw setting */
801 #ifdef CONFIG_PM_SLEEP
802 	struct notifier_block pm_notifier;
803 #endif
804 	struct tasklet_struct tx_tl;
805 
806 	struct rtl_ops {
807 		void (*init)(struct r8152 *tp);
808 		int (*enable)(struct r8152 *tp);
809 		void (*disable)(struct r8152 *tp);
810 		void (*up)(struct r8152 *tp);
811 		void (*down)(struct r8152 *tp);
812 		void (*unload)(struct r8152 *tp);
813 		int (*eee_get)(struct r8152 *tp, struct ethtool_eee *eee);
814 		int (*eee_set)(struct r8152 *tp, struct ethtool_eee *eee);
815 		bool (*in_nway)(struct r8152 *tp);
816 		void (*hw_phy_cfg)(struct r8152 *tp);
817 		void (*autosuspend_en)(struct r8152 *tp, bool enable);
818 	} rtl_ops;
819 
820 	struct ups_info {
821 		u32 _10m_ckdiv:1;
822 		u32 _250m_ckdiv:1;
823 		u32 aldps:1;
824 		u32 lite_mode:2;
825 		u32 speed_duplex:4;
826 		u32 eee:1;
827 		u32 eee_lite:1;
828 		u32 eee_ckdiv:1;
829 		u32 eee_plloff_100:1;
830 		u32 eee_plloff_giga:1;
831 		u32 eee_cmod_lv:1;
832 		u32 green:1;
833 		u32 flow_control:1;
834 		u32 ctap_short_off:1;
835 	} ups_info;
836 
837 #define RTL_VER_SIZE		32
838 
839 	struct rtl_fw {
840 		const char *fw_name;
841 		const struct firmware *fw;
842 
843 		char version[RTL_VER_SIZE];
844 		int (*pre_fw)(struct r8152 *tp);
845 		int (*post_fw)(struct r8152 *tp);
846 
847 		bool retry;
848 	} rtl_fw;
849 
850 	atomic_t rx_count;
851 
852 	bool eee_en;
853 	int intr_interval;
854 	u32 saved_wolopts;
855 	u32 msg_enable;
856 	u32 tx_qlen;
857 	u32 coalesce;
858 	u32 advertising;
859 	u32 rx_buf_sz;
860 	u32 rx_copybreak;
861 	u32 rx_pending;
862 
863 	u16 ocp_base;
864 	u16 speed;
865 	u16 eee_adv;
866 	u8 *intr_buff;
867 	u8 version;
868 	u8 duplex;
869 	u8 autoneg;
870 };
871 
872 /**
873  * struct fw_block - block type and total length
874  * @type: type of the current block, such as RTL_FW_END, RTL_FW_PLA,
875  *	RTL_FW_USB and so on.
876  * @length: total length of the current block.
877  */
878 struct fw_block {
879 	__le32 type;
880 	__le32 length;
881 } __packed;
882 
883 /**
884  * struct fw_header - header of the firmware file
885  * @checksum: checksum of sha256 which is calculated from the whole file
886  *	except the checksum field of the file. That is, calculate sha256
887  *	from the version field to the end of the file.
888  * @version: version of this firmware.
889  * @blocks: the first firmware block of the file
890  */
891 struct fw_header {
892 	u8 checksum[32];
893 	char version[RTL_VER_SIZE];
894 	struct fw_block blocks[0];
895 } __packed;
896 
897 /**
898  * struct fw_mac - a firmware block used by RTL_FW_PLA and RTL_FW_USB.
899  *	The layout of the firmware block is:
900  *	<struct fw_mac> + <info> + <firmware data>.
901  * @fw_offset: offset of the firmware binary data. The start address of
902  *	the data would be the address of struct fw_mac + @fw_offset.
903  * @fw_reg: the register to load the firmware. Depends on chip.
904  * @bp_ba_addr: the register to write break point base address. Depends on
905  *	chip.
906  * @bp_ba_value: break point base address. Depends on chip.
907  * @bp_en_addr: the register to write break point enabled mask. Depends
908  *	on chip.
909  * @bp_en_value: break point enabled mask. Depends on the firmware.
910  * @bp_start: the start register of break points. Depends on chip.
911  * @bp_num: the break point number which needs to be set for this firmware.
912  *	Depends on the firmware.
913  * @bp: break points. Depends on firmware.
914  * @fw_ver_reg: the register to store the fw version.
915  * @fw_ver_data: the firmware version of the current type.
916  * @info: additional information for debugging, and is followed by the
917  *	binary data of firmware.
918  */
919 struct fw_mac {
920 	struct fw_block blk_hdr;
921 	__le16 fw_offset;
922 	__le16 fw_reg;
923 	__le16 bp_ba_addr;
924 	__le16 bp_ba_value;
925 	__le16 bp_en_addr;
926 	__le16 bp_en_value;
927 	__le16 bp_start;
928 	__le16 bp_num;
929 	__le16 bp[16]; /* any value determined by firmware */
930 	__le32 reserved;
931 	__le16 fw_ver_reg;
932 	u8 fw_ver_data;
933 	char info[0];
934 } __packed;
935 
936 /**
937  * struct fw_phy_patch_key - a firmware block used by RTL_FW_PHY_START.
938  *	This is used to set patch key when loading the firmware of PHY.
939  * @key_reg: the register to write the patch key.
940  * @key_data: patch key.
941  */
942 struct fw_phy_patch_key {
943 	struct fw_block blk_hdr;
944 	__le16 key_reg;
945 	__le16 key_data;
946 	__le32 reserved;
947 } __packed;
948 
949 /**
950  * struct fw_phy_nc - a firmware block used by RTL_FW_PHY_NC.
951  *	The layout of the firmware block is:
952  *	<struct fw_phy_nc> + <info> + <firmware data>.
953  * @fw_offset: offset of the firmware binary data. The start address of
954  *	the data would be the address of struct fw_phy_nc + @fw_offset.
955  * @fw_reg: the register to load the firmware. Depends on chip.
956  * @ba_reg: the register to write the base address. Depends on chip.
957  * @ba_data: base address. Depends on chip.
958  * @patch_en_addr: the register of enabling patch mode. Depends on chip.
959  * @patch_en_value: patch mode enabled mask. Depends on the firmware.
960  * @mode_reg: the regitster of switching the mode.
961  * @mod_pre: the mode needing to be set before loading the firmware.
962  * @mod_post: the mode to be set when finishing to load the firmware.
963  * @bp_start: the start register of break points. Depends on chip.
964  * @bp_num: the break point number which needs to be set for this firmware.
965  *	Depends on the firmware.
966  * @bp: break points. Depends on firmware.
967  * @info: additional information for debugging, and is followed by the
968  *	binary data of firmware.
969  */
970 struct fw_phy_nc {
971 	struct fw_block blk_hdr;
972 	__le16 fw_offset;
973 	__le16 fw_reg;
974 	__le16 ba_reg;
975 	__le16 ba_data;
976 	__le16 patch_en_addr;
977 	__le16 patch_en_value;
978 	__le16 mode_reg;
979 	__le16 mode_pre;
980 	__le16 mode_post;
981 	__le16 reserved;
982 	__le16 bp_start;
983 	__le16 bp_num;
984 	__le16 bp[4];
985 	char info[0];
986 } __packed;
987 
988 enum rtl_fw_type {
989 	RTL_FW_END = 0,
990 	RTL_FW_PLA,
991 	RTL_FW_USB,
992 	RTL_FW_PHY_START,
993 	RTL_FW_PHY_STOP,
994 	RTL_FW_PHY_NC,
995 };
996 
997 enum rtl_version {
998 	RTL_VER_UNKNOWN = 0,
999 	RTL_VER_01,
1000 	RTL_VER_02,
1001 	RTL_VER_03,
1002 	RTL_VER_04,
1003 	RTL_VER_05,
1004 	RTL_VER_06,
1005 	RTL_VER_07,
1006 	RTL_VER_08,
1007 	RTL_VER_09,
1008 	RTL_VER_MAX
1009 };
1010 
1011 enum tx_csum_stat {
1012 	TX_CSUM_SUCCESS = 0,
1013 	TX_CSUM_TSO,
1014 	TX_CSUM_NONE
1015 };
1016 
1017 #define RTL_ADVERTISED_10_HALF			BIT(0)
1018 #define RTL_ADVERTISED_10_FULL			BIT(1)
1019 #define RTL_ADVERTISED_100_HALF			BIT(2)
1020 #define RTL_ADVERTISED_100_FULL			BIT(3)
1021 #define RTL_ADVERTISED_1000_HALF		BIT(4)
1022 #define RTL_ADVERTISED_1000_FULL		BIT(5)
1023 
1024 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
1025  * The RTL chips use a 64 element hash table based on the Ethernet CRC.
1026  */
1027 static const int multicast_filter_limit = 32;
1028 static unsigned int agg_buf_sz = 16384;
1029 
1030 #define RTL_LIMITED_TSO_SIZE	(agg_buf_sz - sizeof(struct tx_desc) - \
1031 				 VLAN_ETH_HLEN - ETH_FCS_LEN)
1032 
1033 static
1034 int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1035 {
1036 	int ret;
1037 	void *tmp;
1038 
1039 	tmp = kmalloc(size, GFP_KERNEL);
1040 	if (!tmp)
1041 		return -ENOMEM;
1042 
1043 	ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
1044 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
1045 			      value, index, tmp, size, 500);
1046 	if (ret < 0)
1047 		memset(data, 0xff, size);
1048 	else
1049 		memcpy(data, tmp, size);
1050 
1051 	kfree(tmp);
1052 
1053 	return ret;
1054 }
1055 
1056 static
1057 int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1058 {
1059 	int ret;
1060 	void *tmp;
1061 
1062 	tmp = kmemdup(data, size, GFP_KERNEL);
1063 	if (!tmp)
1064 		return -ENOMEM;
1065 
1066 	ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
1067 			      RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
1068 			      value, index, tmp, size, 500);
1069 
1070 	kfree(tmp);
1071 
1072 	return ret;
1073 }
1074 
1075 static void rtl_set_unplug(struct r8152 *tp)
1076 {
1077 	if (tp->udev->state == USB_STATE_NOTATTACHED) {
1078 		set_bit(RTL8152_UNPLUG, &tp->flags);
1079 		smp_mb__after_atomic();
1080 	}
1081 }
1082 
1083 static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
1084 			    void *data, u16 type)
1085 {
1086 	u16 limit = 64;
1087 	int ret = 0;
1088 
1089 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1090 		return -ENODEV;
1091 
1092 	/* both size and indix must be 4 bytes align */
1093 	if ((size & 3) || !size || (index & 3) || !data)
1094 		return -EPERM;
1095 
1096 	if ((u32)index + (u32)size > 0xffff)
1097 		return -EPERM;
1098 
1099 	while (size) {
1100 		if (size > limit) {
1101 			ret = get_registers(tp, index, type, limit, data);
1102 			if (ret < 0)
1103 				break;
1104 
1105 			index += limit;
1106 			data += limit;
1107 			size -= limit;
1108 		} else {
1109 			ret = get_registers(tp, index, type, size, data);
1110 			if (ret < 0)
1111 				break;
1112 
1113 			index += size;
1114 			data += size;
1115 			size = 0;
1116 			break;
1117 		}
1118 	}
1119 
1120 	if (ret == -ENODEV)
1121 		rtl_set_unplug(tp);
1122 
1123 	return ret;
1124 }
1125 
1126 static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
1127 			     u16 size, void *data, u16 type)
1128 {
1129 	int ret;
1130 	u16 byteen_start, byteen_end, byen;
1131 	u16 limit = 512;
1132 
1133 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1134 		return -ENODEV;
1135 
1136 	/* both size and indix must be 4 bytes align */
1137 	if ((size & 3) || !size || (index & 3) || !data)
1138 		return -EPERM;
1139 
1140 	if ((u32)index + (u32)size > 0xffff)
1141 		return -EPERM;
1142 
1143 	byteen_start = byteen & BYTE_EN_START_MASK;
1144 	byteen_end = byteen & BYTE_EN_END_MASK;
1145 
1146 	byen = byteen_start | (byteen_start << 4);
1147 	ret = set_registers(tp, index, type | byen, 4, data);
1148 	if (ret < 0)
1149 		goto error1;
1150 
1151 	index += 4;
1152 	data += 4;
1153 	size -= 4;
1154 
1155 	if (size) {
1156 		size -= 4;
1157 
1158 		while (size) {
1159 			if (size > limit) {
1160 				ret = set_registers(tp, index,
1161 						    type | BYTE_EN_DWORD,
1162 						    limit, data);
1163 				if (ret < 0)
1164 					goto error1;
1165 
1166 				index += limit;
1167 				data += limit;
1168 				size -= limit;
1169 			} else {
1170 				ret = set_registers(tp, index,
1171 						    type | BYTE_EN_DWORD,
1172 						    size, data);
1173 				if (ret < 0)
1174 					goto error1;
1175 
1176 				index += size;
1177 				data += size;
1178 				size = 0;
1179 				break;
1180 			}
1181 		}
1182 
1183 		byen = byteen_end | (byteen_end >> 4);
1184 		ret = set_registers(tp, index, type | byen, 4, data);
1185 		if (ret < 0)
1186 			goto error1;
1187 	}
1188 
1189 error1:
1190 	if (ret == -ENODEV)
1191 		rtl_set_unplug(tp);
1192 
1193 	return ret;
1194 }
1195 
1196 static inline
1197 int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
1198 {
1199 	return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
1200 }
1201 
1202 static inline
1203 int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1204 {
1205 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
1206 }
1207 
1208 static inline
1209 int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1210 {
1211 	return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
1212 }
1213 
1214 static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
1215 {
1216 	__le32 data;
1217 
1218 	generic_ocp_read(tp, index, sizeof(data), &data, type);
1219 
1220 	return __le32_to_cpu(data);
1221 }
1222 
1223 static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
1224 {
1225 	__le32 tmp = __cpu_to_le32(data);
1226 
1227 	generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
1228 }
1229 
1230 static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
1231 {
1232 	u32 data;
1233 	__le32 tmp;
1234 	u16 byen = BYTE_EN_WORD;
1235 	u8 shift = index & 2;
1236 
1237 	index &= ~3;
1238 	byen <<= shift;
1239 
1240 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
1241 
1242 	data = __le32_to_cpu(tmp);
1243 	data >>= (shift * 8);
1244 	data &= 0xffff;
1245 
1246 	return (u16)data;
1247 }
1248 
1249 static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
1250 {
1251 	u32 mask = 0xffff;
1252 	__le32 tmp;
1253 	u16 byen = BYTE_EN_WORD;
1254 	u8 shift = index & 2;
1255 
1256 	data &= mask;
1257 
1258 	if (index & 2) {
1259 		byen <<= shift;
1260 		mask <<= (shift * 8);
1261 		data <<= (shift * 8);
1262 		index &= ~3;
1263 	}
1264 
1265 	tmp = __cpu_to_le32(data);
1266 
1267 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1268 }
1269 
1270 static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1271 {
1272 	u32 data;
1273 	__le32 tmp;
1274 	u8 shift = index & 3;
1275 
1276 	index &= ~3;
1277 
1278 	generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
1279 
1280 	data = __le32_to_cpu(tmp);
1281 	data >>= (shift * 8);
1282 	data &= 0xff;
1283 
1284 	return (u8)data;
1285 }
1286 
1287 static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1288 {
1289 	u32 mask = 0xff;
1290 	__le32 tmp;
1291 	u16 byen = BYTE_EN_BYTE;
1292 	u8 shift = index & 3;
1293 
1294 	data &= mask;
1295 
1296 	if (index & 3) {
1297 		byen <<= shift;
1298 		mask <<= (shift * 8);
1299 		data <<= (shift * 8);
1300 		index &= ~3;
1301 	}
1302 
1303 	tmp = __cpu_to_le32(data);
1304 
1305 	generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1306 }
1307 
1308 static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1309 {
1310 	u16 ocp_base, ocp_index;
1311 
1312 	ocp_base = addr & 0xf000;
1313 	if (ocp_base != tp->ocp_base) {
1314 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1315 		tp->ocp_base = ocp_base;
1316 	}
1317 
1318 	ocp_index = (addr & 0x0fff) | 0xb000;
1319 	return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1320 }
1321 
1322 static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1323 {
1324 	u16 ocp_base, ocp_index;
1325 
1326 	ocp_base = addr & 0xf000;
1327 	if (ocp_base != tp->ocp_base) {
1328 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1329 		tp->ocp_base = ocp_base;
1330 	}
1331 
1332 	ocp_index = (addr & 0x0fff) | 0xb000;
1333 	ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1334 }
1335 
1336 static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
1337 {
1338 	ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
1339 }
1340 
1341 static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
1342 {
1343 	return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
1344 }
1345 
1346 static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1347 {
1348 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1349 	ocp_reg_write(tp, OCP_SRAM_DATA, data);
1350 }
1351 
1352 static u16 sram_read(struct r8152 *tp, u16 addr)
1353 {
1354 	ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1355 	return ocp_reg_read(tp, OCP_SRAM_DATA);
1356 }
1357 
1358 static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1359 {
1360 	struct r8152 *tp = netdev_priv(netdev);
1361 	int ret;
1362 
1363 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1364 		return -ENODEV;
1365 
1366 	if (phy_id != R8152_PHY_ID)
1367 		return -EINVAL;
1368 
1369 	ret = r8152_mdio_read(tp, reg);
1370 
1371 	return ret;
1372 }
1373 
1374 static
1375 void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1376 {
1377 	struct r8152 *tp = netdev_priv(netdev);
1378 
1379 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1380 		return;
1381 
1382 	if (phy_id != R8152_PHY_ID)
1383 		return;
1384 
1385 	r8152_mdio_write(tp, reg, val);
1386 }
1387 
1388 static int
1389 r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
1390 
1391 static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1392 {
1393 	struct r8152 *tp = netdev_priv(netdev);
1394 	struct sockaddr *addr = p;
1395 	int ret = -EADDRNOTAVAIL;
1396 
1397 	if (!is_valid_ether_addr(addr->sa_data))
1398 		goto out1;
1399 
1400 	ret = usb_autopm_get_interface(tp->intf);
1401 	if (ret < 0)
1402 		goto out1;
1403 
1404 	mutex_lock(&tp->control);
1405 
1406 	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1407 
1408 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1409 	pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1410 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1411 
1412 	mutex_unlock(&tp->control);
1413 
1414 	usb_autopm_put_interface(tp->intf);
1415 out1:
1416 	return ret;
1417 }
1418 
1419 /* Devices containing proper chips can support a persistent
1420  * host system provided MAC address.
1421  * Examples of this are Dell TB15 and Dell WD15 docks
1422  */
1423 static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1424 {
1425 	acpi_status status;
1426 	struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1427 	union acpi_object *obj;
1428 	int ret = -EINVAL;
1429 	u32 ocp_data;
1430 	unsigned char buf[6];
1431 	char *mac_obj_name;
1432 	acpi_object_type mac_obj_type;
1433 	int mac_strlen;
1434 
1435 	if (test_bit(LENOVO_MACPASSTHRU, &tp->flags)) {
1436 		mac_obj_name = "\\MACA";
1437 		mac_obj_type = ACPI_TYPE_STRING;
1438 		mac_strlen = 0x16;
1439 	} else {
1440 		/* test for -AD variant of RTL8153 */
1441 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1442 		if ((ocp_data & AD_MASK) == 0x1000) {
1443 			/* test for MAC address pass-through bit */
1444 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1445 			if ((ocp_data & PASS_THRU_MASK) != 1) {
1446 				netif_dbg(tp, probe, tp->netdev,
1447 						"No efuse for RTL8153-AD MAC pass through\n");
1448 				return -ENODEV;
1449 			}
1450 		} else {
1451 			/* test for RTL8153-BND and RTL8153-BD */
1452 			ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
1453 			if ((ocp_data & BND_MASK) == 0 && (ocp_data & BD_MASK) == 0) {
1454 				netif_dbg(tp, probe, tp->netdev,
1455 						"Invalid variant for MAC pass through\n");
1456 				return -ENODEV;
1457 			}
1458 		}
1459 
1460 		mac_obj_name = "\\_SB.AMAC";
1461 		mac_obj_type = ACPI_TYPE_BUFFER;
1462 		mac_strlen = 0x17;
1463 	}
1464 
1465 	/* returns _AUXMAC_#AABBCCDDEEFF# */
1466 	status = acpi_evaluate_object(NULL, mac_obj_name, NULL, &buffer);
1467 	obj = (union acpi_object *)buffer.pointer;
1468 	if (!ACPI_SUCCESS(status))
1469 		return -ENODEV;
1470 	if (obj->type != mac_obj_type || obj->string.length != mac_strlen) {
1471 		netif_warn(tp, probe, tp->netdev,
1472 			   "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
1473 			   obj->type, obj->string.length);
1474 		goto amacout;
1475 	}
1476 
1477 	if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1478 	    strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1479 		netif_warn(tp, probe, tp->netdev,
1480 			   "Invalid header when reading pass-thru MAC addr\n");
1481 		goto amacout;
1482 	}
1483 	ret = hex2bin(buf, obj->string.pointer + 9, 6);
1484 	if (!(ret == 0 && is_valid_ether_addr(buf))) {
1485 		netif_warn(tp, probe, tp->netdev,
1486 			   "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1487 			   ret, buf);
1488 		ret = -EINVAL;
1489 		goto amacout;
1490 	}
1491 	memcpy(sa->sa_data, buf, 6);
1492 	netif_info(tp, probe, tp->netdev,
1493 		   "Using pass-thru MAC addr %pM\n", sa->sa_data);
1494 
1495 amacout:
1496 	kfree(obj);
1497 	return ret;
1498 }
1499 
1500 static int determine_ethernet_addr(struct r8152 *tp, struct sockaddr *sa)
1501 {
1502 	struct net_device *dev = tp->netdev;
1503 	int ret;
1504 
1505 	sa->sa_family = dev->type;
1506 
1507 	if (tp->version == RTL_VER_01) {
1508 		ret = pla_ocp_read(tp, PLA_IDR, 8, sa->sa_data);
1509 	} else {
1510 		/* if device doesn't support MAC pass through this will
1511 		 * be expected to be non-zero
1512 		 */
1513 		ret = vendor_mac_passthru_addr_read(tp, sa);
1514 		if (ret < 0)
1515 			ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa->sa_data);
1516 	}
1517 
1518 	if (ret < 0) {
1519 		netif_err(tp, probe, dev, "Get ether addr fail\n");
1520 	} else if (!is_valid_ether_addr(sa->sa_data)) {
1521 		netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1522 			  sa->sa_data);
1523 		eth_hw_addr_random(dev);
1524 		ether_addr_copy(sa->sa_data, dev->dev_addr);
1525 		netif_info(tp, probe, dev, "Random ether addr %pM\n",
1526 			   sa->sa_data);
1527 		return 0;
1528 	}
1529 
1530 	return ret;
1531 }
1532 
1533 static int set_ethernet_addr(struct r8152 *tp)
1534 {
1535 	struct net_device *dev = tp->netdev;
1536 	struct sockaddr sa;
1537 	int ret;
1538 
1539 	ret = determine_ethernet_addr(tp, &sa);
1540 	if (ret < 0)
1541 		return ret;
1542 
1543 	if (tp->version == RTL_VER_01)
1544 		ether_addr_copy(dev->dev_addr, sa.sa_data);
1545 	else
1546 		ret = rtl8152_set_mac_address(dev, &sa);
1547 
1548 	return ret;
1549 }
1550 
1551 static void read_bulk_callback(struct urb *urb)
1552 {
1553 	struct net_device *netdev;
1554 	int status = urb->status;
1555 	struct rx_agg *agg;
1556 	struct r8152 *tp;
1557 	unsigned long flags;
1558 
1559 	agg = urb->context;
1560 	if (!agg)
1561 		return;
1562 
1563 	tp = agg->context;
1564 	if (!tp)
1565 		return;
1566 
1567 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1568 		return;
1569 
1570 	if (!test_bit(WORK_ENABLE, &tp->flags))
1571 		return;
1572 
1573 	netdev = tp->netdev;
1574 
1575 	/* When link down, the driver would cancel all bulks. */
1576 	/* This avoid the re-submitting bulk */
1577 	if (!netif_carrier_ok(netdev))
1578 		return;
1579 
1580 	usb_mark_last_busy(tp->udev);
1581 
1582 	switch (status) {
1583 	case 0:
1584 		if (urb->actual_length < ETH_ZLEN)
1585 			break;
1586 
1587 		spin_lock_irqsave(&tp->rx_lock, flags);
1588 		list_add_tail(&agg->list, &tp->rx_done);
1589 		spin_unlock_irqrestore(&tp->rx_lock, flags);
1590 		napi_schedule(&tp->napi);
1591 		return;
1592 	case -ESHUTDOWN:
1593 		rtl_set_unplug(tp);
1594 		netif_device_detach(tp->netdev);
1595 		return;
1596 	case -ENOENT:
1597 		return;	/* the urb is in unlink state */
1598 	case -ETIME:
1599 		if (net_ratelimit())
1600 			netdev_warn(netdev, "maybe reset is needed?\n");
1601 		break;
1602 	default:
1603 		if (net_ratelimit())
1604 			netdev_warn(netdev, "Rx status %d\n", status);
1605 		break;
1606 	}
1607 
1608 	r8152_submit_rx(tp, agg, GFP_ATOMIC);
1609 }
1610 
1611 static void write_bulk_callback(struct urb *urb)
1612 {
1613 	struct net_device_stats *stats;
1614 	struct net_device *netdev;
1615 	struct tx_agg *agg;
1616 	struct r8152 *tp;
1617 	unsigned long flags;
1618 	int status = urb->status;
1619 
1620 	agg = urb->context;
1621 	if (!agg)
1622 		return;
1623 
1624 	tp = agg->context;
1625 	if (!tp)
1626 		return;
1627 
1628 	netdev = tp->netdev;
1629 	stats = &netdev->stats;
1630 	if (status) {
1631 		if (net_ratelimit())
1632 			netdev_warn(netdev, "Tx status %d\n", status);
1633 		stats->tx_errors += agg->skb_num;
1634 	} else {
1635 		stats->tx_packets += agg->skb_num;
1636 		stats->tx_bytes += agg->skb_len;
1637 	}
1638 
1639 	spin_lock_irqsave(&tp->tx_lock, flags);
1640 	list_add_tail(&agg->list, &tp->tx_free);
1641 	spin_unlock_irqrestore(&tp->tx_lock, flags);
1642 
1643 	usb_autopm_put_interface_async(tp->intf);
1644 
1645 	if (!netif_carrier_ok(netdev))
1646 		return;
1647 
1648 	if (!test_bit(WORK_ENABLE, &tp->flags))
1649 		return;
1650 
1651 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1652 		return;
1653 
1654 	if (!skb_queue_empty(&tp->tx_queue))
1655 		tasklet_schedule(&tp->tx_tl);
1656 }
1657 
1658 static void intr_callback(struct urb *urb)
1659 {
1660 	struct r8152 *tp;
1661 	__le16 *d;
1662 	int status = urb->status;
1663 	int res;
1664 
1665 	tp = urb->context;
1666 	if (!tp)
1667 		return;
1668 
1669 	if (!test_bit(WORK_ENABLE, &tp->flags))
1670 		return;
1671 
1672 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
1673 		return;
1674 
1675 	switch (status) {
1676 	case 0:			/* success */
1677 		break;
1678 	case -ECONNRESET:	/* unlink */
1679 	case -ESHUTDOWN:
1680 		netif_device_detach(tp->netdev);
1681 		/* fall through */
1682 	case -ENOENT:
1683 	case -EPROTO:
1684 		netif_info(tp, intr, tp->netdev,
1685 			   "Stop submitting intr, status %d\n", status);
1686 		return;
1687 	case -EOVERFLOW:
1688 		netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1689 		goto resubmit;
1690 	/* -EPIPE:  should clear the halt */
1691 	default:
1692 		netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1693 		goto resubmit;
1694 	}
1695 
1696 	d = urb->transfer_buffer;
1697 	if (INTR_LINK & __le16_to_cpu(d[0])) {
1698 		if (!netif_carrier_ok(tp->netdev)) {
1699 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1700 			schedule_delayed_work(&tp->schedule, 0);
1701 		}
1702 	} else {
1703 		if (netif_carrier_ok(tp->netdev)) {
1704 			netif_stop_queue(tp->netdev);
1705 			set_bit(RTL8152_LINK_CHG, &tp->flags);
1706 			schedule_delayed_work(&tp->schedule, 0);
1707 		}
1708 	}
1709 
1710 resubmit:
1711 	res = usb_submit_urb(urb, GFP_ATOMIC);
1712 	if (res == -ENODEV) {
1713 		rtl_set_unplug(tp);
1714 		netif_device_detach(tp->netdev);
1715 	} else if (res) {
1716 		netif_err(tp, intr, tp->netdev,
1717 			  "can't resubmit intr, status %d\n", res);
1718 	}
1719 }
1720 
1721 static inline void *rx_agg_align(void *data)
1722 {
1723 	return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
1724 }
1725 
1726 static inline void *tx_agg_align(void *data)
1727 {
1728 	return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
1729 }
1730 
1731 static void free_rx_agg(struct r8152 *tp, struct rx_agg *agg)
1732 {
1733 	list_del(&agg->info_list);
1734 
1735 	usb_free_urb(agg->urb);
1736 	put_page(agg->page);
1737 	kfree(agg);
1738 
1739 	atomic_dec(&tp->rx_count);
1740 }
1741 
1742 static struct rx_agg *alloc_rx_agg(struct r8152 *tp, gfp_t mflags)
1743 {
1744 	struct net_device *netdev = tp->netdev;
1745 	int node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1746 	unsigned int order = get_order(tp->rx_buf_sz);
1747 	struct rx_agg *rx_agg;
1748 	unsigned long flags;
1749 
1750 	rx_agg = kmalloc_node(sizeof(*rx_agg), mflags, node);
1751 	if (!rx_agg)
1752 		return NULL;
1753 
1754 	rx_agg->page = alloc_pages(mflags | __GFP_COMP, order);
1755 	if (!rx_agg->page)
1756 		goto free_rx;
1757 
1758 	rx_agg->buffer = page_address(rx_agg->page);
1759 
1760 	rx_agg->urb = usb_alloc_urb(0, mflags);
1761 	if (!rx_agg->urb)
1762 		goto free_buf;
1763 
1764 	rx_agg->context = tp;
1765 
1766 	INIT_LIST_HEAD(&rx_agg->list);
1767 	INIT_LIST_HEAD(&rx_agg->info_list);
1768 	spin_lock_irqsave(&tp->rx_lock, flags);
1769 	list_add_tail(&rx_agg->info_list, &tp->rx_info);
1770 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1771 
1772 	atomic_inc(&tp->rx_count);
1773 
1774 	return rx_agg;
1775 
1776 free_buf:
1777 	__free_pages(rx_agg->page, order);
1778 free_rx:
1779 	kfree(rx_agg);
1780 	return NULL;
1781 }
1782 
1783 static void free_all_mem(struct r8152 *tp)
1784 {
1785 	struct rx_agg *agg, *agg_next;
1786 	unsigned long flags;
1787 	int i;
1788 
1789 	spin_lock_irqsave(&tp->rx_lock, flags);
1790 
1791 	list_for_each_entry_safe(agg, agg_next, &tp->rx_info, info_list)
1792 		free_rx_agg(tp, agg);
1793 
1794 	spin_unlock_irqrestore(&tp->rx_lock, flags);
1795 
1796 	WARN_ON(atomic_read(&tp->rx_count));
1797 
1798 	for (i = 0; i < RTL8152_MAX_TX; i++) {
1799 		usb_free_urb(tp->tx_info[i].urb);
1800 		tp->tx_info[i].urb = NULL;
1801 
1802 		kfree(tp->tx_info[i].buffer);
1803 		tp->tx_info[i].buffer = NULL;
1804 		tp->tx_info[i].head = NULL;
1805 	}
1806 
1807 	usb_free_urb(tp->intr_urb);
1808 	tp->intr_urb = NULL;
1809 
1810 	kfree(tp->intr_buff);
1811 	tp->intr_buff = NULL;
1812 }
1813 
1814 static int alloc_all_mem(struct r8152 *tp)
1815 {
1816 	struct net_device *netdev = tp->netdev;
1817 	struct usb_interface *intf = tp->intf;
1818 	struct usb_host_interface *alt = intf->cur_altsetting;
1819 	struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
1820 	int node, i;
1821 
1822 	node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1823 
1824 	spin_lock_init(&tp->rx_lock);
1825 	spin_lock_init(&tp->tx_lock);
1826 	INIT_LIST_HEAD(&tp->rx_info);
1827 	INIT_LIST_HEAD(&tp->tx_free);
1828 	INIT_LIST_HEAD(&tp->rx_done);
1829 	skb_queue_head_init(&tp->tx_queue);
1830 	skb_queue_head_init(&tp->rx_queue);
1831 	atomic_set(&tp->rx_count, 0);
1832 
1833 	for (i = 0; i < RTL8152_MAX_RX; i++) {
1834 		if (!alloc_rx_agg(tp, GFP_KERNEL))
1835 			goto err1;
1836 	}
1837 
1838 	for (i = 0; i < RTL8152_MAX_TX; i++) {
1839 		struct urb *urb;
1840 		u8 *buf;
1841 
1842 		buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
1843 		if (!buf)
1844 			goto err1;
1845 
1846 		if (buf != tx_agg_align(buf)) {
1847 			kfree(buf);
1848 			buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
1849 					   node);
1850 			if (!buf)
1851 				goto err1;
1852 		}
1853 
1854 		urb = usb_alloc_urb(0, GFP_KERNEL);
1855 		if (!urb) {
1856 			kfree(buf);
1857 			goto err1;
1858 		}
1859 
1860 		INIT_LIST_HEAD(&tp->tx_info[i].list);
1861 		tp->tx_info[i].context = tp;
1862 		tp->tx_info[i].urb = urb;
1863 		tp->tx_info[i].buffer = buf;
1864 		tp->tx_info[i].head = tx_agg_align(buf);
1865 
1866 		list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1867 	}
1868 
1869 	tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1870 	if (!tp->intr_urb)
1871 		goto err1;
1872 
1873 	tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1874 	if (!tp->intr_buff)
1875 		goto err1;
1876 
1877 	tp->intr_interval = (int)ep_intr->desc.bInterval;
1878 	usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
1879 			 tp->intr_buff, INTBUFSIZE, intr_callback,
1880 			 tp, tp->intr_interval);
1881 
1882 	return 0;
1883 
1884 err1:
1885 	free_all_mem(tp);
1886 	return -ENOMEM;
1887 }
1888 
1889 static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1890 {
1891 	struct tx_agg *agg = NULL;
1892 	unsigned long flags;
1893 
1894 	if (list_empty(&tp->tx_free))
1895 		return NULL;
1896 
1897 	spin_lock_irqsave(&tp->tx_lock, flags);
1898 	if (!list_empty(&tp->tx_free)) {
1899 		struct list_head *cursor;
1900 
1901 		cursor = tp->tx_free.next;
1902 		list_del_init(cursor);
1903 		agg = list_entry(cursor, struct tx_agg, list);
1904 	}
1905 	spin_unlock_irqrestore(&tp->tx_lock, flags);
1906 
1907 	return agg;
1908 }
1909 
1910 /* r8152_csum_workaround()
1911  * The hw limits the value of the transport offset. When the offset is out of
1912  * range, calculate the checksum by sw.
1913  */
1914 static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1915 				  struct sk_buff_head *list)
1916 {
1917 	if (skb_shinfo(skb)->gso_size) {
1918 		netdev_features_t features = tp->netdev->features;
1919 		struct sk_buff *segs, *seg, *next;
1920 		struct sk_buff_head seg_list;
1921 
1922 		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
1923 		segs = skb_gso_segment(skb, features);
1924 		if (IS_ERR(segs) || !segs)
1925 			goto drop;
1926 
1927 		__skb_queue_head_init(&seg_list);
1928 
1929 		skb_list_walk_safe(segs, seg, next) {
1930 			skb_mark_not_on_list(seg);
1931 			__skb_queue_tail(&seg_list, seg);
1932 		}
1933 
1934 		skb_queue_splice(&seg_list, list);
1935 		dev_kfree_skb(skb);
1936 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1937 		if (skb_checksum_help(skb) < 0)
1938 			goto drop;
1939 
1940 		__skb_queue_head(list, skb);
1941 	} else {
1942 		struct net_device_stats *stats;
1943 
1944 drop:
1945 		stats = &tp->netdev->stats;
1946 		stats->tx_dropped++;
1947 		dev_kfree_skb(skb);
1948 	}
1949 }
1950 
1951 /* msdn_giant_send_check()
1952  * According to the document of microsoft, the TCP Pseudo Header excludes the
1953  * packet length for IPv6 TCP large packets.
1954  */
1955 static int msdn_giant_send_check(struct sk_buff *skb)
1956 {
1957 	const struct ipv6hdr *ipv6h;
1958 	struct tcphdr *th;
1959 	int ret;
1960 
1961 	ret = skb_cow_head(skb, 0);
1962 	if (ret)
1963 		return ret;
1964 
1965 	ipv6h = ipv6_hdr(skb);
1966 	th = tcp_hdr(skb);
1967 
1968 	th->check = 0;
1969 	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1970 
1971 	return ret;
1972 }
1973 
1974 static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1975 {
1976 	if (skb_vlan_tag_present(skb)) {
1977 		u32 opts2;
1978 
1979 		opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
1980 		desc->opts2 |= cpu_to_le32(opts2);
1981 	}
1982 }
1983 
1984 static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1985 {
1986 	u32 opts2 = le32_to_cpu(desc->opts2);
1987 
1988 	if (opts2 & RX_VLAN_TAG)
1989 		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1990 				       swab16(opts2 & 0xffff));
1991 }
1992 
1993 static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1994 			 struct sk_buff *skb, u32 len, u32 transport_offset)
1995 {
1996 	u32 mss = skb_shinfo(skb)->gso_size;
1997 	u32 opts1, opts2 = 0;
1998 	int ret = TX_CSUM_SUCCESS;
1999 
2000 	WARN_ON_ONCE(len > TX_LEN_MAX);
2001 
2002 	opts1 = len | TX_FS | TX_LS;
2003 
2004 	if (mss) {
2005 		if (transport_offset > GTTCPHO_MAX) {
2006 			netif_warn(tp, tx_err, tp->netdev,
2007 				   "Invalid transport offset 0x%x for TSO\n",
2008 				   transport_offset);
2009 			ret = TX_CSUM_TSO;
2010 			goto unavailable;
2011 		}
2012 
2013 		switch (vlan_get_protocol(skb)) {
2014 		case htons(ETH_P_IP):
2015 			opts1 |= GTSENDV4;
2016 			break;
2017 
2018 		case htons(ETH_P_IPV6):
2019 			if (msdn_giant_send_check(skb)) {
2020 				ret = TX_CSUM_TSO;
2021 				goto unavailable;
2022 			}
2023 			opts1 |= GTSENDV6;
2024 			break;
2025 
2026 		default:
2027 			WARN_ON_ONCE(1);
2028 			break;
2029 		}
2030 
2031 		opts1 |= transport_offset << GTTCPHO_SHIFT;
2032 		opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
2033 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2034 		u8 ip_protocol;
2035 
2036 		if (transport_offset > TCPHO_MAX) {
2037 			netif_warn(tp, tx_err, tp->netdev,
2038 				   "Invalid transport offset 0x%x\n",
2039 				   transport_offset);
2040 			ret = TX_CSUM_NONE;
2041 			goto unavailable;
2042 		}
2043 
2044 		switch (vlan_get_protocol(skb)) {
2045 		case htons(ETH_P_IP):
2046 			opts2 |= IPV4_CS;
2047 			ip_protocol = ip_hdr(skb)->protocol;
2048 			break;
2049 
2050 		case htons(ETH_P_IPV6):
2051 			opts2 |= IPV6_CS;
2052 			ip_protocol = ipv6_hdr(skb)->nexthdr;
2053 			break;
2054 
2055 		default:
2056 			ip_protocol = IPPROTO_RAW;
2057 			break;
2058 		}
2059 
2060 		if (ip_protocol == IPPROTO_TCP)
2061 			opts2 |= TCP_CS;
2062 		else if (ip_protocol == IPPROTO_UDP)
2063 			opts2 |= UDP_CS;
2064 		else
2065 			WARN_ON_ONCE(1);
2066 
2067 		opts2 |= transport_offset << TCPHO_SHIFT;
2068 	}
2069 
2070 	desc->opts2 = cpu_to_le32(opts2);
2071 	desc->opts1 = cpu_to_le32(opts1);
2072 
2073 unavailable:
2074 	return ret;
2075 }
2076 
2077 static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
2078 {
2079 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2080 	int remain, ret;
2081 	u8 *tx_data;
2082 
2083 	__skb_queue_head_init(&skb_head);
2084 	spin_lock(&tx_queue->lock);
2085 	skb_queue_splice_init(tx_queue, &skb_head);
2086 	spin_unlock(&tx_queue->lock);
2087 
2088 	tx_data = agg->head;
2089 	agg->skb_num = 0;
2090 	agg->skb_len = 0;
2091 	remain = agg_buf_sz;
2092 
2093 	while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
2094 		struct tx_desc *tx_desc;
2095 		struct sk_buff *skb;
2096 		unsigned int len;
2097 		u32 offset;
2098 
2099 		skb = __skb_dequeue(&skb_head);
2100 		if (!skb)
2101 			break;
2102 
2103 		len = skb->len + sizeof(*tx_desc);
2104 
2105 		if (len > remain) {
2106 			__skb_queue_head(&skb_head, skb);
2107 			break;
2108 		}
2109 
2110 		tx_data = tx_agg_align(tx_data);
2111 		tx_desc = (struct tx_desc *)tx_data;
2112 
2113 		offset = (u32)skb_transport_offset(skb);
2114 
2115 		if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
2116 			r8152_csum_workaround(tp, skb, &skb_head);
2117 			continue;
2118 		}
2119 
2120 		rtl_tx_vlan_tag(tx_desc, skb);
2121 
2122 		tx_data += sizeof(*tx_desc);
2123 
2124 		len = skb->len;
2125 		if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
2126 			struct net_device_stats *stats = &tp->netdev->stats;
2127 
2128 			stats->tx_dropped++;
2129 			dev_kfree_skb_any(skb);
2130 			tx_data -= sizeof(*tx_desc);
2131 			continue;
2132 		}
2133 
2134 		tx_data += len;
2135 		agg->skb_len += len;
2136 		agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
2137 
2138 		dev_kfree_skb_any(skb);
2139 
2140 		remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
2141 
2142 		if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
2143 			break;
2144 	}
2145 
2146 	if (!skb_queue_empty(&skb_head)) {
2147 		spin_lock(&tx_queue->lock);
2148 		skb_queue_splice(&skb_head, tx_queue);
2149 		spin_unlock(&tx_queue->lock);
2150 	}
2151 
2152 	netif_tx_lock(tp->netdev);
2153 
2154 	if (netif_queue_stopped(tp->netdev) &&
2155 	    skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
2156 		netif_wake_queue(tp->netdev);
2157 
2158 	netif_tx_unlock(tp->netdev);
2159 
2160 	ret = usb_autopm_get_interface_async(tp->intf);
2161 	if (ret < 0)
2162 		goto out_tx_fill;
2163 
2164 	usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
2165 			  agg->head, (int)(tx_data - (u8 *)agg->head),
2166 			  (usb_complete_t)write_bulk_callback, agg);
2167 
2168 	ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
2169 	if (ret < 0)
2170 		usb_autopm_put_interface_async(tp->intf);
2171 
2172 out_tx_fill:
2173 	return ret;
2174 }
2175 
2176 static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
2177 {
2178 	u8 checksum = CHECKSUM_NONE;
2179 	u32 opts2, opts3;
2180 
2181 	if (!(tp->netdev->features & NETIF_F_RXCSUM))
2182 		goto return_result;
2183 
2184 	opts2 = le32_to_cpu(rx_desc->opts2);
2185 	opts3 = le32_to_cpu(rx_desc->opts3);
2186 
2187 	if (opts2 & RD_IPV4_CS) {
2188 		if (opts3 & IPF)
2189 			checksum = CHECKSUM_NONE;
2190 		else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2191 			checksum = CHECKSUM_UNNECESSARY;
2192 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2193 			checksum = CHECKSUM_UNNECESSARY;
2194 	} else if (opts2 & RD_IPV6_CS) {
2195 		if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2196 			checksum = CHECKSUM_UNNECESSARY;
2197 		else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2198 			checksum = CHECKSUM_UNNECESSARY;
2199 	}
2200 
2201 return_result:
2202 	return checksum;
2203 }
2204 
2205 static inline bool rx_count_exceed(struct r8152 *tp)
2206 {
2207 	return atomic_read(&tp->rx_count) > RTL8152_MAX_RX;
2208 }
2209 
2210 static inline int agg_offset(struct rx_agg *agg, void *addr)
2211 {
2212 	return (int)(addr - agg->buffer);
2213 }
2214 
2215 static struct rx_agg *rtl_get_free_rx(struct r8152 *tp, gfp_t mflags)
2216 {
2217 	struct rx_agg *agg, *agg_next, *agg_free = NULL;
2218 	unsigned long flags;
2219 
2220 	spin_lock_irqsave(&tp->rx_lock, flags);
2221 
2222 	list_for_each_entry_safe(agg, agg_next, &tp->rx_used, list) {
2223 		if (page_count(agg->page) == 1) {
2224 			if (!agg_free) {
2225 				list_del_init(&agg->list);
2226 				agg_free = agg;
2227 				continue;
2228 			}
2229 			if (rx_count_exceed(tp)) {
2230 				list_del_init(&agg->list);
2231 				free_rx_agg(tp, agg);
2232 			}
2233 			break;
2234 		}
2235 	}
2236 
2237 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2238 
2239 	if (!agg_free && atomic_read(&tp->rx_count) < tp->rx_pending)
2240 		agg_free = alloc_rx_agg(tp, mflags);
2241 
2242 	return agg_free;
2243 }
2244 
2245 static int rx_bottom(struct r8152 *tp, int budget)
2246 {
2247 	unsigned long flags;
2248 	struct list_head *cursor, *next, rx_queue;
2249 	int ret = 0, work_done = 0;
2250 	struct napi_struct *napi = &tp->napi;
2251 
2252 	if (!skb_queue_empty(&tp->rx_queue)) {
2253 		while (work_done < budget) {
2254 			struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
2255 			struct net_device *netdev = tp->netdev;
2256 			struct net_device_stats *stats = &netdev->stats;
2257 			unsigned int pkt_len;
2258 
2259 			if (!skb)
2260 				break;
2261 
2262 			pkt_len = skb->len;
2263 			napi_gro_receive(napi, skb);
2264 			work_done++;
2265 			stats->rx_packets++;
2266 			stats->rx_bytes += pkt_len;
2267 		}
2268 	}
2269 
2270 	if (list_empty(&tp->rx_done))
2271 		goto out1;
2272 
2273 	INIT_LIST_HEAD(&rx_queue);
2274 	spin_lock_irqsave(&tp->rx_lock, flags);
2275 	list_splice_init(&tp->rx_done, &rx_queue);
2276 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2277 
2278 	list_for_each_safe(cursor, next, &rx_queue) {
2279 		struct rx_desc *rx_desc;
2280 		struct rx_agg *agg, *agg_free;
2281 		int len_used = 0;
2282 		struct urb *urb;
2283 		u8 *rx_data;
2284 
2285 		list_del_init(cursor);
2286 
2287 		agg = list_entry(cursor, struct rx_agg, list);
2288 		urb = agg->urb;
2289 		if (urb->actual_length < ETH_ZLEN)
2290 			goto submit;
2291 
2292 		agg_free = rtl_get_free_rx(tp, GFP_ATOMIC);
2293 
2294 		rx_desc = agg->buffer;
2295 		rx_data = agg->buffer;
2296 		len_used += sizeof(struct rx_desc);
2297 
2298 		while (urb->actual_length > len_used) {
2299 			struct net_device *netdev = tp->netdev;
2300 			struct net_device_stats *stats = &netdev->stats;
2301 			unsigned int pkt_len, rx_frag_head_sz;
2302 			struct sk_buff *skb;
2303 
2304 			/* limite the skb numbers for rx_queue */
2305 			if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
2306 				break;
2307 
2308 			pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
2309 			if (pkt_len < ETH_ZLEN)
2310 				break;
2311 
2312 			len_used += pkt_len;
2313 			if (urb->actual_length < len_used)
2314 				break;
2315 
2316 			pkt_len -= ETH_FCS_LEN;
2317 			rx_data += sizeof(struct rx_desc);
2318 
2319 			if (!agg_free || tp->rx_copybreak > pkt_len)
2320 				rx_frag_head_sz = pkt_len;
2321 			else
2322 				rx_frag_head_sz = tp->rx_copybreak;
2323 
2324 			skb = napi_alloc_skb(napi, rx_frag_head_sz);
2325 			if (!skb) {
2326 				stats->rx_dropped++;
2327 				goto find_next_rx;
2328 			}
2329 
2330 			skb->ip_summed = r8152_rx_csum(tp, rx_desc);
2331 			memcpy(skb->data, rx_data, rx_frag_head_sz);
2332 			skb_put(skb, rx_frag_head_sz);
2333 			pkt_len -= rx_frag_head_sz;
2334 			rx_data += rx_frag_head_sz;
2335 			if (pkt_len) {
2336 				skb_add_rx_frag(skb, 0, agg->page,
2337 						agg_offset(agg, rx_data),
2338 						pkt_len,
2339 						SKB_DATA_ALIGN(pkt_len));
2340 				get_page(agg->page);
2341 			}
2342 
2343 			skb->protocol = eth_type_trans(skb, netdev);
2344 			rtl_rx_vlan_tag(rx_desc, skb);
2345 			if (work_done < budget) {
2346 				work_done++;
2347 				stats->rx_packets++;
2348 				stats->rx_bytes += skb->len;
2349 				napi_gro_receive(napi, skb);
2350 			} else {
2351 				__skb_queue_tail(&tp->rx_queue, skb);
2352 			}
2353 
2354 find_next_rx:
2355 			rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
2356 			rx_desc = (struct rx_desc *)rx_data;
2357 			len_used = agg_offset(agg, rx_data);
2358 			len_used += sizeof(struct rx_desc);
2359 		}
2360 
2361 		WARN_ON(!agg_free && page_count(agg->page) > 1);
2362 
2363 		if (agg_free) {
2364 			spin_lock_irqsave(&tp->rx_lock, flags);
2365 			if (page_count(agg->page) == 1) {
2366 				list_add(&agg_free->list, &tp->rx_used);
2367 			} else {
2368 				list_add_tail(&agg->list, &tp->rx_used);
2369 				agg = agg_free;
2370 				urb = agg->urb;
2371 			}
2372 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2373 		}
2374 
2375 submit:
2376 		if (!ret) {
2377 			ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
2378 		} else {
2379 			urb->actual_length = 0;
2380 			list_add_tail(&agg->list, next);
2381 		}
2382 	}
2383 
2384 	if (!list_empty(&rx_queue)) {
2385 		spin_lock_irqsave(&tp->rx_lock, flags);
2386 		list_splice_tail(&rx_queue, &tp->rx_done);
2387 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2388 	}
2389 
2390 out1:
2391 	return work_done;
2392 }
2393 
2394 static void tx_bottom(struct r8152 *tp)
2395 {
2396 	int res;
2397 
2398 	do {
2399 		struct net_device *netdev = tp->netdev;
2400 		struct tx_agg *agg;
2401 
2402 		if (skb_queue_empty(&tp->tx_queue))
2403 			break;
2404 
2405 		agg = r8152_get_tx_agg(tp);
2406 		if (!agg)
2407 			break;
2408 
2409 		res = r8152_tx_agg_fill(tp, agg);
2410 		if (!res)
2411 			continue;
2412 
2413 		if (res == -ENODEV) {
2414 			rtl_set_unplug(tp);
2415 			netif_device_detach(netdev);
2416 		} else {
2417 			struct net_device_stats *stats = &netdev->stats;
2418 			unsigned long flags;
2419 
2420 			netif_warn(tp, tx_err, netdev,
2421 				   "failed tx_urb %d\n", res);
2422 			stats->tx_dropped += agg->skb_num;
2423 
2424 			spin_lock_irqsave(&tp->tx_lock, flags);
2425 			list_add_tail(&agg->list, &tp->tx_free);
2426 			spin_unlock_irqrestore(&tp->tx_lock, flags);
2427 		}
2428 	} while (res == 0);
2429 }
2430 
2431 static void bottom_half(unsigned long data)
2432 {
2433 	struct r8152 *tp;
2434 
2435 	tp = (struct r8152 *)data;
2436 
2437 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2438 		return;
2439 
2440 	if (!test_bit(WORK_ENABLE, &tp->flags))
2441 		return;
2442 
2443 	/* When link down, the driver would cancel all bulks. */
2444 	/* This avoid the re-submitting bulk */
2445 	if (!netif_carrier_ok(tp->netdev))
2446 		return;
2447 
2448 	clear_bit(SCHEDULE_TASKLET, &tp->flags);
2449 
2450 	tx_bottom(tp);
2451 }
2452 
2453 static int r8152_poll(struct napi_struct *napi, int budget)
2454 {
2455 	struct r8152 *tp = container_of(napi, struct r8152, napi);
2456 	int work_done;
2457 
2458 	work_done = rx_bottom(tp, budget);
2459 
2460 	if (work_done < budget) {
2461 		if (!napi_complete_done(napi, work_done))
2462 			goto out;
2463 		if (!list_empty(&tp->rx_done))
2464 			napi_schedule(napi);
2465 	}
2466 
2467 out:
2468 	return work_done;
2469 }
2470 
2471 static
2472 int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2473 {
2474 	int ret;
2475 
2476 	/* The rx would be stopped, so skip submitting */
2477 	if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2478 	    !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2479 		return 0;
2480 
2481 	usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
2482 			  agg->buffer, tp->rx_buf_sz,
2483 			  (usb_complete_t)read_bulk_callback, agg);
2484 
2485 	ret = usb_submit_urb(agg->urb, mem_flags);
2486 	if (ret == -ENODEV) {
2487 		rtl_set_unplug(tp);
2488 		netif_device_detach(tp->netdev);
2489 	} else if (ret) {
2490 		struct urb *urb = agg->urb;
2491 		unsigned long flags;
2492 
2493 		urb->actual_length = 0;
2494 		spin_lock_irqsave(&tp->rx_lock, flags);
2495 		list_add_tail(&agg->list, &tp->rx_done);
2496 		spin_unlock_irqrestore(&tp->rx_lock, flags);
2497 
2498 		netif_err(tp, rx_err, tp->netdev,
2499 			  "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2500 
2501 		napi_schedule(&tp->napi);
2502 	}
2503 
2504 	return ret;
2505 }
2506 
2507 static void rtl_drop_queued_tx(struct r8152 *tp)
2508 {
2509 	struct net_device_stats *stats = &tp->netdev->stats;
2510 	struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2511 	struct sk_buff *skb;
2512 
2513 	if (skb_queue_empty(tx_queue))
2514 		return;
2515 
2516 	__skb_queue_head_init(&skb_head);
2517 	spin_lock_bh(&tx_queue->lock);
2518 	skb_queue_splice_init(tx_queue, &skb_head);
2519 	spin_unlock_bh(&tx_queue->lock);
2520 
2521 	while ((skb = __skb_dequeue(&skb_head))) {
2522 		dev_kfree_skb(skb);
2523 		stats->tx_dropped++;
2524 	}
2525 }
2526 
2527 static void rtl8152_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2528 {
2529 	struct r8152 *tp = netdev_priv(netdev);
2530 
2531 	netif_warn(tp, tx_err, netdev, "Tx timeout\n");
2532 
2533 	usb_queue_reset_device(tp->intf);
2534 }
2535 
2536 static void rtl8152_set_rx_mode(struct net_device *netdev)
2537 {
2538 	struct r8152 *tp = netdev_priv(netdev);
2539 
2540 	if (netif_carrier_ok(netdev)) {
2541 		set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2542 		schedule_delayed_work(&tp->schedule, 0);
2543 	}
2544 }
2545 
2546 static void _rtl8152_set_rx_mode(struct net_device *netdev)
2547 {
2548 	struct r8152 *tp = netdev_priv(netdev);
2549 	u32 mc_filter[2];	/* Multicast hash filter */
2550 	__le32 tmp[2];
2551 	u32 ocp_data;
2552 
2553 	netif_stop_queue(netdev);
2554 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2555 	ocp_data &= ~RCR_ACPT_ALL;
2556 	ocp_data |= RCR_AB | RCR_APM;
2557 
2558 	if (netdev->flags & IFF_PROMISC) {
2559 		/* Unconditionally log net taps. */
2560 		netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2561 		ocp_data |= RCR_AM | RCR_AAP;
2562 		mc_filter[1] = 0xffffffff;
2563 		mc_filter[0] = 0xffffffff;
2564 	} else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2565 		   (netdev->flags & IFF_ALLMULTI)) {
2566 		/* Too many to filter perfectly -- accept all multicasts. */
2567 		ocp_data |= RCR_AM;
2568 		mc_filter[1] = 0xffffffff;
2569 		mc_filter[0] = 0xffffffff;
2570 	} else {
2571 		struct netdev_hw_addr *ha;
2572 
2573 		mc_filter[1] = 0;
2574 		mc_filter[0] = 0;
2575 		netdev_for_each_mc_addr(ha, netdev) {
2576 			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2577 
2578 			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2579 			ocp_data |= RCR_AM;
2580 		}
2581 	}
2582 
2583 	tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2584 	tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
2585 
2586 	pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
2587 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2588 	netif_wake_queue(netdev);
2589 }
2590 
2591 static netdev_features_t
2592 rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2593 		       netdev_features_t features)
2594 {
2595 	u32 mss = skb_shinfo(skb)->gso_size;
2596 	int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2597 	int offset = skb_transport_offset(skb);
2598 
2599 	if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
2600 		features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
2601 	else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2602 		features &= ~NETIF_F_GSO_MASK;
2603 
2604 	return features;
2605 }
2606 
2607 static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
2608 				      struct net_device *netdev)
2609 {
2610 	struct r8152 *tp = netdev_priv(netdev);
2611 
2612 	skb_tx_timestamp(skb);
2613 
2614 	skb_queue_tail(&tp->tx_queue, skb);
2615 
2616 	if (!list_empty(&tp->tx_free)) {
2617 		if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2618 			set_bit(SCHEDULE_TASKLET, &tp->flags);
2619 			schedule_delayed_work(&tp->schedule, 0);
2620 		} else {
2621 			usb_mark_last_busy(tp->udev);
2622 			tasklet_schedule(&tp->tx_tl);
2623 		}
2624 	} else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
2625 		netif_stop_queue(netdev);
2626 	}
2627 
2628 	return NETDEV_TX_OK;
2629 }
2630 
2631 static void r8152b_reset_packet_filter(struct r8152 *tp)
2632 {
2633 	u32	ocp_data;
2634 
2635 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2636 	ocp_data &= ~FMC_FCR_MCU_EN;
2637 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2638 	ocp_data |= FMC_FCR_MCU_EN;
2639 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2640 }
2641 
2642 static void rtl8152_nic_reset(struct r8152 *tp)
2643 {
2644 	int	i;
2645 
2646 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2647 
2648 	for (i = 0; i < 1000; i++) {
2649 		if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2650 			break;
2651 		usleep_range(100, 400);
2652 	}
2653 }
2654 
2655 static void set_tx_qlen(struct r8152 *tp)
2656 {
2657 	struct net_device *netdev = tp->netdev;
2658 
2659 	tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
2660 				    sizeof(struct tx_desc));
2661 }
2662 
2663 static inline u8 rtl8152_get_speed(struct r8152 *tp)
2664 {
2665 	return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2666 }
2667 
2668 static void rtl_set_eee_plus(struct r8152 *tp)
2669 {
2670 	u32 ocp_data;
2671 	u8 speed;
2672 
2673 	speed = rtl8152_get_speed(tp);
2674 	if (speed & _10bps) {
2675 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2676 		ocp_data |= EEEP_CR_EEEP_TX;
2677 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2678 	} else {
2679 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2680 		ocp_data &= ~EEEP_CR_EEEP_TX;
2681 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2682 	}
2683 }
2684 
2685 static void rxdy_gated_en(struct r8152 *tp, bool enable)
2686 {
2687 	u32 ocp_data;
2688 
2689 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2690 	if (enable)
2691 		ocp_data |= RXDY_GATED_EN;
2692 	else
2693 		ocp_data &= ~RXDY_GATED_EN;
2694 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2695 }
2696 
2697 static int rtl_start_rx(struct r8152 *tp)
2698 {
2699 	struct rx_agg *agg, *agg_next;
2700 	struct list_head tmp_list;
2701 	unsigned long flags;
2702 	int ret = 0, i = 0;
2703 
2704 	INIT_LIST_HEAD(&tmp_list);
2705 
2706 	spin_lock_irqsave(&tp->rx_lock, flags);
2707 
2708 	INIT_LIST_HEAD(&tp->rx_done);
2709 	INIT_LIST_HEAD(&tp->rx_used);
2710 
2711 	list_splice_init(&tp->rx_info, &tmp_list);
2712 
2713 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2714 
2715 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2716 		INIT_LIST_HEAD(&agg->list);
2717 
2718 		/* Only RTL8152_MAX_RX rx_agg need to be submitted. */
2719 		if (++i > RTL8152_MAX_RX) {
2720 			spin_lock_irqsave(&tp->rx_lock, flags);
2721 			list_add_tail(&agg->list, &tp->rx_used);
2722 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2723 		} else if (unlikely(ret < 0)) {
2724 			spin_lock_irqsave(&tp->rx_lock, flags);
2725 			list_add_tail(&agg->list, &tp->rx_done);
2726 			spin_unlock_irqrestore(&tp->rx_lock, flags);
2727 		} else {
2728 			ret = r8152_submit_rx(tp, agg, GFP_KERNEL);
2729 		}
2730 	}
2731 
2732 	spin_lock_irqsave(&tp->rx_lock, flags);
2733 	WARN_ON(!list_empty(&tp->rx_info));
2734 	list_splice(&tmp_list, &tp->rx_info);
2735 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2736 
2737 	return ret;
2738 }
2739 
2740 static int rtl_stop_rx(struct r8152 *tp)
2741 {
2742 	struct rx_agg *agg, *agg_next;
2743 	struct list_head tmp_list;
2744 	unsigned long flags;
2745 
2746 	INIT_LIST_HEAD(&tmp_list);
2747 
2748 	/* The usb_kill_urb() couldn't be used in atomic.
2749 	 * Therefore, move the list of rx_info to a tmp one.
2750 	 * Then, list_for_each_entry_safe could be used without
2751 	 * spin lock.
2752 	 */
2753 
2754 	spin_lock_irqsave(&tp->rx_lock, flags);
2755 	list_splice_init(&tp->rx_info, &tmp_list);
2756 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2757 
2758 	list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2759 		/* At least RTL8152_MAX_RX rx_agg have the page_count being
2760 		 * equal to 1, so the other ones could be freed safely.
2761 		 */
2762 		if (page_count(agg->page) > 1)
2763 			free_rx_agg(tp, agg);
2764 		else
2765 			usb_kill_urb(agg->urb);
2766 	}
2767 
2768 	/* Move back the list of temp to the rx_info */
2769 	spin_lock_irqsave(&tp->rx_lock, flags);
2770 	WARN_ON(!list_empty(&tp->rx_info));
2771 	list_splice(&tmp_list, &tp->rx_info);
2772 	spin_unlock_irqrestore(&tp->rx_lock, flags);
2773 
2774 	while (!skb_queue_empty(&tp->rx_queue))
2775 		dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2776 
2777 	return 0;
2778 }
2779 
2780 static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2781 {
2782 	ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2783 		       OWN_UPDATE | OWN_CLEAR);
2784 }
2785 
2786 static int rtl_enable(struct r8152 *tp)
2787 {
2788 	u32 ocp_data;
2789 
2790 	r8152b_reset_packet_filter(tp);
2791 
2792 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2793 	ocp_data |= CR_RE | CR_TE;
2794 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2795 
2796 	switch (tp->version) {
2797 	case RTL_VER_08:
2798 	case RTL_VER_09:
2799 		r8153b_rx_agg_chg_indicate(tp);
2800 		break;
2801 	default:
2802 		break;
2803 	}
2804 
2805 	rxdy_gated_en(tp, false);
2806 
2807 	return 0;
2808 }
2809 
2810 static int rtl8152_enable(struct r8152 *tp)
2811 {
2812 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2813 		return -ENODEV;
2814 
2815 	set_tx_qlen(tp);
2816 	rtl_set_eee_plus(tp);
2817 
2818 	return rtl_enable(tp);
2819 }
2820 
2821 static void r8153_set_rx_early_timeout(struct r8152 *tp)
2822 {
2823 	u32 ocp_data = tp->coalesce / 8;
2824 
2825 	switch (tp->version) {
2826 	case RTL_VER_03:
2827 	case RTL_VER_04:
2828 	case RTL_VER_05:
2829 	case RTL_VER_06:
2830 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2831 			       ocp_data);
2832 		break;
2833 
2834 	case RTL_VER_08:
2835 	case RTL_VER_09:
2836 		/* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2837 		 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2838 		 */
2839 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2840 			       128 / 8);
2841 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2842 			       ocp_data);
2843 		break;
2844 
2845 	default:
2846 		break;
2847 	}
2848 }
2849 
2850 static void r8153_set_rx_early_size(struct r8152 *tp)
2851 {
2852 	u32 ocp_data = tp->rx_buf_sz - rx_reserved_size(tp->netdev->mtu);
2853 
2854 	switch (tp->version) {
2855 	case RTL_VER_03:
2856 	case RTL_VER_04:
2857 	case RTL_VER_05:
2858 	case RTL_VER_06:
2859 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2860 			       ocp_data / 4);
2861 		break;
2862 	case RTL_VER_08:
2863 	case RTL_VER_09:
2864 		ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2865 			       ocp_data / 8);
2866 		break;
2867 	default:
2868 		WARN_ON_ONCE(1);
2869 		break;
2870 	}
2871 }
2872 
2873 static int rtl8153_enable(struct r8152 *tp)
2874 {
2875 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
2876 		return -ENODEV;
2877 
2878 	set_tx_qlen(tp);
2879 	rtl_set_eee_plus(tp);
2880 	r8153_set_rx_early_timeout(tp);
2881 	r8153_set_rx_early_size(tp);
2882 
2883 	if (tp->version == RTL_VER_09) {
2884 		u32 ocp_data;
2885 
2886 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
2887 		ocp_data &= ~FC_PATCH_TASK;
2888 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
2889 		usleep_range(1000, 2000);
2890 		ocp_data |= FC_PATCH_TASK;
2891 		ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
2892 	}
2893 
2894 	return rtl_enable(tp);
2895 }
2896 
2897 static void rtl_disable(struct r8152 *tp)
2898 {
2899 	u32 ocp_data;
2900 	int i;
2901 
2902 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2903 		rtl_drop_queued_tx(tp);
2904 		return;
2905 	}
2906 
2907 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2908 	ocp_data &= ~RCR_ACPT_ALL;
2909 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2910 
2911 	rtl_drop_queued_tx(tp);
2912 
2913 	for (i = 0; i < RTL8152_MAX_TX; i++)
2914 		usb_kill_urb(tp->tx_info[i].urb);
2915 
2916 	rxdy_gated_en(tp, true);
2917 
2918 	for (i = 0; i < 1000; i++) {
2919 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2920 		if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2921 			break;
2922 		usleep_range(1000, 2000);
2923 	}
2924 
2925 	for (i = 0; i < 1000; i++) {
2926 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2927 			break;
2928 		usleep_range(1000, 2000);
2929 	}
2930 
2931 	rtl_stop_rx(tp);
2932 
2933 	rtl8152_nic_reset(tp);
2934 }
2935 
2936 static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2937 {
2938 	u32 ocp_data;
2939 
2940 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2941 	if (enable)
2942 		ocp_data |= POWER_CUT;
2943 	else
2944 		ocp_data &= ~POWER_CUT;
2945 	ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2946 
2947 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2948 	ocp_data &= ~RESUME_INDICATE;
2949 	ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
2950 }
2951 
2952 static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2953 {
2954 	u32 ocp_data;
2955 
2956 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2957 	if (enable)
2958 		ocp_data |= CPCR_RX_VLAN;
2959 	else
2960 		ocp_data &= ~CPCR_RX_VLAN;
2961 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2962 }
2963 
2964 static int rtl8152_set_features(struct net_device *dev,
2965 				netdev_features_t features)
2966 {
2967 	netdev_features_t changed = features ^ dev->features;
2968 	struct r8152 *tp = netdev_priv(dev);
2969 	int ret;
2970 
2971 	ret = usb_autopm_get_interface(tp->intf);
2972 	if (ret < 0)
2973 		goto out;
2974 
2975 	mutex_lock(&tp->control);
2976 
2977 	if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2978 		if (features & NETIF_F_HW_VLAN_CTAG_RX)
2979 			rtl_rx_vlan_en(tp, true);
2980 		else
2981 			rtl_rx_vlan_en(tp, false);
2982 	}
2983 
2984 	mutex_unlock(&tp->control);
2985 
2986 	usb_autopm_put_interface(tp->intf);
2987 
2988 out:
2989 	return ret;
2990 }
2991 
2992 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2993 
2994 static u32 __rtl_get_wol(struct r8152 *tp)
2995 {
2996 	u32 ocp_data;
2997 	u32 wolopts = 0;
2998 
2999 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3000 	if (ocp_data & LINK_ON_WAKE_EN)
3001 		wolopts |= WAKE_PHY;
3002 
3003 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3004 	if (ocp_data & UWF_EN)
3005 		wolopts |= WAKE_UCAST;
3006 	if (ocp_data & BWF_EN)
3007 		wolopts |= WAKE_BCAST;
3008 	if (ocp_data & MWF_EN)
3009 		wolopts |= WAKE_MCAST;
3010 
3011 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3012 	if (ocp_data & MAGIC_EN)
3013 		wolopts |= WAKE_MAGIC;
3014 
3015 	return wolopts;
3016 }
3017 
3018 static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
3019 {
3020 	u32 ocp_data;
3021 
3022 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3023 
3024 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3025 	ocp_data &= ~LINK_ON_WAKE_EN;
3026 	if (wolopts & WAKE_PHY)
3027 		ocp_data |= LINK_ON_WAKE_EN;
3028 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3029 
3030 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3031 	ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
3032 	if (wolopts & WAKE_UCAST)
3033 		ocp_data |= UWF_EN;
3034 	if (wolopts & WAKE_BCAST)
3035 		ocp_data |= BWF_EN;
3036 	if (wolopts & WAKE_MCAST)
3037 		ocp_data |= MWF_EN;
3038 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
3039 
3040 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3041 
3042 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3043 	ocp_data &= ~MAGIC_EN;
3044 	if (wolopts & WAKE_MAGIC)
3045 		ocp_data |= MAGIC_EN;
3046 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
3047 
3048 	if (wolopts & WAKE_ANY)
3049 		device_set_wakeup_enable(&tp->udev->dev, true);
3050 	else
3051 		device_set_wakeup_enable(&tp->udev->dev, false);
3052 }
3053 
3054 static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
3055 {
3056 	/* MAC clock speed down */
3057 	if (enable) {
3058 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
3059 			       ALDPS_SPDWN_RATIO);
3060 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
3061 			       EEE_SPDWN_RATIO);
3062 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
3063 			       PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
3064 			       U1U2_SPDWN_EN | L1_SPDWN_EN);
3065 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
3066 			       PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
3067 			       TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
3068 			       TP1000_SPDWN_EN);
3069 	} else {
3070 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
3071 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
3072 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
3073 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
3074 	}
3075 }
3076 
3077 static void r8153_u1u2en(struct r8152 *tp, bool enable)
3078 {
3079 	u8 u1u2[8];
3080 
3081 	if (enable)
3082 		memset(u1u2, 0xff, sizeof(u1u2));
3083 	else
3084 		memset(u1u2, 0x00, sizeof(u1u2));
3085 
3086 	usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
3087 }
3088 
3089 static void r8153b_u1u2en(struct r8152 *tp, bool enable)
3090 {
3091 	u32 ocp_data;
3092 
3093 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
3094 	if (enable)
3095 		ocp_data |= LPM_U1U2_EN;
3096 	else
3097 		ocp_data &= ~LPM_U1U2_EN;
3098 
3099 	ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
3100 }
3101 
3102 static void r8153_u2p3en(struct r8152 *tp, bool enable)
3103 {
3104 	u32 ocp_data;
3105 
3106 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
3107 	if (enable)
3108 		ocp_data |= U2P3_ENABLE;
3109 	else
3110 		ocp_data &= ~U2P3_ENABLE;
3111 	ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
3112 }
3113 
3114 static void r8153b_ups_flags(struct r8152 *tp)
3115 {
3116 	u32 ups_flags = 0;
3117 
3118 	if (tp->ups_info.green)
3119 		ups_flags |= UPS_FLAGS_EN_GREEN;
3120 
3121 	if (tp->ups_info.aldps)
3122 		ups_flags |= UPS_FLAGS_EN_ALDPS;
3123 
3124 	if (tp->ups_info.eee)
3125 		ups_flags |= UPS_FLAGS_EN_EEE;
3126 
3127 	if (tp->ups_info.flow_control)
3128 		ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3129 
3130 	if (tp->ups_info.eee_ckdiv)
3131 		ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3132 
3133 	if (tp->ups_info.eee_cmod_lv)
3134 		ups_flags |= UPS_FLAGS_EEE_CMOD_LV_EN;
3135 
3136 	if (tp->ups_info._10m_ckdiv)
3137 		ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3138 
3139 	if (tp->ups_info.eee_plloff_100)
3140 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3141 
3142 	if (tp->ups_info.eee_plloff_giga)
3143 		ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3144 
3145 	if (tp->ups_info._250m_ckdiv)
3146 		ups_flags |= UPS_FLAGS_250M_CKDIV;
3147 
3148 	if (tp->ups_info.ctap_short_off)
3149 		ups_flags |= UPS_FLAGS_CTAP_SHORT_DIS;
3150 
3151 	switch (tp->ups_info.speed_duplex) {
3152 	case NWAY_10M_HALF:
3153 		ups_flags |= ups_flags_speed(1);
3154 		break;
3155 	case NWAY_10M_FULL:
3156 		ups_flags |= ups_flags_speed(2);
3157 		break;
3158 	case NWAY_100M_HALF:
3159 		ups_flags |= ups_flags_speed(3);
3160 		break;
3161 	case NWAY_100M_FULL:
3162 		ups_flags |= ups_flags_speed(4);
3163 		break;
3164 	case NWAY_1000M_FULL:
3165 		ups_flags |= ups_flags_speed(5);
3166 		break;
3167 	case FORCE_10M_HALF:
3168 		ups_flags |= ups_flags_speed(6);
3169 		break;
3170 	case FORCE_10M_FULL:
3171 		ups_flags |= ups_flags_speed(7);
3172 		break;
3173 	case FORCE_100M_HALF:
3174 		ups_flags |= ups_flags_speed(8);
3175 		break;
3176 	case FORCE_100M_FULL:
3177 		ups_flags |= ups_flags_speed(9);
3178 		break;
3179 	default:
3180 		break;
3181 	}
3182 
3183 	ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3184 }
3185 
3186 static void r8153b_green_en(struct r8152 *tp, bool enable)
3187 {
3188 	u16 data;
3189 
3190 	if (enable) {
3191 		sram_write(tp, 0x8045, 0);	/* 10M abiq&ldvbias */
3192 		sram_write(tp, 0x804d, 0x1222);	/* 100M short abiq&ldvbias */
3193 		sram_write(tp, 0x805d, 0x0022);	/* 1000M short abiq&ldvbias */
3194 	} else {
3195 		sram_write(tp, 0x8045, 0x2444);	/* 10M abiq&ldvbias */
3196 		sram_write(tp, 0x804d, 0x2444);	/* 100M short abiq&ldvbias */
3197 		sram_write(tp, 0x805d, 0x2444);	/* 1000M short abiq&ldvbias */
3198 	}
3199 
3200 	data = sram_read(tp, SRAM_GREEN_CFG);
3201 	data |= GREEN_ETH_EN;
3202 	sram_write(tp, SRAM_GREEN_CFG, data);
3203 
3204 	tp->ups_info.green = enable;
3205 }
3206 
3207 static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
3208 {
3209 	u16 data;
3210 	int i;
3211 
3212 	for (i = 0; i < 500; i++) {
3213 		data = ocp_reg_read(tp, OCP_PHY_STATUS);
3214 		data &= PHY_STAT_MASK;
3215 		if (desired) {
3216 			if (data == desired)
3217 				break;
3218 		} else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
3219 			   data == PHY_STAT_EXT_INIT) {
3220 			break;
3221 		}
3222 
3223 		msleep(20);
3224 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
3225 			break;
3226 	}
3227 
3228 	return data;
3229 }
3230 
3231 static void r8153b_ups_en(struct r8152 *tp, bool enable)
3232 {
3233 	u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3234 
3235 	if (enable) {
3236 		r8153b_ups_flags(tp);
3237 
3238 		ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3239 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3240 
3241 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
3242 		ocp_data |= BIT(0);
3243 		ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
3244 	} else {
3245 		u16 data;
3246 
3247 		ocp_data &= ~(UPS_EN | USP_PREWAKE);
3248 		ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3249 
3250 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
3251 		ocp_data &= ~BIT(0);
3252 		ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
3253 
3254 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3255 		ocp_data &= ~PCUT_STATUS;
3256 		ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3257 
3258 		data = r8153_phy_status(tp, 0);
3259 
3260 		switch (data) {
3261 		case PHY_STAT_PWRDN:
3262 		case PHY_STAT_EXT_INIT:
3263 			r8153b_green_en(tp,
3264 					test_bit(GREEN_ETHERNET, &tp->flags));
3265 
3266 			data = r8152_mdio_read(tp, MII_BMCR);
3267 			data &= ~BMCR_PDOWN;
3268 			data |= BMCR_RESET;
3269 			r8152_mdio_write(tp, MII_BMCR, data);
3270 
3271 			data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
3272 			/* fall through */
3273 
3274 		default:
3275 			if (data != PHY_STAT_LAN_ON)
3276 				netif_warn(tp, link, tp->netdev,
3277 					   "PHY not ready");
3278 			break;
3279 		}
3280 	}
3281 }
3282 
3283 static void r8153_power_cut_en(struct r8152 *tp, bool enable)
3284 {
3285 	u32 ocp_data;
3286 
3287 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3288 	if (enable)
3289 		ocp_data |= PWR_EN | PHASE2_EN;
3290 	else
3291 		ocp_data &= ~(PWR_EN | PHASE2_EN);
3292 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3293 
3294 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3295 	ocp_data &= ~PCUT_STATUS;
3296 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3297 }
3298 
3299 static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
3300 {
3301 	u32 ocp_data;
3302 
3303 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3304 	if (enable)
3305 		ocp_data |= PWR_EN | PHASE2_EN;
3306 	else
3307 		ocp_data &= ~PWR_EN;
3308 	ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3309 
3310 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3311 	ocp_data &= ~PCUT_STATUS;
3312 	ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3313 }
3314 
3315 static void r8153_queue_wake(struct r8152 *tp, bool enable)
3316 {
3317 	u32 ocp_data;
3318 
3319 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG);
3320 	if (enable)
3321 		ocp_data |= UPCOMING_RUNTIME_D3;
3322 	else
3323 		ocp_data &= ~UPCOMING_RUNTIME_D3;
3324 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG, ocp_data);
3325 
3326 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG);
3327 	ocp_data &= ~LINK_CHG_EVENT;
3328 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG, ocp_data);
3329 
3330 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
3331 	ocp_data &= ~LINK_CHANGE_FLAG;
3332 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
3333 }
3334 
3335 static bool rtl_can_wakeup(struct r8152 *tp)
3336 {
3337 	struct usb_device *udev = tp->udev;
3338 
3339 	return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
3340 }
3341 
3342 static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
3343 {
3344 	if (enable) {
3345 		u32 ocp_data;
3346 
3347 		__rtl_set_wol(tp, WAKE_ANY);
3348 
3349 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3350 
3351 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3352 		ocp_data |= LINK_OFF_WAKE_EN;
3353 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3354 
3355 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3356 	} else {
3357 		u32 ocp_data;
3358 
3359 		__rtl_set_wol(tp, tp->saved_wolopts);
3360 
3361 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3362 
3363 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3364 		ocp_data &= ~LINK_OFF_WAKE_EN;
3365 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3366 
3367 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3368 	}
3369 }
3370 
3371 static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
3372 {
3373 	if (enable) {
3374 		r8153_u1u2en(tp, false);
3375 		r8153_u2p3en(tp, false);
3376 		r8153_mac_clk_spd(tp, true);
3377 		rtl_runtime_suspend_enable(tp, true);
3378 	} else {
3379 		rtl_runtime_suspend_enable(tp, false);
3380 		r8153_mac_clk_spd(tp, false);
3381 
3382 		switch (tp->version) {
3383 		case RTL_VER_03:
3384 		case RTL_VER_04:
3385 			break;
3386 		case RTL_VER_05:
3387 		case RTL_VER_06:
3388 		default:
3389 			r8153_u2p3en(tp, true);
3390 			break;
3391 		}
3392 
3393 		r8153_u1u2en(tp, true);
3394 	}
3395 }
3396 
3397 static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
3398 {
3399 	if (enable) {
3400 		r8153_queue_wake(tp, true);
3401 		r8153b_u1u2en(tp, false);
3402 		r8153_u2p3en(tp, false);
3403 		rtl_runtime_suspend_enable(tp, true);
3404 		r8153b_ups_en(tp, true);
3405 	} else {
3406 		r8153b_ups_en(tp, false);
3407 		r8153_queue_wake(tp, false);
3408 		rtl_runtime_suspend_enable(tp, false);
3409 		if (tp->udev->speed != USB_SPEED_HIGH)
3410 			r8153b_u1u2en(tp, true);
3411 	}
3412 }
3413 
3414 static void r8153_teredo_off(struct r8152 *tp)
3415 {
3416 	u32 ocp_data;
3417 
3418 	switch (tp->version) {
3419 	case RTL_VER_01:
3420 	case RTL_VER_02:
3421 	case RTL_VER_03:
3422 	case RTL_VER_04:
3423 	case RTL_VER_05:
3424 	case RTL_VER_06:
3425 	case RTL_VER_07:
3426 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3427 		ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
3428 			      OOB_TEREDO_EN);
3429 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3430 		break;
3431 
3432 	case RTL_VER_08:
3433 	case RTL_VER_09:
3434 		/* The bit 0 ~ 7 are relative with teredo settings. They are
3435 		 * W1C (write 1 to clear), so set all 1 to disable it.
3436 		 */
3437 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
3438 		break;
3439 
3440 	default:
3441 		break;
3442 	}
3443 
3444 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
3445 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
3446 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
3447 }
3448 
3449 static void rtl_reset_bmu(struct r8152 *tp)
3450 {
3451 	u32 ocp_data;
3452 
3453 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
3454 	ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
3455 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3456 	ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
3457 	ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3458 }
3459 
3460 /* Clear the bp to stop the firmware before loading a new one */
3461 static void rtl_clear_bp(struct r8152 *tp, u16 type)
3462 {
3463 	switch (tp->version) {
3464 	case RTL_VER_01:
3465 	case RTL_VER_02:
3466 	case RTL_VER_07:
3467 		break;
3468 	case RTL_VER_03:
3469 	case RTL_VER_04:
3470 	case RTL_VER_05:
3471 	case RTL_VER_06:
3472 		ocp_write_byte(tp, type, PLA_BP_EN, 0);
3473 		break;
3474 	case RTL_VER_08:
3475 	case RTL_VER_09:
3476 	default:
3477 		if (type == MCU_TYPE_USB) {
3478 			ocp_write_byte(tp, MCU_TYPE_USB, USB_BP2_EN, 0);
3479 
3480 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_8, 0);
3481 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_9, 0);
3482 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_10, 0);
3483 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_11, 0);
3484 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_12, 0);
3485 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_13, 0);
3486 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_14, 0);
3487 			ocp_write_word(tp, MCU_TYPE_USB, USB_BP_15, 0);
3488 		} else {
3489 			ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
3490 		}
3491 		break;
3492 	}
3493 
3494 	ocp_write_word(tp, type, PLA_BP_0, 0);
3495 	ocp_write_word(tp, type, PLA_BP_1, 0);
3496 	ocp_write_word(tp, type, PLA_BP_2, 0);
3497 	ocp_write_word(tp, type, PLA_BP_3, 0);
3498 	ocp_write_word(tp, type, PLA_BP_4, 0);
3499 	ocp_write_word(tp, type, PLA_BP_5, 0);
3500 	ocp_write_word(tp, type, PLA_BP_6, 0);
3501 	ocp_write_word(tp, type, PLA_BP_7, 0);
3502 
3503 	/* wait 3 ms to make sure the firmware is stopped */
3504 	usleep_range(3000, 6000);
3505 	ocp_write_word(tp, type, PLA_BP_BA, 0);
3506 }
3507 
3508 static int r8153_patch_request(struct r8152 *tp, bool request)
3509 {
3510 	u16 data;
3511 	int i;
3512 
3513 	data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3514 	if (request)
3515 		data |= PATCH_REQUEST;
3516 	else
3517 		data &= ~PATCH_REQUEST;
3518 	ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3519 
3520 	for (i = 0; request && i < 5000; i++) {
3521 		usleep_range(1000, 2000);
3522 		if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3523 			break;
3524 	}
3525 
3526 	if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3527 		netif_err(tp, drv, tp->netdev, "patch request fail\n");
3528 		r8153_patch_request(tp, false);
3529 		return -ETIME;
3530 	} else {
3531 		return 0;
3532 	}
3533 }
3534 
3535 static int r8153_pre_ram_code(struct r8152 *tp, u16 key_addr, u16 patch_key)
3536 {
3537 	if (r8153_patch_request(tp, true)) {
3538 		dev_err(&tp->intf->dev, "patch request fail\n");
3539 		return -ETIME;
3540 	}
3541 
3542 	sram_write(tp, key_addr, patch_key);
3543 	sram_write(tp, SRAM_PHY_LOCK, PHY_PATCH_LOCK);
3544 
3545 	return 0;
3546 }
3547 
3548 static int r8153_post_ram_code(struct r8152 *tp, u16 key_addr)
3549 {
3550 	u16 data;
3551 
3552 	sram_write(tp, 0x0000, 0x0000);
3553 
3554 	data = ocp_reg_read(tp, OCP_PHY_LOCK);
3555 	data &= ~PATCH_LOCK;
3556 	ocp_reg_write(tp, OCP_PHY_LOCK, data);
3557 
3558 	sram_write(tp, key_addr, 0x0000);
3559 
3560 	r8153_patch_request(tp, false);
3561 
3562 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, tp->ocp_base);
3563 
3564 	return 0;
3565 }
3566 
3567 static bool rtl8152_is_fw_phy_nc_ok(struct r8152 *tp, struct fw_phy_nc *phy)
3568 {
3569 	u32 length;
3570 	u16 fw_offset, fw_reg, ba_reg, patch_en_addr, mode_reg, bp_start;
3571 	bool rc = false;
3572 
3573 	switch (tp->version) {
3574 	case RTL_VER_04:
3575 	case RTL_VER_05:
3576 	case RTL_VER_06:
3577 		fw_reg = 0xa014;
3578 		ba_reg = 0xa012;
3579 		patch_en_addr = 0xa01a;
3580 		mode_reg = 0xb820;
3581 		bp_start = 0xa000;
3582 		break;
3583 	default:
3584 		goto out;
3585 	}
3586 
3587 	fw_offset = __le16_to_cpu(phy->fw_offset);
3588 	if (fw_offset < sizeof(*phy)) {
3589 		dev_err(&tp->intf->dev, "fw_offset too small\n");
3590 		goto out;
3591 	}
3592 
3593 	length = __le32_to_cpu(phy->blk_hdr.length);
3594 	if (length < fw_offset) {
3595 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
3596 		goto out;
3597 	}
3598 
3599 	length -= __le16_to_cpu(phy->fw_offset);
3600 	if (!length || (length & 1)) {
3601 		dev_err(&tp->intf->dev, "invalid block length\n");
3602 		goto out;
3603 	}
3604 
3605 	if (__le16_to_cpu(phy->fw_reg) != fw_reg) {
3606 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
3607 		goto out;
3608 	}
3609 
3610 	if (__le16_to_cpu(phy->ba_reg) != ba_reg) {
3611 		dev_err(&tp->intf->dev, "invalid base address register\n");
3612 		goto out;
3613 	}
3614 
3615 	if (__le16_to_cpu(phy->patch_en_addr) != patch_en_addr) {
3616 		dev_err(&tp->intf->dev,
3617 			"invalid patch mode enabled register\n");
3618 		goto out;
3619 	}
3620 
3621 	if (__le16_to_cpu(phy->mode_reg) != mode_reg) {
3622 		dev_err(&tp->intf->dev,
3623 			"invalid register to switch the mode\n");
3624 		goto out;
3625 	}
3626 
3627 	if (__le16_to_cpu(phy->bp_start) != bp_start) {
3628 		dev_err(&tp->intf->dev,
3629 			"invalid start register of break point\n");
3630 		goto out;
3631 	}
3632 
3633 	if (__le16_to_cpu(phy->bp_num) > 4) {
3634 		dev_err(&tp->intf->dev, "invalid break point number\n");
3635 		goto out;
3636 	}
3637 
3638 	rc = true;
3639 out:
3640 	return rc;
3641 }
3642 
3643 static bool rtl8152_is_fw_mac_ok(struct r8152 *tp, struct fw_mac *mac)
3644 {
3645 	u16 fw_reg, bp_ba_addr, bp_en_addr, bp_start, fw_offset;
3646 	bool rc = false;
3647 	u32 length, type;
3648 	int i, max_bp;
3649 
3650 	type = __le32_to_cpu(mac->blk_hdr.type);
3651 	if (type == RTL_FW_PLA) {
3652 		switch (tp->version) {
3653 		case RTL_VER_01:
3654 		case RTL_VER_02:
3655 		case RTL_VER_07:
3656 			fw_reg = 0xf800;
3657 			bp_ba_addr = PLA_BP_BA;
3658 			bp_en_addr = 0;
3659 			bp_start = PLA_BP_0;
3660 			max_bp = 8;
3661 			break;
3662 		case RTL_VER_03:
3663 		case RTL_VER_04:
3664 		case RTL_VER_05:
3665 		case RTL_VER_06:
3666 		case RTL_VER_08:
3667 		case RTL_VER_09:
3668 			fw_reg = 0xf800;
3669 			bp_ba_addr = PLA_BP_BA;
3670 			bp_en_addr = PLA_BP_EN;
3671 			bp_start = PLA_BP_0;
3672 			max_bp = 8;
3673 			break;
3674 		default:
3675 			goto out;
3676 		}
3677 	} else if (type == RTL_FW_USB) {
3678 		switch (tp->version) {
3679 		case RTL_VER_03:
3680 		case RTL_VER_04:
3681 		case RTL_VER_05:
3682 		case RTL_VER_06:
3683 			fw_reg = 0xf800;
3684 			bp_ba_addr = USB_BP_BA;
3685 			bp_en_addr = USB_BP_EN;
3686 			bp_start = USB_BP_0;
3687 			max_bp = 8;
3688 			break;
3689 		case RTL_VER_08:
3690 		case RTL_VER_09:
3691 			fw_reg = 0xe600;
3692 			bp_ba_addr = USB_BP_BA;
3693 			bp_en_addr = USB_BP2_EN;
3694 			bp_start = USB_BP_0;
3695 			max_bp = 16;
3696 			break;
3697 		case RTL_VER_01:
3698 		case RTL_VER_02:
3699 		case RTL_VER_07:
3700 		default:
3701 			goto out;
3702 		}
3703 	} else {
3704 		goto out;
3705 	}
3706 
3707 	fw_offset = __le16_to_cpu(mac->fw_offset);
3708 	if (fw_offset < sizeof(*mac)) {
3709 		dev_err(&tp->intf->dev, "fw_offset too small\n");
3710 		goto out;
3711 	}
3712 
3713 	length = __le32_to_cpu(mac->blk_hdr.length);
3714 	if (length < fw_offset) {
3715 		dev_err(&tp->intf->dev, "invalid fw_offset\n");
3716 		goto out;
3717 	}
3718 
3719 	length -= fw_offset;
3720 	if (length < 4 || (length & 3)) {
3721 		dev_err(&tp->intf->dev, "invalid block length\n");
3722 		goto out;
3723 	}
3724 
3725 	if (__le16_to_cpu(mac->fw_reg) != fw_reg) {
3726 		dev_err(&tp->intf->dev, "invalid register to load firmware\n");
3727 		goto out;
3728 	}
3729 
3730 	if (__le16_to_cpu(mac->bp_ba_addr) != bp_ba_addr) {
3731 		dev_err(&tp->intf->dev, "invalid base address register\n");
3732 		goto out;
3733 	}
3734 
3735 	if (__le16_to_cpu(mac->bp_en_addr) != bp_en_addr) {
3736 		dev_err(&tp->intf->dev, "invalid enabled mask register\n");
3737 		goto out;
3738 	}
3739 
3740 	if (__le16_to_cpu(mac->bp_start) != bp_start) {
3741 		dev_err(&tp->intf->dev,
3742 			"invalid start register of break point\n");
3743 		goto out;
3744 	}
3745 
3746 	if (__le16_to_cpu(mac->bp_num) > max_bp) {
3747 		dev_err(&tp->intf->dev, "invalid break point number\n");
3748 		goto out;
3749 	}
3750 
3751 	for (i = __le16_to_cpu(mac->bp_num); i < max_bp; i++) {
3752 		if (mac->bp[i]) {
3753 			dev_err(&tp->intf->dev, "unused bp%u is not zero\n", i);
3754 			goto out;
3755 		}
3756 	}
3757 
3758 	rc = true;
3759 out:
3760 	return rc;
3761 }
3762 
3763 /* Verify the checksum for the firmware file. It is calculated from the version
3764  * field to the end of the file. Compare the result with the checksum field to
3765  * make sure the file is correct.
3766  */
3767 static long rtl8152_fw_verify_checksum(struct r8152 *tp,
3768 				       struct fw_header *fw_hdr, size_t size)
3769 {
3770 	unsigned char checksum[sizeof(fw_hdr->checksum)];
3771 	struct crypto_shash *alg;
3772 	struct shash_desc *sdesc;
3773 	size_t len;
3774 	long rc;
3775 
3776 	alg = crypto_alloc_shash("sha256", 0, 0);
3777 	if (IS_ERR(alg)) {
3778 		rc = PTR_ERR(alg);
3779 		goto out;
3780 	}
3781 
3782 	if (crypto_shash_digestsize(alg) != sizeof(fw_hdr->checksum)) {
3783 		rc = -EFAULT;
3784 		dev_err(&tp->intf->dev, "digestsize incorrect (%u)\n",
3785 			crypto_shash_digestsize(alg));
3786 		goto free_shash;
3787 	}
3788 
3789 	len = sizeof(*sdesc) + crypto_shash_descsize(alg);
3790 	sdesc = kmalloc(len, GFP_KERNEL);
3791 	if (!sdesc) {
3792 		rc = -ENOMEM;
3793 		goto free_shash;
3794 	}
3795 	sdesc->tfm = alg;
3796 
3797 	len = size - sizeof(fw_hdr->checksum);
3798 	rc = crypto_shash_digest(sdesc, fw_hdr->version, len, checksum);
3799 	kfree(sdesc);
3800 	if (rc)
3801 		goto free_shash;
3802 
3803 	if (memcmp(fw_hdr->checksum, checksum, sizeof(fw_hdr->checksum))) {
3804 		dev_err(&tp->intf->dev, "checksum fail\n");
3805 		rc = -EFAULT;
3806 	}
3807 
3808 free_shash:
3809 	crypto_free_shash(alg);
3810 out:
3811 	return rc;
3812 }
3813 
3814 static long rtl8152_check_firmware(struct r8152 *tp, struct rtl_fw *rtl_fw)
3815 {
3816 	const struct firmware *fw = rtl_fw->fw;
3817 	struct fw_header *fw_hdr = (struct fw_header *)fw->data;
3818 	struct fw_mac *pla = NULL, *usb = NULL;
3819 	struct fw_phy_patch_key *start = NULL;
3820 	struct fw_phy_nc *phy_nc = NULL;
3821 	struct fw_block *stop = NULL;
3822 	long ret = -EFAULT;
3823 	int i;
3824 
3825 	if (fw->size < sizeof(*fw_hdr)) {
3826 		dev_err(&tp->intf->dev, "file too small\n");
3827 		goto fail;
3828 	}
3829 
3830 	ret = rtl8152_fw_verify_checksum(tp, fw_hdr, fw->size);
3831 	if (ret)
3832 		goto fail;
3833 
3834 	ret = -EFAULT;
3835 
3836 	for (i = sizeof(*fw_hdr); i < fw->size;) {
3837 		struct fw_block *block = (struct fw_block *)&fw->data[i];
3838 		u32 type;
3839 
3840 		if ((i + sizeof(*block)) > fw->size)
3841 			goto fail;
3842 
3843 		type = __le32_to_cpu(block->type);
3844 		switch (type) {
3845 		case RTL_FW_END:
3846 			if (__le32_to_cpu(block->length) != sizeof(*block))
3847 				goto fail;
3848 			goto fw_end;
3849 		case RTL_FW_PLA:
3850 			if (pla) {
3851 				dev_err(&tp->intf->dev,
3852 					"multiple PLA firmware encountered");
3853 				goto fail;
3854 			}
3855 
3856 			pla = (struct fw_mac *)block;
3857 			if (!rtl8152_is_fw_mac_ok(tp, pla)) {
3858 				dev_err(&tp->intf->dev,
3859 					"check PLA firmware failed\n");
3860 				goto fail;
3861 			}
3862 			break;
3863 		case RTL_FW_USB:
3864 			if (usb) {
3865 				dev_err(&tp->intf->dev,
3866 					"multiple USB firmware encountered");
3867 				goto fail;
3868 			}
3869 
3870 			usb = (struct fw_mac *)block;
3871 			if (!rtl8152_is_fw_mac_ok(tp, usb)) {
3872 				dev_err(&tp->intf->dev,
3873 					"check USB firmware failed\n");
3874 				goto fail;
3875 			}
3876 			break;
3877 		case RTL_FW_PHY_START:
3878 			if (start || phy_nc || stop) {
3879 				dev_err(&tp->intf->dev,
3880 					"check PHY_START fail\n");
3881 				goto fail;
3882 			}
3883 
3884 			if (__le32_to_cpu(block->length) != sizeof(*start)) {
3885 				dev_err(&tp->intf->dev,
3886 					"Invalid length for PHY_START\n");
3887 				goto fail;
3888 			}
3889 
3890 			start = (struct fw_phy_patch_key *)block;
3891 			break;
3892 		case RTL_FW_PHY_STOP:
3893 			if (stop || !start) {
3894 				dev_err(&tp->intf->dev,
3895 					"Check PHY_STOP fail\n");
3896 				goto fail;
3897 			}
3898 
3899 			if (__le32_to_cpu(block->length) != sizeof(*block)) {
3900 				dev_err(&tp->intf->dev,
3901 					"Invalid length for PHY_STOP\n");
3902 				goto fail;
3903 			}
3904 
3905 			stop = block;
3906 			break;
3907 		case RTL_FW_PHY_NC:
3908 			if (!start || stop) {
3909 				dev_err(&tp->intf->dev,
3910 					"check PHY_NC fail\n");
3911 				goto fail;
3912 			}
3913 
3914 			if (phy_nc) {
3915 				dev_err(&tp->intf->dev,
3916 					"multiple PHY NC encountered\n");
3917 				goto fail;
3918 			}
3919 
3920 			phy_nc = (struct fw_phy_nc *)block;
3921 			if (!rtl8152_is_fw_phy_nc_ok(tp, phy_nc)) {
3922 				dev_err(&tp->intf->dev,
3923 					"check PHY NC firmware failed\n");
3924 				goto fail;
3925 			}
3926 
3927 			break;
3928 		default:
3929 			dev_warn(&tp->intf->dev, "Unknown type %u is found\n",
3930 				 type);
3931 			break;
3932 		}
3933 
3934 		/* next block */
3935 		i += ALIGN(__le32_to_cpu(block->length), 8);
3936 	}
3937 
3938 fw_end:
3939 	if ((phy_nc || start) && !stop) {
3940 		dev_err(&tp->intf->dev, "without PHY_STOP\n");
3941 		goto fail;
3942 	}
3943 
3944 	return 0;
3945 fail:
3946 	return ret;
3947 }
3948 
3949 static void rtl8152_fw_phy_nc_apply(struct r8152 *tp, struct fw_phy_nc *phy)
3950 {
3951 	u16 mode_reg, bp_index;
3952 	u32 length, i, num;
3953 	__le16 *data;
3954 
3955 	mode_reg = __le16_to_cpu(phy->mode_reg);
3956 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_pre));
3957 	sram_write(tp, __le16_to_cpu(phy->ba_reg),
3958 		   __le16_to_cpu(phy->ba_data));
3959 
3960 	length = __le32_to_cpu(phy->blk_hdr.length);
3961 	length -= __le16_to_cpu(phy->fw_offset);
3962 	num = length / 2;
3963 	data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
3964 
3965 	ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
3966 	for (i = 0; i < num; i++)
3967 		ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
3968 
3969 	sram_write(tp, __le16_to_cpu(phy->patch_en_addr),
3970 		   __le16_to_cpu(phy->patch_en_value));
3971 
3972 	bp_index = __le16_to_cpu(phy->bp_start);
3973 	num = __le16_to_cpu(phy->bp_num);
3974 	for (i = 0; i < num; i++) {
3975 		sram_write(tp, bp_index, __le16_to_cpu(phy->bp[i]));
3976 		bp_index += 2;
3977 	}
3978 
3979 	sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_post));
3980 
3981 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
3982 }
3983 
3984 static void rtl8152_fw_mac_apply(struct r8152 *tp, struct fw_mac *mac)
3985 {
3986 	u16 bp_en_addr, bp_index, type, bp_num, fw_ver_reg;
3987 	u32 length;
3988 	u8 *data;
3989 	int i;
3990 
3991 	switch (__le32_to_cpu(mac->blk_hdr.type)) {
3992 	case RTL_FW_PLA:
3993 		type = MCU_TYPE_PLA;
3994 		break;
3995 	case RTL_FW_USB:
3996 		type = MCU_TYPE_USB;
3997 		break;
3998 	default:
3999 		return;
4000 	}
4001 
4002 	rtl_clear_bp(tp, type);
4003 
4004 	/* Enable backup/restore of MACDBG. This is required after clearing PLA
4005 	 * break points and before applying the PLA firmware.
4006 	 */
4007 	if (tp->version == RTL_VER_04 && type == MCU_TYPE_PLA &&
4008 	    !(ocp_read_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST) & DEBUG_OE)) {
4009 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_PRE, DEBUG_LTSSM);
4010 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST, DEBUG_LTSSM);
4011 	}
4012 
4013 	length = __le32_to_cpu(mac->blk_hdr.length);
4014 	length -= __le16_to_cpu(mac->fw_offset);
4015 
4016 	data = (u8 *)mac;
4017 	data += __le16_to_cpu(mac->fw_offset);
4018 
4019 	generic_ocp_write(tp, __le16_to_cpu(mac->fw_reg), 0xff, length, data,
4020 			  type);
4021 
4022 	ocp_write_word(tp, type, __le16_to_cpu(mac->bp_ba_addr),
4023 		       __le16_to_cpu(mac->bp_ba_value));
4024 
4025 	bp_index = __le16_to_cpu(mac->bp_start);
4026 	bp_num = __le16_to_cpu(mac->bp_num);
4027 	for (i = 0; i < bp_num; i++) {
4028 		ocp_write_word(tp, type, bp_index, __le16_to_cpu(mac->bp[i]));
4029 		bp_index += 2;
4030 	}
4031 
4032 	bp_en_addr = __le16_to_cpu(mac->bp_en_addr);
4033 	if (bp_en_addr)
4034 		ocp_write_word(tp, type, bp_en_addr,
4035 			       __le16_to_cpu(mac->bp_en_value));
4036 
4037 	fw_ver_reg = __le16_to_cpu(mac->fw_ver_reg);
4038 	if (fw_ver_reg)
4039 		ocp_write_byte(tp, MCU_TYPE_USB, fw_ver_reg,
4040 			       mac->fw_ver_data);
4041 
4042 	dev_dbg(&tp->intf->dev, "successfully applied %s\n", mac->info);
4043 }
4044 
4045 static void rtl8152_apply_firmware(struct r8152 *tp)
4046 {
4047 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4048 	const struct firmware *fw;
4049 	struct fw_header *fw_hdr;
4050 	struct fw_phy_patch_key *key;
4051 	u16 key_addr = 0;
4052 	int i;
4053 
4054 	if (IS_ERR_OR_NULL(rtl_fw->fw))
4055 		return;
4056 
4057 	fw = rtl_fw->fw;
4058 	fw_hdr = (struct fw_header *)fw->data;
4059 
4060 	if (rtl_fw->pre_fw)
4061 		rtl_fw->pre_fw(tp);
4062 
4063 	for (i = offsetof(struct fw_header, blocks); i < fw->size;) {
4064 		struct fw_block *block = (struct fw_block *)&fw->data[i];
4065 
4066 		switch (__le32_to_cpu(block->type)) {
4067 		case RTL_FW_END:
4068 			goto post_fw;
4069 		case RTL_FW_PLA:
4070 		case RTL_FW_USB:
4071 			rtl8152_fw_mac_apply(tp, (struct fw_mac *)block);
4072 			break;
4073 		case RTL_FW_PHY_START:
4074 			key = (struct fw_phy_patch_key *)block;
4075 			key_addr = __le16_to_cpu(key->key_reg);
4076 			r8153_pre_ram_code(tp, key_addr,
4077 					   __le16_to_cpu(key->key_data));
4078 			break;
4079 		case RTL_FW_PHY_STOP:
4080 			WARN_ON(!key_addr);
4081 			r8153_post_ram_code(tp, key_addr);
4082 			break;
4083 		case RTL_FW_PHY_NC:
4084 			rtl8152_fw_phy_nc_apply(tp, (struct fw_phy_nc *)block);
4085 			break;
4086 		default:
4087 			break;
4088 		}
4089 
4090 		i += ALIGN(__le32_to_cpu(block->length), 8);
4091 	}
4092 
4093 post_fw:
4094 	if (rtl_fw->post_fw)
4095 		rtl_fw->post_fw(tp);
4096 
4097 	strscpy(rtl_fw->version, fw_hdr->version, RTL_VER_SIZE);
4098 	dev_info(&tp->intf->dev, "load %s successfully\n", rtl_fw->version);
4099 }
4100 
4101 static void rtl8152_release_firmware(struct r8152 *tp)
4102 {
4103 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4104 
4105 	if (!IS_ERR_OR_NULL(rtl_fw->fw)) {
4106 		release_firmware(rtl_fw->fw);
4107 		rtl_fw->fw = NULL;
4108 	}
4109 }
4110 
4111 static int rtl8152_request_firmware(struct r8152 *tp)
4112 {
4113 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
4114 	long rc;
4115 
4116 	if (rtl_fw->fw || !rtl_fw->fw_name) {
4117 		dev_info(&tp->intf->dev, "skip request firmware\n");
4118 		rc = 0;
4119 		goto result;
4120 	}
4121 
4122 	rc = request_firmware(&rtl_fw->fw, rtl_fw->fw_name, &tp->intf->dev);
4123 	if (rc < 0)
4124 		goto result;
4125 
4126 	rc = rtl8152_check_firmware(tp, rtl_fw);
4127 	if (rc < 0)
4128 		release_firmware(rtl_fw->fw);
4129 
4130 result:
4131 	if (rc) {
4132 		rtl_fw->fw = ERR_PTR(rc);
4133 
4134 		dev_warn(&tp->intf->dev,
4135 			 "unable to load firmware patch %s (%ld)\n",
4136 			 rtl_fw->fw_name, rc);
4137 	}
4138 
4139 	return rc;
4140 }
4141 
4142 static void r8152_aldps_en(struct r8152 *tp, bool enable)
4143 {
4144 	if (enable) {
4145 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
4146 						    LINKENA | DIS_SDSAVE);
4147 	} else {
4148 		ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
4149 						    DIS_SDSAVE);
4150 		msleep(20);
4151 	}
4152 }
4153 
4154 static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
4155 {
4156 	ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
4157 	ocp_reg_write(tp, OCP_EEE_DATA, reg);
4158 	ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
4159 }
4160 
4161 static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
4162 {
4163 	u16 data;
4164 
4165 	r8152_mmd_indirect(tp, dev, reg);
4166 	data = ocp_reg_read(tp, OCP_EEE_DATA);
4167 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
4168 
4169 	return data;
4170 }
4171 
4172 static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
4173 {
4174 	r8152_mmd_indirect(tp, dev, reg);
4175 	ocp_reg_write(tp, OCP_EEE_DATA, data);
4176 	ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
4177 }
4178 
4179 static void r8152_eee_en(struct r8152 *tp, bool enable)
4180 {
4181 	u16 config1, config2, config3;
4182 	u32 ocp_data;
4183 
4184 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4185 	config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
4186 	config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
4187 	config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
4188 
4189 	if (enable) {
4190 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
4191 		config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
4192 		config1 |= sd_rise_time(1);
4193 		config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
4194 		config3 |= fast_snr(42);
4195 	} else {
4196 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
4197 		config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
4198 			     RX_QUIET_EN);
4199 		config1 |= sd_rise_time(7);
4200 		config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
4201 		config3 |= fast_snr(511);
4202 	}
4203 
4204 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
4205 	ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
4206 	ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
4207 	ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
4208 }
4209 
4210 static void r8153_eee_en(struct r8152 *tp, bool enable)
4211 {
4212 	u32 ocp_data;
4213 	u16 config;
4214 
4215 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4216 	config = ocp_reg_read(tp, OCP_EEE_CFG);
4217 
4218 	if (enable) {
4219 		ocp_data |= EEE_RX_EN | EEE_TX_EN;
4220 		config |= EEE10_EN;
4221 	} else {
4222 		ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
4223 		config &= ~EEE10_EN;
4224 	}
4225 
4226 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
4227 	ocp_reg_write(tp, OCP_EEE_CFG, config);
4228 
4229 	tp->ups_info.eee = enable;
4230 }
4231 
4232 static void rtl_eee_enable(struct r8152 *tp, bool enable)
4233 {
4234 	switch (tp->version) {
4235 	case RTL_VER_01:
4236 	case RTL_VER_02:
4237 	case RTL_VER_07:
4238 		if (enable) {
4239 			r8152_eee_en(tp, true);
4240 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV,
4241 					tp->eee_adv);
4242 		} else {
4243 			r8152_eee_en(tp, false);
4244 			r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
4245 		}
4246 		break;
4247 	case RTL_VER_03:
4248 	case RTL_VER_04:
4249 	case RTL_VER_05:
4250 	case RTL_VER_06:
4251 	case RTL_VER_08:
4252 	case RTL_VER_09:
4253 		if (enable) {
4254 			r8153_eee_en(tp, true);
4255 			ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
4256 		} else {
4257 			r8153_eee_en(tp, false);
4258 			ocp_reg_write(tp, OCP_EEE_ADV, 0);
4259 		}
4260 		break;
4261 	default:
4262 		break;
4263 	}
4264 }
4265 
4266 static void r8152b_enable_fc(struct r8152 *tp)
4267 {
4268 	u16 anar;
4269 
4270 	anar = r8152_mdio_read(tp, MII_ADVERTISE);
4271 	anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4272 	r8152_mdio_write(tp, MII_ADVERTISE, anar);
4273 
4274 	tp->ups_info.flow_control = true;
4275 }
4276 
4277 static void rtl8152_disable(struct r8152 *tp)
4278 {
4279 	r8152_aldps_en(tp, false);
4280 	rtl_disable(tp);
4281 	r8152_aldps_en(tp, true);
4282 }
4283 
4284 static void r8152b_hw_phy_cfg(struct r8152 *tp)
4285 {
4286 	rtl8152_apply_firmware(tp);
4287 	rtl_eee_enable(tp, tp->eee_en);
4288 	r8152_aldps_en(tp, true);
4289 	r8152b_enable_fc(tp);
4290 
4291 	set_bit(PHY_RESET, &tp->flags);
4292 }
4293 
4294 static void wait_oob_link_list_ready(struct r8152 *tp)
4295 {
4296 	u32 ocp_data;
4297 	int i;
4298 
4299 	for (i = 0; i < 1000; i++) {
4300 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4301 		if (ocp_data & LINK_LIST_READY)
4302 			break;
4303 		usleep_range(1000, 2000);
4304 	}
4305 }
4306 
4307 static void r8152b_exit_oob(struct r8152 *tp)
4308 {
4309 	u32 ocp_data;
4310 
4311 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4312 	ocp_data &= ~RCR_ACPT_ALL;
4313 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4314 
4315 	rxdy_gated_en(tp, true);
4316 	r8153_teredo_off(tp);
4317 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
4318 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
4319 
4320 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4321 	ocp_data &= ~NOW_IS_OOB;
4322 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4323 
4324 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4325 	ocp_data &= ~MCU_BORW_EN;
4326 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4327 
4328 	wait_oob_link_list_ready(tp);
4329 
4330 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4331 	ocp_data |= RE_INIT_LL;
4332 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4333 
4334 	wait_oob_link_list_ready(tp);
4335 
4336 	rtl8152_nic_reset(tp);
4337 
4338 	/* rx share fifo credit full threshold */
4339 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
4340 
4341 	if (tp->udev->speed == USB_SPEED_FULL ||
4342 	    tp->udev->speed == USB_SPEED_LOW) {
4343 		/* rx share fifo credit near full threshold */
4344 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
4345 				RXFIFO_THR2_FULL);
4346 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
4347 				RXFIFO_THR3_FULL);
4348 	} else {
4349 		/* rx share fifo credit near full threshold */
4350 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
4351 				RXFIFO_THR2_HIGH);
4352 		ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
4353 				RXFIFO_THR3_HIGH);
4354 	}
4355 
4356 	/* TX share fifo free credit full threshold */
4357 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
4358 
4359 	ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
4360 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
4361 	ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
4362 			TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
4363 
4364 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
4365 
4366 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
4367 
4368 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
4369 	ocp_data |= TCR0_AUTO_FIFO;
4370 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
4371 }
4372 
4373 static void r8152b_enter_oob(struct r8152 *tp)
4374 {
4375 	u32 ocp_data;
4376 
4377 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4378 	ocp_data &= ~NOW_IS_OOB;
4379 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4380 
4381 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
4382 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
4383 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
4384 
4385 	rtl_disable(tp);
4386 
4387 	wait_oob_link_list_ready(tp);
4388 
4389 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4390 	ocp_data |= RE_INIT_LL;
4391 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4392 
4393 	wait_oob_link_list_ready(tp);
4394 
4395 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
4396 
4397 	rtl_rx_vlan_en(tp, true);
4398 
4399 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
4400 	ocp_data |= ALDPS_PROXY_MODE;
4401 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
4402 
4403 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4404 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
4405 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4406 
4407 	rxdy_gated_en(tp, false);
4408 
4409 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4410 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
4411 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4412 }
4413 
4414 static int r8153_pre_firmware_1(struct r8152 *tp)
4415 {
4416 	int i;
4417 
4418 	/* Wait till the WTD timer is ready. It would take at most 104 ms. */
4419 	for (i = 0; i < 104; i++) {
4420 		u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_WDT1_CTRL);
4421 
4422 		if (!(ocp_data & WTD1_EN))
4423 			break;
4424 		usleep_range(1000, 2000);
4425 	}
4426 
4427 	return 0;
4428 }
4429 
4430 static int r8153_post_firmware_1(struct r8152 *tp)
4431 {
4432 	/* set USB_BP_4 to support USB_SPEED_SUPER only */
4433 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER)
4434 		ocp_write_word(tp, MCU_TYPE_USB, USB_BP_4, BP4_SUPER_ONLY);
4435 
4436 	/* reset UPHY timer to 36 ms */
4437 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
4438 
4439 	return 0;
4440 }
4441 
4442 static int r8153_pre_firmware_2(struct r8152 *tp)
4443 {
4444 	u32 ocp_data;
4445 
4446 	r8153_pre_firmware_1(tp);
4447 
4448 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
4449 	ocp_data &= ~FW_FIX_SUSPEND;
4450 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
4451 
4452 	return 0;
4453 }
4454 
4455 static int r8153_post_firmware_2(struct r8152 *tp)
4456 {
4457 	u32 ocp_data;
4458 
4459 	/* enable bp0 if support USB_SPEED_SUPER only */
4460 	if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER) {
4461 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
4462 		ocp_data |= BIT(0);
4463 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
4464 	}
4465 
4466 	/* reset UPHY timer to 36 ms */
4467 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
4468 
4469 	/* enable U3P3 check, set the counter to 4 */
4470 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, U3P3_CHECK_EN | 4);
4471 
4472 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
4473 	ocp_data |= FW_FIX_SUSPEND;
4474 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
4475 
4476 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4477 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4478 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4479 
4480 	return 0;
4481 }
4482 
4483 static int r8153_post_firmware_3(struct r8152 *tp)
4484 {
4485 	u32 ocp_data;
4486 
4487 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4488 	ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4489 	ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4490 
4491 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
4492 	ocp_data |= FW_IP_RESET_EN;
4493 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
4494 
4495 	return 0;
4496 }
4497 
4498 static int r8153b_pre_firmware_1(struct r8152 *tp)
4499 {
4500 	/* enable fc timer and set timer to 1 second. */
4501 	ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
4502 		       CTRL_TIMER_EN | (1000 / 8));
4503 
4504 	return 0;
4505 }
4506 
4507 static int r8153b_post_firmware_1(struct r8152 *tp)
4508 {
4509 	u32 ocp_data;
4510 
4511 	/* enable bp0 for RTL8153-BND */
4512 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
4513 	if (ocp_data & BND_MASK) {
4514 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
4515 		ocp_data |= BIT(0);
4516 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
4517 	}
4518 
4519 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
4520 	ocp_data |= FLOW_CTRL_PATCH_OPT;
4521 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
4522 
4523 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
4524 	ocp_data |= FC_PATCH_TASK;
4525 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
4526 
4527 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
4528 	ocp_data |= FW_IP_RESET_EN;
4529 	ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
4530 
4531 	return 0;
4532 }
4533 
4534 static void r8153_aldps_en(struct r8152 *tp, bool enable)
4535 {
4536 	u16 data;
4537 
4538 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4539 	if (enable) {
4540 		data |= EN_ALDPS;
4541 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4542 	} else {
4543 		int i;
4544 
4545 		data &= ~EN_ALDPS;
4546 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4547 		for (i = 0; i < 20; i++) {
4548 			usleep_range(1000, 2000);
4549 			if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
4550 				break;
4551 		}
4552 	}
4553 
4554 	tp->ups_info.aldps = enable;
4555 }
4556 
4557 static void r8153_hw_phy_cfg(struct r8152 *tp)
4558 {
4559 	u32 ocp_data;
4560 	u16 data;
4561 
4562 	/* disable ALDPS before updating the PHY parameters */
4563 	r8153_aldps_en(tp, false);
4564 
4565 	/* disable EEE before updating the PHY parameters */
4566 	rtl_eee_enable(tp, false);
4567 
4568 	rtl8152_apply_firmware(tp);
4569 
4570 	if (tp->version == RTL_VER_03) {
4571 		data = ocp_reg_read(tp, OCP_EEE_CFG);
4572 		data &= ~CTAP_SHORT_EN;
4573 		ocp_reg_write(tp, OCP_EEE_CFG, data);
4574 	}
4575 
4576 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4577 	data |= EEE_CLKDIV_EN;
4578 	ocp_reg_write(tp, OCP_POWER_CFG, data);
4579 
4580 	data = ocp_reg_read(tp, OCP_DOWN_SPEED);
4581 	data |= EN_10M_BGOFF;
4582 	ocp_reg_write(tp, OCP_DOWN_SPEED, data);
4583 	data = ocp_reg_read(tp, OCP_POWER_CFG);
4584 	data |= EN_10M_PLLOFF;
4585 	ocp_reg_write(tp, OCP_POWER_CFG, data);
4586 	sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
4587 
4588 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4589 	ocp_data |= PFM_PWM_SWITCH;
4590 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4591 
4592 	/* Enable LPF corner auto tune */
4593 	sram_write(tp, SRAM_LPF_CFG, 0xf70f);
4594 
4595 	/* Adjust 10M Amplitude */
4596 	sram_write(tp, SRAM_10M_AMP1, 0x00af);
4597 	sram_write(tp, SRAM_10M_AMP2, 0x0208);
4598 
4599 	if (tp->eee_en)
4600 		rtl_eee_enable(tp, true);
4601 
4602 	r8153_aldps_en(tp, true);
4603 	r8152b_enable_fc(tp);
4604 
4605 	switch (tp->version) {
4606 	case RTL_VER_03:
4607 	case RTL_VER_04:
4608 		break;
4609 	case RTL_VER_05:
4610 	case RTL_VER_06:
4611 	default:
4612 		r8153_u2p3en(tp, true);
4613 		break;
4614 	}
4615 
4616 	set_bit(PHY_RESET, &tp->flags);
4617 }
4618 
4619 static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
4620 {
4621 	u32 ocp_data;
4622 
4623 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
4624 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
4625 	ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9;	/* data of bit16 */
4626 	ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
4627 
4628 	return ocp_data;
4629 }
4630 
4631 static void r8153b_hw_phy_cfg(struct r8152 *tp)
4632 {
4633 	u32 ocp_data;
4634 	u16 data;
4635 
4636 	/* disable ALDPS before updating the PHY parameters */
4637 	r8153_aldps_en(tp, false);
4638 
4639 	/* disable EEE before updating the PHY parameters */
4640 	rtl_eee_enable(tp, false);
4641 
4642 	rtl8152_apply_firmware(tp);
4643 
4644 	r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
4645 
4646 	data = sram_read(tp, SRAM_GREEN_CFG);
4647 	data |= R_TUNE_EN;
4648 	sram_write(tp, SRAM_GREEN_CFG, data);
4649 	data = ocp_reg_read(tp, OCP_NCTL_CFG);
4650 	data |= PGA_RETURN_EN;
4651 	ocp_reg_write(tp, OCP_NCTL_CFG, data);
4652 
4653 	/* ADC Bias Calibration:
4654 	 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
4655 	 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
4656 	 * ADC ioffset.
4657 	 */
4658 	ocp_data = r8152_efuse_read(tp, 0x7d);
4659 	data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
4660 	if (data != 0xffff)
4661 		ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
4662 
4663 	/* ups mode tx-link-pulse timing adjustment:
4664 	 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
4665 	 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
4666 	 */
4667 	ocp_data = ocp_reg_read(tp, 0xc426);
4668 	ocp_data &= 0x3fff;
4669 	if (ocp_data) {
4670 		u32 swr_cnt_1ms_ini;
4671 
4672 		swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
4673 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
4674 		ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
4675 		ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
4676 	}
4677 
4678 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4679 	ocp_data |= PFM_PWM_SWITCH;
4680 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4681 
4682 	/* Advnace EEE */
4683 	if (!r8153_patch_request(tp, true)) {
4684 		data = ocp_reg_read(tp, OCP_POWER_CFG);
4685 		data |= EEE_CLKDIV_EN;
4686 		ocp_reg_write(tp, OCP_POWER_CFG, data);
4687 		tp->ups_info.eee_ckdiv = true;
4688 
4689 		data = ocp_reg_read(tp, OCP_DOWN_SPEED);
4690 		data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
4691 		ocp_reg_write(tp, OCP_DOWN_SPEED, data);
4692 		tp->ups_info.eee_cmod_lv = true;
4693 		tp->ups_info._10m_ckdiv = true;
4694 		tp->ups_info.eee_plloff_giga = true;
4695 
4696 		ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
4697 		ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
4698 		tp->ups_info._250m_ckdiv = true;
4699 
4700 		r8153_patch_request(tp, false);
4701 	}
4702 
4703 	if (tp->eee_en)
4704 		rtl_eee_enable(tp, true);
4705 
4706 	r8153_aldps_en(tp, true);
4707 	r8152b_enable_fc(tp);
4708 
4709 	set_bit(PHY_RESET, &tp->flags);
4710 }
4711 
4712 static void r8153_first_init(struct r8152 *tp)
4713 {
4714 	u32 ocp_data;
4715 
4716 	r8153_mac_clk_spd(tp, false);
4717 	rxdy_gated_en(tp, true);
4718 	r8153_teredo_off(tp);
4719 
4720 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4721 	ocp_data &= ~RCR_ACPT_ALL;
4722 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4723 
4724 	rtl8152_nic_reset(tp);
4725 	rtl_reset_bmu(tp);
4726 
4727 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4728 	ocp_data &= ~NOW_IS_OOB;
4729 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4730 
4731 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4732 	ocp_data &= ~MCU_BORW_EN;
4733 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4734 
4735 	wait_oob_link_list_ready(tp);
4736 
4737 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4738 	ocp_data |= RE_INIT_LL;
4739 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4740 
4741 	wait_oob_link_list_ready(tp);
4742 
4743 	rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
4744 
4745 	ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
4746 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
4747 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
4748 
4749 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
4750 	ocp_data |= TCR0_AUTO_FIFO;
4751 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
4752 
4753 	rtl8152_nic_reset(tp);
4754 
4755 	/* rx share fifo credit full threshold */
4756 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
4757 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
4758 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
4759 	/* TX share fifo free credit full threshold */
4760 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
4761 }
4762 
4763 static void r8153_enter_oob(struct r8152 *tp)
4764 {
4765 	u32 ocp_data;
4766 
4767 	r8153_mac_clk_spd(tp, true);
4768 
4769 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4770 	ocp_data &= ~NOW_IS_OOB;
4771 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4772 
4773 	rtl_disable(tp);
4774 	rtl_reset_bmu(tp);
4775 
4776 	wait_oob_link_list_ready(tp);
4777 
4778 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
4779 	ocp_data |= RE_INIT_LL;
4780 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
4781 
4782 	wait_oob_link_list_ready(tp);
4783 
4784 	ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
4785 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
4786 
4787 	switch (tp->version) {
4788 	case RTL_VER_03:
4789 	case RTL_VER_04:
4790 	case RTL_VER_05:
4791 	case RTL_VER_06:
4792 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
4793 		ocp_data &= ~TEREDO_WAKE_MASK;
4794 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
4795 		break;
4796 
4797 	case RTL_VER_08:
4798 	case RTL_VER_09:
4799 		/* Clear teredo wake event. bit[15:8] is the teredo wakeup
4800 		 * type. Set it to zero. bits[7:0] are the W1C bits about
4801 		 * the events. Set them to all 1 to clear them.
4802 		 */
4803 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
4804 		break;
4805 
4806 	default:
4807 		break;
4808 	}
4809 
4810 	rtl_rx_vlan_en(tp, true);
4811 
4812 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
4813 	ocp_data |= ALDPS_PROXY_MODE;
4814 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
4815 
4816 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
4817 	ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
4818 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
4819 
4820 	rxdy_gated_en(tp, false);
4821 
4822 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4823 	ocp_data |= RCR_APM | RCR_AM | RCR_AB;
4824 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4825 }
4826 
4827 static void rtl8153_disable(struct r8152 *tp)
4828 {
4829 	r8153_aldps_en(tp, false);
4830 	rtl_disable(tp);
4831 	rtl_reset_bmu(tp);
4832 	r8153_aldps_en(tp, true);
4833 }
4834 
4835 static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
4836 			     u32 advertising)
4837 {
4838 	u16 bmcr;
4839 	int ret = 0;
4840 
4841 	if (autoneg == AUTONEG_DISABLE) {
4842 		if (duplex != DUPLEX_HALF && duplex != DUPLEX_FULL)
4843 			return -EINVAL;
4844 
4845 		switch (speed) {
4846 		case SPEED_10:
4847 			bmcr = BMCR_SPEED10;
4848 			if (duplex == DUPLEX_FULL) {
4849 				bmcr |= BMCR_FULLDPLX;
4850 				tp->ups_info.speed_duplex = FORCE_10M_FULL;
4851 			} else {
4852 				tp->ups_info.speed_duplex = FORCE_10M_HALF;
4853 			}
4854 			break;
4855 		case SPEED_100:
4856 			bmcr = BMCR_SPEED100;
4857 			if (duplex == DUPLEX_FULL) {
4858 				bmcr |= BMCR_FULLDPLX;
4859 				tp->ups_info.speed_duplex = FORCE_100M_FULL;
4860 			} else {
4861 				tp->ups_info.speed_duplex = FORCE_100M_HALF;
4862 			}
4863 			break;
4864 		case SPEED_1000:
4865 			if (tp->mii.supports_gmii) {
4866 				bmcr = BMCR_SPEED1000 | BMCR_FULLDPLX;
4867 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
4868 				break;
4869 			}
4870 			/* fall through */
4871 		default:
4872 			ret = -EINVAL;
4873 			goto out;
4874 		}
4875 
4876 		if (duplex == DUPLEX_FULL)
4877 			tp->mii.full_duplex = 1;
4878 		else
4879 			tp->mii.full_duplex = 0;
4880 
4881 		tp->mii.force_media = 1;
4882 	} else {
4883 		u16 anar, tmp1;
4884 		u32 support;
4885 
4886 		support = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
4887 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
4888 
4889 		if (tp->mii.supports_gmii)
4890 			support |= RTL_ADVERTISED_1000_FULL;
4891 
4892 		if (!(advertising & support))
4893 			return -EINVAL;
4894 
4895 		anar = r8152_mdio_read(tp, MII_ADVERTISE);
4896 		tmp1 = anar & ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
4897 				ADVERTISE_100HALF | ADVERTISE_100FULL);
4898 		if (advertising & RTL_ADVERTISED_10_HALF) {
4899 			tmp1 |= ADVERTISE_10HALF;
4900 			tp->ups_info.speed_duplex = NWAY_10M_HALF;
4901 		}
4902 		if (advertising & RTL_ADVERTISED_10_FULL) {
4903 			tmp1 |= ADVERTISE_10FULL;
4904 			tp->ups_info.speed_duplex = NWAY_10M_FULL;
4905 		}
4906 
4907 		if (advertising & RTL_ADVERTISED_100_HALF) {
4908 			tmp1 |= ADVERTISE_100HALF;
4909 			tp->ups_info.speed_duplex = NWAY_100M_HALF;
4910 		}
4911 		if (advertising & RTL_ADVERTISED_100_FULL) {
4912 			tmp1 |= ADVERTISE_100FULL;
4913 			tp->ups_info.speed_duplex = NWAY_100M_FULL;
4914 		}
4915 
4916 		if (anar != tmp1) {
4917 			r8152_mdio_write(tp, MII_ADVERTISE, tmp1);
4918 			tp->mii.advertising = tmp1;
4919 		}
4920 
4921 		if (tp->mii.supports_gmii) {
4922 			u16 gbcr;
4923 
4924 			gbcr = r8152_mdio_read(tp, MII_CTRL1000);
4925 			tmp1 = gbcr & ~(ADVERTISE_1000FULL |
4926 					ADVERTISE_1000HALF);
4927 
4928 			if (advertising & RTL_ADVERTISED_1000_FULL) {
4929 				tmp1 |= ADVERTISE_1000FULL;
4930 				tp->ups_info.speed_duplex = NWAY_1000M_FULL;
4931 			}
4932 
4933 			if (gbcr != tmp1)
4934 				r8152_mdio_write(tp, MII_CTRL1000, tmp1);
4935 		}
4936 
4937 		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
4938 
4939 		tp->mii.force_media = 0;
4940 	}
4941 
4942 	if (test_and_clear_bit(PHY_RESET, &tp->flags))
4943 		bmcr |= BMCR_RESET;
4944 
4945 	r8152_mdio_write(tp, MII_BMCR, bmcr);
4946 
4947 	if (bmcr & BMCR_RESET) {
4948 		int i;
4949 
4950 		for (i = 0; i < 50; i++) {
4951 			msleep(20);
4952 			if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
4953 				break;
4954 		}
4955 	}
4956 
4957 out:
4958 	return ret;
4959 }
4960 
4961 static void rtl8152_up(struct r8152 *tp)
4962 {
4963 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
4964 		return;
4965 
4966 	r8152_aldps_en(tp, false);
4967 	r8152b_exit_oob(tp);
4968 	r8152_aldps_en(tp, true);
4969 }
4970 
4971 static void rtl8152_down(struct r8152 *tp)
4972 {
4973 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
4974 		rtl_drop_queued_tx(tp);
4975 		return;
4976 	}
4977 
4978 	r8152_power_cut_en(tp, false);
4979 	r8152_aldps_en(tp, false);
4980 	r8152b_enter_oob(tp);
4981 	r8152_aldps_en(tp, true);
4982 }
4983 
4984 static void rtl8153_up(struct r8152 *tp)
4985 {
4986 	u32 ocp_data;
4987 
4988 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
4989 		return;
4990 
4991 	r8153_u1u2en(tp, false);
4992 	r8153_u2p3en(tp, false);
4993 	r8153_aldps_en(tp, false);
4994 	r8153_first_init(tp);
4995 
4996 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
4997 	ocp_data |= LANWAKE_CLR_EN;
4998 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
4999 
5000 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
5001 	ocp_data &= ~LANWAKE_PIN;
5002 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
5003 
5004 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1);
5005 	ocp_data &= ~DELAY_PHY_PWR_CHG;
5006 	ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1, ocp_data);
5007 
5008 	r8153_aldps_en(tp, true);
5009 
5010 	switch (tp->version) {
5011 	case RTL_VER_03:
5012 	case RTL_VER_04:
5013 		break;
5014 	case RTL_VER_05:
5015 	case RTL_VER_06:
5016 	default:
5017 		r8153_u2p3en(tp, true);
5018 		break;
5019 	}
5020 
5021 	r8153_u1u2en(tp, true);
5022 }
5023 
5024 static void rtl8153_down(struct r8152 *tp)
5025 {
5026 	u32 ocp_data;
5027 
5028 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
5029 		rtl_drop_queued_tx(tp);
5030 		return;
5031 	}
5032 
5033 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
5034 	ocp_data &= ~LANWAKE_CLR_EN;
5035 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
5036 
5037 	r8153_u1u2en(tp, false);
5038 	r8153_u2p3en(tp, false);
5039 	r8153_power_cut_en(tp, false);
5040 	r8153_aldps_en(tp, false);
5041 	r8153_enter_oob(tp);
5042 	r8153_aldps_en(tp, true);
5043 }
5044 
5045 static void rtl8153b_up(struct r8152 *tp)
5046 {
5047 	u32 ocp_data;
5048 
5049 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5050 		return;
5051 
5052 	r8153b_u1u2en(tp, false);
5053 	r8153_u2p3en(tp, false);
5054 	r8153_aldps_en(tp, false);
5055 
5056 	r8153_first_init(tp);
5057 	ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
5058 
5059 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5060 	ocp_data &= ~PLA_MCU_SPDWN_EN;
5061 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5062 
5063 	r8153_aldps_en(tp, true);
5064 
5065 	if (tp->udev->speed != USB_SPEED_HIGH)
5066 		r8153b_u1u2en(tp, true);
5067 }
5068 
5069 static void rtl8153b_down(struct r8152 *tp)
5070 {
5071 	u32 ocp_data;
5072 
5073 	if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
5074 		rtl_drop_queued_tx(tp);
5075 		return;
5076 	}
5077 
5078 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5079 	ocp_data |= PLA_MCU_SPDWN_EN;
5080 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5081 
5082 	r8153b_u1u2en(tp, false);
5083 	r8153_u2p3en(tp, false);
5084 	r8153b_power_cut_en(tp, false);
5085 	r8153_aldps_en(tp, false);
5086 	r8153_enter_oob(tp);
5087 	r8153_aldps_en(tp, true);
5088 }
5089 
5090 static bool rtl8152_in_nway(struct r8152 *tp)
5091 {
5092 	u16 nway_state;
5093 
5094 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
5095 	tp->ocp_base = 0x2000;
5096 	ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c);		/* phy state */
5097 	nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
5098 
5099 	/* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
5100 	if (nway_state & 0xc000)
5101 		return false;
5102 	else
5103 		return true;
5104 }
5105 
5106 static bool rtl8153_in_nway(struct r8152 *tp)
5107 {
5108 	u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
5109 
5110 	if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
5111 		return false;
5112 	else
5113 		return true;
5114 }
5115 
5116 static void set_carrier(struct r8152 *tp)
5117 {
5118 	struct net_device *netdev = tp->netdev;
5119 	struct napi_struct *napi = &tp->napi;
5120 	u8 speed;
5121 
5122 	speed = rtl8152_get_speed(tp);
5123 
5124 	if (speed & LINK_STATUS) {
5125 		if (!netif_carrier_ok(netdev)) {
5126 			tp->rtl_ops.enable(tp);
5127 			netif_stop_queue(netdev);
5128 			napi_disable(napi);
5129 			netif_carrier_on(netdev);
5130 			rtl_start_rx(tp);
5131 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
5132 			_rtl8152_set_rx_mode(netdev);
5133 			napi_enable(&tp->napi);
5134 			netif_wake_queue(netdev);
5135 			netif_info(tp, link, netdev, "carrier on\n");
5136 		} else if (netif_queue_stopped(netdev) &&
5137 			   skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
5138 			netif_wake_queue(netdev);
5139 		}
5140 	} else {
5141 		if (netif_carrier_ok(netdev)) {
5142 			netif_carrier_off(netdev);
5143 			tasklet_disable(&tp->tx_tl);
5144 			napi_disable(napi);
5145 			tp->rtl_ops.disable(tp);
5146 			napi_enable(napi);
5147 			tasklet_enable(&tp->tx_tl);
5148 			netif_info(tp, link, netdev, "carrier off\n");
5149 		}
5150 	}
5151 }
5152 
5153 static void rtl_work_func_t(struct work_struct *work)
5154 {
5155 	struct r8152 *tp = container_of(work, struct r8152, schedule.work);
5156 
5157 	/* If the device is unplugged or !netif_running(), the workqueue
5158 	 * doesn't need to wake the device, and could return directly.
5159 	 */
5160 	if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
5161 		return;
5162 
5163 	if (usb_autopm_get_interface(tp->intf) < 0)
5164 		return;
5165 
5166 	if (!test_bit(WORK_ENABLE, &tp->flags))
5167 		goto out1;
5168 
5169 	if (!mutex_trylock(&tp->control)) {
5170 		schedule_delayed_work(&tp->schedule, 0);
5171 		goto out1;
5172 	}
5173 
5174 	if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
5175 		set_carrier(tp);
5176 
5177 	if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
5178 		_rtl8152_set_rx_mode(tp->netdev);
5179 
5180 	/* don't schedule tasket before linking */
5181 	if (test_and_clear_bit(SCHEDULE_TASKLET, &tp->flags) &&
5182 	    netif_carrier_ok(tp->netdev))
5183 		tasklet_schedule(&tp->tx_tl);
5184 
5185 	mutex_unlock(&tp->control);
5186 
5187 out1:
5188 	usb_autopm_put_interface(tp->intf);
5189 }
5190 
5191 static void rtl_hw_phy_work_func_t(struct work_struct *work)
5192 {
5193 	struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
5194 
5195 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5196 		return;
5197 
5198 	if (usb_autopm_get_interface(tp->intf) < 0)
5199 		return;
5200 
5201 	mutex_lock(&tp->control);
5202 
5203 	if (rtl8152_request_firmware(tp) == -ENODEV && tp->rtl_fw.retry) {
5204 		tp->rtl_fw.retry = false;
5205 		tp->rtl_fw.fw = NULL;
5206 
5207 		/* Delay execution in case request_firmware() is not ready yet.
5208 		 */
5209 		queue_delayed_work(system_long_wq, &tp->hw_phy_work, HZ * 10);
5210 		goto ignore_once;
5211 	}
5212 
5213 	tp->rtl_ops.hw_phy_cfg(tp);
5214 
5215 	rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex,
5216 			  tp->advertising);
5217 
5218 ignore_once:
5219 	mutex_unlock(&tp->control);
5220 
5221 	usb_autopm_put_interface(tp->intf);
5222 }
5223 
5224 #ifdef CONFIG_PM_SLEEP
5225 static int rtl_notifier(struct notifier_block *nb, unsigned long action,
5226 			void *data)
5227 {
5228 	struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
5229 
5230 	switch (action) {
5231 	case PM_HIBERNATION_PREPARE:
5232 	case PM_SUSPEND_PREPARE:
5233 		usb_autopm_get_interface(tp->intf);
5234 		break;
5235 
5236 	case PM_POST_HIBERNATION:
5237 	case PM_POST_SUSPEND:
5238 		usb_autopm_put_interface(tp->intf);
5239 		break;
5240 
5241 	case PM_POST_RESTORE:
5242 	case PM_RESTORE_PREPARE:
5243 	default:
5244 		break;
5245 	}
5246 
5247 	return NOTIFY_DONE;
5248 }
5249 #endif
5250 
5251 static int rtl8152_open(struct net_device *netdev)
5252 {
5253 	struct r8152 *tp = netdev_priv(netdev);
5254 	int res = 0;
5255 
5256 	if (work_busy(&tp->hw_phy_work.work) & WORK_BUSY_PENDING) {
5257 		cancel_delayed_work_sync(&tp->hw_phy_work);
5258 		rtl_hw_phy_work_func_t(&tp->hw_phy_work.work);
5259 	}
5260 
5261 	res = alloc_all_mem(tp);
5262 	if (res)
5263 		goto out;
5264 
5265 	res = usb_autopm_get_interface(tp->intf);
5266 	if (res < 0)
5267 		goto out_free;
5268 
5269 	mutex_lock(&tp->control);
5270 
5271 	tp->rtl_ops.up(tp);
5272 
5273 	netif_carrier_off(netdev);
5274 	netif_start_queue(netdev);
5275 	set_bit(WORK_ENABLE, &tp->flags);
5276 
5277 	res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
5278 	if (res) {
5279 		if (res == -ENODEV)
5280 			netif_device_detach(tp->netdev);
5281 		netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
5282 			   res);
5283 		goto out_unlock;
5284 	}
5285 	napi_enable(&tp->napi);
5286 	tasklet_enable(&tp->tx_tl);
5287 
5288 	mutex_unlock(&tp->control);
5289 
5290 	usb_autopm_put_interface(tp->intf);
5291 #ifdef CONFIG_PM_SLEEP
5292 	tp->pm_notifier.notifier_call = rtl_notifier;
5293 	register_pm_notifier(&tp->pm_notifier);
5294 #endif
5295 	return 0;
5296 
5297 out_unlock:
5298 	mutex_unlock(&tp->control);
5299 	usb_autopm_put_interface(tp->intf);
5300 out_free:
5301 	free_all_mem(tp);
5302 out:
5303 	return res;
5304 }
5305 
5306 static int rtl8152_close(struct net_device *netdev)
5307 {
5308 	struct r8152 *tp = netdev_priv(netdev);
5309 	int res = 0;
5310 
5311 #ifdef CONFIG_PM_SLEEP
5312 	unregister_pm_notifier(&tp->pm_notifier);
5313 #endif
5314 	tasklet_disable(&tp->tx_tl);
5315 	clear_bit(WORK_ENABLE, &tp->flags);
5316 	usb_kill_urb(tp->intr_urb);
5317 	cancel_delayed_work_sync(&tp->schedule);
5318 	napi_disable(&tp->napi);
5319 	netif_stop_queue(netdev);
5320 
5321 	res = usb_autopm_get_interface(tp->intf);
5322 	if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
5323 		rtl_drop_queued_tx(tp);
5324 		rtl_stop_rx(tp);
5325 	} else {
5326 		mutex_lock(&tp->control);
5327 
5328 		tp->rtl_ops.down(tp);
5329 
5330 		mutex_unlock(&tp->control);
5331 
5332 		usb_autopm_put_interface(tp->intf);
5333 	}
5334 
5335 	free_all_mem(tp);
5336 
5337 	return res;
5338 }
5339 
5340 static void rtl_tally_reset(struct r8152 *tp)
5341 {
5342 	u32 ocp_data;
5343 
5344 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
5345 	ocp_data |= TALLY_RESET;
5346 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
5347 }
5348 
5349 static void r8152b_init(struct r8152 *tp)
5350 {
5351 	u32 ocp_data;
5352 	u16 data;
5353 
5354 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5355 		return;
5356 
5357 	data = r8152_mdio_read(tp, MII_BMCR);
5358 	if (data & BMCR_PDOWN) {
5359 		data &= ~BMCR_PDOWN;
5360 		r8152_mdio_write(tp, MII_BMCR, data);
5361 	}
5362 
5363 	r8152_aldps_en(tp, false);
5364 
5365 	if (tp->version == RTL_VER_01) {
5366 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
5367 		ocp_data &= ~LED_MODE_MASK;
5368 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
5369 	}
5370 
5371 	r8152_power_cut_en(tp, false);
5372 
5373 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5374 	ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
5375 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5376 	ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
5377 	ocp_data &= ~MCU_CLK_RATIO_MASK;
5378 	ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
5379 	ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
5380 	ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
5381 		   SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
5382 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
5383 
5384 	rtl_tally_reset(tp);
5385 
5386 	/* enable rx aggregation */
5387 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5388 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5389 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5390 }
5391 
5392 static void r8153_init(struct r8152 *tp)
5393 {
5394 	u32 ocp_data;
5395 	u16 data;
5396 	int i;
5397 
5398 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5399 		return;
5400 
5401 	r8153_u1u2en(tp, false);
5402 
5403 	for (i = 0; i < 500; i++) {
5404 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
5405 		    AUTOLOAD_DONE)
5406 			break;
5407 
5408 		msleep(20);
5409 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
5410 			break;
5411 	}
5412 
5413 	data = r8153_phy_status(tp, 0);
5414 
5415 	if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
5416 	    tp->version == RTL_VER_05)
5417 		ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
5418 
5419 	data = r8152_mdio_read(tp, MII_BMCR);
5420 	if (data & BMCR_PDOWN) {
5421 		data &= ~BMCR_PDOWN;
5422 		r8152_mdio_write(tp, MII_BMCR, data);
5423 	}
5424 
5425 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
5426 
5427 	r8153_u2p3en(tp, false);
5428 
5429 	if (tp->version == RTL_VER_04) {
5430 		ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
5431 		ocp_data &= ~pwd_dn_scale_mask;
5432 		ocp_data |= pwd_dn_scale(96);
5433 		ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
5434 
5435 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5436 		ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5437 		ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5438 	} else if (tp->version == RTL_VER_05) {
5439 		ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
5440 		ocp_data &= ~ECM_ALDPS;
5441 		ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
5442 
5443 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
5444 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
5445 			ocp_data &= ~DYNAMIC_BURST;
5446 		else
5447 			ocp_data |= DYNAMIC_BURST;
5448 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
5449 	} else if (tp->version == RTL_VER_06) {
5450 		ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
5451 		if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
5452 			ocp_data &= ~DYNAMIC_BURST;
5453 		else
5454 			ocp_data |= DYNAMIC_BURST;
5455 		ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
5456 
5457 		r8153_queue_wake(tp, false);
5458 
5459 		ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
5460 		if (rtl8152_get_speed(tp) & LINK_STATUS)
5461 			ocp_data |= CUR_LINK_OK;
5462 		else
5463 			ocp_data &= ~CUR_LINK_OK;
5464 		ocp_data |= POLL_LINK_CHG;
5465 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
5466 	}
5467 
5468 	ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
5469 	ocp_data |= EP4_FULL_FC;
5470 	ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
5471 
5472 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
5473 	ocp_data &= ~TIMER11_EN;
5474 	ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
5475 
5476 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
5477 	ocp_data &= ~LED_MODE_MASK;
5478 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
5479 
5480 	ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
5481 	if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
5482 		ocp_data |= LPM_TIMER_500MS;
5483 	else
5484 		ocp_data |= LPM_TIMER_500US;
5485 	ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
5486 
5487 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
5488 	ocp_data &= ~SEN_VAL_MASK;
5489 	ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
5490 	ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
5491 
5492 	ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
5493 
5494 	r8153_power_cut_en(tp, false);
5495 	rtl_runtime_suspend_enable(tp, false);
5496 	r8153_u1u2en(tp, true);
5497 	r8153_mac_clk_spd(tp, false);
5498 	usb_enable_lpm(tp->udev);
5499 
5500 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
5501 	ocp_data |= LANWAKE_CLR_EN;
5502 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
5503 
5504 	ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
5505 	ocp_data &= ~LANWAKE_PIN;
5506 	ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
5507 
5508 	/* rx aggregation */
5509 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5510 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5511 	if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
5512 		ocp_data |= RX_AGG_DISABLE;
5513 
5514 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5515 
5516 	rtl_tally_reset(tp);
5517 
5518 	switch (tp->udev->speed) {
5519 	case USB_SPEED_SUPER:
5520 	case USB_SPEED_SUPER_PLUS:
5521 		tp->coalesce = COALESCE_SUPER;
5522 		break;
5523 	case USB_SPEED_HIGH:
5524 		tp->coalesce = COALESCE_HIGH;
5525 		break;
5526 	default:
5527 		tp->coalesce = COALESCE_SLOW;
5528 		break;
5529 	}
5530 }
5531 
5532 static void r8153b_init(struct r8152 *tp)
5533 {
5534 	u32 ocp_data;
5535 	u16 data;
5536 	int i;
5537 
5538 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
5539 		return;
5540 
5541 	r8153b_u1u2en(tp, false);
5542 
5543 	for (i = 0; i < 500; i++) {
5544 		if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
5545 		    AUTOLOAD_DONE)
5546 			break;
5547 
5548 		msleep(20);
5549 		if (test_bit(RTL8152_UNPLUG, &tp->flags))
5550 			break;
5551 	}
5552 
5553 	data = r8153_phy_status(tp, 0);
5554 
5555 	data = r8152_mdio_read(tp, MII_BMCR);
5556 	if (data & BMCR_PDOWN) {
5557 		data &= ~BMCR_PDOWN;
5558 		r8152_mdio_write(tp, MII_BMCR, data);
5559 	}
5560 
5561 	data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
5562 
5563 	r8153_u2p3en(tp, false);
5564 
5565 	/* MSC timer = 0xfff * 8ms = 32760 ms */
5566 	ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
5567 
5568 	/* U1/U2/L1 idle timer. 500 us */
5569 	ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
5570 
5571 	r8153b_power_cut_en(tp, false);
5572 	r8153b_ups_en(tp, false);
5573 	r8153_queue_wake(tp, false);
5574 	rtl_runtime_suspend_enable(tp, false);
5575 
5576 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
5577 	if (rtl8152_get_speed(tp) & LINK_STATUS)
5578 		ocp_data |= CUR_LINK_OK;
5579 	else
5580 		ocp_data &= ~CUR_LINK_OK;
5581 	ocp_data |= POLL_LINK_CHG;
5582 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
5583 
5584 	if (tp->udev->speed != USB_SPEED_HIGH)
5585 		r8153b_u1u2en(tp, true);
5586 	usb_enable_lpm(tp->udev);
5587 
5588 	/* MAC clock speed down */
5589 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
5590 	ocp_data |= MAC_CLK_SPDWN_EN;
5591 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
5592 
5593 	ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
5594 	ocp_data &= ~PLA_MCU_SPDWN_EN;
5595 	ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
5596 
5597 	if (tp->version == RTL_VER_09) {
5598 		/* Disable Test IO for 32QFN */
5599 		if (ocp_read_byte(tp, MCU_TYPE_PLA, 0xdc00) & BIT(5)) {
5600 			ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5601 			ocp_data |= TEST_IO_OFF;
5602 			ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5603 		}
5604 	}
5605 
5606 	set_bit(GREEN_ETHERNET, &tp->flags);
5607 
5608 	/* rx aggregation */
5609 	ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
5610 	ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
5611 	ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
5612 
5613 	rtl_tally_reset(tp);
5614 
5615 	tp->coalesce = 15000;	/* 15 us */
5616 }
5617 
5618 static int rtl8152_pre_reset(struct usb_interface *intf)
5619 {
5620 	struct r8152 *tp = usb_get_intfdata(intf);
5621 	struct net_device *netdev;
5622 
5623 	if (!tp)
5624 		return 0;
5625 
5626 	netdev = tp->netdev;
5627 	if (!netif_running(netdev))
5628 		return 0;
5629 
5630 	netif_stop_queue(netdev);
5631 	tasklet_disable(&tp->tx_tl);
5632 	clear_bit(WORK_ENABLE, &tp->flags);
5633 	usb_kill_urb(tp->intr_urb);
5634 	cancel_delayed_work_sync(&tp->schedule);
5635 	napi_disable(&tp->napi);
5636 	if (netif_carrier_ok(netdev)) {
5637 		mutex_lock(&tp->control);
5638 		tp->rtl_ops.disable(tp);
5639 		mutex_unlock(&tp->control);
5640 	}
5641 
5642 	return 0;
5643 }
5644 
5645 static int rtl8152_post_reset(struct usb_interface *intf)
5646 {
5647 	struct r8152 *tp = usb_get_intfdata(intf);
5648 	struct net_device *netdev;
5649 	struct sockaddr sa;
5650 
5651 	if (!tp)
5652 		return 0;
5653 
5654 	/* reset the MAC adddress in case of policy change */
5655 	if (determine_ethernet_addr(tp, &sa) >= 0) {
5656 		rtnl_lock();
5657 		dev_set_mac_address (tp->netdev, &sa, NULL);
5658 		rtnl_unlock();
5659 	}
5660 
5661 	netdev = tp->netdev;
5662 	if (!netif_running(netdev))
5663 		return 0;
5664 
5665 	set_bit(WORK_ENABLE, &tp->flags);
5666 	if (netif_carrier_ok(netdev)) {
5667 		mutex_lock(&tp->control);
5668 		tp->rtl_ops.enable(tp);
5669 		rtl_start_rx(tp);
5670 		_rtl8152_set_rx_mode(netdev);
5671 		mutex_unlock(&tp->control);
5672 	}
5673 
5674 	napi_enable(&tp->napi);
5675 	tasklet_enable(&tp->tx_tl);
5676 	netif_wake_queue(netdev);
5677 	usb_submit_urb(tp->intr_urb, GFP_KERNEL);
5678 
5679 	if (!list_empty(&tp->rx_done))
5680 		napi_schedule(&tp->napi);
5681 
5682 	return 0;
5683 }
5684 
5685 static bool delay_autosuspend(struct r8152 *tp)
5686 {
5687 	bool sw_linking = !!netif_carrier_ok(tp->netdev);
5688 	bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
5689 
5690 	/* This means a linking change occurs and the driver doesn't detect it,
5691 	 * yet. If the driver has disabled tx/rx and hw is linking on, the
5692 	 * device wouldn't wake up by receiving any packet.
5693 	 */
5694 	if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
5695 		return true;
5696 
5697 	/* If the linking down is occurred by nway, the device may miss the
5698 	 * linking change event. And it wouldn't wake when linking on.
5699 	 */
5700 	if (!sw_linking && tp->rtl_ops.in_nway(tp))
5701 		return true;
5702 	else if (!skb_queue_empty(&tp->tx_queue))
5703 		return true;
5704 	else
5705 		return false;
5706 }
5707 
5708 static int rtl8152_runtime_resume(struct r8152 *tp)
5709 {
5710 	struct net_device *netdev = tp->netdev;
5711 
5712 	if (netif_running(netdev) && netdev->flags & IFF_UP) {
5713 		struct napi_struct *napi = &tp->napi;
5714 
5715 		tp->rtl_ops.autosuspend_en(tp, false);
5716 		napi_disable(napi);
5717 		set_bit(WORK_ENABLE, &tp->flags);
5718 
5719 		if (netif_carrier_ok(netdev)) {
5720 			if (rtl8152_get_speed(tp) & LINK_STATUS) {
5721 				rtl_start_rx(tp);
5722 			} else {
5723 				netif_carrier_off(netdev);
5724 				tp->rtl_ops.disable(tp);
5725 				netif_info(tp, link, netdev, "linking down\n");
5726 			}
5727 		}
5728 
5729 		napi_enable(napi);
5730 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5731 		smp_mb__after_atomic();
5732 
5733 		if (!list_empty(&tp->rx_done))
5734 			napi_schedule(&tp->napi);
5735 
5736 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
5737 	} else {
5738 		if (netdev->flags & IFF_UP)
5739 			tp->rtl_ops.autosuspend_en(tp, false);
5740 
5741 		clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5742 	}
5743 
5744 	return 0;
5745 }
5746 
5747 static int rtl8152_system_resume(struct r8152 *tp)
5748 {
5749 	struct net_device *netdev = tp->netdev;
5750 
5751 	netif_device_attach(netdev);
5752 
5753 	if (netif_running(netdev) && (netdev->flags & IFF_UP)) {
5754 		tp->rtl_ops.up(tp);
5755 		netif_carrier_off(netdev);
5756 		set_bit(WORK_ENABLE, &tp->flags);
5757 		usb_submit_urb(tp->intr_urb, GFP_NOIO);
5758 	}
5759 
5760 	return 0;
5761 }
5762 
5763 static int rtl8152_runtime_suspend(struct r8152 *tp)
5764 {
5765 	struct net_device *netdev = tp->netdev;
5766 	int ret = 0;
5767 
5768 	set_bit(SELECTIVE_SUSPEND, &tp->flags);
5769 	smp_mb__after_atomic();
5770 
5771 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
5772 		u32 rcr = 0;
5773 
5774 		if (netif_carrier_ok(netdev)) {
5775 			u32 ocp_data;
5776 
5777 			rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5778 			ocp_data = rcr & ~RCR_ACPT_ALL;
5779 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5780 			rxdy_gated_en(tp, true);
5781 			ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
5782 						 PLA_OOB_CTRL);
5783 			if (!(ocp_data & RXFIFO_EMPTY)) {
5784 				rxdy_gated_en(tp, false);
5785 				ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
5786 				clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5787 				smp_mb__after_atomic();
5788 				ret = -EBUSY;
5789 				goto out1;
5790 			}
5791 		}
5792 
5793 		clear_bit(WORK_ENABLE, &tp->flags);
5794 		usb_kill_urb(tp->intr_urb);
5795 
5796 		tp->rtl_ops.autosuspend_en(tp, true);
5797 
5798 		if (netif_carrier_ok(netdev)) {
5799 			struct napi_struct *napi = &tp->napi;
5800 
5801 			napi_disable(napi);
5802 			rtl_stop_rx(tp);
5803 			rxdy_gated_en(tp, false);
5804 			ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
5805 			napi_enable(napi);
5806 		}
5807 
5808 		if (delay_autosuspend(tp)) {
5809 			rtl8152_runtime_resume(tp);
5810 			ret = -EBUSY;
5811 		}
5812 	}
5813 
5814 out1:
5815 	return ret;
5816 }
5817 
5818 static int rtl8152_system_suspend(struct r8152 *tp)
5819 {
5820 	struct net_device *netdev = tp->netdev;
5821 
5822 	netif_device_detach(netdev);
5823 
5824 	if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
5825 		struct napi_struct *napi = &tp->napi;
5826 
5827 		clear_bit(WORK_ENABLE, &tp->flags);
5828 		usb_kill_urb(tp->intr_urb);
5829 		tasklet_disable(&tp->tx_tl);
5830 		napi_disable(napi);
5831 		cancel_delayed_work_sync(&tp->schedule);
5832 		tp->rtl_ops.down(tp);
5833 		napi_enable(napi);
5834 		tasklet_enable(&tp->tx_tl);
5835 	}
5836 
5837 	return 0;
5838 }
5839 
5840 static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
5841 {
5842 	struct r8152 *tp = usb_get_intfdata(intf);
5843 	int ret;
5844 
5845 	mutex_lock(&tp->control);
5846 
5847 	if (PMSG_IS_AUTO(message))
5848 		ret = rtl8152_runtime_suspend(tp);
5849 	else
5850 		ret = rtl8152_system_suspend(tp);
5851 
5852 	mutex_unlock(&tp->control);
5853 
5854 	return ret;
5855 }
5856 
5857 static int rtl8152_resume(struct usb_interface *intf)
5858 {
5859 	struct r8152 *tp = usb_get_intfdata(intf);
5860 	int ret;
5861 
5862 	mutex_lock(&tp->control);
5863 
5864 	if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
5865 		ret = rtl8152_runtime_resume(tp);
5866 	else
5867 		ret = rtl8152_system_resume(tp);
5868 
5869 	mutex_unlock(&tp->control);
5870 
5871 	return ret;
5872 }
5873 
5874 static int rtl8152_reset_resume(struct usb_interface *intf)
5875 {
5876 	struct r8152 *tp = usb_get_intfdata(intf);
5877 
5878 	clear_bit(SELECTIVE_SUSPEND, &tp->flags);
5879 	tp->rtl_ops.init(tp);
5880 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
5881 	set_ethernet_addr(tp);
5882 	return rtl8152_resume(intf);
5883 }
5884 
5885 static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5886 {
5887 	struct r8152 *tp = netdev_priv(dev);
5888 
5889 	if (usb_autopm_get_interface(tp->intf) < 0)
5890 		return;
5891 
5892 	if (!rtl_can_wakeup(tp)) {
5893 		wol->supported = 0;
5894 		wol->wolopts = 0;
5895 	} else {
5896 		mutex_lock(&tp->control);
5897 		wol->supported = WAKE_ANY;
5898 		wol->wolopts = __rtl_get_wol(tp);
5899 		mutex_unlock(&tp->control);
5900 	}
5901 
5902 	usb_autopm_put_interface(tp->intf);
5903 }
5904 
5905 static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
5906 {
5907 	struct r8152 *tp = netdev_priv(dev);
5908 	int ret;
5909 
5910 	if (!rtl_can_wakeup(tp))
5911 		return -EOPNOTSUPP;
5912 
5913 	if (wol->wolopts & ~WAKE_ANY)
5914 		return -EINVAL;
5915 
5916 	ret = usb_autopm_get_interface(tp->intf);
5917 	if (ret < 0)
5918 		goto out_set_wol;
5919 
5920 	mutex_lock(&tp->control);
5921 
5922 	__rtl_set_wol(tp, wol->wolopts);
5923 	tp->saved_wolopts = wol->wolopts & WAKE_ANY;
5924 
5925 	mutex_unlock(&tp->control);
5926 
5927 	usb_autopm_put_interface(tp->intf);
5928 
5929 out_set_wol:
5930 	return ret;
5931 }
5932 
5933 static u32 rtl8152_get_msglevel(struct net_device *dev)
5934 {
5935 	struct r8152 *tp = netdev_priv(dev);
5936 
5937 	return tp->msg_enable;
5938 }
5939 
5940 static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
5941 {
5942 	struct r8152 *tp = netdev_priv(dev);
5943 
5944 	tp->msg_enable = value;
5945 }
5946 
5947 static void rtl8152_get_drvinfo(struct net_device *netdev,
5948 				struct ethtool_drvinfo *info)
5949 {
5950 	struct r8152 *tp = netdev_priv(netdev);
5951 
5952 	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
5953 	strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
5954 	usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
5955 	if (!IS_ERR_OR_NULL(tp->rtl_fw.fw))
5956 		strlcpy(info->fw_version, tp->rtl_fw.version,
5957 			sizeof(info->fw_version));
5958 }
5959 
5960 static
5961 int rtl8152_get_link_ksettings(struct net_device *netdev,
5962 			       struct ethtool_link_ksettings *cmd)
5963 {
5964 	struct r8152 *tp = netdev_priv(netdev);
5965 	int ret;
5966 
5967 	if (!tp->mii.mdio_read)
5968 		return -EOPNOTSUPP;
5969 
5970 	ret = usb_autopm_get_interface(tp->intf);
5971 	if (ret < 0)
5972 		goto out;
5973 
5974 	mutex_lock(&tp->control);
5975 
5976 	mii_ethtool_get_link_ksettings(&tp->mii, cmd);
5977 
5978 	mutex_unlock(&tp->control);
5979 
5980 	usb_autopm_put_interface(tp->intf);
5981 
5982 out:
5983 	return ret;
5984 }
5985 
5986 static int rtl8152_set_link_ksettings(struct net_device *dev,
5987 				      const struct ethtool_link_ksettings *cmd)
5988 {
5989 	struct r8152 *tp = netdev_priv(dev);
5990 	u32 advertising = 0;
5991 	int ret;
5992 
5993 	ret = usb_autopm_get_interface(tp->intf);
5994 	if (ret < 0)
5995 		goto out;
5996 
5997 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
5998 		     cmd->link_modes.advertising))
5999 		advertising |= RTL_ADVERTISED_10_HALF;
6000 
6001 	if (test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
6002 		     cmd->link_modes.advertising))
6003 		advertising |= RTL_ADVERTISED_10_FULL;
6004 
6005 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
6006 		     cmd->link_modes.advertising))
6007 		advertising |= RTL_ADVERTISED_100_HALF;
6008 
6009 	if (test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
6010 		     cmd->link_modes.advertising))
6011 		advertising |= RTL_ADVERTISED_100_FULL;
6012 
6013 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
6014 		     cmd->link_modes.advertising))
6015 		advertising |= RTL_ADVERTISED_1000_HALF;
6016 
6017 	if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
6018 		     cmd->link_modes.advertising))
6019 		advertising |= RTL_ADVERTISED_1000_FULL;
6020 
6021 	mutex_lock(&tp->control);
6022 
6023 	ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
6024 				cmd->base.duplex, advertising);
6025 	if (!ret) {
6026 		tp->autoneg = cmd->base.autoneg;
6027 		tp->speed = cmd->base.speed;
6028 		tp->duplex = cmd->base.duplex;
6029 		tp->advertising = advertising;
6030 	}
6031 
6032 	mutex_unlock(&tp->control);
6033 
6034 	usb_autopm_put_interface(tp->intf);
6035 
6036 out:
6037 	return ret;
6038 }
6039 
6040 static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
6041 	"tx_packets",
6042 	"rx_packets",
6043 	"tx_errors",
6044 	"rx_errors",
6045 	"rx_missed",
6046 	"align_errors",
6047 	"tx_single_collisions",
6048 	"tx_multi_collisions",
6049 	"rx_unicast",
6050 	"rx_broadcast",
6051 	"rx_multicast",
6052 	"tx_aborted",
6053 	"tx_underrun",
6054 };
6055 
6056 static int rtl8152_get_sset_count(struct net_device *dev, int sset)
6057 {
6058 	switch (sset) {
6059 	case ETH_SS_STATS:
6060 		return ARRAY_SIZE(rtl8152_gstrings);
6061 	default:
6062 		return -EOPNOTSUPP;
6063 	}
6064 }
6065 
6066 static void rtl8152_get_ethtool_stats(struct net_device *dev,
6067 				      struct ethtool_stats *stats, u64 *data)
6068 {
6069 	struct r8152 *tp = netdev_priv(dev);
6070 	struct tally_counter tally;
6071 
6072 	if (usb_autopm_get_interface(tp->intf) < 0)
6073 		return;
6074 
6075 	generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
6076 
6077 	usb_autopm_put_interface(tp->intf);
6078 
6079 	data[0] = le64_to_cpu(tally.tx_packets);
6080 	data[1] = le64_to_cpu(tally.rx_packets);
6081 	data[2] = le64_to_cpu(tally.tx_errors);
6082 	data[3] = le32_to_cpu(tally.rx_errors);
6083 	data[4] = le16_to_cpu(tally.rx_missed);
6084 	data[5] = le16_to_cpu(tally.align_errors);
6085 	data[6] = le32_to_cpu(tally.tx_one_collision);
6086 	data[7] = le32_to_cpu(tally.tx_multi_collision);
6087 	data[8] = le64_to_cpu(tally.rx_unicast);
6088 	data[9] = le64_to_cpu(tally.rx_broadcast);
6089 	data[10] = le32_to_cpu(tally.rx_multicast);
6090 	data[11] = le16_to_cpu(tally.tx_aborted);
6091 	data[12] = le16_to_cpu(tally.tx_underrun);
6092 }
6093 
6094 static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
6095 {
6096 	switch (stringset) {
6097 	case ETH_SS_STATS:
6098 		memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
6099 		break;
6100 	}
6101 }
6102 
6103 static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
6104 {
6105 	u32 lp, adv, supported = 0;
6106 	u16 val;
6107 
6108 	val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
6109 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
6110 
6111 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
6112 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
6113 
6114 	val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
6115 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
6116 
6117 	eee->eee_enabled = tp->eee_en;
6118 	eee->eee_active = !!(supported & adv & lp);
6119 	eee->supported = supported;
6120 	eee->advertised = tp->eee_adv;
6121 	eee->lp_advertised = lp;
6122 
6123 	return 0;
6124 }
6125 
6126 static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
6127 {
6128 	u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
6129 
6130 	tp->eee_en = eee->eee_enabled;
6131 	tp->eee_adv = val;
6132 
6133 	rtl_eee_enable(tp, tp->eee_en);
6134 
6135 	return 0;
6136 }
6137 
6138 static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
6139 {
6140 	u32 lp, adv, supported = 0;
6141 	u16 val;
6142 
6143 	val = ocp_reg_read(tp, OCP_EEE_ABLE);
6144 	supported = mmd_eee_cap_to_ethtool_sup_t(val);
6145 
6146 	val = ocp_reg_read(tp, OCP_EEE_ADV);
6147 	adv = mmd_eee_adv_to_ethtool_adv_t(val);
6148 
6149 	val = ocp_reg_read(tp, OCP_EEE_LPABLE);
6150 	lp = mmd_eee_adv_to_ethtool_adv_t(val);
6151 
6152 	eee->eee_enabled = tp->eee_en;
6153 	eee->eee_active = !!(supported & adv & lp);
6154 	eee->supported = supported;
6155 	eee->advertised = tp->eee_adv;
6156 	eee->lp_advertised = lp;
6157 
6158 	return 0;
6159 }
6160 
6161 static int
6162 rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
6163 {
6164 	struct r8152 *tp = netdev_priv(net);
6165 	int ret;
6166 
6167 	ret = usb_autopm_get_interface(tp->intf);
6168 	if (ret < 0)
6169 		goto out;
6170 
6171 	mutex_lock(&tp->control);
6172 
6173 	ret = tp->rtl_ops.eee_get(tp, edata);
6174 
6175 	mutex_unlock(&tp->control);
6176 
6177 	usb_autopm_put_interface(tp->intf);
6178 
6179 out:
6180 	return ret;
6181 }
6182 
6183 static int
6184 rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
6185 {
6186 	struct r8152 *tp = netdev_priv(net);
6187 	int ret;
6188 
6189 	ret = usb_autopm_get_interface(tp->intf);
6190 	if (ret < 0)
6191 		goto out;
6192 
6193 	mutex_lock(&tp->control);
6194 
6195 	ret = tp->rtl_ops.eee_set(tp, edata);
6196 	if (!ret)
6197 		ret = mii_nway_restart(&tp->mii);
6198 
6199 	mutex_unlock(&tp->control);
6200 
6201 	usb_autopm_put_interface(tp->intf);
6202 
6203 out:
6204 	return ret;
6205 }
6206 
6207 static int rtl8152_nway_reset(struct net_device *dev)
6208 {
6209 	struct r8152 *tp = netdev_priv(dev);
6210 	int ret;
6211 
6212 	ret = usb_autopm_get_interface(tp->intf);
6213 	if (ret < 0)
6214 		goto out;
6215 
6216 	mutex_lock(&tp->control);
6217 
6218 	ret = mii_nway_restart(&tp->mii);
6219 
6220 	mutex_unlock(&tp->control);
6221 
6222 	usb_autopm_put_interface(tp->intf);
6223 
6224 out:
6225 	return ret;
6226 }
6227 
6228 static int rtl8152_get_coalesce(struct net_device *netdev,
6229 				struct ethtool_coalesce *coalesce)
6230 {
6231 	struct r8152 *tp = netdev_priv(netdev);
6232 
6233 	switch (tp->version) {
6234 	case RTL_VER_01:
6235 	case RTL_VER_02:
6236 	case RTL_VER_07:
6237 		return -EOPNOTSUPP;
6238 	default:
6239 		break;
6240 	}
6241 
6242 	coalesce->rx_coalesce_usecs = tp->coalesce;
6243 
6244 	return 0;
6245 }
6246 
6247 static int rtl8152_set_coalesce(struct net_device *netdev,
6248 				struct ethtool_coalesce *coalesce)
6249 {
6250 	struct r8152 *tp = netdev_priv(netdev);
6251 	int ret;
6252 
6253 	switch (tp->version) {
6254 	case RTL_VER_01:
6255 	case RTL_VER_02:
6256 	case RTL_VER_07:
6257 		return -EOPNOTSUPP;
6258 	default:
6259 		break;
6260 	}
6261 
6262 	if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
6263 		return -EINVAL;
6264 
6265 	ret = usb_autopm_get_interface(tp->intf);
6266 	if (ret < 0)
6267 		return ret;
6268 
6269 	mutex_lock(&tp->control);
6270 
6271 	if (tp->coalesce != coalesce->rx_coalesce_usecs) {
6272 		tp->coalesce = coalesce->rx_coalesce_usecs;
6273 
6274 		if (netif_running(netdev) && netif_carrier_ok(netdev)) {
6275 			netif_stop_queue(netdev);
6276 			napi_disable(&tp->napi);
6277 			tp->rtl_ops.disable(tp);
6278 			tp->rtl_ops.enable(tp);
6279 			rtl_start_rx(tp);
6280 			clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
6281 			_rtl8152_set_rx_mode(netdev);
6282 			napi_enable(&tp->napi);
6283 			netif_wake_queue(netdev);
6284 		}
6285 	}
6286 
6287 	mutex_unlock(&tp->control);
6288 
6289 	usb_autopm_put_interface(tp->intf);
6290 
6291 	return ret;
6292 }
6293 
6294 static int rtl8152_get_tunable(struct net_device *netdev,
6295 			       const struct ethtool_tunable *tunable, void *d)
6296 {
6297 	struct r8152 *tp = netdev_priv(netdev);
6298 
6299 	switch (tunable->id) {
6300 	case ETHTOOL_RX_COPYBREAK:
6301 		*(u32 *)d = tp->rx_copybreak;
6302 		break;
6303 	default:
6304 		return -EOPNOTSUPP;
6305 	}
6306 
6307 	return 0;
6308 }
6309 
6310 static int rtl8152_set_tunable(struct net_device *netdev,
6311 			       const struct ethtool_tunable *tunable,
6312 			       const void *d)
6313 {
6314 	struct r8152 *tp = netdev_priv(netdev);
6315 	u32 val;
6316 
6317 	switch (tunable->id) {
6318 	case ETHTOOL_RX_COPYBREAK:
6319 		val = *(u32 *)d;
6320 		if (val < ETH_ZLEN) {
6321 			netif_err(tp, rx_err, netdev,
6322 				  "Invalid rx copy break value\n");
6323 			return -EINVAL;
6324 		}
6325 
6326 		if (tp->rx_copybreak != val) {
6327 			if (netdev->flags & IFF_UP) {
6328 				mutex_lock(&tp->control);
6329 				napi_disable(&tp->napi);
6330 				tp->rx_copybreak = val;
6331 				napi_enable(&tp->napi);
6332 				mutex_unlock(&tp->control);
6333 			} else {
6334 				tp->rx_copybreak = val;
6335 			}
6336 		}
6337 		break;
6338 	default:
6339 		return -EOPNOTSUPP;
6340 	}
6341 
6342 	return 0;
6343 }
6344 
6345 static void rtl8152_get_ringparam(struct net_device *netdev,
6346 				  struct ethtool_ringparam *ring)
6347 {
6348 	struct r8152 *tp = netdev_priv(netdev);
6349 
6350 	ring->rx_max_pending = RTL8152_RX_MAX_PENDING;
6351 	ring->rx_pending = tp->rx_pending;
6352 }
6353 
6354 static int rtl8152_set_ringparam(struct net_device *netdev,
6355 				 struct ethtool_ringparam *ring)
6356 {
6357 	struct r8152 *tp = netdev_priv(netdev);
6358 
6359 	if (ring->rx_pending < (RTL8152_MAX_RX * 2))
6360 		return -EINVAL;
6361 
6362 	if (tp->rx_pending != ring->rx_pending) {
6363 		if (netdev->flags & IFF_UP) {
6364 			mutex_lock(&tp->control);
6365 			napi_disable(&tp->napi);
6366 			tp->rx_pending = ring->rx_pending;
6367 			napi_enable(&tp->napi);
6368 			mutex_unlock(&tp->control);
6369 		} else {
6370 			tp->rx_pending = ring->rx_pending;
6371 		}
6372 	}
6373 
6374 	return 0;
6375 }
6376 
6377 static const struct ethtool_ops ops = {
6378 	.get_drvinfo = rtl8152_get_drvinfo,
6379 	.get_link = ethtool_op_get_link,
6380 	.nway_reset = rtl8152_nway_reset,
6381 	.get_msglevel = rtl8152_get_msglevel,
6382 	.set_msglevel = rtl8152_set_msglevel,
6383 	.get_wol = rtl8152_get_wol,
6384 	.set_wol = rtl8152_set_wol,
6385 	.get_strings = rtl8152_get_strings,
6386 	.get_sset_count = rtl8152_get_sset_count,
6387 	.get_ethtool_stats = rtl8152_get_ethtool_stats,
6388 	.get_coalesce = rtl8152_get_coalesce,
6389 	.set_coalesce = rtl8152_set_coalesce,
6390 	.get_eee = rtl_ethtool_get_eee,
6391 	.set_eee = rtl_ethtool_set_eee,
6392 	.get_link_ksettings = rtl8152_get_link_ksettings,
6393 	.set_link_ksettings = rtl8152_set_link_ksettings,
6394 	.get_tunable = rtl8152_get_tunable,
6395 	.set_tunable = rtl8152_set_tunable,
6396 	.get_ringparam = rtl8152_get_ringparam,
6397 	.set_ringparam = rtl8152_set_ringparam,
6398 };
6399 
6400 static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
6401 {
6402 	struct r8152 *tp = netdev_priv(netdev);
6403 	struct mii_ioctl_data *data = if_mii(rq);
6404 	int res;
6405 
6406 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6407 		return -ENODEV;
6408 
6409 	res = usb_autopm_get_interface(tp->intf);
6410 	if (res < 0)
6411 		goto out;
6412 
6413 	switch (cmd) {
6414 	case SIOCGMIIPHY:
6415 		data->phy_id = R8152_PHY_ID; /* Internal PHY */
6416 		break;
6417 
6418 	case SIOCGMIIREG:
6419 		mutex_lock(&tp->control);
6420 		data->val_out = r8152_mdio_read(tp, data->reg_num);
6421 		mutex_unlock(&tp->control);
6422 		break;
6423 
6424 	case SIOCSMIIREG:
6425 		if (!capable(CAP_NET_ADMIN)) {
6426 			res = -EPERM;
6427 			break;
6428 		}
6429 		mutex_lock(&tp->control);
6430 		r8152_mdio_write(tp, data->reg_num, data->val_in);
6431 		mutex_unlock(&tp->control);
6432 		break;
6433 
6434 	default:
6435 		res = -EOPNOTSUPP;
6436 	}
6437 
6438 	usb_autopm_put_interface(tp->intf);
6439 
6440 out:
6441 	return res;
6442 }
6443 
6444 static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
6445 {
6446 	struct r8152 *tp = netdev_priv(dev);
6447 	int ret;
6448 
6449 	switch (tp->version) {
6450 	case RTL_VER_01:
6451 	case RTL_VER_02:
6452 	case RTL_VER_07:
6453 		dev->mtu = new_mtu;
6454 		return 0;
6455 	default:
6456 		break;
6457 	}
6458 
6459 	ret = usb_autopm_get_interface(tp->intf);
6460 	if (ret < 0)
6461 		return ret;
6462 
6463 	mutex_lock(&tp->control);
6464 
6465 	dev->mtu = new_mtu;
6466 
6467 	if (netif_running(dev)) {
6468 		u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
6469 
6470 		ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
6471 
6472 		if (netif_carrier_ok(dev))
6473 			r8153_set_rx_early_size(tp);
6474 	}
6475 
6476 	mutex_unlock(&tp->control);
6477 
6478 	usb_autopm_put_interface(tp->intf);
6479 
6480 	return ret;
6481 }
6482 
6483 static const struct net_device_ops rtl8152_netdev_ops = {
6484 	.ndo_open		= rtl8152_open,
6485 	.ndo_stop		= rtl8152_close,
6486 	.ndo_do_ioctl		= rtl8152_ioctl,
6487 	.ndo_start_xmit		= rtl8152_start_xmit,
6488 	.ndo_tx_timeout		= rtl8152_tx_timeout,
6489 	.ndo_set_features	= rtl8152_set_features,
6490 	.ndo_set_rx_mode	= rtl8152_set_rx_mode,
6491 	.ndo_set_mac_address	= rtl8152_set_mac_address,
6492 	.ndo_change_mtu		= rtl8152_change_mtu,
6493 	.ndo_validate_addr	= eth_validate_addr,
6494 	.ndo_features_check	= rtl8152_features_check,
6495 };
6496 
6497 static void rtl8152_unload(struct r8152 *tp)
6498 {
6499 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6500 		return;
6501 
6502 	if (tp->version != RTL_VER_01)
6503 		r8152_power_cut_en(tp, true);
6504 }
6505 
6506 static void rtl8153_unload(struct r8152 *tp)
6507 {
6508 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6509 		return;
6510 
6511 	r8153_power_cut_en(tp, false);
6512 }
6513 
6514 static void rtl8153b_unload(struct r8152 *tp)
6515 {
6516 	if (test_bit(RTL8152_UNPLUG, &tp->flags))
6517 		return;
6518 
6519 	r8153b_power_cut_en(tp, false);
6520 }
6521 
6522 static int rtl_ops_init(struct r8152 *tp)
6523 {
6524 	struct rtl_ops *ops = &tp->rtl_ops;
6525 	int ret = 0;
6526 
6527 	switch (tp->version) {
6528 	case RTL_VER_01:
6529 	case RTL_VER_02:
6530 	case RTL_VER_07:
6531 		ops->init		= r8152b_init;
6532 		ops->enable		= rtl8152_enable;
6533 		ops->disable		= rtl8152_disable;
6534 		ops->up			= rtl8152_up;
6535 		ops->down		= rtl8152_down;
6536 		ops->unload		= rtl8152_unload;
6537 		ops->eee_get		= r8152_get_eee;
6538 		ops->eee_set		= r8152_set_eee;
6539 		ops->in_nway		= rtl8152_in_nway;
6540 		ops->hw_phy_cfg		= r8152b_hw_phy_cfg;
6541 		ops->autosuspend_en	= rtl_runtime_suspend_enable;
6542 		tp->rx_buf_sz		= 16 * 1024;
6543 		tp->eee_en		= true;
6544 		tp->eee_adv		= MDIO_EEE_100TX;
6545 		break;
6546 
6547 	case RTL_VER_03:
6548 	case RTL_VER_04:
6549 	case RTL_VER_05:
6550 	case RTL_VER_06:
6551 		ops->init		= r8153_init;
6552 		ops->enable		= rtl8153_enable;
6553 		ops->disable		= rtl8153_disable;
6554 		ops->up			= rtl8153_up;
6555 		ops->down		= rtl8153_down;
6556 		ops->unload		= rtl8153_unload;
6557 		ops->eee_get		= r8153_get_eee;
6558 		ops->eee_set		= r8152_set_eee;
6559 		ops->in_nway		= rtl8153_in_nway;
6560 		ops->hw_phy_cfg		= r8153_hw_phy_cfg;
6561 		ops->autosuspend_en	= rtl8153_runtime_enable;
6562 		tp->rx_buf_sz		= 32 * 1024;
6563 		tp->eee_en		= true;
6564 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
6565 		break;
6566 
6567 	case RTL_VER_08:
6568 	case RTL_VER_09:
6569 		ops->init		= r8153b_init;
6570 		ops->enable		= rtl8153_enable;
6571 		ops->disable		= rtl8153_disable;
6572 		ops->up			= rtl8153b_up;
6573 		ops->down		= rtl8153b_down;
6574 		ops->unload		= rtl8153b_unload;
6575 		ops->eee_get		= r8153_get_eee;
6576 		ops->eee_set		= r8152_set_eee;
6577 		ops->in_nway		= rtl8153_in_nway;
6578 		ops->hw_phy_cfg		= r8153b_hw_phy_cfg;
6579 		ops->autosuspend_en	= rtl8153b_runtime_enable;
6580 		tp->rx_buf_sz		= 32 * 1024;
6581 		tp->eee_en		= true;
6582 		tp->eee_adv		= MDIO_EEE_1000T | MDIO_EEE_100TX;
6583 		break;
6584 
6585 	default:
6586 		ret = -ENODEV;
6587 		netif_err(tp, probe, tp->netdev, "Unknown Device\n");
6588 		break;
6589 	}
6590 
6591 	return ret;
6592 }
6593 
6594 #define FIRMWARE_8153A_2	"rtl_nic/rtl8153a-2.fw"
6595 #define FIRMWARE_8153A_3	"rtl_nic/rtl8153a-3.fw"
6596 #define FIRMWARE_8153A_4	"rtl_nic/rtl8153a-4.fw"
6597 #define FIRMWARE_8153B_2	"rtl_nic/rtl8153b-2.fw"
6598 
6599 MODULE_FIRMWARE(FIRMWARE_8153A_2);
6600 MODULE_FIRMWARE(FIRMWARE_8153A_3);
6601 MODULE_FIRMWARE(FIRMWARE_8153A_4);
6602 MODULE_FIRMWARE(FIRMWARE_8153B_2);
6603 
6604 static int rtl_fw_init(struct r8152 *tp)
6605 {
6606 	struct rtl_fw *rtl_fw = &tp->rtl_fw;
6607 
6608 	switch (tp->version) {
6609 	case RTL_VER_04:
6610 		rtl_fw->fw_name		= FIRMWARE_8153A_2;
6611 		rtl_fw->pre_fw		= r8153_pre_firmware_1;
6612 		rtl_fw->post_fw		= r8153_post_firmware_1;
6613 		break;
6614 	case RTL_VER_05:
6615 		rtl_fw->fw_name		= FIRMWARE_8153A_3;
6616 		rtl_fw->pre_fw		= r8153_pre_firmware_2;
6617 		rtl_fw->post_fw		= r8153_post_firmware_2;
6618 		break;
6619 	case RTL_VER_06:
6620 		rtl_fw->fw_name		= FIRMWARE_8153A_4;
6621 		rtl_fw->post_fw		= r8153_post_firmware_3;
6622 		break;
6623 	case RTL_VER_09:
6624 		rtl_fw->fw_name		= FIRMWARE_8153B_2;
6625 		rtl_fw->pre_fw		= r8153b_pre_firmware_1;
6626 		rtl_fw->post_fw		= r8153b_post_firmware_1;
6627 		break;
6628 	default:
6629 		break;
6630 	}
6631 
6632 	return 0;
6633 }
6634 
6635 static u8 rtl_get_version(struct usb_interface *intf)
6636 {
6637 	struct usb_device *udev = interface_to_usbdev(intf);
6638 	u32 ocp_data = 0;
6639 	__le32 *tmp;
6640 	u8 version;
6641 	int ret;
6642 
6643 	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
6644 	if (!tmp)
6645 		return 0;
6646 
6647 	ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
6648 			      RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
6649 			      PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
6650 	if (ret > 0)
6651 		ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
6652 
6653 	kfree(tmp);
6654 
6655 	switch (ocp_data) {
6656 	case 0x4c00:
6657 		version = RTL_VER_01;
6658 		break;
6659 	case 0x4c10:
6660 		version = RTL_VER_02;
6661 		break;
6662 	case 0x5c00:
6663 		version = RTL_VER_03;
6664 		break;
6665 	case 0x5c10:
6666 		version = RTL_VER_04;
6667 		break;
6668 	case 0x5c20:
6669 		version = RTL_VER_05;
6670 		break;
6671 	case 0x5c30:
6672 		version = RTL_VER_06;
6673 		break;
6674 	case 0x4800:
6675 		version = RTL_VER_07;
6676 		break;
6677 	case 0x6000:
6678 		version = RTL_VER_08;
6679 		break;
6680 	case 0x6010:
6681 		version = RTL_VER_09;
6682 		break;
6683 	default:
6684 		version = RTL_VER_UNKNOWN;
6685 		dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
6686 		break;
6687 	}
6688 
6689 	dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
6690 
6691 	return version;
6692 }
6693 
6694 static int rtl8152_probe(struct usb_interface *intf,
6695 			 const struct usb_device_id *id)
6696 {
6697 	struct usb_device *udev = interface_to_usbdev(intf);
6698 	u8 version = rtl_get_version(intf);
6699 	struct r8152 *tp;
6700 	struct net_device *netdev;
6701 	int ret;
6702 
6703 	if (version == RTL_VER_UNKNOWN)
6704 		return -ENODEV;
6705 
6706 	if (udev->actconfig->desc.bConfigurationValue != 1) {
6707 		usb_driver_set_configuration(udev, 1);
6708 		return -ENODEV;
6709 	}
6710 
6711 	if (intf->cur_altsetting->desc.bNumEndpoints < 3)
6712 		return -ENODEV;
6713 
6714 	usb_reset_device(udev);
6715 	netdev = alloc_etherdev(sizeof(struct r8152));
6716 	if (!netdev) {
6717 		dev_err(&intf->dev, "Out of memory\n");
6718 		return -ENOMEM;
6719 	}
6720 
6721 	SET_NETDEV_DEV(netdev, &intf->dev);
6722 	tp = netdev_priv(netdev);
6723 	tp->msg_enable = 0x7FFF;
6724 
6725 	tp->udev = udev;
6726 	tp->netdev = netdev;
6727 	tp->intf = intf;
6728 	tp->version = version;
6729 
6730 	switch (version) {
6731 	case RTL_VER_01:
6732 	case RTL_VER_02:
6733 	case RTL_VER_07:
6734 		tp->mii.supports_gmii = 0;
6735 		break;
6736 	default:
6737 		tp->mii.supports_gmii = 1;
6738 		break;
6739 	}
6740 
6741 	ret = rtl_ops_init(tp);
6742 	if (ret)
6743 		goto out;
6744 
6745 	rtl_fw_init(tp);
6746 
6747 	mutex_init(&tp->control);
6748 	INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
6749 	INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
6750 	tasklet_init(&tp->tx_tl, bottom_half, (unsigned long)tp);
6751 	tasklet_disable(&tp->tx_tl);
6752 
6753 	netdev->netdev_ops = &rtl8152_netdev_ops;
6754 	netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
6755 
6756 	netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
6757 			    NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
6758 			    NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
6759 			    NETIF_F_HW_VLAN_CTAG_TX;
6760 	netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
6761 			      NETIF_F_TSO | NETIF_F_FRAGLIST |
6762 			      NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
6763 			      NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
6764 	netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6765 				NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
6766 				NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
6767 
6768 	if (tp->version == RTL_VER_01) {
6769 		netdev->features &= ~NETIF_F_RXCSUM;
6770 		netdev->hw_features &= ~NETIF_F_RXCSUM;
6771 	}
6772 
6773 	if (le16_to_cpu(udev->descriptor.idVendor) == VENDOR_ID_LENOVO) {
6774 		switch (le16_to_cpu(udev->descriptor.idProduct)) {
6775 		case DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2:
6776 		case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2:
6777 			set_bit(LENOVO_MACPASSTHRU, &tp->flags);
6778 		}
6779 	}
6780 
6781 	if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
6782 	    (!strcmp(udev->serial, "000001000000") ||
6783 	     !strcmp(udev->serial, "000002000000"))) {
6784 		dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
6785 		set_bit(DELL_TB_RX_AGG_BUG, &tp->flags);
6786 	}
6787 
6788 	netdev->ethtool_ops = &ops;
6789 	netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
6790 
6791 	/* MTU range: 68 - 1500 or 9194 */
6792 	netdev->min_mtu = ETH_MIN_MTU;
6793 	switch (tp->version) {
6794 	case RTL_VER_01:
6795 	case RTL_VER_02:
6796 		netdev->max_mtu = ETH_DATA_LEN;
6797 		break;
6798 	default:
6799 		netdev->max_mtu = RTL8153_MAX_MTU;
6800 		break;
6801 	}
6802 
6803 	tp->mii.dev = netdev;
6804 	tp->mii.mdio_read = read_mii_word;
6805 	tp->mii.mdio_write = write_mii_word;
6806 	tp->mii.phy_id_mask = 0x3f;
6807 	tp->mii.reg_num_mask = 0x1f;
6808 	tp->mii.phy_id = R8152_PHY_ID;
6809 
6810 	tp->autoneg = AUTONEG_ENABLE;
6811 	tp->speed = SPEED_100;
6812 	tp->advertising = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
6813 			  RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
6814 	if (tp->mii.supports_gmii) {
6815 		tp->speed = SPEED_1000;
6816 		tp->advertising |= RTL_ADVERTISED_1000_FULL;
6817 	}
6818 	tp->duplex = DUPLEX_FULL;
6819 
6820 	tp->rx_copybreak = RTL8152_RXFG_HEADSZ;
6821 	tp->rx_pending = 10 * RTL8152_MAX_RX;
6822 
6823 	intf->needs_remote_wakeup = 1;
6824 
6825 	if (!rtl_can_wakeup(tp))
6826 		__rtl_set_wol(tp, 0);
6827 	else
6828 		tp->saved_wolopts = __rtl_get_wol(tp);
6829 
6830 	tp->rtl_ops.init(tp);
6831 #if IS_BUILTIN(CONFIG_USB_RTL8152)
6832 	/* Retry in case request_firmware() is not ready yet. */
6833 	tp->rtl_fw.retry = true;
6834 #endif
6835 	queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
6836 	set_ethernet_addr(tp);
6837 
6838 	usb_set_intfdata(intf, tp);
6839 	netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
6840 
6841 	ret = register_netdev(netdev);
6842 	if (ret != 0) {
6843 		netif_err(tp, probe, netdev, "couldn't register the device\n");
6844 		goto out1;
6845 	}
6846 
6847 	if (tp->saved_wolopts)
6848 		device_set_wakeup_enable(&udev->dev, true);
6849 	else
6850 		device_set_wakeup_enable(&udev->dev, false);
6851 
6852 	netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
6853 
6854 	return 0;
6855 
6856 out1:
6857 	tasklet_kill(&tp->tx_tl);
6858 	usb_set_intfdata(intf, NULL);
6859 out:
6860 	free_netdev(netdev);
6861 	return ret;
6862 }
6863 
6864 static void rtl8152_disconnect(struct usb_interface *intf)
6865 {
6866 	struct r8152 *tp = usb_get_intfdata(intf);
6867 
6868 	usb_set_intfdata(intf, NULL);
6869 	if (tp) {
6870 		rtl_set_unplug(tp);
6871 
6872 		unregister_netdev(tp->netdev);
6873 		tasklet_kill(&tp->tx_tl);
6874 		cancel_delayed_work_sync(&tp->hw_phy_work);
6875 		tp->rtl_ops.unload(tp);
6876 		rtl8152_release_firmware(tp);
6877 		free_netdev(tp->netdev);
6878 	}
6879 }
6880 
6881 #define REALTEK_USB_DEVICE(vend, prod)	\
6882 	.match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
6883 		       USB_DEVICE_ID_MATCH_INT_CLASS, \
6884 	.idVendor = (vend), \
6885 	.idProduct = (prod), \
6886 	.bInterfaceClass = USB_CLASS_VENDOR_SPEC \
6887 }, \
6888 { \
6889 	.match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
6890 		       USB_DEVICE_ID_MATCH_DEVICE, \
6891 	.idVendor = (vend), \
6892 	.idProduct = (prod), \
6893 	.bInterfaceClass = USB_CLASS_COMM, \
6894 	.bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
6895 	.bInterfaceProtocol = USB_CDC_PROTO_NONE
6896 
6897 /* table of devices that work with this driver */
6898 static const struct usb_device_id rtl8152_table[] = {
6899 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
6900 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
6901 	{REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
6902 	{REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
6903 	{REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
6904 	{REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
6905 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x304f)},
6906 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3062)},
6907 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3069)},
6908 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x3082)},
6909 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x7205)},
6910 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x720c)},
6911 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0x7214)},
6912 	{REALTEK_USB_DEVICE(VENDOR_ID_LENOVO,  0xa387)},
6913 	{REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
6914 	{REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA,  0x09ff)},
6915 	{REALTEK_USB_DEVICE(VENDOR_ID_TPLINK,  0x0601)},
6916 	{}
6917 };
6918 
6919 MODULE_DEVICE_TABLE(usb, rtl8152_table);
6920 
6921 static struct usb_driver rtl8152_driver = {
6922 	.name =		MODULENAME,
6923 	.id_table =	rtl8152_table,
6924 	.probe =	rtl8152_probe,
6925 	.disconnect =	rtl8152_disconnect,
6926 	.suspend =	rtl8152_suspend,
6927 	.resume =	rtl8152_resume,
6928 	.reset_resume =	rtl8152_reset_resume,
6929 	.pre_reset =	rtl8152_pre_reset,
6930 	.post_reset =	rtl8152_post_reset,
6931 	.supports_autosuspend = 1,
6932 	.disable_hub_initiated_lpm = 1,
6933 };
6934 
6935 module_usb_driver(rtl8152_driver);
6936 
6937 MODULE_AUTHOR(DRIVER_AUTHOR);
6938 MODULE_DESCRIPTION(DRIVER_DESC);
6939 MODULE_LICENSE("GPL");
6940 MODULE_VERSION(DRIVER_VERSION);
6941