xref: /openbmc/linux/drivers/net/phy/mscc/mscc_serdes.c (revision 85e97f0b)
1*85e97f0bSBjarni Jonasson // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*85e97f0bSBjarni Jonasson /*
3*85e97f0bSBjarni Jonasson  * Driver for Microsemi VSC85xx PHYs
4*85e97f0bSBjarni Jonasson  *
5*85e97f0bSBjarni Jonasson  * Author: Bjarni Jonasson <bjarni.jonassoni@microchip.com>
6*85e97f0bSBjarni Jonasson  * License: Dual MIT/GPL
7*85e97f0bSBjarni Jonasson  * Copyright (c) 2021 Microsemi Corporation
8*85e97f0bSBjarni Jonasson  */
9*85e97f0bSBjarni Jonasson 
10*85e97f0bSBjarni Jonasson #include <linux/phy.h>
11*85e97f0bSBjarni Jonasson #include "mscc_serdes.h"
12*85e97f0bSBjarni Jonasson #include "mscc.h"
13*85e97f0bSBjarni Jonasson 
pll5g_detune(struct phy_device * phydev)14*85e97f0bSBjarni Jonasson static int pll5g_detune(struct phy_device *phydev)
15*85e97f0bSBjarni Jonasson {
16*85e97f0bSBjarni Jonasson 	u32 rd_dat;
17*85e97f0bSBjarni Jonasson 	int ret;
18*85e97f0bSBjarni Jonasson 
19*85e97f0bSBjarni Jonasson 	rd_dat = vsc85xx_csr_read(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2);
20*85e97f0bSBjarni Jonasson 	rd_dat &= ~PHY_S6G_PLL5G_CFG2_GAIN_MASK;
21*85e97f0bSBjarni Jonasson 	rd_dat |= PHY_S6G_PLL5G_CFG2_ENA_GAIN;
22*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
23*85e97f0bSBjarni Jonasson 				PHY_S6G_PLL5G_CFG2, rd_dat);
24*85e97f0bSBjarni Jonasson 	if (ret)
25*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
26*85e97f0bSBjarni Jonasson 	return ret;
27*85e97f0bSBjarni Jonasson }
28*85e97f0bSBjarni Jonasson 
pll5g_tune(struct phy_device * phydev)29*85e97f0bSBjarni Jonasson static int pll5g_tune(struct phy_device *phydev)
30*85e97f0bSBjarni Jonasson {
31*85e97f0bSBjarni Jonasson 	u32 rd_dat;
32*85e97f0bSBjarni Jonasson 	int ret;
33*85e97f0bSBjarni Jonasson 
34*85e97f0bSBjarni Jonasson 	rd_dat = vsc85xx_csr_read(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2);
35*85e97f0bSBjarni Jonasson 	rd_dat &= ~PHY_S6G_PLL5G_CFG2_ENA_GAIN;
36*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
37*85e97f0bSBjarni Jonasson 				PHY_S6G_PLL5G_CFG2, rd_dat);
38*85e97f0bSBjarni Jonasson 	if (ret)
39*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
40*85e97f0bSBjarni Jonasson 	return ret;
41*85e97f0bSBjarni Jonasson }
42*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_pll_cfg_wr(struct phy_device * phydev,const u32 pll_ena_offs,const u32 pll_fsm_ctrl_data,const u32 pll_fsm_ena)43*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_pll_cfg_wr(struct phy_device *phydev,
44*85e97f0bSBjarni Jonasson 				   const u32 pll_ena_offs,
45*85e97f0bSBjarni Jonasson 				   const u32 pll_fsm_ctrl_data,
46*85e97f0bSBjarni Jonasson 				   const u32 pll_fsm_ena)
47*85e97f0bSBjarni Jonasson {
48*85e97f0bSBjarni Jonasson 	int ret;
49*85e97f0bSBjarni Jonasson 
50*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
51*85e97f0bSBjarni Jonasson 				PHY_S6G_PLL_CFG,
52*85e97f0bSBjarni Jonasson 				(pll_fsm_ena << PHY_S6G_PLL_ENA_OFFS_POS) |
53*85e97f0bSBjarni Jonasson 				(pll_fsm_ctrl_data << PHY_S6G_PLL_FSM_CTRL_DATA_POS) |
54*85e97f0bSBjarni Jonasson 				(pll_ena_offs << PHY_S6G_PLL_FSM_ENA_POS));
55*85e97f0bSBjarni Jonasson 	if (ret)
56*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
57*85e97f0bSBjarni Jonasson 	return ret;
58*85e97f0bSBjarni Jonasson }
59*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_common_cfg_wr(struct phy_device * phydev,const u32 sys_rst,const u32 ena_lane,const u32 ena_loop,const u32 qrate,const u32 if_mode,const u32 pwd_tx)60*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_common_cfg_wr(struct phy_device *phydev,
61*85e97f0bSBjarni Jonasson 				      const u32 sys_rst,
62*85e97f0bSBjarni Jonasson 				      const u32 ena_lane,
63*85e97f0bSBjarni Jonasson 				      const u32 ena_loop,
64*85e97f0bSBjarni Jonasson 				      const u32 qrate,
65*85e97f0bSBjarni Jonasson 				      const u32 if_mode,
66*85e97f0bSBjarni Jonasson 				      const u32 pwd_tx)
67*85e97f0bSBjarni Jonasson {
68*85e97f0bSBjarni Jonasson 	/* ena_loop = 8 for eloop */
69*85e97f0bSBjarni Jonasson 	/*          = 4 for floop */
70*85e97f0bSBjarni Jonasson 	/*          = 2 for iloop */
71*85e97f0bSBjarni Jonasson 	/*          = 1 for ploop */
72*85e97f0bSBjarni Jonasson 	/* qrate    = 1 for SGMII, 0 for QSGMII */
73*85e97f0bSBjarni Jonasson 	/* if_mode  = 1 for SGMII, 3 for QSGMII */
74*85e97f0bSBjarni Jonasson 
75*85e97f0bSBjarni Jonasson 	int ret;
76*85e97f0bSBjarni Jonasson 
77*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
78*85e97f0bSBjarni Jonasson 				PHY_S6G_COMMON_CFG,
79*85e97f0bSBjarni Jonasson 				(sys_rst << PHY_S6G_SYS_RST_POS) |
80*85e97f0bSBjarni Jonasson 				(ena_lane << PHY_S6G_ENA_LANE_POS) |
81*85e97f0bSBjarni Jonasson 				(ena_loop << PHY_S6G_ENA_LOOP_POS) |
82*85e97f0bSBjarni Jonasson 				(qrate << PHY_S6G_QRATE_POS) |
83*85e97f0bSBjarni Jonasson 				(if_mode << PHY_S6G_IF_MODE_POS));
84*85e97f0bSBjarni Jonasson 	if (ret)
85*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
86*85e97f0bSBjarni Jonasson 	return ret;
87*85e97f0bSBjarni Jonasson }
88*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_des_cfg_wr(struct phy_device * phydev,const u32 des_phy_ctrl,const u32 des_mbtr_ctrl,const u32 des_bw_hyst,const u32 des_bw_ana,const u32 des_cpmd_sel)89*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_des_cfg_wr(struct phy_device *phydev,
90*85e97f0bSBjarni Jonasson 				   const u32 des_phy_ctrl,
91*85e97f0bSBjarni Jonasson 				   const u32 des_mbtr_ctrl,
92*85e97f0bSBjarni Jonasson 				   const u32 des_bw_hyst,
93*85e97f0bSBjarni Jonasson 				   const u32 des_bw_ana,
94*85e97f0bSBjarni Jonasson 				   const u32 des_cpmd_sel)
95*85e97f0bSBjarni Jonasson {
96*85e97f0bSBjarni Jonasson 	u32 reg_val;
97*85e97f0bSBjarni Jonasson 	int ret;
98*85e97f0bSBjarni Jonasson 
99*85e97f0bSBjarni Jonasson 	/* configurable terms */
100*85e97f0bSBjarni Jonasson 	reg_val = (des_phy_ctrl << PHY_S6G_DES_PHY_CTRL_POS) |
101*85e97f0bSBjarni Jonasson 		  (des_mbtr_ctrl << PHY_S6G_DES_MBTR_CTRL_POS) |
102*85e97f0bSBjarni Jonasson 		  (des_cpmd_sel << PHY_S6G_DES_CPMD_SEL_POS) |
103*85e97f0bSBjarni Jonasson 		  (des_bw_hyst << PHY_S6G_DES_BW_HYST_POS) |
104*85e97f0bSBjarni Jonasson 		  (des_bw_ana << PHY_S6G_DES_BW_ANA_POS);
105*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
106*85e97f0bSBjarni Jonasson 				PHY_S6G_DES_CFG,
107*85e97f0bSBjarni Jonasson 				reg_val);
108*85e97f0bSBjarni Jonasson 	if (ret)
109*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
110*85e97f0bSBjarni Jonasson 	return ret;
111*85e97f0bSBjarni Jonasson }
112*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_ib_cfg0_wr(struct phy_device * phydev,const u32 ib_rtrm_adj,const u32 ib_sig_det_clk_sel,const u32 ib_reg_pat_sel_offset,const u32 ib_cal_ena)113*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_ib_cfg0_wr(struct phy_device *phydev,
114*85e97f0bSBjarni Jonasson 				   const u32 ib_rtrm_adj,
115*85e97f0bSBjarni Jonasson 				   const u32 ib_sig_det_clk_sel,
116*85e97f0bSBjarni Jonasson 				   const u32 ib_reg_pat_sel_offset,
117*85e97f0bSBjarni Jonasson 				   const u32 ib_cal_ena)
118*85e97f0bSBjarni Jonasson {
119*85e97f0bSBjarni Jonasson 	u32 base_val;
120*85e97f0bSBjarni Jonasson 	u32 reg_val;
121*85e97f0bSBjarni Jonasson 	int ret;
122*85e97f0bSBjarni Jonasson 
123*85e97f0bSBjarni Jonasson 	/* constant terms */
124*85e97f0bSBjarni Jonasson 	base_val = 0x60a85837;
125*85e97f0bSBjarni Jonasson 	/* configurable terms */
126*85e97f0bSBjarni Jonasson 	reg_val = base_val | (ib_rtrm_adj << 25) |
127*85e97f0bSBjarni Jonasson 		  (ib_sig_det_clk_sel << 16) |
128*85e97f0bSBjarni Jonasson 		  (ib_reg_pat_sel_offset << 8) |
129*85e97f0bSBjarni Jonasson 		  (ib_cal_ena << 3);
130*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
131*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_CFG0,
132*85e97f0bSBjarni Jonasson 				reg_val);
133*85e97f0bSBjarni Jonasson 	if (ret)
134*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
135*85e97f0bSBjarni Jonasson 	return ret;
136*85e97f0bSBjarni Jonasson }
137*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_ib_cfg1_wr(struct phy_device * phydev,const u32 ib_tjtag,const u32 ib_tsdet,const u32 ib_scaly,const u32 ib_frc_offset,const u32 ib_filt_offset)138*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_ib_cfg1_wr(struct phy_device *phydev,
139*85e97f0bSBjarni Jonasson 				   const u32 ib_tjtag,
140*85e97f0bSBjarni Jonasson 				   const u32 ib_tsdet,
141*85e97f0bSBjarni Jonasson 				   const u32 ib_scaly,
142*85e97f0bSBjarni Jonasson 				   const u32 ib_frc_offset,
143*85e97f0bSBjarni Jonasson 				   const u32 ib_filt_offset)
144*85e97f0bSBjarni Jonasson {
145*85e97f0bSBjarni Jonasson 	u32 ib_filt_val;
146*85e97f0bSBjarni Jonasson 	u32 reg_val = 0;
147*85e97f0bSBjarni Jonasson 	int ret;
148*85e97f0bSBjarni Jonasson 
149*85e97f0bSBjarni Jonasson 	/* constant terms */
150*85e97f0bSBjarni Jonasson 	ib_filt_val = 0xe0;
151*85e97f0bSBjarni Jonasson 	/* configurable terms */
152*85e97f0bSBjarni Jonasson 	reg_val  = (ib_tjtag << 17) + (ib_tsdet << 12) + (ib_scaly << 8) +
153*85e97f0bSBjarni Jonasson 		   ib_filt_val + (ib_filt_offset << 4) + (ib_frc_offset << 0);
154*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
155*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_CFG1,
156*85e97f0bSBjarni Jonasson 				reg_val);
157*85e97f0bSBjarni Jonasson 	if (ret)
158*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
159*85e97f0bSBjarni Jonasson 	return ret;
160*85e97f0bSBjarni Jonasson }
161*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_ib_cfg2_wr(struct phy_device * phydev,const u32 ib_tinfv,const u32 ib_tcalv,const u32 ib_ureg)162*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_ib_cfg2_wr(struct phy_device *phydev,
163*85e97f0bSBjarni Jonasson 				   const u32 ib_tinfv,
164*85e97f0bSBjarni Jonasson 				   const u32 ib_tcalv,
165*85e97f0bSBjarni Jonasson 				   const u32 ib_ureg)
166*85e97f0bSBjarni Jonasson {
167*85e97f0bSBjarni Jonasson 	u32 ib_cfg2_val;
168*85e97f0bSBjarni Jonasson 	u32 base_val;
169*85e97f0bSBjarni Jonasson 	int ret;
170*85e97f0bSBjarni Jonasson 
171*85e97f0bSBjarni Jonasson 	/* constant terms */
172*85e97f0bSBjarni Jonasson 	base_val = 0x0f878010;
173*85e97f0bSBjarni Jonasson 	/* configurable terms */
174*85e97f0bSBjarni Jonasson 	ib_cfg2_val = base_val | ((ib_tinfv) << 28) | ((ib_tcalv) << 5) |
175*85e97f0bSBjarni Jonasson 		      (ib_ureg << 0);
176*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
177*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_CFG2,
178*85e97f0bSBjarni Jonasson 				ib_cfg2_val);
179*85e97f0bSBjarni Jonasson 	if (ret)
180*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
181*85e97f0bSBjarni Jonasson 	return ret;
182*85e97f0bSBjarni Jonasson }
183*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_ib_cfg3_wr(struct phy_device * phydev,const u32 ib_ini_hp,const u32 ib_ini_mid,const u32 ib_ini_lp,const u32 ib_ini_offset)184*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_ib_cfg3_wr(struct phy_device *phydev,
185*85e97f0bSBjarni Jonasson 				   const u32 ib_ini_hp,
186*85e97f0bSBjarni Jonasson 				   const u32 ib_ini_mid,
187*85e97f0bSBjarni Jonasson 				   const u32 ib_ini_lp,
188*85e97f0bSBjarni Jonasson 				   const u32 ib_ini_offset)
189*85e97f0bSBjarni Jonasson {
190*85e97f0bSBjarni Jonasson 	u32 reg_val;
191*85e97f0bSBjarni Jonasson 	int ret;
192*85e97f0bSBjarni Jonasson 
193*85e97f0bSBjarni Jonasson 	reg_val  = (ib_ini_hp << 24) + (ib_ini_mid << 16) +
194*85e97f0bSBjarni Jonasson 		   (ib_ini_lp << 8) + (ib_ini_offset << 0);
195*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
196*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_CFG3,
197*85e97f0bSBjarni Jonasson 				reg_val);
198*85e97f0bSBjarni Jonasson 	if (ret)
199*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
200*85e97f0bSBjarni Jonasson 	return ret;
201*85e97f0bSBjarni Jonasson }
202*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_ib_cfg4_wr(struct phy_device * phydev,const u32 ib_max_hp,const u32 ib_max_mid,const u32 ib_max_lp,const u32 ib_max_offset)203*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_ib_cfg4_wr(struct phy_device *phydev,
204*85e97f0bSBjarni Jonasson 				   const u32 ib_max_hp,
205*85e97f0bSBjarni Jonasson 				   const u32 ib_max_mid,
206*85e97f0bSBjarni Jonasson 				   const u32 ib_max_lp,
207*85e97f0bSBjarni Jonasson 				   const u32 ib_max_offset)
208*85e97f0bSBjarni Jonasson {
209*85e97f0bSBjarni Jonasson 	u32 reg_val;
210*85e97f0bSBjarni Jonasson 	int ret;
211*85e97f0bSBjarni Jonasson 
212*85e97f0bSBjarni Jonasson 	reg_val  = (ib_max_hp << 24) + (ib_max_mid << 16) +
213*85e97f0bSBjarni Jonasson 		   (ib_max_lp << 8) + (ib_max_offset << 0);
214*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
215*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_CFG4,
216*85e97f0bSBjarni Jonasson 				reg_val);
217*85e97f0bSBjarni Jonasson 	if (ret)
218*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
219*85e97f0bSBjarni Jonasson 	return ret;
220*85e97f0bSBjarni Jonasson }
221*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_misc_cfg_wr(struct phy_device * phydev,const u32 lane_rst)222*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_misc_cfg_wr(struct phy_device *phydev,
223*85e97f0bSBjarni Jonasson 				    const u32 lane_rst)
224*85e97f0bSBjarni Jonasson {
225*85e97f0bSBjarni Jonasson 	int ret;
226*85e97f0bSBjarni Jonasson 
227*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
228*85e97f0bSBjarni Jonasson 				PHY_S6G_MISC_CFG,
229*85e97f0bSBjarni Jonasson 				lane_rst);
230*85e97f0bSBjarni Jonasson 	if (ret)
231*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
232*85e97f0bSBjarni Jonasson 	return ret;
233*85e97f0bSBjarni Jonasson }
234*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_gp_cfg_wr(struct phy_device * phydev,const u32 gp_cfg_val)235*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_gp_cfg_wr(struct phy_device *phydev, const u32 gp_cfg_val)
236*85e97f0bSBjarni Jonasson {
237*85e97f0bSBjarni Jonasson 	int ret;
238*85e97f0bSBjarni Jonasson 
239*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
240*85e97f0bSBjarni Jonasson 				PHY_S6G_GP_CFG,
241*85e97f0bSBjarni Jonasson 				gp_cfg_val);
242*85e97f0bSBjarni Jonasson 	if (ret)
243*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
244*85e97f0bSBjarni Jonasson 	return ret;
245*85e97f0bSBjarni Jonasson }
246*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_dft_cfg2_wr(struct phy_device * phydev,const u32 rx_ji_ampl,const u32 rx_step_freq,const u32 rx_ji_ena,const u32 rx_waveform_sel,const u32 rx_freqoff_dir,const u32 rx_freqoff_ena)247*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_dft_cfg2_wr(struct phy_device *phydev,
248*85e97f0bSBjarni Jonasson 				    const u32 rx_ji_ampl,
249*85e97f0bSBjarni Jonasson 				    const u32 rx_step_freq,
250*85e97f0bSBjarni Jonasson 				    const u32 rx_ji_ena,
251*85e97f0bSBjarni Jonasson 				    const u32 rx_waveform_sel,
252*85e97f0bSBjarni Jonasson 				    const u32 rx_freqoff_dir,
253*85e97f0bSBjarni Jonasson 				    const u32 rx_freqoff_ena)
254*85e97f0bSBjarni Jonasson {
255*85e97f0bSBjarni Jonasson 	u32 reg_val;
256*85e97f0bSBjarni Jonasson 	int ret;
257*85e97f0bSBjarni Jonasson 
258*85e97f0bSBjarni Jonasson 	/* configurable terms */
259*85e97f0bSBjarni Jonasson 	reg_val = (rx_ji_ampl << 8) | (rx_step_freq << 4) |
260*85e97f0bSBjarni Jonasson 		  (rx_ji_ena << 3) | (rx_waveform_sel << 2) |
261*85e97f0bSBjarni Jonasson 		  (rx_freqoff_dir << 1) | rx_freqoff_ena;
262*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
263*85e97f0bSBjarni Jonasson 				PHY_S6G_IB_DFT_CFG2,
264*85e97f0bSBjarni Jonasson 				reg_val);
265*85e97f0bSBjarni Jonasson 	if (ret)
266*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
267*85e97f0bSBjarni Jonasson 	return ret;
268*85e97f0bSBjarni Jonasson }
269*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_dft_cfg0_wr(struct phy_device * phydev,const u32 prbs_sel,const u32 test_mode,const u32 rx_dft_ena)270*85e97f0bSBjarni Jonasson static int vsc85xx_sd6g_dft_cfg0_wr(struct phy_device *phydev,
271*85e97f0bSBjarni Jonasson 				    const u32 prbs_sel,
272*85e97f0bSBjarni Jonasson 				    const u32 test_mode,
273*85e97f0bSBjarni Jonasson 				    const u32 rx_dft_ena)
274*85e97f0bSBjarni Jonasson {
275*85e97f0bSBjarni Jonasson 	u32 reg_val;
276*85e97f0bSBjarni Jonasson 	int ret;
277*85e97f0bSBjarni Jonasson 
278*85e97f0bSBjarni Jonasson 	/* configurable terms */
279*85e97f0bSBjarni Jonasson 	reg_val = (prbs_sel << 20) | (test_mode << 16) | (rx_dft_ena << 2);
280*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
281*85e97f0bSBjarni Jonasson 				PHY_S6G_DFT_CFG0,
282*85e97f0bSBjarni Jonasson 				reg_val);
283*85e97f0bSBjarni Jonasson 	if (ret)
284*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
285*85e97f0bSBjarni Jonasson 	return ret;
286*85e97f0bSBjarni Jonasson }
287*85e97f0bSBjarni Jonasson 
288*85e97f0bSBjarni Jonasson /* Access LCPLL Cfg_0 */
vsc85xx_pll5g_cfg0_wr(struct phy_device * phydev,const u32 selbgv820)289*85e97f0bSBjarni Jonasson static int vsc85xx_pll5g_cfg0_wr(struct phy_device *phydev,
290*85e97f0bSBjarni Jonasson 				 const u32 selbgv820)
291*85e97f0bSBjarni Jonasson {
292*85e97f0bSBjarni Jonasson 	u32 base_val;
293*85e97f0bSBjarni Jonasson 	u32 reg_val;
294*85e97f0bSBjarni Jonasson 	int ret;
295*85e97f0bSBjarni Jonasson 
296*85e97f0bSBjarni Jonasson 	/* constant terms */
297*85e97f0bSBjarni Jonasson 	base_val = 0x7036f145;
298*85e97f0bSBjarni Jonasson 	/* configurable terms */
299*85e97f0bSBjarni Jonasson 	reg_val = base_val | (selbgv820 << 23);
300*85e97f0bSBjarni Jonasson 	ret = vsc85xx_csr_write(phydev, MACRO_CTRL,
301*85e97f0bSBjarni Jonasson 				PHY_S6G_PLL5G_CFG0, reg_val);
302*85e97f0bSBjarni Jonasson 	if (ret)
303*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: write error\n", __func__);
304*85e97f0bSBjarni Jonasson 	return ret;
305*85e97f0bSBjarni Jonasson }
306*85e97f0bSBjarni Jonasson 
vsc85xx_sd6g_config_v2(struct phy_device * phydev)307*85e97f0bSBjarni Jonasson int vsc85xx_sd6g_config_v2(struct phy_device *phydev)
308*85e97f0bSBjarni Jonasson {
309*85e97f0bSBjarni Jonasson 	u32 ib_sig_det_clk_sel_cal = 0;
310*85e97f0bSBjarni Jonasson 	u32 ib_sig_det_clk_sel_mm  = 7;
311*85e97f0bSBjarni Jonasson 	u32 pll_fsm_ctrl_data = 60;
312*85e97f0bSBjarni Jonasson 	unsigned long deadline;
313*85e97f0bSBjarni Jonasson 	u32 des_bw_ana_val = 3;
314*85e97f0bSBjarni Jonasson 	u32 ib_tsdet_cal = 16;
315*85e97f0bSBjarni Jonasson 	u32 ib_tsdet_mm  = 5;
316*85e97f0bSBjarni Jonasson 	u32 ib_rtrm_adj;
317*85e97f0bSBjarni Jonasson 	u32 if_mode = 1;
318*85e97f0bSBjarni Jonasson 	u32 gp_iter = 5;
319*85e97f0bSBjarni Jonasson 	u32 val32 = 0;
320*85e97f0bSBjarni Jonasson 	u32 qrate = 1;
321*85e97f0bSBjarni Jonasson 	u32 iter;
322*85e97f0bSBjarni Jonasson 	int val = 0;
323*85e97f0bSBjarni Jonasson 	int ret;
324*85e97f0bSBjarni Jonasson 
325*85e97f0bSBjarni Jonasson 	phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
326*85e97f0bSBjarni Jonasson 
327*85e97f0bSBjarni Jonasson 	/* Detune/Unlock LCPLL */
328*85e97f0bSBjarni Jonasson 	ret = pll5g_detune(phydev);
329*85e97f0bSBjarni Jonasson 	if (ret)
330*85e97f0bSBjarni Jonasson 		return ret;
331*85e97f0bSBjarni Jonasson 
332*85e97f0bSBjarni Jonasson 	/* 0. Reset RCPLL */
333*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 0);
334*85e97f0bSBjarni Jonasson 	if (ret)
335*85e97f0bSBjarni Jonasson 		return ret;
336*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 0, 0, 0, qrate, if_mode, 0);
337*85e97f0bSBjarni Jonasson 	if (ret)
338*85e97f0bSBjarni Jonasson 		return ret;
339*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
340*85e97f0bSBjarni Jonasson 	if (ret)
341*85e97f0bSBjarni Jonasson 		return ret;
342*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0);
343*85e97f0bSBjarni Jonasson 	if (ret)
344*85e97f0bSBjarni Jonasson 		return ret;
345*85e97f0bSBjarni Jonasson 
346*85e97f0bSBjarni Jonasson 	/* 1. Configure sd6g for SGMII prior to sd6g_IB_CAL */
347*85e97f0bSBjarni Jonasson 	ib_rtrm_adj = 13;
348*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 0);
349*85e97f0bSBjarni Jonasson 	if (ret)
350*85e97f0bSBjarni Jonasson 		return ret;
351*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1);
352*85e97f0bSBjarni Jonasson 	if (ret)
353*85e97f0bSBjarni Jonasson 		return ret;
354*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg2_wr(phydev, 3, 13, 5);
355*85e97f0bSBjarni Jonasson 	if (ret)
356*85e97f0bSBjarni Jonasson 		return ret;
357*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg3_wr(phydev,  0, 31, 1, 31);
358*85e97f0bSBjarni Jonasson 	if (ret)
359*85e97f0bSBjarni Jonasson 		return ret;
360*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg4_wr(phydev, 63, 63, 2, 63);
361*85e97f0bSBjarni Jonasson 	if (ret)
362*85e97f0bSBjarni Jonasson 		return ret;
363*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0);
364*85e97f0bSBjarni Jonasson 	if (ret)
365*85e97f0bSBjarni Jonasson 		return ret;
366*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 1);
367*85e97f0bSBjarni Jonasson 	if (ret)
368*85e97f0bSBjarni Jonasson 		return ret;
369*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
370*85e97f0bSBjarni Jonasson 	if (ret)
371*85e97f0bSBjarni Jonasson 		return ret;
372*85e97f0bSBjarni Jonasson 
373*85e97f0bSBjarni Jonasson 	/* 2. Start rcpll_fsm */
374*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 1);
375*85e97f0bSBjarni Jonasson 	if (ret)
376*85e97f0bSBjarni Jonasson 		return ret;
377*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
378*85e97f0bSBjarni Jonasson 	if (ret)
379*85e97f0bSBjarni Jonasson 		return ret;
380*85e97f0bSBjarni Jonasson 
381*85e97f0bSBjarni Jonasson 	deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
382*85e97f0bSBjarni Jonasson 	do {
383*85e97f0bSBjarni Jonasson 		usleep_range(500, 1000);
384*85e97f0bSBjarni Jonasson 		ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
385*85e97f0bSBjarni Jonasson 		if (ret)
386*85e97f0bSBjarni Jonasson 			return ret;
387*85e97f0bSBjarni Jonasson 		val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
388*85e97f0bSBjarni Jonasson 					 PHY_S6G_PLL_STATUS);
389*85e97f0bSBjarni Jonasson 		/* wait for bit 12 to clear */
390*85e97f0bSBjarni Jonasson 	} while (time_before(jiffies, deadline) && (val32 & BIT(12)));
391*85e97f0bSBjarni Jonasson 
392*85e97f0bSBjarni Jonasson 	if (val32 & BIT(12))
393*85e97f0bSBjarni Jonasson 		return -ETIMEDOUT;
394*85e97f0bSBjarni Jonasson 
395*85e97f0bSBjarni Jonasson 	/* 4. Release digital reset and disable transmitter */
396*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 0);
397*85e97f0bSBjarni Jonasson 	if (ret)
398*85e97f0bSBjarni Jonasson 		return ret;
399*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 1);
400*85e97f0bSBjarni Jonasson 	if (ret)
401*85e97f0bSBjarni Jonasson 		return ret;
402*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
403*85e97f0bSBjarni Jonasson 	if (ret)
404*85e97f0bSBjarni Jonasson 		return ret;
405*85e97f0bSBjarni Jonasson 
406*85e97f0bSBjarni Jonasson 	/* 5. Apply a frequency offset on RX-side (using internal FoJi logic) */
407*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 768);
408*85e97f0bSBjarni Jonasson 	if (ret)
409*85e97f0bSBjarni Jonasson 		return ret;
410*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_dft_cfg2_wr(phydev, 0, 2, 0, 0, 0, 1);
411*85e97f0bSBjarni Jonasson 	if (ret)
412*85e97f0bSBjarni Jonasson 		return ret;
413*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_dft_cfg0_wr(phydev, 0, 0, 1);
414*85e97f0bSBjarni Jonasson 	if (ret)
415*85e97f0bSBjarni Jonasson 		return ret;
416*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 2);
417*85e97f0bSBjarni Jonasson 	if (ret)
418*85e97f0bSBjarni Jonasson 		return ret;
419*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
420*85e97f0bSBjarni Jonasson 	if (ret)
421*85e97f0bSBjarni Jonasson 		return ret;
422*85e97f0bSBjarni Jonasson 
423*85e97f0bSBjarni Jonasson 	/* 6. Prepare required settings for IBCAL */
424*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 1, 0);
425*85e97f0bSBjarni Jonasson 	if (ret)
426*85e97f0bSBjarni Jonasson 		return ret;
427*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_cal, 0, 0);
428*85e97f0bSBjarni Jonasson 	if (ret)
429*85e97f0bSBjarni Jonasson 		return ret;
430*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
431*85e97f0bSBjarni Jonasson 	if (ret)
432*85e97f0bSBjarni Jonasson 		return ret;
433*85e97f0bSBjarni Jonasson 
434*85e97f0bSBjarni Jonasson 	/* 7. Start IB_CAL */
435*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj,
436*85e97f0bSBjarni Jonasson 				      ib_sig_det_clk_sel_cal, 0, 1);
437*85e97f0bSBjarni Jonasson 	if (ret)
438*85e97f0bSBjarni Jonasson 		return ret;
439*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
440*85e97f0bSBjarni Jonasson 	if (ret)
441*85e97f0bSBjarni Jonasson 		return ret;
442*85e97f0bSBjarni Jonasson 	/* 11 cycles (for ViperA) or 5 cycles (for ViperB & Elise) w/ SW clock */
443*85e97f0bSBjarni Jonasson 	for (iter = 0; iter < gp_iter; iter++) {
444*85e97f0bSBjarni Jonasson 		/* set gp(0) */
445*85e97f0bSBjarni Jonasson 		ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 769);
446*85e97f0bSBjarni Jonasson 		if (ret)
447*85e97f0bSBjarni Jonasson 			return ret;
448*85e97f0bSBjarni Jonasson 		ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
449*85e97f0bSBjarni Jonasson 		if (ret)
450*85e97f0bSBjarni Jonasson 			return ret;
451*85e97f0bSBjarni Jonasson 		/* clear gp(0) */
452*85e97f0bSBjarni Jonasson 		ret = vsc85xx_sd6g_gp_cfg_wr(phydev, 768);
453*85e97f0bSBjarni Jonasson 		if (ret)
454*85e97f0bSBjarni Jonasson 			return ret;
455*85e97f0bSBjarni Jonasson 		ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
456*85e97f0bSBjarni Jonasson 		if (ret)
457*85e97f0bSBjarni Jonasson 			return ret;
458*85e97f0bSBjarni Jonasson 	}
459*85e97f0bSBjarni Jonasson 
460*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 1, 1);
461*85e97f0bSBjarni Jonasson 	if (ret)
462*85e97f0bSBjarni Jonasson 		return ret;
463*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
464*85e97f0bSBjarni Jonasson 	if (ret)
465*85e97f0bSBjarni Jonasson 		return ret;
466*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_cal, 15, 0, 1);
467*85e97f0bSBjarni Jonasson 	if (ret)
468*85e97f0bSBjarni Jonasson 		return ret;
469*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
470*85e97f0bSBjarni Jonasson 	if (ret)
471*85e97f0bSBjarni Jonasson 		return ret;
472*85e97f0bSBjarni Jonasson 
473*85e97f0bSBjarni Jonasson 	/* 8. Wait for IB cal to complete */
474*85e97f0bSBjarni Jonasson 	deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
475*85e97f0bSBjarni Jonasson 	do {
476*85e97f0bSBjarni Jonasson 		usleep_range(500, 1000);
477*85e97f0bSBjarni Jonasson 		ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
478*85e97f0bSBjarni Jonasson 		if (ret)
479*85e97f0bSBjarni Jonasson 			return ret;
480*85e97f0bSBjarni Jonasson 		val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
481*85e97f0bSBjarni Jonasson 					 PHY_S6G_IB_STATUS0);
482*85e97f0bSBjarni Jonasson 		/* wait for bit 8 to set */
483*85e97f0bSBjarni Jonasson 	} while (time_before(jiffies, deadline) && (~val32 & BIT(8)));
484*85e97f0bSBjarni Jonasson 
485*85e97f0bSBjarni Jonasson 	if (~val32 & BIT(8))
486*85e97f0bSBjarni Jonasson 		return -ETIMEDOUT;
487*85e97f0bSBjarni Jonasson 
488*85e97f0bSBjarni Jonasson 	/* 9. Restore cfg values for mission mode */
489*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 1);
490*85e97f0bSBjarni Jonasson 	if (ret)
491*85e97f0bSBjarni Jonasson 		return ret;
492*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1);
493*85e97f0bSBjarni Jonasson 	if (ret)
494*85e97f0bSBjarni Jonasson 		return ret;
495*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
496*85e97f0bSBjarni Jonasson 	if (ret)
497*85e97f0bSBjarni Jonasson 		return ret;
498*85e97f0bSBjarni Jonasson 
499*85e97f0bSBjarni Jonasson 	/* 10. Re-enable transmitter */
500*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0);
501*85e97f0bSBjarni Jonasson 	if (ret)
502*85e97f0bSBjarni Jonasson 		return ret;
503*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
504*85e97f0bSBjarni Jonasson 	if (ret)
505*85e97f0bSBjarni Jonasson 		return ret;
506*85e97f0bSBjarni Jonasson 
507*85e97f0bSBjarni Jonasson 	/* 11. Disable frequency offset generation (using internal FoJi logic) */
508*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_dft_cfg2_wr(phydev, 0, 0, 0, 0, 0, 0);
509*85e97f0bSBjarni Jonasson 	if (ret)
510*85e97f0bSBjarni Jonasson 		return ret;
511*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_dft_cfg0_wr(phydev, 0, 0, 0);
512*85e97f0bSBjarni Jonasson 	if (ret)
513*85e97f0bSBjarni Jonasson 		return ret;
514*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0);
515*85e97f0bSBjarni Jonasson 	if (ret)
516*85e97f0bSBjarni Jonasson 		return ret;
517*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
518*85e97f0bSBjarni Jonasson 	if (ret)
519*85e97f0bSBjarni Jonasson 		return ret;
520*85e97f0bSBjarni Jonasson 
521*85e97f0bSBjarni Jonasson 	/* Tune/Re-lock LCPLL */
522*85e97f0bSBjarni Jonasson 	ret = pll5g_tune(phydev);
523*85e97f0bSBjarni Jonasson 	if (ret)
524*85e97f0bSBjarni Jonasson 		return ret;
525*85e97f0bSBjarni Jonasson 
526*85e97f0bSBjarni Jonasson 	/* 12. Configure for Final Configuration and Settings */
527*85e97f0bSBjarni Jonasson 	/* a. Reset RCPLL */
528*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 0);
529*85e97f0bSBjarni Jonasson 	if (ret)
530*85e97f0bSBjarni Jonasson 		return ret;
531*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 0, 1, 0, qrate, if_mode, 0);
532*85e97f0bSBjarni Jonasson 	if (ret)
533*85e97f0bSBjarni Jonasson 		return ret;
534*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
535*85e97f0bSBjarni Jonasson 	if (ret)
536*85e97f0bSBjarni Jonasson 		return ret;
537*85e97f0bSBjarni Jonasson 
538*85e97f0bSBjarni Jonasson 	/* b. Configure sd6g for desired operating mode */
539*85e97f0bSBjarni Jonasson 	phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_GPIO);
540*85e97f0bSBjarni Jonasson 	ret = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
541*85e97f0bSBjarni Jonasson 	if ((ret & MAC_CFG_MASK) == MAC_CFG_QSGMII) {
542*85e97f0bSBjarni Jonasson 		/* QSGMII */
543*85e97f0bSBjarni Jonasson 		pll_fsm_ctrl_data = 120;
544*85e97f0bSBjarni Jonasson 		qrate   = 0;
545*85e97f0bSBjarni Jonasson 		if_mode = 3;
546*85e97f0bSBjarni Jonasson 		des_bw_ana_val = 5;
547*85e97f0bSBjarni Jonasson 		val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
548*85e97f0bSBjarni Jonasson 			PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_QSGMII_MAC;
549*85e97f0bSBjarni Jonasson 
550*85e97f0bSBjarni Jonasson 		ret = vsc8584_cmd(phydev, val);
551*85e97f0bSBjarni Jonasson 		if (ret) {
552*85e97f0bSBjarni Jonasson 			dev_err(&phydev->mdio.dev, "%s: QSGMII error: %d\n",
553*85e97f0bSBjarni Jonasson 				__func__, ret);
554*85e97f0bSBjarni Jonasson 			return ret;
555*85e97f0bSBjarni Jonasson 		}
556*85e97f0bSBjarni Jonasson 
557*85e97f0bSBjarni Jonasson 		phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
558*85e97f0bSBjarni Jonasson 	} else if ((ret & MAC_CFG_MASK) == MAC_CFG_SGMII) {
559*85e97f0bSBjarni Jonasson 		/* SGMII */
560*85e97f0bSBjarni Jonasson 		pll_fsm_ctrl_data = 60;
561*85e97f0bSBjarni Jonasson 		qrate   = 1;
562*85e97f0bSBjarni Jonasson 		if_mode = 1;
563*85e97f0bSBjarni Jonasson 		des_bw_ana_val = 3;
564*85e97f0bSBjarni Jonasson 
565*85e97f0bSBjarni Jonasson 		val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
566*85e97f0bSBjarni Jonasson 			PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_SGMII_MAC;
567*85e97f0bSBjarni Jonasson 
568*85e97f0bSBjarni Jonasson 		ret = vsc8584_cmd(phydev, val);
569*85e97f0bSBjarni Jonasson 		if (ret) {
570*85e97f0bSBjarni Jonasson 			dev_err(&phydev->mdio.dev, "%s: SGMII error: %d\n",
571*85e97f0bSBjarni Jonasson 				__func__, ret);
572*85e97f0bSBjarni Jonasson 			return ret;
573*85e97f0bSBjarni Jonasson 		}
574*85e97f0bSBjarni Jonasson 
575*85e97f0bSBjarni Jonasson 		phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
576*85e97f0bSBjarni Jonasson 	} else {
577*85e97f0bSBjarni Jonasson 		dev_err(&phydev->mdio.dev, "%s: invalid mac_if: %x\n",
578*85e97f0bSBjarni Jonasson 			__func__, ret);
579*85e97f0bSBjarni Jonasson 	}
580*85e97f0bSBjarni Jonasson 
581*85e97f0bSBjarni Jonasson 	ret = phy_update_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
582*85e97f0bSBjarni Jonasson 	if (ret)
583*85e97f0bSBjarni Jonasson 		return ret;
584*85e97f0bSBjarni Jonasson 	ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
585*85e97f0bSBjarni Jonasson 	if (ret)
586*85e97f0bSBjarni Jonasson 		return ret;
587*85e97f0bSBjarni Jonasson 	ret = vsc85xx_pll5g_cfg0_wr(phydev, 4);
588*85e97f0bSBjarni Jonasson 	if (ret)
589*85e97f0bSBjarni Jonasson 		return ret;
590*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
591*85e97f0bSBjarni Jonasson 	if (ret)
592*85e97f0bSBjarni Jonasson 		return ret;
593*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_des_cfg_wr(phydev, 6, 2, 5, des_bw_ana_val, 0);
594*85e97f0bSBjarni Jonasson 	if (ret)
595*85e97f0bSBjarni Jonasson 		return ret;
596*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg0_wr(phydev, ib_rtrm_adj, ib_sig_det_clk_sel_mm, 0, 1);
597*85e97f0bSBjarni Jonasson 	if (ret)
598*85e97f0bSBjarni Jonasson 		return ret;
599*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg1_wr(phydev, 8, ib_tsdet_mm, 15, 0, 1);
600*85e97f0bSBjarni Jonasson 	if (ret)
601*85e97f0bSBjarni Jonasson 		return ret;
602*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_common_cfg_wr(phydev, 1, 1, 0, qrate, if_mode, 0);
603*85e97f0bSBjarni Jonasson 	if (ret)
604*85e97f0bSBjarni Jonasson 		return ret;
605*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg2_wr(phydev, 3, 13, 5);
606*85e97f0bSBjarni Jonasson 	if (ret)
607*85e97f0bSBjarni Jonasson 		return ret;
608*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg3_wr(phydev,  0, 31, 1, 31);
609*85e97f0bSBjarni Jonasson 	if (ret)
610*85e97f0bSBjarni Jonasson 		return ret;
611*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_ib_cfg4_wr(phydev, 63, 63, 2, 63);
612*85e97f0bSBjarni Jonasson 	if (ret)
613*85e97f0bSBjarni Jonasson 		return ret;
614*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 1);
615*85e97f0bSBjarni Jonasson 	if (ret)
616*85e97f0bSBjarni Jonasson 		return ret;
617*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
618*85e97f0bSBjarni Jonasson 	if (ret)
619*85e97f0bSBjarni Jonasson 		return ret;
620*85e97f0bSBjarni Jonasson 
621*85e97f0bSBjarni Jonasson 	/* 13. Start rcpll_fsm */
622*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_pll_cfg_wr(phydev, 3, pll_fsm_ctrl_data, 1);
623*85e97f0bSBjarni Jonasson 	if (ret)
624*85e97f0bSBjarni Jonasson 		return ret;
625*85e97f0bSBjarni Jonasson 	ret = phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
626*85e97f0bSBjarni Jonasson 	if (ret)
627*85e97f0bSBjarni Jonasson 		return ret;
628*85e97f0bSBjarni Jonasson 
629*85e97f0bSBjarni Jonasson 	/* 14. Wait for PLL cal to complete */
630*85e97f0bSBjarni Jonasson 	deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
631*85e97f0bSBjarni Jonasson 	do {
632*85e97f0bSBjarni Jonasson 		usleep_range(500, 1000);
633*85e97f0bSBjarni Jonasson 		ret = phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
634*85e97f0bSBjarni Jonasson 		if (ret)
635*85e97f0bSBjarni Jonasson 			return ret;
636*85e97f0bSBjarni Jonasson 		val32 = vsc85xx_csr_read(phydev, MACRO_CTRL,
637*85e97f0bSBjarni Jonasson 					 PHY_S6G_PLL_STATUS);
638*85e97f0bSBjarni Jonasson 		/* wait for bit 12 to clear */
639*85e97f0bSBjarni Jonasson 	} while (time_before(jiffies, deadline) && (val32 & BIT(12)));
640*85e97f0bSBjarni Jonasson 
641*85e97f0bSBjarni Jonasson 	if (val32 & BIT(12))
642*85e97f0bSBjarni Jonasson 		return -ETIMEDOUT;
643*85e97f0bSBjarni Jonasson 
644*85e97f0bSBjarni Jonasson 	/* release lane reset */
645*85e97f0bSBjarni Jonasson 	ret = vsc85xx_sd6g_misc_cfg_wr(phydev, 0);
646*85e97f0bSBjarni Jonasson 	if (ret)
647*85e97f0bSBjarni Jonasson 		return ret;
648*85e97f0bSBjarni Jonasson 
649*85e97f0bSBjarni Jonasson 	return phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
650*85e97f0bSBjarni Jonasson }
651