xref: /openbmc/linux/drivers/net/phy/mediatek-ge.c (revision 98c485ea)
1e40d2ccaSDENG Qingfang // SPDX-License-Identifier: GPL-2.0+
2e40d2ccaSDENG Qingfang #include <linux/bitfield.h>
3e40d2ccaSDENG Qingfang #include <linux/module.h>
4e40d2ccaSDENG Qingfang #include <linux/phy.h>
5e40d2ccaSDENG Qingfang 
6e40d2ccaSDENG Qingfang #define MTK_EXT_PAGE_ACCESS		0x1f
7e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_STANDARD		0x0000
8e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_EXTENDED		0x0001
9e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_EXTENDED_2		0x0002
10e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_EXTENDED_3		0x0003
11e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_EXTENDED_2A30	0x2a30
12e40d2ccaSDENG Qingfang #define MTK_PHY_PAGE_EXTENDED_52B5	0x52b5
13e40d2ccaSDENG Qingfang 
mtk_gephy_read_page(struct phy_device * phydev)14e40d2ccaSDENG Qingfang static int mtk_gephy_read_page(struct phy_device *phydev)
15e40d2ccaSDENG Qingfang {
16e40d2ccaSDENG Qingfang 	return __phy_read(phydev, MTK_EXT_PAGE_ACCESS);
17e40d2ccaSDENG Qingfang }
18e40d2ccaSDENG Qingfang 
mtk_gephy_write_page(struct phy_device * phydev,int page)19e40d2ccaSDENG Qingfang static int mtk_gephy_write_page(struct phy_device *phydev, int page)
20e40d2ccaSDENG Qingfang {
21e40d2ccaSDENG Qingfang 	return __phy_write(phydev, MTK_EXT_PAGE_ACCESS, page);
22e40d2ccaSDENG Qingfang }
23e40d2ccaSDENG Qingfang 
mtk_gephy_config_init(struct phy_device * phydev)24e40d2ccaSDENG Qingfang static void mtk_gephy_config_init(struct phy_device *phydev)
25e40d2ccaSDENG Qingfang {
26e40d2ccaSDENG Qingfang 	/* Disable EEE */
27e40d2ccaSDENG Qingfang 	phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
28e40d2ccaSDENG Qingfang 
29e40d2ccaSDENG Qingfang 	/* Enable HW auto downshift */
30e40d2ccaSDENG Qingfang 	phy_modify_paged(phydev, MTK_PHY_PAGE_EXTENDED, 0x14, 0, BIT(4));
31e40d2ccaSDENG Qingfang 
32e40d2ccaSDENG Qingfang 	/* Increase SlvDPSready time */
33e40d2ccaSDENG Qingfang 	phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
34e40d2ccaSDENG Qingfang 	__phy_write(phydev, 0x10, 0xafae);
35e40d2ccaSDENG Qingfang 	__phy_write(phydev, 0x12, 0x2f);
36e40d2ccaSDENG Qingfang 	__phy_write(phydev, 0x10, 0x8fae);
37e40d2ccaSDENG Qingfang 	phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
38e40d2ccaSDENG Qingfang 
39e40d2ccaSDENG Qingfang 	/* Adjust 100_mse_threshold */
40e40d2ccaSDENG Qingfang 	phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x123, 0xffff);
41e40d2ccaSDENG Qingfang 
42e40d2ccaSDENG Qingfang 	/* Disable mcc */
43e40d2ccaSDENG Qingfang 	phy_write_mmd(phydev, MDIO_MMD_VEND1, 0xa6, 0x300);
44e40d2ccaSDENG Qingfang }
45e40d2ccaSDENG Qingfang 
mt7530_phy_config_init(struct phy_device * phydev)46e40d2ccaSDENG Qingfang static int mt7530_phy_config_init(struct phy_device *phydev)
47e40d2ccaSDENG Qingfang {
48e40d2ccaSDENG Qingfang 	mtk_gephy_config_init(phydev);
49e40d2ccaSDENG Qingfang 
50e40d2ccaSDENG Qingfang 	/* Increase post_update_timer */
51e40d2ccaSDENG Qingfang 	phy_write_paged(phydev, MTK_PHY_PAGE_EXTENDED_3, 0x11, 0x4b);
52e40d2ccaSDENG Qingfang 
53e40d2ccaSDENG Qingfang 	return 0;
54e40d2ccaSDENG Qingfang }
55e40d2ccaSDENG Qingfang 
mt7531_phy_config_init(struct phy_device * phydev)56e40d2ccaSDENG Qingfang static int mt7531_phy_config_init(struct phy_device *phydev)
57e40d2ccaSDENG Qingfang {
58e40d2ccaSDENG Qingfang 	mtk_gephy_config_init(phydev);
59e40d2ccaSDENG Qingfang 
60e40d2ccaSDENG Qingfang 	/* PHY link down power saving enable */
61e40d2ccaSDENG Qingfang 	phy_set_bits(phydev, 0x17, BIT(4));
62e40d2ccaSDENG Qingfang 	phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, 0xc6, 0x300);
63e40d2ccaSDENG Qingfang 
64e40d2ccaSDENG Qingfang 	/* Set TX Pair delay selection */
65e40d2ccaSDENG Qingfang 	phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x13, 0x404);
66e40d2ccaSDENG Qingfang 	phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x14, 0x404);
67e40d2ccaSDENG Qingfang 
68e40d2ccaSDENG Qingfang 	return 0;
69e40d2ccaSDENG Qingfang }
70e40d2ccaSDENG Qingfang 
71e40d2ccaSDENG Qingfang static struct phy_driver mtk_gephy_driver[] = {
72e40d2ccaSDENG Qingfang 	{
73e40d2ccaSDENG Qingfang 		PHY_ID_MATCH_EXACT(0x03a29412),
74e40d2ccaSDENG Qingfang 		.name		= "MediaTek MT7530 PHY",
75e40d2ccaSDENG Qingfang 		.config_init	= mt7530_phy_config_init,
76e40d2ccaSDENG Qingfang 		/* Interrupts are handled by the switch, not the PHY
77e40d2ccaSDENG Qingfang 		 * itself.
78e40d2ccaSDENG Qingfang 		 */
79e40d2ccaSDENG Qingfang 		.config_intr	= genphy_no_config_intr,
80e40d2ccaSDENG Qingfang 		.handle_interrupt = genphy_handle_interrupt_no_ack,
8193100d68SDENG Qingfang 		.suspend	= genphy_suspend,
8293100d68SDENG Qingfang 		.resume		= genphy_resume,
83e40d2ccaSDENG Qingfang 		.read_page	= mtk_gephy_read_page,
84e40d2ccaSDENG Qingfang 		.write_page	= mtk_gephy_write_page,
85e40d2ccaSDENG Qingfang 	},
86e40d2ccaSDENG Qingfang 	{
87e40d2ccaSDENG Qingfang 		PHY_ID_MATCH_EXACT(0x03a29441),
88e40d2ccaSDENG Qingfang 		.name		= "MediaTek MT7531 PHY",
89e40d2ccaSDENG Qingfang 		.config_init	= mt7531_phy_config_init,
90e40d2ccaSDENG Qingfang 		/* Interrupts are handled by the switch, not the PHY
91e40d2ccaSDENG Qingfang 		 * itself.
92e40d2ccaSDENG Qingfang 		 */
93e40d2ccaSDENG Qingfang 		.config_intr	= genphy_no_config_intr,
94e40d2ccaSDENG Qingfang 		.handle_interrupt = genphy_handle_interrupt_no_ack,
9593100d68SDENG Qingfang 		.suspend	= genphy_suspend,
9693100d68SDENG Qingfang 		.resume		= genphy_resume,
97e40d2ccaSDENG Qingfang 		.read_page	= mtk_gephy_read_page,
98e40d2ccaSDENG Qingfang 		.write_page	= mtk_gephy_write_page,
99e40d2ccaSDENG Qingfang 	},
100e40d2ccaSDENG Qingfang };
101e40d2ccaSDENG Qingfang 
102e40d2ccaSDENG Qingfang module_phy_driver(mtk_gephy_driver);
103e40d2ccaSDENG Qingfang 
104e40d2ccaSDENG Qingfang static struct mdio_device_id __maybe_unused mtk_gephy_tbl[] = {
105*98c485eaSDaniel Golle 	{ PHY_ID_MATCH_EXACT(0x03a29441) },
106*98c485eaSDaniel Golle 	{ PHY_ID_MATCH_EXACT(0x03a29412) },
107e40d2ccaSDENG Qingfang 	{ }
108e40d2ccaSDENG Qingfang };
109e40d2ccaSDENG Qingfang 
110e40d2ccaSDENG Qingfang MODULE_DESCRIPTION("MediaTek Gigabit Ethernet PHY driver");
111e40d2ccaSDENG Qingfang MODULE_AUTHOR("DENG, Qingfang <dqfext@gmail.com>");
112e40d2ccaSDENG Qingfang MODULE_LICENSE("GPL");
113e40d2ccaSDENG Qingfang 
114e40d2ccaSDENG Qingfang MODULE_DEVICE_TABLE(mdio, mtk_gephy_tbl);
115