xref: /openbmc/linux/drivers/net/ipa/ipa_reg.h (revision 8bfc4e21)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 
3 /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
4  * Copyright (C) 2018-2020 Linaro Ltd.
5  */
6 #ifndef _IPA_REG_H_
7 #define _IPA_REG_H_
8 
9 #include <linux/bitfield.h>
10 
11 #include "ipa_version.h"
12 
13 struct ipa;
14 
15 /**
16  * DOC: IPA Registers
17  *
18  * IPA registers are located within the "ipa-reg" address space defined by
19  * Device Tree.  The offset of each register within that space is specified
20  * by symbols defined below.  The address space is mapped to virtual memory
21  * space in ipa_mem_init().  All IPA registers are 32 bits wide.
22  *
23  * Certain register types are duplicated for a number of instances of
24  * something.  For example, each IPA endpoint has an set of registers
25  * defining its configuration.  The offset to an endpoint's set of registers
26  * is computed based on an "base" offset, plus an endpoint's ID multiplied
27  * and a "stride" value for the register.  For such registers, the offset is
28  * computed by a function-like macro that takes a parameter used in the
29  * computation.
30  *
31  * Some register offsets depend on execution environment.  For these an "ee"
32  * parameter is supplied to the offset macro.  The "ee" value is a member of
33  * the gsi_ee enumerated type.
34  *
35  * The offset of a register dependent on endpoint ID is computed by a macro
36  * that is supplied a parameter "ep", "txep", or "rxep".  A register with an
37  * "ep" parameter is valid for any endpoint; a register with a "txep" or
38  * "rxep" parameter is valid only for TX or RX endpoints, respectively.  The
39  * "*ep" value is assumed to be less than the maximum valid endpoint ID
40  * for the current hardware, and that will not exceed IPA_ENDPOINT_MAX.
41  *
42  * The offset of registers related to filter and route tables is computed
43  * by a macro that is supplied a parameter "er".  The "er" represents an
44  * endpoint ID for filters, or a route ID for routes.  For filters, the
45  * endpoint ID must be less than IPA_ENDPOINT_MAX, but is further restricted
46  * because not all endpoints support filtering.  For routes, the route ID
47  * must be less than IPA_ROUTE_MAX.
48  *
49  * The offset of registers related to resource types is computed by a macro
50  * that is supplied a parameter "rt".  The "rt" represents a resource type,
51  * which is is a member of the ipa_resource_type_src enumerated type for
52  * source endpoint resources or the ipa_resource_type_dst enumerated type
53  * for destination endpoint resources.
54  *
55  * Some registers encode multiple fields within them.  For these, each field
56  * has a symbol below defining a field mask that encodes both the position
57  * and width of the field within its register.
58  *
59  * In some cases, different versions of IPA hardware use different offset or
60  * field mask values.  In such cases an inline_function(ipa) is used rather
61  * than a MACRO to define the offset or field mask to use.
62  *
63  * Finally, some registers hold bitmasks representing endpoints.  In such
64  * cases the @available field in the @ipa structure defines the "full" set
65  * of valid bits for the register.
66  */
67 
68 #define IPA_REG_COMP_CFG_OFFSET				0x0000003c
69 /* The next field is not supported for IPA v4.1 */
70 #define ENABLE_FMASK				GENMASK(0, 0)
71 #define GSI_SNOC_BYPASS_DIS_FMASK		GENMASK(1, 1)
72 #define GEN_QMB_0_SNOC_BYPASS_DIS_FMASK		GENMASK(2, 2)
73 #define GEN_QMB_1_SNOC_BYPASS_DIS_FMASK		GENMASK(3, 3)
74 /* The next field is not present for IPA v4.5 */
75 #define IPA_DCMP_FAST_CLK_EN_FMASK		GENMASK(4, 4)
76 /* The remaining fields are not present for IPA v3.5.1 */
77 #define IPA_QMB_SELECT_CONS_EN_FMASK		GENMASK(5, 5)
78 #define IPA_QMB_SELECT_PROD_EN_FMASK		GENMASK(6, 6)
79 #define GSI_MULTI_INORDER_RD_DIS_FMASK		GENMASK(7, 7)
80 #define GSI_MULTI_INORDER_WR_DIS_FMASK		GENMASK(8, 8)
81 #define GEN_QMB_0_MULTI_INORDER_RD_DIS_FMASK	GENMASK(9, 9)
82 #define GEN_QMB_1_MULTI_INORDER_RD_DIS_FMASK	GENMASK(10, 10)
83 #define GEN_QMB_0_MULTI_INORDER_WR_DIS_FMASK	GENMASK(11, 11)
84 #define GEN_QMB_1_MULTI_INORDER_WR_DIS_FMASK	GENMASK(12, 12)
85 #define GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS_FMASK	GENMASK(13, 13)
86 #define GSI_SNOC_CNOC_LOOP_PROT_DISABLE_FMASK	GENMASK(14, 14)
87 #define GSI_MULTI_AXI_MASTERS_DIS_FMASK		GENMASK(15, 15)
88 #define IPA_QMB_SELECT_GLOBAL_EN_FMASK		GENMASK(16, 16)
89 #define IPA_ATOMIC_FETCHER_ARB_LOCK_DIS_FMASK	GENMASK(20, 17)
90 /* The next field is present for IPA v4.5 */
91 #define IPA_FULL_FLUSH_WAIT_RSC_CLOSE_EN_FMASK	GENMASK(21, 21)
92 
93 #define IPA_REG_CLKON_CFG_OFFSET			0x00000044
94 #define RX_FMASK				GENMASK(0, 0)
95 #define PROC_FMASK				GENMASK(1, 1)
96 #define TX_WRAPPER_FMASK			GENMASK(2, 2)
97 #define MISC_FMASK				GENMASK(3, 3)
98 #define RAM_ARB_FMASK				GENMASK(4, 4)
99 #define FTCH_HPS_FMASK				GENMASK(5, 5)
100 #define FTCH_DPS_FMASK				GENMASK(6, 6)
101 #define HPS_FMASK				GENMASK(7, 7)
102 #define DPS_FMASK				GENMASK(8, 8)
103 #define RX_HPS_CMDQS_FMASK			GENMASK(9, 9)
104 #define HPS_DPS_CMDQS_FMASK			GENMASK(10, 10)
105 #define DPS_TX_CMDQS_FMASK			GENMASK(11, 11)
106 #define RSRC_MNGR_FMASK				GENMASK(12, 12)
107 #define CTX_HANDLER_FMASK			GENMASK(13, 13)
108 #define ACK_MNGR_FMASK				GENMASK(14, 14)
109 #define D_DCPH_FMASK				GENMASK(15, 15)
110 #define H_DCPH_FMASK				GENMASK(16, 16)
111 /* The next field is not present for IPA v4.5 */
112 #define DCMP_FMASK				GENMASK(17, 17)
113 #define NTF_TX_CMDQS_FMASK			GENMASK(18, 18)
114 #define TX_0_FMASK				GENMASK(19, 19)
115 #define TX_1_FMASK				GENMASK(20, 20)
116 #define FNR_FMASK				GENMASK(21, 21)
117 /* The remaining fields are not present for IPA v3.5.1 */
118 #define QSB2AXI_CMDQ_L_FMASK			GENMASK(22, 22)
119 #define AGGR_WRAPPER_FMASK			GENMASK(23, 23)
120 #define RAM_SLAVEWAY_FMASK			GENMASK(24, 24)
121 #define QMB_FMASK				GENMASK(25, 25)
122 #define WEIGHT_ARB_FMASK			GENMASK(26, 26)
123 #define GSI_IF_FMASK				GENMASK(27, 27)
124 #define GLOBAL_FMASK				GENMASK(28, 28)
125 #define GLOBAL_2X_CLK_FMASK			GENMASK(29, 29)
126 /* The next field is present for IPA v4.5 */
127 #define DPL_FIFO_FMASK				GENMASK(30, 30)
128 
129 #define IPA_REG_ROUTE_OFFSET				0x00000048
130 #define ROUTE_DIS_FMASK				GENMASK(0, 0)
131 #define ROUTE_DEF_PIPE_FMASK			GENMASK(5, 1)
132 #define ROUTE_DEF_HDR_TABLE_FMASK		GENMASK(6, 6)
133 #define ROUTE_DEF_HDR_OFST_FMASK		GENMASK(16, 7)
134 #define ROUTE_FRAG_DEF_PIPE_FMASK		GENMASK(21, 17)
135 #define ROUTE_DEF_RETAIN_HDR_FMASK		GENMASK(24, 24)
136 
137 #define IPA_REG_SHARED_MEM_SIZE_OFFSET			0x00000054
138 #define SHARED_MEM_SIZE_FMASK			GENMASK(15, 0)
139 #define SHARED_MEM_BADDR_FMASK			GENMASK(31, 16)
140 
141 #define IPA_REG_QSB_MAX_WRITES_OFFSET			0x00000074
142 #define GEN_QMB_0_MAX_WRITES_FMASK		GENMASK(3, 0)
143 #define GEN_QMB_1_MAX_WRITES_FMASK		GENMASK(7, 4)
144 
145 #define IPA_REG_QSB_MAX_READS_OFFSET			0x00000078
146 #define GEN_QMB_0_MAX_READS_FMASK		GENMASK(3, 0)
147 #define GEN_QMB_1_MAX_READS_FMASK		GENMASK(7, 4)
148 /* The next two fields are not present for IPA v3.5.1 */
149 #define GEN_QMB_0_MAX_READS_BEATS_FMASK		GENMASK(23, 16)
150 #define GEN_QMB_1_MAX_READS_BEATS_FMASK		GENMASK(31, 24)
151 
152 static inline u32 ipa_reg_filt_rout_hash_en_offset(enum ipa_version version)
153 {
154 	if (version == IPA_VERSION_3_5_1)
155 		return 0x000008c;
156 
157 	return 0x0000148;
158 }
159 
160 static inline u32 ipa_reg_filt_rout_hash_flush_offset(enum ipa_version version)
161 {
162 	if (version == IPA_VERSION_3_5_1)
163 		return 0x0000090;
164 
165 	return 0x000014c;
166 }
167 
168 /* The next four fields are used for the hash enable and flush registers */
169 #define IPV6_ROUTER_HASH_FMASK			GENMASK(0, 0)
170 #define IPV6_FILTER_HASH_FMASK			GENMASK(4, 4)
171 #define IPV4_ROUTER_HASH_FMASK			GENMASK(8, 8)
172 #define IPV4_FILTER_HASH_FMASK			GENMASK(12, 12)
173 
174 /* ipa->available defines the valid bits in the STATE_AGGR_ACTIVE register */
175 static inline u32 ipa_reg_state_aggr_active_offset(enum ipa_version version)
176 {
177 	if (version == IPA_VERSION_3_5_1)
178 		return 0x0000010c;
179 
180 	return 0x000000b4;
181 }
182 
183 /* The next register is not present for IPA v4.5 */
184 #define IPA_REG_BCR_OFFSET				0x000001d0
185 /* The next two fields are not present for IPA v4.2 */
186 #define BCR_CMDQ_L_LACK_ONE_ENTRY_FMASK		GENMASK(0, 0)
187 #define BCR_TX_NOT_USING_BRESP_FMASK		GENMASK(1, 1)
188 /* The next field is invalid for IPA v4.1 */
189 #define BCR_TX_SUSPEND_IRQ_ASSERT_ONCE_FMASK	GENMASK(2, 2)
190 /* The next two fields are not present for IPA v4.2 */
191 #define BCR_SUSPEND_L2_IRQ_FMASK		GENMASK(3, 3)
192 #define BCR_HOLB_DROP_L2_IRQ_FMASK		GENMASK(4, 4)
193 #define BCR_DUAL_TX_FMASK			GENMASK(5, 5)
194 #define BCR_ENABLE_FILTER_DATA_CACHE_FMASK	GENMASK(6, 6)
195 #define BCR_NOTIF_PRIORITY_OVER_ZLT_FMASK	GENMASK(7, 7)
196 #define BCR_FILTER_PREFETCH_EN_FMASK		GENMASK(8, 8)
197 #define BCR_ROUTER_PREFETCH_EN_FMASK		GENMASK(9, 9)
198 
199 /* Backward compatibility register value to use for each version */
200 static inline u32 ipa_reg_bcr_val(enum ipa_version version)
201 {
202 	if (version == IPA_VERSION_3_5_1)
203 		return BCR_CMDQ_L_LACK_ONE_ENTRY_FMASK |
204 			BCR_TX_NOT_USING_BRESP_FMASK |
205 			BCR_SUSPEND_L2_IRQ_FMASK |
206 			BCR_HOLB_DROP_L2_IRQ_FMASK |
207 			BCR_DUAL_TX_FMASK;
208 
209 	if (version == IPA_VERSION_4_0 || version == IPA_VERSION_4_1)
210 		return BCR_CMDQ_L_LACK_ONE_ENTRY_FMASK |
211 			BCR_SUSPEND_L2_IRQ_FMASK |
212 			BCR_HOLB_DROP_L2_IRQ_FMASK |
213 			BCR_DUAL_TX_FMASK;
214 
215 	/* assert(version != IPA_VERSION_4_5); */
216 
217 	return 0x00000000;
218 }
219 
220 /* The value of the next register must be a multiple of 8 */
221 #define IPA_REG_LOCAL_PKT_PROC_CNTXT_BASE_OFFSET	0x000001e8
222 
223 /* ipa->available defines the valid bits in the AGGR_FORCE_CLOSE register */
224 #define IPA_REG_AGGR_FORCE_CLOSE_OFFSET			0x000001ec
225 
226 #define IPA_REG_COUNTER_CFG_OFFSET			0x000001f0
227 #define AGGR_GRANULARITY_FMASK			GENMASK(8, 4)
228 
229 /* The internal inactivity timer clock is used for the aggregation timer */
230 #define TIMER_FREQUENCY	32000		/* 32 KHz inactivity timer clock */
231 
232 /* Compute the value to use in the AGGR_GRANULARITY field representing the
233  * given number of microseconds.  The value is one less than the number of
234  * timer ticks in the requested period.  0 not a valid granularity value.
235  */
236 static inline u32 ipa_aggr_granularity_val(u32 usec)
237 {
238 	return DIV_ROUND_CLOSEST(usec * TIMER_FREQUENCY, USEC_PER_SEC) - 1;
239 }
240 
241 /* The next register is not present for IPA v4.5 */
242 #define IPA_REG_TX_CFG_OFFSET				0x000001fc
243 /* The first three fields are present for IPA v3.5.1 only */
244 #define TX0_PREFETCH_DISABLE_FMASK		GENMASK(0, 0)
245 #define TX1_PREFETCH_DISABLE_FMASK		GENMASK(1, 1)
246 #define PREFETCH_ALMOST_EMPTY_SIZE_FMASK	GENMASK(4, 2)
247 /* The next six fields are present for IPA v4.0 and above */
248 #define PREFETCH_ALMOST_EMPTY_SIZE_TX0_FMASK	GENMASK(5, 2)
249 #define DMAW_SCND_OUTSD_PRED_THRESHOLD_FMASK	GENMASK(9, 6)
250 #define DMAW_SCND_OUTSD_PRED_EN_FMASK		GENMASK(10, 10)
251 #define DMAW_MAX_BEATS_256_DIS_FMASK		GENMASK(11, 11)
252 #define PA_MASK_EN_FMASK			GENMASK(12, 12)
253 #define PREFETCH_ALMOST_EMPTY_SIZE_TX1_FMASK	GENMASK(16, 13)
254 /* The next field is present for IPA v4.5 */
255 #define DUAL_TX_ENABLE_FMASK			GENMASK(17, 17)
256 /* The next two fields are present for IPA v4.2 only */
257 #define SSPND_PA_NO_START_STATE_FMASK		GENMASK(18, 18)
258 #define SSPND_PA_NO_BQ_STATE_FMASK		GENMASK(19, 19)
259 
260 #define IPA_REG_FLAVOR_0_OFFSET				0x00000210
261 #define IPA_MAX_PIPES_FMASK			GENMASK(3, 0)
262 #define IPA_MAX_CONS_PIPES_FMASK		GENMASK(12, 8)
263 #define IPA_MAX_PROD_PIPES_FMASK		GENMASK(20, 16)
264 #define IPA_PROD_LOWEST_FMASK			GENMASK(27, 24)
265 
266 static inline u32 ipa_reg_idle_indication_cfg_offset(enum ipa_version version)
267 {
268 	if (version >= IPA_VERSION_4_2)
269 		return 0x00000240;
270 
271 	return 0x00000220;
272 }
273 
274 #define ENTER_IDLE_DEBOUNCE_THRESH_FMASK	GENMASK(15, 0)
275 #define CONST_NON_IDLE_ENABLE_FMASK		GENMASK(16, 16)
276 
277 /* # IPA source resource groups available based on version */
278 static inline u32 ipa_resource_group_src_count(enum ipa_version version)
279 {
280 	switch (version) {
281 	case IPA_VERSION_3_5_1:
282 	case IPA_VERSION_4_0:
283 	case IPA_VERSION_4_1:
284 		return 4;
285 
286 	case IPA_VERSION_4_2:
287 		return 1;
288 
289 	case IPA_VERSION_4_5:
290 		return 5;
291 
292 	default:
293 		return 0;
294 	}
295 }
296 
297 /* # IPA destination resource groups available based on version */
298 static inline u32 ipa_resource_group_dst_count(enum ipa_version version)
299 {
300 	switch (version) {
301 	case IPA_VERSION_3_5_1:
302 		return 3;
303 
304 	case IPA_VERSION_4_0:
305 	case IPA_VERSION_4_1:
306 		return 4;
307 
308 	case IPA_VERSION_4_2:
309 		return 1;
310 
311 	case IPA_VERSION_4_5:
312 		return 5;
313 
314 	default:
315 		return 0;
316 	}
317 }
318 
319 /* Not all of the following are valid (depends on the count, above) */
320 #define IPA_REG_SRC_RSRC_GRP_01_RSRC_TYPE_N_OFFSET(rt) \
321 					(0x00000400 + 0x0020 * (rt))
322 #define IPA_REG_SRC_RSRC_GRP_23_RSRC_TYPE_N_OFFSET(rt) \
323 					(0x00000404 + 0x0020 * (rt))
324 /* The next register is only present for IPA v4.5 */
325 #define IPA_REG_SRC_RSRC_GRP_45_RSRC_TYPE_N_OFFSET(rt) \
326 					(0x00000408 + 0x0020 * (rt))
327 #define IPA_REG_DST_RSRC_GRP_01_RSRC_TYPE_N_OFFSET(rt) \
328 					(0x00000500 + 0x0020 * (rt))
329 #define IPA_REG_DST_RSRC_GRP_23_RSRC_TYPE_N_OFFSET(rt) \
330 					(0x00000504 + 0x0020 * (rt))
331 /* The next register is only present for IPA v4.5 */
332 #define IPA_REG_DST_RSRC_GRP_45_RSRC_TYPE_N_OFFSET(rt) \
333 					(0x00000508 + 0x0020 * (rt))
334 /* The next four fields are used for all resource group registers */
335 #define X_MIN_LIM_FMASK				GENMASK(5, 0)
336 #define X_MAX_LIM_FMASK				GENMASK(13, 8)
337 /* The next two fields are not always present (if resource count is odd) */
338 #define Y_MIN_LIM_FMASK				GENMASK(21, 16)
339 #define Y_MAX_LIM_FMASK				GENMASK(29, 24)
340 
341 #define IPA_REG_ENDP_INIT_CTRL_N_OFFSET(ep) \
342 					(0x00000800 + 0x0070 * (ep))
343 /* The next field should only used for IPA v3.5.1 */
344 #define ENDP_SUSPEND_FMASK			GENMASK(0, 0)
345 #define ENDP_DELAY_FMASK			GENMASK(1, 1)
346 
347 #define IPA_REG_ENDP_INIT_CFG_N_OFFSET(ep) \
348 					(0x00000808 + 0x0070 * (ep))
349 #define FRAG_OFFLOAD_EN_FMASK			GENMASK(0, 0)
350 #define CS_OFFLOAD_EN_FMASK			GENMASK(2, 1)
351 #define CS_METADATA_HDR_OFFSET_FMASK		GENMASK(6, 3)
352 #define CS_GEN_QMB_MASTER_SEL_FMASK		GENMASK(8, 8)
353 
354 /** enum ipa_cs_offload_en - checksum offload field in ENDP_INIT_CFG_N */
355 enum ipa_cs_offload_en {
356 	IPA_CS_OFFLOAD_NONE		= 0x0,
357 	IPA_CS_OFFLOAD_UL		= 0x1,
358 	IPA_CS_OFFLOAD_DL		= 0x2,
359 };
360 
361 #define IPA_REG_ENDP_INIT_HDR_N_OFFSET(ep) \
362 					(0x00000810 + 0x0070 * (ep))
363 #define HDR_LEN_FMASK				GENMASK(5, 0)
364 #define HDR_OFST_METADATA_VALID_FMASK		GENMASK(6, 6)
365 #define HDR_OFST_METADATA_FMASK			GENMASK(12, 7)
366 #define HDR_ADDITIONAL_CONST_LEN_FMASK		GENMASK(18, 13)
367 #define HDR_OFST_PKT_SIZE_VALID_FMASK		GENMASK(19, 19)
368 #define HDR_OFST_PKT_SIZE_FMASK			GENMASK(25, 20)
369 #define HDR_A5_MUX_FMASK			GENMASK(26, 26)
370 #define HDR_LEN_INC_DEAGG_HDR_FMASK		GENMASK(27, 27)
371 /* The next field is not present for IPA v4.5 */
372 #define HDR_METADATA_REG_VALID_FMASK		GENMASK(28, 28)
373 /* The next two fields are present for IPA v4.5 */
374 #define HDR_LEN_MSB_FMASK			GENMASK(29, 28)
375 #define HDR_OFST_METADATA_MSB_FMASK		GENMASK(31, 30)
376 
377 /* Encoded value for ENDP_INIT_HDR register HDR_LEN* field(s) */
378 static inline u32 ipa_header_size_encoded(enum ipa_version version,
379 					  u32 header_size)
380 {
381 	u32 val;
382 
383 	val = u32_encode_bits(header_size, HDR_LEN_FMASK);
384 	if (version < IPA_VERSION_4_5)
385 		return val;
386 
387 	/* IPA v4.5 adds a few more most-significant bits */
388 	header_size >>= hweight32(HDR_LEN_FMASK);
389 	val |= u32_encode_bits(header_size, HDR_LEN_MSB_FMASK);
390 
391 	return val;
392 }
393 
394 /* Encoded value for ENDP_INIT_HDR register OFST_METADATA* field(s) */
395 static inline u32 ipa_metadata_offset_encoded(enum ipa_version version,
396 					      u32 offset)
397 {
398 	u32 val;
399 
400 	val = u32_encode_bits(offset, HDR_OFST_METADATA_FMASK);
401 	if (version < IPA_VERSION_4_5)
402 		return val;
403 
404 	/* IPA v4.5 adds a few more most-significant bits */
405 	offset >>= hweight32(HDR_OFST_METADATA_FMASK);
406 	val |= u32_encode_bits(offset, HDR_OFST_METADATA_MSB_FMASK);
407 
408 	return val;
409 }
410 
411 #define IPA_REG_ENDP_INIT_HDR_EXT_N_OFFSET(ep) \
412 					(0x00000814 + 0x0070 * (ep))
413 #define HDR_ENDIANNESS_FMASK			GENMASK(0, 0)
414 #define HDR_TOTAL_LEN_OR_PAD_VALID_FMASK	GENMASK(1, 1)
415 #define HDR_TOTAL_LEN_OR_PAD_FMASK		GENMASK(2, 2)
416 #define HDR_PAYLOAD_LEN_INC_PADDING_FMASK	GENMASK(3, 3)
417 #define HDR_TOTAL_LEN_OR_PAD_OFFSET_FMASK	GENMASK(9, 4)
418 #define HDR_PAD_TO_ALIGNMENT_FMASK		GENMASK(13, 10)
419 /* The next three fields are present for IPA v4.5 */
420 #define HDR_TOTAL_LEN_OR_PAD_OFFSET_MSB_FMASK	GENMASK(17, 16)
421 #define HDR_OFST_PKT_SIZE_MSB_FMASK		GENMASK(19, 18)
422 #define HDR_ADDITIONAL_CONST_LEN_MSB_FMASK	GENMASK(21, 20)
423 
424 /* Valid only for RX (IPA producer) endpoints */
425 #define IPA_REG_ENDP_INIT_HDR_METADATA_MASK_N_OFFSET(rxep) \
426 					(0x00000818 + 0x0070 * (rxep))
427 
428 /* Valid only for TX (IPA consumer) endpoints */
429 #define IPA_REG_ENDP_INIT_MODE_N_OFFSET(txep) \
430 					(0x00000820 + 0x0070 * (txep))
431 #define MODE_FMASK				GENMASK(2, 0)
432 /* The next field is present for IPA v4.5 */
433 #define DCPH_ENABLE_FMASK			GENMASK(3, 3)
434 #define DEST_PIPE_INDEX_FMASK			GENMASK(8, 4)
435 #define BYTE_THRESHOLD_FMASK			GENMASK(27, 12)
436 #define PIPE_REPLICATION_EN_FMASK		GENMASK(28, 28)
437 #define PAD_EN_FMASK				GENMASK(29, 29)
438 /* The next register is not present for IPA v4.5 */
439 #define HDR_FTCH_DISABLE_FMASK			GENMASK(30, 30)
440 
441 /** enum ipa_mode - mode field in ENDP_INIT_MODE_N */
442 enum ipa_mode {
443 	IPA_BASIC			= 0x0,
444 	IPA_ENABLE_FRAMING_HDLC		= 0x1,
445 	IPA_ENABLE_DEFRAMING_HDLC	= 0x2,
446 	IPA_DMA				= 0x3,
447 };
448 
449 #define IPA_REG_ENDP_INIT_AGGR_N_OFFSET(ep) \
450 					(0x00000824 +  0x0070 * (ep))
451 #define AGGR_EN_FMASK				GENMASK(1, 0)
452 #define AGGR_TYPE_FMASK				GENMASK(4, 2)
453 #define AGGR_BYTE_LIMIT_FMASK			GENMASK(9, 5)
454 #define AGGR_TIME_LIMIT_FMASK			GENMASK(14, 10)
455 #define AGGR_PKT_LIMIT_FMASK			GENMASK(20, 15)
456 #define AGGR_SW_EOF_ACTIVE_FMASK		GENMASK(21, 21)
457 #define AGGR_FORCE_CLOSE_FMASK			GENMASK(22, 22)
458 #define AGGR_HARD_BYTE_LIMIT_ENABLE_FMASK	GENMASK(24, 24)
459 
460 /** enum ipa_aggr_en - aggregation enable field in ENDP_INIT_AGGR_N */
461 enum ipa_aggr_en {
462 	IPA_BYPASS_AGGR			= 0x0,
463 	IPA_ENABLE_AGGR			= 0x1,
464 	IPA_ENABLE_DEAGGR		= 0x2,
465 };
466 
467 /** enum ipa_aggr_type - aggregation type field in ENDP_INIT_AGGR_N */
468 enum ipa_aggr_type {
469 	IPA_MBIM_16			= 0x0,
470 	IPA_HDLC			= 0x1,
471 	IPA_TLP				= 0x2,
472 	IPA_RNDIS			= 0x3,
473 	IPA_GENERIC			= 0x4,
474 	IPA_COALESCE			= 0x5,
475 	IPA_QCMAP			= 0x6,
476 };
477 
478 /* Valid only for RX (IPA producer) endpoints */
479 #define IPA_REG_ENDP_INIT_HOL_BLOCK_EN_N_OFFSET(rxep) \
480 					(0x0000082c +  0x0070 * (rxep))
481 #define HOL_BLOCK_EN_FMASK			GENMASK(0, 0)
482 
483 /* Valid only for RX (IPA producer) endpoints */
484 #define IPA_REG_ENDP_INIT_HOL_BLOCK_TIMER_N_OFFSET(rxep) \
485 					(0x00000830 +  0x0070 * (rxep))
486 /* The next two fields are present for IPA v4.2 only */
487 #define BASE_VALUE_FMASK			GENMASK(4, 0)
488 #define SCALE_FMASK				GENMASK(12, 8)
489 /* The next two fields are present for IPA v4.5 */
490 #define TIME_LIMIT_FMASK			GENMASK(4, 0)
491 #define GRAN_SEL_FMASK				GENMASK(8, 8)
492 
493 /* Valid only for TX (IPA consumer) endpoints */
494 #define IPA_REG_ENDP_INIT_DEAGGR_N_OFFSET(txep) \
495 					(0x00000834 + 0x0070 * (txep))
496 #define DEAGGR_HDR_LEN_FMASK			GENMASK(5, 0)
497 #define SYSPIPE_ERR_DETECTION_FMASK		GENMASK(6, 6)
498 #define PACKET_OFFSET_VALID_FMASK		GENMASK(7, 7)
499 #define PACKET_OFFSET_LOCATION_FMASK		GENMASK(13, 8)
500 #define IGNORE_MIN_PKT_ERR_FMASK		GENMASK(14, 14)
501 #define MAX_PACKET_LEN_FMASK			GENMASK(31, 16)
502 
503 #define IPA_REG_ENDP_INIT_RSRC_GRP_N_OFFSET(ep) \
504 					(0x00000838 + 0x0070 * (ep))
505 /* Encoded value for ENDP_INIT_RSRC_GRP register RSRC_GRP field */
506 static inline u32 rsrc_grp_encoded(enum ipa_version version, u32 rsrc_grp)
507 {
508 	switch (version) {
509 	case IPA_VERSION_4_2:
510 		return u32_encode_bits(rsrc_grp, GENMASK(0, 0));
511 	case IPA_VERSION_4_5:
512 		return u32_encode_bits(rsrc_grp, GENMASK(2, 0));
513 	default:
514 		return u32_encode_bits(rsrc_grp, GENMASK(1, 0));
515 	}
516 }
517 
518 /* Valid only for TX (IPA consumer) endpoints */
519 #define IPA_REG_ENDP_INIT_SEQ_N_OFFSET(txep) \
520 					(0x0000083c + 0x0070 * (txep))
521 #define HPS_SEQ_TYPE_FMASK			GENMASK(3, 0)
522 #define DPS_SEQ_TYPE_FMASK			GENMASK(7, 4)
523 #define HPS_REP_SEQ_TYPE_FMASK			GENMASK(11, 8)
524 #define DPS_REP_SEQ_TYPE_FMASK			GENMASK(15, 12)
525 
526 /**
527  * enum ipa_seq_type - HPS and DPS sequencer type fields in ENDP_INIT_SEQ_N
528  * @IPA_SEQ_DMA_ONLY:		only DMA is performed
529  * @IPA_SEQ_2ND_PKT_PROCESS_PASS_NO_DEC_UCP:
530  *	second packet processing pass + no decipher + microcontroller
531  * @IPA_SEQ_PKT_PROCESS_NO_DEC_NO_UCP_DMAP:
532  *	packet processing + no decipher + no uCP + HPS REP DMA parser
533  * @IPA_SEQ_INVALID:		invalid sequencer type
534  *
535  * The values defined here are broken into 4-bit nibbles that are written
536  * into fields of the ENDP_INIT_SEQ registers.
537  */
538 enum ipa_seq_type {
539 	IPA_SEQ_DMA_ONLY			= 0x0000,
540 	IPA_SEQ_2ND_PKT_PROCESS_PASS_NO_DEC_UCP	= 0x0004,
541 	IPA_SEQ_PKT_PROCESS_NO_DEC_NO_UCP_DMAP	= 0x0806,
542 	IPA_SEQ_INVALID				= 0xffff,
543 };
544 
545 #define IPA_REG_ENDP_STATUS_N_OFFSET(ep) \
546 					(0x00000840 + 0x0070 * (ep))
547 #define STATUS_EN_FMASK				GENMASK(0, 0)
548 #define STATUS_ENDP_FMASK			GENMASK(5, 1)
549 /* The next field is not present for IPA v4.5 */
550 #define STATUS_LOCATION_FMASK			GENMASK(8, 8)
551 /* The next field is not present for IPA v3.5.1 */
552 #define STATUS_PKT_SUPPRESS_FMASK		GENMASK(9, 9)
553 
554 /* The next register is only present for IPA versions that support hashing */
555 #define IPA_REG_ENDP_FILTER_ROUTER_HSH_CFG_N_OFFSET(er) \
556 					(0x0000085c + 0x0070 * (er))
557 #define FILTER_HASH_MSK_SRC_ID_FMASK		GENMASK(0, 0)
558 #define FILTER_HASH_MSK_SRC_IP_FMASK		GENMASK(1, 1)
559 #define FILTER_HASH_MSK_DST_IP_FMASK		GENMASK(2, 2)
560 #define FILTER_HASH_MSK_SRC_PORT_FMASK		GENMASK(3, 3)
561 #define FILTER_HASH_MSK_DST_PORT_FMASK		GENMASK(4, 4)
562 #define FILTER_HASH_MSK_PROTOCOL_FMASK		GENMASK(5, 5)
563 #define FILTER_HASH_MSK_METADATA_FMASK		GENMASK(6, 6)
564 #define IPA_REG_ENDP_FILTER_HASH_MSK_ALL	GENMASK(6, 0)
565 
566 #define ROUTER_HASH_MSK_SRC_ID_FMASK		GENMASK(16, 16)
567 #define ROUTER_HASH_MSK_SRC_IP_FMASK		GENMASK(17, 17)
568 #define ROUTER_HASH_MSK_DST_IP_FMASK		GENMASK(18, 18)
569 #define ROUTER_HASH_MSK_SRC_PORT_FMASK		GENMASK(19, 19)
570 #define ROUTER_HASH_MSK_DST_PORT_FMASK		GENMASK(20, 20)
571 #define ROUTER_HASH_MSK_PROTOCOL_FMASK		GENMASK(21, 21)
572 #define ROUTER_HASH_MSK_METADATA_FMASK		GENMASK(22, 22)
573 #define IPA_REG_ENDP_ROUTER_HASH_MSK_ALL	GENMASK(22, 16)
574 
575 #define IPA_REG_IRQ_STTS_OFFSET	\
576 				IPA_REG_IRQ_STTS_EE_N_OFFSET(GSI_EE_AP)
577 #define IPA_REG_IRQ_STTS_EE_N_OFFSET(ee) \
578 					(0x00003008 + 0x1000 * (ee))
579 
580 #define IPA_REG_IRQ_EN_OFFSET \
581 				IPA_REG_IRQ_EN_EE_N_OFFSET(GSI_EE_AP)
582 #define IPA_REG_IRQ_EN_EE_N_OFFSET(ee) \
583 					(0x0000300c + 0x1000 * (ee))
584 
585 #define IPA_REG_IRQ_CLR_OFFSET \
586 				IPA_REG_IRQ_CLR_EE_N_OFFSET(GSI_EE_AP)
587 #define IPA_REG_IRQ_CLR_EE_N_OFFSET(ee) \
588 					(0x00003010 + 0x1000 * (ee))
589 /**
590  * enum ipa_irq_id - Bit positions representing type of IPA IRQ
591  * @IPA_IRQ_UC_0:	Microcontroller event interrupt
592  * @IPA_IRQ_UC_1:	Microcontroller response interrupt
593  * @IPA_IRQ_TX_SUSPEND:	Data ready interrupt
594  *
595  * IRQ types not described above are not currently used.
596  */
597 enum ipa_irq_id {
598 	IPA_IRQ_BAD_SNOC_ACCESS			= 0x0,
599 	/* Type (bit) 0x1 is not defined */
600 	IPA_IRQ_UC_0				= 0x2,
601 	IPA_IRQ_UC_1				= 0x3,
602 	IPA_IRQ_UC_2				= 0x4,
603 	IPA_IRQ_UC_3				= 0x5,
604 	IPA_IRQ_UC_IN_Q_NOT_EMPTY		= 0x6,
605 	IPA_IRQ_UC_RX_CMD_Q_NOT_FULL		= 0x7,
606 	IPA_IRQ_PROC_UC_ACK_Q_NOT_EMPTY		= 0x8,
607 	IPA_IRQ_RX_ERR				= 0x9,
608 	IPA_IRQ_DEAGGR_ERR			= 0xa,
609 	IPA_IRQ_TX_ERR				= 0xb,
610 	IPA_IRQ_STEP_MODE			= 0xc,
611 	IPA_IRQ_PROC_ERR			= 0xd,
612 	IPA_IRQ_TX_SUSPEND			= 0xe,
613 	IPA_IRQ_TX_HOLB_DROP			= 0xf,
614 	IPA_IRQ_BAM_GSI_IDLE			= 0x10,
615 	IPA_IRQ_PIPE_YELLOW_BELOW		= 0x11,
616 	IPA_IRQ_PIPE_RED_BELOW			= 0x12,
617 	IPA_IRQ_PIPE_YELLOW_ABOVE		= 0x13,
618 	IPA_IRQ_PIPE_RED_ABOVE			= 0x14,
619 	IPA_IRQ_UCP				= 0x15,
620 	IPA_IRQ_DCMP				= 0x16,
621 	IPA_IRQ_GSI_EE				= 0x17,
622 	IPA_IRQ_GSI_IPA_IF_TLV_RCVD		= 0x18,
623 	IPA_IRQ_GSI_UC				= 0x19,
624 	/* The next bit is present for IPA v4.5 */
625 	IPA_IRQ_TLV_LEN_MIN_DSM			= 0x1a,
626 	IPA_IRQ_COUNT,				/* Last; not an id */
627 };
628 
629 #define IPA_REG_IRQ_UC_OFFSET \
630 				IPA_REG_IRQ_UC_EE_N_OFFSET(GSI_EE_AP)
631 #define IPA_REG_IRQ_UC_EE_N_OFFSET(ee) \
632 					(0x0000301c + 0x1000 * (ee))
633 #define UC_INTR_FMASK				GENMASK(0, 0)
634 
635 /* ipa->available defines the valid bits in the SUSPEND_INFO register */
636 #define IPA_REG_IRQ_SUSPEND_INFO_OFFSET \
637 				IPA_REG_IRQ_SUSPEND_INFO_EE_N_OFFSET(GSI_EE_AP)
638 #define IPA_REG_IRQ_SUSPEND_INFO_EE_N_OFFSET(ee) \
639 					(0x00003030 + 0x1000 * (ee))
640 
641 /* ipa->available defines the valid bits in the IRQ_SUSPEND_EN register */
642 #define IPA_REG_IRQ_SUSPEND_EN_OFFSET \
643 				IPA_REG_IRQ_SUSPEND_EN_EE_N_OFFSET(GSI_EE_AP)
644 #define IPA_REG_IRQ_SUSPEND_EN_EE_N_OFFSET(ee) \
645 					(0x00003034 + 0x1000 * (ee))
646 
647 /* ipa->available defines the valid bits in the IRQ_SUSPEND_CLR register */
648 #define IPA_REG_IRQ_SUSPEND_CLR_OFFSET \
649 				IPA_REG_IRQ_SUSPEND_CLR_EE_N_OFFSET(GSI_EE_AP)
650 #define IPA_REG_IRQ_SUSPEND_CLR_EE_N_OFFSET(ee) \
651 					(0x00003038 + 0x1000 * (ee))
652 
653 int ipa_reg_init(struct ipa *ipa);
654 void ipa_reg_exit(struct ipa *ipa);
655 
656 #endif /* _IPA_REG_H_ */
657