1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * MDIO bus driver for the Xilinx TEMAC device
4  *
5  * Copyright (c) 2009 Secret Lab Technologies, Ltd.
6  */
7 
8 #include <linux/io.h>
9 #include <linux/netdevice.h>
10 #include <linux/mutex.h>
11 #include <linux/phy.h>
12 #include <linux/of.h>
13 #include <linux/of_device.h>
14 #include <linux/of_address.h>
15 #include <linux/slab.h>
16 #include <linux/of_mdio.h>
17 #include <linux/platform_data/xilinx-ll-temac.h>
18 
19 #include "ll_temac.h"
20 
21 /* ---------------------------------------------------------------------
22  * MDIO Bus functions
23  */
24 static int temac_mdio_read(struct mii_bus *bus, int phy_id, int reg)
25 {
26 	struct temac_local *lp = bus->priv;
27 	u32 rc;
28 
29 	/* Write the PHY address to the MIIM Access Initiator register.
30 	 * When the transfer completes, the PHY register value will appear
31 	 * in the LSW0 register */
32 	mutex_lock(lp->indirect_mutex);
33 	temac_iow(lp, XTE_LSW0_OFFSET, (phy_id << 5) | reg);
34 	rc = temac_indirect_in32(lp, XTE_MIIMAI_OFFSET);
35 	mutex_unlock(lp->indirect_mutex);
36 
37 	dev_dbg(lp->dev, "temac_mdio_read(phy_id=%i, reg=%x) == %x\n",
38 		phy_id, reg, rc);
39 
40 	return rc;
41 }
42 
43 static int temac_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val)
44 {
45 	struct temac_local *lp = bus->priv;
46 
47 	dev_dbg(lp->dev, "temac_mdio_write(phy_id=%i, reg=%x, val=%x)\n",
48 		phy_id, reg, val);
49 
50 	/* First write the desired value into the write data register
51 	 * and then write the address into the access initiator register
52 	 */
53 	mutex_lock(lp->indirect_mutex);
54 	temac_indirect_out32(lp, XTE_MGTDR_OFFSET, val);
55 	temac_indirect_out32(lp, XTE_MIIMAI_OFFSET, (phy_id << 5) | reg);
56 	mutex_unlock(lp->indirect_mutex);
57 
58 	return 0;
59 }
60 
61 int temac_mdio_setup(struct temac_local *lp, struct platform_device *pdev)
62 {
63 	struct ll_temac_platform_data *pdata = dev_get_platdata(&pdev->dev);
64 	struct device_node *np = dev_of_node(&pdev->dev);
65 	struct mii_bus *bus;
66 	u32 bus_hz;
67 	int clk_div;
68 	int rc;
69 	struct resource res;
70 
71 	/* Get MDIO bus frequency (if specified) */
72 	bus_hz = 0;
73 	if (np)
74 		of_property_read_u32(np, "clock-frequency", &bus_hz);
75 	else if (pdata)
76 		bus_hz = pdata->mdio_clk_freq;
77 
78 	/* Calculate a reasonable divisor for the clock rate */
79 	clk_div = 0x3f; /* worst-case default setting */
80 	if (bus_hz != 0) {
81 		clk_div = bus_hz / (2500 * 1000 * 2) - 1;
82 		if (clk_div < 1)
83 			clk_div = 1;
84 		if (clk_div > 0x3f)
85 			clk_div = 0x3f;
86 	}
87 
88 	/* Enable the MDIO bus by asserting the enable bit and writing
89 	 * in the clock config */
90 	mutex_lock(lp->indirect_mutex);
91 	temac_indirect_out32(lp, XTE_MC_OFFSET, 1 << 6 | clk_div);
92 	mutex_unlock(lp->indirect_mutex);
93 
94 	bus = devm_mdiobus_alloc(&pdev->dev);
95 	if (!bus)
96 		return -ENOMEM;
97 
98 	if (np) {
99 		of_address_to_resource(np, 0, &res);
100 		snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
101 			 (unsigned long long)res.start);
102 	} else if (pdata) {
103 		snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
104 			 pdata->mdio_bus_id);
105 	}
106 
107 	bus->priv = lp;
108 	bus->name = "Xilinx TEMAC MDIO";
109 	bus->read = temac_mdio_read;
110 	bus->write = temac_mdio_write;
111 	bus->parent = lp->dev;
112 
113 	lp->mii_bus = bus;
114 
115 	rc = of_mdiobus_register(bus, np);
116 	if (rc)
117 		return rc;
118 
119 	mutex_lock(lp->indirect_mutex);
120 	dev_dbg(lp->dev, "MDIO bus registered;  MC:%x\n",
121 		temac_indirect_in32(lp, XTE_MC_OFFSET));
122 	mutex_unlock(lp->indirect_mutex);
123 	return 0;
124 }
125 
126 void temac_mdio_teardown(struct temac_local *lp)
127 {
128 	mdiobus_unregister(lp->mii_bus);
129 }
130