xref: /openbmc/linux/drivers/net/ethernet/ti/cpsw.c (revision d354eb85)
1df828598SMugunthan V N /*
2df828598SMugunthan V N  * Texas Instruments Ethernet Switch Driver
3df828598SMugunthan V N  *
4df828598SMugunthan V N  * Copyright (C) 2012 Texas Instruments
5df828598SMugunthan V N  *
6df828598SMugunthan V N  * This program is free software; you can redistribute it and/or
7df828598SMugunthan V N  * modify it under the terms of the GNU General Public License as
8df828598SMugunthan V N  * published by the Free Software Foundation version 2.
9df828598SMugunthan V N  *
10df828598SMugunthan V N  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11df828598SMugunthan V N  * kind, whether express or implied; without even the implied warranty
12df828598SMugunthan V N  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13df828598SMugunthan V N  * GNU General Public License for more details.
14df828598SMugunthan V N  */
15df828598SMugunthan V N 
16df828598SMugunthan V N #include <linux/kernel.h>
17df828598SMugunthan V N #include <linux/io.h>
18df828598SMugunthan V N #include <linux/clk.h>
19df828598SMugunthan V N #include <linux/timer.h>
20df828598SMugunthan V N #include <linux/module.h>
21df828598SMugunthan V N #include <linux/platform_device.h>
22df828598SMugunthan V N #include <linux/irqreturn.h>
23df828598SMugunthan V N #include <linux/interrupt.h>
24df828598SMugunthan V N #include <linux/if_ether.h>
25df828598SMugunthan V N #include <linux/etherdevice.h>
26df828598SMugunthan V N #include <linux/netdevice.h>
272e5b38abSRichard Cochran #include <linux/net_tstamp.h>
28df828598SMugunthan V N #include <linux/phy.h>
29df828598SMugunthan V N #include <linux/workqueue.h>
30df828598SMugunthan V N #include <linux/delay.h>
31f150bd7fSMugunthan V N #include <linux/pm_runtime.h>
322eb32b0aSMugunthan V N #include <linux/of.h>
332eb32b0aSMugunthan V N #include <linux/of_net.h>
342eb32b0aSMugunthan V N #include <linux/of_device.h>
353b72c2feSMugunthan V N #include <linux/if_vlan.h>
36df828598SMugunthan V N 
37739683b4SMugunthan V N #include <linux/pinctrl/consumer.h>
38df828598SMugunthan V N 
39dbe34724SMugunthan V N #include "cpsw.h"
40df828598SMugunthan V N #include "cpsw_ale.h"
412e5b38abSRichard Cochran #include "cpts.h"
42df828598SMugunthan V N #include "davinci_cpdma.h"
43df828598SMugunthan V N 
44df828598SMugunthan V N #define CPSW_DEBUG	(NETIF_MSG_HW		| NETIF_MSG_WOL		| \
45df828598SMugunthan V N 			 NETIF_MSG_DRV		| NETIF_MSG_LINK	| \
46df828598SMugunthan V N 			 NETIF_MSG_IFUP		| NETIF_MSG_INTR	| \
47df828598SMugunthan V N 			 NETIF_MSG_PROBE	| NETIF_MSG_TIMER	| \
48df828598SMugunthan V N 			 NETIF_MSG_IFDOWN	| NETIF_MSG_RX_ERR	| \
49df828598SMugunthan V N 			 NETIF_MSG_TX_ERR	| NETIF_MSG_TX_DONE	| \
50df828598SMugunthan V N 			 NETIF_MSG_PKTDATA	| NETIF_MSG_TX_QUEUED	| \
51df828598SMugunthan V N 			 NETIF_MSG_RX_STATUS)
52df828598SMugunthan V N 
53df828598SMugunthan V N #define cpsw_info(priv, type, format, ...)		\
54df828598SMugunthan V N do {								\
55df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
56df828598SMugunthan V N 		dev_info(priv->dev, format, ## __VA_ARGS__);	\
57df828598SMugunthan V N } while (0)
58df828598SMugunthan V N 
59df828598SMugunthan V N #define cpsw_err(priv, type, format, ...)		\
60df828598SMugunthan V N do {								\
61df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
62df828598SMugunthan V N 		dev_err(priv->dev, format, ## __VA_ARGS__);	\
63df828598SMugunthan V N } while (0)
64df828598SMugunthan V N 
65df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...)		\
66df828598SMugunthan V N do {								\
67df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
68df828598SMugunthan V N 		dev_dbg(priv->dev, format, ## __VA_ARGS__);	\
69df828598SMugunthan V N } while (0)
70df828598SMugunthan V N 
71df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...)		\
72df828598SMugunthan V N do {								\
73df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
74df828598SMugunthan V N 		dev_notice(priv->dev, format, ## __VA_ARGS__);	\
75df828598SMugunthan V N } while (0)
76df828598SMugunthan V N 
775c50a856SMugunthan V N #define ALE_ALL_PORTS		0x7
785c50a856SMugunthan V N 
79df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg)		(reg >> 8 & 0x7)
80df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg)		(reg & 0xff)
81df828598SMugunthan V N #define CPSW_RTL_VERSION(reg)		((reg >> 11) & 0x1f)
82df828598SMugunthan V N 
83e90cfac6SRichard Cochran #define CPSW_VERSION_1		0x19010a
84e90cfac6SRichard Cochran #define CPSW_VERSION_2		0x19010c
85c193f365SMugunthan V N #define CPSW_VERSION_3		0x19010f
86926489beSMugunthan V N #define CPSW_VERSION_4		0x190112
87549985eeSRichard Cochran 
88549985eeSRichard Cochran #define HOST_PORT_NUM		0
89549985eeSRichard Cochran #define SLIVER_SIZE		0x40
90549985eeSRichard Cochran 
91549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET	0x028
92549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET	0x050
93549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE	0x040
94549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET	0x100
95549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET	0x200
96d9718546SMugunthan V N #define CPSW1_HW_STATS		0x400
97549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET	0x500
98549985eeSRichard Cochran #define CPSW1_ALE_OFFSET	0x600
99549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET	0x700
100549985eeSRichard Cochran 
101549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET	0x108
102549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET	0x200
103549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE	0x100
104549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET	0x800
105d9718546SMugunthan V N #define CPSW2_HW_STATS		0x900
106549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET	0xa00
107549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET	0xc00
108549985eeSRichard Cochran #define CPSW2_ALE_OFFSET	0xd00
109549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET	0xd80
110549985eeSRichard Cochran #define CPSW2_BD_OFFSET		0x2000
111549985eeSRichard Cochran 
112df828598SMugunthan V N #define CPDMA_RXTHRESH		0x0c0
113df828598SMugunthan V N #define CPDMA_RXFREE		0x0e0
114df828598SMugunthan V N #define CPDMA_TXHDP		0x00
115df828598SMugunthan V N #define CPDMA_RXHDP		0x20
116df828598SMugunthan V N #define CPDMA_TXCP		0x40
117df828598SMugunthan V N #define CPDMA_RXCP		0x60
118df828598SMugunthan V N 
119df828598SMugunthan V N #define CPSW_POLL_WEIGHT	64
120df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE	60
121df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE	(1500 + 14 + 4 + 4)
122df828598SMugunthan V N 
123df828598SMugunthan V N #define RX_PRIORITY_MAPPING	0x76543210
124df828598SMugunthan V N #define TX_PRIORITY_MAPPING	0x33221100
125df828598SMugunthan V N #define CPDMA_TX_PRIORITY_MAP	0x76543210
126df828598SMugunthan V N 
1273b72c2feSMugunthan V N #define CPSW_VLAN_AWARE		BIT(1)
1283b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE	1
1293b72c2feSMugunthan V N 
13035717d8dSJohn Ogness #define CPSW_FIFO_NORMAL_MODE		(0 << 16)
13135717d8dSJohn Ogness #define CPSW_FIFO_DUAL_MAC_MODE		(1 << 16)
13235717d8dSJohn Ogness #define CPSW_FIFO_RATE_LIMIT_MODE	(2 << 16)
133d9ba8f9eSMugunthan V N 
134ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN		(0x3f << 16)
135ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK	(0x7FF << 0)
136ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT	63
137ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT	2
138ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL	(1000 / CPSW_CMINTMIN_CNT)
139ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL	((1000 / CPSW_CMINTMAX_CNT) + 1)
140ff5b8ef2SMugunthan V N 
141d3bb9c58SMugunthan V N #define cpsw_slave_index(priv)				\
142d3bb9c58SMugunthan V N 		((priv->data.dual_emac) ? priv->emac_port :	\
143d3bb9c58SMugunthan V N 		priv->data.active_slave)
144d3bb9c58SMugunthan V N 
145df828598SMugunthan V N static int debug_level;
146df828598SMugunthan V N module_param(debug_level, int, 0);
147df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
148df828598SMugunthan V N 
149df828598SMugunthan V N static int ale_ageout = 10;
150df828598SMugunthan V N module_param(ale_ageout, int, 0);
151df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
152df828598SMugunthan V N 
153df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
154df828598SMugunthan V N module_param(rx_packet_max, int, 0);
155df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
156df828598SMugunthan V N 
157996a5c27SRichard Cochran struct cpsw_wr_regs {
158df828598SMugunthan V N 	u32	id_ver;
159df828598SMugunthan V N 	u32	soft_reset;
160df828598SMugunthan V N 	u32	control;
161df828598SMugunthan V N 	u32	int_control;
162df828598SMugunthan V N 	u32	rx_thresh_en;
163df828598SMugunthan V N 	u32	rx_en;
164df828598SMugunthan V N 	u32	tx_en;
165df828598SMugunthan V N 	u32	misc_en;
166ff5b8ef2SMugunthan V N 	u32	mem_allign1[8];
167ff5b8ef2SMugunthan V N 	u32	rx_thresh_stat;
168ff5b8ef2SMugunthan V N 	u32	rx_stat;
169ff5b8ef2SMugunthan V N 	u32	tx_stat;
170ff5b8ef2SMugunthan V N 	u32	misc_stat;
171ff5b8ef2SMugunthan V N 	u32	mem_allign2[8];
172ff5b8ef2SMugunthan V N 	u32	rx_imax;
173ff5b8ef2SMugunthan V N 	u32	tx_imax;
174ff5b8ef2SMugunthan V N 
175df828598SMugunthan V N };
176df828598SMugunthan V N 
177996a5c27SRichard Cochran struct cpsw_ss_regs {
178df828598SMugunthan V N 	u32	id_ver;
179df828598SMugunthan V N 	u32	control;
180df828598SMugunthan V N 	u32	soft_reset;
181df828598SMugunthan V N 	u32	stat_port_en;
182df828598SMugunthan V N 	u32	ptype;
183bd357af2SRichard Cochran 	u32	soft_idle;
184bd357af2SRichard Cochran 	u32	thru_rate;
185bd357af2SRichard Cochran 	u32	gap_thresh;
186bd357af2SRichard Cochran 	u32	tx_start_wds;
187bd357af2SRichard Cochran 	u32	flow_control;
188bd357af2SRichard Cochran 	u32	vlan_ltype;
189bd357af2SRichard Cochran 	u32	ts_ltype;
190bd357af2SRichard Cochran 	u32	dlr_ltype;
191df828598SMugunthan V N };
192df828598SMugunthan V N 
1939750a3adSRichard Cochran /* CPSW_PORT_V1 */
1949750a3adSRichard Cochran #define CPSW1_MAX_BLKS      0x00 /* Maximum FIFO Blocks */
1959750a3adSRichard Cochran #define CPSW1_BLK_CNT       0x04 /* FIFO Block Usage Count (Read Only) */
1969750a3adSRichard Cochran #define CPSW1_TX_IN_CTL     0x08 /* Transmit FIFO Control */
1979750a3adSRichard Cochran #define CPSW1_PORT_VLAN     0x0c /* VLAN Register */
1989750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP    0x10 /* Tx Header Priority to Switch Pri Mapping */
1999750a3adSRichard Cochran #define CPSW1_TS_CTL        0x14 /* Time Sync Control */
2009750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE  0x18 /* Time Sync Sequence ID Offset and Msg Type */
2019750a3adSRichard Cochran #define CPSW1_TS_VLAN       0x1c /* Time Sync VLAN1 and VLAN2 */
2029750a3adSRichard Cochran 
2039750a3adSRichard Cochran /* CPSW_PORT_V2 */
2049750a3adSRichard Cochran #define CPSW2_CONTROL       0x00 /* Control Register */
2059750a3adSRichard Cochran #define CPSW2_MAX_BLKS      0x08 /* Maximum FIFO Blocks */
2069750a3adSRichard Cochran #define CPSW2_BLK_CNT       0x0c /* FIFO Block Usage Count (Read Only) */
2079750a3adSRichard Cochran #define CPSW2_TX_IN_CTL     0x10 /* Transmit FIFO Control */
2089750a3adSRichard Cochran #define CPSW2_PORT_VLAN     0x14 /* VLAN Register */
2099750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP    0x18 /* Tx Header Priority to Switch Pri Mapping */
2109750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE  0x1c /* Time Sync Sequence ID Offset and Msg Type */
2119750a3adSRichard Cochran 
2129750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */
2139750a3adSRichard Cochran #define SA_LO               0x20 /* CPGMAC_SL Source Address Low */
2149750a3adSRichard Cochran #define SA_HI               0x24 /* CPGMAC_SL Source Address High */
2159750a3adSRichard Cochran #define SEND_PERCENT        0x28 /* Transmit Queue Send Percentages */
2169750a3adSRichard Cochran 
2179750a3adSRichard Cochran /* CPSW_PORT_V2 only */
2189750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0    0x30 /* Rx DSCP Priority to Rx Packet Mapping */
2199750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1    0x34 /* Rx DSCP Priority to Rx Packet Mapping */
2209750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2    0x38 /* Rx DSCP Priority to Rx Packet Mapping */
2219750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3    0x3c /* Rx DSCP Priority to Rx Packet Mapping */
2229750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4    0x40 /* Rx DSCP Priority to Rx Packet Mapping */
2239750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5    0x44 /* Rx DSCP Priority to Rx Packet Mapping */
2249750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6    0x48 /* Rx DSCP Priority to Rx Packet Mapping */
2259750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7    0x4c /* Rx DSCP Priority to Rx Packet Mapping */
2269750a3adSRichard Cochran 
2279750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */
2289750a3adSRichard Cochran #define PASS_PRI_TAGGED     (1<<24) /* Pass Priority Tagged */
2299750a3adSRichard Cochran #define VLAN_LTYPE2_EN      (1<<21) /* VLAN LTYPE 2 enable */
2309750a3adSRichard Cochran #define VLAN_LTYPE1_EN      (1<<20) /* VLAN LTYPE 1 enable */
2319750a3adSRichard Cochran #define DSCP_PRI_EN         (1<<16) /* DSCP Priority Enable */
2329750a3adSRichard Cochran #define TS_320              (1<<14) /* Time Sync Dest Port 320 enable */
2339750a3adSRichard Cochran #define TS_319              (1<<13) /* Time Sync Dest Port 319 enable */
2349750a3adSRichard Cochran #define TS_132              (1<<12) /* Time Sync Dest IP Addr 132 enable */
2359750a3adSRichard Cochran #define TS_131              (1<<11) /* Time Sync Dest IP Addr 131 enable */
2369750a3adSRichard Cochran #define TS_130              (1<<10) /* Time Sync Dest IP Addr 130 enable */
2379750a3adSRichard Cochran #define TS_129              (1<<9)  /* Time Sync Dest IP Addr 129 enable */
23809c55372SGeorge Cherian #define TS_TTL_NONZERO      (1<<8)  /* Time Sync Time To Live Non-zero enable */
23909c55372SGeorge Cherian #define TS_ANNEX_F_EN       (1<<6)  /* Time Sync Annex F enable */
2409750a3adSRichard Cochran #define TS_ANNEX_D_EN       (1<<4)  /* Time Sync Annex D enable */
2419750a3adSRichard Cochran #define TS_LTYPE2_EN        (1<<3)  /* Time Sync LTYPE 2 enable */
2429750a3adSRichard Cochran #define TS_LTYPE1_EN        (1<<2)  /* Time Sync LTYPE 1 enable */
2439750a3adSRichard Cochran #define TS_TX_EN            (1<<1)  /* Time Sync Transmit Enable */
2449750a3adSRichard Cochran #define TS_RX_EN            (1<<0)  /* Time Sync Receive Enable */
2459750a3adSRichard Cochran 
24609c55372SGeorge Cherian #define CTRL_V2_TS_BITS \
24709c55372SGeorge Cherian 	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
24809c55372SGeorge Cherian 	 TS_TTL_NONZERO  | TS_ANNEX_D_EN | TS_LTYPE1_EN)
2499750a3adSRichard Cochran 
25009c55372SGeorge Cherian #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
25109c55372SGeorge Cherian #define CTRL_V2_TX_TS_BITS  (CTRL_V2_TS_BITS | TS_TX_EN)
25209c55372SGeorge Cherian #define CTRL_V2_RX_TS_BITS  (CTRL_V2_TS_BITS | TS_RX_EN)
25309c55372SGeorge Cherian 
25409c55372SGeorge Cherian 
25509c55372SGeorge Cherian #define CTRL_V3_TS_BITS \
25609c55372SGeorge Cherian 	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
25709c55372SGeorge Cherian 	 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
25809c55372SGeorge Cherian 	 TS_LTYPE1_EN)
25909c55372SGeorge Cherian 
26009c55372SGeorge Cherian #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
26109c55372SGeorge Cherian #define CTRL_V3_TX_TS_BITS  (CTRL_V3_TS_BITS | TS_TX_EN)
26209c55372SGeorge Cherian #define CTRL_V3_RX_TS_BITS  (CTRL_V3_TS_BITS | TS_RX_EN)
2639750a3adSRichard Cochran 
2649750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
2659750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT   (16)    /* Time Sync Sequence ID Offset */
2669750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK    (0x3f)
2679750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT     (0)     /* Time Sync Message Type Enable */
2689750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK      (0xffff)
2699750a3adSRichard Cochran 
2709750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
2719750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
272df828598SMugunthan V N 
2732e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */
2742e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN		BIT(0)
2752e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN		BIT(4)
2762e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS		16
2772e5b38abSRichard Cochran 
2782e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
2792e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT	16
2802e5b38abSRichard Cochran 
281df828598SMugunthan V N struct cpsw_host_regs {
282df828598SMugunthan V N 	u32	max_blks;
283df828598SMugunthan V N 	u32	blk_cnt;
284d9ba8f9eSMugunthan V N 	u32	tx_in_ctl;
285df828598SMugunthan V N 	u32	port_vlan;
286df828598SMugunthan V N 	u32	tx_pri_map;
287df828598SMugunthan V N 	u32	cpdma_tx_pri_map;
288df828598SMugunthan V N 	u32	cpdma_rx_chan_map;
289df828598SMugunthan V N };
290df828598SMugunthan V N 
291df828598SMugunthan V N struct cpsw_sliver_regs {
292df828598SMugunthan V N 	u32	id_ver;
293df828598SMugunthan V N 	u32	mac_control;
294df828598SMugunthan V N 	u32	mac_status;
295df828598SMugunthan V N 	u32	soft_reset;
296df828598SMugunthan V N 	u32	rx_maxlen;
297df828598SMugunthan V N 	u32	__reserved_0;
298df828598SMugunthan V N 	u32	rx_pause;
299df828598SMugunthan V N 	u32	tx_pause;
300df828598SMugunthan V N 	u32	__reserved_1;
301df828598SMugunthan V N 	u32	rx_pri_map;
302df828598SMugunthan V N };
303df828598SMugunthan V N 
304d9718546SMugunthan V N struct cpsw_hw_stats {
305d9718546SMugunthan V N 	u32	rxgoodframes;
306d9718546SMugunthan V N 	u32	rxbroadcastframes;
307d9718546SMugunthan V N 	u32	rxmulticastframes;
308d9718546SMugunthan V N 	u32	rxpauseframes;
309d9718546SMugunthan V N 	u32	rxcrcerrors;
310d9718546SMugunthan V N 	u32	rxaligncodeerrors;
311d9718546SMugunthan V N 	u32	rxoversizedframes;
312d9718546SMugunthan V N 	u32	rxjabberframes;
313d9718546SMugunthan V N 	u32	rxundersizedframes;
314d9718546SMugunthan V N 	u32	rxfragments;
315d9718546SMugunthan V N 	u32	__pad_0[2];
316d9718546SMugunthan V N 	u32	rxoctets;
317d9718546SMugunthan V N 	u32	txgoodframes;
318d9718546SMugunthan V N 	u32	txbroadcastframes;
319d9718546SMugunthan V N 	u32	txmulticastframes;
320d9718546SMugunthan V N 	u32	txpauseframes;
321d9718546SMugunthan V N 	u32	txdeferredframes;
322d9718546SMugunthan V N 	u32	txcollisionframes;
323d9718546SMugunthan V N 	u32	txsinglecollframes;
324d9718546SMugunthan V N 	u32	txmultcollframes;
325d9718546SMugunthan V N 	u32	txexcessivecollisions;
326d9718546SMugunthan V N 	u32	txlatecollisions;
327d9718546SMugunthan V N 	u32	txunderrun;
328d9718546SMugunthan V N 	u32	txcarriersenseerrors;
329d9718546SMugunthan V N 	u32	txoctets;
330d9718546SMugunthan V N 	u32	octetframes64;
331d9718546SMugunthan V N 	u32	octetframes65t127;
332d9718546SMugunthan V N 	u32	octetframes128t255;
333d9718546SMugunthan V N 	u32	octetframes256t511;
334d9718546SMugunthan V N 	u32	octetframes512t1023;
335d9718546SMugunthan V N 	u32	octetframes1024tup;
336d9718546SMugunthan V N 	u32	netoctets;
337d9718546SMugunthan V N 	u32	rxsofoverruns;
338d9718546SMugunthan V N 	u32	rxmofoverruns;
339d9718546SMugunthan V N 	u32	rxdmaoverruns;
340d9718546SMugunthan V N };
341d9718546SMugunthan V N 
342df828598SMugunthan V N struct cpsw_slave {
3439750a3adSRichard Cochran 	void __iomem			*regs;
344df828598SMugunthan V N 	struct cpsw_sliver_regs __iomem	*sliver;
345df828598SMugunthan V N 	int				slave_num;
346df828598SMugunthan V N 	u32				mac_control;
347df828598SMugunthan V N 	struct cpsw_slave_data		*data;
348df828598SMugunthan V N 	struct phy_device		*phy;
349d9ba8f9eSMugunthan V N 	struct net_device		*ndev;
350d9ba8f9eSMugunthan V N 	u32				port_vlan;
351d9ba8f9eSMugunthan V N 	u32				open_stat;
352df828598SMugunthan V N };
353df828598SMugunthan V N 
3549750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
3559750a3adSRichard Cochran {
3569750a3adSRichard Cochran 	return __raw_readl(slave->regs + offset);
3579750a3adSRichard Cochran }
3589750a3adSRichard Cochran 
3599750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
3609750a3adSRichard Cochran {
3619750a3adSRichard Cochran 	__raw_writel(val, slave->regs + offset);
3629750a3adSRichard Cochran }
3639750a3adSRichard Cochran 
364df828598SMugunthan V N struct cpsw_priv {
365df828598SMugunthan V N 	spinlock_t			lock;
366df828598SMugunthan V N 	struct platform_device		*pdev;
367df828598SMugunthan V N 	struct net_device		*ndev;
368df828598SMugunthan V N 	struct napi_struct		napi;
369df828598SMugunthan V N 	struct device			*dev;
370df828598SMugunthan V N 	struct cpsw_platform_data	data;
371996a5c27SRichard Cochran 	struct cpsw_ss_regs __iomem	*regs;
372996a5c27SRichard Cochran 	struct cpsw_wr_regs __iomem	*wr_regs;
373d9718546SMugunthan V N 	u8 __iomem			*hw_stats;
374df828598SMugunthan V N 	struct cpsw_host_regs __iomem	*host_port_regs;
375df828598SMugunthan V N 	u32				msg_enable;
376e90cfac6SRichard Cochran 	u32				version;
377ff5b8ef2SMugunthan V N 	u32				coal_intvl;
378ff5b8ef2SMugunthan V N 	u32				bus_freq_mhz;
379df828598SMugunthan V N 	int				rx_packet_max;
380df828598SMugunthan V N 	int				host_port;
381df828598SMugunthan V N 	struct clk			*clk;
382df828598SMugunthan V N 	u8				mac_addr[ETH_ALEN];
383df828598SMugunthan V N 	struct cpsw_slave		*slaves;
384df828598SMugunthan V N 	struct cpdma_ctlr		*dma;
385df828598SMugunthan V N 	struct cpdma_chan		*txch, *rxch;
386df828598SMugunthan V N 	struct cpsw_ale			*ale;
3871923d6e4SMugunthan V N 	bool				rx_pause;
3881923d6e4SMugunthan V N 	bool				tx_pause;
389df828598SMugunthan V N 	/* snapshot of IRQ numbers */
390df828598SMugunthan V N 	u32 irqs_table[4];
391df828598SMugunthan V N 	u32 num_irqs;
3929232b16dSMugunthan V N 	struct cpts *cpts;
393d9ba8f9eSMugunthan V N 	u32 emac_port;
394df828598SMugunthan V N };
395df828598SMugunthan V N 
396d9718546SMugunthan V N struct cpsw_stats {
397d9718546SMugunthan V N 	char stat_string[ETH_GSTRING_LEN];
398d9718546SMugunthan V N 	int type;
399d9718546SMugunthan V N 	int sizeof_stat;
400d9718546SMugunthan V N 	int stat_offset;
401d9718546SMugunthan V N };
402d9718546SMugunthan V N 
403d9718546SMugunthan V N enum {
404d9718546SMugunthan V N 	CPSW_STATS,
405d9718546SMugunthan V N 	CPDMA_RX_STATS,
406d9718546SMugunthan V N 	CPDMA_TX_STATS,
407d9718546SMugunthan V N };
408d9718546SMugunthan V N 
409d9718546SMugunthan V N #define CPSW_STAT(m)		CPSW_STATS,				\
410d9718546SMugunthan V N 				sizeof(((struct cpsw_hw_stats *)0)->m), \
411d9718546SMugunthan V N 				offsetof(struct cpsw_hw_stats, m)
412d9718546SMugunthan V N #define CPDMA_RX_STAT(m)	CPDMA_RX_STATS,				   \
413d9718546SMugunthan V N 				sizeof(((struct cpdma_chan_stats *)0)->m), \
414d9718546SMugunthan V N 				offsetof(struct cpdma_chan_stats, m)
415d9718546SMugunthan V N #define CPDMA_TX_STAT(m)	CPDMA_TX_STATS,				   \
416d9718546SMugunthan V N 				sizeof(((struct cpdma_chan_stats *)0)->m), \
417d9718546SMugunthan V N 				offsetof(struct cpdma_chan_stats, m)
418d9718546SMugunthan V N 
419d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = {
420d9718546SMugunthan V N 	{ "Good Rx Frames", CPSW_STAT(rxgoodframes) },
421d9718546SMugunthan V N 	{ "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
422d9718546SMugunthan V N 	{ "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
423d9718546SMugunthan V N 	{ "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
424d9718546SMugunthan V N 	{ "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
425d9718546SMugunthan V N 	{ "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
426d9718546SMugunthan V N 	{ "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
427d9718546SMugunthan V N 	{ "Rx Jabbers", CPSW_STAT(rxjabberframes) },
428d9718546SMugunthan V N 	{ "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
429d9718546SMugunthan V N 	{ "Rx Fragments", CPSW_STAT(rxfragments) },
430d9718546SMugunthan V N 	{ "Rx Octets", CPSW_STAT(rxoctets) },
431d9718546SMugunthan V N 	{ "Good Tx Frames", CPSW_STAT(txgoodframes) },
432d9718546SMugunthan V N 	{ "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
433d9718546SMugunthan V N 	{ "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
434d9718546SMugunthan V N 	{ "Pause Tx Frames", CPSW_STAT(txpauseframes) },
435d9718546SMugunthan V N 	{ "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
436d9718546SMugunthan V N 	{ "Collisions", CPSW_STAT(txcollisionframes) },
437d9718546SMugunthan V N 	{ "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
438d9718546SMugunthan V N 	{ "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
439d9718546SMugunthan V N 	{ "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
440d9718546SMugunthan V N 	{ "Late Collisions", CPSW_STAT(txlatecollisions) },
441d9718546SMugunthan V N 	{ "Tx Underrun", CPSW_STAT(txunderrun) },
442d9718546SMugunthan V N 	{ "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
443d9718546SMugunthan V N 	{ "Tx Octets", CPSW_STAT(txoctets) },
444d9718546SMugunthan V N 	{ "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
445d9718546SMugunthan V N 	{ "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
446d9718546SMugunthan V N 	{ "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
447d9718546SMugunthan V N 	{ "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
448d9718546SMugunthan V N 	{ "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
449d9718546SMugunthan V N 	{ "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
450d9718546SMugunthan V N 	{ "Net Octets", CPSW_STAT(netoctets) },
451d9718546SMugunthan V N 	{ "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
452d9718546SMugunthan V N 	{ "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
453d9718546SMugunthan V N 	{ "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
454d9718546SMugunthan V N 	{ "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
455d9718546SMugunthan V N 	{ "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
456d9718546SMugunthan V N 	{ "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
457d9718546SMugunthan V N 	{ "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
458d9718546SMugunthan V N 	{ "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
459d9718546SMugunthan V N 	{ "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
460d9718546SMugunthan V N 	{ "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
461d9718546SMugunthan V N 	{ "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
462d9718546SMugunthan V N 	{ "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
463d9718546SMugunthan V N 	{ "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
464d9718546SMugunthan V N 	{ "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
465d9718546SMugunthan V N 	{ "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
466d9718546SMugunthan V N 	{ "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
467d9718546SMugunthan V N 	{ "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
468d9718546SMugunthan V N 	{ "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
469d9718546SMugunthan V N 	{ "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
470d9718546SMugunthan V N 	{ "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
471d9718546SMugunthan V N 	{ "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
472d9718546SMugunthan V N 	{ "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
473d9718546SMugunthan V N 	{ "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
474d9718546SMugunthan V N 	{ "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
475d9718546SMugunthan V N 	{ "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
476d9718546SMugunthan V N 	{ "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
477d9718546SMugunthan V N 	{ "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
478d9718546SMugunthan V N 	{ "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
479d9718546SMugunthan V N 	{ "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
480d9718546SMugunthan V N };
481d9718546SMugunthan V N 
482d9718546SMugunthan V N #define CPSW_STATS_LEN	ARRAY_SIZE(cpsw_gstrings_stats)
483d9718546SMugunthan V N 
484df828598SMugunthan V N #define napi_to_priv(napi)	container_of(napi, struct cpsw_priv, napi)
485df828598SMugunthan V N #define for_each_slave(priv, func, arg...)				\
486df828598SMugunthan V N 	do {								\
4876e6ceaedSSebastian Siewior 		struct cpsw_slave *slave;				\
4886e6ceaedSSebastian Siewior 		int n;							\
489d9ba8f9eSMugunthan V N 		if (priv->data.dual_emac)				\
490d9ba8f9eSMugunthan V N 			(func)((priv)->slaves + priv->emac_port, ##arg);\
491d9ba8f9eSMugunthan V N 		else							\
4926e6ceaedSSebastian Siewior 			for (n = (priv)->data.slaves,			\
4936e6ceaedSSebastian Siewior 					slave = (priv)->slaves;		\
4946e6ceaedSSebastian Siewior 					n; n--)				\
4956e6ceaedSSebastian Siewior 				(func)(slave++, ##arg);			\
496df828598SMugunthan V N 	} while (0)
497d9ba8f9eSMugunthan V N #define cpsw_get_slave_ndev(priv, __slave_no__)				\
4981973db0dSMugunthan V N 	((__slave_no__ < priv->data.slaves) ?				\
4991973db0dSMugunthan V N 		priv->slaves[__slave_no__].ndev : NULL)
500d9ba8f9eSMugunthan V N #define cpsw_get_slave_priv(priv, __slave_no__)				\
5011973db0dSMugunthan V N 	(((__slave_no__ < priv->data.slaves) &&				\
5021973db0dSMugunthan V N 		(priv->slaves[__slave_no__].ndev)) ?			\
503d9ba8f9eSMugunthan V N 		netdev_priv(priv->slaves[__slave_no__].ndev) : NULL)	\
504d9ba8f9eSMugunthan V N 
505d9ba8f9eSMugunthan V N #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb)		\
506d9ba8f9eSMugunthan V N 	do {								\
507d9ba8f9eSMugunthan V N 		if (!priv->data.dual_emac)				\
508d9ba8f9eSMugunthan V N 			break;						\
509d9ba8f9eSMugunthan V N 		if (CPDMA_RX_SOURCE_PORT(status) == 1) {		\
510d9ba8f9eSMugunthan V N 			ndev = cpsw_get_slave_ndev(priv, 0);		\
511d9ba8f9eSMugunthan V N 			priv = netdev_priv(ndev);			\
512d9ba8f9eSMugunthan V N 			skb->dev = ndev;				\
513d9ba8f9eSMugunthan V N 		} else if (CPDMA_RX_SOURCE_PORT(status) == 2) {		\
514d9ba8f9eSMugunthan V N 			ndev = cpsw_get_slave_ndev(priv, 1);		\
515d9ba8f9eSMugunthan V N 			priv = netdev_priv(ndev);			\
516d9ba8f9eSMugunthan V N 			skb->dev = ndev;				\
517d9ba8f9eSMugunthan V N 		}							\
518d9ba8f9eSMugunthan V N 	} while (0)
519d9ba8f9eSMugunthan V N #define cpsw_add_mcast(priv, addr)					\
520d9ba8f9eSMugunthan V N 	do {								\
521d9ba8f9eSMugunthan V N 		if (priv->data.dual_emac) {				\
522d9ba8f9eSMugunthan V N 			struct cpsw_slave *slave = priv->slaves +	\
523d9ba8f9eSMugunthan V N 						priv->emac_port;	\
524d9ba8f9eSMugunthan V N 			int slave_port = cpsw_get_slave_port(priv,	\
525d9ba8f9eSMugunthan V N 						slave->slave_num);	\
526d9ba8f9eSMugunthan V N 			cpsw_ale_add_mcast(priv->ale, addr,		\
527d9ba8f9eSMugunthan V N 				1 << slave_port | 1 << priv->host_port,	\
528d9ba8f9eSMugunthan V N 				ALE_VLAN, slave->port_vlan, 0);		\
529d9ba8f9eSMugunthan V N 		} else {						\
530d9ba8f9eSMugunthan V N 			cpsw_ale_add_mcast(priv->ale, addr,		\
531d9ba8f9eSMugunthan V N 				ALE_ALL_PORTS << priv->host_port,	\
532d9ba8f9eSMugunthan V N 				0, 0, 0);				\
533d9ba8f9eSMugunthan V N 		}							\
534d9ba8f9eSMugunthan V N 	} while (0)
535d9ba8f9eSMugunthan V N 
536d9ba8f9eSMugunthan V N static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
537d9ba8f9eSMugunthan V N {
538d9ba8f9eSMugunthan V N 	if (priv->host_port == 0)
539d9ba8f9eSMugunthan V N 		return slave_num + 1;
540d9ba8f9eSMugunthan V N 	else
541d9ba8f9eSMugunthan V N 		return slave_num;
542d9ba8f9eSMugunthan V N }
543df828598SMugunthan V N 
5440cd8f9ccSMugunthan V N static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
5450cd8f9ccSMugunthan V N {
5460cd8f9ccSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
5470cd8f9ccSMugunthan V N 	struct cpsw_ale *ale = priv->ale;
5480cd8f9ccSMugunthan V N 	int i;
5490cd8f9ccSMugunthan V N 
5500cd8f9ccSMugunthan V N 	if (priv->data.dual_emac) {
5510cd8f9ccSMugunthan V N 		bool flag = false;
5520cd8f9ccSMugunthan V N 
5530cd8f9ccSMugunthan V N 		/* Enabling promiscuous mode for one interface will be
5540cd8f9ccSMugunthan V N 		 * common for both the interface as the interface shares
5550cd8f9ccSMugunthan V N 		 * the same hardware resource.
5560cd8f9ccSMugunthan V N 		 */
5570d961b3bSHeiko Schocher 		for (i = 0; i < priv->data.slaves; i++)
5580cd8f9ccSMugunthan V N 			if (priv->slaves[i].ndev->flags & IFF_PROMISC)
5590cd8f9ccSMugunthan V N 				flag = true;
5600cd8f9ccSMugunthan V N 
5610cd8f9ccSMugunthan V N 		if (!enable && flag) {
5620cd8f9ccSMugunthan V N 			enable = true;
5630cd8f9ccSMugunthan V N 			dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
5640cd8f9ccSMugunthan V N 		}
5650cd8f9ccSMugunthan V N 
5660cd8f9ccSMugunthan V N 		if (enable) {
5670cd8f9ccSMugunthan V N 			/* Enable Bypass */
5680cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
5690cd8f9ccSMugunthan V N 
5700cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity enabled\n");
5710cd8f9ccSMugunthan V N 		} else {
5720cd8f9ccSMugunthan V N 			/* Disable Bypass */
5730cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
5740cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity disabled\n");
5750cd8f9ccSMugunthan V N 		}
5760cd8f9ccSMugunthan V N 	} else {
5770cd8f9ccSMugunthan V N 		if (enable) {
5780cd8f9ccSMugunthan V N 			unsigned long timeout = jiffies + HZ;
5790cd8f9ccSMugunthan V N 
5806f979eb3SLennart Sorensen 			/* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
5816f979eb3SLennart Sorensen 			for (i = 0; i <= priv->data.slaves; i++) {
5820cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
5830cd8f9ccSMugunthan V N 						     ALE_PORT_NOLEARN, 1);
5840cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
5850cd8f9ccSMugunthan V N 						     ALE_PORT_NO_SA_UPDATE, 1);
5860cd8f9ccSMugunthan V N 			}
5870cd8f9ccSMugunthan V N 
5880cd8f9ccSMugunthan V N 			/* Clear All Untouched entries */
5890cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
5900cd8f9ccSMugunthan V N 			do {
5910cd8f9ccSMugunthan V N 				cpu_relax();
5920cd8f9ccSMugunthan V N 				if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
5930cd8f9ccSMugunthan V N 					break;
5940cd8f9ccSMugunthan V N 			} while (time_after(timeout, jiffies));
5950cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
5960cd8f9ccSMugunthan V N 
5970cd8f9ccSMugunthan V N 			/* Clear all mcast from ALE */
5980cd8f9ccSMugunthan V N 			cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS <<
59925906052SMugunthan V N 						 priv->host_port, -1);
6000cd8f9ccSMugunthan V N 
6010cd8f9ccSMugunthan V N 			/* Flood All Unicast Packets to Host port */
6020cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
6030cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity enabled\n");
6040cd8f9ccSMugunthan V N 		} else {
6056f979eb3SLennart Sorensen 			/* Don't Flood All Unicast Packets to Host port */
6060cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
6070cd8f9ccSMugunthan V N 
6086f979eb3SLennart Sorensen 			/* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
6096f979eb3SLennart Sorensen 			for (i = 0; i <= priv->data.slaves; i++) {
6100cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
6110cd8f9ccSMugunthan V N 						     ALE_PORT_NOLEARN, 0);
6120cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
6130cd8f9ccSMugunthan V N 						     ALE_PORT_NO_SA_UPDATE, 0);
6140cd8f9ccSMugunthan V N 			}
6150cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity disabled\n");
6160cd8f9ccSMugunthan V N 		}
6170cd8f9ccSMugunthan V N 	}
6180cd8f9ccSMugunthan V N }
6190cd8f9ccSMugunthan V N 
6205c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
6215c50a856SMugunthan V N {
6225c50a856SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
62325906052SMugunthan V N 	int vid;
62425906052SMugunthan V N 
62525906052SMugunthan V N 	if (priv->data.dual_emac)
62625906052SMugunthan V N 		vid = priv->slaves[priv->emac_port].port_vlan;
62725906052SMugunthan V N 	else
62825906052SMugunthan V N 		vid = priv->data.default_vlan;
6295c50a856SMugunthan V N 
6305c50a856SMugunthan V N 	if (ndev->flags & IFF_PROMISC) {
6315c50a856SMugunthan V N 		/* Enable promiscuous mode */
6320cd8f9ccSMugunthan V N 		cpsw_set_promiscious(ndev, true);
6331e5c4bc4SLennart Sorensen 		cpsw_ale_set_allmulti(priv->ale, IFF_ALLMULTI);
6345c50a856SMugunthan V N 		return;
6350cd8f9ccSMugunthan V N 	} else {
6360cd8f9ccSMugunthan V N 		/* Disable promiscuous mode */
6370cd8f9ccSMugunthan V N 		cpsw_set_promiscious(ndev, false);
6385c50a856SMugunthan V N 	}
6395c50a856SMugunthan V N 
6401e5c4bc4SLennart Sorensen 	/* Restore allmulti on vlans if necessary */
6411e5c4bc4SLennart Sorensen 	cpsw_ale_set_allmulti(priv->ale, priv->ndev->flags & IFF_ALLMULTI);
6421e5c4bc4SLennart Sorensen 
6435c50a856SMugunthan V N 	/* Clear all mcast from ALE */
64425906052SMugunthan V N 	cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port,
64525906052SMugunthan V N 				 vid);
6465c50a856SMugunthan V N 
6475c50a856SMugunthan V N 	if (!netdev_mc_empty(ndev)) {
6485c50a856SMugunthan V N 		struct netdev_hw_addr *ha;
6495c50a856SMugunthan V N 
6505c50a856SMugunthan V N 		/* program multicast address list into ALE register */
6515c50a856SMugunthan V N 		netdev_for_each_mc_addr(ha, ndev) {
652d9ba8f9eSMugunthan V N 			cpsw_add_mcast(priv, (u8 *)ha->addr);
6535c50a856SMugunthan V N 		}
6545c50a856SMugunthan V N 	}
6555c50a856SMugunthan V N }
6565c50a856SMugunthan V N 
657df828598SMugunthan V N static void cpsw_intr_enable(struct cpsw_priv *priv)
658df828598SMugunthan V N {
659996a5c27SRichard Cochran 	__raw_writel(0xFF, &priv->wr_regs->tx_en);
660996a5c27SRichard Cochran 	__raw_writel(0xFF, &priv->wr_regs->rx_en);
661df828598SMugunthan V N 
662df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, true);
663df828598SMugunthan V N 	return;
664df828598SMugunthan V N }
665df828598SMugunthan V N 
666df828598SMugunthan V N static void cpsw_intr_disable(struct cpsw_priv *priv)
667df828598SMugunthan V N {
668996a5c27SRichard Cochran 	__raw_writel(0, &priv->wr_regs->tx_en);
669996a5c27SRichard Cochran 	__raw_writel(0, &priv->wr_regs->rx_en);
670df828598SMugunthan V N 
671df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, false);
672df828598SMugunthan V N 	return;
673df828598SMugunthan V N }
674df828598SMugunthan V N 
6751a3b5056SOlof Johansson static void cpsw_tx_handler(void *token, int len, int status)
676df828598SMugunthan V N {
677df828598SMugunthan V N 	struct sk_buff		*skb = token;
678df828598SMugunthan V N 	struct net_device	*ndev = skb->dev;
679df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
680df828598SMugunthan V N 
681fae50823SMugunthan V N 	/* Check whether the queue is stopped due to stalled tx dma, if the
682fae50823SMugunthan V N 	 * queue is stopped then start the queue as we have free desc for tx
683fae50823SMugunthan V N 	 */
684df828598SMugunthan V N 	if (unlikely(netif_queue_stopped(ndev)))
685b56d6b3fSMugunthan V N 		netif_wake_queue(ndev);
6869232b16dSMugunthan V N 	cpts_tx_timestamp(priv->cpts, skb);
6878dc43ddcSTobias Klauser 	ndev->stats.tx_packets++;
6888dc43ddcSTobias Klauser 	ndev->stats.tx_bytes += len;
689df828598SMugunthan V N 	dev_kfree_skb_any(skb);
690df828598SMugunthan V N }
691df828598SMugunthan V N 
6921a3b5056SOlof Johansson static void cpsw_rx_handler(void *token, int len, int status)
693df828598SMugunthan V N {
694df828598SMugunthan V N 	struct sk_buff		*skb = token;
695b4727e69SSebastian Siewior 	struct sk_buff		*new_skb;
696df828598SMugunthan V N 	struct net_device	*ndev = skb->dev;
697df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
698df828598SMugunthan V N 	int			ret = 0;
699df828598SMugunthan V N 
700d9ba8f9eSMugunthan V N 	cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);
701d9ba8f9eSMugunthan V N 
70216e5c57dSMugunthan V N 	if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
703a0e2c822SMugunthan V N 		bool ndev_status = false;
704a0e2c822SMugunthan V N 		struct cpsw_slave *slave = priv->slaves;
705a0e2c822SMugunthan V N 		int n;
706a0e2c822SMugunthan V N 
707a0e2c822SMugunthan V N 		if (priv->data.dual_emac) {
708a0e2c822SMugunthan V N 			/* In dual emac mode check for all interfaces */
709a0e2c822SMugunthan V N 			for (n = priv->data.slaves; n; n--, slave++)
710a0e2c822SMugunthan V N 				if (netif_running(slave->ndev))
711a0e2c822SMugunthan V N 					ndev_status = true;
712a0e2c822SMugunthan V N 		}
713a0e2c822SMugunthan V N 
714a0e2c822SMugunthan V N 		if (ndev_status && (status >= 0)) {
715a0e2c822SMugunthan V N 			/* The packet received is for the interface which
716a0e2c822SMugunthan V N 			 * is already down and the other interface is up
717dbedd44eSJoe Perches 			 * and running, instead of freeing which results
718a0e2c822SMugunthan V N 			 * in reducing of the number of rx descriptor in
719a0e2c822SMugunthan V N 			 * DMA engine, requeue skb back to cpdma.
720a0e2c822SMugunthan V N 			 */
721a0e2c822SMugunthan V N 			new_skb = skb;
722a0e2c822SMugunthan V N 			goto requeue;
723a0e2c822SMugunthan V N 		}
724a0e2c822SMugunthan V N 
725b4727e69SSebastian Siewior 		/* the interface is going down, skbs are purged */
726df828598SMugunthan V N 		dev_kfree_skb_any(skb);
727df828598SMugunthan V N 		return;
728df828598SMugunthan V N 	}
729b4727e69SSebastian Siewior 
730b4727e69SSebastian Siewior 	new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
731b4727e69SSebastian Siewior 	if (new_skb) {
732df828598SMugunthan V N 		skb_put(skb, len);
7339232b16dSMugunthan V N 		cpts_rx_timestamp(priv->cpts, skb);
734df828598SMugunthan V N 		skb->protocol = eth_type_trans(skb, ndev);
735df828598SMugunthan V N 		netif_receive_skb(skb);
7368dc43ddcSTobias Klauser 		ndev->stats.rx_bytes += len;
7378dc43ddcSTobias Klauser 		ndev->stats.rx_packets++;
738b4727e69SSebastian Siewior 	} else {
7398dc43ddcSTobias Klauser 		ndev->stats.rx_dropped++;
740b4727e69SSebastian Siewior 		new_skb = skb;
741df828598SMugunthan V N 	}
742df828598SMugunthan V N 
743a0e2c822SMugunthan V N requeue:
744b4727e69SSebastian Siewior 	ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
745b4727e69SSebastian Siewior 			skb_tailroom(new_skb), 0);
746b4727e69SSebastian Siewior 	if (WARN_ON(ret < 0))
747b4727e69SSebastian Siewior 		dev_kfree_skb_any(new_skb);
748df828598SMugunthan V N }
749df828598SMugunthan V N 
750c03abd84SFelipe Balbi static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
751df828598SMugunthan V N {
752df828598SMugunthan V N 	struct cpsw_priv *priv = dev_id;
7537ce67a38SFelipe Balbi 
754c03abd84SFelipe Balbi 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
755c03abd84SFelipe Balbi 	cpdma_chan_process(priv->txch, 128);
756c03abd84SFelipe Balbi 
757c03abd84SFelipe Balbi 	priv = cpsw_get_slave_priv(priv, 1);
758c03abd84SFelipe Balbi 	if (priv)
759c03abd84SFelipe Balbi 		cpdma_chan_process(priv->txch, 128);
760c03abd84SFelipe Balbi 
761c03abd84SFelipe Balbi 	return IRQ_HANDLED;
762c03abd84SFelipe Balbi }
763c03abd84SFelipe Balbi 
764c03abd84SFelipe Balbi static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
765c03abd84SFelipe Balbi {
766c03abd84SFelipe Balbi 	struct cpsw_priv *priv = dev_id;
767c03abd84SFelipe Balbi 
768c03abd84SFelipe Balbi 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
769870915feSMugunthan V N 	writel(0, &priv->wr_regs->rx_en);
770fd51cf19SSebastian Siewior 
771df828598SMugunthan V N 	napi_schedule(&priv->napi);
772df828598SMugunthan V N 	return IRQ_HANDLED;
773df828598SMugunthan V N }
774df828598SMugunthan V N 
775df828598SMugunthan V N static int cpsw_poll(struct napi_struct *napi, int budget)
776df828598SMugunthan V N {
777df828598SMugunthan V N 	struct cpsw_priv	*priv = napi_to_priv(napi);
7781e353cddSMugunthan V N 	int			num_rx;
779510a1e72SMugunthan V N 
780df828598SMugunthan V N 	num_rx = cpdma_chan_process(priv->rxch, budget);
781510a1e72SMugunthan V N 	if (num_rx < budget) {
782510a1e72SMugunthan V N 		napi_complete(napi);
783870915feSMugunthan V N 		writel(0xff, &priv->wr_regs->rx_en);
784510a1e72SMugunthan V N 	}
785df828598SMugunthan V N 
7861e353cddSMugunthan V N 	if (num_rx)
7871e353cddSMugunthan V N 		cpsw_dbg(priv, intr, "poll %d rx pkts\n", num_rx);
788df828598SMugunthan V N 
789df828598SMugunthan V N 	return num_rx;
790df828598SMugunthan V N }
791df828598SMugunthan V N 
792df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg)
793df828598SMugunthan V N {
794df828598SMugunthan V N 	unsigned long timeout = jiffies + HZ;
795df828598SMugunthan V N 
796df828598SMugunthan V N 	__raw_writel(1, reg);
797df828598SMugunthan V N 	do {
798df828598SMugunthan V N 		cpu_relax();
799df828598SMugunthan V N 	} while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
800df828598SMugunthan V N 
801df828598SMugunthan V N 	WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
802df828598SMugunthan V N }
803df828598SMugunthan V N 
804df828598SMugunthan V N #define mac_hi(mac)	(((mac)[0] << 0) | ((mac)[1] << 8) |	\
805df828598SMugunthan V N 			 ((mac)[2] << 16) | ((mac)[3] << 24))
806df828598SMugunthan V N #define mac_lo(mac)	(((mac)[4] << 0) | ((mac)[5] << 8))
807df828598SMugunthan V N 
808df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave,
809df828598SMugunthan V N 			       struct cpsw_priv *priv)
810df828598SMugunthan V N {
8119750a3adSRichard Cochran 	slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
8129750a3adSRichard Cochran 	slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
813df828598SMugunthan V N }
814df828598SMugunthan V N 
815df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave,
816df828598SMugunthan V N 			      struct cpsw_priv *priv, bool *link)
817df828598SMugunthan V N {
818df828598SMugunthan V N 	struct phy_device	*phy = slave->phy;
819df828598SMugunthan V N 	u32			mac_control = 0;
820df828598SMugunthan V N 	u32			slave_port;
821df828598SMugunthan V N 
822df828598SMugunthan V N 	if (!phy)
823df828598SMugunthan V N 		return;
824df828598SMugunthan V N 
825df828598SMugunthan V N 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
826df828598SMugunthan V N 
827df828598SMugunthan V N 	if (phy->link) {
828df828598SMugunthan V N 		mac_control = priv->data.mac_control;
829df828598SMugunthan V N 
830df828598SMugunthan V N 		/* enable forwarding */
831df828598SMugunthan V N 		cpsw_ale_control_set(priv->ale, slave_port,
832df828598SMugunthan V N 				     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
833df828598SMugunthan V N 
834df828598SMugunthan V N 		if (phy->speed == 1000)
835df828598SMugunthan V N 			mac_control |= BIT(7);	/* GIGABITEN	*/
836df828598SMugunthan V N 		if (phy->duplex)
837df828598SMugunthan V N 			mac_control |= BIT(0);	/* FULLDUPLEXEN	*/
838342b7b74SDaniel Mack 
839342b7b74SDaniel Mack 		/* set speed_in input in case RMII mode is used in 100Mbps */
840342b7b74SDaniel Mack 		if (phy->speed == 100)
841342b7b74SDaniel Mack 			mac_control |= BIT(15);
842a81d8762SMugunthan V N 		else if (phy->speed == 10)
843a81d8762SMugunthan V N 			mac_control |= BIT(18); /* In Band mode */
844342b7b74SDaniel Mack 
8451923d6e4SMugunthan V N 		if (priv->rx_pause)
8461923d6e4SMugunthan V N 			mac_control |= BIT(3);
8471923d6e4SMugunthan V N 
8481923d6e4SMugunthan V N 		if (priv->tx_pause)
8491923d6e4SMugunthan V N 			mac_control |= BIT(4);
8501923d6e4SMugunthan V N 
851df828598SMugunthan V N 		*link = true;
852df828598SMugunthan V N 	} else {
853df828598SMugunthan V N 		mac_control = 0;
854df828598SMugunthan V N 		/* disable forwarding */
855df828598SMugunthan V N 		cpsw_ale_control_set(priv->ale, slave_port,
856df828598SMugunthan V N 				     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
857df828598SMugunthan V N 	}
858df828598SMugunthan V N 
859df828598SMugunthan V N 	if (mac_control != slave->mac_control) {
860df828598SMugunthan V N 		phy_print_status(phy);
861df828598SMugunthan V N 		__raw_writel(mac_control, &slave->sliver->mac_control);
862df828598SMugunthan V N 	}
863df828598SMugunthan V N 
864df828598SMugunthan V N 	slave->mac_control = mac_control;
865df828598SMugunthan V N }
866df828598SMugunthan V N 
867df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev)
868df828598SMugunthan V N {
869df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
870df828598SMugunthan V N 	bool			link = false;
871df828598SMugunthan V N 
872df828598SMugunthan V N 	for_each_slave(priv, _cpsw_adjust_link, priv, &link);
873df828598SMugunthan V N 
874df828598SMugunthan V N 	if (link) {
875df828598SMugunthan V N 		netif_carrier_on(ndev);
876df828598SMugunthan V N 		if (netif_running(ndev))
877df828598SMugunthan V N 			netif_wake_queue(ndev);
878df828598SMugunthan V N 	} else {
879df828598SMugunthan V N 		netif_carrier_off(ndev);
880df828598SMugunthan V N 		netif_stop_queue(ndev);
881df828598SMugunthan V N 	}
882df828598SMugunthan V N }
883df828598SMugunthan V N 
884ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev,
885ff5b8ef2SMugunthan V N 				struct ethtool_coalesce *coal)
886ff5b8ef2SMugunthan V N {
887ff5b8ef2SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
888ff5b8ef2SMugunthan V N 
889ff5b8ef2SMugunthan V N 	coal->rx_coalesce_usecs = priv->coal_intvl;
890ff5b8ef2SMugunthan V N 	return 0;
891ff5b8ef2SMugunthan V N }
892ff5b8ef2SMugunthan V N 
893ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev,
894ff5b8ef2SMugunthan V N 				struct ethtool_coalesce *coal)
895ff5b8ef2SMugunthan V N {
896ff5b8ef2SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
897ff5b8ef2SMugunthan V N 	u32 int_ctrl;
898ff5b8ef2SMugunthan V N 	u32 num_interrupts = 0;
899ff5b8ef2SMugunthan V N 	u32 prescale = 0;
900ff5b8ef2SMugunthan V N 	u32 addnl_dvdr = 1;
901ff5b8ef2SMugunthan V N 	u32 coal_intvl = 0;
902ff5b8ef2SMugunthan V N 
903ff5b8ef2SMugunthan V N 	coal_intvl = coal->rx_coalesce_usecs;
904ff5b8ef2SMugunthan V N 
905ff5b8ef2SMugunthan V N 	int_ctrl =  readl(&priv->wr_regs->int_control);
906ff5b8ef2SMugunthan V N 	prescale = priv->bus_freq_mhz * 4;
907ff5b8ef2SMugunthan V N 
908a84bc2a9SMugunthan V N 	if (!coal->rx_coalesce_usecs) {
909a84bc2a9SMugunthan V N 		int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
910a84bc2a9SMugunthan V N 		goto update_return;
911a84bc2a9SMugunthan V N 	}
912a84bc2a9SMugunthan V N 
913ff5b8ef2SMugunthan V N 	if (coal_intvl < CPSW_CMINTMIN_INTVL)
914ff5b8ef2SMugunthan V N 		coal_intvl = CPSW_CMINTMIN_INTVL;
915ff5b8ef2SMugunthan V N 
916ff5b8ef2SMugunthan V N 	if (coal_intvl > CPSW_CMINTMAX_INTVL) {
917ff5b8ef2SMugunthan V N 		/* Interrupt pacer works with 4us Pulse, we can
918ff5b8ef2SMugunthan V N 		 * throttle further by dilating the 4us pulse.
919ff5b8ef2SMugunthan V N 		 */
920ff5b8ef2SMugunthan V N 		addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
921ff5b8ef2SMugunthan V N 
922ff5b8ef2SMugunthan V N 		if (addnl_dvdr > 1) {
923ff5b8ef2SMugunthan V N 			prescale *= addnl_dvdr;
924ff5b8ef2SMugunthan V N 			if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
925ff5b8ef2SMugunthan V N 				coal_intvl = (CPSW_CMINTMAX_INTVL
926ff5b8ef2SMugunthan V N 						* addnl_dvdr);
927ff5b8ef2SMugunthan V N 		} else {
928ff5b8ef2SMugunthan V N 			addnl_dvdr = 1;
929ff5b8ef2SMugunthan V N 			coal_intvl = CPSW_CMINTMAX_INTVL;
930ff5b8ef2SMugunthan V N 		}
931ff5b8ef2SMugunthan V N 	}
932ff5b8ef2SMugunthan V N 
933ff5b8ef2SMugunthan V N 	num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
934ff5b8ef2SMugunthan V N 	writel(num_interrupts, &priv->wr_regs->rx_imax);
935ff5b8ef2SMugunthan V N 	writel(num_interrupts, &priv->wr_regs->tx_imax);
936ff5b8ef2SMugunthan V N 
937ff5b8ef2SMugunthan V N 	int_ctrl |= CPSW_INTPACEEN;
938ff5b8ef2SMugunthan V N 	int_ctrl &= (~CPSW_INTPRESCALE_MASK);
939ff5b8ef2SMugunthan V N 	int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
940a84bc2a9SMugunthan V N 
941a84bc2a9SMugunthan V N update_return:
942ff5b8ef2SMugunthan V N 	writel(int_ctrl, &priv->wr_regs->int_control);
943ff5b8ef2SMugunthan V N 
944ff5b8ef2SMugunthan V N 	cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
945ff5b8ef2SMugunthan V N 	if (priv->data.dual_emac) {
946ff5b8ef2SMugunthan V N 		int i;
947ff5b8ef2SMugunthan V N 
948ff5b8ef2SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
949ff5b8ef2SMugunthan V N 			priv = netdev_priv(priv->slaves[i].ndev);
950ff5b8ef2SMugunthan V N 			priv->coal_intvl = coal_intvl;
951ff5b8ef2SMugunthan V N 		}
952ff5b8ef2SMugunthan V N 	} else {
953ff5b8ef2SMugunthan V N 		priv->coal_intvl = coal_intvl;
954ff5b8ef2SMugunthan V N 	}
955ff5b8ef2SMugunthan V N 
956ff5b8ef2SMugunthan V N 	return 0;
957ff5b8ef2SMugunthan V N }
958ff5b8ef2SMugunthan V N 
959d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset)
960d9718546SMugunthan V N {
961d9718546SMugunthan V N 	switch (sset) {
962d9718546SMugunthan V N 	case ETH_SS_STATS:
963d9718546SMugunthan V N 		return CPSW_STATS_LEN;
964d9718546SMugunthan V N 	default:
965d9718546SMugunthan V N 		return -EOPNOTSUPP;
966d9718546SMugunthan V N 	}
967d9718546SMugunthan V N }
968d9718546SMugunthan V N 
969d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
970d9718546SMugunthan V N {
971d9718546SMugunthan V N 	u8 *p = data;
972d9718546SMugunthan V N 	int i;
973d9718546SMugunthan V N 
974d9718546SMugunthan V N 	switch (stringset) {
975d9718546SMugunthan V N 	case ETH_SS_STATS:
976d9718546SMugunthan V N 		for (i = 0; i < CPSW_STATS_LEN; i++) {
977d9718546SMugunthan V N 			memcpy(p, cpsw_gstrings_stats[i].stat_string,
978d9718546SMugunthan V N 			       ETH_GSTRING_LEN);
979d9718546SMugunthan V N 			p += ETH_GSTRING_LEN;
980d9718546SMugunthan V N 		}
981d9718546SMugunthan V N 		break;
982d9718546SMugunthan V N 	}
983d9718546SMugunthan V N }
984d9718546SMugunthan V N 
985d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev,
986d9718546SMugunthan V N 				    struct ethtool_stats *stats, u64 *data)
987d9718546SMugunthan V N {
988d9718546SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
989d9718546SMugunthan V N 	struct cpdma_chan_stats rx_stats;
990d9718546SMugunthan V N 	struct cpdma_chan_stats tx_stats;
991d9718546SMugunthan V N 	u32 val;
992d9718546SMugunthan V N 	u8 *p;
993d9718546SMugunthan V N 	int i;
994d9718546SMugunthan V N 
995d9718546SMugunthan V N 	/* Collect Davinci CPDMA stats for Rx and Tx Channel */
996d9718546SMugunthan V N 	cpdma_chan_get_stats(priv->rxch, &rx_stats);
997d9718546SMugunthan V N 	cpdma_chan_get_stats(priv->txch, &tx_stats);
998d9718546SMugunthan V N 
999d9718546SMugunthan V N 	for (i = 0; i < CPSW_STATS_LEN; i++) {
1000d9718546SMugunthan V N 		switch (cpsw_gstrings_stats[i].type) {
1001d9718546SMugunthan V N 		case CPSW_STATS:
1002d9718546SMugunthan V N 			val = readl(priv->hw_stats +
1003d9718546SMugunthan V N 				    cpsw_gstrings_stats[i].stat_offset);
1004d9718546SMugunthan V N 			data[i] = val;
1005d9718546SMugunthan V N 			break;
1006d9718546SMugunthan V N 
1007d9718546SMugunthan V N 		case CPDMA_RX_STATS:
1008d9718546SMugunthan V N 			p = (u8 *)&rx_stats +
1009d9718546SMugunthan V N 				cpsw_gstrings_stats[i].stat_offset;
1010d9718546SMugunthan V N 			data[i] = *(u32 *)p;
1011d9718546SMugunthan V N 			break;
1012d9718546SMugunthan V N 
1013d9718546SMugunthan V N 		case CPDMA_TX_STATS:
1014d9718546SMugunthan V N 			p = (u8 *)&tx_stats +
1015d9718546SMugunthan V N 				cpsw_gstrings_stats[i].stat_offset;
1016d9718546SMugunthan V N 			data[i] = *(u32 *)p;
1017d9718546SMugunthan V N 			break;
1018d9718546SMugunthan V N 		}
1019d9718546SMugunthan V N 	}
1020d9718546SMugunthan V N }
1021d9718546SMugunthan V N 
1022d9ba8f9eSMugunthan V N static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
1023d9ba8f9eSMugunthan V N {
1024d9ba8f9eSMugunthan V N 	u32 i;
1025d9ba8f9eSMugunthan V N 	u32 usage_count = 0;
1026d9ba8f9eSMugunthan V N 
1027d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac)
1028d9ba8f9eSMugunthan V N 		return 0;
1029d9ba8f9eSMugunthan V N 
1030d9ba8f9eSMugunthan V N 	for (i = 0; i < priv->data.slaves; i++)
1031d9ba8f9eSMugunthan V N 		if (priv->slaves[i].open_stat)
1032d9ba8f9eSMugunthan V N 			usage_count++;
1033d9ba8f9eSMugunthan V N 
1034d9ba8f9eSMugunthan V N 	return usage_count;
1035d9ba8f9eSMugunthan V N }
1036d9ba8f9eSMugunthan V N 
1037d9ba8f9eSMugunthan V N static inline int cpsw_tx_packet_submit(struct net_device *ndev,
1038d9ba8f9eSMugunthan V N 			struct cpsw_priv *priv, struct sk_buff *skb)
1039d9ba8f9eSMugunthan V N {
1040d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac)
1041d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1042aef614e1SSebastian Siewior 				  skb->len, 0);
1043d9ba8f9eSMugunthan V N 
1044d9ba8f9eSMugunthan V N 	if (ndev == cpsw_get_slave_ndev(priv, 0))
1045d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1046aef614e1SSebastian Siewior 				  skb->len, 1);
1047d9ba8f9eSMugunthan V N 	else
1048d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1049aef614e1SSebastian Siewior 				  skb->len, 2);
1050d9ba8f9eSMugunthan V N }
1051d9ba8f9eSMugunthan V N 
1052d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries(
1053d9ba8f9eSMugunthan V N 		struct cpsw_priv *priv, struct cpsw_slave *slave,
1054d9ba8f9eSMugunthan V N 		u32 slave_port)
1055d9ba8f9eSMugunthan V N {
1056d9ba8f9eSMugunthan V N 	u32 port_mask = 1 << slave_port | 1 << priv->host_port;
1057d9ba8f9eSMugunthan V N 
1058d9ba8f9eSMugunthan V N 	if (priv->version == CPSW_VERSION_1)
1059d9ba8f9eSMugunthan V N 		slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1060d9ba8f9eSMugunthan V N 	else
1061d9ba8f9eSMugunthan V N 		slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
1062d9ba8f9eSMugunthan V N 	cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
1063d9ba8f9eSMugunthan V N 			  port_mask, port_mask, 0);
1064d9ba8f9eSMugunthan V N 	cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1065d9ba8f9eSMugunthan V N 			   port_mask, ALE_VLAN, slave->port_vlan, 0);
1066d9ba8f9eSMugunthan V N 	cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
106756887149SGeorge McCollister 		priv->host_port, ALE_VLAN | ALE_SECURE, slave->port_vlan);
1068d9ba8f9eSMugunthan V N }
1069d9ba8f9eSMugunthan V N 
10701e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave)
1071df828598SMugunthan V N {
1072df828598SMugunthan V N 	char name[32];
10731e7a2e21SDaniel Mack 
10741e7a2e21SDaniel Mack 	snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
10751e7a2e21SDaniel Mack 	soft_reset(name, &slave->sliver->soft_reset);
10761e7a2e21SDaniel Mack }
10771e7a2e21SDaniel Mack 
10781e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
10791e7a2e21SDaniel Mack {
1080df828598SMugunthan V N 	u32 slave_port;
1081df828598SMugunthan V N 
10821e7a2e21SDaniel Mack 	soft_reset_slave(slave);
1083df828598SMugunthan V N 
1084df828598SMugunthan V N 	/* setup priority mapping */
1085df828598SMugunthan V N 	__raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
10869750a3adSRichard Cochran 
10879750a3adSRichard Cochran 	switch (priv->version) {
10889750a3adSRichard Cochran 	case CPSW_VERSION_1:
10899750a3adSRichard Cochran 		slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
10909750a3adSRichard Cochran 		break;
10919750a3adSRichard Cochran 	case CPSW_VERSION_2:
1092c193f365SMugunthan V N 	case CPSW_VERSION_3:
1093926489beSMugunthan V N 	case CPSW_VERSION_4:
10949750a3adSRichard Cochran 		slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
10959750a3adSRichard Cochran 		break;
10969750a3adSRichard Cochran 	}
1097df828598SMugunthan V N 
1098df828598SMugunthan V N 	/* setup max packet size, and mac address */
1099df828598SMugunthan V N 	__raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
1100df828598SMugunthan V N 	cpsw_set_slave_mac(slave, priv);
1101df828598SMugunthan V N 
1102df828598SMugunthan V N 	slave->mac_control = 0;	/* no link yet */
1103df828598SMugunthan V N 
1104df828598SMugunthan V N 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1105df828598SMugunthan V N 
1106d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1107d9ba8f9eSMugunthan V N 		cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1108d9ba8f9eSMugunthan V N 	else
1109df828598SMugunthan V N 		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1110e11b220fSMugunthan V N 				   1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1111df828598SMugunthan V N 
1112df828598SMugunthan V N 	slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1113f9a8f83bSFlorian Fainelli 				 &cpsw_adjust_link, slave->data->phy_if);
1114df828598SMugunthan V N 	if (IS_ERR(slave->phy)) {
1115df828598SMugunthan V N 		dev_err(priv->dev, "phy %s not found on slave %d\n",
1116df828598SMugunthan V N 			slave->data->phy_id, slave->slave_num);
1117df828598SMugunthan V N 		slave->phy = NULL;
1118df828598SMugunthan V N 	} else {
1119df828598SMugunthan V N 		dev_info(priv->dev, "phy found : id is : 0x%x\n",
1120df828598SMugunthan V N 			 slave->phy->phy_id);
1121df828598SMugunthan V N 		phy_start(slave->phy);
1122388367a5SMugunthan V N 
1123388367a5SMugunthan V N 		/* Configure GMII_SEL register */
1124388367a5SMugunthan V N 		cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface,
1125388367a5SMugunthan V N 			     slave->slave_num);
1126df828598SMugunthan V N 	}
1127df828598SMugunthan V N }
1128df828598SMugunthan V N 
11293b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
11303b72c2feSMugunthan V N {
11313b72c2feSMugunthan V N 	const int vlan = priv->data.default_vlan;
11323b72c2feSMugunthan V N 	const int port = priv->host_port;
11333b72c2feSMugunthan V N 	u32 reg;
11343b72c2feSMugunthan V N 	int i;
11351e5c4bc4SLennart Sorensen 	int unreg_mcast_mask;
11363b72c2feSMugunthan V N 
11373b72c2feSMugunthan V N 	reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
11383b72c2feSMugunthan V N 	       CPSW2_PORT_VLAN;
11393b72c2feSMugunthan V N 
11403b72c2feSMugunthan V N 	writel(vlan, &priv->host_port_regs->port_vlan);
11413b72c2feSMugunthan V N 
11420237c110SDaniel Mack 	for (i = 0; i < priv->data.slaves; i++)
11433b72c2feSMugunthan V N 		slave_write(priv->slaves + i, vlan, reg);
11443b72c2feSMugunthan V N 
11451e5c4bc4SLennart Sorensen 	if (priv->ndev->flags & IFF_ALLMULTI)
11461e5c4bc4SLennart Sorensen 		unreg_mcast_mask = ALE_ALL_PORTS;
11471e5c4bc4SLennart Sorensen 	else
11481e5c4bc4SLennart Sorensen 		unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
11491e5c4bc4SLennart Sorensen 
11503b72c2feSMugunthan V N 	cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port,
11513b72c2feSMugunthan V N 			  ALE_ALL_PORTS << port, ALE_ALL_PORTS << port,
11521e5c4bc4SLennart Sorensen 			  unreg_mcast_mask << port);
11533b72c2feSMugunthan V N }
11543b72c2feSMugunthan V N 
1155df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv)
1156df828598SMugunthan V N {
11573b72c2feSMugunthan V N 	u32 control_reg;
1158d9ba8f9eSMugunthan V N 	u32 fifo_mode;
11593b72c2feSMugunthan V N 
1160df828598SMugunthan V N 	/* soft reset the controller and initialize ale */
1161df828598SMugunthan V N 	soft_reset("cpsw", &priv->regs->soft_reset);
1162df828598SMugunthan V N 	cpsw_ale_start(priv->ale);
1163df828598SMugunthan V N 
1164df828598SMugunthan V N 	/* switch to vlan unaware mode */
11653b72c2feSMugunthan V N 	cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE,
11663b72c2feSMugunthan V N 			     CPSW_ALE_VLAN_AWARE);
11673b72c2feSMugunthan V N 	control_reg = readl(&priv->regs->control);
11683b72c2feSMugunthan V N 	control_reg |= CPSW_VLAN_AWARE;
11693b72c2feSMugunthan V N 	writel(control_reg, &priv->regs->control);
1170d9ba8f9eSMugunthan V N 	fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1171d9ba8f9eSMugunthan V N 		     CPSW_FIFO_NORMAL_MODE;
1172d9ba8f9eSMugunthan V N 	writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
1173df828598SMugunthan V N 
1174df828598SMugunthan V N 	/* setup host port priority mapping */
1175df828598SMugunthan V N 	__raw_writel(CPDMA_TX_PRIORITY_MAP,
1176df828598SMugunthan V N 		     &priv->host_port_regs->cpdma_tx_pri_map);
1177df828598SMugunthan V N 	__raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
1178df828598SMugunthan V N 
1179df828598SMugunthan V N 	cpsw_ale_control_set(priv->ale, priv->host_port,
1180df828598SMugunthan V N 			     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1181df828598SMugunthan V N 
1182d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac) {
1183d9ba8f9eSMugunthan V N 		cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port,
1184d9ba8f9eSMugunthan V N 				   0, 0);
1185df828598SMugunthan V N 		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1186e11b220fSMugunthan V N 				   1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2);
1187df828598SMugunthan V N 	}
1188d9ba8f9eSMugunthan V N }
1189df828598SMugunthan V N 
1190aacebbf8SSebastian Siewior static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
1191aacebbf8SSebastian Siewior {
11923995d265SSchuyler Patton 	u32 slave_port;
11933995d265SSchuyler Patton 
11943995d265SSchuyler Patton 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
11953995d265SSchuyler Patton 
1196aacebbf8SSebastian Siewior 	if (!slave->phy)
1197aacebbf8SSebastian Siewior 		return;
1198aacebbf8SSebastian Siewior 	phy_stop(slave->phy);
1199aacebbf8SSebastian Siewior 	phy_disconnect(slave->phy);
1200aacebbf8SSebastian Siewior 	slave->phy = NULL;
12013995d265SSchuyler Patton 	cpsw_ale_control_set(priv->ale, slave_port,
12023995d265SSchuyler Patton 			     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1203aacebbf8SSebastian Siewior }
1204aacebbf8SSebastian Siewior 
1205df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev)
1206df828598SMugunthan V N {
1207df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1208df828598SMugunthan V N 	int i, ret;
1209df828598SMugunthan V N 	u32 reg;
1210df828598SMugunthan V N 
1211d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv))
1212df828598SMugunthan V N 		cpsw_intr_disable(priv);
1213df828598SMugunthan V N 	netif_carrier_off(ndev);
1214df828598SMugunthan V N 
1215f150bd7fSMugunthan V N 	pm_runtime_get_sync(&priv->pdev->dev);
1216df828598SMugunthan V N 
1217549985eeSRichard Cochran 	reg = priv->version;
1218df828598SMugunthan V N 
1219df828598SMugunthan V N 	dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1220df828598SMugunthan V N 		 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1221df828598SMugunthan V N 		 CPSW_RTL_VERSION(reg));
1222df828598SMugunthan V N 
1223df828598SMugunthan V N 	/* initialize host and slave ports */
1224d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv))
1225df828598SMugunthan V N 		cpsw_init_host_port(priv);
1226df828598SMugunthan V N 	for_each_slave(priv, cpsw_slave_open, priv);
1227df828598SMugunthan V N 
12283b72c2feSMugunthan V N 	/* Add default VLAN */
1229e6afea0bSMugunthan V N 	if (!priv->data.dual_emac)
12303b72c2feSMugunthan V N 		cpsw_add_default_vlan(priv);
1231e6afea0bSMugunthan V N 	else
1232e6afea0bSMugunthan V N 		cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan,
1233e6afea0bSMugunthan V N 				  ALE_ALL_PORTS << priv->host_port,
1234e6afea0bSMugunthan V N 				  ALE_ALL_PORTS << priv->host_port, 0, 0);
12353b72c2feSMugunthan V N 
1236d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv)) {
1237d354eb85SMugunthan V N 		struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);
1238d354eb85SMugunthan V N 
1239df828598SMugunthan V N 		/* setup tx dma to fixed prio and zero offset */
1240df828598SMugunthan V N 		cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
1241df828598SMugunthan V N 		cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
1242df828598SMugunthan V N 
1243d9ba8f9eSMugunthan V N 		/* disable priority elevation */
1244df828598SMugunthan V N 		__raw_writel(0, &priv->regs->ptype);
1245df828598SMugunthan V N 
1246d9ba8f9eSMugunthan V N 		/* enable statistics collection only on all ports */
1247df828598SMugunthan V N 		__raw_writel(0x7, &priv->regs->stat_port_en);
1248df828598SMugunthan V N 
12491923d6e4SMugunthan V N 		/* Enable internal fifo flow control */
12501923d6e4SMugunthan V N 		writel(0x7, &priv->regs->flow_control);
12511923d6e4SMugunthan V N 
1252d354eb85SMugunthan V N 		napi_enable(&priv_sl0->napi);
1253d354eb85SMugunthan V N 
1254df828598SMugunthan V N 		if (WARN_ON(!priv->data.rx_descs))
1255df828598SMugunthan V N 			priv->data.rx_descs = 128;
1256df828598SMugunthan V N 
1257df828598SMugunthan V N 		for (i = 0; i < priv->data.rx_descs; i++) {
1258df828598SMugunthan V N 			struct sk_buff *skb;
1259df828598SMugunthan V N 
1260df828598SMugunthan V N 			ret = -ENOMEM;
1261aacebbf8SSebastian Siewior 			skb = __netdev_alloc_skb_ip_align(priv->ndev,
1262aacebbf8SSebastian Siewior 					priv->rx_packet_max, GFP_KERNEL);
1263df828598SMugunthan V N 			if (!skb)
1264aacebbf8SSebastian Siewior 				goto err_cleanup;
1265df828598SMugunthan V N 			ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
1266aef614e1SSebastian Siewior 					skb_tailroom(skb), 0);
1267aacebbf8SSebastian Siewior 			if (ret < 0) {
1268aacebbf8SSebastian Siewior 				kfree_skb(skb);
1269aacebbf8SSebastian Siewior 				goto err_cleanup;
1270aacebbf8SSebastian Siewior 			}
1271df828598SMugunthan V N 		}
1272d9ba8f9eSMugunthan V N 		/* continue even if we didn't manage to submit all
1273d9ba8f9eSMugunthan V N 		 * receive descs
1274d9ba8f9eSMugunthan V N 		 */
1275df828598SMugunthan V N 		cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
1276f280e89aSMugunthan V N 
1277f280e89aSMugunthan V N 		if (cpts_register(&priv->pdev->dev, priv->cpts,
1278f280e89aSMugunthan V N 				  priv->data.cpts_clock_mult,
1279f280e89aSMugunthan V N 				  priv->data.cpts_clock_shift))
1280f280e89aSMugunthan V N 			dev_err(priv->dev, "error registering cpts device\n");
1281f280e89aSMugunthan V N 
1282d9ba8f9eSMugunthan V N 	}
1283df828598SMugunthan V N 
1284ff5b8ef2SMugunthan V N 	/* Enable Interrupt pacing if configured */
1285ff5b8ef2SMugunthan V N 	if (priv->coal_intvl != 0) {
1286ff5b8ef2SMugunthan V N 		struct ethtool_coalesce coal;
1287ff5b8ef2SMugunthan V N 
1288ff5b8ef2SMugunthan V N 		coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1289ff5b8ef2SMugunthan V N 		cpsw_set_coalesce(ndev, &coal);
1290ff5b8ef2SMugunthan V N 	}
1291ff5b8ef2SMugunthan V N 
1292f63a975eSMugunthan V N 	cpdma_ctlr_start(priv->dma);
1293f63a975eSMugunthan V N 	cpsw_intr_enable(priv);
1294f63a975eSMugunthan V N 
1295d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1296d9ba8f9eSMugunthan V N 		priv->slaves[priv->emac_port].open_stat = true;
1297df828598SMugunthan V N 	return 0;
1298df828598SMugunthan V N 
1299aacebbf8SSebastian Siewior err_cleanup:
1300aacebbf8SSebastian Siewior 	cpdma_ctlr_stop(priv->dma);
1301aacebbf8SSebastian Siewior 	for_each_slave(priv, cpsw_slave_stop, priv);
1302aacebbf8SSebastian Siewior 	pm_runtime_put_sync(&priv->pdev->dev);
1303aacebbf8SSebastian Siewior 	netif_carrier_off(priv->ndev);
1304aacebbf8SSebastian Siewior 	return ret;
1305df828598SMugunthan V N }
1306df828598SMugunthan V N 
1307df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev)
1308df828598SMugunthan V N {
1309df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1310df828598SMugunthan V N 
1311df828598SMugunthan V N 	cpsw_info(priv, ifdown, "shutting down cpsw device\n");
1312df828598SMugunthan V N 	netif_stop_queue(priv->ndev);
1313df828598SMugunthan V N 	netif_carrier_off(priv->ndev);
1314d9ba8f9eSMugunthan V N 
1315d9ba8f9eSMugunthan V N 	if (cpsw_common_res_usage_state(priv) <= 1) {
1316d354eb85SMugunthan V N 		struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);
1317d354eb85SMugunthan V N 
1318d354eb85SMugunthan V N 		napi_disable(&priv_sl0->napi);
1319f280e89aSMugunthan V N 		cpts_unregister(priv->cpts);
132071380f9bSMugunthan V N 		cpsw_intr_disable(priv);
132171380f9bSMugunthan V N 		cpdma_ctlr_stop(priv->dma);
1322df828598SMugunthan V N 		cpsw_ale_stop(priv->ale);
1323d9ba8f9eSMugunthan V N 	}
1324df828598SMugunthan V N 	for_each_slave(priv, cpsw_slave_stop, priv);
1325f150bd7fSMugunthan V N 	pm_runtime_put_sync(&priv->pdev->dev);
1326d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1327d9ba8f9eSMugunthan V N 		priv->slaves[priv->emac_port].open_stat = false;
1328df828598SMugunthan V N 	return 0;
1329df828598SMugunthan V N }
1330df828598SMugunthan V N 
1331df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1332df828598SMugunthan V N 				       struct net_device *ndev)
1333df828598SMugunthan V N {
1334df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1335df828598SMugunthan V N 	int ret;
1336df828598SMugunthan V N 
1337df828598SMugunthan V N 	ndev->trans_start = jiffies;
1338df828598SMugunthan V N 
1339df828598SMugunthan V N 	if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1340df828598SMugunthan V N 		cpsw_err(priv, tx_err, "packet pad failed\n");
13418dc43ddcSTobias Klauser 		ndev->stats.tx_dropped++;
1342df828598SMugunthan V N 		return NETDEV_TX_OK;
1343df828598SMugunthan V N 	}
1344df828598SMugunthan V N 
13459232b16dSMugunthan V N 	if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
13469232b16dSMugunthan V N 				priv->cpts->tx_enable)
13472e5b38abSRichard Cochran 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
13482e5b38abSRichard Cochran 
13492e5b38abSRichard Cochran 	skb_tx_timestamp(skb);
13502e5b38abSRichard Cochran 
1351d9ba8f9eSMugunthan V N 	ret = cpsw_tx_packet_submit(ndev, priv, skb);
1352df828598SMugunthan V N 	if (unlikely(ret != 0)) {
1353df828598SMugunthan V N 		cpsw_err(priv, tx_err, "desc submit failed\n");
1354df828598SMugunthan V N 		goto fail;
1355df828598SMugunthan V N 	}
1356df828598SMugunthan V N 
1357fae50823SMugunthan V N 	/* If there is no more tx desc left free then we need to
1358fae50823SMugunthan V N 	 * tell the kernel to stop sending us tx frames.
1359fae50823SMugunthan V N 	 */
1360d35162f8SDaniel Mack 	if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
1361fae50823SMugunthan V N 		netif_stop_queue(ndev);
1362fae50823SMugunthan V N 
1363df828598SMugunthan V N 	return NETDEV_TX_OK;
1364df828598SMugunthan V N fail:
13658dc43ddcSTobias Klauser 	ndev->stats.tx_dropped++;
1366df828598SMugunthan V N 	netif_stop_queue(ndev);
1367df828598SMugunthan V N 	return NETDEV_TX_BUSY;
1368df828598SMugunthan V N }
1369df828598SMugunthan V N 
13702e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
13712e5b38abSRichard Cochran 
13722e5b38abSRichard Cochran static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
13732e5b38abSRichard Cochran {
1374e86ac13bSMugunthan V N 	struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
13752e5b38abSRichard Cochran 	u32 ts_en, seq_id;
13762e5b38abSRichard Cochran 
13779232b16dSMugunthan V N 	if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
13782e5b38abSRichard Cochran 		slave_write(slave, 0, CPSW1_TS_CTL);
13792e5b38abSRichard Cochran 		return;
13802e5b38abSRichard Cochran 	}
13812e5b38abSRichard Cochran 
13822e5b38abSRichard Cochran 	seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
13832e5b38abSRichard Cochran 	ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
13842e5b38abSRichard Cochran 
13859232b16dSMugunthan V N 	if (priv->cpts->tx_enable)
13862e5b38abSRichard Cochran 		ts_en |= CPSW_V1_TS_TX_EN;
13872e5b38abSRichard Cochran 
13889232b16dSMugunthan V N 	if (priv->cpts->rx_enable)
13892e5b38abSRichard Cochran 		ts_en |= CPSW_V1_TS_RX_EN;
13902e5b38abSRichard Cochran 
13912e5b38abSRichard Cochran 	slave_write(slave, ts_en, CPSW1_TS_CTL);
13922e5b38abSRichard Cochran 	slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
13932e5b38abSRichard Cochran }
13942e5b38abSRichard Cochran 
13952e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
13962e5b38abSRichard Cochran {
1397d9ba8f9eSMugunthan V N 	struct cpsw_slave *slave;
13982e5b38abSRichard Cochran 	u32 ctrl, mtype;
13992e5b38abSRichard Cochran 
1400d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1401d9ba8f9eSMugunthan V N 		slave = &priv->slaves[priv->emac_port];
1402d9ba8f9eSMugunthan V N 	else
1403e86ac13bSMugunthan V N 		slave = &priv->slaves[priv->data.active_slave];
1404d9ba8f9eSMugunthan V N 
14052e5b38abSRichard Cochran 	ctrl = slave_read(slave, CPSW2_CONTROL);
140609c55372SGeorge Cherian 	switch (priv->version) {
140709c55372SGeorge Cherian 	case CPSW_VERSION_2:
140809c55372SGeorge Cherian 		ctrl &= ~CTRL_V2_ALL_TS_MASK;
14092e5b38abSRichard Cochran 
14109232b16dSMugunthan V N 		if (priv->cpts->tx_enable)
141109c55372SGeorge Cherian 			ctrl |= CTRL_V2_TX_TS_BITS;
14122e5b38abSRichard Cochran 
14139232b16dSMugunthan V N 		if (priv->cpts->rx_enable)
141409c55372SGeorge Cherian 			ctrl |= CTRL_V2_RX_TS_BITS;
141509c55372SGeorge Cherian 		break;
141609c55372SGeorge Cherian 	case CPSW_VERSION_3:
141709c55372SGeorge Cherian 	default:
141809c55372SGeorge Cherian 		ctrl &= ~CTRL_V3_ALL_TS_MASK;
141909c55372SGeorge Cherian 
142009c55372SGeorge Cherian 		if (priv->cpts->tx_enable)
142109c55372SGeorge Cherian 			ctrl |= CTRL_V3_TX_TS_BITS;
142209c55372SGeorge Cherian 
142309c55372SGeorge Cherian 		if (priv->cpts->rx_enable)
142409c55372SGeorge Cherian 			ctrl |= CTRL_V3_RX_TS_BITS;
142509c55372SGeorge Cherian 		break;
142609c55372SGeorge Cherian 	}
14272e5b38abSRichard Cochran 
14282e5b38abSRichard Cochran 	mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
14292e5b38abSRichard Cochran 
14302e5b38abSRichard Cochran 	slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
14312e5b38abSRichard Cochran 	slave_write(slave, ctrl, CPSW2_CONTROL);
14322e5b38abSRichard Cochran 	__raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
14332e5b38abSRichard Cochran }
14342e5b38abSRichard Cochran 
1435a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
14362e5b38abSRichard Cochran {
14373177bf6fSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(dev);
14389232b16dSMugunthan V N 	struct cpts *cpts = priv->cpts;
14392e5b38abSRichard Cochran 	struct hwtstamp_config cfg;
14402e5b38abSRichard Cochran 
14412ee91e54SBen Hutchings 	if (priv->version != CPSW_VERSION_1 &&
1442f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_2 &&
1443f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_3)
14442ee91e54SBen Hutchings 		return -EOPNOTSUPP;
14452ee91e54SBen Hutchings 
14462e5b38abSRichard Cochran 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
14472e5b38abSRichard Cochran 		return -EFAULT;
14482e5b38abSRichard Cochran 
14492e5b38abSRichard Cochran 	/* reserved for future extensions */
14502e5b38abSRichard Cochran 	if (cfg.flags)
14512e5b38abSRichard Cochran 		return -EINVAL;
14522e5b38abSRichard Cochran 
14532ee91e54SBen Hutchings 	if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
14542e5b38abSRichard Cochran 		return -ERANGE;
14552e5b38abSRichard Cochran 
14562e5b38abSRichard Cochran 	switch (cfg.rx_filter) {
14572e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_NONE:
14582e5b38abSRichard Cochran 		cpts->rx_enable = 0;
14592e5b38abSRichard Cochran 		break;
14602e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_ALL:
14612e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14622e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14632e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14642e5b38abSRichard Cochran 		return -ERANGE;
14652e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14662e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14672e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14682e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14692e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14702e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14712e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
14722e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
14732e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14742e5b38abSRichard Cochran 		cpts->rx_enable = 1;
14752e5b38abSRichard Cochran 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14762e5b38abSRichard Cochran 		break;
14772e5b38abSRichard Cochran 	default:
14782e5b38abSRichard Cochran 		return -ERANGE;
14792e5b38abSRichard Cochran 	}
14802e5b38abSRichard Cochran 
14812ee91e54SBen Hutchings 	cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;
14822ee91e54SBen Hutchings 
14832e5b38abSRichard Cochran 	switch (priv->version) {
14842e5b38abSRichard Cochran 	case CPSW_VERSION_1:
14852e5b38abSRichard Cochran 		cpsw_hwtstamp_v1(priv);
14862e5b38abSRichard Cochran 		break;
14872e5b38abSRichard Cochran 	case CPSW_VERSION_2:
1488f7d403cbSGeorge Cherian 	case CPSW_VERSION_3:
14892e5b38abSRichard Cochran 		cpsw_hwtstamp_v2(priv);
14902e5b38abSRichard Cochran 		break;
14912e5b38abSRichard Cochran 	default:
14922ee91e54SBen Hutchings 		WARN_ON(1);
14932e5b38abSRichard Cochran 	}
14942e5b38abSRichard Cochran 
14952e5b38abSRichard Cochran 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
14962e5b38abSRichard Cochran }
14972e5b38abSRichard Cochran 
1498a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1499a5b4145bSBen Hutchings {
1500a5b4145bSBen Hutchings 	struct cpsw_priv *priv = netdev_priv(dev);
1501a5b4145bSBen Hutchings 	struct cpts *cpts = priv->cpts;
1502a5b4145bSBen Hutchings 	struct hwtstamp_config cfg;
1503a5b4145bSBen Hutchings 
1504a5b4145bSBen Hutchings 	if (priv->version != CPSW_VERSION_1 &&
1505f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_2 &&
1506f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_3)
1507a5b4145bSBen Hutchings 		return -EOPNOTSUPP;
1508a5b4145bSBen Hutchings 
1509a5b4145bSBen Hutchings 	cfg.flags = 0;
1510a5b4145bSBen Hutchings 	cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1511a5b4145bSBen Hutchings 	cfg.rx_filter = (cpts->rx_enable ?
1512a5b4145bSBen Hutchings 			 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1513a5b4145bSBen Hutchings 
1514a5b4145bSBen Hutchings 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1515a5b4145bSBen Hutchings }
1516a5b4145bSBen Hutchings 
15172e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/
15182e5b38abSRichard Cochran 
15192e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
15202e5b38abSRichard Cochran {
152111f2c988SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(dev);
152211f2c988SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
152311f2c988SMugunthan V N 
15242e5b38abSRichard Cochran 	if (!netif_running(dev))
15252e5b38abSRichard Cochran 		return -EINVAL;
15262e5b38abSRichard Cochran 
152711f2c988SMugunthan V N 	switch (cmd) {
15282e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
152911f2c988SMugunthan V N 	case SIOCSHWTSTAMP:
1530a5b4145bSBen Hutchings 		return cpsw_hwtstamp_set(dev, req);
1531a5b4145bSBen Hutchings 	case SIOCGHWTSTAMP:
1532a5b4145bSBen Hutchings 		return cpsw_hwtstamp_get(dev, req);
15332e5b38abSRichard Cochran #endif
15342e5b38abSRichard Cochran 	}
15352e5b38abSRichard Cochran 
1536c1b59947SStefan Sørensen 	if (!priv->slaves[slave_no].phy)
1537c1b59947SStefan Sørensen 		return -EOPNOTSUPP;
1538c1b59947SStefan Sørensen 	return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd);
153911f2c988SMugunthan V N }
154011f2c988SMugunthan V N 
1541df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1542df828598SMugunthan V N {
1543df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1544df828598SMugunthan V N 
1545df828598SMugunthan V N 	cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
15468dc43ddcSTobias Klauser 	ndev->stats.tx_errors++;
1547df828598SMugunthan V N 	cpsw_intr_disable(priv);
1548df828598SMugunthan V N 	cpdma_chan_stop(priv->txch);
1549df828598SMugunthan V N 	cpdma_chan_start(priv->txch);
1550df828598SMugunthan V N 	cpsw_intr_enable(priv);
1551df828598SMugunthan V N }
1552df828598SMugunthan V N 
1553dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1554dcfd8d58SMugunthan V N {
1555dcfd8d58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1556dcfd8d58SMugunthan V N 	struct sockaddr *addr = (struct sockaddr *)p;
1557dcfd8d58SMugunthan V N 	int flags = 0;
1558dcfd8d58SMugunthan V N 	u16 vid = 0;
1559dcfd8d58SMugunthan V N 
1560dcfd8d58SMugunthan V N 	if (!is_valid_ether_addr(addr->sa_data))
1561dcfd8d58SMugunthan V N 		return -EADDRNOTAVAIL;
1562dcfd8d58SMugunthan V N 
1563dcfd8d58SMugunthan V N 	if (priv->data.dual_emac) {
1564dcfd8d58SMugunthan V N 		vid = priv->slaves[priv->emac_port].port_vlan;
1565dcfd8d58SMugunthan V N 		flags = ALE_VLAN;
1566dcfd8d58SMugunthan V N 	}
1567dcfd8d58SMugunthan V N 
1568dcfd8d58SMugunthan V N 	cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port,
1569dcfd8d58SMugunthan V N 			   flags, vid);
1570dcfd8d58SMugunthan V N 	cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port,
1571dcfd8d58SMugunthan V N 			   flags, vid);
1572dcfd8d58SMugunthan V N 
1573dcfd8d58SMugunthan V N 	memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1574dcfd8d58SMugunthan V N 	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1575dcfd8d58SMugunthan V N 	for_each_slave(priv, cpsw_set_slave_mac, priv);
1576dcfd8d58SMugunthan V N 
1577dcfd8d58SMugunthan V N 	return 0;
1578dcfd8d58SMugunthan V N }
1579dcfd8d58SMugunthan V N 
1580df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER
1581df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev)
1582df828598SMugunthan V N {
1583df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1584df828598SMugunthan V N 
1585df828598SMugunthan V N 	cpsw_intr_disable(priv);
158692cb13fbSFelipe Balbi 	cpsw_rx_interrupt(priv->irqs_table[0], priv);
158792cb13fbSFelipe Balbi 	cpsw_tx_interrupt(priv->irqs_table[1], priv);
1588df828598SMugunthan V N 	cpsw_intr_enable(priv);
1589df828598SMugunthan V N }
1590df828598SMugunthan V N #endif
1591df828598SMugunthan V N 
15923b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
15933b72c2feSMugunthan V N 				unsigned short vid)
15943b72c2feSMugunthan V N {
15953b72c2feSMugunthan V N 	int ret;
15969f6bd8faSMugunthan V N 	int unreg_mcast_mask = 0;
15979f6bd8faSMugunthan V N 	u32 port_mask;
15989f6bd8faSMugunthan V N 
15999f6bd8faSMugunthan V N 	if (priv->data.dual_emac) {
16009f6bd8faSMugunthan V N 		port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
16019f6bd8faSMugunthan V N 
16029f6bd8faSMugunthan V N 		if (priv->ndev->flags & IFF_ALLMULTI)
16039f6bd8faSMugunthan V N 			unreg_mcast_mask = port_mask;
16049f6bd8faSMugunthan V N 	} else {
16059f6bd8faSMugunthan V N 		port_mask = ALE_ALL_PORTS;
16061e5c4bc4SLennart Sorensen 
16071e5c4bc4SLennart Sorensen 		if (priv->ndev->flags & IFF_ALLMULTI)
16081e5c4bc4SLennart Sorensen 			unreg_mcast_mask = ALE_ALL_PORTS;
16091e5c4bc4SLennart Sorensen 		else
16101e5c4bc4SLennart Sorensen 			unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
16119f6bd8faSMugunthan V N 	}
16123b72c2feSMugunthan V N 
16139f6bd8faSMugunthan V N 	ret = cpsw_ale_add_vlan(priv->ale, vid, port_mask, 0, port_mask,
16141e5c4bc4SLennart Sorensen 				unreg_mcast_mask << priv->host_port);
16153b72c2feSMugunthan V N 	if (ret != 0)
16163b72c2feSMugunthan V N 		return ret;
16173b72c2feSMugunthan V N 
16183b72c2feSMugunthan V N 	ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
16193b72c2feSMugunthan V N 				 priv->host_port, ALE_VLAN, vid);
16203b72c2feSMugunthan V N 	if (ret != 0)
16213b72c2feSMugunthan V N 		goto clean_vid;
16223b72c2feSMugunthan V N 
16233b72c2feSMugunthan V N 	ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
16249f6bd8faSMugunthan V N 				 port_mask, ALE_VLAN, vid, 0);
16253b72c2feSMugunthan V N 	if (ret != 0)
16263b72c2feSMugunthan V N 		goto clean_vlan_ucast;
16273b72c2feSMugunthan V N 	return 0;
16283b72c2feSMugunthan V N 
16293b72c2feSMugunthan V N clean_vlan_ucast:
16303b72c2feSMugunthan V N 	cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
16313b72c2feSMugunthan V N 			    priv->host_port, ALE_VLAN, vid);
16323b72c2feSMugunthan V N clean_vid:
16333b72c2feSMugunthan V N 	cpsw_ale_del_vlan(priv->ale, vid, 0);
16343b72c2feSMugunthan V N 	return ret;
16353b72c2feSMugunthan V N }
16363b72c2feSMugunthan V N 
16373b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
163880d5c368SPatrick McHardy 				    __be16 proto, u16 vid)
16393b72c2feSMugunthan V N {
16403b72c2feSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
16413b72c2feSMugunthan V N 
16423b72c2feSMugunthan V N 	if (vid == priv->data.default_vlan)
16433b72c2feSMugunthan V N 		return 0;
16443b72c2feSMugunthan V N 
164502a54164SMugunthan V N 	if (priv->data.dual_emac) {
164602a54164SMugunthan V N 		/* In dual EMAC, reserved VLAN id should not be used for
164702a54164SMugunthan V N 		 * creating VLAN interfaces as this can break the dual
164802a54164SMugunthan V N 		 * EMAC port separation
164902a54164SMugunthan V N 		 */
165002a54164SMugunthan V N 		int i;
165102a54164SMugunthan V N 
165202a54164SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
165302a54164SMugunthan V N 			if (vid == priv->slaves[i].port_vlan)
165402a54164SMugunthan V N 				return -EINVAL;
165502a54164SMugunthan V N 		}
165602a54164SMugunthan V N 	}
165702a54164SMugunthan V N 
16583b72c2feSMugunthan V N 	dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
16593b72c2feSMugunthan V N 	return cpsw_add_vlan_ale_entry(priv, vid);
16603b72c2feSMugunthan V N }
16613b72c2feSMugunthan V N 
16623b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
166380d5c368SPatrick McHardy 				     __be16 proto, u16 vid)
16643b72c2feSMugunthan V N {
16653b72c2feSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
16663b72c2feSMugunthan V N 	int ret;
16673b72c2feSMugunthan V N 
16683b72c2feSMugunthan V N 	if (vid == priv->data.default_vlan)
16693b72c2feSMugunthan V N 		return 0;
16703b72c2feSMugunthan V N 
167102a54164SMugunthan V N 	if (priv->data.dual_emac) {
167202a54164SMugunthan V N 		int i;
167302a54164SMugunthan V N 
167402a54164SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
167502a54164SMugunthan V N 			if (vid == priv->slaves[i].port_vlan)
167602a54164SMugunthan V N 				return -EINVAL;
167702a54164SMugunthan V N 		}
167802a54164SMugunthan V N 	}
167902a54164SMugunthan V N 
16803b72c2feSMugunthan V N 	dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
16813b72c2feSMugunthan V N 	ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
16823b72c2feSMugunthan V N 	if (ret != 0)
16833b72c2feSMugunthan V N 		return ret;
16843b72c2feSMugunthan V N 
16853b72c2feSMugunthan V N 	ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
16863b72c2feSMugunthan V N 				 priv->host_port, ALE_VLAN, vid);
16873b72c2feSMugunthan V N 	if (ret != 0)
16883b72c2feSMugunthan V N 		return ret;
16893b72c2feSMugunthan V N 
16903b72c2feSMugunthan V N 	return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
16913b72c2feSMugunthan V N 				  0, ALE_VLAN, vid);
16923b72c2feSMugunthan V N }
16933b72c2feSMugunthan V N 
1694df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = {
1695df828598SMugunthan V N 	.ndo_open		= cpsw_ndo_open,
1696df828598SMugunthan V N 	.ndo_stop		= cpsw_ndo_stop,
1697df828598SMugunthan V N 	.ndo_start_xmit		= cpsw_ndo_start_xmit,
1698dcfd8d58SMugunthan V N 	.ndo_set_mac_address	= cpsw_ndo_set_mac_address,
16992e5b38abSRichard Cochran 	.ndo_do_ioctl		= cpsw_ndo_ioctl,
1700df828598SMugunthan V N 	.ndo_validate_addr	= eth_validate_addr,
17015c473ed2SDavid S. Miller 	.ndo_change_mtu		= eth_change_mtu,
1702df828598SMugunthan V N 	.ndo_tx_timeout		= cpsw_ndo_tx_timeout,
17035c50a856SMugunthan V N 	.ndo_set_rx_mode	= cpsw_ndo_set_rx_mode,
1704df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER
1705df828598SMugunthan V N 	.ndo_poll_controller	= cpsw_ndo_poll_controller,
1706df828598SMugunthan V N #endif
17073b72c2feSMugunthan V N 	.ndo_vlan_rx_add_vid	= cpsw_ndo_vlan_rx_add_vid,
17083b72c2feSMugunthan V N 	.ndo_vlan_rx_kill_vid	= cpsw_ndo_vlan_rx_kill_vid,
1709df828598SMugunthan V N };
1710df828598SMugunthan V N 
171152c4f0ecSMugunthan V N static int cpsw_get_regs_len(struct net_device *ndev)
171252c4f0ecSMugunthan V N {
171352c4f0ecSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
171452c4f0ecSMugunthan V N 
171552c4f0ecSMugunthan V N 	return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
171652c4f0ecSMugunthan V N }
171752c4f0ecSMugunthan V N 
171852c4f0ecSMugunthan V N static void cpsw_get_regs(struct net_device *ndev,
171952c4f0ecSMugunthan V N 			  struct ethtool_regs *regs, void *p)
172052c4f0ecSMugunthan V N {
172152c4f0ecSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
172252c4f0ecSMugunthan V N 	u32 *reg = p;
172352c4f0ecSMugunthan V N 
172452c4f0ecSMugunthan V N 	/* update CPSW IP version */
172552c4f0ecSMugunthan V N 	regs->version = priv->version;
172652c4f0ecSMugunthan V N 
172752c4f0ecSMugunthan V N 	cpsw_ale_dump(priv->ale, reg);
172852c4f0ecSMugunthan V N }
172952c4f0ecSMugunthan V N 
1730df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev,
1731df828598SMugunthan V N 			     struct ethtool_drvinfo *info)
1732df828598SMugunthan V N {
1733df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
17347826d43fSJiri Pirko 
173552c4f0ecSMugunthan V N 	strlcpy(info->driver, "cpsw", sizeof(info->driver));
17367826d43fSJiri Pirko 	strlcpy(info->version, "1.0", sizeof(info->version));
17377826d43fSJiri Pirko 	strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info));
173852c4f0ecSMugunthan V N 	info->regdump_len = cpsw_get_regs_len(ndev);
1739df828598SMugunthan V N }
1740df828598SMugunthan V N 
1741df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev)
1742df828598SMugunthan V N {
1743df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1744df828598SMugunthan V N 	return priv->msg_enable;
1745df828598SMugunthan V N }
1746df828598SMugunthan V N 
1747df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1748df828598SMugunthan V N {
1749df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1750df828598SMugunthan V N 	priv->msg_enable = value;
1751df828598SMugunthan V N }
1752df828598SMugunthan V N 
17532e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev,
17542e5b38abSRichard Cochran 			    struct ethtool_ts_info *info)
17552e5b38abSRichard Cochran {
17562e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
17572e5b38abSRichard Cochran 	struct cpsw_priv *priv = netdev_priv(ndev);
17582e5b38abSRichard Cochran 
17592e5b38abSRichard Cochran 	info->so_timestamping =
17602e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_HARDWARE |
17612e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_SOFTWARE |
17622e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_HARDWARE |
17632e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_SOFTWARE |
17642e5b38abSRichard Cochran 		SOF_TIMESTAMPING_SOFTWARE |
17652e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RAW_HARDWARE;
17669232b16dSMugunthan V N 	info->phc_index = priv->cpts->phc_index;
17672e5b38abSRichard Cochran 	info->tx_types =
17682e5b38abSRichard Cochran 		(1 << HWTSTAMP_TX_OFF) |
17692e5b38abSRichard Cochran 		(1 << HWTSTAMP_TX_ON);
17702e5b38abSRichard Cochran 	info->rx_filters =
17712e5b38abSRichard Cochran 		(1 << HWTSTAMP_FILTER_NONE) |
17722e5b38abSRichard Cochran 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
17732e5b38abSRichard Cochran #else
17742e5b38abSRichard Cochran 	info->so_timestamping =
17752e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_SOFTWARE |
17762e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_SOFTWARE |
17772e5b38abSRichard Cochran 		SOF_TIMESTAMPING_SOFTWARE;
17782e5b38abSRichard Cochran 	info->phc_index = -1;
17792e5b38abSRichard Cochran 	info->tx_types = 0;
17802e5b38abSRichard Cochran 	info->rx_filters = 0;
17812e5b38abSRichard Cochran #endif
17822e5b38abSRichard Cochran 	return 0;
17832e5b38abSRichard Cochran }
17842e5b38abSRichard Cochran 
1785d3bb9c58SMugunthan V N static int cpsw_get_settings(struct net_device *ndev,
1786d3bb9c58SMugunthan V N 			     struct ethtool_cmd *ecmd)
1787d3bb9c58SMugunthan V N {
1788d3bb9c58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1789d3bb9c58SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
1790d3bb9c58SMugunthan V N 
1791d3bb9c58SMugunthan V N 	if (priv->slaves[slave_no].phy)
1792d3bb9c58SMugunthan V N 		return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
1793d3bb9c58SMugunthan V N 	else
1794d3bb9c58SMugunthan V N 		return -EOPNOTSUPP;
1795d3bb9c58SMugunthan V N }
1796d3bb9c58SMugunthan V N 
1797d3bb9c58SMugunthan V N static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1798d3bb9c58SMugunthan V N {
1799d3bb9c58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1800d3bb9c58SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
1801d3bb9c58SMugunthan V N 
1802d3bb9c58SMugunthan V N 	if (priv->slaves[slave_no].phy)
1803d3bb9c58SMugunthan V N 		return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
1804d3bb9c58SMugunthan V N 	else
1805d3bb9c58SMugunthan V N 		return -EOPNOTSUPP;
1806d3bb9c58SMugunthan V N }
1807d3bb9c58SMugunthan V N 
1808d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1809d8a64420SMatus Ujhelyi {
1810d8a64420SMatus Ujhelyi 	struct cpsw_priv *priv = netdev_priv(ndev);
1811d8a64420SMatus Ujhelyi 	int slave_no = cpsw_slave_index(priv);
1812d8a64420SMatus Ujhelyi 
1813d8a64420SMatus Ujhelyi 	wol->supported = 0;
1814d8a64420SMatus Ujhelyi 	wol->wolopts = 0;
1815d8a64420SMatus Ujhelyi 
1816d8a64420SMatus Ujhelyi 	if (priv->slaves[slave_no].phy)
1817d8a64420SMatus Ujhelyi 		phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
1818d8a64420SMatus Ujhelyi }
1819d8a64420SMatus Ujhelyi 
1820d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1821d8a64420SMatus Ujhelyi {
1822d8a64420SMatus Ujhelyi 	struct cpsw_priv *priv = netdev_priv(ndev);
1823d8a64420SMatus Ujhelyi 	int slave_no = cpsw_slave_index(priv);
1824d8a64420SMatus Ujhelyi 
1825d8a64420SMatus Ujhelyi 	if (priv->slaves[slave_no].phy)
1826d8a64420SMatus Ujhelyi 		return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
1827d8a64420SMatus Ujhelyi 	else
1828d8a64420SMatus Ujhelyi 		return -EOPNOTSUPP;
1829d8a64420SMatus Ujhelyi }
1830d8a64420SMatus Ujhelyi 
18311923d6e4SMugunthan V N static void cpsw_get_pauseparam(struct net_device *ndev,
18321923d6e4SMugunthan V N 				struct ethtool_pauseparam *pause)
18331923d6e4SMugunthan V N {
18341923d6e4SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
18351923d6e4SMugunthan V N 
18361923d6e4SMugunthan V N 	pause->autoneg = AUTONEG_DISABLE;
18371923d6e4SMugunthan V N 	pause->rx_pause = priv->rx_pause ? true : false;
18381923d6e4SMugunthan V N 	pause->tx_pause = priv->tx_pause ? true : false;
18391923d6e4SMugunthan V N }
18401923d6e4SMugunthan V N 
18411923d6e4SMugunthan V N static int cpsw_set_pauseparam(struct net_device *ndev,
18421923d6e4SMugunthan V N 			       struct ethtool_pauseparam *pause)
18431923d6e4SMugunthan V N {
18441923d6e4SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
18451923d6e4SMugunthan V N 	bool link;
18461923d6e4SMugunthan V N 
18471923d6e4SMugunthan V N 	priv->rx_pause = pause->rx_pause ? true : false;
18481923d6e4SMugunthan V N 	priv->tx_pause = pause->tx_pause ? true : false;
18491923d6e4SMugunthan V N 
18501923d6e4SMugunthan V N 	for_each_slave(priv, _cpsw_adjust_link, priv, &link);
18511923d6e4SMugunthan V N 
18521923d6e4SMugunthan V N 	return 0;
18531923d6e4SMugunthan V N }
18541923d6e4SMugunthan V N 
1855df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = {
1856df828598SMugunthan V N 	.get_drvinfo	= cpsw_get_drvinfo,
1857df828598SMugunthan V N 	.get_msglevel	= cpsw_get_msglevel,
1858df828598SMugunthan V N 	.set_msglevel	= cpsw_set_msglevel,
1859df828598SMugunthan V N 	.get_link	= ethtool_op_get_link,
18602e5b38abSRichard Cochran 	.get_ts_info	= cpsw_get_ts_info,
1861d3bb9c58SMugunthan V N 	.get_settings	= cpsw_get_settings,
1862d3bb9c58SMugunthan V N 	.set_settings	= cpsw_set_settings,
1863ff5b8ef2SMugunthan V N 	.get_coalesce	= cpsw_get_coalesce,
1864ff5b8ef2SMugunthan V N 	.set_coalesce	= cpsw_set_coalesce,
1865d9718546SMugunthan V N 	.get_sset_count		= cpsw_get_sset_count,
1866d9718546SMugunthan V N 	.get_strings		= cpsw_get_strings,
1867d9718546SMugunthan V N 	.get_ethtool_stats	= cpsw_get_ethtool_stats,
18681923d6e4SMugunthan V N 	.get_pauseparam		= cpsw_get_pauseparam,
18691923d6e4SMugunthan V N 	.set_pauseparam		= cpsw_set_pauseparam,
1870d8a64420SMatus Ujhelyi 	.get_wol	= cpsw_get_wol,
1871d8a64420SMatus Ujhelyi 	.set_wol	= cpsw_set_wol,
187252c4f0ecSMugunthan V N 	.get_regs_len	= cpsw_get_regs_len,
187352c4f0ecSMugunthan V N 	.get_regs	= cpsw_get_regs,
1874df828598SMugunthan V N };
1875df828598SMugunthan V N 
1876549985eeSRichard Cochran static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
1877549985eeSRichard Cochran 			    u32 slave_reg_ofs, u32 sliver_reg_ofs)
1878df828598SMugunthan V N {
1879df828598SMugunthan V N 	void __iomem		*regs = priv->regs;
1880df828598SMugunthan V N 	int			slave_num = slave->slave_num;
1881df828598SMugunthan V N 	struct cpsw_slave_data	*data = priv->data.slave_data + slave_num;
1882df828598SMugunthan V N 
1883df828598SMugunthan V N 	slave->data	= data;
1884549985eeSRichard Cochran 	slave->regs	= regs + slave_reg_ofs;
1885549985eeSRichard Cochran 	slave->sliver	= regs + sliver_reg_ofs;
1886d9ba8f9eSMugunthan V N 	slave->port_vlan = data->dual_emac_res_vlan;
1887df828598SMugunthan V N }
1888df828598SMugunthan V N 
18892eb32b0aSMugunthan V N static int cpsw_probe_dt(struct cpsw_platform_data *data,
18902eb32b0aSMugunthan V N 			 struct platform_device *pdev)
18912eb32b0aSMugunthan V N {
18922eb32b0aSMugunthan V N 	struct device_node *node = pdev->dev.of_node;
18932eb32b0aSMugunthan V N 	struct device_node *slave_node;
18942eb32b0aSMugunthan V N 	int i = 0, ret;
18952eb32b0aSMugunthan V N 	u32 prop;
18962eb32b0aSMugunthan V N 
18972eb32b0aSMugunthan V N 	if (!node)
18982eb32b0aSMugunthan V N 		return -EINVAL;
18992eb32b0aSMugunthan V N 
19002eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "slaves", &prop)) {
190188c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
19022eb32b0aSMugunthan V N 		return -EINVAL;
19032eb32b0aSMugunthan V N 	}
19042eb32b0aSMugunthan V N 	data->slaves = prop;
19052eb32b0aSMugunthan V N 
1906e86ac13bSMugunthan V N 	if (of_property_read_u32(node, "active_slave", &prop)) {
190788c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
1908aa1a15e2SDaniel Mack 		return -EINVAL;
190978ca0b28SRichard Cochran 	}
1910e86ac13bSMugunthan V N 	data->active_slave = prop;
191178ca0b28SRichard Cochran 
191200ab94eeSRichard Cochran 	if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
191388c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
1914aa1a15e2SDaniel Mack 		return -EINVAL;
191500ab94eeSRichard Cochran 	}
191600ab94eeSRichard Cochran 	data->cpts_clock_mult = prop;
191700ab94eeSRichard Cochran 
191800ab94eeSRichard Cochran 	if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
191988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
1920aa1a15e2SDaniel Mack 		return -EINVAL;
192100ab94eeSRichard Cochran 	}
192200ab94eeSRichard Cochran 	data->cpts_clock_shift = prop;
192300ab94eeSRichard Cochran 
1924aa1a15e2SDaniel Mack 	data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
1925aa1a15e2SDaniel Mack 					* sizeof(struct cpsw_slave_data),
1926b2adaca9SJoe Perches 					GFP_KERNEL);
1927b2adaca9SJoe Perches 	if (!data->slave_data)
1928aa1a15e2SDaniel Mack 		return -ENOMEM;
19292eb32b0aSMugunthan V N 
19302eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "cpdma_channels", &prop)) {
193188c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
1932aa1a15e2SDaniel Mack 		return -EINVAL;
19332eb32b0aSMugunthan V N 	}
19342eb32b0aSMugunthan V N 	data->channels = prop;
19352eb32b0aSMugunthan V N 
19362eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "ale_entries", &prop)) {
193788c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
1938aa1a15e2SDaniel Mack 		return -EINVAL;
19392eb32b0aSMugunthan V N 	}
19402eb32b0aSMugunthan V N 	data->ale_entries = prop;
19412eb32b0aSMugunthan V N 
19422eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "bd_ram_size", &prop)) {
194388c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
1944aa1a15e2SDaniel Mack 		return -EINVAL;
19452eb32b0aSMugunthan V N 	}
19462eb32b0aSMugunthan V N 	data->bd_ram_size = prop;
19472eb32b0aSMugunthan V N 
19482eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "rx_descs", &prop)) {
194988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing rx_descs property in the DT.\n");
1950aa1a15e2SDaniel Mack 		return -EINVAL;
19512eb32b0aSMugunthan V N 	}
19522eb32b0aSMugunthan V N 	data->rx_descs = prop;
19532eb32b0aSMugunthan V N 
19542eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "mac_control", &prop)) {
195588c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
1956aa1a15e2SDaniel Mack 		return -EINVAL;
19572eb32b0aSMugunthan V N 	}
19582eb32b0aSMugunthan V N 	data->mac_control = prop;
19592eb32b0aSMugunthan V N 
1960281abd96SMarkus Pargmann 	if (of_property_read_bool(node, "dual_emac"))
1961281abd96SMarkus Pargmann 		data->dual_emac = 1;
1962d9ba8f9eSMugunthan V N 
19631fb19aa7SVaibhav Hiremath 	/*
19641fb19aa7SVaibhav Hiremath 	 * Populate all the child nodes here...
19651fb19aa7SVaibhav Hiremath 	 */
19661fb19aa7SVaibhav Hiremath 	ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
19671fb19aa7SVaibhav Hiremath 	/* We do not want to force this, as in some cases may not have child */
19681fb19aa7SVaibhav Hiremath 	if (ret)
196988c99ff6SGeorge Cherian 		dev_warn(&pdev->dev, "Doesn't have any child node\n");
19701fb19aa7SVaibhav Hiremath 
1971f468b10eSMarkus Pargmann 	for_each_child_of_node(node, slave_node) {
1972549985eeSRichard Cochran 		struct cpsw_slave_data *slave_data = data->slave_data + i;
1973549985eeSRichard Cochran 		const void *mac_addr = NULL;
1974549985eeSRichard Cochran 		u32 phyid;
1975549985eeSRichard Cochran 		int lenp;
1976549985eeSRichard Cochran 		const __be32 *parp;
1977549985eeSRichard Cochran 		struct device_node *mdio_node;
1978549985eeSRichard Cochran 		struct platform_device *mdio;
1979549985eeSRichard Cochran 
1980f468b10eSMarkus Pargmann 		/* This is no slave child node, continue */
1981f468b10eSMarkus Pargmann 		if (strcmp(slave_node->name, "slave"))
1982f468b10eSMarkus Pargmann 			continue;
1983f468b10eSMarkus Pargmann 
1984549985eeSRichard Cochran 		parp = of_get_property(slave_node, "phy_id", &lenp);
1985ce16294fSLothar Waßmann 		if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) {
198688c99ff6SGeorge Cherian 			dev_err(&pdev->dev, "Missing slave[%d] phy_id property\n", i);
198747276fccSMugunthan V N 			goto no_phy_slave;
1988549985eeSRichard Cochran 		}
1989549985eeSRichard Cochran 		mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
1990549985eeSRichard Cochran 		phyid = be32_to_cpup(parp+1);
1991549985eeSRichard Cochran 		mdio = of_find_device_by_node(mdio_node);
199260e71ab5SJohan Hovold 		of_node_put(mdio_node);
19936954cc1fSJohan Hovold 		if (!mdio) {
199456fdb2e0SMarkus Pargmann 			dev_err(&pdev->dev, "Missing mdio platform device\n");
19956954cc1fSJohan Hovold 			return -EINVAL;
19966954cc1fSJohan Hovold 		}
1997549985eeSRichard Cochran 		snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
1998549985eeSRichard Cochran 			 PHY_ID_FMT, mdio->name, phyid);
1999549985eeSRichard Cochran 
200047276fccSMugunthan V N 		slave_data->phy_if = of_get_phy_mode(slave_node);
200147276fccSMugunthan V N 		if (slave_data->phy_if < 0) {
200247276fccSMugunthan V N 			dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
200347276fccSMugunthan V N 				i);
200447276fccSMugunthan V N 			return slave_data->phy_if;
200547276fccSMugunthan V N 		}
200647276fccSMugunthan V N 
200747276fccSMugunthan V N no_phy_slave:
2008549985eeSRichard Cochran 		mac_addr = of_get_mac_address(slave_node);
20090ba517b1SMarkus Pargmann 		if (mac_addr) {
2010549985eeSRichard Cochran 			memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
20110ba517b1SMarkus Pargmann 		} else {
20120ba517b1SMarkus Pargmann 			if (of_machine_is_compatible("ti,am33xx")) {
2013e5a49c1eSTony Lindgren 				ret = cpsw_am33xx_cm_get_macid(&pdev->dev,
2014e5a49c1eSTony Lindgren 							0x630, i,
20150ba517b1SMarkus Pargmann 							slave_data->mac_addr);
20160ba517b1SMarkus Pargmann 				if (ret)
20170ba517b1SMarkus Pargmann 					return ret;
20180ba517b1SMarkus Pargmann 			}
20190ba517b1SMarkus Pargmann 		}
2020d9ba8f9eSMugunthan V N 		if (data->dual_emac) {
202191c4166cSMugunthan V N 			if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
2022d9ba8f9eSMugunthan V N 						 &prop)) {
202388c99ff6SGeorge Cherian 				dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
2024d9ba8f9eSMugunthan V N 				slave_data->dual_emac_res_vlan = i+1;
202588c99ff6SGeorge Cherian 				dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2026d9ba8f9eSMugunthan V N 					slave_data->dual_emac_res_vlan, i);
2027d9ba8f9eSMugunthan V N 			} else {
2028d9ba8f9eSMugunthan V N 				slave_data->dual_emac_res_vlan = prop;
2029d9ba8f9eSMugunthan V N 			}
2030d9ba8f9eSMugunthan V N 		}
2031d9ba8f9eSMugunthan V N 
2032549985eeSRichard Cochran 		i++;
20333a27bfacSMugunthan V N 		if (i == data->slaves)
20343a27bfacSMugunthan V N 			break;
2035549985eeSRichard Cochran 	}
2036549985eeSRichard Cochran 
20372eb32b0aSMugunthan V N 	return 0;
20382eb32b0aSMugunthan V N }
20392eb32b0aSMugunthan V N 
2040d9ba8f9eSMugunthan V N static int cpsw_probe_dual_emac(struct platform_device *pdev,
2041d9ba8f9eSMugunthan V N 				struct cpsw_priv *priv)
2042d9ba8f9eSMugunthan V N {
2043d9ba8f9eSMugunthan V N 	struct cpsw_platform_data	*data = &priv->data;
2044d9ba8f9eSMugunthan V N 	struct net_device		*ndev;
2045d9ba8f9eSMugunthan V N 	struct cpsw_priv		*priv_sl2;
2046d9ba8f9eSMugunthan V N 	int ret = 0, i;
2047d9ba8f9eSMugunthan V N 
2048d9ba8f9eSMugunthan V N 	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2049d9ba8f9eSMugunthan V N 	if (!ndev) {
205088c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: error allocating net_device\n");
2051d9ba8f9eSMugunthan V N 		return -ENOMEM;
2052d9ba8f9eSMugunthan V N 	}
2053d9ba8f9eSMugunthan V N 
2054d9ba8f9eSMugunthan V N 	priv_sl2 = netdev_priv(ndev);
2055d9ba8f9eSMugunthan V N 	spin_lock_init(&priv_sl2->lock);
2056d9ba8f9eSMugunthan V N 	priv_sl2->data = *data;
2057d9ba8f9eSMugunthan V N 	priv_sl2->pdev = pdev;
2058d9ba8f9eSMugunthan V N 	priv_sl2->ndev = ndev;
2059d9ba8f9eSMugunthan V N 	priv_sl2->dev  = &ndev->dev;
2060d9ba8f9eSMugunthan V N 	priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2061d9ba8f9eSMugunthan V N 	priv_sl2->rx_packet_max = max(rx_packet_max, 128);
2062d9ba8f9eSMugunthan V N 
2063d9ba8f9eSMugunthan V N 	if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2064d9ba8f9eSMugunthan V N 		memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2065d9ba8f9eSMugunthan V N 			ETH_ALEN);
206688c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr);
2067d9ba8f9eSMugunthan V N 	} else {
2068d9ba8f9eSMugunthan V N 		random_ether_addr(priv_sl2->mac_addr);
206988c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "cpsw: Random MACID = %pM\n", priv_sl2->mac_addr);
2070d9ba8f9eSMugunthan V N 	}
2071d9ba8f9eSMugunthan V N 	memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2072d9ba8f9eSMugunthan V N 
2073d9ba8f9eSMugunthan V N 	priv_sl2->slaves = priv->slaves;
2074d9ba8f9eSMugunthan V N 	priv_sl2->clk = priv->clk;
2075d9ba8f9eSMugunthan V N 
2076ff5b8ef2SMugunthan V N 	priv_sl2->coal_intvl = 0;
2077ff5b8ef2SMugunthan V N 	priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;
2078ff5b8ef2SMugunthan V N 
2079d9ba8f9eSMugunthan V N 	priv_sl2->regs = priv->regs;
2080d9ba8f9eSMugunthan V N 	priv_sl2->host_port = priv->host_port;
2081d9ba8f9eSMugunthan V N 	priv_sl2->host_port_regs = priv->host_port_regs;
2082d9ba8f9eSMugunthan V N 	priv_sl2->wr_regs = priv->wr_regs;
2083d9718546SMugunthan V N 	priv_sl2->hw_stats = priv->hw_stats;
2084d9ba8f9eSMugunthan V N 	priv_sl2->dma = priv->dma;
2085d9ba8f9eSMugunthan V N 	priv_sl2->txch = priv->txch;
2086d9ba8f9eSMugunthan V N 	priv_sl2->rxch = priv->rxch;
2087d9ba8f9eSMugunthan V N 	priv_sl2->ale = priv->ale;
2088d9ba8f9eSMugunthan V N 	priv_sl2->emac_port = 1;
2089d9ba8f9eSMugunthan V N 	priv->slaves[1].ndev = ndev;
2090d9ba8f9eSMugunthan V N 	priv_sl2->cpts = priv->cpts;
2091d9ba8f9eSMugunthan V N 	priv_sl2->version = priv->version;
2092d9ba8f9eSMugunthan V N 
2093d9ba8f9eSMugunthan V N 	for (i = 0; i < priv->num_irqs; i++) {
2094d9ba8f9eSMugunthan V N 		priv_sl2->irqs_table[i] = priv->irqs_table[i];
2095d9ba8f9eSMugunthan V N 		priv_sl2->num_irqs = priv->num_irqs;
2096d9ba8f9eSMugunthan V N 	}
2097f646968fSPatrick McHardy 	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2098d9ba8f9eSMugunthan V N 
2099d9ba8f9eSMugunthan V N 	ndev->netdev_ops = &cpsw_netdev_ops;
21007ad24ea4SWilfried Klaebe 	ndev->ethtool_ops = &cpsw_ethtool_ops;
2101d9ba8f9eSMugunthan V N 
2102d9ba8f9eSMugunthan V N 	/* register the network device */
2103d9ba8f9eSMugunthan V N 	SET_NETDEV_DEV(ndev, &pdev->dev);
2104d9ba8f9eSMugunthan V N 	ret = register_netdev(ndev);
2105d9ba8f9eSMugunthan V N 	if (ret) {
210688c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: error registering net device\n");
2107d9ba8f9eSMugunthan V N 		free_netdev(ndev);
2108d9ba8f9eSMugunthan V N 		ret = -ENODEV;
2109d9ba8f9eSMugunthan V N 	}
2110d9ba8f9eSMugunthan V N 
2111d9ba8f9eSMugunthan V N 	return ret;
2112d9ba8f9eSMugunthan V N }
2113d9ba8f9eSMugunthan V N 
2114663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev)
2115df828598SMugunthan V N {
2116d1bd9acfSSebastian Siewior 	struct cpsw_platform_data	*data;
2117df828598SMugunthan V N 	struct net_device		*ndev;
2118df828598SMugunthan V N 	struct cpsw_priv		*priv;
2119df828598SMugunthan V N 	struct cpdma_params		dma_params;
2120df828598SMugunthan V N 	struct cpsw_ale_params		ale_params;
2121aa1a15e2SDaniel Mack 	void __iomem			*ss_regs;
2122aa1a15e2SDaniel Mack 	struct resource			*res, *ss_res;
2123549985eeSRichard Cochran 	u32 slave_offset, sliver_offset, slave_size;
21245087b915SFelipe Balbi 	int ret = 0, i;
21255087b915SFelipe Balbi 	int irq;
2126df828598SMugunthan V N 
2127df828598SMugunthan V N 	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2128df828598SMugunthan V N 	if (!ndev) {
212988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "error allocating net_device\n");
2130df828598SMugunthan V N 		return -ENOMEM;
2131df828598SMugunthan V N 	}
2132df828598SMugunthan V N 
2133df828598SMugunthan V N 	platform_set_drvdata(pdev, ndev);
2134df828598SMugunthan V N 	priv = netdev_priv(ndev);
2135df828598SMugunthan V N 	spin_lock_init(&priv->lock);
2136df828598SMugunthan V N 	priv->pdev = pdev;
2137df828598SMugunthan V N 	priv->ndev = ndev;
2138df828598SMugunthan V N 	priv->dev  = &ndev->dev;
2139df828598SMugunthan V N 	priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2140df828598SMugunthan V N 	priv->rx_packet_max = max(rx_packet_max, 128);
21419232b16dSMugunthan V N 	priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
2142ab8e99d2SSebastian Siewior 	if (!priv->cpts) {
214388c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "error allocating cpts\n");
21444d507dffSMarkus Pargmann 		ret = -ENOMEM;
21459232b16dSMugunthan V N 		goto clean_ndev_ret;
21469232b16dSMugunthan V N 	}
2147df828598SMugunthan V N 
21481fb19aa7SVaibhav Hiremath 	/*
21491fb19aa7SVaibhav Hiremath 	 * This may be required here for child devices.
21501fb19aa7SVaibhav Hiremath 	 */
21511fb19aa7SVaibhav Hiremath 	pm_runtime_enable(&pdev->dev);
21521fb19aa7SVaibhav Hiremath 
2153739683b4SMugunthan V N 	/* Select default pin state */
2154739683b4SMugunthan V N 	pinctrl_pm_select_default_state(&pdev->dev);
2155739683b4SMugunthan V N 
21562eb32b0aSMugunthan V N 	if (cpsw_probe_dt(&priv->data, pdev)) {
215788c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: platform data missing\n");
21582eb32b0aSMugunthan V N 		ret = -ENODEV;
2159aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
21602eb32b0aSMugunthan V N 	}
21612eb32b0aSMugunthan V N 	data = &priv->data;
21622eb32b0aSMugunthan V N 
2163df828598SMugunthan V N 	if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2164df828598SMugunthan V N 		memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
216588c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
2166df828598SMugunthan V N 	} else {
21677efd26d0SJoe Perches 		eth_random_addr(priv->mac_addr);
216888c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
2169df828598SMugunthan V N 	}
2170df828598SMugunthan V N 
2171df828598SMugunthan V N 	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2172df828598SMugunthan V N 
2173aa1a15e2SDaniel Mack 	priv->slaves = devm_kzalloc(&pdev->dev,
2174aa1a15e2SDaniel Mack 				    sizeof(struct cpsw_slave) * data->slaves,
2175df828598SMugunthan V N 				    GFP_KERNEL);
2176df828598SMugunthan V N 	if (!priv->slaves) {
2177aa1a15e2SDaniel Mack 		ret = -ENOMEM;
2178aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2179df828598SMugunthan V N 	}
2180df828598SMugunthan V N 	for (i = 0; i < data->slaves; i++)
2181df828598SMugunthan V N 		priv->slaves[i].slave_num = i;
2182df828598SMugunthan V N 
2183d9ba8f9eSMugunthan V N 	priv->slaves[0].ndev = ndev;
2184d9ba8f9eSMugunthan V N 	priv->emac_port = 0;
2185d9ba8f9eSMugunthan V N 
2186aa1a15e2SDaniel Mack 	priv->clk = devm_clk_get(&pdev->dev, "fck");
2187df828598SMugunthan V N 	if (IS_ERR(priv->clk)) {
2188aa1a15e2SDaniel Mack 		dev_err(priv->dev, "fck is not found\n");
2189f150bd7fSMugunthan V N 		ret = -ENODEV;
2190aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2191df828598SMugunthan V N 	}
2192ff5b8ef2SMugunthan V N 	priv->coal_intvl = 0;
2193ff5b8ef2SMugunthan V N 	priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000;
2194df828598SMugunthan V N 
2195aa1a15e2SDaniel Mack 	ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2196aa1a15e2SDaniel Mack 	ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2197aa1a15e2SDaniel Mack 	if (IS_ERR(ss_regs)) {
2198aa1a15e2SDaniel Mack 		ret = PTR_ERR(ss_regs);
2199aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2200df828598SMugunthan V N 	}
2201549985eeSRichard Cochran 	priv->regs = ss_regs;
2202549985eeSRichard Cochran 	priv->host_port = HOST_PORT_NUM;
2203df828598SMugunthan V N 
2204f280e89aSMugunthan V N 	/* Need to enable clocks with runtime PM api to access module
2205f280e89aSMugunthan V N 	 * registers
2206f280e89aSMugunthan V N 	 */
2207f280e89aSMugunthan V N 	pm_runtime_get_sync(&pdev->dev);
2208f280e89aSMugunthan V N 	priv->version = readl(&priv->regs->id_ver);
2209f280e89aSMugunthan V N 	pm_runtime_put_sync(&pdev->dev);
2210f280e89aSMugunthan V N 
2211aa1a15e2SDaniel Mack 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2212aa1a15e2SDaniel Mack 	priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2213aa1a15e2SDaniel Mack 	if (IS_ERR(priv->wr_regs)) {
2214aa1a15e2SDaniel Mack 		ret = PTR_ERR(priv->wr_regs);
2215aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2216df828598SMugunthan V N 	}
2217df828598SMugunthan V N 
2218df828598SMugunthan V N 	memset(&dma_params, 0, sizeof(dma_params));
2219549985eeSRichard Cochran 	memset(&ale_params, 0, sizeof(ale_params));
2220549985eeSRichard Cochran 
2221549985eeSRichard Cochran 	switch (priv->version) {
2222549985eeSRichard Cochran 	case CPSW_VERSION_1:
2223549985eeSRichard Cochran 		priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
22249232b16dSMugunthan V N 		priv->cpts->reg      = ss_regs + CPSW1_CPTS_OFFSET;
2225d9718546SMugunthan V N 		priv->hw_stats	     = ss_regs + CPSW1_HW_STATS;
2226549985eeSRichard Cochran 		dma_params.dmaregs   = ss_regs + CPSW1_CPDMA_OFFSET;
2227549985eeSRichard Cochran 		dma_params.txhdp     = ss_regs + CPSW1_STATERAM_OFFSET;
2228549985eeSRichard Cochran 		ale_params.ale_regs  = ss_regs + CPSW1_ALE_OFFSET;
2229549985eeSRichard Cochran 		slave_offset         = CPSW1_SLAVE_OFFSET;
2230549985eeSRichard Cochran 		slave_size           = CPSW1_SLAVE_SIZE;
2231549985eeSRichard Cochran 		sliver_offset        = CPSW1_SLIVER_OFFSET;
2232549985eeSRichard Cochran 		dma_params.desc_mem_phys = 0;
2233549985eeSRichard Cochran 		break;
2234549985eeSRichard Cochran 	case CPSW_VERSION_2:
2235c193f365SMugunthan V N 	case CPSW_VERSION_3:
2236926489beSMugunthan V N 	case CPSW_VERSION_4:
2237549985eeSRichard Cochran 		priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
22389232b16dSMugunthan V N 		priv->cpts->reg      = ss_regs + CPSW2_CPTS_OFFSET;
2239d9718546SMugunthan V N 		priv->hw_stats	     = ss_regs + CPSW2_HW_STATS;
2240549985eeSRichard Cochran 		dma_params.dmaregs   = ss_regs + CPSW2_CPDMA_OFFSET;
2241549985eeSRichard Cochran 		dma_params.txhdp     = ss_regs + CPSW2_STATERAM_OFFSET;
2242549985eeSRichard Cochran 		ale_params.ale_regs  = ss_regs + CPSW2_ALE_OFFSET;
2243549985eeSRichard Cochran 		slave_offset         = CPSW2_SLAVE_OFFSET;
2244549985eeSRichard Cochran 		slave_size           = CPSW2_SLAVE_SIZE;
2245549985eeSRichard Cochran 		sliver_offset        = CPSW2_SLIVER_OFFSET;
2246549985eeSRichard Cochran 		dma_params.desc_mem_phys =
2247aa1a15e2SDaniel Mack 			(u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2248549985eeSRichard Cochran 		break;
2249549985eeSRichard Cochran 	default:
2250549985eeSRichard Cochran 		dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
2251549985eeSRichard Cochran 		ret = -ENODEV;
2252aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2253549985eeSRichard Cochran 	}
2254549985eeSRichard Cochran 	for (i = 0; i < priv->data.slaves; i++) {
2255549985eeSRichard Cochran 		struct cpsw_slave *slave = &priv->slaves[i];
2256549985eeSRichard Cochran 		cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
2257549985eeSRichard Cochran 		slave_offset  += slave_size;
2258549985eeSRichard Cochran 		sliver_offset += SLIVER_SIZE;
2259549985eeSRichard Cochran 	}
2260549985eeSRichard Cochran 
2261df828598SMugunthan V N 	dma_params.dev		= &pdev->dev;
2262549985eeSRichard Cochran 	dma_params.rxthresh	= dma_params.dmaregs + CPDMA_RXTHRESH;
2263549985eeSRichard Cochran 	dma_params.rxfree	= dma_params.dmaregs + CPDMA_RXFREE;
2264549985eeSRichard Cochran 	dma_params.rxhdp	= dma_params.txhdp + CPDMA_RXHDP;
2265549985eeSRichard Cochran 	dma_params.txcp		= dma_params.txhdp + CPDMA_TXCP;
2266549985eeSRichard Cochran 	dma_params.rxcp		= dma_params.txhdp + CPDMA_RXCP;
2267df828598SMugunthan V N 
2268df828598SMugunthan V N 	dma_params.num_chan		= data->channels;
2269df828598SMugunthan V N 	dma_params.has_soft_reset	= true;
2270df828598SMugunthan V N 	dma_params.min_packet_size	= CPSW_MIN_PACKET_SIZE;
2271df828598SMugunthan V N 	dma_params.desc_mem_size	= data->bd_ram_size;
2272df828598SMugunthan V N 	dma_params.desc_align		= 16;
2273df828598SMugunthan V N 	dma_params.has_ext_regs		= true;
2274549985eeSRichard Cochran 	dma_params.desc_hw_addr         = dma_params.desc_mem_phys;
2275df828598SMugunthan V N 
2276df828598SMugunthan V N 	priv->dma = cpdma_ctlr_create(&dma_params);
2277df828598SMugunthan V N 	if (!priv->dma) {
2278df828598SMugunthan V N 		dev_err(priv->dev, "error initializing dma\n");
2279df828598SMugunthan V N 		ret = -ENOMEM;
2280aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2281df828598SMugunthan V N 	}
2282df828598SMugunthan V N 
2283df828598SMugunthan V N 	priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
2284df828598SMugunthan V N 				       cpsw_tx_handler);
2285df828598SMugunthan V N 	priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
2286df828598SMugunthan V N 				       cpsw_rx_handler);
2287df828598SMugunthan V N 
2288df828598SMugunthan V N 	if (WARN_ON(!priv->txch || !priv->rxch)) {
2289df828598SMugunthan V N 		dev_err(priv->dev, "error initializing dma channels\n");
2290df828598SMugunthan V N 		ret = -ENOMEM;
2291df828598SMugunthan V N 		goto clean_dma_ret;
2292df828598SMugunthan V N 	}
2293df828598SMugunthan V N 
2294df828598SMugunthan V N 	ale_params.dev			= &ndev->dev;
2295df828598SMugunthan V N 	ale_params.ale_ageout		= ale_ageout;
2296df828598SMugunthan V N 	ale_params.ale_entries		= data->ale_entries;
2297df828598SMugunthan V N 	ale_params.ale_ports		= data->slaves;
2298df828598SMugunthan V N 
2299df828598SMugunthan V N 	priv->ale = cpsw_ale_create(&ale_params);
2300df828598SMugunthan V N 	if (!priv->ale) {
2301df828598SMugunthan V N 		dev_err(priv->dev, "error initializing ale engine\n");
2302df828598SMugunthan V N 		ret = -ENODEV;
2303df828598SMugunthan V N 		goto clean_dma_ret;
2304df828598SMugunthan V N 	}
2305df828598SMugunthan V N 
2306c03abd84SFelipe Balbi 	ndev->irq = platform_get_irq(pdev, 1);
2307df828598SMugunthan V N 	if (ndev->irq < 0) {
2308df828598SMugunthan V N 		dev_err(priv->dev, "error getting irq resource\n");
2309df828598SMugunthan V N 		ret = -ENOENT;
2310df828598SMugunthan V N 		goto clean_ale_ret;
2311df828598SMugunthan V N 	}
2312df828598SMugunthan V N 
2313c03abd84SFelipe Balbi 	/* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
2314c03abd84SFelipe Balbi 	 * MISC IRQs which are always kept disabled with this driver so
2315c03abd84SFelipe Balbi 	 * we will not request them.
2316c03abd84SFelipe Balbi 	 *
2317c03abd84SFelipe Balbi 	 * If anyone wants to implement support for those, make sure to
2318c03abd84SFelipe Balbi 	 * first request and append them to irqs_table array.
2319c03abd84SFelipe Balbi 	 */
2320c2b32e58SDaniel Mack 
2321c03abd84SFelipe Balbi 	/* RX IRQ */
23225087b915SFelipe Balbi 	irq = platform_get_irq(pdev, 1);
23235087b915SFelipe Balbi 	if (irq < 0)
23245087b915SFelipe Balbi 		goto clean_ale_ret;
23255087b915SFelipe Balbi 
2326c03abd84SFelipe Balbi 	priv->irqs_table[0] = irq;
2327c03abd84SFelipe Balbi 	ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
23285087b915SFelipe Balbi 			       0, dev_name(&pdev->dev), priv);
23295087b915SFelipe Balbi 	if (ret < 0) {
23305087b915SFelipe Balbi 		dev_err(priv->dev, "error attaching irq (%d)\n", ret);
23315087b915SFelipe Balbi 		goto clean_ale_ret;
2332df828598SMugunthan V N 	}
2333df828598SMugunthan V N 
2334c03abd84SFelipe Balbi 	/* TX IRQ */
23355087b915SFelipe Balbi 	irq = platform_get_irq(pdev, 2);
23365087b915SFelipe Balbi 	if (irq < 0)
23375087b915SFelipe Balbi 		goto clean_ale_ret;
23385087b915SFelipe Balbi 
2339c03abd84SFelipe Balbi 	priv->irqs_table[1] = irq;
2340c03abd84SFelipe Balbi 	ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
23415087b915SFelipe Balbi 			       0, dev_name(&pdev->dev), priv);
23425087b915SFelipe Balbi 	if (ret < 0) {
23435087b915SFelipe Balbi 		dev_err(priv->dev, "error attaching irq (%d)\n", ret);
23445087b915SFelipe Balbi 		goto clean_ale_ret;
23455087b915SFelipe Balbi 	}
2346c03abd84SFelipe Balbi 	priv->num_irqs = 2;
2347c2b32e58SDaniel Mack 
2348f646968fSPatrick McHardy 	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2349df828598SMugunthan V N 
2350df828598SMugunthan V N 	ndev->netdev_ops = &cpsw_netdev_ops;
23517ad24ea4SWilfried Klaebe 	ndev->ethtool_ops = &cpsw_ethtool_ops;
2352df828598SMugunthan V N 	netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2353df828598SMugunthan V N 
2354df828598SMugunthan V N 	/* register the network device */
2355df828598SMugunthan V N 	SET_NETDEV_DEV(ndev, &pdev->dev);
2356df828598SMugunthan V N 	ret = register_netdev(ndev);
2357df828598SMugunthan V N 	if (ret) {
2358df828598SMugunthan V N 		dev_err(priv->dev, "error registering net device\n");
2359df828598SMugunthan V N 		ret = -ENODEV;
2360aa1a15e2SDaniel Mack 		goto clean_ale_ret;
2361df828598SMugunthan V N 	}
2362df828598SMugunthan V N 
23631a3b5056SOlof Johansson 	cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
23641a3b5056SOlof Johansson 		    &ss_res->start, ndev->irq);
2365df828598SMugunthan V N 
2366d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac) {
2367d9ba8f9eSMugunthan V N 		ret = cpsw_probe_dual_emac(pdev, priv);
2368d9ba8f9eSMugunthan V N 		if (ret) {
2369d9ba8f9eSMugunthan V N 			cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
2370aa1a15e2SDaniel Mack 			goto clean_ale_ret;
2371d9ba8f9eSMugunthan V N 		}
2372d9ba8f9eSMugunthan V N 	}
2373d9ba8f9eSMugunthan V N 
2374df828598SMugunthan V N 	return 0;
2375df828598SMugunthan V N 
2376df828598SMugunthan V N clean_ale_ret:
2377df828598SMugunthan V N 	cpsw_ale_destroy(priv->ale);
2378df828598SMugunthan V N clean_dma_ret:
2379df828598SMugunthan V N 	cpdma_chan_destroy(priv->txch);
2380df828598SMugunthan V N 	cpdma_chan_destroy(priv->rxch);
2381df828598SMugunthan V N 	cpdma_ctlr_destroy(priv->dma);
2382aa1a15e2SDaniel Mack clean_runtime_disable_ret:
2383f150bd7fSMugunthan V N 	pm_runtime_disable(&pdev->dev);
2384df828598SMugunthan V N clean_ndev_ret:
2385d1bd9acfSSebastian Siewior 	free_netdev(priv->ndev);
2386df828598SMugunthan V N 	return ret;
2387df828598SMugunthan V N }
2388df828598SMugunthan V N 
2389030b16a0SMugunthan V N static int cpsw_remove_child_device(struct device *dev, void *c)
2390030b16a0SMugunthan V N {
2391030b16a0SMugunthan V N 	struct platform_device *pdev = to_platform_device(dev);
2392030b16a0SMugunthan V N 
2393030b16a0SMugunthan V N 	of_device_unregister(pdev);
2394030b16a0SMugunthan V N 
2395030b16a0SMugunthan V N 	return 0;
2396030b16a0SMugunthan V N }
2397030b16a0SMugunthan V N 
2398663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev)
2399df828598SMugunthan V N {
2400df828598SMugunthan V N 	struct net_device *ndev = platform_get_drvdata(pdev);
2401df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
2402df828598SMugunthan V N 
2403d1bd9acfSSebastian Siewior 	if (priv->data.dual_emac)
2404d1bd9acfSSebastian Siewior 		unregister_netdev(cpsw_get_slave_ndev(priv, 1));
2405d1bd9acfSSebastian Siewior 	unregister_netdev(ndev);
2406df828598SMugunthan V N 
2407df828598SMugunthan V N 	cpsw_ale_destroy(priv->ale);
2408df828598SMugunthan V N 	cpdma_chan_destroy(priv->txch);
2409df828598SMugunthan V N 	cpdma_chan_destroy(priv->rxch);
2410df828598SMugunthan V N 	cpdma_ctlr_destroy(priv->dma);
2411f150bd7fSMugunthan V N 	pm_runtime_disable(&pdev->dev);
2412030b16a0SMugunthan V N 	device_for_each_child(&pdev->dev, NULL, cpsw_remove_child_device);
2413d1bd9acfSSebastian Siewior 	if (priv->data.dual_emac)
2414d1bd9acfSSebastian Siewior 		free_netdev(cpsw_get_slave_ndev(priv, 1));
2415df828598SMugunthan V N 	free_netdev(ndev);
2416df828598SMugunthan V N 	return 0;
2417df828598SMugunthan V N }
2418df828598SMugunthan V N 
24198963a504SGrygorii Strashko #ifdef CONFIG_PM_SLEEP
2420df828598SMugunthan V N static int cpsw_suspend(struct device *dev)
2421df828598SMugunthan V N {
2422df828598SMugunthan V N 	struct platform_device	*pdev = to_platform_device(dev);
2423df828598SMugunthan V N 	struct net_device	*ndev = platform_get_drvdata(pdev);
2424b90fc27aSMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
2425df828598SMugunthan V N 
2426618073e3SMugunthan V N 	if (priv->data.dual_emac) {
2427618073e3SMugunthan V N 		int i;
2428618073e3SMugunthan V N 
2429618073e3SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
2430618073e3SMugunthan V N 			if (netif_running(priv->slaves[i].ndev))
2431618073e3SMugunthan V N 				cpsw_ndo_stop(priv->slaves[i].ndev);
2432618073e3SMugunthan V N 			soft_reset_slave(priv->slaves + i);
2433618073e3SMugunthan V N 		}
2434618073e3SMugunthan V N 	} else {
2435df828598SMugunthan V N 		if (netif_running(ndev))
2436df828598SMugunthan V N 			cpsw_ndo_stop(ndev);
24371e7a2e21SDaniel Mack 		for_each_slave(priv, soft_reset_slave);
2438618073e3SMugunthan V N 	}
24391e7a2e21SDaniel Mack 
2440f150bd7fSMugunthan V N 	pm_runtime_put_sync(&pdev->dev);
2441f150bd7fSMugunthan V N 
2442739683b4SMugunthan V N 	/* Select sleep pin state */
2443739683b4SMugunthan V N 	pinctrl_pm_select_sleep_state(&pdev->dev);
2444739683b4SMugunthan V N 
2445df828598SMugunthan V N 	return 0;
2446df828598SMugunthan V N }
2447df828598SMugunthan V N 
2448df828598SMugunthan V N static int cpsw_resume(struct device *dev)
2449df828598SMugunthan V N {
2450df828598SMugunthan V N 	struct platform_device	*pdev = to_platform_device(dev);
2451df828598SMugunthan V N 	struct net_device	*ndev = platform_get_drvdata(pdev);
2452618073e3SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
2453df828598SMugunthan V N 
2454f150bd7fSMugunthan V N 	pm_runtime_get_sync(&pdev->dev);
2455739683b4SMugunthan V N 
2456739683b4SMugunthan V N 	/* Select default pin state */
2457739683b4SMugunthan V N 	pinctrl_pm_select_default_state(&pdev->dev);
2458739683b4SMugunthan V N 
2459618073e3SMugunthan V N 	if (priv->data.dual_emac) {
2460618073e3SMugunthan V N 		int i;
2461618073e3SMugunthan V N 
2462618073e3SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
2463618073e3SMugunthan V N 			if (netif_running(priv->slaves[i].ndev))
2464618073e3SMugunthan V N 				cpsw_ndo_open(priv->slaves[i].ndev);
2465618073e3SMugunthan V N 		}
2466618073e3SMugunthan V N 	} else {
2467df828598SMugunthan V N 		if (netif_running(ndev))
2468df828598SMugunthan V N 			cpsw_ndo_open(ndev);
2469618073e3SMugunthan V N 	}
2470df828598SMugunthan V N 	return 0;
2471df828598SMugunthan V N }
24728963a504SGrygorii Strashko #endif
2473df828598SMugunthan V N 
24748963a504SGrygorii Strashko static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
2475df828598SMugunthan V N 
24762eb32b0aSMugunthan V N static const struct of_device_id cpsw_of_mtable[] = {
24772eb32b0aSMugunthan V N 	{ .compatible = "ti,cpsw", },
24782eb32b0aSMugunthan V N 	{ /* sentinel */ },
24792eb32b0aSMugunthan V N };
24804bc21d41SSebastian Siewior MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
24812eb32b0aSMugunthan V N 
2482df828598SMugunthan V N static struct platform_driver cpsw_driver = {
2483df828598SMugunthan V N 	.driver = {
2484df828598SMugunthan V N 		.name	 = "cpsw",
2485df828598SMugunthan V N 		.pm	 = &cpsw_pm_ops,
24861e5c76d4SSachin Kamat 		.of_match_table = cpsw_of_mtable,
2487df828598SMugunthan V N 	},
2488df828598SMugunthan V N 	.probe = cpsw_probe,
2489663e12e6SBill Pemberton 	.remove = cpsw_remove,
2490df828598SMugunthan V N };
2491df828598SMugunthan V N 
2492df828598SMugunthan V N static int __init cpsw_init(void)
2493df828598SMugunthan V N {
2494df828598SMugunthan V N 	return platform_driver_register(&cpsw_driver);
2495df828598SMugunthan V N }
2496df828598SMugunthan V N late_initcall(cpsw_init);
2497df828598SMugunthan V N 
2498df828598SMugunthan V N static void __exit cpsw_exit(void)
2499df828598SMugunthan V N {
2500df828598SMugunthan V N 	platform_driver_unregister(&cpsw_driver);
2501df828598SMugunthan V N }
2502df828598SMugunthan V N module_exit(cpsw_exit);
2503df828598SMugunthan V N 
2504df828598SMugunthan V N MODULE_LICENSE("GPL");
2505df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2506df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2507df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver");
2508