xref: /openbmc/linux/drivers/net/ethernet/ti/cpsw.c (revision 0ba517b1)
1df828598SMugunthan V N /*
2df828598SMugunthan V N  * Texas Instruments Ethernet Switch Driver
3df828598SMugunthan V N  *
4df828598SMugunthan V N  * Copyright (C) 2012 Texas Instruments
5df828598SMugunthan V N  *
6df828598SMugunthan V N  * This program is free software; you can redistribute it and/or
7df828598SMugunthan V N  * modify it under the terms of the GNU General Public License as
8df828598SMugunthan V N  * published by the Free Software Foundation version 2.
9df828598SMugunthan V N  *
10df828598SMugunthan V N  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11df828598SMugunthan V N  * kind, whether express or implied; without even the implied warranty
12df828598SMugunthan V N  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13df828598SMugunthan V N  * GNU General Public License for more details.
14df828598SMugunthan V N  */
15df828598SMugunthan V N 
16df828598SMugunthan V N #include <linux/kernel.h>
17df828598SMugunthan V N #include <linux/io.h>
18df828598SMugunthan V N #include <linux/clk.h>
19df828598SMugunthan V N #include <linux/timer.h>
20df828598SMugunthan V N #include <linux/module.h>
21df828598SMugunthan V N #include <linux/platform_device.h>
22df828598SMugunthan V N #include <linux/irqreturn.h>
23df828598SMugunthan V N #include <linux/interrupt.h>
24df828598SMugunthan V N #include <linux/if_ether.h>
25df828598SMugunthan V N #include <linux/etherdevice.h>
26df828598SMugunthan V N #include <linux/netdevice.h>
272e5b38abSRichard Cochran #include <linux/net_tstamp.h>
28df828598SMugunthan V N #include <linux/phy.h>
29df828598SMugunthan V N #include <linux/workqueue.h>
30df828598SMugunthan V N #include <linux/delay.h>
31f150bd7fSMugunthan V N #include <linux/pm_runtime.h>
322eb32b0aSMugunthan V N #include <linux/of.h>
332eb32b0aSMugunthan V N #include <linux/of_net.h>
342eb32b0aSMugunthan V N #include <linux/of_device.h>
353b72c2feSMugunthan V N #include <linux/if_vlan.h>
360ba517b1SMarkus Pargmann #include <linux/mfd/syscon.h>
370ba517b1SMarkus Pargmann #include <linux/regmap.h>
38df828598SMugunthan V N 
39739683b4SMugunthan V N #include <linux/pinctrl/consumer.h>
40df828598SMugunthan V N 
41dbe34724SMugunthan V N #include "cpsw.h"
42df828598SMugunthan V N #include "cpsw_ale.h"
432e5b38abSRichard Cochran #include "cpts.h"
44df828598SMugunthan V N #include "davinci_cpdma.h"
45df828598SMugunthan V N 
46df828598SMugunthan V N #define CPSW_DEBUG	(NETIF_MSG_HW		| NETIF_MSG_WOL		| \
47df828598SMugunthan V N 			 NETIF_MSG_DRV		| NETIF_MSG_LINK	| \
48df828598SMugunthan V N 			 NETIF_MSG_IFUP		| NETIF_MSG_INTR	| \
49df828598SMugunthan V N 			 NETIF_MSG_PROBE	| NETIF_MSG_TIMER	| \
50df828598SMugunthan V N 			 NETIF_MSG_IFDOWN	| NETIF_MSG_RX_ERR	| \
51df828598SMugunthan V N 			 NETIF_MSG_TX_ERR	| NETIF_MSG_TX_DONE	| \
52df828598SMugunthan V N 			 NETIF_MSG_PKTDATA	| NETIF_MSG_TX_QUEUED	| \
53df828598SMugunthan V N 			 NETIF_MSG_RX_STATUS)
54df828598SMugunthan V N 
55df828598SMugunthan V N #define cpsw_info(priv, type, format, ...)		\
56df828598SMugunthan V N do {								\
57df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
58df828598SMugunthan V N 		dev_info(priv->dev, format, ## __VA_ARGS__);	\
59df828598SMugunthan V N } while (0)
60df828598SMugunthan V N 
61df828598SMugunthan V N #define cpsw_err(priv, type, format, ...)		\
62df828598SMugunthan V N do {								\
63df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
64df828598SMugunthan V N 		dev_err(priv->dev, format, ## __VA_ARGS__);	\
65df828598SMugunthan V N } while (0)
66df828598SMugunthan V N 
67df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...)		\
68df828598SMugunthan V N do {								\
69df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
70df828598SMugunthan V N 		dev_dbg(priv->dev, format, ## __VA_ARGS__);	\
71df828598SMugunthan V N } while (0)
72df828598SMugunthan V N 
73df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...)		\
74df828598SMugunthan V N do {								\
75df828598SMugunthan V N 	if (netif_msg_##type(priv) && net_ratelimit())		\
76df828598SMugunthan V N 		dev_notice(priv->dev, format, ## __VA_ARGS__);	\
77df828598SMugunthan V N } while (0)
78df828598SMugunthan V N 
795c50a856SMugunthan V N #define ALE_ALL_PORTS		0x7
805c50a856SMugunthan V N 
81df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg)		(reg >> 8 & 0x7)
82df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg)		(reg & 0xff)
83df828598SMugunthan V N #define CPSW_RTL_VERSION(reg)		((reg >> 11) & 0x1f)
84df828598SMugunthan V N 
85e90cfac6SRichard Cochran #define CPSW_VERSION_1		0x19010a
86e90cfac6SRichard Cochran #define CPSW_VERSION_2		0x19010c
87c193f365SMugunthan V N #define CPSW_VERSION_3		0x19010f
88926489beSMugunthan V N #define CPSW_VERSION_4		0x190112
89549985eeSRichard Cochran 
90549985eeSRichard Cochran #define HOST_PORT_NUM		0
91549985eeSRichard Cochran #define SLIVER_SIZE		0x40
92549985eeSRichard Cochran 
93549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET	0x028
94549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET	0x050
95549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE	0x040
96549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET	0x100
97549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET	0x200
98d9718546SMugunthan V N #define CPSW1_HW_STATS		0x400
99549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET	0x500
100549985eeSRichard Cochran #define CPSW1_ALE_OFFSET	0x600
101549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET	0x700
102549985eeSRichard Cochran 
103549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET	0x108
104549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET	0x200
105549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE	0x100
106549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET	0x800
107d9718546SMugunthan V N #define CPSW2_HW_STATS		0x900
108549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET	0xa00
109549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET	0xc00
110549985eeSRichard Cochran #define CPSW2_ALE_OFFSET	0xd00
111549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET	0xd80
112549985eeSRichard Cochran #define CPSW2_BD_OFFSET		0x2000
113549985eeSRichard Cochran 
114df828598SMugunthan V N #define CPDMA_RXTHRESH		0x0c0
115df828598SMugunthan V N #define CPDMA_RXFREE		0x0e0
116df828598SMugunthan V N #define CPDMA_TXHDP		0x00
117df828598SMugunthan V N #define CPDMA_RXHDP		0x20
118df828598SMugunthan V N #define CPDMA_TXCP		0x40
119df828598SMugunthan V N #define CPDMA_RXCP		0x60
120df828598SMugunthan V N 
121df828598SMugunthan V N #define CPSW_POLL_WEIGHT	64
122df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE	60
123df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE	(1500 + 14 + 4 + 4)
124df828598SMugunthan V N 
125df828598SMugunthan V N #define RX_PRIORITY_MAPPING	0x76543210
126df828598SMugunthan V N #define TX_PRIORITY_MAPPING	0x33221100
127df828598SMugunthan V N #define CPDMA_TX_PRIORITY_MAP	0x76543210
128df828598SMugunthan V N 
1293b72c2feSMugunthan V N #define CPSW_VLAN_AWARE		BIT(1)
1303b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE	1
1313b72c2feSMugunthan V N 
132d9ba8f9eSMugunthan V N #define CPSW_FIFO_NORMAL_MODE		(0 << 15)
133d9ba8f9eSMugunthan V N #define CPSW_FIFO_DUAL_MAC_MODE		(1 << 15)
134d9ba8f9eSMugunthan V N #define CPSW_FIFO_RATE_LIMIT_MODE	(2 << 15)
135d9ba8f9eSMugunthan V N 
136ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN		(0x3f << 16)
137ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK	(0x7FF << 0)
138ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT	63
139ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT	2
140ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL	(1000 / CPSW_CMINTMIN_CNT)
141ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL	((1000 / CPSW_CMINTMAX_CNT) + 1)
142ff5b8ef2SMugunthan V N 
143df828598SMugunthan V N #define cpsw_enable_irq(priv)	\
144df828598SMugunthan V N 	do {			\
145df828598SMugunthan V N 		u32 i;		\
146df828598SMugunthan V N 		for (i = 0; i < priv->num_irqs; i++) \
147df828598SMugunthan V N 			enable_irq(priv->irqs_table[i]); \
1485f47dfb4SJoe Perches 	} while (0)
149df828598SMugunthan V N #define cpsw_disable_irq(priv)	\
150df828598SMugunthan V N 	do {			\
151df828598SMugunthan V N 		u32 i;		\
152df828598SMugunthan V N 		for (i = 0; i < priv->num_irqs; i++) \
153df828598SMugunthan V N 			disable_irq_nosync(priv->irqs_table[i]); \
1545f47dfb4SJoe Perches 	} while (0)
155df828598SMugunthan V N 
156d3bb9c58SMugunthan V N #define cpsw_slave_index(priv)				\
157d3bb9c58SMugunthan V N 		((priv->data.dual_emac) ? priv->emac_port :	\
158d3bb9c58SMugunthan V N 		priv->data.active_slave)
159d3bb9c58SMugunthan V N 
160df828598SMugunthan V N static int debug_level;
161df828598SMugunthan V N module_param(debug_level, int, 0);
162df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
163df828598SMugunthan V N 
164df828598SMugunthan V N static int ale_ageout = 10;
165df828598SMugunthan V N module_param(ale_ageout, int, 0);
166df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
167df828598SMugunthan V N 
168df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
169df828598SMugunthan V N module_param(rx_packet_max, int, 0);
170df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
171df828598SMugunthan V N 
172996a5c27SRichard Cochran struct cpsw_wr_regs {
173df828598SMugunthan V N 	u32	id_ver;
174df828598SMugunthan V N 	u32	soft_reset;
175df828598SMugunthan V N 	u32	control;
176df828598SMugunthan V N 	u32	int_control;
177df828598SMugunthan V N 	u32	rx_thresh_en;
178df828598SMugunthan V N 	u32	rx_en;
179df828598SMugunthan V N 	u32	tx_en;
180df828598SMugunthan V N 	u32	misc_en;
181ff5b8ef2SMugunthan V N 	u32	mem_allign1[8];
182ff5b8ef2SMugunthan V N 	u32	rx_thresh_stat;
183ff5b8ef2SMugunthan V N 	u32	rx_stat;
184ff5b8ef2SMugunthan V N 	u32	tx_stat;
185ff5b8ef2SMugunthan V N 	u32	misc_stat;
186ff5b8ef2SMugunthan V N 	u32	mem_allign2[8];
187ff5b8ef2SMugunthan V N 	u32	rx_imax;
188ff5b8ef2SMugunthan V N 	u32	tx_imax;
189ff5b8ef2SMugunthan V N 
190df828598SMugunthan V N };
191df828598SMugunthan V N 
192996a5c27SRichard Cochran struct cpsw_ss_regs {
193df828598SMugunthan V N 	u32	id_ver;
194df828598SMugunthan V N 	u32	control;
195df828598SMugunthan V N 	u32	soft_reset;
196df828598SMugunthan V N 	u32	stat_port_en;
197df828598SMugunthan V N 	u32	ptype;
198bd357af2SRichard Cochran 	u32	soft_idle;
199bd357af2SRichard Cochran 	u32	thru_rate;
200bd357af2SRichard Cochran 	u32	gap_thresh;
201bd357af2SRichard Cochran 	u32	tx_start_wds;
202bd357af2SRichard Cochran 	u32	flow_control;
203bd357af2SRichard Cochran 	u32	vlan_ltype;
204bd357af2SRichard Cochran 	u32	ts_ltype;
205bd357af2SRichard Cochran 	u32	dlr_ltype;
206df828598SMugunthan V N };
207df828598SMugunthan V N 
2089750a3adSRichard Cochran /* CPSW_PORT_V1 */
2099750a3adSRichard Cochran #define CPSW1_MAX_BLKS      0x00 /* Maximum FIFO Blocks */
2109750a3adSRichard Cochran #define CPSW1_BLK_CNT       0x04 /* FIFO Block Usage Count (Read Only) */
2119750a3adSRichard Cochran #define CPSW1_TX_IN_CTL     0x08 /* Transmit FIFO Control */
2129750a3adSRichard Cochran #define CPSW1_PORT_VLAN     0x0c /* VLAN Register */
2139750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP    0x10 /* Tx Header Priority to Switch Pri Mapping */
2149750a3adSRichard Cochran #define CPSW1_TS_CTL        0x14 /* Time Sync Control */
2159750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE  0x18 /* Time Sync Sequence ID Offset and Msg Type */
2169750a3adSRichard Cochran #define CPSW1_TS_VLAN       0x1c /* Time Sync VLAN1 and VLAN2 */
2179750a3adSRichard Cochran 
2189750a3adSRichard Cochran /* CPSW_PORT_V2 */
2199750a3adSRichard Cochran #define CPSW2_CONTROL       0x00 /* Control Register */
2209750a3adSRichard Cochran #define CPSW2_MAX_BLKS      0x08 /* Maximum FIFO Blocks */
2219750a3adSRichard Cochran #define CPSW2_BLK_CNT       0x0c /* FIFO Block Usage Count (Read Only) */
2229750a3adSRichard Cochran #define CPSW2_TX_IN_CTL     0x10 /* Transmit FIFO Control */
2239750a3adSRichard Cochran #define CPSW2_PORT_VLAN     0x14 /* VLAN Register */
2249750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP    0x18 /* Tx Header Priority to Switch Pri Mapping */
2259750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE  0x1c /* Time Sync Sequence ID Offset and Msg Type */
2269750a3adSRichard Cochran 
2279750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */
2289750a3adSRichard Cochran #define SA_LO               0x20 /* CPGMAC_SL Source Address Low */
2299750a3adSRichard Cochran #define SA_HI               0x24 /* CPGMAC_SL Source Address High */
2309750a3adSRichard Cochran #define SEND_PERCENT        0x28 /* Transmit Queue Send Percentages */
2319750a3adSRichard Cochran 
2329750a3adSRichard Cochran /* CPSW_PORT_V2 only */
2339750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0    0x30 /* Rx DSCP Priority to Rx Packet Mapping */
2349750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1    0x34 /* Rx DSCP Priority to Rx Packet Mapping */
2359750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2    0x38 /* Rx DSCP Priority to Rx Packet Mapping */
2369750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3    0x3c /* Rx DSCP Priority to Rx Packet Mapping */
2379750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4    0x40 /* Rx DSCP Priority to Rx Packet Mapping */
2389750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5    0x44 /* Rx DSCP Priority to Rx Packet Mapping */
2399750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6    0x48 /* Rx DSCP Priority to Rx Packet Mapping */
2409750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7    0x4c /* Rx DSCP Priority to Rx Packet Mapping */
2419750a3adSRichard Cochran 
2429750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */
2439750a3adSRichard Cochran #define PASS_PRI_TAGGED     (1<<24) /* Pass Priority Tagged */
2449750a3adSRichard Cochran #define VLAN_LTYPE2_EN      (1<<21) /* VLAN LTYPE 2 enable */
2459750a3adSRichard Cochran #define VLAN_LTYPE1_EN      (1<<20) /* VLAN LTYPE 1 enable */
2469750a3adSRichard Cochran #define DSCP_PRI_EN         (1<<16) /* DSCP Priority Enable */
2479750a3adSRichard Cochran #define TS_320              (1<<14) /* Time Sync Dest Port 320 enable */
2489750a3adSRichard Cochran #define TS_319              (1<<13) /* Time Sync Dest Port 319 enable */
2499750a3adSRichard Cochran #define TS_132              (1<<12) /* Time Sync Dest IP Addr 132 enable */
2509750a3adSRichard Cochran #define TS_131              (1<<11) /* Time Sync Dest IP Addr 131 enable */
2519750a3adSRichard Cochran #define TS_130              (1<<10) /* Time Sync Dest IP Addr 130 enable */
2529750a3adSRichard Cochran #define TS_129              (1<<9)  /* Time Sync Dest IP Addr 129 enable */
25309c55372SGeorge Cherian #define TS_TTL_NONZERO      (1<<8)  /* Time Sync Time To Live Non-zero enable */
25409c55372SGeorge Cherian #define TS_ANNEX_F_EN       (1<<6)  /* Time Sync Annex F enable */
2559750a3adSRichard Cochran #define TS_ANNEX_D_EN       (1<<4)  /* Time Sync Annex D enable */
2569750a3adSRichard Cochran #define TS_LTYPE2_EN        (1<<3)  /* Time Sync LTYPE 2 enable */
2579750a3adSRichard Cochran #define TS_LTYPE1_EN        (1<<2)  /* Time Sync LTYPE 1 enable */
2589750a3adSRichard Cochran #define TS_TX_EN            (1<<1)  /* Time Sync Transmit Enable */
2599750a3adSRichard Cochran #define TS_RX_EN            (1<<0)  /* Time Sync Receive Enable */
2609750a3adSRichard Cochran 
26109c55372SGeorge Cherian #define CTRL_V2_TS_BITS \
26209c55372SGeorge Cherian 	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
26309c55372SGeorge Cherian 	 TS_TTL_NONZERO  | TS_ANNEX_D_EN | TS_LTYPE1_EN)
2649750a3adSRichard Cochran 
26509c55372SGeorge Cherian #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
26609c55372SGeorge Cherian #define CTRL_V2_TX_TS_BITS  (CTRL_V2_TS_BITS | TS_TX_EN)
26709c55372SGeorge Cherian #define CTRL_V2_RX_TS_BITS  (CTRL_V2_TS_BITS | TS_RX_EN)
26809c55372SGeorge Cherian 
26909c55372SGeorge Cherian 
27009c55372SGeorge Cherian #define CTRL_V3_TS_BITS \
27109c55372SGeorge Cherian 	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
27209c55372SGeorge Cherian 	 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
27309c55372SGeorge Cherian 	 TS_LTYPE1_EN)
27409c55372SGeorge Cherian 
27509c55372SGeorge Cherian #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
27609c55372SGeorge Cherian #define CTRL_V3_TX_TS_BITS  (CTRL_V3_TS_BITS | TS_TX_EN)
27709c55372SGeorge Cherian #define CTRL_V3_RX_TS_BITS  (CTRL_V3_TS_BITS | TS_RX_EN)
2789750a3adSRichard Cochran 
2799750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
2809750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT   (16)    /* Time Sync Sequence ID Offset */
2819750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK    (0x3f)
2829750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT     (0)     /* Time Sync Message Type Enable */
2839750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK      (0xffff)
2849750a3adSRichard Cochran 
2859750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
2869750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
287df828598SMugunthan V N 
2882e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */
2892e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN		BIT(0)
2902e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN		BIT(4)
2912e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS		16
2922e5b38abSRichard Cochran 
2932e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
2942e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT	16
2952e5b38abSRichard Cochran 
296df828598SMugunthan V N struct cpsw_host_regs {
297df828598SMugunthan V N 	u32	max_blks;
298df828598SMugunthan V N 	u32	blk_cnt;
299d9ba8f9eSMugunthan V N 	u32	tx_in_ctl;
300df828598SMugunthan V N 	u32	port_vlan;
301df828598SMugunthan V N 	u32	tx_pri_map;
302df828598SMugunthan V N 	u32	cpdma_tx_pri_map;
303df828598SMugunthan V N 	u32	cpdma_rx_chan_map;
304df828598SMugunthan V N };
305df828598SMugunthan V N 
306df828598SMugunthan V N struct cpsw_sliver_regs {
307df828598SMugunthan V N 	u32	id_ver;
308df828598SMugunthan V N 	u32	mac_control;
309df828598SMugunthan V N 	u32	mac_status;
310df828598SMugunthan V N 	u32	soft_reset;
311df828598SMugunthan V N 	u32	rx_maxlen;
312df828598SMugunthan V N 	u32	__reserved_0;
313df828598SMugunthan V N 	u32	rx_pause;
314df828598SMugunthan V N 	u32	tx_pause;
315df828598SMugunthan V N 	u32	__reserved_1;
316df828598SMugunthan V N 	u32	rx_pri_map;
317df828598SMugunthan V N };
318df828598SMugunthan V N 
319d9718546SMugunthan V N struct cpsw_hw_stats {
320d9718546SMugunthan V N 	u32	rxgoodframes;
321d9718546SMugunthan V N 	u32	rxbroadcastframes;
322d9718546SMugunthan V N 	u32	rxmulticastframes;
323d9718546SMugunthan V N 	u32	rxpauseframes;
324d9718546SMugunthan V N 	u32	rxcrcerrors;
325d9718546SMugunthan V N 	u32	rxaligncodeerrors;
326d9718546SMugunthan V N 	u32	rxoversizedframes;
327d9718546SMugunthan V N 	u32	rxjabberframes;
328d9718546SMugunthan V N 	u32	rxundersizedframes;
329d9718546SMugunthan V N 	u32	rxfragments;
330d9718546SMugunthan V N 	u32	__pad_0[2];
331d9718546SMugunthan V N 	u32	rxoctets;
332d9718546SMugunthan V N 	u32	txgoodframes;
333d9718546SMugunthan V N 	u32	txbroadcastframes;
334d9718546SMugunthan V N 	u32	txmulticastframes;
335d9718546SMugunthan V N 	u32	txpauseframes;
336d9718546SMugunthan V N 	u32	txdeferredframes;
337d9718546SMugunthan V N 	u32	txcollisionframes;
338d9718546SMugunthan V N 	u32	txsinglecollframes;
339d9718546SMugunthan V N 	u32	txmultcollframes;
340d9718546SMugunthan V N 	u32	txexcessivecollisions;
341d9718546SMugunthan V N 	u32	txlatecollisions;
342d9718546SMugunthan V N 	u32	txunderrun;
343d9718546SMugunthan V N 	u32	txcarriersenseerrors;
344d9718546SMugunthan V N 	u32	txoctets;
345d9718546SMugunthan V N 	u32	octetframes64;
346d9718546SMugunthan V N 	u32	octetframes65t127;
347d9718546SMugunthan V N 	u32	octetframes128t255;
348d9718546SMugunthan V N 	u32	octetframes256t511;
349d9718546SMugunthan V N 	u32	octetframes512t1023;
350d9718546SMugunthan V N 	u32	octetframes1024tup;
351d9718546SMugunthan V N 	u32	netoctets;
352d9718546SMugunthan V N 	u32	rxsofoverruns;
353d9718546SMugunthan V N 	u32	rxmofoverruns;
354d9718546SMugunthan V N 	u32	rxdmaoverruns;
355d9718546SMugunthan V N };
356d9718546SMugunthan V N 
357df828598SMugunthan V N struct cpsw_slave {
3589750a3adSRichard Cochran 	void __iomem			*regs;
359df828598SMugunthan V N 	struct cpsw_sliver_regs __iomem	*sliver;
360df828598SMugunthan V N 	int				slave_num;
361df828598SMugunthan V N 	u32				mac_control;
362df828598SMugunthan V N 	struct cpsw_slave_data		*data;
363df828598SMugunthan V N 	struct phy_device		*phy;
364d9ba8f9eSMugunthan V N 	struct net_device		*ndev;
365d9ba8f9eSMugunthan V N 	u32				port_vlan;
366d9ba8f9eSMugunthan V N 	u32				open_stat;
367df828598SMugunthan V N };
368df828598SMugunthan V N 
3699750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
3709750a3adSRichard Cochran {
3719750a3adSRichard Cochran 	return __raw_readl(slave->regs + offset);
3729750a3adSRichard Cochran }
3739750a3adSRichard Cochran 
3749750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
3759750a3adSRichard Cochran {
3769750a3adSRichard Cochran 	__raw_writel(val, slave->regs + offset);
3779750a3adSRichard Cochran }
3789750a3adSRichard Cochran 
379df828598SMugunthan V N struct cpsw_priv {
380df828598SMugunthan V N 	spinlock_t			lock;
381df828598SMugunthan V N 	struct platform_device		*pdev;
382df828598SMugunthan V N 	struct net_device		*ndev;
383df828598SMugunthan V N 	struct napi_struct		napi;
384df828598SMugunthan V N 	struct device			*dev;
385df828598SMugunthan V N 	struct cpsw_platform_data	data;
386996a5c27SRichard Cochran 	struct cpsw_ss_regs __iomem	*regs;
387996a5c27SRichard Cochran 	struct cpsw_wr_regs __iomem	*wr_regs;
388d9718546SMugunthan V N 	u8 __iomem			*hw_stats;
389df828598SMugunthan V N 	struct cpsw_host_regs __iomem	*host_port_regs;
390df828598SMugunthan V N 	u32				msg_enable;
391e90cfac6SRichard Cochran 	u32				version;
392ff5b8ef2SMugunthan V N 	u32				coal_intvl;
393ff5b8ef2SMugunthan V N 	u32				bus_freq_mhz;
394df828598SMugunthan V N 	int				rx_packet_max;
395df828598SMugunthan V N 	int				host_port;
396df828598SMugunthan V N 	struct clk			*clk;
397df828598SMugunthan V N 	u8				mac_addr[ETH_ALEN];
398df828598SMugunthan V N 	struct cpsw_slave		*slaves;
399df828598SMugunthan V N 	struct cpdma_ctlr		*dma;
400df828598SMugunthan V N 	struct cpdma_chan		*txch, *rxch;
401df828598SMugunthan V N 	struct cpsw_ale			*ale;
4021923d6e4SMugunthan V N 	bool				rx_pause;
4031923d6e4SMugunthan V N 	bool				tx_pause;
404df828598SMugunthan V N 	/* snapshot of IRQ numbers */
405df828598SMugunthan V N 	u32 irqs_table[4];
406df828598SMugunthan V N 	u32 num_irqs;
407a11fbba9SSebastian Siewior 	bool irq_enabled;
4089232b16dSMugunthan V N 	struct cpts *cpts;
409d9ba8f9eSMugunthan V N 	u32 emac_port;
410df828598SMugunthan V N };
411df828598SMugunthan V N 
412d9718546SMugunthan V N struct cpsw_stats {
413d9718546SMugunthan V N 	char stat_string[ETH_GSTRING_LEN];
414d9718546SMugunthan V N 	int type;
415d9718546SMugunthan V N 	int sizeof_stat;
416d9718546SMugunthan V N 	int stat_offset;
417d9718546SMugunthan V N };
418d9718546SMugunthan V N 
419d9718546SMugunthan V N enum {
420d9718546SMugunthan V N 	CPSW_STATS,
421d9718546SMugunthan V N 	CPDMA_RX_STATS,
422d9718546SMugunthan V N 	CPDMA_TX_STATS,
423d9718546SMugunthan V N };
424d9718546SMugunthan V N 
425d9718546SMugunthan V N #define CPSW_STAT(m)		CPSW_STATS,				\
426d9718546SMugunthan V N 				sizeof(((struct cpsw_hw_stats *)0)->m), \
427d9718546SMugunthan V N 				offsetof(struct cpsw_hw_stats, m)
428d9718546SMugunthan V N #define CPDMA_RX_STAT(m)	CPDMA_RX_STATS,				   \
429d9718546SMugunthan V N 				sizeof(((struct cpdma_chan_stats *)0)->m), \
430d9718546SMugunthan V N 				offsetof(struct cpdma_chan_stats, m)
431d9718546SMugunthan V N #define CPDMA_TX_STAT(m)	CPDMA_TX_STATS,				   \
432d9718546SMugunthan V N 				sizeof(((struct cpdma_chan_stats *)0)->m), \
433d9718546SMugunthan V N 				offsetof(struct cpdma_chan_stats, m)
434d9718546SMugunthan V N 
435d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = {
436d9718546SMugunthan V N 	{ "Good Rx Frames", CPSW_STAT(rxgoodframes) },
437d9718546SMugunthan V N 	{ "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
438d9718546SMugunthan V N 	{ "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
439d9718546SMugunthan V N 	{ "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
440d9718546SMugunthan V N 	{ "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
441d9718546SMugunthan V N 	{ "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
442d9718546SMugunthan V N 	{ "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
443d9718546SMugunthan V N 	{ "Rx Jabbers", CPSW_STAT(rxjabberframes) },
444d9718546SMugunthan V N 	{ "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
445d9718546SMugunthan V N 	{ "Rx Fragments", CPSW_STAT(rxfragments) },
446d9718546SMugunthan V N 	{ "Rx Octets", CPSW_STAT(rxoctets) },
447d9718546SMugunthan V N 	{ "Good Tx Frames", CPSW_STAT(txgoodframes) },
448d9718546SMugunthan V N 	{ "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
449d9718546SMugunthan V N 	{ "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
450d9718546SMugunthan V N 	{ "Pause Tx Frames", CPSW_STAT(txpauseframes) },
451d9718546SMugunthan V N 	{ "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
452d9718546SMugunthan V N 	{ "Collisions", CPSW_STAT(txcollisionframes) },
453d9718546SMugunthan V N 	{ "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
454d9718546SMugunthan V N 	{ "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
455d9718546SMugunthan V N 	{ "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
456d9718546SMugunthan V N 	{ "Late Collisions", CPSW_STAT(txlatecollisions) },
457d9718546SMugunthan V N 	{ "Tx Underrun", CPSW_STAT(txunderrun) },
458d9718546SMugunthan V N 	{ "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
459d9718546SMugunthan V N 	{ "Tx Octets", CPSW_STAT(txoctets) },
460d9718546SMugunthan V N 	{ "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
461d9718546SMugunthan V N 	{ "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
462d9718546SMugunthan V N 	{ "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
463d9718546SMugunthan V N 	{ "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
464d9718546SMugunthan V N 	{ "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
465d9718546SMugunthan V N 	{ "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
466d9718546SMugunthan V N 	{ "Net Octets", CPSW_STAT(netoctets) },
467d9718546SMugunthan V N 	{ "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
468d9718546SMugunthan V N 	{ "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
469d9718546SMugunthan V N 	{ "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
470d9718546SMugunthan V N 	{ "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
471d9718546SMugunthan V N 	{ "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
472d9718546SMugunthan V N 	{ "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
473d9718546SMugunthan V N 	{ "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
474d9718546SMugunthan V N 	{ "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
475d9718546SMugunthan V N 	{ "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
476d9718546SMugunthan V N 	{ "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
477d9718546SMugunthan V N 	{ "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
478d9718546SMugunthan V N 	{ "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
479d9718546SMugunthan V N 	{ "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
480d9718546SMugunthan V N 	{ "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
481d9718546SMugunthan V N 	{ "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
482d9718546SMugunthan V N 	{ "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
483d9718546SMugunthan V N 	{ "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
484d9718546SMugunthan V N 	{ "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
485d9718546SMugunthan V N 	{ "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
486d9718546SMugunthan V N 	{ "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
487d9718546SMugunthan V N 	{ "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
488d9718546SMugunthan V N 	{ "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
489d9718546SMugunthan V N 	{ "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
490d9718546SMugunthan V N 	{ "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
491d9718546SMugunthan V N 	{ "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
492d9718546SMugunthan V N 	{ "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
493d9718546SMugunthan V N 	{ "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
494d9718546SMugunthan V N 	{ "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
495d9718546SMugunthan V N 	{ "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
496d9718546SMugunthan V N };
497d9718546SMugunthan V N 
498d9718546SMugunthan V N #define CPSW_STATS_LEN	ARRAY_SIZE(cpsw_gstrings_stats)
499d9718546SMugunthan V N 
500df828598SMugunthan V N #define napi_to_priv(napi)	container_of(napi, struct cpsw_priv, napi)
501df828598SMugunthan V N #define for_each_slave(priv, func, arg...)				\
502df828598SMugunthan V N 	do {								\
5036e6ceaedSSebastian Siewior 		struct cpsw_slave *slave;				\
5046e6ceaedSSebastian Siewior 		int n;							\
505d9ba8f9eSMugunthan V N 		if (priv->data.dual_emac)				\
506d9ba8f9eSMugunthan V N 			(func)((priv)->slaves + priv->emac_port, ##arg);\
507d9ba8f9eSMugunthan V N 		else							\
5086e6ceaedSSebastian Siewior 			for (n = (priv)->data.slaves,			\
5096e6ceaedSSebastian Siewior 					slave = (priv)->slaves;		\
5106e6ceaedSSebastian Siewior 					n; n--)				\
5116e6ceaedSSebastian Siewior 				(func)(slave++, ##arg);			\
512df828598SMugunthan V N 	} while (0)
513d9ba8f9eSMugunthan V N #define cpsw_get_slave_ndev(priv, __slave_no__)				\
514d9ba8f9eSMugunthan V N 	(priv->slaves[__slave_no__].ndev)
515d9ba8f9eSMugunthan V N #define cpsw_get_slave_priv(priv, __slave_no__)				\
516d9ba8f9eSMugunthan V N 	((priv->slaves[__slave_no__].ndev) ?				\
517d9ba8f9eSMugunthan V N 		netdev_priv(priv->slaves[__slave_no__].ndev) : NULL)	\
518d9ba8f9eSMugunthan V N 
519d9ba8f9eSMugunthan V N #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb)		\
520d9ba8f9eSMugunthan V N 	do {								\
521d9ba8f9eSMugunthan V N 		if (!priv->data.dual_emac)				\
522d9ba8f9eSMugunthan V N 			break;						\
523d9ba8f9eSMugunthan V N 		if (CPDMA_RX_SOURCE_PORT(status) == 1) {		\
524d9ba8f9eSMugunthan V N 			ndev = cpsw_get_slave_ndev(priv, 0);		\
525d9ba8f9eSMugunthan V N 			priv = netdev_priv(ndev);			\
526d9ba8f9eSMugunthan V N 			skb->dev = ndev;				\
527d9ba8f9eSMugunthan V N 		} else if (CPDMA_RX_SOURCE_PORT(status) == 2) {		\
528d9ba8f9eSMugunthan V N 			ndev = cpsw_get_slave_ndev(priv, 1);		\
529d9ba8f9eSMugunthan V N 			priv = netdev_priv(ndev);			\
530d9ba8f9eSMugunthan V N 			skb->dev = ndev;				\
531d9ba8f9eSMugunthan V N 		}							\
532d9ba8f9eSMugunthan V N 	} while (0)
533d9ba8f9eSMugunthan V N #define cpsw_add_mcast(priv, addr)					\
534d9ba8f9eSMugunthan V N 	do {								\
535d9ba8f9eSMugunthan V N 		if (priv->data.dual_emac) {				\
536d9ba8f9eSMugunthan V N 			struct cpsw_slave *slave = priv->slaves +	\
537d9ba8f9eSMugunthan V N 						priv->emac_port;	\
538d9ba8f9eSMugunthan V N 			int slave_port = cpsw_get_slave_port(priv,	\
539d9ba8f9eSMugunthan V N 						slave->slave_num);	\
540d9ba8f9eSMugunthan V N 			cpsw_ale_add_mcast(priv->ale, addr,		\
541d9ba8f9eSMugunthan V N 				1 << slave_port | 1 << priv->host_port,	\
542d9ba8f9eSMugunthan V N 				ALE_VLAN, slave->port_vlan, 0);		\
543d9ba8f9eSMugunthan V N 		} else {						\
544d9ba8f9eSMugunthan V N 			cpsw_ale_add_mcast(priv->ale, addr,		\
545d9ba8f9eSMugunthan V N 				ALE_ALL_PORTS << priv->host_port,	\
546d9ba8f9eSMugunthan V N 				0, 0, 0);				\
547d9ba8f9eSMugunthan V N 		}							\
548d9ba8f9eSMugunthan V N 	} while (0)
549d9ba8f9eSMugunthan V N 
550d9ba8f9eSMugunthan V N static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
551d9ba8f9eSMugunthan V N {
552d9ba8f9eSMugunthan V N 	if (priv->host_port == 0)
553d9ba8f9eSMugunthan V N 		return slave_num + 1;
554d9ba8f9eSMugunthan V N 	else
555d9ba8f9eSMugunthan V N 		return slave_num;
556d9ba8f9eSMugunthan V N }
557df828598SMugunthan V N 
5580cd8f9ccSMugunthan V N static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
5590cd8f9ccSMugunthan V N {
5600cd8f9ccSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
5610cd8f9ccSMugunthan V N 	struct cpsw_ale *ale = priv->ale;
5620cd8f9ccSMugunthan V N 	int i;
5630cd8f9ccSMugunthan V N 
5640cd8f9ccSMugunthan V N 	if (priv->data.dual_emac) {
5650cd8f9ccSMugunthan V N 		bool flag = false;
5660cd8f9ccSMugunthan V N 
5670cd8f9ccSMugunthan V N 		/* Enabling promiscuous mode for one interface will be
5680cd8f9ccSMugunthan V N 		 * common for both the interface as the interface shares
5690cd8f9ccSMugunthan V N 		 * the same hardware resource.
5700cd8f9ccSMugunthan V N 		 */
5710d961b3bSHeiko Schocher 		for (i = 0; i < priv->data.slaves; i++)
5720cd8f9ccSMugunthan V N 			if (priv->slaves[i].ndev->flags & IFF_PROMISC)
5730cd8f9ccSMugunthan V N 				flag = true;
5740cd8f9ccSMugunthan V N 
5750cd8f9ccSMugunthan V N 		if (!enable && flag) {
5760cd8f9ccSMugunthan V N 			enable = true;
5770cd8f9ccSMugunthan V N 			dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
5780cd8f9ccSMugunthan V N 		}
5790cd8f9ccSMugunthan V N 
5800cd8f9ccSMugunthan V N 		if (enable) {
5810cd8f9ccSMugunthan V N 			/* Enable Bypass */
5820cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
5830cd8f9ccSMugunthan V N 
5840cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity enabled\n");
5850cd8f9ccSMugunthan V N 		} else {
5860cd8f9ccSMugunthan V N 			/* Disable Bypass */
5870cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
5880cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity disabled\n");
5890cd8f9ccSMugunthan V N 		}
5900cd8f9ccSMugunthan V N 	} else {
5910cd8f9ccSMugunthan V N 		if (enable) {
5920cd8f9ccSMugunthan V N 			unsigned long timeout = jiffies + HZ;
5930cd8f9ccSMugunthan V N 
5940cd8f9ccSMugunthan V N 			/* Disable Learn for all ports */
5950d961b3bSHeiko Schocher 			for (i = 0; i < priv->data.slaves; i++) {
5960cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
5970cd8f9ccSMugunthan V N 						     ALE_PORT_NOLEARN, 1);
5980cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
5990cd8f9ccSMugunthan V N 						     ALE_PORT_NO_SA_UPDATE, 1);
6000cd8f9ccSMugunthan V N 			}
6010cd8f9ccSMugunthan V N 
6020cd8f9ccSMugunthan V N 			/* Clear All Untouched entries */
6030cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
6040cd8f9ccSMugunthan V N 			do {
6050cd8f9ccSMugunthan V N 				cpu_relax();
6060cd8f9ccSMugunthan V N 				if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
6070cd8f9ccSMugunthan V N 					break;
6080cd8f9ccSMugunthan V N 			} while (time_after(timeout, jiffies));
6090cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
6100cd8f9ccSMugunthan V N 
6110cd8f9ccSMugunthan V N 			/* Clear all mcast from ALE */
6120cd8f9ccSMugunthan V N 			cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS <<
6130cd8f9ccSMugunthan V N 						 priv->host_port);
6140cd8f9ccSMugunthan V N 
6150cd8f9ccSMugunthan V N 			/* Flood All Unicast Packets to Host port */
6160cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
6170cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity enabled\n");
6180cd8f9ccSMugunthan V N 		} else {
6190cd8f9ccSMugunthan V N 			/* Flood All Unicast Packets to Host port */
6200cd8f9ccSMugunthan V N 			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
6210cd8f9ccSMugunthan V N 
6220cd8f9ccSMugunthan V N 			/* Enable Learn for all ports */
6230d961b3bSHeiko Schocher 			for (i = 0; i < priv->data.slaves; i++) {
6240cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
6250cd8f9ccSMugunthan V N 						     ALE_PORT_NOLEARN, 0);
6260cd8f9ccSMugunthan V N 				cpsw_ale_control_set(ale, i,
6270cd8f9ccSMugunthan V N 						     ALE_PORT_NO_SA_UPDATE, 0);
6280cd8f9ccSMugunthan V N 			}
6290cd8f9ccSMugunthan V N 			dev_dbg(&ndev->dev, "promiscuity disabled\n");
6300cd8f9ccSMugunthan V N 		}
6310cd8f9ccSMugunthan V N 	}
6320cd8f9ccSMugunthan V N }
6330cd8f9ccSMugunthan V N 
6345c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
6355c50a856SMugunthan V N {
6365c50a856SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
6375c50a856SMugunthan V N 
6385c50a856SMugunthan V N 	if (ndev->flags & IFF_PROMISC) {
6395c50a856SMugunthan V N 		/* Enable promiscuous mode */
6400cd8f9ccSMugunthan V N 		cpsw_set_promiscious(ndev, true);
6415c50a856SMugunthan V N 		return;
6420cd8f9ccSMugunthan V N 	} else {
6430cd8f9ccSMugunthan V N 		/* Disable promiscuous mode */
6440cd8f9ccSMugunthan V N 		cpsw_set_promiscious(ndev, false);
6455c50a856SMugunthan V N 	}
6465c50a856SMugunthan V N 
6475c50a856SMugunthan V N 	/* Clear all mcast from ALE */
6485c50a856SMugunthan V N 	cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port);
6495c50a856SMugunthan V N 
6505c50a856SMugunthan V N 	if (!netdev_mc_empty(ndev)) {
6515c50a856SMugunthan V N 		struct netdev_hw_addr *ha;
6525c50a856SMugunthan V N 
6535c50a856SMugunthan V N 		/* program multicast address list into ALE register */
6545c50a856SMugunthan V N 		netdev_for_each_mc_addr(ha, ndev) {
655d9ba8f9eSMugunthan V N 			cpsw_add_mcast(priv, (u8 *)ha->addr);
6565c50a856SMugunthan V N 		}
6575c50a856SMugunthan V N 	}
6585c50a856SMugunthan V N }
6595c50a856SMugunthan V N 
660df828598SMugunthan V N static void cpsw_intr_enable(struct cpsw_priv *priv)
661df828598SMugunthan V N {
662996a5c27SRichard Cochran 	__raw_writel(0xFF, &priv->wr_regs->tx_en);
663996a5c27SRichard Cochran 	__raw_writel(0xFF, &priv->wr_regs->rx_en);
664df828598SMugunthan V N 
665df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, true);
666df828598SMugunthan V N 	return;
667df828598SMugunthan V N }
668df828598SMugunthan V N 
669df828598SMugunthan V N static void cpsw_intr_disable(struct cpsw_priv *priv)
670df828598SMugunthan V N {
671996a5c27SRichard Cochran 	__raw_writel(0, &priv->wr_regs->tx_en);
672996a5c27SRichard Cochran 	__raw_writel(0, &priv->wr_regs->rx_en);
673df828598SMugunthan V N 
674df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, false);
675df828598SMugunthan V N 	return;
676df828598SMugunthan V N }
677df828598SMugunthan V N 
6781a3b5056SOlof Johansson static void cpsw_tx_handler(void *token, int len, int status)
679df828598SMugunthan V N {
680df828598SMugunthan V N 	struct sk_buff		*skb = token;
681df828598SMugunthan V N 	struct net_device	*ndev = skb->dev;
682df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
683df828598SMugunthan V N 
684fae50823SMugunthan V N 	/* Check whether the queue is stopped due to stalled tx dma, if the
685fae50823SMugunthan V N 	 * queue is stopped then start the queue as we have free desc for tx
686fae50823SMugunthan V N 	 */
687df828598SMugunthan V N 	if (unlikely(netif_queue_stopped(ndev)))
688b56d6b3fSMugunthan V N 		netif_wake_queue(ndev);
6899232b16dSMugunthan V N 	cpts_tx_timestamp(priv->cpts, skb);
6908dc43ddcSTobias Klauser 	ndev->stats.tx_packets++;
6918dc43ddcSTobias Klauser 	ndev->stats.tx_bytes += len;
692df828598SMugunthan V N 	dev_kfree_skb_any(skb);
693df828598SMugunthan V N }
694df828598SMugunthan V N 
6951a3b5056SOlof Johansson static void cpsw_rx_handler(void *token, int len, int status)
696df828598SMugunthan V N {
697df828598SMugunthan V N 	struct sk_buff		*skb = token;
698b4727e69SSebastian Siewior 	struct sk_buff		*new_skb;
699df828598SMugunthan V N 	struct net_device	*ndev = skb->dev;
700df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
701df828598SMugunthan V N 	int			ret = 0;
702df828598SMugunthan V N 
703d9ba8f9eSMugunthan V N 	cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);
704d9ba8f9eSMugunthan V N 
70516e5c57dSMugunthan V N 	if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
706a0e2c822SMugunthan V N 		bool ndev_status = false;
707a0e2c822SMugunthan V N 		struct cpsw_slave *slave = priv->slaves;
708a0e2c822SMugunthan V N 		int n;
709a0e2c822SMugunthan V N 
710a0e2c822SMugunthan V N 		if (priv->data.dual_emac) {
711a0e2c822SMugunthan V N 			/* In dual emac mode check for all interfaces */
712a0e2c822SMugunthan V N 			for (n = priv->data.slaves; n; n--, slave++)
713a0e2c822SMugunthan V N 				if (netif_running(slave->ndev))
714a0e2c822SMugunthan V N 					ndev_status = true;
715a0e2c822SMugunthan V N 		}
716a0e2c822SMugunthan V N 
717a0e2c822SMugunthan V N 		if (ndev_status && (status >= 0)) {
718a0e2c822SMugunthan V N 			/* The packet received is for the interface which
719a0e2c822SMugunthan V N 			 * is already down and the other interface is up
720a0e2c822SMugunthan V N 			 * and running, intead of freeing which results
721a0e2c822SMugunthan V N 			 * in reducing of the number of rx descriptor in
722a0e2c822SMugunthan V N 			 * DMA engine, requeue skb back to cpdma.
723a0e2c822SMugunthan V N 			 */
724a0e2c822SMugunthan V N 			new_skb = skb;
725a0e2c822SMugunthan V N 			goto requeue;
726a0e2c822SMugunthan V N 		}
727a0e2c822SMugunthan V N 
728b4727e69SSebastian Siewior 		/* the interface is going down, skbs are purged */
729df828598SMugunthan V N 		dev_kfree_skb_any(skb);
730df828598SMugunthan V N 		return;
731df828598SMugunthan V N 	}
732b4727e69SSebastian Siewior 
733b4727e69SSebastian Siewior 	new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
734b4727e69SSebastian Siewior 	if (new_skb) {
735df828598SMugunthan V N 		skb_put(skb, len);
7369232b16dSMugunthan V N 		cpts_rx_timestamp(priv->cpts, skb);
737df828598SMugunthan V N 		skb->protocol = eth_type_trans(skb, ndev);
738df828598SMugunthan V N 		netif_receive_skb(skb);
7398dc43ddcSTobias Klauser 		ndev->stats.rx_bytes += len;
7408dc43ddcSTobias Klauser 		ndev->stats.rx_packets++;
741b4727e69SSebastian Siewior 	} else {
7428dc43ddcSTobias Klauser 		ndev->stats.rx_dropped++;
743b4727e69SSebastian Siewior 		new_skb = skb;
744df828598SMugunthan V N 	}
745df828598SMugunthan V N 
746a0e2c822SMugunthan V N requeue:
747b4727e69SSebastian Siewior 	ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
748b4727e69SSebastian Siewior 			skb_tailroom(new_skb), 0);
749b4727e69SSebastian Siewior 	if (WARN_ON(ret < 0))
750b4727e69SSebastian Siewior 		dev_kfree_skb_any(new_skb);
751df828598SMugunthan V N }
752df828598SMugunthan V N 
753df828598SMugunthan V N static irqreturn_t cpsw_interrupt(int irq, void *dev_id)
754df828598SMugunthan V N {
755df828598SMugunthan V N 	struct cpsw_priv *priv = dev_id;
756fd51cf19SSebastian Siewior 
757df828598SMugunthan V N 	cpsw_intr_disable(priv);
758a11fbba9SSebastian Siewior 	if (priv->irq_enabled == true) {
759df828598SMugunthan V N 		cpsw_disable_irq(priv);
760a11fbba9SSebastian Siewior 		priv->irq_enabled = false;
761a11fbba9SSebastian Siewior 	}
762fd51cf19SSebastian Siewior 
763fd51cf19SSebastian Siewior 	if (netif_running(priv->ndev)) {
764df828598SMugunthan V N 		napi_schedule(&priv->napi);
765df828598SMugunthan V N 		return IRQ_HANDLED;
766df828598SMugunthan V N 	}
767df828598SMugunthan V N 
768fd51cf19SSebastian Siewior 	priv = cpsw_get_slave_priv(priv, 1);
769fd51cf19SSebastian Siewior 	if (!priv)
770fd51cf19SSebastian Siewior 		return IRQ_NONE;
771fd51cf19SSebastian Siewior 
772fd51cf19SSebastian Siewior 	if (netif_running(priv->ndev)) {
773fd51cf19SSebastian Siewior 		napi_schedule(&priv->napi);
774fd51cf19SSebastian Siewior 		return IRQ_HANDLED;
775fd51cf19SSebastian Siewior 	}
776fd51cf19SSebastian Siewior 	return IRQ_NONE;
777fd51cf19SSebastian Siewior }
778fd51cf19SSebastian Siewior 
779df828598SMugunthan V N static int cpsw_poll(struct napi_struct *napi, int budget)
780df828598SMugunthan V N {
781df828598SMugunthan V N 	struct cpsw_priv	*priv = napi_to_priv(napi);
782df828598SMugunthan V N 	int			num_tx, num_rx;
783df828598SMugunthan V N 
784df828598SMugunthan V N 	num_tx = cpdma_chan_process(priv->txch, 128);
785510a1e72SMugunthan V N 	if (num_tx)
786510a1e72SMugunthan V N 		cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
787510a1e72SMugunthan V N 
788df828598SMugunthan V N 	num_rx = cpdma_chan_process(priv->rxch, budget);
789510a1e72SMugunthan V N 	if (num_rx < budget) {
790a11fbba9SSebastian Siewior 		struct cpsw_priv *prim_cpsw;
791a11fbba9SSebastian Siewior 
792510a1e72SMugunthan V N 		napi_complete(napi);
793510a1e72SMugunthan V N 		cpsw_intr_enable(priv);
794510a1e72SMugunthan V N 		cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
795a11fbba9SSebastian Siewior 		prim_cpsw = cpsw_get_slave_priv(priv, 0);
796a11fbba9SSebastian Siewior 		if (prim_cpsw->irq_enabled == false) {
797a11fbba9SSebastian Siewior 			prim_cpsw->irq_enabled = true;
798af5c6df7SMugunthan V N 			cpsw_enable_irq(priv);
799a11fbba9SSebastian Siewior 		}
800510a1e72SMugunthan V N 	}
801df828598SMugunthan V N 
802df828598SMugunthan V N 	if (num_rx || num_tx)
803df828598SMugunthan V N 		cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n",
804df828598SMugunthan V N 			 num_rx, num_tx);
805df828598SMugunthan V N 
806df828598SMugunthan V N 	return num_rx;
807df828598SMugunthan V N }
808df828598SMugunthan V N 
809df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg)
810df828598SMugunthan V N {
811df828598SMugunthan V N 	unsigned long timeout = jiffies + HZ;
812df828598SMugunthan V N 
813df828598SMugunthan V N 	__raw_writel(1, reg);
814df828598SMugunthan V N 	do {
815df828598SMugunthan V N 		cpu_relax();
816df828598SMugunthan V N 	} while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
817df828598SMugunthan V N 
818df828598SMugunthan V N 	WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
819df828598SMugunthan V N }
820df828598SMugunthan V N 
821df828598SMugunthan V N #define mac_hi(mac)	(((mac)[0] << 0) | ((mac)[1] << 8) |	\
822df828598SMugunthan V N 			 ((mac)[2] << 16) | ((mac)[3] << 24))
823df828598SMugunthan V N #define mac_lo(mac)	(((mac)[4] << 0) | ((mac)[5] << 8))
824df828598SMugunthan V N 
825df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave,
826df828598SMugunthan V N 			       struct cpsw_priv *priv)
827df828598SMugunthan V N {
8289750a3adSRichard Cochran 	slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
8299750a3adSRichard Cochran 	slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
830df828598SMugunthan V N }
831df828598SMugunthan V N 
832df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave,
833df828598SMugunthan V N 			      struct cpsw_priv *priv, bool *link)
834df828598SMugunthan V N {
835df828598SMugunthan V N 	struct phy_device	*phy = slave->phy;
836df828598SMugunthan V N 	u32			mac_control = 0;
837df828598SMugunthan V N 	u32			slave_port;
838df828598SMugunthan V N 
839df828598SMugunthan V N 	if (!phy)
840df828598SMugunthan V N 		return;
841df828598SMugunthan V N 
842df828598SMugunthan V N 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
843df828598SMugunthan V N 
844df828598SMugunthan V N 	if (phy->link) {
845df828598SMugunthan V N 		mac_control = priv->data.mac_control;
846df828598SMugunthan V N 
847df828598SMugunthan V N 		/* enable forwarding */
848df828598SMugunthan V N 		cpsw_ale_control_set(priv->ale, slave_port,
849df828598SMugunthan V N 				     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
850df828598SMugunthan V N 
851df828598SMugunthan V N 		if (phy->speed == 1000)
852df828598SMugunthan V N 			mac_control |= BIT(7);	/* GIGABITEN	*/
853df828598SMugunthan V N 		if (phy->duplex)
854df828598SMugunthan V N 			mac_control |= BIT(0);	/* FULLDUPLEXEN	*/
855342b7b74SDaniel Mack 
856342b7b74SDaniel Mack 		/* set speed_in input in case RMII mode is used in 100Mbps */
857342b7b74SDaniel Mack 		if (phy->speed == 100)
858342b7b74SDaniel Mack 			mac_control |= BIT(15);
859a81d8762SMugunthan V N 		else if (phy->speed == 10)
860a81d8762SMugunthan V N 			mac_control |= BIT(18); /* In Band mode */
861342b7b74SDaniel Mack 
8621923d6e4SMugunthan V N 		if (priv->rx_pause)
8631923d6e4SMugunthan V N 			mac_control |= BIT(3);
8641923d6e4SMugunthan V N 
8651923d6e4SMugunthan V N 		if (priv->tx_pause)
8661923d6e4SMugunthan V N 			mac_control |= BIT(4);
8671923d6e4SMugunthan V N 
868df828598SMugunthan V N 		*link = true;
869df828598SMugunthan V N 	} else {
870df828598SMugunthan V N 		mac_control = 0;
871df828598SMugunthan V N 		/* disable forwarding */
872df828598SMugunthan V N 		cpsw_ale_control_set(priv->ale, slave_port,
873df828598SMugunthan V N 				     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
874df828598SMugunthan V N 	}
875df828598SMugunthan V N 
876df828598SMugunthan V N 	if (mac_control != slave->mac_control) {
877df828598SMugunthan V N 		phy_print_status(phy);
878df828598SMugunthan V N 		__raw_writel(mac_control, &slave->sliver->mac_control);
879df828598SMugunthan V N 	}
880df828598SMugunthan V N 
881df828598SMugunthan V N 	slave->mac_control = mac_control;
882df828598SMugunthan V N }
883df828598SMugunthan V N 
884df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev)
885df828598SMugunthan V N {
886df828598SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
887df828598SMugunthan V N 	bool			link = false;
888df828598SMugunthan V N 
889df828598SMugunthan V N 	for_each_slave(priv, _cpsw_adjust_link, priv, &link);
890df828598SMugunthan V N 
891df828598SMugunthan V N 	if (link) {
892df828598SMugunthan V N 		netif_carrier_on(ndev);
893df828598SMugunthan V N 		if (netif_running(ndev))
894df828598SMugunthan V N 			netif_wake_queue(ndev);
895df828598SMugunthan V N 	} else {
896df828598SMugunthan V N 		netif_carrier_off(ndev);
897df828598SMugunthan V N 		netif_stop_queue(ndev);
898df828598SMugunthan V N 	}
899df828598SMugunthan V N }
900df828598SMugunthan V N 
901ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev,
902ff5b8ef2SMugunthan V N 				struct ethtool_coalesce *coal)
903ff5b8ef2SMugunthan V N {
904ff5b8ef2SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
905ff5b8ef2SMugunthan V N 
906ff5b8ef2SMugunthan V N 	coal->rx_coalesce_usecs = priv->coal_intvl;
907ff5b8ef2SMugunthan V N 	return 0;
908ff5b8ef2SMugunthan V N }
909ff5b8ef2SMugunthan V N 
910ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev,
911ff5b8ef2SMugunthan V N 				struct ethtool_coalesce *coal)
912ff5b8ef2SMugunthan V N {
913ff5b8ef2SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
914ff5b8ef2SMugunthan V N 	u32 int_ctrl;
915ff5b8ef2SMugunthan V N 	u32 num_interrupts = 0;
916ff5b8ef2SMugunthan V N 	u32 prescale = 0;
917ff5b8ef2SMugunthan V N 	u32 addnl_dvdr = 1;
918ff5b8ef2SMugunthan V N 	u32 coal_intvl = 0;
919ff5b8ef2SMugunthan V N 
920ff5b8ef2SMugunthan V N 	coal_intvl = coal->rx_coalesce_usecs;
921ff5b8ef2SMugunthan V N 
922ff5b8ef2SMugunthan V N 	int_ctrl =  readl(&priv->wr_regs->int_control);
923ff5b8ef2SMugunthan V N 	prescale = priv->bus_freq_mhz * 4;
924ff5b8ef2SMugunthan V N 
925a84bc2a9SMugunthan V N 	if (!coal->rx_coalesce_usecs) {
926a84bc2a9SMugunthan V N 		int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
927a84bc2a9SMugunthan V N 		goto update_return;
928a84bc2a9SMugunthan V N 	}
929a84bc2a9SMugunthan V N 
930ff5b8ef2SMugunthan V N 	if (coal_intvl < CPSW_CMINTMIN_INTVL)
931ff5b8ef2SMugunthan V N 		coal_intvl = CPSW_CMINTMIN_INTVL;
932ff5b8ef2SMugunthan V N 
933ff5b8ef2SMugunthan V N 	if (coal_intvl > CPSW_CMINTMAX_INTVL) {
934ff5b8ef2SMugunthan V N 		/* Interrupt pacer works with 4us Pulse, we can
935ff5b8ef2SMugunthan V N 		 * throttle further by dilating the 4us pulse.
936ff5b8ef2SMugunthan V N 		 */
937ff5b8ef2SMugunthan V N 		addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
938ff5b8ef2SMugunthan V N 
939ff5b8ef2SMugunthan V N 		if (addnl_dvdr > 1) {
940ff5b8ef2SMugunthan V N 			prescale *= addnl_dvdr;
941ff5b8ef2SMugunthan V N 			if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
942ff5b8ef2SMugunthan V N 				coal_intvl = (CPSW_CMINTMAX_INTVL
943ff5b8ef2SMugunthan V N 						* addnl_dvdr);
944ff5b8ef2SMugunthan V N 		} else {
945ff5b8ef2SMugunthan V N 			addnl_dvdr = 1;
946ff5b8ef2SMugunthan V N 			coal_intvl = CPSW_CMINTMAX_INTVL;
947ff5b8ef2SMugunthan V N 		}
948ff5b8ef2SMugunthan V N 	}
949ff5b8ef2SMugunthan V N 
950ff5b8ef2SMugunthan V N 	num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
951ff5b8ef2SMugunthan V N 	writel(num_interrupts, &priv->wr_regs->rx_imax);
952ff5b8ef2SMugunthan V N 	writel(num_interrupts, &priv->wr_regs->tx_imax);
953ff5b8ef2SMugunthan V N 
954ff5b8ef2SMugunthan V N 	int_ctrl |= CPSW_INTPACEEN;
955ff5b8ef2SMugunthan V N 	int_ctrl &= (~CPSW_INTPRESCALE_MASK);
956ff5b8ef2SMugunthan V N 	int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
957a84bc2a9SMugunthan V N 
958a84bc2a9SMugunthan V N update_return:
959ff5b8ef2SMugunthan V N 	writel(int_ctrl, &priv->wr_regs->int_control);
960ff5b8ef2SMugunthan V N 
961ff5b8ef2SMugunthan V N 	cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
962ff5b8ef2SMugunthan V N 	if (priv->data.dual_emac) {
963ff5b8ef2SMugunthan V N 		int i;
964ff5b8ef2SMugunthan V N 
965ff5b8ef2SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
966ff5b8ef2SMugunthan V N 			priv = netdev_priv(priv->slaves[i].ndev);
967ff5b8ef2SMugunthan V N 			priv->coal_intvl = coal_intvl;
968ff5b8ef2SMugunthan V N 		}
969ff5b8ef2SMugunthan V N 	} else {
970ff5b8ef2SMugunthan V N 		priv->coal_intvl = coal_intvl;
971ff5b8ef2SMugunthan V N 	}
972ff5b8ef2SMugunthan V N 
973ff5b8ef2SMugunthan V N 	return 0;
974ff5b8ef2SMugunthan V N }
975ff5b8ef2SMugunthan V N 
976d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset)
977d9718546SMugunthan V N {
978d9718546SMugunthan V N 	switch (sset) {
979d9718546SMugunthan V N 	case ETH_SS_STATS:
980d9718546SMugunthan V N 		return CPSW_STATS_LEN;
981d9718546SMugunthan V N 	default:
982d9718546SMugunthan V N 		return -EOPNOTSUPP;
983d9718546SMugunthan V N 	}
984d9718546SMugunthan V N }
985d9718546SMugunthan V N 
986d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
987d9718546SMugunthan V N {
988d9718546SMugunthan V N 	u8 *p = data;
989d9718546SMugunthan V N 	int i;
990d9718546SMugunthan V N 
991d9718546SMugunthan V N 	switch (stringset) {
992d9718546SMugunthan V N 	case ETH_SS_STATS:
993d9718546SMugunthan V N 		for (i = 0; i < CPSW_STATS_LEN; i++) {
994d9718546SMugunthan V N 			memcpy(p, cpsw_gstrings_stats[i].stat_string,
995d9718546SMugunthan V N 			       ETH_GSTRING_LEN);
996d9718546SMugunthan V N 			p += ETH_GSTRING_LEN;
997d9718546SMugunthan V N 		}
998d9718546SMugunthan V N 		break;
999d9718546SMugunthan V N 	}
1000d9718546SMugunthan V N }
1001d9718546SMugunthan V N 
1002d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev,
1003d9718546SMugunthan V N 				    struct ethtool_stats *stats, u64 *data)
1004d9718546SMugunthan V N {
1005d9718546SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1006d9718546SMugunthan V N 	struct cpdma_chan_stats rx_stats;
1007d9718546SMugunthan V N 	struct cpdma_chan_stats tx_stats;
1008d9718546SMugunthan V N 	u32 val;
1009d9718546SMugunthan V N 	u8 *p;
1010d9718546SMugunthan V N 	int i;
1011d9718546SMugunthan V N 
1012d9718546SMugunthan V N 	/* Collect Davinci CPDMA stats for Rx and Tx Channel */
1013d9718546SMugunthan V N 	cpdma_chan_get_stats(priv->rxch, &rx_stats);
1014d9718546SMugunthan V N 	cpdma_chan_get_stats(priv->txch, &tx_stats);
1015d9718546SMugunthan V N 
1016d9718546SMugunthan V N 	for (i = 0; i < CPSW_STATS_LEN; i++) {
1017d9718546SMugunthan V N 		switch (cpsw_gstrings_stats[i].type) {
1018d9718546SMugunthan V N 		case CPSW_STATS:
1019d9718546SMugunthan V N 			val = readl(priv->hw_stats +
1020d9718546SMugunthan V N 				    cpsw_gstrings_stats[i].stat_offset);
1021d9718546SMugunthan V N 			data[i] = val;
1022d9718546SMugunthan V N 			break;
1023d9718546SMugunthan V N 
1024d9718546SMugunthan V N 		case CPDMA_RX_STATS:
1025d9718546SMugunthan V N 			p = (u8 *)&rx_stats +
1026d9718546SMugunthan V N 				cpsw_gstrings_stats[i].stat_offset;
1027d9718546SMugunthan V N 			data[i] = *(u32 *)p;
1028d9718546SMugunthan V N 			break;
1029d9718546SMugunthan V N 
1030d9718546SMugunthan V N 		case CPDMA_TX_STATS:
1031d9718546SMugunthan V N 			p = (u8 *)&tx_stats +
1032d9718546SMugunthan V N 				cpsw_gstrings_stats[i].stat_offset;
1033d9718546SMugunthan V N 			data[i] = *(u32 *)p;
1034d9718546SMugunthan V N 			break;
1035d9718546SMugunthan V N 		}
1036d9718546SMugunthan V N 	}
1037d9718546SMugunthan V N }
1038d9718546SMugunthan V N 
1039d9ba8f9eSMugunthan V N static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
1040d9ba8f9eSMugunthan V N {
1041d9ba8f9eSMugunthan V N 	u32 i;
1042d9ba8f9eSMugunthan V N 	u32 usage_count = 0;
1043d9ba8f9eSMugunthan V N 
1044d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac)
1045d9ba8f9eSMugunthan V N 		return 0;
1046d9ba8f9eSMugunthan V N 
1047d9ba8f9eSMugunthan V N 	for (i = 0; i < priv->data.slaves; i++)
1048d9ba8f9eSMugunthan V N 		if (priv->slaves[i].open_stat)
1049d9ba8f9eSMugunthan V N 			usage_count++;
1050d9ba8f9eSMugunthan V N 
1051d9ba8f9eSMugunthan V N 	return usage_count;
1052d9ba8f9eSMugunthan V N }
1053d9ba8f9eSMugunthan V N 
1054d9ba8f9eSMugunthan V N static inline int cpsw_tx_packet_submit(struct net_device *ndev,
1055d9ba8f9eSMugunthan V N 			struct cpsw_priv *priv, struct sk_buff *skb)
1056d9ba8f9eSMugunthan V N {
1057d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac)
1058d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1059aef614e1SSebastian Siewior 				  skb->len, 0);
1060d9ba8f9eSMugunthan V N 
1061d9ba8f9eSMugunthan V N 	if (ndev == cpsw_get_slave_ndev(priv, 0))
1062d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1063aef614e1SSebastian Siewior 				  skb->len, 1);
1064d9ba8f9eSMugunthan V N 	else
1065d9ba8f9eSMugunthan V N 		return cpdma_chan_submit(priv->txch, skb, skb->data,
1066aef614e1SSebastian Siewior 				  skb->len, 2);
1067d9ba8f9eSMugunthan V N }
1068d9ba8f9eSMugunthan V N 
1069d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries(
1070d9ba8f9eSMugunthan V N 		struct cpsw_priv *priv, struct cpsw_slave *slave,
1071d9ba8f9eSMugunthan V N 		u32 slave_port)
1072d9ba8f9eSMugunthan V N {
1073d9ba8f9eSMugunthan V N 	u32 port_mask = 1 << slave_port | 1 << priv->host_port;
1074d9ba8f9eSMugunthan V N 
1075d9ba8f9eSMugunthan V N 	if (priv->version == CPSW_VERSION_1)
1076d9ba8f9eSMugunthan V N 		slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1077d9ba8f9eSMugunthan V N 	else
1078d9ba8f9eSMugunthan V N 		slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
1079d9ba8f9eSMugunthan V N 	cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
1080d9ba8f9eSMugunthan V N 			  port_mask, port_mask, 0);
1081d9ba8f9eSMugunthan V N 	cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1082d9ba8f9eSMugunthan V N 			   port_mask, ALE_VLAN, slave->port_vlan, 0);
1083d9ba8f9eSMugunthan V N 	cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1084d9ba8f9eSMugunthan V N 		priv->host_port, ALE_VLAN, slave->port_vlan);
1085d9ba8f9eSMugunthan V N }
1086d9ba8f9eSMugunthan V N 
10871e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave)
1088df828598SMugunthan V N {
1089df828598SMugunthan V N 	char name[32];
10901e7a2e21SDaniel Mack 
10911e7a2e21SDaniel Mack 	snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
10921e7a2e21SDaniel Mack 	soft_reset(name, &slave->sliver->soft_reset);
10931e7a2e21SDaniel Mack }
10941e7a2e21SDaniel Mack 
10951e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
10961e7a2e21SDaniel Mack {
1097df828598SMugunthan V N 	u32 slave_port;
1098df828598SMugunthan V N 
10991e7a2e21SDaniel Mack 	soft_reset_slave(slave);
1100df828598SMugunthan V N 
1101df828598SMugunthan V N 	/* setup priority mapping */
1102df828598SMugunthan V N 	__raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
11039750a3adSRichard Cochran 
11049750a3adSRichard Cochran 	switch (priv->version) {
11059750a3adSRichard Cochran 	case CPSW_VERSION_1:
11069750a3adSRichard Cochran 		slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
11079750a3adSRichard Cochran 		break;
11089750a3adSRichard Cochran 	case CPSW_VERSION_2:
1109c193f365SMugunthan V N 	case CPSW_VERSION_3:
1110926489beSMugunthan V N 	case CPSW_VERSION_4:
11119750a3adSRichard Cochran 		slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
11129750a3adSRichard Cochran 		break;
11139750a3adSRichard Cochran 	}
1114df828598SMugunthan V N 
1115df828598SMugunthan V N 	/* setup max packet size, and mac address */
1116df828598SMugunthan V N 	__raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
1117df828598SMugunthan V N 	cpsw_set_slave_mac(slave, priv);
1118df828598SMugunthan V N 
1119df828598SMugunthan V N 	slave->mac_control = 0;	/* no link yet */
1120df828598SMugunthan V N 
1121df828598SMugunthan V N 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1122df828598SMugunthan V N 
1123d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1124d9ba8f9eSMugunthan V N 		cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1125d9ba8f9eSMugunthan V N 	else
1126df828598SMugunthan V N 		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1127e11b220fSMugunthan V N 				   1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1128df828598SMugunthan V N 
1129df828598SMugunthan V N 	slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1130f9a8f83bSFlorian Fainelli 				 &cpsw_adjust_link, slave->data->phy_if);
1131df828598SMugunthan V N 	if (IS_ERR(slave->phy)) {
1132df828598SMugunthan V N 		dev_err(priv->dev, "phy %s not found on slave %d\n",
1133df828598SMugunthan V N 			slave->data->phy_id, slave->slave_num);
1134df828598SMugunthan V N 		slave->phy = NULL;
1135df828598SMugunthan V N 	} else {
1136df828598SMugunthan V N 		dev_info(priv->dev, "phy found : id is : 0x%x\n",
1137df828598SMugunthan V N 			 slave->phy->phy_id);
1138df828598SMugunthan V N 		phy_start(slave->phy);
1139388367a5SMugunthan V N 
1140388367a5SMugunthan V N 		/* Configure GMII_SEL register */
1141388367a5SMugunthan V N 		cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface,
1142388367a5SMugunthan V N 			     slave->slave_num);
1143df828598SMugunthan V N 	}
1144df828598SMugunthan V N }
1145df828598SMugunthan V N 
11463b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
11473b72c2feSMugunthan V N {
11483b72c2feSMugunthan V N 	const int vlan = priv->data.default_vlan;
11493b72c2feSMugunthan V N 	const int port = priv->host_port;
11503b72c2feSMugunthan V N 	u32 reg;
11513b72c2feSMugunthan V N 	int i;
11523b72c2feSMugunthan V N 
11533b72c2feSMugunthan V N 	reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
11543b72c2feSMugunthan V N 	       CPSW2_PORT_VLAN;
11553b72c2feSMugunthan V N 
11563b72c2feSMugunthan V N 	writel(vlan, &priv->host_port_regs->port_vlan);
11573b72c2feSMugunthan V N 
11580237c110SDaniel Mack 	for (i = 0; i < priv->data.slaves; i++)
11593b72c2feSMugunthan V N 		slave_write(priv->slaves + i, vlan, reg);
11603b72c2feSMugunthan V N 
11613b72c2feSMugunthan V N 	cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port,
11623b72c2feSMugunthan V N 			  ALE_ALL_PORTS << port, ALE_ALL_PORTS << port,
11633b72c2feSMugunthan V N 			  (ALE_PORT_1 | ALE_PORT_2) << port);
11643b72c2feSMugunthan V N }
11653b72c2feSMugunthan V N 
1166df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv)
1167df828598SMugunthan V N {
11683b72c2feSMugunthan V N 	u32 control_reg;
1169d9ba8f9eSMugunthan V N 	u32 fifo_mode;
11703b72c2feSMugunthan V N 
1171df828598SMugunthan V N 	/* soft reset the controller and initialize ale */
1172df828598SMugunthan V N 	soft_reset("cpsw", &priv->regs->soft_reset);
1173df828598SMugunthan V N 	cpsw_ale_start(priv->ale);
1174df828598SMugunthan V N 
1175df828598SMugunthan V N 	/* switch to vlan unaware mode */
11763b72c2feSMugunthan V N 	cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE,
11773b72c2feSMugunthan V N 			     CPSW_ALE_VLAN_AWARE);
11783b72c2feSMugunthan V N 	control_reg = readl(&priv->regs->control);
11793b72c2feSMugunthan V N 	control_reg |= CPSW_VLAN_AWARE;
11803b72c2feSMugunthan V N 	writel(control_reg, &priv->regs->control);
1181d9ba8f9eSMugunthan V N 	fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1182d9ba8f9eSMugunthan V N 		     CPSW_FIFO_NORMAL_MODE;
1183d9ba8f9eSMugunthan V N 	writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
1184df828598SMugunthan V N 
1185df828598SMugunthan V N 	/* setup host port priority mapping */
1186df828598SMugunthan V N 	__raw_writel(CPDMA_TX_PRIORITY_MAP,
1187df828598SMugunthan V N 		     &priv->host_port_regs->cpdma_tx_pri_map);
1188df828598SMugunthan V N 	__raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
1189df828598SMugunthan V N 
1190df828598SMugunthan V N 	cpsw_ale_control_set(priv->ale, priv->host_port,
1191df828598SMugunthan V N 			     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1192df828598SMugunthan V N 
1193d9ba8f9eSMugunthan V N 	if (!priv->data.dual_emac) {
1194d9ba8f9eSMugunthan V N 		cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port,
1195d9ba8f9eSMugunthan V N 				   0, 0);
1196df828598SMugunthan V N 		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1197e11b220fSMugunthan V N 				   1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2);
1198df828598SMugunthan V N 	}
1199d9ba8f9eSMugunthan V N }
1200df828598SMugunthan V N 
1201aacebbf8SSebastian Siewior static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
1202aacebbf8SSebastian Siewior {
12033995d265SSchuyler Patton 	u32 slave_port;
12043995d265SSchuyler Patton 
12053995d265SSchuyler Patton 	slave_port = cpsw_get_slave_port(priv, slave->slave_num);
12063995d265SSchuyler Patton 
1207aacebbf8SSebastian Siewior 	if (!slave->phy)
1208aacebbf8SSebastian Siewior 		return;
1209aacebbf8SSebastian Siewior 	phy_stop(slave->phy);
1210aacebbf8SSebastian Siewior 	phy_disconnect(slave->phy);
1211aacebbf8SSebastian Siewior 	slave->phy = NULL;
12123995d265SSchuyler Patton 	cpsw_ale_control_set(priv->ale, slave_port,
12133995d265SSchuyler Patton 			     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1214aacebbf8SSebastian Siewior }
1215aacebbf8SSebastian Siewior 
1216df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev)
1217df828598SMugunthan V N {
1218df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1219a11fbba9SSebastian Siewior 	struct cpsw_priv *prim_cpsw;
1220df828598SMugunthan V N 	int i, ret;
1221df828598SMugunthan V N 	u32 reg;
1222df828598SMugunthan V N 
1223d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv))
1224df828598SMugunthan V N 		cpsw_intr_disable(priv);
1225df828598SMugunthan V N 	netif_carrier_off(ndev);
1226df828598SMugunthan V N 
1227f150bd7fSMugunthan V N 	pm_runtime_get_sync(&priv->pdev->dev);
1228df828598SMugunthan V N 
1229549985eeSRichard Cochran 	reg = priv->version;
1230df828598SMugunthan V N 
1231df828598SMugunthan V N 	dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1232df828598SMugunthan V N 		 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1233df828598SMugunthan V N 		 CPSW_RTL_VERSION(reg));
1234df828598SMugunthan V N 
1235df828598SMugunthan V N 	/* initialize host and slave ports */
1236d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv))
1237df828598SMugunthan V N 		cpsw_init_host_port(priv);
1238df828598SMugunthan V N 	for_each_slave(priv, cpsw_slave_open, priv);
1239df828598SMugunthan V N 
12403b72c2feSMugunthan V N 	/* Add default VLAN */
1241e6afea0bSMugunthan V N 	if (!priv->data.dual_emac)
12423b72c2feSMugunthan V N 		cpsw_add_default_vlan(priv);
1243e6afea0bSMugunthan V N 	else
1244e6afea0bSMugunthan V N 		cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan,
1245e6afea0bSMugunthan V N 				  ALE_ALL_PORTS << priv->host_port,
1246e6afea0bSMugunthan V N 				  ALE_ALL_PORTS << priv->host_port, 0, 0);
12473b72c2feSMugunthan V N 
1248d9ba8f9eSMugunthan V N 	if (!cpsw_common_res_usage_state(priv)) {
1249df828598SMugunthan V N 		/* setup tx dma to fixed prio and zero offset */
1250df828598SMugunthan V N 		cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
1251df828598SMugunthan V N 		cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
1252df828598SMugunthan V N 
1253d9ba8f9eSMugunthan V N 		/* disable priority elevation */
1254df828598SMugunthan V N 		__raw_writel(0, &priv->regs->ptype);
1255df828598SMugunthan V N 
1256d9ba8f9eSMugunthan V N 		/* enable statistics collection only on all ports */
1257df828598SMugunthan V N 		__raw_writel(0x7, &priv->regs->stat_port_en);
1258df828598SMugunthan V N 
12591923d6e4SMugunthan V N 		/* Enable internal fifo flow control */
12601923d6e4SMugunthan V N 		writel(0x7, &priv->regs->flow_control);
12611923d6e4SMugunthan V N 
1262df828598SMugunthan V N 		if (WARN_ON(!priv->data.rx_descs))
1263df828598SMugunthan V N 			priv->data.rx_descs = 128;
1264df828598SMugunthan V N 
1265df828598SMugunthan V N 		for (i = 0; i < priv->data.rx_descs; i++) {
1266df828598SMugunthan V N 			struct sk_buff *skb;
1267df828598SMugunthan V N 
1268df828598SMugunthan V N 			ret = -ENOMEM;
1269aacebbf8SSebastian Siewior 			skb = __netdev_alloc_skb_ip_align(priv->ndev,
1270aacebbf8SSebastian Siewior 					priv->rx_packet_max, GFP_KERNEL);
1271df828598SMugunthan V N 			if (!skb)
1272aacebbf8SSebastian Siewior 				goto err_cleanup;
1273df828598SMugunthan V N 			ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
1274aef614e1SSebastian Siewior 					skb_tailroom(skb), 0);
1275aacebbf8SSebastian Siewior 			if (ret < 0) {
1276aacebbf8SSebastian Siewior 				kfree_skb(skb);
1277aacebbf8SSebastian Siewior 				goto err_cleanup;
1278aacebbf8SSebastian Siewior 			}
1279df828598SMugunthan V N 		}
1280d9ba8f9eSMugunthan V N 		/* continue even if we didn't manage to submit all
1281d9ba8f9eSMugunthan V N 		 * receive descs
1282d9ba8f9eSMugunthan V N 		 */
1283df828598SMugunthan V N 		cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
1284f280e89aSMugunthan V N 
1285f280e89aSMugunthan V N 		if (cpts_register(&priv->pdev->dev, priv->cpts,
1286f280e89aSMugunthan V N 				  priv->data.cpts_clock_mult,
1287f280e89aSMugunthan V N 				  priv->data.cpts_clock_shift))
1288f280e89aSMugunthan V N 			dev_err(priv->dev, "error registering cpts device\n");
1289f280e89aSMugunthan V N 
1290d9ba8f9eSMugunthan V N 	}
1291df828598SMugunthan V N 
1292ff5b8ef2SMugunthan V N 	/* Enable Interrupt pacing if configured */
1293ff5b8ef2SMugunthan V N 	if (priv->coal_intvl != 0) {
1294ff5b8ef2SMugunthan V N 		struct ethtool_coalesce coal;
1295ff5b8ef2SMugunthan V N 
1296ff5b8ef2SMugunthan V N 		coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1297ff5b8ef2SMugunthan V N 		cpsw_set_coalesce(ndev, &coal);
1298ff5b8ef2SMugunthan V N 	}
1299ff5b8ef2SMugunthan V N 
1300f63a975eSMugunthan V N 	napi_enable(&priv->napi);
1301f63a975eSMugunthan V N 	cpdma_ctlr_start(priv->dma);
1302f63a975eSMugunthan V N 	cpsw_intr_enable(priv);
1303f63a975eSMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1304f63a975eSMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1305f63a975eSMugunthan V N 
1306a11fbba9SSebastian Siewior 	prim_cpsw = cpsw_get_slave_priv(priv, 0);
1307a11fbba9SSebastian Siewior 	if (prim_cpsw->irq_enabled == false) {
1308a11fbba9SSebastian Siewior 		if ((priv == prim_cpsw) || !netif_running(prim_cpsw->ndev)) {
1309a11fbba9SSebastian Siewior 			prim_cpsw->irq_enabled = true;
1310a11fbba9SSebastian Siewior 			cpsw_enable_irq(prim_cpsw);
1311a11fbba9SSebastian Siewior 		}
1312a11fbba9SSebastian Siewior 	}
1313a11fbba9SSebastian Siewior 
1314d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1315d9ba8f9eSMugunthan V N 		priv->slaves[priv->emac_port].open_stat = true;
1316df828598SMugunthan V N 	return 0;
1317df828598SMugunthan V N 
1318aacebbf8SSebastian Siewior err_cleanup:
1319aacebbf8SSebastian Siewior 	cpdma_ctlr_stop(priv->dma);
1320aacebbf8SSebastian Siewior 	for_each_slave(priv, cpsw_slave_stop, priv);
1321aacebbf8SSebastian Siewior 	pm_runtime_put_sync(&priv->pdev->dev);
1322aacebbf8SSebastian Siewior 	netif_carrier_off(priv->ndev);
1323aacebbf8SSebastian Siewior 	return ret;
1324df828598SMugunthan V N }
1325df828598SMugunthan V N 
1326df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev)
1327df828598SMugunthan V N {
1328df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1329df828598SMugunthan V N 
1330df828598SMugunthan V N 	cpsw_info(priv, ifdown, "shutting down cpsw device\n");
1331df828598SMugunthan V N 	netif_stop_queue(priv->ndev);
1332df828598SMugunthan V N 	napi_disable(&priv->napi);
1333df828598SMugunthan V N 	netif_carrier_off(priv->ndev);
1334d9ba8f9eSMugunthan V N 
1335d9ba8f9eSMugunthan V N 	if (cpsw_common_res_usage_state(priv) <= 1) {
1336f280e89aSMugunthan V N 		cpts_unregister(priv->cpts);
133771380f9bSMugunthan V N 		cpsw_intr_disable(priv);
133871380f9bSMugunthan V N 		cpdma_ctlr_int_ctrl(priv->dma, false);
133971380f9bSMugunthan V N 		cpdma_ctlr_stop(priv->dma);
1340df828598SMugunthan V N 		cpsw_ale_stop(priv->ale);
1341d9ba8f9eSMugunthan V N 	}
1342df828598SMugunthan V N 	for_each_slave(priv, cpsw_slave_stop, priv);
1343f150bd7fSMugunthan V N 	pm_runtime_put_sync(&priv->pdev->dev);
1344d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1345d9ba8f9eSMugunthan V N 		priv->slaves[priv->emac_port].open_stat = false;
1346df828598SMugunthan V N 	return 0;
1347df828598SMugunthan V N }
1348df828598SMugunthan V N 
1349df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1350df828598SMugunthan V N 				       struct net_device *ndev)
1351df828598SMugunthan V N {
1352df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1353df828598SMugunthan V N 	int ret;
1354df828598SMugunthan V N 
1355df828598SMugunthan V N 	ndev->trans_start = jiffies;
1356df828598SMugunthan V N 
1357df828598SMugunthan V N 	if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1358df828598SMugunthan V N 		cpsw_err(priv, tx_err, "packet pad failed\n");
13598dc43ddcSTobias Klauser 		ndev->stats.tx_dropped++;
1360df828598SMugunthan V N 		return NETDEV_TX_OK;
1361df828598SMugunthan V N 	}
1362df828598SMugunthan V N 
13639232b16dSMugunthan V N 	if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
13649232b16dSMugunthan V N 				priv->cpts->tx_enable)
13652e5b38abSRichard Cochran 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
13662e5b38abSRichard Cochran 
13672e5b38abSRichard Cochran 	skb_tx_timestamp(skb);
13682e5b38abSRichard Cochran 
1369d9ba8f9eSMugunthan V N 	ret = cpsw_tx_packet_submit(ndev, priv, skb);
1370df828598SMugunthan V N 	if (unlikely(ret != 0)) {
1371df828598SMugunthan V N 		cpsw_err(priv, tx_err, "desc submit failed\n");
1372df828598SMugunthan V N 		goto fail;
1373df828598SMugunthan V N 	}
1374df828598SMugunthan V N 
1375fae50823SMugunthan V N 	/* If there is no more tx desc left free then we need to
1376fae50823SMugunthan V N 	 * tell the kernel to stop sending us tx frames.
1377fae50823SMugunthan V N 	 */
1378d35162f8SDaniel Mack 	if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
1379fae50823SMugunthan V N 		netif_stop_queue(ndev);
1380fae50823SMugunthan V N 
1381df828598SMugunthan V N 	return NETDEV_TX_OK;
1382df828598SMugunthan V N fail:
13838dc43ddcSTobias Klauser 	ndev->stats.tx_dropped++;
1384df828598SMugunthan V N 	netif_stop_queue(ndev);
1385df828598SMugunthan V N 	return NETDEV_TX_BUSY;
1386df828598SMugunthan V N }
1387df828598SMugunthan V N 
13882e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
13892e5b38abSRichard Cochran 
13902e5b38abSRichard Cochran static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
13912e5b38abSRichard Cochran {
1392e86ac13bSMugunthan V N 	struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
13932e5b38abSRichard Cochran 	u32 ts_en, seq_id;
13942e5b38abSRichard Cochran 
13959232b16dSMugunthan V N 	if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
13962e5b38abSRichard Cochran 		slave_write(slave, 0, CPSW1_TS_CTL);
13972e5b38abSRichard Cochran 		return;
13982e5b38abSRichard Cochran 	}
13992e5b38abSRichard Cochran 
14002e5b38abSRichard Cochran 	seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
14012e5b38abSRichard Cochran 	ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
14022e5b38abSRichard Cochran 
14039232b16dSMugunthan V N 	if (priv->cpts->tx_enable)
14042e5b38abSRichard Cochran 		ts_en |= CPSW_V1_TS_TX_EN;
14052e5b38abSRichard Cochran 
14069232b16dSMugunthan V N 	if (priv->cpts->rx_enable)
14072e5b38abSRichard Cochran 		ts_en |= CPSW_V1_TS_RX_EN;
14082e5b38abSRichard Cochran 
14092e5b38abSRichard Cochran 	slave_write(slave, ts_en, CPSW1_TS_CTL);
14102e5b38abSRichard Cochran 	slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
14112e5b38abSRichard Cochran }
14122e5b38abSRichard Cochran 
14132e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
14142e5b38abSRichard Cochran {
1415d9ba8f9eSMugunthan V N 	struct cpsw_slave *slave;
14162e5b38abSRichard Cochran 	u32 ctrl, mtype;
14172e5b38abSRichard Cochran 
1418d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac)
1419d9ba8f9eSMugunthan V N 		slave = &priv->slaves[priv->emac_port];
1420d9ba8f9eSMugunthan V N 	else
1421e86ac13bSMugunthan V N 		slave = &priv->slaves[priv->data.active_slave];
1422d9ba8f9eSMugunthan V N 
14232e5b38abSRichard Cochran 	ctrl = slave_read(slave, CPSW2_CONTROL);
142409c55372SGeorge Cherian 	switch (priv->version) {
142509c55372SGeorge Cherian 	case CPSW_VERSION_2:
142609c55372SGeorge Cherian 		ctrl &= ~CTRL_V2_ALL_TS_MASK;
14272e5b38abSRichard Cochran 
14289232b16dSMugunthan V N 		if (priv->cpts->tx_enable)
142909c55372SGeorge Cherian 			ctrl |= CTRL_V2_TX_TS_BITS;
14302e5b38abSRichard Cochran 
14319232b16dSMugunthan V N 		if (priv->cpts->rx_enable)
143209c55372SGeorge Cherian 			ctrl |= CTRL_V2_RX_TS_BITS;
143309c55372SGeorge Cherian 	break;
143409c55372SGeorge Cherian 	case CPSW_VERSION_3:
143509c55372SGeorge Cherian 	default:
143609c55372SGeorge Cherian 		ctrl &= ~CTRL_V3_ALL_TS_MASK;
143709c55372SGeorge Cherian 
143809c55372SGeorge Cherian 		if (priv->cpts->tx_enable)
143909c55372SGeorge Cherian 			ctrl |= CTRL_V3_TX_TS_BITS;
144009c55372SGeorge Cherian 
144109c55372SGeorge Cherian 		if (priv->cpts->rx_enable)
144209c55372SGeorge Cherian 			ctrl |= CTRL_V3_RX_TS_BITS;
144309c55372SGeorge Cherian 	break;
144409c55372SGeorge Cherian 	}
14452e5b38abSRichard Cochran 
14462e5b38abSRichard Cochran 	mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
14472e5b38abSRichard Cochran 
14482e5b38abSRichard Cochran 	slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
14492e5b38abSRichard Cochran 	slave_write(slave, ctrl, CPSW2_CONTROL);
14502e5b38abSRichard Cochran 	__raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
14512e5b38abSRichard Cochran }
14522e5b38abSRichard Cochran 
1453a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
14542e5b38abSRichard Cochran {
14553177bf6fSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(dev);
14569232b16dSMugunthan V N 	struct cpts *cpts = priv->cpts;
14572e5b38abSRichard Cochran 	struct hwtstamp_config cfg;
14582e5b38abSRichard Cochran 
14592ee91e54SBen Hutchings 	if (priv->version != CPSW_VERSION_1 &&
1460f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_2 &&
1461f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_3)
14622ee91e54SBen Hutchings 		return -EOPNOTSUPP;
14632ee91e54SBen Hutchings 
14642e5b38abSRichard Cochran 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
14652e5b38abSRichard Cochran 		return -EFAULT;
14662e5b38abSRichard Cochran 
14672e5b38abSRichard Cochran 	/* reserved for future extensions */
14682e5b38abSRichard Cochran 	if (cfg.flags)
14692e5b38abSRichard Cochran 		return -EINVAL;
14702e5b38abSRichard Cochran 
14712ee91e54SBen Hutchings 	if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
14722e5b38abSRichard Cochran 		return -ERANGE;
14732e5b38abSRichard Cochran 
14742e5b38abSRichard Cochran 	switch (cfg.rx_filter) {
14752e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_NONE:
14762e5b38abSRichard Cochran 		cpts->rx_enable = 0;
14772e5b38abSRichard Cochran 		break;
14782e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_ALL:
14792e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14802e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14812e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14822e5b38abSRichard Cochran 		return -ERANGE;
14832e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14842e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14852e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14862e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14872e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14882e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14892e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
14902e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
14912e5b38abSRichard Cochran 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14922e5b38abSRichard Cochran 		cpts->rx_enable = 1;
14932e5b38abSRichard Cochran 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14942e5b38abSRichard Cochran 		break;
14952e5b38abSRichard Cochran 	default:
14962e5b38abSRichard Cochran 		return -ERANGE;
14972e5b38abSRichard Cochran 	}
14982e5b38abSRichard Cochran 
14992ee91e54SBen Hutchings 	cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;
15002ee91e54SBen Hutchings 
15012e5b38abSRichard Cochran 	switch (priv->version) {
15022e5b38abSRichard Cochran 	case CPSW_VERSION_1:
15032e5b38abSRichard Cochran 		cpsw_hwtstamp_v1(priv);
15042e5b38abSRichard Cochran 		break;
15052e5b38abSRichard Cochran 	case CPSW_VERSION_2:
1506f7d403cbSGeorge Cherian 	case CPSW_VERSION_3:
15072e5b38abSRichard Cochran 		cpsw_hwtstamp_v2(priv);
15082e5b38abSRichard Cochran 		break;
15092e5b38abSRichard Cochran 	default:
15102ee91e54SBen Hutchings 		WARN_ON(1);
15112e5b38abSRichard Cochran 	}
15122e5b38abSRichard Cochran 
15132e5b38abSRichard Cochran 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
15142e5b38abSRichard Cochran }
15152e5b38abSRichard Cochran 
1516a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1517a5b4145bSBen Hutchings {
1518a5b4145bSBen Hutchings 	struct cpsw_priv *priv = netdev_priv(dev);
1519a5b4145bSBen Hutchings 	struct cpts *cpts = priv->cpts;
1520a5b4145bSBen Hutchings 	struct hwtstamp_config cfg;
1521a5b4145bSBen Hutchings 
1522a5b4145bSBen Hutchings 	if (priv->version != CPSW_VERSION_1 &&
1523f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_2 &&
1524f7d403cbSGeorge Cherian 	    priv->version != CPSW_VERSION_3)
1525a5b4145bSBen Hutchings 		return -EOPNOTSUPP;
1526a5b4145bSBen Hutchings 
1527a5b4145bSBen Hutchings 	cfg.flags = 0;
1528a5b4145bSBen Hutchings 	cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1529a5b4145bSBen Hutchings 	cfg.rx_filter = (cpts->rx_enable ?
1530a5b4145bSBen Hutchings 			 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1531a5b4145bSBen Hutchings 
1532a5b4145bSBen Hutchings 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1533a5b4145bSBen Hutchings }
1534a5b4145bSBen Hutchings 
15352e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/
15362e5b38abSRichard Cochran 
15372e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
15382e5b38abSRichard Cochran {
153911f2c988SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(dev);
154011f2c988SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
154111f2c988SMugunthan V N 
15422e5b38abSRichard Cochran 	if (!netif_running(dev))
15432e5b38abSRichard Cochran 		return -EINVAL;
15442e5b38abSRichard Cochran 
154511f2c988SMugunthan V N 	switch (cmd) {
15462e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
154711f2c988SMugunthan V N 	case SIOCSHWTSTAMP:
1548a5b4145bSBen Hutchings 		return cpsw_hwtstamp_set(dev, req);
1549a5b4145bSBen Hutchings 	case SIOCGHWTSTAMP:
1550a5b4145bSBen Hutchings 		return cpsw_hwtstamp_get(dev, req);
15512e5b38abSRichard Cochran #endif
15522e5b38abSRichard Cochran 	}
15532e5b38abSRichard Cochran 
1554c1b59947SStefan Sørensen 	if (!priv->slaves[slave_no].phy)
1555c1b59947SStefan Sørensen 		return -EOPNOTSUPP;
1556c1b59947SStefan Sørensen 	return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd);
155711f2c988SMugunthan V N }
155811f2c988SMugunthan V N 
1559df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1560df828598SMugunthan V N {
1561df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1562df828598SMugunthan V N 
1563df828598SMugunthan V N 	cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
15648dc43ddcSTobias Klauser 	ndev->stats.tx_errors++;
1565df828598SMugunthan V N 	cpsw_intr_disable(priv);
1566df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, false);
1567df828598SMugunthan V N 	cpdma_chan_stop(priv->txch);
1568df828598SMugunthan V N 	cpdma_chan_start(priv->txch);
1569df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, true);
1570df828598SMugunthan V N 	cpsw_intr_enable(priv);
1571510a1e72SMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1572510a1e72SMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1573510a1e72SMugunthan V N 
1574df828598SMugunthan V N }
1575df828598SMugunthan V N 
1576dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1577dcfd8d58SMugunthan V N {
1578dcfd8d58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1579dcfd8d58SMugunthan V N 	struct sockaddr *addr = (struct sockaddr *)p;
1580dcfd8d58SMugunthan V N 	int flags = 0;
1581dcfd8d58SMugunthan V N 	u16 vid = 0;
1582dcfd8d58SMugunthan V N 
1583dcfd8d58SMugunthan V N 	if (!is_valid_ether_addr(addr->sa_data))
1584dcfd8d58SMugunthan V N 		return -EADDRNOTAVAIL;
1585dcfd8d58SMugunthan V N 
1586dcfd8d58SMugunthan V N 	if (priv->data.dual_emac) {
1587dcfd8d58SMugunthan V N 		vid = priv->slaves[priv->emac_port].port_vlan;
1588dcfd8d58SMugunthan V N 		flags = ALE_VLAN;
1589dcfd8d58SMugunthan V N 	}
1590dcfd8d58SMugunthan V N 
1591dcfd8d58SMugunthan V N 	cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port,
1592dcfd8d58SMugunthan V N 			   flags, vid);
1593dcfd8d58SMugunthan V N 	cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port,
1594dcfd8d58SMugunthan V N 			   flags, vid);
1595dcfd8d58SMugunthan V N 
1596dcfd8d58SMugunthan V N 	memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1597dcfd8d58SMugunthan V N 	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1598dcfd8d58SMugunthan V N 	for_each_slave(priv, cpsw_set_slave_mac, priv);
1599dcfd8d58SMugunthan V N 
1600dcfd8d58SMugunthan V N 	return 0;
1601dcfd8d58SMugunthan V N }
1602dcfd8d58SMugunthan V N 
1603df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER
1604df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev)
1605df828598SMugunthan V N {
1606df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1607df828598SMugunthan V N 
1608df828598SMugunthan V N 	cpsw_intr_disable(priv);
1609df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, false);
1610df828598SMugunthan V N 	cpsw_interrupt(ndev->irq, priv);
1611df828598SMugunthan V N 	cpdma_ctlr_int_ctrl(priv->dma, true);
1612df828598SMugunthan V N 	cpsw_intr_enable(priv);
1613510a1e72SMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1614510a1e72SMugunthan V N 	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1615510a1e72SMugunthan V N 
1616df828598SMugunthan V N }
1617df828598SMugunthan V N #endif
1618df828598SMugunthan V N 
16193b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
16203b72c2feSMugunthan V N 				unsigned short vid)
16213b72c2feSMugunthan V N {
16223b72c2feSMugunthan V N 	int ret;
16233b72c2feSMugunthan V N 
16243b72c2feSMugunthan V N 	ret = cpsw_ale_add_vlan(priv->ale, vid,
16253b72c2feSMugunthan V N 				ALE_ALL_PORTS << priv->host_port,
16263b72c2feSMugunthan V N 				0, ALE_ALL_PORTS << priv->host_port,
16273b72c2feSMugunthan V N 				(ALE_PORT_1 | ALE_PORT_2) << priv->host_port);
16283b72c2feSMugunthan V N 	if (ret != 0)
16293b72c2feSMugunthan V N 		return ret;
16303b72c2feSMugunthan V N 
16313b72c2feSMugunthan V N 	ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
16323b72c2feSMugunthan V N 				 priv->host_port, ALE_VLAN, vid);
16333b72c2feSMugunthan V N 	if (ret != 0)
16343b72c2feSMugunthan V N 		goto clean_vid;
16353b72c2feSMugunthan V N 
16363b72c2feSMugunthan V N 	ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
16373b72c2feSMugunthan V N 				 ALE_ALL_PORTS << priv->host_port,
16383b72c2feSMugunthan V N 				 ALE_VLAN, vid, 0);
16393b72c2feSMugunthan V N 	if (ret != 0)
16403b72c2feSMugunthan V N 		goto clean_vlan_ucast;
16413b72c2feSMugunthan V N 	return 0;
16423b72c2feSMugunthan V N 
16433b72c2feSMugunthan V N clean_vlan_ucast:
16443b72c2feSMugunthan V N 	cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
16453b72c2feSMugunthan V N 			    priv->host_port, ALE_VLAN, vid);
16463b72c2feSMugunthan V N clean_vid:
16473b72c2feSMugunthan V N 	cpsw_ale_del_vlan(priv->ale, vid, 0);
16483b72c2feSMugunthan V N 	return ret;
16493b72c2feSMugunthan V N }
16503b72c2feSMugunthan V N 
16513b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
165280d5c368SPatrick McHardy 				    __be16 proto, u16 vid)
16533b72c2feSMugunthan V N {
16543b72c2feSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
16553b72c2feSMugunthan V N 
16563b72c2feSMugunthan V N 	if (vid == priv->data.default_vlan)
16573b72c2feSMugunthan V N 		return 0;
16583b72c2feSMugunthan V N 
16593b72c2feSMugunthan V N 	dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
16603b72c2feSMugunthan V N 	return cpsw_add_vlan_ale_entry(priv, vid);
16613b72c2feSMugunthan V N }
16623b72c2feSMugunthan V N 
16633b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
166480d5c368SPatrick McHardy 				     __be16 proto, u16 vid)
16653b72c2feSMugunthan V N {
16663b72c2feSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
16673b72c2feSMugunthan V N 	int ret;
16683b72c2feSMugunthan V N 
16693b72c2feSMugunthan V N 	if (vid == priv->data.default_vlan)
16703b72c2feSMugunthan V N 		return 0;
16713b72c2feSMugunthan V N 
16723b72c2feSMugunthan V N 	dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
16733b72c2feSMugunthan V N 	ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
16743b72c2feSMugunthan V N 	if (ret != 0)
16753b72c2feSMugunthan V N 		return ret;
16763b72c2feSMugunthan V N 
16773b72c2feSMugunthan V N 	ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
16783b72c2feSMugunthan V N 				 priv->host_port, ALE_VLAN, vid);
16793b72c2feSMugunthan V N 	if (ret != 0)
16803b72c2feSMugunthan V N 		return ret;
16813b72c2feSMugunthan V N 
16823b72c2feSMugunthan V N 	return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
16833b72c2feSMugunthan V N 				  0, ALE_VLAN, vid);
16843b72c2feSMugunthan V N }
16853b72c2feSMugunthan V N 
1686df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = {
1687df828598SMugunthan V N 	.ndo_open		= cpsw_ndo_open,
1688df828598SMugunthan V N 	.ndo_stop		= cpsw_ndo_stop,
1689df828598SMugunthan V N 	.ndo_start_xmit		= cpsw_ndo_start_xmit,
1690dcfd8d58SMugunthan V N 	.ndo_set_mac_address	= cpsw_ndo_set_mac_address,
16912e5b38abSRichard Cochran 	.ndo_do_ioctl		= cpsw_ndo_ioctl,
1692df828598SMugunthan V N 	.ndo_validate_addr	= eth_validate_addr,
16935c473ed2SDavid S. Miller 	.ndo_change_mtu		= eth_change_mtu,
1694df828598SMugunthan V N 	.ndo_tx_timeout		= cpsw_ndo_tx_timeout,
16955c50a856SMugunthan V N 	.ndo_set_rx_mode	= cpsw_ndo_set_rx_mode,
1696df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER
1697df828598SMugunthan V N 	.ndo_poll_controller	= cpsw_ndo_poll_controller,
1698df828598SMugunthan V N #endif
16993b72c2feSMugunthan V N 	.ndo_vlan_rx_add_vid	= cpsw_ndo_vlan_rx_add_vid,
17003b72c2feSMugunthan V N 	.ndo_vlan_rx_kill_vid	= cpsw_ndo_vlan_rx_kill_vid,
1701df828598SMugunthan V N };
1702df828598SMugunthan V N 
170352c4f0ecSMugunthan V N static int cpsw_get_regs_len(struct net_device *ndev)
170452c4f0ecSMugunthan V N {
170552c4f0ecSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
170652c4f0ecSMugunthan V N 
170752c4f0ecSMugunthan V N 	return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
170852c4f0ecSMugunthan V N }
170952c4f0ecSMugunthan V N 
171052c4f0ecSMugunthan V N static void cpsw_get_regs(struct net_device *ndev,
171152c4f0ecSMugunthan V N 			  struct ethtool_regs *regs, void *p)
171252c4f0ecSMugunthan V N {
171352c4f0ecSMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
171452c4f0ecSMugunthan V N 	u32 *reg = p;
171552c4f0ecSMugunthan V N 
171652c4f0ecSMugunthan V N 	/* update CPSW IP version */
171752c4f0ecSMugunthan V N 	regs->version = priv->version;
171852c4f0ecSMugunthan V N 
171952c4f0ecSMugunthan V N 	cpsw_ale_dump(priv->ale, reg);
172052c4f0ecSMugunthan V N }
172152c4f0ecSMugunthan V N 
1722df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev,
1723df828598SMugunthan V N 			     struct ethtool_drvinfo *info)
1724df828598SMugunthan V N {
1725df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
17267826d43fSJiri Pirko 
172752c4f0ecSMugunthan V N 	strlcpy(info->driver, "cpsw", sizeof(info->driver));
17287826d43fSJiri Pirko 	strlcpy(info->version, "1.0", sizeof(info->version));
17297826d43fSJiri Pirko 	strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info));
173052c4f0ecSMugunthan V N 	info->regdump_len = cpsw_get_regs_len(ndev);
1731df828598SMugunthan V N }
1732df828598SMugunthan V N 
1733df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev)
1734df828598SMugunthan V N {
1735df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1736df828598SMugunthan V N 	return priv->msg_enable;
1737df828598SMugunthan V N }
1738df828598SMugunthan V N 
1739df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1740df828598SMugunthan V N {
1741df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1742df828598SMugunthan V N 	priv->msg_enable = value;
1743df828598SMugunthan V N }
1744df828598SMugunthan V N 
17452e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev,
17462e5b38abSRichard Cochran 			    struct ethtool_ts_info *info)
17472e5b38abSRichard Cochran {
17482e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS
17492e5b38abSRichard Cochran 	struct cpsw_priv *priv = netdev_priv(ndev);
17502e5b38abSRichard Cochran 
17512e5b38abSRichard Cochran 	info->so_timestamping =
17522e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_HARDWARE |
17532e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_SOFTWARE |
17542e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_HARDWARE |
17552e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_SOFTWARE |
17562e5b38abSRichard Cochran 		SOF_TIMESTAMPING_SOFTWARE |
17572e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RAW_HARDWARE;
17589232b16dSMugunthan V N 	info->phc_index = priv->cpts->phc_index;
17592e5b38abSRichard Cochran 	info->tx_types =
17602e5b38abSRichard Cochran 		(1 << HWTSTAMP_TX_OFF) |
17612e5b38abSRichard Cochran 		(1 << HWTSTAMP_TX_ON);
17622e5b38abSRichard Cochran 	info->rx_filters =
17632e5b38abSRichard Cochran 		(1 << HWTSTAMP_FILTER_NONE) |
17642e5b38abSRichard Cochran 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
17652e5b38abSRichard Cochran #else
17662e5b38abSRichard Cochran 	info->so_timestamping =
17672e5b38abSRichard Cochran 		SOF_TIMESTAMPING_TX_SOFTWARE |
17682e5b38abSRichard Cochran 		SOF_TIMESTAMPING_RX_SOFTWARE |
17692e5b38abSRichard Cochran 		SOF_TIMESTAMPING_SOFTWARE;
17702e5b38abSRichard Cochran 	info->phc_index = -1;
17712e5b38abSRichard Cochran 	info->tx_types = 0;
17722e5b38abSRichard Cochran 	info->rx_filters = 0;
17732e5b38abSRichard Cochran #endif
17742e5b38abSRichard Cochran 	return 0;
17752e5b38abSRichard Cochran }
17762e5b38abSRichard Cochran 
1777d3bb9c58SMugunthan V N static int cpsw_get_settings(struct net_device *ndev,
1778d3bb9c58SMugunthan V N 			     struct ethtool_cmd *ecmd)
1779d3bb9c58SMugunthan V N {
1780d3bb9c58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1781d3bb9c58SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
1782d3bb9c58SMugunthan V N 
1783d3bb9c58SMugunthan V N 	if (priv->slaves[slave_no].phy)
1784d3bb9c58SMugunthan V N 		return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
1785d3bb9c58SMugunthan V N 	else
1786d3bb9c58SMugunthan V N 		return -EOPNOTSUPP;
1787d3bb9c58SMugunthan V N }
1788d3bb9c58SMugunthan V N 
1789d3bb9c58SMugunthan V N static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1790d3bb9c58SMugunthan V N {
1791d3bb9c58SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
1792d3bb9c58SMugunthan V N 	int slave_no = cpsw_slave_index(priv);
1793d3bb9c58SMugunthan V N 
1794d3bb9c58SMugunthan V N 	if (priv->slaves[slave_no].phy)
1795d3bb9c58SMugunthan V N 		return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
1796d3bb9c58SMugunthan V N 	else
1797d3bb9c58SMugunthan V N 		return -EOPNOTSUPP;
1798d3bb9c58SMugunthan V N }
1799d3bb9c58SMugunthan V N 
1800d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1801d8a64420SMatus Ujhelyi {
1802d8a64420SMatus Ujhelyi 	struct cpsw_priv *priv = netdev_priv(ndev);
1803d8a64420SMatus Ujhelyi 	int slave_no = cpsw_slave_index(priv);
1804d8a64420SMatus Ujhelyi 
1805d8a64420SMatus Ujhelyi 	wol->supported = 0;
1806d8a64420SMatus Ujhelyi 	wol->wolopts = 0;
1807d8a64420SMatus Ujhelyi 
1808d8a64420SMatus Ujhelyi 	if (priv->slaves[slave_no].phy)
1809d8a64420SMatus Ujhelyi 		phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
1810d8a64420SMatus Ujhelyi }
1811d8a64420SMatus Ujhelyi 
1812d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1813d8a64420SMatus Ujhelyi {
1814d8a64420SMatus Ujhelyi 	struct cpsw_priv *priv = netdev_priv(ndev);
1815d8a64420SMatus Ujhelyi 	int slave_no = cpsw_slave_index(priv);
1816d8a64420SMatus Ujhelyi 
1817d8a64420SMatus Ujhelyi 	if (priv->slaves[slave_no].phy)
1818d8a64420SMatus Ujhelyi 		return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
1819d8a64420SMatus Ujhelyi 	else
1820d8a64420SMatus Ujhelyi 		return -EOPNOTSUPP;
1821d8a64420SMatus Ujhelyi }
1822d8a64420SMatus Ujhelyi 
18231923d6e4SMugunthan V N static void cpsw_get_pauseparam(struct net_device *ndev,
18241923d6e4SMugunthan V N 				struct ethtool_pauseparam *pause)
18251923d6e4SMugunthan V N {
18261923d6e4SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
18271923d6e4SMugunthan V N 
18281923d6e4SMugunthan V N 	pause->autoneg = AUTONEG_DISABLE;
18291923d6e4SMugunthan V N 	pause->rx_pause = priv->rx_pause ? true : false;
18301923d6e4SMugunthan V N 	pause->tx_pause = priv->tx_pause ? true : false;
18311923d6e4SMugunthan V N }
18321923d6e4SMugunthan V N 
18331923d6e4SMugunthan V N static int cpsw_set_pauseparam(struct net_device *ndev,
18341923d6e4SMugunthan V N 			       struct ethtool_pauseparam *pause)
18351923d6e4SMugunthan V N {
18361923d6e4SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
18371923d6e4SMugunthan V N 	bool link;
18381923d6e4SMugunthan V N 
18391923d6e4SMugunthan V N 	priv->rx_pause = pause->rx_pause ? true : false;
18401923d6e4SMugunthan V N 	priv->tx_pause = pause->tx_pause ? true : false;
18411923d6e4SMugunthan V N 
18421923d6e4SMugunthan V N 	for_each_slave(priv, _cpsw_adjust_link, priv, &link);
18431923d6e4SMugunthan V N 
18441923d6e4SMugunthan V N 	return 0;
18451923d6e4SMugunthan V N }
18461923d6e4SMugunthan V N 
1847df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = {
1848df828598SMugunthan V N 	.get_drvinfo	= cpsw_get_drvinfo,
1849df828598SMugunthan V N 	.get_msglevel	= cpsw_get_msglevel,
1850df828598SMugunthan V N 	.set_msglevel	= cpsw_set_msglevel,
1851df828598SMugunthan V N 	.get_link	= ethtool_op_get_link,
18522e5b38abSRichard Cochran 	.get_ts_info	= cpsw_get_ts_info,
1853d3bb9c58SMugunthan V N 	.get_settings	= cpsw_get_settings,
1854d3bb9c58SMugunthan V N 	.set_settings	= cpsw_set_settings,
1855ff5b8ef2SMugunthan V N 	.get_coalesce	= cpsw_get_coalesce,
1856ff5b8ef2SMugunthan V N 	.set_coalesce	= cpsw_set_coalesce,
1857d9718546SMugunthan V N 	.get_sset_count		= cpsw_get_sset_count,
1858d9718546SMugunthan V N 	.get_strings		= cpsw_get_strings,
1859d9718546SMugunthan V N 	.get_ethtool_stats	= cpsw_get_ethtool_stats,
18601923d6e4SMugunthan V N 	.get_pauseparam		= cpsw_get_pauseparam,
18611923d6e4SMugunthan V N 	.set_pauseparam		= cpsw_set_pauseparam,
1862d8a64420SMatus Ujhelyi 	.get_wol	= cpsw_get_wol,
1863d8a64420SMatus Ujhelyi 	.set_wol	= cpsw_set_wol,
186452c4f0ecSMugunthan V N 	.get_regs_len	= cpsw_get_regs_len,
186552c4f0ecSMugunthan V N 	.get_regs	= cpsw_get_regs,
1866df828598SMugunthan V N };
1867df828598SMugunthan V N 
1868549985eeSRichard Cochran static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
1869549985eeSRichard Cochran 			    u32 slave_reg_ofs, u32 sliver_reg_ofs)
1870df828598SMugunthan V N {
1871df828598SMugunthan V N 	void __iomem		*regs = priv->regs;
1872df828598SMugunthan V N 	int			slave_num = slave->slave_num;
1873df828598SMugunthan V N 	struct cpsw_slave_data	*data = priv->data.slave_data + slave_num;
1874df828598SMugunthan V N 
1875df828598SMugunthan V N 	slave->data	= data;
1876549985eeSRichard Cochran 	slave->regs	= regs + slave_reg_ofs;
1877549985eeSRichard Cochran 	slave->sliver	= regs + sliver_reg_ofs;
1878d9ba8f9eSMugunthan V N 	slave->port_vlan = data->dual_emac_res_vlan;
1879df828598SMugunthan V N }
1880df828598SMugunthan V N 
18810ba517b1SMarkus Pargmann #define AM33XX_CTRL_MAC_LO_REG(id) (0x630 + 0x8 * id)
18820ba517b1SMarkus Pargmann #define AM33XX_CTRL_MAC_HI_REG(id) (0x630 + 0x8 * id + 0x4)
18830ba517b1SMarkus Pargmann 
18840ba517b1SMarkus Pargmann static int cpsw_am33xx_cm_get_macid(struct device *dev, int slave,
18850ba517b1SMarkus Pargmann 		u8 *mac_addr)
18860ba517b1SMarkus Pargmann {
18870ba517b1SMarkus Pargmann 	u32 macid_lo;
18880ba517b1SMarkus Pargmann 	u32 macid_hi;
18890ba517b1SMarkus Pargmann 	struct regmap *syscon;
18900ba517b1SMarkus Pargmann 
18910ba517b1SMarkus Pargmann 	syscon = syscon_regmap_lookup_by_phandle(dev->of_node, "syscon");
18920ba517b1SMarkus Pargmann 	if (IS_ERR(syscon)) {
18930ba517b1SMarkus Pargmann 		if (PTR_ERR(syscon) == -ENODEV)
18940ba517b1SMarkus Pargmann 			return 0;
18950ba517b1SMarkus Pargmann 		return PTR_ERR(syscon);
18960ba517b1SMarkus Pargmann 	}
18970ba517b1SMarkus Pargmann 
18980ba517b1SMarkus Pargmann 	regmap_read(syscon, AM33XX_CTRL_MAC_LO_REG(slave), &macid_lo);
18990ba517b1SMarkus Pargmann 	regmap_read(syscon, AM33XX_CTRL_MAC_HI_REG(slave), &macid_hi);
19000ba517b1SMarkus Pargmann 
19010ba517b1SMarkus Pargmann 	mac_addr[5] = (macid_lo >> 8) & 0xff;
19020ba517b1SMarkus Pargmann 	mac_addr[4] = macid_lo & 0xff;
19030ba517b1SMarkus Pargmann 	mac_addr[3] = (macid_hi >> 24) & 0xff;
19040ba517b1SMarkus Pargmann 	mac_addr[2] = (macid_hi >> 16) & 0xff;
19050ba517b1SMarkus Pargmann 	mac_addr[1] = (macid_hi >> 8) & 0xff;
19060ba517b1SMarkus Pargmann 	mac_addr[0] = macid_hi & 0xff;
19070ba517b1SMarkus Pargmann 
19080ba517b1SMarkus Pargmann 	return 0;
19090ba517b1SMarkus Pargmann }
19100ba517b1SMarkus Pargmann 
19112eb32b0aSMugunthan V N static int cpsw_probe_dt(struct cpsw_platform_data *data,
19122eb32b0aSMugunthan V N 			 struct platform_device *pdev)
19132eb32b0aSMugunthan V N {
19142eb32b0aSMugunthan V N 	struct device_node *node = pdev->dev.of_node;
19152eb32b0aSMugunthan V N 	struct device_node *slave_node;
19162eb32b0aSMugunthan V N 	int i = 0, ret;
19172eb32b0aSMugunthan V N 	u32 prop;
19182eb32b0aSMugunthan V N 
19192eb32b0aSMugunthan V N 	if (!node)
19202eb32b0aSMugunthan V N 		return -EINVAL;
19212eb32b0aSMugunthan V N 
19222eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "slaves", &prop)) {
192388c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
19242eb32b0aSMugunthan V N 		return -EINVAL;
19252eb32b0aSMugunthan V N 	}
19262eb32b0aSMugunthan V N 	data->slaves = prop;
19272eb32b0aSMugunthan V N 
1928e86ac13bSMugunthan V N 	if (of_property_read_u32(node, "active_slave", &prop)) {
192988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
1930aa1a15e2SDaniel Mack 		return -EINVAL;
193178ca0b28SRichard Cochran 	}
1932e86ac13bSMugunthan V N 	data->active_slave = prop;
193378ca0b28SRichard Cochran 
193400ab94eeSRichard Cochran 	if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
193588c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
1936aa1a15e2SDaniel Mack 		return -EINVAL;
193700ab94eeSRichard Cochran 	}
193800ab94eeSRichard Cochran 	data->cpts_clock_mult = prop;
193900ab94eeSRichard Cochran 
194000ab94eeSRichard Cochran 	if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
194188c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
1942aa1a15e2SDaniel Mack 		return -EINVAL;
194300ab94eeSRichard Cochran 	}
194400ab94eeSRichard Cochran 	data->cpts_clock_shift = prop;
194500ab94eeSRichard Cochran 
1946aa1a15e2SDaniel Mack 	data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
1947aa1a15e2SDaniel Mack 					* sizeof(struct cpsw_slave_data),
1948b2adaca9SJoe Perches 					GFP_KERNEL);
1949b2adaca9SJoe Perches 	if (!data->slave_data)
1950aa1a15e2SDaniel Mack 		return -ENOMEM;
19512eb32b0aSMugunthan V N 
19522eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "cpdma_channels", &prop)) {
195388c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
1954aa1a15e2SDaniel Mack 		return -EINVAL;
19552eb32b0aSMugunthan V N 	}
19562eb32b0aSMugunthan V N 	data->channels = prop;
19572eb32b0aSMugunthan V N 
19582eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "ale_entries", &prop)) {
195988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
1960aa1a15e2SDaniel Mack 		return -EINVAL;
19612eb32b0aSMugunthan V N 	}
19622eb32b0aSMugunthan V N 	data->ale_entries = prop;
19632eb32b0aSMugunthan V N 
19642eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "bd_ram_size", &prop)) {
196588c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
1966aa1a15e2SDaniel Mack 		return -EINVAL;
19672eb32b0aSMugunthan V N 	}
19682eb32b0aSMugunthan V N 	data->bd_ram_size = prop;
19692eb32b0aSMugunthan V N 
19702eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "rx_descs", &prop)) {
197188c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing rx_descs property in the DT.\n");
1972aa1a15e2SDaniel Mack 		return -EINVAL;
19732eb32b0aSMugunthan V N 	}
19742eb32b0aSMugunthan V N 	data->rx_descs = prop;
19752eb32b0aSMugunthan V N 
19762eb32b0aSMugunthan V N 	if (of_property_read_u32(node, "mac_control", &prop)) {
197788c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
1978aa1a15e2SDaniel Mack 		return -EINVAL;
19792eb32b0aSMugunthan V N 	}
19802eb32b0aSMugunthan V N 	data->mac_control = prop;
19812eb32b0aSMugunthan V N 
1982281abd96SMarkus Pargmann 	if (of_property_read_bool(node, "dual_emac"))
1983281abd96SMarkus Pargmann 		data->dual_emac = 1;
1984d9ba8f9eSMugunthan V N 
19851fb19aa7SVaibhav Hiremath 	/*
19861fb19aa7SVaibhav Hiremath 	 * Populate all the child nodes here...
19871fb19aa7SVaibhav Hiremath 	 */
19881fb19aa7SVaibhav Hiremath 	ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
19891fb19aa7SVaibhav Hiremath 	/* We do not want to force this, as in some cases may not have child */
19901fb19aa7SVaibhav Hiremath 	if (ret)
199188c99ff6SGeorge Cherian 		dev_warn(&pdev->dev, "Doesn't have any child node\n");
19921fb19aa7SVaibhav Hiremath 
1993f468b10eSMarkus Pargmann 	for_each_child_of_node(node, slave_node) {
1994549985eeSRichard Cochran 		struct cpsw_slave_data *slave_data = data->slave_data + i;
1995549985eeSRichard Cochran 		const void *mac_addr = NULL;
1996549985eeSRichard Cochran 		u32 phyid;
1997549985eeSRichard Cochran 		int lenp;
1998549985eeSRichard Cochran 		const __be32 *parp;
1999549985eeSRichard Cochran 		struct device_node *mdio_node;
2000549985eeSRichard Cochran 		struct platform_device *mdio;
2001549985eeSRichard Cochran 
2002f468b10eSMarkus Pargmann 		/* This is no slave child node, continue */
2003f468b10eSMarkus Pargmann 		if (strcmp(slave_node->name, "slave"))
2004f468b10eSMarkus Pargmann 			continue;
2005f468b10eSMarkus Pargmann 
2006549985eeSRichard Cochran 		parp = of_get_property(slave_node, "phy_id", &lenp);
2007ce16294fSLothar Waßmann 		if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) {
200888c99ff6SGeorge Cherian 			dev_err(&pdev->dev, "Missing slave[%d] phy_id property\n", i);
2009aa1a15e2SDaniel Mack 			return -EINVAL;
2010549985eeSRichard Cochran 		}
2011549985eeSRichard Cochran 		mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2012549985eeSRichard Cochran 		phyid = be32_to_cpup(parp+1);
2013549985eeSRichard Cochran 		mdio = of_find_device_by_node(mdio_node);
201460e71ab5SJohan Hovold 		of_node_put(mdio_node);
20156954cc1fSJohan Hovold 		if (!mdio) {
201656fdb2e0SMarkus Pargmann 			dev_err(&pdev->dev, "Missing mdio platform device\n");
20176954cc1fSJohan Hovold 			return -EINVAL;
20186954cc1fSJohan Hovold 		}
2019549985eeSRichard Cochran 		snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2020549985eeSRichard Cochran 			 PHY_ID_FMT, mdio->name, phyid);
2021549985eeSRichard Cochran 
2022549985eeSRichard Cochran 		mac_addr = of_get_mac_address(slave_node);
20230ba517b1SMarkus Pargmann 		if (mac_addr) {
2024549985eeSRichard Cochran 			memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
20250ba517b1SMarkus Pargmann 		} else {
20260ba517b1SMarkus Pargmann 			if (of_machine_is_compatible("ti,am33xx")) {
20270ba517b1SMarkus Pargmann 				ret = cpsw_am33xx_cm_get_macid(&pdev->dev, i,
20280ba517b1SMarkus Pargmann 							slave_data->mac_addr);
20290ba517b1SMarkus Pargmann 				if (ret)
20300ba517b1SMarkus Pargmann 					return ret;
20310ba517b1SMarkus Pargmann 			}
20320ba517b1SMarkus Pargmann 		}
2033549985eeSRichard Cochran 
2034c5ceea7aSMugunthan V N 		slave_data->phy_if = of_get_phy_mode(slave_node);
203589e10172SUwe Kleine-König 		if (slave_data->phy_if < 0) {
203688c99ff6SGeorge Cherian 			dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
203789e10172SUwe Kleine-König 				i);
203889e10172SUwe Kleine-König 			return slave_data->phy_if;
203989e10172SUwe Kleine-König 		}
2040c5ceea7aSMugunthan V N 
2041d9ba8f9eSMugunthan V N 		if (data->dual_emac) {
204291c4166cSMugunthan V N 			if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
2043d9ba8f9eSMugunthan V N 						 &prop)) {
204488c99ff6SGeorge Cherian 				dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
2045d9ba8f9eSMugunthan V N 				slave_data->dual_emac_res_vlan = i+1;
204688c99ff6SGeorge Cherian 				dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2047d9ba8f9eSMugunthan V N 					slave_data->dual_emac_res_vlan, i);
2048d9ba8f9eSMugunthan V N 			} else {
2049d9ba8f9eSMugunthan V N 				slave_data->dual_emac_res_vlan = prop;
2050d9ba8f9eSMugunthan V N 			}
2051d9ba8f9eSMugunthan V N 		}
2052d9ba8f9eSMugunthan V N 
2053549985eeSRichard Cochran 		i++;
20543a27bfacSMugunthan V N 		if (i == data->slaves)
20553a27bfacSMugunthan V N 			break;
2056549985eeSRichard Cochran 	}
2057549985eeSRichard Cochran 
20582eb32b0aSMugunthan V N 	return 0;
20592eb32b0aSMugunthan V N }
20602eb32b0aSMugunthan V N 
2061d9ba8f9eSMugunthan V N static int cpsw_probe_dual_emac(struct platform_device *pdev,
2062d9ba8f9eSMugunthan V N 				struct cpsw_priv *priv)
2063d9ba8f9eSMugunthan V N {
2064d9ba8f9eSMugunthan V N 	struct cpsw_platform_data	*data = &priv->data;
2065d9ba8f9eSMugunthan V N 	struct net_device		*ndev;
2066d9ba8f9eSMugunthan V N 	struct cpsw_priv		*priv_sl2;
2067d9ba8f9eSMugunthan V N 	int ret = 0, i;
2068d9ba8f9eSMugunthan V N 
2069d9ba8f9eSMugunthan V N 	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2070d9ba8f9eSMugunthan V N 	if (!ndev) {
207188c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: error allocating net_device\n");
2072d9ba8f9eSMugunthan V N 		return -ENOMEM;
2073d9ba8f9eSMugunthan V N 	}
2074d9ba8f9eSMugunthan V N 
2075d9ba8f9eSMugunthan V N 	priv_sl2 = netdev_priv(ndev);
2076d9ba8f9eSMugunthan V N 	spin_lock_init(&priv_sl2->lock);
2077d9ba8f9eSMugunthan V N 	priv_sl2->data = *data;
2078d9ba8f9eSMugunthan V N 	priv_sl2->pdev = pdev;
2079d9ba8f9eSMugunthan V N 	priv_sl2->ndev = ndev;
2080d9ba8f9eSMugunthan V N 	priv_sl2->dev  = &ndev->dev;
2081d9ba8f9eSMugunthan V N 	priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2082d9ba8f9eSMugunthan V N 	priv_sl2->rx_packet_max = max(rx_packet_max, 128);
2083d9ba8f9eSMugunthan V N 
2084d9ba8f9eSMugunthan V N 	if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2085d9ba8f9eSMugunthan V N 		memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2086d9ba8f9eSMugunthan V N 			ETH_ALEN);
208788c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr);
2088d9ba8f9eSMugunthan V N 	} else {
2089d9ba8f9eSMugunthan V N 		random_ether_addr(priv_sl2->mac_addr);
209088c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "cpsw: Random MACID = %pM\n", priv_sl2->mac_addr);
2091d9ba8f9eSMugunthan V N 	}
2092d9ba8f9eSMugunthan V N 	memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2093d9ba8f9eSMugunthan V N 
2094d9ba8f9eSMugunthan V N 	priv_sl2->slaves = priv->slaves;
2095d9ba8f9eSMugunthan V N 	priv_sl2->clk = priv->clk;
2096d9ba8f9eSMugunthan V N 
2097ff5b8ef2SMugunthan V N 	priv_sl2->coal_intvl = 0;
2098ff5b8ef2SMugunthan V N 	priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;
2099ff5b8ef2SMugunthan V N 
2100d9ba8f9eSMugunthan V N 	priv_sl2->regs = priv->regs;
2101d9ba8f9eSMugunthan V N 	priv_sl2->host_port = priv->host_port;
2102d9ba8f9eSMugunthan V N 	priv_sl2->host_port_regs = priv->host_port_regs;
2103d9ba8f9eSMugunthan V N 	priv_sl2->wr_regs = priv->wr_regs;
2104d9718546SMugunthan V N 	priv_sl2->hw_stats = priv->hw_stats;
2105d9ba8f9eSMugunthan V N 	priv_sl2->dma = priv->dma;
2106d9ba8f9eSMugunthan V N 	priv_sl2->txch = priv->txch;
2107d9ba8f9eSMugunthan V N 	priv_sl2->rxch = priv->rxch;
2108d9ba8f9eSMugunthan V N 	priv_sl2->ale = priv->ale;
2109d9ba8f9eSMugunthan V N 	priv_sl2->emac_port = 1;
2110d9ba8f9eSMugunthan V N 	priv->slaves[1].ndev = ndev;
2111d9ba8f9eSMugunthan V N 	priv_sl2->cpts = priv->cpts;
2112d9ba8f9eSMugunthan V N 	priv_sl2->version = priv->version;
2113d9ba8f9eSMugunthan V N 
2114d9ba8f9eSMugunthan V N 	for (i = 0; i < priv->num_irqs; i++) {
2115d9ba8f9eSMugunthan V N 		priv_sl2->irqs_table[i] = priv->irqs_table[i];
2116d9ba8f9eSMugunthan V N 		priv_sl2->num_irqs = priv->num_irqs;
2117d9ba8f9eSMugunthan V N 	}
2118f646968fSPatrick McHardy 	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2119d9ba8f9eSMugunthan V N 
2120d9ba8f9eSMugunthan V N 	ndev->netdev_ops = &cpsw_netdev_ops;
21217ad24ea4SWilfried Klaebe 	ndev->ethtool_ops = &cpsw_ethtool_ops;
2122d9ba8f9eSMugunthan V N 	netif_napi_add(ndev, &priv_sl2->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2123d9ba8f9eSMugunthan V N 
2124d9ba8f9eSMugunthan V N 	/* register the network device */
2125d9ba8f9eSMugunthan V N 	SET_NETDEV_DEV(ndev, &pdev->dev);
2126d9ba8f9eSMugunthan V N 	ret = register_netdev(ndev);
2127d9ba8f9eSMugunthan V N 	if (ret) {
212888c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: error registering net device\n");
2129d9ba8f9eSMugunthan V N 		free_netdev(ndev);
2130d9ba8f9eSMugunthan V N 		ret = -ENODEV;
2131d9ba8f9eSMugunthan V N 	}
2132d9ba8f9eSMugunthan V N 
2133d9ba8f9eSMugunthan V N 	return ret;
2134d9ba8f9eSMugunthan V N }
2135d9ba8f9eSMugunthan V N 
2136663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev)
2137df828598SMugunthan V N {
2138d1bd9acfSSebastian Siewior 	struct cpsw_platform_data	*data;
2139df828598SMugunthan V N 	struct net_device		*ndev;
2140df828598SMugunthan V N 	struct cpsw_priv		*priv;
2141df828598SMugunthan V N 	struct cpdma_params		dma_params;
2142df828598SMugunthan V N 	struct cpsw_ale_params		ale_params;
2143aa1a15e2SDaniel Mack 	void __iomem			*ss_regs;
2144aa1a15e2SDaniel Mack 	struct resource			*res, *ss_res;
2145549985eeSRichard Cochran 	u32 slave_offset, sliver_offset, slave_size;
2146df828598SMugunthan V N 	int ret = 0, i, k = 0;
2147df828598SMugunthan V N 
2148df828598SMugunthan V N 	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2149df828598SMugunthan V N 	if (!ndev) {
215088c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "error allocating net_device\n");
2151df828598SMugunthan V N 		return -ENOMEM;
2152df828598SMugunthan V N 	}
2153df828598SMugunthan V N 
2154df828598SMugunthan V N 	platform_set_drvdata(pdev, ndev);
2155df828598SMugunthan V N 	priv = netdev_priv(ndev);
2156df828598SMugunthan V N 	spin_lock_init(&priv->lock);
2157df828598SMugunthan V N 	priv->pdev = pdev;
2158df828598SMugunthan V N 	priv->ndev = ndev;
2159df828598SMugunthan V N 	priv->dev  = &ndev->dev;
2160df828598SMugunthan V N 	priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2161df828598SMugunthan V N 	priv->rx_packet_max = max(rx_packet_max, 128);
21629232b16dSMugunthan V N 	priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
21637dcf313aSMugunthan V N 	priv->irq_enabled = true;
2164ab8e99d2SSebastian Siewior 	if (!priv->cpts) {
216588c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "error allocating cpts\n");
21664d507dffSMarkus Pargmann 		ret = -ENOMEM;
21679232b16dSMugunthan V N 		goto clean_ndev_ret;
21689232b16dSMugunthan V N 	}
2169df828598SMugunthan V N 
21701fb19aa7SVaibhav Hiremath 	/*
21711fb19aa7SVaibhav Hiremath 	 * This may be required here for child devices.
21721fb19aa7SVaibhav Hiremath 	 */
21731fb19aa7SVaibhav Hiremath 	pm_runtime_enable(&pdev->dev);
21741fb19aa7SVaibhav Hiremath 
2175739683b4SMugunthan V N 	/* Select default pin state */
2176739683b4SMugunthan V N 	pinctrl_pm_select_default_state(&pdev->dev);
2177739683b4SMugunthan V N 
21782eb32b0aSMugunthan V N 	if (cpsw_probe_dt(&priv->data, pdev)) {
217988c99ff6SGeorge Cherian 		dev_err(&pdev->dev, "cpsw: platform data missing\n");
21802eb32b0aSMugunthan V N 		ret = -ENODEV;
2181aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
21822eb32b0aSMugunthan V N 	}
21832eb32b0aSMugunthan V N 	data = &priv->data;
21842eb32b0aSMugunthan V N 
2185df828598SMugunthan V N 	if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2186df828598SMugunthan V N 		memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
218788c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
2188df828598SMugunthan V N 	} else {
21897efd26d0SJoe Perches 		eth_random_addr(priv->mac_addr);
219088c99ff6SGeorge Cherian 		dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
2191df828598SMugunthan V N 	}
2192df828598SMugunthan V N 
2193df828598SMugunthan V N 	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2194df828598SMugunthan V N 
2195aa1a15e2SDaniel Mack 	priv->slaves = devm_kzalloc(&pdev->dev,
2196aa1a15e2SDaniel Mack 				    sizeof(struct cpsw_slave) * data->slaves,
2197df828598SMugunthan V N 				    GFP_KERNEL);
2198df828598SMugunthan V N 	if (!priv->slaves) {
2199aa1a15e2SDaniel Mack 		ret = -ENOMEM;
2200aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2201df828598SMugunthan V N 	}
2202df828598SMugunthan V N 	for (i = 0; i < data->slaves; i++)
2203df828598SMugunthan V N 		priv->slaves[i].slave_num = i;
2204df828598SMugunthan V N 
2205d9ba8f9eSMugunthan V N 	priv->slaves[0].ndev = ndev;
2206d9ba8f9eSMugunthan V N 	priv->emac_port = 0;
2207d9ba8f9eSMugunthan V N 
2208aa1a15e2SDaniel Mack 	priv->clk = devm_clk_get(&pdev->dev, "fck");
2209df828598SMugunthan V N 	if (IS_ERR(priv->clk)) {
2210aa1a15e2SDaniel Mack 		dev_err(priv->dev, "fck is not found\n");
2211f150bd7fSMugunthan V N 		ret = -ENODEV;
2212aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2213df828598SMugunthan V N 	}
2214ff5b8ef2SMugunthan V N 	priv->coal_intvl = 0;
2215ff5b8ef2SMugunthan V N 	priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000;
2216df828598SMugunthan V N 
2217aa1a15e2SDaniel Mack 	ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2218aa1a15e2SDaniel Mack 	ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2219aa1a15e2SDaniel Mack 	if (IS_ERR(ss_regs)) {
2220aa1a15e2SDaniel Mack 		ret = PTR_ERR(ss_regs);
2221aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2222df828598SMugunthan V N 	}
2223549985eeSRichard Cochran 	priv->regs = ss_regs;
2224549985eeSRichard Cochran 	priv->host_port = HOST_PORT_NUM;
2225df828598SMugunthan V N 
2226f280e89aSMugunthan V N 	/* Need to enable clocks with runtime PM api to access module
2227f280e89aSMugunthan V N 	 * registers
2228f280e89aSMugunthan V N 	 */
2229f280e89aSMugunthan V N 	pm_runtime_get_sync(&pdev->dev);
2230f280e89aSMugunthan V N 	priv->version = readl(&priv->regs->id_ver);
2231f280e89aSMugunthan V N 	pm_runtime_put_sync(&pdev->dev);
2232f280e89aSMugunthan V N 
2233aa1a15e2SDaniel Mack 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2234aa1a15e2SDaniel Mack 	priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2235aa1a15e2SDaniel Mack 	if (IS_ERR(priv->wr_regs)) {
2236aa1a15e2SDaniel Mack 		ret = PTR_ERR(priv->wr_regs);
2237aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2238df828598SMugunthan V N 	}
2239df828598SMugunthan V N 
2240df828598SMugunthan V N 	memset(&dma_params, 0, sizeof(dma_params));
2241549985eeSRichard Cochran 	memset(&ale_params, 0, sizeof(ale_params));
2242549985eeSRichard Cochran 
2243549985eeSRichard Cochran 	switch (priv->version) {
2244549985eeSRichard Cochran 	case CPSW_VERSION_1:
2245549985eeSRichard Cochran 		priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
22469232b16dSMugunthan V N 		priv->cpts->reg      = ss_regs + CPSW1_CPTS_OFFSET;
2247d9718546SMugunthan V N 		priv->hw_stats	     = ss_regs + CPSW1_HW_STATS;
2248549985eeSRichard Cochran 		dma_params.dmaregs   = ss_regs + CPSW1_CPDMA_OFFSET;
2249549985eeSRichard Cochran 		dma_params.txhdp     = ss_regs + CPSW1_STATERAM_OFFSET;
2250549985eeSRichard Cochran 		ale_params.ale_regs  = ss_regs + CPSW1_ALE_OFFSET;
2251549985eeSRichard Cochran 		slave_offset         = CPSW1_SLAVE_OFFSET;
2252549985eeSRichard Cochran 		slave_size           = CPSW1_SLAVE_SIZE;
2253549985eeSRichard Cochran 		sliver_offset        = CPSW1_SLIVER_OFFSET;
2254549985eeSRichard Cochran 		dma_params.desc_mem_phys = 0;
2255549985eeSRichard Cochran 		break;
2256549985eeSRichard Cochran 	case CPSW_VERSION_2:
2257c193f365SMugunthan V N 	case CPSW_VERSION_3:
2258926489beSMugunthan V N 	case CPSW_VERSION_4:
2259549985eeSRichard Cochran 		priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
22609232b16dSMugunthan V N 		priv->cpts->reg      = ss_regs + CPSW2_CPTS_OFFSET;
2261d9718546SMugunthan V N 		priv->hw_stats	     = ss_regs + CPSW2_HW_STATS;
2262549985eeSRichard Cochran 		dma_params.dmaregs   = ss_regs + CPSW2_CPDMA_OFFSET;
2263549985eeSRichard Cochran 		dma_params.txhdp     = ss_regs + CPSW2_STATERAM_OFFSET;
2264549985eeSRichard Cochran 		ale_params.ale_regs  = ss_regs + CPSW2_ALE_OFFSET;
2265549985eeSRichard Cochran 		slave_offset         = CPSW2_SLAVE_OFFSET;
2266549985eeSRichard Cochran 		slave_size           = CPSW2_SLAVE_SIZE;
2267549985eeSRichard Cochran 		sliver_offset        = CPSW2_SLIVER_OFFSET;
2268549985eeSRichard Cochran 		dma_params.desc_mem_phys =
2269aa1a15e2SDaniel Mack 			(u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2270549985eeSRichard Cochran 		break;
2271549985eeSRichard Cochran 	default:
2272549985eeSRichard Cochran 		dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
2273549985eeSRichard Cochran 		ret = -ENODEV;
2274aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2275549985eeSRichard Cochran 	}
2276549985eeSRichard Cochran 	for (i = 0; i < priv->data.slaves; i++) {
2277549985eeSRichard Cochran 		struct cpsw_slave *slave = &priv->slaves[i];
2278549985eeSRichard Cochran 		cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
2279549985eeSRichard Cochran 		slave_offset  += slave_size;
2280549985eeSRichard Cochran 		sliver_offset += SLIVER_SIZE;
2281549985eeSRichard Cochran 	}
2282549985eeSRichard Cochran 
2283df828598SMugunthan V N 	dma_params.dev		= &pdev->dev;
2284549985eeSRichard Cochran 	dma_params.rxthresh	= dma_params.dmaregs + CPDMA_RXTHRESH;
2285549985eeSRichard Cochran 	dma_params.rxfree	= dma_params.dmaregs + CPDMA_RXFREE;
2286549985eeSRichard Cochran 	dma_params.rxhdp	= dma_params.txhdp + CPDMA_RXHDP;
2287549985eeSRichard Cochran 	dma_params.txcp		= dma_params.txhdp + CPDMA_TXCP;
2288549985eeSRichard Cochran 	dma_params.rxcp		= dma_params.txhdp + CPDMA_RXCP;
2289df828598SMugunthan V N 
2290df828598SMugunthan V N 	dma_params.num_chan		= data->channels;
2291df828598SMugunthan V N 	dma_params.has_soft_reset	= true;
2292df828598SMugunthan V N 	dma_params.min_packet_size	= CPSW_MIN_PACKET_SIZE;
2293df828598SMugunthan V N 	dma_params.desc_mem_size	= data->bd_ram_size;
2294df828598SMugunthan V N 	dma_params.desc_align		= 16;
2295df828598SMugunthan V N 	dma_params.has_ext_regs		= true;
2296549985eeSRichard Cochran 	dma_params.desc_hw_addr         = dma_params.desc_mem_phys;
2297df828598SMugunthan V N 
2298df828598SMugunthan V N 	priv->dma = cpdma_ctlr_create(&dma_params);
2299df828598SMugunthan V N 	if (!priv->dma) {
2300df828598SMugunthan V N 		dev_err(priv->dev, "error initializing dma\n");
2301df828598SMugunthan V N 		ret = -ENOMEM;
2302aa1a15e2SDaniel Mack 		goto clean_runtime_disable_ret;
2303df828598SMugunthan V N 	}
2304df828598SMugunthan V N 
2305df828598SMugunthan V N 	priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
2306df828598SMugunthan V N 				       cpsw_tx_handler);
2307df828598SMugunthan V N 	priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
2308df828598SMugunthan V N 				       cpsw_rx_handler);
2309df828598SMugunthan V N 
2310df828598SMugunthan V N 	if (WARN_ON(!priv->txch || !priv->rxch)) {
2311df828598SMugunthan V N 		dev_err(priv->dev, "error initializing dma channels\n");
2312df828598SMugunthan V N 		ret = -ENOMEM;
2313df828598SMugunthan V N 		goto clean_dma_ret;
2314df828598SMugunthan V N 	}
2315df828598SMugunthan V N 
2316df828598SMugunthan V N 	ale_params.dev			= &ndev->dev;
2317df828598SMugunthan V N 	ale_params.ale_ageout		= ale_ageout;
2318df828598SMugunthan V N 	ale_params.ale_entries		= data->ale_entries;
2319df828598SMugunthan V N 	ale_params.ale_ports		= data->slaves;
2320df828598SMugunthan V N 
2321df828598SMugunthan V N 	priv->ale = cpsw_ale_create(&ale_params);
2322df828598SMugunthan V N 	if (!priv->ale) {
2323df828598SMugunthan V N 		dev_err(priv->dev, "error initializing ale engine\n");
2324df828598SMugunthan V N 		ret = -ENODEV;
2325df828598SMugunthan V N 		goto clean_dma_ret;
2326df828598SMugunthan V N 	}
2327df828598SMugunthan V N 
2328df828598SMugunthan V N 	ndev->irq = platform_get_irq(pdev, 0);
2329df828598SMugunthan V N 	if (ndev->irq < 0) {
2330df828598SMugunthan V N 		dev_err(priv->dev, "error getting irq resource\n");
2331df828598SMugunthan V N 		ret = -ENOENT;
2332df828598SMugunthan V N 		goto clean_ale_ret;
2333df828598SMugunthan V N 	}
2334df828598SMugunthan V N 
2335df828598SMugunthan V N 	while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) {
2336c2b32e58SDaniel Mack 		if (k >= ARRAY_SIZE(priv->irqs_table)) {
2337c2b32e58SDaniel Mack 			ret = -EINVAL;
2338df828598SMugunthan V N 			goto clean_ale_ret;
2339df828598SMugunthan V N 		}
2340c2b32e58SDaniel Mack 
2341c2b32e58SDaniel Mack 		ret = devm_request_irq(&pdev->dev, res->start, cpsw_interrupt,
2342c2b32e58SDaniel Mack 				       0, dev_name(&pdev->dev), priv);
2343c2b32e58SDaniel Mack 		if (ret < 0) {
2344c2b32e58SDaniel Mack 			dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2345c2b32e58SDaniel Mack 			goto clean_ale_ret;
2346df828598SMugunthan V N 		}
2347c2b32e58SDaniel Mack 
2348c2b32e58SDaniel Mack 		priv->irqs_table[k] = res->start;
2349df828598SMugunthan V N 		k++;
2350df828598SMugunthan V N 	}
2351df828598SMugunthan V N 
2352c2b32e58SDaniel Mack 	priv->num_irqs = k;
2353c2b32e58SDaniel Mack 
2354f646968fSPatrick McHardy 	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2355df828598SMugunthan V N 
2356df828598SMugunthan V N 	ndev->netdev_ops = &cpsw_netdev_ops;
23577ad24ea4SWilfried Klaebe 	ndev->ethtool_ops = &cpsw_ethtool_ops;
2358df828598SMugunthan V N 	netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2359df828598SMugunthan V N 
2360df828598SMugunthan V N 	/* register the network device */
2361df828598SMugunthan V N 	SET_NETDEV_DEV(ndev, &pdev->dev);
2362df828598SMugunthan V N 	ret = register_netdev(ndev);
2363df828598SMugunthan V N 	if (ret) {
2364df828598SMugunthan V N 		dev_err(priv->dev, "error registering net device\n");
2365df828598SMugunthan V N 		ret = -ENODEV;
2366aa1a15e2SDaniel Mack 		goto clean_ale_ret;
2367df828598SMugunthan V N 	}
2368df828598SMugunthan V N 
23691a3b5056SOlof Johansson 	cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
23701a3b5056SOlof Johansson 		    &ss_res->start, ndev->irq);
2371df828598SMugunthan V N 
2372d9ba8f9eSMugunthan V N 	if (priv->data.dual_emac) {
2373d9ba8f9eSMugunthan V N 		ret = cpsw_probe_dual_emac(pdev, priv);
2374d9ba8f9eSMugunthan V N 		if (ret) {
2375d9ba8f9eSMugunthan V N 			cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
2376aa1a15e2SDaniel Mack 			goto clean_ale_ret;
2377d9ba8f9eSMugunthan V N 		}
2378d9ba8f9eSMugunthan V N 	}
2379d9ba8f9eSMugunthan V N 
2380df828598SMugunthan V N 	return 0;
2381df828598SMugunthan V N 
2382df828598SMugunthan V N clean_ale_ret:
2383df828598SMugunthan V N 	cpsw_ale_destroy(priv->ale);
2384df828598SMugunthan V N clean_dma_ret:
2385df828598SMugunthan V N 	cpdma_chan_destroy(priv->txch);
2386df828598SMugunthan V N 	cpdma_chan_destroy(priv->rxch);
2387df828598SMugunthan V N 	cpdma_ctlr_destroy(priv->dma);
2388aa1a15e2SDaniel Mack clean_runtime_disable_ret:
2389f150bd7fSMugunthan V N 	pm_runtime_disable(&pdev->dev);
2390df828598SMugunthan V N clean_ndev_ret:
2391d1bd9acfSSebastian Siewior 	free_netdev(priv->ndev);
2392df828598SMugunthan V N 	return ret;
2393df828598SMugunthan V N }
2394df828598SMugunthan V N 
2395663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev)
2396df828598SMugunthan V N {
2397df828598SMugunthan V N 	struct net_device *ndev = platform_get_drvdata(pdev);
2398df828598SMugunthan V N 	struct cpsw_priv *priv = netdev_priv(ndev);
2399df828598SMugunthan V N 
2400d1bd9acfSSebastian Siewior 	if (priv->data.dual_emac)
2401d1bd9acfSSebastian Siewior 		unregister_netdev(cpsw_get_slave_ndev(priv, 1));
2402d1bd9acfSSebastian Siewior 	unregister_netdev(ndev);
2403df828598SMugunthan V N 
2404df828598SMugunthan V N 	cpsw_ale_destroy(priv->ale);
2405df828598SMugunthan V N 	cpdma_chan_destroy(priv->txch);
2406df828598SMugunthan V N 	cpdma_chan_destroy(priv->rxch);
2407df828598SMugunthan V N 	cpdma_ctlr_destroy(priv->dma);
2408f150bd7fSMugunthan V N 	pm_runtime_disable(&pdev->dev);
2409d1bd9acfSSebastian Siewior 	if (priv->data.dual_emac)
2410d1bd9acfSSebastian Siewior 		free_netdev(cpsw_get_slave_ndev(priv, 1));
2411df828598SMugunthan V N 	free_netdev(ndev);
2412df828598SMugunthan V N 	return 0;
2413df828598SMugunthan V N }
2414df828598SMugunthan V N 
2415df828598SMugunthan V N static int cpsw_suspend(struct device *dev)
2416df828598SMugunthan V N {
2417df828598SMugunthan V N 	struct platform_device	*pdev = to_platform_device(dev);
2418df828598SMugunthan V N 	struct net_device	*ndev = platform_get_drvdata(pdev);
2419b90fc27aSMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
2420df828598SMugunthan V N 
2421618073e3SMugunthan V N 	if (priv->data.dual_emac) {
2422618073e3SMugunthan V N 		int i;
2423618073e3SMugunthan V N 
2424618073e3SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
2425618073e3SMugunthan V N 			if (netif_running(priv->slaves[i].ndev))
2426618073e3SMugunthan V N 				cpsw_ndo_stop(priv->slaves[i].ndev);
2427618073e3SMugunthan V N 			soft_reset_slave(priv->slaves + i);
2428618073e3SMugunthan V N 		}
2429618073e3SMugunthan V N 	} else {
2430df828598SMugunthan V N 		if (netif_running(ndev))
2431df828598SMugunthan V N 			cpsw_ndo_stop(ndev);
24321e7a2e21SDaniel Mack 		for_each_slave(priv, soft_reset_slave);
2433618073e3SMugunthan V N 	}
24341e7a2e21SDaniel Mack 
2435f150bd7fSMugunthan V N 	pm_runtime_put_sync(&pdev->dev);
2436f150bd7fSMugunthan V N 
2437739683b4SMugunthan V N 	/* Select sleep pin state */
2438739683b4SMugunthan V N 	pinctrl_pm_select_sleep_state(&pdev->dev);
2439739683b4SMugunthan V N 
2440df828598SMugunthan V N 	return 0;
2441df828598SMugunthan V N }
2442df828598SMugunthan V N 
2443df828598SMugunthan V N static int cpsw_resume(struct device *dev)
2444df828598SMugunthan V N {
2445df828598SMugunthan V N 	struct platform_device	*pdev = to_platform_device(dev);
2446df828598SMugunthan V N 	struct net_device	*ndev = platform_get_drvdata(pdev);
2447618073e3SMugunthan V N 	struct cpsw_priv	*priv = netdev_priv(ndev);
2448df828598SMugunthan V N 
2449f150bd7fSMugunthan V N 	pm_runtime_get_sync(&pdev->dev);
2450739683b4SMugunthan V N 
2451739683b4SMugunthan V N 	/* Select default pin state */
2452739683b4SMugunthan V N 	pinctrl_pm_select_default_state(&pdev->dev);
2453739683b4SMugunthan V N 
2454618073e3SMugunthan V N 	if (priv->data.dual_emac) {
2455618073e3SMugunthan V N 		int i;
2456618073e3SMugunthan V N 
2457618073e3SMugunthan V N 		for (i = 0; i < priv->data.slaves; i++) {
2458618073e3SMugunthan V N 			if (netif_running(priv->slaves[i].ndev))
2459618073e3SMugunthan V N 				cpsw_ndo_open(priv->slaves[i].ndev);
2460618073e3SMugunthan V N 		}
2461618073e3SMugunthan V N 	} else {
2462df828598SMugunthan V N 		if (netif_running(ndev))
2463df828598SMugunthan V N 			cpsw_ndo_open(ndev);
2464618073e3SMugunthan V N 	}
2465df828598SMugunthan V N 	return 0;
2466df828598SMugunthan V N }
2467df828598SMugunthan V N 
2468df828598SMugunthan V N static const struct dev_pm_ops cpsw_pm_ops = {
2469df828598SMugunthan V N 	.suspend	= cpsw_suspend,
2470df828598SMugunthan V N 	.resume		= cpsw_resume,
2471df828598SMugunthan V N };
2472df828598SMugunthan V N 
24732eb32b0aSMugunthan V N static const struct of_device_id cpsw_of_mtable[] = {
24742eb32b0aSMugunthan V N 	{ .compatible = "ti,cpsw", },
24752eb32b0aSMugunthan V N 	{ /* sentinel */ },
24762eb32b0aSMugunthan V N };
24774bc21d41SSebastian Siewior MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
24782eb32b0aSMugunthan V N 
2479df828598SMugunthan V N static struct platform_driver cpsw_driver = {
2480df828598SMugunthan V N 	.driver = {
2481df828598SMugunthan V N 		.name	 = "cpsw",
2482df828598SMugunthan V N 		.pm	 = &cpsw_pm_ops,
24831e5c76d4SSachin Kamat 		.of_match_table = cpsw_of_mtable,
2484df828598SMugunthan V N 	},
2485df828598SMugunthan V N 	.probe = cpsw_probe,
2486663e12e6SBill Pemberton 	.remove = cpsw_remove,
2487df828598SMugunthan V N };
2488df828598SMugunthan V N 
2489df828598SMugunthan V N static int __init cpsw_init(void)
2490df828598SMugunthan V N {
2491df828598SMugunthan V N 	return platform_driver_register(&cpsw_driver);
2492df828598SMugunthan V N }
2493df828598SMugunthan V N late_initcall(cpsw_init);
2494df828598SMugunthan V N 
2495df828598SMugunthan V N static void __exit cpsw_exit(void)
2496df828598SMugunthan V N {
2497df828598SMugunthan V N 	platform_driver_unregister(&cpsw_driver);
2498df828598SMugunthan V N }
2499df828598SMugunthan V N module_exit(cpsw_exit);
2500df828598SMugunthan V N 
2501df828598SMugunthan V N MODULE_LICENSE("GPL");
2502df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2503df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2504df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver");
2505