xref: /openbmc/linux/drivers/net/ethernet/sfc/nic.c (revision d8291187)
1874aeea5SJeff Kirsher /****************************************************************************
2874aeea5SJeff Kirsher  * Driver for Solarflare Solarstorm network controllers and boards
3874aeea5SJeff Kirsher  * Copyright 2005-2006 Fen Systems Ltd.
4874aeea5SJeff Kirsher  * Copyright 2006-2011 Solarflare Communications Inc.
5874aeea5SJeff Kirsher  *
6874aeea5SJeff Kirsher  * This program is free software; you can redistribute it and/or modify it
7874aeea5SJeff Kirsher  * under the terms of the GNU General Public License version 2 as published
8874aeea5SJeff Kirsher  * by the Free Software Foundation, incorporated herein by reference.
9874aeea5SJeff Kirsher  */
10874aeea5SJeff Kirsher 
11874aeea5SJeff Kirsher #include <linux/bitops.h>
12874aeea5SJeff Kirsher #include <linux/delay.h>
13874aeea5SJeff Kirsher #include <linux/interrupt.h>
14874aeea5SJeff Kirsher #include <linux/pci.h>
15874aeea5SJeff Kirsher #include <linux/module.h>
16874aeea5SJeff Kirsher #include <linux/seq_file.h>
171899c111SBen Hutchings #include <linux/cpu_rmap.h>
18874aeea5SJeff Kirsher #include "net_driver.h"
19874aeea5SJeff Kirsher #include "bitfield.h"
20874aeea5SJeff Kirsher #include "efx.h"
21874aeea5SJeff Kirsher #include "nic.h"
228b8a95a1SBen Hutchings #include "farch_regs.h"
23874aeea5SJeff Kirsher #include "io.h"
24874aeea5SJeff Kirsher #include "workarounds.h"
25874aeea5SJeff Kirsher 
26874aeea5SJeff Kirsher /**************************************************************************
27874aeea5SJeff Kirsher  *
28874aeea5SJeff Kirsher  * Configurable values
29874aeea5SJeff Kirsher  *
30874aeea5SJeff Kirsher  **************************************************************************
31874aeea5SJeff Kirsher  */
32874aeea5SJeff Kirsher 
33874aeea5SJeff Kirsher /* This is set to 16 for a good reason.  In summary, if larger than
34874aeea5SJeff Kirsher  * 16, the descriptor cache holds more than a default socket
35874aeea5SJeff Kirsher  * buffer's worth of packets (for UDP we can only have at most one
36874aeea5SJeff Kirsher  * socket buffer's worth outstanding).  This combined with the fact
37874aeea5SJeff Kirsher  * that we only get 1 TX event per descriptor cache means the NIC
38874aeea5SJeff Kirsher  * goes idle.
39874aeea5SJeff Kirsher  */
40874aeea5SJeff Kirsher #define TX_DC_ENTRIES 16
41874aeea5SJeff Kirsher #define TX_DC_ENTRIES_ORDER 1
42874aeea5SJeff Kirsher 
43874aeea5SJeff Kirsher #define RX_DC_ENTRIES 64
44874aeea5SJeff Kirsher #define RX_DC_ENTRIES_ORDER 3
45874aeea5SJeff Kirsher 
46874aeea5SJeff Kirsher /* If EFX_MAX_INT_ERRORS internal errors occur within
47874aeea5SJeff Kirsher  * EFX_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
48874aeea5SJeff Kirsher  * disable it.
49874aeea5SJeff Kirsher  */
50874aeea5SJeff Kirsher #define EFX_INT_ERROR_EXPIRE 3600
51874aeea5SJeff Kirsher #define EFX_MAX_INT_ERRORS 5
52874aeea5SJeff Kirsher 
53874aeea5SJeff Kirsher /* Depth of RX flush request fifo */
54874aeea5SJeff Kirsher #define EFX_RX_FLUSH_COUNT 4
55874aeea5SJeff Kirsher 
564ef594ebSBen Hutchings /* Driver generated events */
574ef594ebSBen Hutchings #define _EFX_CHANNEL_MAGIC_TEST		0x000101
584ef594ebSBen Hutchings #define _EFX_CHANNEL_MAGIC_FILL		0x000102
599f2cb71cSBen Hutchings #define _EFX_CHANNEL_MAGIC_RX_DRAIN	0x000103
609f2cb71cSBen Hutchings #define _EFX_CHANNEL_MAGIC_TX_DRAIN	0x000104
61874aeea5SJeff Kirsher 
624ef594ebSBen Hutchings #define _EFX_CHANNEL_MAGIC(_code, _data)	((_code) << 8 | (_data))
634ef594ebSBen Hutchings #define _EFX_CHANNEL_MAGIC_CODE(_magic)		((_magic) >> 8)
644ef594ebSBen Hutchings 
654ef594ebSBen Hutchings #define EFX_CHANNEL_MAGIC_TEST(_channel)				\
664ef594ebSBen Hutchings 	_EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TEST, (_channel)->channel)
672ae75dacSBen Hutchings #define EFX_CHANNEL_MAGIC_FILL(_rx_queue)				\
682ae75dacSBen Hutchings 	_EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_FILL,			\
692ae75dacSBen Hutchings 			   efx_rx_queue_index(_rx_queue))
709f2cb71cSBen Hutchings #define EFX_CHANNEL_MAGIC_RX_DRAIN(_rx_queue)				\
719f2cb71cSBen Hutchings 	_EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_RX_DRAIN,			\
729f2cb71cSBen Hutchings 			   efx_rx_queue_index(_rx_queue))
739f2cb71cSBen Hutchings #define EFX_CHANNEL_MAGIC_TX_DRAIN(_tx_queue)				\
749f2cb71cSBen Hutchings 	_EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TX_DRAIN,			\
759f2cb71cSBen Hutchings 			   (_tx_queue)->queue)
76874aeea5SJeff Kirsher 
77525d9e82SDaniel Pieczko static void efx_magic_event(struct efx_channel *channel, u32 magic);
78525d9e82SDaniel Pieczko 
79874aeea5SJeff Kirsher /**************************************************************************
80874aeea5SJeff Kirsher  *
81874aeea5SJeff Kirsher  * Solarstorm hardware access
82874aeea5SJeff Kirsher  *
83874aeea5SJeff Kirsher  **************************************************************************/
84874aeea5SJeff Kirsher 
85874aeea5SJeff Kirsher static inline void efx_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
86874aeea5SJeff Kirsher 				     unsigned int index)
87874aeea5SJeff Kirsher {
88874aeea5SJeff Kirsher 	efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
89874aeea5SJeff Kirsher 			value, index);
90874aeea5SJeff Kirsher }
91874aeea5SJeff Kirsher 
92874aeea5SJeff Kirsher /* Read the current event from the event queue */
93874aeea5SJeff Kirsher static inline efx_qword_t *efx_event(struct efx_channel *channel,
94874aeea5SJeff Kirsher 				     unsigned int index)
95874aeea5SJeff Kirsher {
96caa75586SBen Hutchings 	return ((efx_qword_t *) (channel->eventq.buf.addr)) +
97874aeea5SJeff Kirsher 		(index & channel->eventq_mask);
98874aeea5SJeff Kirsher }
99874aeea5SJeff Kirsher 
100874aeea5SJeff Kirsher /* See if an event is present
101874aeea5SJeff Kirsher  *
102874aeea5SJeff Kirsher  * We check both the high and low dword of the event for all ones.  We
103874aeea5SJeff Kirsher  * wrote all ones when we cleared the event, and no valid event can
104874aeea5SJeff Kirsher  * have all ones in either its high or low dwords.  This approach is
105874aeea5SJeff Kirsher  * robust against reordering.
106874aeea5SJeff Kirsher  *
107874aeea5SJeff Kirsher  * Note that using a single 64-bit comparison is incorrect; even
108874aeea5SJeff Kirsher  * though the CPU read will be atomic, the DMA write may not be.
109874aeea5SJeff Kirsher  */
110874aeea5SJeff Kirsher static inline int efx_event_present(efx_qword_t *event)
111874aeea5SJeff Kirsher {
112874aeea5SJeff Kirsher 	return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
113874aeea5SJeff Kirsher 		  EFX_DWORD_IS_ALL_ONES(event->dword[1]));
114874aeea5SJeff Kirsher }
115874aeea5SJeff Kirsher 
116874aeea5SJeff Kirsher static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
117874aeea5SJeff Kirsher 				     const efx_oword_t *mask)
118874aeea5SJeff Kirsher {
119874aeea5SJeff Kirsher 	return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
120874aeea5SJeff Kirsher 		((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
121874aeea5SJeff Kirsher }
122874aeea5SJeff Kirsher 
123874aeea5SJeff Kirsher int efx_nic_test_registers(struct efx_nic *efx,
124874aeea5SJeff Kirsher 			   const struct efx_nic_register_test *regs,
125874aeea5SJeff Kirsher 			   size_t n_regs)
126874aeea5SJeff Kirsher {
127874aeea5SJeff Kirsher 	unsigned address = 0, i, j;
128874aeea5SJeff Kirsher 	efx_oword_t mask, imask, original, reg, buf;
129874aeea5SJeff Kirsher 
130874aeea5SJeff Kirsher 	for (i = 0; i < n_regs; ++i) {
131874aeea5SJeff Kirsher 		address = regs[i].address;
132874aeea5SJeff Kirsher 		mask = imask = regs[i].mask;
133874aeea5SJeff Kirsher 		EFX_INVERT_OWORD(imask);
134874aeea5SJeff Kirsher 
135874aeea5SJeff Kirsher 		efx_reado(efx, &original, address);
136874aeea5SJeff Kirsher 
137874aeea5SJeff Kirsher 		/* bit sweep on and off */
138874aeea5SJeff Kirsher 		for (j = 0; j < 128; j++) {
139874aeea5SJeff Kirsher 			if (!EFX_EXTRACT_OWORD32(mask, j, j))
140874aeea5SJeff Kirsher 				continue;
141874aeea5SJeff Kirsher 
142874aeea5SJeff Kirsher 			/* Test this testable bit can be set in isolation */
143874aeea5SJeff Kirsher 			EFX_AND_OWORD(reg, original, mask);
144874aeea5SJeff Kirsher 			EFX_SET_OWORD32(reg, j, j, 1);
145874aeea5SJeff Kirsher 
146874aeea5SJeff Kirsher 			efx_writeo(efx, &reg, address);
147874aeea5SJeff Kirsher 			efx_reado(efx, &buf, address);
148874aeea5SJeff Kirsher 
149874aeea5SJeff Kirsher 			if (efx_masked_compare_oword(&reg, &buf, &mask))
150874aeea5SJeff Kirsher 				goto fail;
151874aeea5SJeff Kirsher 
152874aeea5SJeff Kirsher 			/* Test this testable bit can be cleared in isolation */
153874aeea5SJeff Kirsher 			EFX_OR_OWORD(reg, original, mask);
154874aeea5SJeff Kirsher 			EFX_SET_OWORD32(reg, j, j, 0);
155874aeea5SJeff Kirsher 
156874aeea5SJeff Kirsher 			efx_writeo(efx, &reg, address);
157874aeea5SJeff Kirsher 			efx_reado(efx, &buf, address);
158874aeea5SJeff Kirsher 
159874aeea5SJeff Kirsher 			if (efx_masked_compare_oword(&reg, &buf, &mask))
160874aeea5SJeff Kirsher 				goto fail;
161874aeea5SJeff Kirsher 		}
162874aeea5SJeff Kirsher 
163874aeea5SJeff Kirsher 		efx_writeo(efx, &original, address);
164874aeea5SJeff Kirsher 	}
165874aeea5SJeff Kirsher 
166874aeea5SJeff Kirsher 	return 0;
167874aeea5SJeff Kirsher 
168874aeea5SJeff Kirsher fail:
169874aeea5SJeff Kirsher 	netif_err(efx, hw, efx->net_dev,
170874aeea5SJeff Kirsher 		  "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
171874aeea5SJeff Kirsher 		  " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
172874aeea5SJeff Kirsher 		  EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
173874aeea5SJeff Kirsher 	return -EIO;
174874aeea5SJeff Kirsher }
175874aeea5SJeff Kirsher 
176874aeea5SJeff Kirsher /**************************************************************************
177874aeea5SJeff Kirsher  *
178874aeea5SJeff Kirsher  * Special buffer handling
179874aeea5SJeff Kirsher  * Special buffers are used for event queues and the TX and RX
180874aeea5SJeff Kirsher  * descriptor rings.
181874aeea5SJeff Kirsher  *
182874aeea5SJeff Kirsher  *************************************************************************/
183874aeea5SJeff Kirsher 
184874aeea5SJeff Kirsher /*
185874aeea5SJeff Kirsher  * Initialise a special buffer
186874aeea5SJeff Kirsher  *
187874aeea5SJeff Kirsher  * This will define a buffer (previously allocated via
188874aeea5SJeff Kirsher  * efx_alloc_special_buffer()) in the buffer table, allowing
189874aeea5SJeff Kirsher  * it to be used for event queues, descriptor rings etc.
190874aeea5SJeff Kirsher  */
191874aeea5SJeff Kirsher static void
192874aeea5SJeff Kirsher efx_init_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
193874aeea5SJeff Kirsher {
194874aeea5SJeff Kirsher 	efx_qword_t buf_desc;
1955bbe2f4fSBen Hutchings 	unsigned int index;
196874aeea5SJeff Kirsher 	dma_addr_t dma_addr;
197874aeea5SJeff Kirsher 	int i;
198874aeea5SJeff Kirsher 
199caa75586SBen Hutchings 	EFX_BUG_ON_PARANOID(!buffer->buf.addr);
200874aeea5SJeff Kirsher 
201874aeea5SJeff Kirsher 	/* Write buffer descriptors to NIC */
202874aeea5SJeff Kirsher 	for (i = 0; i < buffer->entries; i++) {
203874aeea5SJeff Kirsher 		index = buffer->index + i;
204caa75586SBen Hutchings 		dma_addr = buffer->buf.dma_addr + (i * EFX_BUF_SIZE);
205874aeea5SJeff Kirsher 		netif_dbg(efx, probe, efx->net_dev,
206874aeea5SJeff Kirsher 			  "mapping special buffer %d at %llx\n",
207874aeea5SJeff Kirsher 			  index, (unsigned long long)dma_addr);
208874aeea5SJeff Kirsher 		EFX_POPULATE_QWORD_3(buf_desc,
209874aeea5SJeff Kirsher 				     FRF_AZ_BUF_ADR_REGION, 0,
210874aeea5SJeff Kirsher 				     FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
211874aeea5SJeff Kirsher 				     FRF_AZ_BUF_OWNER_ID_FBUF, 0);
212874aeea5SJeff Kirsher 		efx_write_buf_tbl(efx, &buf_desc, index);
213874aeea5SJeff Kirsher 	}
214874aeea5SJeff Kirsher }
215874aeea5SJeff Kirsher 
216874aeea5SJeff Kirsher /* Unmaps a buffer and clears the buffer table entries */
217874aeea5SJeff Kirsher static void
218874aeea5SJeff Kirsher efx_fini_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
219874aeea5SJeff Kirsher {
220874aeea5SJeff Kirsher 	efx_oword_t buf_tbl_upd;
221874aeea5SJeff Kirsher 	unsigned int start = buffer->index;
222874aeea5SJeff Kirsher 	unsigned int end = (buffer->index + buffer->entries - 1);
223874aeea5SJeff Kirsher 
224874aeea5SJeff Kirsher 	if (!buffer->entries)
225874aeea5SJeff Kirsher 		return;
226874aeea5SJeff Kirsher 
227874aeea5SJeff Kirsher 	netif_dbg(efx, hw, efx->net_dev, "unmapping special buffers %d-%d\n",
228874aeea5SJeff Kirsher 		  buffer->index, buffer->index + buffer->entries - 1);
229874aeea5SJeff Kirsher 
230874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_4(buf_tbl_upd,
231874aeea5SJeff Kirsher 			     FRF_AZ_BUF_UPD_CMD, 0,
232874aeea5SJeff Kirsher 			     FRF_AZ_BUF_CLR_CMD, 1,
233874aeea5SJeff Kirsher 			     FRF_AZ_BUF_CLR_END_ID, end,
234874aeea5SJeff Kirsher 			     FRF_AZ_BUF_CLR_START_ID, start);
235874aeea5SJeff Kirsher 	efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
236874aeea5SJeff Kirsher }
237874aeea5SJeff Kirsher 
238874aeea5SJeff Kirsher /*
239874aeea5SJeff Kirsher  * Allocate a new special buffer
240874aeea5SJeff Kirsher  *
241874aeea5SJeff Kirsher  * This allocates memory for a new buffer, clears it and allocates a
242874aeea5SJeff Kirsher  * new buffer ID range.  It does not write into the buffer table.
243874aeea5SJeff Kirsher  *
244874aeea5SJeff Kirsher  * This call will allocate 4KB buffers, since 8KB buffers can't be
245874aeea5SJeff Kirsher  * used for event queues and descriptor rings.
246874aeea5SJeff Kirsher  */
247874aeea5SJeff Kirsher static int efx_alloc_special_buffer(struct efx_nic *efx,
248874aeea5SJeff Kirsher 				    struct efx_special_buffer *buffer,
249874aeea5SJeff Kirsher 				    unsigned int len)
250874aeea5SJeff Kirsher {
251874aeea5SJeff Kirsher 	len = ALIGN(len, EFX_BUF_SIZE);
252874aeea5SJeff Kirsher 
253caa75586SBen Hutchings 	if (efx_nic_alloc_buffer(efx, &buffer->buf, len, GFP_KERNEL))
254874aeea5SJeff Kirsher 		return -ENOMEM;
255874aeea5SJeff Kirsher 	buffer->entries = len / EFX_BUF_SIZE;
256caa75586SBen Hutchings 	BUG_ON(buffer->buf.dma_addr & (EFX_BUF_SIZE - 1));
257874aeea5SJeff Kirsher 
258874aeea5SJeff Kirsher 	/* Select new buffer ID */
259874aeea5SJeff Kirsher 	buffer->index = efx->next_buffer_table;
260874aeea5SJeff Kirsher 	efx->next_buffer_table += buffer->entries;
261cd2d5b52SBen Hutchings #ifdef CONFIG_SFC_SRIOV
262cd2d5b52SBen Hutchings 	BUG_ON(efx_sriov_enabled(efx) &&
263cd2d5b52SBen Hutchings 	       efx->vf_buftbl_base < efx->next_buffer_table);
264cd2d5b52SBen Hutchings #endif
265874aeea5SJeff Kirsher 
266874aeea5SJeff Kirsher 	netif_dbg(efx, probe, efx->net_dev,
267874aeea5SJeff Kirsher 		  "allocating special buffers %d-%d at %llx+%x "
268874aeea5SJeff Kirsher 		  "(virt %p phys %llx)\n", buffer->index,
269874aeea5SJeff Kirsher 		  buffer->index + buffer->entries - 1,
270caa75586SBen Hutchings 		  (u64)buffer->buf.dma_addr, len,
271caa75586SBen Hutchings 		  buffer->buf.addr, (u64)virt_to_phys(buffer->buf.addr));
272874aeea5SJeff Kirsher 
273874aeea5SJeff Kirsher 	return 0;
274874aeea5SJeff Kirsher }
275874aeea5SJeff Kirsher 
276874aeea5SJeff Kirsher static void
277874aeea5SJeff Kirsher efx_free_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
278874aeea5SJeff Kirsher {
279caa75586SBen Hutchings 	if (!buffer->buf.addr)
280874aeea5SJeff Kirsher 		return;
281874aeea5SJeff Kirsher 
282874aeea5SJeff Kirsher 	netif_dbg(efx, hw, efx->net_dev,
283874aeea5SJeff Kirsher 		  "deallocating special buffers %d-%d at %llx+%x "
284874aeea5SJeff Kirsher 		  "(virt %p phys %llx)\n", buffer->index,
285874aeea5SJeff Kirsher 		  buffer->index + buffer->entries - 1,
286caa75586SBen Hutchings 		  (u64)buffer->buf.dma_addr, buffer->buf.len,
287caa75586SBen Hutchings 		  buffer->buf.addr, (u64)virt_to_phys(buffer->buf.addr));
288874aeea5SJeff Kirsher 
289caa75586SBen Hutchings 	efx_nic_free_buffer(efx, &buffer->buf);
290874aeea5SJeff Kirsher 	buffer->entries = 0;
291874aeea5SJeff Kirsher }
292874aeea5SJeff Kirsher 
293874aeea5SJeff Kirsher /**************************************************************************
294874aeea5SJeff Kirsher  *
295874aeea5SJeff Kirsher  * Generic buffer handling
296f7251a9cSBen Hutchings  * These buffers are used for interrupt status, MAC stats, etc.
297874aeea5SJeff Kirsher  *
298874aeea5SJeff Kirsher  **************************************************************************/
299874aeea5SJeff Kirsher 
300874aeea5SJeff Kirsher int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
3010d19a540SBen Hutchings 			 unsigned int len, gfp_t gfp_flags)
302874aeea5SJeff Kirsher {
3030e33d870SBen Hutchings 	buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
3041f9061d2SJoe Perches 					  &buffer->dma_addr,
3050d19a540SBen Hutchings 					  gfp_flags | __GFP_ZERO);
306874aeea5SJeff Kirsher 	if (!buffer->addr)
307874aeea5SJeff Kirsher 		return -ENOMEM;
308874aeea5SJeff Kirsher 	buffer->len = len;
309874aeea5SJeff Kirsher 	return 0;
310874aeea5SJeff Kirsher }
311874aeea5SJeff Kirsher 
312874aeea5SJeff Kirsher void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
313874aeea5SJeff Kirsher {
314874aeea5SJeff Kirsher 	if (buffer->addr) {
3150e33d870SBen Hutchings 		dma_free_coherent(&efx->pci_dev->dev, buffer->len,
316874aeea5SJeff Kirsher 				  buffer->addr, buffer->dma_addr);
317874aeea5SJeff Kirsher 		buffer->addr = NULL;
318874aeea5SJeff Kirsher 	}
319874aeea5SJeff Kirsher }
320874aeea5SJeff Kirsher 
321874aeea5SJeff Kirsher /**************************************************************************
322874aeea5SJeff Kirsher  *
323874aeea5SJeff Kirsher  * TX path
324874aeea5SJeff Kirsher  *
325874aeea5SJeff Kirsher  **************************************************************************/
326874aeea5SJeff Kirsher 
327874aeea5SJeff Kirsher /* Returns a pointer to the specified transmit descriptor in the TX
328874aeea5SJeff Kirsher  * descriptor queue belonging to the specified channel.
329874aeea5SJeff Kirsher  */
330874aeea5SJeff Kirsher static inline efx_qword_t *
331874aeea5SJeff Kirsher efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index)
332874aeea5SJeff Kirsher {
333caa75586SBen Hutchings 	return ((efx_qword_t *) (tx_queue->txd.buf.addr)) + index;
334874aeea5SJeff Kirsher }
335874aeea5SJeff Kirsher 
336874aeea5SJeff Kirsher /* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
337874aeea5SJeff Kirsher static inline void efx_notify_tx_desc(struct efx_tx_queue *tx_queue)
338874aeea5SJeff Kirsher {
339874aeea5SJeff Kirsher 	unsigned write_ptr;
340874aeea5SJeff Kirsher 	efx_dword_t reg;
341874aeea5SJeff Kirsher 
342874aeea5SJeff Kirsher 	write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
343874aeea5SJeff Kirsher 	EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
344874aeea5SJeff Kirsher 	efx_writed_page(tx_queue->efx, &reg,
345874aeea5SJeff Kirsher 			FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
346874aeea5SJeff Kirsher }
347874aeea5SJeff Kirsher 
348874aeea5SJeff Kirsher /* Write pointer and first descriptor for TX descriptor ring */
349874aeea5SJeff Kirsher static inline void efx_push_tx_desc(struct efx_tx_queue *tx_queue,
350874aeea5SJeff Kirsher 				    const efx_qword_t *txd)
351874aeea5SJeff Kirsher {
352874aeea5SJeff Kirsher 	unsigned write_ptr;
353874aeea5SJeff Kirsher 	efx_oword_t reg;
354874aeea5SJeff Kirsher 
355874aeea5SJeff Kirsher 	BUILD_BUG_ON(FRF_AZ_TX_DESC_LBN != 0);
356874aeea5SJeff Kirsher 	BUILD_BUG_ON(FR_AA_TX_DESC_UPD_KER != FR_BZ_TX_DESC_UPD_P0);
357874aeea5SJeff Kirsher 
358874aeea5SJeff Kirsher 	write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
359874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_2(reg, FRF_AZ_TX_DESC_PUSH_CMD, true,
360874aeea5SJeff Kirsher 			     FRF_AZ_TX_DESC_WPTR, write_ptr);
361874aeea5SJeff Kirsher 	reg.qword[0] = *txd;
362874aeea5SJeff Kirsher 	efx_writeo_page(tx_queue->efx, &reg,
363874aeea5SJeff Kirsher 			FR_BZ_TX_DESC_UPD_P0, tx_queue->queue);
364874aeea5SJeff Kirsher }
365874aeea5SJeff Kirsher 
366874aeea5SJeff Kirsher static inline bool
367874aeea5SJeff Kirsher efx_may_push_tx_desc(struct efx_tx_queue *tx_queue, unsigned int write_count)
368874aeea5SJeff Kirsher {
369874aeea5SJeff Kirsher 	unsigned empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count);
370874aeea5SJeff Kirsher 
371874aeea5SJeff Kirsher 	if (empty_read_count == 0)
372874aeea5SJeff Kirsher 		return false;
373874aeea5SJeff Kirsher 
374874aeea5SJeff Kirsher 	tx_queue->empty_read_count = 0;
375fae8563bSBen Hutchings 	return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0
376fae8563bSBen Hutchings 		&& tx_queue->write_count - write_count == 1;
377874aeea5SJeff Kirsher }
378874aeea5SJeff Kirsher 
379874aeea5SJeff Kirsher /* For each entry inserted into the software descriptor ring, create a
380874aeea5SJeff Kirsher  * descriptor in the hardware TX descriptor ring (in host memory), and
381874aeea5SJeff Kirsher  * write a doorbell.
382874aeea5SJeff Kirsher  */
383874aeea5SJeff Kirsher void efx_nic_push_buffers(struct efx_tx_queue *tx_queue)
384874aeea5SJeff Kirsher {
385874aeea5SJeff Kirsher 
386874aeea5SJeff Kirsher 	struct efx_tx_buffer *buffer;
387874aeea5SJeff Kirsher 	efx_qword_t *txd;
388874aeea5SJeff Kirsher 	unsigned write_ptr;
389874aeea5SJeff Kirsher 	unsigned old_write_count = tx_queue->write_count;
390874aeea5SJeff Kirsher 
391874aeea5SJeff Kirsher 	BUG_ON(tx_queue->write_count == tx_queue->insert_count);
392874aeea5SJeff Kirsher 
393874aeea5SJeff Kirsher 	do {
394874aeea5SJeff Kirsher 		write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
395874aeea5SJeff Kirsher 		buffer = &tx_queue->buffer[write_ptr];
396874aeea5SJeff Kirsher 		txd = efx_tx_desc(tx_queue, write_ptr);
397874aeea5SJeff Kirsher 		++tx_queue->write_count;
398874aeea5SJeff Kirsher 
399874aeea5SJeff Kirsher 		/* Create TX descriptor ring entry */
4007668ff9cSBen Hutchings 		BUILD_BUG_ON(EFX_TX_BUF_CONT != 1);
401874aeea5SJeff Kirsher 		EFX_POPULATE_QWORD_4(*txd,
4027668ff9cSBen Hutchings 				     FSF_AZ_TX_KER_CONT,
4037668ff9cSBen Hutchings 				     buffer->flags & EFX_TX_BUF_CONT,
404874aeea5SJeff Kirsher 				     FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
405874aeea5SJeff Kirsher 				     FSF_AZ_TX_KER_BUF_REGION, 0,
406874aeea5SJeff Kirsher 				     FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
407874aeea5SJeff Kirsher 	} while (tx_queue->write_count != tx_queue->insert_count);
408874aeea5SJeff Kirsher 
409874aeea5SJeff Kirsher 	wmb(); /* Ensure descriptors are written before they are fetched */
410874aeea5SJeff Kirsher 
411874aeea5SJeff Kirsher 	if (efx_may_push_tx_desc(tx_queue, old_write_count)) {
412874aeea5SJeff Kirsher 		txd = efx_tx_desc(tx_queue,
413874aeea5SJeff Kirsher 				  old_write_count & tx_queue->ptr_mask);
414874aeea5SJeff Kirsher 		efx_push_tx_desc(tx_queue, txd);
415874aeea5SJeff Kirsher 		++tx_queue->pushes;
416874aeea5SJeff Kirsher 	} else {
417874aeea5SJeff Kirsher 		efx_notify_tx_desc(tx_queue);
418874aeea5SJeff Kirsher 	}
419874aeea5SJeff Kirsher }
420874aeea5SJeff Kirsher 
421874aeea5SJeff Kirsher /* Allocate hardware resources for a TX queue */
422874aeea5SJeff Kirsher int efx_nic_probe_tx(struct efx_tx_queue *tx_queue)
423874aeea5SJeff Kirsher {
424874aeea5SJeff Kirsher 	struct efx_nic *efx = tx_queue->efx;
425874aeea5SJeff Kirsher 	unsigned entries;
426874aeea5SJeff Kirsher 
427874aeea5SJeff Kirsher 	entries = tx_queue->ptr_mask + 1;
428874aeea5SJeff Kirsher 	return efx_alloc_special_buffer(efx, &tx_queue->txd,
429874aeea5SJeff Kirsher 					entries * sizeof(efx_qword_t));
430874aeea5SJeff Kirsher }
431874aeea5SJeff Kirsher 
432874aeea5SJeff Kirsher void efx_nic_init_tx(struct efx_tx_queue *tx_queue)
433874aeea5SJeff Kirsher {
434874aeea5SJeff Kirsher 	struct efx_nic *efx = tx_queue->efx;
435874aeea5SJeff Kirsher 	efx_oword_t reg;
436874aeea5SJeff Kirsher 
437874aeea5SJeff Kirsher 	/* Pin TX descriptor ring */
438874aeea5SJeff Kirsher 	efx_init_special_buffer(efx, &tx_queue->txd);
439874aeea5SJeff Kirsher 
440874aeea5SJeff Kirsher 	/* Push TX descriptor ring to card */
441874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_10(reg,
442874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_EN, 1,
443874aeea5SJeff Kirsher 			      FRF_AZ_TX_ISCSI_DDIG_EN, 0,
444874aeea5SJeff Kirsher 			      FRF_AZ_TX_ISCSI_HDIG_EN, 0,
445874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
446874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_EVQ_ID,
447874aeea5SJeff Kirsher 			      tx_queue->channel->channel,
448874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_OWNER_ID, 0,
449874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
450874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_SIZE,
451874aeea5SJeff Kirsher 			      __ffs(tx_queue->txd.entries),
452874aeea5SJeff Kirsher 			      FRF_AZ_TX_DESCQ_TYPE, 0,
453874aeea5SJeff Kirsher 			      FRF_BZ_TX_NON_IP_DROP_DIS, 1);
454874aeea5SJeff Kirsher 
455874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
456874aeea5SJeff Kirsher 		int csum = tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD;
457874aeea5SJeff Kirsher 		EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
458874aeea5SJeff Kirsher 		EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_TCP_CHKSM_DIS,
459874aeea5SJeff Kirsher 				    !csum);
460874aeea5SJeff Kirsher 	}
461874aeea5SJeff Kirsher 
462874aeea5SJeff Kirsher 	efx_writeo_table(efx, &reg, efx->type->txd_ptr_tbl_base,
463874aeea5SJeff Kirsher 			 tx_queue->queue);
464874aeea5SJeff Kirsher 
465874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
466874aeea5SJeff Kirsher 		/* Only 128 bits in this register */
467874aeea5SJeff Kirsher 		BUILD_BUG_ON(EFX_MAX_TX_QUEUES > 128);
468874aeea5SJeff Kirsher 
469874aeea5SJeff Kirsher 		efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
470874aeea5SJeff Kirsher 		if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD)
47132766ec8SBen Hutchings 			__clear_bit_le(tx_queue->queue, &reg);
472874aeea5SJeff Kirsher 		else
47332766ec8SBen Hutchings 			__set_bit_le(tx_queue->queue, &reg);
474874aeea5SJeff Kirsher 		efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
475874aeea5SJeff Kirsher 	}
476874aeea5SJeff Kirsher 
477874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
478874aeea5SJeff Kirsher 		EFX_POPULATE_OWORD_1(reg,
479874aeea5SJeff Kirsher 				     FRF_BZ_TX_PACE,
480874aeea5SJeff Kirsher 				     (tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI) ?
481874aeea5SJeff Kirsher 				     FFE_BZ_TX_PACE_OFF :
482874aeea5SJeff Kirsher 				     FFE_BZ_TX_PACE_RESERVED);
483874aeea5SJeff Kirsher 		efx_writeo_table(efx, &reg, FR_BZ_TX_PACE_TBL,
484874aeea5SJeff Kirsher 				 tx_queue->queue);
485874aeea5SJeff Kirsher 	}
486874aeea5SJeff Kirsher }
487874aeea5SJeff Kirsher 
488874aeea5SJeff Kirsher static void efx_flush_tx_queue(struct efx_tx_queue *tx_queue)
489874aeea5SJeff Kirsher {
490874aeea5SJeff Kirsher 	struct efx_nic *efx = tx_queue->efx;
491874aeea5SJeff Kirsher 	efx_oword_t tx_flush_descq;
492874aeea5SJeff Kirsher 
493525d9e82SDaniel Pieczko 	WARN_ON(atomic_read(&tx_queue->flush_outstanding));
494525d9e82SDaniel Pieczko 	atomic_set(&tx_queue->flush_outstanding, 1);
495525d9e82SDaniel Pieczko 
496874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_2(tx_flush_descq,
497874aeea5SJeff Kirsher 			     FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
498874aeea5SJeff Kirsher 			     FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
499874aeea5SJeff Kirsher 	efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
500874aeea5SJeff Kirsher }
501874aeea5SJeff Kirsher 
502874aeea5SJeff Kirsher void efx_nic_fini_tx(struct efx_tx_queue *tx_queue)
503874aeea5SJeff Kirsher {
504874aeea5SJeff Kirsher 	struct efx_nic *efx = tx_queue->efx;
505874aeea5SJeff Kirsher 	efx_oword_t tx_desc_ptr;
506874aeea5SJeff Kirsher 
507874aeea5SJeff Kirsher 	/* Remove TX descriptor ring from card */
508874aeea5SJeff Kirsher 	EFX_ZERO_OWORD(tx_desc_ptr);
509874aeea5SJeff Kirsher 	efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
510874aeea5SJeff Kirsher 			 tx_queue->queue);
511874aeea5SJeff Kirsher 
512874aeea5SJeff Kirsher 	/* Unpin TX descriptor ring */
513874aeea5SJeff Kirsher 	efx_fini_special_buffer(efx, &tx_queue->txd);
514874aeea5SJeff Kirsher }
515874aeea5SJeff Kirsher 
516874aeea5SJeff Kirsher /* Free buffers backing TX queue */
517874aeea5SJeff Kirsher void efx_nic_remove_tx(struct efx_tx_queue *tx_queue)
518874aeea5SJeff Kirsher {
519874aeea5SJeff Kirsher 	efx_free_special_buffer(tx_queue->efx, &tx_queue->txd);
520874aeea5SJeff Kirsher }
521874aeea5SJeff Kirsher 
522874aeea5SJeff Kirsher /**************************************************************************
523874aeea5SJeff Kirsher  *
524874aeea5SJeff Kirsher  * RX path
525874aeea5SJeff Kirsher  *
526874aeea5SJeff Kirsher  **************************************************************************/
527874aeea5SJeff Kirsher 
528874aeea5SJeff Kirsher /* Returns a pointer to the specified descriptor in the RX descriptor queue */
529874aeea5SJeff Kirsher static inline efx_qword_t *
530874aeea5SJeff Kirsher efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
531874aeea5SJeff Kirsher {
532caa75586SBen Hutchings 	return ((efx_qword_t *) (rx_queue->rxd.buf.addr)) + index;
533874aeea5SJeff Kirsher }
534874aeea5SJeff Kirsher 
535874aeea5SJeff Kirsher /* This creates an entry in the RX descriptor queue */
536874aeea5SJeff Kirsher static inline void
537874aeea5SJeff Kirsher efx_build_rx_desc(struct efx_rx_queue *rx_queue, unsigned index)
538874aeea5SJeff Kirsher {
539874aeea5SJeff Kirsher 	struct efx_rx_buffer *rx_buf;
540874aeea5SJeff Kirsher 	efx_qword_t *rxd;
541874aeea5SJeff Kirsher 
542874aeea5SJeff Kirsher 	rxd = efx_rx_desc(rx_queue, index);
543874aeea5SJeff Kirsher 	rx_buf = efx_rx_buffer(rx_queue, index);
544874aeea5SJeff Kirsher 	EFX_POPULATE_QWORD_3(*rxd,
545874aeea5SJeff Kirsher 			     FSF_AZ_RX_KER_BUF_SIZE,
546874aeea5SJeff Kirsher 			     rx_buf->len -
547874aeea5SJeff Kirsher 			     rx_queue->efx->type->rx_buffer_padding,
548874aeea5SJeff Kirsher 			     FSF_AZ_RX_KER_BUF_REGION, 0,
549874aeea5SJeff Kirsher 			     FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
550874aeea5SJeff Kirsher }
551874aeea5SJeff Kirsher 
552874aeea5SJeff Kirsher /* This writes to the RX_DESC_WPTR register for the specified receive
553874aeea5SJeff Kirsher  * descriptor ring.
554874aeea5SJeff Kirsher  */
555874aeea5SJeff Kirsher void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue)
556874aeea5SJeff Kirsher {
557874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
558874aeea5SJeff Kirsher 	efx_dword_t reg;
559874aeea5SJeff Kirsher 	unsigned write_ptr;
560874aeea5SJeff Kirsher 
561874aeea5SJeff Kirsher 	while (rx_queue->notified_count != rx_queue->added_count) {
562874aeea5SJeff Kirsher 		efx_build_rx_desc(
563874aeea5SJeff Kirsher 			rx_queue,
564874aeea5SJeff Kirsher 			rx_queue->notified_count & rx_queue->ptr_mask);
565874aeea5SJeff Kirsher 		++rx_queue->notified_count;
566874aeea5SJeff Kirsher 	}
567874aeea5SJeff Kirsher 
568874aeea5SJeff Kirsher 	wmb();
569874aeea5SJeff Kirsher 	write_ptr = rx_queue->added_count & rx_queue->ptr_mask;
570874aeea5SJeff Kirsher 	EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
571874aeea5SJeff Kirsher 	efx_writed_page(efx, &reg, FR_AZ_RX_DESC_UPD_DWORD_P0,
572874aeea5SJeff Kirsher 			efx_rx_queue_index(rx_queue));
573874aeea5SJeff Kirsher }
574874aeea5SJeff Kirsher 
575874aeea5SJeff Kirsher int efx_nic_probe_rx(struct efx_rx_queue *rx_queue)
576874aeea5SJeff Kirsher {
577874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
578874aeea5SJeff Kirsher 	unsigned entries;
579874aeea5SJeff Kirsher 
580874aeea5SJeff Kirsher 	entries = rx_queue->ptr_mask + 1;
581874aeea5SJeff Kirsher 	return efx_alloc_special_buffer(efx, &rx_queue->rxd,
582874aeea5SJeff Kirsher 					entries * sizeof(efx_qword_t));
583874aeea5SJeff Kirsher }
584874aeea5SJeff Kirsher 
585874aeea5SJeff Kirsher void efx_nic_init_rx(struct efx_rx_queue *rx_queue)
586874aeea5SJeff Kirsher {
587874aeea5SJeff Kirsher 	efx_oword_t rx_desc_ptr;
588874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
589874aeea5SJeff Kirsher 	bool is_b0 = efx_nic_rev(efx) >= EFX_REV_FALCON_B0;
590874aeea5SJeff Kirsher 	bool iscsi_digest_en = is_b0;
59185740cdfSBen Hutchings 	bool jumbo_en;
59285740cdfSBen Hutchings 
59385740cdfSBen Hutchings 	/* For kernel-mode queues in Falcon A1, the JUMBO flag enables
59485740cdfSBen Hutchings 	 * DMA to continue after a PCIe page boundary (and scattering
59585740cdfSBen Hutchings 	 * is not possible).  In Falcon B0 and Siena, it enables
59685740cdfSBen Hutchings 	 * scatter.
59785740cdfSBen Hutchings 	 */
59885740cdfSBen Hutchings 	jumbo_en = !is_b0 || efx->rx_scatter;
599874aeea5SJeff Kirsher 
600874aeea5SJeff Kirsher 	netif_dbg(efx, hw, efx->net_dev,
601874aeea5SJeff Kirsher 		  "RX queue %d ring in special buffers %d-%d\n",
602874aeea5SJeff Kirsher 		  efx_rx_queue_index(rx_queue), rx_queue->rxd.index,
603874aeea5SJeff Kirsher 		  rx_queue->rxd.index + rx_queue->rxd.entries - 1);
604874aeea5SJeff Kirsher 
60585740cdfSBen Hutchings 	rx_queue->scatter_n = 0;
60685740cdfSBen Hutchings 
607874aeea5SJeff Kirsher 	/* Pin RX descriptor ring */
608874aeea5SJeff Kirsher 	efx_init_special_buffer(efx, &rx_queue->rxd);
609874aeea5SJeff Kirsher 
610874aeea5SJeff Kirsher 	/* Push RX descriptor ring to card */
611874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_10(rx_desc_ptr,
612874aeea5SJeff Kirsher 			      FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
613874aeea5SJeff Kirsher 			      FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
614874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
615874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_EVQ_ID,
616874aeea5SJeff Kirsher 			      efx_rx_queue_channel(rx_queue)->channel,
617874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_OWNER_ID, 0,
618874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_LABEL,
619874aeea5SJeff Kirsher 			      efx_rx_queue_index(rx_queue),
620874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_SIZE,
621874aeea5SJeff Kirsher 			      __ffs(rx_queue->rxd.entries),
622874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
62385740cdfSBen Hutchings 			      FRF_AZ_RX_DESCQ_JUMBO, jumbo_en,
624874aeea5SJeff Kirsher 			      FRF_AZ_RX_DESCQ_EN, 1);
625874aeea5SJeff Kirsher 	efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
626874aeea5SJeff Kirsher 			 efx_rx_queue_index(rx_queue));
627874aeea5SJeff Kirsher }
628874aeea5SJeff Kirsher 
629874aeea5SJeff Kirsher static void efx_flush_rx_queue(struct efx_rx_queue *rx_queue)
630874aeea5SJeff Kirsher {
631874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
632874aeea5SJeff Kirsher 	efx_oword_t rx_flush_descq;
633874aeea5SJeff Kirsher 
634874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_2(rx_flush_descq,
635874aeea5SJeff Kirsher 			     FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
636874aeea5SJeff Kirsher 			     FRF_AZ_RX_FLUSH_DESCQ,
637874aeea5SJeff Kirsher 			     efx_rx_queue_index(rx_queue));
638874aeea5SJeff Kirsher 	efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
639874aeea5SJeff Kirsher }
640874aeea5SJeff Kirsher 
641874aeea5SJeff Kirsher void efx_nic_fini_rx(struct efx_rx_queue *rx_queue)
642874aeea5SJeff Kirsher {
643874aeea5SJeff Kirsher 	efx_oword_t rx_desc_ptr;
644874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
645874aeea5SJeff Kirsher 
646874aeea5SJeff Kirsher 	/* Remove RX descriptor ring from card */
647874aeea5SJeff Kirsher 	EFX_ZERO_OWORD(rx_desc_ptr);
648874aeea5SJeff Kirsher 	efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
649874aeea5SJeff Kirsher 			 efx_rx_queue_index(rx_queue));
650874aeea5SJeff Kirsher 
651874aeea5SJeff Kirsher 	/* Unpin RX descriptor ring */
652874aeea5SJeff Kirsher 	efx_fini_special_buffer(efx, &rx_queue->rxd);
653874aeea5SJeff Kirsher }
654874aeea5SJeff Kirsher 
655874aeea5SJeff Kirsher /* Free buffers backing RX queue */
656874aeea5SJeff Kirsher void efx_nic_remove_rx(struct efx_rx_queue *rx_queue)
657874aeea5SJeff Kirsher {
658874aeea5SJeff Kirsher 	efx_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
659874aeea5SJeff Kirsher }
660874aeea5SJeff Kirsher 
661874aeea5SJeff Kirsher /**************************************************************************
662874aeea5SJeff Kirsher  *
6639f2cb71cSBen Hutchings  * Flush handling
6649f2cb71cSBen Hutchings  *
6659f2cb71cSBen Hutchings  **************************************************************************/
6669f2cb71cSBen Hutchings 
6679f2cb71cSBen Hutchings /* efx_nic_flush_queues() must be woken up when all flushes are completed,
6689f2cb71cSBen Hutchings  * or more RX flushes can be kicked off.
6699f2cb71cSBen Hutchings  */
6709f2cb71cSBen Hutchings static bool efx_flush_wake(struct efx_nic *efx)
6719f2cb71cSBen Hutchings {
6729f2cb71cSBen Hutchings 	/* Ensure that all updates are visible to efx_nic_flush_queues() */
6739f2cb71cSBen Hutchings 	smp_mb();
6749f2cb71cSBen Hutchings 
6759f2cb71cSBen Hutchings 	return (atomic_read(&efx->drain_pending) == 0 ||
6769f2cb71cSBen Hutchings 		(atomic_read(&efx->rxq_flush_outstanding) < EFX_RX_FLUSH_COUNT
6779f2cb71cSBen Hutchings 		 && atomic_read(&efx->rxq_flush_pending) > 0));
6789f2cb71cSBen Hutchings }
6799f2cb71cSBen Hutchings 
680525d9e82SDaniel Pieczko static bool efx_check_tx_flush_complete(struct efx_nic *efx)
681525d9e82SDaniel Pieczko {
682525d9e82SDaniel Pieczko 	bool i = true;
683525d9e82SDaniel Pieczko 	efx_oword_t txd_ptr_tbl;
684525d9e82SDaniel Pieczko 	struct efx_channel *channel;
685525d9e82SDaniel Pieczko 	struct efx_tx_queue *tx_queue;
686525d9e82SDaniel Pieczko 
687525d9e82SDaniel Pieczko 	efx_for_each_channel(channel, efx) {
688525d9e82SDaniel Pieczko 		efx_for_each_channel_tx_queue(tx_queue, channel) {
689525d9e82SDaniel Pieczko 			efx_reado_table(efx, &txd_ptr_tbl,
690525d9e82SDaniel Pieczko 					FR_BZ_TX_DESC_PTR_TBL, tx_queue->queue);
691525d9e82SDaniel Pieczko 			if (EFX_OWORD_FIELD(txd_ptr_tbl,
692525d9e82SDaniel Pieczko 					    FRF_AZ_TX_DESCQ_FLUSH) ||
693525d9e82SDaniel Pieczko 			    EFX_OWORD_FIELD(txd_ptr_tbl,
694525d9e82SDaniel Pieczko 					    FRF_AZ_TX_DESCQ_EN)) {
695525d9e82SDaniel Pieczko 				netif_dbg(efx, hw, efx->net_dev,
696525d9e82SDaniel Pieczko 					  "flush did not complete on TXQ %d\n",
697525d9e82SDaniel Pieczko 					  tx_queue->queue);
698525d9e82SDaniel Pieczko 				i = false;
699525d9e82SDaniel Pieczko 			} else if (atomic_cmpxchg(&tx_queue->flush_outstanding,
700525d9e82SDaniel Pieczko 						  1, 0)) {
701525d9e82SDaniel Pieczko 				/* The flush is complete, but we didn't
702525d9e82SDaniel Pieczko 				 * receive a flush completion event
703525d9e82SDaniel Pieczko 				 */
704525d9e82SDaniel Pieczko 				netif_dbg(efx, hw, efx->net_dev,
705525d9e82SDaniel Pieczko 					  "flush complete on TXQ %d, so drain "
706525d9e82SDaniel Pieczko 					  "the queue\n", tx_queue->queue);
707525d9e82SDaniel Pieczko 				/* Don't need to increment drain_pending as it
708525d9e82SDaniel Pieczko 				 * has already been incremented for the queues
709525d9e82SDaniel Pieczko 				 * which did not drain
710525d9e82SDaniel Pieczko 				 */
711525d9e82SDaniel Pieczko 				efx_magic_event(channel,
712525d9e82SDaniel Pieczko 						EFX_CHANNEL_MAGIC_TX_DRAIN(
713525d9e82SDaniel Pieczko 							tx_queue));
714525d9e82SDaniel Pieczko 			}
715525d9e82SDaniel Pieczko 		}
716525d9e82SDaniel Pieczko 	}
717525d9e82SDaniel Pieczko 
718525d9e82SDaniel Pieczko 	return i;
719525d9e82SDaniel Pieczko }
720525d9e82SDaniel Pieczko 
7219f2cb71cSBen Hutchings /* Flush all the transmit queues, and continue flushing receive queues until
7229f2cb71cSBen Hutchings  * they're all flushed. Wait for the DRAIN events to be recieved so that there
7239f2cb71cSBen Hutchings  * are no more RX and TX events left on any channel. */
7249f2cb71cSBen Hutchings int efx_nic_flush_queues(struct efx_nic *efx)
7259f2cb71cSBen Hutchings {
7269f2cb71cSBen Hutchings 	unsigned timeout = msecs_to_jiffies(5000); /* 5s for all flushes and drains */
7279f2cb71cSBen Hutchings 	struct efx_channel *channel;
7289f2cb71cSBen Hutchings 	struct efx_rx_queue *rx_queue;
7299f2cb71cSBen Hutchings 	struct efx_tx_queue *tx_queue;
7309f2cb71cSBen Hutchings 	int rc = 0;
7319f2cb71cSBen Hutchings 
7329f2cb71cSBen Hutchings 	efx->type->prepare_flush(efx);
7339f2cb71cSBen Hutchings 
7349f2cb71cSBen Hutchings 	efx_for_each_channel(channel, efx) {
7359f2cb71cSBen Hutchings 		efx_for_each_channel_tx_queue(tx_queue, channel) {
7369f2cb71cSBen Hutchings 			atomic_inc(&efx->drain_pending);
7379f2cb71cSBen Hutchings 			efx_flush_tx_queue(tx_queue);
7389f2cb71cSBen Hutchings 		}
7399f2cb71cSBen Hutchings 		efx_for_each_channel_rx_queue(rx_queue, channel) {
7409f2cb71cSBen Hutchings 			atomic_inc(&efx->drain_pending);
7419f2cb71cSBen Hutchings 			rx_queue->flush_pending = true;
7429f2cb71cSBen Hutchings 			atomic_inc(&efx->rxq_flush_pending);
7439f2cb71cSBen Hutchings 		}
7449f2cb71cSBen Hutchings 	}
7459f2cb71cSBen Hutchings 
7469f2cb71cSBen Hutchings 	while (timeout && atomic_read(&efx->drain_pending) > 0) {
747cd2d5b52SBen Hutchings 		/* If SRIOV is enabled, then offload receive queue flushing to
748cd2d5b52SBen Hutchings 		 * the firmware (though we will still have to poll for
749cd2d5b52SBen Hutchings 		 * completion). If that fails, fall back to the old scheme.
750cd2d5b52SBen Hutchings 		 */
751cd2d5b52SBen Hutchings 		if (efx_sriov_enabled(efx)) {
752cd2d5b52SBen Hutchings 			rc = efx_mcdi_flush_rxqs(efx);
753cd2d5b52SBen Hutchings 			if (!rc)
754cd2d5b52SBen Hutchings 				goto wait;
755cd2d5b52SBen Hutchings 		}
756cd2d5b52SBen Hutchings 
7579f2cb71cSBen Hutchings 		/* The hardware supports four concurrent rx flushes, each of
7589f2cb71cSBen Hutchings 		 * which may need to be retried if there is an outstanding
7599f2cb71cSBen Hutchings 		 * descriptor fetch
7609f2cb71cSBen Hutchings 		 */
7619f2cb71cSBen Hutchings 		efx_for_each_channel(channel, efx) {
7629f2cb71cSBen Hutchings 			efx_for_each_channel_rx_queue(rx_queue, channel) {
7639f2cb71cSBen Hutchings 				if (atomic_read(&efx->rxq_flush_outstanding) >=
7649f2cb71cSBen Hutchings 				    EFX_RX_FLUSH_COUNT)
7659f2cb71cSBen Hutchings 					break;
7669f2cb71cSBen Hutchings 
7679f2cb71cSBen Hutchings 				if (rx_queue->flush_pending) {
7689f2cb71cSBen Hutchings 					rx_queue->flush_pending = false;
7699f2cb71cSBen Hutchings 					atomic_dec(&efx->rxq_flush_pending);
7709f2cb71cSBen Hutchings 					atomic_inc(&efx->rxq_flush_outstanding);
7719f2cb71cSBen Hutchings 					efx_flush_rx_queue(rx_queue);
7729f2cb71cSBen Hutchings 				}
7739f2cb71cSBen Hutchings 			}
7749f2cb71cSBen Hutchings 		}
7759f2cb71cSBen Hutchings 
776cd2d5b52SBen Hutchings 	wait:
7779f2cb71cSBen Hutchings 		timeout = wait_event_timeout(efx->flush_wq, efx_flush_wake(efx),
7789f2cb71cSBen Hutchings 					     timeout);
7799f2cb71cSBen Hutchings 	}
7809f2cb71cSBen Hutchings 
781525d9e82SDaniel Pieczko 	if (atomic_read(&efx->drain_pending) &&
782525d9e82SDaniel Pieczko 	    !efx_check_tx_flush_complete(efx)) {
7839f2cb71cSBen Hutchings 		netif_err(efx, hw, efx->net_dev, "failed to flush %d queues "
7849f2cb71cSBen Hutchings 			  "(rx %d+%d)\n", atomic_read(&efx->drain_pending),
7859f2cb71cSBen Hutchings 			  atomic_read(&efx->rxq_flush_outstanding),
7869f2cb71cSBen Hutchings 			  atomic_read(&efx->rxq_flush_pending));
7879f2cb71cSBen Hutchings 		rc = -ETIMEDOUT;
7889f2cb71cSBen Hutchings 
7899f2cb71cSBen Hutchings 		atomic_set(&efx->drain_pending, 0);
7909f2cb71cSBen Hutchings 		atomic_set(&efx->rxq_flush_pending, 0);
7919f2cb71cSBen Hutchings 		atomic_set(&efx->rxq_flush_outstanding, 0);
7929f2cb71cSBen Hutchings 	}
7939f2cb71cSBen Hutchings 
794d5e8cc6cSBen Hutchings 	efx->type->finish_flush(efx);
795a606f432SSteve Hodgson 
7969f2cb71cSBen Hutchings 	return rc;
7979f2cb71cSBen Hutchings }
7989f2cb71cSBen Hutchings 
7999f2cb71cSBen Hutchings /**************************************************************************
8009f2cb71cSBen Hutchings  *
801874aeea5SJeff Kirsher  * Event queue processing
802874aeea5SJeff Kirsher  * Event queues are processed by per-channel tasklets.
803874aeea5SJeff Kirsher  *
804874aeea5SJeff Kirsher  **************************************************************************/
805874aeea5SJeff Kirsher 
806874aeea5SJeff Kirsher /* Update a channel's event queue's read pointer (RPTR) register
807874aeea5SJeff Kirsher  *
808874aeea5SJeff Kirsher  * This writes the EVQ_RPTR_REG register for the specified channel's
809874aeea5SJeff Kirsher  * event queue.
810874aeea5SJeff Kirsher  */
811874aeea5SJeff Kirsher void efx_nic_eventq_read_ack(struct efx_channel *channel)
812874aeea5SJeff Kirsher {
813874aeea5SJeff Kirsher 	efx_dword_t reg;
814874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
815874aeea5SJeff Kirsher 
816874aeea5SJeff Kirsher 	EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR,
817874aeea5SJeff Kirsher 			     channel->eventq_read_ptr & channel->eventq_mask);
818778cdaf6SBen Hutchings 
819778cdaf6SBen Hutchings 	/* For Falcon A1, EVQ_RPTR_KER is documented as having a step size
820778cdaf6SBen Hutchings 	 * of 4 bytes, but it is really 16 bytes just like later revisions.
821778cdaf6SBen Hutchings 	 */
822778cdaf6SBen Hutchings 	efx_writed(efx, &reg,
823778cdaf6SBen Hutchings 		   efx->type->evq_rptr_tbl_base +
824778cdaf6SBen Hutchings 		   FR_BZ_EVQ_RPTR_STEP * channel->channel);
825874aeea5SJeff Kirsher }
826874aeea5SJeff Kirsher 
827874aeea5SJeff Kirsher /* Use HW to insert a SW defined event */
82890893000SBen Hutchings void efx_generate_event(struct efx_nic *efx, unsigned int evq,
82990893000SBen Hutchings 			efx_qword_t *event)
830874aeea5SJeff Kirsher {
831874aeea5SJeff Kirsher 	efx_oword_t drv_ev_reg;
832874aeea5SJeff Kirsher 
833874aeea5SJeff Kirsher 	BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
834874aeea5SJeff Kirsher 		     FRF_AZ_DRV_EV_DATA_WIDTH != 64);
835874aeea5SJeff Kirsher 	drv_ev_reg.u32[0] = event->u32[0];
836874aeea5SJeff Kirsher 	drv_ev_reg.u32[1] = event->u32[1];
837874aeea5SJeff Kirsher 	drv_ev_reg.u32[2] = 0;
838874aeea5SJeff Kirsher 	drv_ev_reg.u32[3] = 0;
83990893000SBen Hutchings 	EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, evq);
84090893000SBen Hutchings 	efx_writeo(efx, &drv_ev_reg, FR_AZ_DRV_EV);
841874aeea5SJeff Kirsher }
842874aeea5SJeff Kirsher 
8434ef594ebSBen Hutchings static void efx_magic_event(struct efx_channel *channel, u32 magic)
8444ef594ebSBen Hutchings {
8454ef594ebSBen Hutchings 	efx_qword_t event;
8464ef594ebSBen Hutchings 
8474ef594ebSBen Hutchings 	EFX_POPULATE_QWORD_2(event, FSF_AZ_EV_CODE,
8484ef594ebSBen Hutchings 			     FSE_AZ_EV_CODE_DRV_GEN_EV,
8494ef594ebSBen Hutchings 			     FSF_AZ_DRV_GEN_EV_MAGIC, magic);
85090893000SBen Hutchings 	efx_generate_event(channel->efx, channel->channel, &event);
8514ef594ebSBen Hutchings }
8524ef594ebSBen Hutchings 
853874aeea5SJeff Kirsher /* Handle a transmit completion event
854874aeea5SJeff Kirsher  *
855874aeea5SJeff Kirsher  * The NIC batches TX completion events; the message we receive is of
856874aeea5SJeff Kirsher  * the form "complete all TX events up to this index".
857874aeea5SJeff Kirsher  */
858874aeea5SJeff Kirsher static int
859874aeea5SJeff Kirsher efx_handle_tx_event(struct efx_channel *channel, efx_qword_t *event)
860874aeea5SJeff Kirsher {
861874aeea5SJeff Kirsher 	unsigned int tx_ev_desc_ptr;
862874aeea5SJeff Kirsher 	unsigned int tx_ev_q_label;
863874aeea5SJeff Kirsher 	struct efx_tx_queue *tx_queue;
864874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
865874aeea5SJeff Kirsher 	int tx_packets = 0;
866874aeea5SJeff Kirsher 
8679f2cb71cSBen Hutchings 	if (unlikely(ACCESS_ONCE(efx->reset_pending)))
8689f2cb71cSBen Hutchings 		return 0;
8699f2cb71cSBen Hutchings 
870874aeea5SJeff Kirsher 	if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
871874aeea5SJeff Kirsher 		/* Transmit completion */
872874aeea5SJeff Kirsher 		tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
873874aeea5SJeff Kirsher 		tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
874874aeea5SJeff Kirsher 		tx_queue = efx_channel_get_tx_queue(
875874aeea5SJeff Kirsher 			channel, tx_ev_q_label % EFX_TXQ_TYPES);
876874aeea5SJeff Kirsher 		tx_packets = ((tx_ev_desc_ptr - tx_queue->read_count) &
877874aeea5SJeff Kirsher 			      tx_queue->ptr_mask);
878874aeea5SJeff Kirsher 		efx_xmit_done(tx_queue, tx_ev_desc_ptr);
879874aeea5SJeff Kirsher 	} else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
880874aeea5SJeff Kirsher 		/* Rewrite the FIFO write pointer */
881874aeea5SJeff Kirsher 		tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
882874aeea5SJeff Kirsher 		tx_queue = efx_channel_get_tx_queue(
883874aeea5SJeff Kirsher 			channel, tx_ev_q_label % EFX_TXQ_TYPES);
884874aeea5SJeff Kirsher 
885874aeea5SJeff Kirsher 		netif_tx_lock(efx->net_dev);
886874aeea5SJeff Kirsher 		efx_notify_tx_desc(tx_queue);
887874aeea5SJeff Kirsher 		netif_tx_unlock(efx->net_dev);
888874aeea5SJeff Kirsher 	} else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
889874aeea5SJeff Kirsher 		   EFX_WORKAROUND_10727(efx)) {
890874aeea5SJeff Kirsher 		efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
891874aeea5SJeff Kirsher 	} else {
892874aeea5SJeff Kirsher 		netif_err(efx, tx_err, efx->net_dev,
893874aeea5SJeff Kirsher 			  "channel %d unexpected TX event "
894874aeea5SJeff Kirsher 			  EFX_QWORD_FMT"\n", channel->channel,
895874aeea5SJeff Kirsher 			  EFX_QWORD_VAL(*event));
896874aeea5SJeff Kirsher 	}
897874aeea5SJeff Kirsher 
898874aeea5SJeff Kirsher 	return tx_packets;
899874aeea5SJeff Kirsher }
900874aeea5SJeff Kirsher 
901874aeea5SJeff Kirsher /* Detect errors included in the rx_evt_pkt_ok bit. */
902db339569SBen Hutchings static u16 efx_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
903db339569SBen Hutchings 				const efx_qword_t *event)
904874aeea5SJeff Kirsher {
905874aeea5SJeff Kirsher 	struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
906874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
907874aeea5SJeff Kirsher 	bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
908874aeea5SJeff Kirsher 	bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
909874aeea5SJeff Kirsher 	bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
910874aeea5SJeff Kirsher 	bool rx_ev_other_err, rx_ev_pause_frm;
911874aeea5SJeff Kirsher 	bool rx_ev_hdr_type, rx_ev_mcast_pkt;
912874aeea5SJeff Kirsher 	unsigned rx_ev_pkt_type;
913874aeea5SJeff Kirsher 
914874aeea5SJeff Kirsher 	rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
915874aeea5SJeff Kirsher 	rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
916874aeea5SJeff Kirsher 	rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
917874aeea5SJeff Kirsher 	rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
918874aeea5SJeff Kirsher 	rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
919874aeea5SJeff Kirsher 						 FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
920874aeea5SJeff Kirsher 	rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
921874aeea5SJeff Kirsher 						  FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
922874aeea5SJeff Kirsher 	rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
923874aeea5SJeff Kirsher 						   FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
924874aeea5SJeff Kirsher 	rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
925874aeea5SJeff Kirsher 	rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
926874aeea5SJeff Kirsher 	rx_ev_drib_nib = ((efx_nic_rev(efx) >= EFX_REV_FALCON_B0) ?
927874aeea5SJeff Kirsher 			  0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
928874aeea5SJeff Kirsher 	rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
929874aeea5SJeff Kirsher 
930874aeea5SJeff Kirsher 	/* Every error apart from tobe_disc and pause_frm */
931874aeea5SJeff Kirsher 	rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
932874aeea5SJeff Kirsher 			   rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
933874aeea5SJeff Kirsher 			   rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
934874aeea5SJeff Kirsher 
935874aeea5SJeff Kirsher 	/* Count errors that are not in MAC stats.  Ignore expected
936874aeea5SJeff Kirsher 	 * checksum errors during self-test. */
937874aeea5SJeff Kirsher 	if (rx_ev_frm_trunc)
938874aeea5SJeff Kirsher 		++channel->n_rx_frm_trunc;
939874aeea5SJeff Kirsher 	else if (rx_ev_tobe_disc)
940874aeea5SJeff Kirsher 		++channel->n_rx_tobe_disc;
941874aeea5SJeff Kirsher 	else if (!efx->loopback_selftest) {
942874aeea5SJeff Kirsher 		if (rx_ev_ip_hdr_chksum_err)
943874aeea5SJeff Kirsher 			++channel->n_rx_ip_hdr_chksum_err;
944874aeea5SJeff Kirsher 		else if (rx_ev_tcp_udp_chksum_err)
945874aeea5SJeff Kirsher 			++channel->n_rx_tcp_udp_chksum_err;
946874aeea5SJeff Kirsher 	}
947874aeea5SJeff Kirsher 
948874aeea5SJeff Kirsher 	/* TOBE_DISC is expected on unicast mismatches; don't print out an
949874aeea5SJeff Kirsher 	 * error message.  FRM_TRUNC indicates RXDP dropped the packet due
950874aeea5SJeff Kirsher 	 * to a FIFO overflow.
951874aeea5SJeff Kirsher 	 */
9525f3f9d6cSBen Hutchings #ifdef DEBUG
953874aeea5SJeff Kirsher 	if (rx_ev_other_err && net_ratelimit()) {
954874aeea5SJeff Kirsher 		netif_dbg(efx, rx_err, efx->net_dev,
955874aeea5SJeff Kirsher 			  " RX queue %d unexpected RX event "
956874aeea5SJeff Kirsher 			  EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
957874aeea5SJeff Kirsher 			  efx_rx_queue_index(rx_queue), EFX_QWORD_VAL(*event),
958874aeea5SJeff Kirsher 			  rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
959874aeea5SJeff Kirsher 			  rx_ev_ip_hdr_chksum_err ?
960874aeea5SJeff Kirsher 			  " [IP_HDR_CHKSUM_ERR]" : "",
961874aeea5SJeff Kirsher 			  rx_ev_tcp_udp_chksum_err ?
962874aeea5SJeff Kirsher 			  " [TCP_UDP_CHKSUM_ERR]" : "",
963874aeea5SJeff Kirsher 			  rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
964874aeea5SJeff Kirsher 			  rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
965874aeea5SJeff Kirsher 			  rx_ev_drib_nib ? " [DRIB_NIB]" : "",
966874aeea5SJeff Kirsher 			  rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
967874aeea5SJeff Kirsher 			  rx_ev_pause_frm ? " [PAUSE]" : "");
968874aeea5SJeff Kirsher 	}
969874aeea5SJeff Kirsher #endif
970db339569SBen Hutchings 
971db339569SBen Hutchings 	/* The frame must be discarded if any of these are true. */
972db339569SBen Hutchings 	return (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
973db339569SBen Hutchings 		rx_ev_tobe_disc | rx_ev_pause_frm) ?
974db339569SBen Hutchings 		EFX_RX_PKT_DISCARD : 0;
975874aeea5SJeff Kirsher }
976874aeea5SJeff Kirsher 
97785740cdfSBen Hutchings /* Handle receive events that are not in-order. Return true if this
97885740cdfSBen Hutchings  * can be handled as a partial packet discard, false if it's more
97985740cdfSBen Hutchings  * serious.
98085740cdfSBen Hutchings  */
98185740cdfSBen Hutchings static bool
982874aeea5SJeff Kirsher efx_handle_rx_bad_index(struct efx_rx_queue *rx_queue, unsigned index)
983874aeea5SJeff Kirsher {
98485740cdfSBen Hutchings 	struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
985874aeea5SJeff Kirsher 	struct efx_nic *efx = rx_queue->efx;
986874aeea5SJeff Kirsher 	unsigned expected, dropped;
987874aeea5SJeff Kirsher 
98885740cdfSBen Hutchings 	if (rx_queue->scatter_n &&
98985740cdfSBen Hutchings 	    index == ((rx_queue->removed_count + rx_queue->scatter_n - 1) &
99085740cdfSBen Hutchings 		      rx_queue->ptr_mask)) {
99185740cdfSBen Hutchings 		++channel->n_rx_nodesc_trunc;
99285740cdfSBen Hutchings 		return true;
99385740cdfSBen Hutchings 	}
99485740cdfSBen Hutchings 
995874aeea5SJeff Kirsher 	expected = rx_queue->removed_count & rx_queue->ptr_mask;
996874aeea5SJeff Kirsher 	dropped = (index - expected) & rx_queue->ptr_mask;
997874aeea5SJeff Kirsher 	netif_info(efx, rx_err, efx->net_dev,
998874aeea5SJeff Kirsher 		   "dropped %d events (index=%d expected=%d)\n",
999874aeea5SJeff Kirsher 		   dropped, index, expected);
1000874aeea5SJeff Kirsher 
1001874aeea5SJeff Kirsher 	efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
1002874aeea5SJeff Kirsher 			   RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
100385740cdfSBen Hutchings 	return false;
1004874aeea5SJeff Kirsher }
1005874aeea5SJeff Kirsher 
1006874aeea5SJeff Kirsher /* Handle a packet received event
1007874aeea5SJeff Kirsher  *
1008874aeea5SJeff Kirsher  * The NIC gives a "discard" flag if it's a unicast packet with the
1009874aeea5SJeff Kirsher  * wrong destination address
1010874aeea5SJeff Kirsher  * Also "is multicast" and "matches multicast filter" flags can be used to
1011874aeea5SJeff Kirsher  * discard non-matching multicast packets.
1012874aeea5SJeff Kirsher  */
1013874aeea5SJeff Kirsher static void
1014874aeea5SJeff Kirsher efx_handle_rx_event(struct efx_channel *channel, const efx_qword_t *event)
1015874aeea5SJeff Kirsher {
1016874aeea5SJeff Kirsher 	unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
1017874aeea5SJeff Kirsher 	unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
1018874aeea5SJeff Kirsher 	unsigned expected_ptr;
101985740cdfSBen Hutchings 	bool rx_ev_pkt_ok, rx_ev_sop, rx_ev_cont;
1020db339569SBen Hutchings 	u16 flags;
1021874aeea5SJeff Kirsher 	struct efx_rx_queue *rx_queue;
10229f2cb71cSBen Hutchings 	struct efx_nic *efx = channel->efx;
10239f2cb71cSBen Hutchings 
10249f2cb71cSBen Hutchings 	if (unlikely(ACCESS_ONCE(efx->reset_pending)))
10259f2cb71cSBen Hutchings 		return;
1026874aeea5SJeff Kirsher 
102785740cdfSBen Hutchings 	rx_ev_cont = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT);
102885740cdfSBen Hutchings 	rx_ev_sop = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP);
1029874aeea5SJeff Kirsher 	WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
1030874aeea5SJeff Kirsher 		channel->channel);
1031874aeea5SJeff Kirsher 
1032874aeea5SJeff Kirsher 	rx_queue = efx_channel_get_rx_queue(channel);
1033874aeea5SJeff Kirsher 
1034874aeea5SJeff Kirsher 	rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
103585740cdfSBen Hutchings 	expected_ptr = ((rx_queue->removed_count + rx_queue->scatter_n) &
103685740cdfSBen Hutchings 			rx_queue->ptr_mask);
103785740cdfSBen Hutchings 
103885740cdfSBen Hutchings 	/* Check for partial drops and other errors */
103985740cdfSBen Hutchings 	if (unlikely(rx_ev_desc_ptr != expected_ptr) ||
104085740cdfSBen Hutchings 	    unlikely(rx_ev_sop != (rx_queue->scatter_n == 0))) {
104185740cdfSBen Hutchings 		if (rx_ev_desc_ptr != expected_ptr &&
104285740cdfSBen Hutchings 		    !efx_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr))
104385740cdfSBen Hutchings 			return;
104485740cdfSBen Hutchings 
104585740cdfSBen Hutchings 		/* Discard all pending fragments */
104685740cdfSBen Hutchings 		if (rx_queue->scatter_n) {
104785740cdfSBen Hutchings 			efx_rx_packet(
104885740cdfSBen Hutchings 				rx_queue,
104985740cdfSBen Hutchings 				rx_queue->removed_count & rx_queue->ptr_mask,
105085740cdfSBen Hutchings 				rx_queue->scatter_n, 0, EFX_RX_PKT_DISCARD);
105185740cdfSBen Hutchings 			rx_queue->removed_count += rx_queue->scatter_n;
105285740cdfSBen Hutchings 			rx_queue->scatter_n = 0;
105385740cdfSBen Hutchings 		}
105485740cdfSBen Hutchings 
105585740cdfSBen Hutchings 		/* Return if there is no new fragment */
105685740cdfSBen Hutchings 		if (rx_ev_desc_ptr != expected_ptr)
105785740cdfSBen Hutchings 			return;
105885740cdfSBen Hutchings 
105985740cdfSBen Hutchings 		/* Discard new fragment if not SOP */
106085740cdfSBen Hutchings 		if (!rx_ev_sop) {
106185740cdfSBen Hutchings 			efx_rx_packet(
106285740cdfSBen Hutchings 				rx_queue,
106385740cdfSBen Hutchings 				rx_queue->removed_count & rx_queue->ptr_mask,
106485740cdfSBen Hutchings 				1, 0, EFX_RX_PKT_DISCARD);
106585740cdfSBen Hutchings 			++rx_queue->removed_count;
106685740cdfSBen Hutchings 			return;
106785740cdfSBen Hutchings 		}
106885740cdfSBen Hutchings 	}
106985740cdfSBen Hutchings 
107085740cdfSBen Hutchings 	++rx_queue->scatter_n;
107185740cdfSBen Hutchings 	if (rx_ev_cont)
107285740cdfSBen Hutchings 		return;
107385740cdfSBen Hutchings 
107485740cdfSBen Hutchings 	rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
107585740cdfSBen Hutchings 	rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
107685740cdfSBen Hutchings 	rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
1077874aeea5SJeff Kirsher 
1078874aeea5SJeff Kirsher 	if (likely(rx_ev_pkt_ok)) {
1079d07df8ecSBen Hutchings 		/* If packet is marked as OK then we can rely on the
1080d07df8ecSBen Hutchings 		 * hardware checksum and classification.
1081874aeea5SJeff Kirsher 		 */
1082d07df8ecSBen Hutchings 		flags = 0;
1083d07df8ecSBen Hutchings 		switch (rx_ev_hdr_type) {
1084d07df8ecSBen Hutchings 		case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_TCP:
1085d07df8ecSBen Hutchings 			flags |= EFX_RX_PKT_TCP;
1086d07df8ecSBen Hutchings 			/* fall through */
1087d07df8ecSBen Hutchings 		case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_UDP:
1088d07df8ecSBen Hutchings 			flags |= EFX_RX_PKT_CSUMMED;
1089d07df8ecSBen Hutchings 			/* fall through */
1090d07df8ecSBen Hutchings 		case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_OTHER:
1091d07df8ecSBen Hutchings 		case FSE_AZ_RX_EV_HDR_TYPE_OTHER:
1092d07df8ecSBen Hutchings 			break;
1093d07df8ecSBen Hutchings 		}
1094874aeea5SJeff Kirsher 	} else {
1095db339569SBen Hutchings 		flags = efx_handle_rx_not_ok(rx_queue, event);
1096874aeea5SJeff Kirsher 	}
1097874aeea5SJeff Kirsher 
1098874aeea5SJeff Kirsher 	/* Detect multicast packets that didn't match the filter */
1099874aeea5SJeff Kirsher 	rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
1100874aeea5SJeff Kirsher 	if (rx_ev_mcast_pkt) {
1101874aeea5SJeff Kirsher 		unsigned int rx_ev_mcast_hash_match =
1102874aeea5SJeff Kirsher 			EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
1103874aeea5SJeff Kirsher 
1104874aeea5SJeff Kirsher 		if (unlikely(!rx_ev_mcast_hash_match)) {
1105874aeea5SJeff Kirsher 			++channel->n_rx_mcast_mismatch;
1106db339569SBen Hutchings 			flags |= EFX_RX_PKT_DISCARD;
1107874aeea5SJeff Kirsher 		}
1108874aeea5SJeff Kirsher 	}
1109874aeea5SJeff Kirsher 
1110874aeea5SJeff Kirsher 	channel->irq_mod_score += 2;
1111874aeea5SJeff Kirsher 
1112874aeea5SJeff Kirsher 	/* Handle received packet */
111385740cdfSBen Hutchings 	efx_rx_packet(rx_queue,
111485740cdfSBen Hutchings 		      rx_queue->removed_count & rx_queue->ptr_mask,
111585740cdfSBen Hutchings 		      rx_queue->scatter_n, rx_ev_byte_cnt, flags);
111685740cdfSBen Hutchings 	rx_queue->removed_count += rx_queue->scatter_n;
111785740cdfSBen Hutchings 	rx_queue->scatter_n = 0;
1118874aeea5SJeff Kirsher }
1119874aeea5SJeff Kirsher 
11209f2cb71cSBen Hutchings /* If this flush done event corresponds to a &struct efx_tx_queue, then
11219f2cb71cSBen Hutchings  * send an %EFX_CHANNEL_MAGIC_TX_DRAIN event to drain the event queue
11229f2cb71cSBen Hutchings  * of all transmit completions.
11239f2cb71cSBen Hutchings  */
11249f2cb71cSBen Hutchings static void
11259f2cb71cSBen Hutchings efx_handle_tx_flush_done(struct efx_nic *efx, efx_qword_t *event)
11269f2cb71cSBen Hutchings {
11279f2cb71cSBen Hutchings 	struct efx_tx_queue *tx_queue;
11289f2cb71cSBen Hutchings 	int qid;
11299f2cb71cSBen Hutchings 
11309f2cb71cSBen Hutchings 	qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
11319f2cb71cSBen Hutchings 	if (qid < EFX_TXQ_TYPES * efx->n_tx_channels) {
11329f2cb71cSBen Hutchings 		tx_queue = efx_get_tx_queue(efx, qid / EFX_TXQ_TYPES,
11339f2cb71cSBen Hutchings 					    qid % EFX_TXQ_TYPES);
1134525d9e82SDaniel Pieczko 		if (atomic_cmpxchg(&tx_queue->flush_outstanding, 1, 0)) {
11359f2cb71cSBen Hutchings 			efx_magic_event(tx_queue->channel,
11369f2cb71cSBen Hutchings 					EFX_CHANNEL_MAGIC_TX_DRAIN(tx_queue));
11379f2cb71cSBen Hutchings 		}
11389f2cb71cSBen Hutchings 	}
1139525d9e82SDaniel Pieczko }
11409f2cb71cSBen Hutchings 
11419f2cb71cSBen Hutchings /* If this flush done event corresponds to a &struct efx_rx_queue: If the flush
11429f2cb71cSBen Hutchings  * was succesful then send an %EFX_CHANNEL_MAGIC_RX_DRAIN, otherwise add
11439f2cb71cSBen Hutchings  * the RX queue back to the mask of RX queues in need of flushing.
11449f2cb71cSBen Hutchings  */
11459f2cb71cSBen Hutchings static void
11469f2cb71cSBen Hutchings efx_handle_rx_flush_done(struct efx_nic *efx, efx_qword_t *event)
11479f2cb71cSBen Hutchings {
11489f2cb71cSBen Hutchings 	struct efx_channel *channel;
11499f2cb71cSBen Hutchings 	struct efx_rx_queue *rx_queue;
11509f2cb71cSBen Hutchings 	int qid;
11519f2cb71cSBen Hutchings 	bool failed;
11529f2cb71cSBen Hutchings 
11539f2cb71cSBen Hutchings 	qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
11549f2cb71cSBen Hutchings 	failed = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
11559f2cb71cSBen Hutchings 	if (qid >= efx->n_channels)
11569f2cb71cSBen Hutchings 		return;
11579f2cb71cSBen Hutchings 	channel = efx_get_channel(efx, qid);
11589f2cb71cSBen Hutchings 	if (!efx_channel_has_rx_queue(channel))
11599f2cb71cSBen Hutchings 		return;
11609f2cb71cSBen Hutchings 	rx_queue = efx_channel_get_rx_queue(channel);
11619f2cb71cSBen Hutchings 
11629f2cb71cSBen Hutchings 	if (failed) {
11639f2cb71cSBen Hutchings 		netif_info(efx, hw, efx->net_dev,
11649f2cb71cSBen Hutchings 			   "RXQ %d flush retry\n", qid);
11659f2cb71cSBen Hutchings 		rx_queue->flush_pending = true;
11669f2cb71cSBen Hutchings 		atomic_inc(&efx->rxq_flush_pending);
11679f2cb71cSBen Hutchings 	} else {
11689f2cb71cSBen Hutchings 		efx_magic_event(efx_rx_queue_channel(rx_queue),
11699f2cb71cSBen Hutchings 				EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue));
11709f2cb71cSBen Hutchings 	}
11719f2cb71cSBen Hutchings 	atomic_dec(&efx->rxq_flush_outstanding);
11729f2cb71cSBen Hutchings 	if (efx_flush_wake(efx))
11739f2cb71cSBen Hutchings 		wake_up(&efx->flush_wq);
11749f2cb71cSBen Hutchings }
11759f2cb71cSBen Hutchings 
11769f2cb71cSBen Hutchings static void
11779f2cb71cSBen Hutchings efx_handle_drain_event(struct efx_channel *channel)
11789f2cb71cSBen Hutchings {
11799f2cb71cSBen Hutchings 	struct efx_nic *efx = channel->efx;
11809f2cb71cSBen Hutchings 
11819f2cb71cSBen Hutchings 	WARN_ON(atomic_read(&efx->drain_pending) == 0);
11829f2cb71cSBen Hutchings 	atomic_dec(&efx->drain_pending);
11839f2cb71cSBen Hutchings 	if (efx_flush_wake(efx))
11849f2cb71cSBen Hutchings 		wake_up(&efx->flush_wq);
11859f2cb71cSBen Hutchings }
11869f2cb71cSBen Hutchings 
1187874aeea5SJeff Kirsher static void
1188874aeea5SJeff Kirsher efx_handle_generated_event(struct efx_channel *channel, efx_qword_t *event)
1189874aeea5SJeff Kirsher {
1190874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
11912ae75dacSBen Hutchings 	struct efx_rx_queue *rx_queue =
11922ae75dacSBen Hutchings 		efx_channel_has_rx_queue(channel) ?
11932ae75dacSBen Hutchings 		efx_channel_get_rx_queue(channel) : NULL;
11949f2cb71cSBen Hutchings 	unsigned magic, code;
1195874aeea5SJeff Kirsher 
11964ef594ebSBen Hutchings 	magic = EFX_QWORD_FIELD(*event, FSF_AZ_DRV_GEN_EV_MAGIC);
11979f2cb71cSBen Hutchings 	code = _EFX_CHANNEL_MAGIC_CODE(magic);
11984ef594ebSBen Hutchings 
11999f2cb71cSBen Hutchings 	if (magic == EFX_CHANNEL_MAGIC_TEST(channel)) {
1200dd40781eSBen Hutchings 		channel->event_test_cpu = raw_smp_processor_id();
12019f2cb71cSBen Hutchings 	} else if (rx_queue && magic == EFX_CHANNEL_MAGIC_FILL(rx_queue)) {
1202874aeea5SJeff Kirsher 		/* The queue must be empty, so we won't receive any rx
1203874aeea5SJeff Kirsher 		 * events, so efx_process_channel() won't refill the
1204874aeea5SJeff Kirsher 		 * queue. Refill it here */
12052ae75dacSBen Hutchings 		efx_fast_push_rx_descriptors(rx_queue);
12069f2cb71cSBen Hutchings 	} else if (rx_queue && magic == EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue)) {
12079f2cb71cSBen Hutchings 		rx_queue->enabled = false;
12089f2cb71cSBen Hutchings 		efx_handle_drain_event(channel);
12099f2cb71cSBen Hutchings 	} else if (code == _EFX_CHANNEL_MAGIC_TX_DRAIN) {
12109f2cb71cSBen Hutchings 		efx_handle_drain_event(channel);
12119f2cb71cSBen Hutchings 	} else {
1212874aeea5SJeff Kirsher 		netif_dbg(efx, hw, efx->net_dev, "channel %d received "
1213874aeea5SJeff Kirsher 			  "generated event "EFX_QWORD_FMT"\n",
1214874aeea5SJeff Kirsher 			  channel->channel, EFX_QWORD_VAL(*event));
1215874aeea5SJeff Kirsher 	}
12169f2cb71cSBen Hutchings }
1217874aeea5SJeff Kirsher 
1218874aeea5SJeff Kirsher static void
1219874aeea5SJeff Kirsher efx_handle_driver_event(struct efx_channel *channel, efx_qword_t *event)
1220874aeea5SJeff Kirsher {
1221874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
1222874aeea5SJeff Kirsher 	unsigned int ev_sub_code;
1223874aeea5SJeff Kirsher 	unsigned int ev_sub_data;
1224874aeea5SJeff Kirsher 
1225874aeea5SJeff Kirsher 	ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
1226874aeea5SJeff Kirsher 	ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
1227874aeea5SJeff Kirsher 
1228874aeea5SJeff Kirsher 	switch (ev_sub_code) {
1229874aeea5SJeff Kirsher 	case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
1230874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev, "channel %d TXQ %d flushed\n",
1231874aeea5SJeff Kirsher 			   channel->channel, ev_sub_data);
12329f2cb71cSBen Hutchings 		efx_handle_tx_flush_done(efx, event);
1233cd2d5b52SBen Hutchings 		efx_sriov_tx_flush_done(efx, event);
1234874aeea5SJeff Kirsher 		break;
1235874aeea5SJeff Kirsher 	case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
1236874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev, "channel %d RXQ %d flushed\n",
1237874aeea5SJeff Kirsher 			   channel->channel, ev_sub_data);
12389f2cb71cSBen Hutchings 		efx_handle_rx_flush_done(efx, event);
1239cd2d5b52SBen Hutchings 		efx_sriov_rx_flush_done(efx, event);
1240874aeea5SJeff Kirsher 		break;
1241874aeea5SJeff Kirsher 	case FSE_AZ_EVQ_INIT_DONE_EV:
1242874aeea5SJeff Kirsher 		netif_dbg(efx, hw, efx->net_dev,
1243874aeea5SJeff Kirsher 			  "channel %d EVQ %d initialised\n",
1244874aeea5SJeff Kirsher 			  channel->channel, ev_sub_data);
1245874aeea5SJeff Kirsher 		break;
1246874aeea5SJeff Kirsher 	case FSE_AZ_SRM_UPD_DONE_EV:
1247874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev,
1248874aeea5SJeff Kirsher 			   "channel %d SRAM update done\n", channel->channel);
1249874aeea5SJeff Kirsher 		break;
1250874aeea5SJeff Kirsher 	case FSE_AZ_WAKE_UP_EV:
1251874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev,
1252874aeea5SJeff Kirsher 			   "channel %d RXQ %d wakeup event\n",
1253874aeea5SJeff Kirsher 			   channel->channel, ev_sub_data);
1254874aeea5SJeff Kirsher 		break;
1255874aeea5SJeff Kirsher 	case FSE_AZ_TIMER_EV:
1256874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev,
1257874aeea5SJeff Kirsher 			   "channel %d RX queue %d timer expired\n",
1258874aeea5SJeff Kirsher 			   channel->channel, ev_sub_data);
1259874aeea5SJeff Kirsher 		break;
1260874aeea5SJeff Kirsher 	case FSE_AA_RX_RECOVER_EV:
1261874aeea5SJeff Kirsher 		netif_err(efx, rx_err, efx->net_dev,
1262874aeea5SJeff Kirsher 			  "channel %d seen DRIVER RX_RESET event. "
1263874aeea5SJeff Kirsher 			"Resetting.\n", channel->channel);
1264874aeea5SJeff Kirsher 		atomic_inc(&efx->rx_reset);
1265874aeea5SJeff Kirsher 		efx_schedule_reset(efx,
1266874aeea5SJeff Kirsher 				   EFX_WORKAROUND_6555(efx) ?
1267874aeea5SJeff Kirsher 				   RESET_TYPE_RX_RECOVERY :
1268874aeea5SJeff Kirsher 				   RESET_TYPE_DISABLE);
1269874aeea5SJeff Kirsher 		break;
1270874aeea5SJeff Kirsher 	case FSE_BZ_RX_DSC_ERROR_EV:
1271cd2d5b52SBen Hutchings 		if (ev_sub_data < EFX_VI_BASE) {
1272874aeea5SJeff Kirsher 			netif_err(efx, rx_err, efx->net_dev,
1273874aeea5SJeff Kirsher 				  "RX DMA Q %d reports descriptor fetch error."
1274cd2d5b52SBen Hutchings 				  " RX Q %d is disabled.\n", ev_sub_data,
1275cd2d5b52SBen Hutchings 				  ev_sub_data);
1276874aeea5SJeff Kirsher 			efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
1277cd2d5b52SBen Hutchings 		} else
1278cd2d5b52SBen Hutchings 			efx_sriov_desc_fetch_err(efx, ev_sub_data);
1279874aeea5SJeff Kirsher 		break;
1280874aeea5SJeff Kirsher 	case FSE_BZ_TX_DSC_ERROR_EV:
1281cd2d5b52SBen Hutchings 		if (ev_sub_data < EFX_VI_BASE) {
1282874aeea5SJeff Kirsher 			netif_err(efx, tx_err, efx->net_dev,
1283874aeea5SJeff Kirsher 				  "TX DMA Q %d reports descriptor fetch error."
1284cd2d5b52SBen Hutchings 				  " TX Q %d is disabled.\n", ev_sub_data,
1285cd2d5b52SBen Hutchings 				  ev_sub_data);
1286874aeea5SJeff Kirsher 			efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
1287cd2d5b52SBen Hutchings 		} else
1288cd2d5b52SBen Hutchings 			efx_sriov_desc_fetch_err(efx, ev_sub_data);
1289874aeea5SJeff Kirsher 		break;
1290874aeea5SJeff Kirsher 	default:
1291874aeea5SJeff Kirsher 		netif_vdbg(efx, hw, efx->net_dev,
1292874aeea5SJeff Kirsher 			   "channel %d unknown driver event code %d "
1293874aeea5SJeff Kirsher 			   "data %04x\n", channel->channel, ev_sub_code,
1294874aeea5SJeff Kirsher 			   ev_sub_data);
1295874aeea5SJeff Kirsher 		break;
1296874aeea5SJeff Kirsher 	}
1297874aeea5SJeff Kirsher }
1298874aeea5SJeff Kirsher 
1299874aeea5SJeff Kirsher int efx_nic_process_eventq(struct efx_channel *channel, int budget)
1300874aeea5SJeff Kirsher {
1301874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
1302874aeea5SJeff Kirsher 	unsigned int read_ptr;
1303874aeea5SJeff Kirsher 	efx_qword_t event, *p_event;
1304874aeea5SJeff Kirsher 	int ev_code;
1305874aeea5SJeff Kirsher 	int tx_packets = 0;
1306874aeea5SJeff Kirsher 	int spent = 0;
1307874aeea5SJeff Kirsher 
1308874aeea5SJeff Kirsher 	read_ptr = channel->eventq_read_ptr;
1309874aeea5SJeff Kirsher 
1310874aeea5SJeff Kirsher 	for (;;) {
1311874aeea5SJeff Kirsher 		p_event = efx_event(channel, read_ptr);
1312874aeea5SJeff Kirsher 		event = *p_event;
1313874aeea5SJeff Kirsher 
1314874aeea5SJeff Kirsher 		if (!efx_event_present(&event))
1315874aeea5SJeff Kirsher 			/* End of events */
1316874aeea5SJeff Kirsher 			break;
1317874aeea5SJeff Kirsher 
1318874aeea5SJeff Kirsher 		netif_vdbg(channel->efx, intr, channel->efx->net_dev,
1319874aeea5SJeff Kirsher 			   "channel %d event is "EFX_QWORD_FMT"\n",
1320874aeea5SJeff Kirsher 			   channel->channel, EFX_QWORD_VAL(event));
1321874aeea5SJeff Kirsher 
1322874aeea5SJeff Kirsher 		/* Clear this event by marking it all ones */
1323874aeea5SJeff Kirsher 		EFX_SET_QWORD(*p_event);
1324874aeea5SJeff Kirsher 
1325874aeea5SJeff Kirsher 		++read_ptr;
1326874aeea5SJeff Kirsher 
1327874aeea5SJeff Kirsher 		ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
1328874aeea5SJeff Kirsher 
1329874aeea5SJeff Kirsher 		switch (ev_code) {
1330874aeea5SJeff Kirsher 		case FSE_AZ_EV_CODE_RX_EV:
1331874aeea5SJeff Kirsher 			efx_handle_rx_event(channel, &event);
1332874aeea5SJeff Kirsher 			if (++spent == budget)
1333874aeea5SJeff Kirsher 				goto out;
1334874aeea5SJeff Kirsher 			break;
1335874aeea5SJeff Kirsher 		case FSE_AZ_EV_CODE_TX_EV:
1336874aeea5SJeff Kirsher 			tx_packets += efx_handle_tx_event(channel, &event);
1337874aeea5SJeff Kirsher 			if (tx_packets > efx->txq_entries) {
1338874aeea5SJeff Kirsher 				spent = budget;
1339874aeea5SJeff Kirsher 				goto out;
1340874aeea5SJeff Kirsher 			}
1341874aeea5SJeff Kirsher 			break;
1342874aeea5SJeff Kirsher 		case FSE_AZ_EV_CODE_DRV_GEN_EV:
1343874aeea5SJeff Kirsher 			efx_handle_generated_event(channel, &event);
1344874aeea5SJeff Kirsher 			break;
1345874aeea5SJeff Kirsher 		case FSE_AZ_EV_CODE_DRIVER_EV:
1346874aeea5SJeff Kirsher 			efx_handle_driver_event(channel, &event);
1347874aeea5SJeff Kirsher 			break;
1348cd2d5b52SBen Hutchings 		case FSE_CZ_EV_CODE_USER_EV:
1349cd2d5b52SBen Hutchings 			efx_sriov_event(channel, &event);
1350cd2d5b52SBen Hutchings 			break;
1351874aeea5SJeff Kirsher 		case FSE_CZ_EV_CODE_MCDI_EV:
1352874aeea5SJeff Kirsher 			efx_mcdi_process_event(channel, &event);
1353874aeea5SJeff Kirsher 			break;
1354874aeea5SJeff Kirsher 		case FSE_AZ_EV_CODE_GLOBAL_EV:
1355874aeea5SJeff Kirsher 			if (efx->type->handle_global_event &&
1356874aeea5SJeff Kirsher 			    efx->type->handle_global_event(channel, &event))
1357874aeea5SJeff Kirsher 				break;
1358874aeea5SJeff Kirsher 			/* else fall through */
1359874aeea5SJeff Kirsher 		default:
1360874aeea5SJeff Kirsher 			netif_err(channel->efx, hw, channel->efx->net_dev,
1361874aeea5SJeff Kirsher 				  "channel %d unknown event type %d (data "
1362874aeea5SJeff Kirsher 				  EFX_QWORD_FMT ")\n", channel->channel,
1363874aeea5SJeff Kirsher 				  ev_code, EFX_QWORD_VAL(event));
1364874aeea5SJeff Kirsher 		}
1365874aeea5SJeff Kirsher 	}
1366874aeea5SJeff Kirsher 
1367874aeea5SJeff Kirsher out:
1368874aeea5SJeff Kirsher 	channel->eventq_read_ptr = read_ptr;
1369874aeea5SJeff Kirsher 	return spent;
1370874aeea5SJeff Kirsher }
1371874aeea5SJeff Kirsher 
1372874aeea5SJeff Kirsher /* Check whether an event is present in the eventq at the current
1373874aeea5SJeff Kirsher  * read pointer.  Only useful for self-test.
1374874aeea5SJeff Kirsher  */
1375874aeea5SJeff Kirsher bool efx_nic_event_present(struct efx_channel *channel)
1376874aeea5SJeff Kirsher {
1377874aeea5SJeff Kirsher 	return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
1378874aeea5SJeff Kirsher }
1379874aeea5SJeff Kirsher 
1380874aeea5SJeff Kirsher /* Allocate buffer table entries for event queue */
1381874aeea5SJeff Kirsher int efx_nic_probe_eventq(struct efx_channel *channel)
1382874aeea5SJeff Kirsher {
1383874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
1384874aeea5SJeff Kirsher 	unsigned entries;
1385874aeea5SJeff Kirsher 
1386874aeea5SJeff Kirsher 	entries = channel->eventq_mask + 1;
1387874aeea5SJeff Kirsher 	return efx_alloc_special_buffer(efx, &channel->eventq,
1388874aeea5SJeff Kirsher 					entries * sizeof(efx_qword_t));
1389874aeea5SJeff Kirsher }
1390874aeea5SJeff Kirsher 
1391874aeea5SJeff Kirsher void efx_nic_init_eventq(struct efx_channel *channel)
1392874aeea5SJeff Kirsher {
1393874aeea5SJeff Kirsher 	efx_oword_t reg;
1394874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
1395874aeea5SJeff Kirsher 
1396874aeea5SJeff Kirsher 	netif_dbg(efx, hw, efx->net_dev,
1397874aeea5SJeff Kirsher 		  "channel %d event queue in special buffers %d-%d\n",
1398874aeea5SJeff Kirsher 		  channel->channel, channel->eventq.index,
1399874aeea5SJeff Kirsher 		  channel->eventq.index + channel->eventq.entries - 1);
1400874aeea5SJeff Kirsher 
1401874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0) {
1402874aeea5SJeff Kirsher 		EFX_POPULATE_OWORD_3(reg,
1403874aeea5SJeff Kirsher 				     FRF_CZ_TIMER_Q_EN, 1,
1404874aeea5SJeff Kirsher 				     FRF_CZ_HOST_NOTIFY_MODE, 0,
1405874aeea5SJeff Kirsher 				     FRF_CZ_TIMER_MODE, FFE_CZ_TIMER_MODE_DIS);
1406874aeea5SJeff Kirsher 		efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
1407874aeea5SJeff Kirsher 	}
1408874aeea5SJeff Kirsher 
1409874aeea5SJeff Kirsher 	/* Pin event queue buffer */
1410874aeea5SJeff Kirsher 	efx_init_special_buffer(efx, &channel->eventq);
1411874aeea5SJeff Kirsher 
1412874aeea5SJeff Kirsher 	/* Fill event queue with all ones (i.e. empty events) */
1413caa75586SBen Hutchings 	memset(channel->eventq.buf.addr, 0xff, channel->eventq.buf.len);
1414874aeea5SJeff Kirsher 
1415874aeea5SJeff Kirsher 	/* Push event queue to card */
1416874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_3(reg,
1417874aeea5SJeff Kirsher 			     FRF_AZ_EVQ_EN, 1,
1418874aeea5SJeff Kirsher 			     FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
1419874aeea5SJeff Kirsher 			     FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
1420874aeea5SJeff Kirsher 	efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
1421874aeea5SJeff Kirsher 			 channel->channel);
1422874aeea5SJeff Kirsher 
1423874aeea5SJeff Kirsher 	efx->type->push_irq_moderation(channel);
1424874aeea5SJeff Kirsher }
1425874aeea5SJeff Kirsher 
1426874aeea5SJeff Kirsher void efx_nic_fini_eventq(struct efx_channel *channel)
1427874aeea5SJeff Kirsher {
1428874aeea5SJeff Kirsher 	efx_oword_t reg;
1429874aeea5SJeff Kirsher 	struct efx_nic *efx = channel->efx;
1430874aeea5SJeff Kirsher 
1431874aeea5SJeff Kirsher 	/* Remove event queue from card */
1432874aeea5SJeff Kirsher 	EFX_ZERO_OWORD(reg);
1433874aeea5SJeff Kirsher 	efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
1434874aeea5SJeff Kirsher 			 channel->channel);
1435874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
1436874aeea5SJeff Kirsher 		efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
1437874aeea5SJeff Kirsher 
1438874aeea5SJeff Kirsher 	/* Unpin event queue */
1439874aeea5SJeff Kirsher 	efx_fini_special_buffer(efx, &channel->eventq);
1440874aeea5SJeff Kirsher }
1441874aeea5SJeff Kirsher 
1442874aeea5SJeff Kirsher /* Free buffers backing event queue */
1443874aeea5SJeff Kirsher void efx_nic_remove_eventq(struct efx_channel *channel)
1444874aeea5SJeff Kirsher {
1445874aeea5SJeff Kirsher 	efx_free_special_buffer(channel->efx, &channel->eventq);
1446874aeea5SJeff Kirsher }
1447874aeea5SJeff Kirsher 
1448874aeea5SJeff Kirsher 
1449eee6f6a9SBen Hutchings void efx_nic_event_test_start(struct efx_channel *channel)
1450874aeea5SJeff Kirsher {
1451dd40781eSBen Hutchings 	channel->event_test_cpu = -1;
1452eee6f6a9SBen Hutchings 	smp_wmb();
14534ef594ebSBen Hutchings 	efx_magic_event(channel, EFX_CHANNEL_MAGIC_TEST(channel));
1454874aeea5SJeff Kirsher }
1455874aeea5SJeff Kirsher 
14562ae75dacSBen Hutchings void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue)
1457874aeea5SJeff Kirsher {
14582ae75dacSBen Hutchings 	efx_magic_event(efx_rx_queue_channel(rx_queue),
14592ae75dacSBen Hutchings 			EFX_CHANNEL_MAGIC_FILL(rx_queue));
1460874aeea5SJeff Kirsher }
1461874aeea5SJeff Kirsher 
1462874aeea5SJeff Kirsher /**************************************************************************
1463874aeea5SJeff Kirsher  *
1464874aeea5SJeff Kirsher  * Hardware interrupts
1465874aeea5SJeff Kirsher  * The hardware interrupt handler does very little work; all the event
1466874aeea5SJeff Kirsher  * queue processing is carried out by per-channel tasklets.
1467874aeea5SJeff Kirsher  *
1468874aeea5SJeff Kirsher  **************************************************************************/
1469874aeea5SJeff Kirsher 
1470874aeea5SJeff Kirsher /* Enable/disable/generate interrupts */
1471874aeea5SJeff Kirsher static inline void efx_nic_interrupts(struct efx_nic *efx,
1472874aeea5SJeff Kirsher 				      bool enabled, bool force)
1473874aeea5SJeff Kirsher {
1474874aeea5SJeff Kirsher 	efx_oword_t int_en_reg_ker;
1475874aeea5SJeff Kirsher 
1476874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_3(int_en_reg_ker,
14771646a6f3SBen Hutchings 			     FRF_AZ_KER_INT_LEVE_SEL, efx->irq_level,
1478874aeea5SJeff Kirsher 			     FRF_AZ_KER_INT_KER, force,
1479874aeea5SJeff Kirsher 			     FRF_AZ_DRV_INT_EN_KER, enabled);
1480874aeea5SJeff Kirsher 	efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
1481874aeea5SJeff Kirsher }
1482874aeea5SJeff Kirsher 
1483874aeea5SJeff Kirsher void efx_nic_enable_interrupts(struct efx_nic *efx)
1484874aeea5SJeff Kirsher {
1485874aeea5SJeff Kirsher 	EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
1486874aeea5SJeff Kirsher 	wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
1487874aeea5SJeff Kirsher 
1488874aeea5SJeff Kirsher 	efx_nic_interrupts(efx, true, false);
1489874aeea5SJeff Kirsher }
1490874aeea5SJeff Kirsher 
1491874aeea5SJeff Kirsher void efx_nic_disable_interrupts(struct efx_nic *efx)
1492874aeea5SJeff Kirsher {
1493874aeea5SJeff Kirsher 	/* Disable interrupts */
1494874aeea5SJeff Kirsher 	efx_nic_interrupts(efx, false, false);
1495874aeea5SJeff Kirsher }
1496874aeea5SJeff Kirsher 
1497874aeea5SJeff Kirsher /* Generate a test interrupt
1498874aeea5SJeff Kirsher  * Interrupt must already have been enabled, otherwise nasty things
1499874aeea5SJeff Kirsher  * may happen.
1500874aeea5SJeff Kirsher  */
1501eee6f6a9SBen Hutchings void efx_nic_irq_test_start(struct efx_nic *efx)
1502874aeea5SJeff Kirsher {
1503eee6f6a9SBen Hutchings 	efx->last_irq_cpu = -1;
1504eee6f6a9SBen Hutchings 	smp_wmb();
1505874aeea5SJeff Kirsher 	efx_nic_interrupts(efx, true, true);
1506874aeea5SJeff Kirsher }
1507874aeea5SJeff Kirsher 
1508874aeea5SJeff Kirsher /* Process a fatal interrupt
1509874aeea5SJeff Kirsher  * Disable bus mastering ASAP and schedule a reset
1510874aeea5SJeff Kirsher  */
1511874aeea5SJeff Kirsher irqreturn_t efx_nic_fatal_interrupt(struct efx_nic *efx)
1512874aeea5SJeff Kirsher {
1513874aeea5SJeff Kirsher 	struct falcon_nic_data *nic_data = efx->nic_data;
1514874aeea5SJeff Kirsher 	efx_oword_t *int_ker = efx->irq_status.addr;
1515874aeea5SJeff Kirsher 	efx_oword_t fatal_intr;
1516874aeea5SJeff Kirsher 	int error, mem_perr;
1517874aeea5SJeff Kirsher 
1518874aeea5SJeff Kirsher 	efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
1519874aeea5SJeff Kirsher 	error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
1520874aeea5SJeff Kirsher 
1521874aeea5SJeff Kirsher 	netif_err(efx, hw, efx->net_dev, "SYSTEM ERROR "EFX_OWORD_FMT" status "
1522874aeea5SJeff Kirsher 		  EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
1523874aeea5SJeff Kirsher 		  EFX_OWORD_VAL(fatal_intr),
1524874aeea5SJeff Kirsher 		  error ? "disabling bus mastering" : "no recognised error");
1525874aeea5SJeff Kirsher 
1526874aeea5SJeff Kirsher 	/* If this is a memory parity error dump which blocks are offending */
1527874aeea5SJeff Kirsher 	mem_perr = (EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER) ||
1528874aeea5SJeff Kirsher 		    EFX_OWORD_FIELD(fatal_intr, FRF_AZ_SRM_PERR_INT_KER));
1529874aeea5SJeff Kirsher 	if (mem_perr) {
1530874aeea5SJeff Kirsher 		efx_oword_t reg;
1531874aeea5SJeff Kirsher 		efx_reado(efx, &reg, FR_AZ_MEM_STAT);
1532874aeea5SJeff Kirsher 		netif_err(efx, hw, efx->net_dev,
1533874aeea5SJeff Kirsher 			  "SYSTEM ERROR: memory parity error "EFX_OWORD_FMT"\n",
1534874aeea5SJeff Kirsher 			  EFX_OWORD_VAL(reg));
1535874aeea5SJeff Kirsher 	}
1536874aeea5SJeff Kirsher 
1537874aeea5SJeff Kirsher 	/* Disable both devices */
1538874aeea5SJeff Kirsher 	pci_clear_master(efx->pci_dev);
1539874aeea5SJeff Kirsher 	if (efx_nic_is_dual_func(efx))
1540874aeea5SJeff Kirsher 		pci_clear_master(nic_data->pci_dev2);
1541874aeea5SJeff Kirsher 	efx_nic_disable_interrupts(efx);
1542874aeea5SJeff Kirsher 
1543874aeea5SJeff Kirsher 	/* Count errors and reset or disable the NIC accordingly */
1544874aeea5SJeff Kirsher 	if (efx->int_error_count == 0 ||
1545874aeea5SJeff Kirsher 	    time_after(jiffies, efx->int_error_expire)) {
1546874aeea5SJeff Kirsher 		efx->int_error_count = 0;
1547874aeea5SJeff Kirsher 		efx->int_error_expire =
1548874aeea5SJeff Kirsher 			jiffies + EFX_INT_ERROR_EXPIRE * HZ;
1549874aeea5SJeff Kirsher 	}
1550874aeea5SJeff Kirsher 	if (++efx->int_error_count < EFX_MAX_INT_ERRORS) {
1551874aeea5SJeff Kirsher 		netif_err(efx, hw, efx->net_dev,
1552874aeea5SJeff Kirsher 			  "SYSTEM ERROR - reset scheduled\n");
1553874aeea5SJeff Kirsher 		efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
1554874aeea5SJeff Kirsher 	} else {
1555874aeea5SJeff Kirsher 		netif_err(efx, hw, efx->net_dev,
1556874aeea5SJeff Kirsher 			  "SYSTEM ERROR - max number of errors seen."
1557874aeea5SJeff Kirsher 			  "NIC will be disabled\n");
1558874aeea5SJeff Kirsher 		efx_schedule_reset(efx, RESET_TYPE_DISABLE);
1559874aeea5SJeff Kirsher 	}
1560874aeea5SJeff Kirsher 
1561874aeea5SJeff Kirsher 	return IRQ_HANDLED;
1562874aeea5SJeff Kirsher }
1563874aeea5SJeff Kirsher 
1564874aeea5SJeff Kirsher /* Handle a legacy interrupt
1565874aeea5SJeff Kirsher  * Acknowledges the interrupt and schedule event queue processing.
1566874aeea5SJeff Kirsher  */
1567874aeea5SJeff Kirsher static irqreturn_t efx_legacy_interrupt(int irq, void *dev_id)
1568874aeea5SJeff Kirsher {
1569874aeea5SJeff Kirsher 	struct efx_nic *efx = dev_id;
1570d8291187SBen Hutchings 	bool soft_enabled = ACCESS_ONCE(efx->irq_soft_enabled);
1571874aeea5SJeff Kirsher 	efx_oword_t *int_ker = efx->irq_status.addr;
1572874aeea5SJeff Kirsher 	irqreturn_t result = IRQ_NONE;
1573874aeea5SJeff Kirsher 	struct efx_channel *channel;
1574874aeea5SJeff Kirsher 	efx_dword_t reg;
1575874aeea5SJeff Kirsher 	u32 queues;
1576874aeea5SJeff Kirsher 	int syserr;
1577874aeea5SJeff Kirsher 
1578874aeea5SJeff Kirsher 	/* Read the ISR which also ACKs the interrupts */
1579874aeea5SJeff Kirsher 	efx_readd(efx, &reg, FR_BZ_INT_ISR0);
1580874aeea5SJeff Kirsher 	queues = EFX_EXTRACT_DWORD(reg, 0, 31);
1581874aeea5SJeff Kirsher 
1582b28405b0SAlexandre Rames 	/* Legacy interrupts are disabled too late by the EEH kernel
1583b28405b0SAlexandre Rames 	 * code. Disable them earlier.
1584b28405b0SAlexandre Rames 	 * If an EEH error occurred, the read will have returned all ones.
1585b28405b0SAlexandre Rames 	 */
1586b28405b0SAlexandre Rames 	if (EFX_DWORD_IS_ALL_ONES(reg) && efx_try_recovery(efx) &&
1587b28405b0SAlexandre Rames 	    !efx->eeh_disabled_legacy_irq) {
1588b28405b0SAlexandre Rames 		disable_irq_nosync(efx->legacy_irq);
1589b28405b0SAlexandre Rames 		efx->eeh_disabled_legacy_irq = true;
1590b28405b0SAlexandre Rames 	}
1591b28405b0SAlexandre Rames 
15921646a6f3SBen Hutchings 	/* Handle non-event-queue sources */
1593d8291187SBen Hutchings 	if (queues & (1U << efx->irq_level) && soft_enabled) {
1594874aeea5SJeff Kirsher 		syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
1595874aeea5SJeff Kirsher 		if (unlikely(syserr))
1596874aeea5SJeff Kirsher 			return efx_nic_fatal_interrupt(efx);
15971646a6f3SBen Hutchings 		efx->last_irq_cpu = raw_smp_processor_id();
1598874aeea5SJeff Kirsher 	}
1599874aeea5SJeff Kirsher 
1600874aeea5SJeff Kirsher 	if (queues != 0) {
1601874aeea5SJeff Kirsher 		if (EFX_WORKAROUND_15783(efx))
1602874aeea5SJeff Kirsher 			efx->irq_zero_count = 0;
1603874aeea5SJeff Kirsher 
1604874aeea5SJeff Kirsher 		/* Schedule processing of any interrupting queues */
1605d8291187SBen Hutchings 		if (likely(soft_enabled)) {
1606874aeea5SJeff Kirsher 			efx_for_each_channel(channel, efx) {
1607874aeea5SJeff Kirsher 				if (queues & 1)
16081646a6f3SBen Hutchings 					efx_schedule_channel_irq(channel);
1609874aeea5SJeff Kirsher 				queues >>= 1;
1610874aeea5SJeff Kirsher 			}
1611d8291187SBen Hutchings 		}
1612874aeea5SJeff Kirsher 		result = IRQ_HANDLED;
1613874aeea5SJeff Kirsher 
1614874aeea5SJeff Kirsher 	} else if (EFX_WORKAROUND_15783(efx)) {
1615874aeea5SJeff Kirsher 		efx_qword_t *event;
1616874aeea5SJeff Kirsher 
1617874aeea5SJeff Kirsher 		/* We can't return IRQ_HANDLED more than once on seeing ISR=0
1618874aeea5SJeff Kirsher 		 * because this might be a shared interrupt. */
1619874aeea5SJeff Kirsher 		if (efx->irq_zero_count++ == 0)
1620874aeea5SJeff Kirsher 			result = IRQ_HANDLED;
1621874aeea5SJeff Kirsher 
1622874aeea5SJeff Kirsher 		/* Ensure we schedule or rearm all event queues */
1623d8291187SBen Hutchings 		if (likely(soft_enabled)) {
1624874aeea5SJeff Kirsher 			efx_for_each_channel(channel, efx) {
1625d8291187SBen Hutchings 				event = efx_event(channel,
1626d8291187SBen Hutchings 						  channel->eventq_read_ptr);
1627874aeea5SJeff Kirsher 				if (efx_event_present(event))
16281646a6f3SBen Hutchings 					efx_schedule_channel_irq(channel);
1629874aeea5SJeff Kirsher 				else
1630874aeea5SJeff Kirsher 					efx_nic_eventq_read_ack(channel);
1631874aeea5SJeff Kirsher 			}
1632874aeea5SJeff Kirsher 		}
1633d8291187SBen Hutchings 	}
1634874aeea5SJeff Kirsher 
16351646a6f3SBen Hutchings 	if (result == IRQ_HANDLED)
1636874aeea5SJeff Kirsher 		netif_vdbg(efx, intr, efx->net_dev,
1637874aeea5SJeff Kirsher 			   "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
1638874aeea5SJeff Kirsher 			   irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
1639874aeea5SJeff Kirsher 
1640874aeea5SJeff Kirsher 	return result;
1641874aeea5SJeff Kirsher }
1642874aeea5SJeff Kirsher 
1643874aeea5SJeff Kirsher /* Handle an MSI interrupt
1644874aeea5SJeff Kirsher  *
1645874aeea5SJeff Kirsher  * Handle an MSI hardware interrupt.  This routine schedules event
1646874aeea5SJeff Kirsher  * queue processing.  No interrupt acknowledgement cycle is necessary.
1647874aeea5SJeff Kirsher  * Also, we never need to check that the interrupt is for us, since
1648874aeea5SJeff Kirsher  * MSI interrupts cannot be shared.
1649874aeea5SJeff Kirsher  */
1650874aeea5SJeff Kirsher static irqreturn_t efx_msi_interrupt(int irq, void *dev_id)
1651874aeea5SJeff Kirsher {
1652d8291187SBen Hutchings 	struct efx_msi_context *context = dev_id;
1653d8291187SBen Hutchings 	struct efx_nic *efx = context->efx;
1654874aeea5SJeff Kirsher 	efx_oword_t *int_ker = efx->irq_status.addr;
1655874aeea5SJeff Kirsher 	int syserr;
1656874aeea5SJeff Kirsher 
1657874aeea5SJeff Kirsher 	netif_vdbg(efx, intr, efx->net_dev,
1658874aeea5SJeff Kirsher 		   "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1659874aeea5SJeff Kirsher 		   irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1660874aeea5SJeff Kirsher 
1661d8291187SBen Hutchings 	if (!likely(ACCESS_ONCE(efx->irq_soft_enabled)))
1662d8291187SBen Hutchings 		return IRQ_HANDLED;
1663d8291187SBen Hutchings 
16641646a6f3SBen Hutchings 	/* Handle non-event-queue sources */
1665d8291187SBen Hutchings 	if (context->index == efx->irq_level) {
1666874aeea5SJeff Kirsher 		syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
1667874aeea5SJeff Kirsher 		if (unlikely(syserr))
1668874aeea5SJeff Kirsher 			return efx_nic_fatal_interrupt(efx);
16691646a6f3SBen Hutchings 		efx->last_irq_cpu = raw_smp_processor_id();
1670874aeea5SJeff Kirsher 	}
1671874aeea5SJeff Kirsher 
1672874aeea5SJeff Kirsher 	/* Schedule processing of the channel */
1673d8291187SBen Hutchings 	efx_schedule_channel_irq(efx->channel[context->index]);
1674874aeea5SJeff Kirsher 
1675874aeea5SJeff Kirsher 	return IRQ_HANDLED;
1676874aeea5SJeff Kirsher }
1677874aeea5SJeff Kirsher 
1678874aeea5SJeff Kirsher 
1679874aeea5SJeff Kirsher /* Setup RSS indirection table.
1680874aeea5SJeff Kirsher  * This maps from the hash value of the packet to RXQ
1681874aeea5SJeff Kirsher  */
1682874aeea5SJeff Kirsher void efx_nic_push_rx_indir_table(struct efx_nic *efx)
1683874aeea5SJeff Kirsher {
1684874aeea5SJeff Kirsher 	size_t i = 0;
1685874aeea5SJeff Kirsher 	efx_dword_t dword;
1686874aeea5SJeff Kirsher 
1687874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
1688874aeea5SJeff Kirsher 		return;
1689874aeea5SJeff Kirsher 
1690874aeea5SJeff Kirsher 	BUILD_BUG_ON(ARRAY_SIZE(efx->rx_indir_table) !=
1691874aeea5SJeff Kirsher 		     FR_BZ_RX_INDIRECTION_TBL_ROWS);
1692874aeea5SJeff Kirsher 
1693874aeea5SJeff Kirsher 	for (i = 0; i < FR_BZ_RX_INDIRECTION_TBL_ROWS; i++) {
1694874aeea5SJeff Kirsher 		EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
1695874aeea5SJeff Kirsher 				     efx->rx_indir_table[i]);
1696778cdaf6SBen Hutchings 		efx_writed(efx, &dword,
1697778cdaf6SBen Hutchings 			   FR_BZ_RX_INDIRECTION_TBL +
1698778cdaf6SBen Hutchings 			   FR_BZ_RX_INDIRECTION_TBL_STEP * i);
1699874aeea5SJeff Kirsher 	}
1700874aeea5SJeff Kirsher }
1701874aeea5SJeff Kirsher 
1702874aeea5SJeff Kirsher /* Hook interrupt handler(s)
1703874aeea5SJeff Kirsher  * Try MSI and then legacy interrupts.
1704874aeea5SJeff Kirsher  */
1705874aeea5SJeff Kirsher int efx_nic_init_interrupt(struct efx_nic *efx)
1706874aeea5SJeff Kirsher {
1707874aeea5SJeff Kirsher 	struct efx_channel *channel;
17081899c111SBen Hutchings 	unsigned int n_irqs;
1709874aeea5SJeff Kirsher 	int rc;
1710874aeea5SJeff Kirsher 
1711874aeea5SJeff Kirsher 	if (!EFX_INT_MODE_USE_MSI(efx)) {
1712874aeea5SJeff Kirsher 		irq_handler_t handler;
1713874aeea5SJeff Kirsher 		if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
1714874aeea5SJeff Kirsher 			handler = efx_legacy_interrupt;
1715874aeea5SJeff Kirsher 		else
1716874aeea5SJeff Kirsher 			handler = falcon_legacy_interrupt_a1;
1717874aeea5SJeff Kirsher 
1718874aeea5SJeff Kirsher 		rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
1719874aeea5SJeff Kirsher 				 efx->name, efx);
1720874aeea5SJeff Kirsher 		if (rc) {
1721874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
1722874aeea5SJeff Kirsher 				  "failed to hook legacy IRQ %d\n",
1723874aeea5SJeff Kirsher 				  efx->pci_dev->irq);
1724874aeea5SJeff Kirsher 			goto fail1;
1725874aeea5SJeff Kirsher 		}
1726874aeea5SJeff Kirsher 		return 0;
1727874aeea5SJeff Kirsher 	}
1728874aeea5SJeff Kirsher 
17291899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
17301899c111SBen Hutchings 	if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
17311899c111SBen Hutchings 		efx->net_dev->rx_cpu_rmap =
17321899c111SBen Hutchings 			alloc_irq_cpu_rmap(efx->n_rx_channels);
17331899c111SBen Hutchings 		if (!efx->net_dev->rx_cpu_rmap) {
17341899c111SBen Hutchings 			rc = -ENOMEM;
17351899c111SBen Hutchings 			goto fail1;
17361899c111SBen Hutchings 		}
17371899c111SBen Hutchings 	}
17381899c111SBen Hutchings #endif
17391899c111SBen Hutchings 
1740874aeea5SJeff Kirsher 	/* Hook MSI or MSI-X interrupt */
17411899c111SBen Hutchings 	n_irqs = 0;
1742874aeea5SJeff Kirsher 	efx_for_each_channel(channel, efx) {
1743874aeea5SJeff Kirsher 		rc = request_irq(channel->irq, efx_msi_interrupt,
1744874aeea5SJeff Kirsher 				 IRQF_PROBE_SHARED, /* Not shared */
1745d8291187SBen Hutchings 				 efx->msi_context[channel->channel].name,
1746d8291187SBen Hutchings 				 &efx->msi_context[channel->channel]);
1747874aeea5SJeff Kirsher 		if (rc) {
1748874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
1749874aeea5SJeff Kirsher 				  "failed to hook IRQ %d\n", channel->irq);
1750874aeea5SJeff Kirsher 			goto fail2;
1751874aeea5SJeff Kirsher 		}
17521899c111SBen Hutchings 		++n_irqs;
17531899c111SBen Hutchings 
17541899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
17551899c111SBen Hutchings 		if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
17561899c111SBen Hutchings 		    channel->channel < efx->n_rx_channels) {
17571899c111SBen Hutchings 			rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
17581899c111SBen Hutchings 					      channel->irq);
17591899c111SBen Hutchings 			if (rc)
17601899c111SBen Hutchings 				goto fail2;
17611899c111SBen Hutchings 		}
17621899c111SBen Hutchings #endif
1763874aeea5SJeff Kirsher 	}
1764874aeea5SJeff Kirsher 
1765874aeea5SJeff Kirsher 	return 0;
1766874aeea5SJeff Kirsher 
1767874aeea5SJeff Kirsher  fail2:
17681899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
17691899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
17701899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
17711899c111SBen Hutchings #endif
17721899c111SBen Hutchings 	efx_for_each_channel(channel, efx) {
17731899c111SBen Hutchings 		if (n_irqs-- == 0)
17741899c111SBen Hutchings 			break;
1775d8291187SBen Hutchings 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
17761899c111SBen Hutchings 	}
1777874aeea5SJeff Kirsher  fail1:
1778874aeea5SJeff Kirsher 	return rc;
1779874aeea5SJeff Kirsher }
1780874aeea5SJeff Kirsher 
1781874aeea5SJeff Kirsher void efx_nic_fini_interrupt(struct efx_nic *efx)
1782874aeea5SJeff Kirsher {
1783874aeea5SJeff Kirsher 	struct efx_channel *channel;
1784874aeea5SJeff Kirsher 	efx_oword_t reg;
1785874aeea5SJeff Kirsher 
17861899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
17871899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
17881899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
17891899c111SBen Hutchings #endif
17901899c111SBen Hutchings 
1791874aeea5SJeff Kirsher 	/* Disable MSI/MSI-X interrupts */
17921899c111SBen Hutchings 	efx_for_each_channel(channel, efx)
1793d8291187SBen Hutchings 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
1794874aeea5SJeff Kirsher 
1795874aeea5SJeff Kirsher 	/* ACK legacy interrupt */
1796874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
1797874aeea5SJeff Kirsher 		efx_reado(efx, &reg, FR_BZ_INT_ISR0);
1798874aeea5SJeff Kirsher 	else
1799874aeea5SJeff Kirsher 		falcon_irq_ack_a1(efx);
1800874aeea5SJeff Kirsher 
1801874aeea5SJeff Kirsher 	/* Disable legacy interrupt */
1802874aeea5SJeff Kirsher 	if (efx->legacy_irq)
1803874aeea5SJeff Kirsher 		free_irq(efx->legacy_irq, efx);
1804874aeea5SJeff Kirsher }
1805874aeea5SJeff Kirsher 
1806cd2d5b52SBen Hutchings /* Looks at available SRAM resources and works out how many queues we
1807cd2d5b52SBen Hutchings  * can support, and where things like descriptor caches should live.
1808cd2d5b52SBen Hutchings  *
1809cd2d5b52SBen Hutchings  * SRAM is split up as follows:
1810cd2d5b52SBen Hutchings  * 0                          buftbl entries for channels
1811cd2d5b52SBen Hutchings  * efx->vf_buftbl_base        buftbl entries for SR-IOV
1812cd2d5b52SBen Hutchings  * efx->rx_dc_base            RX descriptor caches
1813cd2d5b52SBen Hutchings  * efx->tx_dc_base            TX descriptor caches
1814cd2d5b52SBen Hutchings  */
181528e47c49SBen Hutchings void efx_nic_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw)
181628e47c49SBen Hutchings {
181728e47c49SBen Hutchings 	unsigned vi_count, buftbl_min;
181828e47c49SBen Hutchings 
181928e47c49SBen Hutchings 	/* Account for the buffer table entries backing the datapath channels
182028e47c49SBen Hutchings 	 * and the descriptor caches for those channels.
182128e47c49SBen Hutchings 	 */
182228e47c49SBen Hutchings 	buftbl_min = ((efx->n_rx_channels * EFX_MAX_DMAQ_SIZE +
182328e47c49SBen Hutchings 		       efx->n_tx_channels * EFX_TXQ_TYPES * EFX_MAX_DMAQ_SIZE +
182428e47c49SBen Hutchings 		       efx->n_channels * EFX_MAX_EVQ_SIZE)
182528e47c49SBen Hutchings 		      * sizeof(efx_qword_t) / EFX_BUF_SIZE);
182628e47c49SBen Hutchings 	vi_count = max(efx->n_channels, efx->n_tx_channels * EFX_TXQ_TYPES);
182728e47c49SBen Hutchings 
1828cd2d5b52SBen Hutchings #ifdef CONFIG_SFC_SRIOV
1829cd2d5b52SBen Hutchings 	if (efx_sriov_wanted(efx)) {
1830cd2d5b52SBen Hutchings 		unsigned vi_dc_entries, buftbl_free, entries_per_vf, vf_limit;
1831cd2d5b52SBen Hutchings 
1832cd2d5b52SBen Hutchings 		efx->vf_buftbl_base = buftbl_min;
1833cd2d5b52SBen Hutchings 
1834cd2d5b52SBen Hutchings 		vi_dc_entries = RX_DC_ENTRIES + TX_DC_ENTRIES;
1835cd2d5b52SBen Hutchings 		vi_count = max(vi_count, EFX_VI_BASE);
1836cd2d5b52SBen Hutchings 		buftbl_free = (sram_lim_qw - buftbl_min -
1837cd2d5b52SBen Hutchings 			       vi_count * vi_dc_entries);
1838cd2d5b52SBen Hutchings 
1839cd2d5b52SBen Hutchings 		entries_per_vf = ((vi_dc_entries + EFX_VF_BUFTBL_PER_VI) *
1840cd2d5b52SBen Hutchings 				  efx_vf_size(efx));
1841cd2d5b52SBen Hutchings 		vf_limit = min(buftbl_free / entries_per_vf,
1842cd2d5b52SBen Hutchings 			       (1024U - EFX_VI_BASE) >> efx->vi_scale);
1843cd2d5b52SBen Hutchings 
1844cd2d5b52SBen Hutchings 		if (efx->vf_count > vf_limit) {
1845cd2d5b52SBen Hutchings 			netif_err(efx, probe, efx->net_dev,
1846cd2d5b52SBen Hutchings 				  "Reducing VF count from from %d to %d\n",
1847cd2d5b52SBen Hutchings 				  efx->vf_count, vf_limit);
1848cd2d5b52SBen Hutchings 			efx->vf_count = vf_limit;
1849cd2d5b52SBen Hutchings 		}
1850cd2d5b52SBen Hutchings 		vi_count += efx->vf_count * efx_vf_size(efx);
1851cd2d5b52SBen Hutchings 	}
1852cd2d5b52SBen Hutchings #endif
1853cd2d5b52SBen Hutchings 
185428e47c49SBen Hutchings 	efx->tx_dc_base = sram_lim_qw - vi_count * TX_DC_ENTRIES;
185528e47c49SBen Hutchings 	efx->rx_dc_base = efx->tx_dc_base - vi_count * RX_DC_ENTRIES;
185628e47c49SBen Hutchings }
185728e47c49SBen Hutchings 
1858874aeea5SJeff Kirsher u32 efx_nic_fpga_ver(struct efx_nic *efx)
1859874aeea5SJeff Kirsher {
1860874aeea5SJeff Kirsher 	efx_oword_t altera_build;
1861874aeea5SJeff Kirsher 	efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
1862874aeea5SJeff Kirsher 	return EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER);
1863874aeea5SJeff Kirsher }
1864874aeea5SJeff Kirsher 
1865874aeea5SJeff Kirsher void efx_nic_init_common(struct efx_nic *efx)
1866874aeea5SJeff Kirsher {
1867874aeea5SJeff Kirsher 	efx_oword_t temp;
1868874aeea5SJeff Kirsher 
1869874aeea5SJeff Kirsher 	/* Set positions of descriptor caches in SRAM. */
187028e47c49SBen Hutchings 	EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR, efx->tx_dc_base);
1871874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
187228e47c49SBen Hutchings 	EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR, efx->rx_dc_base);
1873874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
1874874aeea5SJeff Kirsher 
1875874aeea5SJeff Kirsher 	/* Set TX descriptor cache size. */
1876874aeea5SJeff Kirsher 	BUILD_BUG_ON(TX_DC_ENTRIES != (8 << TX_DC_ENTRIES_ORDER));
1877874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
1878874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
1879874aeea5SJeff Kirsher 
1880874aeea5SJeff Kirsher 	/* Set RX descriptor cache size.  Set low watermark to size-8, as
1881874aeea5SJeff Kirsher 	 * this allows most efficient prefetching.
1882874aeea5SJeff Kirsher 	 */
1883874aeea5SJeff Kirsher 	BUILD_BUG_ON(RX_DC_ENTRIES != (8 << RX_DC_ENTRIES_ORDER));
1884874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
1885874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
1886874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
1887874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
1888874aeea5SJeff Kirsher 
1889874aeea5SJeff Kirsher 	/* Program INT_KER address */
1890874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_2(temp,
1891874aeea5SJeff Kirsher 			     FRF_AZ_NORM_INT_VEC_DIS_KER,
1892874aeea5SJeff Kirsher 			     EFX_INT_MODE_USE_MSI(efx),
1893874aeea5SJeff Kirsher 			     FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
1894874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_INT_ADR_KER);
1895874aeea5SJeff Kirsher 
1896874aeea5SJeff Kirsher 	if (EFX_WORKAROUND_17213(efx) && !EFX_INT_MODE_USE_MSI(efx))
1897874aeea5SJeff Kirsher 		/* Use an interrupt level unused by event queues */
18981646a6f3SBen Hutchings 		efx->irq_level = 0x1f;
1899874aeea5SJeff Kirsher 	else
1900874aeea5SJeff Kirsher 		/* Use a valid MSI-X vector */
19011646a6f3SBen Hutchings 		efx->irq_level = 0;
1902874aeea5SJeff Kirsher 
1903874aeea5SJeff Kirsher 	/* Enable all the genuinely fatal interrupts.  (They are still
1904874aeea5SJeff Kirsher 	 * masked by the overall interrupt mask, controlled by
1905874aeea5SJeff Kirsher 	 * falcon_interrupts()).
1906874aeea5SJeff Kirsher 	 *
1907874aeea5SJeff Kirsher 	 * Note: All other fatal interrupts are enabled
1908874aeea5SJeff Kirsher 	 */
1909874aeea5SJeff Kirsher 	EFX_POPULATE_OWORD_3(temp,
1910874aeea5SJeff Kirsher 			     FRF_AZ_ILL_ADR_INT_KER_EN, 1,
1911874aeea5SJeff Kirsher 			     FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
1912874aeea5SJeff Kirsher 			     FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
1913874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
1914874aeea5SJeff Kirsher 		EFX_SET_OWORD_FIELD(temp, FRF_CZ_SRAM_PERR_INT_P_KER_EN, 1);
1915874aeea5SJeff Kirsher 	EFX_INVERT_OWORD(temp);
1916874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
1917874aeea5SJeff Kirsher 
1918874aeea5SJeff Kirsher 	efx_nic_push_rx_indir_table(efx);
1919874aeea5SJeff Kirsher 
1920874aeea5SJeff Kirsher 	/* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
1921874aeea5SJeff Kirsher 	 * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
1922874aeea5SJeff Kirsher 	 */
1923874aeea5SJeff Kirsher 	efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
1924874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
1925874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
1926874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
1927874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 1);
1928874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
1929874aeea5SJeff Kirsher 	/* Enable SW_EV to inherit in char driver - assume harmless here */
1930874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
1931874aeea5SJeff Kirsher 	/* Prefetch threshold 2 => fetch when descriptor cache half empty */
1932874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
1933874aeea5SJeff Kirsher 	/* Disable hardware watchdog which can misfire */
1934874aeea5SJeff Kirsher 	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_WD_TMR, 0x3fffff);
1935874aeea5SJeff Kirsher 	/* Squash TX of packets of 16 bytes or less */
1936874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
1937874aeea5SJeff Kirsher 		EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
1938874aeea5SJeff Kirsher 	efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
1939874aeea5SJeff Kirsher 
1940874aeea5SJeff Kirsher 	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
1941874aeea5SJeff Kirsher 		EFX_POPULATE_OWORD_4(temp,
1942874aeea5SJeff Kirsher 				     /* Default values */
1943874aeea5SJeff Kirsher 				     FRF_BZ_TX_PACE_SB_NOT_AF, 0x15,
1944874aeea5SJeff Kirsher 				     FRF_BZ_TX_PACE_SB_AF, 0xb,
1945874aeea5SJeff Kirsher 				     FRF_BZ_TX_PACE_FB_BASE, 0,
1946874aeea5SJeff Kirsher 				     /* Allow large pace values in the
1947874aeea5SJeff Kirsher 				      * fast bin. */
1948874aeea5SJeff Kirsher 				     FRF_BZ_TX_PACE_BIN_TH,
1949874aeea5SJeff Kirsher 				     FFE_BZ_TX_PACE_RESERVED);
1950874aeea5SJeff Kirsher 		efx_writeo(efx, &temp, FR_BZ_TX_PACE);
1951874aeea5SJeff Kirsher 	}
1952874aeea5SJeff Kirsher }
1953874aeea5SJeff Kirsher 
1954874aeea5SJeff Kirsher /* Register dump */
1955874aeea5SJeff Kirsher 
1956874aeea5SJeff Kirsher #define REGISTER_REVISION_A	1
1957874aeea5SJeff Kirsher #define REGISTER_REVISION_B	2
1958874aeea5SJeff Kirsher #define REGISTER_REVISION_C	3
1959874aeea5SJeff Kirsher #define REGISTER_REVISION_Z	3	/* latest revision */
1960874aeea5SJeff Kirsher 
1961874aeea5SJeff Kirsher struct efx_nic_reg {
1962874aeea5SJeff Kirsher 	u32 offset:24;
1963874aeea5SJeff Kirsher 	u32 min_revision:2, max_revision:2;
1964874aeea5SJeff Kirsher };
1965874aeea5SJeff Kirsher 
1966874aeea5SJeff Kirsher #define REGISTER(name, min_rev, max_rev) {				\
1967874aeea5SJeff Kirsher 	FR_ ## min_rev ## max_rev ## _ ## name,				\
1968874aeea5SJeff Kirsher 	REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev	\
1969874aeea5SJeff Kirsher }
1970874aeea5SJeff Kirsher #define REGISTER_AA(name) REGISTER(name, A, A)
1971874aeea5SJeff Kirsher #define REGISTER_AB(name) REGISTER(name, A, B)
1972874aeea5SJeff Kirsher #define REGISTER_AZ(name) REGISTER(name, A, Z)
1973874aeea5SJeff Kirsher #define REGISTER_BB(name) REGISTER(name, B, B)
1974874aeea5SJeff Kirsher #define REGISTER_BZ(name) REGISTER(name, B, Z)
1975874aeea5SJeff Kirsher #define REGISTER_CZ(name) REGISTER(name, C, Z)
1976874aeea5SJeff Kirsher 
1977874aeea5SJeff Kirsher static const struct efx_nic_reg efx_nic_regs[] = {
1978874aeea5SJeff Kirsher 	REGISTER_AZ(ADR_REGION),
1979874aeea5SJeff Kirsher 	REGISTER_AZ(INT_EN_KER),
1980874aeea5SJeff Kirsher 	REGISTER_BZ(INT_EN_CHAR),
1981874aeea5SJeff Kirsher 	REGISTER_AZ(INT_ADR_KER),
1982874aeea5SJeff Kirsher 	REGISTER_BZ(INT_ADR_CHAR),
1983874aeea5SJeff Kirsher 	/* INT_ACK_KER is WO */
1984874aeea5SJeff Kirsher 	/* INT_ISR0 is RC */
1985874aeea5SJeff Kirsher 	REGISTER_AZ(HW_INIT),
1986874aeea5SJeff Kirsher 	REGISTER_CZ(USR_EV_CFG),
1987874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HCMD),
1988874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HADR),
1989874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HDATA),
1990874aeea5SJeff Kirsher 	REGISTER_AB(EE_BASE_PAGE),
1991874aeea5SJeff Kirsher 	REGISTER_AB(EE_VPD_CFG0),
1992874aeea5SJeff Kirsher 	/* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
1993874aeea5SJeff Kirsher 	/* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
1994874aeea5SJeff Kirsher 	/* PCIE_CORE_INDIRECT is indirect */
1995874aeea5SJeff Kirsher 	REGISTER_AB(NIC_STAT),
1996874aeea5SJeff Kirsher 	REGISTER_AB(GPIO_CTL),
1997874aeea5SJeff Kirsher 	REGISTER_AB(GLB_CTL),
1998874aeea5SJeff Kirsher 	/* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
1999874aeea5SJeff Kirsher 	REGISTER_BZ(DP_CTRL),
2000874aeea5SJeff Kirsher 	REGISTER_AZ(MEM_STAT),
2001874aeea5SJeff Kirsher 	REGISTER_AZ(CS_DEBUG),
2002874aeea5SJeff Kirsher 	REGISTER_AZ(ALTERA_BUILD),
2003874aeea5SJeff Kirsher 	REGISTER_AZ(CSR_SPARE),
2004874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL0123),
2005874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL45),
2006874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_PCS_CTL_STAT),
2007874aeea5SJeff Kirsher 	/* DEBUG_DATA_OUT is not used */
2008874aeea5SJeff Kirsher 	/* DRV_EV is WO */
2009874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CTL),
2010874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT1),
2011874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT2),
2012874aeea5SJeff Kirsher 	REGISTER_AZ(BUF_TBL_CFG),
2013874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_RX_DC_CFG),
2014874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_TX_DC_CFG),
2015874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_CFG),
2016874aeea5SJeff Kirsher 	/* BUF_TBL_UPD is WO */
2017874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_UPD_EVQ),
2018874aeea5SJeff Kirsher 	REGISTER_AZ(SRAM_PARITY),
2019874aeea5SJeff Kirsher 	REGISTER_AZ(RX_CFG),
2020874aeea5SJeff Kirsher 	REGISTER_BZ(RX_FILTER_CTL),
2021874aeea5SJeff Kirsher 	/* RX_FLUSH_DESCQ is WO */
2022874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_CFG),
2023874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_PF_WM),
2024874aeea5SJeff Kirsher 	REGISTER_BZ(RX_RSS_TKEY),
2025874aeea5SJeff Kirsher 	/* RX_NODESC_DROP is RC */
2026874aeea5SJeff Kirsher 	REGISTER_AA(RX_SELF_RST),
2027874aeea5SJeff Kirsher 	/* RX_DEBUG, RX_PUSH_DROP are not used */
2028874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG1),
2029874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG2),
2030874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG3),
2031874aeea5SJeff Kirsher 	/* TX_FLUSH_DESCQ is WO */
2032874aeea5SJeff Kirsher 	REGISTER_AZ(TX_DC_CFG),
2033874aeea5SJeff Kirsher 	REGISTER_AA(TX_CHKSM_CFG),
2034874aeea5SJeff Kirsher 	REGISTER_AZ(TX_CFG),
2035874aeea5SJeff Kirsher 	/* TX_PUSH_DROP is not used */
2036874aeea5SJeff Kirsher 	REGISTER_AZ(TX_RESERVED),
2037874aeea5SJeff Kirsher 	REGISTER_BZ(TX_PACE),
2038874aeea5SJeff Kirsher 	/* TX_PACE_DROP_QID is RC */
2039874aeea5SJeff Kirsher 	REGISTER_BB(TX_VLAN),
2040874aeea5SJeff Kirsher 	REGISTER_BZ(TX_IPFIL_PORTEN),
2041874aeea5SJeff Kirsher 	REGISTER_AB(MD_TXD),
2042874aeea5SJeff Kirsher 	REGISTER_AB(MD_RXD),
2043874aeea5SJeff Kirsher 	REGISTER_AB(MD_CS),
2044874aeea5SJeff Kirsher 	REGISTER_AB(MD_PHY_ADR),
2045874aeea5SJeff Kirsher 	REGISTER_AB(MD_ID),
2046874aeea5SJeff Kirsher 	/* MD_STAT is RC */
2047874aeea5SJeff Kirsher 	REGISTER_AB(MAC_STAT_DMA),
2048874aeea5SJeff Kirsher 	REGISTER_AB(MAC_CTRL),
2049874aeea5SJeff Kirsher 	REGISTER_BB(GEN_MODE),
2050874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG0),
2051874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG1),
2052874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG1),
2053874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG2),
2054874aeea5SJeff Kirsher 	/* GM_IPG and GM_HD are not used */
2055874aeea5SJeff Kirsher 	REGISTER_AB(GM_MAX_FLEN),
2056874aeea5SJeff Kirsher 	/* GM_TEST is not used */
2057874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR1),
2058874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR2),
2059874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG0),
2060874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG1),
2061874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG2),
2062874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG3),
2063874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG4),
2064874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG5),
2065874aeea5SJeff Kirsher 	REGISTER_BB(TX_SRC_MAC_CTL),
2066874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_LO),
2067874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_HI),
2068874aeea5SJeff Kirsher 	REGISTER_AB(XM_GLB_CFG),
2069874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_CFG),
2070874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_CFG),
2071874aeea5SJeff Kirsher 	REGISTER_AB(XM_MGT_INT_MASK),
2072874aeea5SJeff Kirsher 	REGISTER_AB(XM_FC),
2073874aeea5SJeff Kirsher 	REGISTER_AB(XM_PAUSE_TIME),
2074874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_PARAM),
2075874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_PARAM),
2076874aeea5SJeff Kirsher 	/* XM_MGT_INT_MSK (note no 'A') is RC */
2077874aeea5SJeff Kirsher 	REGISTER_AB(XX_PWR_RST),
2078874aeea5SJeff Kirsher 	REGISTER_AB(XX_SD_CTL),
2079874aeea5SJeff Kirsher 	REGISTER_AB(XX_TXDRV_CTL),
2080874aeea5SJeff Kirsher 	/* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
2081874aeea5SJeff Kirsher 	/* XX_CORE_STAT is partly RC */
2082874aeea5SJeff Kirsher };
2083874aeea5SJeff Kirsher 
2084874aeea5SJeff Kirsher struct efx_nic_reg_table {
2085874aeea5SJeff Kirsher 	u32 offset:24;
2086874aeea5SJeff Kirsher 	u32 min_revision:2, max_revision:2;
2087874aeea5SJeff Kirsher 	u32 step:6, rows:21;
2088874aeea5SJeff Kirsher };
2089874aeea5SJeff Kirsher 
2090874aeea5SJeff Kirsher #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
2091874aeea5SJeff Kirsher 	offset,								\
2092874aeea5SJeff Kirsher 	REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev,	\
2093874aeea5SJeff Kirsher 	step, rows							\
2094874aeea5SJeff Kirsher }
2095874aeea5SJeff Kirsher #define REGISTER_TABLE(name, min_rev, max_rev)				\
2096874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(					\
2097874aeea5SJeff Kirsher 		name, FR_ ## min_rev ## max_rev ## _ ## name,		\
2098874aeea5SJeff Kirsher 		min_rev, max_rev,					\
2099874aeea5SJeff Kirsher 		FR_ ## min_rev ## max_rev ## _ ## name ## _STEP,	\
2100874aeea5SJeff Kirsher 		FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
2101874aeea5SJeff Kirsher #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
2102874aeea5SJeff Kirsher #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
2103874aeea5SJeff Kirsher #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
2104874aeea5SJeff Kirsher #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
2105874aeea5SJeff Kirsher #define REGISTER_TABLE_BB_CZ(name)					\
2106874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B,		\
2107874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
2108874aeea5SJeff Kirsher 				  FR_BB_ ## name ## _ROWS),		\
2109874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z,		\
2110874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
2111874aeea5SJeff Kirsher 				  FR_CZ_ ## name ## _ROWS)
2112874aeea5SJeff Kirsher #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
2113874aeea5SJeff Kirsher 
2114874aeea5SJeff Kirsher static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
2115874aeea5SJeff Kirsher 	/* DRIVER is not used */
2116874aeea5SJeff Kirsher 	/* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
2117874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_IPFIL_TBL),
2118874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
2119874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
2120874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
2121874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
2122874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
2123874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
2124874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
2125874aeea5SJeff Kirsher 	/* We can't reasonably read all of the buffer table (up to 8MB!).
2126874aeea5SJeff Kirsher 	 * However this driver will only use a few entries.  Reading
2127874aeea5SJeff Kirsher 	 * 1K entries allows for some expansion of queue count and
2128874aeea5SJeff Kirsher 	 * size before we need to change the version. */
2129874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
2130874aeea5SJeff Kirsher 				  A, A, 8, 1024),
2131874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
2132874aeea5SJeff Kirsher 				  B, Z, 8, 1024),
2133874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
2134874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TIMER_TBL),
2135874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
2136874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
2137874aeea5SJeff Kirsher 	/* TX_FILTER_TBL0 is huge and not used by this driver */
2138874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
2139874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(MC_TREG_SMEM),
2140874aeea5SJeff Kirsher 	/* MSIX_PBA_TABLE is not mapped */
2141874aeea5SJeff Kirsher 	/* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
2142874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_FILTER_TBL0),
2143874aeea5SJeff Kirsher };
2144874aeea5SJeff Kirsher 
2145874aeea5SJeff Kirsher size_t efx_nic_get_regs_len(struct efx_nic *efx)
2146874aeea5SJeff Kirsher {
2147874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
2148874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
2149874aeea5SJeff Kirsher 	size_t len = 0;
2150874aeea5SJeff Kirsher 
2151874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
2152874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
2153874aeea5SJeff Kirsher 	     reg++)
2154874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
2155874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision)
2156874aeea5SJeff Kirsher 			len += sizeof(efx_oword_t);
2157874aeea5SJeff Kirsher 
2158874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
2159874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
2160874aeea5SJeff Kirsher 	     table++)
2161874aeea5SJeff Kirsher 		if (efx->type->revision >= table->min_revision &&
2162874aeea5SJeff Kirsher 		    efx->type->revision <= table->max_revision)
2163874aeea5SJeff Kirsher 			len += table->rows * min_t(size_t, table->step, 16);
2164874aeea5SJeff Kirsher 
2165874aeea5SJeff Kirsher 	return len;
2166874aeea5SJeff Kirsher }
2167874aeea5SJeff Kirsher 
2168874aeea5SJeff Kirsher void efx_nic_get_regs(struct efx_nic *efx, void *buf)
2169874aeea5SJeff Kirsher {
2170874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
2171874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
2172874aeea5SJeff Kirsher 
2173874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
2174874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
2175874aeea5SJeff Kirsher 	     reg++) {
2176874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
2177874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision) {
2178874aeea5SJeff Kirsher 			efx_reado(efx, (efx_oword_t *)buf, reg->offset);
2179874aeea5SJeff Kirsher 			buf += sizeof(efx_oword_t);
2180874aeea5SJeff Kirsher 		}
2181874aeea5SJeff Kirsher 	}
2182874aeea5SJeff Kirsher 
2183874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
2184874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
2185874aeea5SJeff Kirsher 	     table++) {
2186874aeea5SJeff Kirsher 		size_t size, i;
2187874aeea5SJeff Kirsher 
2188874aeea5SJeff Kirsher 		if (!(efx->type->revision >= table->min_revision &&
2189874aeea5SJeff Kirsher 		      efx->type->revision <= table->max_revision))
2190874aeea5SJeff Kirsher 			continue;
2191874aeea5SJeff Kirsher 
2192874aeea5SJeff Kirsher 		size = min_t(size_t, table->step, 16);
2193874aeea5SJeff Kirsher 
2194874aeea5SJeff Kirsher 		for (i = 0; i < table->rows; i++) {
2195874aeea5SJeff Kirsher 			switch (table->step) {
2196778cdaf6SBen Hutchings 			case 4: /* 32-bit SRAM */
2197778cdaf6SBen Hutchings 				efx_readd(efx, buf, table->offset + 4 * i);
2198874aeea5SJeff Kirsher 				break;
2199874aeea5SJeff Kirsher 			case 8: /* 64-bit SRAM */
2200874aeea5SJeff Kirsher 				efx_sram_readq(efx,
2201874aeea5SJeff Kirsher 					       efx->membase + table->offset,
2202874aeea5SJeff Kirsher 					       buf, i);
2203874aeea5SJeff Kirsher 				break;
2204778cdaf6SBen Hutchings 			case 16: /* 128-bit-readable register */
2205874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, i);
2206874aeea5SJeff Kirsher 				break;
2207874aeea5SJeff Kirsher 			case 32: /* 128-bit register, interleaved */
2208874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, 2 * i);
2209874aeea5SJeff Kirsher 				break;
2210874aeea5SJeff Kirsher 			default:
2211874aeea5SJeff Kirsher 				WARN_ON(1);
2212874aeea5SJeff Kirsher 				return;
2213874aeea5SJeff Kirsher 			}
2214874aeea5SJeff Kirsher 			buf += size;
2215874aeea5SJeff Kirsher 		}
2216874aeea5SJeff Kirsher 	}
2217874aeea5SJeff Kirsher }
2218