xref: /openbmc/linux/drivers/net/ethernet/sfc/nic.c (revision 87648cc9)
1874aeea5SJeff Kirsher /****************************************************************************
2f7a6d2c4SBen Hutchings  * Driver for Solarflare network controllers and boards
3874aeea5SJeff Kirsher  * Copyright 2005-2006 Fen Systems Ltd.
4f7a6d2c4SBen Hutchings  * Copyright 2006-2013 Solarflare Communications Inc.
5874aeea5SJeff Kirsher  *
6874aeea5SJeff Kirsher  * This program is free software; you can redistribute it and/or modify it
7874aeea5SJeff Kirsher  * under the terms of the GNU General Public License version 2 as published
8874aeea5SJeff Kirsher  * by the Free Software Foundation, incorporated herein by reference.
9874aeea5SJeff Kirsher  */
10874aeea5SJeff Kirsher 
11874aeea5SJeff Kirsher #include <linux/bitops.h>
12874aeea5SJeff Kirsher #include <linux/delay.h>
13874aeea5SJeff Kirsher #include <linux/interrupt.h>
14874aeea5SJeff Kirsher #include <linux/pci.h>
15874aeea5SJeff Kirsher #include <linux/module.h>
16874aeea5SJeff Kirsher #include <linux/seq_file.h>
171899c111SBen Hutchings #include <linux/cpu_rmap.h>
18874aeea5SJeff Kirsher #include "net_driver.h"
19874aeea5SJeff Kirsher #include "bitfield.h"
20874aeea5SJeff Kirsher #include "efx.h"
21874aeea5SJeff Kirsher #include "nic.h"
228b8a95a1SBen Hutchings #include "farch_regs.h"
23874aeea5SJeff Kirsher #include "io.h"
24874aeea5SJeff Kirsher #include "workarounds.h"
25874aeea5SJeff Kirsher 
26874aeea5SJeff Kirsher /**************************************************************************
27874aeea5SJeff Kirsher  *
28874aeea5SJeff Kirsher  * Generic buffer handling
29f7251a9cSBen Hutchings  * These buffers are used for interrupt status, MAC stats, etc.
30874aeea5SJeff Kirsher  *
31874aeea5SJeff Kirsher  **************************************************************************/
32874aeea5SJeff Kirsher 
33874aeea5SJeff Kirsher int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
340d19a540SBen Hutchings 			 unsigned int len, gfp_t gfp_flags)
35874aeea5SJeff Kirsher {
36ede23fa8SJoe Perches 	buffer->addr = dma_zalloc_coherent(&efx->pci_dev->dev, len,
37ede23fa8SJoe Perches 					   &buffer->dma_addr, gfp_flags);
38874aeea5SJeff Kirsher 	if (!buffer->addr)
39874aeea5SJeff Kirsher 		return -ENOMEM;
40874aeea5SJeff Kirsher 	buffer->len = len;
41874aeea5SJeff Kirsher 	return 0;
42874aeea5SJeff Kirsher }
43874aeea5SJeff Kirsher 
44874aeea5SJeff Kirsher void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
45874aeea5SJeff Kirsher {
46874aeea5SJeff Kirsher 	if (buffer->addr) {
470e33d870SBen Hutchings 		dma_free_coherent(&efx->pci_dev->dev, buffer->len,
48874aeea5SJeff Kirsher 				  buffer->addr, buffer->dma_addr);
49874aeea5SJeff Kirsher 		buffer->addr = NULL;
50874aeea5SJeff Kirsher 	}
51874aeea5SJeff Kirsher }
52874aeea5SJeff Kirsher 
53874aeea5SJeff Kirsher /* Check whether an event is present in the eventq at the current
54874aeea5SJeff Kirsher  * read pointer.  Only useful for self-test.
55874aeea5SJeff Kirsher  */
56874aeea5SJeff Kirsher bool efx_nic_event_present(struct efx_channel *channel)
57874aeea5SJeff Kirsher {
58874aeea5SJeff Kirsher 	return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
59874aeea5SJeff Kirsher }
60874aeea5SJeff Kirsher 
61eee6f6a9SBen Hutchings void efx_nic_event_test_start(struct efx_channel *channel)
62874aeea5SJeff Kirsher {
63dd40781eSBen Hutchings 	channel->event_test_cpu = -1;
64eee6f6a9SBen Hutchings 	smp_wmb();
6586094f7fSBen Hutchings 	channel->efx->type->ev_test_generate(channel);
66874aeea5SJeff Kirsher }
67874aeea5SJeff Kirsher 
68eee6f6a9SBen Hutchings void efx_nic_irq_test_start(struct efx_nic *efx)
69874aeea5SJeff Kirsher {
70eee6f6a9SBen Hutchings 	efx->last_irq_cpu = -1;
71eee6f6a9SBen Hutchings 	smp_wmb();
7286094f7fSBen Hutchings 	efx->type->irq_test_generate(efx);
73874aeea5SJeff Kirsher }
74874aeea5SJeff Kirsher 
75874aeea5SJeff Kirsher /* Hook interrupt handler(s)
76874aeea5SJeff Kirsher  * Try MSI and then legacy interrupts.
77874aeea5SJeff Kirsher  */
78874aeea5SJeff Kirsher int efx_nic_init_interrupt(struct efx_nic *efx)
79874aeea5SJeff Kirsher {
80874aeea5SJeff Kirsher 	struct efx_channel *channel;
811899c111SBen Hutchings 	unsigned int n_irqs;
82874aeea5SJeff Kirsher 	int rc;
83874aeea5SJeff Kirsher 
84874aeea5SJeff Kirsher 	if (!EFX_INT_MODE_USE_MSI(efx)) {
8586094f7fSBen Hutchings 		rc = request_irq(efx->legacy_irq,
8686094f7fSBen Hutchings 				 efx->type->irq_handle_legacy, IRQF_SHARED,
87874aeea5SJeff Kirsher 				 efx->name, efx);
88874aeea5SJeff Kirsher 		if (rc) {
89874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
90874aeea5SJeff Kirsher 				  "failed to hook legacy IRQ %d\n",
91874aeea5SJeff Kirsher 				  efx->pci_dev->irq);
92874aeea5SJeff Kirsher 			goto fail1;
93874aeea5SJeff Kirsher 		}
94874aeea5SJeff Kirsher 		return 0;
95874aeea5SJeff Kirsher 	}
96874aeea5SJeff Kirsher 
971899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
981899c111SBen Hutchings 	if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
991899c111SBen Hutchings 		efx->net_dev->rx_cpu_rmap =
1001899c111SBen Hutchings 			alloc_irq_cpu_rmap(efx->n_rx_channels);
1011899c111SBen Hutchings 		if (!efx->net_dev->rx_cpu_rmap) {
1021899c111SBen Hutchings 			rc = -ENOMEM;
1031899c111SBen Hutchings 			goto fail1;
1041899c111SBen Hutchings 		}
1051899c111SBen Hutchings 	}
1061899c111SBen Hutchings #endif
1071899c111SBen Hutchings 
108874aeea5SJeff Kirsher 	/* Hook MSI or MSI-X interrupt */
1091899c111SBen Hutchings 	n_irqs = 0;
110874aeea5SJeff Kirsher 	efx_for_each_channel(channel, efx) {
11186094f7fSBen Hutchings 		rc = request_irq(channel->irq, efx->type->irq_handle_msi,
112874aeea5SJeff Kirsher 				 IRQF_PROBE_SHARED, /* Not shared */
113d8291187SBen Hutchings 				 efx->msi_context[channel->channel].name,
114d8291187SBen Hutchings 				 &efx->msi_context[channel->channel]);
115874aeea5SJeff Kirsher 		if (rc) {
116874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
117874aeea5SJeff Kirsher 				  "failed to hook IRQ %d\n", channel->irq);
118874aeea5SJeff Kirsher 			goto fail2;
119874aeea5SJeff Kirsher 		}
1201899c111SBen Hutchings 		++n_irqs;
1211899c111SBen Hutchings 
1221899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1231899c111SBen Hutchings 		if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
1241899c111SBen Hutchings 		    channel->channel < efx->n_rx_channels) {
1251899c111SBen Hutchings 			rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
1261899c111SBen Hutchings 					      channel->irq);
1271899c111SBen Hutchings 			if (rc)
1281899c111SBen Hutchings 				goto fail2;
1291899c111SBen Hutchings 		}
1301899c111SBen Hutchings #endif
131874aeea5SJeff Kirsher 	}
132874aeea5SJeff Kirsher 
133874aeea5SJeff Kirsher 	return 0;
134874aeea5SJeff Kirsher 
135874aeea5SJeff Kirsher  fail2:
1361899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1371899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1381899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
1391899c111SBen Hutchings #endif
1401899c111SBen Hutchings 	efx_for_each_channel(channel, efx) {
1411899c111SBen Hutchings 		if (n_irqs-- == 0)
1421899c111SBen Hutchings 			break;
143d8291187SBen Hutchings 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
1441899c111SBen Hutchings 	}
145874aeea5SJeff Kirsher  fail1:
146874aeea5SJeff Kirsher 	return rc;
147874aeea5SJeff Kirsher }
148874aeea5SJeff Kirsher 
149874aeea5SJeff Kirsher void efx_nic_fini_interrupt(struct efx_nic *efx)
150874aeea5SJeff Kirsher {
151874aeea5SJeff Kirsher 	struct efx_channel *channel;
152874aeea5SJeff Kirsher 
1531899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1541899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1551899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
1561899c111SBen Hutchings #endif
1571899c111SBen Hutchings 
158874aeea5SJeff Kirsher 	/* Disable MSI/MSI-X interrupts */
1591899c111SBen Hutchings 	efx_for_each_channel(channel, efx)
160d8291187SBen Hutchings 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
161874aeea5SJeff Kirsher 
162874aeea5SJeff Kirsher 	/* Disable legacy interrupt */
163874aeea5SJeff Kirsher 	if (efx->legacy_irq)
164874aeea5SJeff Kirsher 		free_irq(efx->legacy_irq, efx);
165874aeea5SJeff Kirsher }
166874aeea5SJeff Kirsher 
167874aeea5SJeff Kirsher /* Register dump */
168874aeea5SJeff Kirsher 
169874aeea5SJeff Kirsher #define REGISTER_REVISION_A	1
170874aeea5SJeff Kirsher #define REGISTER_REVISION_B	2
171874aeea5SJeff Kirsher #define REGISTER_REVISION_C	3
172874aeea5SJeff Kirsher #define REGISTER_REVISION_Z	3	/* latest revision */
173874aeea5SJeff Kirsher 
174874aeea5SJeff Kirsher struct efx_nic_reg {
175874aeea5SJeff Kirsher 	u32 offset:24;
176874aeea5SJeff Kirsher 	u32 min_revision:2, max_revision:2;
177874aeea5SJeff Kirsher };
178874aeea5SJeff Kirsher 
179874aeea5SJeff Kirsher #define REGISTER(name, min_rev, max_rev) {				\
180874aeea5SJeff Kirsher 	FR_ ## min_rev ## max_rev ## _ ## name,				\
181874aeea5SJeff Kirsher 	REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev	\
182874aeea5SJeff Kirsher }
183874aeea5SJeff Kirsher #define REGISTER_AA(name) REGISTER(name, A, A)
184874aeea5SJeff Kirsher #define REGISTER_AB(name) REGISTER(name, A, B)
185874aeea5SJeff Kirsher #define REGISTER_AZ(name) REGISTER(name, A, Z)
186874aeea5SJeff Kirsher #define REGISTER_BB(name) REGISTER(name, B, B)
187874aeea5SJeff Kirsher #define REGISTER_BZ(name) REGISTER(name, B, Z)
188874aeea5SJeff Kirsher #define REGISTER_CZ(name) REGISTER(name, C, Z)
189874aeea5SJeff Kirsher 
190874aeea5SJeff Kirsher static const struct efx_nic_reg efx_nic_regs[] = {
191874aeea5SJeff Kirsher 	REGISTER_AZ(ADR_REGION),
192874aeea5SJeff Kirsher 	REGISTER_AZ(INT_EN_KER),
193874aeea5SJeff Kirsher 	REGISTER_BZ(INT_EN_CHAR),
194874aeea5SJeff Kirsher 	REGISTER_AZ(INT_ADR_KER),
195874aeea5SJeff Kirsher 	REGISTER_BZ(INT_ADR_CHAR),
196874aeea5SJeff Kirsher 	/* INT_ACK_KER is WO */
197874aeea5SJeff Kirsher 	/* INT_ISR0 is RC */
198874aeea5SJeff Kirsher 	REGISTER_AZ(HW_INIT),
199874aeea5SJeff Kirsher 	REGISTER_CZ(USR_EV_CFG),
200874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HCMD),
201874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HADR),
202874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HDATA),
203874aeea5SJeff Kirsher 	REGISTER_AB(EE_BASE_PAGE),
204874aeea5SJeff Kirsher 	REGISTER_AB(EE_VPD_CFG0),
205874aeea5SJeff Kirsher 	/* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
206874aeea5SJeff Kirsher 	/* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
207874aeea5SJeff Kirsher 	/* PCIE_CORE_INDIRECT is indirect */
208874aeea5SJeff Kirsher 	REGISTER_AB(NIC_STAT),
209874aeea5SJeff Kirsher 	REGISTER_AB(GPIO_CTL),
210874aeea5SJeff Kirsher 	REGISTER_AB(GLB_CTL),
211874aeea5SJeff Kirsher 	/* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
212874aeea5SJeff Kirsher 	REGISTER_BZ(DP_CTRL),
213874aeea5SJeff Kirsher 	REGISTER_AZ(MEM_STAT),
214874aeea5SJeff Kirsher 	REGISTER_AZ(CS_DEBUG),
215874aeea5SJeff Kirsher 	REGISTER_AZ(ALTERA_BUILD),
216874aeea5SJeff Kirsher 	REGISTER_AZ(CSR_SPARE),
217874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL0123),
218874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL45),
219874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_PCS_CTL_STAT),
220874aeea5SJeff Kirsher 	/* DEBUG_DATA_OUT is not used */
221874aeea5SJeff Kirsher 	/* DRV_EV is WO */
222874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CTL),
223874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT1),
224874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT2),
225874aeea5SJeff Kirsher 	REGISTER_AZ(BUF_TBL_CFG),
226874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_RX_DC_CFG),
227874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_TX_DC_CFG),
228874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_CFG),
229874aeea5SJeff Kirsher 	/* BUF_TBL_UPD is WO */
230874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_UPD_EVQ),
231874aeea5SJeff Kirsher 	REGISTER_AZ(SRAM_PARITY),
232874aeea5SJeff Kirsher 	REGISTER_AZ(RX_CFG),
233874aeea5SJeff Kirsher 	REGISTER_BZ(RX_FILTER_CTL),
234874aeea5SJeff Kirsher 	/* RX_FLUSH_DESCQ is WO */
235874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_CFG),
236874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_PF_WM),
237874aeea5SJeff Kirsher 	REGISTER_BZ(RX_RSS_TKEY),
238874aeea5SJeff Kirsher 	/* RX_NODESC_DROP is RC */
239874aeea5SJeff Kirsher 	REGISTER_AA(RX_SELF_RST),
240874aeea5SJeff Kirsher 	/* RX_DEBUG, RX_PUSH_DROP are not used */
241874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG1),
242874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG2),
243874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG3),
244874aeea5SJeff Kirsher 	/* TX_FLUSH_DESCQ is WO */
245874aeea5SJeff Kirsher 	REGISTER_AZ(TX_DC_CFG),
246874aeea5SJeff Kirsher 	REGISTER_AA(TX_CHKSM_CFG),
247874aeea5SJeff Kirsher 	REGISTER_AZ(TX_CFG),
248874aeea5SJeff Kirsher 	/* TX_PUSH_DROP is not used */
249874aeea5SJeff Kirsher 	REGISTER_AZ(TX_RESERVED),
250874aeea5SJeff Kirsher 	REGISTER_BZ(TX_PACE),
251874aeea5SJeff Kirsher 	/* TX_PACE_DROP_QID is RC */
252874aeea5SJeff Kirsher 	REGISTER_BB(TX_VLAN),
253874aeea5SJeff Kirsher 	REGISTER_BZ(TX_IPFIL_PORTEN),
254874aeea5SJeff Kirsher 	REGISTER_AB(MD_TXD),
255874aeea5SJeff Kirsher 	REGISTER_AB(MD_RXD),
256874aeea5SJeff Kirsher 	REGISTER_AB(MD_CS),
257874aeea5SJeff Kirsher 	REGISTER_AB(MD_PHY_ADR),
258874aeea5SJeff Kirsher 	REGISTER_AB(MD_ID),
259874aeea5SJeff Kirsher 	/* MD_STAT is RC */
260874aeea5SJeff Kirsher 	REGISTER_AB(MAC_STAT_DMA),
261874aeea5SJeff Kirsher 	REGISTER_AB(MAC_CTRL),
262874aeea5SJeff Kirsher 	REGISTER_BB(GEN_MODE),
263874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG0),
264874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG1),
265874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG1),
266874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG2),
267874aeea5SJeff Kirsher 	/* GM_IPG and GM_HD are not used */
268874aeea5SJeff Kirsher 	REGISTER_AB(GM_MAX_FLEN),
269874aeea5SJeff Kirsher 	/* GM_TEST is not used */
270874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR1),
271874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR2),
272874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG0),
273874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG1),
274874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG2),
275874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG3),
276874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG4),
277874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG5),
278874aeea5SJeff Kirsher 	REGISTER_BB(TX_SRC_MAC_CTL),
279874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_LO),
280874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_HI),
281874aeea5SJeff Kirsher 	REGISTER_AB(XM_GLB_CFG),
282874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_CFG),
283874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_CFG),
284874aeea5SJeff Kirsher 	REGISTER_AB(XM_MGT_INT_MASK),
285874aeea5SJeff Kirsher 	REGISTER_AB(XM_FC),
286874aeea5SJeff Kirsher 	REGISTER_AB(XM_PAUSE_TIME),
287874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_PARAM),
288874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_PARAM),
289874aeea5SJeff Kirsher 	/* XM_MGT_INT_MSK (note no 'A') is RC */
290874aeea5SJeff Kirsher 	REGISTER_AB(XX_PWR_RST),
291874aeea5SJeff Kirsher 	REGISTER_AB(XX_SD_CTL),
292874aeea5SJeff Kirsher 	REGISTER_AB(XX_TXDRV_CTL),
293874aeea5SJeff Kirsher 	/* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
294874aeea5SJeff Kirsher 	/* XX_CORE_STAT is partly RC */
295874aeea5SJeff Kirsher };
296874aeea5SJeff Kirsher 
297874aeea5SJeff Kirsher struct efx_nic_reg_table {
298874aeea5SJeff Kirsher 	u32 offset:24;
299874aeea5SJeff Kirsher 	u32 min_revision:2, max_revision:2;
300874aeea5SJeff Kirsher 	u32 step:6, rows:21;
301874aeea5SJeff Kirsher };
302874aeea5SJeff Kirsher 
303874aeea5SJeff Kirsher #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
304874aeea5SJeff Kirsher 	offset,								\
305874aeea5SJeff Kirsher 	REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev,	\
306874aeea5SJeff Kirsher 	step, rows							\
307874aeea5SJeff Kirsher }
308874aeea5SJeff Kirsher #define REGISTER_TABLE(name, min_rev, max_rev)				\
309874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(					\
310874aeea5SJeff Kirsher 		name, FR_ ## min_rev ## max_rev ## _ ## name,		\
311874aeea5SJeff Kirsher 		min_rev, max_rev,					\
312874aeea5SJeff Kirsher 		FR_ ## min_rev ## max_rev ## _ ## name ## _STEP,	\
313874aeea5SJeff Kirsher 		FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
314874aeea5SJeff Kirsher #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
315874aeea5SJeff Kirsher #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
316874aeea5SJeff Kirsher #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
317874aeea5SJeff Kirsher #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
318874aeea5SJeff Kirsher #define REGISTER_TABLE_BB_CZ(name)					\
319874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B,		\
320874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
321874aeea5SJeff Kirsher 				  FR_BB_ ## name ## _ROWS),		\
322874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z,		\
323874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
324874aeea5SJeff Kirsher 				  FR_CZ_ ## name ## _ROWS)
325874aeea5SJeff Kirsher #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
326874aeea5SJeff Kirsher 
327874aeea5SJeff Kirsher static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
328874aeea5SJeff Kirsher 	/* DRIVER is not used */
329874aeea5SJeff Kirsher 	/* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
330874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_IPFIL_TBL),
331874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
332874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
333874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
334874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
335874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
336874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
337874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
338874aeea5SJeff Kirsher 	/* We can't reasonably read all of the buffer table (up to 8MB!).
339874aeea5SJeff Kirsher 	 * However this driver will only use a few entries.  Reading
340874aeea5SJeff Kirsher 	 * 1K entries allows for some expansion of queue count and
341874aeea5SJeff Kirsher 	 * size before we need to change the version. */
342874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
343874aeea5SJeff Kirsher 				  A, A, 8, 1024),
344874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
345874aeea5SJeff Kirsher 				  B, Z, 8, 1024),
346874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
347874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TIMER_TBL),
348874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
349874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
350874aeea5SJeff Kirsher 	/* TX_FILTER_TBL0 is huge and not used by this driver */
351874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
352874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(MC_TREG_SMEM),
353874aeea5SJeff Kirsher 	/* MSIX_PBA_TABLE is not mapped */
354874aeea5SJeff Kirsher 	/* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
355874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_FILTER_TBL0),
356874aeea5SJeff Kirsher };
357874aeea5SJeff Kirsher 
358874aeea5SJeff Kirsher size_t efx_nic_get_regs_len(struct efx_nic *efx)
359874aeea5SJeff Kirsher {
360874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
361874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
362874aeea5SJeff Kirsher 	size_t len = 0;
363874aeea5SJeff Kirsher 
364874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
365874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
366874aeea5SJeff Kirsher 	     reg++)
367874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
368874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision)
369874aeea5SJeff Kirsher 			len += sizeof(efx_oword_t);
370874aeea5SJeff Kirsher 
371874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
372874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
373874aeea5SJeff Kirsher 	     table++)
374874aeea5SJeff Kirsher 		if (efx->type->revision >= table->min_revision &&
375874aeea5SJeff Kirsher 		    efx->type->revision <= table->max_revision)
376874aeea5SJeff Kirsher 			len += table->rows * min_t(size_t, table->step, 16);
377874aeea5SJeff Kirsher 
378874aeea5SJeff Kirsher 	return len;
379874aeea5SJeff Kirsher }
380874aeea5SJeff Kirsher 
381874aeea5SJeff Kirsher void efx_nic_get_regs(struct efx_nic *efx, void *buf)
382874aeea5SJeff Kirsher {
383874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
384874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
385874aeea5SJeff Kirsher 
386874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
387874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
388874aeea5SJeff Kirsher 	     reg++) {
389874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
390874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision) {
391874aeea5SJeff Kirsher 			efx_reado(efx, (efx_oword_t *)buf, reg->offset);
392874aeea5SJeff Kirsher 			buf += sizeof(efx_oword_t);
393874aeea5SJeff Kirsher 		}
394874aeea5SJeff Kirsher 	}
395874aeea5SJeff Kirsher 
396874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
397874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
398874aeea5SJeff Kirsher 	     table++) {
399874aeea5SJeff Kirsher 		size_t size, i;
400874aeea5SJeff Kirsher 
401874aeea5SJeff Kirsher 		if (!(efx->type->revision >= table->min_revision &&
402874aeea5SJeff Kirsher 		      efx->type->revision <= table->max_revision))
403874aeea5SJeff Kirsher 			continue;
404874aeea5SJeff Kirsher 
405874aeea5SJeff Kirsher 		size = min_t(size_t, table->step, 16);
406874aeea5SJeff Kirsher 
407874aeea5SJeff Kirsher 		for (i = 0; i < table->rows; i++) {
408874aeea5SJeff Kirsher 			switch (table->step) {
409778cdaf6SBen Hutchings 			case 4: /* 32-bit SRAM */
410778cdaf6SBen Hutchings 				efx_readd(efx, buf, table->offset + 4 * i);
411874aeea5SJeff Kirsher 				break;
412874aeea5SJeff Kirsher 			case 8: /* 64-bit SRAM */
413874aeea5SJeff Kirsher 				efx_sram_readq(efx,
414874aeea5SJeff Kirsher 					       efx->membase + table->offset,
415874aeea5SJeff Kirsher 					       buf, i);
416874aeea5SJeff Kirsher 				break;
417778cdaf6SBen Hutchings 			case 16: /* 128-bit-readable register */
418874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, i);
419874aeea5SJeff Kirsher 				break;
420874aeea5SJeff Kirsher 			case 32: /* 128-bit register, interleaved */
421874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, 2 * i);
422874aeea5SJeff Kirsher 				break;
423874aeea5SJeff Kirsher 			default:
424874aeea5SJeff Kirsher 				WARN_ON(1);
425874aeea5SJeff Kirsher 				return;
426874aeea5SJeff Kirsher 			}
427874aeea5SJeff Kirsher 			buf += size;
428874aeea5SJeff Kirsher 		}
429874aeea5SJeff Kirsher 	}
430874aeea5SJeff Kirsher }
431cd0ecc9aSBen Hutchings 
432cd0ecc9aSBen Hutchings /**
433cd0ecc9aSBen Hutchings  * efx_nic_describe_stats - Describe supported statistics for ethtool
434cd0ecc9aSBen Hutchings  * @desc: Array of &struct efx_hw_stat_desc describing the statistics
435cd0ecc9aSBen Hutchings  * @count: Length of the @desc array
436cd0ecc9aSBen Hutchings  * @mask: Bitmask of which elements of @desc are enabled
437cd0ecc9aSBen Hutchings  * @names: Buffer to copy names to, or %NULL.  The names are copied
438cd0ecc9aSBen Hutchings  *	starting at intervals of %ETH_GSTRING_LEN bytes.
439cd0ecc9aSBen Hutchings  *
440cd0ecc9aSBen Hutchings  * Returns the number of visible statistics, i.e. the number of set
441cd0ecc9aSBen Hutchings  * bits in the first @count bits of @mask for which a name is defined.
442cd0ecc9aSBen Hutchings  */
443cd0ecc9aSBen Hutchings size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
444cd0ecc9aSBen Hutchings 			      const unsigned long *mask, u8 *names)
445cd0ecc9aSBen Hutchings {
446cd0ecc9aSBen Hutchings 	size_t visible = 0;
447cd0ecc9aSBen Hutchings 	size_t index;
448cd0ecc9aSBen Hutchings 
449cd0ecc9aSBen Hutchings 	for_each_set_bit(index, mask, count) {
450cd0ecc9aSBen Hutchings 		if (desc[index].name) {
451cd0ecc9aSBen Hutchings 			if (names) {
452cd0ecc9aSBen Hutchings 				strlcpy(names, desc[index].name,
453cd0ecc9aSBen Hutchings 					ETH_GSTRING_LEN);
454cd0ecc9aSBen Hutchings 				names += ETH_GSTRING_LEN;
455cd0ecc9aSBen Hutchings 			}
456cd0ecc9aSBen Hutchings 			++visible;
457cd0ecc9aSBen Hutchings 		}
458cd0ecc9aSBen Hutchings 	}
459cd0ecc9aSBen Hutchings 
460cd0ecc9aSBen Hutchings 	return visible;
461cd0ecc9aSBen Hutchings }
462cd0ecc9aSBen Hutchings 
463cd0ecc9aSBen Hutchings /**
464cd0ecc9aSBen Hutchings  * efx_nic_update_stats - Convert statistics DMA buffer to array of u64
465cd0ecc9aSBen Hutchings  * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer
466cd0ecc9aSBen Hutchings  *	layout.  DMA widths of 0, 16, 32 and 64 are supported; where
467cd0ecc9aSBen Hutchings  *	the width is specified as 0 the corresponding element of
468cd0ecc9aSBen Hutchings  *	@stats is not updated.
469cd0ecc9aSBen Hutchings  * @count: Length of the @desc array
470cd0ecc9aSBen Hutchings  * @mask: Bitmask of which elements of @desc are enabled
471cd0ecc9aSBen Hutchings  * @stats: Buffer to update with the converted statistics.  The length
47287648cc9SEdward Cree  *	of this array must be at least @count.
473cd0ecc9aSBen Hutchings  * @dma_buf: DMA buffer containing hardware statistics
474cd0ecc9aSBen Hutchings  * @accumulate: If set, the converted values will be added rather than
475cd0ecc9aSBen Hutchings  *	directly stored to the corresponding elements of @stats
476cd0ecc9aSBen Hutchings  */
477cd0ecc9aSBen Hutchings void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
478cd0ecc9aSBen Hutchings 			  const unsigned long *mask,
479cd0ecc9aSBen Hutchings 			  u64 *stats, const void *dma_buf, bool accumulate)
480cd0ecc9aSBen Hutchings {
481cd0ecc9aSBen Hutchings 	size_t index;
482cd0ecc9aSBen Hutchings 
483cd0ecc9aSBen Hutchings 	for_each_set_bit(index, mask, count) {
484cd0ecc9aSBen Hutchings 		if (desc[index].dma_width) {
485cd0ecc9aSBen Hutchings 			const void *addr = dma_buf + desc[index].offset;
486cd0ecc9aSBen Hutchings 			u64 val;
487cd0ecc9aSBen Hutchings 
488cd0ecc9aSBen Hutchings 			switch (desc[index].dma_width) {
489cd0ecc9aSBen Hutchings 			case 16:
490cd0ecc9aSBen Hutchings 				val = le16_to_cpup((__le16 *)addr);
491cd0ecc9aSBen Hutchings 				break;
492cd0ecc9aSBen Hutchings 			case 32:
493cd0ecc9aSBen Hutchings 				val = le32_to_cpup((__le32 *)addr);
494cd0ecc9aSBen Hutchings 				break;
495cd0ecc9aSBen Hutchings 			case 64:
496cd0ecc9aSBen Hutchings 				val = le64_to_cpup((__le64 *)addr);
497cd0ecc9aSBen Hutchings 				break;
498cd0ecc9aSBen Hutchings 			default:
499cd0ecc9aSBen Hutchings 				WARN_ON(1);
500cd0ecc9aSBen Hutchings 				val = 0;
501cd0ecc9aSBen Hutchings 				break;
502cd0ecc9aSBen Hutchings 			}
503cd0ecc9aSBen Hutchings 
504cd0ecc9aSBen Hutchings 			if (accumulate)
50587648cc9SEdward Cree 				stats[index] += val;
506cd0ecc9aSBen Hutchings 			else
50787648cc9SEdward Cree 				stats[index] = val;
508cd0ecc9aSBen Hutchings 		}
509cd0ecc9aSBen Hutchings 	}
510cd0ecc9aSBen Hutchings }
511