xref: /openbmc/linux/drivers/net/ethernet/sfc/nic.c (revision 1c363900)
1874aeea5SJeff Kirsher /****************************************************************************
2f7a6d2c4SBen Hutchings  * Driver for Solarflare network controllers and boards
3874aeea5SJeff Kirsher  * Copyright 2005-2006 Fen Systems Ltd.
4f7a6d2c4SBen Hutchings  * Copyright 2006-2013 Solarflare Communications Inc.
5874aeea5SJeff Kirsher  *
6874aeea5SJeff Kirsher  * This program is free software; you can redistribute it and/or modify it
7874aeea5SJeff Kirsher  * under the terms of the GNU General Public License version 2 as published
8874aeea5SJeff Kirsher  * by the Free Software Foundation, incorporated herein by reference.
9874aeea5SJeff Kirsher  */
10874aeea5SJeff Kirsher 
11874aeea5SJeff Kirsher #include <linux/bitops.h>
12874aeea5SJeff Kirsher #include <linux/delay.h>
13874aeea5SJeff Kirsher #include <linux/interrupt.h>
14874aeea5SJeff Kirsher #include <linux/pci.h>
15874aeea5SJeff Kirsher #include <linux/module.h>
16874aeea5SJeff Kirsher #include <linux/seq_file.h>
171899c111SBen Hutchings #include <linux/cpu_rmap.h>
18874aeea5SJeff Kirsher #include "net_driver.h"
19874aeea5SJeff Kirsher #include "bitfield.h"
20874aeea5SJeff Kirsher #include "efx.h"
21874aeea5SJeff Kirsher #include "nic.h"
22137b7922SBen Hutchings #include "ef10_regs.h"
238b8a95a1SBen Hutchings #include "farch_regs.h"
24874aeea5SJeff Kirsher #include "io.h"
25874aeea5SJeff Kirsher #include "workarounds.h"
26874aeea5SJeff Kirsher 
27874aeea5SJeff Kirsher /**************************************************************************
28874aeea5SJeff Kirsher  *
29874aeea5SJeff Kirsher  * Generic buffer handling
30f7251a9cSBen Hutchings  * These buffers are used for interrupt status, MAC stats, etc.
31874aeea5SJeff Kirsher  *
32874aeea5SJeff Kirsher  **************************************************************************/
33874aeea5SJeff Kirsher 
34874aeea5SJeff Kirsher int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
350d19a540SBen Hutchings 			 unsigned int len, gfp_t gfp_flags)
36874aeea5SJeff Kirsher {
37ede23fa8SJoe Perches 	buffer->addr = dma_zalloc_coherent(&efx->pci_dev->dev, len,
38ede23fa8SJoe Perches 					   &buffer->dma_addr, gfp_flags);
39874aeea5SJeff Kirsher 	if (!buffer->addr)
40874aeea5SJeff Kirsher 		return -ENOMEM;
41874aeea5SJeff Kirsher 	buffer->len = len;
42874aeea5SJeff Kirsher 	return 0;
43874aeea5SJeff Kirsher }
44874aeea5SJeff Kirsher 
45874aeea5SJeff Kirsher void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
46874aeea5SJeff Kirsher {
47874aeea5SJeff Kirsher 	if (buffer->addr) {
480e33d870SBen Hutchings 		dma_free_coherent(&efx->pci_dev->dev, buffer->len,
49874aeea5SJeff Kirsher 				  buffer->addr, buffer->dma_addr);
50874aeea5SJeff Kirsher 		buffer->addr = NULL;
51874aeea5SJeff Kirsher 	}
52874aeea5SJeff Kirsher }
53874aeea5SJeff Kirsher 
54874aeea5SJeff Kirsher /* Check whether an event is present in the eventq at the current
55874aeea5SJeff Kirsher  * read pointer.  Only useful for self-test.
56874aeea5SJeff Kirsher  */
57874aeea5SJeff Kirsher bool efx_nic_event_present(struct efx_channel *channel)
58874aeea5SJeff Kirsher {
59874aeea5SJeff Kirsher 	return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
60874aeea5SJeff Kirsher }
61874aeea5SJeff Kirsher 
62eee6f6a9SBen Hutchings void efx_nic_event_test_start(struct efx_channel *channel)
63874aeea5SJeff Kirsher {
64dd40781eSBen Hutchings 	channel->event_test_cpu = -1;
65eee6f6a9SBen Hutchings 	smp_wmb();
6686094f7fSBen Hutchings 	channel->efx->type->ev_test_generate(channel);
67874aeea5SJeff Kirsher }
68874aeea5SJeff Kirsher 
69eee6f6a9SBen Hutchings void efx_nic_irq_test_start(struct efx_nic *efx)
70874aeea5SJeff Kirsher {
71eee6f6a9SBen Hutchings 	efx->last_irq_cpu = -1;
72eee6f6a9SBen Hutchings 	smp_wmb();
7386094f7fSBen Hutchings 	efx->type->irq_test_generate(efx);
74874aeea5SJeff Kirsher }
75874aeea5SJeff Kirsher 
76874aeea5SJeff Kirsher /* Hook interrupt handler(s)
77874aeea5SJeff Kirsher  * Try MSI and then legacy interrupts.
78874aeea5SJeff Kirsher  */
79874aeea5SJeff Kirsher int efx_nic_init_interrupt(struct efx_nic *efx)
80874aeea5SJeff Kirsher {
81874aeea5SJeff Kirsher 	struct efx_channel *channel;
821899c111SBen Hutchings 	unsigned int n_irqs;
83874aeea5SJeff Kirsher 	int rc;
84874aeea5SJeff Kirsher 
85874aeea5SJeff Kirsher 	if (!EFX_INT_MODE_USE_MSI(efx)) {
8686094f7fSBen Hutchings 		rc = request_irq(efx->legacy_irq,
8786094f7fSBen Hutchings 				 efx->type->irq_handle_legacy, IRQF_SHARED,
88874aeea5SJeff Kirsher 				 efx->name, efx);
89874aeea5SJeff Kirsher 		if (rc) {
90874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
91874aeea5SJeff Kirsher 				  "failed to hook legacy IRQ %d\n",
92874aeea5SJeff Kirsher 				  efx->pci_dev->irq);
93874aeea5SJeff Kirsher 			goto fail1;
94874aeea5SJeff Kirsher 		}
95874aeea5SJeff Kirsher 		return 0;
96874aeea5SJeff Kirsher 	}
97874aeea5SJeff Kirsher 
981899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
991899c111SBen Hutchings 	if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
1001899c111SBen Hutchings 		efx->net_dev->rx_cpu_rmap =
1011899c111SBen Hutchings 			alloc_irq_cpu_rmap(efx->n_rx_channels);
1021899c111SBen Hutchings 		if (!efx->net_dev->rx_cpu_rmap) {
1031899c111SBen Hutchings 			rc = -ENOMEM;
1041899c111SBen Hutchings 			goto fail1;
1051899c111SBen Hutchings 		}
1061899c111SBen Hutchings 	}
1071899c111SBen Hutchings #endif
1081899c111SBen Hutchings 
109874aeea5SJeff Kirsher 	/* Hook MSI or MSI-X interrupt */
1101899c111SBen Hutchings 	n_irqs = 0;
111874aeea5SJeff Kirsher 	efx_for_each_channel(channel, efx) {
11286094f7fSBen Hutchings 		rc = request_irq(channel->irq, efx->type->irq_handle_msi,
113874aeea5SJeff Kirsher 				 IRQF_PROBE_SHARED, /* Not shared */
114d8291187SBen Hutchings 				 efx->msi_context[channel->channel].name,
115d8291187SBen Hutchings 				 &efx->msi_context[channel->channel]);
116874aeea5SJeff Kirsher 		if (rc) {
117874aeea5SJeff Kirsher 			netif_err(efx, drv, efx->net_dev,
118874aeea5SJeff Kirsher 				  "failed to hook IRQ %d\n", channel->irq);
119874aeea5SJeff Kirsher 			goto fail2;
120874aeea5SJeff Kirsher 		}
1211899c111SBen Hutchings 		++n_irqs;
1221899c111SBen Hutchings 
1231899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1241899c111SBen Hutchings 		if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
1251899c111SBen Hutchings 		    channel->channel < efx->n_rx_channels) {
1261899c111SBen Hutchings 			rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
1271899c111SBen Hutchings 					      channel->irq);
1281899c111SBen Hutchings 			if (rc)
1291899c111SBen Hutchings 				goto fail2;
1301899c111SBen Hutchings 		}
1311899c111SBen Hutchings #endif
132874aeea5SJeff Kirsher 	}
133874aeea5SJeff Kirsher 
134874aeea5SJeff Kirsher 	return 0;
135874aeea5SJeff Kirsher 
136874aeea5SJeff Kirsher  fail2:
1371899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1381899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1391899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
1401899c111SBen Hutchings #endif
1411899c111SBen Hutchings 	efx_for_each_channel(channel, efx) {
1421899c111SBen Hutchings 		if (n_irqs-- == 0)
1431899c111SBen Hutchings 			break;
144d8291187SBen Hutchings 		free_irq(channel->irq, &efx->msi_context[channel->channel]);
1451899c111SBen Hutchings 	}
146874aeea5SJeff Kirsher  fail1:
147874aeea5SJeff Kirsher 	return rc;
148874aeea5SJeff Kirsher }
149874aeea5SJeff Kirsher 
150874aeea5SJeff Kirsher void efx_nic_fini_interrupt(struct efx_nic *efx)
151874aeea5SJeff Kirsher {
152874aeea5SJeff Kirsher 	struct efx_channel *channel;
153874aeea5SJeff Kirsher 
1541899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL
1551899c111SBen Hutchings 	free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1561899c111SBen Hutchings 	efx->net_dev->rx_cpu_rmap = NULL;
1571899c111SBen Hutchings #endif
1581899c111SBen Hutchings 
1591c363900SNikolay Aleksandrov 	if (EFX_INT_MODE_USE_MSI(efx)) {
160874aeea5SJeff Kirsher 		/* Disable MSI/MSI-X interrupts */
1611899c111SBen Hutchings 		efx_for_each_channel(channel, efx)
1621c363900SNikolay Aleksandrov 			free_irq(channel->irq,
1631c363900SNikolay Aleksandrov 				 &efx->msi_context[channel->channel]);
1641c363900SNikolay Aleksandrov 	} else {
165874aeea5SJeff Kirsher 		/* Disable legacy interrupt */
166874aeea5SJeff Kirsher 		free_irq(efx->legacy_irq, efx);
167874aeea5SJeff Kirsher 	}
1681c363900SNikolay Aleksandrov }
169874aeea5SJeff Kirsher 
170874aeea5SJeff Kirsher /* Register dump */
171874aeea5SJeff Kirsher 
172137b7922SBen Hutchings #define REGISTER_REVISION_FA	1
173137b7922SBen Hutchings #define REGISTER_REVISION_FB	2
174137b7922SBen Hutchings #define REGISTER_REVISION_FC	3
175137b7922SBen Hutchings #define REGISTER_REVISION_FZ	3	/* last Falcon arch revision */
176137b7922SBen Hutchings #define REGISTER_REVISION_ED	4
177137b7922SBen Hutchings #define REGISTER_REVISION_EZ	4	/* latest EF10 revision */
178874aeea5SJeff Kirsher 
179874aeea5SJeff Kirsher struct efx_nic_reg {
180874aeea5SJeff Kirsher 	u32 offset:24;
181137b7922SBen Hutchings 	u32 min_revision:3, max_revision:3;
182874aeea5SJeff Kirsher };
183874aeea5SJeff Kirsher 
184137b7922SBen Hutchings #define REGISTER(name, arch, min_rev, max_rev) {			\
185137b7922SBen Hutchings 	arch ## R_ ## min_rev ## max_rev ## _ ## name,			\
186137b7922SBen Hutchings 	REGISTER_REVISION_ ## arch ## min_rev,				\
187137b7922SBen Hutchings 	REGISTER_REVISION_ ## arch ## max_rev				\
188874aeea5SJeff Kirsher }
189137b7922SBen Hutchings #define REGISTER_AA(name) REGISTER(name, F, A, A)
190137b7922SBen Hutchings #define REGISTER_AB(name) REGISTER(name, F, A, B)
191137b7922SBen Hutchings #define REGISTER_AZ(name) REGISTER(name, F, A, Z)
192137b7922SBen Hutchings #define REGISTER_BB(name) REGISTER(name, F, B, B)
193137b7922SBen Hutchings #define REGISTER_BZ(name) REGISTER(name, F, B, Z)
194137b7922SBen Hutchings #define REGISTER_CZ(name) REGISTER(name, F, C, Z)
195137b7922SBen Hutchings #define REGISTER_DZ(name) REGISTER(name, E, D, Z)
196874aeea5SJeff Kirsher 
197874aeea5SJeff Kirsher static const struct efx_nic_reg efx_nic_regs[] = {
198874aeea5SJeff Kirsher 	REGISTER_AZ(ADR_REGION),
199874aeea5SJeff Kirsher 	REGISTER_AZ(INT_EN_KER),
200874aeea5SJeff Kirsher 	REGISTER_BZ(INT_EN_CHAR),
201874aeea5SJeff Kirsher 	REGISTER_AZ(INT_ADR_KER),
202874aeea5SJeff Kirsher 	REGISTER_BZ(INT_ADR_CHAR),
203874aeea5SJeff Kirsher 	/* INT_ACK_KER is WO */
204874aeea5SJeff Kirsher 	/* INT_ISR0 is RC */
205874aeea5SJeff Kirsher 	REGISTER_AZ(HW_INIT),
206874aeea5SJeff Kirsher 	REGISTER_CZ(USR_EV_CFG),
207874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HCMD),
208874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HADR),
209874aeea5SJeff Kirsher 	REGISTER_AB(EE_SPI_HDATA),
210874aeea5SJeff Kirsher 	REGISTER_AB(EE_BASE_PAGE),
211874aeea5SJeff Kirsher 	REGISTER_AB(EE_VPD_CFG0),
212874aeea5SJeff Kirsher 	/* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
213874aeea5SJeff Kirsher 	/* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
214874aeea5SJeff Kirsher 	/* PCIE_CORE_INDIRECT is indirect */
215874aeea5SJeff Kirsher 	REGISTER_AB(NIC_STAT),
216874aeea5SJeff Kirsher 	REGISTER_AB(GPIO_CTL),
217874aeea5SJeff Kirsher 	REGISTER_AB(GLB_CTL),
218874aeea5SJeff Kirsher 	/* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
219874aeea5SJeff Kirsher 	REGISTER_BZ(DP_CTRL),
220874aeea5SJeff Kirsher 	REGISTER_AZ(MEM_STAT),
221874aeea5SJeff Kirsher 	REGISTER_AZ(CS_DEBUG),
222874aeea5SJeff Kirsher 	REGISTER_AZ(ALTERA_BUILD),
223874aeea5SJeff Kirsher 	REGISTER_AZ(CSR_SPARE),
224874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL0123),
225874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_SD_CTL45),
226874aeea5SJeff Kirsher 	REGISTER_AB(PCIE_PCS_CTL_STAT),
227874aeea5SJeff Kirsher 	/* DEBUG_DATA_OUT is not used */
228874aeea5SJeff Kirsher 	/* DRV_EV is WO */
229874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CTL),
230874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT1),
231874aeea5SJeff Kirsher 	REGISTER_AZ(EVQ_CNT2),
232874aeea5SJeff Kirsher 	REGISTER_AZ(BUF_TBL_CFG),
233874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_RX_DC_CFG),
234874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_TX_DC_CFG),
235874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_CFG),
236874aeea5SJeff Kirsher 	/* BUF_TBL_UPD is WO */
237874aeea5SJeff Kirsher 	REGISTER_AZ(SRM_UPD_EVQ),
238874aeea5SJeff Kirsher 	REGISTER_AZ(SRAM_PARITY),
239874aeea5SJeff Kirsher 	REGISTER_AZ(RX_CFG),
240874aeea5SJeff Kirsher 	REGISTER_BZ(RX_FILTER_CTL),
241874aeea5SJeff Kirsher 	/* RX_FLUSH_DESCQ is WO */
242874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_CFG),
243874aeea5SJeff Kirsher 	REGISTER_AZ(RX_DC_PF_WM),
244874aeea5SJeff Kirsher 	REGISTER_BZ(RX_RSS_TKEY),
245874aeea5SJeff Kirsher 	/* RX_NODESC_DROP is RC */
246874aeea5SJeff Kirsher 	REGISTER_AA(RX_SELF_RST),
247874aeea5SJeff Kirsher 	/* RX_DEBUG, RX_PUSH_DROP are not used */
248874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG1),
249874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG2),
250874aeea5SJeff Kirsher 	REGISTER_CZ(RX_RSS_IPV6_REG3),
251874aeea5SJeff Kirsher 	/* TX_FLUSH_DESCQ is WO */
252874aeea5SJeff Kirsher 	REGISTER_AZ(TX_DC_CFG),
253874aeea5SJeff Kirsher 	REGISTER_AA(TX_CHKSM_CFG),
254874aeea5SJeff Kirsher 	REGISTER_AZ(TX_CFG),
255874aeea5SJeff Kirsher 	/* TX_PUSH_DROP is not used */
256874aeea5SJeff Kirsher 	REGISTER_AZ(TX_RESERVED),
257874aeea5SJeff Kirsher 	REGISTER_BZ(TX_PACE),
258874aeea5SJeff Kirsher 	/* TX_PACE_DROP_QID is RC */
259874aeea5SJeff Kirsher 	REGISTER_BB(TX_VLAN),
260874aeea5SJeff Kirsher 	REGISTER_BZ(TX_IPFIL_PORTEN),
261874aeea5SJeff Kirsher 	REGISTER_AB(MD_TXD),
262874aeea5SJeff Kirsher 	REGISTER_AB(MD_RXD),
263874aeea5SJeff Kirsher 	REGISTER_AB(MD_CS),
264874aeea5SJeff Kirsher 	REGISTER_AB(MD_PHY_ADR),
265874aeea5SJeff Kirsher 	REGISTER_AB(MD_ID),
266874aeea5SJeff Kirsher 	/* MD_STAT is RC */
267874aeea5SJeff Kirsher 	REGISTER_AB(MAC_STAT_DMA),
268874aeea5SJeff Kirsher 	REGISTER_AB(MAC_CTRL),
269874aeea5SJeff Kirsher 	REGISTER_BB(GEN_MODE),
270874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG0),
271874aeea5SJeff Kirsher 	REGISTER_AB(MAC_MC_HASH_REG1),
272874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG1),
273874aeea5SJeff Kirsher 	REGISTER_AB(GM_CFG2),
274874aeea5SJeff Kirsher 	/* GM_IPG and GM_HD are not used */
275874aeea5SJeff Kirsher 	REGISTER_AB(GM_MAX_FLEN),
276874aeea5SJeff Kirsher 	/* GM_TEST is not used */
277874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR1),
278874aeea5SJeff Kirsher 	REGISTER_AB(GM_ADR2),
279874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG0),
280874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG1),
281874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG2),
282874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG3),
283874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG4),
284874aeea5SJeff Kirsher 	REGISTER_AB(GMF_CFG5),
285874aeea5SJeff Kirsher 	REGISTER_BB(TX_SRC_MAC_CTL),
286874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_LO),
287874aeea5SJeff Kirsher 	REGISTER_AB(XM_ADR_HI),
288874aeea5SJeff Kirsher 	REGISTER_AB(XM_GLB_CFG),
289874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_CFG),
290874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_CFG),
291874aeea5SJeff Kirsher 	REGISTER_AB(XM_MGT_INT_MASK),
292874aeea5SJeff Kirsher 	REGISTER_AB(XM_FC),
293874aeea5SJeff Kirsher 	REGISTER_AB(XM_PAUSE_TIME),
294874aeea5SJeff Kirsher 	REGISTER_AB(XM_TX_PARAM),
295874aeea5SJeff Kirsher 	REGISTER_AB(XM_RX_PARAM),
296874aeea5SJeff Kirsher 	/* XM_MGT_INT_MSK (note no 'A') is RC */
297874aeea5SJeff Kirsher 	REGISTER_AB(XX_PWR_RST),
298874aeea5SJeff Kirsher 	REGISTER_AB(XX_SD_CTL),
299874aeea5SJeff Kirsher 	REGISTER_AB(XX_TXDRV_CTL),
300874aeea5SJeff Kirsher 	/* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
301874aeea5SJeff Kirsher 	/* XX_CORE_STAT is partly RC */
302137b7922SBen Hutchings 	REGISTER_DZ(BIU_HW_REV_ID),
303137b7922SBen Hutchings 	REGISTER_DZ(MC_DB_LWRD),
304137b7922SBen Hutchings 	REGISTER_DZ(MC_DB_HWRD),
305874aeea5SJeff Kirsher };
306874aeea5SJeff Kirsher 
307874aeea5SJeff Kirsher struct efx_nic_reg_table {
308874aeea5SJeff Kirsher 	u32 offset:24;
309137b7922SBen Hutchings 	u32 min_revision:3, max_revision:3;
310874aeea5SJeff Kirsher 	u32 step:6, rows:21;
311874aeea5SJeff Kirsher };
312874aeea5SJeff Kirsher 
313137b7922SBen Hutchings #define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \
314874aeea5SJeff Kirsher 	offset,								\
315137b7922SBen Hutchings 	REGISTER_REVISION_ ## arch ## min_rev,				\
316137b7922SBen Hutchings 	REGISTER_REVISION_ ## arch ## max_rev,				\
317874aeea5SJeff Kirsher 	step, rows							\
318874aeea5SJeff Kirsher }
319137b7922SBen Hutchings #define REGISTER_TABLE(name, arch, min_rev, max_rev)			\
320874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(					\
321137b7922SBen Hutchings 		name, arch ## R_ ## min_rev ## max_rev ## _ ## name,	\
322137b7922SBen Hutchings 		arch, min_rev, max_rev,					\
323137b7922SBen Hutchings 		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP,	\
324137b7922SBen Hutchings 		arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
325137b7922SBen Hutchings #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A)
326137b7922SBen Hutchings #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z)
327137b7922SBen Hutchings #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B)
328137b7922SBen Hutchings #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z)
329874aeea5SJeff Kirsher #define REGISTER_TABLE_BB_CZ(name)					\
330137b7922SBen Hutchings 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B,	\
331874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
332874aeea5SJeff Kirsher 				  FR_BB_ ## name ## _ROWS),		\
333137b7922SBen Hutchings 	REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z,	\
334874aeea5SJeff Kirsher 				  FR_BZ_ ## name ## _STEP,		\
335874aeea5SJeff Kirsher 				  FR_CZ_ ## name ## _ROWS)
336137b7922SBen Hutchings #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z)
337137b7922SBen Hutchings #define REGISTER_TABLE_DZ(name) REGISTER_TABLE(name, E, D, Z)
338874aeea5SJeff Kirsher 
339874aeea5SJeff Kirsher static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
340874aeea5SJeff Kirsher 	/* DRIVER is not used */
341874aeea5SJeff Kirsher 	/* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
342874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_IPFIL_TBL),
343874aeea5SJeff Kirsher 	REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
344874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
345874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
346874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
347874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
348874aeea5SJeff Kirsher 	REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
349874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
350874aeea5SJeff Kirsher 	/* We can't reasonably read all of the buffer table (up to 8MB!).
351874aeea5SJeff Kirsher 	 * However this driver will only use a few entries.  Reading
352874aeea5SJeff Kirsher 	 * 1K entries allows for some expansion of queue count and
353874aeea5SJeff Kirsher 	 * size before we need to change the version. */
354874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
355137b7922SBen Hutchings 				  F, A, A, 8, 1024),
356874aeea5SJeff Kirsher 	REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
357137b7922SBen Hutchings 				  F, B, Z, 8, 1024),
358874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
359874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TIMER_TBL),
360874aeea5SJeff Kirsher 	REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
361874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
362874aeea5SJeff Kirsher 	/* TX_FILTER_TBL0 is huge and not used by this driver */
363874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
364874aeea5SJeff Kirsher 	REGISTER_TABLE_CZ(MC_TREG_SMEM),
365874aeea5SJeff Kirsher 	/* MSIX_PBA_TABLE is not mapped */
366874aeea5SJeff Kirsher 	/* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
367874aeea5SJeff Kirsher 	REGISTER_TABLE_BZ(RX_FILTER_TBL0),
368137b7922SBen Hutchings 	REGISTER_TABLE_DZ(BIU_MC_SFT_STATUS),
369874aeea5SJeff Kirsher };
370874aeea5SJeff Kirsher 
371874aeea5SJeff Kirsher size_t efx_nic_get_regs_len(struct efx_nic *efx)
372874aeea5SJeff Kirsher {
373874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
374874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
375874aeea5SJeff Kirsher 	size_t len = 0;
376874aeea5SJeff Kirsher 
377874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
378874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
379874aeea5SJeff Kirsher 	     reg++)
380874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
381874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision)
382874aeea5SJeff Kirsher 			len += sizeof(efx_oword_t);
383874aeea5SJeff Kirsher 
384874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
385874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
386874aeea5SJeff Kirsher 	     table++)
387874aeea5SJeff Kirsher 		if (efx->type->revision >= table->min_revision &&
388874aeea5SJeff Kirsher 		    efx->type->revision <= table->max_revision)
389874aeea5SJeff Kirsher 			len += table->rows * min_t(size_t, table->step, 16);
390874aeea5SJeff Kirsher 
391874aeea5SJeff Kirsher 	return len;
392874aeea5SJeff Kirsher }
393874aeea5SJeff Kirsher 
394874aeea5SJeff Kirsher void efx_nic_get_regs(struct efx_nic *efx, void *buf)
395874aeea5SJeff Kirsher {
396874aeea5SJeff Kirsher 	const struct efx_nic_reg *reg;
397874aeea5SJeff Kirsher 	const struct efx_nic_reg_table *table;
398874aeea5SJeff Kirsher 
399874aeea5SJeff Kirsher 	for (reg = efx_nic_regs;
400874aeea5SJeff Kirsher 	     reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
401874aeea5SJeff Kirsher 	     reg++) {
402874aeea5SJeff Kirsher 		if (efx->type->revision >= reg->min_revision &&
403874aeea5SJeff Kirsher 		    efx->type->revision <= reg->max_revision) {
404874aeea5SJeff Kirsher 			efx_reado(efx, (efx_oword_t *)buf, reg->offset);
405874aeea5SJeff Kirsher 			buf += sizeof(efx_oword_t);
406874aeea5SJeff Kirsher 		}
407874aeea5SJeff Kirsher 	}
408874aeea5SJeff Kirsher 
409874aeea5SJeff Kirsher 	for (table = efx_nic_reg_tables;
410874aeea5SJeff Kirsher 	     table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
411874aeea5SJeff Kirsher 	     table++) {
412874aeea5SJeff Kirsher 		size_t size, i;
413874aeea5SJeff Kirsher 
414874aeea5SJeff Kirsher 		if (!(efx->type->revision >= table->min_revision &&
415874aeea5SJeff Kirsher 		      efx->type->revision <= table->max_revision))
416874aeea5SJeff Kirsher 			continue;
417874aeea5SJeff Kirsher 
418874aeea5SJeff Kirsher 		size = min_t(size_t, table->step, 16);
419874aeea5SJeff Kirsher 
420874aeea5SJeff Kirsher 		for (i = 0; i < table->rows; i++) {
421874aeea5SJeff Kirsher 			switch (table->step) {
422778cdaf6SBen Hutchings 			case 4: /* 32-bit SRAM */
423778cdaf6SBen Hutchings 				efx_readd(efx, buf, table->offset + 4 * i);
424874aeea5SJeff Kirsher 				break;
425874aeea5SJeff Kirsher 			case 8: /* 64-bit SRAM */
426874aeea5SJeff Kirsher 				efx_sram_readq(efx,
427874aeea5SJeff Kirsher 					       efx->membase + table->offset,
428874aeea5SJeff Kirsher 					       buf, i);
429874aeea5SJeff Kirsher 				break;
430778cdaf6SBen Hutchings 			case 16: /* 128-bit-readable register */
431874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, i);
432874aeea5SJeff Kirsher 				break;
433874aeea5SJeff Kirsher 			case 32: /* 128-bit register, interleaved */
434874aeea5SJeff Kirsher 				efx_reado_table(efx, buf, table->offset, 2 * i);
435874aeea5SJeff Kirsher 				break;
436874aeea5SJeff Kirsher 			default:
437874aeea5SJeff Kirsher 				WARN_ON(1);
438874aeea5SJeff Kirsher 				return;
439874aeea5SJeff Kirsher 			}
440874aeea5SJeff Kirsher 			buf += size;
441874aeea5SJeff Kirsher 		}
442874aeea5SJeff Kirsher 	}
443874aeea5SJeff Kirsher }
444cd0ecc9aSBen Hutchings 
445cd0ecc9aSBen Hutchings /**
446cd0ecc9aSBen Hutchings  * efx_nic_describe_stats - Describe supported statistics for ethtool
447cd0ecc9aSBen Hutchings  * @desc: Array of &struct efx_hw_stat_desc describing the statistics
448cd0ecc9aSBen Hutchings  * @count: Length of the @desc array
449cd0ecc9aSBen Hutchings  * @mask: Bitmask of which elements of @desc are enabled
450cd0ecc9aSBen Hutchings  * @names: Buffer to copy names to, or %NULL.  The names are copied
451cd0ecc9aSBen Hutchings  *	starting at intervals of %ETH_GSTRING_LEN bytes.
452cd0ecc9aSBen Hutchings  *
453cd0ecc9aSBen Hutchings  * Returns the number of visible statistics, i.e. the number of set
454cd0ecc9aSBen Hutchings  * bits in the first @count bits of @mask for which a name is defined.
455cd0ecc9aSBen Hutchings  */
456cd0ecc9aSBen Hutchings size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
457cd0ecc9aSBen Hutchings 			      const unsigned long *mask, u8 *names)
458cd0ecc9aSBen Hutchings {
459cd0ecc9aSBen Hutchings 	size_t visible = 0;
460cd0ecc9aSBen Hutchings 	size_t index;
461cd0ecc9aSBen Hutchings 
462cd0ecc9aSBen Hutchings 	for_each_set_bit(index, mask, count) {
463cd0ecc9aSBen Hutchings 		if (desc[index].name) {
464cd0ecc9aSBen Hutchings 			if (names) {
465cd0ecc9aSBen Hutchings 				strlcpy(names, desc[index].name,
466cd0ecc9aSBen Hutchings 					ETH_GSTRING_LEN);
467cd0ecc9aSBen Hutchings 				names += ETH_GSTRING_LEN;
468cd0ecc9aSBen Hutchings 			}
469cd0ecc9aSBen Hutchings 			++visible;
470cd0ecc9aSBen Hutchings 		}
471cd0ecc9aSBen Hutchings 	}
472cd0ecc9aSBen Hutchings 
473cd0ecc9aSBen Hutchings 	return visible;
474cd0ecc9aSBen Hutchings }
475cd0ecc9aSBen Hutchings 
476cd0ecc9aSBen Hutchings /**
477cd0ecc9aSBen Hutchings  * efx_nic_update_stats - Convert statistics DMA buffer to array of u64
478cd0ecc9aSBen Hutchings  * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer
479cd0ecc9aSBen Hutchings  *	layout.  DMA widths of 0, 16, 32 and 64 are supported; where
480cd0ecc9aSBen Hutchings  *	the width is specified as 0 the corresponding element of
481cd0ecc9aSBen Hutchings  *	@stats is not updated.
482cd0ecc9aSBen Hutchings  * @count: Length of the @desc array
483cd0ecc9aSBen Hutchings  * @mask: Bitmask of which elements of @desc are enabled
484cd0ecc9aSBen Hutchings  * @stats: Buffer to update with the converted statistics.  The length
48587648cc9SEdward Cree  *	of this array must be at least @count.
486cd0ecc9aSBen Hutchings  * @dma_buf: DMA buffer containing hardware statistics
487cd0ecc9aSBen Hutchings  * @accumulate: If set, the converted values will be added rather than
488cd0ecc9aSBen Hutchings  *	directly stored to the corresponding elements of @stats
489cd0ecc9aSBen Hutchings  */
490cd0ecc9aSBen Hutchings void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
491cd0ecc9aSBen Hutchings 			  const unsigned long *mask,
492cd0ecc9aSBen Hutchings 			  u64 *stats, const void *dma_buf, bool accumulate)
493cd0ecc9aSBen Hutchings {
494cd0ecc9aSBen Hutchings 	size_t index;
495cd0ecc9aSBen Hutchings 
496cd0ecc9aSBen Hutchings 	for_each_set_bit(index, mask, count) {
497cd0ecc9aSBen Hutchings 		if (desc[index].dma_width) {
498cd0ecc9aSBen Hutchings 			const void *addr = dma_buf + desc[index].offset;
499cd0ecc9aSBen Hutchings 			u64 val;
500cd0ecc9aSBen Hutchings 
501cd0ecc9aSBen Hutchings 			switch (desc[index].dma_width) {
502cd0ecc9aSBen Hutchings 			case 16:
503cd0ecc9aSBen Hutchings 				val = le16_to_cpup((__le16 *)addr);
504cd0ecc9aSBen Hutchings 				break;
505cd0ecc9aSBen Hutchings 			case 32:
506cd0ecc9aSBen Hutchings 				val = le32_to_cpup((__le32 *)addr);
507cd0ecc9aSBen Hutchings 				break;
508cd0ecc9aSBen Hutchings 			case 64:
509cd0ecc9aSBen Hutchings 				val = le64_to_cpup((__le64 *)addr);
510cd0ecc9aSBen Hutchings 				break;
511cd0ecc9aSBen Hutchings 			default:
512cd0ecc9aSBen Hutchings 				WARN_ON(1);
513cd0ecc9aSBen Hutchings 				val = 0;
514cd0ecc9aSBen Hutchings 				break;
515cd0ecc9aSBen Hutchings 			}
516cd0ecc9aSBen Hutchings 
517cd0ecc9aSBen Hutchings 			if (accumulate)
51887648cc9SEdward Cree 				stats[index] += val;
519cd0ecc9aSBen Hutchings 			else
52087648cc9SEdward Cree 				stats[index] = val;
521cd0ecc9aSBen Hutchings 		}
522cd0ecc9aSBen Hutchings 	}
523cd0ecc9aSBen Hutchings }
524f8f3b5aeSJon Cooper 
525f8f3b5aeSJon Cooper void efx_nic_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *rx_nodesc_drops)
526f8f3b5aeSJon Cooper {
527f8f3b5aeSJon Cooper 	/* if down, or this is the first update after coming up */
528f8f3b5aeSJon Cooper 	if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state)
529f8f3b5aeSJon Cooper 		efx->rx_nodesc_drops_while_down +=
530f8f3b5aeSJon Cooper 			*rx_nodesc_drops - efx->rx_nodesc_drops_total;
531f8f3b5aeSJon Cooper 	efx->rx_nodesc_drops_total = *rx_nodesc_drops;
532f8f3b5aeSJon Cooper 	efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP);
533f8f3b5aeSJon Cooper 	*rx_nodesc_drops -= efx->rx_nodesc_drops_while_down;
534f8f3b5aeSJon Cooper }
535