1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * QLogic qlcnic NIC Driver
4  * Copyright (c) 2009-2013 QLogic Corporation
5  */
6 
7 #include <linux/if_vlan.h>
8 #include <linux/ipv6.h>
9 #include <linux/ethtool.h>
10 #include <linux/interrupt.h>
11 #include <linux/aer.h>
12 
13 #include "qlcnic.h"
14 #include "qlcnic_sriov.h"
15 
16 static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *);
17 static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *, u8);
18 static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *, u8 *, u8,
19 				      struct qlcnic_cmd_args *);
20 static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *);
21 static irqreturn_t qlcnic_83xx_handle_aen(int, void *);
22 static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *,
23 						      pci_channel_state_t);
24 static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *);
25 static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *);
26 static void qlcnic_83xx_io_resume(struct pci_dev *);
27 static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *, u8);
28 static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *);
29 static int qlcnic_83xx_resume(struct qlcnic_adapter *);
30 static int qlcnic_83xx_shutdown(struct pci_dev *);
31 static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *);
32 
33 #define RSS_HASHTYPE_IP_TCP		0x3
34 #define QLC_83XX_FW_MBX_CMD		0
35 #define QLC_SKIP_INACTIVE_PCI_REGS	7
36 #define QLC_MAX_LEGACY_FUNC_SUPP	8
37 
38 /* 83xx Module type */
39 #define QLC_83XX_MODULE_FIBRE_10GBASE_LRM	0x1 /* 10GBase-LRM */
40 #define QLC_83XX_MODULE_FIBRE_10GBASE_LR	0x2 /* 10GBase-LR */
41 #define QLC_83XX_MODULE_FIBRE_10GBASE_SR	0x3 /* 10GBase-SR */
42 #define QLC_83XX_MODULE_DA_10GE_PASSIVE_CP	0x4 /* 10GE passive
43 						     * copper(compliant)
44 						     */
45 #define QLC_83XX_MODULE_DA_10GE_ACTIVE_CP	0x5 /* 10GE active limiting
46 						     * copper(compliant)
47 						     */
48 #define QLC_83XX_MODULE_DA_10GE_LEGACY_CP	0x6 /* 10GE passive copper
49 						     * (legacy, best effort)
50 						     */
51 #define QLC_83XX_MODULE_FIBRE_1000BASE_SX	0x7 /* 1000Base-SX */
52 #define QLC_83XX_MODULE_FIBRE_1000BASE_LX	0x8 /* 1000Base-LX */
53 #define QLC_83XX_MODULE_FIBRE_1000BASE_CX	0x9 /* 1000Base-CX */
54 #define QLC_83XX_MODULE_TP_1000BASE_T		0xa /* 1000Base-T*/
55 #define QLC_83XX_MODULE_DA_1GE_PASSIVE_CP	0xb /* 1GE passive copper
56 						     * (legacy, best effort)
57 						     */
58 #define QLC_83XX_MODULE_UNKNOWN			0xf /* Unknown module type */
59 
60 /* Port types */
61 #define QLC_83XX_10_CAPABLE	 BIT_8
62 #define QLC_83XX_100_CAPABLE	 BIT_9
63 #define QLC_83XX_1G_CAPABLE	 BIT_10
64 #define QLC_83XX_10G_CAPABLE	 BIT_11
65 #define QLC_83XX_AUTONEG_ENABLE	 BIT_15
66 
67 static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
68 	{QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
69 	{QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
70 	{QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
71 	{QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
72 	{QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
73 	{QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
74 	{QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
75 	{QLCNIC_CMD_INTRPT_TEST, 22, 12},
76 	{QLCNIC_CMD_SET_MTU, 3, 1},
77 	{QLCNIC_CMD_READ_PHY, 4, 2},
78 	{QLCNIC_CMD_WRITE_PHY, 5, 1},
79 	{QLCNIC_CMD_READ_HW_REG, 4, 1},
80 	{QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
81 	{QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
82 	{QLCNIC_CMD_READ_MAX_MTU, 4, 2},
83 	{QLCNIC_CMD_READ_MAX_LRO, 4, 2},
84 	{QLCNIC_CMD_MAC_ADDRESS, 4, 3},
85 	{QLCNIC_CMD_GET_PCI_INFO, 1, 129},
86 	{QLCNIC_CMD_GET_NIC_INFO, 2, 19},
87 	{QLCNIC_CMD_SET_NIC_INFO, 32, 1},
88 	{QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
89 	{QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
90 	{QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
91 	{QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
92 	{QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
93 	{QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
94 	{QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
95 	{QLCNIC_CMD_CONFIG_PORT, 4, 1},
96 	{QLCNIC_CMD_TEMP_SIZE, 1, 4},
97 	{QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
98 	{QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
99 	{QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
100 	{QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
101 	{QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
102 	{QLCNIC_CMD_CONFIGURE_LED, 2, 1},
103 	{QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
104 	{QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
105 	{QLCNIC_CMD_GET_STATISTICS, 2, 80},
106 	{QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
107 	{QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
108 	{QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
109 	{QLCNIC_CMD_IDC_ACK, 5, 1},
110 	{QLCNIC_CMD_INIT_NIC_FUNC, 3, 1},
111 	{QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
112 	{QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
113 	{QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
114 	{QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
115 	{QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
116 	{QLCNIC_CMD_CONFIG_VPORT, 4, 4},
117 	{QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
118 	{QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
119 	{QLCNIC_CMD_DCB_QUERY_PARAM, 1, 50},
120 	{QLCNIC_CMD_SET_INGRESS_ENCAP, 2, 1},
121 	{QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP, 4, 1},
122 };
123 
124 const u32 qlcnic_83xx_ext_reg_tbl[] = {
125 	0x38CC,		/* Global Reset */
126 	0x38F0,		/* Wildcard */
127 	0x38FC,		/* Informant */
128 	0x3038,		/* Host MBX ctrl */
129 	0x303C,		/* FW MBX ctrl */
130 	0x355C,		/* BOOT LOADER ADDRESS REG */
131 	0x3560,		/* BOOT LOADER SIZE REG */
132 	0x3564,		/* FW IMAGE ADDR REG */
133 	0x1000,		/* MBX intr enable */
134 	0x1200,		/* Default Intr mask */
135 	0x1204,		/* Default Interrupt ID */
136 	0x3780,		/* QLC_83XX_IDC_MAJ_VERSION */
137 	0x3784,		/* QLC_83XX_IDC_DEV_STATE */
138 	0x3788,		/* QLC_83XX_IDC_DRV_PRESENCE */
139 	0x378C,		/* QLC_83XX_IDC_DRV_ACK */
140 	0x3790,		/* QLC_83XX_IDC_CTRL */
141 	0x3794,		/* QLC_83XX_IDC_DRV_AUDIT */
142 	0x3798,		/* QLC_83XX_IDC_MIN_VERSION */
143 	0x379C,		/* QLC_83XX_RECOVER_DRV_LOCK */
144 	0x37A0,		/* QLC_83XX_IDC_PF_0 */
145 	0x37A4,		/* QLC_83XX_IDC_PF_1 */
146 	0x37A8,		/* QLC_83XX_IDC_PF_2 */
147 	0x37AC,		/* QLC_83XX_IDC_PF_3 */
148 	0x37B0,		/* QLC_83XX_IDC_PF_4 */
149 	0x37B4,		/* QLC_83XX_IDC_PF_5 */
150 	0x37B8,		/* QLC_83XX_IDC_PF_6 */
151 	0x37BC,		/* QLC_83XX_IDC_PF_7 */
152 	0x37C0,		/* QLC_83XX_IDC_PF_8 */
153 	0x37C4,		/* QLC_83XX_IDC_PF_9 */
154 	0x37C8,		/* QLC_83XX_IDC_PF_10 */
155 	0x37CC,		/* QLC_83XX_IDC_PF_11 */
156 	0x37D0,		/* QLC_83XX_IDC_PF_12 */
157 	0x37D4,		/* QLC_83XX_IDC_PF_13 */
158 	0x37D8,		/* QLC_83XX_IDC_PF_14 */
159 	0x37DC,		/* QLC_83XX_IDC_PF_15 */
160 	0x37E0,		/* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
161 	0x37E4,		/* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
162 	0x37F0,		/* QLC_83XX_DRV_OP_MODE */
163 	0x37F4,		/* QLC_83XX_VNIC_STATE */
164 	0x3868,		/* QLC_83XX_DRV_LOCK */
165 	0x386C,		/* QLC_83XX_DRV_UNLOCK */
166 	0x3504,		/* QLC_83XX_DRV_LOCK_ID */
167 	0x34A4,		/* QLC_83XX_ASIC_TEMP */
168 };
169 
170 const u32 qlcnic_83xx_reg_tbl[] = {
171 	0x34A8,		/* PEG_HALT_STAT1 */
172 	0x34AC,		/* PEG_HALT_STAT2 */
173 	0x34B0,		/* FW_HEARTBEAT */
174 	0x3500,		/* FLASH LOCK_ID */
175 	0x3528,		/* FW_CAPABILITIES */
176 	0x3538,		/* Driver active, DRV_REG0 */
177 	0x3540,		/* Device state, DRV_REG1 */
178 	0x3544,		/* Driver state, DRV_REG2 */
179 	0x3548,		/* Driver scratch, DRV_REG3 */
180 	0x354C,		/* Device partition info, DRV_REG4 */
181 	0x3524,		/* Driver IDC ver, DRV_REG5 */
182 	0x3550,		/* FW_VER_MAJOR */
183 	0x3554,		/* FW_VER_MINOR */
184 	0x3558,		/* FW_VER_SUB */
185 	0x359C,		/* NPAR STATE */
186 	0x35FC,		/* FW_IMG_VALID */
187 	0x3650,		/* CMD_PEG_STATE */
188 	0x373C,		/* RCV_PEG_STATE */
189 	0x37B4,		/* ASIC TEMP */
190 	0x356C,		/* FW API */
191 	0x3570,		/* DRV OP MODE */
192 	0x3850,		/* FLASH LOCK */
193 	0x3854,		/* FLASH UNLOCK */
194 };
195 
196 static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
197 	.read_crb			= qlcnic_83xx_read_crb,
198 	.write_crb			= qlcnic_83xx_write_crb,
199 	.read_reg			= qlcnic_83xx_rd_reg_indirect,
200 	.write_reg			= qlcnic_83xx_wrt_reg_indirect,
201 	.get_mac_address		= qlcnic_83xx_get_mac_address,
202 	.setup_intr			= qlcnic_83xx_setup_intr,
203 	.alloc_mbx_args			= qlcnic_83xx_alloc_mbx_args,
204 	.mbx_cmd			= qlcnic_83xx_issue_cmd,
205 	.get_func_no			= qlcnic_83xx_get_func_no,
206 	.api_lock			= qlcnic_83xx_cam_lock,
207 	.api_unlock			= qlcnic_83xx_cam_unlock,
208 	.add_sysfs			= qlcnic_83xx_add_sysfs,
209 	.remove_sysfs			= qlcnic_83xx_remove_sysfs,
210 	.process_lb_rcv_ring_diag	= qlcnic_83xx_process_rcv_ring_diag,
211 	.create_rx_ctx			= qlcnic_83xx_create_rx_ctx,
212 	.create_tx_ctx			= qlcnic_83xx_create_tx_ctx,
213 	.del_rx_ctx			= qlcnic_83xx_del_rx_ctx,
214 	.del_tx_ctx			= qlcnic_83xx_del_tx_ctx,
215 	.setup_link_event		= qlcnic_83xx_setup_link_event,
216 	.get_nic_info			= qlcnic_83xx_get_nic_info,
217 	.get_pci_info			= qlcnic_83xx_get_pci_info,
218 	.set_nic_info			= qlcnic_83xx_set_nic_info,
219 	.change_macvlan			= qlcnic_83xx_sre_macaddr_change,
220 	.napi_enable			= qlcnic_83xx_napi_enable,
221 	.napi_disable			= qlcnic_83xx_napi_disable,
222 	.config_intr_coal		= qlcnic_83xx_config_intr_coal,
223 	.config_rss			= qlcnic_83xx_config_rss,
224 	.config_hw_lro			= qlcnic_83xx_config_hw_lro,
225 	.config_promisc_mode		= qlcnic_83xx_nic_set_promisc,
226 	.change_l2_filter		= qlcnic_83xx_change_l2_filter,
227 	.get_board_info			= qlcnic_83xx_get_port_info,
228 	.set_mac_filter_count		= qlcnic_83xx_set_mac_filter_count,
229 	.free_mac_list			= qlcnic_82xx_free_mac_list,
230 	.io_error_detected		= qlcnic_83xx_io_error_detected,
231 	.io_slot_reset			= qlcnic_83xx_io_slot_reset,
232 	.io_resume			= qlcnic_83xx_io_resume,
233 	.get_beacon_state		= qlcnic_83xx_get_beacon_state,
234 	.enable_sds_intr		= qlcnic_83xx_enable_sds_intr,
235 	.disable_sds_intr		= qlcnic_83xx_disable_sds_intr,
236 	.enable_tx_intr			= qlcnic_83xx_enable_tx_intr,
237 	.disable_tx_intr		= qlcnic_83xx_disable_tx_intr,
238 	.get_saved_state		= qlcnic_83xx_get_saved_state,
239 	.set_saved_state		= qlcnic_83xx_set_saved_state,
240 	.cache_tmpl_hdr_values		= qlcnic_83xx_cache_tmpl_hdr_values,
241 	.get_cap_size			= qlcnic_83xx_get_cap_size,
242 	.set_sys_info			= qlcnic_83xx_set_sys_info,
243 	.store_cap_mask			= qlcnic_83xx_store_cap_mask,
244 	.encap_rx_offload		= qlcnic_83xx_encap_rx_offload,
245 	.encap_tx_offload		= qlcnic_83xx_encap_tx_offload,
246 };
247 
248 static struct qlcnic_nic_template qlcnic_83xx_ops = {
249 	.config_bridged_mode	= qlcnic_config_bridged_mode,
250 	.config_led		= qlcnic_config_led,
251 	.request_reset          = qlcnic_83xx_idc_request_reset,
252 	.cancel_idc_work        = qlcnic_83xx_idc_exit,
253 	.napi_add		= qlcnic_83xx_napi_add,
254 	.napi_del		= qlcnic_83xx_napi_del,
255 	.config_ipaddr		= qlcnic_83xx_config_ipaddr,
256 	.clear_legacy_intr	= qlcnic_83xx_clear_legacy_intr,
257 	.shutdown		= qlcnic_83xx_shutdown,
258 	.resume			= qlcnic_83xx_resume,
259 };
260 
261 void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
262 {
263 	ahw->hw_ops		= &qlcnic_83xx_hw_ops;
264 	ahw->reg_tbl		= (u32 *)qlcnic_83xx_reg_tbl;
265 	ahw->ext_reg_tbl	= (u32 *)qlcnic_83xx_ext_reg_tbl;
266 }
267 
268 int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
269 {
270 	u32 fw_major, fw_minor, fw_build;
271 	struct pci_dev *pdev = adapter->pdev;
272 
273 	fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
274 	fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
275 	fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
276 	adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
277 
278 	dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
279 		 QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
280 
281 	return adapter->fw_version;
282 }
283 
284 static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
285 {
286 	void __iomem *base;
287 	u32 val;
288 
289 	base = adapter->ahw->pci_base0 +
290 	       QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
291 	writel(addr, base);
292 	val = readl(base);
293 	if (val != addr)
294 		return -EIO;
295 
296 	return 0;
297 }
298 
299 int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
300 				int *err)
301 {
302 	struct qlcnic_hardware_context *ahw = adapter->ahw;
303 
304 	*err = __qlcnic_set_win_base(adapter, (u32) addr);
305 	if (!*err) {
306 		return QLCRDX(ahw, QLCNIC_WILDCARD);
307 	} else {
308 		dev_err(&adapter->pdev->dev,
309 			"%s failed, addr = 0x%lx\n", __func__, addr);
310 		return -EIO;
311 	}
312 }
313 
314 int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
315 				 u32 data)
316 {
317 	int err;
318 	struct qlcnic_hardware_context *ahw = adapter->ahw;
319 
320 	err = __qlcnic_set_win_base(adapter, (u32) addr);
321 	if (!err) {
322 		QLCWRX(ahw, QLCNIC_WILDCARD, data);
323 		return 0;
324 	} else {
325 		dev_err(&adapter->pdev->dev,
326 			"%s failed, addr = 0x%x data = 0x%x\n",
327 			__func__, (int)addr, data);
328 		return err;
329 	}
330 }
331 
332 static void qlcnic_83xx_enable_legacy(struct qlcnic_adapter *adapter)
333 {
334 	struct qlcnic_hardware_context *ahw = adapter->ahw;
335 
336 	/* MSI-X enablement failed, use legacy interrupt */
337 	adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
338 	adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
339 	adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
340 	adapter->msix_entries[0].vector = adapter->pdev->irq;
341 	dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
342 }
343 
344 static int qlcnic_83xx_calculate_msix_vector(struct qlcnic_adapter *adapter)
345 {
346 	int num_msix;
347 
348 	num_msix = adapter->drv_sds_rings;
349 
350 	/* account for AEN interrupt MSI-X based interrupts */
351 	num_msix += 1;
352 
353 	if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
354 		num_msix += adapter->drv_tx_rings;
355 
356 	return num_msix;
357 }
358 
359 int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter)
360 {
361 	struct qlcnic_hardware_context *ahw = adapter->ahw;
362 	int err, i, num_msix;
363 
364 	if (adapter->flags & QLCNIC_TSS_RSS) {
365 		err = qlcnic_setup_tss_rss_intr(adapter);
366 		if (err < 0)
367 			return err;
368 		num_msix = ahw->num_msix;
369 	} else {
370 		num_msix = qlcnic_83xx_calculate_msix_vector(adapter);
371 
372 		err = qlcnic_enable_msix(adapter, num_msix);
373 		if (err == -ENOMEM)
374 			return err;
375 
376 		if (adapter->flags & QLCNIC_MSIX_ENABLED) {
377 			num_msix = ahw->num_msix;
378 		} else {
379 			if (qlcnic_sriov_vf_check(adapter))
380 				return -EINVAL;
381 			num_msix = 1;
382 			adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
383 			adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
384 		}
385 	}
386 
387 	/* setup interrupt mapping table for fw */
388 	ahw->intr_tbl =
389 		vzalloc(array_size(num_msix,
390 				   sizeof(struct qlcnic_intrpt_config)));
391 	if (!ahw->intr_tbl)
392 		return -ENOMEM;
393 
394 	if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
395 		if (adapter->ahw->pci_func >= QLC_MAX_LEGACY_FUNC_SUPP) {
396 			dev_err(&adapter->pdev->dev, "PCI function number 8 and higher are not supported with legacy interrupt, func 0x%x\n",
397 				ahw->pci_func);
398 			return -EOPNOTSUPP;
399 		}
400 
401 		qlcnic_83xx_enable_legacy(adapter);
402 	}
403 
404 	for (i = 0; i < num_msix; i++) {
405 		if (adapter->flags & QLCNIC_MSIX_ENABLED)
406 			ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
407 		else
408 			ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
409 		ahw->intr_tbl[i].id = i;
410 		ahw->intr_tbl[i].src = 0;
411 	}
412 
413 	return 0;
414 }
415 
416 static inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
417 {
418 	writel(0, adapter->tgt_mask_reg);
419 }
420 
421 static inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
422 {
423 	if (adapter->tgt_mask_reg)
424 		writel(1, adapter->tgt_mask_reg);
425 }
426 
427 static inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
428 						    *adapter)
429 {
430 	u32 mask;
431 
432 	/* Mailbox in MSI-x mode and Legacy Interrupt share the same
433 	 * source register. We could be here before contexts are created
434 	 * and sds_ring->crb_intr_mask has not been initialized, calculate
435 	 * BAR offset for Interrupt Source Register
436 	 */
437 	mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
438 	writel(0, adapter->ahw->pci_base0 + mask);
439 }
440 
441 void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
442 {
443 	u32 mask;
444 
445 	mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
446 	writel(1, adapter->ahw->pci_base0 + mask);
447 	QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
448 }
449 
450 static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
451 				     struct qlcnic_cmd_args *cmd)
452 {
453 	int i;
454 
455 	if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
456 		return;
457 
458 	for (i = 0; i < cmd->rsp.num; i++)
459 		cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
460 }
461 
462 irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
463 {
464 	u32 intr_val;
465 	struct qlcnic_hardware_context *ahw = adapter->ahw;
466 	int retries = 0;
467 
468 	intr_val = readl(adapter->tgt_status_reg);
469 
470 	if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
471 		return IRQ_NONE;
472 
473 	if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
474 		adapter->stats.spurious_intr++;
475 		return IRQ_NONE;
476 	}
477 	/* The barrier is required to ensure writes to the registers */
478 	wmb();
479 
480 	/* clear the interrupt trigger control register */
481 	writel_relaxed(0, adapter->isr_int_vec);
482 	intr_val = readl(adapter->isr_int_vec);
483 	do {
484 		intr_val = readl(adapter->tgt_status_reg);
485 		if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
486 			break;
487 		retries++;
488 	} while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
489 		 (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
490 
491 	return IRQ_HANDLED;
492 }
493 
494 static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
495 {
496 	mbx->rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
497 	complete(&mbx->completion);
498 }
499 
500 static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
501 {
502 	u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
503 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
504 	unsigned long flags;
505 
506 	spin_lock_irqsave(&mbx->aen_lock, flags);
507 	resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
508 	if (!(resp & QLCNIC_SET_OWNER))
509 		goto out;
510 
511 	event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
512 	if (event &  QLCNIC_MBX_ASYNC_EVENT) {
513 		__qlcnic_83xx_process_aen(adapter);
514 	} else {
515 		if (mbx->rsp_status != rsp_status)
516 			qlcnic_83xx_notify_mbx_response(mbx);
517 	}
518 out:
519 	qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
520 	spin_unlock_irqrestore(&mbx->aen_lock, flags);
521 }
522 
523 irqreturn_t qlcnic_83xx_intr(int irq, void *data)
524 {
525 	struct qlcnic_adapter *adapter = data;
526 	struct qlcnic_host_sds_ring *sds_ring;
527 	struct qlcnic_hardware_context *ahw = adapter->ahw;
528 
529 	if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
530 		return IRQ_NONE;
531 
532 	qlcnic_83xx_poll_process_aen(adapter);
533 
534 	if (ahw->diag_test) {
535 		if (ahw->diag_test == QLCNIC_INTERRUPT_TEST)
536 			ahw->diag_cnt++;
537 		qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
538 		return IRQ_HANDLED;
539 	}
540 
541 	if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
542 		qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
543 	} else {
544 		sds_ring = &adapter->recv_ctx->sds_rings[0];
545 		napi_schedule(&sds_ring->napi);
546 	}
547 
548 	return IRQ_HANDLED;
549 }
550 
551 irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
552 {
553 	struct qlcnic_host_sds_ring *sds_ring = data;
554 	struct qlcnic_adapter *adapter = sds_ring->adapter;
555 
556 	if (adapter->flags & QLCNIC_MSIX_ENABLED)
557 		goto done;
558 
559 	if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
560 		return IRQ_NONE;
561 
562 done:
563 	adapter->ahw->diag_cnt++;
564 	qlcnic_enable_sds_intr(adapter, sds_ring);
565 
566 	return IRQ_HANDLED;
567 }
568 
569 void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
570 {
571 	u32 num_msix;
572 
573 	if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
574 		qlcnic_83xx_set_legacy_intr_mask(adapter);
575 
576 	qlcnic_83xx_disable_mbx_intr(adapter);
577 
578 	if (adapter->flags & QLCNIC_MSIX_ENABLED)
579 		num_msix = adapter->ahw->num_msix - 1;
580 	else
581 		num_msix = 0;
582 
583 	msleep(20);
584 
585 	if (adapter->msix_entries) {
586 		synchronize_irq(adapter->msix_entries[num_msix].vector);
587 		free_irq(adapter->msix_entries[num_msix].vector, adapter);
588 	}
589 }
590 
591 int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
592 {
593 	irq_handler_t handler;
594 	u32 val;
595 	int err = 0;
596 	unsigned long flags = 0;
597 
598 	if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
599 	    !(adapter->flags & QLCNIC_MSIX_ENABLED))
600 		flags |= IRQF_SHARED;
601 
602 	if (adapter->flags & QLCNIC_MSIX_ENABLED) {
603 		handler = qlcnic_83xx_handle_aen;
604 		val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
605 		err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
606 		if (err) {
607 			dev_err(&adapter->pdev->dev,
608 				"failed to register MBX interrupt\n");
609 			return err;
610 		}
611 	} else {
612 		handler = qlcnic_83xx_intr;
613 		val = adapter->msix_entries[0].vector;
614 		err = request_irq(val, handler, flags, "qlcnic", adapter);
615 		if (err) {
616 			dev_err(&adapter->pdev->dev,
617 				"failed to register INTx interrupt\n");
618 			return err;
619 		}
620 		qlcnic_83xx_clear_legacy_intr_mask(adapter);
621 	}
622 
623 	/* Enable mailbox interrupt */
624 	qlcnic_83xx_enable_mbx_interrupt(adapter);
625 
626 	return err;
627 }
628 
629 void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
630 {
631 	u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
632 	adapter->ahw->pci_func = (val >> 24) & 0xff;
633 }
634 
635 int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
636 {
637 	void __iomem *addr;
638 	u32 val, limit = 0;
639 
640 	struct qlcnic_hardware_context *ahw = adapter->ahw;
641 
642 	addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
643 	do {
644 		val = readl(addr);
645 		if (val) {
646 			/* write the function number to register */
647 			QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
648 					    ahw->pci_func);
649 			return 0;
650 		}
651 		usleep_range(1000, 2000);
652 	} while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
653 
654 	return -EIO;
655 }
656 
657 void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
658 {
659 	void __iomem *addr;
660 	struct qlcnic_hardware_context *ahw = adapter->ahw;
661 
662 	addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
663 	readl(addr);
664 }
665 
666 void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
667 			  loff_t offset, size_t size)
668 {
669 	int ret = 0;
670 	u32 data;
671 
672 	if (qlcnic_api_lock(adapter)) {
673 		dev_err(&adapter->pdev->dev,
674 			"%s: failed to acquire lock. addr offset 0x%x\n",
675 			__func__, (u32)offset);
676 		return;
677 	}
678 
679 	data = QLCRD32(adapter, (u32) offset, &ret);
680 	qlcnic_api_unlock(adapter);
681 
682 	if (ret == -EIO) {
683 		dev_err(&adapter->pdev->dev,
684 			"%s: failed. addr offset 0x%x\n",
685 			__func__, (u32)offset);
686 		return;
687 	}
688 	memcpy(buf, &data, size);
689 }
690 
691 void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
692 			   loff_t offset, size_t size)
693 {
694 	u32 data;
695 
696 	memcpy(&data, buf, size);
697 	qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
698 }
699 
700 int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
701 {
702 	struct qlcnic_hardware_context *ahw = adapter->ahw;
703 	int status;
704 
705 	status = qlcnic_83xx_get_port_config(adapter);
706 	if (status) {
707 		dev_err(&adapter->pdev->dev,
708 			"Get Port Info failed\n");
709 	} else {
710 
711 		if (ahw->port_config & QLC_83XX_10G_CAPABLE) {
712 			ahw->port_type = QLCNIC_XGBE;
713 		} else if (ahw->port_config & QLC_83XX_10_CAPABLE ||
714 			   ahw->port_config & QLC_83XX_100_CAPABLE ||
715 			   ahw->port_config & QLC_83XX_1G_CAPABLE) {
716 			ahw->port_type = QLCNIC_GBE;
717 		} else {
718 			ahw->port_type = QLCNIC_XGBE;
719 		}
720 
721 		if (QLC_83XX_AUTONEG(ahw->port_config))
722 			ahw->link_autoneg = AUTONEG_ENABLE;
723 
724 	}
725 	return status;
726 }
727 
728 static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
729 {
730 	struct qlcnic_hardware_context *ahw = adapter->ahw;
731 	u16 act_pci_fn = ahw->total_nic_func;
732 	u16 count;
733 
734 	ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
735 	if (act_pci_fn <= 2)
736 		count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
737 			 act_pci_fn;
738 	else
739 		count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
740 			 act_pci_fn;
741 	ahw->max_uc_count = count;
742 }
743 
744 void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
745 {
746 	u32 val;
747 
748 	if (adapter->flags & QLCNIC_MSIX_ENABLED)
749 		val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
750 	else
751 		val = BIT_2;
752 
753 	QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
754 	qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
755 }
756 
757 void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
758 			  const struct pci_device_id *ent)
759 {
760 	u32 op_mode, priv_level;
761 	struct qlcnic_hardware_context *ahw = adapter->ahw;
762 
763 	ahw->fw_hal_version = 2;
764 	qlcnic_get_func_no(adapter);
765 
766 	if (qlcnic_sriov_vf_check(adapter)) {
767 		qlcnic_sriov_vf_set_ops(adapter);
768 		return;
769 	}
770 
771 	/* Determine function privilege level */
772 	op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
773 	if (op_mode == QLC_83XX_DEFAULT_OPMODE)
774 		priv_level = QLCNIC_MGMT_FUNC;
775 	else
776 		priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
777 							 ahw->pci_func);
778 
779 	if (priv_level == QLCNIC_NON_PRIV_FUNC) {
780 		ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
781 		dev_info(&adapter->pdev->dev,
782 			 "HAL Version: %d Non Privileged function\n",
783 			 ahw->fw_hal_version);
784 		adapter->nic_ops = &qlcnic_vf_ops;
785 	} else {
786 		if (pci_find_ext_capability(adapter->pdev,
787 					    PCI_EXT_CAP_ID_SRIOV))
788 			set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
789 		adapter->nic_ops = &qlcnic_83xx_ops;
790 	}
791 }
792 
793 static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
794 					u32 data[]);
795 static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
796 					    u32 data[]);
797 
798 void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
799 		     struct qlcnic_cmd_args *cmd)
800 {
801 	int i;
802 
803 	if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
804 		return;
805 
806 	dev_info(&adapter->pdev->dev,
807 		 "Host MBX regs(%d)\n", cmd->req.num);
808 	for (i = 0; i < cmd->req.num; i++) {
809 		if (i && !(i % 8))
810 			pr_info("\n");
811 		pr_info("%08x ", cmd->req.arg[i]);
812 	}
813 	pr_info("\n");
814 	dev_info(&adapter->pdev->dev,
815 		 "FW MBX regs(%d)\n", cmd->rsp.num);
816 	for (i = 0; i < cmd->rsp.num; i++) {
817 		if (i && !(i % 8))
818 			pr_info("\n");
819 		pr_info("%08x ", cmd->rsp.arg[i]);
820 	}
821 	pr_info("\n");
822 }
823 
824 static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
825 						struct qlcnic_cmd_args *cmd)
826 {
827 	struct qlcnic_hardware_context *ahw = adapter->ahw;
828 	int opcode = LSW(cmd->req.arg[0]);
829 	unsigned long max_loops;
830 
831 	max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
832 
833 	for (; max_loops; max_loops--) {
834 		if (atomic_read(&cmd->rsp_status) ==
835 		    QLC_83XX_MBX_RESPONSE_ARRIVED)
836 			return;
837 
838 		udelay(1);
839 	}
840 
841 	dev_err(&adapter->pdev->dev,
842 		"%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
843 		__func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
844 	flush_workqueue(ahw->mailbox->work_q);
845 	return;
846 }
847 
848 int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
849 			  struct qlcnic_cmd_args *cmd)
850 {
851 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
852 	struct qlcnic_hardware_context *ahw = adapter->ahw;
853 	int cmd_type, err, opcode;
854 	unsigned long timeout;
855 
856 	if (!mbx)
857 		return -EIO;
858 
859 	opcode = LSW(cmd->req.arg[0]);
860 	cmd_type = cmd->type;
861 	err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
862 	if (err) {
863 		dev_err(&adapter->pdev->dev,
864 			"%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
865 			__func__, opcode, cmd->type, ahw->pci_func,
866 			ahw->op_mode);
867 		return err;
868 	}
869 
870 	switch (cmd_type) {
871 	case QLC_83XX_MBX_CMD_WAIT:
872 		if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
873 			dev_err(&adapter->pdev->dev,
874 				"%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
875 				__func__, opcode, cmd_type, ahw->pci_func,
876 				ahw->op_mode);
877 			flush_workqueue(mbx->work_q);
878 		}
879 		break;
880 	case QLC_83XX_MBX_CMD_NO_WAIT:
881 		return 0;
882 	case QLC_83XX_MBX_CMD_BUSY_WAIT:
883 		qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
884 		break;
885 	default:
886 		dev_err(&adapter->pdev->dev,
887 			"%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
888 			__func__, opcode, cmd_type, ahw->pci_func,
889 			ahw->op_mode);
890 		qlcnic_83xx_detach_mailbox_work(adapter);
891 	}
892 
893 	return cmd->rsp_opcode;
894 }
895 
896 int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
897 			       struct qlcnic_adapter *adapter, u32 type)
898 {
899 	int i, size;
900 	u32 temp;
901 	const struct qlcnic_mailbox_metadata *mbx_tbl;
902 
903 	memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
904 	mbx_tbl = qlcnic_83xx_mbx_tbl;
905 	size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
906 	for (i = 0; i < size; i++) {
907 		if (type == mbx_tbl[i].cmd) {
908 			mbx->op_type = QLC_83XX_FW_MBX_CMD;
909 			mbx->req.num = mbx_tbl[i].in_args;
910 			mbx->rsp.num = mbx_tbl[i].out_args;
911 			mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
912 					       GFP_ATOMIC);
913 			if (!mbx->req.arg)
914 				return -ENOMEM;
915 			mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
916 					       GFP_ATOMIC);
917 			if (!mbx->rsp.arg) {
918 				kfree(mbx->req.arg);
919 				mbx->req.arg = NULL;
920 				return -ENOMEM;
921 			}
922 			temp = adapter->ahw->fw_hal_version << 29;
923 			mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
924 			mbx->cmd_op = type;
925 			return 0;
926 		}
927 	}
928 
929 	dev_err(&adapter->pdev->dev, "%s: Invalid mailbox command opcode 0x%x\n",
930 		__func__, type);
931 	return -EINVAL;
932 }
933 
934 void qlcnic_83xx_idc_aen_work(struct work_struct *work)
935 {
936 	struct qlcnic_adapter *adapter;
937 	struct qlcnic_cmd_args cmd;
938 	int i, err = 0;
939 
940 	adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
941 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
942 	if (err)
943 		return;
944 
945 	for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
946 		cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
947 
948 	err = qlcnic_issue_cmd(adapter, &cmd);
949 	if (err)
950 		dev_info(&adapter->pdev->dev,
951 			 "%s: Mailbox IDC ACK failed.\n", __func__);
952 	qlcnic_free_mbx_args(&cmd);
953 }
954 
955 static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
956 					    u32 data[])
957 {
958 	dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
959 		QLCNIC_MBX_RSP(data[0]));
960 	clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
961 	return;
962 }
963 
964 static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
965 {
966 	struct qlcnic_hardware_context *ahw = adapter->ahw;
967 	u32 event[QLC_83XX_MBX_AEN_CNT];
968 	int i;
969 
970 	for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
971 		event[i] = readl(QLCNIC_MBX_FW(ahw, i));
972 
973 	switch (QLCNIC_MBX_RSP(event[0])) {
974 
975 	case QLCNIC_MBX_LINK_EVENT:
976 		qlcnic_83xx_handle_link_aen(adapter, event);
977 		break;
978 	case QLCNIC_MBX_COMP_EVENT:
979 		qlcnic_83xx_handle_idc_comp_aen(adapter, event);
980 		break;
981 	case QLCNIC_MBX_REQUEST_EVENT:
982 		for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
983 			adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
984 		queue_delayed_work(adapter->qlcnic_wq,
985 				   &adapter->idc_aen_work, 0);
986 		break;
987 	case QLCNIC_MBX_TIME_EXTEND_EVENT:
988 		ahw->extend_lb_time = event[1] >> 8 & 0xf;
989 		break;
990 	case QLCNIC_MBX_BC_EVENT:
991 		qlcnic_sriov_handle_bc_event(adapter, event[1]);
992 		break;
993 	case QLCNIC_MBX_SFP_INSERT_EVENT:
994 		dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
995 			 QLCNIC_MBX_RSP(event[0]));
996 		break;
997 	case QLCNIC_MBX_SFP_REMOVE_EVENT:
998 		dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
999 			 QLCNIC_MBX_RSP(event[0]));
1000 		break;
1001 	case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
1002 		qlcnic_dcb_aen_handler(adapter->dcb, (void *)&event[1]);
1003 		break;
1004 	default:
1005 		dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
1006 			QLCNIC_MBX_RSP(event[0]));
1007 		break;
1008 	}
1009 
1010 	QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
1011 }
1012 
1013 static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
1014 {
1015 	u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
1016 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1017 	struct qlcnic_mailbox *mbx = ahw->mailbox;
1018 	unsigned long flags;
1019 
1020 	spin_lock_irqsave(&mbx->aen_lock, flags);
1021 	resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
1022 	if (resp & QLCNIC_SET_OWNER) {
1023 		event = readl(QLCNIC_MBX_FW(ahw, 0));
1024 		if (event &  QLCNIC_MBX_ASYNC_EVENT) {
1025 			__qlcnic_83xx_process_aen(adapter);
1026 		} else {
1027 			if (mbx->rsp_status != rsp_status)
1028 				qlcnic_83xx_notify_mbx_response(mbx);
1029 		}
1030 	}
1031 	spin_unlock_irqrestore(&mbx->aen_lock, flags);
1032 }
1033 
1034 static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
1035 {
1036 	struct qlcnic_adapter *adapter;
1037 
1038 	adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
1039 
1040 	if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
1041 		return;
1042 
1043 	qlcnic_83xx_process_aen(adapter);
1044 	queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
1045 			   (HZ / 10));
1046 }
1047 
1048 void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
1049 {
1050 	if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
1051 		return;
1052 
1053 	INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
1054 	queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
1055 }
1056 
1057 void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
1058 {
1059 	if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
1060 		return;
1061 	cancel_delayed_work_sync(&adapter->mbx_poll_work);
1062 }
1063 
1064 static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
1065 {
1066 	int index, i, err, sds_mbx_size;
1067 	u32 *buf, intrpt_id, intr_mask;
1068 	u16 context_id;
1069 	u8 num_sds;
1070 	struct qlcnic_cmd_args cmd;
1071 	struct qlcnic_host_sds_ring *sds;
1072 	struct qlcnic_sds_mbx sds_mbx;
1073 	struct qlcnic_add_rings_mbx_out *mbx_out;
1074 	struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
1075 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1076 
1077 	sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
1078 	context_id = recv_ctx->context_id;
1079 	num_sds = adapter->drv_sds_rings - QLCNIC_MAX_SDS_RINGS;
1080 	ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
1081 				    QLCNIC_CMD_ADD_RCV_RINGS);
1082 	cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
1083 
1084 	/* set up status rings, mbx 2-81 */
1085 	index = 2;
1086 	for (i = 8; i < adapter->drv_sds_rings; i++) {
1087 		memset(&sds_mbx, 0, sds_mbx_size);
1088 		sds = &recv_ctx->sds_rings[i];
1089 		sds->consumer = 0;
1090 		memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
1091 		sds_mbx.phy_addr_low = LSD(sds->phys_addr);
1092 		sds_mbx.phy_addr_high = MSD(sds->phys_addr);
1093 		sds_mbx.sds_ring_size = sds->num_desc;
1094 
1095 		if (adapter->flags & QLCNIC_MSIX_ENABLED)
1096 			intrpt_id = ahw->intr_tbl[i].id;
1097 		else
1098 			intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
1099 
1100 		if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
1101 			sds_mbx.intrpt_id = intrpt_id;
1102 		else
1103 			sds_mbx.intrpt_id = 0xffff;
1104 		sds_mbx.intrpt_val = 0;
1105 		buf = &cmd.req.arg[index];
1106 		memcpy(buf, &sds_mbx, sds_mbx_size);
1107 		index += sds_mbx_size / sizeof(u32);
1108 	}
1109 
1110 	/* send the mailbox command */
1111 	err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
1112 	if (err) {
1113 		dev_err(&adapter->pdev->dev,
1114 			"Failed to add rings %d\n", err);
1115 		goto out;
1116 	}
1117 
1118 	mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
1119 	index = 0;
1120 	/* status descriptor ring */
1121 	for (i = 8; i < adapter->drv_sds_rings; i++) {
1122 		sds = &recv_ctx->sds_rings[i];
1123 		sds->crb_sts_consumer = ahw->pci_base0 +
1124 					mbx_out->host_csmr[index];
1125 		if (adapter->flags & QLCNIC_MSIX_ENABLED)
1126 			intr_mask = ahw->intr_tbl[i].src;
1127 		else
1128 			intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
1129 
1130 		sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
1131 		index++;
1132 	}
1133 out:
1134 	qlcnic_free_mbx_args(&cmd);
1135 	return err;
1136 }
1137 
1138 void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
1139 {
1140 	int err;
1141 	u32 temp = 0;
1142 	struct qlcnic_cmd_args cmd;
1143 	struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
1144 
1145 	if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
1146 		return;
1147 
1148 	if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
1149 		cmd.req.arg[0] |= (0x3 << 29);
1150 
1151 	if (qlcnic_sriov_pf_check(adapter))
1152 		qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
1153 
1154 	cmd.req.arg[1] = recv_ctx->context_id | temp;
1155 	err = qlcnic_issue_cmd(adapter, &cmd);
1156 	if (err)
1157 		dev_err(&adapter->pdev->dev,
1158 			"Failed to destroy rx ctx in firmware\n");
1159 
1160 	recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
1161 	qlcnic_free_mbx_args(&cmd);
1162 }
1163 
1164 int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
1165 {
1166 	int i, err, index, sds_mbx_size, rds_mbx_size;
1167 	u8 num_sds, num_rds;
1168 	u32 *buf, intrpt_id, intr_mask, cap = 0;
1169 	struct qlcnic_host_sds_ring *sds;
1170 	struct qlcnic_host_rds_ring *rds;
1171 	struct qlcnic_sds_mbx sds_mbx;
1172 	struct qlcnic_rds_mbx rds_mbx;
1173 	struct qlcnic_cmd_args cmd;
1174 	struct qlcnic_rcv_mbx_out *mbx_out;
1175 	struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
1176 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1177 	num_rds = adapter->max_rds_rings;
1178 
1179 	if (adapter->drv_sds_rings <= QLCNIC_MAX_SDS_RINGS)
1180 		num_sds = adapter->drv_sds_rings;
1181 	else
1182 		num_sds = QLCNIC_MAX_SDS_RINGS;
1183 
1184 	sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
1185 	rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
1186 	cap = QLCNIC_CAP0_LEGACY_CONTEXT;
1187 
1188 	if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
1189 		cap |= QLC_83XX_FW_CAP_LRO_MSS;
1190 
1191 	/* set mailbox hdr and capabilities */
1192 	err = qlcnic_alloc_mbx_args(&cmd, adapter,
1193 				    QLCNIC_CMD_CREATE_RX_CTX);
1194 	if (err)
1195 		return err;
1196 
1197 	if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
1198 		cmd.req.arg[0] |= (0x3 << 29);
1199 
1200 	cmd.req.arg[1] = cap;
1201 	cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
1202 			 (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
1203 
1204 	if (qlcnic_sriov_pf_check(adapter))
1205 		qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
1206 							 &cmd.req.arg[6]);
1207 	/* set up status rings, mbx 8-57/87 */
1208 	index = QLC_83XX_HOST_SDS_MBX_IDX;
1209 	for (i = 0; i < num_sds; i++) {
1210 		memset(&sds_mbx, 0, sds_mbx_size);
1211 		sds = &recv_ctx->sds_rings[i];
1212 		sds->consumer = 0;
1213 		memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
1214 		sds_mbx.phy_addr_low = LSD(sds->phys_addr);
1215 		sds_mbx.phy_addr_high = MSD(sds->phys_addr);
1216 		sds_mbx.sds_ring_size = sds->num_desc;
1217 		if (adapter->flags & QLCNIC_MSIX_ENABLED)
1218 			intrpt_id = ahw->intr_tbl[i].id;
1219 		else
1220 			intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
1221 		if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
1222 			sds_mbx.intrpt_id = intrpt_id;
1223 		else
1224 			sds_mbx.intrpt_id = 0xffff;
1225 		sds_mbx.intrpt_val = 0;
1226 		buf = &cmd.req.arg[index];
1227 		memcpy(buf, &sds_mbx, sds_mbx_size);
1228 		index += sds_mbx_size / sizeof(u32);
1229 	}
1230 	/* set up receive rings, mbx 88-111/135 */
1231 	index = QLCNIC_HOST_RDS_MBX_IDX;
1232 	rds = &recv_ctx->rds_rings[0];
1233 	rds->producer = 0;
1234 	memset(&rds_mbx, 0, rds_mbx_size);
1235 	rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
1236 	rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
1237 	rds_mbx.reg_ring_sz = rds->dma_size;
1238 	rds_mbx.reg_ring_len = rds->num_desc;
1239 	/* Jumbo ring */
1240 	rds = &recv_ctx->rds_rings[1];
1241 	rds->producer = 0;
1242 	rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
1243 	rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
1244 	rds_mbx.jmb_ring_sz = rds->dma_size;
1245 	rds_mbx.jmb_ring_len = rds->num_desc;
1246 	buf = &cmd.req.arg[index];
1247 	memcpy(buf, &rds_mbx, rds_mbx_size);
1248 
1249 	/* send the mailbox command */
1250 	err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
1251 	if (err) {
1252 		dev_err(&adapter->pdev->dev,
1253 			"Failed to create Rx ctx in firmware%d\n", err);
1254 		goto out;
1255 	}
1256 	mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
1257 	recv_ctx->context_id = mbx_out->ctx_id;
1258 	recv_ctx->state = mbx_out->state;
1259 	recv_ctx->virt_port = mbx_out->vport_id;
1260 	dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
1261 		 recv_ctx->context_id, recv_ctx->state);
1262 	/* Receive descriptor ring */
1263 	/* Standard ring */
1264 	rds = &recv_ctx->rds_rings[0];
1265 	rds->crb_rcv_producer = ahw->pci_base0 +
1266 				mbx_out->host_prod[0].reg_buf;
1267 	/* Jumbo ring */
1268 	rds = &recv_ctx->rds_rings[1];
1269 	rds->crb_rcv_producer = ahw->pci_base0 +
1270 				mbx_out->host_prod[0].jmb_buf;
1271 	/* status descriptor ring */
1272 	for (i = 0; i < num_sds; i++) {
1273 		sds = &recv_ctx->sds_rings[i];
1274 		sds->crb_sts_consumer = ahw->pci_base0 +
1275 					mbx_out->host_csmr[i];
1276 		if (adapter->flags & QLCNIC_MSIX_ENABLED)
1277 			intr_mask = ahw->intr_tbl[i].src;
1278 		else
1279 			intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
1280 		sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
1281 	}
1282 
1283 	if (adapter->drv_sds_rings > QLCNIC_MAX_SDS_RINGS)
1284 		err = qlcnic_83xx_add_rings(adapter);
1285 out:
1286 	qlcnic_free_mbx_args(&cmd);
1287 	return err;
1288 }
1289 
1290 void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
1291 			    struct qlcnic_host_tx_ring *tx_ring)
1292 {
1293 	struct qlcnic_cmd_args cmd;
1294 	u32 temp = 0;
1295 
1296 	if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
1297 		return;
1298 
1299 	if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
1300 		cmd.req.arg[0] |= (0x3 << 29);
1301 
1302 	if (qlcnic_sriov_pf_check(adapter))
1303 		qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
1304 
1305 	cmd.req.arg[1] = tx_ring->ctx_id | temp;
1306 	if (qlcnic_issue_cmd(adapter, &cmd))
1307 		dev_err(&adapter->pdev->dev,
1308 			"Failed to destroy tx ctx in firmware\n");
1309 	qlcnic_free_mbx_args(&cmd);
1310 }
1311 
1312 int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
1313 			      struct qlcnic_host_tx_ring *tx, int ring)
1314 {
1315 	int err;
1316 	u16 msix_id;
1317 	u32 *buf, intr_mask, temp = 0;
1318 	struct qlcnic_cmd_args cmd;
1319 	struct qlcnic_tx_mbx mbx;
1320 	struct qlcnic_tx_mbx_out *mbx_out;
1321 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1322 	u32 msix_vector;
1323 
1324 	/* Reset host resources */
1325 	tx->producer = 0;
1326 	tx->sw_consumer = 0;
1327 	*(tx->hw_consumer) = 0;
1328 
1329 	memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
1330 
1331 	/* setup mailbox inbox registerss */
1332 	mbx.phys_addr_low = LSD(tx->phys_addr);
1333 	mbx.phys_addr_high = MSD(tx->phys_addr);
1334 	mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
1335 	mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
1336 	mbx.size = tx->num_desc;
1337 	if (adapter->flags & QLCNIC_MSIX_ENABLED) {
1338 		if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
1339 			msix_vector = adapter->drv_sds_rings + ring;
1340 		else
1341 			msix_vector = adapter->drv_sds_rings - 1;
1342 		msix_id = ahw->intr_tbl[msix_vector].id;
1343 	} else {
1344 		msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
1345 	}
1346 
1347 	if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
1348 		mbx.intr_id = msix_id;
1349 	else
1350 		mbx.intr_id = 0xffff;
1351 	mbx.src = 0;
1352 
1353 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
1354 	if (err)
1355 		return err;
1356 
1357 	if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
1358 		cmd.req.arg[0] |= (0x3 << 29);
1359 
1360 	if (qlcnic_sriov_pf_check(adapter))
1361 		qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
1362 
1363 	cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
1364 	cmd.req.arg[5] = QLCNIC_SINGLE_RING | temp;
1365 
1366 	buf = &cmd.req.arg[6];
1367 	memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
1368 	/* send the mailbox command*/
1369 	err = qlcnic_issue_cmd(adapter, &cmd);
1370 	if (err) {
1371 		netdev_err(adapter->netdev,
1372 			   "Failed to create Tx ctx in firmware 0x%x\n", err);
1373 		goto out;
1374 	}
1375 	mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
1376 	tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
1377 	tx->ctx_id = mbx_out->ctx_id;
1378 	if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
1379 	    !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
1380 		intr_mask = ahw->intr_tbl[adapter->drv_sds_rings + ring].src;
1381 		tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
1382 	}
1383 	netdev_info(adapter->netdev,
1384 		    "Tx Context[0x%x] Created, state:0x%x\n",
1385 		    tx->ctx_id, mbx_out->state);
1386 out:
1387 	qlcnic_free_mbx_args(&cmd);
1388 	return err;
1389 }
1390 
1391 static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
1392 				      u8 num_sds_ring)
1393 {
1394 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1395 	struct qlcnic_host_sds_ring *sds_ring;
1396 	struct qlcnic_host_rds_ring *rds_ring;
1397 	u16 adapter_state = adapter->is_up;
1398 	u8 ring;
1399 	int ret;
1400 
1401 	netif_device_detach(netdev);
1402 
1403 	if (netif_running(netdev))
1404 		__qlcnic_down(adapter, netdev);
1405 
1406 	qlcnic_detach(adapter);
1407 
1408 	adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
1409 	adapter->ahw->diag_test = test;
1410 	adapter->ahw->linkup = 0;
1411 
1412 	ret = qlcnic_attach(adapter);
1413 	if (ret) {
1414 		netif_device_attach(netdev);
1415 		return ret;
1416 	}
1417 
1418 	ret = qlcnic_fw_create_ctx(adapter);
1419 	if (ret) {
1420 		qlcnic_detach(adapter);
1421 		if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
1422 			adapter->drv_sds_rings = num_sds_ring;
1423 			qlcnic_attach(adapter);
1424 		}
1425 		netif_device_attach(netdev);
1426 		return ret;
1427 	}
1428 
1429 	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
1430 		rds_ring = &adapter->recv_ctx->rds_rings[ring];
1431 		qlcnic_post_rx_buffers(adapter, rds_ring, ring);
1432 	}
1433 
1434 	if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
1435 		for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
1436 			sds_ring = &adapter->recv_ctx->sds_rings[ring];
1437 			qlcnic_enable_sds_intr(adapter, sds_ring);
1438 		}
1439 	}
1440 
1441 	if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
1442 		adapter->ahw->loopback_state = 0;
1443 		adapter->ahw->hw_ops->setup_link_event(adapter, 1);
1444 	}
1445 
1446 	set_bit(__QLCNIC_DEV_UP, &adapter->state);
1447 	return 0;
1448 }
1449 
1450 static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
1451 				      u8 drv_sds_rings)
1452 {
1453 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1454 	struct qlcnic_host_sds_ring *sds_ring;
1455 	int ring;
1456 
1457 	clear_bit(__QLCNIC_DEV_UP, &adapter->state);
1458 	if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
1459 		for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
1460 			sds_ring = &adapter->recv_ctx->sds_rings[ring];
1461 			if (adapter->flags & QLCNIC_MSIX_ENABLED)
1462 				qlcnic_disable_sds_intr(adapter, sds_ring);
1463 		}
1464 	}
1465 
1466 	qlcnic_fw_destroy_ctx(adapter);
1467 	qlcnic_detach(adapter);
1468 
1469 	adapter->ahw->diag_test = 0;
1470 	adapter->drv_sds_rings = drv_sds_rings;
1471 
1472 	if (qlcnic_attach(adapter))
1473 		goto out;
1474 
1475 	if (netif_running(netdev))
1476 		__qlcnic_up(adapter, netdev);
1477 
1478 out:
1479 	netif_device_attach(netdev);
1480 }
1481 
1482 static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *adapter)
1483 {
1484 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1485 	struct qlcnic_cmd_args cmd;
1486 	u8 beacon_state;
1487 	int err = 0;
1488 
1489 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LED_CONFIG);
1490 	if (!err) {
1491 		err = qlcnic_issue_cmd(adapter, &cmd);
1492 		if (!err) {
1493 			beacon_state = cmd.rsp.arg[4];
1494 			if (beacon_state == QLCNIC_BEACON_DISABLE)
1495 				ahw->beacon_state = QLC_83XX_BEACON_OFF;
1496 			else if (beacon_state == QLC_83XX_ENABLE_BEACON)
1497 				ahw->beacon_state = QLC_83XX_BEACON_ON;
1498 		}
1499 	} else {
1500 		netdev_err(adapter->netdev, "Get beacon state failed, err=%d\n",
1501 			   err);
1502 	}
1503 
1504 	qlcnic_free_mbx_args(&cmd);
1505 
1506 	return;
1507 }
1508 
1509 int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
1510 			   u32 beacon)
1511 {
1512 	struct qlcnic_cmd_args cmd;
1513 	u32 mbx_in;
1514 	int i, status = 0;
1515 
1516 	if (state) {
1517 		/* Get LED configuration */
1518 		status = qlcnic_alloc_mbx_args(&cmd, adapter,
1519 					       QLCNIC_CMD_GET_LED_CONFIG);
1520 		if (status)
1521 			return status;
1522 
1523 		status = qlcnic_issue_cmd(adapter, &cmd);
1524 		if (status) {
1525 			dev_err(&adapter->pdev->dev,
1526 				"Get led config failed.\n");
1527 			goto mbx_err;
1528 		} else {
1529 			for (i = 0; i < 4; i++)
1530 				adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
1531 		}
1532 		qlcnic_free_mbx_args(&cmd);
1533 		/* Set LED Configuration */
1534 		mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
1535 			  LSW(QLC_83XX_LED_CONFIG);
1536 		status = qlcnic_alloc_mbx_args(&cmd, adapter,
1537 					       QLCNIC_CMD_SET_LED_CONFIG);
1538 		if (status)
1539 			return status;
1540 
1541 		cmd.req.arg[1] = mbx_in;
1542 		cmd.req.arg[2] = mbx_in;
1543 		cmd.req.arg[3] = mbx_in;
1544 		if (beacon)
1545 			cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
1546 		status = qlcnic_issue_cmd(adapter, &cmd);
1547 		if (status) {
1548 			dev_err(&adapter->pdev->dev,
1549 				"Set led config failed.\n");
1550 		}
1551 mbx_err:
1552 		qlcnic_free_mbx_args(&cmd);
1553 		return status;
1554 
1555 	} else {
1556 		/* Restoring default LED configuration */
1557 		status = qlcnic_alloc_mbx_args(&cmd, adapter,
1558 					       QLCNIC_CMD_SET_LED_CONFIG);
1559 		if (status)
1560 			return status;
1561 
1562 		cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
1563 		cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
1564 		cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
1565 		if (beacon)
1566 			cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
1567 		status = qlcnic_issue_cmd(adapter, &cmd);
1568 		if (status)
1569 			dev_err(&adapter->pdev->dev,
1570 				"Restoring led config failed.\n");
1571 		qlcnic_free_mbx_args(&cmd);
1572 		return status;
1573 	}
1574 }
1575 
1576 int  qlcnic_83xx_set_led(struct net_device *netdev,
1577 			 enum ethtool_phys_id_state state)
1578 {
1579 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1580 	int err = -EIO, active = 1;
1581 
1582 	if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
1583 		netdev_warn(netdev,
1584 			    "LED test is not supported in non-privileged mode\n");
1585 		return -EOPNOTSUPP;
1586 	}
1587 
1588 	switch (state) {
1589 	case ETHTOOL_ID_ACTIVE:
1590 		if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
1591 			return -EBUSY;
1592 
1593 		if (test_bit(__QLCNIC_RESETTING, &adapter->state))
1594 			break;
1595 
1596 		err = qlcnic_83xx_config_led(adapter, active, 0);
1597 		if (err)
1598 			netdev_err(netdev, "Failed to set LED blink state\n");
1599 		break;
1600 	case ETHTOOL_ID_INACTIVE:
1601 		active = 0;
1602 
1603 		if (test_bit(__QLCNIC_RESETTING, &adapter->state))
1604 			break;
1605 
1606 		err = qlcnic_83xx_config_led(adapter, active, 0);
1607 		if (err)
1608 			netdev_err(netdev, "Failed to reset LED blink state\n");
1609 		break;
1610 
1611 	default:
1612 		return -EINVAL;
1613 	}
1614 
1615 	if (!active || err)
1616 		clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
1617 
1618 	return err;
1619 }
1620 
1621 void qlcnic_83xx_initialize_nic(struct qlcnic_adapter *adapter, int enable)
1622 {
1623 	struct qlcnic_cmd_args cmd;
1624 	int status;
1625 
1626 	if (qlcnic_sriov_vf_check(adapter))
1627 		return;
1628 
1629 	if (enable)
1630 		status = qlcnic_alloc_mbx_args(&cmd, adapter,
1631 					       QLCNIC_CMD_INIT_NIC_FUNC);
1632 	else
1633 		status = qlcnic_alloc_mbx_args(&cmd, adapter,
1634 					       QLCNIC_CMD_STOP_NIC_FUNC);
1635 
1636 	if (status)
1637 		return;
1638 
1639 	cmd.req.arg[1] = QLC_REGISTER_LB_IDC | QLC_INIT_FW_RESOURCES;
1640 
1641 	if (adapter->dcb)
1642 		cmd.req.arg[1] |= QLC_REGISTER_DCB_AEN;
1643 
1644 	status = qlcnic_issue_cmd(adapter, &cmd);
1645 	if (status)
1646 		dev_err(&adapter->pdev->dev,
1647 			"Failed to %s in NIC IDC function event.\n",
1648 			(enable ? "register" : "unregister"));
1649 
1650 	qlcnic_free_mbx_args(&cmd);
1651 }
1652 
1653 static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
1654 {
1655 	struct qlcnic_cmd_args cmd;
1656 	int err;
1657 
1658 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
1659 	if (err)
1660 		return err;
1661 
1662 	cmd.req.arg[1] = adapter->ahw->port_config;
1663 	err = qlcnic_issue_cmd(adapter, &cmd);
1664 	if (err)
1665 		dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
1666 	qlcnic_free_mbx_args(&cmd);
1667 	return err;
1668 }
1669 
1670 static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
1671 {
1672 	struct qlcnic_cmd_args cmd;
1673 	int err;
1674 
1675 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
1676 	if (err)
1677 		return err;
1678 
1679 	err = qlcnic_issue_cmd(adapter, &cmd);
1680 	if (err)
1681 		dev_info(&adapter->pdev->dev, "Get Port config failed\n");
1682 	else
1683 		adapter->ahw->port_config = cmd.rsp.arg[1];
1684 	qlcnic_free_mbx_args(&cmd);
1685 	return err;
1686 }
1687 
1688 int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
1689 {
1690 	int err;
1691 	u32 temp;
1692 	struct qlcnic_cmd_args cmd;
1693 
1694 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
1695 	if (err)
1696 		return err;
1697 
1698 	temp = adapter->recv_ctx->context_id << 16;
1699 	cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
1700 	err = qlcnic_issue_cmd(adapter, &cmd);
1701 	if (err)
1702 		dev_info(&adapter->pdev->dev,
1703 			 "Setup linkevent mailbox failed\n");
1704 	qlcnic_free_mbx_args(&cmd);
1705 	return err;
1706 }
1707 
1708 static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
1709 						 u32 *interface_id)
1710 {
1711 	if (qlcnic_sriov_pf_check(adapter)) {
1712 		qlcnic_alloc_lb_filters_mem(adapter);
1713 		qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
1714 		adapter->rx_mac_learn = true;
1715 	} else {
1716 		if (!qlcnic_sriov_vf_check(adapter))
1717 			*interface_id = adapter->recv_ctx->context_id << 16;
1718 	}
1719 }
1720 
1721 int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
1722 {
1723 	struct qlcnic_cmd_args *cmd = NULL;
1724 	u32 temp = 0;
1725 	int err;
1726 
1727 	if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
1728 		return -EIO;
1729 
1730 	cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
1731 	if (!cmd)
1732 		return -ENOMEM;
1733 
1734 	err = qlcnic_alloc_mbx_args(cmd, adapter,
1735 				    QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
1736 	if (err)
1737 		goto out;
1738 
1739 	cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
1740 	qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
1741 
1742 	if (qlcnic_84xx_check(adapter) && qlcnic_sriov_pf_check(adapter))
1743 		mode = VPORT_MISS_MODE_ACCEPT_ALL;
1744 
1745 	cmd->req.arg[1] = mode | temp;
1746 	err = qlcnic_issue_cmd(adapter, cmd);
1747 	if (!err)
1748 		return err;
1749 
1750 	qlcnic_free_mbx_args(cmd);
1751 
1752 out:
1753 	kfree(cmd);
1754 	return err;
1755 }
1756 
1757 int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
1758 {
1759 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1760 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1761 	u8 drv_sds_rings = adapter->drv_sds_rings;
1762 	u8 drv_tx_rings = adapter->drv_tx_rings;
1763 	int ret = 0, loop = 0;
1764 
1765 	if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
1766 		netdev_warn(netdev,
1767 			    "Loopback test not supported in non privileged mode\n");
1768 		return -ENOTSUPP;
1769 	}
1770 
1771 	if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
1772 		netdev_info(netdev, "Device is resetting\n");
1773 		return -EBUSY;
1774 	}
1775 
1776 	if (qlcnic_get_diag_lock(adapter)) {
1777 		netdev_info(netdev, "Device is in diagnostics mode\n");
1778 		return -EBUSY;
1779 	}
1780 
1781 	netdev_info(netdev, "%s loopback test in progress\n",
1782 		    mode == QLCNIC_ILB_MODE ? "internal" : "external");
1783 
1784 	ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
1785 					 drv_sds_rings);
1786 	if (ret)
1787 		goto fail_diag_alloc;
1788 
1789 	ret = qlcnic_83xx_set_lb_mode(adapter, mode);
1790 	if (ret)
1791 		goto free_diag_res;
1792 
1793 	/* Poll for link up event before running traffic */
1794 	do {
1795 		msleep(QLC_83XX_LB_MSLEEP_COUNT);
1796 
1797 		if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
1798 			netdev_info(netdev,
1799 				    "Device is resetting, free LB test resources\n");
1800 			ret = -EBUSY;
1801 			goto free_diag_res;
1802 		}
1803 		if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
1804 			netdev_info(netdev,
1805 				    "Firmware didn't sent link up event to loopback request\n");
1806 			ret = -ETIMEDOUT;
1807 			qlcnic_83xx_clear_lb_mode(adapter, mode);
1808 			goto free_diag_res;
1809 		}
1810 	} while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
1811 
1812 	ret = qlcnic_do_lb_test(adapter, mode);
1813 
1814 	qlcnic_83xx_clear_lb_mode(adapter, mode);
1815 
1816 free_diag_res:
1817 	qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
1818 
1819 fail_diag_alloc:
1820 	adapter->drv_sds_rings = drv_sds_rings;
1821 	adapter->drv_tx_rings = drv_tx_rings;
1822 	qlcnic_release_diag_lock(adapter);
1823 	return ret;
1824 }
1825 
1826 static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
1827 					     u32 *max_wait_count)
1828 {
1829 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1830 	int temp;
1831 
1832 	netdev_info(adapter->netdev, "Received loopback IDC time extend event for 0x%x seconds\n",
1833 		    ahw->extend_lb_time);
1834 	temp = ahw->extend_lb_time * 1000;
1835 	*max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
1836 	ahw->extend_lb_time = 0;
1837 }
1838 
1839 static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1840 {
1841 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1842 	struct net_device *netdev = adapter->netdev;
1843 	u32 config, max_wait_count;
1844 	int status = 0, loop = 0;
1845 
1846 	ahw->extend_lb_time = 0;
1847 	max_wait_count = QLC_83XX_LB_WAIT_COUNT;
1848 	status = qlcnic_83xx_get_port_config(adapter);
1849 	if (status)
1850 		return status;
1851 
1852 	config = ahw->port_config;
1853 
1854 	/* Check if port is already in loopback mode */
1855 	if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
1856 	    (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
1857 		netdev_err(netdev,
1858 			   "Port already in Loopback mode.\n");
1859 		return -EINPROGRESS;
1860 	}
1861 
1862 	set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1863 
1864 	if (mode == QLCNIC_ILB_MODE)
1865 		ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
1866 	if (mode == QLCNIC_ELB_MODE)
1867 		ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
1868 
1869 	status = qlcnic_83xx_set_port_config(adapter);
1870 	if (status) {
1871 		netdev_err(netdev,
1872 			   "Failed to Set Loopback Mode = 0x%x.\n",
1873 			   ahw->port_config);
1874 		ahw->port_config = config;
1875 		clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1876 		return status;
1877 	}
1878 
1879 	/* Wait for Link and IDC Completion AEN */
1880 	do {
1881 		msleep(QLC_83XX_LB_MSLEEP_COUNT);
1882 
1883 		if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
1884 			netdev_info(netdev,
1885 				    "Device is resetting, free LB test resources\n");
1886 			clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1887 			return -EBUSY;
1888 		}
1889 
1890 		if (ahw->extend_lb_time)
1891 			qlcnic_extend_lb_idc_cmpltn_wait(adapter,
1892 							 &max_wait_count);
1893 
1894 		if (loop++ > max_wait_count) {
1895 			netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
1896 				   __func__);
1897 			clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1898 			qlcnic_83xx_clear_lb_mode(adapter, mode);
1899 			return -ETIMEDOUT;
1900 		}
1901 	} while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
1902 
1903 	qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
1904 				  QLCNIC_MAC_ADD);
1905 	return status;
1906 }
1907 
1908 static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1909 {
1910 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1911 	u32 config = ahw->port_config, max_wait_count;
1912 	struct net_device *netdev = adapter->netdev;
1913 	int status = 0, loop = 0;
1914 
1915 	ahw->extend_lb_time = 0;
1916 	max_wait_count = QLC_83XX_LB_WAIT_COUNT;
1917 	set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1918 	if (mode == QLCNIC_ILB_MODE)
1919 		ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
1920 	if (mode == QLCNIC_ELB_MODE)
1921 		ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
1922 
1923 	status = qlcnic_83xx_set_port_config(adapter);
1924 	if (status) {
1925 		netdev_err(netdev,
1926 			   "Failed to Clear Loopback Mode = 0x%x.\n",
1927 			   ahw->port_config);
1928 		ahw->port_config = config;
1929 		clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1930 		return status;
1931 	}
1932 
1933 	/* Wait for Link and IDC Completion AEN */
1934 	do {
1935 		msleep(QLC_83XX_LB_MSLEEP_COUNT);
1936 
1937 		if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
1938 			netdev_info(netdev,
1939 				    "Device is resetting, free LB test resources\n");
1940 			clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1941 			return -EBUSY;
1942 		}
1943 
1944 		if (ahw->extend_lb_time)
1945 			qlcnic_extend_lb_idc_cmpltn_wait(adapter,
1946 							 &max_wait_count);
1947 
1948 		if (loop++ > max_wait_count) {
1949 			netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
1950 				   __func__);
1951 			clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
1952 			return -ETIMEDOUT;
1953 		}
1954 	} while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
1955 
1956 	qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
1957 				  QLCNIC_MAC_DEL);
1958 	return status;
1959 }
1960 
1961 static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
1962 						u32 *interface_id)
1963 {
1964 	if (qlcnic_sriov_pf_check(adapter)) {
1965 		qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
1966 	} else {
1967 		if (!qlcnic_sriov_vf_check(adapter))
1968 			*interface_id = adapter->recv_ctx->context_id << 16;
1969 	}
1970 }
1971 
1972 void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
1973 			       int mode)
1974 {
1975 	int err;
1976 	u32 temp = 0, temp_ip;
1977 	struct qlcnic_cmd_args cmd;
1978 
1979 	err = qlcnic_alloc_mbx_args(&cmd, adapter,
1980 				    QLCNIC_CMD_CONFIGURE_IP_ADDR);
1981 	if (err)
1982 		return;
1983 
1984 	qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
1985 
1986 	if (mode == QLCNIC_IP_UP)
1987 		cmd.req.arg[1] = 1 | temp;
1988 	else
1989 		cmd.req.arg[1] = 2 | temp;
1990 
1991 	/*
1992 	 * Adapter needs IP address in network byte order.
1993 	 * But hardware mailbox registers go through writel(), hence IP address
1994 	 * gets swapped on big endian architecture.
1995 	 * To negate swapping of writel() on big endian architecture
1996 	 * use swab32(value).
1997 	 */
1998 
1999 	temp_ip = swab32(ntohl(ip));
2000 	memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
2001 	err = qlcnic_issue_cmd(adapter, &cmd);
2002 	if (err != QLCNIC_RCODE_SUCCESS)
2003 		dev_err(&adapter->netdev->dev,
2004 			"could not notify %s IP 0x%x request\n",
2005 			(mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
2006 
2007 	qlcnic_free_mbx_args(&cmd);
2008 }
2009 
2010 int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
2011 {
2012 	int err;
2013 	u32 temp, arg1;
2014 	struct qlcnic_cmd_args cmd;
2015 	int lro_bit_mask;
2016 
2017 	lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
2018 
2019 	if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
2020 		return 0;
2021 
2022 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
2023 	if (err)
2024 		return err;
2025 
2026 	temp = adapter->recv_ctx->context_id << 16;
2027 	arg1 = lro_bit_mask | temp;
2028 	cmd.req.arg[1] = arg1;
2029 
2030 	err = qlcnic_issue_cmd(adapter, &cmd);
2031 	if (err)
2032 		dev_info(&adapter->pdev->dev, "LRO config failed\n");
2033 	qlcnic_free_mbx_args(&cmd);
2034 
2035 	return err;
2036 }
2037 
2038 int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
2039 {
2040 	int err;
2041 	u32 word;
2042 	struct qlcnic_cmd_args cmd;
2043 	const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
2044 			    0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
2045 			    0x255b0ec26d5a56daULL };
2046 
2047 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
2048 	if (err)
2049 		return err;
2050 	/*
2051 	 * RSS request:
2052 	 * bits 3-0: Rsvd
2053 	 *      5-4: hash_type_ipv4
2054 	 *	7-6: hash_type_ipv6
2055 	 *	  8: enable
2056 	 *        9: use indirection table
2057 	 *    16-31: indirection table mask
2058 	 */
2059 	word =  ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
2060 		((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
2061 		((u32)(enable & 0x1) << 8) |
2062 		((0x7ULL) << 16);
2063 	cmd.req.arg[1] = (adapter->recv_ctx->context_id);
2064 	cmd.req.arg[2] = word;
2065 	memcpy(&cmd.req.arg[4], key, sizeof(key));
2066 
2067 	err = qlcnic_issue_cmd(adapter, &cmd);
2068 
2069 	if (err)
2070 		dev_info(&adapter->pdev->dev, "RSS config failed\n");
2071 	qlcnic_free_mbx_args(&cmd);
2072 
2073 	return err;
2074 
2075 }
2076 
2077 static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
2078 						 u32 *interface_id)
2079 {
2080 	if (qlcnic_sriov_pf_check(adapter)) {
2081 		qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
2082 	} else {
2083 		if (!qlcnic_sriov_vf_check(adapter))
2084 			*interface_id = adapter->recv_ctx->context_id << 16;
2085 	}
2086 }
2087 
2088 int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
2089 				   u16 vlan_id, u8 op)
2090 {
2091 	struct qlcnic_cmd_args *cmd = NULL;
2092 	struct qlcnic_macvlan_mbx mv;
2093 	u32 *buf, temp = 0;
2094 	int err;
2095 
2096 	if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
2097 		return -EIO;
2098 
2099 	cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
2100 	if (!cmd)
2101 		return -ENOMEM;
2102 
2103 	err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
2104 	if (err)
2105 		goto out;
2106 
2107 	cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
2108 
2109 	if (vlan_id)
2110 		op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
2111 		     QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
2112 
2113 	cmd->req.arg[1] = op | (1 << 8);
2114 	qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
2115 	cmd->req.arg[1] |= temp;
2116 	mv.vlan = vlan_id;
2117 	mv.mac_addr0 = addr[0];
2118 	mv.mac_addr1 = addr[1];
2119 	mv.mac_addr2 = addr[2];
2120 	mv.mac_addr3 = addr[3];
2121 	mv.mac_addr4 = addr[4];
2122 	mv.mac_addr5 = addr[5];
2123 	buf = &cmd->req.arg[2];
2124 	memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
2125 	err = qlcnic_issue_cmd(adapter, cmd);
2126 	if (!err)
2127 		return err;
2128 
2129 	qlcnic_free_mbx_args(cmd);
2130 out:
2131 	kfree(cmd);
2132 	return err;
2133 }
2134 
2135 void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
2136 				  u16 vlan_id,
2137 				  struct qlcnic_host_tx_ring *tx_ring)
2138 {
2139 	u8 mac[ETH_ALEN];
2140 	memcpy(&mac, addr, ETH_ALEN);
2141 	qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
2142 }
2143 
2144 static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
2145 				      u8 type, struct qlcnic_cmd_args *cmd)
2146 {
2147 	switch (type) {
2148 	case QLCNIC_SET_STATION_MAC:
2149 	case QLCNIC_SET_FAC_DEF_MAC:
2150 		memcpy(&cmd->req.arg[2], mac, sizeof(u32));
2151 		memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
2152 		break;
2153 	}
2154 	cmd->req.arg[1] = type;
2155 }
2156 
2157 int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
2158 				u8 function)
2159 {
2160 	int err, i;
2161 	struct qlcnic_cmd_args cmd;
2162 	u32 mac_low, mac_high;
2163 
2164 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
2165 	if (err)
2166 		return err;
2167 
2168 	qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
2169 	err = qlcnic_issue_cmd(adapter, &cmd);
2170 
2171 	if (err == QLCNIC_RCODE_SUCCESS) {
2172 		mac_low = cmd.rsp.arg[1];
2173 		mac_high = cmd.rsp.arg[2];
2174 
2175 		for (i = 0; i < 2; i++)
2176 			mac[i] = (u8) (mac_high >> ((1 - i) * 8));
2177 		for (i = 2; i < 6; i++)
2178 			mac[i] = (u8) (mac_low >> ((5 - i) * 8));
2179 	} else {
2180 		dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
2181 			err);
2182 		err = -EIO;
2183 	}
2184 	qlcnic_free_mbx_args(&cmd);
2185 	return err;
2186 }
2187 
2188 static int qlcnic_83xx_set_rx_intr_coal(struct qlcnic_adapter *adapter)
2189 {
2190 	struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
2191 	struct qlcnic_cmd_args cmd;
2192 	u16 temp;
2193 	int err;
2194 
2195 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
2196 	if (err)
2197 		return err;
2198 
2199 	temp = adapter->recv_ctx->context_id;
2200 	cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
2201 	temp = coal->rx_time_us;
2202 	cmd.req.arg[2] = coal->rx_packets | temp << 16;
2203 	cmd.req.arg[3] = coal->flag;
2204 
2205 	err = qlcnic_issue_cmd(adapter, &cmd);
2206 	if (err != QLCNIC_RCODE_SUCCESS)
2207 		netdev_err(adapter->netdev,
2208 			   "failed to set interrupt coalescing parameters\n");
2209 
2210 	qlcnic_free_mbx_args(&cmd);
2211 
2212 	return err;
2213 }
2214 
2215 static int qlcnic_83xx_set_tx_intr_coal(struct qlcnic_adapter *adapter)
2216 {
2217 	struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
2218 	struct qlcnic_cmd_args cmd;
2219 	u16 temp;
2220 	int err;
2221 
2222 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
2223 	if (err)
2224 		return err;
2225 
2226 	temp = adapter->tx_ring->ctx_id;
2227 	cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
2228 	temp = coal->tx_time_us;
2229 	cmd.req.arg[2] = coal->tx_packets | temp << 16;
2230 	cmd.req.arg[3] = coal->flag;
2231 
2232 	err = qlcnic_issue_cmd(adapter, &cmd);
2233 	if (err != QLCNIC_RCODE_SUCCESS)
2234 		netdev_err(adapter->netdev,
2235 			   "failed to set interrupt coalescing  parameters\n");
2236 
2237 	qlcnic_free_mbx_args(&cmd);
2238 
2239 	return err;
2240 }
2241 
2242 int qlcnic_83xx_set_rx_tx_intr_coal(struct qlcnic_adapter *adapter)
2243 {
2244 	int err = 0;
2245 
2246 	err = qlcnic_83xx_set_rx_intr_coal(adapter);
2247 	if (err)
2248 		netdev_err(adapter->netdev,
2249 			   "failed to set Rx coalescing parameters\n");
2250 
2251 	err = qlcnic_83xx_set_tx_intr_coal(adapter);
2252 	if (err)
2253 		netdev_err(adapter->netdev,
2254 			   "failed to set Tx coalescing parameters\n");
2255 
2256 	return err;
2257 }
2258 
2259 int qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter,
2260 				 struct ethtool_coalesce *ethcoal)
2261 {
2262 	struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
2263 	u32 rx_coalesce_usecs, rx_max_frames;
2264 	u32 tx_coalesce_usecs, tx_max_frames;
2265 	int err;
2266 
2267 	if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
2268 		return -EIO;
2269 
2270 	tx_coalesce_usecs = ethcoal->tx_coalesce_usecs;
2271 	tx_max_frames = ethcoal->tx_max_coalesced_frames;
2272 	rx_coalesce_usecs = ethcoal->rx_coalesce_usecs;
2273 	rx_max_frames = ethcoal->rx_max_coalesced_frames;
2274 	coal->flag = QLCNIC_INTR_DEFAULT;
2275 
2276 	if ((coal->rx_time_us == rx_coalesce_usecs) &&
2277 	    (coal->rx_packets == rx_max_frames)) {
2278 		coal->type = QLCNIC_INTR_COAL_TYPE_TX;
2279 		coal->tx_time_us = tx_coalesce_usecs;
2280 		coal->tx_packets = tx_max_frames;
2281 	} else if ((coal->tx_time_us == tx_coalesce_usecs) &&
2282 		   (coal->tx_packets == tx_max_frames)) {
2283 		coal->type = QLCNIC_INTR_COAL_TYPE_RX;
2284 		coal->rx_time_us = rx_coalesce_usecs;
2285 		coal->rx_packets = rx_max_frames;
2286 	} else {
2287 		coal->type = QLCNIC_INTR_COAL_TYPE_RX_TX;
2288 		coal->rx_time_us = rx_coalesce_usecs;
2289 		coal->rx_packets = rx_max_frames;
2290 		coal->tx_time_us = tx_coalesce_usecs;
2291 		coal->tx_packets = tx_max_frames;
2292 	}
2293 
2294 	switch (coal->type) {
2295 	case QLCNIC_INTR_COAL_TYPE_RX:
2296 		err = qlcnic_83xx_set_rx_intr_coal(adapter);
2297 		break;
2298 	case QLCNIC_INTR_COAL_TYPE_TX:
2299 		err = qlcnic_83xx_set_tx_intr_coal(adapter);
2300 		break;
2301 	case QLCNIC_INTR_COAL_TYPE_RX_TX:
2302 		err = qlcnic_83xx_set_rx_tx_intr_coal(adapter);
2303 		break;
2304 	default:
2305 		err = -EINVAL;
2306 		netdev_err(adapter->netdev,
2307 			   "Invalid Interrupt coalescing type\n");
2308 		break;
2309 	}
2310 
2311 	return err;
2312 }
2313 
2314 static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
2315 					u32 data[])
2316 {
2317 	struct qlcnic_hardware_context *ahw = adapter->ahw;
2318 	u8 link_status, duplex;
2319 	/* link speed */
2320 	link_status = LSB(data[3]) & 1;
2321 	if (link_status) {
2322 		ahw->link_speed = MSW(data[2]);
2323 		duplex = LSB(MSW(data[3]));
2324 		if (duplex)
2325 			ahw->link_duplex = DUPLEX_FULL;
2326 		else
2327 			ahw->link_duplex = DUPLEX_HALF;
2328 	} else {
2329 		ahw->link_speed = SPEED_UNKNOWN;
2330 		ahw->link_duplex = DUPLEX_UNKNOWN;
2331 	}
2332 
2333 	ahw->link_autoneg = MSB(MSW(data[3]));
2334 	ahw->module_type = MSB(LSW(data[3]));
2335 	ahw->has_link_events = 1;
2336 	ahw->lb_mode = data[4] & QLCNIC_LB_MODE_MASK;
2337 	qlcnic_advert_link_change(adapter, link_status);
2338 }
2339 
2340 static irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
2341 {
2342 	u32 mask, resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
2343 	struct qlcnic_adapter *adapter = data;
2344 	struct qlcnic_mailbox *mbx;
2345 	unsigned long flags;
2346 
2347 	mbx = adapter->ahw->mailbox;
2348 	spin_lock_irqsave(&mbx->aen_lock, flags);
2349 	resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
2350 	if (!(resp & QLCNIC_SET_OWNER))
2351 		goto out;
2352 
2353 	event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
2354 	if (event &  QLCNIC_MBX_ASYNC_EVENT) {
2355 		__qlcnic_83xx_process_aen(adapter);
2356 	} else {
2357 		if (mbx->rsp_status != rsp_status)
2358 			qlcnic_83xx_notify_mbx_response(mbx);
2359 		else
2360 			adapter->stats.mbx_spurious_intr++;
2361 	}
2362 
2363 out:
2364 	mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
2365 	writel(0, adapter->ahw->pci_base0 + mask);
2366 	spin_unlock_irqrestore(&mbx->aen_lock, flags);
2367 	return IRQ_HANDLED;
2368 }
2369 
2370 int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
2371 			     struct qlcnic_info *nic)
2372 {
2373 	int i, err = -EIO;
2374 	struct qlcnic_cmd_args cmd;
2375 
2376 	if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
2377 		dev_err(&adapter->pdev->dev,
2378 			"%s: Error, invoked by non management func\n",
2379 			__func__);
2380 		return err;
2381 	}
2382 
2383 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
2384 	if (err)
2385 		return err;
2386 
2387 	cmd.req.arg[1] = (nic->pci_func << 16);
2388 	cmd.req.arg[2] = 0x1 << 16;
2389 	cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
2390 	cmd.req.arg[4] = nic->capabilities;
2391 	cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
2392 	cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
2393 	cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
2394 	for (i = 8; i < 32; i++)
2395 		cmd.req.arg[i] = 0;
2396 
2397 	err = qlcnic_issue_cmd(adapter, &cmd);
2398 
2399 	if (err != QLCNIC_RCODE_SUCCESS) {
2400 		dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
2401 			err);
2402 		err = -EIO;
2403 	}
2404 
2405 	qlcnic_free_mbx_args(&cmd);
2406 
2407 	return err;
2408 }
2409 
2410 int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
2411 			     struct qlcnic_info *npar_info, u8 func_id)
2412 {
2413 	int err;
2414 	u32 temp;
2415 	u8 op = 0;
2416 	struct qlcnic_cmd_args cmd;
2417 	struct qlcnic_hardware_context *ahw = adapter->ahw;
2418 
2419 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
2420 	if (err)
2421 		return err;
2422 
2423 	if (func_id != ahw->pci_func) {
2424 		temp = func_id << 16;
2425 		cmd.req.arg[1] = op | BIT_31 | temp;
2426 	} else {
2427 		cmd.req.arg[1] = ahw->pci_func << 16;
2428 	}
2429 	err = qlcnic_issue_cmd(adapter, &cmd);
2430 	if (err) {
2431 		dev_info(&adapter->pdev->dev,
2432 			 "Failed to get nic info %d\n", err);
2433 		goto out;
2434 	}
2435 
2436 	npar_info->op_type = cmd.rsp.arg[1];
2437 	npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
2438 	npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
2439 	npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
2440 	npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
2441 	npar_info->capabilities = cmd.rsp.arg[4];
2442 	npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
2443 	npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
2444 	npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
2445 	npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
2446 	npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
2447 	npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
2448 	if (cmd.rsp.arg[8] & 0x1)
2449 		npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
2450 	if (cmd.rsp.arg[8] & 0x10000) {
2451 		temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
2452 		npar_info->max_linkspeed_reg_offset = temp;
2453 	}
2454 
2455 	memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
2456 	       sizeof(ahw->extra_capability));
2457 
2458 out:
2459 	qlcnic_free_mbx_args(&cmd);
2460 	return err;
2461 }
2462 
2463 int qlcnic_get_pci_func_type(struct qlcnic_adapter *adapter, u16 type,
2464 			     u16 *nic, u16 *fcoe, u16 *iscsi)
2465 {
2466 	struct device *dev = &adapter->pdev->dev;
2467 	int err = 0;
2468 
2469 	switch (type) {
2470 	case QLCNIC_TYPE_NIC:
2471 		(*nic)++;
2472 		break;
2473 	case QLCNIC_TYPE_FCOE:
2474 		(*fcoe)++;
2475 		break;
2476 	case QLCNIC_TYPE_ISCSI:
2477 		(*iscsi)++;
2478 		break;
2479 	default:
2480 		dev_err(dev, "%s: Unknown PCI type[%x]\n",
2481 			__func__, type);
2482 		err = -EIO;
2483 	}
2484 
2485 	return err;
2486 }
2487 
2488 int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
2489 			     struct qlcnic_pci_info *pci_info)
2490 {
2491 	struct qlcnic_hardware_context *ahw = adapter->ahw;
2492 	struct device *dev = &adapter->pdev->dev;
2493 	u16 nic = 0, fcoe = 0, iscsi = 0;
2494 	struct qlcnic_cmd_args cmd;
2495 	int i, err = 0, j = 0;
2496 	u32 temp;
2497 
2498 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
2499 	if (err)
2500 		return err;
2501 
2502 	err = qlcnic_issue_cmd(adapter, &cmd);
2503 
2504 	ahw->total_nic_func = 0;
2505 	if (err == QLCNIC_RCODE_SUCCESS) {
2506 		ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
2507 		for (i = 2, j = 0; j < ahw->max_vnic_func; j++, pci_info++) {
2508 			pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
2509 			pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
2510 			i++;
2511 			if (!pci_info->active) {
2512 				i += QLC_SKIP_INACTIVE_PCI_REGS;
2513 				continue;
2514 			}
2515 			pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
2516 			err = qlcnic_get_pci_func_type(adapter, pci_info->type,
2517 						       &nic, &fcoe, &iscsi);
2518 			temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
2519 			pci_info->default_port = temp;
2520 			i++;
2521 			pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
2522 			temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
2523 			pci_info->tx_max_bw = temp;
2524 			i = i + 2;
2525 			memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
2526 			i++;
2527 			memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
2528 			i = i + 3;
2529 		}
2530 	} else {
2531 		dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
2532 		err = -EIO;
2533 	}
2534 
2535 	ahw->total_nic_func = nic;
2536 	ahw->total_pci_func = nic + fcoe + iscsi;
2537 	if (ahw->total_nic_func == 0 || ahw->total_pci_func == 0) {
2538 		dev_err(dev, "%s: Invalid function count: total nic func[%x], total pci func[%x]\n",
2539 			__func__, ahw->total_nic_func, ahw->total_pci_func);
2540 		err = -EIO;
2541 	}
2542 	qlcnic_free_mbx_args(&cmd);
2543 
2544 	return err;
2545 }
2546 
2547 int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
2548 {
2549 	int i, index, err;
2550 	u8 max_ints;
2551 	u32 val, temp, type;
2552 	struct qlcnic_cmd_args cmd;
2553 
2554 	max_ints = adapter->ahw->num_msix - 1;
2555 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
2556 	if (err)
2557 		return err;
2558 
2559 	cmd.req.arg[1] = max_ints;
2560 
2561 	if (qlcnic_sriov_vf_check(adapter))
2562 		cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
2563 
2564 	for (i = 0, index = 2; i < max_ints; i++) {
2565 		type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
2566 		val = type | (adapter->ahw->intr_tbl[i].type << 4);
2567 		if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
2568 			val |= (adapter->ahw->intr_tbl[i].id << 16);
2569 		cmd.req.arg[index++] = val;
2570 	}
2571 	err = qlcnic_issue_cmd(adapter, &cmd);
2572 	if (err) {
2573 		dev_err(&adapter->pdev->dev,
2574 			"Failed to configure interrupts 0x%x\n", err);
2575 		goto out;
2576 	}
2577 
2578 	max_ints = cmd.rsp.arg[1];
2579 	for (i = 0, index = 2; i < max_ints; i++, index += 2) {
2580 		val = cmd.rsp.arg[index];
2581 		if (LSB(val)) {
2582 			dev_info(&adapter->pdev->dev,
2583 				 "Can't configure interrupt %d\n",
2584 				 adapter->ahw->intr_tbl[i].id);
2585 			continue;
2586 		}
2587 		if (op_type) {
2588 			adapter->ahw->intr_tbl[i].id = MSW(val);
2589 			adapter->ahw->intr_tbl[i].enabled = 1;
2590 			temp = cmd.rsp.arg[index + 1];
2591 			adapter->ahw->intr_tbl[i].src = temp;
2592 		} else {
2593 			adapter->ahw->intr_tbl[i].id = i;
2594 			adapter->ahw->intr_tbl[i].enabled = 0;
2595 			adapter->ahw->intr_tbl[i].src = 0;
2596 		}
2597 	}
2598 out:
2599 	qlcnic_free_mbx_args(&cmd);
2600 	return err;
2601 }
2602 
2603 int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
2604 {
2605 	int id, timeout = 0;
2606 	u32 status = 0;
2607 
2608 	while (status == 0) {
2609 		status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
2610 		if (status)
2611 			break;
2612 
2613 		if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
2614 			id = QLC_SHARED_REG_RD32(adapter,
2615 						 QLCNIC_FLASH_LOCK_OWNER);
2616 			dev_err(&adapter->pdev->dev,
2617 				"%s: failed, lock held by %d\n", __func__, id);
2618 			return -EIO;
2619 		}
2620 		usleep_range(1000, 2000);
2621 	}
2622 
2623 	QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
2624 	return 0;
2625 }
2626 
2627 void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
2628 {
2629 	QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
2630 	QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
2631 }
2632 
2633 int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
2634 				      u32 flash_addr, u8 *p_data,
2635 				      int count)
2636 {
2637 	u32 word, range, flash_offset, addr = flash_addr, ret;
2638 	ulong indirect_add, direct_window;
2639 	int i, err = 0;
2640 
2641 	flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
2642 	if (addr & 0x3) {
2643 		dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
2644 		return -EIO;
2645 	}
2646 
2647 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
2648 				     (addr & 0xFFFF0000));
2649 
2650 	range = flash_offset + (count * sizeof(u32));
2651 	/* Check if data is spread across multiple sectors */
2652 	if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
2653 
2654 		/* Multi sector read */
2655 		for (i = 0; i < count; i++) {
2656 			indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
2657 			ret = QLCRD32(adapter, indirect_add, &err);
2658 			if (err == -EIO)
2659 				return err;
2660 
2661 			word = ret;
2662 			*(u32 *)p_data  = word;
2663 			p_data = p_data + 4;
2664 			addr = addr + 4;
2665 			flash_offset = flash_offset + 4;
2666 
2667 			if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
2668 				direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
2669 				/* This write is needed once for each sector */
2670 				qlcnic_83xx_wrt_reg_indirect(adapter,
2671 							     direct_window,
2672 							     (addr));
2673 				flash_offset = 0;
2674 			}
2675 		}
2676 	} else {
2677 		/* Single sector read */
2678 		for (i = 0; i < count; i++) {
2679 			indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
2680 			ret = QLCRD32(adapter, indirect_add, &err);
2681 			if (err == -EIO)
2682 				return err;
2683 
2684 			word = ret;
2685 			*(u32 *)p_data  = word;
2686 			p_data = p_data + 4;
2687 			addr = addr + 4;
2688 		}
2689 	}
2690 
2691 	return 0;
2692 }
2693 
2694 static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
2695 {
2696 	u32 status;
2697 	int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
2698 	int err = 0;
2699 
2700 	do {
2701 		status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
2702 		if (err == -EIO)
2703 			return err;
2704 
2705 		if ((status & QLC_83XX_FLASH_STATUS_READY) ==
2706 		    QLC_83XX_FLASH_STATUS_READY)
2707 			break;
2708 
2709 		usleep_range(1000, 1100);
2710 	} while (--retries);
2711 
2712 	if (!retries)
2713 		return -EIO;
2714 
2715 	return 0;
2716 }
2717 
2718 int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
2719 {
2720 	int ret;
2721 	u32 cmd;
2722 	cmd = adapter->ahw->fdt.write_statusreg_cmd;
2723 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2724 				     (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
2725 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
2726 				     adapter->ahw->fdt.write_enable_bits);
2727 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2728 				     QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
2729 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2730 	if (ret)
2731 		return -EIO;
2732 
2733 	return 0;
2734 }
2735 
2736 int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
2737 {
2738 	int ret;
2739 
2740 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2741 				     (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
2742 				     adapter->ahw->fdt.write_statusreg_cmd));
2743 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
2744 				     adapter->ahw->fdt.write_disable_bits);
2745 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2746 				     QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
2747 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2748 	if (ret)
2749 		return -EIO;
2750 
2751 	return 0;
2752 }
2753 
2754 int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
2755 {
2756 	int ret, err = 0;
2757 	u32 mfg_id;
2758 
2759 	if (qlcnic_83xx_lock_flash(adapter))
2760 		return -EIO;
2761 
2762 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2763 				     QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
2764 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2765 				     QLC_83XX_FLASH_READ_CTRL);
2766 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2767 	if (ret) {
2768 		qlcnic_83xx_unlock_flash(adapter);
2769 		return -EIO;
2770 	}
2771 
2772 	mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
2773 	if (err == -EIO) {
2774 		qlcnic_83xx_unlock_flash(adapter);
2775 		return err;
2776 	}
2777 
2778 	adapter->flash_mfg_id = (mfg_id & 0xFF);
2779 	qlcnic_83xx_unlock_flash(adapter);
2780 
2781 	return 0;
2782 }
2783 
2784 int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
2785 {
2786 	int count, fdt_size, ret = 0;
2787 
2788 	fdt_size = sizeof(struct qlcnic_fdt);
2789 	count = fdt_size / sizeof(u32);
2790 
2791 	if (qlcnic_83xx_lock_flash(adapter))
2792 		return -EIO;
2793 
2794 	memset(&adapter->ahw->fdt, 0, fdt_size);
2795 	ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
2796 						(u8 *)&adapter->ahw->fdt,
2797 						count);
2798 	qlcnic_swap32_buffer((u32 *)&adapter->ahw->fdt, count);
2799 	qlcnic_83xx_unlock_flash(adapter);
2800 	return ret;
2801 }
2802 
2803 int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
2804 				   u32 sector_start_addr)
2805 {
2806 	u32 reversed_addr, addr1, addr2, cmd;
2807 	int ret = -EIO;
2808 
2809 	if (qlcnic_83xx_lock_flash(adapter) != 0)
2810 		return -EIO;
2811 
2812 	if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
2813 		ret = qlcnic_83xx_enable_flash_write(adapter);
2814 		if (ret) {
2815 			qlcnic_83xx_unlock_flash(adapter);
2816 			dev_err(&adapter->pdev->dev,
2817 				"%s failed at %d\n",
2818 				__func__, __LINE__);
2819 			return ret;
2820 		}
2821 	}
2822 
2823 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2824 	if (ret) {
2825 		qlcnic_83xx_unlock_flash(adapter);
2826 		dev_err(&adapter->pdev->dev,
2827 			"%s: failed at %d\n", __func__, __LINE__);
2828 		return -EIO;
2829 	}
2830 
2831 	addr1 = (sector_start_addr & 0xFF) << 16;
2832 	addr2 = (sector_start_addr & 0xFF0000) >> 16;
2833 	reversed_addr = addr1 | addr2 | (sector_start_addr & 0xFF00);
2834 
2835 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
2836 				     reversed_addr);
2837 	cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
2838 	if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
2839 		qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
2840 	else
2841 		qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2842 					     QLC_83XX_FLASH_OEM_ERASE_SIG);
2843 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2844 				     QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
2845 
2846 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2847 	if (ret) {
2848 		qlcnic_83xx_unlock_flash(adapter);
2849 		dev_err(&adapter->pdev->dev,
2850 			"%s: failed at %d\n", __func__, __LINE__);
2851 		return -EIO;
2852 	}
2853 
2854 	if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
2855 		ret = qlcnic_83xx_disable_flash_write(adapter);
2856 		if (ret) {
2857 			qlcnic_83xx_unlock_flash(adapter);
2858 			dev_err(&adapter->pdev->dev,
2859 				"%s: failed at %d\n", __func__, __LINE__);
2860 			return ret;
2861 		}
2862 	}
2863 
2864 	qlcnic_83xx_unlock_flash(adapter);
2865 
2866 	return 0;
2867 }
2868 
2869 int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
2870 			      u32 *p_data)
2871 {
2872 	int ret = -EIO;
2873 	u32 addr1 = 0x00800000 | (addr >> 2);
2874 
2875 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
2876 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
2877 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2878 				     QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
2879 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2880 	if (ret) {
2881 		dev_err(&adapter->pdev->dev,
2882 			"%s: failed at %d\n", __func__, __LINE__);
2883 		return -EIO;
2884 	}
2885 
2886 	return 0;
2887 }
2888 
2889 int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
2890 				 u32 *p_data, int count)
2891 {
2892 	u32 temp;
2893 	int ret = -EIO, err = 0;
2894 
2895 	if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
2896 	    (count > QLC_83XX_FLASH_WRITE_MAX)) {
2897 		dev_err(&adapter->pdev->dev,
2898 			"%s: Invalid word count\n", __func__);
2899 		return -EIO;
2900 	}
2901 
2902 	temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
2903 	if (err == -EIO)
2904 		return err;
2905 
2906 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
2907 				     (temp | QLC_83XX_FLASH_SPI_CTRL));
2908 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2909 				     QLC_83XX_FLASH_ADDR_TEMP_VAL);
2910 
2911 	/* First DWORD write */
2912 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
2913 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2914 				     QLC_83XX_FLASH_FIRST_MS_PATTERN);
2915 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2916 	if (ret) {
2917 		dev_err(&adapter->pdev->dev,
2918 			"%s: failed at %d\n", __func__, __LINE__);
2919 		return -EIO;
2920 	}
2921 
2922 	count--;
2923 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2924 				     QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
2925 	/* Second to N-1 DWORD writes */
2926 	while (count != 1) {
2927 		qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
2928 					     *p_data++);
2929 		qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2930 					     QLC_83XX_FLASH_SECOND_MS_PATTERN);
2931 		ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2932 		if (ret) {
2933 			dev_err(&adapter->pdev->dev,
2934 				"%s: failed at %d\n", __func__, __LINE__);
2935 			return -EIO;
2936 		}
2937 		count--;
2938 	}
2939 
2940 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
2941 				     QLC_83XX_FLASH_ADDR_TEMP_VAL |
2942 				     (addr >> 2));
2943 	/* Last DWORD write */
2944 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
2945 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
2946 				     QLC_83XX_FLASH_LAST_MS_PATTERN);
2947 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
2948 	if (ret) {
2949 		dev_err(&adapter->pdev->dev,
2950 			"%s: failed at %d\n", __func__, __LINE__);
2951 		return -EIO;
2952 	}
2953 
2954 	ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
2955 	if (err == -EIO)
2956 		return err;
2957 
2958 	if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
2959 		dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
2960 			__func__, __LINE__);
2961 		/* Operation failed, clear error bit */
2962 		temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
2963 		if (err == -EIO)
2964 			return err;
2965 
2966 		qlcnic_83xx_wrt_reg_indirect(adapter,
2967 					     QLC_83XX_FLASH_SPI_CONTROL,
2968 					     (temp | QLC_83XX_FLASH_SPI_CTRL));
2969 	}
2970 
2971 	return 0;
2972 }
2973 
2974 static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
2975 {
2976 	u32 val, id;
2977 
2978 	val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
2979 
2980 	/* Check if recovery need to be performed by the calling function */
2981 	if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
2982 		val = val & ~0x3F;
2983 		val = val | ((adapter->portnum << 2) |
2984 			     QLC_83XX_NEED_DRV_LOCK_RECOVERY);
2985 		QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
2986 		dev_info(&adapter->pdev->dev,
2987 			 "%s: lock recovery initiated\n", __func__);
2988 		msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
2989 		val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
2990 		id = ((val >> 2) & 0xF);
2991 		if (id == adapter->portnum) {
2992 			val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
2993 			val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
2994 			QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
2995 			/* Force release the lock */
2996 			QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
2997 			/* Clear recovery bits */
2998 			val = val & ~0x3F;
2999 			QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
3000 			dev_info(&adapter->pdev->dev,
3001 				 "%s: lock recovery completed\n", __func__);
3002 		} else {
3003 			dev_info(&adapter->pdev->dev,
3004 				 "%s: func %d to resume lock recovery process\n",
3005 				 __func__, id);
3006 		}
3007 	} else {
3008 		dev_info(&adapter->pdev->dev,
3009 			 "%s: lock recovery initiated by other functions\n",
3010 			 __func__);
3011 	}
3012 }
3013 
3014 int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
3015 {
3016 	u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
3017 	int max_attempt = 0;
3018 
3019 	while (status == 0) {
3020 		status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
3021 		if (status)
3022 			break;
3023 
3024 		msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
3025 		i++;
3026 
3027 		if (i == 1)
3028 			temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
3029 
3030 		if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
3031 			val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
3032 			if (val == temp) {
3033 				id = val & 0xFF;
3034 				dev_info(&adapter->pdev->dev,
3035 					 "%s: lock to be recovered from %d\n",
3036 					 __func__, id);
3037 				qlcnic_83xx_recover_driver_lock(adapter);
3038 				i = 0;
3039 				max_attempt++;
3040 			} else {
3041 				dev_err(&adapter->pdev->dev,
3042 					"%s: failed to get lock\n", __func__);
3043 				return -EIO;
3044 			}
3045 		}
3046 
3047 		/* Force exit from while loop after few attempts */
3048 		if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
3049 			dev_err(&adapter->pdev->dev,
3050 				"%s: failed to get lock\n", __func__);
3051 			return -EIO;
3052 		}
3053 	}
3054 
3055 	val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
3056 	lock_alive_counter = val >> 8;
3057 	lock_alive_counter++;
3058 	val = lock_alive_counter << 8 | adapter->portnum;
3059 	QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
3060 
3061 	return 0;
3062 }
3063 
3064 void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
3065 {
3066 	u32 val, lock_alive_counter, id;
3067 
3068 	val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
3069 	id = val & 0xFF;
3070 	lock_alive_counter = val >> 8;
3071 
3072 	if (id != adapter->portnum)
3073 		dev_err(&adapter->pdev->dev,
3074 			"%s:Warning func %d is unlocking lock owned by %d\n",
3075 			__func__, adapter->portnum, id);
3076 
3077 	val = (lock_alive_counter << 8) | 0xFF;
3078 	QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
3079 	QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
3080 }
3081 
3082 int qlcnic_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
3083 				u32 *data, u32 count)
3084 {
3085 	int i, j, ret = 0;
3086 	u32 temp;
3087 
3088 	/* Check alignment */
3089 	if (addr & 0xF)
3090 		return -EIO;
3091 
3092 	mutex_lock(&adapter->ahw->mem_lock);
3093 	qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_HI, 0);
3094 
3095 	for (i = 0; i < count; i++, addr += 16) {
3096 		if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
3097 				     QLCNIC_ADDR_QDR_NET_MAX)) ||
3098 		      (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
3099 				     QLCNIC_ADDR_DDR_NET_MAX)))) {
3100 			mutex_unlock(&adapter->ahw->mem_lock);
3101 			return -EIO;
3102 		}
3103 
3104 		qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_LO, addr);
3105 		qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_LO, *data++);
3106 		qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_HI, *data++);
3107 		qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_ULO, *data++);
3108 		qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_UHI, *data++);
3109 		qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_ENABLE);
3110 		qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_START);
3111 
3112 		for (j = 0; j < MAX_CTL_CHECK; j++) {
3113 			temp = qlcnic_ind_rd(adapter, QLCNIC_MS_CTRL);
3114 
3115 			if ((temp & TA_CTL_BUSY) == 0)
3116 				break;
3117 		}
3118 
3119 		/* Status check failure */
3120 		if (j >= MAX_CTL_CHECK) {
3121 			printk_ratelimited(KERN_WARNING
3122 					   "MS memory write failed\n");
3123 			mutex_unlock(&adapter->ahw->mem_lock);
3124 			return -EIO;
3125 		}
3126 	}
3127 
3128 	mutex_unlock(&adapter->ahw->mem_lock);
3129 
3130 	return ret;
3131 }
3132 
3133 int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
3134 			     u8 *p_data, int count)
3135 {
3136 	u32 word, addr = flash_addr, ret;
3137 	ulong  indirect_addr;
3138 	int i, err = 0;
3139 
3140 	if (qlcnic_83xx_lock_flash(adapter) != 0)
3141 		return -EIO;
3142 
3143 	if (addr & 0x3) {
3144 		dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
3145 		qlcnic_83xx_unlock_flash(adapter);
3146 		return -EIO;
3147 	}
3148 
3149 	for (i = 0; i < count; i++) {
3150 		if (qlcnic_83xx_wrt_reg_indirect(adapter,
3151 						 QLC_83XX_FLASH_DIRECT_WINDOW,
3152 						 (addr))) {
3153 			qlcnic_83xx_unlock_flash(adapter);
3154 			return -EIO;
3155 		}
3156 
3157 		indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
3158 		ret = QLCRD32(adapter, indirect_addr, &err);
3159 		if (err == -EIO)
3160 			return err;
3161 
3162 		word = ret;
3163 		*(u32 *)p_data  = word;
3164 		p_data = p_data + 4;
3165 		addr = addr + 4;
3166 	}
3167 
3168 	qlcnic_83xx_unlock_flash(adapter);
3169 
3170 	return 0;
3171 }
3172 
3173 void qlcnic_83xx_get_port_type(struct qlcnic_adapter *adapter)
3174 {
3175 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3176 	struct qlcnic_cmd_args cmd;
3177 	u32 config;
3178 	int err;
3179 
3180 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
3181 	if (err)
3182 		return;
3183 
3184 	err = qlcnic_issue_cmd(adapter, &cmd);
3185 	if (err) {
3186 		dev_info(&adapter->pdev->dev,
3187 			 "Get Link Status Command failed: 0x%x\n", err);
3188 		goto out;
3189 	} else {
3190 		config = cmd.rsp.arg[3];
3191 
3192 		switch (QLC_83XX_SFP_MODULE_TYPE(config)) {
3193 		case QLC_83XX_MODULE_FIBRE_1000BASE_SX:
3194 		case QLC_83XX_MODULE_FIBRE_1000BASE_LX:
3195 		case QLC_83XX_MODULE_FIBRE_1000BASE_CX:
3196 		case QLC_83XX_MODULE_TP_1000BASE_T:
3197 			ahw->port_type = QLCNIC_GBE;
3198 			break;
3199 		default:
3200 			ahw->port_type = QLCNIC_XGBE;
3201 		}
3202 	}
3203 out:
3204 	qlcnic_free_mbx_args(&cmd);
3205 }
3206 
3207 int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
3208 {
3209 	u8 pci_func;
3210 	int err;
3211 	u32 config = 0, state;
3212 	struct qlcnic_cmd_args cmd;
3213 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3214 
3215 	if (qlcnic_sriov_vf_check(adapter))
3216 		pci_func = adapter->portnum;
3217 	else
3218 		pci_func = ahw->pci_func;
3219 
3220 	state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
3221 	if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
3222 		dev_info(&adapter->pdev->dev, "link state down\n");
3223 		return config;
3224 	}
3225 
3226 	err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
3227 	if (err)
3228 		return err;
3229 
3230 	err = qlcnic_issue_cmd(adapter, &cmd);
3231 	if (err) {
3232 		dev_info(&adapter->pdev->dev,
3233 			 "Get Link Status Command failed: 0x%x\n", err);
3234 		goto out;
3235 	} else {
3236 		config = cmd.rsp.arg[1];
3237 		switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
3238 		case QLC_83XX_10M_LINK:
3239 			ahw->link_speed = SPEED_10;
3240 			break;
3241 		case QLC_83XX_100M_LINK:
3242 			ahw->link_speed = SPEED_100;
3243 			break;
3244 		case QLC_83XX_1G_LINK:
3245 			ahw->link_speed = SPEED_1000;
3246 			break;
3247 		case QLC_83XX_10G_LINK:
3248 			ahw->link_speed = SPEED_10000;
3249 			break;
3250 		default:
3251 			ahw->link_speed = 0;
3252 			break;
3253 		}
3254 		config = cmd.rsp.arg[3];
3255 		switch (QLC_83XX_SFP_MODULE_TYPE(config)) {
3256 		case QLC_83XX_MODULE_FIBRE_10GBASE_LRM:
3257 		case QLC_83XX_MODULE_FIBRE_10GBASE_LR:
3258 		case QLC_83XX_MODULE_FIBRE_10GBASE_SR:
3259 			ahw->supported_type = PORT_FIBRE;
3260 			ahw->port_type = QLCNIC_XGBE;
3261 			break;
3262 		case QLC_83XX_MODULE_FIBRE_1000BASE_SX:
3263 		case QLC_83XX_MODULE_FIBRE_1000BASE_LX:
3264 		case QLC_83XX_MODULE_FIBRE_1000BASE_CX:
3265 			ahw->supported_type = PORT_FIBRE;
3266 			ahw->port_type = QLCNIC_GBE;
3267 			break;
3268 		case QLC_83XX_MODULE_TP_1000BASE_T:
3269 			ahw->supported_type = PORT_TP;
3270 			ahw->port_type = QLCNIC_GBE;
3271 			break;
3272 		case QLC_83XX_MODULE_DA_10GE_PASSIVE_CP:
3273 		case QLC_83XX_MODULE_DA_10GE_ACTIVE_CP:
3274 		case QLC_83XX_MODULE_DA_10GE_LEGACY_CP:
3275 		case QLC_83XX_MODULE_DA_1GE_PASSIVE_CP:
3276 			ahw->supported_type = PORT_DA;
3277 			ahw->port_type = QLCNIC_XGBE;
3278 			break;
3279 		default:
3280 			ahw->supported_type = PORT_OTHER;
3281 			ahw->port_type = QLCNIC_XGBE;
3282 		}
3283 		if (config & 1)
3284 			err = 1;
3285 	}
3286 out:
3287 	qlcnic_free_mbx_args(&cmd);
3288 	return config;
3289 }
3290 
3291 int qlcnic_83xx_get_link_ksettings(struct qlcnic_adapter *adapter,
3292 				   struct ethtool_link_ksettings *ecmd)
3293 {
3294 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3295 	u32 config = 0;
3296 	int status = 0;
3297 	u32 supported, advertising;
3298 
3299 	if (!test_bit(__QLCNIC_MAINTENANCE_MODE, &adapter->state)) {
3300 		/* Get port configuration info */
3301 		status = qlcnic_83xx_get_port_info(adapter);
3302 		/* Get Link Status related info */
3303 		config = qlcnic_83xx_test_link(adapter);
3304 		ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
3305 	}
3306 
3307 	/* hard code until there is a way to get it from flash */
3308 	ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
3309 
3310 	if (netif_running(adapter->netdev) && ahw->has_link_events) {
3311 		ecmd->base.speed = ahw->link_speed;
3312 		ecmd->base.duplex = ahw->link_duplex;
3313 		ecmd->base.autoneg = ahw->link_autoneg;
3314 	} else {
3315 		ecmd->base.speed = SPEED_UNKNOWN;
3316 		ecmd->base.duplex = DUPLEX_UNKNOWN;
3317 		ecmd->base.autoneg = AUTONEG_DISABLE;
3318 	}
3319 
3320 	supported = (SUPPORTED_10baseT_Full |
3321 			   SUPPORTED_100baseT_Full |
3322 			   SUPPORTED_1000baseT_Full |
3323 			   SUPPORTED_10000baseT_Full |
3324 			   SUPPORTED_Autoneg);
3325 
3326 	ethtool_convert_link_mode_to_legacy_u32(&advertising,
3327 						ecmd->link_modes.advertising);
3328 
3329 	if (ecmd->base.autoneg == AUTONEG_ENABLE) {
3330 		if (ahw->port_config & QLC_83XX_10_CAPABLE)
3331 			advertising |= SUPPORTED_10baseT_Full;
3332 		if (ahw->port_config & QLC_83XX_100_CAPABLE)
3333 			advertising |= SUPPORTED_100baseT_Full;
3334 		if (ahw->port_config & QLC_83XX_1G_CAPABLE)
3335 			advertising |= SUPPORTED_1000baseT_Full;
3336 		if (ahw->port_config & QLC_83XX_10G_CAPABLE)
3337 			advertising |= SUPPORTED_10000baseT_Full;
3338 		if (ahw->port_config & QLC_83XX_AUTONEG_ENABLE)
3339 			advertising |= ADVERTISED_Autoneg;
3340 	} else {
3341 		switch (ahw->link_speed) {
3342 		case SPEED_10:
3343 			advertising = SUPPORTED_10baseT_Full;
3344 			break;
3345 		case SPEED_100:
3346 			advertising = SUPPORTED_100baseT_Full;
3347 			break;
3348 		case SPEED_1000:
3349 			advertising = SUPPORTED_1000baseT_Full;
3350 			break;
3351 		case SPEED_10000:
3352 			advertising = SUPPORTED_10000baseT_Full;
3353 			break;
3354 		default:
3355 			break;
3356 		}
3357 
3358 	}
3359 
3360 	switch (ahw->supported_type) {
3361 	case PORT_FIBRE:
3362 		supported |= SUPPORTED_FIBRE;
3363 		advertising |= ADVERTISED_FIBRE;
3364 		ecmd->base.port = PORT_FIBRE;
3365 		break;
3366 	case PORT_TP:
3367 		supported |= SUPPORTED_TP;
3368 		advertising |= ADVERTISED_TP;
3369 		ecmd->base.port = PORT_TP;
3370 		break;
3371 	case PORT_DA:
3372 		supported |= SUPPORTED_FIBRE;
3373 		advertising |= ADVERTISED_FIBRE;
3374 		ecmd->base.port = PORT_DA;
3375 		break;
3376 	default:
3377 		supported |= SUPPORTED_FIBRE;
3378 		advertising |= ADVERTISED_FIBRE;
3379 		ecmd->base.port = PORT_OTHER;
3380 		break;
3381 	}
3382 	ecmd->base.phy_address = ahw->physical_port;
3383 
3384 	ethtool_convert_legacy_u32_to_link_mode(ecmd->link_modes.supported,
3385 						supported);
3386 	ethtool_convert_legacy_u32_to_link_mode(ecmd->link_modes.advertising,
3387 						advertising);
3388 
3389 	return status;
3390 }
3391 
3392 int qlcnic_83xx_set_link_ksettings(struct qlcnic_adapter *adapter,
3393 				   const struct ethtool_link_ksettings *ecmd)
3394 {
3395 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3396 	u32 config = adapter->ahw->port_config;
3397 	int status = 0;
3398 
3399 	/* 83xx devices do not support Half duplex */
3400 	if (ecmd->base.duplex == DUPLEX_HALF) {
3401 		netdev_info(adapter->netdev,
3402 			    "Half duplex mode not supported\n");
3403 		return -EINVAL;
3404 	}
3405 
3406 	if (ecmd->base.autoneg) {
3407 		ahw->port_config |= QLC_83XX_AUTONEG_ENABLE;
3408 		ahw->port_config |= (QLC_83XX_100_CAPABLE |
3409 				     QLC_83XX_1G_CAPABLE |
3410 				     QLC_83XX_10G_CAPABLE);
3411 	} else { /* force speed */
3412 		ahw->port_config &= ~QLC_83XX_AUTONEG_ENABLE;
3413 		switch (ecmd->base.speed) {
3414 		case SPEED_10:
3415 			ahw->port_config &= ~(QLC_83XX_100_CAPABLE |
3416 					      QLC_83XX_1G_CAPABLE |
3417 					      QLC_83XX_10G_CAPABLE);
3418 			ahw->port_config |= QLC_83XX_10_CAPABLE;
3419 			break;
3420 		case SPEED_100:
3421 			ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
3422 					      QLC_83XX_1G_CAPABLE |
3423 					      QLC_83XX_10G_CAPABLE);
3424 			ahw->port_config |= QLC_83XX_100_CAPABLE;
3425 			break;
3426 		case SPEED_1000:
3427 			ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
3428 					      QLC_83XX_100_CAPABLE |
3429 					      QLC_83XX_10G_CAPABLE);
3430 			ahw->port_config |= QLC_83XX_1G_CAPABLE;
3431 			break;
3432 		case SPEED_10000:
3433 			ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
3434 					      QLC_83XX_100_CAPABLE |
3435 					      QLC_83XX_1G_CAPABLE);
3436 			ahw->port_config |= QLC_83XX_10G_CAPABLE;
3437 			break;
3438 		default:
3439 			return -EINVAL;
3440 		}
3441 	}
3442 	status = qlcnic_83xx_set_port_config(adapter);
3443 	if (status) {
3444 		netdev_info(adapter->netdev,
3445 			    "Failed to Set Link Speed and autoneg.\n");
3446 		ahw->port_config = config;
3447 	}
3448 
3449 	return status;
3450 }
3451 
3452 static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
3453 					  u64 *data, int index)
3454 {
3455 	u32 low, hi;
3456 	u64 val;
3457 
3458 	low = cmd->rsp.arg[index];
3459 	hi = cmd->rsp.arg[index + 1];
3460 	val = (((u64) low) | (((u64) hi) << 32));
3461 	*data++ = val;
3462 	return data;
3463 }
3464 
3465 static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
3466 				   struct qlcnic_cmd_args *cmd, u64 *data,
3467 				   int type, int *ret)
3468 {
3469 	int err, k, total_regs;
3470 
3471 	*ret = 0;
3472 	err = qlcnic_issue_cmd(adapter, cmd);
3473 	if (err != QLCNIC_RCODE_SUCCESS) {
3474 		dev_info(&adapter->pdev->dev,
3475 			 "Error in get statistics mailbox command\n");
3476 		*ret = -EIO;
3477 		return data;
3478 	}
3479 	total_regs = cmd->rsp.num;
3480 	switch (type) {
3481 	case QLC_83XX_STAT_MAC:
3482 		/* fill in MAC tx counters */
3483 		for (k = 2; k < 28; k += 2)
3484 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3485 		/* skip 24 bytes of reserved area */
3486 		/* fill in MAC rx counters */
3487 		for (k += 6; k < 60; k += 2)
3488 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3489 		/* skip 24 bytes of reserved area */
3490 		/* fill in MAC rx frame stats */
3491 		for (k += 6; k < 80; k += 2)
3492 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3493 		/* fill in eSwitch stats */
3494 		for (; k < total_regs; k += 2)
3495 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3496 		break;
3497 	case QLC_83XX_STAT_RX:
3498 		for (k = 2; k < 8; k += 2)
3499 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3500 		/* skip 8 bytes of reserved data */
3501 		for (k += 2; k < 24; k += 2)
3502 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3503 		/* skip 8 bytes containing RE1FBQ error data */
3504 		for (k += 2; k < total_regs; k += 2)
3505 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3506 		break;
3507 	case QLC_83XX_STAT_TX:
3508 		for (k = 2; k < 10; k += 2)
3509 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3510 		/* skip 8 bytes of reserved data */
3511 		for (k += 2; k < total_regs; k += 2)
3512 			data = qlcnic_83xx_copy_stats(cmd, data, k);
3513 		break;
3514 	default:
3515 		dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
3516 		*ret = -EIO;
3517 	}
3518 	return data;
3519 }
3520 
3521 void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
3522 {
3523 	struct qlcnic_cmd_args cmd;
3524 	struct net_device *netdev = adapter->netdev;
3525 	int ret = 0;
3526 
3527 	ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
3528 	if (ret)
3529 		return;
3530 	/* Get Tx stats */
3531 	cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
3532 	cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
3533 	data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
3534 				      QLC_83XX_STAT_TX, &ret);
3535 	if (ret) {
3536 		netdev_err(netdev, "Error getting Tx stats\n");
3537 		goto out;
3538 	}
3539 	/* Get MAC stats */
3540 	cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
3541 	cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
3542 	memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
3543 	data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
3544 				      QLC_83XX_STAT_MAC, &ret);
3545 	if (ret) {
3546 		netdev_err(netdev, "Error getting MAC stats\n");
3547 		goto out;
3548 	}
3549 	/* Get Rx stats */
3550 	cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
3551 	cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
3552 	memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
3553 	data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
3554 				      QLC_83XX_STAT_RX, &ret);
3555 	if (ret)
3556 		netdev_err(netdev, "Error getting Rx stats\n");
3557 out:
3558 	qlcnic_free_mbx_args(&cmd);
3559 }
3560 
3561 #define QLCNIC_83XX_ADD_PORT0		BIT_0
3562 #define QLCNIC_83XX_ADD_PORT1		BIT_1
3563 #define QLCNIC_83XX_EXTENDED_MEM_SIZE	13 /* In MB */
3564 int qlcnic_83xx_extend_md_capab(struct qlcnic_adapter *adapter)
3565 {
3566 	struct qlcnic_cmd_args cmd;
3567 	int err;
3568 
3569 	err = qlcnic_alloc_mbx_args(&cmd, adapter,
3570 				    QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP);
3571 	if (err)
3572 		return err;
3573 
3574 	cmd.req.arg[1] = (QLCNIC_83XX_ADD_PORT0 | QLCNIC_83XX_ADD_PORT1);
3575 	cmd.req.arg[2] = QLCNIC_83XX_EXTENDED_MEM_SIZE;
3576 	cmd.req.arg[3] = QLCNIC_83XX_EXTENDED_MEM_SIZE;
3577 
3578 	err = qlcnic_issue_cmd(adapter, &cmd);
3579 	if (err)
3580 		dev_err(&adapter->pdev->dev,
3581 			"failed to issue extend iSCSI minidump capability\n");
3582 
3583 	return err;
3584 }
3585 
3586 int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
3587 {
3588 	u32 major, minor, sub;
3589 
3590 	major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
3591 	minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
3592 	sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
3593 
3594 	if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
3595 		dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
3596 			 __func__);
3597 		return 1;
3598 	}
3599 	return 0;
3600 }
3601 
3602 inline int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
3603 {
3604 	return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
3605 		sizeof(*adapter->ahw->ext_reg_tbl)) +
3606 		(ARRAY_SIZE(qlcnic_83xx_reg_tbl) *
3607 		sizeof(*adapter->ahw->reg_tbl));
3608 }
3609 
3610 int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
3611 {
3612 	int i, j = 0;
3613 
3614 	for (i = QLCNIC_DEV_INFO_SIZE + 1;
3615 	     j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
3616 		regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
3617 
3618 	for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
3619 		regs_buff[i++] = QLCRDX(adapter->ahw, j);
3620 	return i;
3621 }
3622 
3623 int qlcnic_83xx_interrupt_test(struct net_device *netdev)
3624 {
3625 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
3626 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3627 	struct qlcnic_cmd_args cmd;
3628 	u8 val, drv_sds_rings = adapter->drv_sds_rings;
3629 	u8 drv_tx_rings = adapter->drv_tx_rings;
3630 	u32 data;
3631 	u16 intrpt_id, id;
3632 	int ret;
3633 
3634 	if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
3635 		netdev_info(netdev, "Device is resetting\n");
3636 		return -EBUSY;
3637 	}
3638 
3639 	if (qlcnic_get_diag_lock(adapter)) {
3640 		netdev_info(netdev, "Device in diagnostics mode\n");
3641 		return -EBUSY;
3642 	}
3643 
3644 	ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
3645 					 drv_sds_rings);
3646 	if (ret)
3647 		goto fail_diag_irq;
3648 
3649 	ahw->diag_cnt = 0;
3650 	ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
3651 	if (ret)
3652 		goto fail_mbx_args;
3653 
3654 	if (adapter->flags & QLCNIC_MSIX_ENABLED)
3655 		intrpt_id = ahw->intr_tbl[0].id;
3656 	else
3657 		intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
3658 
3659 	cmd.req.arg[1] = 1;
3660 	cmd.req.arg[2] = intrpt_id;
3661 	cmd.req.arg[3] = BIT_0;
3662 
3663 	ret = qlcnic_issue_cmd(adapter, &cmd);
3664 	data = cmd.rsp.arg[2];
3665 	id = LSW(data);
3666 	val = LSB(MSW(data));
3667 	if (id != intrpt_id)
3668 		dev_info(&adapter->pdev->dev,
3669 			 "Interrupt generated: 0x%x, requested:0x%x\n",
3670 			 id, intrpt_id);
3671 	if (val)
3672 		dev_err(&adapter->pdev->dev,
3673 			 "Interrupt test error: 0x%x\n", val);
3674 	if (ret)
3675 		goto done;
3676 
3677 	msleep(20);
3678 	ret = !ahw->diag_cnt;
3679 
3680 done:
3681 	qlcnic_free_mbx_args(&cmd);
3682 
3683 fail_mbx_args:
3684 	qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
3685 
3686 fail_diag_irq:
3687 	adapter->drv_sds_rings = drv_sds_rings;
3688 	adapter->drv_tx_rings = drv_tx_rings;
3689 	qlcnic_release_diag_lock(adapter);
3690 	return ret;
3691 }
3692 
3693 void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
3694 				struct ethtool_pauseparam *pause)
3695 {
3696 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3697 	int status = 0;
3698 	u32 config;
3699 
3700 	status = qlcnic_83xx_get_port_config(adapter);
3701 	if (status) {
3702 		dev_err(&adapter->pdev->dev,
3703 			"%s: Get Pause Config failed\n", __func__);
3704 		return;
3705 	}
3706 	config = ahw->port_config;
3707 	if (config & QLC_83XX_CFG_STD_PAUSE) {
3708 		switch (MSW(config)) {
3709 		case QLC_83XX_TX_PAUSE:
3710 			pause->tx_pause = 1;
3711 			break;
3712 		case QLC_83XX_RX_PAUSE:
3713 			pause->rx_pause = 1;
3714 			break;
3715 		case QLC_83XX_TX_RX_PAUSE:
3716 		default:
3717 			/* Backward compatibility for existing
3718 			 * flash definitions
3719 			 */
3720 			pause->tx_pause = 1;
3721 			pause->rx_pause = 1;
3722 		}
3723 	}
3724 
3725 	if (QLC_83XX_AUTONEG(config))
3726 		pause->autoneg = 1;
3727 }
3728 
3729 int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
3730 			       struct ethtool_pauseparam *pause)
3731 {
3732 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3733 	int status = 0;
3734 	u32 config;
3735 
3736 	status = qlcnic_83xx_get_port_config(adapter);
3737 	if (status) {
3738 		dev_err(&adapter->pdev->dev,
3739 			"%s: Get Pause Config failed.\n", __func__);
3740 		return status;
3741 	}
3742 	config = ahw->port_config;
3743 
3744 	if (ahw->port_type == QLCNIC_GBE) {
3745 		if (pause->autoneg)
3746 			ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
3747 		if (!pause->autoneg)
3748 			ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
3749 	} else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
3750 		return -EOPNOTSUPP;
3751 	}
3752 
3753 	if (!(config & QLC_83XX_CFG_STD_PAUSE))
3754 		ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
3755 
3756 	if (pause->rx_pause && pause->tx_pause) {
3757 		ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
3758 	} else if (pause->rx_pause && !pause->tx_pause) {
3759 		ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
3760 		ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
3761 	} else if (pause->tx_pause && !pause->rx_pause) {
3762 		ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
3763 		ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
3764 	} else if (!pause->rx_pause && !pause->tx_pause) {
3765 		ahw->port_config &= ~(QLC_83XX_CFG_STD_TX_RX_PAUSE |
3766 				      QLC_83XX_CFG_STD_PAUSE);
3767 	}
3768 	status = qlcnic_83xx_set_port_config(adapter);
3769 	if (status) {
3770 		dev_err(&adapter->pdev->dev,
3771 			"%s: Set Pause Config failed.\n", __func__);
3772 		ahw->port_config = config;
3773 	}
3774 	return status;
3775 }
3776 
3777 static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
3778 {
3779 	int ret, err = 0;
3780 	u32 temp;
3781 
3782 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
3783 				     QLC_83XX_FLASH_OEM_READ_SIG);
3784 	qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
3785 				     QLC_83XX_FLASH_READ_CTRL);
3786 	ret = qlcnic_83xx_poll_flash_status_reg(adapter);
3787 	if (ret)
3788 		return -EIO;
3789 
3790 	temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
3791 	if (err == -EIO)
3792 		return err;
3793 
3794 	return temp & 0xFF;
3795 }
3796 
3797 int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
3798 {
3799 	int status;
3800 
3801 	status = qlcnic_83xx_read_flash_status_reg(adapter);
3802 	if (status == -EIO) {
3803 		dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
3804 			 __func__);
3805 		return 1;
3806 	}
3807 	return 0;
3808 }
3809 
3810 static int qlcnic_83xx_shutdown(struct pci_dev *pdev)
3811 {
3812 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
3813 	struct net_device *netdev = adapter->netdev;
3814 
3815 	netif_device_detach(netdev);
3816 	qlcnic_cancel_idc_work(adapter);
3817 
3818 	if (netif_running(netdev))
3819 		qlcnic_down(adapter, netdev);
3820 
3821 	qlcnic_83xx_disable_mbx_intr(adapter);
3822 	cancel_delayed_work_sync(&adapter->idc_aen_work);
3823 
3824 	return pci_save_state(pdev);
3825 }
3826 
3827 static int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
3828 {
3829 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3830 	struct qlc_83xx_idc *idc = &ahw->idc;
3831 	int err = 0;
3832 
3833 	err = qlcnic_83xx_idc_init(adapter);
3834 	if (err)
3835 		return err;
3836 
3837 	if (ahw->nic_mode == QLCNIC_VNIC_MODE) {
3838 		if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
3839 			qlcnic_83xx_set_vnic_opmode(adapter);
3840 		} else {
3841 			err = qlcnic_83xx_check_vnic_state(adapter);
3842 			if (err)
3843 				return err;
3844 		}
3845 	}
3846 
3847 	err = qlcnic_83xx_idc_reattach_driver(adapter);
3848 	if (err)
3849 		return err;
3850 
3851 	qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
3852 			     idc->delay);
3853 	return err;
3854 }
3855 
3856 void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
3857 {
3858 	reinit_completion(&mbx->completion);
3859 	set_bit(QLC_83XX_MBX_READY, &mbx->status);
3860 }
3861 
3862 void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
3863 {
3864 	if (!mbx)
3865 		return;
3866 
3867 	destroy_workqueue(mbx->work_q);
3868 	kfree(mbx);
3869 }
3870 
3871 static inline void
3872 qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
3873 				  struct qlcnic_cmd_args *cmd)
3874 {
3875 	atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
3876 
3877 	if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
3878 		qlcnic_free_mbx_args(cmd);
3879 		kfree(cmd);
3880 		return;
3881 	}
3882 	complete(&cmd->completion);
3883 }
3884 
3885 static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
3886 {
3887 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
3888 	struct list_head *head = &mbx->cmd_q;
3889 	struct qlcnic_cmd_args *cmd = NULL;
3890 
3891 	spin_lock_bh(&mbx->queue_lock);
3892 
3893 	while (!list_empty(head)) {
3894 		cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
3895 		dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
3896 			 __func__, cmd->cmd_op);
3897 		list_del(&cmd->list);
3898 		mbx->num_cmds--;
3899 		qlcnic_83xx_notify_cmd_completion(adapter, cmd);
3900 	}
3901 
3902 	spin_unlock_bh(&mbx->queue_lock);
3903 }
3904 
3905 static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
3906 {
3907 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3908 	struct qlcnic_mailbox *mbx = ahw->mailbox;
3909 	u32 host_mbx_ctrl;
3910 
3911 	if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
3912 		return -EBUSY;
3913 
3914 	host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
3915 	if (host_mbx_ctrl) {
3916 		clear_bit(QLC_83XX_MBX_READY, &mbx->status);
3917 		ahw->idc.collect_dump = 1;
3918 		return -EIO;
3919 	}
3920 
3921 	return 0;
3922 }
3923 
3924 static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
3925 					      u8 issue_cmd)
3926 {
3927 	if (issue_cmd)
3928 		QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
3929 	else
3930 		QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
3931 }
3932 
3933 static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
3934 					struct qlcnic_cmd_args *cmd)
3935 {
3936 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
3937 
3938 	spin_lock_bh(&mbx->queue_lock);
3939 
3940 	list_del(&cmd->list);
3941 	mbx->num_cmds--;
3942 
3943 	spin_unlock_bh(&mbx->queue_lock);
3944 
3945 	qlcnic_83xx_notify_cmd_completion(adapter, cmd);
3946 }
3947 
3948 static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
3949 				       struct qlcnic_cmd_args *cmd)
3950 {
3951 	u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
3952 	struct qlcnic_hardware_context *ahw = adapter->ahw;
3953 	int i, j;
3954 
3955 	if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
3956 		mbx_cmd = cmd->req.arg[0];
3957 		writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
3958 		for (i = 1; i < cmd->req.num; i++)
3959 			writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
3960 	} else {
3961 		fw_hal_version = ahw->fw_hal_version;
3962 		hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
3963 		total_size = cmd->pay_size + hdr_size;
3964 		tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
3965 		mbx_cmd = tmp | fw_hal_version << 29;
3966 		writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
3967 
3968 		/* Back channel specific operations bits */
3969 		mbx_cmd = 0x1 | 1 << 4;
3970 
3971 		if (qlcnic_sriov_pf_check(adapter))
3972 			mbx_cmd |= cmd->func_num << 5;
3973 
3974 		writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
3975 
3976 		for (i = 2, j = 0; j < hdr_size; i++, j++)
3977 			writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
3978 		for (j = 0; j < cmd->pay_size; j++, i++)
3979 			writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
3980 	}
3981 }
3982 
3983 void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
3984 {
3985 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
3986 
3987 	if (!mbx)
3988 		return;
3989 
3990 	clear_bit(QLC_83XX_MBX_READY, &mbx->status);
3991 	complete(&mbx->completion);
3992 	cancel_work_sync(&mbx->work);
3993 	flush_workqueue(mbx->work_q);
3994 	qlcnic_83xx_flush_mbx_queue(adapter);
3995 }
3996 
3997 static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
3998 				       struct qlcnic_cmd_args *cmd,
3999 				       unsigned long *timeout)
4000 {
4001 	struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
4002 
4003 	if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
4004 		atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
4005 		init_completion(&cmd->completion);
4006 		cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
4007 
4008 		spin_lock_bh(&mbx->queue_lock);
4009 
4010 		list_add_tail(&cmd->list, &mbx->cmd_q);
4011 		mbx->num_cmds++;
4012 		cmd->total_cmds = mbx->num_cmds;
4013 		*timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
4014 		queue_work(mbx->work_q, &mbx->work);
4015 
4016 		spin_unlock_bh(&mbx->queue_lock);
4017 
4018 		return 0;
4019 	}
4020 
4021 	return -EBUSY;
4022 }
4023 
4024 static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
4025 				       struct qlcnic_cmd_args *cmd)
4026 {
4027 	u8 mac_cmd_rcode;
4028 	u32 fw_data;
4029 
4030 	if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
4031 		fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
4032 		mac_cmd_rcode = (u8)fw_data;
4033 		if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
4034 		    mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
4035 		    mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
4036 			cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
4037 			return QLCNIC_RCODE_SUCCESS;
4038 		}
4039 	}
4040 
4041 	return -EINVAL;
4042 }
4043 
4044 static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
4045 				       struct qlcnic_cmd_args *cmd)
4046 {
4047 	struct qlcnic_hardware_context *ahw = adapter->ahw;
4048 	struct device *dev = &adapter->pdev->dev;
4049 	u8 mbx_err_code;
4050 	u32 fw_data;
4051 
4052 	fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
4053 	mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
4054 	qlcnic_83xx_get_mbx_data(adapter, cmd);
4055 
4056 	switch (mbx_err_code) {
4057 	case QLCNIC_MBX_RSP_OK:
4058 	case QLCNIC_MBX_PORT_RSP_OK:
4059 		cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
4060 		break;
4061 	default:
4062 		if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
4063 			break;
4064 
4065 		dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
4066 			__func__, cmd->cmd_op, cmd->type, ahw->pci_func,
4067 			ahw->op_mode, mbx_err_code);
4068 		cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
4069 		qlcnic_dump_mbx(adapter, cmd);
4070 	}
4071 
4072 	return;
4073 }
4074 
4075 static inline void qlcnic_dump_mailbox_registers(struct qlcnic_adapter *adapter)
4076 {
4077 	struct qlcnic_hardware_context *ahw = adapter->ahw;
4078 	u32 offset;
4079 
4080 	offset = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
4081 	dev_info(&adapter->pdev->dev, "Mbx interrupt mask=0x%x, Mbx interrupt enable=0x%x, Host mbx control=0x%x, Fw mbx control=0x%x",
4082 		 readl(ahw->pci_base0 + offset),
4083 		 QLCRDX(ahw, QLCNIC_MBX_INTR_ENBL),
4084 		 QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL),
4085 		 QLCRDX(ahw, QLCNIC_FW_MBX_CTRL));
4086 }
4087 
4088 static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
4089 {
4090 	struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
4091 						  work);
4092 	struct qlcnic_adapter *adapter = mbx->adapter;
4093 	const struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
4094 	struct device *dev = &adapter->pdev->dev;
4095 	struct list_head *head = &mbx->cmd_q;
4096 	struct qlcnic_hardware_context *ahw;
4097 	struct qlcnic_cmd_args *cmd = NULL;
4098 	unsigned long flags;
4099 
4100 	ahw = adapter->ahw;
4101 
4102 	while (true) {
4103 		if (qlcnic_83xx_check_mbx_status(adapter)) {
4104 			qlcnic_83xx_flush_mbx_queue(adapter);
4105 			return;
4106 		}
4107 
4108 		spin_lock_irqsave(&mbx->aen_lock, flags);
4109 		mbx->rsp_status = QLC_83XX_MBX_RESPONSE_WAIT;
4110 		spin_unlock_irqrestore(&mbx->aen_lock, flags);
4111 
4112 		spin_lock_bh(&mbx->queue_lock);
4113 
4114 		if (list_empty(head)) {
4115 			spin_unlock_bh(&mbx->queue_lock);
4116 			return;
4117 		}
4118 		cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
4119 
4120 		spin_unlock_bh(&mbx->queue_lock);
4121 
4122 		mbx_ops->encode_cmd(adapter, cmd);
4123 		mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
4124 
4125 		if (wait_for_completion_timeout(&mbx->completion,
4126 						QLC_83XX_MBX_TIMEOUT)) {
4127 			mbx_ops->decode_resp(adapter, cmd);
4128 			mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
4129 		} else {
4130 			dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
4131 				__func__, cmd->cmd_op, cmd->type, ahw->pci_func,
4132 				ahw->op_mode);
4133 			clear_bit(QLC_83XX_MBX_READY, &mbx->status);
4134 			qlcnic_dump_mailbox_registers(adapter);
4135 			qlcnic_83xx_get_mbx_data(adapter, cmd);
4136 			qlcnic_dump_mbx(adapter, cmd);
4137 			qlcnic_83xx_idc_request_reset(adapter,
4138 						      QLCNIC_FORCE_FW_DUMP_KEY);
4139 			cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
4140 		}
4141 		mbx_ops->dequeue_cmd(adapter, cmd);
4142 	}
4143 }
4144 
4145 static const struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
4146 	.enqueue_cmd    = qlcnic_83xx_enqueue_mbx_cmd,
4147 	.dequeue_cmd    = qlcnic_83xx_dequeue_mbx_cmd,
4148 	.decode_resp    = qlcnic_83xx_decode_mbx_rsp,
4149 	.encode_cmd     = qlcnic_83xx_encode_mbx_cmd,
4150 	.nofity_fw      = qlcnic_83xx_signal_mbx_cmd,
4151 };
4152 
4153 int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
4154 {
4155 	struct qlcnic_hardware_context *ahw = adapter->ahw;
4156 	struct qlcnic_mailbox *mbx;
4157 
4158 	ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
4159 	if (!ahw->mailbox)
4160 		return -ENOMEM;
4161 
4162 	mbx = ahw->mailbox;
4163 	mbx->ops = &qlcnic_83xx_mbx_ops;
4164 	mbx->adapter = adapter;
4165 
4166 	spin_lock_init(&mbx->queue_lock);
4167 	spin_lock_init(&mbx->aen_lock);
4168 	INIT_LIST_HEAD(&mbx->cmd_q);
4169 	init_completion(&mbx->completion);
4170 
4171 	mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
4172 	if (mbx->work_q == NULL) {
4173 		kfree(mbx);
4174 		return -ENOMEM;
4175 	}
4176 
4177 	INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
4178 	set_bit(QLC_83XX_MBX_READY, &mbx->status);
4179 	return 0;
4180 }
4181 
4182 static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *pdev,
4183 						      pci_channel_state_t state)
4184 {
4185 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
4186 
4187 	if (state == pci_channel_io_perm_failure)
4188 		return PCI_ERS_RESULT_DISCONNECT;
4189 
4190 	if (state == pci_channel_io_normal)
4191 		return PCI_ERS_RESULT_RECOVERED;
4192 
4193 	set_bit(__QLCNIC_AER, &adapter->state);
4194 	set_bit(__QLCNIC_RESETTING, &adapter->state);
4195 
4196 	qlcnic_83xx_aer_stop_poll_work(adapter);
4197 
4198 	pci_save_state(pdev);
4199 	pci_disable_device(pdev);
4200 
4201 	return PCI_ERS_RESULT_NEED_RESET;
4202 }
4203 
4204 static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *pdev)
4205 {
4206 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
4207 	int err = 0;
4208 
4209 	pdev->error_state = pci_channel_io_normal;
4210 	err = pci_enable_device(pdev);
4211 	if (err)
4212 		goto disconnect;
4213 
4214 	pci_set_power_state(pdev, PCI_D0);
4215 	pci_set_master(pdev);
4216 	pci_restore_state(pdev);
4217 
4218 	err = qlcnic_83xx_aer_reset(adapter);
4219 	if (err == 0)
4220 		return PCI_ERS_RESULT_RECOVERED;
4221 disconnect:
4222 	clear_bit(__QLCNIC_AER, &adapter->state);
4223 	clear_bit(__QLCNIC_RESETTING, &adapter->state);
4224 	return PCI_ERS_RESULT_DISCONNECT;
4225 }
4226 
4227 static void qlcnic_83xx_io_resume(struct pci_dev *pdev)
4228 {
4229 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
4230 
4231 	if (test_and_clear_bit(__QLCNIC_AER, &adapter->state))
4232 		qlcnic_83xx_aer_start_poll_work(adapter);
4233 }
4234