1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9e8f1cb50SMintz, Yuval  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #include <linux/types.h>
34fe56b9e6SYuval Mintz #include <asm/byteorder.h>
35fe56b9e6SYuval Mintz #include <linux/delay.h>
36fe56b9e6SYuval Mintz #include <linux/errno.h>
37fe56b9e6SYuval Mintz #include <linux/kernel.h>
38fe56b9e6SYuval Mintz #include <linux/slab.h>
395529bad9STomer Tayar #include <linux/spinlock.h>
40fe56b9e6SYuval Mintz #include <linux/string.h>
410fefbfbaSSudarsana Kalluru #include <linux/etherdevice.h>
42fe56b9e6SYuval Mintz #include "qed.h"
43cac6f691SSudarsana Reddy Kalluru #include "qed_cxt.h"
4439651abdSSudarsana Reddy Kalluru #include "qed_dcbx.h"
45fe56b9e6SYuval Mintz #include "qed_hsi.h"
46fe56b9e6SYuval Mintz #include "qed_hw.h"
47fe56b9e6SYuval Mintz #include "qed_mcp.h"
48fe56b9e6SYuval Mintz #include "qed_reg_addr.h"
491408cc1fSYuval Mintz #include "qed_sriov.h"
501408cc1fSYuval Mintz 
510500a70dSMichal Kalderon #define GRCBASE_MCP     0xe00000
520500a70dSMichal Kalderon 
53eaa50fc5STomer Tayar #define QED_MCP_RESP_ITER_US	10
54fe56b9e6SYuval Mintz 
55fe56b9e6SYuval Mintz #define QED_DRV_MB_MAX_RETRIES	(500 * 1000)	/* Account for 5 sec */
56fe56b9e6SYuval Mintz #define QED_MCP_RESET_RETRIES	(50 * 1000)	/* Account for 500 msec */
57fe56b9e6SYuval Mintz 
58fe56b9e6SYuval Mintz #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val)	     \
59fe56b9e6SYuval Mintz 	qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
60fe56b9e6SYuval Mintz 	       _val)
61fe56b9e6SYuval Mintz 
62fe56b9e6SYuval Mintz #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
63fe56b9e6SYuval Mintz 	qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
64fe56b9e6SYuval Mintz 
65fe56b9e6SYuval Mintz #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val)  \
66fe56b9e6SYuval Mintz 	DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
67fe56b9e6SYuval Mintz 		     offsetof(struct public_drv_mb, _field), _val)
68fe56b9e6SYuval Mintz 
69fe56b9e6SYuval Mintz #define DRV_MB_RD(_p_hwfn, _p_ptt, _field)	   \
70fe56b9e6SYuval Mintz 	DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
71fe56b9e6SYuval Mintz 		     offsetof(struct public_drv_mb, _field))
72fe56b9e6SYuval Mintz 
73fe56b9e6SYuval Mintz #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
74fe56b9e6SYuval Mintz 		  DRV_ID_PDA_COMP_VER_SHIFT)
75fe56b9e6SYuval Mintz 
76fe56b9e6SYuval Mintz #define MCP_BYTES_PER_MBIT_SHIFT 17
77fe56b9e6SYuval Mintz 
78fe56b9e6SYuval Mintz bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
79fe56b9e6SYuval Mintz {
80fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
81fe56b9e6SYuval Mintz 		return false;
82fe56b9e6SYuval Mintz 	return true;
83fe56b9e6SYuval Mintz }
84fe56b9e6SYuval Mintz 
851a635e48SYuval Mintz void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
86fe56b9e6SYuval Mintz {
87fe56b9e6SYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
88fe56b9e6SYuval Mintz 					PUBLIC_PORT);
89fe56b9e6SYuval Mintz 	u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
90fe56b9e6SYuval Mintz 
91fe56b9e6SYuval Mintz 	p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
92fe56b9e6SYuval Mintz 						   MFW_PORT(p_hwfn));
93fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
94fe56b9e6SYuval Mintz 		   "port_addr = 0x%x, port_id 0x%02x\n",
95fe56b9e6SYuval Mintz 		   p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
96fe56b9e6SYuval Mintz }
97fe56b9e6SYuval Mintz 
981a635e48SYuval Mintz void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
99fe56b9e6SYuval Mintz {
100fe56b9e6SYuval Mintz 	u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
101fe56b9e6SYuval Mintz 	u32 tmp, i;
102fe56b9e6SYuval Mintz 
103fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info->public_base)
104fe56b9e6SYuval Mintz 		return;
105fe56b9e6SYuval Mintz 
106fe56b9e6SYuval Mintz 	for (i = 0; i < length; i++) {
107fe56b9e6SYuval Mintz 		tmp = qed_rd(p_hwfn, p_ptt,
108fe56b9e6SYuval Mintz 			     p_hwfn->mcp_info->mfw_mb_addr +
109fe56b9e6SYuval Mintz 			     (i << 2) + sizeof(u32));
110fe56b9e6SYuval Mintz 
111fe56b9e6SYuval Mintz 		/* The MB data is actually BE; Need to force it to cpu */
112fe56b9e6SYuval Mintz 		((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
113fe56b9e6SYuval Mintz 			be32_to_cpu((__force __be32)tmp);
114fe56b9e6SYuval Mintz 	}
115fe56b9e6SYuval Mintz }
116fe56b9e6SYuval Mintz 
1174ed1eea8STomer Tayar struct qed_mcp_cmd_elem {
1184ed1eea8STomer Tayar 	struct list_head list;
1194ed1eea8STomer Tayar 	struct qed_mcp_mb_params *p_mb_params;
1204ed1eea8STomer Tayar 	u16 expected_seq_num;
1214ed1eea8STomer Tayar 	bool b_is_completed;
1224ed1eea8STomer Tayar };
1234ed1eea8STomer Tayar 
1244ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1254ed1eea8STomer Tayar static struct qed_mcp_cmd_elem *
1264ed1eea8STomer Tayar qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
1274ed1eea8STomer Tayar 		     struct qed_mcp_mb_params *p_mb_params,
1284ed1eea8STomer Tayar 		     u16 expected_seq_num)
1294ed1eea8STomer Tayar {
1304ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
1314ed1eea8STomer Tayar 
1324ed1eea8STomer Tayar 	p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
1334ed1eea8STomer Tayar 	if (!p_cmd_elem)
1344ed1eea8STomer Tayar 		goto out;
1354ed1eea8STomer Tayar 
1364ed1eea8STomer Tayar 	p_cmd_elem->p_mb_params = p_mb_params;
1374ed1eea8STomer Tayar 	p_cmd_elem->expected_seq_num = expected_seq_num;
1384ed1eea8STomer Tayar 	list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
1394ed1eea8STomer Tayar out:
1404ed1eea8STomer Tayar 	return p_cmd_elem;
1414ed1eea8STomer Tayar }
1424ed1eea8STomer Tayar 
1434ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1444ed1eea8STomer Tayar static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
1454ed1eea8STomer Tayar 				 struct qed_mcp_cmd_elem *p_cmd_elem)
1464ed1eea8STomer Tayar {
1474ed1eea8STomer Tayar 	list_del(&p_cmd_elem->list);
1484ed1eea8STomer Tayar 	kfree(p_cmd_elem);
1494ed1eea8STomer Tayar }
1504ed1eea8STomer Tayar 
1514ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1524ed1eea8STomer Tayar static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
1534ed1eea8STomer Tayar 						     u16 seq_num)
1544ed1eea8STomer Tayar {
1554ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
1564ed1eea8STomer Tayar 
1574ed1eea8STomer Tayar 	list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
1584ed1eea8STomer Tayar 		if (p_cmd_elem->expected_seq_num == seq_num)
1594ed1eea8STomer Tayar 			return p_cmd_elem;
1604ed1eea8STomer Tayar 	}
1614ed1eea8STomer Tayar 
1624ed1eea8STomer Tayar 	return NULL;
1634ed1eea8STomer Tayar }
1644ed1eea8STomer Tayar 
165fe56b9e6SYuval Mintz int qed_mcp_free(struct qed_hwfn *p_hwfn)
166fe56b9e6SYuval Mintz {
167fe56b9e6SYuval Mintz 	if (p_hwfn->mcp_info) {
1684ed1eea8STomer Tayar 		struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
1694ed1eea8STomer Tayar 
170fe56b9e6SYuval Mintz 		kfree(p_hwfn->mcp_info->mfw_mb_cur);
171fe56b9e6SYuval Mintz 		kfree(p_hwfn->mcp_info->mfw_mb_shadow);
1724ed1eea8STomer Tayar 
1734ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
1744ed1eea8STomer Tayar 		list_for_each_entry_safe(p_cmd_elem,
1754ed1eea8STomer Tayar 					 p_tmp,
1764ed1eea8STomer Tayar 					 &p_hwfn->mcp_info->cmd_list, list) {
1774ed1eea8STomer Tayar 			qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
178fe56b9e6SYuval Mintz 		}
1794ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
1804ed1eea8STomer Tayar 	}
1814ed1eea8STomer Tayar 
182fe56b9e6SYuval Mintz 	kfree(p_hwfn->mcp_info);
1833587cb87STomer Tayar 	p_hwfn->mcp_info = NULL;
184fe56b9e6SYuval Mintz 
185fe56b9e6SYuval Mintz 	return 0;
186fe56b9e6SYuval Mintz }
187fe56b9e6SYuval Mintz 
188f00d25f3STomer Tayar /* Maximum of 1 sec to wait for the SHMEM ready indication */
189f00d25f3STomer Tayar #define QED_MCP_SHMEM_RDY_MAX_RETRIES	20
190f00d25f3STomer Tayar #define QED_MCP_SHMEM_RDY_ITER_MS	50
191f00d25f3STomer Tayar 
1921a635e48SYuval Mintz static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
193fe56b9e6SYuval Mintz {
194fe56b9e6SYuval Mintz 	struct qed_mcp_info *p_info = p_hwfn->mcp_info;
195f00d25f3STomer Tayar 	u8 cnt = QED_MCP_SHMEM_RDY_MAX_RETRIES;
196f00d25f3STomer Tayar 	u8 msec = QED_MCP_SHMEM_RDY_ITER_MS;
197fe56b9e6SYuval Mintz 	u32 drv_mb_offsize, mfw_mb_offsize;
198fe56b9e6SYuval Mintz 	u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
199fe56b9e6SYuval Mintz 
200fe56b9e6SYuval Mintz 	p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
201f00d25f3STomer Tayar 	if (!p_info->public_base) {
202f00d25f3STomer Tayar 		DP_NOTICE(p_hwfn,
203f00d25f3STomer Tayar 			  "The address of the MCP scratch-pad is not configured\n");
204f00d25f3STomer Tayar 		return -EINVAL;
205f00d25f3STomer Tayar 	}
206fe56b9e6SYuval Mintz 
207fe56b9e6SYuval Mintz 	p_info->public_base |= GRCBASE_MCP;
208fe56b9e6SYuval Mintz 
209f00d25f3STomer Tayar 	/* Get the MFW MB address and number of supported messages */
210f00d25f3STomer Tayar 	mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
211f00d25f3STomer Tayar 				SECTION_OFFSIZE_ADDR(p_info->public_base,
212f00d25f3STomer Tayar 						     PUBLIC_MFW_MB));
213f00d25f3STomer Tayar 	p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
214f00d25f3STomer Tayar 	p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt,
215f00d25f3STomer Tayar 					    p_info->mfw_mb_addr +
216f00d25f3STomer Tayar 					    offsetof(struct public_mfw_mb,
217f00d25f3STomer Tayar 						     sup_msgs));
218f00d25f3STomer Tayar 
219f00d25f3STomer Tayar 	/* The driver can notify that there was an MCP reset, and might read the
220f00d25f3STomer Tayar 	 * SHMEM values before the MFW has completed initializing them.
221f00d25f3STomer Tayar 	 * To avoid this, the "sup_msgs" field in the MFW mailbox is used as a
222f00d25f3STomer Tayar 	 * data ready indication.
223f00d25f3STomer Tayar 	 */
224f00d25f3STomer Tayar 	while (!p_info->mfw_mb_length && --cnt) {
225f00d25f3STomer Tayar 		msleep(msec);
226f00d25f3STomer Tayar 		p_info->mfw_mb_length =
227f00d25f3STomer Tayar 			(u16)qed_rd(p_hwfn, p_ptt,
228f00d25f3STomer Tayar 				    p_info->mfw_mb_addr +
229f00d25f3STomer Tayar 				    offsetof(struct public_mfw_mb, sup_msgs));
230f00d25f3STomer Tayar 	}
231f00d25f3STomer Tayar 
232f00d25f3STomer Tayar 	if (!cnt) {
233f00d25f3STomer Tayar 		DP_NOTICE(p_hwfn,
234f00d25f3STomer Tayar 			  "Failed to get the SHMEM ready notification after %d msec\n",
235f00d25f3STomer Tayar 			  QED_MCP_SHMEM_RDY_MAX_RETRIES * msec);
236f00d25f3STomer Tayar 		return -EBUSY;
237f00d25f3STomer Tayar 	}
238f00d25f3STomer Tayar 
239fe56b9e6SYuval Mintz 	/* Calculate the driver and MFW mailbox address */
240fe56b9e6SYuval Mintz 	drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
241fe56b9e6SYuval Mintz 				SECTION_OFFSIZE_ADDR(p_info->public_base,
242fe56b9e6SYuval Mintz 						     PUBLIC_DRV_MB));
243fe56b9e6SYuval Mintz 	p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
244fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
245fe56b9e6SYuval Mintz 		   "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
246fe56b9e6SYuval Mintz 		   drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
247fe56b9e6SYuval Mintz 
248fe56b9e6SYuval Mintz 	/* Get the current driver mailbox sequence before sending
249fe56b9e6SYuval Mintz 	 * the first command
250fe56b9e6SYuval Mintz 	 */
251fe56b9e6SYuval Mintz 	p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
252fe56b9e6SYuval Mintz 			     DRV_MSG_SEQ_NUMBER_MASK;
253fe56b9e6SYuval Mintz 
254fe56b9e6SYuval Mintz 	/* Get current FW pulse sequence */
255fe56b9e6SYuval Mintz 	p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
256fe56b9e6SYuval Mintz 				DRV_PULSE_SEQ_MASK;
257fe56b9e6SYuval Mintz 
2584ed1eea8STomer Tayar 	p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
259fe56b9e6SYuval Mintz 
260fe56b9e6SYuval Mintz 	return 0;
261fe56b9e6SYuval Mintz }
262fe56b9e6SYuval Mintz 
2631a635e48SYuval Mintz int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
264fe56b9e6SYuval Mintz {
265fe56b9e6SYuval Mintz 	struct qed_mcp_info *p_info;
266fe56b9e6SYuval Mintz 	u32 size;
267fe56b9e6SYuval Mintz 
268fe56b9e6SYuval Mintz 	/* Allocate mcp_info structure */
26960fffb3bSYuval Mintz 	p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
270fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info)
271fe56b9e6SYuval Mintz 		goto err;
272fe56b9e6SYuval Mintz 	p_info = p_hwfn->mcp_info;
273fe56b9e6SYuval Mintz 
2744ed1eea8STomer Tayar 	/* Initialize the MFW spinlock */
2754ed1eea8STomer Tayar 	spin_lock_init(&p_info->cmd_lock);
2764ed1eea8STomer Tayar 	spin_lock_init(&p_info->link_lock);
2774ed1eea8STomer Tayar 
2784ed1eea8STomer Tayar 	INIT_LIST_HEAD(&p_info->cmd_list);
2794ed1eea8STomer Tayar 
280fe56b9e6SYuval Mintz 	if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
281fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MCP is not initialized\n");
282fe56b9e6SYuval Mintz 		/* Do not free mcp_info here, since public_base indicate that
283fe56b9e6SYuval Mintz 		 * the MCP is not initialized
284fe56b9e6SYuval Mintz 		 */
285fe56b9e6SYuval Mintz 		return 0;
286fe56b9e6SYuval Mintz 	}
287fe56b9e6SYuval Mintz 
288fe56b9e6SYuval Mintz 	size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
28960fffb3bSYuval Mintz 	p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
29083aeb933SYuval Mintz 	p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
291eb2a6b80SChristophe Jaillet 	if (!p_info->mfw_mb_cur || !p_info->mfw_mb_shadow)
292fe56b9e6SYuval Mintz 		goto err;
293fe56b9e6SYuval Mintz 
294fe56b9e6SYuval Mintz 	return 0;
295fe56b9e6SYuval Mintz 
296fe56b9e6SYuval Mintz err:
297fe56b9e6SYuval Mintz 	qed_mcp_free(p_hwfn);
298fe56b9e6SYuval Mintz 	return -ENOMEM;
299fe56b9e6SYuval Mintz }
300fe56b9e6SYuval Mintz 
3014ed1eea8STomer Tayar static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
3024ed1eea8STomer Tayar 				   struct qed_ptt *p_ptt)
3035529bad9STomer Tayar {
3044ed1eea8STomer Tayar 	u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
3055529bad9STomer Tayar 
3064ed1eea8STomer Tayar 	/* Use MCP history register to check if MCP reset occurred between init
3074ed1eea8STomer Tayar 	 * time and now.
3085529bad9STomer Tayar 	 */
3094ed1eea8STomer Tayar 	if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
3104ed1eea8STomer Tayar 		DP_VERBOSE(p_hwfn,
3114ed1eea8STomer Tayar 			   QED_MSG_SP,
3124ed1eea8STomer Tayar 			   "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
3134ed1eea8STomer Tayar 			   p_hwfn->mcp_info->mcp_hist, generic_por_0);
3145529bad9STomer Tayar 
3154ed1eea8STomer Tayar 		qed_load_mcp_offsets(p_hwfn, p_ptt);
3164ed1eea8STomer Tayar 		qed_mcp_cmd_port_init(p_hwfn, p_ptt);
3175529bad9STomer Tayar 	}
3185529bad9STomer Tayar }
3195529bad9STomer Tayar 
3201a635e48SYuval Mintz int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
321fe56b9e6SYuval Mintz {
322eaa50fc5STomer Tayar 	u32 org_mcp_reset_seq, seq, delay = QED_MCP_RESP_ITER_US, cnt = 0;
323fe56b9e6SYuval Mintz 	int rc = 0;
324fe56b9e6SYuval Mintz 
325b310974eSTomer Tayar 	if (p_hwfn->mcp_info->b_block_cmd) {
326b310974eSTomer Tayar 		DP_NOTICE(p_hwfn,
327b310974eSTomer Tayar 			  "The MFW is not responsive. Avoid sending MCP_RESET mailbox command.\n");
328b310974eSTomer Tayar 		return -EBUSY;
329b310974eSTomer Tayar 	}
330b310974eSTomer Tayar 
3314ed1eea8STomer Tayar 	/* Ensure that only a single thread is accessing the mailbox */
3324ed1eea8STomer Tayar 	spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
3334ed1eea8STomer Tayar 
3344ed1eea8STomer Tayar 	org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
3355529bad9STomer Tayar 
336fe56b9e6SYuval Mintz 	/* Set drv command along with the updated sequence */
3374ed1eea8STomer Tayar 	qed_mcp_reread_offsets(p_hwfn, p_ptt);
3384ed1eea8STomer Tayar 	seq = ++p_hwfn->mcp_info->drv_mb_seq;
3394ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
340fe56b9e6SYuval Mintz 
341fe56b9e6SYuval Mintz 	do {
342fe56b9e6SYuval Mintz 		/* Wait for MFW response */
343fe56b9e6SYuval Mintz 		udelay(delay);
344fe56b9e6SYuval Mintz 		/* Give the FW up to 500 second (50*1000*10usec) */
345fe56b9e6SYuval Mintz 	} while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
346fe56b9e6SYuval Mintz 					      MISCS_REG_GENERIC_POR_0)) &&
347fe56b9e6SYuval Mintz 		 (cnt++ < QED_MCP_RESET_RETRIES));
348fe56b9e6SYuval Mintz 
349fe56b9e6SYuval Mintz 	if (org_mcp_reset_seq !=
350fe56b9e6SYuval Mintz 	    qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
351fe56b9e6SYuval Mintz 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
352fe56b9e6SYuval Mintz 			   "MCP was reset after %d usec\n", cnt * delay);
353fe56b9e6SYuval Mintz 	} else {
354fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "Failed to reset MCP\n");
355fe56b9e6SYuval Mintz 		rc = -EAGAIN;
356fe56b9e6SYuval Mintz 	}
357fe56b9e6SYuval Mintz 
3584ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
3595529bad9STomer Tayar 
360fe56b9e6SYuval Mintz 	return rc;
361fe56b9e6SYuval Mintz }
362fe56b9e6SYuval Mintz 
3634ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
3644ed1eea8STomer Tayar static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
365fe56b9e6SYuval Mintz {
3664ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
3674ed1eea8STomer Tayar 
3684ed1eea8STomer Tayar 	/* There is at most one pending command at a certain time, and if it
3694ed1eea8STomer Tayar 	 * exists - it is placed at the HEAD of the list.
3704ed1eea8STomer Tayar 	 */
3714ed1eea8STomer Tayar 	if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
3724ed1eea8STomer Tayar 		p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
3734ed1eea8STomer Tayar 					      struct qed_mcp_cmd_elem, list);
3744ed1eea8STomer Tayar 		return !p_cmd_elem->b_is_completed;
3754ed1eea8STomer Tayar 	}
3764ed1eea8STomer Tayar 
3774ed1eea8STomer Tayar 	return false;
3784ed1eea8STomer Tayar }
3794ed1eea8STomer Tayar 
3804ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
3814ed1eea8STomer Tayar static int
3824ed1eea8STomer Tayar qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3834ed1eea8STomer Tayar {
3844ed1eea8STomer Tayar 	struct qed_mcp_mb_params *p_mb_params;
3854ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
3864ed1eea8STomer Tayar 	u32 mcp_resp;
3874ed1eea8STomer Tayar 	u16 seq_num;
3884ed1eea8STomer Tayar 
3894ed1eea8STomer Tayar 	mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
3904ed1eea8STomer Tayar 	seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
3914ed1eea8STomer Tayar 
3924ed1eea8STomer Tayar 	/* Return if no new non-handled response has been received */
3934ed1eea8STomer Tayar 	if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
3944ed1eea8STomer Tayar 		return -EAGAIN;
3954ed1eea8STomer Tayar 
3964ed1eea8STomer Tayar 	p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
3974ed1eea8STomer Tayar 	if (!p_cmd_elem) {
3984ed1eea8STomer Tayar 		DP_ERR(p_hwfn,
3994ed1eea8STomer Tayar 		       "Failed to find a pending mailbox cmd that expects sequence number %d\n",
4004ed1eea8STomer Tayar 		       seq_num);
4014ed1eea8STomer Tayar 		return -EINVAL;
4024ed1eea8STomer Tayar 	}
4034ed1eea8STomer Tayar 
4044ed1eea8STomer Tayar 	p_mb_params = p_cmd_elem->p_mb_params;
4054ed1eea8STomer Tayar 
4064ed1eea8STomer Tayar 	/* Get the MFW response along with the sequence number */
4074ed1eea8STomer Tayar 	p_mb_params->mcp_resp = mcp_resp;
4084ed1eea8STomer Tayar 
4094ed1eea8STomer Tayar 	/* Get the MFW param */
4104ed1eea8STomer Tayar 	p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
4114ed1eea8STomer Tayar 
4124ed1eea8STomer Tayar 	/* Get the union data */
4132f67af8cSTomer Tayar 	if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
4144ed1eea8STomer Tayar 		u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
4154ed1eea8STomer Tayar 				      offsetof(struct public_drv_mb,
4164ed1eea8STomer Tayar 					       union_data);
4174ed1eea8STomer Tayar 		qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
4182f67af8cSTomer Tayar 				union_data_addr, p_mb_params->data_dst_size);
4194ed1eea8STomer Tayar 	}
4204ed1eea8STomer Tayar 
4214ed1eea8STomer Tayar 	p_cmd_elem->b_is_completed = true;
4224ed1eea8STomer Tayar 
4234ed1eea8STomer Tayar 	return 0;
4244ed1eea8STomer Tayar }
4254ed1eea8STomer Tayar 
4264ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
4274ed1eea8STomer Tayar static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
4284ed1eea8STomer Tayar 				    struct qed_ptt *p_ptt,
4294ed1eea8STomer Tayar 				    struct qed_mcp_mb_params *p_mb_params,
4304ed1eea8STomer Tayar 				    u16 seq_num)
4314ed1eea8STomer Tayar {
4324ed1eea8STomer Tayar 	union drv_union_data union_data;
4334ed1eea8STomer Tayar 	u32 union_data_addr;
4344ed1eea8STomer Tayar 
4354ed1eea8STomer Tayar 	/* Set the union data */
4364ed1eea8STomer Tayar 	union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
4374ed1eea8STomer Tayar 			  offsetof(struct public_drv_mb, union_data);
4384ed1eea8STomer Tayar 	memset(&union_data, 0, sizeof(union_data));
4392f67af8cSTomer Tayar 	if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
4404ed1eea8STomer Tayar 		memcpy(&union_data, p_mb_params->p_data_src,
4412f67af8cSTomer Tayar 		       p_mb_params->data_src_size);
4424ed1eea8STomer Tayar 	qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
4434ed1eea8STomer Tayar 		      sizeof(union_data));
4444ed1eea8STomer Tayar 
4454ed1eea8STomer Tayar 	/* Set the drv param */
4464ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
4474ed1eea8STomer Tayar 
4484ed1eea8STomer Tayar 	/* Set the drv command along with the sequence number */
4494ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
4504ed1eea8STomer Tayar 
4514ed1eea8STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
4524ed1eea8STomer Tayar 		   "MFW mailbox: command 0x%08x param 0x%08x\n",
4534ed1eea8STomer Tayar 		   (p_mb_params->cmd | seq_num), p_mb_params->param);
4544ed1eea8STomer Tayar }
4554ed1eea8STomer Tayar 
456b310974eSTomer Tayar static void qed_mcp_cmd_set_blocking(struct qed_hwfn *p_hwfn, bool block_cmd)
457b310974eSTomer Tayar {
458b310974eSTomer Tayar 	p_hwfn->mcp_info->b_block_cmd = block_cmd;
459b310974eSTomer Tayar 
460b310974eSTomer Tayar 	DP_INFO(p_hwfn, "%s sending of mailbox commands to the MFW\n",
461b310974eSTomer Tayar 		block_cmd ? "Block" : "Unblock");
462b310974eSTomer Tayar }
463b310974eSTomer Tayar 
464b310974eSTomer Tayar static void qed_mcp_print_cpu_info(struct qed_hwfn *p_hwfn,
465b310974eSTomer Tayar 				   struct qed_ptt *p_ptt)
466b310974eSTomer Tayar {
467b310974eSTomer Tayar 	u32 cpu_mode, cpu_state, cpu_pc_0, cpu_pc_1, cpu_pc_2;
468b310974eSTomer Tayar 	u32 delay = QED_MCP_RESP_ITER_US;
469b310974eSTomer Tayar 
470b310974eSTomer Tayar 	cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
471b310974eSTomer Tayar 	cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
472b310974eSTomer Tayar 	cpu_pc_0 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
473b310974eSTomer Tayar 	udelay(delay);
474b310974eSTomer Tayar 	cpu_pc_1 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
475b310974eSTomer Tayar 	udelay(delay);
476b310974eSTomer Tayar 	cpu_pc_2 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
477b310974eSTomer Tayar 
478b310974eSTomer Tayar 	DP_NOTICE(p_hwfn,
479b310974eSTomer Tayar 		  "MCP CPU info: mode 0x%08x, state 0x%08x, pc {0x%08x, 0x%08x, 0x%08x}\n",
480b310974eSTomer Tayar 		  cpu_mode, cpu_state, cpu_pc_0, cpu_pc_1, cpu_pc_2);
481b310974eSTomer Tayar }
482b310974eSTomer Tayar 
4834ed1eea8STomer Tayar static int
4844ed1eea8STomer Tayar _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
4854ed1eea8STomer Tayar 		       struct qed_ptt *p_ptt,
4864ed1eea8STomer Tayar 		       struct qed_mcp_mb_params *p_mb_params,
487eaa50fc5STomer Tayar 		       u32 max_retries, u32 usecs)
4884ed1eea8STomer Tayar {
489eaa50fc5STomer Tayar 	u32 cnt = 0, msecs = DIV_ROUND_UP(usecs, 1000);
4904ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
4914ed1eea8STomer Tayar 	u16 seq_num;
492fe56b9e6SYuval Mintz 	int rc = 0;
493fe56b9e6SYuval Mintz 
4944ed1eea8STomer Tayar 	/* Wait until the mailbox is non-occupied */
495fe56b9e6SYuval Mintz 	do {
4964ed1eea8STomer Tayar 		/* Exit the loop if there is no pending command, or if the
4974ed1eea8STomer Tayar 		 * pending command is completed during this iteration.
4984ed1eea8STomer Tayar 		 * The spinlock stays locked until the command is sent.
4994ed1eea8STomer Tayar 		 */
5004ed1eea8STomer Tayar 
5014ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
5024ed1eea8STomer Tayar 
5034ed1eea8STomer Tayar 		if (!qed_mcp_has_pending_cmd(p_hwfn))
5044ed1eea8STomer Tayar 			break;
5054ed1eea8STomer Tayar 
5064ed1eea8STomer Tayar 		rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
5074ed1eea8STomer Tayar 		if (!rc)
5084ed1eea8STomer Tayar 			break;
5094ed1eea8STomer Tayar 		else if (rc != -EAGAIN)
5104ed1eea8STomer Tayar 			goto err;
5114ed1eea8STomer Tayar 
5124ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
513eaa50fc5STomer Tayar 
514eaa50fc5STomer Tayar 		if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP))
515eaa50fc5STomer Tayar 			msleep(msecs);
516eaa50fc5STomer Tayar 		else
517eaa50fc5STomer Tayar 			udelay(usecs);
5184ed1eea8STomer Tayar 	} while (++cnt < max_retries);
519fe56b9e6SYuval Mintz 
5204ed1eea8STomer Tayar 	if (cnt >= max_retries) {
5214ed1eea8STomer Tayar 		DP_NOTICE(p_hwfn,
5224ed1eea8STomer Tayar 			  "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
5234ed1eea8STomer Tayar 			  p_mb_params->cmd, p_mb_params->param);
5244ed1eea8STomer Tayar 		return -EAGAIN;
525fe56b9e6SYuval Mintz 	}
5264ed1eea8STomer Tayar 
5274ed1eea8STomer Tayar 	/* Send the mailbox command */
5284ed1eea8STomer Tayar 	qed_mcp_reread_offsets(p_hwfn, p_ptt);
5294ed1eea8STomer Tayar 	seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
5304ed1eea8STomer Tayar 	p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
531c8004600SDan Carpenter 	if (!p_cmd_elem) {
532c8004600SDan Carpenter 		rc = -ENOMEM;
5334ed1eea8STomer Tayar 		goto err;
534c8004600SDan Carpenter 	}
5354ed1eea8STomer Tayar 
5364ed1eea8STomer Tayar 	__qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
5374ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
5384ed1eea8STomer Tayar 
5394ed1eea8STomer Tayar 	/* Wait for the MFW response */
5404ed1eea8STomer Tayar 	do {
5414ed1eea8STomer Tayar 		/* Exit the loop if the command is already completed, or if the
5424ed1eea8STomer Tayar 		 * command is completed during this iteration.
5434ed1eea8STomer Tayar 		 * The spinlock stays locked until the list element is removed.
5444ed1eea8STomer Tayar 		 */
5454ed1eea8STomer Tayar 
546eaa50fc5STomer Tayar 		if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP))
547eaa50fc5STomer Tayar 			msleep(msecs);
548eaa50fc5STomer Tayar 		else
549eaa50fc5STomer Tayar 			udelay(usecs);
550eaa50fc5STomer Tayar 
5514ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
5524ed1eea8STomer Tayar 
5534ed1eea8STomer Tayar 		if (p_cmd_elem->b_is_completed)
5544ed1eea8STomer Tayar 			break;
5554ed1eea8STomer Tayar 
5564ed1eea8STomer Tayar 		rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
5574ed1eea8STomer Tayar 		if (!rc)
5584ed1eea8STomer Tayar 			break;
5594ed1eea8STomer Tayar 		else if (rc != -EAGAIN)
5604ed1eea8STomer Tayar 			goto err;
5614ed1eea8STomer Tayar 
5624ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
5634ed1eea8STomer Tayar 	} while (++cnt < max_retries);
5644ed1eea8STomer Tayar 
5654ed1eea8STomer Tayar 	if (cnt >= max_retries) {
5664ed1eea8STomer Tayar 		DP_NOTICE(p_hwfn,
5674ed1eea8STomer Tayar 			  "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
5684ed1eea8STomer Tayar 			  p_mb_params->cmd, p_mb_params->param);
569b310974eSTomer Tayar 		qed_mcp_print_cpu_info(p_hwfn, p_ptt);
5704ed1eea8STomer Tayar 
5714ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
5724ed1eea8STomer Tayar 		qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
5734ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
5744ed1eea8STomer Tayar 
575b310974eSTomer Tayar 		if (!QED_MB_FLAGS_IS_SET(p_mb_params, AVOID_BLOCK))
576b310974eSTomer Tayar 			qed_mcp_cmd_set_blocking(p_hwfn, true);
577b310974eSTomer Tayar 
5782ec276d5SIgor Russkikh 		qed_hw_err_notify(p_hwfn, p_ptt,
5792ec276d5SIgor Russkikh 				  QED_HW_ERR_MFW_RESP_FAIL, NULL);
5804ed1eea8STomer Tayar 		return -EAGAIN;
5814ed1eea8STomer Tayar 	}
5824ed1eea8STomer Tayar 
5834ed1eea8STomer Tayar 	qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
5844ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
5854ed1eea8STomer Tayar 
5864ed1eea8STomer Tayar 	DP_VERBOSE(p_hwfn,
5874ed1eea8STomer Tayar 		   QED_MSG_SP,
5884ed1eea8STomer Tayar 		   "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
5894ed1eea8STomer Tayar 		   p_mb_params->mcp_resp,
5904ed1eea8STomer Tayar 		   p_mb_params->mcp_param,
591eaa50fc5STomer Tayar 		   (cnt * usecs) / 1000, (cnt * usecs) % 1000);
5924ed1eea8STomer Tayar 
5934ed1eea8STomer Tayar 	/* Clear the sequence number from the MFW response */
5944ed1eea8STomer Tayar 	p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
5954ed1eea8STomer Tayar 
5964ed1eea8STomer Tayar 	return 0;
5974ed1eea8STomer Tayar 
5984ed1eea8STomer Tayar err:
5994ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
600fe56b9e6SYuval Mintz 	return rc;
601fe56b9e6SYuval Mintz }
602fe56b9e6SYuval Mintz 
6035529bad9STomer Tayar static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
604fe56b9e6SYuval Mintz 				 struct qed_ptt *p_ptt,
6055529bad9STomer Tayar 				 struct qed_mcp_mb_params *p_mb_params)
606fe56b9e6SYuval Mintz {
6072f67af8cSTomer Tayar 	size_t union_data_size = sizeof(union drv_union_data);
6084ed1eea8STomer Tayar 	u32 max_retries = QED_DRV_MB_MAX_RETRIES;
609eaa50fc5STomer Tayar 	u32 usecs = QED_MCP_RESP_ITER_US;
610fe56b9e6SYuval Mintz 
611fe56b9e6SYuval Mintz 	/* MCP not initialized */
612fe56b9e6SYuval Mintz 	if (!qed_mcp_is_init(p_hwfn)) {
613fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
614fe56b9e6SYuval Mintz 		return -EBUSY;
615fe56b9e6SYuval Mintz 	}
616fe56b9e6SYuval Mintz 
617b310974eSTomer Tayar 	if (p_hwfn->mcp_info->b_block_cmd) {
618b310974eSTomer Tayar 		DP_NOTICE(p_hwfn,
619b310974eSTomer Tayar 			  "The MFW is not responsive. Avoid sending mailbox command 0x%08x [param 0x%08x].\n",
620b310974eSTomer Tayar 			  p_mb_params->cmd, p_mb_params->param);
621b310974eSTomer Tayar 		return -EBUSY;
622b310974eSTomer Tayar 	}
623b310974eSTomer Tayar 
6242f67af8cSTomer Tayar 	if (p_mb_params->data_src_size > union_data_size ||
6252f67af8cSTomer Tayar 	    p_mb_params->data_dst_size > union_data_size) {
6262f67af8cSTomer Tayar 		DP_ERR(p_hwfn,
6272f67af8cSTomer Tayar 		       "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
6282f67af8cSTomer Tayar 		       p_mb_params->data_src_size,
6292f67af8cSTomer Tayar 		       p_mb_params->data_dst_size, union_data_size);
6302f67af8cSTomer Tayar 		return -EINVAL;
6312f67af8cSTomer Tayar 	}
6322f67af8cSTomer Tayar 
633eaa50fc5STomer Tayar 	if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP)) {
634eaa50fc5STomer Tayar 		max_retries = DIV_ROUND_UP(max_retries, 1000);
635eaa50fc5STomer Tayar 		usecs *= 1000;
636eaa50fc5STomer Tayar 	}
637eaa50fc5STomer Tayar 
6384ed1eea8STomer Tayar 	return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
639eaa50fc5STomer Tayar 				      usecs);
640fe56b9e6SYuval Mintz }
641fe56b9e6SYuval Mintz 
6425529bad9STomer Tayar int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
6435529bad9STomer Tayar 		struct qed_ptt *p_ptt,
6445529bad9STomer Tayar 		u32 cmd,
6455529bad9STomer Tayar 		u32 param,
6465529bad9STomer Tayar 		u32 *o_mcp_resp,
6475529bad9STomer Tayar 		u32 *o_mcp_param)
648fe56b9e6SYuval Mintz {
6495529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
6505529bad9STomer Tayar 	int rc;
651fe56b9e6SYuval Mintz 
6525529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
6535529bad9STomer Tayar 	mb_params.cmd = cmd;
6545529bad9STomer Tayar 	mb_params.param = param;
65514d39648SMintz, Yuval 
6565529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
6575529bad9STomer Tayar 	if (rc)
6585529bad9STomer Tayar 		return rc;
6595529bad9STomer Tayar 
6605529bad9STomer Tayar 	*o_mcp_resp = mb_params.mcp_resp;
6615529bad9STomer Tayar 	*o_mcp_param = mb_params.mcp_param;
6625529bad9STomer Tayar 
6635529bad9STomer Tayar 	return 0;
664fe56b9e6SYuval Mintz }
665fe56b9e6SYuval Mintz 
666bf774d14SYueHaibing static int
667bf774d14SYueHaibing qed_mcp_nvm_wr_cmd(struct qed_hwfn *p_hwfn,
66862e4d438SSudarsana Reddy Kalluru 		   struct qed_ptt *p_ptt,
66962e4d438SSudarsana Reddy Kalluru 		   u32 cmd,
67062e4d438SSudarsana Reddy Kalluru 		   u32 param,
67162e4d438SSudarsana Reddy Kalluru 		   u32 *o_mcp_resp,
67262e4d438SSudarsana Reddy Kalluru 		   u32 *o_mcp_param, u32 i_txn_size, u32 *i_buf)
67362e4d438SSudarsana Reddy Kalluru {
67462e4d438SSudarsana Reddy Kalluru 	struct qed_mcp_mb_params mb_params;
67562e4d438SSudarsana Reddy Kalluru 	int rc;
67662e4d438SSudarsana Reddy Kalluru 
67762e4d438SSudarsana Reddy Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
67862e4d438SSudarsana Reddy Kalluru 	mb_params.cmd = cmd;
67962e4d438SSudarsana Reddy Kalluru 	mb_params.param = param;
68062e4d438SSudarsana Reddy Kalluru 	mb_params.p_data_src = i_buf;
68162e4d438SSudarsana Reddy Kalluru 	mb_params.data_src_size = (u8)i_txn_size;
68262e4d438SSudarsana Reddy Kalluru 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
68362e4d438SSudarsana Reddy Kalluru 	if (rc)
68462e4d438SSudarsana Reddy Kalluru 		return rc;
68562e4d438SSudarsana Reddy Kalluru 
68662e4d438SSudarsana Reddy Kalluru 	*o_mcp_resp = mb_params.mcp_resp;
68762e4d438SSudarsana Reddy Kalluru 	*o_mcp_param = mb_params.mcp_param;
68862e4d438SSudarsana Reddy Kalluru 
6895e7ba042SDenis Bolotin 	/* nvm_info needs to be updated */
6905e7ba042SDenis Bolotin 	p_hwfn->nvm_info.valid = false;
6915e7ba042SDenis Bolotin 
69262e4d438SSudarsana Reddy Kalluru 	return 0;
69362e4d438SSudarsana Reddy Kalluru }
69462e4d438SSudarsana Reddy Kalluru 
6954102426fSTomer Tayar int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
6964102426fSTomer Tayar 		       struct qed_ptt *p_ptt,
6974102426fSTomer Tayar 		       u32 cmd,
6984102426fSTomer Tayar 		       u32 param,
6994102426fSTomer Tayar 		       u32 *o_mcp_resp,
7004102426fSTomer Tayar 		       u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
7014102426fSTomer Tayar {
7024102426fSTomer Tayar 	struct qed_mcp_mb_params mb_params;
7032f67af8cSTomer Tayar 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
7044102426fSTomer Tayar 	int rc;
7054102426fSTomer Tayar 
7064102426fSTomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
7074102426fSTomer Tayar 	mb_params.cmd = cmd;
7084102426fSTomer Tayar 	mb_params.param = param;
7092f67af8cSTomer Tayar 	mb_params.p_data_dst = raw_data;
7102f67af8cSTomer Tayar 
7112f67af8cSTomer Tayar 	/* Use the maximal value since the actual one is part of the response */
7122f67af8cSTomer Tayar 	mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
7132f67af8cSTomer Tayar 
7144102426fSTomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
7154102426fSTomer Tayar 	if (rc)
7164102426fSTomer Tayar 		return rc;
7174102426fSTomer Tayar 
7184102426fSTomer Tayar 	*o_mcp_resp = mb_params.mcp_resp;
7194102426fSTomer Tayar 	*o_mcp_param = mb_params.mcp_param;
7204102426fSTomer Tayar 
7214102426fSTomer Tayar 	*o_txn_size = *o_mcp_param;
7222f67af8cSTomer Tayar 	memcpy(o_buf, raw_data, *o_txn_size);
7234102426fSTomer Tayar 
7244102426fSTomer Tayar 	return 0;
7254102426fSTomer Tayar }
7264102426fSTomer Tayar 
7275d24bcf1STomer Tayar static bool
7285d24bcf1STomer Tayar qed_mcp_can_force_load(u8 drv_role,
7295d24bcf1STomer Tayar 		       u8 exist_drv_role,
7305d24bcf1STomer Tayar 		       enum qed_override_force_load override_force_load)
731fe56b9e6SYuval Mintz {
7325d24bcf1STomer Tayar 	bool can_force_load = false;
7335d24bcf1STomer Tayar 
7345d24bcf1STomer Tayar 	switch (override_force_load) {
7355d24bcf1STomer Tayar 	case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
7365d24bcf1STomer Tayar 		can_force_load = true;
7375d24bcf1STomer Tayar 		break;
7385d24bcf1STomer Tayar 	case QED_OVERRIDE_FORCE_LOAD_NEVER:
7395d24bcf1STomer Tayar 		can_force_load = false;
7405d24bcf1STomer Tayar 		break;
7415d24bcf1STomer Tayar 	default:
7425d24bcf1STomer Tayar 		can_force_load = (drv_role == DRV_ROLE_OS &&
7435d24bcf1STomer Tayar 				  exist_drv_role == DRV_ROLE_PREBOOT) ||
7445d24bcf1STomer Tayar 				 (drv_role == DRV_ROLE_KDUMP &&
7455d24bcf1STomer Tayar 				  exist_drv_role == DRV_ROLE_OS);
7465d24bcf1STomer Tayar 		break;
7475d24bcf1STomer Tayar 	}
7485d24bcf1STomer Tayar 
7495d24bcf1STomer Tayar 	return can_force_load;
7505d24bcf1STomer Tayar }
7515d24bcf1STomer Tayar 
7525d24bcf1STomer Tayar static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
7535d24bcf1STomer Tayar 				   struct qed_ptt *p_ptt)
7545d24bcf1STomer Tayar {
7555d24bcf1STomer Tayar 	u32 resp = 0, param = 0;
756fe56b9e6SYuval Mintz 	int rc;
757fe56b9e6SYuval Mintz 
7585d24bcf1STomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
7595d24bcf1STomer Tayar 			 &resp, &param);
7605d24bcf1STomer Tayar 	if (rc)
7615d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn,
7625d24bcf1STomer Tayar 			  "Failed to send cancel load request, rc = %d\n", rc);
763fe56b9e6SYuval Mintz 
764fe56b9e6SYuval Mintz 	return rc;
765fe56b9e6SYuval Mintz }
766fe56b9e6SYuval Mintz 
7675d24bcf1STomer Tayar #define CONFIG_QEDE_BITMAP_IDX		BIT(0)
7685d24bcf1STomer Tayar #define CONFIG_QED_SRIOV_BITMAP_IDX	BIT(1)
7695d24bcf1STomer Tayar #define CONFIG_QEDR_BITMAP_IDX		BIT(2)
7705d24bcf1STomer Tayar #define CONFIG_QEDF_BITMAP_IDX		BIT(4)
7715d24bcf1STomer Tayar #define CONFIG_QEDI_BITMAP_IDX		BIT(5)
7725d24bcf1STomer Tayar #define CONFIG_QED_LL2_BITMAP_IDX	BIT(6)
7735529bad9STomer Tayar 
7745d24bcf1STomer Tayar static u32 qed_get_config_bitmap(void)
7755d24bcf1STomer Tayar {
7765d24bcf1STomer Tayar 	u32 config_bitmap = 0x0;
7775d24bcf1STomer Tayar 
7785d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QEDE))
7795d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
7805d24bcf1STomer Tayar 
7815d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_SRIOV))
7825d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
7835d24bcf1STomer Tayar 
7845d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_RDMA))
7855d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
7865d24bcf1STomer Tayar 
7875d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_FCOE))
7885d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
7895d24bcf1STomer Tayar 
7905d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_ISCSI))
7915d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
7925d24bcf1STomer Tayar 
7935d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_LL2))
7945d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
7955d24bcf1STomer Tayar 
7965d24bcf1STomer Tayar 	return config_bitmap;
7975d24bcf1STomer Tayar }
7985d24bcf1STomer Tayar 
7995d24bcf1STomer Tayar struct qed_load_req_in_params {
8005d24bcf1STomer Tayar 	u8 hsi_ver;
8015d24bcf1STomer Tayar #define QED_LOAD_REQ_HSI_VER_DEFAULT	0
8025d24bcf1STomer Tayar #define QED_LOAD_REQ_HSI_VER_1		1
8035d24bcf1STomer Tayar 	u32 drv_ver_0;
8045d24bcf1STomer Tayar 	u32 drv_ver_1;
8055d24bcf1STomer Tayar 	u32 fw_ver;
8065d24bcf1STomer Tayar 	u8 drv_role;
8075d24bcf1STomer Tayar 	u8 timeout_val;
8085d24bcf1STomer Tayar 	u8 force_cmd;
8095d24bcf1STomer Tayar 	bool avoid_eng_reset;
8105d24bcf1STomer Tayar };
8115d24bcf1STomer Tayar 
8125d24bcf1STomer Tayar struct qed_load_req_out_params {
8135d24bcf1STomer Tayar 	u32 load_code;
8145d24bcf1STomer Tayar 	u32 exist_drv_ver_0;
8155d24bcf1STomer Tayar 	u32 exist_drv_ver_1;
8165d24bcf1STomer Tayar 	u32 exist_fw_ver;
8175d24bcf1STomer Tayar 	u8 exist_drv_role;
8185d24bcf1STomer Tayar 	u8 mfw_hsi_ver;
8195d24bcf1STomer Tayar 	bool drv_exists;
8205d24bcf1STomer Tayar };
8215d24bcf1STomer Tayar 
8225d24bcf1STomer Tayar static int
8235d24bcf1STomer Tayar __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
8245d24bcf1STomer Tayar 		   struct qed_ptt *p_ptt,
8255d24bcf1STomer Tayar 		   struct qed_load_req_in_params *p_in_params,
8265d24bcf1STomer Tayar 		   struct qed_load_req_out_params *p_out_params)
8275d24bcf1STomer Tayar {
8285d24bcf1STomer Tayar 	struct qed_mcp_mb_params mb_params;
8295d24bcf1STomer Tayar 	struct load_req_stc load_req;
8305d24bcf1STomer Tayar 	struct load_rsp_stc load_rsp;
8315d24bcf1STomer Tayar 	u32 hsi_ver;
8325d24bcf1STomer Tayar 	int rc;
8335d24bcf1STomer Tayar 
8345d24bcf1STomer Tayar 	memset(&load_req, 0, sizeof(load_req));
8355d24bcf1STomer Tayar 	load_req.drv_ver_0 = p_in_params->drv_ver_0;
8365d24bcf1STomer Tayar 	load_req.drv_ver_1 = p_in_params->drv_ver_1;
8375d24bcf1STomer Tayar 	load_req.fw_ver = p_in_params->fw_ver;
8385d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
8395d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
8405d24bcf1STomer Tayar 			  p_in_params->timeout_val);
8415d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
8425d24bcf1STomer Tayar 			  p_in_params->force_cmd);
8435d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
8445d24bcf1STomer Tayar 			  p_in_params->avoid_eng_reset);
8455d24bcf1STomer Tayar 
8465d24bcf1STomer Tayar 	hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
8475d24bcf1STomer Tayar 		  DRV_ID_MCP_HSI_VER_CURRENT :
8485d24bcf1STomer Tayar 		  (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
8495d24bcf1STomer Tayar 
8505d24bcf1STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
8515d24bcf1STomer Tayar 	mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
8525d24bcf1STomer Tayar 	mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
8535d24bcf1STomer Tayar 	mb_params.p_data_src = &load_req;
8545d24bcf1STomer Tayar 	mb_params.data_src_size = sizeof(load_req);
8555d24bcf1STomer Tayar 	mb_params.p_data_dst = &load_rsp;
8565d24bcf1STomer Tayar 	mb_params.data_dst_size = sizeof(load_rsp);
857b310974eSTomer Tayar 	mb_params.flags = QED_MB_FLAG_CAN_SLEEP | QED_MB_FLAG_AVOID_BLOCK;
8585d24bcf1STomer Tayar 
8595d24bcf1STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
8605d24bcf1STomer Tayar 		   "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
8615d24bcf1STomer Tayar 		   mb_params.param,
8625d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
8635d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
8645d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
8655d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
8665d24bcf1STomer Tayar 
8675d24bcf1STomer Tayar 	if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
8685d24bcf1STomer Tayar 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
8695d24bcf1STomer Tayar 			   "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
8705d24bcf1STomer Tayar 			   load_req.drv_ver_0,
8715d24bcf1STomer Tayar 			   load_req.drv_ver_1,
8725d24bcf1STomer Tayar 			   load_req.fw_ver,
8735d24bcf1STomer Tayar 			   load_req.misc0,
8745d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
8755d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0,
8765d24bcf1STomer Tayar 					     LOAD_REQ_LOCK_TO),
8775d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
8785d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
8795d24bcf1STomer Tayar 	}
8805d24bcf1STomer Tayar 
8815d24bcf1STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
8825d24bcf1STomer Tayar 	if (rc) {
8835d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
8845d24bcf1STomer Tayar 		return rc;
8855d24bcf1STomer Tayar 	}
8865d24bcf1STomer Tayar 
8875d24bcf1STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
8885d24bcf1STomer Tayar 		   "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
8895d24bcf1STomer Tayar 	p_out_params->load_code = mb_params.mcp_resp;
8905d24bcf1STomer Tayar 
8915d24bcf1STomer Tayar 	if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
8925d24bcf1STomer Tayar 	    p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
8935d24bcf1STomer Tayar 		DP_VERBOSE(p_hwfn,
8945d24bcf1STomer Tayar 			   QED_MSG_SP,
8955d24bcf1STomer Tayar 			   "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
8965d24bcf1STomer Tayar 			   load_rsp.drv_ver_0,
8975d24bcf1STomer Tayar 			   load_rsp.drv_ver_1,
8985d24bcf1STomer Tayar 			   load_rsp.fw_ver,
8995d24bcf1STomer Tayar 			   load_rsp.misc0,
9005d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
9015d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
9025d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
9035d24bcf1STomer Tayar 
9045d24bcf1STomer Tayar 		p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
9055d24bcf1STomer Tayar 		p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
9065d24bcf1STomer Tayar 		p_out_params->exist_fw_ver = load_rsp.fw_ver;
9075d24bcf1STomer Tayar 		p_out_params->exist_drv_role =
9085d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
9095d24bcf1STomer Tayar 		p_out_params->mfw_hsi_ver =
9105d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
9115d24bcf1STomer Tayar 		p_out_params->drv_exists =
9125d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
9135d24bcf1STomer Tayar 		    LOAD_RSP_FLAGS0_DRV_EXISTS;
9145d24bcf1STomer Tayar 	}
9155d24bcf1STomer Tayar 
9165d24bcf1STomer Tayar 	return 0;
9175d24bcf1STomer Tayar }
9185d24bcf1STomer Tayar 
9195d24bcf1STomer Tayar static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
9205d24bcf1STomer Tayar 				  enum qed_drv_role drv_role,
9215d24bcf1STomer Tayar 				  u8 *p_mfw_drv_role)
9225d24bcf1STomer Tayar {
9235d24bcf1STomer Tayar 	switch (drv_role) {
9245d24bcf1STomer Tayar 	case QED_DRV_ROLE_OS:
9255d24bcf1STomer Tayar 		*p_mfw_drv_role = DRV_ROLE_OS;
9265d24bcf1STomer Tayar 		break;
9275d24bcf1STomer Tayar 	case QED_DRV_ROLE_KDUMP:
9285d24bcf1STomer Tayar 		*p_mfw_drv_role = DRV_ROLE_KDUMP;
9295d24bcf1STomer Tayar 		break;
9305d24bcf1STomer Tayar 	default:
9315d24bcf1STomer Tayar 		DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
9325d24bcf1STomer Tayar 		return -EINVAL;
9335d24bcf1STomer Tayar 	}
9345d24bcf1STomer Tayar 
9355d24bcf1STomer Tayar 	return 0;
9365d24bcf1STomer Tayar }
9375d24bcf1STomer Tayar 
9385d24bcf1STomer Tayar enum qed_load_req_force {
9395d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_NONE,
9405d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_PF,
9415d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_ALL,
9425d24bcf1STomer Tayar };
9435d24bcf1STomer Tayar 
9445d24bcf1STomer Tayar static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
9455d24bcf1STomer Tayar 
9465d24bcf1STomer Tayar 				  enum qed_load_req_force force_cmd,
9475d24bcf1STomer Tayar 				  u8 *p_mfw_force_cmd)
9485d24bcf1STomer Tayar {
9495d24bcf1STomer Tayar 	switch (force_cmd) {
9505d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_NONE:
9515d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
9525d24bcf1STomer Tayar 		break;
9535d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_PF:
9545d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
9555d24bcf1STomer Tayar 		break;
9565d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_ALL:
9575d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
9585d24bcf1STomer Tayar 		break;
9595d24bcf1STomer Tayar 	}
9605d24bcf1STomer Tayar }
9615d24bcf1STomer Tayar 
9625d24bcf1STomer Tayar int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
9635d24bcf1STomer Tayar 		     struct qed_ptt *p_ptt,
9645d24bcf1STomer Tayar 		     struct qed_load_req_params *p_params)
9655d24bcf1STomer Tayar {
9665d24bcf1STomer Tayar 	struct qed_load_req_out_params out_params;
9675d24bcf1STomer Tayar 	struct qed_load_req_in_params in_params;
9685d24bcf1STomer Tayar 	u8 mfw_drv_role, mfw_force_cmd;
9695d24bcf1STomer Tayar 	int rc;
9705d24bcf1STomer Tayar 
9715d24bcf1STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
9725d24bcf1STomer Tayar 	in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
9735d24bcf1STomer Tayar 	in_params.drv_ver_0 = QED_VERSION;
9745d24bcf1STomer Tayar 	in_params.drv_ver_1 = qed_get_config_bitmap();
9755d24bcf1STomer Tayar 	in_params.fw_ver = STORM_FW_VERSION;
9765d24bcf1STomer Tayar 	rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
9775d24bcf1STomer Tayar 	if (rc)
9785d24bcf1STomer Tayar 		return rc;
9795d24bcf1STomer Tayar 
9805d24bcf1STomer Tayar 	in_params.drv_role = mfw_drv_role;
9815d24bcf1STomer Tayar 	in_params.timeout_val = p_params->timeout_val;
9825d24bcf1STomer Tayar 	qed_get_mfw_force_cmd(p_hwfn,
9835d24bcf1STomer Tayar 			      QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
9845d24bcf1STomer Tayar 
9855d24bcf1STomer Tayar 	in_params.force_cmd = mfw_force_cmd;
9865d24bcf1STomer Tayar 	in_params.avoid_eng_reset = p_params->avoid_eng_reset;
9875d24bcf1STomer Tayar 
9885d24bcf1STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
9895d24bcf1STomer Tayar 	rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
9905d24bcf1STomer Tayar 	if (rc)
9915d24bcf1STomer Tayar 		return rc;
9925d24bcf1STomer Tayar 
9935d24bcf1STomer Tayar 	/* First handle cases where another load request should/might be sent:
9945d24bcf1STomer Tayar 	 * - MFW expects the old interface [HSI version = 1]
9955d24bcf1STomer Tayar 	 * - MFW responds that a force load request is required
996fe56b9e6SYuval Mintz 	 */
9975d24bcf1STomer Tayar 	if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
9985d24bcf1STomer Tayar 		DP_INFO(p_hwfn,
9995d24bcf1STomer Tayar 			"MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
10005d24bcf1STomer Tayar 
10015d24bcf1STomer Tayar 		in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
10025d24bcf1STomer Tayar 		memset(&out_params, 0, sizeof(out_params));
10035d24bcf1STomer Tayar 		rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
10045d24bcf1STomer Tayar 		if (rc)
10055d24bcf1STomer Tayar 			return rc;
10065d24bcf1STomer Tayar 	} else if (out_params.load_code ==
10075d24bcf1STomer Tayar 		   FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
10085d24bcf1STomer Tayar 		if (qed_mcp_can_force_load(in_params.drv_role,
10095d24bcf1STomer Tayar 					   out_params.exist_drv_role,
10105d24bcf1STomer Tayar 					   p_params->override_force_load)) {
10115d24bcf1STomer Tayar 			DP_INFO(p_hwfn,
10125d24bcf1STomer Tayar 				"A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
10135d24bcf1STomer Tayar 				in_params.drv_role, in_params.fw_ver,
10145d24bcf1STomer Tayar 				in_params.drv_ver_0, in_params.drv_ver_1,
10155d24bcf1STomer Tayar 				out_params.exist_drv_role,
10165d24bcf1STomer Tayar 				out_params.exist_fw_ver,
10175d24bcf1STomer Tayar 				out_params.exist_drv_ver_0,
10185d24bcf1STomer Tayar 				out_params.exist_drv_ver_1);
10195d24bcf1STomer Tayar 
10205d24bcf1STomer Tayar 			qed_get_mfw_force_cmd(p_hwfn,
10215d24bcf1STomer Tayar 					      QED_LOAD_REQ_FORCE_ALL,
10225d24bcf1STomer Tayar 					      &mfw_force_cmd);
10235d24bcf1STomer Tayar 
10245d24bcf1STomer Tayar 			in_params.force_cmd = mfw_force_cmd;
10255d24bcf1STomer Tayar 			memset(&out_params, 0, sizeof(out_params));
10265d24bcf1STomer Tayar 			rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
10275d24bcf1STomer Tayar 						&out_params);
10285d24bcf1STomer Tayar 			if (rc)
10295d24bcf1STomer Tayar 				return rc;
10305d24bcf1STomer Tayar 		} else {
10315d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
10325d24bcf1STomer Tayar 				  "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
10335d24bcf1STomer Tayar 				  in_params.drv_role, in_params.fw_ver,
10345d24bcf1STomer Tayar 				  in_params.drv_ver_0, in_params.drv_ver_1,
10355d24bcf1STomer Tayar 				  out_params.exist_drv_role,
10365d24bcf1STomer Tayar 				  out_params.exist_fw_ver,
10375d24bcf1STomer Tayar 				  out_params.exist_drv_ver_0,
10385d24bcf1STomer Tayar 				  out_params.exist_drv_ver_1);
10395d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
10405d24bcf1STomer Tayar 				  "Avoid sending a force load request to prevent disruption of active PFs\n");
10415d24bcf1STomer Tayar 
10425d24bcf1STomer Tayar 			qed_mcp_cancel_load_req(p_hwfn, p_ptt);
1043fe56b9e6SYuval Mintz 			return -EBUSY;
1044fe56b9e6SYuval Mintz 		}
10455d24bcf1STomer Tayar 	}
10465d24bcf1STomer Tayar 
10475d24bcf1STomer Tayar 	/* Now handle the other types of responses.
10485d24bcf1STomer Tayar 	 * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
10495d24bcf1STomer Tayar 	 * expected here after the additional revised load requests were sent.
10505d24bcf1STomer Tayar 	 */
10515d24bcf1STomer Tayar 	switch (out_params.load_code) {
10525d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_ENGINE:
10535d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_PORT:
10545d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_FUNCTION:
10555d24bcf1STomer Tayar 		if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
10565d24bcf1STomer Tayar 		    out_params.drv_exists) {
10575d24bcf1STomer Tayar 			/* The role and fw/driver version match, but the PF is
10585d24bcf1STomer Tayar 			 * already loaded and has not been unloaded gracefully.
10595d24bcf1STomer Tayar 			 */
10605d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
10615d24bcf1STomer Tayar 				  "PF is already loaded\n");
10625d24bcf1STomer Tayar 			return -EINVAL;
10635d24bcf1STomer Tayar 		}
10645d24bcf1STomer Tayar 		break;
10655d24bcf1STomer Tayar 	default:
10665d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn,
10675d24bcf1STomer Tayar 			  "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
10685d24bcf1STomer Tayar 			  out_params.load_code);
10695d24bcf1STomer Tayar 		return -EBUSY;
10705d24bcf1STomer Tayar 	}
10715d24bcf1STomer Tayar 
10725d24bcf1STomer Tayar 	p_params->load_code = out_params.load_code;
1073fe56b9e6SYuval Mintz 
1074fe56b9e6SYuval Mintz 	return 0;
1075fe56b9e6SYuval Mintz }
1076fe56b9e6SYuval Mintz 
1077666db486STomer Tayar int qed_mcp_load_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1078666db486STomer Tayar {
1079666db486STomer Tayar 	u32 resp = 0, param = 0;
1080666db486STomer Tayar 	int rc;
1081666db486STomer Tayar 
1082666db486STomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_LOAD_DONE, 0, &resp,
1083666db486STomer Tayar 			 &param);
1084666db486STomer Tayar 	if (rc) {
1085666db486STomer Tayar 		DP_NOTICE(p_hwfn,
1086666db486STomer Tayar 			  "Failed to send a LOAD_DONE command, rc = %d\n", rc);
1087666db486STomer Tayar 		return rc;
1088666db486STomer Tayar 	}
1089666db486STomer Tayar 
1090666db486STomer Tayar 	/* Check if there is a DID mismatch between nvm-cfg/efuse */
1091666db486STomer Tayar 	if (param & FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR)
1092666db486STomer Tayar 		DP_NOTICE(p_hwfn,
1093666db486STomer Tayar 			  "warning: device configuration is not supported on this board type. The device may not function as expected.\n");
1094666db486STomer Tayar 
1095666db486STomer Tayar 	return 0;
1096666db486STomer Tayar }
1097666db486STomer Tayar 
10981226337aSTomer Tayar int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
10991226337aSTomer Tayar {
1100eaa50fc5STomer Tayar 	struct qed_mcp_mb_params mb_params;
1101eaa50fc5STomer Tayar 	u32 wol_param;
11021226337aSTomer Tayar 
11031226337aSTomer Tayar 	switch (p_hwfn->cdev->wol_config) {
11041226337aSTomer Tayar 	case QED_OV_WOL_DISABLED:
11051226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
11061226337aSTomer Tayar 		break;
11071226337aSTomer Tayar 	case QED_OV_WOL_ENABLED:
11081226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
11091226337aSTomer Tayar 		break;
11101226337aSTomer Tayar 	default:
11111226337aSTomer Tayar 		DP_NOTICE(p_hwfn,
11121226337aSTomer Tayar 			  "Unknown WoL configuration %02x\n",
11131226337aSTomer Tayar 			  p_hwfn->cdev->wol_config);
11141226337aSTomer Tayar 		/* Fallthrough */
11151226337aSTomer Tayar 	case QED_OV_WOL_DEFAULT:
11161226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
11171226337aSTomer Tayar 	}
11181226337aSTomer Tayar 
1119eaa50fc5STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
1120eaa50fc5STomer Tayar 	mb_params.cmd = DRV_MSG_CODE_UNLOAD_REQ;
1121eaa50fc5STomer Tayar 	mb_params.param = wol_param;
1122b310974eSTomer Tayar 	mb_params.flags = QED_MB_FLAG_CAN_SLEEP | QED_MB_FLAG_AVOID_BLOCK;
1123eaa50fc5STomer Tayar 
1124eaa50fc5STomer Tayar 	return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
11251226337aSTomer Tayar }
11261226337aSTomer Tayar 
11271226337aSTomer Tayar int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
11281226337aSTomer Tayar {
11291226337aSTomer Tayar 	struct qed_mcp_mb_params mb_params;
11301226337aSTomer Tayar 	struct mcp_mac wol_mac;
11311226337aSTomer Tayar 
11321226337aSTomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
11331226337aSTomer Tayar 	mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
11341226337aSTomer Tayar 
11351226337aSTomer Tayar 	/* Set the primary MAC if WoL is enabled */
11361226337aSTomer Tayar 	if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
11371226337aSTomer Tayar 		u8 *p_mac = p_hwfn->cdev->wol_mac;
11381226337aSTomer Tayar 
11391226337aSTomer Tayar 		memset(&wol_mac, 0, sizeof(wol_mac));
11401226337aSTomer Tayar 		wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
11411226337aSTomer Tayar 		wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
11421226337aSTomer Tayar 				    p_mac[4] << 8 | p_mac[5];
11431226337aSTomer Tayar 
11441226337aSTomer Tayar 		DP_VERBOSE(p_hwfn,
11451226337aSTomer Tayar 			   (QED_MSG_SP | NETIF_MSG_IFDOWN),
11461226337aSTomer Tayar 			   "Setting WoL MAC: %pM --> [%08x,%08x]\n",
11471226337aSTomer Tayar 			   p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
11481226337aSTomer Tayar 
11491226337aSTomer Tayar 		mb_params.p_data_src = &wol_mac;
11501226337aSTomer Tayar 		mb_params.data_src_size = sizeof(wol_mac);
11511226337aSTomer Tayar 	}
11521226337aSTomer Tayar 
11531226337aSTomer Tayar 	return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
11541226337aSTomer Tayar }
11551226337aSTomer Tayar 
11560b55e27dSYuval Mintz static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
11570b55e27dSYuval Mintz 				  struct qed_ptt *p_ptt)
11580b55e27dSYuval Mintz {
11590b55e27dSYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
11600b55e27dSYuval Mintz 					PUBLIC_PATH);
11610b55e27dSYuval Mintz 	u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
11620b55e27dSYuval Mintz 	u32 path_addr = SECTION_ADDR(mfw_path_offsize,
11630b55e27dSYuval Mintz 				     QED_PATH_ID(p_hwfn));
11640b55e27dSYuval Mintz 	u32 disabled_vfs[VF_MAX_STATIC / 32];
11650b55e27dSYuval Mintz 	int i;
11660b55e27dSYuval Mintz 
11670b55e27dSYuval Mintz 	DP_VERBOSE(p_hwfn,
11680b55e27dSYuval Mintz 		   QED_MSG_SP,
11690b55e27dSYuval Mintz 		   "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
11700b55e27dSYuval Mintz 		   mfw_path_offsize, path_addr);
11710b55e27dSYuval Mintz 
11720b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
11730b55e27dSYuval Mintz 		disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
11740b55e27dSYuval Mintz 					 path_addr +
11750b55e27dSYuval Mintz 					 offsetof(struct public_path,
11760b55e27dSYuval Mintz 						  mcp_vf_disabled) +
11770b55e27dSYuval Mintz 					 sizeof(u32) * i);
11780b55e27dSYuval Mintz 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
11790b55e27dSYuval Mintz 			   "FLR-ed VFs [%08x,...,%08x] - %08x\n",
11800b55e27dSYuval Mintz 			   i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
11810b55e27dSYuval Mintz 	}
11820b55e27dSYuval Mintz 
11830b55e27dSYuval Mintz 	if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
11840b55e27dSYuval Mintz 		qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
11850b55e27dSYuval Mintz }
11860b55e27dSYuval Mintz 
11870b55e27dSYuval Mintz int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
11880b55e27dSYuval Mintz 		       struct qed_ptt *p_ptt, u32 *vfs_to_ack)
11890b55e27dSYuval Mintz {
11900b55e27dSYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
11910b55e27dSYuval Mintz 					PUBLIC_FUNC);
11920b55e27dSYuval Mintz 	u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
11930b55e27dSYuval Mintz 	u32 func_addr = SECTION_ADDR(mfw_func_offsize,
11940b55e27dSYuval Mintz 				     MCP_PF_ID(p_hwfn));
11950b55e27dSYuval Mintz 	struct qed_mcp_mb_params mb_params;
11960b55e27dSYuval Mintz 	int rc;
11970b55e27dSYuval Mintz 	int i;
11980b55e27dSYuval Mintz 
11990b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++)
12000b55e27dSYuval Mintz 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
12010b55e27dSYuval Mintz 			   "Acking VFs [%08x,...,%08x] - %08x\n",
12020b55e27dSYuval Mintz 			   i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
12030b55e27dSYuval Mintz 
12040b55e27dSYuval Mintz 	memset(&mb_params, 0, sizeof(mb_params));
12050b55e27dSYuval Mintz 	mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
12062f67af8cSTomer Tayar 	mb_params.p_data_src = vfs_to_ack;
12072f67af8cSTomer Tayar 	mb_params.data_src_size = VF_MAX_STATIC / 8;
12080b55e27dSYuval Mintz 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
12090b55e27dSYuval Mintz 	if (rc) {
12100b55e27dSYuval Mintz 		DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
12110b55e27dSYuval Mintz 		return -EBUSY;
12120b55e27dSYuval Mintz 	}
12130b55e27dSYuval Mintz 
12140b55e27dSYuval Mintz 	/* Clear the ACK bits */
12150b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++)
12160b55e27dSYuval Mintz 		qed_wr(p_hwfn, p_ptt,
12170b55e27dSYuval Mintz 		       func_addr +
12180b55e27dSYuval Mintz 		       offsetof(struct public_func, drv_ack_vf_disabled) +
12190b55e27dSYuval Mintz 		       i * sizeof(u32), 0);
12200b55e27dSYuval Mintz 
12210b55e27dSYuval Mintz 	return rc;
12220b55e27dSYuval Mintz }
12230b55e27dSYuval Mintz 
1224334c03b5SZvi Nachmani static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
1225334c03b5SZvi Nachmani 					      struct qed_ptt *p_ptt)
1226334c03b5SZvi Nachmani {
1227334c03b5SZvi Nachmani 	u32 transceiver_state;
1228334c03b5SZvi Nachmani 
1229334c03b5SZvi Nachmani 	transceiver_state = qed_rd(p_hwfn, p_ptt,
1230334c03b5SZvi Nachmani 				   p_hwfn->mcp_info->port_addr +
1231334c03b5SZvi Nachmani 				   offsetof(struct public_port,
1232334c03b5SZvi Nachmani 					    transceiver_data));
1233334c03b5SZvi Nachmani 
1234334c03b5SZvi Nachmani 	DP_VERBOSE(p_hwfn,
1235334c03b5SZvi Nachmani 		   (NETIF_MSG_HW | QED_MSG_SP),
1236334c03b5SZvi Nachmani 		   "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
1237334c03b5SZvi Nachmani 		   transceiver_state,
1238334c03b5SZvi Nachmani 		   (u32)(p_hwfn->mcp_info->port_addr +
12391a635e48SYuval Mintz 			  offsetof(struct public_port, transceiver_data)));
1240334c03b5SZvi Nachmani 
1241334c03b5SZvi Nachmani 	transceiver_state = GET_FIELD(transceiver_state,
1242351a4dedSYuval Mintz 				      ETH_TRANSCEIVER_STATE);
1243334c03b5SZvi Nachmani 
1244351a4dedSYuval Mintz 	if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
1245334c03b5SZvi Nachmani 		DP_NOTICE(p_hwfn, "Transceiver is present.\n");
1246334c03b5SZvi Nachmani 	else
1247334c03b5SZvi Nachmani 		DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
1248334c03b5SZvi Nachmani }
1249334c03b5SZvi Nachmani 
1250645874e5SSudarsana Reddy Kalluru static void qed_mcp_read_eee_config(struct qed_hwfn *p_hwfn,
1251645874e5SSudarsana Reddy Kalluru 				    struct qed_ptt *p_ptt,
1252645874e5SSudarsana Reddy Kalluru 				    struct qed_mcp_link_state *p_link)
1253645874e5SSudarsana Reddy Kalluru {
1254645874e5SSudarsana Reddy Kalluru 	u32 eee_status, val;
1255645874e5SSudarsana Reddy Kalluru 
1256645874e5SSudarsana Reddy Kalluru 	p_link->eee_adv_caps = 0;
1257645874e5SSudarsana Reddy Kalluru 	p_link->eee_lp_adv_caps = 0;
1258645874e5SSudarsana Reddy Kalluru 	eee_status = qed_rd(p_hwfn,
1259645874e5SSudarsana Reddy Kalluru 			    p_ptt,
1260645874e5SSudarsana Reddy Kalluru 			    p_hwfn->mcp_info->port_addr +
1261645874e5SSudarsana Reddy Kalluru 			    offsetof(struct public_port, eee_status));
1262645874e5SSudarsana Reddy Kalluru 	p_link->eee_active = !!(eee_status & EEE_ACTIVE_BIT);
1263645874e5SSudarsana Reddy Kalluru 	val = (eee_status & EEE_LD_ADV_STATUS_MASK) >> EEE_LD_ADV_STATUS_OFFSET;
1264645874e5SSudarsana Reddy Kalluru 	if (val & EEE_1G_ADV)
1265645874e5SSudarsana Reddy Kalluru 		p_link->eee_adv_caps |= QED_EEE_1G_ADV;
1266645874e5SSudarsana Reddy Kalluru 	if (val & EEE_10G_ADV)
1267645874e5SSudarsana Reddy Kalluru 		p_link->eee_adv_caps |= QED_EEE_10G_ADV;
1268645874e5SSudarsana Reddy Kalluru 	val = (eee_status & EEE_LP_ADV_STATUS_MASK) >> EEE_LP_ADV_STATUS_OFFSET;
1269645874e5SSudarsana Reddy Kalluru 	if (val & EEE_1G_ADV)
1270645874e5SSudarsana Reddy Kalluru 		p_link->eee_lp_adv_caps |= QED_EEE_1G_ADV;
1271645874e5SSudarsana Reddy Kalluru 	if (val & EEE_10G_ADV)
1272645874e5SSudarsana Reddy Kalluru 		p_link->eee_lp_adv_caps |= QED_EEE_10G_ADV;
1273645874e5SSudarsana Reddy Kalluru }
1274645874e5SSudarsana Reddy Kalluru 
1275e40a826aSSudarsana Reddy Kalluru static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
1276e40a826aSSudarsana Reddy Kalluru 				  struct qed_ptt *p_ptt,
1277e40a826aSSudarsana Reddy Kalluru 				  struct public_func *p_data, int pfid)
1278e40a826aSSudarsana Reddy Kalluru {
1279e40a826aSSudarsana Reddy Kalluru 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1280e40a826aSSudarsana Reddy Kalluru 					PUBLIC_FUNC);
1281e40a826aSSudarsana Reddy Kalluru 	u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
1282e40a826aSSudarsana Reddy Kalluru 	u32 func_addr;
1283e40a826aSSudarsana Reddy Kalluru 	u32 i, size;
1284e40a826aSSudarsana Reddy Kalluru 
1285e40a826aSSudarsana Reddy Kalluru 	func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
1286e40a826aSSudarsana Reddy Kalluru 	memset(p_data, 0, sizeof(*p_data));
1287e40a826aSSudarsana Reddy Kalluru 
1288e40a826aSSudarsana Reddy Kalluru 	size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
1289e40a826aSSudarsana Reddy Kalluru 	for (i = 0; i < size / sizeof(u32); i++)
1290e40a826aSSudarsana Reddy Kalluru 		((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
1291e40a826aSSudarsana Reddy Kalluru 					    func_addr + (i << 2));
1292e40a826aSSudarsana Reddy Kalluru 	return size;
1293e40a826aSSudarsana Reddy Kalluru }
1294e40a826aSSudarsana Reddy Kalluru 
1295e40a826aSSudarsana Reddy Kalluru static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
1296e40a826aSSudarsana Reddy Kalluru 				  struct public_func *p_shmem_info)
1297e40a826aSSudarsana Reddy Kalluru {
1298e40a826aSSudarsana Reddy Kalluru 	struct qed_mcp_function_info *p_info;
1299e40a826aSSudarsana Reddy Kalluru 
1300e40a826aSSudarsana Reddy Kalluru 	p_info = &p_hwfn->mcp_info->func_info;
1301e40a826aSSudarsana Reddy Kalluru 
1302e40a826aSSudarsana Reddy Kalluru 	p_info->bandwidth_min = QED_MFW_GET_FIELD(p_shmem_info->config,
1303e40a826aSSudarsana Reddy Kalluru 						  FUNC_MF_CFG_MIN_BW);
1304e40a826aSSudarsana Reddy Kalluru 	if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
1305e40a826aSSudarsana Reddy Kalluru 		DP_INFO(p_hwfn,
1306e40a826aSSudarsana Reddy Kalluru 			"bandwidth minimum out of bounds [%02x]. Set to 1\n",
1307e40a826aSSudarsana Reddy Kalluru 			p_info->bandwidth_min);
1308e40a826aSSudarsana Reddy Kalluru 		p_info->bandwidth_min = 1;
1309e40a826aSSudarsana Reddy Kalluru 	}
1310e40a826aSSudarsana Reddy Kalluru 
1311e40a826aSSudarsana Reddy Kalluru 	p_info->bandwidth_max = QED_MFW_GET_FIELD(p_shmem_info->config,
1312e40a826aSSudarsana Reddy Kalluru 						  FUNC_MF_CFG_MAX_BW);
1313e40a826aSSudarsana Reddy Kalluru 	if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
1314e40a826aSSudarsana Reddy Kalluru 		DP_INFO(p_hwfn,
1315e40a826aSSudarsana Reddy Kalluru 			"bandwidth maximum out of bounds [%02x]. Set to 100\n",
1316e40a826aSSudarsana Reddy Kalluru 			p_info->bandwidth_max);
1317e40a826aSSudarsana Reddy Kalluru 		p_info->bandwidth_max = 100;
1318e40a826aSSudarsana Reddy Kalluru 	}
1319e40a826aSSudarsana Reddy Kalluru }
1320e40a826aSSudarsana Reddy Kalluru 
1321cc875c2eSYuval Mintz static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
13221a635e48SYuval Mintz 				       struct qed_ptt *p_ptt, bool b_reset)
1323cc875c2eSYuval Mintz {
1324cc875c2eSYuval Mintz 	struct qed_mcp_link_state *p_link;
1325a64b02d5SManish Chopra 	u8 max_bw, min_bw;
1326cc875c2eSYuval Mintz 	u32 status = 0;
1327cc875c2eSYuval Mintz 
132865ed2ffdSMintz, Yuval 	/* Prevent SW/attentions from doing this at the same time */
132965ed2ffdSMintz, Yuval 	spin_lock_bh(&p_hwfn->mcp_info->link_lock);
133065ed2ffdSMintz, Yuval 
1331cc875c2eSYuval Mintz 	p_link = &p_hwfn->mcp_info->link_output;
1332cc875c2eSYuval Mintz 	memset(p_link, 0, sizeof(*p_link));
1333cc875c2eSYuval Mintz 	if (!b_reset) {
1334cc875c2eSYuval Mintz 		status = qed_rd(p_hwfn, p_ptt,
1335cc875c2eSYuval Mintz 				p_hwfn->mcp_info->port_addr +
1336cc875c2eSYuval Mintz 				offsetof(struct public_port, link_status));
1337cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
1338cc875c2eSYuval Mintz 			   "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
1339cc875c2eSYuval Mintz 			   status,
1340cc875c2eSYuval Mintz 			   (u32)(p_hwfn->mcp_info->port_addr +
13411a635e48SYuval Mintz 				 offsetof(struct public_port, link_status)));
1342cc875c2eSYuval Mintz 	} else {
1343cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1344cc875c2eSYuval Mintz 			   "Resetting link indications\n");
134565ed2ffdSMintz, Yuval 		goto out;
1346cc875c2eSYuval Mintz 	}
1347cc875c2eSYuval Mintz 
1348e40a826aSSudarsana Reddy Kalluru 	if (p_hwfn->b_drv_link_init) {
1349e40a826aSSudarsana Reddy Kalluru 		/* Link indication with modern MFW arrives as per-PF
1350e40a826aSSudarsana Reddy Kalluru 		 * indication.
1351e40a826aSSudarsana Reddy Kalluru 		 */
1352e40a826aSSudarsana Reddy Kalluru 		if (p_hwfn->mcp_info->capabilities &
1353e40a826aSSudarsana Reddy Kalluru 		    FW_MB_PARAM_FEATURE_SUPPORT_VLINK) {
1354e40a826aSSudarsana Reddy Kalluru 			struct public_func shmem_info;
1355e40a826aSSudarsana Reddy Kalluru 
1356e40a826aSSudarsana Reddy Kalluru 			qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info,
1357e40a826aSSudarsana Reddy Kalluru 					       MCP_PF_ID(p_hwfn));
1358e40a826aSSudarsana Reddy Kalluru 			p_link->link_up = !!(shmem_info.status &
1359e40a826aSSudarsana Reddy Kalluru 					     FUNC_STATUS_VIRTUAL_LINK_UP);
1360e40a826aSSudarsana Reddy Kalluru 			qed_read_pf_bandwidth(p_hwfn, &shmem_info);
1361e40a826aSSudarsana Reddy Kalluru 			DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1362e40a826aSSudarsana Reddy Kalluru 				   "Virtual link_up = %d\n", p_link->link_up);
1363e40a826aSSudarsana Reddy Kalluru 		} else {
1364cc875c2eSYuval Mintz 			p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
1365e40a826aSSudarsana Reddy Kalluru 			DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1366e40a826aSSudarsana Reddy Kalluru 				   "Physical link_up = %d\n", p_link->link_up);
1367e40a826aSSudarsana Reddy Kalluru 		}
1368e40a826aSSudarsana Reddy Kalluru 	} else {
1369fc916ff2SSudarsana Reddy Kalluru 		p_link->link_up = false;
1370e40a826aSSudarsana Reddy Kalluru 	}
1371cc875c2eSYuval Mintz 
1372cc875c2eSYuval Mintz 	p_link->full_duplex = true;
1373cc875c2eSYuval Mintz 	switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
1374cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_100G:
1375cc875c2eSYuval Mintz 		p_link->speed = 100000;
1376cc875c2eSYuval Mintz 		break;
1377cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_50G:
1378cc875c2eSYuval Mintz 		p_link->speed = 50000;
1379cc875c2eSYuval Mintz 		break;
1380cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_40G:
1381cc875c2eSYuval Mintz 		p_link->speed = 40000;
1382cc875c2eSYuval Mintz 		break;
1383cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_25G:
1384cc875c2eSYuval Mintz 		p_link->speed = 25000;
1385cc875c2eSYuval Mintz 		break;
1386cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_20G:
1387cc875c2eSYuval Mintz 		p_link->speed = 20000;
1388cc875c2eSYuval Mintz 		break;
1389cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_10G:
1390cc875c2eSYuval Mintz 		p_link->speed = 10000;
1391cc875c2eSYuval Mintz 		break;
1392cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
1393cc875c2eSYuval Mintz 		p_link->full_duplex = false;
1394cc875c2eSYuval Mintz 	/* Fall-through */
1395cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
1396cc875c2eSYuval Mintz 		p_link->speed = 1000;
1397cc875c2eSYuval Mintz 		break;
1398cc875c2eSYuval Mintz 	default:
1399cc875c2eSYuval Mintz 		p_link->speed = 0;
140058874c7bSSudarsana Reddy Kalluru 		p_link->link_up = 0;
1401cc875c2eSYuval Mintz 	}
1402cc875c2eSYuval Mintz 
14034b01e519SManish Chopra 	if (p_link->link_up && p_link->speed)
14044b01e519SManish Chopra 		p_link->line_speed = p_link->speed;
14054b01e519SManish Chopra 	else
14064b01e519SManish Chopra 		p_link->line_speed = 0;
14074b01e519SManish Chopra 
14084b01e519SManish Chopra 	max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
1409a64b02d5SManish Chopra 	min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
14104b01e519SManish Chopra 
1411a64b02d5SManish Chopra 	/* Max bandwidth configuration */
14124b01e519SManish Chopra 	__qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
1413cc875c2eSYuval Mintz 
1414a64b02d5SManish Chopra 	/* Min bandwidth configuration */
1415a64b02d5SManish Chopra 	__qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
14166f437d43SMintz, Yuval 	qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
14176f437d43SMintz, Yuval 					    p_link->min_pf_rate);
1418a64b02d5SManish Chopra 
1419cc875c2eSYuval Mintz 	p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
1420cc875c2eSYuval Mintz 	p_link->an_complete = !!(status &
1421cc875c2eSYuval Mintz 				 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
1422cc875c2eSYuval Mintz 	p_link->parallel_detection = !!(status &
1423cc875c2eSYuval Mintz 					LINK_STATUS_PARALLEL_DETECTION_USED);
1424cc875c2eSYuval Mintz 	p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
1425cc875c2eSYuval Mintz 
1426cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1427cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
1428cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_1G_FD : 0;
1429cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1430cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
1431cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_1G_HD : 0;
1432cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1433cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
1434cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_10G : 0;
1435cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1436cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
1437cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_20G : 0;
1438cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1439054c67d1SSudarsana Reddy Kalluru 		(status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
1440054c67d1SSudarsana Reddy Kalluru 		QED_LINK_PARTNER_SPEED_25G : 0;
1441054c67d1SSudarsana Reddy Kalluru 	p_link->partner_adv_speed |=
1442cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
1443cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_40G : 0;
1444cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1445cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
1446cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_50G : 0;
1447cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1448cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
1449cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_100G : 0;
1450cc875c2eSYuval Mintz 
1451cc875c2eSYuval Mintz 	p_link->partner_tx_flow_ctrl_en =
1452cc875c2eSYuval Mintz 		!!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
1453cc875c2eSYuval Mintz 	p_link->partner_rx_flow_ctrl_en =
1454cc875c2eSYuval Mintz 		!!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
1455cc875c2eSYuval Mintz 
1456cc875c2eSYuval Mintz 	switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
1457cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
1458cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
1459cc875c2eSYuval Mintz 		break;
1460cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
1461cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
1462cc875c2eSYuval Mintz 		break;
1463cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
1464cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
1465cc875c2eSYuval Mintz 		break;
1466cc875c2eSYuval Mintz 	default:
1467cc875c2eSYuval Mintz 		p_link->partner_adv_pause = 0;
1468cc875c2eSYuval Mintz 	}
1469cc875c2eSYuval Mintz 
1470cc875c2eSYuval Mintz 	p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
1471cc875c2eSYuval Mintz 
1472645874e5SSudarsana Reddy Kalluru 	if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE)
1473645874e5SSudarsana Reddy Kalluru 		qed_mcp_read_eee_config(p_hwfn, p_ptt, p_link);
1474645874e5SSudarsana Reddy Kalluru 
1475706d0891SRahul Verma 	qed_link_update(p_hwfn, p_ptt);
147665ed2ffdSMintz, Yuval out:
147765ed2ffdSMintz, Yuval 	spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
1478cc875c2eSYuval Mintz }
1479cc875c2eSYuval Mintz 
1480351a4dedSYuval Mintz int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
1481cc875c2eSYuval Mintz {
1482cc875c2eSYuval Mintz 	struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
14835529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
14842f67af8cSTomer Tayar 	struct eth_phy_cfg phy_cfg;
1485cc875c2eSYuval Mintz 	int rc = 0;
14865529bad9STomer Tayar 	u32 cmd;
1487cc875c2eSYuval Mintz 
1488cc875c2eSYuval Mintz 	/* Set the shmem configuration according to params */
14892f67af8cSTomer Tayar 	memset(&phy_cfg, 0, sizeof(phy_cfg));
1490cc875c2eSYuval Mintz 	cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
1491cc875c2eSYuval Mintz 	if (!params->speed.autoneg)
14922f67af8cSTomer Tayar 		phy_cfg.speed = params->speed.forced_speed;
14932f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
14942f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
14952f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
14962f67af8cSTomer Tayar 	phy_cfg.adv_speed = params->speed.advertised_speeds;
14972f67af8cSTomer Tayar 	phy_cfg.loopback_mode = params->loopback_mode;
14984ad95a93SSudarsana Reddy Kalluru 
14994ad95a93SSudarsana Reddy Kalluru 	/* There are MFWs that share this capability regardless of whether
15004ad95a93SSudarsana Reddy Kalluru 	 * this is feasible or not. And given that at the very least adv_caps
15014ad95a93SSudarsana Reddy Kalluru 	 * would be set internally by qed, we want to make sure LFA would
15024ad95a93SSudarsana Reddy Kalluru 	 * still work.
15034ad95a93SSudarsana Reddy Kalluru 	 */
15044ad95a93SSudarsana Reddy Kalluru 	if ((p_hwfn->mcp_info->capabilities &
15054ad95a93SSudarsana Reddy Kalluru 	     FW_MB_PARAM_FEATURE_SUPPORT_EEE) && params->eee.enable) {
1506645874e5SSudarsana Reddy Kalluru 		phy_cfg.eee_cfg |= EEE_CFG_EEE_ENABLED;
1507645874e5SSudarsana Reddy Kalluru 		if (params->eee.tx_lpi_enable)
1508645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_TX_LPI;
1509645874e5SSudarsana Reddy Kalluru 		if (params->eee.adv_caps & QED_EEE_1G_ADV)
1510645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_1G;
1511645874e5SSudarsana Reddy Kalluru 		if (params->eee.adv_caps & QED_EEE_10G_ADV)
1512645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_10G;
1513645874e5SSudarsana Reddy Kalluru 		phy_cfg.eee_cfg |= (params->eee.tx_lpi_timer <<
1514645874e5SSudarsana Reddy Kalluru 				    EEE_TX_TIMER_USEC_OFFSET) &
1515645874e5SSudarsana Reddy Kalluru 				   EEE_TX_TIMER_USEC_MASK;
1516645874e5SSudarsana Reddy Kalluru 	}
1517cc875c2eSYuval Mintz 
1518fc916ff2SSudarsana Reddy Kalluru 	p_hwfn->b_drv_link_init = b_up;
1519fc916ff2SSudarsana Reddy Kalluru 
1520cc875c2eSYuval Mintz 	if (b_up) {
1521cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1522cc875c2eSYuval Mintz 			   "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
15232f67af8cSTomer Tayar 			   phy_cfg.speed,
15242f67af8cSTomer Tayar 			   phy_cfg.pause,
15252f67af8cSTomer Tayar 			   phy_cfg.adv_speed,
15262f67af8cSTomer Tayar 			   phy_cfg.loopback_mode,
15272f67af8cSTomer Tayar 			   phy_cfg.feature_config_flags);
1528cc875c2eSYuval Mintz 	} else {
1529cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1530cc875c2eSYuval Mintz 			   "Resetting link\n");
1531cc875c2eSYuval Mintz 	}
1532cc875c2eSYuval Mintz 
15335529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
15345529bad9STomer Tayar 	mb_params.cmd = cmd;
15352f67af8cSTomer Tayar 	mb_params.p_data_src = &phy_cfg;
15362f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(phy_cfg);
15375529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1538cc875c2eSYuval Mintz 
1539cc875c2eSYuval Mintz 	/* if mcp fails to respond we must abort */
1540cc875c2eSYuval Mintz 	if (rc) {
1541cc875c2eSYuval Mintz 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1542cc875c2eSYuval Mintz 		return rc;
1543cc875c2eSYuval Mintz 	}
1544cc875c2eSYuval Mintz 
154565ed2ffdSMintz, Yuval 	/* Mimic link-change attention, done for several reasons:
154665ed2ffdSMintz, Yuval 	 *  - On reset, there's no guarantee MFW would trigger
154765ed2ffdSMintz, Yuval 	 *    an attention.
154865ed2ffdSMintz, Yuval 	 *  - On initialization, older MFWs might not indicate link change
154965ed2ffdSMintz, Yuval 	 *    during LFA, so we'll never get an UP indication.
155065ed2ffdSMintz, Yuval 	 */
155165ed2ffdSMintz, Yuval 	qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
1552cc875c2eSYuval Mintz 
1553cc875c2eSYuval Mintz 	return 0;
1554cc875c2eSYuval Mintz }
1555cc875c2eSYuval Mintz 
155664515dc8STomer Tayar u32 qed_get_process_kill_counter(struct qed_hwfn *p_hwfn,
155764515dc8STomer Tayar 				 struct qed_ptt *p_ptt)
155864515dc8STomer Tayar {
155964515dc8STomer Tayar 	u32 path_offsize_addr, path_offsize, path_addr, proc_kill_cnt;
156064515dc8STomer Tayar 
156164515dc8STomer Tayar 	if (IS_VF(p_hwfn->cdev))
156264515dc8STomer Tayar 		return -EINVAL;
156364515dc8STomer Tayar 
156464515dc8STomer Tayar 	path_offsize_addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
156564515dc8STomer Tayar 						 PUBLIC_PATH);
156664515dc8STomer Tayar 	path_offsize = qed_rd(p_hwfn, p_ptt, path_offsize_addr);
156764515dc8STomer Tayar 	path_addr = SECTION_ADDR(path_offsize, QED_PATH_ID(p_hwfn));
156864515dc8STomer Tayar 
156964515dc8STomer Tayar 	proc_kill_cnt = qed_rd(p_hwfn, p_ptt,
157064515dc8STomer Tayar 			       path_addr +
157164515dc8STomer Tayar 			       offsetof(struct public_path, process_kill)) &
157264515dc8STomer Tayar 			PROCESS_KILL_COUNTER_MASK;
157364515dc8STomer Tayar 
157464515dc8STomer Tayar 	return proc_kill_cnt;
157564515dc8STomer Tayar }
157664515dc8STomer Tayar 
157764515dc8STomer Tayar static void qed_mcp_handle_process_kill(struct qed_hwfn *p_hwfn,
157864515dc8STomer Tayar 					struct qed_ptt *p_ptt)
157964515dc8STomer Tayar {
158064515dc8STomer Tayar 	struct qed_dev *cdev = p_hwfn->cdev;
158164515dc8STomer Tayar 	u32 proc_kill_cnt;
158264515dc8STomer Tayar 
158364515dc8STomer Tayar 	/* Prevent possible attentions/interrupts during the recovery handling
158464515dc8STomer Tayar 	 * and till its load phase, during which they will be re-enabled.
158564515dc8STomer Tayar 	 */
158664515dc8STomer Tayar 	qed_int_igu_disable_int(p_hwfn, p_ptt);
158764515dc8STomer Tayar 
158864515dc8STomer Tayar 	DP_NOTICE(p_hwfn, "Received a process kill indication\n");
158964515dc8STomer Tayar 
159064515dc8STomer Tayar 	/* The following operations should be done once, and thus in CMT mode
159164515dc8STomer Tayar 	 * are carried out by only the first HW function.
159264515dc8STomer Tayar 	 */
159364515dc8STomer Tayar 	if (p_hwfn != QED_LEADING_HWFN(cdev))
159464515dc8STomer Tayar 		return;
159564515dc8STomer Tayar 
159664515dc8STomer Tayar 	if (cdev->recov_in_prog) {
159764515dc8STomer Tayar 		DP_NOTICE(p_hwfn,
159864515dc8STomer Tayar 			  "Ignoring the indication since a recovery process is already in progress\n");
159964515dc8STomer Tayar 		return;
160064515dc8STomer Tayar 	}
160164515dc8STomer Tayar 
160264515dc8STomer Tayar 	cdev->recov_in_prog = true;
160364515dc8STomer Tayar 
160464515dc8STomer Tayar 	proc_kill_cnt = qed_get_process_kill_counter(p_hwfn, p_ptt);
160564515dc8STomer Tayar 	DP_NOTICE(p_hwfn, "Process kill counter: %d\n", proc_kill_cnt);
160664515dc8STomer Tayar 
160764515dc8STomer Tayar 	qed_schedule_recovery_handler(p_hwfn);
160864515dc8STomer Tayar }
160964515dc8STomer Tayar 
16106c754246SSudarsana Reddy Kalluru static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
16116c754246SSudarsana Reddy Kalluru 					struct qed_ptt *p_ptt,
16126c754246SSudarsana Reddy Kalluru 					enum MFW_DRV_MSG_TYPE type)
16136c754246SSudarsana Reddy Kalluru {
16146c754246SSudarsana Reddy Kalluru 	enum qed_mcp_protocol_type stats_type;
16156c754246SSudarsana Reddy Kalluru 	union qed_mcp_protocol_stats stats;
16166c754246SSudarsana Reddy Kalluru 	struct qed_mcp_mb_params mb_params;
16176c754246SSudarsana Reddy Kalluru 	u32 hsi_param;
16186c754246SSudarsana Reddy Kalluru 
16196c754246SSudarsana Reddy Kalluru 	switch (type) {
16206c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_LAN_STATS:
16216c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_LAN_STATS;
16226c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
16236c754246SSudarsana Reddy Kalluru 		break;
16246c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_FCOE_STATS:
16256c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_FCOE_STATS;
16266c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
16276c754246SSudarsana Reddy Kalluru 		break;
16286c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_ISCSI_STATS:
16296c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_ISCSI_STATS;
16306c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
16316c754246SSudarsana Reddy Kalluru 		break;
16326c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_RDMA_STATS:
16336c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_RDMA_STATS;
16346c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
16356c754246SSudarsana Reddy Kalluru 		break;
16366c754246SSudarsana Reddy Kalluru 	default:
16376c754246SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
16386c754246SSudarsana Reddy Kalluru 		return;
16396c754246SSudarsana Reddy Kalluru 	}
16406c754246SSudarsana Reddy Kalluru 
16416c754246SSudarsana Reddy Kalluru 	qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
16426c754246SSudarsana Reddy Kalluru 
16436c754246SSudarsana Reddy Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
16446c754246SSudarsana Reddy Kalluru 	mb_params.cmd = DRV_MSG_CODE_GET_STATS;
16456c754246SSudarsana Reddy Kalluru 	mb_params.param = hsi_param;
16462f67af8cSTomer Tayar 	mb_params.p_data_src = &stats;
16472f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(stats);
16486c754246SSudarsana Reddy Kalluru 	qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
16496c754246SSudarsana Reddy Kalluru }
16506c754246SSudarsana Reddy Kalluru 
16511a635e48SYuval Mintz static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
16524b01e519SManish Chopra {
16534b01e519SManish Chopra 	struct qed_mcp_function_info *p_info;
16544b01e519SManish Chopra 	struct public_func shmem_info;
16554b01e519SManish Chopra 	u32 resp = 0, param = 0;
16564b01e519SManish Chopra 
16571a635e48SYuval Mintz 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
16584b01e519SManish Chopra 
16594b01e519SManish Chopra 	qed_read_pf_bandwidth(p_hwfn, &shmem_info);
16604b01e519SManish Chopra 
16614b01e519SManish Chopra 	p_info = &p_hwfn->mcp_info->func_info;
16624b01e519SManish Chopra 
1663a64b02d5SManish Chopra 	qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
16644b01e519SManish Chopra 	qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
16654b01e519SManish Chopra 
16664b01e519SManish Chopra 	/* Acknowledge the MFW */
16674b01e519SManish Chopra 	qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
16684b01e519SManish Chopra 		    &param);
16694b01e519SManish Chopra }
16704b01e519SManish Chopra 
16712a351fd9SMintz, Yuval static void qed_mcp_update_stag(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
16722a351fd9SMintz, Yuval {
16732a351fd9SMintz, Yuval 	struct public_func shmem_info;
16742a351fd9SMintz, Yuval 	u32 resp = 0, param = 0;
16752a351fd9SMintz, Yuval 
16762a351fd9SMintz, Yuval 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
16772a351fd9SMintz, Yuval 
16782a351fd9SMintz, Yuval 	p_hwfn->mcp_info->func_info.ovlan = (u16)shmem_info.ovlan_stag &
16792a351fd9SMintz, Yuval 						 FUNC_MF_CFG_OV_STAG_MASK;
16802a351fd9SMintz, Yuval 	p_hwfn->hw_info.ovlan = p_hwfn->mcp_info->func_info.ovlan;
16817e3e375cSSudarsana Reddy Kalluru 	if (test_bit(QED_MF_OVLAN_CLSS, &p_hwfn->cdev->mf_bits)) {
16827e3e375cSSudarsana Reddy Kalluru 		if (p_hwfn->hw_info.ovlan != QED_MCP_VLAN_UNSET) {
16837e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_FUNC_TAG_VALUE,
16847e3e375cSSudarsana Reddy Kalluru 			       p_hwfn->hw_info.ovlan);
16857e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_FUNC_TAG_EN, 1);
16867e3e375cSSudarsana Reddy Kalluru 
16877e3e375cSSudarsana Reddy Kalluru 			/* Configure DB to add external vlan to EDPM packets */
16887e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, DORQ_REG_TAG1_OVRD_MODE, 1);
16897e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_EXT_VID_BB_K2,
16907e3e375cSSudarsana Reddy Kalluru 			       p_hwfn->hw_info.ovlan);
16917e3e375cSSudarsana Reddy Kalluru 		} else {
16927e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_FUNC_TAG_EN, 0);
16937e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_FUNC_TAG_VALUE, 0);
16947e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, DORQ_REG_TAG1_OVRD_MODE, 0);
16957e3e375cSSudarsana Reddy Kalluru 			qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_EXT_VID_BB_K2, 0);
16967e3e375cSSudarsana Reddy Kalluru 		}
16977e3e375cSSudarsana Reddy Kalluru 
16982a351fd9SMintz, Yuval 		qed_sp_pf_update_stag(p_hwfn);
16992a351fd9SMintz, Yuval 	}
17002a351fd9SMintz, Yuval 
17017e3e375cSSudarsana Reddy Kalluru 	DP_VERBOSE(p_hwfn, QED_MSG_SP, "ovlan = %d hw_mode = 0x%x\n",
17027e3e375cSSudarsana Reddy Kalluru 		   p_hwfn->mcp_info->func_info.ovlan, p_hwfn->hw_info.hw_mode);
17037e3e375cSSudarsana Reddy Kalluru 
17042a351fd9SMintz, Yuval 	/* Acknowledge the MFW */
17052a351fd9SMintz, Yuval 	qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_S_TAG_UPDATE_ACK, 0,
17062a351fd9SMintz, Yuval 		    &resp, &param);
17072a351fd9SMintz, Yuval }
17082a351fd9SMintz, Yuval 
17093e99c211SIgor Russkikh static void qed_mcp_handle_fan_failure(struct qed_hwfn *p_hwfn,
17103e99c211SIgor Russkikh 				       struct qed_ptt *p_ptt)
17113e99c211SIgor Russkikh {
17123e99c211SIgor Russkikh 	/* A single notification should be sent to upper driver in CMT mode */
17133e99c211SIgor Russkikh 	if (p_hwfn != QED_LEADING_HWFN(p_hwfn->cdev))
17143e99c211SIgor Russkikh 		return;
17153e99c211SIgor Russkikh 
17163e99c211SIgor Russkikh 	qed_hw_err_notify(p_hwfn, p_ptt, QED_HW_ERR_FAN_FAIL,
17173e99c211SIgor Russkikh 			  "Fan failure was detected on the network interface card and it's going to be shut down.\n");
17183e99c211SIgor Russkikh }
17193e99c211SIgor Russkikh 
1720ebf64bf4SIgor Russkikh struct qed_mdump_cmd_params {
1721ebf64bf4SIgor Russkikh 	u32 cmd;
1722ebf64bf4SIgor Russkikh 	void *p_data_src;
1723ebf64bf4SIgor Russkikh 	u8 data_src_size;
1724ebf64bf4SIgor Russkikh 	void *p_data_dst;
1725ebf64bf4SIgor Russkikh 	u8 data_dst_size;
1726ebf64bf4SIgor Russkikh 	u32 mcp_resp;
1727ebf64bf4SIgor Russkikh };
1728ebf64bf4SIgor Russkikh 
1729ebf64bf4SIgor Russkikh static int
1730ebf64bf4SIgor Russkikh qed_mcp_mdump_cmd(struct qed_hwfn *p_hwfn,
1731ebf64bf4SIgor Russkikh 		  struct qed_ptt *p_ptt,
1732ebf64bf4SIgor Russkikh 		  struct qed_mdump_cmd_params *p_mdump_cmd_params)
1733ebf64bf4SIgor Russkikh {
1734ebf64bf4SIgor Russkikh 	struct qed_mcp_mb_params mb_params;
1735ebf64bf4SIgor Russkikh 	int rc;
1736ebf64bf4SIgor Russkikh 
1737ebf64bf4SIgor Russkikh 	memset(&mb_params, 0, sizeof(mb_params));
1738ebf64bf4SIgor Russkikh 	mb_params.cmd = DRV_MSG_CODE_MDUMP_CMD;
1739ebf64bf4SIgor Russkikh 	mb_params.param = p_mdump_cmd_params->cmd;
1740ebf64bf4SIgor Russkikh 	mb_params.p_data_src = p_mdump_cmd_params->p_data_src;
1741ebf64bf4SIgor Russkikh 	mb_params.data_src_size = p_mdump_cmd_params->data_src_size;
1742ebf64bf4SIgor Russkikh 	mb_params.p_data_dst = p_mdump_cmd_params->p_data_dst;
1743ebf64bf4SIgor Russkikh 	mb_params.data_dst_size = p_mdump_cmd_params->data_dst_size;
1744ebf64bf4SIgor Russkikh 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1745ebf64bf4SIgor Russkikh 	if (rc)
1746ebf64bf4SIgor Russkikh 		return rc;
1747ebf64bf4SIgor Russkikh 
1748ebf64bf4SIgor Russkikh 	p_mdump_cmd_params->mcp_resp = mb_params.mcp_resp;
1749ebf64bf4SIgor Russkikh 
1750ebf64bf4SIgor Russkikh 	if (p_mdump_cmd_params->mcp_resp == FW_MSG_CODE_MDUMP_INVALID_CMD) {
1751ebf64bf4SIgor Russkikh 		DP_INFO(p_hwfn,
1752ebf64bf4SIgor Russkikh 			"The mdump sub command is unsupported by the MFW [mdump_cmd 0x%x]\n",
1753ebf64bf4SIgor Russkikh 			p_mdump_cmd_params->cmd);
1754ebf64bf4SIgor Russkikh 		rc = -EOPNOTSUPP;
1755ebf64bf4SIgor Russkikh 	} else if (p_mdump_cmd_params->mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
1756ebf64bf4SIgor Russkikh 		DP_INFO(p_hwfn,
1757ebf64bf4SIgor Russkikh 			"The mdump command is not supported by the MFW\n");
1758ebf64bf4SIgor Russkikh 		rc = -EOPNOTSUPP;
1759ebf64bf4SIgor Russkikh 	}
1760ebf64bf4SIgor Russkikh 
1761ebf64bf4SIgor Russkikh 	return rc;
1762ebf64bf4SIgor Russkikh }
1763ebf64bf4SIgor Russkikh 
1764ebf64bf4SIgor Russkikh static int qed_mcp_mdump_ack(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1765ebf64bf4SIgor Russkikh {
1766ebf64bf4SIgor Russkikh 	struct qed_mdump_cmd_params mdump_cmd_params;
1767ebf64bf4SIgor Russkikh 
1768ebf64bf4SIgor Russkikh 	memset(&mdump_cmd_params, 0, sizeof(mdump_cmd_params));
1769ebf64bf4SIgor Russkikh 	mdump_cmd_params.cmd = DRV_MSG_CODE_MDUMP_ACK;
1770ebf64bf4SIgor Russkikh 
1771ebf64bf4SIgor Russkikh 	return qed_mcp_mdump_cmd(p_hwfn, p_ptt, &mdump_cmd_params);
1772ebf64bf4SIgor Russkikh }
1773ebf64bf4SIgor Russkikh 
1774ebf64bf4SIgor Russkikh int
1775ebf64bf4SIgor Russkikh qed_mcp_mdump_get_retain(struct qed_hwfn *p_hwfn,
1776ebf64bf4SIgor Russkikh 			 struct qed_ptt *p_ptt,
1777ebf64bf4SIgor Russkikh 			 struct mdump_retain_data_stc *p_mdump_retain)
1778ebf64bf4SIgor Russkikh {
1779ebf64bf4SIgor Russkikh 	struct qed_mdump_cmd_params mdump_cmd_params;
1780ebf64bf4SIgor Russkikh 	int rc;
1781ebf64bf4SIgor Russkikh 
1782ebf64bf4SIgor Russkikh 	memset(&mdump_cmd_params, 0, sizeof(mdump_cmd_params));
1783ebf64bf4SIgor Russkikh 	mdump_cmd_params.cmd = DRV_MSG_CODE_MDUMP_GET_RETAIN;
1784ebf64bf4SIgor Russkikh 	mdump_cmd_params.p_data_dst = p_mdump_retain;
1785ebf64bf4SIgor Russkikh 	mdump_cmd_params.data_dst_size = sizeof(*p_mdump_retain);
1786ebf64bf4SIgor Russkikh 
1787ebf64bf4SIgor Russkikh 	rc = qed_mcp_mdump_cmd(p_hwfn, p_ptt, &mdump_cmd_params);
1788ebf64bf4SIgor Russkikh 	if (rc)
1789ebf64bf4SIgor Russkikh 		return rc;
1790ebf64bf4SIgor Russkikh 
1791ebf64bf4SIgor Russkikh 	if (mdump_cmd_params.mcp_resp != FW_MSG_CODE_OK) {
1792ebf64bf4SIgor Russkikh 		DP_INFO(p_hwfn,
1793ebf64bf4SIgor Russkikh 			"Failed to get the mdump retained data [mcp_resp 0x%x]\n",
1794ebf64bf4SIgor Russkikh 			mdump_cmd_params.mcp_resp);
1795ebf64bf4SIgor Russkikh 		return -EINVAL;
1796ebf64bf4SIgor Russkikh 	}
1797ebf64bf4SIgor Russkikh 
1798ebf64bf4SIgor Russkikh 	return 0;
1799ebf64bf4SIgor Russkikh }
1800ebf64bf4SIgor Russkikh 
1801ebf64bf4SIgor Russkikh static void qed_mcp_handle_critical_error(struct qed_hwfn *p_hwfn,
1802ebf64bf4SIgor Russkikh 					  struct qed_ptt *p_ptt)
1803ebf64bf4SIgor Russkikh {
1804ebf64bf4SIgor Russkikh 	struct mdump_retain_data_stc mdump_retain;
1805ebf64bf4SIgor Russkikh 	int rc;
1806ebf64bf4SIgor Russkikh 
1807ebf64bf4SIgor Russkikh 	/* In CMT mode - no need for more than a single acknowledgment to the
1808ebf64bf4SIgor Russkikh 	 * MFW, and no more than a single notification to the upper driver.
1809ebf64bf4SIgor Russkikh 	 */
1810ebf64bf4SIgor Russkikh 	if (p_hwfn != QED_LEADING_HWFN(p_hwfn->cdev))
1811ebf64bf4SIgor Russkikh 		return;
1812ebf64bf4SIgor Russkikh 
1813ebf64bf4SIgor Russkikh 	rc = qed_mcp_mdump_get_retain(p_hwfn, p_ptt, &mdump_retain);
1814ebf64bf4SIgor Russkikh 	if (rc == 0 && mdump_retain.valid)
1815ebf64bf4SIgor Russkikh 		DP_NOTICE(p_hwfn,
1816ebf64bf4SIgor Russkikh 			  "The MFW notified that a critical error occurred in the device [epoch 0x%08x, pf 0x%x, status 0x%08x]\n",
1817ebf64bf4SIgor Russkikh 			  mdump_retain.epoch,
1818ebf64bf4SIgor Russkikh 			  mdump_retain.pf, mdump_retain.status);
1819ebf64bf4SIgor Russkikh 	else
1820ebf64bf4SIgor Russkikh 		DP_NOTICE(p_hwfn,
1821ebf64bf4SIgor Russkikh 			  "The MFW notified that a critical error occurred in the device\n");
1822ebf64bf4SIgor Russkikh 
1823ebf64bf4SIgor Russkikh 	DP_NOTICE(p_hwfn,
1824ebf64bf4SIgor Russkikh 		  "Acknowledging the notification to not allow the MFW crash dump [driver debug data collection is preferable]\n");
1825ebf64bf4SIgor Russkikh 	qed_mcp_mdump_ack(p_hwfn, p_ptt);
1826ebf64bf4SIgor Russkikh 
1827ebf64bf4SIgor Russkikh 	qed_hw_err_notify(p_hwfn, p_ptt, QED_HW_ERR_HW_ATTN, NULL);
1828ebf64bf4SIgor Russkikh }
1829ebf64bf4SIgor Russkikh 
1830cac6f691SSudarsana Reddy Kalluru void qed_mcp_read_ufp_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1831cac6f691SSudarsana Reddy Kalluru {
1832cac6f691SSudarsana Reddy Kalluru 	struct public_func shmem_info;
1833cac6f691SSudarsana Reddy Kalluru 	u32 port_cfg, val;
1834cac6f691SSudarsana Reddy Kalluru 
1835cac6f691SSudarsana Reddy Kalluru 	if (!test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
1836cac6f691SSudarsana Reddy Kalluru 		return;
1837cac6f691SSudarsana Reddy Kalluru 
1838cac6f691SSudarsana Reddy Kalluru 	memset(&p_hwfn->ufp_info, 0, sizeof(p_hwfn->ufp_info));
1839cac6f691SSudarsana Reddy Kalluru 	port_cfg = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1840cac6f691SSudarsana Reddy Kalluru 			  offsetof(struct public_port, oem_cfg_port));
1841cac6f691SSudarsana Reddy Kalluru 	val = (port_cfg & OEM_CFG_CHANNEL_TYPE_MASK) >>
1842cac6f691SSudarsana Reddy Kalluru 		OEM_CFG_CHANNEL_TYPE_OFFSET;
1843cac6f691SSudarsana Reddy Kalluru 	if (val != OEM_CFG_CHANNEL_TYPE_STAGGED)
1844ec036eb9SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn,
1845ec036eb9SSudarsana Reddy Kalluru 			  "Incorrect UFP Channel type  %d port_id 0x%02x\n",
1846ec036eb9SSudarsana Reddy Kalluru 			  val, MFW_PORT(p_hwfn));
1847cac6f691SSudarsana Reddy Kalluru 
1848cac6f691SSudarsana Reddy Kalluru 	val = (port_cfg & OEM_CFG_SCHED_TYPE_MASK) >> OEM_CFG_SCHED_TYPE_OFFSET;
1849cac6f691SSudarsana Reddy Kalluru 	if (val == OEM_CFG_SCHED_TYPE_ETS) {
1850cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_ETS;
1851cac6f691SSudarsana Reddy Kalluru 	} else if (val == OEM_CFG_SCHED_TYPE_VNIC_BW) {
1852cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_VNIC_BW;
1853cac6f691SSudarsana Reddy Kalluru 	} else {
1854cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_UNKNOWN;
1855ec036eb9SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn,
1856ec036eb9SSudarsana Reddy Kalluru 			  "Unknown UFP scheduling mode %d port_id 0x%02x\n",
1857ec036eb9SSudarsana Reddy Kalluru 			  val, MFW_PORT(p_hwfn));
1858cac6f691SSudarsana Reddy Kalluru 	}
1859cac6f691SSudarsana Reddy Kalluru 
1860cac6f691SSudarsana Reddy Kalluru 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
1861b5fabb08SSudarsana Reddy Kalluru 	val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_TC_MASK) >>
1862b5fabb08SSudarsana Reddy Kalluru 		OEM_CFG_FUNC_TC_OFFSET;
1863cac6f691SSudarsana Reddy Kalluru 	p_hwfn->ufp_info.tc = (u8)val;
1864b5fabb08SSudarsana Reddy Kalluru 	val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_HOST_PRI_CTRL_MASK) >>
1865cac6f691SSudarsana Reddy Kalluru 		OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET;
1866cac6f691SSudarsana Reddy Kalluru 	if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC) {
1867cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_VNIC;
1868cac6f691SSudarsana Reddy Kalluru 	} else if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_OS) {
1869cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_OS;
1870cac6f691SSudarsana Reddy Kalluru 	} else {
1871cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_UNKNOWN;
1872ec036eb9SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn,
1873ec036eb9SSudarsana Reddy Kalluru 			  "Unknown Host priority control %d port_id 0x%02x\n",
1874ec036eb9SSudarsana Reddy Kalluru 			  val, MFW_PORT(p_hwfn));
1875cac6f691SSudarsana Reddy Kalluru 	}
1876cac6f691SSudarsana Reddy Kalluru 
1877cac6f691SSudarsana Reddy Kalluru 	DP_NOTICE(p_hwfn,
1878ec036eb9SSudarsana Reddy Kalluru 		  "UFP shmem config: mode = %d tc = %d pri_type = %d port_id 0x%02x\n",
1879ec036eb9SSudarsana Reddy Kalluru 		  p_hwfn->ufp_info.mode, p_hwfn->ufp_info.tc,
1880ec036eb9SSudarsana Reddy Kalluru 		  p_hwfn->ufp_info.pri_type, MFW_PORT(p_hwfn));
1881cac6f691SSudarsana Reddy Kalluru }
1882cac6f691SSudarsana Reddy Kalluru 
1883cac6f691SSudarsana Reddy Kalluru static int
1884cac6f691SSudarsana Reddy Kalluru qed_mcp_handle_ufp_event(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1885cac6f691SSudarsana Reddy Kalluru {
1886cac6f691SSudarsana Reddy Kalluru 	qed_mcp_read_ufp_config(p_hwfn, p_ptt);
1887cac6f691SSudarsana Reddy Kalluru 
1888cac6f691SSudarsana Reddy Kalluru 	if (p_hwfn->ufp_info.mode == QED_UFP_MODE_VNIC_BW) {
1889cac6f691SSudarsana Reddy Kalluru 		p_hwfn->qm_info.ooo_tc = p_hwfn->ufp_info.tc;
1890c4259ddaSDenis Bolotin 		qed_hw_info_set_offload_tc(&p_hwfn->hw_info,
1891c4259ddaSDenis Bolotin 					   p_hwfn->ufp_info.tc);
1892cac6f691SSudarsana Reddy Kalluru 
1893cac6f691SSudarsana Reddy Kalluru 		qed_qm_reconf(p_hwfn, p_ptt);
1894cac6f691SSudarsana Reddy Kalluru 	} else if (p_hwfn->ufp_info.mode == QED_UFP_MODE_ETS) {
1895cac6f691SSudarsana Reddy Kalluru 		/* Merge UFP TC with the dcbx TC data */
1896cac6f691SSudarsana Reddy Kalluru 		qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1897cac6f691SSudarsana Reddy Kalluru 					  QED_DCBX_OPERATIONAL_MIB);
1898cac6f691SSudarsana Reddy Kalluru 	} else {
1899cac6f691SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "Invalid sched type, discard the UFP config\n");
1900cac6f691SSudarsana Reddy Kalluru 		return -EINVAL;
1901cac6f691SSudarsana Reddy Kalluru 	}
1902cac6f691SSudarsana Reddy Kalluru 
1903cac6f691SSudarsana Reddy Kalluru 	/* update storm FW with negotiation results */
1904cac6f691SSudarsana Reddy Kalluru 	qed_sp_pf_update_ufp(p_hwfn);
1905cac6f691SSudarsana Reddy Kalluru 
1906cac6f691SSudarsana Reddy Kalluru 	/* update stag pcp value */
1907cac6f691SSudarsana Reddy Kalluru 	qed_sp_pf_update_stag(p_hwfn);
1908cac6f691SSudarsana Reddy Kalluru 
1909cac6f691SSudarsana Reddy Kalluru 	return 0;
1910cac6f691SSudarsana Reddy Kalluru }
1911cac6f691SSudarsana Reddy Kalluru 
1912cc875c2eSYuval Mintz int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
1913cc875c2eSYuval Mintz 			  struct qed_ptt *p_ptt)
1914cc875c2eSYuval Mintz {
1915cc875c2eSYuval Mintz 	struct qed_mcp_info *info = p_hwfn->mcp_info;
1916cc875c2eSYuval Mintz 	int rc = 0;
1917cc875c2eSYuval Mintz 	bool found = false;
1918cc875c2eSYuval Mintz 	u16 i;
1919cc875c2eSYuval Mintz 
1920cc875c2eSYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
1921cc875c2eSYuval Mintz 
1922cc875c2eSYuval Mintz 	/* Read Messages from MFW */
1923cc875c2eSYuval Mintz 	qed_mcp_read_mb(p_hwfn, p_ptt);
1924cc875c2eSYuval Mintz 
1925cc875c2eSYuval Mintz 	/* Compare current messages to old ones */
1926cc875c2eSYuval Mintz 	for (i = 0; i < info->mfw_mb_length; i++) {
1927cc875c2eSYuval Mintz 		if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
1928cc875c2eSYuval Mintz 			continue;
1929cc875c2eSYuval Mintz 
1930cc875c2eSYuval Mintz 		found = true;
1931cc875c2eSYuval Mintz 
1932cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1933cc875c2eSYuval Mintz 			   "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
1934cc875c2eSYuval Mintz 			   i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
1935cc875c2eSYuval Mintz 
1936cc875c2eSYuval Mintz 		switch (i) {
1937cc875c2eSYuval Mintz 		case MFW_DRV_MSG_LINK_CHANGE:
1938cc875c2eSYuval Mintz 			qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
1939cc875c2eSYuval Mintz 			break;
19400b55e27dSYuval Mintz 		case MFW_DRV_MSG_VF_DISABLED:
19410b55e27dSYuval Mintz 			qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
19420b55e27dSYuval Mintz 			break;
194339651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_LLDP_DATA_UPDATED:
194439651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
194539651abdSSudarsana Reddy Kalluru 						  QED_DCBX_REMOTE_LLDP_MIB);
194639651abdSSudarsana Reddy Kalluru 			break;
194739651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
194839651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
194939651abdSSudarsana Reddy Kalluru 						  QED_DCBX_REMOTE_MIB);
195039651abdSSudarsana Reddy Kalluru 			break;
195139651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
195239651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
195339651abdSSudarsana Reddy Kalluru 						  QED_DCBX_OPERATIONAL_MIB);
195439651abdSSudarsana Reddy Kalluru 			break;
1955cac6f691SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_OEM_CFG_UPDATE:
1956cac6f691SSudarsana Reddy Kalluru 			qed_mcp_handle_ufp_event(p_hwfn, p_ptt);
1957cac6f691SSudarsana Reddy Kalluru 			break;
1958334c03b5SZvi Nachmani 		case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
1959334c03b5SZvi Nachmani 			qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
1960334c03b5SZvi Nachmani 			break;
196164515dc8STomer Tayar 		case MFW_DRV_MSG_ERROR_RECOVERY:
196264515dc8STomer Tayar 			qed_mcp_handle_process_kill(p_hwfn, p_ptt);
196364515dc8STomer Tayar 			break;
19646c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_LAN_STATS:
19656c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_FCOE_STATS:
19666c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_ISCSI_STATS:
19676c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_RDMA_STATS:
19686c754246SSudarsana Reddy Kalluru 			qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
19696c754246SSudarsana Reddy Kalluru 			break;
19704b01e519SManish Chopra 		case MFW_DRV_MSG_BW_UPDATE:
19714b01e519SManish Chopra 			qed_mcp_update_bw(p_hwfn, p_ptt);
19724b01e519SManish Chopra 			break;
19732a351fd9SMintz, Yuval 		case MFW_DRV_MSG_S_TAG_UPDATE:
19742a351fd9SMintz, Yuval 			qed_mcp_update_stag(p_hwfn, p_ptt);
19752a351fd9SMintz, Yuval 			break;
19763e99c211SIgor Russkikh 		case MFW_DRV_MSG_FAILURE_DETECTED:
19773e99c211SIgor Russkikh 			qed_mcp_handle_fan_failure(p_hwfn, p_ptt);
19783e99c211SIgor Russkikh 			break;
1979ebf64bf4SIgor Russkikh 		case MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED:
1980ebf64bf4SIgor Russkikh 			qed_mcp_handle_critical_error(p_hwfn, p_ptt);
1981ebf64bf4SIgor Russkikh 			break;
198259ccf86fSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_TLV_REQ:
198359ccf86fSSudarsana Reddy Kalluru 			qed_mfw_tlv_req(p_hwfn);
19842a351fd9SMintz, Yuval 			break;
1985cc875c2eSYuval Mintz 		default:
198639815944SMintz, Yuval 			DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
1987cc875c2eSYuval Mintz 			rc = -EINVAL;
1988cc875c2eSYuval Mintz 		}
1989cc875c2eSYuval Mintz 	}
1990cc875c2eSYuval Mintz 
1991cc875c2eSYuval Mintz 	/* ACK everything */
1992cc875c2eSYuval Mintz 	for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
1993cc875c2eSYuval Mintz 		__be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
1994cc875c2eSYuval Mintz 
1995cc875c2eSYuval Mintz 		/* MFW expect answer in BE, so we force write in that format */
1996cc875c2eSYuval Mintz 		qed_wr(p_hwfn, p_ptt,
1997cc875c2eSYuval Mintz 		       info->mfw_mb_addr + sizeof(u32) +
1998cc875c2eSYuval Mintz 		       MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
1999cc875c2eSYuval Mintz 		       sizeof(u32) + i * sizeof(u32),
2000cc875c2eSYuval Mintz 		       (__force u32)val);
2001cc875c2eSYuval Mintz 	}
2002cc875c2eSYuval Mintz 
2003cc875c2eSYuval Mintz 	if (!found) {
2004cc875c2eSYuval Mintz 		DP_NOTICE(p_hwfn,
2005cc875c2eSYuval Mintz 			  "Received an MFW message indication but no new message!\n");
2006cc875c2eSYuval Mintz 		rc = -EINVAL;
2007cc875c2eSYuval Mintz 	}
2008cc875c2eSYuval Mintz 
2009cc875c2eSYuval Mintz 	/* Copy the new mfw messages into the shadow */
2010cc875c2eSYuval Mintz 	memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
2011cc875c2eSYuval Mintz 
2012cc875c2eSYuval Mintz 	return rc;
2013cc875c2eSYuval Mintz }
2014cc875c2eSYuval Mintz 
20151408cc1fSYuval Mintz int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
20161408cc1fSYuval Mintz 			struct qed_ptt *p_ptt,
20171408cc1fSYuval Mintz 			u32 *p_mfw_ver, u32 *p_running_bundle_id)
2018fe56b9e6SYuval Mintz {
2019fe56b9e6SYuval Mintz 	u32 global_offsize;
2020fe56b9e6SYuval Mintz 
20211408cc1fSYuval Mintz 	if (IS_VF(p_hwfn->cdev)) {
20221408cc1fSYuval Mintz 		if (p_hwfn->vf_iov_info) {
20231408cc1fSYuval Mintz 			struct pfvf_acquire_resp_tlv *p_resp;
20241408cc1fSYuval Mintz 
20251408cc1fSYuval Mintz 			p_resp = &p_hwfn->vf_iov_info->acquire_resp;
20261408cc1fSYuval Mintz 			*p_mfw_ver = p_resp->pfdev_info.mfw_ver;
20271408cc1fSYuval Mintz 			return 0;
20281408cc1fSYuval Mintz 		} else {
20291408cc1fSYuval Mintz 			DP_VERBOSE(p_hwfn,
20301408cc1fSYuval Mintz 				   QED_MSG_IOV,
20311408cc1fSYuval Mintz 				   "VF requested MFW version prior to ACQUIRE\n");
20321408cc1fSYuval Mintz 			return -EINVAL;
20331408cc1fSYuval Mintz 		}
20341408cc1fSYuval Mintz 	}
2035fe56b9e6SYuval Mintz 
2036fe56b9e6SYuval Mintz 	global_offsize = qed_rd(p_hwfn, p_ptt,
20371408cc1fSYuval Mintz 				SECTION_OFFSIZE_ADDR(p_hwfn->
20381408cc1fSYuval Mintz 						     mcp_info->public_base,
2039fe56b9e6SYuval Mintz 						     PUBLIC_GLOBAL));
20401408cc1fSYuval Mintz 	*p_mfw_ver =
20411408cc1fSYuval Mintz 	    qed_rd(p_hwfn, p_ptt,
20421408cc1fSYuval Mintz 		   SECTION_ADDR(global_offsize,
20431408cc1fSYuval Mintz 				0) + offsetof(struct public_global, mfw_ver));
2044fe56b9e6SYuval Mintz 
20451408cc1fSYuval Mintz 	if (p_running_bundle_id != NULL) {
20461408cc1fSYuval Mintz 		*p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
20471408cc1fSYuval Mintz 					      SECTION_ADDR(global_offsize, 0) +
20481408cc1fSYuval Mintz 					      offsetof(struct public_global,
20491408cc1fSYuval Mintz 						       running_bundle_id));
20501408cc1fSYuval Mintz 	}
2051fe56b9e6SYuval Mintz 
2052fe56b9e6SYuval Mintz 	return 0;
2053fe56b9e6SYuval Mintz }
2054fe56b9e6SYuval Mintz 
2055ae33666aSTomer Tayar int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
2056ae33666aSTomer Tayar 			struct qed_ptt *p_ptt, u32 *p_mbi_ver)
2057ae33666aSTomer Tayar {
2058ae33666aSTomer Tayar 	u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
2059ae33666aSTomer Tayar 
2060ae33666aSTomer Tayar 	if (IS_VF(p_hwfn->cdev))
2061ae33666aSTomer Tayar 		return -EINVAL;
2062ae33666aSTomer Tayar 
2063ae33666aSTomer Tayar 	/* Read the address of the nvm_cfg */
2064ae33666aSTomer Tayar 	nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2065ae33666aSTomer Tayar 	if (!nvm_cfg_addr) {
2066ae33666aSTomer Tayar 		DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
2067ae33666aSTomer Tayar 		return -EINVAL;
2068ae33666aSTomer Tayar 	}
2069ae33666aSTomer Tayar 
2070ae33666aSTomer Tayar 	/* Read the offset of nvm_cfg1 */
2071ae33666aSTomer Tayar 	nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2072ae33666aSTomer Tayar 
2073ae33666aSTomer Tayar 	mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2074ae33666aSTomer Tayar 		       offsetof(struct nvm_cfg1, glob) +
2075ae33666aSTomer Tayar 		       offsetof(struct nvm_cfg1_glob, mbi_version);
2076ae33666aSTomer Tayar 	*p_mbi_ver = qed_rd(p_hwfn, p_ptt,
2077ae33666aSTomer Tayar 			    mbi_ver_addr) &
2078ae33666aSTomer Tayar 		     (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
2079ae33666aSTomer Tayar 		      NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
2080ae33666aSTomer Tayar 		      NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
2081ae33666aSTomer Tayar 
2082ae33666aSTomer Tayar 	return 0;
2083ae33666aSTomer Tayar }
2084ae33666aSTomer Tayar 
2085706d0891SRahul Verma int qed_mcp_get_media_type(struct qed_hwfn *p_hwfn,
2086706d0891SRahul Verma 			   struct qed_ptt *p_ptt, u32 *p_media_type)
2087cc875c2eSYuval Mintz {
2088c56a8be7SRahul Verma 	*p_media_type = MEDIA_UNSPECIFIED;
2089c56a8be7SRahul Verma 
2090706d0891SRahul Verma 	if (IS_VF(p_hwfn->cdev))
20911408cc1fSYuval Mintz 		return -EINVAL;
20921408cc1fSYuval Mintz 
2093cc875c2eSYuval Mintz 	if (!qed_mcp_is_init(p_hwfn)) {
2094cc875c2eSYuval Mintz 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
2095cc875c2eSYuval Mintz 		return -EBUSY;
2096cc875c2eSYuval Mintz 	}
2097cc875c2eSYuval Mintz 
2098706d0891SRahul Verma 	if (!p_ptt) {
2099cc875c2eSYuval Mintz 		*p_media_type = MEDIA_UNSPECIFIED;
2100706d0891SRahul Verma 		return -EINVAL;
2101706d0891SRahul Verma 	}
2102cc875c2eSYuval Mintz 
2103706d0891SRahul Verma 	*p_media_type = qed_rd(p_hwfn, p_ptt,
2104706d0891SRahul Verma 			       p_hwfn->mcp_info->port_addr +
2105706d0891SRahul Verma 			       offsetof(struct public_port,
2106706d0891SRahul Verma 					media_type));
2107cc875c2eSYuval Mintz 
2108cc875c2eSYuval Mintz 	return 0;
2109cc875c2eSYuval Mintz }
2110cc875c2eSYuval Mintz 
2111c56a8be7SRahul Verma int qed_mcp_get_transceiver_data(struct qed_hwfn *p_hwfn,
2112c56a8be7SRahul Verma 				 struct qed_ptt *p_ptt,
2113c56a8be7SRahul Verma 				 u32 *p_transceiver_state,
2114c56a8be7SRahul Verma 				 u32 *p_transceiver_type)
2115c56a8be7SRahul Verma {
2116c56a8be7SRahul Verma 	u32 transceiver_info;
2117c56a8be7SRahul Verma 
211868203a67SRahul Verma 	*p_transceiver_type = ETH_TRANSCEIVER_TYPE_NONE;
211968203a67SRahul Verma 	*p_transceiver_state = ETH_TRANSCEIVER_STATE_UPDATING;
212068203a67SRahul Verma 
2121c56a8be7SRahul Verma 	if (IS_VF(p_hwfn->cdev))
2122c56a8be7SRahul Verma 		return -EINVAL;
2123c56a8be7SRahul Verma 
2124c56a8be7SRahul Verma 	if (!qed_mcp_is_init(p_hwfn)) {
2125c56a8be7SRahul Verma 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
2126c56a8be7SRahul Verma 		return -EBUSY;
2127c56a8be7SRahul Verma 	}
2128c56a8be7SRahul Verma 
2129c56a8be7SRahul Verma 	transceiver_info = qed_rd(p_hwfn, p_ptt,
2130c56a8be7SRahul Verma 				  p_hwfn->mcp_info->port_addr +
2131c56a8be7SRahul Verma 				  offsetof(struct public_port,
2132c56a8be7SRahul Verma 					   transceiver_data));
2133c56a8be7SRahul Verma 
2134c56a8be7SRahul Verma 	*p_transceiver_state = (transceiver_info &
2135c56a8be7SRahul Verma 				ETH_TRANSCEIVER_STATE_MASK) >>
2136c56a8be7SRahul Verma 				ETH_TRANSCEIVER_STATE_OFFSET;
2137c56a8be7SRahul Verma 
2138c56a8be7SRahul Verma 	if (*p_transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
2139c56a8be7SRahul Verma 		*p_transceiver_type = (transceiver_info &
2140c56a8be7SRahul Verma 				       ETH_TRANSCEIVER_TYPE_MASK) >>
2141c56a8be7SRahul Verma 				       ETH_TRANSCEIVER_TYPE_OFFSET;
2142c56a8be7SRahul Verma 	else
2143c56a8be7SRahul Verma 		*p_transceiver_type = ETH_TRANSCEIVER_TYPE_UNKNOWN;
2144c56a8be7SRahul Verma 
2145c56a8be7SRahul Verma 	return 0;
2146c56a8be7SRahul Verma }
2147c56a8be7SRahul Verma static bool qed_is_transceiver_ready(u32 transceiver_state,
2148c56a8be7SRahul Verma 				     u32 transceiver_type)
2149c56a8be7SRahul Verma {
2150c56a8be7SRahul Verma 	if ((transceiver_state & ETH_TRANSCEIVER_STATE_PRESENT) &&
2151c56a8be7SRahul Verma 	    ((transceiver_state & ETH_TRANSCEIVER_STATE_UPDATING) == 0x0) &&
2152c56a8be7SRahul Verma 	    (transceiver_type != ETH_TRANSCEIVER_TYPE_NONE))
2153c56a8be7SRahul Verma 		return true;
2154c56a8be7SRahul Verma 
2155c56a8be7SRahul Verma 	return false;
2156c56a8be7SRahul Verma }
2157c56a8be7SRahul Verma 
2158c56a8be7SRahul Verma int qed_mcp_trans_speed_mask(struct qed_hwfn *p_hwfn,
2159c56a8be7SRahul Verma 			     struct qed_ptt *p_ptt, u32 *p_speed_mask)
2160c56a8be7SRahul Verma {
2161c56a8be7SRahul Verma 	u32 transceiver_type, transceiver_state;
216292619210SArnd Bergmann 	int ret;
2163c56a8be7SRahul Verma 
216492619210SArnd Bergmann 	ret = qed_mcp_get_transceiver_data(p_hwfn, p_ptt, &transceiver_state,
2165c56a8be7SRahul Verma 					   &transceiver_type);
216692619210SArnd Bergmann 	if (ret)
216792619210SArnd Bergmann 		return ret;
2168c56a8be7SRahul Verma 
2169c56a8be7SRahul Verma 	if (qed_is_transceiver_ready(transceiver_state, transceiver_type) ==
2170c56a8be7SRahul Verma 				     false)
2171c56a8be7SRahul Verma 		return -EINVAL;
2172c56a8be7SRahul Verma 
2173c56a8be7SRahul Verma 	switch (transceiver_type) {
2174c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_1G_LX:
2175c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_1G_SX:
2176c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_1G_PCC:
2177c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_1G_ACC:
2178c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_1000BASET:
2179c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2180c56a8be7SRahul Verma 		break;
2181c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_SR:
2182c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_LR:
2183c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_LRM:
2184c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_ER:
2185c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_PCC:
2186c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_ACC:
2187c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_4x10G:
2188c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
2189c56a8be7SRahul Verma 		break;
2190c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_40G_LR4:
2191c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_40G_SR4:
2192c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR:
2193c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR:
2194c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G |
2195c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
2196c56a8be7SRahul Verma 		break;
2197c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_AOC:
2198c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_SR4:
2199c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_LR4:
2200c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_ER4:
2201c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_ACC:
2202c56a8be7SRahul Verma 		*p_speed_mask =
2203c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G |
2204c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
2205c56a8be7SRahul Verma 		break;
2206c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_SR:
2207c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_LR:
2208c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_AOC:
2209c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_ACC_S:
2210c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_ACC_M:
2211c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_ACC_L:
2212c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
2213c56a8be7SRahul Verma 		break;
2214c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_CA_N:
2215c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_CA_S:
2216c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_25G_CA_L:
2217c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_4x25G_CR:
2218c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G |
2219c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G |
2220c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2221c56a8be7SRahul Verma 		break;
2222c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_40G_CR4:
2223c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR:
2224c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G |
2225c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G |
2226c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2227c56a8be7SRahul Verma 		break;
2228c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_100G_CR4:
2229c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR:
2230c56a8be7SRahul Verma 		*p_speed_mask =
2231c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G |
2232c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G |
2233c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G |
2234c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G |
2235c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G |
2236c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G |
2237c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2238c56a8be7SRahul Verma 		break;
2239c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR:
2240c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR:
2241c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC:
2242c56a8be7SRahul Verma 		*p_speed_mask =
2243c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G |
2244c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G |
2245c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G |
2246c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
2247c56a8be7SRahul Verma 		break;
2248c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_XLPPI:
2249c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
2250c56a8be7SRahul Verma 		break;
2251c56a8be7SRahul Verma 	case ETH_TRANSCEIVER_TYPE_10G_BASET:
2252c56a8be7SRahul Verma 		*p_speed_mask = NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G |
2253c56a8be7SRahul Verma 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2254c56a8be7SRahul Verma 		break;
2255c56a8be7SRahul Verma 	default:
22561107a674SColin Ian King 		DP_INFO(p_hwfn, "Unknown transceiver type 0x%x\n",
2257c56a8be7SRahul Verma 			transceiver_type);
2258c56a8be7SRahul Verma 		*p_speed_mask = 0xff;
2259c56a8be7SRahul Verma 		break;
2260c56a8be7SRahul Verma 	}
2261c56a8be7SRahul Verma 
2262c56a8be7SRahul Verma 	return 0;
2263c56a8be7SRahul Verma }
2264c56a8be7SRahul Verma 
2265c56a8be7SRahul Verma int qed_mcp_get_board_config(struct qed_hwfn *p_hwfn,
2266c56a8be7SRahul Verma 			     struct qed_ptt *p_ptt, u32 *p_board_config)
2267c56a8be7SRahul Verma {
2268c56a8be7SRahul Verma 	u32 nvm_cfg_addr, nvm_cfg1_offset, port_cfg_addr;
2269c56a8be7SRahul Verma 
2270c56a8be7SRahul Verma 	if (IS_VF(p_hwfn->cdev))
2271c56a8be7SRahul Verma 		return -EINVAL;
2272c56a8be7SRahul Verma 
2273c56a8be7SRahul Verma 	if (!qed_mcp_is_init(p_hwfn)) {
2274c56a8be7SRahul Verma 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
2275c56a8be7SRahul Verma 		return -EBUSY;
2276c56a8be7SRahul Verma 	}
2277c56a8be7SRahul Verma 	if (!p_ptt) {
2278c56a8be7SRahul Verma 		*p_board_config = NVM_CFG1_PORT_PORT_TYPE_UNDEFINED;
2279c56a8be7SRahul Verma 		return -EINVAL;
2280c56a8be7SRahul Verma 	}
2281c56a8be7SRahul Verma 
2282c56a8be7SRahul Verma 	nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2283c56a8be7SRahul Verma 	nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2284c56a8be7SRahul Verma 	port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2285c56a8be7SRahul Verma 			offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
2286c56a8be7SRahul Verma 	*p_board_config = qed_rd(p_hwfn, p_ptt,
2287c56a8be7SRahul Verma 				 port_cfg_addr +
2288c56a8be7SRahul Verma 				 offsetof(struct nvm_cfg1_port,
2289c56a8be7SRahul Verma 					  board_cfg));
2290c56a8be7SRahul Verma 
2291c56a8be7SRahul Verma 	return 0;
2292c56a8be7SRahul Verma }
2293c56a8be7SRahul Verma 
22946927e826SMintz, Yuval /* Old MFW has a global configuration for all PFs regarding RDMA support */
22956927e826SMintz, Yuval static void
22966927e826SMintz, Yuval qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
22976927e826SMintz, Yuval 			       enum qed_pci_personality *p_proto)
22986927e826SMintz, Yuval {
22996927e826SMintz, Yuval 	/* There wasn't ever a legacy MFW that published iwarp.
23006927e826SMintz, Yuval 	 * So at this point, this is either plain l2 or RoCE.
23016927e826SMintz, Yuval 	 */
23026927e826SMintz, Yuval 	if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
23036927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH_ROCE;
23046927e826SMintz, Yuval 	else
23056927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH;
23066927e826SMintz, Yuval 
23076927e826SMintz, Yuval 	DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
23086927e826SMintz, Yuval 		   "According to Legacy capabilities, L2 personality is %08x\n",
23096927e826SMintz, Yuval 		   (u32) *p_proto);
23106927e826SMintz, Yuval }
23116927e826SMintz, Yuval 
23126927e826SMintz, Yuval static int
23136927e826SMintz, Yuval qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
23146927e826SMintz, Yuval 			    struct qed_ptt *p_ptt,
23156927e826SMintz, Yuval 			    enum qed_pci_personality *p_proto)
23166927e826SMintz, Yuval {
23176927e826SMintz, Yuval 	u32 resp = 0, param = 0;
23186927e826SMintz, Yuval 	int rc;
23196927e826SMintz, Yuval 
23206927e826SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt,
23216927e826SMintz, Yuval 			 DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
23226927e826SMintz, Yuval 	if (rc)
23236927e826SMintz, Yuval 		return rc;
23246927e826SMintz, Yuval 	if (resp != FW_MSG_CODE_OK) {
23256927e826SMintz, Yuval 		DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
23266927e826SMintz, Yuval 			   "MFW lacks support for command; Returns %08x\n",
23276927e826SMintz, Yuval 			   resp);
23286927e826SMintz, Yuval 		return -EINVAL;
23296927e826SMintz, Yuval 	}
23306927e826SMintz, Yuval 
23316927e826SMintz, Yuval 	switch (param) {
23326927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_NONE:
23336927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH;
23346927e826SMintz, Yuval 		break;
23356927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_ROCE:
23366927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH_ROCE;
23376927e826SMintz, Yuval 		break;
23386927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_IWARP:
2339e0a8f9deSMichal Kalderon 		*p_proto = QED_PCI_ETH_IWARP;
2340e0a8f9deSMichal Kalderon 		break;
2341e0a8f9deSMichal Kalderon 	case FW_MB_PARAM_GET_PF_RDMA_BOTH:
2342e0a8f9deSMichal Kalderon 		*p_proto = QED_PCI_ETH_RDMA;
2343e0a8f9deSMichal Kalderon 		break;
23446927e826SMintz, Yuval 	default:
23456927e826SMintz, Yuval 		DP_NOTICE(p_hwfn,
23466927e826SMintz, Yuval 			  "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
23476927e826SMintz, Yuval 			  param);
23486927e826SMintz, Yuval 		return -EINVAL;
23496927e826SMintz, Yuval 	}
23506927e826SMintz, Yuval 
23516927e826SMintz, Yuval 	DP_VERBOSE(p_hwfn,
23526927e826SMintz, Yuval 		   NETIF_MSG_IFUP,
23536927e826SMintz, Yuval 		   "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
23546927e826SMintz, Yuval 		   (u32) *p_proto, resp, param);
23556927e826SMintz, Yuval 	return 0;
23566927e826SMintz, Yuval }
23576927e826SMintz, Yuval 
2358fe56b9e6SYuval Mintz static int
2359fe56b9e6SYuval Mintz qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
2360fe56b9e6SYuval Mintz 			struct public_func *p_info,
23616927e826SMintz, Yuval 			struct qed_ptt *p_ptt,
2362fe56b9e6SYuval Mintz 			enum qed_pci_personality *p_proto)
2363fe56b9e6SYuval Mintz {
2364fe56b9e6SYuval Mintz 	int rc = 0;
2365fe56b9e6SYuval Mintz 
2366fe56b9e6SYuval Mintz 	switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
2367fe56b9e6SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ETHERNET:
23681fe582ecSRam Amrani 		if (!IS_ENABLED(CONFIG_QED_RDMA))
23691fe582ecSRam Amrani 			*p_proto = QED_PCI_ETH;
23701fe582ecSRam Amrani 		else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
23716927e826SMintz, Yuval 			qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
2372fe56b9e6SYuval Mintz 		break;
2373c5ac9319SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ISCSI:
2374c5ac9319SYuval Mintz 		*p_proto = QED_PCI_ISCSI;
2375c5ac9319SYuval Mintz 		break;
23761e128c81SArun Easi 	case FUNC_MF_CFG_PROTOCOL_FCOE:
23771e128c81SArun Easi 		*p_proto = QED_PCI_FCOE;
23781e128c81SArun Easi 		break;
2379c5ac9319SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ROCE:
2380c5ac9319SYuval Mintz 		DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
23816927e826SMintz, Yuval 	/* Fallthrough */
2382fe56b9e6SYuval Mintz 	default:
2383fe56b9e6SYuval Mintz 		rc = -EINVAL;
2384fe56b9e6SYuval Mintz 	}
2385fe56b9e6SYuval Mintz 
2386fe56b9e6SYuval Mintz 	return rc;
2387fe56b9e6SYuval Mintz }
2388fe56b9e6SYuval Mintz 
2389fe56b9e6SYuval Mintz int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
2390fe56b9e6SYuval Mintz 				 struct qed_ptt *p_ptt)
2391fe56b9e6SYuval Mintz {
2392fe56b9e6SYuval Mintz 	struct qed_mcp_function_info *info;
2393fe56b9e6SYuval Mintz 	struct public_func shmem_info;
2394fe56b9e6SYuval Mintz 
23951a635e48SYuval Mintz 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
2396fe56b9e6SYuval Mintz 	info = &p_hwfn->mcp_info->func_info;
2397fe56b9e6SYuval Mintz 
2398fe56b9e6SYuval Mintz 	info->pause_on_host = (shmem_info.config &
2399fe56b9e6SYuval Mintz 			       FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
2400fe56b9e6SYuval Mintz 
24016927e826SMintz, Yuval 	if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
24026927e826SMintz, Yuval 				    &info->protocol)) {
2403fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "Unknown personality %08x\n",
2404fe56b9e6SYuval Mintz 		       (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
2405fe56b9e6SYuval Mintz 		return -EINVAL;
2406fe56b9e6SYuval Mintz 	}
2407fe56b9e6SYuval Mintz 
24084b01e519SManish Chopra 	qed_read_pf_bandwidth(p_hwfn, &shmem_info);
2409fe56b9e6SYuval Mintz 
2410fe56b9e6SYuval Mintz 	if (shmem_info.mac_upper || shmem_info.mac_lower) {
2411fe56b9e6SYuval Mintz 		info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
2412fe56b9e6SYuval Mintz 		info->mac[1] = (u8)(shmem_info.mac_upper);
2413fe56b9e6SYuval Mintz 		info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
2414fe56b9e6SYuval Mintz 		info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
2415fe56b9e6SYuval Mintz 		info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
2416fe56b9e6SYuval Mintz 		info->mac[5] = (u8)(shmem_info.mac_lower);
241714d39648SMintz, Yuval 
241814d39648SMintz, Yuval 		/* Store primary MAC for later possible WoL */
241914d39648SMintz, Yuval 		memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
2420fe56b9e6SYuval Mintz 	} else {
2421fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
2422fe56b9e6SYuval Mintz 	}
2423fe56b9e6SYuval Mintz 
242457796759SMintz, Yuval 	info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_lower |
242557796759SMintz, Yuval 			 (((u64)shmem_info.fcoe_wwn_port_name_upper) << 32);
242657796759SMintz, Yuval 	info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_lower |
242757796759SMintz, Yuval 			 (((u64)shmem_info.fcoe_wwn_node_name_upper) << 32);
2428fe56b9e6SYuval Mintz 
2429fe56b9e6SYuval Mintz 	info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
2430fe56b9e6SYuval Mintz 
24310fefbfbaSSudarsana Kalluru 	info->mtu = (u16)shmem_info.mtu_size;
24320fefbfbaSSudarsana Kalluru 
243314d39648SMintz, Yuval 	p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
243414d39648SMintz, Yuval 	p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
243514d39648SMintz, Yuval 	if (qed_mcp_is_init(p_hwfn)) {
243614d39648SMintz, Yuval 		u32 resp = 0, param = 0;
243714d39648SMintz, Yuval 		int rc;
243814d39648SMintz, Yuval 
243914d39648SMintz, Yuval 		rc = qed_mcp_cmd(p_hwfn, p_ptt,
244014d39648SMintz, Yuval 				 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
244114d39648SMintz, Yuval 		if (rc)
244214d39648SMintz, Yuval 			return rc;
244314d39648SMintz, Yuval 		if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
244414d39648SMintz, Yuval 			p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
244514d39648SMintz, Yuval 	}
244614d39648SMintz, Yuval 
2447fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
244814d39648SMintz, Yuval 		   "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
2449fe56b9e6SYuval Mintz 		info->pause_on_host, info->protocol,
2450fe56b9e6SYuval Mintz 		info->bandwidth_min, info->bandwidth_max,
2451fe56b9e6SYuval Mintz 		info->mac[0], info->mac[1], info->mac[2],
2452fe56b9e6SYuval Mintz 		info->mac[3], info->mac[4], info->mac[5],
245314d39648SMintz, Yuval 		info->wwn_port, info->wwn_node,
245414d39648SMintz, Yuval 		info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
2455fe56b9e6SYuval Mintz 
2456fe56b9e6SYuval Mintz 	return 0;
2457fe56b9e6SYuval Mintz }
2458fe56b9e6SYuval Mintz 
2459cc875c2eSYuval Mintz struct qed_mcp_link_params
2460cc875c2eSYuval Mintz *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
2461cc875c2eSYuval Mintz {
2462cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
2463cc875c2eSYuval Mintz 		return NULL;
2464cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_input;
2465cc875c2eSYuval Mintz }
2466cc875c2eSYuval Mintz 
2467cc875c2eSYuval Mintz struct qed_mcp_link_state
2468cc875c2eSYuval Mintz *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
2469cc875c2eSYuval Mintz {
2470cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
2471cc875c2eSYuval Mintz 		return NULL;
2472cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_output;
2473cc875c2eSYuval Mintz }
2474cc875c2eSYuval Mintz 
2475cc875c2eSYuval Mintz struct qed_mcp_link_capabilities
2476cc875c2eSYuval Mintz *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
2477cc875c2eSYuval Mintz {
2478cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
2479cc875c2eSYuval Mintz 		return NULL;
2480cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_capabilities;
2481cc875c2eSYuval Mintz }
2482cc875c2eSYuval Mintz 
24831a635e48SYuval Mintz int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2484fe56b9e6SYuval Mintz {
2485fe56b9e6SYuval Mintz 	u32 resp = 0, param = 0;
2486fe56b9e6SYuval Mintz 	int rc;
2487fe56b9e6SYuval Mintz 
2488fe56b9e6SYuval Mintz 	rc = qed_mcp_cmd(p_hwfn, p_ptt,
24891a635e48SYuval Mintz 			 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
2490fe56b9e6SYuval Mintz 
2491fe56b9e6SYuval Mintz 	/* Wait for the drain to complete before returning */
24928f60bafeSYuval Mintz 	msleep(1020);
2493fe56b9e6SYuval Mintz 
2494fe56b9e6SYuval Mintz 	return rc;
2495fe56b9e6SYuval Mintz }
2496fe56b9e6SYuval Mintz 
2497cee4d264SManish Chopra int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
24981a635e48SYuval Mintz 			   struct qed_ptt *p_ptt, u32 *p_flash_size)
2499cee4d264SManish Chopra {
2500cee4d264SManish Chopra 	u32 flash_size;
2501cee4d264SManish Chopra 
25021408cc1fSYuval Mintz 	if (IS_VF(p_hwfn->cdev))
25031408cc1fSYuval Mintz 		return -EINVAL;
25041408cc1fSYuval Mintz 
2505cee4d264SManish Chopra 	flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
2506cee4d264SManish Chopra 	flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
2507cee4d264SManish Chopra 		      MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
2508cee4d264SManish Chopra 	flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
2509cee4d264SManish Chopra 
2510cee4d264SManish Chopra 	*p_flash_size = flash_size;
2511cee4d264SManish Chopra 
2512cee4d264SManish Chopra 	return 0;
2513cee4d264SManish Chopra }
2514cee4d264SManish Chopra 
251564515dc8STomer Tayar int qed_start_recovery_process(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
251664515dc8STomer Tayar {
251764515dc8STomer Tayar 	struct qed_dev *cdev = p_hwfn->cdev;
251864515dc8STomer Tayar 
251964515dc8STomer Tayar 	if (cdev->recov_in_prog) {
252064515dc8STomer Tayar 		DP_NOTICE(p_hwfn,
252164515dc8STomer Tayar 			  "Avoid triggering a recovery since such a process is already in progress\n");
252264515dc8STomer Tayar 		return -EAGAIN;
252364515dc8STomer Tayar 	}
252464515dc8STomer Tayar 
252564515dc8STomer Tayar 	DP_NOTICE(p_hwfn, "Triggering a recovery process\n");
252664515dc8STomer Tayar 	qed_wr(p_hwfn, p_ptt, MISC_REG_AEU_GENERAL_ATTN_35, 0x1);
252764515dc8STomer Tayar 
252864515dc8STomer Tayar 	return 0;
252964515dc8STomer Tayar }
253064515dc8STomer Tayar 
253164515dc8STomer Tayar #define QED_RECOVERY_PROLOG_SLEEP_MS    100
253264515dc8STomer Tayar 
253364515dc8STomer Tayar int qed_recovery_prolog(struct qed_dev *cdev)
253464515dc8STomer Tayar {
253564515dc8STomer Tayar 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
253664515dc8STomer Tayar 	struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
253764515dc8STomer Tayar 	int rc;
253864515dc8STomer Tayar 
253964515dc8STomer Tayar 	/* Allow ongoing PCIe transactions to complete */
254064515dc8STomer Tayar 	msleep(QED_RECOVERY_PROLOG_SLEEP_MS);
254164515dc8STomer Tayar 
254264515dc8STomer Tayar 	/* Clear the PF's internal FID_enable in the PXP */
254364515dc8STomer Tayar 	rc = qed_pglueb_set_pfid_enable(p_hwfn, p_ptt, false);
254464515dc8STomer Tayar 	if (rc)
254564515dc8STomer Tayar 		DP_NOTICE(p_hwfn,
254664515dc8STomer Tayar 			  "qed_pglueb_set_pfid_enable() failed. rc = %d.\n",
254764515dc8STomer Tayar 			  rc);
254864515dc8STomer Tayar 
254964515dc8STomer Tayar 	return rc;
255064515dc8STomer Tayar }
255164515dc8STomer Tayar 
255288072fd4SMintz, Yuval static int
255388072fd4SMintz, Yuval qed_mcp_config_vf_msix_bb(struct qed_hwfn *p_hwfn,
25541408cc1fSYuval Mintz 			  struct qed_ptt *p_ptt, u8 vf_id, u8 num)
25551408cc1fSYuval Mintz {
25561408cc1fSYuval Mintz 	u32 resp = 0, param = 0, rc_param = 0;
25571408cc1fSYuval Mintz 	int rc;
25581408cc1fSYuval Mintz 
25591408cc1fSYuval Mintz 	/* Only Leader can configure MSIX, and need to take CMT into account */
25601408cc1fSYuval Mintz 	if (!IS_LEAD_HWFN(p_hwfn))
25611408cc1fSYuval Mintz 		return 0;
25621408cc1fSYuval Mintz 	num *= p_hwfn->cdev->num_hwfns;
25631408cc1fSYuval Mintz 
25641408cc1fSYuval Mintz 	param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
25651408cc1fSYuval Mintz 		 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
25661408cc1fSYuval Mintz 	param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
25671408cc1fSYuval Mintz 		 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
25681408cc1fSYuval Mintz 
25691408cc1fSYuval Mintz 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
25701408cc1fSYuval Mintz 			 &resp, &rc_param);
25711408cc1fSYuval Mintz 
25721408cc1fSYuval Mintz 	if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
25731408cc1fSYuval Mintz 		DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
25741408cc1fSYuval Mintz 		rc = -EINVAL;
25751408cc1fSYuval Mintz 	} else {
25761408cc1fSYuval Mintz 		DP_VERBOSE(p_hwfn, QED_MSG_IOV,
25771408cc1fSYuval Mintz 			   "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
25781408cc1fSYuval Mintz 			   num, vf_id);
25791408cc1fSYuval Mintz 	}
25801408cc1fSYuval Mintz 
25811408cc1fSYuval Mintz 	return rc;
25821408cc1fSYuval Mintz }
25831408cc1fSYuval Mintz 
258488072fd4SMintz, Yuval static int
258588072fd4SMintz, Yuval qed_mcp_config_vf_msix_ah(struct qed_hwfn *p_hwfn,
258688072fd4SMintz, Yuval 			  struct qed_ptt *p_ptt, u8 num)
258788072fd4SMintz, Yuval {
258888072fd4SMintz, Yuval 	u32 resp = 0, param = num, rc_param = 0;
258988072fd4SMintz, Yuval 	int rc;
259088072fd4SMintz, Yuval 
259188072fd4SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_PF_VFS_MSIX,
259288072fd4SMintz, Yuval 			 param, &resp, &rc_param);
259388072fd4SMintz, Yuval 
259488072fd4SMintz, Yuval 	if (resp != FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE) {
259588072fd4SMintz, Yuval 		DP_NOTICE(p_hwfn, "MFW failed to set MSI-X for VFs\n");
259688072fd4SMintz, Yuval 		rc = -EINVAL;
259788072fd4SMintz, Yuval 	} else {
259888072fd4SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_IOV,
259988072fd4SMintz, Yuval 			   "Requested 0x%02x MSI-x interrupts for VFs\n", num);
260088072fd4SMintz, Yuval 	}
260188072fd4SMintz, Yuval 
260288072fd4SMintz, Yuval 	return rc;
260388072fd4SMintz, Yuval }
260488072fd4SMintz, Yuval 
260588072fd4SMintz, Yuval int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
260688072fd4SMintz, Yuval 			   struct qed_ptt *p_ptt, u8 vf_id, u8 num)
260788072fd4SMintz, Yuval {
260888072fd4SMintz, Yuval 	if (QED_IS_BB(p_hwfn->cdev))
260988072fd4SMintz, Yuval 		return qed_mcp_config_vf_msix_bb(p_hwfn, p_ptt, vf_id, num);
261088072fd4SMintz, Yuval 	else
261188072fd4SMintz, Yuval 		return qed_mcp_config_vf_msix_ah(p_hwfn, p_ptt, num);
261288072fd4SMintz, Yuval }
261388072fd4SMintz, Yuval 
2614fe56b9e6SYuval Mintz int
2615fe56b9e6SYuval Mintz qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
2616fe56b9e6SYuval Mintz 			 struct qed_ptt *p_ptt,
2617fe56b9e6SYuval Mintz 			 struct qed_mcp_drv_version *p_ver)
2618fe56b9e6SYuval Mintz {
26195529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
26202f67af8cSTomer Tayar 	struct drv_version_stc drv_version;
26215529bad9STomer Tayar 	__be32 val;
26225529bad9STomer Tayar 	u32 i;
26235529bad9STomer Tayar 	int rc;
2624fe56b9e6SYuval Mintz 
26252f67af8cSTomer Tayar 	memset(&drv_version, 0, sizeof(drv_version));
26262f67af8cSTomer Tayar 	drv_version.version = p_ver->version;
262767a99b70SYuval Mintz 	for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
262867a99b70SYuval Mintz 		val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
26292f67af8cSTomer Tayar 		*(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
2630fe56b9e6SYuval Mintz 	}
2631fe56b9e6SYuval Mintz 
26325529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
26335529bad9STomer Tayar 	mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
26342f67af8cSTomer Tayar 	mb_params.p_data_src = &drv_version;
26352f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(drv_version);
26365529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
26375529bad9STomer Tayar 	if (rc)
2638fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
2639fe56b9e6SYuval Mintz 
26405529bad9STomer Tayar 	return rc;
2641fe56b9e6SYuval Mintz }
264291420b83SSudarsana Kalluru 
264376271809STomer Tayar /* A maximal 100 msec waiting time for the MCP to halt */
264476271809STomer Tayar #define QED_MCP_HALT_SLEEP_MS		10
264576271809STomer Tayar #define QED_MCP_HALT_MAX_RETRIES	10
264676271809STomer Tayar 
26474102426fSTomer Tayar int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
26484102426fSTomer Tayar {
264976271809STomer Tayar 	u32 resp = 0, param = 0, cpu_state, cnt = 0;
26504102426fSTomer Tayar 	int rc;
26514102426fSTomer Tayar 
26524102426fSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
26534102426fSTomer Tayar 			 &param);
265476271809STomer Tayar 	if (rc) {
26554102426fSTomer Tayar 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
26564102426fSTomer Tayar 		return rc;
26574102426fSTomer Tayar 	}
26584102426fSTomer Tayar 
265976271809STomer Tayar 	do {
266076271809STomer Tayar 		msleep(QED_MCP_HALT_SLEEP_MS);
266176271809STomer Tayar 		cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
266276271809STomer Tayar 		if (cpu_state & MCP_REG_CPU_STATE_SOFT_HALTED)
266376271809STomer Tayar 			break;
266476271809STomer Tayar 	} while (++cnt < QED_MCP_HALT_MAX_RETRIES);
266576271809STomer Tayar 
266676271809STomer Tayar 	if (cnt == QED_MCP_HALT_MAX_RETRIES) {
266776271809STomer Tayar 		DP_NOTICE(p_hwfn,
266876271809STomer Tayar 			  "Failed to halt the MCP [CPU_MODE = 0x%08x, CPU_STATE = 0x%08x]\n",
266976271809STomer Tayar 			  qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE), cpu_state);
267076271809STomer Tayar 		return -EBUSY;
267176271809STomer Tayar 	}
267276271809STomer Tayar 
2673b310974eSTomer Tayar 	qed_mcp_cmd_set_blocking(p_hwfn, true);
2674b310974eSTomer Tayar 
267576271809STomer Tayar 	return 0;
267676271809STomer Tayar }
267776271809STomer Tayar 
267876271809STomer Tayar #define QED_MCP_RESUME_SLEEP_MS	10
267976271809STomer Tayar 
26804102426fSTomer Tayar int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
26814102426fSTomer Tayar {
268276271809STomer Tayar 	u32 cpu_mode, cpu_state;
26834102426fSTomer Tayar 
26844102426fSTomer Tayar 	qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
26854102426fSTomer Tayar 
26864102426fSTomer Tayar 	cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
268776271809STomer Tayar 	cpu_mode &= ~MCP_REG_CPU_MODE_SOFT_HALT;
268876271809STomer Tayar 	qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, cpu_mode);
268976271809STomer Tayar 	msleep(QED_MCP_RESUME_SLEEP_MS);
269076271809STomer Tayar 	cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
26914102426fSTomer Tayar 
269276271809STomer Tayar 	if (cpu_state & MCP_REG_CPU_STATE_SOFT_HALTED) {
269376271809STomer Tayar 		DP_NOTICE(p_hwfn,
269476271809STomer Tayar 			  "Failed to resume the MCP [CPU_MODE = 0x%08x, CPU_STATE = 0x%08x]\n",
269576271809STomer Tayar 			  cpu_mode, cpu_state);
269676271809STomer Tayar 		return -EBUSY;
269776271809STomer Tayar 	}
269876271809STomer Tayar 
2699b310974eSTomer Tayar 	qed_mcp_cmd_set_blocking(p_hwfn, false);
2700b310974eSTomer Tayar 
270176271809STomer Tayar 	return 0;
27024102426fSTomer Tayar }
27034102426fSTomer Tayar 
27040fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
27050fefbfbaSSudarsana Kalluru 				     struct qed_ptt *p_ptt,
27060fefbfbaSSudarsana Kalluru 				     enum qed_ov_client client)
27070fefbfbaSSudarsana Kalluru {
27080fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
27090fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
27100fefbfbaSSudarsana Kalluru 	int rc;
27110fefbfbaSSudarsana Kalluru 
27120fefbfbaSSudarsana Kalluru 	switch (client) {
27130fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_DRV:
27140fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
27150fefbfbaSSudarsana Kalluru 		break;
27160fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_USER:
27170fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
27180fefbfbaSSudarsana Kalluru 		break;
27190fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_VENDOR_SPEC:
27200fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
27210fefbfbaSSudarsana Kalluru 		break;
27220fefbfbaSSudarsana Kalluru 	default:
27230fefbfbaSSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
27240fefbfbaSSudarsana Kalluru 		return -EINVAL;
27250fefbfbaSSudarsana Kalluru 	}
27260fefbfbaSSudarsana Kalluru 
27270fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
27280fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
27290fefbfbaSSudarsana Kalluru 	if (rc)
27300fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
27310fefbfbaSSudarsana Kalluru 
27320fefbfbaSSudarsana Kalluru 	return rc;
27330fefbfbaSSudarsana Kalluru }
27340fefbfbaSSudarsana Kalluru 
27350fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
27360fefbfbaSSudarsana Kalluru 				   struct qed_ptt *p_ptt,
27370fefbfbaSSudarsana Kalluru 				   enum qed_ov_driver_state drv_state)
27380fefbfbaSSudarsana Kalluru {
27390fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
27400fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
27410fefbfbaSSudarsana Kalluru 	int rc;
27420fefbfbaSSudarsana Kalluru 
27430fefbfbaSSudarsana Kalluru 	switch (drv_state) {
27440fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_NOT_LOADED:
27450fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
27460fefbfbaSSudarsana Kalluru 		break;
27470fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_DISABLED:
27480fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
27490fefbfbaSSudarsana Kalluru 		break;
27500fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_ACTIVE:
27510fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
27520fefbfbaSSudarsana Kalluru 		break;
27530fefbfbaSSudarsana Kalluru 	default:
27540fefbfbaSSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
27550fefbfbaSSudarsana Kalluru 		return -EINVAL;
27560fefbfbaSSudarsana Kalluru 	}
27570fefbfbaSSudarsana Kalluru 
27580fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
27590fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
27600fefbfbaSSudarsana Kalluru 	if (rc)
27610fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send driver state\n");
27620fefbfbaSSudarsana Kalluru 
27630fefbfbaSSudarsana Kalluru 	return rc;
27640fefbfbaSSudarsana Kalluru }
27650fefbfbaSSudarsana Kalluru 
27660fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
27670fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, u16 mtu)
27680fefbfbaSSudarsana Kalluru {
27690fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
27700fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
27710fefbfbaSSudarsana Kalluru 	int rc;
27720fefbfbaSSudarsana Kalluru 
27730fefbfbaSSudarsana Kalluru 	drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
27740fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
27750fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
27760fefbfbaSSudarsana Kalluru 	if (rc)
27770fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
27780fefbfbaSSudarsana Kalluru 
27790fefbfbaSSudarsana Kalluru 	return rc;
27800fefbfbaSSudarsana Kalluru }
27810fefbfbaSSudarsana Kalluru 
27820fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
27830fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, u8 *mac)
27840fefbfbaSSudarsana Kalluru {
27850fefbfbaSSudarsana Kalluru 	struct qed_mcp_mb_params mb_params;
278617991002SMintz, Yuval 	u32 mfw_mac[2];
27870fefbfbaSSudarsana Kalluru 	int rc;
27880fefbfbaSSudarsana Kalluru 
27890fefbfbaSSudarsana Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
27900fefbfbaSSudarsana Kalluru 	mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
27910fefbfbaSSudarsana Kalluru 	mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
27920fefbfbaSSudarsana Kalluru 			  DRV_MSG_CODE_VMAC_TYPE_SHIFT;
27930fefbfbaSSudarsana Kalluru 	mb_params.param |= MCP_PF_ID(p_hwfn);
27942f67af8cSTomer Tayar 
279517991002SMintz, Yuval 	/* MCP is BE, and on LE platforms PCI would swap access to SHMEM
279617991002SMintz, Yuval 	 * in 32-bit granularity.
279717991002SMintz, Yuval 	 * So the MAC has to be set in native order [and not byte order],
279817991002SMintz, Yuval 	 * otherwise it would be read incorrectly by MFW after swap.
279917991002SMintz, Yuval 	 */
280017991002SMintz, Yuval 	mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
280117991002SMintz, Yuval 	mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
280217991002SMintz, Yuval 
280317991002SMintz, Yuval 	mb_params.p_data_src = (u8 *)mfw_mac;
280417991002SMintz, Yuval 	mb_params.data_src_size = 8;
28050fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
28060fefbfbaSSudarsana Kalluru 	if (rc)
28070fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
28080fefbfbaSSudarsana Kalluru 
280914d39648SMintz, Yuval 	/* Store primary MAC for later possible WoL */
281014d39648SMintz, Yuval 	memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
281114d39648SMintz, Yuval 
28120fefbfbaSSudarsana Kalluru 	return rc;
28130fefbfbaSSudarsana Kalluru }
28140fefbfbaSSudarsana Kalluru 
28150fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
28160fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, enum qed_ov_wol wol)
28170fefbfbaSSudarsana Kalluru {
28180fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
28190fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
28200fefbfbaSSudarsana Kalluru 	int rc;
28210fefbfbaSSudarsana Kalluru 
282214d39648SMintz, Yuval 	if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
282314d39648SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
282414d39648SMintz, Yuval 			   "Can't change WoL configuration when WoL isn't supported\n");
282514d39648SMintz, Yuval 		return -EINVAL;
282614d39648SMintz, Yuval 	}
282714d39648SMintz, Yuval 
28280fefbfbaSSudarsana Kalluru 	switch (wol) {
28290fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_DEFAULT:
28300fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
28310fefbfbaSSudarsana Kalluru 		break;
28320fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_DISABLED:
28330fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
28340fefbfbaSSudarsana Kalluru 		break;
28350fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_ENABLED:
28360fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
28370fefbfbaSSudarsana Kalluru 		break;
28380fefbfbaSSudarsana Kalluru 	default:
28390fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
28400fefbfbaSSudarsana Kalluru 		return -EINVAL;
28410fefbfbaSSudarsana Kalluru 	}
28420fefbfbaSSudarsana Kalluru 
28430fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
28440fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
28450fefbfbaSSudarsana Kalluru 	if (rc)
28460fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
28470fefbfbaSSudarsana Kalluru 
284814d39648SMintz, Yuval 	/* Store the WoL update for a future unload */
284914d39648SMintz, Yuval 	p_hwfn->cdev->wol_config = (u8)wol;
285014d39648SMintz, Yuval 
28510fefbfbaSSudarsana Kalluru 	return rc;
28520fefbfbaSSudarsana Kalluru }
28530fefbfbaSSudarsana Kalluru 
28540fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
28550fefbfbaSSudarsana Kalluru 			      struct qed_ptt *p_ptt,
28560fefbfbaSSudarsana Kalluru 			      enum qed_ov_eswitch eswitch)
28570fefbfbaSSudarsana Kalluru {
28580fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
28590fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
28600fefbfbaSSudarsana Kalluru 	int rc;
28610fefbfbaSSudarsana Kalluru 
28620fefbfbaSSudarsana Kalluru 	switch (eswitch) {
28630fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_NONE:
28640fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
28650fefbfbaSSudarsana Kalluru 		break;
28660fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_VEB:
28670fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
28680fefbfbaSSudarsana Kalluru 		break;
28690fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_VEPA:
28700fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
28710fefbfbaSSudarsana Kalluru 		break;
28720fefbfbaSSudarsana Kalluru 	default:
28730fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
28740fefbfbaSSudarsana Kalluru 		return -EINVAL;
28750fefbfbaSSudarsana Kalluru 	}
28760fefbfbaSSudarsana Kalluru 
28770fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
28780fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
28790fefbfbaSSudarsana Kalluru 	if (rc)
28800fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
28810fefbfbaSSudarsana Kalluru 
28820fefbfbaSSudarsana Kalluru 	return rc;
28830fefbfbaSSudarsana Kalluru }
28840fefbfbaSSudarsana Kalluru 
28851a635e48SYuval Mintz int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
28861a635e48SYuval Mintz 		    struct qed_ptt *p_ptt, enum qed_led_mode mode)
288791420b83SSudarsana Kalluru {
288891420b83SSudarsana Kalluru 	u32 resp = 0, param = 0, drv_mb_param;
288991420b83SSudarsana Kalluru 	int rc;
289091420b83SSudarsana Kalluru 
289191420b83SSudarsana Kalluru 	switch (mode) {
289291420b83SSudarsana Kalluru 	case QED_LED_MODE_ON:
289391420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
289491420b83SSudarsana Kalluru 		break;
289591420b83SSudarsana Kalluru 	case QED_LED_MODE_OFF:
289691420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
289791420b83SSudarsana Kalluru 		break;
289891420b83SSudarsana Kalluru 	case QED_LED_MODE_RESTORE:
289991420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
290091420b83SSudarsana Kalluru 		break;
290191420b83SSudarsana Kalluru 	default:
290291420b83SSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
290391420b83SSudarsana Kalluru 		return -EINVAL;
290491420b83SSudarsana Kalluru 	}
290591420b83SSudarsana Kalluru 
290691420b83SSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
290791420b83SSudarsana Kalluru 			 drv_mb_param, &resp, &param);
290891420b83SSudarsana Kalluru 
290991420b83SSudarsana Kalluru 	return rc;
291091420b83SSudarsana Kalluru }
291103dc76caSSudarsana Reddy Kalluru 
29124102426fSTomer Tayar int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
29134102426fSTomer Tayar 			  struct qed_ptt *p_ptt, u32 mask_parities)
29144102426fSTomer Tayar {
29154102426fSTomer Tayar 	u32 resp = 0, param = 0;
29164102426fSTomer Tayar 	int rc;
29174102426fSTomer Tayar 
29184102426fSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
29194102426fSTomer Tayar 			 mask_parities, &resp, &param);
29204102426fSTomer Tayar 
29214102426fSTomer Tayar 	if (rc) {
29224102426fSTomer Tayar 		DP_ERR(p_hwfn,
29234102426fSTomer Tayar 		       "MCP response failure for mask parities, aborting\n");
29244102426fSTomer Tayar 	} else if (resp != FW_MSG_CODE_OK) {
29254102426fSTomer Tayar 		DP_ERR(p_hwfn,
29264102426fSTomer Tayar 		       "MCP did not acknowledge mask parity request. Old MFW?\n");
29274102426fSTomer Tayar 		rc = -EINVAL;
29284102426fSTomer Tayar 	}
29294102426fSTomer Tayar 
29304102426fSTomer Tayar 	return rc;
29314102426fSTomer Tayar }
29324102426fSTomer Tayar 
29337a4b21b7SMintz, Yuval int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
29347a4b21b7SMintz, Yuval {
29357a4b21b7SMintz, Yuval 	u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
29367a4b21b7SMintz, Yuval 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
29377a4b21b7SMintz, Yuval 	u32 resp = 0, resp_param = 0;
29387a4b21b7SMintz, Yuval 	struct qed_ptt *p_ptt;
29397a4b21b7SMintz, Yuval 	int rc = 0;
29407a4b21b7SMintz, Yuval 
29417a4b21b7SMintz, Yuval 	p_ptt = qed_ptt_acquire(p_hwfn);
29427a4b21b7SMintz, Yuval 	if (!p_ptt)
29437a4b21b7SMintz, Yuval 		return -EBUSY;
29447a4b21b7SMintz, Yuval 
29457a4b21b7SMintz, Yuval 	while (bytes_left > 0) {
29467a4b21b7SMintz, Yuval 		bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
29477a4b21b7SMintz, Yuval 
29487a4b21b7SMintz, Yuval 		rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
29497a4b21b7SMintz, Yuval 					DRV_MSG_CODE_NVM_READ_NVRAM,
29507a4b21b7SMintz, Yuval 					addr + offset +
29517a4b21b7SMintz, Yuval 					(bytes_to_copy <<
2952da090917STomer Tayar 					 DRV_MB_PARAM_NVM_LEN_OFFSET),
29537a4b21b7SMintz, Yuval 					&resp, &resp_param,
29547a4b21b7SMintz, Yuval 					&read_len,
29557a4b21b7SMintz, Yuval 					(u32 *)(p_buf + offset));
29567a4b21b7SMintz, Yuval 
29577a4b21b7SMintz, Yuval 		if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
29587a4b21b7SMintz, Yuval 			DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
29597a4b21b7SMintz, Yuval 			break;
29607a4b21b7SMintz, Yuval 		}
29617a4b21b7SMintz, Yuval 
29627a4b21b7SMintz, Yuval 		/* This can be a lengthy process, and it's possible scheduler
29637a4b21b7SMintz, Yuval 		 * isn't preemptable. Sleep a bit to prevent CPU hogging.
29647a4b21b7SMintz, Yuval 		 */
29657a4b21b7SMintz, Yuval 		if (bytes_left % 0x1000 <
29667a4b21b7SMintz, Yuval 		    (bytes_left - read_len) % 0x1000)
29677a4b21b7SMintz, Yuval 			usleep_range(1000, 2000);
29687a4b21b7SMintz, Yuval 
29697a4b21b7SMintz, Yuval 		offset += read_len;
29707a4b21b7SMintz, Yuval 		bytes_left -= read_len;
29717a4b21b7SMintz, Yuval 	}
29727a4b21b7SMintz, Yuval 
29737a4b21b7SMintz, Yuval 	cdev->mcp_nvm_resp = resp;
29747a4b21b7SMintz, Yuval 	qed_ptt_release(p_hwfn, p_ptt);
29757a4b21b7SMintz, Yuval 
29767a4b21b7SMintz, Yuval 	return rc;
29777a4b21b7SMintz, Yuval }
29787a4b21b7SMintz, Yuval 
297962e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_resp(struct qed_dev *cdev, u8 *p_buf)
298062e4d438SSudarsana Reddy Kalluru {
298162e4d438SSudarsana Reddy Kalluru 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
298262e4d438SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
298362e4d438SSudarsana Reddy Kalluru 
298462e4d438SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
298562e4d438SSudarsana Reddy Kalluru 	if (!p_ptt)
298662e4d438SSudarsana Reddy Kalluru 		return -EBUSY;
298762e4d438SSudarsana Reddy Kalluru 
298862e4d438SSudarsana Reddy Kalluru 	memcpy(p_buf, &cdev->mcp_nvm_resp, sizeof(cdev->mcp_nvm_resp));
298962e4d438SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
299062e4d438SSudarsana Reddy Kalluru 
299162e4d438SSudarsana Reddy Kalluru 	return 0;
299262e4d438SSudarsana Reddy Kalluru }
299362e4d438SSudarsana Reddy Kalluru 
299462e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_write(struct qed_dev *cdev,
299562e4d438SSudarsana Reddy Kalluru 		      u32 cmd, u32 addr, u8 *p_buf, u32 len)
299662e4d438SSudarsana Reddy Kalluru {
299762e4d438SSudarsana Reddy Kalluru 	u32 buf_idx = 0, buf_size, nvm_cmd, nvm_offset, resp = 0, param;
299862e4d438SSudarsana Reddy Kalluru 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
299962e4d438SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
300062e4d438SSudarsana Reddy Kalluru 	int rc = -EINVAL;
300162e4d438SSudarsana Reddy Kalluru 
300262e4d438SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
300362e4d438SSudarsana Reddy Kalluru 	if (!p_ptt)
300462e4d438SSudarsana Reddy Kalluru 		return -EBUSY;
300562e4d438SSudarsana Reddy Kalluru 
300662e4d438SSudarsana Reddy Kalluru 	switch (cmd) {
3007057d2b19SSudarsana Reddy Kalluru 	case QED_PUT_FILE_BEGIN:
3008057d2b19SSudarsana Reddy Kalluru 		nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_BEGIN;
3009057d2b19SSudarsana Reddy Kalluru 		break;
301062e4d438SSudarsana Reddy Kalluru 	case QED_PUT_FILE_DATA:
301162e4d438SSudarsana Reddy Kalluru 		nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_DATA;
301262e4d438SSudarsana Reddy Kalluru 		break;
301362e4d438SSudarsana Reddy Kalluru 	case QED_NVM_WRITE_NVRAM:
301462e4d438SSudarsana Reddy Kalluru 		nvm_cmd = DRV_MSG_CODE_NVM_WRITE_NVRAM;
301562e4d438SSudarsana Reddy Kalluru 		break;
301662e4d438SSudarsana Reddy Kalluru 	default:
301762e4d438SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Invalid nvm write command 0x%x\n", cmd);
301862e4d438SSudarsana Reddy Kalluru 		rc = -EINVAL;
301962e4d438SSudarsana Reddy Kalluru 		goto out;
302062e4d438SSudarsana Reddy Kalluru 	}
302162e4d438SSudarsana Reddy Kalluru 
302262e4d438SSudarsana Reddy Kalluru 	buf_size = min_t(u32, (len - buf_idx), MCP_DRV_NVM_BUF_LEN);
3023057d2b19SSudarsana Reddy Kalluru 	while (buf_idx < len) {
3024057d2b19SSudarsana Reddy Kalluru 		if (cmd == QED_PUT_FILE_BEGIN)
3025057d2b19SSudarsana Reddy Kalluru 			nvm_offset = addr;
3026057d2b19SSudarsana Reddy Kalluru 		else
3027057d2b19SSudarsana Reddy Kalluru 			nvm_offset = ((buf_size <<
3028057d2b19SSudarsana Reddy Kalluru 				       DRV_MB_PARAM_NVM_LEN_OFFSET) | addr) +
3029057d2b19SSudarsana Reddy Kalluru 				       buf_idx;
303062e4d438SSudarsana Reddy Kalluru 		rc = qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt, nvm_cmd, nvm_offset,
303162e4d438SSudarsana Reddy Kalluru 					&resp, &param, buf_size,
303262e4d438SSudarsana Reddy Kalluru 					(u32 *)&p_buf[buf_idx]);
303362e4d438SSudarsana Reddy Kalluru 		if (rc) {
303462e4d438SSudarsana Reddy Kalluru 			DP_NOTICE(cdev, "nvm write failed, rc = %d\n", rc);
303562e4d438SSudarsana Reddy Kalluru 			resp = FW_MSG_CODE_ERROR;
303662e4d438SSudarsana Reddy Kalluru 			break;
303762e4d438SSudarsana Reddy Kalluru 		}
303862e4d438SSudarsana Reddy Kalluru 
303962e4d438SSudarsana Reddy Kalluru 		if (resp != FW_MSG_CODE_OK &&
304062e4d438SSudarsana Reddy Kalluru 		    resp != FW_MSG_CODE_NVM_OK &&
304162e4d438SSudarsana Reddy Kalluru 		    resp != FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK) {
304262e4d438SSudarsana Reddy Kalluru 			DP_NOTICE(cdev,
304362e4d438SSudarsana Reddy Kalluru 				  "nvm write failed, resp = 0x%08x\n", resp);
304462e4d438SSudarsana Reddy Kalluru 			rc = -EINVAL;
304562e4d438SSudarsana Reddy Kalluru 			break;
304662e4d438SSudarsana Reddy Kalluru 		}
304762e4d438SSudarsana Reddy Kalluru 
304862e4d438SSudarsana Reddy Kalluru 		/* This can be a lengthy process, and it's possible scheduler
304962e4d438SSudarsana Reddy Kalluru 		 * isn't pre-emptable. Sleep a bit to prevent CPU hogging.
305062e4d438SSudarsana Reddy Kalluru 		 */
305162e4d438SSudarsana Reddy Kalluru 		if (buf_idx % 0x1000 > (buf_idx + buf_size) % 0x1000)
305262e4d438SSudarsana Reddy Kalluru 			usleep_range(1000, 2000);
305362e4d438SSudarsana Reddy Kalluru 
3054057d2b19SSudarsana Reddy Kalluru 		/* For MBI upgrade, MFW response includes the next buffer offset
3055057d2b19SSudarsana Reddy Kalluru 		 * to be delivered to MFW.
3056057d2b19SSudarsana Reddy Kalluru 		 */
3057057d2b19SSudarsana Reddy Kalluru 		if (param && cmd == QED_PUT_FILE_DATA) {
3058057d2b19SSudarsana Reddy Kalluru 			buf_idx = QED_MFW_GET_FIELD(param,
3059057d2b19SSudarsana Reddy Kalluru 					FW_MB_PARAM_NVM_PUT_FILE_REQ_OFFSET);
3060057d2b19SSudarsana Reddy Kalluru 			buf_size = QED_MFW_GET_FIELD(param,
3061057d2b19SSudarsana Reddy Kalluru 					 FW_MB_PARAM_NVM_PUT_FILE_REQ_SIZE);
3062057d2b19SSudarsana Reddy Kalluru 		} else {
306362e4d438SSudarsana Reddy Kalluru 			buf_idx += buf_size;
3064057d2b19SSudarsana Reddy Kalluru 			buf_size = min_t(u32, (len - buf_idx),
3065057d2b19SSudarsana Reddy Kalluru 					 MCP_DRV_NVM_BUF_LEN);
3066057d2b19SSudarsana Reddy Kalluru 		}
306762e4d438SSudarsana Reddy Kalluru 	}
306862e4d438SSudarsana Reddy Kalluru 
306962e4d438SSudarsana Reddy Kalluru 	cdev->mcp_nvm_resp = resp;
307062e4d438SSudarsana Reddy Kalluru out:
307162e4d438SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
307262e4d438SSudarsana Reddy Kalluru 
307362e4d438SSudarsana Reddy Kalluru 	return rc;
307462e4d438SSudarsana Reddy Kalluru }
307562e4d438SSudarsana Reddy Kalluru 
3076b51dab46SSudarsana Reddy Kalluru int qed_mcp_phy_sfp_read(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3077b51dab46SSudarsana Reddy Kalluru 			 u32 port, u32 addr, u32 offset, u32 len, u8 *p_buf)
3078b51dab46SSudarsana Reddy Kalluru {
3079b51dab46SSudarsana Reddy Kalluru 	u32 bytes_left, bytes_to_copy, buf_size, nvm_offset = 0;
3080b51dab46SSudarsana Reddy Kalluru 	u32 resp, param;
3081b51dab46SSudarsana Reddy Kalluru 	int rc;
3082b51dab46SSudarsana Reddy Kalluru 
3083b51dab46SSudarsana Reddy Kalluru 	nvm_offset |= (port << DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET) &
3084b51dab46SSudarsana Reddy Kalluru 		       DRV_MB_PARAM_TRANSCEIVER_PORT_MASK;
3085b51dab46SSudarsana Reddy Kalluru 	nvm_offset |= (addr << DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET) &
3086b51dab46SSudarsana Reddy Kalluru 		       DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK;
3087b51dab46SSudarsana Reddy Kalluru 
3088b51dab46SSudarsana Reddy Kalluru 	addr = offset;
3089b51dab46SSudarsana Reddy Kalluru 	offset = 0;
3090b51dab46SSudarsana Reddy Kalluru 	bytes_left = len;
3091b51dab46SSudarsana Reddy Kalluru 	while (bytes_left > 0) {
3092b51dab46SSudarsana Reddy Kalluru 		bytes_to_copy = min_t(u32, bytes_left,
3093b51dab46SSudarsana Reddy Kalluru 				      MAX_I2C_TRANSACTION_SIZE);
3094b51dab46SSudarsana Reddy Kalluru 		nvm_offset &= (DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK |
3095b51dab46SSudarsana Reddy Kalluru 			       DRV_MB_PARAM_TRANSCEIVER_PORT_MASK);
3096b51dab46SSudarsana Reddy Kalluru 		nvm_offset |= ((addr + offset) <<
3097b51dab46SSudarsana Reddy Kalluru 			       DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET) &
3098b51dab46SSudarsana Reddy Kalluru 			       DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK;
3099b51dab46SSudarsana Reddy Kalluru 		nvm_offset |= (bytes_to_copy <<
3100b51dab46SSudarsana Reddy Kalluru 			       DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET) &
3101b51dab46SSudarsana Reddy Kalluru 			       DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK;
3102b51dab46SSudarsana Reddy Kalluru 		rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
3103b51dab46SSudarsana Reddy Kalluru 					DRV_MSG_CODE_TRANSCEIVER_READ,
3104b51dab46SSudarsana Reddy Kalluru 					nvm_offset, &resp, &param, &buf_size,
3105b51dab46SSudarsana Reddy Kalluru 					(u32 *)(p_buf + offset));
3106b51dab46SSudarsana Reddy Kalluru 		if (rc) {
3107b51dab46SSudarsana Reddy Kalluru 			DP_NOTICE(p_hwfn,
3108b51dab46SSudarsana Reddy Kalluru 				  "Failed to send a transceiver read command to the MFW. rc = %d.\n",
3109b51dab46SSudarsana Reddy Kalluru 				  rc);
3110b51dab46SSudarsana Reddy Kalluru 			return rc;
3111b51dab46SSudarsana Reddy Kalluru 		}
3112b51dab46SSudarsana Reddy Kalluru 
3113b51dab46SSudarsana Reddy Kalluru 		if (resp == FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT)
3114b51dab46SSudarsana Reddy Kalluru 			return -ENODEV;
3115b51dab46SSudarsana Reddy Kalluru 		else if (resp != FW_MSG_CODE_TRANSCEIVER_DIAG_OK)
3116b51dab46SSudarsana Reddy Kalluru 			return -EINVAL;
3117b51dab46SSudarsana Reddy Kalluru 
3118b51dab46SSudarsana Reddy Kalluru 		offset += buf_size;
3119b51dab46SSudarsana Reddy Kalluru 		bytes_left -= buf_size;
3120b51dab46SSudarsana Reddy Kalluru 	}
3121b51dab46SSudarsana Reddy Kalluru 
3122b51dab46SSudarsana Reddy Kalluru 	return 0;
3123b51dab46SSudarsana Reddy Kalluru }
3124b51dab46SSudarsana Reddy Kalluru 
312503dc76caSSudarsana Reddy Kalluru int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
312603dc76caSSudarsana Reddy Kalluru {
312703dc76caSSudarsana Reddy Kalluru 	u32 drv_mb_param = 0, rsp, param;
312803dc76caSSudarsana Reddy Kalluru 	int rc = 0;
312903dc76caSSudarsana Reddy Kalluru 
313003dc76caSSudarsana Reddy Kalluru 	drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
313103dc76caSSudarsana Reddy Kalluru 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
313203dc76caSSudarsana Reddy Kalluru 
313303dc76caSSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
313403dc76caSSudarsana Reddy Kalluru 			 drv_mb_param, &rsp, &param);
313503dc76caSSudarsana Reddy Kalluru 
313603dc76caSSudarsana Reddy Kalluru 	if (rc)
313703dc76caSSudarsana Reddy Kalluru 		return rc;
313803dc76caSSudarsana Reddy Kalluru 
313903dc76caSSudarsana Reddy Kalluru 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
314003dc76caSSudarsana Reddy Kalluru 	    (param != DRV_MB_PARAM_BIST_RC_PASSED))
314103dc76caSSudarsana Reddy Kalluru 		rc = -EAGAIN;
314203dc76caSSudarsana Reddy Kalluru 
314303dc76caSSudarsana Reddy Kalluru 	return rc;
314403dc76caSSudarsana Reddy Kalluru }
314503dc76caSSudarsana Reddy Kalluru 
314603dc76caSSudarsana Reddy Kalluru int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
314703dc76caSSudarsana Reddy Kalluru {
314803dc76caSSudarsana Reddy Kalluru 	u32 drv_mb_param, rsp, param;
314903dc76caSSudarsana Reddy Kalluru 	int rc = 0;
315003dc76caSSudarsana Reddy Kalluru 
315103dc76caSSudarsana Reddy Kalluru 	drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
315203dc76caSSudarsana Reddy Kalluru 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
315303dc76caSSudarsana Reddy Kalluru 
315403dc76caSSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
315503dc76caSSudarsana Reddy Kalluru 			 drv_mb_param, &rsp, &param);
315603dc76caSSudarsana Reddy Kalluru 
315703dc76caSSudarsana Reddy Kalluru 	if (rc)
315803dc76caSSudarsana Reddy Kalluru 		return rc;
315903dc76caSSudarsana Reddy Kalluru 
316003dc76caSSudarsana Reddy Kalluru 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
316103dc76caSSudarsana Reddy Kalluru 	    (param != DRV_MB_PARAM_BIST_RC_PASSED))
316203dc76caSSudarsana Reddy Kalluru 		rc = -EAGAIN;
316303dc76caSSudarsana Reddy Kalluru 
316403dc76caSSudarsana Reddy Kalluru 	return rc;
316503dc76caSSudarsana Reddy Kalluru }
31667a4b21b7SMintz, Yuval 
316743645ce0SSudarsana Reddy Kalluru int qed_mcp_bist_nvm_get_num_images(struct qed_hwfn *p_hwfn,
31687a4b21b7SMintz, Yuval 				    struct qed_ptt *p_ptt,
31697a4b21b7SMintz, Yuval 				    u32 *num_images)
31707a4b21b7SMintz, Yuval {
31717a4b21b7SMintz, Yuval 	u32 drv_mb_param = 0, rsp;
31727a4b21b7SMintz, Yuval 	int rc = 0;
31737a4b21b7SMintz, Yuval 
31747a4b21b7SMintz, Yuval 	drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
31757a4b21b7SMintz, Yuval 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
31767a4b21b7SMintz, Yuval 
31777a4b21b7SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
31787a4b21b7SMintz, Yuval 			 drv_mb_param, &rsp, num_images);
31797a4b21b7SMintz, Yuval 	if (rc)
31807a4b21b7SMintz, Yuval 		return rc;
31817a4b21b7SMintz, Yuval 
31827a4b21b7SMintz, Yuval 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
31837a4b21b7SMintz, Yuval 		rc = -EINVAL;
31847a4b21b7SMintz, Yuval 
31857a4b21b7SMintz, Yuval 	return rc;
31867a4b21b7SMintz, Yuval }
31877a4b21b7SMintz, Yuval 
318843645ce0SSudarsana Reddy Kalluru int qed_mcp_bist_nvm_get_image_att(struct qed_hwfn *p_hwfn,
31897a4b21b7SMintz, Yuval 				   struct qed_ptt *p_ptt,
31907a4b21b7SMintz, Yuval 				   struct bist_nvm_image_att *p_image_att,
31917a4b21b7SMintz, Yuval 				   u32 image_index)
31927a4b21b7SMintz, Yuval {
31937a4b21b7SMintz, Yuval 	u32 buf_size = 0, param, resp = 0, resp_param = 0;
31947a4b21b7SMintz, Yuval 	int rc;
31957a4b21b7SMintz, Yuval 
31967a4b21b7SMintz, Yuval 	param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
31977a4b21b7SMintz, Yuval 		DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
31987a4b21b7SMintz, Yuval 	param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
31997a4b21b7SMintz, Yuval 
32007a4b21b7SMintz, Yuval 	rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
32017a4b21b7SMintz, Yuval 				DRV_MSG_CODE_BIST_TEST, param,
32027a4b21b7SMintz, Yuval 				&resp, &resp_param,
32037a4b21b7SMintz, Yuval 				&buf_size,
32047a4b21b7SMintz, Yuval 				(u32 *)p_image_att);
32057a4b21b7SMintz, Yuval 	if (rc)
32067a4b21b7SMintz, Yuval 		return rc;
32077a4b21b7SMintz, Yuval 
32087a4b21b7SMintz, Yuval 	if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
32097a4b21b7SMintz, Yuval 	    (p_image_att->return_code != 1))
32107a4b21b7SMintz, Yuval 		rc = -EINVAL;
32117a4b21b7SMintz, Yuval 
32127a4b21b7SMintz, Yuval 	return rc;
32137a4b21b7SMintz, Yuval }
32142edbff8dSTomer Tayar 
321543645ce0SSudarsana Reddy Kalluru int qed_mcp_nvm_info_populate(struct qed_hwfn *p_hwfn)
321643645ce0SSudarsana Reddy Kalluru {
32175e7ba042SDenis Bolotin 	struct qed_nvm_image_info nvm_info;
321843645ce0SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
321943645ce0SSudarsana Reddy Kalluru 	int rc;
322043645ce0SSudarsana Reddy Kalluru 	u32 i;
322143645ce0SSudarsana Reddy Kalluru 
32225e7ba042SDenis Bolotin 	if (p_hwfn->nvm_info.valid)
32235e7ba042SDenis Bolotin 		return 0;
32245e7ba042SDenis Bolotin 
322543645ce0SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
322643645ce0SSudarsana Reddy Kalluru 	if (!p_ptt) {
322743645ce0SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "failed to acquire ptt\n");
322843645ce0SSudarsana Reddy Kalluru 		return -EBUSY;
322943645ce0SSudarsana Reddy Kalluru 	}
323043645ce0SSudarsana Reddy Kalluru 
323143645ce0SSudarsana Reddy Kalluru 	/* Acquire from MFW the amount of available images */
32325e7ba042SDenis Bolotin 	nvm_info.num_images = 0;
323343645ce0SSudarsana Reddy Kalluru 	rc = qed_mcp_bist_nvm_get_num_images(p_hwfn,
32345e7ba042SDenis Bolotin 					     p_ptt, &nvm_info.num_images);
323543645ce0SSudarsana Reddy Kalluru 	if (rc == -EOPNOTSUPP) {
323643645ce0SSudarsana Reddy Kalluru 		DP_INFO(p_hwfn, "DRV_MSG_CODE_BIST_TEST is not supported\n");
323743645ce0SSudarsana Reddy Kalluru 		goto out;
32385e7ba042SDenis Bolotin 	} else if (rc || !nvm_info.num_images) {
323943645ce0SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "Failed getting number of images\n");
324043645ce0SSudarsana Reddy Kalluru 		goto err0;
324143645ce0SSudarsana Reddy Kalluru 	}
324243645ce0SSudarsana Reddy Kalluru 
32435e7ba042SDenis Bolotin 	nvm_info.image_att = kmalloc_array(nvm_info.num_images,
324443645ce0SSudarsana Reddy Kalluru 					   sizeof(struct bist_nvm_image_att),
324543645ce0SSudarsana Reddy Kalluru 					   GFP_KERNEL);
32465e7ba042SDenis Bolotin 	if (!nvm_info.image_att) {
324743645ce0SSudarsana Reddy Kalluru 		rc = -ENOMEM;
324843645ce0SSudarsana Reddy Kalluru 		goto err0;
324943645ce0SSudarsana Reddy Kalluru 	}
325043645ce0SSudarsana Reddy Kalluru 
325143645ce0SSudarsana Reddy Kalluru 	/* Iterate over images and get their attributes */
32525e7ba042SDenis Bolotin 	for (i = 0; i < nvm_info.num_images; i++) {
325343645ce0SSudarsana Reddy Kalluru 		rc = qed_mcp_bist_nvm_get_image_att(p_hwfn, p_ptt,
32545e7ba042SDenis Bolotin 						    &nvm_info.image_att[i], i);
325543645ce0SSudarsana Reddy Kalluru 		if (rc) {
325643645ce0SSudarsana Reddy Kalluru 			DP_ERR(p_hwfn,
325743645ce0SSudarsana Reddy Kalluru 			       "Failed getting image index %d attributes\n", i);
325843645ce0SSudarsana Reddy Kalluru 			goto err1;
325943645ce0SSudarsana Reddy Kalluru 		}
326043645ce0SSudarsana Reddy Kalluru 
326143645ce0SSudarsana Reddy Kalluru 		DP_VERBOSE(p_hwfn, QED_MSG_SP, "image index %d, size %x\n", i,
32625e7ba042SDenis Bolotin 			   nvm_info.image_att[i].len);
326343645ce0SSudarsana Reddy Kalluru 	}
326443645ce0SSudarsana Reddy Kalluru out:
32655e7ba042SDenis Bolotin 	/* Update hwfn's nvm_info */
32665e7ba042SDenis Bolotin 	if (nvm_info.num_images) {
32675e7ba042SDenis Bolotin 		p_hwfn->nvm_info.num_images = nvm_info.num_images;
32685e7ba042SDenis Bolotin 		kfree(p_hwfn->nvm_info.image_att);
32695e7ba042SDenis Bolotin 		p_hwfn->nvm_info.image_att = nvm_info.image_att;
32705e7ba042SDenis Bolotin 		p_hwfn->nvm_info.valid = true;
32715e7ba042SDenis Bolotin 	}
32725e7ba042SDenis Bolotin 
327343645ce0SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
327443645ce0SSudarsana Reddy Kalluru 	return 0;
327543645ce0SSudarsana Reddy Kalluru 
327643645ce0SSudarsana Reddy Kalluru err1:
32775e7ba042SDenis Bolotin 	kfree(nvm_info.image_att);
327843645ce0SSudarsana Reddy Kalluru err0:
327943645ce0SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
328043645ce0SSudarsana Reddy Kalluru 	return rc;
328143645ce0SSudarsana Reddy Kalluru }
328243645ce0SSudarsana Reddy Kalluru 
32831ac4329aSDenis Bolotin int
328420675b37SMintz, Yuval qed_mcp_get_nvm_image_att(struct qed_hwfn *p_hwfn,
328520675b37SMintz, Yuval 			  enum qed_nvm_images image_id,
328620675b37SMintz, Yuval 			  struct qed_nvm_image_att *p_image_att)
328720675b37SMintz, Yuval {
328820675b37SMintz, Yuval 	enum nvm_image_type type;
328943645ce0SSudarsana Reddy Kalluru 	u32 i;
329020675b37SMintz, Yuval 
329120675b37SMintz, Yuval 	/* Translate image_id into MFW definitions */
329220675b37SMintz, Yuval 	switch (image_id) {
329320675b37SMintz, Yuval 	case QED_NVM_IMAGE_ISCSI_CFG:
329420675b37SMintz, Yuval 		type = NVM_TYPE_ISCSI_CFG;
329520675b37SMintz, Yuval 		break;
329620675b37SMintz, Yuval 	case QED_NVM_IMAGE_FCOE_CFG:
329720675b37SMintz, Yuval 		type = NVM_TYPE_FCOE_CFG;
329820675b37SMintz, Yuval 		break;
32998a52bbabSMichal Kalderon 	case QED_NVM_IMAGE_MDUMP:
33008a52bbabSMichal Kalderon 		type = NVM_TYPE_MDUMP;
33018a52bbabSMichal Kalderon 		break;
33021ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_NVM_CFG1:
33031ac4329aSDenis Bolotin 		type = NVM_TYPE_NVM_CFG1;
33041ac4329aSDenis Bolotin 		break;
33051ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_DEFAULT_CFG:
33061ac4329aSDenis Bolotin 		type = NVM_TYPE_DEFAULT_CFG;
33071ac4329aSDenis Bolotin 		break;
33081ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_NVM_META:
33091ac4329aSDenis Bolotin 		type = NVM_TYPE_META;
33101ac4329aSDenis Bolotin 		break;
331120675b37SMintz, Yuval 	default:
331220675b37SMintz, Yuval 		DP_NOTICE(p_hwfn, "Unknown request of image_id %08x\n",
331320675b37SMintz, Yuval 			  image_id);
331420675b37SMintz, Yuval 		return -EINVAL;
331520675b37SMintz, Yuval 	}
331620675b37SMintz, Yuval 
33175e7ba042SDenis Bolotin 	qed_mcp_nvm_info_populate(p_hwfn);
331843645ce0SSudarsana Reddy Kalluru 	for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
331943645ce0SSudarsana Reddy Kalluru 		if (type == p_hwfn->nvm_info.image_att[i].image_type)
332020675b37SMintz, Yuval 			break;
332143645ce0SSudarsana Reddy Kalluru 	if (i == p_hwfn->nvm_info.num_images) {
332220675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
332320675b37SMintz, Yuval 			   "Failed to find nvram image of type %08x\n",
332420675b37SMintz, Yuval 			   image_id);
332543645ce0SSudarsana Reddy Kalluru 		return -ENOENT;
332620675b37SMintz, Yuval 	}
332720675b37SMintz, Yuval 
332843645ce0SSudarsana Reddy Kalluru 	p_image_att->start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
332943645ce0SSudarsana Reddy Kalluru 	p_image_att->length = p_hwfn->nvm_info.image_att[i].len;
333020675b37SMintz, Yuval 
333120675b37SMintz, Yuval 	return 0;
333220675b37SMintz, Yuval }
333320675b37SMintz, Yuval 
333420675b37SMintz, Yuval int qed_mcp_get_nvm_image(struct qed_hwfn *p_hwfn,
333520675b37SMintz, Yuval 			  enum qed_nvm_images image_id,
333620675b37SMintz, Yuval 			  u8 *p_buffer, u32 buffer_len)
333720675b37SMintz, Yuval {
333820675b37SMintz, Yuval 	struct qed_nvm_image_att image_att;
333920675b37SMintz, Yuval 	int rc;
334020675b37SMintz, Yuval 
334120675b37SMintz, Yuval 	memset(p_buffer, 0, buffer_len);
334220675b37SMintz, Yuval 
3343b60bfdfeSDenis Bolotin 	rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
334420675b37SMintz, Yuval 	if (rc)
334520675b37SMintz, Yuval 		return rc;
334620675b37SMintz, Yuval 
334720675b37SMintz, Yuval 	/* Validate sizes - both the image's and the supplied buffer's */
334820675b37SMintz, Yuval 	if (image_att.length <= 4) {
334920675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
335020675b37SMintz, Yuval 			   "Image [%d] is too small - only %d bytes\n",
335120675b37SMintz, Yuval 			   image_id, image_att.length);
335220675b37SMintz, Yuval 		return -EINVAL;
335320675b37SMintz, Yuval 	}
335420675b37SMintz, Yuval 
335520675b37SMintz, Yuval 	if (image_att.length > buffer_len) {
335620675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn,
335720675b37SMintz, Yuval 			   QED_MSG_STORAGE,
335820675b37SMintz, Yuval 			   "Image [%d] is too big - %08x bytes where only %08x are available\n",
335920675b37SMintz, Yuval 			   image_id, image_att.length, buffer_len);
336020675b37SMintz, Yuval 		return -ENOMEM;
336120675b37SMintz, Yuval 	}
336220675b37SMintz, Yuval 
336320675b37SMintz, Yuval 	return qed_mcp_nvm_read(p_hwfn->cdev, image_att.start_addr,
336420675b37SMintz, Yuval 				p_buffer, image_att.length);
336520675b37SMintz, Yuval }
336620675b37SMintz, Yuval 
33679c8517c4STomer Tayar static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
33689c8517c4STomer Tayar {
33699c8517c4STomer Tayar 	enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
33709c8517c4STomer Tayar 
33719c8517c4STomer Tayar 	switch (res_id) {
33729c8517c4STomer Tayar 	case QED_SB:
33739c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_SB_E;
33749c8517c4STomer Tayar 		break;
33759c8517c4STomer Tayar 	case QED_L2_QUEUE:
33769c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
33779c8517c4STomer Tayar 		break;
33789c8517c4STomer Tayar 	case QED_VPORT:
33799c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_VPORT_E;
33809c8517c4STomer Tayar 		break;
33819c8517c4STomer Tayar 	case QED_RSS_ENG:
33829c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
33839c8517c4STomer Tayar 		break;
33849c8517c4STomer Tayar 	case QED_PQ:
33859c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_PQ_E;
33869c8517c4STomer Tayar 		break;
33879c8517c4STomer Tayar 	case QED_RL:
33889c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_RL_E;
33899c8517c4STomer Tayar 		break;
33909c8517c4STomer Tayar 	case QED_MAC:
33919c8517c4STomer Tayar 	case QED_VLAN:
33929c8517c4STomer Tayar 		/* Each VFC resource can accommodate both a MAC and a VLAN */
33939c8517c4STomer Tayar 		mfw_res_id = RESOURCE_VFC_FILTER_E;
33949c8517c4STomer Tayar 		break;
33959c8517c4STomer Tayar 	case QED_ILT:
33969c8517c4STomer Tayar 		mfw_res_id = RESOURCE_ILT_E;
33979c8517c4STomer Tayar 		break;
3398997af5dfSMichal Kalderon 	case QED_LL2_RAM_QUEUE:
33999c8517c4STomer Tayar 		mfw_res_id = RESOURCE_LL2_QUEUE_E;
34009c8517c4STomer Tayar 		break;
3401997af5dfSMichal Kalderon 	case QED_LL2_CTX_QUEUE:
3402997af5dfSMichal Kalderon 		mfw_res_id = RESOURCE_LL2_CQS_E;
3403997af5dfSMichal Kalderon 		break;
34049c8517c4STomer Tayar 	case QED_RDMA_CNQ_RAM:
34059c8517c4STomer Tayar 	case QED_CMDQS_CQS:
34069c8517c4STomer Tayar 		/* CNQ/CMDQS are the same resource */
34079c8517c4STomer Tayar 		mfw_res_id = RESOURCE_CQS_E;
34089c8517c4STomer Tayar 		break;
34099c8517c4STomer Tayar 	case QED_RDMA_STATS_QUEUE:
34109c8517c4STomer Tayar 		mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
34119c8517c4STomer Tayar 		break;
34129c8517c4STomer Tayar 	case QED_BDQ:
34139c8517c4STomer Tayar 		mfw_res_id = RESOURCE_BDQ_E;
34149c8517c4STomer Tayar 		break;
34159c8517c4STomer Tayar 	default:
34169c8517c4STomer Tayar 		break;
34179c8517c4STomer Tayar 	}
34189c8517c4STomer Tayar 
34199c8517c4STomer Tayar 	return mfw_res_id;
34209c8517c4STomer Tayar }
34219c8517c4STomer Tayar 
34229c8517c4STomer Tayar #define QED_RESC_ALLOC_VERSION_MAJOR    2
34232edbff8dSTomer Tayar #define QED_RESC_ALLOC_VERSION_MINOR    0
34242edbff8dSTomer Tayar #define QED_RESC_ALLOC_VERSION				     \
34252edbff8dSTomer Tayar 	((QED_RESC_ALLOC_VERSION_MAJOR <<		     \
34262edbff8dSTomer Tayar 	  DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
34272edbff8dSTomer Tayar 	 (QED_RESC_ALLOC_VERSION_MINOR <<		     \
34282edbff8dSTomer Tayar 	  DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
34299c8517c4STomer Tayar 
34309c8517c4STomer Tayar struct qed_resc_alloc_in_params {
34319c8517c4STomer Tayar 	u32 cmd;
34329c8517c4STomer Tayar 	enum qed_resources res_id;
34339c8517c4STomer Tayar 	u32 resc_max_val;
34349c8517c4STomer Tayar };
34359c8517c4STomer Tayar 
34369c8517c4STomer Tayar struct qed_resc_alloc_out_params {
34379c8517c4STomer Tayar 	u32 mcp_resp;
34389c8517c4STomer Tayar 	u32 mcp_param;
34399c8517c4STomer Tayar 	u32 resc_num;
34409c8517c4STomer Tayar 	u32 resc_start;
34419c8517c4STomer Tayar 	u32 vf_resc_num;
34429c8517c4STomer Tayar 	u32 vf_resc_start;
34439c8517c4STomer Tayar 	u32 flags;
34449c8517c4STomer Tayar };
34459c8517c4STomer Tayar 
34469c8517c4STomer Tayar static int
34479c8517c4STomer Tayar qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
34482edbff8dSTomer Tayar 			    struct qed_ptt *p_ptt,
34499c8517c4STomer Tayar 			    struct qed_resc_alloc_in_params *p_in_params,
34509c8517c4STomer Tayar 			    struct qed_resc_alloc_out_params *p_out_params)
34512edbff8dSTomer Tayar {
34522edbff8dSTomer Tayar 	struct qed_mcp_mb_params mb_params;
34539c8517c4STomer Tayar 	struct resource_info mfw_resc_info;
34542edbff8dSTomer Tayar 	int rc;
34552edbff8dSTomer Tayar 
34569c8517c4STomer Tayar 	memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
3457bb480242SMintz, Yuval 
34589c8517c4STomer Tayar 	mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
34599c8517c4STomer Tayar 	if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
34609c8517c4STomer Tayar 		DP_ERR(p_hwfn,
34619c8517c4STomer Tayar 		       "Failed to match resource %d [%s] with the MFW resources\n",
34629c8517c4STomer Tayar 		       p_in_params->res_id,
34639c8517c4STomer Tayar 		       qed_hw_get_resc_name(p_in_params->res_id));
34649c8517c4STomer Tayar 		return -EINVAL;
34659c8517c4STomer Tayar 	}
34669c8517c4STomer Tayar 
34679c8517c4STomer Tayar 	switch (p_in_params->cmd) {
34689c8517c4STomer Tayar 	case DRV_MSG_SET_RESOURCE_VALUE_MSG:
34699c8517c4STomer Tayar 		mfw_resc_info.size = p_in_params->resc_max_val;
34709c8517c4STomer Tayar 		/* Fallthrough */
34719c8517c4STomer Tayar 	case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
34729c8517c4STomer Tayar 		break;
34739c8517c4STomer Tayar 	default:
34749c8517c4STomer Tayar 		DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
34759c8517c4STomer Tayar 		       p_in_params->cmd);
34769c8517c4STomer Tayar 		return -EINVAL;
34779c8517c4STomer Tayar 	}
34789c8517c4STomer Tayar 
34799c8517c4STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
34809c8517c4STomer Tayar 	mb_params.cmd = p_in_params->cmd;
34819c8517c4STomer Tayar 	mb_params.param = QED_RESC_ALLOC_VERSION;
34829c8517c4STomer Tayar 	mb_params.p_data_src = &mfw_resc_info;
34839c8517c4STomer Tayar 	mb_params.data_src_size = sizeof(mfw_resc_info);
34849c8517c4STomer Tayar 	mb_params.p_data_dst = mb_params.p_data_src;
34859c8517c4STomer Tayar 	mb_params.data_dst_size = mb_params.data_src_size;
34869c8517c4STomer Tayar 
34879c8517c4STomer Tayar 	DP_VERBOSE(p_hwfn,
34889c8517c4STomer Tayar 		   QED_MSG_SP,
34899c8517c4STomer Tayar 		   "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
34909c8517c4STomer Tayar 		   p_in_params->cmd,
34919c8517c4STomer Tayar 		   p_in_params->res_id,
34929c8517c4STomer Tayar 		   qed_hw_get_resc_name(p_in_params->res_id),
34939c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param,
34949c8517c4STomer Tayar 				     DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
34959c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param,
34969c8517c4STomer Tayar 				     DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
34979c8517c4STomer Tayar 		   p_in_params->resc_max_val);
34989c8517c4STomer Tayar 
34992edbff8dSTomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
35002edbff8dSTomer Tayar 	if (rc)
35012edbff8dSTomer Tayar 		return rc;
35022edbff8dSTomer Tayar 
35039c8517c4STomer Tayar 	p_out_params->mcp_resp = mb_params.mcp_resp;
35049c8517c4STomer Tayar 	p_out_params->mcp_param = mb_params.mcp_param;
35059c8517c4STomer Tayar 	p_out_params->resc_num = mfw_resc_info.size;
35069c8517c4STomer Tayar 	p_out_params->resc_start = mfw_resc_info.offset;
35079c8517c4STomer Tayar 	p_out_params->vf_resc_num = mfw_resc_info.vf_size;
35089c8517c4STomer Tayar 	p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
35099c8517c4STomer Tayar 	p_out_params->flags = mfw_resc_info.flags;
35102edbff8dSTomer Tayar 
35112edbff8dSTomer Tayar 	DP_VERBOSE(p_hwfn,
35122edbff8dSTomer Tayar 		   QED_MSG_SP,
35139c8517c4STomer Tayar 		   "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
35149c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(p_out_params->mcp_param,
35159c8517c4STomer Tayar 				     FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
35169c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(p_out_params->mcp_param,
35179c8517c4STomer Tayar 				     FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
35189c8517c4STomer Tayar 		   p_out_params->resc_num,
35199c8517c4STomer Tayar 		   p_out_params->resc_start,
35209c8517c4STomer Tayar 		   p_out_params->vf_resc_num,
35219c8517c4STomer Tayar 		   p_out_params->vf_resc_start, p_out_params->flags);
35229c8517c4STomer Tayar 
35239c8517c4STomer Tayar 	return 0;
35249c8517c4STomer Tayar }
35259c8517c4STomer Tayar 
35269c8517c4STomer Tayar int
35279c8517c4STomer Tayar qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
35289c8517c4STomer Tayar 			 struct qed_ptt *p_ptt,
35299c8517c4STomer Tayar 			 enum qed_resources res_id,
35309c8517c4STomer Tayar 			 u32 resc_max_val, u32 *p_mcp_resp)
35319c8517c4STomer Tayar {
35329c8517c4STomer Tayar 	struct qed_resc_alloc_out_params out_params;
35339c8517c4STomer Tayar 	struct qed_resc_alloc_in_params in_params;
35349c8517c4STomer Tayar 	int rc;
35359c8517c4STomer Tayar 
35369c8517c4STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
35379c8517c4STomer Tayar 	in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
35389c8517c4STomer Tayar 	in_params.res_id = res_id;
35399c8517c4STomer Tayar 	in_params.resc_max_val = resc_max_val;
35409c8517c4STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
35419c8517c4STomer Tayar 	rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
35429c8517c4STomer Tayar 					 &out_params);
35439c8517c4STomer Tayar 	if (rc)
35449c8517c4STomer Tayar 		return rc;
35459c8517c4STomer Tayar 
35469c8517c4STomer Tayar 	*p_mcp_resp = out_params.mcp_resp;
35479c8517c4STomer Tayar 
35489c8517c4STomer Tayar 	return 0;
35499c8517c4STomer Tayar }
35509c8517c4STomer Tayar 
35519c8517c4STomer Tayar int
35529c8517c4STomer Tayar qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
35539c8517c4STomer Tayar 		      struct qed_ptt *p_ptt,
35549c8517c4STomer Tayar 		      enum qed_resources res_id,
35559c8517c4STomer Tayar 		      u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
35569c8517c4STomer Tayar {
35579c8517c4STomer Tayar 	struct qed_resc_alloc_out_params out_params;
35589c8517c4STomer Tayar 	struct qed_resc_alloc_in_params in_params;
35599c8517c4STomer Tayar 	int rc;
35609c8517c4STomer Tayar 
35619c8517c4STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
35629c8517c4STomer Tayar 	in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
35639c8517c4STomer Tayar 	in_params.res_id = res_id;
35649c8517c4STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
35659c8517c4STomer Tayar 	rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
35669c8517c4STomer Tayar 					 &out_params);
35679c8517c4STomer Tayar 	if (rc)
35689c8517c4STomer Tayar 		return rc;
35699c8517c4STomer Tayar 
35709c8517c4STomer Tayar 	*p_mcp_resp = out_params.mcp_resp;
35719c8517c4STomer Tayar 
35729c8517c4STomer Tayar 	if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
35739c8517c4STomer Tayar 		*p_resc_num = out_params.resc_num;
35749c8517c4STomer Tayar 		*p_resc_start = out_params.resc_start;
35759c8517c4STomer Tayar 	}
35762edbff8dSTomer Tayar 
35772edbff8dSTomer Tayar 	return 0;
35782edbff8dSTomer Tayar }
357918a69e36SMintz, Yuval 
358018a69e36SMintz, Yuval int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
358118a69e36SMintz, Yuval {
358218a69e36SMintz, Yuval 	u32 mcp_resp, mcp_param;
358318a69e36SMintz, Yuval 
358418a69e36SMintz, Yuval 	return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
358518a69e36SMintz, Yuval 			   &mcp_resp, &mcp_param);
358618a69e36SMintz, Yuval }
358795691c9cSTomer Tayar 
358895691c9cSTomer Tayar static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
358995691c9cSTomer Tayar 				struct qed_ptt *p_ptt,
359095691c9cSTomer Tayar 				u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
359195691c9cSTomer Tayar {
359295691c9cSTomer Tayar 	int rc;
359395691c9cSTomer Tayar 
359495691c9cSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
359595691c9cSTomer Tayar 			 p_mcp_resp, p_mcp_param);
359695691c9cSTomer Tayar 	if (rc)
359795691c9cSTomer Tayar 		return rc;
359895691c9cSTomer Tayar 
359995691c9cSTomer Tayar 	if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
360095691c9cSTomer Tayar 		DP_INFO(p_hwfn,
360195691c9cSTomer Tayar 			"The resource command is unsupported by the MFW\n");
360295691c9cSTomer Tayar 		return -EINVAL;
360395691c9cSTomer Tayar 	}
360495691c9cSTomer Tayar 
360595691c9cSTomer Tayar 	if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
360695691c9cSTomer Tayar 		u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
360795691c9cSTomer Tayar 
360895691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
360995691c9cSTomer Tayar 			  "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
361095691c9cSTomer Tayar 			  param, opcode);
361195691c9cSTomer Tayar 		return -EINVAL;
361295691c9cSTomer Tayar 	}
361395691c9cSTomer Tayar 
361495691c9cSTomer Tayar 	return rc;
361595691c9cSTomer Tayar }
361695691c9cSTomer Tayar 
3617bf774d14SYueHaibing static int
361895691c9cSTomer Tayar __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
361995691c9cSTomer Tayar 		    struct qed_ptt *p_ptt,
362095691c9cSTomer Tayar 		    struct qed_resc_lock_params *p_params)
362195691c9cSTomer Tayar {
362295691c9cSTomer Tayar 	u32 param = 0, mcp_resp, mcp_param;
362395691c9cSTomer Tayar 	u8 opcode;
362495691c9cSTomer Tayar 	int rc;
362595691c9cSTomer Tayar 
362695691c9cSTomer Tayar 	switch (p_params->timeout) {
362795691c9cSTomer Tayar 	case QED_MCP_RESC_LOCK_TO_DEFAULT:
362895691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ;
362995691c9cSTomer Tayar 		p_params->timeout = 0;
363095691c9cSTomer Tayar 		break;
363195691c9cSTomer Tayar 	case QED_MCP_RESC_LOCK_TO_NONE:
363295691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ_WO_AGING;
363395691c9cSTomer Tayar 		p_params->timeout = 0;
363495691c9cSTomer Tayar 		break;
363595691c9cSTomer Tayar 	default:
363695691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ_W_AGING;
363795691c9cSTomer Tayar 		break;
363895691c9cSTomer Tayar 	}
363995691c9cSTomer Tayar 
364095691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
364195691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
364295691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
364395691c9cSTomer Tayar 
364495691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn,
364595691c9cSTomer Tayar 		   QED_MSG_SP,
364695691c9cSTomer Tayar 		   "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
364795691c9cSTomer Tayar 		   param, p_params->timeout, opcode, p_params->resource);
364895691c9cSTomer Tayar 
364995691c9cSTomer Tayar 	/* Attempt to acquire the resource */
365095691c9cSTomer Tayar 	rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
365195691c9cSTomer Tayar 	if (rc)
365295691c9cSTomer Tayar 		return rc;
365395691c9cSTomer Tayar 
365495691c9cSTomer Tayar 	/* Analyze the response */
365595691c9cSTomer Tayar 	p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
365695691c9cSTomer Tayar 	opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
365795691c9cSTomer Tayar 
365895691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn,
365995691c9cSTomer Tayar 		   QED_MSG_SP,
366095691c9cSTomer Tayar 		   "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
366195691c9cSTomer Tayar 		   mcp_param, opcode, p_params->owner);
366295691c9cSTomer Tayar 
366395691c9cSTomer Tayar 	switch (opcode) {
366495691c9cSTomer Tayar 	case RESOURCE_OPCODE_GNT:
366595691c9cSTomer Tayar 		p_params->b_granted = true;
366695691c9cSTomer Tayar 		break;
366795691c9cSTomer Tayar 	case RESOURCE_OPCODE_BUSY:
366895691c9cSTomer Tayar 		p_params->b_granted = false;
366995691c9cSTomer Tayar 		break;
367095691c9cSTomer Tayar 	default:
367195691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
367295691c9cSTomer Tayar 			  "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
367395691c9cSTomer Tayar 			  mcp_param, opcode);
367495691c9cSTomer Tayar 		return -EINVAL;
367595691c9cSTomer Tayar 	}
367695691c9cSTomer Tayar 
367795691c9cSTomer Tayar 	return 0;
367895691c9cSTomer Tayar }
367995691c9cSTomer Tayar 
368095691c9cSTomer Tayar int
368195691c9cSTomer Tayar qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
368295691c9cSTomer Tayar 		  struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
368395691c9cSTomer Tayar {
368495691c9cSTomer Tayar 	u32 retry_cnt = 0;
368595691c9cSTomer Tayar 	int rc;
368695691c9cSTomer Tayar 
368795691c9cSTomer Tayar 	do {
368895691c9cSTomer Tayar 		/* No need for an interval before the first iteration */
368995691c9cSTomer Tayar 		if (retry_cnt) {
369095691c9cSTomer Tayar 			if (p_params->sleep_b4_retry) {
369195691c9cSTomer Tayar 				u16 retry_interval_in_ms =
369295691c9cSTomer Tayar 				    DIV_ROUND_UP(p_params->retry_interval,
369395691c9cSTomer Tayar 						 1000);
369495691c9cSTomer Tayar 
369595691c9cSTomer Tayar 				msleep(retry_interval_in_ms);
369695691c9cSTomer Tayar 			} else {
369795691c9cSTomer Tayar 				udelay(p_params->retry_interval);
369895691c9cSTomer Tayar 			}
369995691c9cSTomer Tayar 		}
370095691c9cSTomer Tayar 
370195691c9cSTomer Tayar 		rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
370295691c9cSTomer Tayar 		if (rc)
370395691c9cSTomer Tayar 			return rc;
370495691c9cSTomer Tayar 
370595691c9cSTomer Tayar 		if (p_params->b_granted)
370695691c9cSTomer Tayar 			break;
370795691c9cSTomer Tayar 	} while (retry_cnt++ < p_params->retry_num);
370895691c9cSTomer Tayar 
370995691c9cSTomer Tayar 	return 0;
371095691c9cSTomer Tayar }
371195691c9cSTomer Tayar 
371295691c9cSTomer Tayar int
371395691c9cSTomer Tayar qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
371495691c9cSTomer Tayar 		    struct qed_ptt *p_ptt,
371595691c9cSTomer Tayar 		    struct qed_resc_unlock_params *p_params)
371695691c9cSTomer Tayar {
371795691c9cSTomer Tayar 	u32 param = 0, mcp_resp, mcp_param;
371895691c9cSTomer Tayar 	u8 opcode;
371995691c9cSTomer Tayar 	int rc;
372095691c9cSTomer Tayar 
372195691c9cSTomer Tayar 	opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
372295691c9cSTomer Tayar 				   : RESOURCE_OPCODE_RELEASE;
372395691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
372495691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
372595691c9cSTomer Tayar 
372695691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
372795691c9cSTomer Tayar 		   "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
372895691c9cSTomer Tayar 		   param, opcode, p_params->resource);
372995691c9cSTomer Tayar 
373095691c9cSTomer Tayar 	/* Attempt to release the resource */
373195691c9cSTomer Tayar 	rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
373295691c9cSTomer Tayar 	if (rc)
373395691c9cSTomer Tayar 		return rc;
373495691c9cSTomer Tayar 
373595691c9cSTomer Tayar 	/* Analyze the response */
373695691c9cSTomer Tayar 	opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
373795691c9cSTomer Tayar 
373895691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
373995691c9cSTomer Tayar 		   "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
374095691c9cSTomer Tayar 		   mcp_param, opcode);
374195691c9cSTomer Tayar 
374295691c9cSTomer Tayar 	switch (opcode) {
374395691c9cSTomer Tayar 	case RESOURCE_OPCODE_RELEASED_PREVIOUS:
374495691c9cSTomer Tayar 		DP_INFO(p_hwfn,
374595691c9cSTomer Tayar 			"Resource unlock request for an already released resource [%d]\n",
374695691c9cSTomer Tayar 			p_params->resource);
374795691c9cSTomer Tayar 		/* Fallthrough */
374895691c9cSTomer Tayar 	case RESOURCE_OPCODE_RELEASED:
374995691c9cSTomer Tayar 		p_params->b_released = true;
375095691c9cSTomer Tayar 		break;
375195691c9cSTomer Tayar 	case RESOURCE_OPCODE_WRONG_OWNER:
375295691c9cSTomer Tayar 		p_params->b_released = false;
375395691c9cSTomer Tayar 		break;
375495691c9cSTomer Tayar 	default:
375595691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
375695691c9cSTomer Tayar 			  "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
375795691c9cSTomer Tayar 			  mcp_param, opcode);
375895691c9cSTomer Tayar 		return -EINVAL;
375995691c9cSTomer Tayar 	}
376095691c9cSTomer Tayar 
376195691c9cSTomer Tayar 	return 0;
376295691c9cSTomer Tayar }
3763f470f22cSsudarsana.kalluru@cavium.com 
3764f470f22cSsudarsana.kalluru@cavium.com void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
3765f470f22cSsudarsana.kalluru@cavium.com 				    struct qed_resc_unlock_params *p_unlock,
3766f470f22cSsudarsana.kalluru@cavium.com 				    enum qed_resc_lock
3767f470f22cSsudarsana.kalluru@cavium.com 				    resource, bool b_is_permanent)
3768f470f22cSsudarsana.kalluru@cavium.com {
3769f470f22cSsudarsana.kalluru@cavium.com 	if (p_lock) {
3770f470f22cSsudarsana.kalluru@cavium.com 		memset(p_lock, 0, sizeof(*p_lock));
3771f470f22cSsudarsana.kalluru@cavium.com 
3772f470f22cSsudarsana.kalluru@cavium.com 		/* Permanent resources don't require aging, and there's no
3773f470f22cSsudarsana.kalluru@cavium.com 		 * point in trying to acquire them more than once since it's
3774f470f22cSsudarsana.kalluru@cavium.com 		 * unexpected another entity would release them.
3775f470f22cSsudarsana.kalluru@cavium.com 		 */
3776f470f22cSsudarsana.kalluru@cavium.com 		if (b_is_permanent) {
3777f470f22cSsudarsana.kalluru@cavium.com 			p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
3778f470f22cSsudarsana.kalluru@cavium.com 		} else {
3779f470f22cSsudarsana.kalluru@cavium.com 			p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
3780f470f22cSsudarsana.kalluru@cavium.com 			p_lock->retry_interval =
3781f470f22cSsudarsana.kalluru@cavium.com 			    QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
3782f470f22cSsudarsana.kalluru@cavium.com 			p_lock->sleep_b4_retry = true;
3783f470f22cSsudarsana.kalluru@cavium.com 		}
3784f470f22cSsudarsana.kalluru@cavium.com 
3785f470f22cSsudarsana.kalluru@cavium.com 		p_lock->resource = resource;
3786f470f22cSsudarsana.kalluru@cavium.com 	}
3787f470f22cSsudarsana.kalluru@cavium.com 
3788f470f22cSsudarsana.kalluru@cavium.com 	if (p_unlock) {
3789f470f22cSsudarsana.kalluru@cavium.com 		memset(p_unlock, 0, sizeof(*p_unlock));
3790f470f22cSsudarsana.kalluru@cavium.com 		p_unlock->resource = resource;
3791f470f22cSsudarsana.kalluru@cavium.com 	}
3792f470f22cSsudarsana.kalluru@cavium.com }
3793645874e5SSudarsana Reddy Kalluru 
3794df9c716dSSudarsana Reddy Kalluru bool qed_mcp_is_smart_an_supported(struct qed_hwfn *p_hwfn)
3795df9c716dSSudarsana Reddy Kalluru {
3796df9c716dSSudarsana Reddy Kalluru 	return !!(p_hwfn->mcp_info->capabilities &
3797df9c716dSSudarsana Reddy Kalluru 		  FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ);
3798df9c716dSSudarsana Reddy Kalluru }
3799df9c716dSSudarsana Reddy Kalluru 
3800645874e5SSudarsana Reddy Kalluru int qed_mcp_get_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3801645874e5SSudarsana Reddy Kalluru {
3802645874e5SSudarsana Reddy Kalluru 	u32 mcp_resp;
3803645874e5SSudarsana Reddy Kalluru 	int rc;
3804645874e5SSudarsana Reddy Kalluru 
3805645874e5SSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT,
3806645874e5SSudarsana Reddy Kalluru 			 0, &mcp_resp, &p_hwfn->mcp_info->capabilities);
3807645874e5SSudarsana Reddy Kalluru 	if (!rc)
3808645874e5SSudarsana Reddy Kalluru 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_PROBE),
3809645874e5SSudarsana Reddy Kalluru 			   "MFW supported features: %08x\n",
3810645874e5SSudarsana Reddy Kalluru 			   p_hwfn->mcp_info->capabilities);
3811645874e5SSudarsana Reddy Kalluru 
3812645874e5SSudarsana Reddy Kalluru 	return rc;
3813645874e5SSudarsana Reddy Kalluru }
3814645874e5SSudarsana Reddy Kalluru 
3815645874e5SSudarsana Reddy Kalluru int qed_mcp_set_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3816645874e5SSudarsana Reddy Kalluru {
3817645874e5SSudarsana Reddy Kalluru 	u32 mcp_resp, mcp_param, features;
3818645874e5SSudarsana Reddy Kalluru 
3819e40a826aSSudarsana Reddy Kalluru 	features = DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE |
3820e40a826aSSudarsana Reddy Kalluru 		   DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_VLINK;
3821645874e5SSudarsana Reddy Kalluru 
3822645874e5SSudarsana Reddy Kalluru 	return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_FEATURE_SUPPORT,
3823645874e5SSudarsana Reddy Kalluru 			   features, &mcp_resp, &mcp_param);
3824645874e5SSudarsana Reddy Kalluru }
382579284adeSMichal Kalderon 
382679284adeSMichal Kalderon int qed_mcp_get_engine_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
382779284adeSMichal Kalderon {
382879284adeSMichal Kalderon 	struct qed_mcp_mb_params mb_params = {0};
382979284adeSMichal Kalderon 	struct qed_dev *cdev = p_hwfn->cdev;
383079284adeSMichal Kalderon 	u8 fir_valid, l2_valid;
383179284adeSMichal Kalderon 	int rc;
383279284adeSMichal Kalderon 
383379284adeSMichal Kalderon 	mb_params.cmd = DRV_MSG_CODE_GET_ENGINE_CONFIG;
383479284adeSMichal Kalderon 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
383579284adeSMichal Kalderon 	if (rc)
383679284adeSMichal Kalderon 		return rc;
383779284adeSMichal Kalderon 
383879284adeSMichal Kalderon 	if (mb_params.mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
383979284adeSMichal Kalderon 		DP_INFO(p_hwfn,
384079284adeSMichal Kalderon 			"The get_engine_config command is unsupported by the MFW\n");
384179284adeSMichal Kalderon 		return -EOPNOTSUPP;
384279284adeSMichal Kalderon 	}
384379284adeSMichal Kalderon 
384479284adeSMichal Kalderon 	fir_valid = QED_MFW_GET_FIELD(mb_params.mcp_param,
384579284adeSMichal Kalderon 				      FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID);
384679284adeSMichal Kalderon 	if (fir_valid)
384779284adeSMichal Kalderon 		cdev->fir_affin =
384879284adeSMichal Kalderon 		    QED_MFW_GET_FIELD(mb_params.mcp_param,
384979284adeSMichal Kalderon 				      FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE);
385079284adeSMichal Kalderon 
385179284adeSMichal Kalderon 	l2_valid = QED_MFW_GET_FIELD(mb_params.mcp_param,
385279284adeSMichal Kalderon 				     FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID);
385379284adeSMichal Kalderon 	if (l2_valid)
385479284adeSMichal Kalderon 		cdev->l2_affin_hint =
385579284adeSMichal Kalderon 		    QED_MFW_GET_FIELD(mb_params.mcp_param,
385679284adeSMichal Kalderon 				      FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE);
385779284adeSMichal Kalderon 
385879284adeSMichal Kalderon 	DP_INFO(p_hwfn,
385979284adeSMichal Kalderon 		"Engine affinity config: FIR={valid %hhd, value %hhd}, L2_hint={valid %hhd, value %hhd}\n",
386079284adeSMichal Kalderon 		fir_valid, cdev->fir_affin, l2_valid, cdev->l2_affin_hint);
386179284adeSMichal Kalderon 
386279284adeSMichal Kalderon 	return 0;
386379284adeSMichal Kalderon }
386479284adeSMichal Kalderon 
386579284adeSMichal Kalderon int qed_mcp_get_ppfid_bitmap(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
386679284adeSMichal Kalderon {
386779284adeSMichal Kalderon 	struct qed_mcp_mb_params mb_params = {0};
386879284adeSMichal Kalderon 	struct qed_dev *cdev = p_hwfn->cdev;
386979284adeSMichal Kalderon 	int rc;
387079284adeSMichal Kalderon 
387179284adeSMichal Kalderon 	mb_params.cmd = DRV_MSG_CODE_GET_PPFID_BITMAP;
387279284adeSMichal Kalderon 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
387379284adeSMichal Kalderon 	if (rc)
387479284adeSMichal Kalderon 		return rc;
387579284adeSMichal Kalderon 
387679284adeSMichal Kalderon 	if (mb_params.mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
387779284adeSMichal Kalderon 		DP_INFO(p_hwfn,
387879284adeSMichal Kalderon 			"The get_ppfid_bitmap command is unsupported by the MFW\n");
387979284adeSMichal Kalderon 		return -EOPNOTSUPP;
388079284adeSMichal Kalderon 	}
388179284adeSMichal Kalderon 
388279284adeSMichal Kalderon 	cdev->ppfid_bitmap = QED_MFW_GET_FIELD(mb_params.mcp_param,
388379284adeSMichal Kalderon 					       FW_MB_PARAM_PPFID_BITMAP);
388479284adeSMichal Kalderon 
388579284adeSMichal Kalderon 	DP_VERBOSE(p_hwfn, QED_MSG_SP, "PPFID bitmap 0x%hhx\n",
388679284adeSMichal Kalderon 		   cdev->ppfid_bitmap);
388779284adeSMichal Kalderon 
388879284adeSMichal Kalderon 	return 0;
388979284adeSMichal Kalderon }
389038eabdf0SSudarsana Reddy Kalluru 
38912d4c8495SSudarsana Reddy Kalluru int qed_mcp_nvm_get_cfg(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
38922d4c8495SSudarsana Reddy Kalluru 			u16 option_id, u8 entity_id, u16 flags, u8 *p_buf,
38932d4c8495SSudarsana Reddy Kalluru 			u32 *p_len)
38942d4c8495SSudarsana Reddy Kalluru {
38952d4c8495SSudarsana Reddy Kalluru 	u32 mb_param = 0, resp, param;
38962d4c8495SSudarsana Reddy Kalluru 	int rc;
38972d4c8495SSudarsana Reddy Kalluru 
38982d4c8495SSudarsana Reddy Kalluru 	QED_MFW_SET_FIELD(mb_param, DRV_MB_PARAM_NVM_CFG_OPTION_ID, option_id);
38992d4c8495SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_INIT)
39002d4c8495SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
39012d4c8495SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_INIT, 1);
39022d4c8495SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_FREE)
39032d4c8495SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
39042d4c8495SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_FREE, 1);
39052d4c8495SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_ENTITY_SEL) {
39062d4c8495SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
39072d4c8495SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_SEL, 1);
39082d4c8495SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
39092d4c8495SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_ID,
39102d4c8495SSudarsana Reddy Kalluru 				  entity_id);
39112d4c8495SSudarsana Reddy Kalluru 	}
39122d4c8495SSudarsana Reddy Kalluru 
39132d4c8495SSudarsana Reddy Kalluru 	rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
39142d4c8495SSudarsana Reddy Kalluru 				DRV_MSG_CODE_GET_NVM_CFG_OPTION,
39152d4c8495SSudarsana Reddy Kalluru 				mb_param, &resp, &param, p_len, (u32 *)p_buf);
39162d4c8495SSudarsana Reddy Kalluru 
39172d4c8495SSudarsana Reddy Kalluru 	return rc;
39182d4c8495SSudarsana Reddy Kalluru }
39192d4c8495SSudarsana Reddy Kalluru 
392038eabdf0SSudarsana Reddy Kalluru int qed_mcp_nvm_set_cfg(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
392138eabdf0SSudarsana Reddy Kalluru 			u16 option_id, u8 entity_id, u16 flags, u8 *p_buf,
392238eabdf0SSudarsana Reddy Kalluru 			u32 len)
392338eabdf0SSudarsana Reddy Kalluru {
392438eabdf0SSudarsana Reddy Kalluru 	u32 mb_param = 0, resp, param;
392538eabdf0SSudarsana Reddy Kalluru 
392638eabdf0SSudarsana Reddy Kalluru 	QED_MFW_SET_FIELD(mb_param, DRV_MB_PARAM_NVM_CFG_OPTION_ID, option_id);
392738eabdf0SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_ALL)
392838eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
392938eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_ALL, 1);
393038eabdf0SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_INIT)
393138eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
393238eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_INIT, 1);
393338eabdf0SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_COMMIT)
393438eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
393538eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT, 1);
393638eabdf0SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_FREE)
393738eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
393838eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_FREE, 1);
393938eabdf0SSudarsana Reddy Kalluru 	if (flags & QED_NVM_CFG_OPTION_ENTITY_SEL) {
394038eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
394138eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_SEL, 1);
394238eabdf0SSudarsana Reddy Kalluru 		QED_MFW_SET_FIELD(mb_param,
394338eabdf0SSudarsana Reddy Kalluru 				  DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_ID,
394438eabdf0SSudarsana Reddy Kalluru 				  entity_id);
394538eabdf0SSudarsana Reddy Kalluru 	}
394638eabdf0SSudarsana Reddy Kalluru 
394738eabdf0SSudarsana Reddy Kalluru 	return qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt,
394838eabdf0SSudarsana Reddy Kalluru 				  DRV_MSG_CODE_SET_NVM_CFG_OPTION,
394938eabdf0SSudarsana Reddy Kalluru 				  mb_param, &resp, &param, len, (u32 *)p_buf);
395038eabdf0SSudarsana Reddy Kalluru }
3951d8d6c5a7SIgor Russkikh 
3952d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_MAX_SIZE               MCP_DRV_NVM_BUF_LEN
3953d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_MAX_HEADER_SIZE        sizeof(u32)
3954d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_MAX_PAYLOAD_SIZE \
3955d8d6c5a7SIgor Russkikh 	(QED_MCP_DBG_DATA_MAX_SIZE - QED_MCP_DBG_DATA_MAX_HEADER_SIZE)
3956d8d6c5a7SIgor Russkikh 
3957d8d6c5a7SIgor Russkikh static int
3958d8d6c5a7SIgor Russkikh __qed_mcp_send_debug_data(struct qed_hwfn *p_hwfn,
3959d8d6c5a7SIgor Russkikh 			  struct qed_ptt *p_ptt, u8 *p_buf, u8 size)
3960d8d6c5a7SIgor Russkikh {
3961d8d6c5a7SIgor Russkikh 	struct qed_mcp_mb_params mb_params;
3962d8d6c5a7SIgor Russkikh 	int rc;
3963d8d6c5a7SIgor Russkikh 
3964d8d6c5a7SIgor Russkikh 	if (size > QED_MCP_DBG_DATA_MAX_SIZE) {
3965d8d6c5a7SIgor Russkikh 		DP_ERR(p_hwfn,
3966d8d6c5a7SIgor Russkikh 		       "Debug data size is %d while it should not exceed %d\n",
3967d8d6c5a7SIgor Russkikh 		       size, QED_MCP_DBG_DATA_MAX_SIZE);
3968d8d6c5a7SIgor Russkikh 		return -EINVAL;
3969d8d6c5a7SIgor Russkikh 	}
3970d8d6c5a7SIgor Russkikh 
3971d8d6c5a7SIgor Russkikh 	memset(&mb_params, 0, sizeof(mb_params));
3972d8d6c5a7SIgor Russkikh 	mb_params.cmd = DRV_MSG_CODE_DEBUG_DATA_SEND;
3973d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(mb_params.param, DRV_MSG_CODE_DEBUG_DATA_SEND_SIZE, size);
3974d8d6c5a7SIgor Russkikh 	mb_params.p_data_src = p_buf;
3975d8d6c5a7SIgor Russkikh 	mb_params.data_src_size = size;
3976d8d6c5a7SIgor Russkikh 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
3977d8d6c5a7SIgor Russkikh 	if (rc)
3978d8d6c5a7SIgor Russkikh 		return rc;
3979d8d6c5a7SIgor Russkikh 
3980d8d6c5a7SIgor Russkikh 	if (mb_params.mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
3981d8d6c5a7SIgor Russkikh 		DP_INFO(p_hwfn,
3982d8d6c5a7SIgor Russkikh 			"The DEBUG_DATA_SEND command is unsupported by the MFW\n");
3983d8d6c5a7SIgor Russkikh 		return -EOPNOTSUPP;
3984d8d6c5a7SIgor Russkikh 	} else if (mb_params.mcp_resp == (u32)FW_MSG_CODE_DEBUG_NOT_ENABLED) {
3985d8d6c5a7SIgor Russkikh 		DP_INFO(p_hwfn, "The DEBUG_DATA_SEND command is not enabled\n");
3986d8d6c5a7SIgor Russkikh 		return -EBUSY;
3987d8d6c5a7SIgor Russkikh 	} else if (mb_params.mcp_resp != (u32)FW_MSG_CODE_DEBUG_DATA_SEND_OK) {
3988d8d6c5a7SIgor Russkikh 		DP_NOTICE(p_hwfn,
3989d8d6c5a7SIgor Russkikh 			  "Failed to send debug data to the MFW [resp 0x%08x]\n",
3990d8d6c5a7SIgor Russkikh 			  mb_params.mcp_resp);
3991d8d6c5a7SIgor Russkikh 		return -EINVAL;
3992d8d6c5a7SIgor Russkikh 	}
3993d8d6c5a7SIgor Russkikh 
3994d8d6c5a7SIgor Russkikh 	return 0;
3995d8d6c5a7SIgor Russkikh }
3996d8d6c5a7SIgor Russkikh 
3997d8d6c5a7SIgor Russkikh enum qed_mcp_dbg_data_type {
3998d8d6c5a7SIgor Russkikh 	QED_MCP_DBG_DATA_TYPE_RAW,
3999d8d6c5a7SIgor Russkikh };
4000d8d6c5a7SIgor Russkikh 
4001d8d6c5a7SIgor Russkikh /* Header format: [31:28] PFID, [27:20] flags, [19:12] type, [11:0] S/N */
4002d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_SN_OFFSET  0
4003d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_SN_MASK            0x00000fff
4004d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_TYPE_OFFSET        12
4005d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_TYPE_MASK  0x000ff000
4006d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_FLAGS_OFFSET       20
4007d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_FLAGS_MASK 0x0ff00000
4008d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_PF_OFFSET  28
4009d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_PF_MASK            0xf0000000
4010d8d6c5a7SIgor Russkikh 
4011d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_FLAGS_FIRST        0x1
4012d8d6c5a7SIgor Russkikh #define QED_MCP_DBG_DATA_HDR_FLAGS_LAST 0x2
4013d8d6c5a7SIgor Russkikh 
4014d8d6c5a7SIgor Russkikh static int
4015d8d6c5a7SIgor Russkikh qed_mcp_send_debug_data(struct qed_hwfn *p_hwfn,
4016d8d6c5a7SIgor Russkikh 			struct qed_ptt *p_ptt,
4017d8d6c5a7SIgor Russkikh 			enum qed_mcp_dbg_data_type type, u8 *p_buf, u32 size)
4018d8d6c5a7SIgor Russkikh {
4019d8d6c5a7SIgor Russkikh 	u8 raw_data[QED_MCP_DBG_DATA_MAX_SIZE], *p_tmp_buf = p_buf;
4020d8d6c5a7SIgor Russkikh 	u32 tmp_size = size, *p_header, *p_payload;
4021d8d6c5a7SIgor Russkikh 	u8 flags = 0;
4022d8d6c5a7SIgor Russkikh 	u16 seq;
4023d8d6c5a7SIgor Russkikh 	int rc;
4024d8d6c5a7SIgor Russkikh 
4025d8d6c5a7SIgor Russkikh 	p_header = (u32 *)raw_data;
4026d8d6c5a7SIgor Russkikh 	p_payload = (u32 *)(raw_data + QED_MCP_DBG_DATA_MAX_HEADER_SIZE);
4027d8d6c5a7SIgor Russkikh 
4028d8d6c5a7SIgor Russkikh 	seq = (u16)atomic_inc_return(&p_hwfn->mcp_info->dbg_data_seq);
4029d8d6c5a7SIgor Russkikh 
4030d8d6c5a7SIgor Russkikh 	/* First chunk is marked as 'first' */
4031d8d6c5a7SIgor Russkikh 	flags |= QED_MCP_DBG_DATA_HDR_FLAGS_FIRST;
4032d8d6c5a7SIgor Russkikh 
4033d8d6c5a7SIgor Russkikh 	*p_header = 0;
4034d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_SN, seq);
4035d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_TYPE, type);
4036d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_FLAGS, flags);
4037d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_PF, p_hwfn->abs_pf_id);
4038d8d6c5a7SIgor Russkikh 
4039d8d6c5a7SIgor Russkikh 	while (tmp_size > QED_MCP_DBG_DATA_MAX_PAYLOAD_SIZE) {
4040d8d6c5a7SIgor Russkikh 		memcpy(p_payload, p_tmp_buf, QED_MCP_DBG_DATA_MAX_PAYLOAD_SIZE);
4041d8d6c5a7SIgor Russkikh 		rc = __qed_mcp_send_debug_data(p_hwfn, p_ptt, raw_data,
4042d8d6c5a7SIgor Russkikh 					       QED_MCP_DBG_DATA_MAX_SIZE);
4043d8d6c5a7SIgor Russkikh 		if (rc)
4044d8d6c5a7SIgor Russkikh 			return rc;
4045d8d6c5a7SIgor Russkikh 
4046d8d6c5a7SIgor Russkikh 		/* Clear the 'first' marking after sending the first chunk */
4047d8d6c5a7SIgor Russkikh 		if (p_tmp_buf == p_buf) {
4048d8d6c5a7SIgor Russkikh 			flags &= ~QED_MCP_DBG_DATA_HDR_FLAGS_FIRST;
4049d8d6c5a7SIgor Russkikh 			SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_FLAGS,
4050d8d6c5a7SIgor Russkikh 				      flags);
4051d8d6c5a7SIgor Russkikh 		}
4052d8d6c5a7SIgor Russkikh 
4053d8d6c5a7SIgor Russkikh 		p_tmp_buf += QED_MCP_DBG_DATA_MAX_PAYLOAD_SIZE;
4054d8d6c5a7SIgor Russkikh 		tmp_size -= QED_MCP_DBG_DATA_MAX_PAYLOAD_SIZE;
4055d8d6c5a7SIgor Russkikh 	}
4056d8d6c5a7SIgor Russkikh 
4057d8d6c5a7SIgor Russkikh 	/* Last chunk is marked as 'last' */
4058d8d6c5a7SIgor Russkikh 	flags |= QED_MCP_DBG_DATA_HDR_FLAGS_LAST;
4059d8d6c5a7SIgor Russkikh 	SET_MFW_FIELD(*p_header, QED_MCP_DBG_DATA_HDR_FLAGS, flags);
4060d8d6c5a7SIgor Russkikh 	memcpy(p_payload, p_tmp_buf, tmp_size);
4061d8d6c5a7SIgor Russkikh 
4062d8d6c5a7SIgor Russkikh 	/* Casting the left size to u8 is ok since at this point it is <= 32 */
4063d8d6c5a7SIgor Russkikh 	return __qed_mcp_send_debug_data(p_hwfn, p_ptt, raw_data,
4064d8d6c5a7SIgor Russkikh 					 (u8)(QED_MCP_DBG_DATA_MAX_HEADER_SIZE +
4065d8d6c5a7SIgor Russkikh 					 tmp_size));
4066d8d6c5a7SIgor Russkikh }
4067d8d6c5a7SIgor Russkikh 
4068d8d6c5a7SIgor Russkikh int
4069d8d6c5a7SIgor Russkikh qed_mcp_send_raw_debug_data(struct qed_hwfn *p_hwfn,
4070d8d6c5a7SIgor Russkikh 			    struct qed_ptt *p_ptt, u8 *p_buf, u32 size)
4071d8d6c5a7SIgor Russkikh {
4072d8d6c5a7SIgor Russkikh 	return qed_mcp_send_debug_data(p_hwfn, p_ptt,
4073d8d6c5a7SIgor Russkikh 				       QED_MCP_DBG_DATA_TYPE_RAW, p_buf, size);
4074d8d6c5a7SIgor Russkikh }
4075