1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9e8f1cb50SMintz, Yuval  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #include <linux/types.h>
34fe56b9e6SYuval Mintz #include <asm/byteorder.h>
35fe56b9e6SYuval Mintz #include <linux/delay.h>
36fe56b9e6SYuval Mintz #include <linux/errno.h>
37fe56b9e6SYuval Mintz #include <linux/kernel.h>
38fe56b9e6SYuval Mintz #include <linux/slab.h>
395529bad9STomer Tayar #include <linux/spinlock.h>
40fe56b9e6SYuval Mintz #include <linux/string.h>
410fefbfbaSSudarsana Kalluru #include <linux/etherdevice.h>
42fe56b9e6SYuval Mintz #include "qed.h"
43cac6f691SSudarsana Reddy Kalluru #include "qed_cxt.h"
4439651abdSSudarsana Reddy Kalluru #include "qed_dcbx.h"
45fe56b9e6SYuval Mintz #include "qed_hsi.h"
46fe56b9e6SYuval Mintz #include "qed_hw.h"
47fe56b9e6SYuval Mintz #include "qed_mcp.h"
48fe56b9e6SYuval Mintz #include "qed_reg_addr.h"
491408cc1fSYuval Mintz #include "qed_sriov.h"
501408cc1fSYuval Mintz 
51fe56b9e6SYuval Mintz #define CHIP_MCP_RESP_ITER_US 10
52fe56b9e6SYuval Mintz 
53fe56b9e6SYuval Mintz #define QED_DRV_MB_MAX_RETRIES	(500 * 1000)	/* Account for 5 sec */
54fe56b9e6SYuval Mintz #define QED_MCP_RESET_RETRIES	(50 * 1000)	/* Account for 500 msec */
55fe56b9e6SYuval Mintz 
56fe56b9e6SYuval Mintz #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val)	     \
57fe56b9e6SYuval Mintz 	qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
58fe56b9e6SYuval Mintz 	       _val)
59fe56b9e6SYuval Mintz 
60fe56b9e6SYuval Mintz #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
61fe56b9e6SYuval Mintz 	qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
62fe56b9e6SYuval Mintz 
63fe56b9e6SYuval Mintz #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val)  \
64fe56b9e6SYuval Mintz 	DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
65fe56b9e6SYuval Mintz 		     offsetof(struct public_drv_mb, _field), _val)
66fe56b9e6SYuval Mintz 
67fe56b9e6SYuval Mintz #define DRV_MB_RD(_p_hwfn, _p_ptt, _field)	   \
68fe56b9e6SYuval Mintz 	DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
69fe56b9e6SYuval Mintz 		     offsetof(struct public_drv_mb, _field))
70fe56b9e6SYuval Mintz 
71fe56b9e6SYuval Mintz #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
72fe56b9e6SYuval Mintz 		  DRV_ID_PDA_COMP_VER_SHIFT)
73fe56b9e6SYuval Mintz 
74fe56b9e6SYuval Mintz #define MCP_BYTES_PER_MBIT_SHIFT 17
75fe56b9e6SYuval Mintz 
76fe56b9e6SYuval Mintz bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
77fe56b9e6SYuval Mintz {
78fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
79fe56b9e6SYuval Mintz 		return false;
80fe56b9e6SYuval Mintz 	return true;
81fe56b9e6SYuval Mintz }
82fe56b9e6SYuval Mintz 
831a635e48SYuval Mintz void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
84fe56b9e6SYuval Mintz {
85fe56b9e6SYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
86fe56b9e6SYuval Mintz 					PUBLIC_PORT);
87fe56b9e6SYuval Mintz 	u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
88fe56b9e6SYuval Mintz 
89fe56b9e6SYuval Mintz 	p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
90fe56b9e6SYuval Mintz 						   MFW_PORT(p_hwfn));
91fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
92fe56b9e6SYuval Mintz 		   "port_addr = 0x%x, port_id 0x%02x\n",
93fe56b9e6SYuval Mintz 		   p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
94fe56b9e6SYuval Mintz }
95fe56b9e6SYuval Mintz 
961a635e48SYuval Mintz void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
97fe56b9e6SYuval Mintz {
98fe56b9e6SYuval Mintz 	u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
99fe56b9e6SYuval Mintz 	u32 tmp, i;
100fe56b9e6SYuval Mintz 
101fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info->public_base)
102fe56b9e6SYuval Mintz 		return;
103fe56b9e6SYuval Mintz 
104fe56b9e6SYuval Mintz 	for (i = 0; i < length; i++) {
105fe56b9e6SYuval Mintz 		tmp = qed_rd(p_hwfn, p_ptt,
106fe56b9e6SYuval Mintz 			     p_hwfn->mcp_info->mfw_mb_addr +
107fe56b9e6SYuval Mintz 			     (i << 2) + sizeof(u32));
108fe56b9e6SYuval Mintz 
109fe56b9e6SYuval Mintz 		/* The MB data is actually BE; Need to force it to cpu */
110fe56b9e6SYuval Mintz 		((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
111fe56b9e6SYuval Mintz 			be32_to_cpu((__force __be32)tmp);
112fe56b9e6SYuval Mintz 	}
113fe56b9e6SYuval Mintz }
114fe56b9e6SYuval Mintz 
1154ed1eea8STomer Tayar struct qed_mcp_cmd_elem {
1164ed1eea8STomer Tayar 	struct list_head list;
1174ed1eea8STomer Tayar 	struct qed_mcp_mb_params *p_mb_params;
1184ed1eea8STomer Tayar 	u16 expected_seq_num;
1194ed1eea8STomer Tayar 	bool b_is_completed;
1204ed1eea8STomer Tayar };
1214ed1eea8STomer Tayar 
1224ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1234ed1eea8STomer Tayar static struct qed_mcp_cmd_elem *
1244ed1eea8STomer Tayar qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
1254ed1eea8STomer Tayar 		     struct qed_mcp_mb_params *p_mb_params,
1264ed1eea8STomer Tayar 		     u16 expected_seq_num)
1274ed1eea8STomer Tayar {
1284ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
1294ed1eea8STomer Tayar 
1304ed1eea8STomer Tayar 	p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
1314ed1eea8STomer Tayar 	if (!p_cmd_elem)
1324ed1eea8STomer Tayar 		goto out;
1334ed1eea8STomer Tayar 
1344ed1eea8STomer Tayar 	p_cmd_elem->p_mb_params = p_mb_params;
1354ed1eea8STomer Tayar 	p_cmd_elem->expected_seq_num = expected_seq_num;
1364ed1eea8STomer Tayar 	list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
1374ed1eea8STomer Tayar out:
1384ed1eea8STomer Tayar 	return p_cmd_elem;
1394ed1eea8STomer Tayar }
1404ed1eea8STomer Tayar 
1414ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1424ed1eea8STomer Tayar static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
1434ed1eea8STomer Tayar 				 struct qed_mcp_cmd_elem *p_cmd_elem)
1444ed1eea8STomer Tayar {
1454ed1eea8STomer Tayar 	list_del(&p_cmd_elem->list);
1464ed1eea8STomer Tayar 	kfree(p_cmd_elem);
1474ed1eea8STomer Tayar }
1484ed1eea8STomer Tayar 
1494ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
1504ed1eea8STomer Tayar static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
1514ed1eea8STomer Tayar 						     u16 seq_num)
1524ed1eea8STomer Tayar {
1534ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
1544ed1eea8STomer Tayar 
1554ed1eea8STomer Tayar 	list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
1564ed1eea8STomer Tayar 		if (p_cmd_elem->expected_seq_num == seq_num)
1574ed1eea8STomer Tayar 			return p_cmd_elem;
1584ed1eea8STomer Tayar 	}
1594ed1eea8STomer Tayar 
1604ed1eea8STomer Tayar 	return NULL;
1614ed1eea8STomer Tayar }
1624ed1eea8STomer Tayar 
163fe56b9e6SYuval Mintz int qed_mcp_free(struct qed_hwfn *p_hwfn)
164fe56b9e6SYuval Mintz {
165fe56b9e6SYuval Mintz 	if (p_hwfn->mcp_info) {
1664ed1eea8STomer Tayar 		struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
1674ed1eea8STomer Tayar 
168fe56b9e6SYuval Mintz 		kfree(p_hwfn->mcp_info->mfw_mb_cur);
169fe56b9e6SYuval Mintz 		kfree(p_hwfn->mcp_info->mfw_mb_shadow);
1704ed1eea8STomer Tayar 
1714ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
1724ed1eea8STomer Tayar 		list_for_each_entry_safe(p_cmd_elem,
1734ed1eea8STomer Tayar 					 p_tmp,
1744ed1eea8STomer Tayar 					 &p_hwfn->mcp_info->cmd_list, list) {
1754ed1eea8STomer Tayar 			qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
176fe56b9e6SYuval Mintz 		}
1774ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
1784ed1eea8STomer Tayar 	}
1794ed1eea8STomer Tayar 
180fe56b9e6SYuval Mintz 	kfree(p_hwfn->mcp_info);
1813587cb87STomer Tayar 	p_hwfn->mcp_info = NULL;
182fe56b9e6SYuval Mintz 
183fe56b9e6SYuval Mintz 	return 0;
184fe56b9e6SYuval Mintz }
185fe56b9e6SYuval Mintz 
1861a635e48SYuval Mintz static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
187fe56b9e6SYuval Mintz {
188fe56b9e6SYuval Mintz 	struct qed_mcp_info *p_info = p_hwfn->mcp_info;
189fe56b9e6SYuval Mintz 	u32 drv_mb_offsize, mfw_mb_offsize;
190fe56b9e6SYuval Mintz 	u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
191fe56b9e6SYuval Mintz 
192fe56b9e6SYuval Mintz 	p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
193fe56b9e6SYuval Mintz 	if (!p_info->public_base)
194fe56b9e6SYuval Mintz 		return 0;
195fe56b9e6SYuval Mintz 
196fe56b9e6SYuval Mintz 	p_info->public_base |= GRCBASE_MCP;
197fe56b9e6SYuval Mintz 
198fe56b9e6SYuval Mintz 	/* Calculate the driver and MFW mailbox address */
199fe56b9e6SYuval Mintz 	drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
200fe56b9e6SYuval Mintz 				SECTION_OFFSIZE_ADDR(p_info->public_base,
201fe56b9e6SYuval Mintz 						     PUBLIC_DRV_MB));
202fe56b9e6SYuval Mintz 	p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
203fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
204fe56b9e6SYuval Mintz 		   "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
205fe56b9e6SYuval Mintz 		   drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
206fe56b9e6SYuval Mintz 
207fe56b9e6SYuval Mintz 	/* Set the MFW MB address */
208fe56b9e6SYuval Mintz 	mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
209fe56b9e6SYuval Mintz 				SECTION_OFFSIZE_ADDR(p_info->public_base,
210fe56b9e6SYuval Mintz 						     PUBLIC_MFW_MB));
211fe56b9e6SYuval Mintz 	p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
212fe56b9e6SYuval Mintz 	p_info->mfw_mb_length =	(u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
213fe56b9e6SYuval Mintz 
214fe56b9e6SYuval Mintz 	/* Get the current driver mailbox sequence before sending
215fe56b9e6SYuval Mintz 	 * the first command
216fe56b9e6SYuval Mintz 	 */
217fe56b9e6SYuval Mintz 	p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
218fe56b9e6SYuval Mintz 			     DRV_MSG_SEQ_NUMBER_MASK;
219fe56b9e6SYuval Mintz 
220fe56b9e6SYuval Mintz 	/* Get current FW pulse sequence */
221fe56b9e6SYuval Mintz 	p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
222fe56b9e6SYuval Mintz 				DRV_PULSE_SEQ_MASK;
223fe56b9e6SYuval Mintz 
2244ed1eea8STomer Tayar 	p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
225fe56b9e6SYuval Mintz 
226fe56b9e6SYuval Mintz 	return 0;
227fe56b9e6SYuval Mintz }
228fe56b9e6SYuval Mintz 
2291a635e48SYuval Mintz int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
230fe56b9e6SYuval Mintz {
231fe56b9e6SYuval Mintz 	struct qed_mcp_info *p_info;
232fe56b9e6SYuval Mintz 	u32 size;
233fe56b9e6SYuval Mintz 
234fe56b9e6SYuval Mintz 	/* Allocate mcp_info structure */
23560fffb3bSYuval Mintz 	p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
236fe56b9e6SYuval Mintz 	if (!p_hwfn->mcp_info)
237fe56b9e6SYuval Mintz 		goto err;
238fe56b9e6SYuval Mintz 	p_info = p_hwfn->mcp_info;
239fe56b9e6SYuval Mintz 
2404ed1eea8STomer Tayar 	/* Initialize the MFW spinlock */
2414ed1eea8STomer Tayar 	spin_lock_init(&p_info->cmd_lock);
2424ed1eea8STomer Tayar 	spin_lock_init(&p_info->link_lock);
2434ed1eea8STomer Tayar 
2444ed1eea8STomer Tayar 	INIT_LIST_HEAD(&p_info->cmd_list);
2454ed1eea8STomer Tayar 
246fe56b9e6SYuval Mintz 	if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
247fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MCP is not initialized\n");
248fe56b9e6SYuval Mintz 		/* Do not free mcp_info here, since public_base indicate that
249fe56b9e6SYuval Mintz 		 * the MCP is not initialized
250fe56b9e6SYuval Mintz 		 */
251fe56b9e6SYuval Mintz 		return 0;
252fe56b9e6SYuval Mintz 	}
253fe56b9e6SYuval Mintz 
254fe56b9e6SYuval Mintz 	size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
25560fffb3bSYuval Mintz 	p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
25683aeb933SYuval Mintz 	p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
257eb2a6b80SChristophe Jaillet 	if (!p_info->mfw_mb_cur || !p_info->mfw_mb_shadow)
258fe56b9e6SYuval Mintz 		goto err;
259fe56b9e6SYuval Mintz 
260fe56b9e6SYuval Mintz 	return 0;
261fe56b9e6SYuval Mintz 
262fe56b9e6SYuval Mintz err:
263fe56b9e6SYuval Mintz 	qed_mcp_free(p_hwfn);
264fe56b9e6SYuval Mintz 	return -ENOMEM;
265fe56b9e6SYuval Mintz }
266fe56b9e6SYuval Mintz 
2674ed1eea8STomer Tayar static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
2684ed1eea8STomer Tayar 				   struct qed_ptt *p_ptt)
2695529bad9STomer Tayar {
2704ed1eea8STomer Tayar 	u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
2715529bad9STomer Tayar 
2724ed1eea8STomer Tayar 	/* Use MCP history register to check if MCP reset occurred between init
2734ed1eea8STomer Tayar 	 * time and now.
2745529bad9STomer Tayar 	 */
2754ed1eea8STomer Tayar 	if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
2764ed1eea8STomer Tayar 		DP_VERBOSE(p_hwfn,
2774ed1eea8STomer Tayar 			   QED_MSG_SP,
2784ed1eea8STomer Tayar 			   "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
2794ed1eea8STomer Tayar 			   p_hwfn->mcp_info->mcp_hist, generic_por_0);
2805529bad9STomer Tayar 
2814ed1eea8STomer Tayar 		qed_load_mcp_offsets(p_hwfn, p_ptt);
2824ed1eea8STomer Tayar 		qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2835529bad9STomer Tayar 	}
2845529bad9STomer Tayar }
2855529bad9STomer Tayar 
2861a635e48SYuval Mintz int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
287fe56b9e6SYuval Mintz {
2884ed1eea8STomer Tayar 	u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
289fe56b9e6SYuval Mintz 	int rc = 0;
290fe56b9e6SYuval Mintz 
2914ed1eea8STomer Tayar 	/* Ensure that only a single thread is accessing the mailbox */
2924ed1eea8STomer Tayar 	spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
2934ed1eea8STomer Tayar 
2944ed1eea8STomer Tayar 	org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
2955529bad9STomer Tayar 
296fe56b9e6SYuval Mintz 	/* Set drv command along with the updated sequence */
2974ed1eea8STomer Tayar 	qed_mcp_reread_offsets(p_hwfn, p_ptt);
2984ed1eea8STomer Tayar 	seq = ++p_hwfn->mcp_info->drv_mb_seq;
2994ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
300fe56b9e6SYuval Mintz 
301fe56b9e6SYuval Mintz 	do {
302fe56b9e6SYuval Mintz 		/* Wait for MFW response */
303fe56b9e6SYuval Mintz 		udelay(delay);
304fe56b9e6SYuval Mintz 		/* Give the FW up to 500 second (50*1000*10usec) */
305fe56b9e6SYuval Mintz 	} while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
306fe56b9e6SYuval Mintz 					      MISCS_REG_GENERIC_POR_0)) &&
307fe56b9e6SYuval Mintz 		 (cnt++ < QED_MCP_RESET_RETRIES));
308fe56b9e6SYuval Mintz 
309fe56b9e6SYuval Mintz 	if (org_mcp_reset_seq !=
310fe56b9e6SYuval Mintz 	    qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
311fe56b9e6SYuval Mintz 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
312fe56b9e6SYuval Mintz 			   "MCP was reset after %d usec\n", cnt * delay);
313fe56b9e6SYuval Mintz 	} else {
314fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "Failed to reset MCP\n");
315fe56b9e6SYuval Mintz 		rc = -EAGAIN;
316fe56b9e6SYuval Mintz 	}
317fe56b9e6SYuval Mintz 
3184ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
3195529bad9STomer Tayar 
320fe56b9e6SYuval Mintz 	return rc;
321fe56b9e6SYuval Mintz }
322fe56b9e6SYuval Mintz 
3234ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
3244ed1eea8STomer Tayar static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
325fe56b9e6SYuval Mintz {
3264ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
3274ed1eea8STomer Tayar 
3284ed1eea8STomer Tayar 	/* There is at most one pending command at a certain time, and if it
3294ed1eea8STomer Tayar 	 * exists - it is placed at the HEAD of the list.
3304ed1eea8STomer Tayar 	 */
3314ed1eea8STomer Tayar 	if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
3324ed1eea8STomer Tayar 		p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
3334ed1eea8STomer Tayar 					      struct qed_mcp_cmd_elem, list);
3344ed1eea8STomer Tayar 		return !p_cmd_elem->b_is_completed;
3354ed1eea8STomer Tayar 	}
3364ed1eea8STomer Tayar 
3374ed1eea8STomer Tayar 	return false;
3384ed1eea8STomer Tayar }
3394ed1eea8STomer Tayar 
3404ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
3414ed1eea8STomer Tayar static int
3424ed1eea8STomer Tayar qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3434ed1eea8STomer Tayar {
3444ed1eea8STomer Tayar 	struct qed_mcp_mb_params *p_mb_params;
3454ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
3464ed1eea8STomer Tayar 	u32 mcp_resp;
3474ed1eea8STomer Tayar 	u16 seq_num;
3484ed1eea8STomer Tayar 
3494ed1eea8STomer Tayar 	mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
3504ed1eea8STomer Tayar 	seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
3514ed1eea8STomer Tayar 
3524ed1eea8STomer Tayar 	/* Return if no new non-handled response has been received */
3534ed1eea8STomer Tayar 	if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
3544ed1eea8STomer Tayar 		return -EAGAIN;
3554ed1eea8STomer Tayar 
3564ed1eea8STomer Tayar 	p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
3574ed1eea8STomer Tayar 	if (!p_cmd_elem) {
3584ed1eea8STomer Tayar 		DP_ERR(p_hwfn,
3594ed1eea8STomer Tayar 		       "Failed to find a pending mailbox cmd that expects sequence number %d\n",
3604ed1eea8STomer Tayar 		       seq_num);
3614ed1eea8STomer Tayar 		return -EINVAL;
3624ed1eea8STomer Tayar 	}
3634ed1eea8STomer Tayar 
3644ed1eea8STomer Tayar 	p_mb_params = p_cmd_elem->p_mb_params;
3654ed1eea8STomer Tayar 
3664ed1eea8STomer Tayar 	/* Get the MFW response along with the sequence number */
3674ed1eea8STomer Tayar 	p_mb_params->mcp_resp = mcp_resp;
3684ed1eea8STomer Tayar 
3694ed1eea8STomer Tayar 	/* Get the MFW param */
3704ed1eea8STomer Tayar 	p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
3714ed1eea8STomer Tayar 
3724ed1eea8STomer Tayar 	/* Get the union data */
3732f67af8cSTomer Tayar 	if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
3744ed1eea8STomer Tayar 		u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
3754ed1eea8STomer Tayar 				      offsetof(struct public_drv_mb,
3764ed1eea8STomer Tayar 					       union_data);
3774ed1eea8STomer Tayar 		qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
3782f67af8cSTomer Tayar 				union_data_addr, p_mb_params->data_dst_size);
3794ed1eea8STomer Tayar 	}
3804ed1eea8STomer Tayar 
3814ed1eea8STomer Tayar 	p_cmd_elem->b_is_completed = true;
3824ed1eea8STomer Tayar 
3834ed1eea8STomer Tayar 	return 0;
3844ed1eea8STomer Tayar }
3854ed1eea8STomer Tayar 
3864ed1eea8STomer Tayar /* Must be called while cmd_lock is acquired */
3874ed1eea8STomer Tayar static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
3884ed1eea8STomer Tayar 				    struct qed_ptt *p_ptt,
3894ed1eea8STomer Tayar 				    struct qed_mcp_mb_params *p_mb_params,
3904ed1eea8STomer Tayar 				    u16 seq_num)
3914ed1eea8STomer Tayar {
3924ed1eea8STomer Tayar 	union drv_union_data union_data;
3934ed1eea8STomer Tayar 	u32 union_data_addr;
3944ed1eea8STomer Tayar 
3954ed1eea8STomer Tayar 	/* Set the union data */
3964ed1eea8STomer Tayar 	union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
3974ed1eea8STomer Tayar 			  offsetof(struct public_drv_mb, union_data);
3984ed1eea8STomer Tayar 	memset(&union_data, 0, sizeof(union_data));
3992f67af8cSTomer Tayar 	if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
4004ed1eea8STomer Tayar 		memcpy(&union_data, p_mb_params->p_data_src,
4012f67af8cSTomer Tayar 		       p_mb_params->data_src_size);
4024ed1eea8STomer Tayar 	qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
4034ed1eea8STomer Tayar 		      sizeof(union_data));
4044ed1eea8STomer Tayar 
4054ed1eea8STomer Tayar 	/* Set the drv param */
4064ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
4074ed1eea8STomer Tayar 
4084ed1eea8STomer Tayar 	/* Set the drv command along with the sequence number */
4094ed1eea8STomer Tayar 	DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
4104ed1eea8STomer Tayar 
4114ed1eea8STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
4124ed1eea8STomer Tayar 		   "MFW mailbox: command 0x%08x param 0x%08x\n",
4134ed1eea8STomer Tayar 		   (p_mb_params->cmd | seq_num), p_mb_params->param);
4144ed1eea8STomer Tayar }
4154ed1eea8STomer Tayar 
4164ed1eea8STomer Tayar static int
4174ed1eea8STomer Tayar _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
4184ed1eea8STomer Tayar 		       struct qed_ptt *p_ptt,
4194ed1eea8STomer Tayar 		       struct qed_mcp_mb_params *p_mb_params,
4204ed1eea8STomer Tayar 		       u32 max_retries, u32 delay)
4214ed1eea8STomer Tayar {
4224ed1eea8STomer Tayar 	struct qed_mcp_cmd_elem *p_cmd_elem;
4234ed1eea8STomer Tayar 	u32 cnt = 0;
4244ed1eea8STomer Tayar 	u16 seq_num;
425fe56b9e6SYuval Mintz 	int rc = 0;
426fe56b9e6SYuval Mintz 
4274ed1eea8STomer Tayar 	/* Wait until the mailbox is non-occupied */
428fe56b9e6SYuval Mintz 	do {
4294ed1eea8STomer Tayar 		/* Exit the loop if there is no pending command, or if the
4304ed1eea8STomer Tayar 		 * pending command is completed during this iteration.
4314ed1eea8STomer Tayar 		 * The spinlock stays locked until the command is sent.
4324ed1eea8STomer Tayar 		 */
4334ed1eea8STomer Tayar 
4344ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
4354ed1eea8STomer Tayar 
4364ed1eea8STomer Tayar 		if (!qed_mcp_has_pending_cmd(p_hwfn))
4374ed1eea8STomer Tayar 			break;
4384ed1eea8STomer Tayar 
4394ed1eea8STomer Tayar 		rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
4404ed1eea8STomer Tayar 		if (!rc)
4414ed1eea8STomer Tayar 			break;
4424ed1eea8STomer Tayar 		else if (rc != -EAGAIN)
4434ed1eea8STomer Tayar 			goto err;
4444ed1eea8STomer Tayar 
4454ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
446fe56b9e6SYuval Mintz 		udelay(delay);
4474ed1eea8STomer Tayar 	} while (++cnt < max_retries);
448fe56b9e6SYuval Mintz 
4494ed1eea8STomer Tayar 	if (cnt >= max_retries) {
4504ed1eea8STomer Tayar 		DP_NOTICE(p_hwfn,
4514ed1eea8STomer Tayar 			  "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
4524ed1eea8STomer Tayar 			  p_mb_params->cmd, p_mb_params->param);
4534ed1eea8STomer Tayar 		return -EAGAIN;
454fe56b9e6SYuval Mintz 	}
4554ed1eea8STomer Tayar 
4564ed1eea8STomer Tayar 	/* Send the mailbox command */
4574ed1eea8STomer Tayar 	qed_mcp_reread_offsets(p_hwfn, p_ptt);
4584ed1eea8STomer Tayar 	seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
4594ed1eea8STomer Tayar 	p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
460c8004600SDan Carpenter 	if (!p_cmd_elem) {
461c8004600SDan Carpenter 		rc = -ENOMEM;
4624ed1eea8STomer Tayar 		goto err;
463c8004600SDan Carpenter 	}
4644ed1eea8STomer Tayar 
4654ed1eea8STomer Tayar 	__qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
4664ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
4674ed1eea8STomer Tayar 
4684ed1eea8STomer Tayar 	/* Wait for the MFW response */
4694ed1eea8STomer Tayar 	do {
4704ed1eea8STomer Tayar 		/* Exit the loop if the command is already completed, or if the
4714ed1eea8STomer Tayar 		 * command is completed during this iteration.
4724ed1eea8STomer Tayar 		 * The spinlock stays locked until the list element is removed.
4734ed1eea8STomer Tayar 		 */
4744ed1eea8STomer Tayar 
4754ed1eea8STomer Tayar 		udelay(delay);
4764ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
4774ed1eea8STomer Tayar 
4784ed1eea8STomer Tayar 		if (p_cmd_elem->b_is_completed)
4794ed1eea8STomer Tayar 			break;
4804ed1eea8STomer Tayar 
4814ed1eea8STomer Tayar 		rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
4824ed1eea8STomer Tayar 		if (!rc)
4834ed1eea8STomer Tayar 			break;
4844ed1eea8STomer Tayar 		else if (rc != -EAGAIN)
4854ed1eea8STomer Tayar 			goto err;
4864ed1eea8STomer Tayar 
4874ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
4884ed1eea8STomer Tayar 	} while (++cnt < max_retries);
4894ed1eea8STomer Tayar 
4904ed1eea8STomer Tayar 	if (cnt >= max_retries) {
4914ed1eea8STomer Tayar 		DP_NOTICE(p_hwfn,
4924ed1eea8STomer Tayar 			  "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
4934ed1eea8STomer Tayar 			  p_mb_params->cmd, p_mb_params->param);
4944ed1eea8STomer Tayar 
4954ed1eea8STomer Tayar 		spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
4964ed1eea8STomer Tayar 		qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
4974ed1eea8STomer Tayar 		spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
4984ed1eea8STomer Tayar 
4994ed1eea8STomer Tayar 		return -EAGAIN;
5004ed1eea8STomer Tayar 	}
5014ed1eea8STomer Tayar 
5024ed1eea8STomer Tayar 	qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
5034ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
5044ed1eea8STomer Tayar 
5054ed1eea8STomer Tayar 	DP_VERBOSE(p_hwfn,
5064ed1eea8STomer Tayar 		   QED_MSG_SP,
5074ed1eea8STomer Tayar 		   "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
5084ed1eea8STomer Tayar 		   p_mb_params->mcp_resp,
5094ed1eea8STomer Tayar 		   p_mb_params->mcp_param,
5104ed1eea8STomer Tayar 		   (cnt * delay) / 1000, (cnt * delay) % 1000);
5114ed1eea8STomer Tayar 
5124ed1eea8STomer Tayar 	/* Clear the sequence number from the MFW response */
5134ed1eea8STomer Tayar 	p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
5144ed1eea8STomer Tayar 
5154ed1eea8STomer Tayar 	return 0;
5164ed1eea8STomer Tayar 
5174ed1eea8STomer Tayar err:
5184ed1eea8STomer Tayar 	spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
519fe56b9e6SYuval Mintz 	return rc;
520fe56b9e6SYuval Mintz }
521fe56b9e6SYuval Mintz 
5225529bad9STomer Tayar static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
523fe56b9e6SYuval Mintz 				 struct qed_ptt *p_ptt,
5245529bad9STomer Tayar 				 struct qed_mcp_mb_params *p_mb_params)
525fe56b9e6SYuval Mintz {
5262f67af8cSTomer Tayar 	size_t union_data_size = sizeof(union drv_union_data);
5274ed1eea8STomer Tayar 	u32 max_retries = QED_DRV_MB_MAX_RETRIES;
5284ed1eea8STomer Tayar 	u32 delay = CHIP_MCP_RESP_ITER_US;
529fe56b9e6SYuval Mintz 
530fe56b9e6SYuval Mintz 	/* MCP not initialized */
531fe56b9e6SYuval Mintz 	if (!qed_mcp_is_init(p_hwfn)) {
532fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
533fe56b9e6SYuval Mintz 		return -EBUSY;
534fe56b9e6SYuval Mintz 	}
535fe56b9e6SYuval Mintz 
5362f67af8cSTomer Tayar 	if (p_mb_params->data_src_size > union_data_size ||
5372f67af8cSTomer Tayar 	    p_mb_params->data_dst_size > union_data_size) {
5382f67af8cSTomer Tayar 		DP_ERR(p_hwfn,
5392f67af8cSTomer Tayar 		       "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
5402f67af8cSTomer Tayar 		       p_mb_params->data_src_size,
5412f67af8cSTomer Tayar 		       p_mb_params->data_dst_size, union_data_size);
5422f67af8cSTomer Tayar 		return -EINVAL;
5432f67af8cSTomer Tayar 	}
5442f67af8cSTomer Tayar 
5454ed1eea8STomer Tayar 	return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
5464ed1eea8STomer Tayar 				      delay);
547fe56b9e6SYuval Mintz }
548fe56b9e6SYuval Mintz 
5495529bad9STomer Tayar int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
5505529bad9STomer Tayar 		struct qed_ptt *p_ptt,
5515529bad9STomer Tayar 		u32 cmd,
5525529bad9STomer Tayar 		u32 param,
5535529bad9STomer Tayar 		u32 *o_mcp_resp,
5545529bad9STomer Tayar 		u32 *o_mcp_param)
555fe56b9e6SYuval Mintz {
5565529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
5575529bad9STomer Tayar 	int rc;
558fe56b9e6SYuval Mintz 
5595529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
5605529bad9STomer Tayar 	mb_params.cmd = cmd;
5615529bad9STomer Tayar 	mb_params.param = param;
56214d39648SMintz, Yuval 
5635529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
5645529bad9STomer Tayar 	if (rc)
5655529bad9STomer Tayar 		return rc;
5665529bad9STomer Tayar 
5675529bad9STomer Tayar 	*o_mcp_resp = mb_params.mcp_resp;
5685529bad9STomer Tayar 	*o_mcp_param = mb_params.mcp_param;
5695529bad9STomer Tayar 
5705529bad9STomer Tayar 	return 0;
571fe56b9e6SYuval Mintz }
572fe56b9e6SYuval Mintz 
57362e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_wr_cmd(struct qed_hwfn *p_hwfn,
57462e4d438SSudarsana Reddy Kalluru 		       struct qed_ptt *p_ptt,
57562e4d438SSudarsana Reddy Kalluru 		       u32 cmd,
57662e4d438SSudarsana Reddy Kalluru 		       u32 param,
57762e4d438SSudarsana Reddy Kalluru 		       u32 *o_mcp_resp,
57862e4d438SSudarsana Reddy Kalluru 		       u32 *o_mcp_param, u32 i_txn_size, u32 *i_buf)
57962e4d438SSudarsana Reddy Kalluru {
58062e4d438SSudarsana Reddy Kalluru 	struct qed_mcp_mb_params mb_params;
58162e4d438SSudarsana Reddy Kalluru 	int rc;
58262e4d438SSudarsana Reddy Kalluru 
58362e4d438SSudarsana Reddy Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
58462e4d438SSudarsana Reddy Kalluru 	mb_params.cmd = cmd;
58562e4d438SSudarsana Reddy Kalluru 	mb_params.param = param;
58662e4d438SSudarsana Reddy Kalluru 	mb_params.p_data_src = i_buf;
58762e4d438SSudarsana Reddy Kalluru 	mb_params.data_src_size = (u8)i_txn_size;
58862e4d438SSudarsana Reddy Kalluru 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
58962e4d438SSudarsana Reddy Kalluru 	if (rc)
59062e4d438SSudarsana Reddy Kalluru 		return rc;
59162e4d438SSudarsana Reddy Kalluru 
59262e4d438SSudarsana Reddy Kalluru 	*o_mcp_resp = mb_params.mcp_resp;
59362e4d438SSudarsana Reddy Kalluru 	*o_mcp_param = mb_params.mcp_param;
59462e4d438SSudarsana Reddy Kalluru 
59562e4d438SSudarsana Reddy Kalluru 	return 0;
59662e4d438SSudarsana Reddy Kalluru }
59762e4d438SSudarsana Reddy Kalluru 
5984102426fSTomer Tayar int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
5994102426fSTomer Tayar 		       struct qed_ptt *p_ptt,
6004102426fSTomer Tayar 		       u32 cmd,
6014102426fSTomer Tayar 		       u32 param,
6024102426fSTomer Tayar 		       u32 *o_mcp_resp,
6034102426fSTomer Tayar 		       u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
6044102426fSTomer Tayar {
6054102426fSTomer Tayar 	struct qed_mcp_mb_params mb_params;
6062f67af8cSTomer Tayar 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
6074102426fSTomer Tayar 	int rc;
6084102426fSTomer Tayar 
6094102426fSTomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
6104102426fSTomer Tayar 	mb_params.cmd = cmd;
6114102426fSTomer Tayar 	mb_params.param = param;
6122f67af8cSTomer Tayar 	mb_params.p_data_dst = raw_data;
6132f67af8cSTomer Tayar 
6142f67af8cSTomer Tayar 	/* Use the maximal value since the actual one is part of the response */
6152f67af8cSTomer Tayar 	mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
6162f67af8cSTomer Tayar 
6174102426fSTomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
6184102426fSTomer Tayar 	if (rc)
6194102426fSTomer Tayar 		return rc;
6204102426fSTomer Tayar 
6214102426fSTomer Tayar 	*o_mcp_resp = mb_params.mcp_resp;
6224102426fSTomer Tayar 	*o_mcp_param = mb_params.mcp_param;
6234102426fSTomer Tayar 
6244102426fSTomer Tayar 	*o_txn_size = *o_mcp_param;
6252f67af8cSTomer Tayar 	memcpy(o_buf, raw_data, *o_txn_size);
6264102426fSTomer Tayar 
6274102426fSTomer Tayar 	return 0;
6284102426fSTomer Tayar }
6294102426fSTomer Tayar 
6305d24bcf1STomer Tayar static bool
6315d24bcf1STomer Tayar qed_mcp_can_force_load(u8 drv_role,
6325d24bcf1STomer Tayar 		       u8 exist_drv_role,
6335d24bcf1STomer Tayar 		       enum qed_override_force_load override_force_load)
634fe56b9e6SYuval Mintz {
6355d24bcf1STomer Tayar 	bool can_force_load = false;
6365d24bcf1STomer Tayar 
6375d24bcf1STomer Tayar 	switch (override_force_load) {
6385d24bcf1STomer Tayar 	case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
6395d24bcf1STomer Tayar 		can_force_load = true;
6405d24bcf1STomer Tayar 		break;
6415d24bcf1STomer Tayar 	case QED_OVERRIDE_FORCE_LOAD_NEVER:
6425d24bcf1STomer Tayar 		can_force_load = false;
6435d24bcf1STomer Tayar 		break;
6445d24bcf1STomer Tayar 	default:
6455d24bcf1STomer Tayar 		can_force_load = (drv_role == DRV_ROLE_OS &&
6465d24bcf1STomer Tayar 				  exist_drv_role == DRV_ROLE_PREBOOT) ||
6475d24bcf1STomer Tayar 				 (drv_role == DRV_ROLE_KDUMP &&
6485d24bcf1STomer Tayar 				  exist_drv_role == DRV_ROLE_OS);
6495d24bcf1STomer Tayar 		break;
6505d24bcf1STomer Tayar 	}
6515d24bcf1STomer Tayar 
6525d24bcf1STomer Tayar 	return can_force_load;
6535d24bcf1STomer Tayar }
6545d24bcf1STomer Tayar 
6555d24bcf1STomer Tayar static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
6565d24bcf1STomer Tayar 				   struct qed_ptt *p_ptt)
6575d24bcf1STomer Tayar {
6585d24bcf1STomer Tayar 	u32 resp = 0, param = 0;
659fe56b9e6SYuval Mintz 	int rc;
660fe56b9e6SYuval Mintz 
6615d24bcf1STomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
6625d24bcf1STomer Tayar 			 &resp, &param);
6635d24bcf1STomer Tayar 	if (rc)
6645d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn,
6655d24bcf1STomer Tayar 			  "Failed to send cancel load request, rc = %d\n", rc);
666fe56b9e6SYuval Mintz 
667fe56b9e6SYuval Mintz 	return rc;
668fe56b9e6SYuval Mintz }
669fe56b9e6SYuval Mintz 
6705d24bcf1STomer Tayar #define CONFIG_QEDE_BITMAP_IDX		BIT(0)
6715d24bcf1STomer Tayar #define CONFIG_QED_SRIOV_BITMAP_IDX	BIT(1)
6725d24bcf1STomer Tayar #define CONFIG_QEDR_BITMAP_IDX		BIT(2)
6735d24bcf1STomer Tayar #define CONFIG_QEDF_BITMAP_IDX		BIT(4)
6745d24bcf1STomer Tayar #define CONFIG_QEDI_BITMAP_IDX		BIT(5)
6755d24bcf1STomer Tayar #define CONFIG_QED_LL2_BITMAP_IDX	BIT(6)
6765529bad9STomer Tayar 
6775d24bcf1STomer Tayar static u32 qed_get_config_bitmap(void)
6785d24bcf1STomer Tayar {
6795d24bcf1STomer Tayar 	u32 config_bitmap = 0x0;
6805d24bcf1STomer Tayar 
6815d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QEDE))
6825d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
6835d24bcf1STomer Tayar 
6845d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_SRIOV))
6855d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
6865d24bcf1STomer Tayar 
6875d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_RDMA))
6885d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
6895d24bcf1STomer Tayar 
6905d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_FCOE))
6915d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
6925d24bcf1STomer Tayar 
6935d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_ISCSI))
6945d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
6955d24bcf1STomer Tayar 
6965d24bcf1STomer Tayar 	if (IS_ENABLED(CONFIG_QED_LL2))
6975d24bcf1STomer Tayar 		config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
6985d24bcf1STomer Tayar 
6995d24bcf1STomer Tayar 	return config_bitmap;
7005d24bcf1STomer Tayar }
7015d24bcf1STomer Tayar 
7025d24bcf1STomer Tayar struct qed_load_req_in_params {
7035d24bcf1STomer Tayar 	u8 hsi_ver;
7045d24bcf1STomer Tayar #define QED_LOAD_REQ_HSI_VER_DEFAULT	0
7055d24bcf1STomer Tayar #define QED_LOAD_REQ_HSI_VER_1		1
7065d24bcf1STomer Tayar 	u32 drv_ver_0;
7075d24bcf1STomer Tayar 	u32 drv_ver_1;
7085d24bcf1STomer Tayar 	u32 fw_ver;
7095d24bcf1STomer Tayar 	u8 drv_role;
7105d24bcf1STomer Tayar 	u8 timeout_val;
7115d24bcf1STomer Tayar 	u8 force_cmd;
7125d24bcf1STomer Tayar 	bool avoid_eng_reset;
7135d24bcf1STomer Tayar };
7145d24bcf1STomer Tayar 
7155d24bcf1STomer Tayar struct qed_load_req_out_params {
7165d24bcf1STomer Tayar 	u32 load_code;
7175d24bcf1STomer Tayar 	u32 exist_drv_ver_0;
7185d24bcf1STomer Tayar 	u32 exist_drv_ver_1;
7195d24bcf1STomer Tayar 	u32 exist_fw_ver;
7205d24bcf1STomer Tayar 	u8 exist_drv_role;
7215d24bcf1STomer Tayar 	u8 mfw_hsi_ver;
7225d24bcf1STomer Tayar 	bool drv_exists;
7235d24bcf1STomer Tayar };
7245d24bcf1STomer Tayar 
7255d24bcf1STomer Tayar static int
7265d24bcf1STomer Tayar __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
7275d24bcf1STomer Tayar 		   struct qed_ptt *p_ptt,
7285d24bcf1STomer Tayar 		   struct qed_load_req_in_params *p_in_params,
7295d24bcf1STomer Tayar 		   struct qed_load_req_out_params *p_out_params)
7305d24bcf1STomer Tayar {
7315d24bcf1STomer Tayar 	struct qed_mcp_mb_params mb_params;
7325d24bcf1STomer Tayar 	struct load_req_stc load_req;
7335d24bcf1STomer Tayar 	struct load_rsp_stc load_rsp;
7345d24bcf1STomer Tayar 	u32 hsi_ver;
7355d24bcf1STomer Tayar 	int rc;
7365d24bcf1STomer Tayar 
7375d24bcf1STomer Tayar 	memset(&load_req, 0, sizeof(load_req));
7385d24bcf1STomer Tayar 	load_req.drv_ver_0 = p_in_params->drv_ver_0;
7395d24bcf1STomer Tayar 	load_req.drv_ver_1 = p_in_params->drv_ver_1;
7405d24bcf1STomer Tayar 	load_req.fw_ver = p_in_params->fw_ver;
7415d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
7425d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
7435d24bcf1STomer Tayar 			  p_in_params->timeout_val);
7445d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
7455d24bcf1STomer Tayar 			  p_in_params->force_cmd);
7465d24bcf1STomer Tayar 	QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
7475d24bcf1STomer Tayar 			  p_in_params->avoid_eng_reset);
7485d24bcf1STomer Tayar 
7495d24bcf1STomer Tayar 	hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
7505d24bcf1STomer Tayar 		  DRV_ID_MCP_HSI_VER_CURRENT :
7515d24bcf1STomer Tayar 		  (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
7525d24bcf1STomer Tayar 
7535d24bcf1STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
7545d24bcf1STomer Tayar 	mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
7555d24bcf1STomer Tayar 	mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
7565d24bcf1STomer Tayar 	mb_params.p_data_src = &load_req;
7575d24bcf1STomer Tayar 	mb_params.data_src_size = sizeof(load_req);
7585d24bcf1STomer Tayar 	mb_params.p_data_dst = &load_rsp;
7595d24bcf1STomer Tayar 	mb_params.data_dst_size = sizeof(load_rsp);
7605d24bcf1STomer Tayar 
7615d24bcf1STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
7625d24bcf1STomer Tayar 		   "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
7635d24bcf1STomer Tayar 		   mb_params.param,
7645d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
7655d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
7665d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
7675d24bcf1STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
7685d24bcf1STomer Tayar 
7695d24bcf1STomer Tayar 	if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
7705d24bcf1STomer Tayar 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
7715d24bcf1STomer Tayar 			   "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
7725d24bcf1STomer Tayar 			   load_req.drv_ver_0,
7735d24bcf1STomer Tayar 			   load_req.drv_ver_1,
7745d24bcf1STomer Tayar 			   load_req.fw_ver,
7755d24bcf1STomer Tayar 			   load_req.misc0,
7765d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
7775d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0,
7785d24bcf1STomer Tayar 					     LOAD_REQ_LOCK_TO),
7795d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
7805d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
7815d24bcf1STomer Tayar 	}
7825d24bcf1STomer Tayar 
7835d24bcf1STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
7845d24bcf1STomer Tayar 	if (rc) {
7855d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
7865d24bcf1STomer Tayar 		return rc;
7875d24bcf1STomer Tayar 	}
7885d24bcf1STomer Tayar 
7895d24bcf1STomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
7905d24bcf1STomer Tayar 		   "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
7915d24bcf1STomer Tayar 	p_out_params->load_code = mb_params.mcp_resp;
7925d24bcf1STomer Tayar 
7935d24bcf1STomer Tayar 	if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
7945d24bcf1STomer Tayar 	    p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
7955d24bcf1STomer Tayar 		DP_VERBOSE(p_hwfn,
7965d24bcf1STomer Tayar 			   QED_MSG_SP,
7975d24bcf1STomer Tayar 			   "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
7985d24bcf1STomer Tayar 			   load_rsp.drv_ver_0,
7995d24bcf1STomer Tayar 			   load_rsp.drv_ver_1,
8005d24bcf1STomer Tayar 			   load_rsp.fw_ver,
8015d24bcf1STomer Tayar 			   load_rsp.misc0,
8025d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
8035d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
8045d24bcf1STomer Tayar 			   QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
8055d24bcf1STomer Tayar 
8065d24bcf1STomer Tayar 		p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
8075d24bcf1STomer Tayar 		p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
8085d24bcf1STomer Tayar 		p_out_params->exist_fw_ver = load_rsp.fw_ver;
8095d24bcf1STomer Tayar 		p_out_params->exist_drv_role =
8105d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
8115d24bcf1STomer Tayar 		p_out_params->mfw_hsi_ver =
8125d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
8135d24bcf1STomer Tayar 		p_out_params->drv_exists =
8145d24bcf1STomer Tayar 		    QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
8155d24bcf1STomer Tayar 		    LOAD_RSP_FLAGS0_DRV_EXISTS;
8165d24bcf1STomer Tayar 	}
8175d24bcf1STomer Tayar 
8185d24bcf1STomer Tayar 	return 0;
8195d24bcf1STomer Tayar }
8205d24bcf1STomer Tayar 
8215d24bcf1STomer Tayar static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
8225d24bcf1STomer Tayar 				  enum qed_drv_role drv_role,
8235d24bcf1STomer Tayar 				  u8 *p_mfw_drv_role)
8245d24bcf1STomer Tayar {
8255d24bcf1STomer Tayar 	switch (drv_role) {
8265d24bcf1STomer Tayar 	case QED_DRV_ROLE_OS:
8275d24bcf1STomer Tayar 		*p_mfw_drv_role = DRV_ROLE_OS;
8285d24bcf1STomer Tayar 		break;
8295d24bcf1STomer Tayar 	case QED_DRV_ROLE_KDUMP:
8305d24bcf1STomer Tayar 		*p_mfw_drv_role = DRV_ROLE_KDUMP;
8315d24bcf1STomer Tayar 		break;
8325d24bcf1STomer Tayar 	default:
8335d24bcf1STomer Tayar 		DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
8345d24bcf1STomer Tayar 		return -EINVAL;
8355d24bcf1STomer Tayar 	}
8365d24bcf1STomer Tayar 
8375d24bcf1STomer Tayar 	return 0;
8385d24bcf1STomer Tayar }
8395d24bcf1STomer Tayar 
8405d24bcf1STomer Tayar enum qed_load_req_force {
8415d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_NONE,
8425d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_PF,
8435d24bcf1STomer Tayar 	QED_LOAD_REQ_FORCE_ALL,
8445d24bcf1STomer Tayar };
8455d24bcf1STomer Tayar 
8465d24bcf1STomer Tayar static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
8475d24bcf1STomer Tayar 
8485d24bcf1STomer Tayar 				  enum qed_load_req_force force_cmd,
8495d24bcf1STomer Tayar 				  u8 *p_mfw_force_cmd)
8505d24bcf1STomer Tayar {
8515d24bcf1STomer Tayar 	switch (force_cmd) {
8525d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_NONE:
8535d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
8545d24bcf1STomer Tayar 		break;
8555d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_PF:
8565d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
8575d24bcf1STomer Tayar 		break;
8585d24bcf1STomer Tayar 	case QED_LOAD_REQ_FORCE_ALL:
8595d24bcf1STomer Tayar 		*p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
8605d24bcf1STomer Tayar 		break;
8615d24bcf1STomer Tayar 	}
8625d24bcf1STomer Tayar }
8635d24bcf1STomer Tayar 
8645d24bcf1STomer Tayar int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
8655d24bcf1STomer Tayar 		     struct qed_ptt *p_ptt,
8665d24bcf1STomer Tayar 		     struct qed_load_req_params *p_params)
8675d24bcf1STomer Tayar {
8685d24bcf1STomer Tayar 	struct qed_load_req_out_params out_params;
8695d24bcf1STomer Tayar 	struct qed_load_req_in_params in_params;
8705d24bcf1STomer Tayar 	u8 mfw_drv_role, mfw_force_cmd;
8715d24bcf1STomer Tayar 	int rc;
8725d24bcf1STomer Tayar 
8735d24bcf1STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
8745d24bcf1STomer Tayar 	in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
8755d24bcf1STomer Tayar 	in_params.drv_ver_0 = QED_VERSION;
8765d24bcf1STomer Tayar 	in_params.drv_ver_1 = qed_get_config_bitmap();
8775d24bcf1STomer Tayar 	in_params.fw_ver = STORM_FW_VERSION;
8785d24bcf1STomer Tayar 	rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
8795d24bcf1STomer Tayar 	if (rc)
8805d24bcf1STomer Tayar 		return rc;
8815d24bcf1STomer Tayar 
8825d24bcf1STomer Tayar 	in_params.drv_role = mfw_drv_role;
8835d24bcf1STomer Tayar 	in_params.timeout_val = p_params->timeout_val;
8845d24bcf1STomer Tayar 	qed_get_mfw_force_cmd(p_hwfn,
8855d24bcf1STomer Tayar 			      QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
8865d24bcf1STomer Tayar 
8875d24bcf1STomer Tayar 	in_params.force_cmd = mfw_force_cmd;
8885d24bcf1STomer Tayar 	in_params.avoid_eng_reset = p_params->avoid_eng_reset;
8895d24bcf1STomer Tayar 
8905d24bcf1STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
8915d24bcf1STomer Tayar 	rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
8925d24bcf1STomer Tayar 	if (rc)
8935d24bcf1STomer Tayar 		return rc;
8945d24bcf1STomer Tayar 
8955d24bcf1STomer Tayar 	/* First handle cases where another load request should/might be sent:
8965d24bcf1STomer Tayar 	 * - MFW expects the old interface [HSI version = 1]
8975d24bcf1STomer Tayar 	 * - MFW responds that a force load request is required
898fe56b9e6SYuval Mintz 	 */
8995d24bcf1STomer Tayar 	if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
9005d24bcf1STomer Tayar 		DP_INFO(p_hwfn,
9015d24bcf1STomer Tayar 			"MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
9025d24bcf1STomer Tayar 
9035d24bcf1STomer Tayar 		in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
9045d24bcf1STomer Tayar 		memset(&out_params, 0, sizeof(out_params));
9055d24bcf1STomer Tayar 		rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
9065d24bcf1STomer Tayar 		if (rc)
9075d24bcf1STomer Tayar 			return rc;
9085d24bcf1STomer Tayar 	} else if (out_params.load_code ==
9095d24bcf1STomer Tayar 		   FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
9105d24bcf1STomer Tayar 		if (qed_mcp_can_force_load(in_params.drv_role,
9115d24bcf1STomer Tayar 					   out_params.exist_drv_role,
9125d24bcf1STomer Tayar 					   p_params->override_force_load)) {
9135d24bcf1STomer Tayar 			DP_INFO(p_hwfn,
9145d24bcf1STomer Tayar 				"A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
9155d24bcf1STomer Tayar 				in_params.drv_role, in_params.fw_ver,
9165d24bcf1STomer Tayar 				in_params.drv_ver_0, in_params.drv_ver_1,
9175d24bcf1STomer Tayar 				out_params.exist_drv_role,
9185d24bcf1STomer Tayar 				out_params.exist_fw_ver,
9195d24bcf1STomer Tayar 				out_params.exist_drv_ver_0,
9205d24bcf1STomer Tayar 				out_params.exist_drv_ver_1);
9215d24bcf1STomer Tayar 
9225d24bcf1STomer Tayar 			qed_get_mfw_force_cmd(p_hwfn,
9235d24bcf1STomer Tayar 					      QED_LOAD_REQ_FORCE_ALL,
9245d24bcf1STomer Tayar 					      &mfw_force_cmd);
9255d24bcf1STomer Tayar 
9265d24bcf1STomer Tayar 			in_params.force_cmd = mfw_force_cmd;
9275d24bcf1STomer Tayar 			memset(&out_params, 0, sizeof(out_params));
9285d24bcf1STomer Tayar 			rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
9295d24bcf1STomer Tayar 						&out_params);
9305d24bcf1STomer Tayar 			if (rc)
9315d24bcf1STomer Tayar 				return rc;
9325d24bcf1STomer Tayar 		} else {
9335d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
9345d24bcf1STomer Tayar 				  "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
9355d24bcf1STomer Tayar 				  in_params.drv_role, in_params.fw_ver,
9365d24bcf1STomer Tayar 				  in_params.drv_ver_0, in_params.drv_ver_1,
9375d24bcf1STomer Tayar 				  out_params.exist_drv_role,
9385d24bcf1STomer Tayar 				  out_params.exist_fw_ver,
9395d24bcf1STomer Tayar 				  out_params.exist_drv_ver_0,
9405d24bcf1STomer Tayar 				  out_params.exist_drv_ver_1);
9415d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
9425d24bcf1STomer Tayar 				  "Avoid sending a force load request to prevent disruption of active PFs\n");
9435d24bcf1STomer Tayar 
9445d24bcf1STomer Tayar 			qed_mcp_cancel_load_req(p_hwfn, p_ptt);
945fe56b9e6SYuval Mintz 			return -EBUSY;
946fe56b9e6SYuval Mintz 		}
9475d24bcf1STomer Tayar 	}
9485d24bcf1STomer Tayar 
9495d24bcf1STomer Tayar 	/* Now handle the other types of responses.
9505d24bcf1STomer Tayar 	 * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
9515d24bcf1STomer Tayar 	 * expected here after the additional revised load requests were sent.
9525d24bcf1STomer Tayar 	 */
9535d24bcf1STomer Tayar 	switch (out_params.load_code) {
9545d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_ENGINE:
9555d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_PORT:
9565d24bcf1STomer Tayar 	case FW_MSG_CODE_DRV_LOAD_FUNCTION:
9575d24bcf1STomer Tayar 		if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
9585d24bcf1STomer Tayar 		    out_params.drv_exists) {
9595d24bcf1STomer Tayar 			/* The role and fw/driver version match, but the PF is
9605d24bcf1STomer Tayar 			 * already loaded and has not been unloaded gracefully.
9615d24bcf1STomer Tayar 			 */
9625d24bcf1STomer Tayar 			DP_NOTICE(p_hwfn,
9635d24bcf1STomer Tayar 				  "PF is already loaded\n");
9645d24bcf1STomer Tayar 			return -EINVAL;
9655d24bcf1STomer Tayar 		}
9665d24bcf1STomer Tayar 		break;
9675d24bcf1STomer Tayar 	default:
9685d24bcf1STomer Tayar 		DP_NOTICE(p_hwfn,
9695d24bcf1STomer Tayar 			  "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
9705d24bcf1STomer Tayar 			  out_params.load_code);
9715d24bcf1STomer Tayar 		return -EBUSY;
9725d24bcf1STomer Tayar 	}
9735d24bcf1STomer Tayar 
9745d24bcf1STomer Tayar 	p_params->load_code = out_params.load_code;
975fe56b9e6SYuval Mintz 
976fe56b9e6SYuval Mintz 	return 0;
977fe56b9e6SYuval Mintz }
978fe56b9e6SYuval Mintz 
9791226337aSTomer Tayar int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
9801226337aSTomer Tayar {
9811226337aSTomer Tayar 	u32 wol_param, mcp_resp, mcp_param;
9821226337aSTomer Tayar 
9831226337aSTomer Tayar 	switch (p_hwfn->cdev->wol_config) {
9841226337aSTomer Tayar 	case QED_OV_WOL_DISABLED:
9851226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
9861226337aSTomer Tayar 		break;
9871226337aSTomer Tayar 	case QED_OV_WOL_ENABLED:
9881226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
9891226337aSTomer Tayar 		break;
9901226337aSTomer Tayar 	default:
9911226337aSTomer Tayar 		DP_NOTICE(p_hwfn,
9921226337aSTomer Tayar 			  "Unknown WoL configuration %02x\n",
9931226337aSTomer Tayar 			  p_hwfn->cdev->wol_config);
9941226337aSTomer Tayar 		/* Fallthrough */
9951226337aSTomer Tayar 	case QED_OV_WOL_DEFAULT:
9961226337aSTomer Tayar 		wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
9971226337aSTomer Tayar 	}
9981226337aSTomer Tayar 
9991226337aSTomer Tayar 	return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
10001226337aSTomer Tayar 			   &mcp_resp, &mcp_param);
10011226337aSTomer Tayar }
10021226337aSTomer Tayar 
10031226337aSTomer Tayar int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
10041226337aSTomer Tayar {
10051226337aSTomer Tayar 	struct qed_mcp_mb_params mb_params;
10061226337aSTomer Tayar 	struct mcp_mac wol_mac;
10071226337aSTomer Tayar 
10081226337aSTomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
10091226337aSTomer Tayar 	mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
10101226337aSTomer Tayar 
10111226337aSTomer Tayar 	/* Set the primary MAC if WoL is enabled */
10121226337aSTomer Tayar 	if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
10131226337aSTomer Tayar 		u8 *p_mac = p_hwfn->cdev->wol_mac;
10141226337aSTomer Tayar 
10151226337aSTomer Tayar 		memset(&wol_mac, 0, sizeof(wol_mac));
10161226337aSTomer Tayar 		wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
10171226337aSTomer Tayar 		wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
10181226337aSTomer Tayar 				    p_mac[4] << 8 | p_mac[5];
10191226337aSTomer Tayar 
10201226337aSTomer Tayar 		DP_VERBOSE(p_hwfn,
10211226337aSTomer Tayar 			   (QED_MSG_SP | NETIF_MSG_IFDOWN),
10221226337aSTomer Tayar 			   "Setting WoL MAC: %pM --> [%08x,%08x]\n",
10231226337aSTomer Tayar 			   p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
10241226337aSTomer Tayar 
10251226337aSTomer Tayar 		mb_params.p_data_src = &wol_mac;
10261226337aSTomer Tayar 		mb_params.data_src_size = sizeof(wol_mac);
10271226337aSTomer Tayar 	}
10281226337aSTomer Tayar 
10291226337aSTomer Tayar 	return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
10301226337aSTomer Tayar }
10311226337aSTomer Tayar 
10320b55e27dSYuval Mintz static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
10330b55e27dSYuval Mintz 				  struct qed_ptt *p_ptt)
10340b55e27dSYuval Mintz {
10350b55e27dSYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
10360b55e27dSYuval Mintz 					PUBLIC_PATH);
10370b55e27dSYuval Mintz 	u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
10380b55e27dSYuval Mintz 	u32 path_addr = SECTION_ADDR(mfw_path_offsize,
10390b55e27dSYuval Mintz 				     QED_PATH_ID(p_hwfn));
10400b55e27dSYuval Mintz 	u32 disabled_vfs[VF_MAX_STATIC / 32];
10410b55e27dSYuval Mintz 	int i;
10420b55e27dSYuval Mintz 
10430b55e27dSYuval Mintz 	DP_VERBOSE(p_hwfn,
10440b55e27dSYuval Mintz 		   QED_MSG_SP,
10450b55e27dSYuval Mintz 		   "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
10460b55e27dSYuval Mintz 		   mfw_path_offsize, path_addr);
10470b55e27dSYuval Mintz 
10480b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
10490b55e27dSYuval Mintz 		disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
10500b55e27dSYuval Mintz 					 path_addr +
10510b55e27dSYuval Mintz 					 offsetof(struct public_path,
10520b55e27dSYuval Mintz 						  mcp_vf_disabled) +
10530b55e27dSYuval Mintz 					 sizeof(u32) * i);
10540b55e27dSYuval Mintz 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
10550b55e27dSYuval Mintz 			   "FLR-ed VFs [%08x,...,%08x] - %08x\n",
10560b55e27dSYuval Mintz 			   i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
10570b55e27dSYuval Mintz 	}
10580b55e27dSYuval Mintz 
10590b55e27dSYuval Mintz 	if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
10600b55e27dSYuval Mintz 		qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
10610b55e27dSYuval Mintz }
10620b55e27dSYuval Mintz 
10630b55e27dSYuval Mintz int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
10640b55e27dSYuval Mintz 		       struct qed_ptt *p_ptt, u32 *vfs_to_ack)
10650b55e27dSYuval Mintz {
10660b55e27dSYuval Mintz 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
10670b55e27dSYuval Mintz 					PUBLIC_FUNC);
10680b55e27dSYuval Mintz 	u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
10690b55e27dSYuval Mintz 	u32 func_addr = SECTION_ADDR(mfw_func_offsize,
10700b55e27dSYuval Mintz 				     MCP_PF_ID(p_hwfn));
10710b55e27dSYuval Mintz 	struct qed_mcp_mb_params mb_params;
10720b55e27dSYuval Mintz 	int rc;
10730b55e27dSYuval Mintz 	int i;
10740b55e27dSYuval Mintz 
10750b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++)
10760b55e27dSYuval Mintz 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
10770b55e27dSYuval Mintz 			   "Acking VFs [%08x,...,%08x] - %08x\n",
10780b55e27dSYuval Mintz 			   i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
10790b55e27dSYuval Mintz 
10800b55e27dSYuval Mintz 	memset(&mb_params, 0, sizeof(mb_params));
10810b55e27dSYuval Mintz 	mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
10822f67af8cSTomer Tayar 	mb_params.p_data_src = vfs_to_ack;
10832f67af8cSTomer Tayar 	mb_params.data_src_size = VF_MAX_STATIC / 8;
10840b55e27dSYuval Mintz 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
10850b55e27dSYuval Mintz 	if (rc) {
10860b55e27dSYuval Mintz 		DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
10870b55e27dSYuval Mintz 		return -EBUSY;
10880b55e27dSYuval Mintz 	}
10890b55e27dSYuval Mintz 
10900b55e27dSYuval Mintz 	/* Clear the ACK bits */
10910b55e27dSYuval Mintz 	for (i = 0; i < (VF_MAX_STATIC / 32); i++)
10920b55e27dSYuval Mintz 		qed_wr(p_hwfn, p_ptt,
10930b55e27dSYuval Mintz 		       func_addr +
10940b55e27dSYuval Mintz 		       offsetof(struct public_func, drv_ack_vf_disabled) +
10950b55e27dSYuval Mintz 		       i * sizeof(u32), 0);
10960b55e27dSYuval Mintz 
10970b55e27dSYuval Mintz 	return rc;
10980b55e27dSYuval Mintz }
10990b55e27dSYuval Mintz 
1100334c03b5SZvi Nachmani static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
1101334c03b5SZvi Nachmani 					      struct qed_ptt *p_ptt)
1102334c03b5SZvi Nachmani {
1103334c03b5SZvi Nachmani 	u32 transceiver_state;
1104334c03b5SZvi Nachmani 
1105334c03b5SZvi Nachmani 	transceiver_state = qed_rd(p_hwfn, p_ptt,
1106334c03b5SZvi Nachmani 				   p_hwfn->mcp_info->port_addr +
1107334c03b5SZvi Nachmani 				   offsetof(struct public_port,
1108334c03b5SZvi Nachmani 					    transceiver_data));
1109334c03b5SZvi Nachmani 
1110334c03b5SZvi Nachmani 	DP_VERBOSE(p_hwfn,
1111334c03b5SZvi Nachmani 		   (NETIF_MSG_HW | QED_MSG_SP),
1112334c03b5SZvi Nachmani 		   "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
1113334c03b5SZvi Nachmani 		   transceiver_state,
1114334c03b5SZvi Nachmani 		   (u32)(p_hwfn->mcp_info->port_addr +
11151a635e48SYuval Mintz 			  offsetof(struct public_port, transceiver_data)));
1116334c03b5SZvi Nachmani 
1117334c03b5SZvi Nachmani 	transceiver_state = GET_FIELD(transceiver_state,
1118351a4dedSYuval Mintz 				      ETH_TRANSCEIVER_STATE);
1119334c03b5SZvi Nachmani 
1120351a4dedSYuval Mintz 	if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
1121334c03b5SZvi Nachmani 		DP_NOTICE(p_hwfn, "Transceiver is present.\n");
1122334c03b5SZvi Nachmani 	else
1123334c03b5SZvi Nachmani 		DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
1124334c03b5SZvi Nachmani }
1125334c03b5SZvi Nachmani 
1126645874e5SSudarsana Reddy Kalluru static void qed_mcp_read_eee_config(struct qed_hwfn *p_hwfn,
1127645874e5SSudarsana Reddy Kalluru 				    struct qed_ptt *p_ptt,
1128645874e5SSudarsana Reddy Kalluru 				    struct qed_mcp_link_state *p_link)
1129645874e5SSudarsana Reddy Kalluru {
1130645874e5SSudarsana Reddy Kalluru 	u32 eee_status, val;
1131645874e5SSudarsana Reddy Kalluru 
1132645874e5SSudarsana Reddy Kalluru 	p_link->eee_adv_caps = 0;
1133645874e5SSudarsana Reddy Kalluru 	p_link->eee_lp_adv_caps = 0;
1134645874e5SSudarsana Reddy Kalluru 	eee_status = qed_rd(p_hwfn,
1135645874e5SSudarsana Reddy Kalluru 			    p_ptt,
1136645874e5SSudarsana Reddy Kalluru 			    p_hwfn->mcp_info->port_addr +
1137645874e5SSudarsana Reddy Kalluru 			    offsetof(struct public_port, eee_status));
1138645874e5SSudarsana Reddy Kalluru 	p_link->eee_active = !!(eee_status & EEE_ACTIVE_BIT);
1139645874e5SSudarsana Reddy Kalluru 	val = (eee_status & EEE_LD_ADV_STATUS_MASK) >> EEE_LD_ADV_STATUS_OFFSET;
1140645874e5SSudarsana Reddy Kalluru 	if (val & EEE_1G_ADV)
1141645874e5SSudarsana Reddy Kalluru 		p_link->eee_adv_caps |= QED_EEE_1G_ADV;
1142645874e5SSudarsana Reddy Kalluru 	if (val & EEE_10G_ADV)
1143645874e5SSudarsana Reddy Kalluru 		p_link->eee_adv_caps |= QED_EEE_10G_ADV;
1144645874e5SSudarsana Reddy Kalluru 	val = (eee_status & EEE_LP_ADV_STATUS_MASK) >> EEE_LP_ADV_STATUS_OFFSET;
1145645874e5SSudarsana Reddy Kalluru 	if (val & EEE_1G_ADV)
1146645874e5SSudarsana Reddy Kalluru 		p_link->eee_lp_adv_caps |= QED_EEE_1G_ADV;
1147645874e5SSudarsana Reddy Kalluru 	if (val & EEE_10G_ADV)
1148645874e5SSudarsana Reddy Kalluru 		p_link->eee_lp_adv_caps |= QED_EEE_10G_ADV;
1149645874e5SSudarsana Reddy Kalluru }
1150645874e5SSudarsana Reddy Kalluru 
1151cc875c2eSYuval Mintz static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
11521a635e48SYuval Mintz 				       struct qed_ptt *p_ptt, bool b_reset)
1153cc875c2eSYuval Mintz {
1154cc875c2eSYuval Mintz 	struct qed_mcp_link_state *p_link;
1155a64b02d5SManish Chopra 	u8 max_bw, min_bw;
1156cc875c2eSYuval Mintz 	u32 status = 0;
1157cc875c2eSYuval Mintz 
115865ed2ffdSMintz, Yuval 	/* Prevent SW/attentions from doing this at the same time */
115965ed2ffdSMintz, Yuval 	spin_lock_bh(&p_hwfn->mcp_info->link_lock);
116065ed2ffdSMintz, Yuval 
1161cc875c2eSYuval Mintz 	p_link = &p_hwfn->mcp_info->link_output;
1162cc875c2eSYuval Mintz 	memset(p_link, 0, sizeof(*p_link));
1163cc875c2eSYuval Mintz 	if (!b_reset) {
1164cc875c2eSYuval Mintz 		status = qed_rd(p_hwfn, p_ptt,
1165cc875c2eSYuval Mintz 				p_hwfn->mcp_info->port_addr +
1166cc875c2eSYuval Mintz 				offsetof(struct public_port, link_status));
1167cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
1168cc875c2eSYuval Mintz 			   "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
1169cc875c2eSYuval Mintz 			   status,
1170cc875c2eSYuval Mintz 			   (u32)(p_hwfn->mcp_info->port_addr +
11711a635e48SYuval Mintz 				 offsetof(struct public_port, link_status)));
1172cc875c2eSYuval Mintz 	} else {
1173cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1174cc875c2eSYuval Mintz 			   "Resetting link indications\n");
117565ed2ffdSMintz, Yuval 		goto out;
1176cc875c2eSYuval Mintz 	}
1177cc875c2eSYuval Mintz 
1178fc916ff2SSudarsana Reddy Kalluru 	if (p_hwfn->b_drv_link_init)
1179cc875c2eSYuval Mintz 		p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
1180fc916ff2SSudarsana Reddy Kalluru 	else
1181fc916ff2SSudarsana Reddy Kalluru 		p_link->link_up = false;
1182cc875c2eSYuval Mintz 
1183cc875c2eSYuval Mintz 	p_link->full_duplex = true;
1184cc875c2eSYuval Mintz 	switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
1185cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_100G:
1186cc875c2eSYuval Mintz 		p_link->speed = 100000;
1187cc875c2eSYuval Mintz 		break;
1188cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_50G:
1189cc875c2eSYuval Mintz 		p_link->speed = 50000;
1190cc875c2eSYuval Mintz 		break;
1191cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_40G:
1192cc875c2eSYuval Mintz 		p_link->speed = 40000;
1193cc875c2eSYuval Mintz 		break;
1194cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_25G:
1195cc875c2eSYuval Mintz 		p_link->speed = 25000;
1196cc875c2eSYuval Mintz 		break;
1197cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_20G:
1198cc875c2eSYuval Mintz 		p_link->speed = 20000;
1199cc875c2eSYuval Mintz 		break;
1200cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_10G:
1201cc875c2eSYuval Mintz 		p_link->speed = 10000;
1202cc875c2eSYuval Mintz 		break;
1203cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
1204cc875c2eSYuval Mintz 		p_link->full_duplex = false;
1205cc875c2eSYuval Mintz 	/* Fall-through */
1206cc875c2eSYuval Mintz 	case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
1207cc875c2eSYuval Mintz 		p_link->speed = 1000;
1208cc875c2eSYuval Mintz 		break;
1209cc875c2eSYuval Mintz 	default:
1210cc875c2eSYuval Mintz 		p_link->speed = 0;
1211cc875c2eSYuval Mintz 	}
1212cc875c2eSYuval Mintz 
12134b01e519SManish Chopra 	if (p_link->link_up && p_link->speed)
12144b01e519SManish Chopra 		p_link->line_speed = p_link->speed;
12154b01e519SManish Chopra 	else
12164b01e519SManish Chopra 		p_link->line_speed = 0;
12174b01e519SManish Chopra 
12184b01e519SManish Chopra 	max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
1219a64b02d5SManish Chopra 	min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
12204b01e519SManish Chopra 
1221a64b02d5SManish Chopra 	/* Max bandwidth configuration */
12224b01e519SManish Chopra 	__qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
1223cc875c2eSYuval Mintz 
1224a64b02d5SManish Chopra 	/* Min bandwidth configuration */
1225a64b02d5SManish Chopra 	__qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
12266f437d43SMintz, Yuval 	qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
12276f437d43SMintz, Yuval 					    p_link->min_pf_rate);
1228a64b02d5SManish Chopra 
1229cc875c2eSYuval Mintz 	p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
1230cc875c2eSYuval Mintz 	p_link->an_complete = !!(status &
1231cc875c2eSYuval Mintz 				 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
1232cc875c2eSYuval Mintz 	p_link->parallel_detection = !!(status &
1233cc875c2eSYuval Mintz 					LINK_STATUS_PARALLEL_DETECTION_USED);
1234cc875c2eSYuval Mintz 	p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
1235cc875c2eSYuval Mintz 
1236cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1237cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
1238cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_1G_FD : 0;
1239cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1240cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
1241cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_1G_HD : 0;
1242cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1243cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
1244cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_10G : 0;
1245cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1246cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
1247cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_20G : 0;
1248cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1249054c67d1SSudarsana Reddy Kalluru 		(status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
1250054c67d1SSudarsana Reddy Kalluru 		QED_LINK_PARTNER_SPEED_25G : 0;
1251054c67d1SSudarsana Reddy Kalluru 	p_link->partner_adv_speed |=
1252cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
1253cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_40G : 0;
1254cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1255cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
1256cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_50G : 0;
1257cc875c2eSYuval Mintz 	p_link->partner_adv_speed |=
1258cc875c2eSYuval Mintz 		(status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
1259cc875c2eSYuval Mintz 		QED_LINK_PARTNER_SPEED_100G : 0;
1260cc875c2eSYuval Mintz 
1261cc875c2eSYuval Mintz 	p_link->partner_tx_flow_ctrl_en =
1262cc875c2eSYuval Mintz 		!!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
1263cc875c2eSYuval Mintz 	p_link->partner_rx_flow_ctrl_en =
1264cc875c2eSYuval Mintz 		!!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
1265cc875c2eSYuval Mintz 
1266cc875c2eSYuval Mintz 	switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
1267cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
1268cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
1269cc875c2eSYuval Mintz 		break;
1270cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
1271cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
1272cc875c2eSYuval Mintz 		break;
1273cc875c2eSYuval Mintz 	case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
1274cc875c2eSYuval Mintz 		p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
1275cc875c2eSYuval Mintz 		break;
1276cc875c2eSYuval Mintz 	default:
1277cc875c2eSYuval Mintz 		p_link->partner_adv_pause = 0;
1278cc875c2eSYuval Mintz 	}
1279cc875c2eSYuval Mintz 
1280cc875c2eSYuval Mintz 	p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
1281cc875c2eSYuval Mintz 
1282645874e5SSudarsana Reddy Kalluru 	if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE)
1283645874e5SSudarsana Reddy Kalluru 		qed_mcp_read_eee_config(p_hwfn, p_ptt, p_link);
1284645874e5SSudarsana Reddy Kalluru 
1285cc875c2eSYuval Mintz 	qed_link_update(p_hwfn);
128665ed2ffdSMintz, Yuval out:
128765ed2ffdSMintz, Yuval 	spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
1288cc875c2eSYuval Mintz }
1289cc875c2eSYuval Mintz 
1290351a4dedSYuval Mintz int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
1291cc875c2eSYuval Mintz {
1292cc875c2eSYuval Mintz 	struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
12935529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
12942f67af8cSTomer Tayar 	struct eth_phy_cfg phy_cfg;
1295cc875c2eSYuval Mintz 	int rc = 0;
12965529bad9STomer Tayar 	u32 cmd;
1297cc875c2eSYuval Mintz 
1298cc875c2eSYuval Mintz 	/* Set the shmem configuration according to params */
12992f67af8cSTomer Tayar 	memset(&phy_cfg, 0, sizeof(phy_cfg));
1300cc875c2eSYuval Mintz 	cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
1301cc875c2eSYuval Mintz 	if (!params->speed.autoneg)
13022f67af8cSTomer Tayar 		phy_cfg.speed = params->speed.forced_speed;
13032f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
13042f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
13052f67af8cSTomer Tayar 	phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
13062f67af8cSTomer Tayar 	phy_cfg.adv_speed = params->speed.advertised_speeds;
13072f67af8cSTomer Tayar 	phy_cfg.loopback_mode = params->loopback_mode;
1308645874e5SSudarsana Reddy Kalluru 	if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE) {
1309645874e5SSudarsana Reddy Kalluru 		if (params->eee.enable)
1310645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_EEE_ENABLED;
1311645874e5SSudarsana Reddy Kalluru 		if (params->eee.tx_lpi_enable)
1312645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_TX_LPI;
1313645874e5SSudarsana Reddy Kalluru 		if (params->eee.adv_caps & QED_EEE_1G_ADV)
1314645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_1G;
1315645874e5SSudarsana Reddy Kalluru 		if (params->eee.adv_caps & QED_EEE_10G_ADV)
1316645874e5SSudarsana Reddy Kalluru 			phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_10G;
1317645874e5SSudarsana Reddy Kalluru 		phy_cfg.eee_cfg |= (params->eee.tx_lpi_timer <<
1318645874e5SSudarsana Reddy Kalluru 				    EEE_TX_TIMER_USEC_OFFSET) &
1319645874e5SSudarsana Reddy Kalluru 				   EEE_TX_TIMER_USEC_MASK;
1320645874e5SSudarsana Reddy Kalluru 	}
1321cc875c2eSYuval Mintz 
1322fc916ff2SSudarsana Reddy Kalluru 	p_hwfn->b_drv_link_init = b_up;
1323fc916ff2SSudarsana Reddy Kalluru 
1324cc875c2eSYuval Mintz 	if (b_up) {
1325cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1326cc875c2eSYuval Mintz 			   "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
13272f67af8cSTomer Tayar 			   phy_cfg.speed,
13282f67af8cSTomer Tayar 			   phy_cfg.pause,
13292f67af8cSTomer Tayar 			   phy_cfg.adv_speed,
13302f67af8cSTomer Tayar 			   phy_cfg.loopback_mode,
13312f67af8cSTomer Tayar 			   phy_cfg.feature_config_flags);
1332cc875c2eSYuval Mintz 	} else {
1333cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1334cc875c2eSYuval Mintz 			   "Resetting link\n");
1335cc875c2eSYuval Mintz 	}
1336cc875c2eSYuval Mintz 
13375529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
13385529bad9STomer Tayar 	mb_params.cmd = cmd;
13392f67af8cSTomer Tayar 	mb_params.p_data_src = &phy_cfg;
13402f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(phy_cfg);
13415529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1342cc875c2eSYuval Mintz 
1343cc875c2eSYuval Mintz 	/* if mcp fails to respond we must abort */
1344cc875c2eSYuval Mintz 	if (rc) {
1345cc875c2eSYuval Mintz 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1346cc875c2eSYuval Mintz 		return rc;
1347cc875c2eSYuval Mintz 	}
1348cc875c2eSYuval Mintz 
134965ed2ffdSMintz, Yuval 	/* Mimic link-change attention, done for several reasons:
135065ed2ffdSMintz, Yuval 	 *  - On reset, there's no guarantee MFW would trigger
135165ed2ffdSMintz, Yuval 	 *    an attention.
135265ed2ffdSMintz, Yuval 	 *  - On initialization, older MFWs might not indicate link change
135365ed2ffdSMintz, Yuval 	 *    during LFA, so we'll never get an UP indication.
135465ed2ffdSMintz, Yuval 	 */
135565ed2ffdSMintz, Yuval 	qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
1356cc875c2eSYuval Mintz 
1357cc875c2eSYuval Mintz 	return 0;
1358cc875c2eSYuval Mintz }
1359cc875c2eSYuval Mintz 
13606c754246SSudarsana Reddy Kalluru static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
13616c754246SSudarsana Reddy Kalluru 					struct qed_ptt *p_ptt,
13626c754246SSudarsana Reddy Kalluru 					enum MFW_DRV_MSG_TYPE type)
13636c754246SSudarsana Reddy Kalluru {
13646c754246SSudarsana Reddy Kalluru 	enum qed_mcp_protocol_type stats_type;
13656c754246SSudarsana Reddy Kalluru 	union qed_mcp_protocol_stats stats;
13666c754246SSudarsana Reddy Kalluru 	struct qed_mcp_mb_params mb_params;
13676c754246SSudarsana Reddy Kalluru 	u32 hsi_param;
13686c754246SSudarsana Reddy Kalluru 
13696c754246SSudarsana Reddy Kalluru 	switch (type) {
13706c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_LAN_STATS:
13716c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_LAN_STATS;
13726c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
13736c754246SSudarsana Reddy Kalluru 		break;
13746c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_FCOE_STATS:
13756c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_FCOE_STATS;
13766c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
13776c754246SSudarsana Reddy Kalluru 		break;
13786c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_ISCSI_STATS:
13796c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_ISCSI_STATS;
13806c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
13816c754246SSudarsana Reddy Kalluru 		break;
13826c754246SSudarsana Reddy Kalluru 	case MFW_DRV_MSG_GET_RDMA_STATS:
13836c754246SSudarsana Reddy Kalluru 		stats_type = QED_MCP_RDMA_STATS;
13846c754246SSudarsana Reddy Kalluru 		hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
13856c754246SSudarsana Reddy Kalluru 		break;
13866c754246SSudarsana Reddy Kalluru 	default:
13876c754246SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
13886c754246SSudarsana Reddy Kalluru 		return;
13896c754246SSudarsana Reddy Kalluru 	}
13906c754246SSudarsana Reddy Kalluru 
13916c754246SSudarsana Reddy Kalluru 	qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
13926c754246SSudarsana Reddy Kalluru 
13936c754246SSudarsana Reddy Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
13946c754246SSudarsana Reddy Kalluru 	mb_params.cmd = DRV_MSG_CODE_GET_STATS;
13956c754246SSudarsana Reddy Kalluru 	mb_params.param = hsi_param;
13962f67af8cSTomer Tayar 	mb_params.p_data_src = &stats;
13972f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(stats);
13986c754246SSudarsana Reddy Kalluru 	qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
13996c754246SSudarsana Reddy Kalluru }
14006c754246SSudarsana Reddy Kalluru 
14014b01e519SManish Chopra static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
14024b01e519SManish Chopra 				  struct public_func *p_shmem_info)
14034b01e519SManish Chopra {
14044b01e519SManish Chopra 	struct qed_mcp_function_info *p_info;
14054b01e519SManish Chopra 
14064b01e519SManish Chopra 	p_info = &p_hwfn->mcp_info->func_info;
14074b01e519SManish Chopra 
14084b01e519SManish Chopra 	p_info->bandwidth_min = (p_shmem_info->config &
14094b01e519SManish Chopra 				 FUNC_MF_CFG_MIN_BW_MASK) >>
14104b01e519SManish Chopra 					FUNC_MF_CFG_MIN_BW_SHIFT;
14114b01e519SManish Chopra 	if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
14124b01e519SManish Chopra 		DP_INFO(p_hwfn,
14134b01e519SManish Chopra 			"bandwidth minimum out of bounds [%02x]. Set to 1\n",
14144b01e519SManish Chopra 			p_info->bandwidth_min);
14154b01e519SManish Chopra 		p_info->bandwidth_min = 1;
14164b01e519SManish Chopra 	}
14174b01e519SManish Chopra 
14184b01e519SManish Chopra 	p_info->bandwidth_max = (p_shmem_info->config &
14194b01e519SManish Chopra 				 FUNC_MF_CFG_MAX_BW_MASK) >>
14204b01e519SManish Chopra 					FUNC_MF_CFG_MAX_BW_SHIFT;
14214b01e519SManish Chopra 	if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
14224b01e519SManish Chopra 		DP_INFO(p_hwfn,
14234b01e519SManish Chopra 			"bandwidth maximum out of bounds [%02x]. Set to 100\n",
14244b01e519SManish Chopra 			p_info->bandwidth_max);
14254b01e519SManish Chopra 		p_info->bandwidth_max = 100;
14264b01e519SManish Chopra 	}
14274b01e519SManish Chopra }
14284b01e519SManish Chopra 
14294b01e519SManish Chopra static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
14304b01e519SManish Chopra 				  struct qed_ptt *p_ptt,
14311a635e48SYuval Mintz 				  struct public_func *p_data, int pfid)
14324b01e519SManish Chopra {
14334b01e519SManish Chopra 	u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
14344b01e519SManish Chopra 					PUBLIC_FUNC);
14354b01e519SManish Chopra 	u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
14364b01e519SManish Chopra 	u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
14374b01e519SManish Chopra 	u32 i, size;
14384b01e519SManish Chopra 
14394b01e519SManish Chopra 	memset(p_data, 0, sizeof(*p_data));
14404b01e519SManish Chopra 
14411a635e48SYuval Mintz 	size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
14424b01e519SManish Chopra 	for (i = 0; i < size / sizeof(u32); i++)
14434b01e519SManish Chopra 		((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
14444b01e519SManish Chopra 					    func_addr + (i << 2));
14454b01e519SManish Chopra 	return size;
14464b01e519SManish Chopra }
14474b01e519SManish Chopra 
14481a635e48SYuval Mintz static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
14494b01e519SManish Chopra {
14504b01e519SManish Chopra 	struct qed_mcp_function_info *p_info;
14514b01e519SManish Chopra 	struct public_func shmem_info;
14524b01e519SManish Chopra 	u32 resp = 0, param = 0;
14534b01e519SManish Chopra 
14541a635e48SYuval Mintz 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
14554b01e519SManish Chopra 
14564b01e519SManish Chopra 	qed_read_pf_bandwidth(p_hwfn, &shmem_info);
14574b01e519SManish Chopra 
14584b01e519SManish Chopra 	p_info = &p_hwfn->mcp_info->func_info;
14594b01e519SManish Chopra 
1460a64b02d5SManish Chopra 	qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
14614b01e519SManish Chopra 	qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
14624b01e519SManish Chopra 
14634b01e519SManish Chopra 	/* Acknowledge the MFW */
14644b01e519SManish Chopra 	qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
14654b01e519SManish Chopra 		    &param);
14664b01e519SManish Chopra }
14674b01e519SManish Chopra 
14682a351fd9SMintz, Yuval static void qed_mcp_update_stag(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
14692a351fd9SMintz, Yuval {
14702a351fd9SMintz, Yuval 	struct public_func shmem_info;
14712a351fd9SMintz, Yuval 	u32 resp = 0, param = 0;
14722a351fd9SMintz, Yuval 
14732a351fd9SMintz, Yuval 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
14742a351fd9SMintz, Yuval 
14752a351fd9SMintz, Yuval 	p_hwfn->mcp_info->func_info.ovlan = (u16)shmem_info.ovlan_stag &
14762a351fd9SMintz, Yuval 						 FUNC_MF_CFG_OV_STAG_MASK;
14772a351fd9SMintz, Yuval 	p_hwfn->hw_info.ovlan = p_hwfn->mcp_info->func_info.ovlan;
14782a351fd9SMintz, Yuval 	if ((p_hwfn->hw_info.hw_mode & BIT(MODE_MF_SD)) &&
14792a351fd9SMintz, Yuval 	    (p_hwfn->hw_info.ovlan != QED_MCP_VLAN_UNSET)) {
14802a351fd9SMintz, Yuval 		qed_wr(p_hwfn, p_ptt,
14812a351fd9SMintz, Yuval 		       NIG_REG_LLH_FUNC_TAG_VALUE, p_hwfn->hw_info.ovlan);
14822a351fd9SMintz, Yuval 		qed_sp_pf_update_stag(p_hwfn);
14832a351fd9SMintz, Yuval 	}
14842a351fd9SMintz, Yuval 
14852a351fd9SMintz, Yuval 	/* Acknowledge the MFW */
14862a351fd9SMintz, Yuval 	qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_S_TAG_UPDATE_ACK, 0,
14872a351fd9SMintz, Yuval 		    &resp, &param);
14882a351fd9SMintz, Yuval }
14892a351fd9SMintz, Yuval 
1490cac6f691SSudarsana Reddy Kalluru void qed_mcp_read_ufp_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1491cac6f691SSudarsana Reddy Kalluru {
1492cac6f691SSudarsana Reddy Kalluru 	struct public_func shmem_info;
1493cac6f691SSudarsana Reddy Kalluru 	u32 port_cfg, val;
1494cac6f691SSudarsana Reddy Kalluru 
1495cac6f691SSudarsana Reddy Kalluru 	if (!test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
1496cac6f691SSudarsana Reddy Kalluru 		return;
1497cac6f691SSudarsana Reddy Kalluru 
1498cac6f691SSudarsana Reddy Kalluru 	memset(&p_hwfn->ufp_info, 0, sizeof(p_hwfn->ufp_info));
1499cac6f691SSudarsana Reddy Kalluru 	port_cfg = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1500cac6f691SSudarsana Reddy Kalluru 			  offsetof(struct public_port, oem_cfg_port));
1501cac6f691SSudarsana Reddy Kalluru 	val = (port_cfg & OEM_CFG_CHANNEL_TYPE_MASK) >>
1502cac6f691SSudarsana Reddy Kalluru 		OEM_CFG_CHANNEL_TYPE_OFFSET;
1503cac6f691SSudarsana Reddy Kalluru 	if (val != OEM_CFG_CHANNEL_TYPE_STAGGED)
1504cac6f691SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Incorrect UFP Channel type  %d\n", val);
1505cac6f691SSudarsana Reddy Kalluru 
1506cac6f691SSudarsana Reddy Kalluru 	val = (port_cfg & OEM_CFG_SCHED_TYPE_MASK) >> OEM_CFG_SCHED_TYPE_OFFSET;
1507cac6f691SSudarsana Reddy Kalluru 	if (val == OEM_CFG_SCHED_TYPE_ETS) {
1508cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_ETS;
1509cac6f691SSudarsana Reddy Kalluru 	} else if (val == OEM_CFG_SCHED_TYPE_VNIC_BW) {
1510cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_VNIC_BW;
1511cac6f691SSudarsana Reddy Kalluru 	} else {
1512cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.mode = QED_UFP_MODE_UNKNOWN;
1513cac6f691SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Unknown UFP scheduling mode %d\n", val);
1514cac6f691SSudarsana Reddy Kalluru 	}
1515cac6f691SSudarsana Reddy Kalluru 
1516cac6f691SSudarsana Reddy Kalluru 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
1517b5fabb08SSudarsana Reddy Kalluru 	val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_TC_MASK) >>
1518b5fabb08SSudarsana Reddy Kalluru 		OEM_CFG_FUNC_TC_OFFSET;
1519cac6f691SSudarsana Reddy Kalluru 	p_hwfn->ufp_info.tc = (u8)val;
1520b5fabb08SSudarsana Reddy Kalluru 	val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_HOST_PRI_CTRL_MASK) >>
1521cac6f691SSudarsana Reddy Kalluru 		OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET;
1522cac6f691SSudarsana Reddy Kalluru 	if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC) {
1523cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_VNIC;
1524cac6f691SSudarsana Reddy Kalluru 	} else if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_OS) {
1525cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_OS;
1526cac6f691SSudarsana Reddy Kalluru 	} else {
1527cac6f691SSudarsana Reddy Kalluru 		p_hwfn->ufp_info.pri_type = QED_UFP_PRI_UNKNOWN;
1528cac6f691SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Unknown Host priority control %d\n", val);
1529cac6f691SSudarsana Reddy Kalluru 	}
1530cac6f691SSudarsana Reddy Kalluru 
1531cac6f691SSudarsana Reddy Kalluru 	DP_NOTICE(p_hwfn,
1532cac6f691SSudarsana Reddy Kalluru 		  "UFP shmem config: mode = %d tc = %d pri_type = %d\n",
1533cac6f691SSudarsana Reddy Kalluru 		  p_hwfn->ufp_info.mode,
1534cac6f691SSudarsana Reddy Kalluru 		  p_hwfn->ufp_info.tc, p_hwfn->ufp_info.pri_type);
1535cac6f691SSudarsana Reddy Kalluru }
1536cac6f691SSudarsana Reddy Kalluru 
1537cac6f691SSudarsana Reddy Kalluru static int
1538cac6f691SSudarsana Reddy Kalluru qed_mcp_handle_ufp_event(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1539cac6f691SSudarsana Reddy Kalluru {
1540cac6f691SSudarsana Reddy Kalluru 	qed_mcp_read_ufp_config(p_hwfn, p_ptt);
1541cac6f691SSudarsana Reddy Kalluru 
1542cac6f691SSudarsana Reddy Kalluru 	if (p_hwfn->ufp_info.mode == QED_UFP_MODE_VNIC_BW) {
1543cac6f691SSudarsana Reddy Kalluru 		p_hwfn->qm_info.ooo_tc = p_hwfn->ufp_info.tc;
1544cac6f691SSudarsana Reddy Kalluru 		p_hwfn->hw_info.offload_tc = p_hwfn->ufp_info.tc;
1545cac6f691SSudarsana Reddy Kalluru 
1546cac6f691SSudarsana Reddy Kalluru 		qed_qm_reconf(p_hwfn, p_ptt);
1547cac6f691SSudarsana Reddy Kalluru 	} else if (p_hwfn->ufp_info.mode == QED_UFP_MODE_ETS) {
1548cac6f691SSudarsana Reddy Kalluru 		/* Merge UFP TC with the dcbx TC data */
1549cac6f691SSudarsana Reddy Kalluru 		qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1550cac6f691SSudarsana Reddy Kalluru 					  QED_DCBX_OPERATIONAL_MIB);
1551cac6f691SSudarsana Reddy Kalluru 	} else {
1552cac6f691SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "Invalid sched type, discard the UFP config\n");
1553cac6f691SSudarsana Reddy Kalluru 		return -EINVAL;
1554cac6f691SSudarsana Reddy Kalluru 	}
1555cac6f691SSudarsana Reddy Kalluru 
1556cac6f691SSudarsana Reddy Kalluru 	/* update storm FW with negotiation results */
1557cac6f691SSudarsana Reddy Kalluru 	qed_sp_pf_update_ufp(p_hwfn);
1558cac6f691SSudarsana Reddy Kalluru 
1559cac6f691SSudarsana Reddy Kalluru 	/* update stag pcp value */
1560cac6f691SSudarsana Reddy Kalluru 	qed_sp_pf_update_stag(p_hwfn);
1561cac6f691SSudarsana Reddy Kalluru 
1562cac6f691SSudarsana Reddy Kalluru 	return 0;
1563cac6f691SSudarsana Reddy Kalluru }
1564cac6f691SSudarsana Reddy Kalluru 
1565cc875c2eSYuval Mintz int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
1566cc875c2eSYuval Mintz 			  struct qed_ptt *p_ptt)
1567cc875c2eSYuval Mintz {
1568cc875c2eSYuval Mintz 	struct qed_mcp_info *info = p_hwfn->mcp_info;
1569cc875c2eSYuval Mintz 	int rc = 0;
1570cc875c2eSYuval Mintz 	bool found = false;
1571cc875c2eSYuval Mintz 	u16 i;
1572cc875c2eSYuval Mintz 
1573cc875c2eSYuval Mintz 	DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
1574cc875c2eSYuval Mintz 
1575cc875c2eSYuval Mintz 	/* Read Messages from MFW */
1576cc875c2eSYuval Mintz 	qed_mcp_read_mb(p_hwfn, p_ptt);
1577cc875c2eSYuval Mintz 
1578cc875c2eSYuval Mintz 	/* Compare current messages to old ones */
1579cc875c2eSYuval Mintz 	for (i = 0; i < info->mfw_mb_length; i++) {
1580cc875c2eSYuval Mintz 		if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
1581cc875c2eSYuval Mintz 			continue;
1582cc875c2eSYuval Mintz 
1583cc875c2eSYuval Mintz 		found = true;
1584cc875c2eSYuval Mintz 
1585cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1586cc875c2eSYuval Mintz 			   "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
1587cc875c2eSYuval Mintz 			   i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
1588cc875c2eSYuval Mintz 
1589cc875c2eSYuval Mintz 		switch (i) {
1590cc875c2eSYuval Mintz 		case MFW_DRV_MSG_LINK_CHANGE:
1591cc875c2eSYuval Mintz 			qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
1592cc875c2eSYuval Mintz 			break;
15930b55e27dSYuval Mintz 		case MFW_DRV_MSG_VF_DISABLED:
15940b55e27dSYuval Mintz 			qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
15950b55e27dSYuval Mintz 			break;
159639651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_LLDP_DATA_UPDATED:
159739651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
159839651abdSSudarsana Reddy Kalluru 						  QED_DCBX_REMOTE_LLDP_MIB);
159939651abdSSudarsana Reddy Kalluru 			break;
160039651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
160139651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
160239651abdSSudarsana Reddy Kalluru 						  QED_DCBX_REMOTE_MIB);
160339651abdSSudarsana Reddy Kalluru 			break;
160439651abdSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
160539651abdSSudarsana Reddy Kalluru 			qed_dcbx_mib_update_event(p_hwfn, p_ptt,
160639651abdSSudarsana Reddy Kalluru 						  QED_DCBX_OPERATIONAL_MIB);
160739651abdSSudarsana Reddy Kalluru 			break;
1608cac6f691SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_OEM_CFG_UPDATE:
1609cac6f691SSudarsana Reddy Kalluru 			qed_mcp_handle_ufp_event(p_hwfn, p_ptt);
1610cac6f691SSudarsana Reddy Kalluru 			break;
1611334c03b5SZvi Nachmani 		case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
1612334c03b5SZvi Nachmani 			qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
1613334c03b5SZvi Nachmani 			break;
16146c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_LAN_STATS:
16156c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_FCOE_STATS:
16166c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_ISCSI_STATS:
16176c754246SSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_RDMA_STATS:
16186c754246SSudarsana Reddy Kalluru 			qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
16196c754246SSudarsana Reddy Kalluru 			break;
16204b01e519SManish Chopra 		case MFW_DRV_MSG_BW_UPDATE:
16214b01e519SManish Chopra 			qed_mcp_update_bw(p_hwfn, p_ptt);
16224b01e519SManish Chopra 			break;
16232a351fd9SMintz, Yuval 		case MFW_DRV_MSG_S_TAG_UPDATE:
16242a351fd9SMintz, Yuval 			qed_mcp_update_stag(p_hwfn, p_ptt);
16252a351fd9SMintz, Yuval 			break;
162659ccf86fSSudarsana Reddy Kalluru 		case MFW_DRV_MSG_GET_TLV_REQ:
162759ccf86fSSudarsana Reddy Kalluru 			qed_mfw_tlv_req(p_hwfn);
16282a351fd9SMintz, Yuval 			break;
1629cc875c2eSYuval Mintz 		default:
163039815944SMintz, Yuval 			DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
1631cc875c2eSYuval Mintz 			rc = -EINVAL;
1632cc875c2eSYuval Mintz 		}
1633cc875c2eSYuval Mintz 	}
1634cc875c2eSYuval Mintz 
1635cc875c2eSYuval Mintz 	/* ACK everything */
1636cc875c2eSYuval Mintz 	for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
1637cc875c2eSYuval Mintz 		__be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
1638cc875c2eSYuval Mintz 
1639cc875c2eSYuval Mintz 		/* MFW expect answer in BE, so we force write in that format */
1640cc875c2eSYuval Mintz 		qed_wr(p_hwfn, p_ptt,
1641cc875c2eSYuval Mintz 		       info->mfw_mb_addr + sizeof(u32) +
1642cc875c2eSYuval Mintz 		       MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
1643cc875c2eSYuval Mintz 		       sizeof(u32) + i * sizeof(u32),
1644cc875c2eSYuval Mintz 		       (__force u32)val);
1645cc875c2eSYuval Mintz 	}
1646cc875c2eSYuval Mintz 
1647cc875c2eSYuval Mintz 	if (!found) {
1648cc875c2eSYuval Mintz 		DP_NOTICE(p_hwfn,
1649cc875c2eSYuval Mintz 			  "Received an MFW message indication but no new message!\n");
1650cc875c2eSYuval Mintz 		rc = -EINVAL;
1651cc875c2eSYuval Mintz 	}
1652cc875c2eSYuval Mintz 
1653cc875c2eSYuval Mintz 	/* Copy the new mfw messages into the shadow */
1654cc875c2eSYuval Mintz 	memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
1655cc875c2eSYuval Mintz 
1656cc875c2eSYuval Mintz 	return rc;
1657cc875c2eSYuval Mintz }
1658cc875c2eSYuval Mintz 
16591408cc1fSYuval Mintz int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
16601408cc1fSYuval Mintz 			struct qed_ptt *p_ptt,
16611408cc1fSYuval Mintz 			u32 *p_mfw_ver, u32 *p_running_bundle_id)
1662fe56b9e6SYuval Mintz {
1663fe56b9e6SYuval Mintz 	u32 global_offsize;
1664fe56b9e6SYuval Mintz 
16651408cc1fSYuval Mintz 	if (IS_VF(p_hwfn->cdev)) {
16661408cc1fSYuval Mintz 		if (p_hwfn->vf_iov_info) {
16671408cc1fSYuval Mintz 			struct pfvf_acquire_resp_tlv *p_resp;
16681408cc1fSYuval Mintz 
16691408cc1fSYuval Mintz 			p_resp = &p_hwfn->vf_iov_info->acquire_resp;
16701408cc1fSYuval Mintz 			*p_mfw_ver = p_resp->pfdev_info.mfw_ver;
16711408cc1fSYuval Mintz 			return 0;
16721408cc1fSYuval Mintz 		} else {
16731408cc1fSYuval Mintz 			DP_VERBOSE(p_hwfn,
16741408cc1fSYuval Mintz 				   QED_MSG_IOV,
16751408cc1fSYuval Mintz 				   "VF requested MFW version prior to ACQUIRE\n");
16761408cc1fSYuval Mintz 			return -EINVAL;
16771408cc1fSYuval Mintz 		}
16781408cc1fSYuval Mintz 	}
1679fe56b9e6SYuval Mintz 
1680fe56b9e6SYuval Mintz 	global_offsize = qed_rd(p_hwfn, p_ptt,
16811408cc1fSYuval Mintz 				SECTION_OFFSIZE_ADDR(p_hwfn->
16821408cc1fSYuval Mintz 						     mcp_info->public_base,
1683fe56b9e6SYuval Mintz 						     PUBLIC_GLOBAL));
16841408cc1fSYuval Mintz 	*p_mfw_ver =
16851408cc1fSYuval Mintz 	    qed_rd(p_hwfn, p_ptt,
16861408cc1fSYuval Mintz 		   SECTION_ADDR(global_offsize,
16871408cc1fSYuval Mintz 				0) + offsetof(struct public_global, mfw_ver));
1688fe56b9e6SYuval Mintz 
16891408cc1fSYuval Mintz 	if (p_running_bundle_id != NULL) {
16901408cc1fSYuval Mintz 		*p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
16911408cc1fSYuval Mintz 					      SECTION_ADDR(global_offsize, 0) +
16921408cc1fSYuval Mintz 					      offsetof(struct public_global,
16931408cc1fSYuval Mintz 						       running_bundle_id));
16941408cc1fSYuval Mintz 	}
1695fe56b9e6SYuval Mintz 
1696fe56b9e6SYuval Mintz 	return 0;
1697fe56b9e6SYuval Mintz }
1698fe56b9e6SYuval Mintz 
1699ae33666aSTomer Tayar int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
1700ae33666aSTomer Tayar 			struct qed_ptt *p_ptt, u32 *p_mbi_ver)
1701ae33666aSTomer Tayar {
1702ae33666aSTomer Tayar 	u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
1703ae33666aSTomer Tayar 
1704ae33666aSTomer Tayar 	if (IS_VF(p_hwfn->cdev))
1705ae33666aSTomer Tayar 		return -EINVAL;
1706ae33666aSTomer Tayar 
1707ae33666aSTomer Tayar 	/* Read the address of the nvm_cfg */
1708ae33666aSTomer Tayar 	nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
1709ae33666aSTomer Tayar 	if (!nvm_cfg_addr) {
1710ae33666aSTomer Tayar 		DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
1711ae33666aSTomer Tayar 		return -EINVAL;
1712ae33666aSTomer Tayar 	}
1713ae33666aSTomer Tayar 
1714ae33666aSTomer Tayar 	/* Read the offset of nvm_cfg1 */
1715ae33666aSTomer Tayar 	nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
1716ae33666aSTomer Tayar 
1717ae33666aSTomer Tayar 	mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
1718ae33666aSTomer Tayar 		       offsetof(struct nvm_cfg1, glob) +
1719ae33666aSTomer Tayar 		       offsetof(struct nvm_cfg1_glob, mbi_version);
1720ae33666aSTomer Tayar 	*p_mbi_ver = qed_rd(p_hwfn, p_ptt,
1721ae33666aSTomer Tayar 			    mbi_ver_addr) &
1722ae33666aSTomer Tayar 		     (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
1723ae33666aSTomer Tayar 		      NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
1724ae33666aSTomer Tayar 		      NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
1725ae33666aSTomer Tayar 
1726ae33666aSTomer Tayar 	return 0;
1727ae33666aSTomer Tayar }
1728ae33666aSTomer Tayar 
17291a635e48SYuval Mintz int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
1730cc875c2eSYuval Mintz {
1731cc875c2eSYuval Mintz 	struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
1732cc875c2eSYuval Mintz 	struct qed_ptt  *p_ptt;
1733cc875c2eSYuval Mintz 
17341408cc1fSYuval Mintz 	if (IS_VF(cdev))
17351408cc1fSYuval Mintz 		return -EINVAL;
17361408cc1fSYuval Mintz 
1737cc875c2eSYuval Mintz 	if (!qed_mcp_is_init(p_hwfn)) {
1738cc875c2eSYuval Mintz 		DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
1739cc875c2eSYuval Mintz 		return -EBUSY;
1740cc875c2eSYuval Mintz 	}
1741cc875c2eSYuval Mintz 
1742cc875c2eSYuval Mintz 	*p_media_type = MEDIA_UNSPECIFIED;
1743cc875c2eSYuval Mintz 
1744cc875c2eSYuval Mintz 	p_ptt = qed_ptt_acquire(p_hwfn);
1745cc875c2eSYuval Mintz 	if (!p_ptt)
1746cc875c2eSYuval Mintz 		return -EBUSY;
1747cc875c2eSYuval Mintz 
1748cc875c2eSYuval Mintz 	*p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1749cc875c2eSYuval Mintz 			       offsetof(struct public_port, media_type));
1750cc875c2eSYuval Mintz 
1751cc875c2eSYuval Mintz 	qed_ptt_release(p_hwfn, p_ptt);
1752cc875c2eSYuval Mintz 
1753cc875c2eSYuval Mintz 	return 0;
1754cc875c2eSYuval Mintz }
1755cc875c2eSYuval Mintz 
17566927e826SMintz, Yuval /* Old MFW has a global configuration for all PFs regarding RDMA support */
17576927e826SMintz, Yuval static void
17586927e826SMintz, Yuval qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
17596927e826SMintz, Yuval 			       enum qed_pci_personality *p_proto)
17606927e826SMintz, Yuval {
17616927e826SMintz, Yuval 	/* There wasn't ever a legacy MFW that published iwarp.
17626927e826SMintz, Yuval 	 * So at this point, this is either plain l2 or RoCE.
17636927e826SMintz, Yuval 	 */
17646927e826SMintz, Yuval 	if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
17656927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH_ROCE;
17666927e826SMintz, Yuval 	else
17676927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH;
17686927e826SMintz, Yuval 
17696927e826SMintz, Yuval 	DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
17706927e826SMintz, Yuval 		   "According to Legacy capabilities, L2 personality is %08x\n",
17716927e826SMintz, Yuval 		   (u32) *p_proto);
17726927e826SMintz, Yuval }
17736927e826SMintz, Yuval 
17746927e826SMintz, Yuval static int
17756927e826SMintz, Yuval qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
17766927e826SMintz, Yuval 			    struct qed_ptt *p_ptt,
17776927e826SMintz, Yuval 			    enum qed_pci_personality *p_proto)
17786927e826SMintz, Yuval {
17796927e826SMintz, Yuval 	u32 resp = 0, param = 0;
17806927e826SMintz, Yuval 	int rc;
17816927e826SMintz, Yuval 
17826927e826SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt,
17836927e826SMintz, Yuval 			 DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
17846927e826SMintz, Yuval 	if (rc)
17856927e826SMintz, Yuval 		return rc;
17866927e826SMintz, Yuval 	if (resp != FW_MSG_CODE_OK) {
17876927e826SMintz, Yuval 		DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
17886927e826SMintz, Yuval 			   "MFW lacks support for command; Returns %08x\n",
17896927e826SMintz, Yuval 			   resp);
17906927e826SMintz, Yuval 		return -EINVAL;
17916927e826SMintz, Yuval 	}
17926927e826SMintz, Yuval 
17936927e826SMintz, Yuval 	switch (param) {
17946927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_NONE:
17956927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH;
17966927e826SMintz, Yuval 		break;
17976927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_ROCE:
17986927e826SMintz, Yuval 		*p_proto = QED_PCI_ETH_ROCE;
17996927e826SMintz, Yuval 		break;
18006927e826SMintz, Yuval 	case FW_MB_PARAM_GET_PF_RDMA_IWARP:
1801e0a8f9deSMichal Kalderon 		*p_proto = QED_PCI_ETH_IWARP;
1802e0a8f9deSMichal Kalderon 		break;
1803e0a8f9deSMichal Kalderon 	case FW_MB_PARAM_GET_PF_RDMA_BOTH:
1804e0a8f9deSMichal Kalderon 		*p_proto = QED_PCI_ETH_RDMA;
1805e0a8f9deSMichal Kalderon 		break;
18066927e826SMintz, Yuval 	default:
18076927e826SMintz, Yuval 		DP_NOTICE(p_hwfn,
18086927e826SMintz, Yuval 			  "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
18096927e826SMintz, Yuval 			  param);
18106927e826SMintz, Yuval 		return -EINVAL;
18116927e826SMintz, Yuval 	}
18126927e826SMintz, Yuval 
18136927e826SMintz, Yuval 	DP_VERBOSE(p_hwfn,
18146927e826SMintz, Yuval 		   NETIF_MSG_IFUP,
18156927e826SMintz, Yuval 		   "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
18166927e826SMintz, Yuval 		   (u32) *p_proto, resp, param);
18176927e826SMintz, Yuval 	return 0;
18186927e826SMintz, Yuval }
18196927e826SMintz, Yuval 
1820fe56b9e6SYuval Mintz static int
1821fe56b9e6SYuval Mintz qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
1822fe56b9e6SYuval Mintz 			struct public_func *p_info,
18236927e826SMintz, Yuval 			struct qed_ptt *p_ptt,
1824fe56b9e6SYuval Mintz 			enum qed_pci_personality *p_proto)
1825fe56b9e6SYuval Mintz {
1826fe56b9e6SYuval Mintz 	int rc = 0;
1827fe56b9e6SYuval Mintz 
1828fe56b9e6SYuval Mintz 	switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
1829fe56b9e6SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ETHERNET:
18301fe582ecSRam Amrani 		if (!IS_ENABLED(CONFIG_QED_RDMA))
18311fe582ecSRam Amrani 			*p_proto = QED_PCI_ETH;
18321fe582ecSRam Amrani 		else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
18336927e826SMintz, Yuval 			qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
1834fe56b9e6SYuval Mintz 		break;
1835c5ac9319SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ISCSI:
1836c5ac9319SYuval Mintz 		*p_proto = QED_PCI_ISCSI;
1837c5ac9319SYuval Mintz 		break;
18381e128c81SArun Easi 	case FUNC_MF_CFG_PROTOCOL_FCOE:
18391e128c81SArun Easi 		*p_proto = QED_PCI_FCOE;
18401e128c81SArun Easi 		break;
1841c5ac9319SYuval Mintz 	case FUNC_MF_CFG_PROTOCOL_ROCE:
1842c5ac9319SYuval Mintz 		DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
18436927e826SMintz, Yuval 	/* Fallthrough */
1844fe56b9e6SYuval Mintz 	default:
1845fe56b9e6SYuval Mintz 		rc = -EINVAL;
1846fe56b9e6SYuval Mintz 	}
1847fe56b9e6SYuval Mintz 
1848fe56b9e6SYuval Mintz 	return rc;
1849fe56b9e6SYuval Mintz }
1850fe56b9e6SYuval Mintz 
1851fe56b9e6SYuval Mintz int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
1852fe56b9e6SYuval Mintz 				 struct qed_ptt *p_ptt)
1853fe56b9e6SYuval Mintz {
1854fe56b9e6SYuval Mintz 	struct qed_mcp_function_info *info;
1855fe56b9e6SYuval Mintz 	struct public_func shmem_info;
1856fe56b9e6SYuval Mintz 
18571a635e48SYuval Mintz 	qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
1858fe56b9e6SYuval Mintz 	info = &p_hwfn->mcp_info->func_info;
1859fe56b9e6SYuval Mintz 
1860fe56b9e6SYuval Mintz 	info->pause_on_host = (shmem_info.config &
1861fe56b9e6SYuval Mintz 			       FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
1862fe56b9e6SYuval Mintz 
18636927e826SMintz, Yuval 	if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
18646927e826SMintz, Yuval 				    &info->protocol)) {
1865fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "Unknown personality %08x\n",
1866fe56b9e6SYuval Mintz 		       (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1867fe56b9e6SYuval Mintz 		return -EINVAL;
1868fe56b9e6SYuval Mintz 	}
1869fe56b9e6SYuval Mintz 
18704b01e519SManish Chopra 	qed_read_pf_bandwidth(p_hwfn, &shmem_info);
1871fe56b9e6SYuval Mintz 
1872fe56b9e6SYuval Mintz 	if (shmem_info.mac_upper || shmem_info.mac_lower) {
1873fe56b9e6SYuval Mintz 		info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1874fe56b9e6SYuval Mintz 		info->mac[1] = (u8)(shmem_info.mac_upper);
1875fe56b9e6SYuval Mintz 		info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1876fe56b9e6SYuval Mintz 		info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1877fe56b9e6SYuval Mintz 		info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1878fe56b9e6SYuval Mintz 		info->mac[5] = (u8)(shmem_info.mac_lower);
187914d39648SMintz, Yuval 
188014d39648SMintz, Yuval 		/* Store primary MAC for later possible WoL */
188114d39648SMintz, Yuval 		memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
1882fe56b9e6SYuval Mintz 	} else {
1883fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1884fe56b9e6SYuval Mintz 	}
1885fe56b9e6SYuval Mintz 
188657796759SMintz, Yuval 	info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_lower |
188757796759SMintz, Yuval 			 (((u64)shmem_info.fcoe_wwn_port_name_upper) << 32);
188857796759SMintz, Yuval 	info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_lower |
188957796759SMintz, Yuval 			 (((u64)shmem_info.fcoe_wwn_node_name_upper) << 32);
1890fe56b9e6SYuval Mintz 
1891fe56b9e6SYuval Mintz 	info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1892fe56b9e6SYuval Mintz 
18930fefbfbaSSudarsana Kalluru 	info->mtu = (u16)shmem_info.mtu_size;
18940fefbfbaSSudarsana Kalluru 
189514d39648SMintz, Yuval 	p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
189614d39648SMintz, Yuval 	p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
189714d39648SMintz, Yuval 	if (qed_mcp_is_init(p_hwfn)) {
189814d39648SMintz, Yuval 		u32 resp = 0, param = 0;
189914d39648SMintz, Yuval 		int rc;
190014d39648SMintz, Yuval 
190114d39648SMintz, Yuval 		rc = qed_mcp_cmd(p_hwfn, p_ptt,
190214d39648SMintz, Yuval 				 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
190314d39648SMintz, Yuval 		if (rc)
190414d39648SMintz, Yuval 			return rc;
190514d39648SMintz, Yuval 		if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
190614d39648SMintz, Yuval 			p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
190714d39648SMintz, Yuval 	}
190814d39648SMintz, Yuval 
1909fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
191014d39648SMintz, Yuval 		   "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
1911fe56b9e6SYuval Mintz 		info->pause_on_host, info->protocol,
1912fe56b9e6SYuval Mintz 		info->bandwidth_min, info->bandwidth_max,
1913fe56b9e6SYuval Mintz 		info->mac[0], info->mac[1], info->mac[2],
1914fe56b9e6SYuval Mintz 		info->mac[3], info->mac[4], info->mac[5],
191514d39648SMintz, Yuval 		info->wwn_port, info->wwn_node,
191614d39648SMintz, Yuval 		info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
1917fe56b9e6SYuval Mintz 
1918fe56b9e6SYuval Mintz 	return 0;
1919fe56b9e6SYuval Mintz }
1920fe56b9e6SYuval Mintz 
1921cc875c2eSYuval Mintz struct qed_mcp_link_params
1922cc875c2eSYuval Mintz *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1923cc875c2eSYuval Mintz {
1924cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
1925cc875c2eSYuval Mintz 		return NULL;
1926cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_input;
1927cc875c2eSYuval Mintz }
1928cc875c2eSYuval Mintz 
1929cc875c2eSYuval Mintz struct qed_mcp_link_state
1930cc875c2eSYuval Mintz *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1931cc875c2eSYuval Mintz {
1932cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
1933cc875c2eSYuval Mintz 		return NULL;
1934cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_output;
1935cc875c2eSYuval Mintz }
1936cc875c2eSYuval Mintz 
1937cc875c2eSYuval Mintz struct qed_mcp_link_capabilities
1938cc875c2eSYuval Mintz *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1939cc875c2eSYuval Mintz {
1940cc875c2eSYuval Mintz 	if (!p_hwfn || !p_hwfn->mcp_info)
1941cc875c2eSYuval Mintz 		return NULL;
1942cc875c2eSYuval Mintz 	return &p_hwfn->mcp_info->link_capabilities;
1943cc875c2eSYuval Mintz }
1944cc875c2eSYuval Mintz 
19451a635e48SYuval Mintz int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1946fe56b9e6SYuval Mintz {
1947fe56b9e6SYuval Mintz 	u32 resp = 0, param = 0;
1948fe56b9e6SYuval Mintz 	int rc;
1949fe56b9e6SYuval Mintz 
1950fe56b9e6SYuval Mintz 	rc = qed_mcp_cmd(p_hwfn, p_ptt,
19511a635e48SYuval Mintz 			 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
1952fe56b9e6SYuval Mintz 
1953fe56b9e6SYuval Mintz 	/* Wait for the drain to complete before returning */
19548f60bafeSYuval Mintz 	msleep(1020);
1955fe56b9e6SYuval Mintz 
1956fe56b9e6SYuval Mintz 	return rc;
1957fe56b9e6SYuval Mintz }
1958fe56b9e6SYuval Mintz 
1959cee4d264SManish Chopra int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
19601a635e48SYuval Mintz 			   struct qed_ptt *p_ptt, u32 *p_flash_size)
1961cee4d264SManish Chopra {
1962cee4d264SManish Chopra 	u32 flash_size;
1963cee4d264SManish Chopra 
19641408cc1fSYuval Mintz 	if (IS_VF(p_hwfn->cdev))
19651408cc1fSYuval Mintz 		return -EINVAL;
19661408cc1fSYuval Mintz 
1967cee4d264SManish Chopra 	flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1968cee4d264SManish Chopra 	flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1969cee4d264SManish Chopra 		      MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1970cee4d264SManish Chopra 	flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1971cee4d264SManish Chopra 
1972cee4d264SManish Chopra 	*p_flash_size = flash_size;
1973cee4d264SManish Chopra 
1974cee4d264SManish Chopra 	return 0;
1975cee4d264SManish Chopra }
1976cee4d264SManish Chopra 
197788072fd4SMintz, Yuval static int
197888072fd4SMintz, Yuval qed_mcp_config_vf_msix_bb(struct qed_hwfn *p_hwfn,
19791408cc1fSYuval Mintz 			  struct qed_ptt *p_ptt, u8 vf_id, u8 num)
19801408cc1fSYuval Mintz {
19811408cc1fSYuval Mintz 	u32 resp = 0, param = 0, rc_param = 0;
19821408cc1fSYuval Mintz 	int rc;
19831408cc1fSYuval Mintz 
19841408cc1fSYuval Mintz 	/* Only Leader can configure MSIX, and need to take CMT into account */
19851408cc1fSYuval Mintz 	if (!IS_LEAD_HWFN(p_hwfn))
19861408cc1fSYuval Mintz 		return 0;
19871408cc1fSYuval Mintz 	num *= p_hwfn->cdev->num_hwfns;
19881408cc1fSYuval Mintz 
19891408cc1fSYuval Mintz 	param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
19901408cc1fSYuval Mintz 		 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
19911408cc1fSYuval Mintz 	param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
19921408cc1fSYuval Mintz 		 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
19931408cc1fSYuval Mintz 
19941408cc1fSYuval Mintz 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
19951408cc1fSYuval Mintz 			 &resp, &rc_param);
19961408cc1fSYuval Mintz 
19971408cc1fSYuval Mintz 	if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
19981408cc1fSYuval Mintz 		DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
19991408cc1fSYuval Mintz 		rc = -EINVAL;
20001408cc1fSYuval Mintz 	} else {
20011408cc1fSYuval Mintz 		DP_VERBOSE(p_hwfn, QED_MSG_IOV,
20021408cc1fSYuval Mintz 			   "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
20031408cc1fSYuval Mintz 			   num, vf_id);
20041408cc1fSYuval Mintz 	}
20051408cc1fSYuval Mintz 
20061408cc1fSYuval Mintz 	return rc;
20071408cc1fSYuval Mintz }
20081408cc1fSYuval Mintz 
200988072fd4SMintz, Yuval static int
201088072fd4SMintz, Yuval qed_mcp_config_vf_msix_ah(struct qed_hwfn *p_hwfn,
201188072fd4SMintz, Yuval 			  struct qed_ptt *p_ptt, u8 num)
201288072fd4SMintz, Yuval {
201388072fd4SMintz, Yuval 	u32 resp = 0, param = num, rc_param = 0;
201488072fd4SMintz, Yuval 	int rc;
201588072fd4SMintz, Yuval 
201688072fd4SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_PF_VFS_MSIX,
201788072fd4SMintz, Yuval 			 param, &resp, &rc_param);
201888072fd4SMintz, Yuval 
201988072fd4SMintz, Yuval 	if (resp != FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE) {
202088072fd4SMintz, Yuval 		DP_NOTICE(p_hwfn, "MFW failed to set MSI-X for VFs\n");
202188072fd4SMintz, Yuval 		rc = -EINVAL;
202288072fd4SMintz, Yuval 	} else {
202388072fd4SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_IOV,
202488072fd4SMintz, Yuval 			   "Requested 0x%02x MSI-x interrupts for VFs\n", num);
202588072fd4SMintz, Yuval 	}
202688072fd4SMintz, Yuval 
202788072fd4SMintz, Yuval 	return rc;
202888072fd4SMintz, Yuval }
202988072fd4SMintz, Yuval 
203088072fd4SMintz, Yuval int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
203188072fd4SMintz, Yuval 			   struct qed_ptt *p_ptt, u8 vf_id, u8 num)
203288072fd4SMintz, Yuval {
203388072fd4SMintz, Yuval 	if (QED_IS_BB(p_hwfn->cdev))
203488072fd4SMintz, Yuval 		return qed_mcp_config_vf_msix_bb(p_hwfn, p_ptt, vf_id, num);
203588072fd4SMintz, Yuval 	else
203688072fd4SMintz, Yuval 		return qed_mcp_config_vf_msix_ah(p_hwfn, p_ptt, num);
203788072fd4SMintz, Yuval }
203888072fd4SMintz, Yuval 
2039fe56b9e6SYuval Mintz int
2040fe56b9e6SYuval Mintz qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
2041fe56b9e6SYuval Mintz 			 struct qed_ptt *p_ptt,
2042fe56b9e6SYuval Mintz 			 struct qed_mcp_drv_version *p_ver)
2043fe56b9e6SYuval Mintz {
20445529bad9STomer Tayar 	struct qed_mcp_mb_params mb_params;
20452f67af8cSTomer Tayar 	struct drv_version_stc drv_version;
20465529bad9STomer Tayar 	__be32 val;
20475529bad9STomer Tayar 	u32 i;
20485529bad9STomer Tayar 	int rc;
2049fe56b9e6SYuval Mintz 
20502f67af8cSTomer Tayar 	memset(&drv_version, 0, sizeof(drv_version));
20512f67af8cSTomer Tayar 	drv_version.version = p_ver->version;
205267a99b70SYuval Mintz 	for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
205367a99b70SYuval Mintz 		val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
20542f67af8cSTomer Tayar 		*(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
2055fe56b9e6SYuval Mintz 	}
2056fe56b9e6SYuval Mintz 
20575529bad9STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
20585529bad9STomer Tayar 	mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
20592f67af8cSTomer Tayar 	mb_params.p_data_src = &drv_version;
20602f67af8cSTomer Tayar 	mb_params.data_src_size = sizeof(drv_version);
20615529bad9STomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
20625529bad9STomer Tayar 	if (rc)
2063fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
2064fe56b9e6SYuval Mintz 
20655529bad9STomer Tayar 	return rc;
2066fe56b9e6SYuval Mintz }
206791420b83SSudarsana Kalluru 
20684102426fSTomer Tayar int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
20694102426fSTomer Tayar {
20704102426fSTomer Tayar 	u32 resp = 0, param = 0;
20714102426fSTomer Tayar 	int rc;
20724102426fSTomer Tayar 
20734102426fSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
20744102426fSTomer Tayar 			 &param);
20754102426fSTomer Tayar 	if (rc)
20764102426fSTomer Tayar 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
20774102426fSTomer Tayar 
20784102426fSTomer Tayar 	return rc;
20794102426fSTomer Tayar }
20804102426fSTomer Tayar 
20814102426fSTomer Tayar int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
20824102426fSTomer Tayar {
20834102426fSTomer Tayar 	u32 value, cpu_mode;
20844102426fSTomer Tayar 
20854102426fSTomer Tayar 	qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
20864102426fSTomer Tayar 
20874102426fSTomer Tayar 	value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
20884102426fSTomer Tayar 	value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
20894102426fSTomer Tayar 	qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
20904102426fSTomer Tayar 	cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
20914102426fSTomer Tayar 
20924102426fSTomer Tayar 	return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
20934102426fSTomer Tayar }
20944102426fSTomer Tayar 
20950fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
20960fefbfbaSSudarsana Kalluru 				     struct qed_ptt *p_ptt,
20970fefbfbaSSudarsana Kalluru 				     enum qed_ov_client client)
20980fefbfbaSSudarsana Kalluru {
20990fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
21000fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
21010fefbfbaSSudarsana Kalluru 	int rc;
21020fefbfbaSSudarsana Kalluru 
21030fefbfbaSSudarsana Kalluru 	switch (client) {
21040fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_DRV:
21050fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
21060fefbfbaSSudarsana Kalluru 		break;
21070fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_USER:
21080fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
21090fefbfbaSSudarsana Kalluru 		break;
21100fefbfbaSSudarsana Kalluru 	case QED_OV_CLIENT_VENDOR_SPEC:
21110fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
21120fefbfbaSSudarsana Kalluru 		break;
21130fefbfbaSSudarsana Kalluru 	default:
21140fefbfbaSSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
21150fefbfbaSSudarsana Kalluru 		return -EINVAL;
21160fefbfbaSSudarsana Kalluru 	}
21170fefbfbaSSudarsana Kalluru 
21180fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
21190fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
21200fefbfbaSSudarsana Kalluru 	if (rc)
21210fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "MCP response failure, aborting\n");
21220fefbfbaSSudarsana Kalluru 
21230fefbfbaSSudarsana Kalluru 	return rc;
21240fefbfbaSSudarsana Kalluru }
21250fefbfbaSSudarsana Kalluru 
21260fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
21270fefbfbaSSudarsana Kalluru 				   struct qed_ptt *p_ptt,
21280fefbfbaSSudarsana Kalluru 				   enum qed_ov_driver_state drv_state)
21290fefbfbaSSudarsana Kalluru {
21300fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
21310fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
21320fefbfbaSSudarsana Kalluru 	int rc;
21330fefbfbaSSudarsana Kalluru 
21340fefbfbaSSudarsana Kalluru 	switch (drv_state) {
21350fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_NOT_LOADED:
21360fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
21370fefbfbaSSudarsana Kalluru 		break;
21380fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_DISABLED:
21390fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
21400fefbfbaSSudarsana Kalluru 		break;
21410fefbfbaSSudarsana Kalluru 	case QED_OV_DRIVER_STATE_ACTIVE:
21420fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
21430fefbfbaSSudarsana Kalluru 		break;
21440fefbfbaSSudarsana Kalluru 	default:
21450fefbfbaSSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
21460fefbfbaSSudarsana Kalluru 		return -EINVAL;
21470fefbfbaSSudarsana Kalluru 	}
21480fefbfbaSSudarsana Kalluru 
21490fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
21500fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
21510fefbfbaSSudarsana Kalluru 	if (rc)
21520fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send driver state\n");
21530fefbfbaSSudarsana Kalluru 
21540fefbfbaSSudarsana Kalluru 	return rc;
21550fefbfbaSSudarsana Kalluru }
21560fefbfbaSSudarsana Kalluru 
21570fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
21580fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, u16 mtu)
21590fefbfbaSSudarsana Kalluru {
21600fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
21610fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
21620fefbfbaSSudarsana Kalluru 	int rc;
21630fefbfbaSSudarsana Kalluru 
21640fefbfbaSSudarsana Kalluru 	drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
21650fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
21660fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
21670fefbfbaSSudarsana Kalluru 	if (rc)
21680fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
21690fefbfbaSSudarsana Kalluru 
21700fefbfbaSSudarsana Kalluru 	return rc;
21710fefbfbaSSudarsana Kalluru }
21720fefbfbaSSudarsana Kalluru 
21730fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
21740fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, u8 *mac)
21750fefbfbaSSudarsana Kalluru {
21760fefbfbaSSudarsana Kalluru 	struct qed_mcp_mb_params mb_params;
217717991002SMintz, Yuval 	u32 mfw_mac[2];
21780fefbfbaSSudarsana Kalluru 	int rc;
21790fefbfbaSSudarsana Kalluru 
21800fefbfbaSSudarsana Kalluru 	memset(&mb_params, 0, sizeof(mb_params));
21810fefbfbaSSudarsana Kalluru 	mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
21820fefbfbaSSudarsana Kalluru 	mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
21830fefbfbaSSudarsana Kalluru 			  DRV_MSG_CODE_VMAC_TYPE_SHIFT;
21840fefbfbaSSudarsana Kalluru 	mb_params.param |= MCP_PF_ID(p_hwfn);
21852f67af8cSTomer Tayar 
218617991002SMintz, Yuval 	/* MCP is BE, and on LE platforms PCI would swap access to SHMEM
218717991002SMintz, Yuval 	 * in 32-bit granularity.
218817991002SMintz, Yuval 	 * So the MAC has to be set in native order [and not byte order],
218917991002SMintz, Yuval 	 * otherwise it would be read incorrectly by MFW after swap.
219017991002SMintz, Yuval 	 */
219117991002SMintz, Yuval 	mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
219217991002SMintz, Yuval 	mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
219317991002SMintz, Yuval 
219417991002SMintz, Yuval 	mb_params.p_data_src = (u8 *)mfw_mac;
219517991002SMintz, Yuval 	mb_params.data_src_size = 8;
21960fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
21970fefbfbaSSudarsana Kalluru 	if (rc)
21980fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
21990fefbfbaSSudarsana Kalluru 
220014d39648SMintz, Yuval 	/* Store primary MAC for later possible WoL */
220114d39648SMintz, Yuval 	memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
220214d39648SMintz, Yuval 
22030fefbfbaSSudarsana Kalluru 	return rc;
22040fefbfbaSSudarsana Kalluru }
22050fefbfbaSSudarsana Kalluru 
22060fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
22070fefbfbaSSudarsana Kalluru 			  struct qed_ptt *p_ptt, enum qed_ov_wol wol)
22080fefbfbaSSudarsana Kalluru {
22090fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
22100fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
22110fefbfbaSSudarsana Kalluru 	int rc;
22120fefbfbaSSudarsana Kalluru 
221314d39648SMintz, Yuval 	if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
221414d39648SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_SP,
221514d39648SMintz, Yuval 			   "Can't change WoL configuration when WoL isn't supported\n");
221614d39648SMintz, Yuval 		return -EINVAL;
221714d39648SMintz, Yuval 	}
221814d39648SMintz, Yuval 
22190fefbfbaSSudarsana Kalluru 	switch (wol) {
22200fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_DEFAULT:
22210fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
22220fefbfbaSSudarsana Kalluru 		break;
22230fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_DISABLED:
22240fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
22250fefbfbaSSudarsana Kalluru 		break;
22260fefbfbaSSudarsana Kalluru 	case QED_OV_WOL_ENABLED:
22270fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
22280fefbfbaSSudarsana Kalluru 		break;
22290fefbfbaSSudarsana Kalluru 	default:
22300fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
22310fefbfbaSSudarsana Kalluru 		return -EINVAL;
22320fefbfbaSSudarsana Kalluru 	}
22330fefbfbaSSudarsana Kalluru 
22340fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
22350fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
22360fefbfbaSSudarsana Kalluru 	if (rc)
22370fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
22380fefbfbaSSudarsana Kalluru 
223914d39648SMintz, Yuval 	/* Store the WoL update for a future unload */
224014d39648SMintz, Yuval 	p_hwfn->cdev->wol_config = (u8)wol;
224114d39648SMintz, Yuval 
22420fefbfbaSSudarsana Kalluru 	return rc;
22430fefbfbaSSudarsana Kalluru }
22440fefbfbaSSudarsana Kalluru 
22450fefbfbaSSudarsana Kalluru int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
22460fefbfbaSSudarsana Kalluru 			      struct qed_ptt *p_ptt,
22470fefbfbaSSudarsana Kalluru 			      enum qed_ov_eswitch eswitch)
22480fefbfbaSSudarsana Kalluru {
22490fefbfbaSSudarsana Kalluru 	u32 resp = 0, param = 0;
22500fefbfbaSSudarsana Kalluru 	u32 drv_mb_param;
22510fefbfbaSSudarsana Kalluru 	int rc;
22520fefbfbaSSudarsana Kalluru 
22530fefbfbaSSudarsana Kalluru 	switch (eswitch) {
22540fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_NONE:
22550fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
22560fefbfbaSSudarsana Kalluru 		break;
22570fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_VEB:
22580fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
22590fefbfbaSSudarsana Kalluru 		break;
22600fefbfbaSSudarsana Kalluru 	case QED_OV_ESWITCH_VEPA:
22610fefbfbaSSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
22620fefbfbaSSudarsana Kalluru 		break;
22630fefbfbaSSudarsana Kalluru 	default:
22640fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
22650fefbfbaSSudarsana Kalluru 		return -EINVAL;
22660fefbfbaSSudarsana Kalluru 	}
22670fefbfbaSSudarsana Kalluru 
22680fefbfbaSSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
22690fefbfbaSSudarsana Kalluru 			 drv_mb_param, &resp, &param);
22700fefbfbaSSudarsana Kalluru 	if (rc)
22710fefbfbaSSudarsana Kalluru 		DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
22720fefbfbaSSudarsana Kalluru 
22730fefbfbaSSudarsana Kalluru 	return rc;
22740fefbfbaSSudarsana Kalluru }
22750fefbfbaSSudarsana Kalluru 
22761a635e48SYuval Mintz int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
22771a635e48SYuval Mintz 		    struct qed_ptt *p_ptt, enum qed_led_mode mode)
227891420b83SSudarsana Kalluru {
227991420b83SSudarsana Kalluru 	u32 resp = 0, param = 0, drv_mb_param;
228091420b83SSudarsana Kalluru 	int rc;
228191420b83SSudarsana Kalluru 
228291420b83SSudarsana Kalluru 	switch (mode) {
228391420b83SSudarsana Kalluru 	case QED_LED_MODE_ON:
228491420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
228591420b83SSudarsana Kalluru 		break;
228691420b83SSudarsana Kalluru 	case QED_LED_MODE_OFF:
228791420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
228891420b83SSudarsana Kalluru 		break;
228991420b83SSudarsana Kalluru 	case QED_LED_MODE_RESTORE:
229091420b83SSudarsana Kalluru 		drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
229191420b83SSudarsana Kalluru 		break;
229291420b83SSudarsana Kalluru 	default:
229391420b83SSudarsana Kalluru 		DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
229491420b83SSudarsana Kalluru 		return -EINVAL;
229591420b83SSudarsana Kalluru 	}
229691420b83SSudarsana Kalluru 
229791420b83SSudarsana Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
229891420b83SSudarsana Kalluru 			 drv_mb_param, &resp, &param);
229991420b83SSudarsana Kalluru 
230091420b83SSudarsana Kalluru 	return rc;
230191420b83SSudarsana Kalluru }
230203dc76caSSudarsana Reddy Kalluru 
23034102426fSTomer Tayar int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
23044102426fSTomer Tayar 			  struct qed_ptt *p_ptt, u32 mask_parities)
23054102426fSTomer Tayar {
23064102426fSTomer Tayar 	u32 resp = 0, param = 0;
23074102426fSTomer Tayar 	int rc;
23084102426fSTomer Tayar 
23094102426fSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
23104102426fSTomer Tayar 			 mask_parities, &resp, &param);
23114102426fSTomer Tayar 
23124102426fSTomer Tayar 	if (rc) {
23134102426fSTomer Tayar 		DP_ERR(p_hwfn,
23144102426fSTomer Tayar 		       "MCP response failure for mask parities, aborting\n");
23154102426fSTomer Tayar 	} else if (resp != FW_MSG_CODE_OK) {
23164102426fSTomer Tayar 		DP_ERR(p_hwfn,
23174102426fSTomer Tayar 		       "MCP did not acknowledge mask parity request. Old MFW?\n");
23184102426fSTomer Tayar 		rc = -EINVAL;
23194102426fSTomer Tayar 	}
23204102426fSTomer Tayar 
23214102426fSTomer Tayar 	return rc;
23224102426fSTomer Tayar }
23234102426fSTomer Tayar 
23247a4b21b7SMintz, Yuval int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
23257a4b21b7SMintz, Yuval {
23267a4b21b7SMintz, Yuval 	u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
23277a4b21b7SMintz, Yuval 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
23287a4b21b7SMintz, Yuval 	u32 resp = 0, resp_param = 0;
23297a4b21b7SMintz, Yuval 	struct qed_ptt *p_ptt;
23307a4b21b7SMintz, Yuval 	int rc = 0;
23317a4b21b7SMintz, Yuval 
23327a4b21b7SMintz, Yuval 	p_ptt = qed_ptt_acquire(p_hwfn);
23337a4b21b7SMintz, Yuval 	if (!p_ptt)
23347a4b21b7SMintz, Yuval 		return -EBUSY;
23357a4b21b7SMintz, Yuval 
23367a4b21b7SMintz, Yuval 	while (bytes_left > 0) {
23377a4b21b7SMintz, Yuval 		bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
23387a4b21b7SMintz, Yuval 
23397a4b21b7SMintz, Yuval 		rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
23407a4b21b7SMintz, Yuval 					DRV_MSG_CODE_NVM_READ_NVRAM,
23417a4b21b7SMintz, Yuval 					addr + offset +
23427a4b21b7SMintz, Yuval 					(bytes_to_copy <<
2343da090917STomer Tayar 					 DRV_MB_PARAM_NVM_LEN_OFFSET),
23447a4b21b7SMintz, Yuval 					&resp, &resp_param,
23457a4b21b7SMintz, Yuval 					&read_len,
23467a4b21b7SMintz, Yuval 					(u32 *)(p_buf + offset));
23477a4b21b7SMintz, Yuval 
23487a4b21b7SMintz, Yuval 		if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
23497a4b21b7SMintz, Yuval 			DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
23507a4b21b7SMintz, Yuval 			break;
23517a4b21b7SMintz, Yuval 		}
23527a4b21b7SMintz, Yuval 
23537a4b21b7SMintz, Yuval 		/* This can be a lengthy process, and it's possible scheduler
23547a4b21b7SMintz, Yuval 		 * isn't preemptable. Sleep a bit to prevent CPU hogging.
23557a4b21b7SMintz, Yuval 		 */
23567a4b21b7SMintz, Yuval 		if (bytes_left % 0x1000 <
23577a4b21b7SMintz, Yuval 		    (bytes_left - read_len) % 0x1000)
23587a4b21b7SMintz, Yuval 			usleep_range(1000, 2000);
23597a4b21b7SMintz, Yuval 
23607a4b21b7SMintz, Yuval 		offset += read_len;
23617a4b21b7SMintz, Yuval 		bytes_left -= read_len;
23627a4b21b7SMintz, Yuval 	}
23637a4b21b7SMintz, Yuval 
23647a4b21b7SMintz, Yuval 	cdev->mcp_nvm_resp = resp;
23657a4b21b7SMintz, Yuval 	qed_ptt_release(p_hwfn, p_ptt);
23667a4b21b7SMintz, Yuval 
23677a4b21b7SMintz, Yuval 	return rc;
23687a4b21b7SMintz, Yuval }
23697a4b21b7SMintz, Yuval 
237062e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_resp(struct qed_dev *cdev, u8 *p_buf)
237162e4d438SSudarsana Reddy Kalluru {
237262e4d438SSudarsana Reddy Kalluru 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
237362e4d438SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
237462e4d438SSudarsana Reddy Kalluru 
237562e4d438SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
237662e4d438SSudarsana Reddy Kalluru 	if (!p_ptt)
237762e4d438SSudarsana Reddy Kalluru 		return -EBUSY;
237862e4d438SSudarsana Reddy Kalluru 
237962e4d438SSudarsana Reddy Kalluru 	memcpy(p_buf, &cdev->mcp_nvm_resp, sizeof(cdev->mcp_nvm_resp));
238062e4d438SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
238162e4d438SSudarsana Reddy Kalluru 
238262e4d438SSudarsana Reddy Kalluru 	return 0;
238362e4d438SSudarsana Reddy Kalluru }
238462e4d438SSudarsana Reddy Kalluru 
238562e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_put_file_begin(struct qed_dev *cdev, u32 addr)
238662e4d438SSudarsana Reddy Kalluru {
238762e4d438SSudarsana Reddy Kalluru 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
238862e4d438SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
238962e4d438SSudarsana Reddy Kalluru 	u32 resp, param;
239062e4d438SSudarsana Reddy Kalluru 	int rc;
239162e4d438SSudarsana Reddy Kalluru 
239262e4d438SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
239362e4d438SSudarsana Reddy Kalluru 	if (!p_ptt)
239462e4d438SSudarsana Reddy Kalluru 		return -EBUSY;
239562e4d438SSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_NVM_PUT_FILE_BEGIN, addr,
239662e4d438SSudarsana Reddy Kalluru 			 &resp, &param);
239762e4d438SSudarsana Reddy Kalluru 	cdev->mcp_nvm_resp = resp;
239862e4d438SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
239962e4d438SSudarsana Reddy Kalluru 
240062e4d438SSudarsana Reddy Kalluru 	return rc;
240162e4d438SSudarsana Reddy Kalluru }
240262e4d438SSudarsana Reddy Kalluru 
240362e4d438SSudarsana Reddy Kalluru int qed_mcp_nvm_write(struct qed_dev *cdev,
240462e4d438SSudarsana Reddy Kalluru 		      u32 cmd, u32 addr, u8 *p_buf, u32 len)
240562e4d438SSudarsana Reddy Kalluru {
240662e4d438SSudarsana Reddy Kalluru 	u32 buf_idx = 0, buf_size, nvm_cmd, nvm_offset, resp = 0, param;
240762e4d438SSudarsana Reddy Kalluru 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
240862e4d438SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
240962e4d438SSudarsana Reddy Kalluru 	int rc = -EINVAL;
241062e4d438SSudarsana Reddy Kalluru 
241162e4d438SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
241262e4d438SSudarsana Reddy Kalluru 	if (!p_ptt)
241362e4d438SSudarsana Reddy Kalluru 		return -EBUSY;
241462e4d438SSudarsana Reddy Kalluru 
241562e4d438SSudarsana Reddy Kalluru 	switch (cmd) {
241662e4d438SSudarsana Reddy Kalluru 	case QED_PUT_FILE_DATA:
241762e4d438SSudarsana Reddy Kalluru 		nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_DATA;
241862e4d438SSudarsana Reddy Kalluru 		break;
241962e4d438SSudarsana Reddy Kalluru 	case QED_NVM_WRITE_NVRAM:
242062e4d438SSudarsana Reddy Kalluru 		nvm_cmd = DRV_MSG_CODE_NVM_WRITE_NVRAM;
242162e4d438SSudarsana Reddy Kalluru 		break;
242262e4d438SSudarsana Reddy Kalluru 	default:
242362e4d438SSudarsana Reddy Kalluru 		DP_NOTICE(p_hwfn, "Invalid nvm write command 0x%x\n", cmd);
242462e4d438SSudarsana Reddy Kalluru 		rc = -EINVAL;
242562e4d438SSudarsana Reddy Kalluru 		goto out;
242662e4d438SSudarsana Reddy Kalluru 	}
242762e4d438SSudarsana Reddy Kalluru 
242862e4d438SSudarsana Reddy Kalluru 	while (buf_idx < len) {
242962e4d438SSudarsana Reddy Kalluru 		buf_size = min_t(u32, (len - buf_idx), MCP_DRV_NVM_BUF_LEN);
243062e4d438SSudarsana Reddy Kalluru 		nvm_offset = ((buf_size << DRV_MB_PARAM_NVM_LEN_OFFSET) |
243162e4d438SSudarsana Reddy Kalluru 			      addr) + buf_idx;
243262e4d438SSudarsana Reddy Kalluru 		rc = qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt, nvm_cmd, nvm_offset,
243362e4d438SSudarsana Reddy Kalluru 					&resp, &param, buf_size,
243462e4d438SSudarsana Reddy Kalluru 					(u32 *)&p_buf[buf_idx]);
243562e4d438SSudarsana Reddy Kalluru 		if (rc) {
243662e4d438SSudarsana Reddy Kalluru 			DP_NOTICE(cdev, "nvm write failed, rc = %d\n", rc);
243762e4d438SSudarsana Reddy Kalluru 			resp = FW_MSG_CODE_ERROR;
243862e4d438SSudarsana Reddy Kalluru 			break;
243962e4d438SSudarsana Reddy Kalluru 		}
244062e4d438SSudarsana Reddy Kalluru 
244162e4d438SSudarsana Reddy Kalluru 		if (resp != FW_MSG_CODE_OK &&
244262e4d438SSudarsana Reddy Kalluru 		    resp != FW_MSG_CODE_NVM_OK &&
244362e4d438SSudarsana Reddy Kalluru 		    resp != FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK) {
244462e4d438SSudarsana Reddy Kalluru 			DP_NOTICE(cdev,
244562e4d438SSudarsana Reddy Kalluru 				  "nvm write failed, resp = 0x%08x\n", resp);
244662e4d438SSudarsana Reddy Kalluru 			rc = -EINVAL;
244762e4d438SSudarsana Reddy Kalluru 			break;
244862e4d438SSudarsana Reddy Kalluru 		}
244962e4d438SSudarsana Reddy Kalluru 
245062e4d438SSudarsana Reddy Kalluru 		/* This can be a lengthy process, and it's possible scheduler
245162e4d438SSudarsana Reddy Kalluru 		 * isn't pre-emptable. Sleep a bit to prevent CPU hogging.
245262e4d438SSudarsana Reddy Kalluru 		 */
245362e4d438SSudarsana Reddy Kalluru 		if (buf_idx % 0x1000 > (buf_idx + buf_size) % 0x1000)
245462e4d438SSudarsana Reddy Kalluru 			usleep_range(1000, 2000);
245562e4d438SSudarsana Reddy Kalluru 
245662e4d438SSudarsana Reddy Kalluru 		buf_idx += buf_size;
245762e4d438SSudarsana Reddy Kalluru 	}
245862e4d438SSudarsana Reddy Kalluru 
245962e4d438SSudarsana Reddy Kalluru 	cdev->mcp_nvm_resp = resp;
246062e4d438SSudarsana Reddy Kalluru out:
246162e4d438SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
246262e4d438SSudarsana Reddy Kalluru 
246362e4d438SSudarsana Reddy Kalluru 	return rc;
246462e4d438SSudarsana Reddy Kalluru }
246562e4d438SSudarsana Reddy Kalluru 
246603dc76caSSudarsana Reddy Kalluru int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
246703dc76caSSudarsana Reddy Kalluru {
246803dc76caSSudarsana Reddy Kalluru 	u32 drv_mb_param = 0, rsp, param;
246903dc76caSSudarsana Reddy Kalluru 	int rc = 0;
247003dc76caSSudarsana Reddy Kalluru 
247103dc76caSSudarsana Reddy Kalluru 	drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
247203dc76caSSudarsana Reddy Kalluru 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
247303dc76caSSudarsana Reddy Kalluru 
247403dc76caSSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
247503dc76caSSudarsana Reddy Kalluru 			 drv_mb_param, &rsp, &param);
247603dc76caSSudarsana Reddy Kalluru 
247703dc76caSSudarsana Reddy Kalluru 	if (rc)
247803dc76caSSudarsana Reddy Kalluru 		return rc;
247903dc76caSSudarsana Reddy Kalluru 
248003dc76caSSudarsana Reddy Kalluru 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
248103dc76caSSudarsana Reddy Kalluru 	    (param != DRV_MB_PARAM_BIST_RC_PASSED))
248203dc76caSSudarsana Reddy Kalluru 		rc = -EAGAIN;
248303dc76caSSudarsana Reddy Kalluru 
248403dc76caSSudarsana Reddy Kalluru 	return rc;
248503dc76caSSudarsana Reddy Kalluru }
248603dc76caSSudarsana Reddy Kalluru 
248703dc76caSSudarsana Reddy Kalluru int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
248803dc76caSSudarsana Reddy Kalluru {
248903dc76caSSudarsana Reddy Kalluru 	u32 drv_mb_param, rsp, param;
249003dc76caSSudarsana Reddy Kalluru 	int rc = 0;
249103dc76caSSudarsana Reddy Kalluru 
249203dc76caSSudarsana Reddy Kalluru 	drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
249303dc76caSSudarsana Reddy Kalluru 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
249403dc76caSSudarsana Reddy Kalluru 
249503dc76caSSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
249603dc76caSSudarsana Reddy Kalluru 			 drv_mb_param, &rsp, &param);
249703dc76caSSudarsana Reddy Kalluru 
249803dc76caSSudarsana Reddy Kalluru 	if (rc)
249903dc76caSSudarsana Reddy Kalluru 		return rc;
250003dc76caSSudarsana Reddy Kalluru 
250103dc76caSSudarsana Reddy Kalluru 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
250203dc76caSSudarsana Reddy Kalluru 	    (param != DRV_MB_PARAM_BIST_RC_PASSED))
250303dc76caSSudarsana Reddy Kalluru 		rc = -EAGAIN;
250403dc76caSSudarsana Reddy Kalluru 
250503dc76caSSudarsana Reddy Kalluru 	return rc;
250603dc76caSSudarsana Reddy Kalluru }
25077a4b21b7SMintz, Yuval 
250843645ce0SSudarsana Reddy Kalluru int qed_mcp_bist_nvm_get_num_images(struct qed_hwfn *p_hwfn,
25097a4b21b7SMintz, Yuval 				    struct qed_ptt *p_ptt,
25107a4b21b7SMintz, Yuval 				    u32 *num_images)
25117a4b21b7SMintz, Yuval {
25127a4b21b7SMintz, Yuval 	u32 drv_mb_param = 0, rsp;
25137a4b21b7SMintz, Yuval 	int rc = 0;
25147a4b21b7SMintz, Yuval 
25157a4b21b7SMintz, Yuval 	drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
25167a4b21b7SMintz, Yuval 			DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
25177a4b21b7SMintz, Yuval 
25187a4b21b7SMintz, Yuval 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
25197a4b21b7SMintz, Yuval 			 drv_mb_param, &rsp, num_images);
25207a4b21b7SMintz, Yuval 	if (rc)
25217a4b21b7SMintz, Yuval 		return rc;
25227a4b21b7SMintz, Yuval 
25237a4b21b7SMintz, Yuval 	if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
25247a4b21b7SMintz, Yuval 		rc = -EINVAL;
25257a4b21b7SMintz, Yuval 
25267a4b21b7SMintz, Yuval 	return rc;
25277a4b21b7SMintz, Yuval }
25287a4b21b7SMintz, Yuval 
252943645ce0SSudarsana Reddy Kalluru int qed_mcp_bist_nvm_get_image_att(struct qed_hwfn *p_hwfn,
25307a4b21b7SMintz, Yuval 				   struct qed_ptt *p_ptt,
25317a4b21b7SMintz, Yuval 				   struct bist_nvm_image_att *p_image_att,
25327a4b21b7SMintz, Yuval 				   u32 image_index)
25337a4b21b7SMintz, Yuval {
25347a4b21b7SMintz, Yuval 	u32 buf_size = 0, param, resp = 0, resp_param = 0;
25357a4b21b7SMintz, Yuval 	int rc;
25367a4b21b7SMintz, Yuval 
25377a4b21b7SMintz, Yuval 	param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
25387a4b21b7SMintz, Yuval 		DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
25397a4b21b7SMintz, Yuval 	param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
25407a4b21b7SMintz, Yuval 
25417a4b21b7SMintz, Yuval 	rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
25427a4b21b7SMintz, Yuval 				DRV_MSG_CODE_BIST_TEST, param,
25437a4b21b7SMintz, Yuval 				&resp, &resp_param,
25447a4b21b7SMintz, Yuval 				&buf_size,
25457a4b21b7SMintz, Yuval 				(u32 *)p_image_att);
25467a4b21b7SMintz, Yuval 	if (rc)
25477a4b21b7SMintz, Yuval 		return rc;
25487a4b21b7SMintz, Yuval 
25497a4b21b7SMintz, Yuval 	if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
25507a4b21b7SMintz, Yuval 	    (p_image_att->return_code != 1))
25517a4b21b7SMintz, Yuval 		rc = -EINVAL;
25527a4b21b7SMintz, Yuval 
25537a4b21b7SMintz, Yuval 	return rc;
25547a4b21b7SMintz, Yuval }
25552edbff8dSTomer Tayar 
255643645ce0SSudarsana Reddy Kalluru int qed_mcp_nvm_info_populate(struct qed_hwfn *p_hwfn)
255743645ce0SSudarsana Reddy Kalluru {
255843645ce0SSudarsana Reddy Kalluru 	struct qed_nvm_image_info *nvm_info = &p_hwfn->nvm_info;
255943645ce0SSudarsana Reddy Kalluru 	struct qed_ptt *p_ptt;
256043645ce0SSudarsana Reddy Kalluru 	int rc;
256143645ce0SSudarsana Reddy Kalluru 	u32 i;
256243645ce0SSudarsana Reddy Kalluru 
256343645ce0SSudarsana Reddy Kalluru 	p_ptt = qed_ptt_acquire(p_hwfn);
256443645ce0SSudarsana Reddy Kalluru 	if (!p_ptt) {
256543645ce0SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "failed to acquire ptt\n");
256643645ce0SSudarsana Reddy Kalluru 		return -EBUSY;
256743645ce0SSudarsana Reddy Kalluru 	}
256843645ce0SSudarsana Reddy Kalluru 
256943645ce0SSudarsana Reddy Kalluru 	/* Acquire from MFW the amount of available images */
257043645ce0SSudarsana Reddy Kalluru 	nvm_info->num_images = 0;
257143645ce0SSudarsana Reddy Kalluru 	rc = qed_mcp_bist_nvm_get_num_images(p_hwfn,
257243645ce0SSudarsana Reddy Kalluru 					     p_ptt, &nvm_info->num_images);
257343645ce0SSudarsana Reddy Kalluru 	if (rc == -EOPNOTSUPP) {
257443645ce0SSudarsana Reddy Kalluru 		DP_INFO(p_hwfn, "DRV_MSG_CODE_BIST_TEST is not supported\n");
257543645ce0SSudarsana Reddy Kalluru 		goto out;
257643645ce0SSudarsana Reddy Kalluru 	} else if (rc || !nvm_info->num_images) {
257743645ce0SSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "Failed getting number of images\n");
257843645ce0SSudarsana Reddy Kalluru 		goto err0;
257943645ce0SSudarsana Reddy Kalluru 	}
258043645ce0SSudarsana Reddy Kalluru 
258143645ce0SSudarsana Reddy Kalluru 	nvm_info->image_att = kmalloc(nvm_info->num_images *
258243645ce0SSudarsana Reddy Kalluru 				      sizeof(struct bist_nvm_image_att),
258343645ce0SSudarsana Reddy Kalluru 				      GFP_KERNEL);
258443645ce0SSudarsana Reddy Kalluru 	if (!nvm_info->image_att) {
258543645ce0SSudarsana Reddy Kalluru 		rc = -ENOMEM;
258643645ce0SSudarsana Reddy Kalluru 		goto err0;
258743645ce0SSudarsana Reddy Kalluru 	}
258843645ce0SSudarsana Reddy Kalluru 
258943645ce0SSudarsana Reddy Kalluru 	/* Iterate over images and get their attributes */
259043645ce0SSudarsana Reddy Kalluru 	for (i = 0; i < nvm_info->num_images; i++) {
259143645ce0SSudarsana Reddy Kalluru 		rc = qed_mcp_bist_nvm_get_image_att(p_hwfn, p_ptt,
259243645ce0SSudarsana Reddy Kalluru 						    &nvm_info->image_att[i], i);
259343645ce0SSudarsana Reddy Kalluru 		if (rc) {
259443645ce0SSudarsana Reddy Kalluru 			DP_ERR(p_hwfn,
259543645ce0SSudarsana Reddy Kalluru 			       "Failed getting image index %d attributes\n", i);
259643645ce0SSudarsana Reddy Kalluru 			goto err1;
259743645ce0SSudarsana Reddy Kalluru 		}
259843645ce0SSudarsana Reddy Kalluru 
259943645ce0SSudarsana Reddy Kalluru 		DP_VERBOSE(p_hwfn, QED_MSG_SP, "image index %d, size %x\n", i,
260043645ce0SSudarsana Reddy Kalluru 			   nvm_info->image_att[i].len);
260143645ce0SSudarsana Reddy Kalluru 	}
260243645ce0SSudarsana Reddy Kalluru out:
260343645ce0SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
260443645ce0SSudarsana Reddy Kalluru 	return 0;
260543645ce0SSudarsana Reddy Kalluru 
260643645ce0SSudarsana Reddy Kalluru err1:
260743645ce0SSudarsana Reddy Kalluru 	kfree(nvm_info->image_att);
260843645ce0SSudarsana Reddy Kalluru err0:
260943645ce0SSudarsana Reddy Kalluru 	qed_ptt_release(p_hwfn, p_ptt);
261043645ce0SSudarsana Reddy Kalluru 	return rc;
261143645ce0SSudarsana Reddy Kalluru }
261243645ce0SSudarsana Reddy Kalluru 
26131ac4329aSDenis Bolotin int
261420675b37SMintz, Yuval qed_mcp_get_nvm_image_att(struct qed_hwfn *p_hwfn,
261520675b37SMintz, Yuval 			  enum qed_nvm_images image_id,
261620675b37SMintz, Yuval 			  struct qed_nvm_image_att *p_image_att)
261720675b37SMintz, Yuval {
261820675b37SMintz, Yuval 	enum nvm_image_type type;
261943645ce0SSudarsana Reddy Kalluru 	u32 i;
262020675b37SMintz, Yuval 
262120675b37SMintz, Yuval 	/* Translate image_id into MFW definitions */
262220675b37SMintz, Yuval 	switch (image_id) {
262320675b37SMintz, Yuval 	case QED_NVM_IMAGE_ISCSI_CFG:
262420675b37SMintz, Yuval 		type = NVM_TYPE_ISCSI_CFG;
262520675b37SMintz, Yuval 		break;
262620675b37SMintz, Yuval 	case QED_NVM_IMAGE_FCOE_CFG:
262720675b37SMintz, Yuval 		type = NVM_TYPE_FCOE_CFG;
262820675b37SMintz, Yuval 		break;
26291ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_NVM_CFG1:
26301ac4329aSDenis Bolotin 		type = NVM_TYPE_NVM_CFG1;
26311ac4329aSDenis Bolotin 		break;
26321ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_DEFAULT_CFG:
26331ac4329aSDenis Bolotin 		type = NVM_TYPE_DEFAULT_CFG;
26341ac4329aSDenis Bolotin 		break;
26351ac4329aSDenis Bolotin 	case QED_NVM_IMAGE_NVM_META:
26361ac4329aSDenis Bolotin 		type = NVM_TYPE_META;
26371ac4329aSDenis Bolotin 		break;
263820675b37SMintz, Yuval 	default:
263920675b37SMintz, Yuval 		DP_NOTICE(p_hwfn, "Unknown request of image_id %08x\n",
264020675b37SMintz, Yuval 			  image_id);
264120675b37SMintz, Yuval 		return -EINVAL;
264220675b37SMintz, Yuval 	}
264320675b37SMintz, Yuval 
264443645ce0SSudarsana Reddy Kalluru 	for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
264543645ce0SSudarsana Reddy Kalluru 		if (type == p_hwfn->nvm_info.image_att[i].image_type)
264620675b37SMintz, Yuval 			break;
264743645ce0SSudarsana Reddy Kalluru 	if (i == p_hwfn->nvm_info.num_images) {
264820675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
264920675b37SMintz, Yuval 			   "Failed to find nvram image of type %08x\n",
265020675b37SMintz, Yuval 			   image_id);
265143645ce0SSudarsana Reddy Kalluru 		return -ENOENT;
265220675b37SMintz, Yuval 	}
265320675b37SMintz, Yuval 
265443645ce0SSudarsana Reddy Kalluru 	p_image_att->start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
265543645ce0SSudarsana Reddy Kalluru 	p_image_att->length = p_hwfn->nvm_info.image_att[i].len;
265620675b37SMintz, Yuval 
265720675b37SMintz, Yuval 	return 0;
265820675b37SMintz, Yuval }
265920675b37SMintz, Yuval 
266020675b37SMintz, Yuval int qed_mcp_get_nvm_image(struct qed_hwfn *p_hwfn,
266120675b37SMintz, Yuval 			  enum qed_nvm_images image_id,
266220675b37SMintz, Yuval 			  u8 *p_buffer, u32 buffer_len)
266320675b37SMintz, Yuval {
266420675b37SMintz, Yuval 	struct qed_nvm_image_att image_att;
266520675b37SMintz, Yuval 	int rc;
266620675b37SMintz, Yuval 
266720675b37SMintz, Yuval 	memset(p_buffer, 0, buffer_len);
266820675b37SMintz, Yuval 
2669b60bfdfeSDenis Bolotin 	rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
267020675b37SMintz, Yuval 	if (rc)
267120675b37SMintz, Yuval 		return rc;
267220675b37SMintz, Yuval 
267320675b37SMintz, Yuval 	/* Validate sizes - both the image's and the supplied buffer's */
267420675b37SMintz, Yuval 	if (image_att.length <= 4) {
267520675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
267620675b37SMintz, Yuval 			   "Image [%d] is too small - only %d bytes\n",
267720675b37SMintz, Yuval 			   image_id, image_att.length);
267820675b37SMintz, Yuval 		return -EINVAL;
267920675b37SMintz, Yuval 	}
268020675b37SMintz, Yuval 
268120675b37SMintz, Yuval 	if (image_att.length > buffer_len) {
268220675b37SMintz, Yuval 		DP_VERBOSE(p_hwfn,
268320675b37SMintz, Yuval 			   QED_MSG_STORAGE,
268420675b37SMintz, Yuval 			   "Image [%d] is too big - %08x bytes where only %08x are available\n",
268520675b37SMintz, Yuval 			   image_id, image_att.length, buffer_len);
268620675b37SMintz, Yuval 		return -ENOMEM;
268720675b37SMintz, Yuval 	}
268820675b37SMintz, Yuval 
268920675b37SMintz, Yuval 	return qed_mcp_nvm_read(p_hwfn->cdev, image_att.start_addr,
269020675b37SMintz, Yuval 				p_buffer, image_att.length);
269120675b37SMintz, Yuval }
269220675b37SMintz, Yuval 
26939c8517c4STomer Tayar static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
26949c8517c4STomer Tayar {
26959c8517c4STomer Tayar 	enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
26969c8517c4STomer Tayar 
26979c8517c4STomer Tayar 	switch (res_id) {
26989c8517c4STomer Tayar 	case QED_SB:
26999c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_SB_E;
27009c8517c4STomer Tayar 		break;
27019c8517c4STomer Tayar 	case QED_L2_QUEUE:
27029c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
27039c8517c4STomer Tayar 		break;
27049c8517c4STomer Tayar 	case QED_VPORT:
27059c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_VPORT_E;
27069c8517c4STomer Tayar 		break;
27079c8517c4STomer Tayar 	case QED_RSS_ENG:
27089c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
27099c8517c4STomer Tayar 		break;
27109c8517c4STomer Tayar 	case QED_PQ:
27119c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_PQ_E;
27129c8517c4STomer Tayar 		break;
27139c8517c4STomer Tayar 	case QED_RL:
27149c8517c4STomer Tayar 		mfw_res_id = RESOURCE_NUM_RL_E;
27159c8517c4STomer Tayar 		break;
27169c8517c4STomer Tayar 	case QED_MAC:
27179c8517c4STomer Tayar 	case QED_VLAN:
27189c8517c4STomer Tayar 		/* Each VFC resource can accommodate both a MAC and a VLAN */
27199c8517c4STomer Tayar 		mfw_res_id = RESOURCE_VFC_FILTER_E;
27209c8517c4STomer Tayar 		break;
27219c8517c4STomer Tayar 	case QED_ILT:
27229c8517c4STomer Tayar 		mfw_res_id = RESOURCE_ILT_E;
27239c8517c4STomer Tayar 		break;
27249c8517c4STomer Tayar 	case QED_LL2_QUEUE:
27259c8517c4STomer Tayar 		mfw_res_id = RESOURCE_LL2_QUEUE_E;
27269c8517c4STomer Tayar 		break;
27279c8517c4STomer Tayar 	case QED_RDMA_CNQ_RAM:
27289c8517c4STomer Tayar 	case QED_CMDQS_CQS:
27299c8517c4STomer Tayar 		/* CNQ/CMDQS are the same resource */
27309c8517c4STomer Tayar 		mfw_res_id = RESOURCE_CQS_E;
27319c8517c4STomer Tayar 		break;
27329c8517c4STomer Tayar 	case QED_RDMA_STATS_QUEUE:
27339c8517c4STomer Tayar 		mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
27349c8517c4STomer Tayar 		break;
27359c8517c4STomer Tayar 	case QED_BDQ:
27369c8517c4STomer Tayar 		mfw_res_id = RESOURCE_BDQ_E;
27379c8517c4STomer Tayar 		break;
27389c8517c4STomer Tayar 	default:
27399c8517c4STomer Tayar 		break;
27409c8517c4STomer Tayar 	}
27419c8517c4STomer Tayar 
27429c8517c4STomer Tayar 	return mfw_res_id;
27439c8517c4STomer Tayar }
27449c8517c4STomer Tayar 
27459c8517c4STomer Tayar #define QED_RESC_ALLOC_VERSION_MAJOR    2
27462edbff8dSTomer Tayar #define QED_RESC_ALLOC_VERSION_MINOR    0
27472edbff8dSTomer Tayar #define QED_RESC_ALLOC_VERSION				     \
27482edbff8dSTomer Tayar 	((QED_RESC_ALLOC_VERSION_MAJOR <<		     \
27492edbff8dSTomer Tayar 	  DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
27502edbff8dSTomer Tayar 	 (QED_RESC_ALLOC_VERSION_MINOR <<		     \
27512edbff8dSTomer Tayar 	  DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
27529c8517c4STomer Tayar 
27539c8517c4STomer Tayar struct qed_resc_alloc_in_params {
27549c8517c4STomer Tayar 	u32 cmd;
27559c8517c4STomer Tayar 	enum qed_resources res_id;
27569c8517c4STomer Tayar 	u32 resc_max_val;
27579c8517c4STomer Tayar };
27589c8517c4STomer Tayar 
27599c8517c4STomer Tayar struct qed_resc_alloc_out_params {
27609c8517c4STomer Tayar 	u32 mcp_resp;
27619c8517c4STomer Tayar 	u32 mcp_param;
27629c8517c4STomer Tayar 	u32 resc_num;
27639c8517c4STomer Tayar 	u32 resc_start;
27649c8517c4STomer Tayar 	u32 vf_resc_num;
27659c8517c4STomer Tayar 	u32 vf_resc_start;
27669c8517c4STomer Tayar 	u32 flags;
27679c8517c4STomer Tayar };
27689c8517c4STomer Tayar 
27699c8517c4STomer Tayar static int
27709c8517c4STomer Tayar qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
27712edbff8dSTomer Tayar 			    struct qed_ptt *p_ptt,
27729c8517c4STomer Tayar 			    struct qed_resc_alloc_in_params *p_in_params,
27739c8517c4STomer Tayar 			    struct qed_resc_alloc_out_params *p_out_params)
27742edbff8dSTomer Tayar {
27752edbff8dSTomer Tayar 	struct qed_mcp_mb_params mb_params;
27769c8517c4STomer Tayar 	struct resource_info mfw_resc_info;
27772edbff8dSTomer Tayar 	int rc;
27782edbff8dSTomer Tayar 
27799c8517c4STomer Tayar 	memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
2780bb480242SMintz, Yuval 
27819c8517c4STomer Tayar 	mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
27829c8517c4STomer Tayar 	if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
27839c8517c4STomer Tayar 		DP_ERR(p_hwfn,
27849c8517c4STomer Tayar 		       "Failed to match resource %d [%s] with the MFW resources\n",
27859c8517c4STomer Tayar 		       p_in_params->res_id,
27869c8517c4STomer Tayar 		       qed_hw_get_resc_name(p_in_params->res_id));
27879c8517c4STomer Tayar 		return -EINVAL;
27889c8517c4STomer Tayar 	}
27899c8517c4STomer Tayar 
27909c8517c4STomer Tayar 	switch (p_in_params->cmd) {
27919c8517c4STomer Tayar 	case DRV_MSG_SET_RESOURCE_VALUE_MSG:
27929c8517c4STomer Tayar 		mfw_resc_info.size = p_in_params->resc_max_val;
27939c8517c4STomer Tayar 		/* Fallthrough */
27949c8517c4STomer Tayar 	case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
27959c8517c4STomer Tayar 		break;
27969c8517c4STomer Tayar 	default:
27979c8517c4STomer Tayar 		DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
27989c8517c4STomer Tayar 		       p_in_params->cmd);
27999c8517c4STomer Tayar 		return -EINVAL;
28009c8517c4STomer Tayar 	}
28019c8517c4STomer Tayar 
28029c8517c4STomer Tayar 	memset(&mb_params, 0, sizeof(mb_params));
28039c8517c4STomer Tayar 	mb_params.cmd = p_in_params->cmd;
28049c8517c4STomer Tayar 	mb_params.param = QED_RESC_ALLOC_VERSION;
28059c8517c4STomer Tayar 	mb_params.p_data_src = &mfw_resc_info;
28069c8517c4STomer Tayar 	mb_params.data_src_size = sizeof(mfw_resc_info);
28079c8517c4STomer Tayar 	mb_params.p_data_dst = mb_params.p_data_src;
28089c8517c4STomer Tayar 	mb_params.data_dst_size = mb_params.data_src_size;
28099c8517c4STomer Tayar 
28109c8517c4STomer Tayar 	DP_VERBOSE(p_hwfn,
28119c8517c4STomer Tayar 		   QED_MSG_SP,
28129c8517c4STomer Tayar 		   "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
28139c8517c4STomer Tayar 		   p_in_params->cmd,
28149c8517c4STomer Tayar 		   p_in_params->res_id,
28159c8517c4STomer Tayar 		   qed_hw_get_resc_name(p_in_params->res_id),
28169c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param,
28179c8517c4STomer Tayar 				     DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
28189c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(mb_params.param,
28199c8517c4STomer Tayar 				     DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
28209c8517c4STomer Tayar 		   p_in_params->resc_max_val);
28219c8517c4STomer Tayar 
28222edbff8dSTomer Tayar 	rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
28232edbff8dSTomer Tayar 	if (rc)
28242edbff8dSTomer Tayar 		return rc;
28252edbff8dSTomer Tayar 
28269c8517c4STomer Tayar 	p_out_params->mcp_resp = mb_params.mcp_resp;
28279c8517c4STomer Tayar 	p_out_params->mcp_param = mb_params.mcp_param;
28289c8517c4STomer Tayar 	p_out_params->resc_num = mfw_resc_info.size;
28299c8517c4STomer Tayar 	p_out_params->resc_start = mfw_resc_info.offset;
28309c8517c4STomer Tayar 	p_out_params->vf_resc_num = mfw_resc_info.vf_size;
28319c8517c4STomer Tayar 	p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
28329c8517c4STomer Tayar 	p_out_params->flags = mfw_resc_info.flags;
28332edbff8dSTomer Tayar 
28342edbff8dSTomer Tayar 	DP_VERBOSE(p_hwfn,
28352edbff8dSTomer Tayar 		   QED_MSG_SP,
28369c8517c4STomer Tayar 		   "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
28379c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(p_out_params->mcp_param,
28389c8517c4STomer Tayar 				     FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
28399c8517c4STomer Tayar 		   QED_MFW_GET_FIELD(p_out_params->mcp_param,
28409c8517c4STomer Tayar 				     FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
28419c8517c4STomer Tayar 		   p_out_params->resc_num,
28429c8517c4STomer Tayar 		   p_out_params->resc_start,
28439c8517c4STomer Tayar 		   p_out_params->vf_resc_num,
28449c8517c4STomer Tayar 		   p_out_params->vf_resc_start, p_out_params->flags);
28459c8517c4STomer Tayar 
28469c8517c4STomer Tayar 	return 0;
28479c8517c4STomer Tayar }
28489c8517c4STomer Tayar 
28499c8517c4STomer Tayar int
28509c8517c4STomer Tayar qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
28519c8517c4STomer Tayar 			 struct qed_ptt *p_ptt,
28529c8517c4STomer Tayar 			 enum qed_resources res_id,
28539c8517c4STomer Tayar 			 u32 resc_max_val, u32 *p_mcp_resp)
28549c8517c4STomer Tayar {
28559c8517c4STomer Tayar 	struct qed_resc_alloc_out_params out_params;
28569c8517c4STomer Tayar 	struct qed_resc_alloc_in_params in_params;
28579c8517c4STomer Tayar 	int rc;
28589c8517c4STomer Tayar 
28599c8517c4STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
28609c8517c4STomer Tayar 	in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
28619c8517c4STomer Tayar 	in_params.res_id = res_id;
28629c8517c4STomer Tayar 	in_params.resc_max_val = resc_max_val;
28639c8517c4STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
28649c8517c4STomer Tayar 	rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
28659c8517c4STomer Tayar 					 &out_params);
28669c8517c4STomer Tayar 	if (rc)
28679c8517c4STomer Tayar 		return rc;
28689c8517c4STomer Tayar 
28699c8517c4STomer Tayar 	*p_mcp_resp = out_params.mcp_resp;
28709c8517c4STomer Tayar 
28719c8517c4STomer Tayar 	return 0;
28729c8517c4STomer Tayar }
28739c8517c4STomer Tayar 
28749c8517c4STomer Tayar int
28759c8517c4STomer Tayar qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
28769c8517c4STomer Tayar 		      struct qed_ptt *p_ptt,
28779c8517c4STomer Tayar 		      enum qed_resources res_id,
28789c8517c4STomer Tayar 		      u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
28799c8517c4STomer Tayar {
28809c8517c4STomer Tayar 	struct qed_resc_alloc_out_params out_params;
28819c8517c4STomer Tayar 	struct qed_resc_alloc_in_params in_params;
28829c8517c4STomer Tayar 	int rc;
28839c8517c4STomer Tayar 
28849c8517c4STomer Tayar 	memset(&in_params, 0, sizeof(in_params));
28859c8517c4STomer Tayar 	in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
28869c8517c4STomer Tayar 	in_params.res_id = res_id;
28879c8517c4STomer Tayar 	memset(&out_params, 0, sizeof(out_params));
28889c8517c4STomer Tayar 	rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
28899c8517c4STomer Tayar 					 &out_params);
28909c8517c4STomer Tayar 	if (rc)
28919c8517c4STomer Tayar 		return rc;
28929c8517c4STomer Tayar 
28939c8517c4STomer Tayar 	*p_mcp_resp = out_params.mcp_resp;
28949c8517c4STomer Tayar 
28959c8517c4STomer Tayar 	if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
28969c8517c4STomer Tayar 		*p_resc_num = out_params.resc_num;
28979c8517c4STomer Tayar 		*p_resc_start = out_params.resc_start;
28989c8517c4STomer Tayar 	}
28992edbff8dSTomer Tayar 
29002edbff8dSTomer Tayar 	return 0;
29012edbff8dSTomer Tayar }
290218a69e36SMintz, Yuval 
290318a69e36SMintz, Yuval int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
290418a69e36SMintz, Yuval {
290518a69e36SMintz, Yuval 	u32 mcp_resp, mcp_param;
290618a69e36SMintz, Yuval 
290718a69e36SMintz, Yuval 	return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
290818a69e36SMintz, Yuval 			   &mcp_resp, &mcp_param);
290918a69e36SMintz, Yuval }
291095691c9cSTomer Tayar 
291195691c9cSTomer Tayar static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
291295691c9cSTomer Tayar 				struct qed_ptt *p_ptt,
291395691c9cSTomer Tayar 				u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
291495691c9cSTomer Tayar {
291595691c9cSTomer Tayar 	int rc;
291695691c9cSTomer Tayar 
291795691c9cSTomer Tayar 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
291895691c9cSTomer Tayar 			 p_mcp_resp, p_mcp_param);
291995691c9cSTomer Tayar 	if (rc)
292095691c9cSTomer Tayar 		return rc;
292195691c9cSTomer Tayar 
292295691c9cSTomer Tayar 	if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
292395691c9cSTomer Tayar 		DP_INFO(p_hwfn,
292495691c9cSTomer Tayar 			"The resource command is unsupported by the MFW\n");
292595691c9cSTomer Tayar 		return -EINVAL;
292695691c9cSTomer Tayar 	}
292795691c9cSTomer Tayar 
292895691c9cSTomer Tayar 	if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
292995691c9cSTomer Tayar 		u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
293095691c9cSTomer Tayar 
293195691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
293295691c9cSTomer Tayar 			  "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
293395691c9cSTomer Tayar 			  param, opcode);
293495691c9cSTomer Tayar 		return -EINVAL;
293595691c9cSTomer Tayar 	}
293695691c9cSTomer Tayar 
293795691c9cSTomer Tayar 	return rc;
293895691c9cSTomer Tayar }
293995691c9cSTomer Tayar 
294095691c9cSTomer Tayar int
294195691c9cSTomer Tayar __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
294295691c9cSTomer Tayar 		    struct qed_ptt *p_ptt,
294395691c9cSTomer Tayar 		    struct qed_resc_lock_params *p_params)
294495691c9cSTomer Tayar {
294595691c9cSTomer Tayar 	u32 param = 0, mcp_resp, mcp_param;
294695691c9cSTomer Tayar 	u8 opcode;
294795691c9cSTomer Tayar 	int rc;
294895691c9cSTomer Tayar 
294995691c9cSTomer Tayar 	switch (p_params->timeout) {
295095691c9cSTomer Tayar 	case QED_MCP_RESC_LOCK_TO_DEFAULT:
295195691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ;
295295691c9cSTomer Tayar 		p_params->timeout = 0;
295395691c9cSTomer Tayar 		break;
295495691c9cSTomer Tayar 	case QED_MCP_RESC_LOCK_TO_NONE:
295595691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ_WO_AGING;
295695691c9cSTomer Tayar 		p_params->timeout = 0;
295795691c9cSTomer Tayar 		break;
295895691c9cSTomer Tayar 	default:
295995691c9cSTomer Tayar 		opcode = RESOURCE_OPCODE_REQ_W_AGING;
296095691c9cSTomer Tayar 		break;
296195691c9cSTomer Tayar 	}
296295691c9cSTomer Tayar 
296395691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
296495691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
296595691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
296695691c9cSTomer Tayar 
296795691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn,
296895691c9cSTomer Tayar 		   QED_MSG_SP,
296995691c9cSTomer Tayar 		   "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
297095691c9cSTomer Tayar 		   param, p_params->timeout, opcode, p_params->resource);
297195691c9cSTomer Tayar 
297295691c9cSTomer Tayar 	/* Attempt to acquire the resource */
297395691c9cSTomer Tayar 	rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
297495691c9cSTomer Tayar 	if (rc)
297595691c9cSTomer Tayar 		return rc;
297695691c9cSTomer Tayar 
297795691c9cSTomer Tayar 	/* Analyze the response */
297895691c9cSTomer Tayar 	p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
297995691c9cSTomer Tayar 	opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
298095691c9cSTomer Tayar 
298195691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn,
298295691c9cSTomer Tayar 		   QED_MSG_SP,
298395691c9cSTomer Tayar 		   "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
298495691c9cSTomer Tayar 		   mcp_param, opcode, p_params->owner);
298595691c9cSTomer Tayar 
298695691c9cSTomer Tayar 	switch (opcode) {
298795691c9cSTomer Tayar 	case RESOURCE_OPCODE_GNT:
298895691c9cSTomer Tayar 		p_params->b_granted = true;
298995691c9cSTomer Tayar 		break;
299095691c9cSTomer Tayar 	case RESOURCE_OPCODE_BUSY:
299195691c9cSTomer Tayar 		p_params->b_granted = false;
299295691c9cSTomer Tayar 		break;
299395691c9cSTomer Tayar 	default:
299495691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
299595691c9cSTomer Tayar 			  "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
299695691c9cSTomer Tayar 			  mcp_param, opcode);
299795691c9cSTomer Tayar 		return -EINVAL;
299895691c9cSTomer Tayar 	}
299995691c9cSTomer Tayar 
300095691c9cSTomer Tayar 	return 0;
300195691c9cSTomer Tayar }
300295691c9cSTomer Tayar 
300395691c9cSTomer Tayar int
300495691c9cSTomer Tayar qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
300595691c9cSTomer Tayar 		  struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
300695691c9cSTomer Tayar {
300795691c9cSTomer Tayar 	u32 retry_cnt = 0;
300895691c9cSTomer Tayar 	int rc;
300995691c9cSTomer Tayar 
301095691c9cSTomer Tayar 	do {
301195691c9cSTomer Tayar 		/* No need for an interval before the first iteration */
301295691c9cSTomer Tayar 		if (retry_cnt) {
301395691c9cSTomer Tayar 			if (p_params->sleep_b4_retry) {
301495691c9cSTomer Tayar 				u16 retry_interval_in_ms =
301595691c9cSTomer Tayar 				    DIV_ROUND_UP(p_params->retry_interval,
301695691c9cSTomer Tayar 						 1000);
301795691c9cSTomer Tayar 
301895691c9cSTomer Tayar 				msleep(retry_interval_in_ms);
301995691c9cSTomer Tayar 			} else {
302095691c9cSTomer Tayar 				udelay(p_params->retry_interval);
302195691c9cSTomer Tayar 			}
302295691c9cSTomer Tayar 		}
302395691c9cSTomer Tayar 
302495691c9cSTomer Tayar 		rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
302595691c9cSTomer Tayar 		if (rc)
302695691c9cSTomer Tayar 			return rc;
302795691c9cSTomer Tayar 
302895691c9cSTomer Tayar 		if (p_params->b_granted)
302995691c9cSTomer Tayar 			break;
303095691c9cSTomer Tayar 	} while (retry_cnt++ < p_params->retry_num);
303195691c9cSTomer Tayar 
303295691c9cSTomer Tayar 	return 0;
303395691c9cSTomer Tayar }
303495691c9cSTomer Tayar 
303595691c9cSTomer Tayar int
303695691c9cSTomer Tayar qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
303795691c9cSTomer Tayar 		    struct qed_ptt *p_ptt,
303895691c9cSTomer Tayar 		    struct qed_resc_unlock_params *p_params)
303995691c9cSTomer Tayar {
304095691c9cSTomer Tayar 	u32 param = 0, mcp_resp, mcp_param;
304195691c9cSTomer Tayar 	u8 opcode;
304295691c9cSTomer Tayar 	int rc;
304395691c9cSTomer Tayar 
304495691c9cSTomer Tayar 	opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
304595691c9cSTomer Tayar 				   : RESOURCE_OPCODE_RELEASE;
304695691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
304795691c9cSTomer Tayar 	QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
304895691c9cSTomer Tayar 
304995691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
305095691c9cSTomer Tayar 		   "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
305195691c9cSTomer Tayar 		   param, opcode, p_params->resource);
305295691c9cSTomer Tayar 
305395691c9cSTomer Tayar 	/* Attempt to release the resource */
305495691c9cSTomer Tayar 	rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
305595691c9cSTomer Tayar 	if (rc)
305695691c9cSTomer Tayar 		return rc;
305795691c9cSTomer Tayar 
305895691c9cSTomer Tayar 	/* Analyze the response */
305995691c9cSTomer Tayar 	opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
306095691c9cSTomer Tayar 
306195691c9cSTomer Tayar 	DP_VERBOSE(p_hwfn, QED_MSG_SP,
306295691c9cSTomer Tayar 		   "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
306395691c9cSTomer Tayar 		   mcp_param, opcode);
306495691c9cSTomer Tayar 
306595691c9cSTomer Tayar 	switch (opcode) {
306695691c9cSTomer Tayar 	case RESOURCE_OPCODE_RELEASED_PREVIOUS:
306795691c9cSTomer Tayar 		DP_INFO(p_hwfn,
306895691c9cSTomer Tayar 			"Resource unlock request for an already released resource [%d]\n",
306995691c9cSTomer Tayar 			p_params->resource);
307095691c9cSTomer Tayar 		/* Fallthrough */
307195691c9cSTomer Tayar 	case RESOURCE_OPCODE_RELEASED:
307295691c9cSTomer Tayar 		p_params->b_released = true;
307395691c9cSTomer Tayar 		break;
307495691c9cSTomer Tayar 	case RESOURCE_OPCODE_WRONG_OWNER:
307595691c9cSTomer Tayar 		p_params->b_released = false;
307695691c9cSTomer Tayar 		break;
307795691c9cSTomer Tayar 	default:
307895691c9cSTomer Tayar 		DP_NOTICE(p_hwfn,
307995691c9cSTomer Tayar 			  "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
308095691c9cSTomer Tayar 			  mcp_param, opcode);
308195691c9cSTomer Tayar 		return -EINVAL;
308295691c9cSTomer Tayar 	}
308395691c9cSTomer Tayar 
308495691c9cSTomer Tayar 	return 0;
308595691c9cSTomer Tayar }
3086f470f22cSsudarsana.kalluru@cavium.com 
3087f470f22cSsudarsana.kalluru@cavium.com void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
3088f470f22cSsudarsana.kalluru@cavium.com 				    struct qed_resc_unlock_params *p_unlock,
3089f470f22cSsudarsana.kalluru@cavium.com 				    enum qed_resc_lock
3090f470f22cSsudarsana.kalluru@cavium.com 				    resource, bool b_is_permanent)
3091f470f22cSsudarsana.kalluru@cavium.com {
3092f470f22cSsudarsana.kalluru@cavium.com 	if (p_lock) {
3093f470f22cSsudarsana.kalluru@cavium.com 		memset(p_lock, 0, sizeof(*p_lock));
3094f470f22cSsudarsana.kalluru@cavium.com 
3095f470f22cSsudarsana.kalluru@cavium.com 		/* Permanent resources don't require aging, and there's no
3096f470f22cSsudarsana.kalluru@cavium.com 		 * point in trying to acquire them more than once since it's
3097f470f22cSsudarsana.kalluru@cavium.com 		 * unexpected another entity would release them.
3098f470f22cSsudarsana.kalluru@cavium.com 		 */
3099f470f22cSsudarsana.kalluru@cavium.com 		if (b_is_permanent) {
3100f470f22cSsudarsana.kalluru@cavium.com 			p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
3101f470f22cSsudarsana.kalluru@cavium.com 		} else {
3102f470f22cSsudarsana.kalluru@cavium.com 			p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
3103f470f22cSsudarsana.kalluru@cavium.com 			p_lock->retry_interval =
3104f470f22cSsudarsana.kalluru@cavium.com 			    QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
3105f470f22cSsudarsana.kalluru@cavium.com 			p_lock->sleep_b4_retry = true;
3106f470f22cSsudarsana.kalluru@cavium.com 		}
3107f470f22cSsudarsana.kalluru@cavium.com 
3108f470f22cSsudarsana.kalluru@cavium.com 		p_lock->resource = resource;
3109f470f22cSsudarsana.kalluru@cavium.com 	}
3110f470f22cSsudarsana.kalluru@cavium.com 
3111f470f22cSsudarsana.kalluru@cavium.com 	if (p_unlock) {
3112f470f22cSsudarsana.kalluru@cavium.com 		memset(p_unlock, 0, sizeof(*p_unlock));
3113f470f22cSsudarsana.kalluru@cavium.com 		p_unlock->resource = resource;
3114f470f22cSsudarsana.kalluru@cavium.com 	}
3115f470f22cSsudarsana.kalluru@cavium.com }
3116645874e5SSudarsana Reddy Kalluru 
3117645874e5SSudarsana Reddy Kalluru int qed_mcp_get_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3118645874e5SSudarsana Reddy Kalluru {
3119645874e5SSudarsana Reddy Kalluru 	u32 mcp_resp;
3120645874e5SSudarsana Reddy Kalluru 	int rc;
3121645874e5SSudarsana Reddy Kalluru 
3122645874e5SSudarsana Reddy Kalluru 	rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT,
3123645874e5SSudarsana Reddy Kalluru 			 0, &mcp_resp, &p_hwfn->mcp_info->capabilities);
3124645874e5SSudarsana Reddy Kalluru 	if (!rc)
3125645874e5SSudarsana Reddy Kalluru 		DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_PROBE),
3126645874e5SSudarsana Reddy Kalluru 			   "MFW supported features: %08x\n",
3127645874e5SSudarsana Reddy Kalluru 			   p_hwfn->mcp_info->capabilities);
3128645874e5SSudarsana Reddy Kalluru 
3129645874e5SSudarsana Reddy Kalluru 	return rc;
3130645874e5SSudarsana Reddy Kalluru }
3131645874e5SSudarsana Reddy Kalluru 
3132645874e5SSudarsana Reddy Kalluru int qed_mcp_set_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
3133645874e5SSudarsana Reddy Kalluru {
3134645874e5SSudarsana Reddy Kalluru 	u32 mcp_resp, mcp_param, features;
3135645874e5SSudarsana Reddy Kalluru 
3136645874e5SSudarsana Reddy Kalluru 	features = DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE;
3137645874e5SSudarsana Reddy Kalluru 
3138645874e5SSudarsana Reddy Kalluru 	return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_FEATURE_SUPPORT,
3139645874e5SSudarsana Reddy Kalluru 			   features, &mcp_resp, &mcp_param);
3140645874e5SSudarsana Reddy Kalluru }
3141