11f4d4ed6SAlexander Lobakin // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
3e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
4663eacd8SAlexander Lobakin  * Copyright (c) 2019-2020 Marvell International Ltd.
5fe56b9e6SYuval Mintz  */
6fe56b9e6SYuval Mintz 
7fe56b9e6SYuval Mintz #include <linux/types.h>
8fe56b9e6SYuval Mintz #include <asm/byteorder.h>
9fe56b9e6SYuval Mintz #include <linux/io.h>
10fe56b9e6SYuval Mintz #include <linux/bitops.h>
11fe56b9e6SYuval Mintz #include <linux/delay.h>
12fe56b9e6SYuval Mintz #include <linux/dma-mapping.h>
13fe56b9e6SYuval Mintz #include <linux/errno.h>
14fe56b9e6SYuval Mintz #include <linux/interrupt.h>
15fe56b9e6SYuval Mintz #include <linux/kernel.h>
16fe56b9e6SYuval Mintz #include <linux/pci.h>
17fe56b9e6SYuval Mintz #include <linux/slab.h>
18fe56b9e6SYuval Mintz #include <linux/string.h>
19fe56b9e6SYuval Mintz #include "qed.h"
20fe56b9e6SYuval Mintz #include "qed_hsi.h"
21fe56b9e6SYuval Mintz #include "qed_hw.h"
22fe56b9e6SYuval Mintz #include "qed_init_ops.h"
23fe56b9e6SYuval Mintz #include "qed_int.h"
24fe56b9e6SYuval Mintz #include "qed_mcp.h"
25fe56b9e6SYuval Mintz #include "qed_reg_addr.h"
26fe56b9e6SYuval Mintz #include "qed_sp.h"
271408cc1fSYuval Mintz #include "qed_sriov.h"
281408cc1fSYuval Mintz #include "qed_vf.h"
29fe56b9e6SYuval Mintz 
30fe56b9e6SYuval Mintz struct qed_pi_info {
31fe56b9e6SYuval Mintz 	qed_int_comp_cb_t	comp_cb;
32fe56b9e6SYuval Mintz 	void			*cookie;
33fe56b9e6SYuval Mintz };
34fe56b9e6SYuval Mintz 
35fe56b9e6SYuval Mintz struct qed_sb_sp_info {
36fe56b9e6SYuval Mintz 	struct qed_sb_info sb_info;
37fe56b9e6SYuval Mintz 
38fe56b9e6SYuval Mintz 	/* per protocol index data */
3921dd79e8STomer Tayar 	struct qed_pi_info pi_info_arr[PIS_PER_SB_E4];
40fe56b9e6SYuval Mintz };
41fe56b9e6SYuval Mintz 
42ff38577aSYuval Mintz enum qed_attention_type {
43ff38577aSYuval Mintz 	QED_ATTN_TYPE_ATTN,
44ff38577aSYuval Mintz 	QED_ATTN_TYPE_PARITY,
45ff38577aSYuval Mintz };
46ff38577aSYuval Mintz 
47cc875c2eSYuval Mintz #define SB_ATTN_ALIGNED_SIZE(p_hwfn) \
48cc875c2eSYuval Mintz 	ALIGNED_TYPE_SIZE(struct atten_status_block, p_hwfn)
49cc875c2eSYuval Mintz 
500d956e8aSYuval Mintz struct aeu_invert_reg_bit {
510d956e8aSYuval Mintz 	char bit_name[30];
520d956e8aSYuval Mintz 
530d956e8aSYuval Mintz #define ATTENTION_PARITY                (1 << 0)
540d956e8aSYuval Mintz 
550d956e8aSYuval Mintz #define ATTENTION_LENGTH_MASK           (0x00000ff0)
560d956e8aSYuval Mintz #define ATTENTION_LENGTH_SHIFT          (4)
570d956e8aSYuval Mintz #define ATTENTION_LENGTH(flags)         (((flags) & ATTENTION_LENGTH_MASK) >> \
580d956e8aSYuval Mintz 					 ATTENTION_LENGTH_SHIFT)
59a2e7699eSTomer Tayar #define ATTENTION_SINGLE                BIT(ATTENTION_LENGTH_SHIFT)
600d956e8aSYuval Mintz #define ATTENTION_PAR                   (ATTENTION_SINGLE | ATTENTION_PARITY)
610d956e8aSYuval Mintz #define ATTENTION_PAR_INT               ((2 << ATTENTION_LENGTH_SHIFT) | \
620d956e8aSYuval Mintz 					 ATTENTION_PARITY)
630d956e8aSYuval Mintz 
640d956e8aSYuval Mintz /* Multiple bits start with this offset */
650d956e8aSYuval Mintz #define ATTENTION_OFFSET_MASK           (0x000ff000)
660d956e8aSYuval Mintz #define ATTENTION_OFFSET_SHIFT          (12)
67ba36f718SMintz, Yuval 
68ba36f718SMintz, Yuval #define ATTENTION_BB_MASK               (0x00700000)
69ba36f718SMintz, Yuval #define ATTENTION_BB_SHIFT              (20)
70ba36f718SMintz, Yuval #define ATTENTION_BB(value)             (value << ATTENTION_BB_SHIFT)
71ba36f718SMintz, Yuval #define ATTENTION_BB_DIFFERENT          BIT(23)
72ba36f718SMintz, Yuval 
73936c7ba4SIgor Russkikh #define ATTENTION_CLEAR_ENABLE          BIT(28)
740d956e8aSYuval Mintz 	unsigned int flags;
75ff38577aSYuval Mintz 
76b4149dc7SYuval Mintz 	/* Callback to call if attention will be triggered */
77b4149dc7SYuval Mintz 	int (*cb)(struct qed_hwfn *p_hwfn);
78b4149dc7SYuval Mintz 
79ff38577aSYuval Mintz 	enum block_id block_index;
800d956e8aSYuval Mintz };
810d956e8aSYuval Mintz 
820d956e8aSYuval Mintz struct aeu_invert_reg {
830d956e8aSYuval Mintz 	struct aeu_invert_reg_bit bits[32];
840d956e8aSYuval Mintz };
850d956e8aSYuval Mintz 
860d956e8aSYuval Mintz #define MAX_ATTN_GRPS           (8)
870d956e8aSYuval Mintz #define NUM_ATTN_REGS           (9)
880d956e8aSYuval Mintz 
89b4149dc7SYuval Mintz /* Specific HW attention callbacks */
90b4149dc7SYuval Mintz static int qed_mcp_attn_cb(struct qed_hwfn *p_hwfn)
91b4149dc7SYuval Mintz {
92b4149dc7SYuval Mintz 	u32 tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_STATE);
93b4149dc7SYuval Mintz 
94b4149dc7SYuval Mintz 	/* This might occur on certain instances; Log it once then mask it */
95b4149dc7SYuval Mintz 	DP_INFO(p_hwfn->cdev, "MCP_REG_CPU_STATE: %08x - Masking...\n",
96b4149dc7SYuval Mintz 		tmp);
97b4149dc7SYuval Mintz 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_EVENT_MASK,
98b4149dc7SYuval Mintz 	       0xffffffff);
99b4149dc7SYuval Mintz 
100b4149dc7SYuval Mintz 	return 0;
101b4149dc7SYuval Mintz }
102b4149dc7SYuval Mintz 
103b4149dc7SYuval Mintz #define QED_PSWHST_ATTENTION_INCORRECT_ACCESS		(0x1)
104b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_WR_MASK		(0x1)
105b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_WR_SHIFT		(0)
106b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_CLIENT_MASK		(0xf)
107b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_CLIENT_SHIFT		(1)
108b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_VF_VALID_MASK	(0x1)
109b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_VF_VALID_SHIFT	(5)
110b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_VF_ID_MASK		(0xff)
111b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_VF_ID_SHIFT		(6)
112b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_PF_ID_MASK		(0xf)
113b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_PF_ID_SHIFT		(14)
114b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_BYTE_EN_MASK		(0xff)
115b4149dc7SYuval Mintz #define ATTENTION_INCORRECT_ACCESS_BYTE_EN_SHIFT	(18)
116b4149dc7SYuval Mintz static int qed_pswhst_attn_cb(struct qed_hwfn *p_hwfn)
117b4149dc7SYuval Mintz {
118b4149dc7SYuval Mintz 	u32 tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
119b4149dc7SYuval Mintz 			 PSWHST_REG_INCORRECT_ACCESS_VALID);
120b4149dc7SYuval Mintz 
121b4149dc7SYuval Mintz 	if (tmp & QED_PSWHST_ATTENTION_INCORRECT_ACCESS) {
122b4149dc7SYuval Mintz 		u32 addr, data, length;
123b4149dc7SYuval Mintz 
124b4149dc7SYuval Mintz 		addr = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
125b4149dc7SYuval Mintz 			      PSWHST_REG_INCORRECT_ACCESS_ADDRESS);
126b4149dc7SYuval Mintz 		data = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
127b4149dc7SYuval Mintz 			      PSWHST_REG_INCORRECT_ACCESS_DATA);
128b4149dc7SYuval Mintz 		length = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
129b4149dc7SYuval Mintz 				PSWHST_REG_INCORRECT_ACCESS_LENGTH);
130b4149dc7SYuval Mintz 
131b4149dc7SYuval Mintz 		DP_INFO(p_hwfn->cdev,
132b4149dc7SYuval Mintz 			"Incorrect access to %08x of length %08x - PF [%02x] VF [%04x] [valid %02x] client [%02x] write [%02x] Byte-Enable [%04x] [%08x]\n",
133b4149dc7SYuval Mintz 			addr, length,
134b4149dc7SYuval Mintz 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_PF_ID),
135b4149dc7SYuval Mintz 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_VF_ID),
136b4149dc7SYuval Mintz 			(u8) GET_FIELD(data,
137b4149dc7SYuval Mintz 				       ATTENTION_INCORRECT_ACCESS_VF_VALID),
138b4149dc7SYuval Mintz 			(u8) GET_FIELD(data,
139b4149dc7SYuval Mintz 				       ATTENTION_INCORRECT_ACCESS_CLIENT),
140b4149dc7SYuval Mintz 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_WR),
141b4149dc7SYuval Mintz 			(u8) GET_FIELD(data,
142b4149dc7SYuval Mintz 				       ATTENTION_INCORRECT_ACCESS_BYTE_EN),
143b4149dc7SYuval Mintz 			data);
144b4149dc7SYuval Mintz 	}
145b4149dc7SYuval Mintz 
146b4149dc7SYuval Mintz 	return 0;
147b4149dc7SYuval Mintz }
148b4149dc7SYuval Mintz 
149b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_VALID_BIT	(1 << 0)
150b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_ADDRESS_MASK	(0x7fffff)
151b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_ADDRESS_SHIFT	(0)
152b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_RDWR_BIT	(1 << 23)
153b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_MASTER_MASK	(0xf)
154b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_MASTER_SHIFT	(24)
155b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_PF_MASK	(0xf)
156b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_PF_SHIFT	(0)
157b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_VF_MASK	(0xff)
158b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_VF_SHIFT	(4)
159b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_PRIV_MASK	(0x3)
160b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_PRIV_SHIFT	(14)
161b4149dc7SYuval Mintz #define QED_GRC_ATTENTION_PRIV_VF	(0)
162b4149dc7SYuval Mintz static const char *attn_master_to_str(u8 master)
163b4149dc7SYuval Mintz {
164b4149dc7SYuval Mintz 	switch (master) {
165b4149dc7SYuval Mintz 	case 1: return "PXP";
166b4149dc7SYuval Mintz 	case 2: return "MCP";
167b4149dc7SYuval Mintz 	case 3: return "MSDM";
168b4149dc7SYuval Mintz 	case 4: return "PSDM";
169b4149dc7SYuval Mintz 	case 5: return "YSDM";
170b4149dc7SYuval Mintz 	case 6: return "USDM";
171b4149dc7SYuval Mintz 	case 7: return "TSDM";
172b4149dc7SYuval Mintz 	case 8: return "XSDM";
173b4149dc7SYuval Mintz 	case 9: return "DBU";
174b4149dc7SYuval Mintz 	case 10: return "DMAE";
175b4149dc7SYuval Mintz 	default:
1769165dabbSMasanari Iida 		return "Unknown";
177b4149dc7SYuval Mintz 	}
178b4149dc7SYuval Mintz }
179b4149dc7SYuval Mintz 
180b4149dc7SYuval Mintz static int qed_grc_attn_cb(struct qed_hwfn *p_hwfn)
181b4149dc7SYuval Mintz {
182b4149dc7SYuval Mintz 	u32 tmp, tmp2;
183b4149dc7SYuval Mintz 
184b4149dc7SYuval Mintz 	/* We've already cleared the timeout interrupt register, so we learn
185b4149dc7SYuval Mintz 	 * of interrupts via the validity register
186b4149dc7SYuval Mintz 	 */
187b4149dc7SYuval Mintz 	tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
188b4149dc7SYuval Mintz 		     GRC_REG_TIMEOUT_ATTN_ACCESS_VALID);
189b4149dc7SYuval Mintz 	if (!(tmp & QED_GRC_ATTENTION_VALID_BIT))
190b4149dc7SYuval Mintz 		goto out;
191b4149dc7SYuval Mintz 
192b4149dc7SYuval Mintz 	/* Read the GRC timeout information */
193b4149dc7SYuval Mintz 	tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
194b4149dc7SYuval Mintz 		     GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0);
195b4149dc7SYuval Mintz 	tmp2 = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
196b4149dc7SYuval Mintz 		      GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1);
197b4149dc7SYuval Mintz 
198b4149dc7SYuval Mintz 	DP_INFO(p_hwfn->cdev,
199b4149dc7SYuval Mintz 		"GRC timeout [%08x:%08x] - %s Address [%08x] [Master %s] [PF: %02x %s %02x]\n",
200b4149dc7SYuval Mintz 		tmp2, tmp,
201b4149dc7SYuval Mintz 		(tmp & QED_GRC_ATTENTION_RDWR_BIT) ? "Write to" : "Read from",
202b4149dc7SYuval Mintz 		GET_FIELD(tmp, QED_GRC_ATTENTION_ADDRESS) << 2,
203b4149dc7SYuval Mintz 		attn_master_to_str(GET_FIELD(tmp, QED_GRC_ATTENTION_MASTER)),
204b4149dc7SYuval Mintz 		GET_FIELD(tmp2, QED_GRC_ATTENTION_PF),
205b4149dc7SYuval Mintz 		(GET_FIELD(tmp2, QED_GRC_ATTENTION_PRIV) ==
206fbe1222cSColin Ian King 		 QED_GRC_ATTENTION_PRIV_VF) ? "VF" : "(Irrelevant)",
207b4149dc7SYuval Mintz 		GET_FIELD(tmp2, QED_GRC_ATTENTION_VF));
208b4149dc7SYuval Mintz 
209b4149dc7SYuval Mintz out:
210b4149dc7SYuval Mintz 	/* Regardles of anything else, clean the validity bit */
211b4149dc7SYuval Mintz 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt,
212b4149dc7SYuval Mintz 	       GRC_REG_TIMEOUT_ATTN_ACCESS_VALID, 0);
213b4149dc7SYuval Mintz 	return 0;
214b4149dc7SYuval Mintz }
215b4149dc7SYuval Mintz 
216b4149dc7SYuval Mintz #define PGLUE_ATTENTION_VALID			(1 << 29)
217b4149dc7SYuval Mintz #define PGLUE_ATTENTION_RD_VALID		(1 << 26)
218b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_PFID_MASK	(0xf)
219b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_PFID_SHIFT	(20)
220b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_VF_VALID_MASK	(0x1)
221b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_VF_VALID_SHIFT	(19)
222b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_VFID_MASK	(0xff)
223b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS_VFID_SHIFT	(24)
224b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_WAS_ERR_MASK	(0x1)
225b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_WAS_ERR_SHIFT	(21)
226b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_BME_MASK	(0x1)
227b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_BME_SHIFT	(22)
228b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_FID_EN_MASK	(0x1)
229b4149dc7SYuval Mintz #define PGLUE_ATTENTION_DETAILS2_FID_EN_SHIFT	(23)
230b4149dc7SYuval Mintz #define PGLUE_ATTENTION_ICPL_VALID		(1 << 23)
231b4149dc7SYuval Mintz #define PGLUE_ATTENTION_ZLR_VALID		(1 << 25)
232b4149dc7SYuval Mintz #define PGLUE_ATTENTION_ILT_VALID		(1 << 23)
233666db486STomer Tayar 
234eb61c2d6SAlexander Lobakin int qed_pglueb_rbc_attn_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
235eb61c2d6SAlexander Lobakin 				bool hw_init)
236b4149dc7SYuval Mintz {
237eb61c2d6SAlexander Lobakin 	char msg[256];
238b4149dc7SYuval Mintz 	u32 tmp;
239b4149dc7SYuval Mintz 
240666db486STomer Tayar 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_WR_DETAILS2);
241b4149dc7SYuval Mintz 	if (tmp & PGLUE_ATTENTION_VALID) {
242b4149dc7SYuval Mintz 		u32 addr_lo, addr_hi, details;
243b4149dc7SYuval Mintz 
244666db486STomer Tayar 		addr_lo = qed_rd(p_hwfn, p_ptt,
245b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_WR_ADD_31_0);
246666db486STomer Tayar 		addr_hi = qed_rd(p_hwfn, p_ptt,
247b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_WR_ADD_63_32);
248666db486STomer Tayar 		details = qed_rd(p_hwfn, p_ptt,
249b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_WR_DETAILS);
250b4149dc7SYuval Mintz 
251eb61c2d6SAlexander Lobakin 		snprintf(msg, sizeof(msg),
252b4149dc7SYuval Mintz 			 "Illegal write by chip to [%08x:%08x] blocked.\n"
253b4149dc7SYuval Mintz 			 "Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x]\n"
254eb61c2d6SAlexander Lobakin 			 "Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]",
255b4149dc7SYuval Mintz 			 addr_hi, addr_lo, details,
256b4149dc7SYuval Mintz 			 (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_PFID),
257b4149dc7SYuval Mintz 			 (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VFID),
258eb61c2d6SAlexander Lobakin 			 !!GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VF_VALID),
259b4149dc7SYuval Mintz 			 tmp,
260eb61c2d6SAlexander Lobakin 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_WAS_ERR),
261eb61c2d6SAlexander Lobakin 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_BME),
262eb61c2d6SAlexander Lobakin 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_FID_EN));
263eb61c2d6SAlexander Lobakin 
264eb61c2d6SAlexander Lobakin 		if (hw_init)
265eb61c2d6SAlexander Lobakin 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "%s\n", msg);
266eb61c2d6SAlexander Lobakin 		else
267eb61c2d6SAlexander Lobakin 			DP_NOTICE(p_hwfn, "%s\n", msg);
268b4149dc7SYuval Mintz 	}
269b4149dc7SYuval Mintz 
270666db486STomer Tayar 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_RD_DETAILS2);
271b4149dc7SYuval Mintz 	if (tmp & PGLUE_ATTENTION_RD_VALID) {
272b4149dc7SYuval Mintz 		u32 addr_lo, addr_hi, details;
273b4149dc7SYuval Mintz 
274666db486STomer Tayar 		addr_lo = qed_rd(p_hwfn, p_ptt,
275b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_RD_ADD_31_0);
276666db486STomer Tayar 		addr_hi = qed_rd(p_hwfn, p_ptt,
277b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_RD_ADD_63_32);
278666db486STomer Tayar 		details = qed_rd(p_hwfn, p_ptt,
279b4149dc7SYuval Mintz 				 PGLUE_B_REG_TX_ERR_RD_DETAILS);
280b4149dc7SYuval Mintz 
281666db486STomer Tayar 		DP_NOTICE(p_hwfn,
282b4149dc7SYuval Mintz 			  "Illegal read by chip from [%08x:%08x] blocked.\n"
283b4149dc7SYuval Mintz 			  "Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x]\n"
284b4149dc7SYuval Mintz 			  "Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]\n",
285b4149dc7SYuval Mintz 			  addr_hi, addr_lo, details,
286b4149dc7SYuval Mintz 			  (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_PFID),
287b4149dc7SYuval Mintz 			  (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VFID),
288b4149dc7SYuval Mintz 			  GET_FIELD(details,
289b4149dc7SYuval Mintz 				    PGLUE_ATTENTION_DETAILS_VF_VALID) ? 1 : 0,
290b4149dc7SYuval Mintz 			  tmp,
291666db486STomer Tayar 			  GET_FIELD(tmp,
292666db486STomer Tayar 				    PGLUE_ATTENTION_DETAILS2_WAS_ERR) ? 1 : 0,
293666db486STomer Tayar 			  GET_FIELD(tmp,
294666db486STomer Tayar 				    PGLUE_ATTENTION_DETAILS2_BME) ? 1 : 0,
295666db486STomer Tayar 			  GET_FIELD(tmp,
296666db486STomer Tayar 				    PGLUE_ATTENTION_DETAILS2_FID_EN) ? 1 : 0);
297b4149dc7SYuval Mintz 	}
298b4149dc7SYuval Mintz 
299666db486STomer Tayar 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL);
300eb61c2d6SAlexander Lobakin 	if (tmp & PGLUE_ATTENTION_ICPL_VALID) {
301eb61c2d6SAlexander Lobakin 		snprintf(msg, sizeof(msg), "ICPL error - %08x", tmp);
302eb61c2d6SAlexander Lobakin 
303eb61c2d6SAlexander Lobakin 		if (hw_init)
304eb61c2d6SAlexander Lobakin 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "%s\n", msg);
305eb61c2d6SAlexander Lobakin 		else
306eb61c2d6SAlexander Lobakin 			DP_NOTICE(p_hwfn, "%s\n", msg);
307eb61c2d6SAlexander Lobakin 	}
308b4149dc7SYuval Mintz 
309666db486STomer Tayar 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS);
310b4149dc7SYuval Mintz 	if (tmp & PGLUE_ATTENTION_ZLR_VALID) {
311b4149dc7SYuval Mintz 		u32 addr_hi, addr_lo;
312b4149dc7SYuval Mintz 
313666db486STomer Tayar 		addr_lo = qed_rd(p_hwfn, p_ptt,
314b4149dc7SYuval Mintz 				 PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0);
315666db486STomer Tayar 		addr_hi = qed_rd(p_hwfn, p_ptt,
316b4149dc7SYuval Mintz 				 PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32);
317b4149dc7SYuval Mintz 
318666db486STomer Tayar 		DP_NOTICE(p_hwfn, "ZLR error - %08x [Address %08x:%08x]\n",
319b4149dc7SYuval Mintz 			  tmp, addr_hi, addr_lo);
320b4149dc7SYuval Mintz 	}
321b4149dc7SYuval Mintz 
322666db486STomer Tayar 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_VF_ILT_ERR_DETAILS2);
323b4149dc7SYuval Mintz 	if (tmp & PGLUE_ATTENTION_ILT_VALID) {
324b4149dc7SYuval Mintz 		u32 addr_hi, addr_lo, details;
325b4149dc7SYuval Mintz 
326666db486STomer Tayar 		addr_lo = qed_rd(p_hwfn, p_ptt,
327b4149dc7SYuval Mintz 				 PGLUE_B_REG_VF_ILT_ERR_ADD_31_0);
328666db486STomer Tayar 		addr_hi = qed_rd(p_hwfn, p_ptt,
329b4149dc7SYuval Mintz 				 PGLUE_B_REG_VF_ILT_ERR_ADD_63_32);
330666db486STomer Tayar 		details = qed_rd(p_hwfn, p_ptt,
331b4149dc7SYuval Mintz 				 PGLUE_B_REG_VF_ILT_ERR_DETAILS);
332b4149dc7SYuval Mintz 
333666db486STomer Tayar 		DP_NOTICE(p_hwfn,
334b4149dc7SYuval Mintz 			  "ILT error - Details %08x Details2 %08x [Address %08x:%08x]\n",
335b4149dc7SYuval Mintz 			  details, tmp, addr_hi, addr_lo);
336b4149dc7SYuval Mintz 	}
337b4149dc7SYuval Mintz 
338b4149dc7SYuval Mintz 	/* Clear the indications */
339666db486STomer Tayar 	qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_LATCHED_ERRORS_CLR, BIT(2));
340b4149dc7SYuval Mintz 
341b4149dc7SYuval Mintz 	return 0;
342b4149dc7SYuval Mintz }
343b4149dc7SYuval Mintz 
344666db486STomer Tayar static int qed_pglueb_rbc_attn_cb(struct qed_hwfn *p_hwfn)
345666db486STomer Tayar {
346eb61c2d6SAlexander Lobakin 	return qed_pglueb_rbc_attn_handler(p_hwfn, p_hwfn->p_dpc_ptt, false);
347666db486STomer Tayar }
348666db486STomer Tayar 
3492ec276d5SIgor Russkikh static int qed_fw_assertion(struct qed_hwfn *p_hwfn)
3502ec276d5SIgor Russkikh {
3512ec276d5SIgor Russkikh 	qed_hw_err_notify(p_hwfn, p_hwfn->p_dpc_ptt, QED_HW_ERR_FW_ASSERT,
3522ec276d5SIgor Russkikh 			  "FW assertion!\n");
3532ec276d5SIgor Russkikh 
3542ec276d5SIgor Russkikh 	return -EINVAL;
3552ec276d5SIgor Russkikh }
3562ec276d5SIgor Russkikh 
357936c7ba4SIgor Russkikh static int qed_general_attention_35(struct qed_hwfn *p_hwfn)
358936c7ba4SIgor Russkikh {
359936c7ba4SIgor Russkikh 	DP_INFO(p_hwfn, "General attention 35!\n");
360936c7ba4SIgor Russkikh 
361936c7ba4SIgor Russkikh 	return 0;
362936c7ba4SIgor Russkikh }
363936c7ba4SIgor Russkikh 
364b4149dc7SYuval Mintz #define QED_DORQ_ATTENTION_REASON_MASK  (0xfffff)
365b4149dc7SYuval Mintz #define QED_DORQ_ATTENTION_OPAQUE_MASK  (0xffff)
366a1b469b8SAriel Elior #define QED_DORQ_ATTENTION_OPAQUE_SHIFT (0x0)
367b4149dc7SYuval Mintz #define QED_DORQ_ATTENTION_SIZE_MASK            (0x7f)
368b4149dc7SYuval Mintz #define QED_DORQ_ATTENTION_SIZE_SHIFT           (16)
369a1b469b8SAriel Elior 
370a1b469b8SAriel Elior #define QED_DB_REC_COUNT                        1000
371a1b469b8SAriel Elior #define QED_DB_REC_INTERVAL                     100
372a1b469b8SAriel Elior 
373a1b469b8SAriel Elior static int qed_db_rec_flush_queue(struct qed_hwfn *p_hwfn,
374a1b469b8SAriel Elior 				  struct qed_ptt *p_ptt)
375a1b469b8SAriel Elior {
376a1b469b8SAriel Elior 	u32 count = QED_DB_REC_COUNT;
377a1b469b8SAriel Elior 	u32 usage = 1;
378a1b469b8SAriel Elior 
3790d72c2acSDenis Bolotin 	/* Flush any pending (e)dpms as they may never arrive */
3800d72c2acSDenis Bolotin 	qed_wr(p_hwfn, p_ptt, DORQ_REG_DPM_FORCE_ABORT, 0x1);
3810d72c2acSDenis Bolotin 
382a1b469b8SAriel Elior 	/* wait for usage to zero or count to run out. This is necessary since
383a1b469b8SAriel Elior 	 * EDPM doorbell transactions can take multiple 64b cycles, and as such
384a1b469b8SAriel Elior 	 * can "split" over the pci. Possibly, the doorbell drop can happen with
385a1b469b8SAriel Elior 	 * half an EDPM in the queue and other half dropped. Another EDPM
386a1b469b8SAriel Elior 	 * doorbell to the same address (from doorbell recovery mechanism or
387a1b469b8SAriel Elior 	 * from the doorbelling entity) could have first half dropped and second
388a1b469b8SAriel Elior 	 * half interpreted as continuation of the first. To prevent such
389a1b469b8SAriel Elior 	 * malformed doorbells from reaching the device, flush the queue before
390a1b469b8SAriel Elior 	 * releasing the overflow sticky indication.
391a1b469b8SAriel Elior 	 */
392a1b469b8SAriel Elior 	while (count-- && usage) {
393a1b469b8SAriel Elior 		usage = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_USAGE_CNT);
394a1b469b8SAriel Elior 		udelay(QED_DB_REC_INTERVAL);
395a1b469b8SAriel Elior 	}
396a1b469b8SAriel Elior 
397a1b469b8SAriel Elior 	/* should have been depleted by now */
398a1b469b8SAriel Elior 	if (usage) {
399a1b469b8SAriel Elior 		DP_NOTICE(p_hwfn->cdev,
400a1b469b8SAriel Elior 			  "DB recovery: doorbell usage failed to zero after %d usec. usage was %x\n",
401a1b469b8SAriel Elior 			  QED_DB_REC_INTERVAL * QED_DB_REC_COUNT, usage);
402a1b469b8SAriel Elior 		return -EBUSY;
403a1b469b8SAriel Elior 	}
404a1b469b8SAriel Elior 
405a1b469b8SAriel Elior 	return 0;
406a1b469b8SAriel Elior }
407a1b469b8SAriel Elior 
408a1b469b8SAriel Elior int qed_db_rec_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
409a1b469b8SAriel Elior {
4100d72c2acSDenis Bolotin 	u32 attn_ovfl, cur_ovfl;
411a1b469b8SAriel Elior 	int rc;
412a1b469b8SAriel Elior 
4130d72c2acSDenis Bolotin 	attn_ovfl = test_and_clear_bit(QED_OVERFLOW_BIT,
4140d72c2acSDenis Bolotin 				       &p_hwfn->db_recovery_info.overflow);
4150d72c2acSDenis Bolotin 	cur_ovfl = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY);
4160d72c2acSDenis Bolotin 	if (!cur_ovfl && !attn_ovfl)
417a1b469b8SAriel Elior 		return 0;
418a1b469b8SAriel Elior 
4190d72c2acSDenis Bolotin 	DP_NOTICE(p_hwfn, "PF Overflow sticky: attn %u current %u\n",
4200d72c2acSDenis Bolotin 		  attn_ovfl, cur_ovfl);
4210d72c2acSDenis Bolotin 
4220d72c2acSDenis Bolotin 	if (cur_ovfl && !p_hwfn->db_bar_no_edpm) {
423a1b469b8SAriel Elior 		rc = qed_db_rec_flush_queue(p_hwfn, p_ptt);
424a1b469b8SAriel Elior 		if (rc)
425a1b469b8SAriel Elior 			return rc;
426a1b469b8SAriel Elior 	}
427a1b469b8SAriel Elior 
428a1b469b8SAriel Elior 	/* Release overflow sticky indication (stop silently dropping everything) */
429a1b469b8SAriel Elior 	qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY, 0x0);
430a1b469b8SAriel Elior 
431a1b469b8SAriel Elior 	/* Repeat all last doorbells (doorbell drop recovery) */
4329ac6bb14SDenis Bolotin 	qed_db_recovery_execute(p_hwfn);
433a1b469b8SAriel Elior 
434a1b469b8SAriel Elior 	return 0;
435a1b469b8SAriel Elior }
436a1b469b8SAriel Elior 
4370d72c2acSDenis Bolotin static void qed_dorq_attn_overflow(struct qed_hwfn *p_hwfn)
4380d72c2acSDenis Bolotin {
4390d72c2acSDenis Bolotin 	struct qed_ptt *p_ptt = p_hwfn->p_dpc_ptt;
4400d72c2acSDenis Bolotin 	u32 overflow;
4410d72c2acSDenis Bolotin 	int rc;
4420d72c2acSDenis Bolotin 
4430d72c2acSDenis Bolotin 	overflow = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY);
4440d72c2acSDenis Bolotin 	if (!overflow)
4450d72c2acSDenis Bolotin 		goto out;
4460d72c2acSDenis Bolotin 
4470d72c2acSDenis Bolotin 	/* Run PF doorbell recovery in next periodic handler */
4480d72c2acSDenis Bolotin 	set_bit(QED_OVERFLOW_BIT, &p_hwfn->db_recovery_info.overflow);
4490d72c2acSDenis Bolotin 
4500d72c2acSDenis Bolotin 	if (!p_hwfn->db_bar_no_edpm) {
4510d72c2acSDenis Bolotin 		rc = qed_db_rec_flush_queue(p_hwfn, p_ptt);
4520d72c2acSDenis Bolotin 		if (rc)
4530d72c2acSDenis Bolotin 			goto out;
4540d72c2acSDenis Bolotin 	}
4550d72c2acSDenis Bolotin 
4560d72c2acSDenis Bolotin 	qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY, 0x0);
4570d72c2acSDenis Bolotin out:
4580d72c2acSDenis Bolotin 	/* Schedule the handler even if overflow was not detected */
4590d72c2acSDenis Bolotin 	qed_periodic_db_rec_start(p_hwfn);
4600d72c2acSDenis Bolotin }
4610d72c2acSDenis Bolotin 
4620d72c2acSDenis Bolotin static int qed_dorq_attn_int_sts(struct qed_hwfn *p_hwfn)
463b4149dc7SYuval Mintz {
464a1b469b8SAriel Elior 	u32 int_sts, first_drop_reason, details, address, all_drops_reason;
465a1b469b8SAriel Elior 	struct qed_ptt *p_ptt = p_hwfn->p_dpc_ptt;
466a1b469b8SAriel Elior 
467*cdc1d868SShai Malin 	int_sts = qed_rd(p_hwfn, p_ptt, DORQ_REG_INT_STS);
468*cdc1d868SShai Malin 	if (int_sts == 0xdeadbeaf) {
469*cdc1d868SShai Malin 		DP_NOTICE(p_hwfn->cdev,
470*cdc1d868SShai Malin 			  "DORQ is being reset, skipping int_sts handler\n");
471*cdc1d868SShai Malin 
472*cdc1d868SShai Malin 		return 0;
473*cdc1d868SShai Malin 	}
474*cdc1d868SShai Malin 
475a1b469b8SAriel Elior 	/* int_sts may be zero since all PFs were interrupted for doorbell
476a1b469b8SAriel Elior 	 * overflow but another one already handled it. Can abort here. If
477a1b469b8SAriel Elior 	 * This PF also requires overflow recovery we will be interrupted again.
478a1b469b8SAriel Elior 	 * The masked almost full indication may also be set. Ignoring.
479a1b469b8SAriel Elior 	 */
480a1b469b8SAriel Elior 	if (!(int_sts & ~DORQ_REG_INT_STS_DORQ_FIFO_AFULL))
481a1b469b8SAriel Elior 		return 0;
482a1b469b8SAriel Elior 
483d4476b8aSDenis Bolotin 	DP_NOTICE(p_hwfn->cdev, "DORQ attention. int_sts was %x\n", int_sts);
484d4476b8aSDenis Bolotin 
485a1b469b8SAriel Elior 	/* check if db_drop or overflow happened */
486a1b469b8SAriel Elior 	if (int_sts & (DORQ_REG_INT_STS_DB_DROP |
487a1b469b8SAriel Elior 		       DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR)) {
488a1b469b8SAriel Elior 		/* Obtain data about db drop/overflow */
489a1b469b8SAriel Elior 		first_drop_reason = qed_rd(p_hwfn, p_ptt,
490a1b469b8SAriel Elior 					   DORQ_REG_DB_DROP_REASON) &
491b4149dc7SYuval Mintz 		    QED_DORQ_ATTENTION_REASON_MASK;
492a1b469b8SAriel Elior 		details = qed_rd(p_hwfn, p_ptt, DORQ_REG_DB_DROP_DETAILS);
493a1b469b8SAriel Elior 		address = qed_rd(p_hwfn, p_ptt,
494a1b469b8SAriel Elior 				 DORQ_REG_DB_DROP_DETAILS_ADDRESS);
495a1b469b8SAriel Elior 		all_drops_reason = qed_rd(p_hwfn, p_ptt,
496a1b469b8SAriel Elior 					  DORQ_REG_DB_DROP_DETAILS_REASON);
497b4149dc7SYuval Mintz 
498a1b469b8SAriel Elior 		/* Log info */
499a1b469b8SAriel Elior 		DP_NOTICE(p_hwfn->cdev,
500a1b469b8SAriel Elior 			  "Doorbell drop occurred\n"
501a1b469b8SAriel Elior 			  "Address\t\t0x%08x\t(second BAR address)\n"
502a1b469b8SAriel Elior 			  "FID\t\t0x%04x\t\t(Opaque FID)\n"
503a1b469b8SAriel Elior 			  "Size\t\t0x%04x\t\t(in bytes)\n"
504a1b469b8SAriel Elior 			  "1st drop reason\t0x%08x\t(details on first drop since last handling)\n"
505a1b469b8SAriel Elior 			  "Sticky reasons\t0x%08x\t(all drop reasons since last handling)\n",
506a1b469b8SAriel Elior 			  address,
507a1b469b8SAriel Elior 			  GET_FIELD(details, QED_DORQ_ATTENTION_OPAQUE),
508b4149dc7SYuval Mintz 			  GET_FIELD(details, QED_DORQ_ATTENTION_SIZE) * 4,
509a1b469b8SAriel Elior 			  first_drop_reason, all_drops_reason);
510a1b469b8SAriel Elior 
511a1b469b8SAriel Elior 		/* Clear the doorbell drop details and prepare for next drop */
512a1b469b8SAriel Elior 		qed_wr(p_hwfn, p_ptt, DORQ_REG_DB_DROP_DETAILS_REL, 0);
513a1b469b8SAriel Elior 
514a1b469b8SAriel Elior 		/* Mark interrupt as handled (note: even if drop was due to a different
515a1b469b8SAriel Elior 		 * reason than overflow we mark as handled)
516a1b469b8SAriel Elior 		 */
517a1b469b8SAriel Elior 		qed_wr(p_hwfn,
518a1b469b8SAriel Elior 		       p_ptt,
519a1b469b8SAriel Elior 		       DORQ_REG_INT_STS_WR,
520a1b469b8SAriel Elior 		       DORQ_REG_INT_STS_DB_DROP |
521a1b469b8SAriel Elior 		       DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR);
522a1b469b8SAriel Elior 
523a1b469b8SAriel Elior 		/* If there are no indications other than drop indications, success */
524a1b469b8SAriel Elior 		if ((int_sts & ~(DORQ_REG_INT_STS_DB_DROP |
525a1b469b8SAriel Elior 				 DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR |
526a1b469b8SAriel Elior 				 DORQ_REG_INT_STS_DORQ_FIFO_AFULL)) == 0)
527a1b469b8SAriel Elior 			return 0;
528b4149dc7SYuval Mintz 	}
529b4149dc7SYuval Mintz 
530a1b469b8SAriel Elior 	/* Some other indication was present - non recoverable */
531a1b469b8SAriel Elior 	DP_INFO(p_hwfn, "DORQ fatal attention\n");
532a1b469b8SAriel Elior 
533b4149dc7SYuval Mintz 	return -EINVAL;
534b4149dc7SYuval Mintz }
535b4149dc7SYuval Mintz 
5360d72c2acSDenis Bolotin static int qed_dorq_attn_cb(struct qed_hwfn *p_hwfn)
5370d72c2acSDenis Bolotin {
538*cdc1d868SShai Malin 	if (p_hwfn->cdev->recov_in_prog)
539*cdc1d868SShai Malin 		return 0;
540*cdc1d868SShai Malin 
5410d72c2acSDenis Bolotin 	p_hwfn->db_recovery_info.dorq_attn = true;
5420d72c2acSDenis Bolotin 	qed_dorq_attn_overflow(p_hwfn);
5430d72c2acSDenis Bolotin 
5440d72c2acSDenis Bolotin 	return qed_dorq_attn_int_sts(p_hwfn);
5450d72c2acSDenis Bolotin }
5460d72c2acSDenis Bolotin 
547d4476b8aSDenis Bolotin static void qed_dorq_attn_handler(struct qed_hwfn *p_hwfn)
548d4476b8aSDenis Bolotin {
549d4476b8aSDenis Bolotin 	if (p_hwfn->db_recovery_info.dorq_attn)
550d4476b8aSDenis Bolotin 		goto out;
551d4476b8aSDenis Bolotin 
552d4476b8aSDenis Bolotin 	/* Call DORQ callback if the attention was missed */
553d4476b8aSDenis Bolotin 	qed_dorq_attn_cb(p_hwfn);
554d4476b8aSDenis Bolotin out:
555d4476b8aSDenis Bolotin 	p_hwfn->db_recovery_info.dorq_attn = false;
556d4476b8aSDenis Bolotin }
557d4476b8aSDenis Bolotin 
558ba36f718SMintz, Yuval /* Instead of major changes to the data-structure, we have a some 'special'
559ba36f718SMintz, Yuval  * identifiers for sources that changed meaning between adapters.
560ba36f718SMintz, Yuval  */
561ba36f718SMintz, Yuval enum aeu_invert_reg_special_type {
562ba36f718SMintz, Yuval 	AEU_INVERT_REG_SPECIAL_CNIG_0,
563ba36f718SMintz, Yuval 	AEU_INVERT_REG_SPECIAL_CNIG_1,
564ba36f718SMintz, Yuval 	AEU_INVERT_REG_SPECIAL_CNIG_2,
565ba36f718SMintz, Yuval 	AEU_INVERT_REG_SPECIAL_CNIG_3,
566ba36f718SMintz, Yuval 	AEU_INVERT_REG_SPECIAL_MAX,
567ba36f718SMintz, Yuval };
568ba36f718SMintz, Yuval 
569ba36f718SMintz, Yuval static struct aeu_invert_reg_bit
570ba36f718SMintz, Yuval aeu_descs_special[AEU_INVERT_REG_SPECIAL_MAX] = {
571ba36f718SMintz, Yuval 	{"CNIG port 0", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
572ba36f718SMintz, Yuval 	{"CNIG port 1", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
573ba36f718SMintz, Yuval 	{"CNIG port 2", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
574ba36f718SMintz, Yuval 	{"CNIG port 3", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
575ba36f718SMintz, Yuval };
576ba36f718SMintz, Yuval 
5770d956e8aSYuval Mintz /* Notice aeu_invert_reg must be defined in the same order of bits as HW;  */
5780d956e8aSYuval Mintz static struct aeu_invert_reg aeu_descs[NUM_ATTN_REGS] = {
5790d956e8aSYuval Mintz 	{
5800d956e8aSYuval Mintz 		{       /* After Invert 1 */
5810d956e8aSYuval Mintz 			{"GPIO0 function%d",
582b4149dc7SYuval Mintz 			 (32 << ATTENTION_LENGTH_SHIFT), NULL, MAX_BLOCK_ID},
5830d956e8aSYuval Mintz 		}
5840d956e8aSYuval Mintz 	},
5850d956e8aSYuval Mintz 
5860d956e8aSYuval Mintz 	{
5870d956e8aSYuval Mintz 		{       /* After Invert 2 */
588b4149dc7SYuval Mintz 			{"PGLUE config_space", ATTENTION_SINGLE,
589b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
590b4149dc7SYuval Mintz 			{"PGLUE misc_flr", ATTENTION_SINGLE,
591b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
592b4149dc7SYuval Mintz 			{"PGLUE B RBC", ATTENTION_PAR_INT,
593666db486STomer Tayar 			 qed_pglueb_rbc_attn_cb, BLOCK_PGLUE_B},
594b4149dc7SYuval Mintz 			{"PGLUE misc_mctp", ATTENTION_SINGLE,
595b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
596b4149dc7SYuval Mintz 			{"Flash event", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
597b4149dc7SYuval Mintz 			{"SMB event", ATTENTION_SINGLE,	NULL, MAX_BLOCK_ID},
598b4149dc7SYuval Mintz 			{"Main Power", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
5990d956e8aSYuval Mintz 			{"SW timers #%d", (8 << ATTENTION_LENGTH_SHIFT) |
600ff38577aSYuval Mintz 					  (1 << ATTENTION_OFFSET_SHIFT),
601b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
6020d956e8aSYuval Mintz 			{"PCIE glue/PXP VPD %d",
603b4149dc7SYuval Mintz 			 (16 << ATTENTION_LENGTH_SHIFT), NULL, BLOCK_PGLCS},
6040d956e8aSYuval Mintz 		}
6050d956e8aSYuval Mintz 	},
6060d956e8aSYuval Mintz 
6070d956e8aSYuval Mintz 	{
6080d956e8aSYuval Mintz 		{       /* After Invert 3 */
6090d956e8aSYuval Mintz 			{"General Attention %d",
610b4149dc7SYuval Mintz 			 (32 << ATTENTION_LENGTH_SHIFT), NULL, MAX_BLOCK_ID},
6110d956e8aSYuval Mintz 		}
6120d956e8aSYuval Mintz 	},
6130d956e8aSYuval Mintz 
6140d956e8aSYuval Mintz 	{
6150d956e8aSYuval Mintz 		{       /* After Invert 4 */
616936c7ba4SIgor Russkikh 			{"General Attention 32", ATTENTION_SINGLE |
617936c7ba4SIgor Russkikh 			 ATTENTION_CLEAR_ENABLE, qed_fw_assertion,
6182ec276d5SIgor Russkikh 			 MAX_BLOCK_ID},
6190d956e8aSYuval Mintz 			{"General Attention %d",
6200d956e8aSYuval Mintz 			 (2 << ATTENTION_LENGTH_SHIFT) |
621b4149dc7SYuval Mintz 			 (33 << ATTENTION_OFFSET_SHIFT), NULL, MAX_BLOCK_ID},
622936c7ba4SIgor Russkikh 			{"General Attention 35", ATTENTION_SINGLE |
623936c7ba4SIgor Russkikh 			 ATTENTION_CLEAR_ENABLE, qed_general_attention_35,
624936c7ba4SIgor Russkikh 			 MAX_BLOCK_ID},
625ba36f718SMintz, Yuval 			{"NWS Parity",
626ba36f718SMintz, Yuval 			 ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
627ba36f718SMintz, Yuval 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_0),
628ba36f718SMintz, Yuval 			 NULL, BLOCK_NWS},
629ba36f718SMintz, Yuval 			{"NWS Interrupt",
630ba36f718SMintz, Yuval 			 ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
631ba36f718SMintz, Yuval 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_1),
632ba36f718SMintz, Yuval 			 NULL, BLOCK_NWS},
633ba36f718SMintz, Yuval 			{"NWM Parity",
634ba36f718SMintz, Yuval 			 ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
635ba36f718SMintz, Yuval 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_2),
636ba36f718SMintz, Yuval 			 NULL, BLOCK_NWM},
637ba36f718SMintz, Yuval 			{"NWM Interrupt",
638ba36f718SMintz, Yuval 			 ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
639ba36f718SMintz, Yuval 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_3),
640ba36f718SMintz, Yuval 			 NULL, BLOCK_NWM},
641b4149dc7SYuval Mintz 			{"MCP CPU", ATTENTION_SINGLE,
642b4149dc7SYuval Mintz 			 qed_mcp_attn_cb, MAX_BLOCK_ID},
643b4149dc7SYuval Mintz 			{"MCP Watchdog timer", ATTENTION_SINGLE,
644b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
645b4149dc7SYuval Mintz 			{"MCP M2P", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
646ff38577aSYuval Mintz 			{"AVS stop status ready", ATTENTION_SINGLE,
647b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
648b4149dc7SYuval Mintz 			{"MSTAT", ATTENTION_PAR_INT, NULL, MAX_BLOCK_ID},
649b4149dc7SYuval Mintz 			{"MSTAT per-path", ATTENTION_PAR_INT,
650b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
651ff38577aSYuval Mintz 			{"Reserved %d", (6 << ATTENTION_LENGTH_SHIFT),
652b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
653b4149dc7SYuval Mintz 			{"NIG", ATTENTION_PAR_INT, NULL, BLOCK_NIG},
654b4149dc7SYuval Mintz 			{"BMB/OPTE/MCP", ATTENTION_PAR_INT, NULL, BLOCK_BMB},
655b4149dc7SYuval Mintz 			{"BTB",	ATTENTION_PAR_INT, NULL, BLOCK_BTB},
656b4149dc7SYuval Mintz 			{"BRB",	ATTENTION_PAR_INT, NULL, BLOCK_BRB},
657b4149dc7SYuval Mintz 			{"PRS",	ATTENTION_PAR_INT, NULL, BLOCK_PRS},
6580d956e8aSYuval Mintz 		}
6590d956e8aSYuval Mintz 	},
6600d956e8aSYuval Mintz 
6610d956e8aSYuval Mintz 	{
6620d956e8aSYuval Mintz 		{       /* After Invert 5 */
663b4149dc7SYuval Mintz 			{"SRC", ATTENTION_PAR_INT, NULL, BLOCK_SRC},
664b4149dc7SYuval Mintz 			{"PB Client1", ATTENTION_PAR_INT, NULL, BLOCK_PBF_PB1},
665b4149dc7SYuval Mintz 			{"PB Client2", ATTENTION_PAR_INT, NULL, BLOCK_PBF_PB2},
666b4149dc7SYuval Mintz 			{"RPB", ATTENTION_PAR_INT, NULL, BLOCK_RPB},
667b4149dc7SYuval Mintz 			{"PBF", ATTENTION_PAR_INT, NULL, BLOCK_PBF},
668b4149dc7SYuval Mintz 			{"QM", ATTENTION_PAR_INT, NULL, BLOCK_QM},
669b4149dc7SYuval Mintz 			{"TM", ATTENTION_PAR_INT, NULL, BLOCK_TM},
670b4149dc7SYuval Mintz 			{"MCM",  ATTENTION_PAR_INT, NULL, BLOCK_MCM},
671b4149dc7SYuval Mintz 			{"MSDM", ATTENTION_PAR_INT, NULL, BLOCK_MSDM},
672b4149dc7SYuval Mintz 			{"MSEM", ATTENTION_PAR_INT, NULL, BLOCK_MSEM},
673b4149dc7SYuval Mintz 			{"PCM", ATTENTION_PAR_INT, NULL, BLOCK_PCM},
674b4149dc7SYuval Mintz 			{"PSDM", ATTENTION_PAR_INT, NULL, BLOCK_PSDM},
675b4149dc7SYuval Mintz 			{"PSEM", ATTENTION_PAR_INT, NULL, BLOCK_PSEM},
676b4149dc7SYuval Mintz 			{"TCM", ATTENTION_PAR_INT, NULL, BLOCK_TCM},
677b4149dc7SYuval Mintz 			{"TSDM", ATTENTION_PAR_INT, NULL, BLOCK_TSDM},
678b4149dc7SYuval Mintz 			{"TSEM", ATTENTION_PAR_INT, NULL, BLOCK_TSEM},
6790d956e8aSYuval Mintz 		}
6800d956e8aSYuval Mintz 	},
6810d956e8aSYuval Mintz 
6820d956e8aSYuval Mintz 	{
6830d956e8aSYuval Mintz 		{       /* After Invert 6 */
684b4149dc7SYuval Mintz 			{"UCM", ATTENTION_PAR_INT, NULL, BLOCK_UCM},
685b4149dc7SYuval Mintz 			{"USDM", ATTENTION_PAR_INT, NULL, BLOCK_USDM},
686b4149dc7SYuval Mintz 			{"USEM", ATTENTION_PAR_INT, NULL, BLOCK_USEM},
687b4149dc7SYuval Mintz 			{"XCM",	ATTENTION_PAR_INT, NULL, BLOCK_XCM},
688b4149dc7SYuval Mintz 			{"XSDM", ATTENTION_PAR_INT, NULL, BLOCK_XSDM},
689b4149dc7SYuval Mintz 			{"XSEM", ATTENTION_PAR_INT, NULL, BLOCK_XSEM},
690b4149dc7SYuval Mintz 			{"YCM",	ATTENTION_PAR_INT, NULL, BLOCK_YCM},
691b4149dc7SYuval Mintz 			{"YSDM", ATTENTION_PAR_INT, NULL, BLOCK_YSDM},
692b4149dc7SYuval Mintz 			{"YSEM", ATTENTION_PAR_INT, NULL, BLOCK_YSEM},
693b4149dc7SYuval Mintz 			{"XYLD", ATTENTION_PAR_INT, NULL, BLOCK_XYLD},
694b4149dc7SYuval Mintz 			{"TMLD", ATTENTION_PAR_INT, NULL, BLOCK_TMLD},
695b4149dc7SYuval Mintz 			{"MYLD", ATTENTION_PAR_INT, NULL, BLOCK_MULD},
696b4149dc7SYuval Mintz 			{"YULD", ATTENTION_PAR_INT, NULL, BLOCK_YULD},
697b4149dc7SYuval Mintz 			{"DORQ", ATTENTION_PAR_INT,
698b4149dc7SYuval Mintz 			 qed_dorq_attn_cb, BLOCK_DORQ},
699b4149dc7SYuval Mintz 			{"DBG", ATTENTION_PAR_INT, NULL, BLOCK_DBG},
700b4149dc7SYuval Mintz 			{"IPC",	ATTENTION_PAR_INT, NULL, BLOCK_IPC},
7010d956e8aSYuval Mintz 		}
7020d956e8aSYuval Mintz 	},
7030d956e8aSYuval Mintz 
7040d956e8aSYuval Mintz 	{
7050d956e8aSYuval Mintz 		{       /* After Invert 7 */
706b4149dc7SYuval Mintz 			{"CCFC", ATTENTION_PAR_INT, NULL, BLOCK_CCFC},
707b4149dc7SYuval Mintz 			{"CDU", ATTENTION_PAR_INT, NULL, BLOCK_CDU},
708b4149dc7SYuval Mintz 			{"DMAE", ATTENTION_PAR_INT, NULL, BLOCK_DMAE},
709b4149dc7SYuval Mintz 			{"IGU", ATTENTION_PAR_INT, NULL, BLOCK_IGU},
710b4149dc7SYuval Mintz 			{"ATC", ATTENTION_PAR_INT, NULL, MAX_BLOCK_ID},
711b4149dc7SYuval Mintz 			{"CAU", ATTENTION_PAR_INT, NULL, BLOCK_CAU},
712b4149dc7SYuval Mintz 			{"PTU", ATTENTION_PAR_INT, NULL, BLOCK_PTU},
713b4149dc7SYuval Mintz 			{"PRM", ATTENTION_PAR_INT, NULL, BLOCK_PRM},
714b4149dc7SYuval Mintz 			{"TCFC", ATTENTION_PAR_INT, NULL, BLOCK_TCFC},
715b4149dc7SYuval Mintz 			{"RDIF", ATTENTION_PAR_INT, NULL, BLOCK_RDIF},
716b4149dc7SYuval Mintz 			{"TDIF", ATTENTION_PAR_INT, NULL, BLOCK_TDIF},
717b4149dc7SYuval Mintz 			{"RSS", ATTENTION_PAR_INT, NULL, BLOCK_RSS},
718b4149dc7SYuval Mintz 			{"MISC", ATTENTION_PAR_INT, NULL, BLOCK_MISC},
719b4149dc7SYuval Mintz 			{"MISCS", ATTENTION_PAR_INT, NULL, BLOCK_MISCS},
720b4149dc7SYuval Mintz 			{"PCIE", ATTENTION_PAR, NULL, BLOCK_PCIE},
721b4149dc7SYuval Mintz 			{"Vaux PCI core", ATTENTION_SINGLE, NULL, BLOCK_PGLCS},
722b4149dc7SYuval Mintz 			{"PSWRQ", ATTENTION_PAR_INT, NULL, BLOCK_PSWRQ},
7230d956e8aSYuval Mintz 		}
7240d956e8aSYuval Mintz 	},
7250d956e8aSYuval Mintz 
7260d956e8aSYuval Mintz 	{
7270d956e8aSYuval Mintz 		{       /* After Invert 8 */
728b4149dc7SYuval Mintz 			{"PSWRQ (pci_clk)", ATTENTION_PAR_INT,
729b4149dc7SYuval Mintz 			 NULL, BLOCK_PSWRQ2},
730b4149dc7SYuval Mintz 			{"PSWWR", ATTENTION_PAR_INT, NULL, BLOCK_PSWWR},
731b4149dc7SYuval Mintz 			{"PSWWR (pci_clk)", ATTENTION_PAR_INT,
732b4149dc7SYuval Mintz 			 NULL, BLOCK_PSWWR2},
733b4149dc7SYuval Mintz 			{"PSWRD", ATTENTION_PAR_INT, NULL, BLOCK_PSWRD},
734b4149dc7SYuval Mintz 			{"PSWRD (pci_clk)", ATTENTION_PAR_INT,
735b4149dc7SYuval Mintz 			 NULL, BLOCK_PSWRD2},
736b4149dc7SYuval Mintz 			{"PSWHST", ATTENTION_PAR_INT,
737b4149dc7SYuval Mintz 			 qed_pswhst_attn_cb, BLOCK_PSWHST},
738b4149dc7SYuval Mintz 			{"PSWHST (pci_clk)", ATTENTION_PAR_INT,
739b4149dc7SYuval Mintz 			 NULL, BLOCK_PSWHST2},
740b4149dc7SYuval Mintz 			{"GRC",	ATTENTION_PAR_INT,
741b4149dc7SYuval Mintz 			 qed_grc_attn_cb, BLOCK_GRC},
742b4149dc7SYuval Mintz 			{"CPMU", ATTENTION_PAR_INT, NULL, BLOCK_CPMU},
743b4149dc7SYuval Mintz 			{"NCSI", ATTENTION_PAR_INT, NULL, BLOCK_NCSI},
744b4149dc7SYuval Mintz 			{"MSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
745b4149dc7SYuval Mintz 			{"PSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
746b4149dc7SYuval Mintz 			{"TSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
747b4149dc7SYuval Mintz 			{"USEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
748b4149dc7SYuval Mintz 			{"XSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
749b4149dc7SYuval Mintz 			{"YSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
750b4149dc7SYuval Mintz 			{"pxp_misc_mps", ATTENTION_PAR, NULL, BLOCK_PGLCS},
751ff38577aSYuval Mintz 			{"PCIE glue/PXP Exp. ROM", ATTENTION_SINGLE,
752b4149dc7SYuval Mintz 			 NULL, BLOCK_PGLCS},
753b4149dc7SYuval Mintz 			{"PERST_B assertion", ATTENTION_SINGLE,
754b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
755ff38577aSYuval Mintz 			{"PERST_B deassertion", ATTENTION_SINGLE,
756b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
757ff38577aSYuval Mintz 			{"Reserved %d", (2 << ATTENTION_LENGTH_SHIFT),
758b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
7590d956e8aSYuval Mintz 		}
7600d956e8aSYuval Mintz 	},
7610d956e8aSYuval Mintz 
7620d956e8aSYuval Mintz 	{
7630d956e8aSYuval Mintz 		{       /* After Invert 9 */
764b4149dc7SYuval Mintz 			{"MCP Latched memory", ATTENTION_PAR,
765b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
766ff38577aSYuval Mintz 			{"MCP Latched scratchpad cache", ATTENTION_SINGLE,
767b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
768b4149dc7SYuval Mintz 			{"MCP Latched ump_tx", ATTENTION_PAR,
769b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
770ff38577aSYuval Mintz 			{"MCP Latched scratchpad", ATTENTION_PAR,
771b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
772ff38577aSYuval Mintz 			{"Reserved %d", (28 << ATTENTION_LENGTH_SHIFT),
773b4149dc7SYuval Mintz 			 NULL, MAX_BLOCK_ID},
7740d956e8aSYuval Mintz 		}
7750d956e8aSYuval Mintz 	},
7760d956e8aSYuval Mintz };
7770d956e8aSYuval Mintz 
778ba36f718SMintz, Yuval static struct aeu_invert_reg_bit *
779ba36f718SMintz, Yuval qed_int_aeu_translate(struct qed_hwfn *p_hwfn,
780ba36f718SMintz, Yuval 		      struct aeu_invert_reg_bit *p_bit)
781ba36f718SMintz, Yuval {
782ba36f718SMintz, Yuval 	if (!QED_IS_BB(p_hwfn->cdev))
783ba36f718SMintz, Yuval 		return p_bit;
784ba36f718SMintz, Yuval 
785ba36f718SMintz, Yuval 	if (!(p_bit->flags & ATTENTION_BB_DIFFERENT))
786ba36f718SMintz, Yuval 		return p_bit;
787ba36f718SMintz, Yuval 
788ba36f718SMintz, Yuval 	return &aeu_descs_special[(p_bit->flags & ATTENTION_BB_MASK) >>
789ba36f718SMintz, Yuval 				  ATTENTION_BB_SHIFT];
790ba36f718SMintz, Yuval }
791ba36f718SMintz, Yuval 
792ba36f718SMintz, Yuval static bool qed_int_is_parity_flag(struct qed_hwfn *p_hwfn,
793ba36f718SMintz, Yuval 				   struct aeu_invert_reg_bit *p_bit)
794ba36f718SMintz, Yuval {
795ba36f718SMintz, Yuval 	return !!(qed_int_aeu_translate(p_hwfn, p_bit)->flags &
796ba36f718SMintz, Yuval 		   ATTENTION_PARITY);
797ba36f718SMintz, Yuval }
798ba36f718SMintz, Yuval 
799cc875c2eSYuval Mintz #define ATTN_STATE_BITS         (0xfff)
800cc875c2eSYuval Mintz #define ATTN_BITS_MASKABLE      (0x3ff)
801cc875c2eSYuval Mintz struct qed_sb_attn_info {
802cc875c2eSYuval Mintz 	/* Virtual & Physical address of the SB */
803cc875c2eSYuval Mintz 	struct atten_status_block       *sb_attn;
804cc875c2eSYuval Mintz 	dma_addr_t			sb_phys;
805cc875c2eSYuval Mintz 
806cc875c2eSYuval Mintz 	/* Last seen running index */
807cc875c2eSYuval Mintz 	u16				index;
808cc875c2eSYuval Mintz 
8090d956e8aSYuval Mintz 	/* A mask of the AEU bits resulting in a parity error */
8100d956e8aSYuval Mintz 	u32				parity_mask[NUM_ATTN_REGS];
8110d956e8aSYuval Mintz 
8120d956e8aSYuval Mintz 	/* A pointer to the attention description structure */
8130d956e8aSYuval Mintz 	struct aeu_invert_reg		*p_aeu_desc;
8140d956e8aSYuval Mintz 
815cc875c2eSYuval Mintz 	/* Previously asserted attentions, which are still unasserted */
816cc875c2eSYuval Mintz 	u16				known_attn;
817cc875c2eSYuval Mintz 
818cc875c2eSYuval Mintz 	/* Cleanup address for the link's general hw attention */
819cc875c2eSYuval Mintz 	u32				mfw_attn_addr;
820cc875c2eSYuval Mintz };
821cc875c2eSYuval Mintz 
822cc875c2eSYuval Mintz static inline u16 qed_attn_update_idx(struct qed_hwfn *p_hwfn,
823cc875c2eSYuval Mintz 				      struct qed_sb_attn_info *p_sb_desc)
824cc875c2eSYuval Mintz {
8251a635e48SYuval Mintz 	u16 rc = 0, index;
826cc875c2eSYuval Mintz 
827cc875c2eSYuval Mintz 	index = le16_to_cpu(p_sb_desc->sb_attn->sb_index);
828cc875c2eSYuval Mintz 	if (p_sb_desc->index != index) {
829cc875c2eSYuval Mintz 		p_sb_desc->index	= index;
830cc875c2eSYuval Mintz 		rc		      = QED_SB_ATT_IDX;
831cc875c2eSYuval Mintz 	}
832cc875c2eSYuval Mintz 
833cc875c2eSYuval Mintz 	return rc;
834cc875c2eSYuval Mintz }
835cc875c2eSYuval Mintz 
836cc875c2eSYuval Mintz /**
83771e11a3fSAlexander Lobakin  * qed_int_assertion() - Handle asserted attention bits.
838cc875c2eSYuval Mintz  *
83971e11a3fSAlexander Lobakin  * @p_hwfn: HW device data.
84071e11a3fSAlexander Lobakin  * @asserted_bits: Newly asserted bits.
84171e11a3fSAlexander Lobakin  *
84271e11a3fSAlexander Lobakin  * Return: Zero value.
843cc875c2eSYuval Mintz  */
8441a635e48SYuval Mintz static int qed_int_assertion(struct qed_hwfn *p_hwfn, u16 asserted_bits)
845cc875c2eSYuval Mintz {
846cc875c2eSYuval Mintz 	struct qed_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
847cc875c2eSYuval Mintz 	u32 igu_mask;
848cc875c2eSYuval Mintz 
849cc875c2eSYuval Mintz 	/* Mask the source of the attention in the IGU */
8501a635e48SYuval Mintz 	igu_mask = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE);
851cc875c2eSYuval Mintz 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "IGU mask: 0x%08x --> 0x%08x\n",
852cc875c2eSYuval Mintz 		   igu_mask, igu_mask & ~(asserted_bits & ATTN_BITS_MASKABLE));
853cc875c2eSYuval Mintz 	igu_mask &= ~(asserted_bits & ATTN_BITS_MASKABLE);
854cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, igu_mask);
855cc875c2eSYuval Mintz 
856cc875c2eSYuval Mintz 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
857cc875c2eSYuval Mintz 		   "inner known ATTN state: 0x%04x --> 0x%04x\n",
858cc875c2eSYuval Mintz 		   sb_attn_sw->known_attn,
859cc875c2eSYuval Mintz 		   sb_attn_sw->known_attn | asserted_bits);
860cc875c2eSYuval Mintz 	sb_attn_sw->known_attn |= asserted_bits;
861cc875c2eSYuval Mintz 
862cc875c2eSYuval Mintz 	/* Handle MCP events */
863cc875c2eSYuval Mintz 	if (asserted_bits & 0x100) {
864cc875c2eSYuval Mintz 		qed_mcp_handle_events(p_hwfn, p_hwfn->p_dpc_ptt);
865cc875c2eSYuval Mintz 		/* Clean the MCP attention */
866cc875c2eSYuval Mintz 		qed_wr(p_hwfn, p_hwfn->p_dpc_ptt,
867cc875c2eSYuval Mintz 		       sb_attn_sw->mfw_attn_addr, 0);
868cc875c2eSYuval Mintz 	}
869cc875c2eSYuval Mintz 
870cc875c2eSYuval Mintz 	DIRECT_REG_WR((u8 __iomem *)p_hwfn->regview +
871cc875c2eSYuval Mintz 		      GTT_BAR0_MAP_REG_IGU_CMD +
872cc875c2eSYuval Mintz 		      ((IGU_CMD_ATTN_BIT_SET_UPPER -
873cc875c2eSYuval Mintz 			IGU_CMD_INT_ACK_BASE) << 3),
874cc875c2eSYuval Mintz 		      (u32)asserted_bits);
875cc875c2eSYuval Mintz 
876cc875c2eSYuval Mintz 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "set cmd IGU: 0x%04x\n",
877cc875c2eSYuval Mintz 		   asserted_bits);
878cc875c2eSYuval Mintz 
879cc875c2eSYuval Mintz 	return 0;
880cc875c2eSYuval Mintz }
881cc875c2eSYuval Mintz 
8820ebbd1c8SMintz, Yuval static void qed_int_attn_print(struct qed_hwfn *p_hwfn,
8830ebbd1c8SMintz, Yuval 			       enum block_id id,
8840ebbd1c8SMintz, Yuval 			       enum dbg_attn_type type, bool b_clear)
885ff38577aSYuval Mintz {
8860ebbd1c8SMintz, Yuval 	struct dbg_attn_block_result attn_results;
8870ebbd1c8SMintz, Yuval 	enum dbg_status status;
888ff38577aSYuval Mintz 
8890ebbd1c8SMintz, Yuval 	memset(&attn_results, 0, sizeof(attn_results));
890ff38577aSYuval Mintz 
8910ebbd1c8SMintz, Yuval 	status = qed_dbg_read_attn(p_hwfn, p_hwfn->p_dpc_ptt, id, type,
8920ebbd1c8SMintz, Yuval 				   b_clear, &attn_results);
8930ebbd1c8SMintz, Yuval 	if (status != DBG_STATUS_OK)
894ff38577aSYuval Mintz 		DP_NOTICE(p_hwfn,
8950ebbd1c8SMintz, Yuval 			  "Failed to parse attention information [status: %s]\n",
8960ebbd1c8SMintz, Yuval 			  qed_dbg_get_status_str(status));
8970ebbd1c8SMintz, Yuval 	else
8980ebbd1c8SMintz, Yuval 		qed_dbg_parse_attn(p_hwfn, &attn_results);
899ff38577aSYuval Mintz }
900ff38577aSYuval Mintz 
901cc875c2eSYuval Mintz /**
90271e11a3fSAlexander Lobakin  * qed_int_deassertion_aeu_bit() - Handles the effects of a single
90371e11a3fSAlexander Lobakin  * cause of the attention.
9040d956e8aSYuval Mintz  *
90571e11a3fSAlexander Lobakin  * @p_hwfn: HW device data.
90671e11a3fSAlexander Lobakin  * @p_aeu: Descriptor of an AEU bit which caused the attention.
90771e11a3fSAlexander Lobakin  * @aeu_en_reg: Register offset of the AEU enable reg. which configured
9080d956e8aSYuval Mintz  *              this bit to this group.
90971e11a3fSAlexander Lobakin  * @p_bit_name: AEU bit description for logging purposes.
91071e11a3fSAlexander Lobakin  * @bitmask: Index of this bit in the aeu_en_reg.
9110d956e8aSYuval Mintz  *
91271e11a3fSAlexander Lobakin  * Return: Zero on success, negative errno otherwise.
9130d956e8aSYuval Mintz  */
9140d956e8aSYuval Mintz static int
9150d956e8aSYuval Mintz qed_int_deassertion_aeu_bit(struct qed_hwfn *p_hwfn,
9160d956e8aSYuval Mintz 			    struct aeu_invert_reg_bit *p_aeu,
9170d956e8aSYuval Mintz 			    u32 aeu_en_reg,
9186010179dSMintz, Yuval 			    const char *p_bit_name, u32 bitmask)
9190d956e8aSYuval Mintz {
9200ebbd1c8SMintz, Yuval 	bool b_fatal = false;
9210d956e8aSYuval Mintz 	int rc = -EINVAL;
922b4149dc7SYuval Mintz 	u32 val;
9230d956e8aSYuval Mintz 
9240d956e8aSYuval Mintz 	DP_INFO(p_hwfn, "Deasserted attention `%s'[%08x]\n",
9256010179dSMintz, Yuval 		p_bit_name, bitmask);
9260d956e8aSYuval Mintz 
927b4149dc7SYuval Mintz 	/* Call callback before clearing the interrupt status */
928b4149dc7SYuval Mintz 	if (p_aeu->cb) {
929b4149dc7SYuval Mintz 		DP_INFO(p_hwfn, "`%s (attention)': Calling Callback function\n",
9306010179dSMintz, Yuval 			p_bit_name);
931b4149dc7SYuval Mintz 		rc = p_aeu->cb(p_hwfn);
932b4149dc7SYuval Mintz 	}
933b4149dc7SYuval Mintz 
9340ebbd1c8SMintz, Yuval 	if (rc)
9350ebbd1c8SMintz, Yuval 		b_fatal = true;
936ff38577aSYuval Mintz 
9370ebbd1c8SMintz, Yuval 	/* Print HW block interrupt registers */
9380ebbd1c8SMintz, Yuval 	if (p_aeu->block_index != MAX_BLOCK_ID)
9390ebbd1c8SMintz, Yuval 		qed_int_attn_print(p_hwfn, p_aeu->block_index,
9400ebbd1c8SMintz, Yuval 				   ATTN_TYPE_INTERRUPT, !b_fatal);
941ff38577aSYuval Mintz 
9422ec276d5SIgor Russkikh 	/* Reach assertion if attention is fatal */
9432ec276d5SIgor Russkikh 	if (b_fatal)
9442ec276d5SIgor Russkikh 		qed_hw_err_notify(p_hwfn, p_hwfn->p_dpc_ptt, QED_HW_ERR_HW_ATTN,
9452ec276d5SIgor Russkikh 				  "`%s': Fatal attention\n",
9462ec276d5SIgor Russkikh 				  p_bit_name);
9472ec276d5SIgor Russkikh 	else /* If the attention is benign, no need to prevent it */
948b4149dc7SYuval Mintz 		goto out;
949b4149dc7SYuval Mintz 
9500d956e8aSYuval Mintz 	/* Prevent this Attention from being asserted in the future */
9510d956e8aSYuval Mintz 	val = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
952b4149dc7SYuval Mintz 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, (val & ~bitmask));
9530d956e8aSYuval Mintz 	DP_INFO(p_hwfn, "`%s' - Disabled future attentions\n",
9546010179dSMintz, Yuval 		p_bit_name);
9550d956e8aSYuval Mintz 
956b4149dc7SYuval Mintz out:
9570d956e8aSYuval Mintz 	return rc;
9580d956e8aSYuval Mintz }
9590d956e8aSYuval Mintz 
960ff38577aSYuval Mintz /**
96171e11a3fSAlexander Lobakin  * qed_int_deassertion_parity() - Handle a single parity AEU source.
962ff38577aSYuval Mintz  *
96371e11a3fSAlexander Lobakin  * @p_hwfn: HW device data.
96471e11a3fSAlexander Lobakin  * @p_aeu: Descriptor of an AEU bit which caused the parity.
96571e11a3fSAlexander Lobakin  * @aeu_en_reg: Address of the AEU enable register.
96671e11a3fSAlexander Lobakin  * @bit_index: Index (0-31) of an AEU bit.
967ff38577aSYuval Mintz  */
968ff38577aSYuval Mintz static void qed_int_deassertion_parity(struct qed_hwfn *p_hwfn,
969ff38577aSYuval Mintz 				       struct aeu_invert_reg_bit *p_aeu,
9709790c35eSMintz, Yuval 				       u32 aeu_en_reg, u8 bit_index)
971ff38577aSYuval Mintz {
9729790c35eSMintz, Yuval 	u32 block_id = p_aeu->block_index, mask, val;
973ff38577aSYuval Mintz 
9749790c35eSMintz, Yuval 	DP_NOTICE(p_hwfn->cdev,
9759790c35eSMintz, Yuval 		  "%s parity attention is set [address 0x%08x, bit %d]\n",
9769790c35eSMintz, Yuval 		  p_aeu->bit_name, aeu_en_reg, bit_index);
977ff38577aSYuval Mintz 
978ff38577aSYuval Mintz 	if (block_id != MAX_BLOCK_ID) {
9790ebbd1c8SMintz, Yuval 		qed_int_attn_print(p_hwfn, block_id, ATTN_TYPE_PARITY, false);
980ff38577aSYuval Mintz 
981ff38577aSYuval Mintz 		/* In BB, there's a single parity bit for several blocks */
982ff38577aSYuval Mintz 		if (block_id == BLOCK_BTB) {
9830ebbd1c8SMintz, Yuval 			qed_int_attn_print(p_hwfn, BLOCK_OPTE,
9840ebbd1c8SMintz, Yuval 					   ATTN_TYPE_PARITY, false);
9850ebbd1c8SMintz, Yuval 			qed_int_attn_print(p_hwfn, BLOCK_MCP,
9860ebbd1c8SMintz, Yuval 					   ATTN_TYPE_PARITY, false);
987ff38577aSYuval Mintz 		}
988ff38577aSYuval Mintz 	}
9899790c35eSMintz, Yuval 
9909790c35eSMintz, Yuval 	/* Prevent this parity error from being re-asserted */
9919790c35eSMintz, Yuval 	mask = ~BIT(bit_index);
9929790c35eSMintz, Yuval 	val = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
9939790c35eSMintz, Yuval 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, val & mask);
9949790c35eSMintz, Yuval 	DP_INFO(p_hwfn, "`%s' - Disabled future parity errors\n",
9959790c35eSMintz, Yuval 		p_aeu->bit_name);
996ff38577aSYuval Mintz }
997ff38577aSYuval Mintz 
9980d956e8aSYuval Mintz /**
99971e11a3fSAlexander Lobakin  * qed_int_deassertion() - Handle deassertion of previously asserted
100071e11a3fSAlexander Lobakin  * attentions.
1001cc875c2eSYuval Mintz  *
100271e11a3fSAlexander Lobakin  * @p_hwfn: HW device data.
100371e11a3fSAlexander Lobakin  * @deasserted_bits: newly deasserted bits.
1004cc875c2eSYuval Mintz  *
100571e11a3fSAlexander Lobakin  * Return: Zero value.
1006cc875c2eSYuval Mintz  */
1007cc875c2eSYuval Mintz static int qed_int_deassertion(struct qed_hwfn  *p_hwfn,
1008cc875c2eSYuval Mintz 			       u16 deasserted_bits)
1009cc875c2eSYuval Mintz {
1010cc875c2eSYuval Mintz 	struct qed_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
10119790c35eSMintz, Yuval 	u32 aeu_inv_arr[NUM_ATTN_REGS], aeu_mask, aeu_en, en;
10120d956e8aSYuval Mintz 	u8 i, j, k, bit_idx;
10130d956e8aSYuval Mintz 	int rc = 0;
1014cc875c2eSYuval Mintz 
10150d956e8aSYuval Mintz 	/* Read the attention registers in the AEU */
10160d956e8aSYuval Mintz 	for (i = 0; i < NUM_ATTN_REGS; i++) {
10170d956e8aSYuval Mintz 		aeu_inv_arr[i] = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
10180d956e8aSYuval Mintz 					MISC_REG_AEU_AFTER_INVERT_1_IGU +
10190d956e8aSYuval Mintz 					i * 0x4);
10200d956e8aSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
10210d956e8aSYuval Mintz 			   "Deasserted bits [%d]: %08x\n",
10220d956e8aSYuval Mintz 			   i, aeu_inv_arr[i]);
10230d956e8aSYuval Mintz 	}
10240d956e8aSYuval Mintz 
10250d956e8aSYuval Mintz 	/* Find parity attentions first */
10260d956e8aSYuval Mintz 	for (i = 0; i < NUM_ATTN_REGS; i++) {
10270d956e8aSYuval Mintz 		struct aeu_invert_reg *p_aeu = &sb_attn_sw->p_aeu_desc[i];
10280d956e8aSYuval Mintz 		u32 parities;
10290d956e8aSYuval Mintz 
10309790c35eSMintz, Yuval 		aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 + i * sizeof(u32);
10319790c35eSMintz, Yuval 		en = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
10329790c35eSMintz, Yuval 
10330d956e8aSYuval Mintz 		/* Skip register in which no parity bit is currently set */
10340d956e8aSYuval Mintz 		parities = sb_attn_sw->parity_mask[i] & aeu_inv_arr[i] & en;
10350d956e8aSYuval Mintz 		if (!parities)
10360d956e8aSYuval Mintz 			continue;
10370d956e8aSYuval Mintz 
10380d956e8aSYuval Mintz 		for (j = 0, bit_idx = 0; bit_idx < 32; j++) {
10390d956e8aSYuval Mintz 			struct aeu_invert_reg_bit *p_bit = &p_aeu->bits[j];
10400d956e8aSYuval Mintz 
1041ba36f718SMintz, Yuval 			if (qed_int_is_parity_flag(p_hwfn, p_bit) &&
10421a635e48SYuval Mintz 			    !!(parities & BIT(bit_idx)))
1043ff38577aSYuval Mintz 				qed_int_deassertion_parity(p_hwfn, p_bit,
10449790c35eSMintz, Yuval 							   aeu_en, bit_idx);
10450d956e8aSYuval Mintz 
10460d956e8aSYuval Mintz 			bit_idx += ATTENTION_LENGTH(p_bit->flags);
10470d956e8aSYuval Mintz 		}
10480d956e8aSYuval Mintz 	}
10490d956e8aSYuval Mintz 
10500d956e8aSYuval Mintz 	/* Find non-parity cause for attention and act */
10510d956e8aSYuval Mintz 	for (k = 0; k < MAX_ATTN_GRPS; k++) {
10520d956e8aSYuval Mintz 		struct aeu_invert_reg_bit *p_aeu;
10530d956e8aSYuval Mintz 
10540d956e8aSYuval Mintz 		/* Handle only groups whose attention is currently deasserted */
10550d956e8aSYuval Mintz 		if (!(deasserted_bits & (1 << k)))
10560d956e8aSYuval Mintz 			continue;
10570d956e8aSYuval Mintz 
10580d956e8aSYuval Mintz 		for (i = 0; i < NUM_ATTN_REGS; i++) {
10599790c35eSMintz, Yuval 			u32 bits;
10609790c35eSMintz, Yuval 
10619790c35eSMintz, Yuval 			aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 +
10620d956e8aSYuval Mintz 				 i * sizeof(u32) +
10630d956e8aSYuval Mintz 				 k * sizeof(u32) * NUM_ATTN_REGS;
10640d956e8aSYuval Mintz 
10650d956e8aSYuval Mintz 			en = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
10660d956e8aSYuval Mintz 			bits = aeu_inv_arr[i] & en;
10670d956e8aSYuval Mintz 
10680d956e8aSYuval Mintz 			/* Skip if no bit from this group is currently set */
10690d956e8aSYuval Mintz 			if (!bits)
10700d956e8aSYuval Mintz 				continue;
10710d956e8aSYuval Mintz 
10720d956e8aSYuval Mintz 			/* Find all set bits from current register which belong
10730d956e8aSYuval Mintz 			 * to current group, making them responsible for the
10740d956e8aSYuval Mintz 			 * previous assertion.
10750d956e8aSYuval Mintz 			 */
10760d956e8aSYuval Mintz 			for (j = 0, bit_idx = 0; bit_idx < 32; j++) {
10776010179dSMintz, Yuval 				long unsigned int bitmask;
10780d956e8aSYuval Mintz 				u8 bit, bit_len;
10790d956e8aSYuval Mintz 
10800d956e8aSYuval Mintz 				p_aeu = &sb_attn_sw->p_aeu_desc[i].bits[j];
1081ba36f718SMintz, Yuval 				p_aeu = qed_int_aeu_translate(p_hwfn, p_aeu);
10820d956e8aSYuval Mintz 
10830d956e8aSYuval Mintz 				bit = bit_idx;
10840d956e8aSYuval Mintz 				bit_len = ATTENTION_LENGTH(p_aeu->flags);
1085ba36f718SMintz, Yuval 				if (qed_int_is_parity_flag(p_hwfn, p_aeu)) {
10860d956e8aSYuval Mintz 					/* Skip Parity */
10870d956e8aSYuval Mintz 					bit++;
10880d956e8aSYuval Mintz 					bit_len--;
10890d956e8aSYuval Mintz 				}
10900d956e8aSYuval Mintz 
10910d956e8aSYuval Mintz 				bitmask = bits & (((1 << bit_len) - 1) << bit);
10926010179dSMintz, Yuval 				bitmask >>= bit;
10936010179dSMintz, Yuval 
10940d956e8aSYuval Mintz 				if (bitmask) {
10956010179dSMintz, Yuval 					u32 flags = p_aeu->flags;
10966010179dSMintz, Yuval 					char bit_name[30];
10976010179dSMintz, Yuval 					u8 num;
10986010179dSMintz, Yuval 
10996010179dSMintz, Yuval 					num = (u8)find_first_bit(&bitmask,
11006010179dSMintz, Yuval 								 bit_len);
11016010179dSMintz, Yuval 
11026010179dSMintz, Yuval 					/* Some bits represent more than a
11036010179dSMintz, Yuval 					 * a single interrupt. Correctly print
11046010179dSMintz, Yuval 					 * their name.
11056010179dSMintz, Yuval 					 */
11066010179dSMintz, Yuval 					if (ATTENTION_LENGTH(flags) > 2 ||
11076010179dSMintz, Yuval 					    ((flags & ATTENTION_PAR_INT) &&
11086010179dSMintz, Yuval 					     ATTENTION_LENGTH(flags) > 1))
11096010179dSMintz, Yuval 						snprintf(bit_name, 30,
11106010179dSMintz, Yuval 							 p_aeu->bit_name, num);
11116010179dSMintz, Yuval 					else
11123690c8c9SWang Xiayang 						strlcpy(bit_name,
11136010179dSMintz, Yuval 							p_aeu->bit_name, 30);
11146010179dSMintz, Yuval 
11156010179dSMintz, Yuval 					/* We now need to pass bitmask in its
11166010179dSMintz, Yuval 					 * correct position.
11176010179dSMintz, Yuval 					 */
11186010179dSMintz, Yuval 					bitmask <<= bit;
11196010179dSMintz, Yuval 
11200d956e8aSYuval Mintz 					/* Handle source of the attention */
11210d956e8aSYuval Mintz 					qed_int_deassertion_aeu_bit(p_hwfn,
11220d956e8aSYuval Mintz 								    p_aeu,
11230d956e8aSYuval Mintz 								    aeu_en,
11246010179dSMintz, Yuval 								    bit_name,
11250d956e8aSYuval Mintz 								    bitmask);
11260d956e8aSYuval Mintz 				}
11270d956e8aSYuval Mintz 
11280d956e8aSYuval Mintz 				bit_idx += ATTENTION_LENGTH(p_aeu->flags);
11290d956e8aSYuval Mintz 			}
11300d956e8aSYuval Mintz 		}
11310d956e8aSYuval Mintz 	}
1132cc875c2eSYuval Mintz 
1133d4476b8aSDenis Bolotin 	/* Handle missed DORQ attention */
1134d4476b8aSDenis Bolotin 	qed_dorq_attn_handler(p_hwfn);
1135d4476b8aSDenis Bolotin 
1136cc875c2eSYuval Mintz 	/* Clear IGU indication for the deasserted bits */
1137cc875c2eSYuval Mintz 	DIRECT_REG_WR((u8 __iomem *)p_hwfn->regview +
1138cc875c2eSYuval Mintz 				    GTT_BAR0_MAP_REG_IGU_CMD +
1139cc875c2eSYuval Mintz 				    ((IGU_CMD_ATTN_BIT_CLR_UPPER -
1140cc875c2eSYuval Mintz 				      IGU_CMD_INT_ACK_BASE) << 3),
1141cc875c2eSYuval Mintz 				    ~((u32)deasserted_bits));
1142cc875c2eSYuval Mintz 
1143cc875c2eSYuval Mintz 	/* Unmask deasserted attentions in IGU */
11441a635e48SYuval Mintz 	aeu_mask = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE);
1145cc875c2eSYuval Mintz 	aeu_mask |= (deasserted_bits & ATTN_BITS_MASKABLE);
1146cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, aeu_mask);
1147cc875c2eSYuval Mintz 
1148cc875c2eSYuval Mintz 	/* Clear deassertion from inner state */
1149cc875c2eSYuval Mintz 	sb_attn_sw->known_attn &= ~deasserted_bits;
1150cc875c2eSYuval Mintz 
11510d956e8aSYuval Mintz 	return rc;
1152cc875c2eSYuval Mintz }
1153cc875c2eSYuval Mintz 
1154cc875c2eSYuval Mintz static int qed_int_attentions(struct qed_hwfn *p_hwfn)
1155cc875c2eSYuval Mintz {
1156cc875c2eSYuval Mintz 	struct qed_sb_attn_info *p_sb_attn_sw = p_hwfn->p_sb_attn;
1157cc875c2eSYuval Mintz 	struct atten_status_block *p_sb_attn = p_sb_attn_sw->sb_attn;
1158cc875c2eSYuval Mintz 	u32 attn_bits = 0, attn_acks = 0;
1159cc875c2eSYuval Mintz 	u16 asserted_bits, deasserted_bits;
1160cc875c2eSYuval Mintz 	__le16 index;
1161cc875c2eSYuval Mintz 	int rc = 0;
1162cc875c2eSYuval Mintz 
1163cc875c2eSYuval Mintz 	/* Read current attention bits/acks - safeguard against attentions
1164cc875c2eSYuval Mintz 	 * by guaranting work on a synchronized timeframe
1165cc875c2eSYuval Mintz 	 */
1166cc875c2eSYuval Mintz 	do {
1167cc875c2eSYuval Mintz 		index = p_sb_attn->sb_index;
1168ed4eac20SDenis Bolotin 		/* finish reading index before the loop condition */
1169ed4eac20SDenis Bolotin 		dma_rmb();
1170cc875c2eSYuval Mintz 		attn_bits = le32_to_cpu(p_sb_attn->atten_bits);
1171cc875c2eSYuval Mintz 		attn_acks = le32_to_cpu(p_sb_attn->atten_ack);
1172cc875c2eSYuval Mintz 	} while (index != p_sb_attn->sb_index);
1173cc875c2eSYuval Mintz 	p_sb_attn->sb_index = index;
1174cc875c2eSYuval Mintz 
1175cc875c2eSYuval Mintz 	/* Attention / Deassertion are meaningful (and in correct state)
1176cc875c2eSYuval Mintz 	 * only when they differ and consistent with known state - deassertion
1177cc875c2eSYuval Mintz 	 * when previous attention & current ack, and assertion when current
1178cc875c2eSYuval Mintz 	 * attention with no previous attention
1179cc875c2eSYuval Mintz 	 */
1180cc875c2eSYuval Mintz 	asserted_bits = (attn_bits & ~attn_acks & ATTN_STATE_BITS) &
1181cc875c2eSYuval Mintz 		~p_sb_attn_sw->known_attn;
1182cc875c2eSYuval Mintz 	deasserted_bits = (~attn_bits & attn_acks & ATTN_STATE_BITS) &
1183cc875c2eSYuval Mintz 		p_sb_attn_sw->known_attn;
1184cc875c2eSYuval Mintz 
1185cc875c2eSYuval Mintz 	if ((asserted_bits & ~0x100) || (deasserted_bits & ~0x100)) {
1186cc875c2eSYuval Mintz 		DP_INFO(p_hwfn,
1187cc875c2eSYuval Mintz 			"Attention: Index: 0x%04x, Bits: 0x%08x, Acks: 0x%08x, asserted: 0x%04x, De-asserted 0x%04x [Prev. known: 0x%04x]\n",
1188cc875c2eSYuval Mintz 			index, attn_bits, attn_acks, asserted_bits,
1189cc875c2eSYuval Mintz 			deasserted_bits, p_sb_attn_sw->known_attn);
1190cc875c2eSYuval Mintz 	} else if (asserted_bits == 0x100) {
11911d61e218SLaurence Oberman 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
11921d61e218SLaurence Oberman 			   "MFW indication via attention\n");
1193cc875c2eSYuval Mintz 	} else {
1194cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1195cc875c2eSYuval Mintz 			   "MFW indication [deassertion]\n");
1196cc875c2eSYuval Mintz 	}
1197cc875c2eSYuval Mintz 
1198cc875c2eSYuval Mintz 	if (asserted_bits) {
1199cc875c2eSYuval Mintz 		rc = qed_int_assertion(p_hwfn, asserted_bits);
1200cc875c2eSYuval Mintz 		if (rc)
1201cc875c2eSYuval Mintz 			return rc;
1202cc875c2eSYuval Mintz 	}
1203cc875c2eSYuval Mintz 
12041a635e48SYuval Mintz 	if (deasserted_bits)
1205cc875c2eSYuval Mintz 		rc = qed_int_deassertion(p_hwfn, deasserted_bits);
1206cc875c2eSYuval Mintz 
1207cc875c2eSYuval Mintz 	return rc;
1208cc875c2eSYuval Mintz }
1209cc875c2eSYuval Mintz 
1210cc875c2eSYuval Mintz static void qed_sb_ack_attn(struct qed_hwfn *p_hwfn,
12111a635e48SYuval Mintz 			    void __iomem *igu_addr, u32 ack_cons)
1212cc875c2eSYuval Mintz {
12135ab90341SAlexander Lobakin 	u32 igu_ack;
1214cc875c2eSYuval Mintz 
12155ab90341SAlexander Lobakin 	igu_ack = ((ack_cons << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1216cc875c2eSYuval Mintz 		   (1 << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1217cc875c2eSYuval Mintz 		   (IGU_INT_NOP << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1218cc875c2eSYuval Mintz 		   (IGU_SEG_ACCESS_ATTN <<
1219cc875c2eSYuval Mintz 		    IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1220cc875c2eSYuval Mintz 
12215ab90341SAlexander Lobakin 	DIRECT_REG_WR(igu_addr, igu_ack);
1222cc875c2eSYuval Mintz 
1223cc875c2eSYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
1224cc875c2eSYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
1225cc875c2eSYuval Mintz 	 */
1226cc875c2eSYuval Mintz 	barrier();
1227cc875c2eSYuval Mintz }
1228cc875c2eSYuval Mintz 
1229b5f0a3bfSAllen Pais void qed_int_sp_dpc(struct tasklet_struct *t)
1230fe56b9e6SYuval Mintz {
1231b5f0a3bfSAllen Pais 	struct qed_hwfn *p_hwfn = from_tasklet(p_hwfn, t, sp_dpc);
1232fe56b9e6SYuval Mintz 	struct qed_pi_info *pi_info = NULL;
1233cc875c2eSYuval Mintz 	struct qed_sb_attn_info *sb_attn;
1234fe56b9e6SYuval Mintz 	struct qed_sb_info *sb_info;
1235fe56b9e6SYuval Mintz 	int arr_size;
1236fe56b9e6SYuval Mintz 	u16 rc = 0;
1237fe56b9e6SYuval Mintz 
1238fe56b9e6SYuval Mintz 	if (!p_hwfn->p_sp_sb) {
1239fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn->cdev, "DPC called - no p_sp_sb\n");
1240fe56b9e6SYuval Mintz 		return;
1241fe56b9e6SYuval Mintz 	}
1242fe56b9e6SYuval Mintz 
1243fe56b9e6SYuval Mintz 	sb_info = &p_hwfn->p_sp_sb->sb_info;
1244fe56b9e6SYuval Mintz 	arr_size = ARRAY_SIZE(p_hwfn->p_sp_sb->pi_info_arr);
1245fe56b9e6SYuval Mintz 	if (!sb_info) {
1246fe56b9e6SYuval Mintz 		DP_ERR(p_hwfn->cdev,
1247fe56b9e6SYuval Mintz 		       "Status block is NULL - cannot ack interrupts\n");
1248fe56b9e6SYuval Mintz 		return;
1249fe56b9e6SYuval Mintz 	}
1250fe56b9e6SYuval Mintz 
1251cc875c2eSYuval Mintz 	if (!p_hwfn->p_sb_attn) {
1252cc875c2eSYuval Mintz 		DP_ERR(p_hwfn->cdev, "DPC called - no p_sb_attn");
1253cc875c2eSYuval Mintz 		return;
1254cc875c2eSYuval Mintz 	}
1255cc875c2eSYuval Mintz 	sb_attn = p_hwfn->p_sb_attn;
1256cc875c2eSYuval Mintz 
1257fe56b9e6SYuval Mintz 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "DPC Called! (hwfn %p %d)\n",
1258fe56b9e6SYuval Mintz 		   p_hwfn, p_hwfn->my_id);
1259fe56b9e6SYuval Mintz 
1260fe56b9e6SYuval Mintz 	/* Disable ack for def status block. Required both for msix +
1261fe56b9e6SYuval Mintz 	 * inta in non-mask mode, in inta does no harm.
1262fe56b9e6SYuval Mintz 	 */
1263fe56b9e6SYuval Mintz 	qed_sb_ack(sb_info, IGU_INT_DISABLE, 0);
1264fe56b9e6SYuval Mintz 
1265fe56b9e6SYuval Mintz 	/* Gather Interrupts/Attentions information */
1266fe56b9e6SYuval Mintz 	if (!sb_info->sb_virt) {
12671a635e48SYuval Mintz 		DP_ERR(p_hwfn->cdev,
1268fe56b9e6SYuval Mintz 		       "Interrupt Status block is NULL - cannot check for new interrupts!\n");
1269fe56b9e6SYuval Mintz 	} else {
1270fe56b9e6SYuval Mintz 		u32 tmp_index = sb_info->sb_ack;
1271fe56b9e6SYuval Mintz 
1272fe56b9e6SYuval Mintz 		rc = qed_sb_update_sb_idx(sb_info);
1273fe56b9e6SYuval Mintz 		DP_VERBOSE(p_hwfn->cdev, NETIF_MSG_INTR,
1274fe56b9e6SYuval Mintz 			   "Interrupt indices: 0x%08x --> 0x%08x\n",
1275fe56b9e6SYuval Mintz 			   tmp_index, sb_info->sb_ack);
1276fe56b9e6SYuval Mintz 	}
1277fe56b9e6SYuval Mintz 
1278cc875c2eSYuval Mintz 	if (!sb_attn || !sb_attn->sb_attn) {
12791a635e48SYuval Mintz 		DP_ERR(p_hwfn->cdev,
1280cc875c2eSYuval Mintz 		       "Attentions Status block is NULL - cannot check for new attentions!\n");
1281cc875c2eSYuval Mintz 	} else {
1282cc875c2eSYuval Mintz 		u16 tmp_index = sb_attn->index;
1283cc875c2eSYuval Mintz 
1284cc875c2eSYuval Mintz 		rc |= qed_attn_update_idx(p_hwfn, sb_attn);
1285cc875c2eSYuval Mintz 		DP_VERBOSE(p_hwfn->cdev, NETIF_MSG_INTR,
1286cc875c2eSYuval Mintz 			   "Attention indices: 0x%08x --> 0x%08x\n",
1287cc875c2eSYuval Mintz 			   tmp_index, sb_attn->index);
1288cc875c2eSYuval Mintz 	}
1289cc875c2eSYuval Mintz 
1290fe56b9e6SYuval Mintz 	/* Check if we expect interrupts at this time. if not just ack them */
1291fe56b9e6SYuval Mintz 	if (!(rc & QED_SB_EVENT_MASK)) {
1292fe56b9e6SYuval Mintz 		qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1293fe56b9e6SYuval Mintz 		return;
1294fe56b9e6SYuval Mintz 	}
1295fe56b9e6SYuval Mintz 
1296fe56b9e6SYuval Mintz 	/* Check the validity of the DPC ptt. If not ack interrupts and fail */
1297fe56b9e6SYuval Mintz 	if (!p_hwfn->p_dpc_ptt) {
1298fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn->cdev, "Failed to allocate PTT\n");
1299fe56b9e6SYuval Mintz 		qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1300fe56b9e6SYuval Mintz 		return;
1301fe56b9e6SYuval Mintz 	}
1302fe56b9e6SYuval Mintz 
1303cc875c2eSYuval Mintz 	if (rc & QED_SB_ATT_IDX)
1304cc875c2eSYuval Mintz 		qed_int_attentions(p_hwfn);
1305cc875c2eSYuval Mintz 
1306fe56b9e6SYuval Mintz 	if (rc & QED_SB_IDX) {
1307fe56b9e6SYuval Mintz 		int pi;
1308fe56b9e6SYuval Mintz 
1309fe56b9e6SYuval Mintz 		/* Look for a free index */
1310fe56b9e6SYuval Mintz 		for (pi = 0; pi < arr_size; pi++) {
1311fe56b9e6SYuval Mintz 			pi_info = &p_hwfn->p_sp_sb->pi_info_arr[pi];
1312fe56b9e6SYuval Mintz 			if (pi_info->comp_cb)
1313fe56b9e6SYuval Mintz 				pi_info->comp_cb(p_hwfn, pi_info->cookie);
1314fe56b9e6SYuval Mintz 		}
1315fe56b9e6SYuval Mintz 	}
1316fe56b9e6SYuval Mintz 
1317cc875c2eSYuval Mintz 	if (sb_attn && (rc & QED_SB_ATT_IDX))
1318cc875c2eSYuval Mintz 		/* This should be done before the interrupts are enabled,
1319cc875c2eSYuval Mintz 		 * since otherwise a new attention will be generated.
1320cc875c2eSYuval Mintz 		 */
1321cc875c2eSYuval Mintz 		qed_sb_ack_attn(p_hwfn, sb_info->igu_addr, sb_attn->index);
1322cc875c2eSYuval Mintz 
1323fe56b9e6SYuval Mintz 	qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1324fe56b9e6SYuval Mintz }
1325fe56b9e6SYuval Mintz 
1326cc875c2eSYuval Mintz static void qed_int_sb_attn_free(struct qed_hwfn *p_hwfn)
1327cc875c2eSYuval Mintz {
1328cc875c2eSYuval Mintz 	struct qed_sb_attn_info *p_sb = p_hwfn->p_sb_attn;
1329cc875c2eSYuval Mintz 
13304ac801b7SYuval Mintz 	if (!p_sb)
13314ac801b7SYuval Mintz 		return;
13324ac801b7SYuval Mintz 
1333cc875c2eSYuval Mintz 	if (p_sb->sb_attn)
13344ac801b7SYuval Mintz 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1335cc875c2eSYuval Mintz 				  SB_ATTN_ALIGNED_SIZE(p_hwfn),
13361a635e48SYuval Mintz 				  p_sb->sb_attn, p_sb->sb_phys);
1337cc875c2eSYuval Mintz 	kfree(p_sb);
13383587cb87STomer Tayar 	p_hwfn->p_sb_attn = NULL;
1339cc875c2eSYuval Mintz }
1340cc875c2eSYuval Mintz 
1341cc875c2eSYuval Mintz static void qed_int_sb_attn_setup(struct qed_hwfn *p_hwfn,
1342cc875c2eSYuval Mintz 				  struct qed_ptt *p_ptt)
1343cc875c2eSYuval Mintz {
1344cc875c2eSYuval Mintz 	struct qed_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
1345cc875c2eSYuval Mintz 
1346cc875c2eSYuval Mintz 	memset(sb_info->sb_attn, 0, sizeof(*sb_info->sb_attn));
1347cc875c2eSYuval Mintz 
1348cc875c2eSYuval Mintz 	sb_info->index = 0;
1349cc875c2eSYuval Mintz 	sb_info->known_attn = 0;
1350cc875c2eSYuval Mintz 
1351cc875c2eSYuval Mintz 	/* Configure Attention Status Block in IGU */
1352cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_L,
1353cc875c2eSYuval Mintz 	       lower_32_bits(p_hwfn->p_sb_attn->sb_phys));
1354cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_H,
1355cc875c2eSYuval Mintz 	       upper_32_bits(p_hwfn->p_sb_attn->sb_phys));
1356cc875c2eSYuval Mintz }
1357cc875c2eSYuval Mintz 
1358cc875c2eSYuval Mintz static void qed_int_sb_attn_init(struct qed_hwfn *p_hwfn,
1359cc875c2eSYuval Mintz 				 struct qed_ptt *p_ptt,
13601a635e48SYuval Mintz 				 void *sb_virt_addr, dma_addr_t sb_phy_addr)
1361cc875c2eSYuval Mintz {
1362cc875c2eSYuval Mintz 	struct qed_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
13630d956e8aSYuval Mintz 	int i, j, k;
1364cc875c2eSYuval Mintz 
1365cc875c2eSYuval Mintz 	sb_info->sb_attn = sb_virt_addr;
1366cc875c2eSYuval Mintz 	sb_info->sb_phys = sb_phy_addr;
1367cc875c2eSYuval Mintz 
13680d956e8aSYuval Mintz 	/* Set the pointer to the AEU descriptors */
13690d956e8aSYuval Mintz 	sb_info->p_aeu_desc = aeu_descs;
13700d956e8aSYuval Mintz 
13710d956e8aSYuval Mintz 	/* Calculate Parity Masks */
13720d956e8aSYuval Mintz 	memset(sb_info->parity_mask, 0, sizeof(u32) * NUM_ATTN_REGS);
13730d956e8aSYuval Mintz 	for (i = 0; i < NUM_ATTN_REGS; i++) {
13740d956e8aSYuval Mintz 		/* j is array index, k is bit index */
13750d956e8aSYuval Mintz 		for (j = 0, k = 0; k < 32; j++) {
1376ba36f718SMintz, Yuval 			struct aeu_invert_reg_bit *p_aeu;
13770d956e8aSYuval Mintz 
1378ba36f718SMintz, Yuval 			p_aeu = &aeu_descs[i].bits[j];
1379ba36f718SMintz, Yuval 			if (qed_int_is_parity_flag(p_hwfn, p_aeu))
13800d956e8aSYuval Mintz 				sb_info->parity_mask[i] |= 1 << k;
13810d956e8aSYuval Mintz 
1382ba36f718SMintz, Yuval 			k += ATTENTION_LENGTH(p_aeu->flags);
13830d956e8aSYuval Mintz 		}
13840d956e8aSYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
13850d956e8aSYuval Mintz 			   "Attn Mask [Reg %d]: 0x%08x\n",
13860d956e8aSYuval Mintz 			   i, sb_info->parity_mask[i]);
13870d956e8aSYuval Mintz 	}
13880d956e8aSYuval Mintz 
1389cc875c2eSYuval Mintz 	/* Set the address of cleanup for the mcp attention */
1390cc875c2eSYuval Mintz 	sb_info->mfw_attn_addr = (p_hwfn->rel_pf_id << 3) +
1391cc875c2eSYuval Mintz 				 MISC_REG_AEU_GENERAL_ATTN_0;
1392cc875c2eSYuval Mintz 
1393cc875c2eSYuval Mintz 	qed_int_sb_attn_setup(p_hwfn, p_ptt);
1394cc875c2eSYuval Mintz }
1395cc875c2eSYuval Mintz 
1396cc875c2eSYuval Mintz static int qed_int_sb_attn_alloc(struct qed_hwfn *p_hwfn,
1397cc875c2eSYuval Mintz 				 struct qed_ptt *p_ptt)
1398cc875c2eSYuval Mintz {
1399cc875c2eSYuval Mintz 	struct qed_dev *cdev = p_hwfn->cdev;
1400cc875c2eSYuval Mintz 	struct qed_sb_attn_info *p_sb;
1401cc875c2eSYuval Mintz 	dma_addr_t p_phys = 0;
14021a635e48SYuval Mintz 	void *p_virt;
1403cc875c2eSYuval Mintz 
1404cc875c2eSYuval Mintz 	/* SB struct */
140560fffb3bSYuval Mintz 	p_sb = kmalloc(sizeof(*p_sb), GFP_KERNEL);
14062591c280SJoe Perches 	if (!p_sb)
1407cc875c2eSYuval Mintz 		return -ENOMEM;
1408cc875c2eSYuval Mintz 
1409cc875c2eSYuval Mintz 	/* SB ring  */
1410cc875c2eSYuval Mintz 	p_virt = dma_alloc_coherent(&cdev->pdev->dev,
1411cc875c2eSYuval Mintz 				    SB_ATTN_ALIGNED_SIZE(p_hwfn),
1412cc875c2eSYuval Mintz 				    &p_phys, GFP_KERNEL);
1413cc875c2eSYuval Mintz 
1414cc875c2eSYuval Mintz 	if (!p_virt) {
1415cc875c2eSYuval Mintz 		kfree(p_sb);
1416cc875c2eSYuval Mintz 		return -ENOMEM;
1417cc875c2eSYuval Mintz 	}
1418cc875c2eSYuval Mintz 
1419cc875c2eSYuval Mintz 	/* Attention setup */
1420cc875c2eSYuval Mintz 	p_hwfn->p_sb_attn = p_sb;
1421cc875c2eSYuval Mintz 	qed_int_sb_attn_init(p_hwfn, p_ptt, p_virt, p_phys);
1422cc875c2eSYuval Mintz 
1423cc875c2eSYuval Mintz 	return 0;
1424cc875c2eSYuval Mintz }
1425cc875c2eSYuval Mintz 
1426fe56b9e6SYuval Mintz /* coalescing timeout = timeset << (timer_res + 1) */
1427fe56b9e6SYuval Mintz #define QED_CAU_DEF_RX_USECS 24
1428fe56b9e6SYuval Mintz #define QED_CAU_DEF_TX_USECS 48
1429fe56b9e6SYuval Mintz 
1430fe56b9e6SYuval Mintz void qed_init_cau_sb_entry(struct qed_hwfn *p_hwfn,
1431fe56b9e6SYuval Mintz 			   struct cau_sb_entry *p_sb_entry,
14321a635e48SYuval Mintz 			   u8 pf_id, u16 vf_number, u8 vf_valid)
1433fe56b9e6SYuval Mintz {
14344ac801b7SYuval Mintz 	struct qed_dev *cdev = p_hwfn->cdev;
14355ab90341SAlexander Lobakin 	u32 cau_state, params = 0, data = 0;
1436722003acSSudarsana Reddy Kalluru 	u8 timer_res;
1437fe56b9e6SYuval Mintz 
1438fe56b9e6SYuval Mintz 	memset(p_sb_entry, 0, sizeof(*p_sb_entry));
1439fe56b9e6SYuval Mintz 
14405ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_PF_NUMBER, pf_id);
14415ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_VF_NUMBER, vf_number);
14425ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_VF_VALID, vf_valid);
14435ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_SB_TIMESET0, 0x7F);
14445ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_SB_TIMESET1, 0x7F);
1445fe56b9e6SYuval Mintz 
1446fe56b9e6SYuval Mintz 	cau_state = CAU_HC_DISABLE_STATE;
1447fe56b9e6SYuval Mintz 
14484ac801b7SYuval Mintz 	if (cdev->int_coalescing_mode == QED_COAL_MODE_ENABLE) {
1449fe56b9e6SYuval Mintz 		cau_state = CAU_HC_ENABLE_STATE;
14504ac801b7SYuval Mintz 		if (!cdev->rx_coalesce_usecs)
14514ac801b7SYuval Mintz 			cdev->rx_coalesce_usecs = QED_CAU_DEF_RX_USECS;
14524ac801b7SYuval Mintz 		if (!cdev->tx_coalesce_usecs)
14534ac801b7SYuval Mintz 			cdev->tx_coalesce_usecs = QED_CAU_DEF_TX_USECS;
1454fe56b9e6SYuval Mintz 	}
1455fe56b9e6SYuval Mintz 
1456722003acSSudarsana Reddy Kalluru 	/* Coalesce = (timeset << timer-res), timeset is 7bit wide */
1457722003acSSudarsana Reddy Kalluru 	if (cdev->rx_coalesce_usecs <= 0x7F)
1458722003acSSudarsana Reddy Kalluru 		timer_res = 0;
1459722003acSSudarsana Reddy Kalluru 	else if (cdev->rx_coalesce_usecs <= 0xFF)
1460722003acSSudarsana Reddy Kalluru 		timer_res = 1;
1461722003acSSudarsana Reddy Kalluru 	else
1462722003acSSudarsana Reddy Kalluru 		timer_res = 2;
14635ab90341SAlexander Lobakin 
14645ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
1465722003acSSudarsana Reddy Kalluru 
1466722003acSSudarsana Reddy Kalluru 	if (cdev->tx_coalesce_usecs <= 0x7F)
1467722003acSSudarsana Reddy Kalluru 		timer_res = 0;
1468722003acSSudarsana Reddy Kalluru 	else if (cdev->tx_coalesce_usecs <= 0xFF)
1469722003acSSudarsana Reddy Kalluru 		timer_res = 1;
1470722003acSSudarsana Reddy Kalluru 	else
1471722003acSSudarsana Reddy Kalluru 		timer_res = 2;
1472722003acSSudarsana Reddy Kalluru 
14735ab90341SAlexander Lobakin 	SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
14745ab90341SAlexander Lobakin 	p_sb_entry->params = cpu_to_le32(params);
14755ab90341SAlexander Lobakin 
14765ab90341SAlexander Lobakin 	SET_FIELD(data, CAU_SB_ENTRY_STATE0, cau_state);
14775ab90341SAlexander Lobakin 	SET_FIELD(data, CAU_SB_ENTRY_STATE1, cau_state);
14785ab90341SAlexander Lobakin 	p_sb_entry->data = cpu_to_le32(data);
1479fe56b9e6SYuval Mintz }
1480fe56b9e6SYuval Mintz 
14818befd73cSMintz, Yuval static void qed_int_cau_conf_pi(struct qed_hwfn *p_hwfn,
14828befd73cSMintz, Yuval 				struct qed_ptt *p_ptt,
14838befd73cSMintz, Yuval 				u16 igu_sb_id,
14848befd73cSMintz, Yuval 				u32 pi_index,
14858befd73cSMintz, Yuval 				enum qed_coalescing_fsm coalescing_fsm,
14868befd73cSMintz, Yuval 				u8 timeset)
14878befd73cSMintz, Yuval {
14888befd73cSMintz, Yuval 	u32 sb_offset, pi_offset;
14895ab90341SAlexander Lobakin 	u32 prod = 0;
14908befd73cSMintz, Yuval 
14918befd73cSMintz, Yuval 	if (IS_VF(p_hwfn->cdev))
14928befd73cSMintz, Yuval 		return;
14938befd73cSMintz, Yuval 
14945ab90341SAlexander Lobakin 	SET_FIELD(prod, CAU_PI_ENTRY_PI_TIMESET, timeset);
14958befd73cSMintz, Yuval 	if (coalescing_fsm == QED_COAL_RX_STATE_MACHINE)
14965ab90341SAlexander Lobakin 		SET_FIELD(prod, CAU_PI_ENTRY_FSM_SEL, 0);
14978befd73cSMintz, Yuval 	else
14985ab90341SAlexander Lobakin 		SET_FIELD(prod, CAU_PI_ENTRY_FSM_SEL, 1);
14998befd73cSMintz, Yuval 
15005ab90341SAlexander Lobakin 	sb_offset = igu_sb_id * PIS_PER_SB_E4;
15018befd73cSMintz, Yuval 	pi_offset = sb_offset + pi_index;
15025ab90341SAlexander Lobakin 
15035ab90341SAlexander Lobakin 	if (p_hwfn->hw_init_done)
15048befd73cSMintz, Yuval 		qed_wr(p_hwfn, p_ptt,
15055ab90341SAlexander Lobakin 		       CAU_REG_PI_MEMORY + pi_offset * sizeof(u32), prod);
15065ab90341SAlexander Lobakin 	else
15075ab90341SAlexander Lobakin 		STORE_RT_REG(p_hwfn, CAU_REG_PI_MEMORY_RT_OFFSET + pi_offset,
15085ab90341SAlexander Lobakin 			     prod);
15098befd73cSMintz, Yuval }
15108befd73cSMintz, Yuval 
1511fe56b9e6SYuval Mintz void qed_int_cau_conf_sb(struct qed_hwfn *p_hwfn,
1512fe56b9e6SYuval Mintz 			 struct qed_ptt *p_ptt,
1513fe56b9e6SYuval Mintz 			 dma_addr_t sb_phys,
15141a635e48SYuval Mintz 			 u16 igu_sb_id, u16 vf_number, u8 vf_valid)
1515fe56b9e6SYuval Mintz {
1516fe56b9e6SYuval Mintz 	struct cau_sb_entry sb_entry;
1517fe56b9e6SYuval Mintz 
1518fe56b9e6SYuval Mintz 	qed_init_cau_sb_entry(p_hwfn, &sb_entry, p_hwfn->rel_pf_id,
1519fe56b9e6SYuval Mintz 			      vf_number, vf_valid);
1520fe56b9e6SYuval Mintz 
1521fe56b9e6SYuval Mintz 	if (p_hwfn->hw_init_done) {
15220a0c5d3bSYuval Mintz 		/* Wide-bus, initialize via DMAE */
15230a0c5d3bSYuval Mintz 		u64 phys_addr = (u64)sb_phys;
1524fe56b9e6SYuval Mintz 
15250a0c5d3bSYuval Mintz 		qed_dmae_host2grc(p_hwfn, p_ptt, (u64)(uintptr_t)&phys_addr,
15260a0c5d3bSYuval Mintz 				  CAU_REG_SB_ADDR_MEMORY +
152783bf76e3SMichal Kalderon 				  igu_sb_id * sizeof(u64), 2, NULL);
15280a0c5d3bSYuval Mintz 		qed_dmae_host2grc(p_hwfn, p_ptt, (u64)(uintptr_t)&sb_entry,
15290a0c5d3bSYuval Mintz 				  CAU_REG_SB_VAR_MEMORY +
153083bf76e3SMichal Kalderon 				  igu_sb_id * sizeof(u64), 2, NULL);
1531fe56b9e6SYuval Mintz 	} else {
1532fe56b9e6SYuval Mintz 		/* Initialize Status Block Address */
1533fe56b9e6SYuval Mintz 		STORE_RT_REG_AGG(p_hwfn,
1534fe56b9e6SYuval Mintz 				 CAU_REG_SB_ADDR_MEMORY_RT_OFFSET +
1535fe56b9e6SYuval Mintz 				 igu_sb_id * 2,
1536fe56b9e6SYuval Mintz 				 sb_phys);
1537fe56b9e6SYuval Mintz 
1538fe56b9e6SYuval Mintz 		STORE_RT_REG_AGG(p_hwfn,
1539fe56b9e6SYuval Mintz 				 CAU_REG_SB_VAR_MEMORY_RT_OFFSET +
1540fe56b9e6SYuval Mintz 				 igu_sb_id * 2,
1541fe56b9e6SYuval Mintz 				 sb_entry);
1542fe56b9e6SYuval Mintz 	}
1543fe56b9e6SYuval Mintz 
1544fe56b9e6SYuval Mintz 	/* Configure pi coalescing if set */
1545fe56b9e6SYuval Mintz 	if (p_hwfn->cdev->int_coalescing_mode == QED_COAL_MODE_ENABLE) {
1546b5a9ee7cSAriel Elior 		u8 num_tc = p_hwfn->hw_info.num_hw_tc;
1547722003acSSudarsana Reddy Kalluru 		u8 timeset, timer_res;
1548b5a9ee7cSAriel Elior 		u8 i;
1549fe56b9e6SYuval Mintz 
1550722003acSSudarsana Reddy Kalluru 		/* timeset = (coalesce >> timer-res), timeset is 7bit wide */
1551722003acSSudarsana Reddy Kalluru 		if (p_hwfn->cdev->rx_coalesce_usecs <= 0x7F)
1552722003acSSudarsana Reddy Kalluru 			timer_res = 0;
1553722003acSSudarsana Reddy Kalluru 		else if (p_hwfn->cdev->rx_coalesce_usecs <= 0xFF)
1554722003acSSudarsana Reddy Kalluru 			timer_res = 1;
1555722003acSSudarsana Reddy Kalluru 		else
1556722003acSSudarsana Reddy Kalluru 			timer_res = 2;
1557722003acSSudarsana Reddy Kalluru 		timeset = (u8)(p_hwfn->cdev->rx_coalesce_usecs >> timer_res);
1558fe56b9e6SYuval Mintz 		qed_int_cau_conf_pi(p_hwfn, p_ptt, igu_sb_id, RX_PI,
15591a635e48SYuval Mintz 				    QED_COAL_RX_STATE_MACHINE, timeset);
1560fe56b9e6SYuval Mintz 
1561722003acSSudarsana Reddy Kalluru 		if (p_hwfn->cdev->tx_coalesce_usecs <= 0x7F)
1562722003acSSudarsana Reddy Kalluru 			timer_res = 0;
1563722003acSSudarsana Reddy Kalluru 		else if (p_hwfn->cdev->tx_coalesce_usecs <= 0xFF)
1564722003acSSudarsana Reddy Kalluru 			timer_res = 1;
1565722003acSSudarsana Reddy Kalluru 		else
1566722003acSSudarsana Reddy Kalluru 			timer_res = 2;
1567722003acSSudarsana Reddy Kalluru 		timeset = (u8)(p_hwfn->cdev->tx_coalesce_usecs >> timer_res);
1568fe56b9e6SYuval Mintz 		for (i = 0; i < num_tc; i++) {
1569fe56b9e6SYuval Mintz 			qed_int_cau_conf_pi(p_hwfn, p_ptt,
1570fe56b9e6SYuval Mintz 					    igu_sb_id, TX_PI(i),
1571fe56b9e6SYuval Mintz 					    QED_COAL_TX_STATE_MACHINE,
1572fe56b9e6SYuval Mintz 					    timeset);
1573fe56b9e6SYuval Mintz 		}
1574fe56b9e6SYuval Mintz 	}
1575fe56b9e6SYuval Mintz }
1576fe56b9e6SYuval Mintz 
1577fe56b9e6SYuval Mintz void qed_int_sb_setup(struct qed_hwfn *p_hwfn,
15781a635e48SYuval Mintz 		      struct qed_ptt *p_ptt, struct qed_sb_info *sb_info)
1579fe56b9e6SYuval Mintz {
1580fe56b9e6SYuval Mintz 	/* zero status block and ack counter */
1581fe56b9e6SYuval Mintz 	sb_info->sb_ack = 0;
1582fe56b9e6SYuval Mintz 	memset(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1583fe56b9e6SYuval Mintz 
15841408cc1fSYuval Mintz 	if (IS_PF(p_hwfn->cdev))
1585fe56b9e6SYuval Mintz 		qed_int_cau_conf_sb(p_hwfn, p_ptt, sb_info->sb_phys,
1586fe56b9e6SYuval Mintz 				    sb_info->igu_sb_id, 0, 0);
1587fe56b9e6SYuval Mintz }
1588fe56b9e6SYuval Mintz 
158909b6b147SMintz, Yuval struct qed_igu_block *qed_get_igu_free_sb(struct qed_hwfn *p_hwfn, bool b_is_pf)
159009b6b147SMintz, Yuval {
159109b6b147SMintz, Yuval 	struct qed_igu_block *p_block;
159209b6b147SMintz, Yuval 	u16 igu_id;
159309b6b147SMintz, Yuval 
159409b6b147SMintz, Yuval 	for (igu_id = 0; igu_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev);
159509b6b147SMintz, Yuval 	     igu_id++) {
159609b6b147SMintz, Yuval 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
159709b6b147SMintz, Yuval 
159809b6b147SMintz, Yuval 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
159909b6b147SMintz, Yuval 		    !(p_block->status & QED_IGU_STATUS_FREE))
160009b6b147SMintz, Yuval 			continue;
160109b6b147SMintz, Yuval 
160209b6b147SMintz, Yuval 		if (!!(p_block->status & QED_IGU_STATUS_PF) == b_is_pf)
160309b6b147SMintz, Yuval 			return p_block;
160409b6b147SMintz, Yuval 	}
160509b6b147SMintz, Yuval 
160609b6b147SMintz, Yuval 	return NULL;
160709b6b147SMintz, Yuval }
160809b6b147SMintz, Yuval 
1609a333f7f3SMintz, Yuval static u16 qed_get_pf_igu_sb_id(struct qed_hwfn *p_hwfn, u16 vector_id)
1610a333f7f3SMintz, Yuval {
1611a333f7f3SMintz, Yuval 	struct qed_igu_block *p_block;
1612a333f7f3SMintz, Yuval 	u16 igu_id;
1613a333f7f3SMintz, Yuval 
1614a333f7f3SMintz, Yuval 	for (igu_id = 0; igu_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev);
1615a333f7f3SMintz, Yuval 	     igu_id++) {
1616a333f7f3SMintz, Yuval 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
1617a333f7f3SMintz, Yuval 
1618a333f7f3SMintz, Yuval 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
1619a333f7f3SMintz, Yuval 		    !p_block->is_pf ||
1620a333f7f3SMintz, Yuval 		    p_block->vector_number != vector_id)
1621a333f7f3SMintz, Yuval 			continue;
1622a333f7f3SMintz, Yuval 
1623a333f7f3SMintz, Yuval 		return igu_id;
1624a333f7f3SMintz, Yuval 	}
1625a333f7f3SMintz, Yuval 
1626a333f7f3SMintz, Yuval 	return QED_SB_INVALID_IDX;
1627a333f7f3SMintz, Yuval }
1628a333f7f3SMintz, Yuval 
162950a20714SMintz, Yuval u16 qed_get_igu_sb_id(struct qed_hwfn *p_hwfn, u16 sb_id)
1630fe56b9e6SYuval Mintz {
1631fe56b9e6SYuval Mintz 	u16 igu_sb_id;
1632fe56b9e6SYuval Mintz 
1633fe56b9e6SYuval Mintz 	/* Assuming continuous set of IGU SBs dedicated for given PF */
1634fe56b9e6SYuval Mintz 	if (sb_id == QED_SP_SB_ID)
1635fe56b9e6SYuval Mintz 		igu_sb_id = p_hwfn->hw_info.p_igu_info->igu_dsb_id;
16361408cc1fSYuval Mintz 	else if (IS_PF(p_hwfn->cdev))
1637a333f7f3SMintz, Yuval 		igu_sb_id = qed_get_pf_igu_sb_id(p_hwfn, sb_id + 1);
16381408cc1fSYuval Mintz 	else
16391408cc1fSYuval Mintz 		igu_sb_id = qed_vf_get_igu_sb_id(p_hwfn, sb_id);
1640fe56b9e6SYuval Mintz 
1641525ef5c0SYuval Mintz 	if (sb_id == QED_SP_SB_ID)
1642525ef5c0SYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1643525ef5c0SYuval Mintz 			   "Slowpath SB index in IGU is 0x%04x\n", igu_sb_id);
1644525ef5c0SYuval Mintz 	else
1645525ef5c0SYuval Mintz 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1646525ef5c0SYuval Mintz 			   "SB [%04x] <--> IGU SB [%04x]\n", sb_id, igu_sb_id);
1647fe56b9e6SYuval Mintz 
1648fe56b9e6SYuval Mintz 	return igu_sb_id;
1649fe56b9e6SYuval Mintz }
1650fe56b9e6SYuval Mintz 
1651fe56b9e6SYuval Mintz int qed_int_sb_init(struct qed_hwfn *p_hwfn,
1652fe56b9e6SYuval Mintz 		    struct qed_ptt *p_ptt,
1653fe56b9e6SYuval Mintz 		    struct qed_sb_info *sb_info,
16541a635e48SYuval Mintz 		    void *sb_virt_addr, dma_addr_t sb_phy_addr, u16 sb_id)
1655fe56b9e6SYuval Mintz {
1656fe56b9e6SYuval Mintz 	sb_info->sb_virt = sb_virt_addr;
1657fe56b9e6SYuval Mintz 	sb_info->sb_phys = sb_phy_addr;
1658fe56b9e6SYuval Mintz 
1659fe56b9e6SYuval Mintz 	sb_info->igu_sb_id = qed_get_igu_sb_id(p_hwfn, sb_id);
1660fe56b9e6SYuval Mintz 
1661fe56b9e6SYuval Mintz 	if (sb_id != QED_SP_SB_ID) {
166250a20714SMintz, Yuval 		if (IS_PF(p_hwfn->cdev)) {
166350a20714SMintz, Yuval 			struct qed_igu_info *p_info;
166450a20714SMintz, Yuval 			struct qed_igu_block *p_block;
166550a20714SMintz, Yuval 
166650a20714SMintz, Yuval 			p_info = p_hwfn->hw_info.p_igu_info;
166750a20714SMintz, Yuval 			p_block = &p_info->entry[sb_info->igu_sb_id];
166850a20714SMintz, Yuval 
166950a20714SMintz, Yuval 			p_block->sb_info = sb_info;
167050a20714SMintz, Yuval 			p_block->status &= ~QED_IGU_STATUS_FREE;
167150a20714SMintz, Yuval 			p_info->usage.free_cnt--;
167250a20714SMintz, Yuval 		} else {
167350a20714SMintz, Yuval 			qed_vf_set_sb_info(p_hwfn, sb_id, sb_info);
167450a20714SMintz, Yuval 		}
1675fe56b9e6SYuval Mintz 	}
1676fe56b9e6SYuval Mintz 
1677fe56b9e6SYuval Mintz 	sb_info->cdev = p_hwfn->cdev;
1678fe56b9e6SYuval Mintz 
1679fe56b9e6SYuval Mintz 	/* The igu address will hold the absolute address that needs to be
1680fe56b9e6SYuval Mintz 	 * written to for a specific status block
1681fe56b9e6SYuval Mintz 	 */
16821408cc1fSYuval Mintz 	if (IS_PF(p_hwfn->cdev)) {
1683fe56b9e6SYuval Mintz 		sb_info->igu_addr = (u8 __iomem *)p_hwfn->regview +
1684fe56b9e6SYuval Mintz 						  GTT_BAR0_MAP_REG_IGU_CMD +
1685fe56b9e6SYuval Mintz 						  (sb_info->igu_sb_id << 3);
16861408cc1fSYuval Mintz 	} else {
16871408cc1fSYuval Mintz 		sb_info->igu_addr = (u8 __iomem *)p_hwfn->regview +
16881408cc1fSYuval Mintz 						  PXP_VF_BAR0_START_IGU +
16891408cc1fSYuval Mintz 						  ((IGU_CMD_INT_ACK_BASE +
16901408cc1fSYuval Mintz 						    sb_info->igu_sb_id) << 3);
16911408cc1fSYuval Mintz 	}
1692fe56b9e6SYuval Mintz 
1693fe56b9e6SYuval Mintz 	sb_info->flags |= QED_SB_INFO_INIT;
1694fe56b9e6SYuval Mintz 
1695fe56b9e6SYuval Mintz 	qed_int_sb_setup(p_hwfn, p_ptt, sb_info);
1696fe56b9e6SYuval Mintz 
1697fe56b9e6SYuval Mintz 	return 0;
1698fe56b9e6SYuval Mintz }
1699fe56b9e6SYuval Mintz 
1700fe56b9e6SYuval Mintz int qed_int_sb_release(struct qed_hwfn *p_hwfn,
17011a635e48SYuval Mintz 		       struct qed_sb_info *sb_info, u16 sb_id)
1702fe56b9e6SYuval Mintz {
170350a20714SMintz, Yuval 	struct qed_igu_block *p_block;
170450a20714SMintz, Yuval 	struct qed_igu_info *p_info;
170550a20714SMintz, Yuval 
170650a20714SMintz, Yuval 	if (!sb_info)
170750a20714SMintz, Yuval 		return 0;
1708fe56b9e6SYuval Mintz 
1709fe56b9e6SYuval Mintz 	/* zero status block and ack counter */
1710fe56b9e6SYuval Mintz 	sb_info->sb_ack = 0;
1711fe56b9e6SYuval Mintz 	memset(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1712fe56b9e6SYuval Mintz 
171350a20714SMintz, Yuval 	if (IS_VF(p_hwfn->cdev)) {
171450a20714SMintz, Yuval 		qed_vf_set_sb_info(p_hwfn, sb_id, NULL);
171550a20714SMintz, Yuval 		return 0;
17164ac801b7SYuval Mintz 	}
1717fe56b9e6SYuval Mintz 
171850a20714SMintz, Yuval 	p_info = p_hwfn->hw_info.p_igu_info;
171950a20714SMintz, Yuval 	p_block = &p_info->entry[sb_info->igu_sb_id];
172050a20714SMintz, Yuval 
172150a20714SMintz, Yuval 	/* Vector 0 is reserved to Default SB */
172250a20714SMintz, Yuval 	if (!p_block->vector_number) {
172350a20714SMintz, Yuval 		DP_ERR(p_hwfn, "Do Not free sp sb using this function");
172450a20714SMintz, Yuval 		return -EINVAL;
172550a20714SMintz, Yuval 	}
172650a20714SMintz, Yuval 
172750a20714SMintz, Yuval 	/* Lose reference to client's SB info, and fix counters */
172850a20714SMintz, Yuval 	p_block->sb_info = NULL;
172950a20714SMintz, Yuval 	p_block->status |= QED_IGU_STATUS_FREE;
173050a20714SMintz, Yuval 	p_info->usage.free_cnt++;
173150a20714SMintz, Yuval 
1732fe56b9e6SYuval Mintz 	return 0;
1733fe56b9e6SYuval Mintz }
1734fe56b9e6SYuval Mintz 
1735fe56b9e6SYuval Mintz static void qed_int_sp_sb_free(struct qed_hwfn *p_hwfn)
1736fe56b9e6SYuval Mintz {
1737fe56b9e6SYuval Mintz 	struct qed_sb_sp_info *p_sb = p_hwfn->p_sp_sb;
1738fe56b9e6SYuval Mintz 
17394ac801b7SYuval Mintz 	if (!p_sb)
17404ac801b7SYuval Mintz 		return;
17414ac801b7SYuval Mintz 
1742fe56b9e6SYuval Mintz 	if (p_sb->sb_info.sb_virt)
1743fe56b9e6SYuval Mintz 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1744fe56b9e6SYuval Mintz 				  SB_ALIGNED_SIZE(p_hwfn),
1745fe56b9e6SYuval Mintz 				  p_sb->sb_info.sb_virt,
1746fe56b9e6SYuval Mintz 				  p_sb->sb_info.sb_phys);
1747fe56b9e6SYuval Mintz 	kfree(p_sb);
17483587cb87STomer Tayar 	p_hwfn->p_sp_sb = NULL;
1749fe56b9e6SYuval Mintz }
1750fe56b9e6SYuval Mintz 
17511a635e48SYuval Mintz static int qed_int_sp_sb_alloc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1752fe56b9e6SYuval Mintz {
1753fe56b9e6SYuval Mintz 	struct qed_sb_sp_info *p_sb;
1754fe56b9e6SYuval Mintz 	dma_addr_t p_phys = 0;
1755fe56b9e6SYuval Mintz 	void *p_virt;
1756fe56b9e6SYuval Mintz 
1757fe56b9e6SYuval Mintz 	/* SB struct */
175860fffb3bSYuval Mintz 	p_sb = kmalloc(sizeof(*p_sb), GFP_KERNEL);
17592591c280SJoe Perches 	if (!p_sb)
1760fe56b9e6SYuval Mintz 		return -ENOMEM;
1761fe56b9e6SYuval Mintz 
1762fe56b9e6SYuval Mintz 	/* SB ring  */
1763fe56b9e6SYuval Mintz 	p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
1764fe56b9e6SYuval Mintz 				    SB_ALIGNED_SIZE(p_hwfn),
1765fe56b9e6SYuval Mintz 				    &p_phys, GFP_KERNEL);
1766fe56b9e6SYuval Mintz 	if (!p_virt) {
1767fe56b9e6SYuval Mintz 		kfree(p_sb);
1768fe56b9e6SYuval Mintz 		return -ENOMEM;
1769fe56b9e6SYuval Mintz 	}
1770fe56b9e6SYuval Mintz 
1771fe56b9e6SYuval Mintz 	/* Status Block setup */
1772fe56b9e6SYuval Mintz 	p_hwfn->p_sp_sb = p_sb;
1773fe56b9e6SYuval Mintz 	qed_int_sb_init(p_hwfn, p_ptt, &p_sb->sb_info, p_virt,
1774fe56b9e6SYuval Mintz 			p_phys, QED_SP_SB_ID);
1775fe56b9e6SYuval Mintz 
1776fe56b9e6SYuval Mintz 	memset(p_sb->pi_info_arr, 0, sizeof(p_sb->pi_info_arr));
1777fe56b9e6SYuval Mintz 
1778fe56b9e6SYuval Mintz 	return 0;
1779fe56b9e6SYuval Mintz }
1780fe56b9e6SYuval Mintz 
1781fe56b9e6SYuval Mintz int qed_int_register_cb(struct qed_hwfn *p_hwfn,
1782fe56b9e6SYuval Mintz 			qed_int_comp_cb_t comp_cb,
17831a635e48SYuval Mintz 			void *cookie, u8 *sb_idx, __le16 **p_fw_cons)
1784fe56b9e6SYuval Mintz {
1785fe56b9e6SYuval Mintz 	struct qed_sb_sp_info *p_sp_sb = p_hwfn->p_sp_sb;
17864ac801b7SYuval Mintz 	int rc = -ENOMEM;
1787fe56b9e6SYuval Mintz 	u8 pi;
1788fe56b9e6SYuval Mintz 
1789fe56b9e6SYuval Mintz 	/* Look for a free index */
1790fe56b9e6SYuval Mintz 	for (pi = 0; pi < ARRAY_SIZE(p_sp_sb->pi_info_arr); pi++) {
17914ac801b7SYuval Mintz 		if (p_sp_sb->pi_info_arr[pi].comp_cb)
17924ac801b7SYuval Mintz 			continue;
17934ac801b7SYuval Mintz 
1794fe56b9e6SYuval Mintz 		p_sp_sb->pi_info_arr[pi].comp_cb = comp_cb;
1795fe56b9e6SYuval Mintz 		p_sp_sb->pi_info_arr[pi].cookie = cookie;
1796fe56b9e6SYuval Mintz 		*sb_idx = pi;
1797fe56b9e6SYuval Mintz 		*p_fw_cons = &p_sp_sb->sb_info.sb_virt->pi_array[pi];
17984ac801b7SYuval Mintz 		rc = 0;
1799fe56b9e6SYuval Mintz 		break;
1800fe56b9e6SYuval Mintz 	}
1801fe56b9e6SYuval Mintz 
18024ac801b7SYuval Mintz 	return rc;
1803fe56b9e6SYuval Mintz }
1804fe56b9e6SYuval Mintz 
1805fe56b9e6SYuval Mintz int qed_int_unregister_cb(struct qed_hwfn *p_hwfn, u8 pi)
1806fe56b9e6SYuval Mintz {
1807fe56b9e6SYuval Mintz 	struct qed_sb_sp_info *p_sp_sb = p_hwfn->p_sp_sb;
1808fe56b9e6SYuval Mintz 
18094ac801b7SYuval Mintz 	if (p_sp_sb->pi_info_arr[pi].comp_cb == NULL)
18104ac801b7SYuval Mintz 		return -ENOMEM;
18114ac801b7SYuval Mintz 
1812fe56b9e6SYuval Mintz 	p_sp_sb->pi_info_arr[pi].comp_cb = NULL;
1813fe56b9e6SYuval Mintz 	p_sp_sb->pi_info_arr[pi].cookie = NULL;
1814fe56b9e6SYuval Mintz 
18154ac801b7SYuval Mintz 	return 0;
1816fe56b9e6SYuval Mintz }
1817fe56b9e6SYuval Mintz 
1818fe56b9e6SYuval Mintz u16 qed_int_get_sp_sb_id(struct qed_hwfn *p_hwfn)
1819fe56b9e6SYuval Mintz {
1820fe56b9e6SYuval Mintz 	return p_hwfn->p_sp_sb->sb_info.igu_sb_id;
1821fe56b9e6SYuval Mintz }
1822fe56b9e6SYuval Mintz 
1823fe56b9e6SYuval Mintz void qed_int_igu_enable_int(struct qed_hwfn *p_hwfn,
18241a635e48SYuval Mintz 			    struct qed_ptt *p_ptt, enum qed_int_mode int_mode)
1825fe56b9e6SYuval Mintz {
1826cc875c2eSYuval Mintz 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN | IGU_PF_CONF_ATTN_BIT_EN;
1827fe56b9e6SYuval Mintz 
1828fe56b9e6SYuval Mintz 	p_hwfn->cdev->int_mode = int_mode;
1829fe56b9e6SYuval Mintz 	switch (p_hwfn->cdev->int_mode) {
1830fe56b9e6SYuval Mintz 	case QED_INT_MODE_INTA:
1831fe56b9e6SYuval Mintz 		igu_pf_conf |= IGU_PF_CONF_INT_LINE_EN;
1832fe56b9e6SYuval Mintz 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1833fe56b9e6SYuval Mintz 		break;
1834fe56b9e6SYuval Mintz 
1835fe56b9e6SYuval Mintz 	case QED_INT_MODE_MSI:
1836fe56b9e6SYuval Mintz 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1837fe56b9e6SYuval Mintz 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1838fe56b9e6SYuval Mintz 		break;
1839fe56b9e6SYuval Mintz 
1840fe56b9e6SYuval Mintz 	case QED_INT_MODE_MSIX:
1841fe56b9e6SYuval Mintz 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1842fe56b9e6SYuval Mintz 		break;
1843fe56b9e6SYuval Mintz 	case QED_INT_MODE_POLL:
1844fe56b9e6SYuval Mintz 		break;
1845fe56b9e6SYuval Mintz 	}
1846fe56b9e6SYuval Mintz 
1847fe56b9e6SYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, igu_pf_conf);
1848fe56b9e6SYuval Mintz }
1849fe56b9e6SYuval Mintz 
1850979cead3SMintz, Yuval static void qed_int_igu_enable_attn(struct qed_hwfn *p_hwfn,
1851979cead3SMintz, Yuval 				    struct qed_ptt *p_ptt)
1852fe56b9e6SYuval Mintz {
1853fe56b9e6SYuval Mintz 
18540d956e8aSYuval Mintz 	/* Configure AEU signal change to produce attentions */
18550d956e8aSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0);
1856cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0xfff);
1857cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0xfff);
18580d956e8aSYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0xfff);
1859cc875c2eSYuval Mintz 
1860cc875c2eSYuval Mintz 	/* Unmask AEU signals toward IGU */
1861cc875c2eSYuval Mintz 	qed_wr(p_hwfn, p_ptt, MISC_REG_AEU_MASK_ATTN_IGU, 0xff);
1862979cead3SMintz, Yuval }
1863979cead3SMintz, Yuval 
1864979cead3SMintz, Yuval int
1865979cead3SMintz, Yuval qed_int_igu_enable(struct qed_hwfn *p_hwfn,
1866979cead3SMintz, Yuval 		   struct qed_ptt *p_ptt, enum qed_int_mode int_mode)
1867979cead3SMintz, Yuval {
1868979cead3SMintz, Yuval 	int rc = 0;
1869979cead3SMintz, Yuval 
1870979cead3SMintz, Yuval 	qed_int_igu_enable_attn(p_hwfn, p_ptt);
1871979cead3SMintz, Yuval 
18728f16bc97SSudarsana Kalluru 	if ((int_mode != QED_INT_MODE_INTA) || IS_LEAD_HWFN(p_hwfn)) {
18738f16bc97SSudarsana Kalluru 		rc = qed_slowpath_irq_req(p_hwfn);
18741a635e48SYuval Mintz 		if (rc) {
18758f16bc97SSudarsana Kalluru 			DP_NOTICE(p_hwfn, "Slowpath IRQ request failed\n");
18768f16bc97SSudarsana Kalluru 			return -EINVAL;
18778f16bc97SSudarsana Kalluru 		}
18788f16bc97SSudarsana Kalluru 		p_hwfn->b_int_requested = true;
18798f16bc97SSudarsana Kalluru 	}
18808f16bc97SSudarsana Kalluru 	/* Enable interrupt Generation */
18818f16bc97SSudarsana Kalluru 	qed_int_igu_enable_int(p_hwfn, p_ptt, int_mode);
18828f16bc97SSudarsana Kalluru 	p_hwfn->b_int_enabled = 1;
18838f16bc97SSudarsana Kalluru 
18848f16bc97SSudarsana Kalluru 	return rc;
1885fe56b9e6SYuval Mintz }
1886fe56b9e6SYuval Mintz 
18871a635e48SYuval Mintz void qed_int_igu_disable_int(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1888fe56b9e6SYuval Mintz {
1889fe56b9e6SYuval Mintz 	p_hwfn->b_int_enabled = 0;
1890fe56b9e6SYuval Mintz 
18911408cc1fSYuval Mintz 	if (IS_VF(p_hwfn->cdev))
18921408cc1fSYuval Mintz 		return;
18931408cc1fSYuval Mintz 
1894fe56b9e6SYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, 0);
1895fe56b9e6SYuval Mintz }
1896fe56b9e6SYuval Mintz 
1897fe56b9e6SYuval Mintz #define IGU_CLEANUP_SLEEP_LENGTH                (1000)
1898b2b897ebSYuval Mintz static void qed_int_igu_cleanup_sb(struct qed_hwfn *p_hwfn,
1899fe56b9e6SYuval Mintz 				   struct qed_ptt *p_ptt,
1900d031548eSMintz, Yuval 				   u16 igu_sb_id,
1901d031548eSMintz, Yuval 				   bool cleanup_set, u16 opaque_fid)
1902fe56b9e6SYuval Mintz {
1903b2b897ebSYuval Mintz 	u32 cmd_ctrl = 0, val = 0, sb_bit = 0, sb_bit_addr = 0, data = 0;
1904d031548eSMintz, Yuval 	u32 pxp_addr = IGU_CMD_INT_ACK_BASE + igu_sb_id;
1905fe56b9e6SYuval Mintz 	u32 sleep_cnt = IGU_CLEANUP_SLEEP_LENGTH;
1906fe56b9e6SYuval Mintz 
1907fe56b9e6SYuval Mintz 	/* Set the data field */
1908fe56b9e6SYuval Mintz 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_SET, cleanup_set ? 1 : 0);
1909fe56b9e6SYuval Mintz 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_TYPE, 0);
1910fe56b9e6SYuval Mintz 	SET_FIELD(data, IGU_CLEANUP_COMMAND_TYPE, IGU_COMMAND_TYPE_SET);
1911fe56b9e6SYuval Mintz 
1912fe56b9e6SYuval Mintz 	/* Set the control register */
1913fe56b9e6SYuval Mintz 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_PXP_ADDR, pxp_addr);
1914fe56b9e6SYuval Mintz 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_FID, opaque_fid);
1915fe56b9e6SYuval Mintz 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_TYPE, IGU_CTRL_CMD_TYPE_WR);
1916fe56b9e6SYuval Mintz 
1917fe56b9e6SYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_32LSB_DATA, data);
1918fe56b9e6SYuval Mintz 
1919fe56b9e6SYuval Mintz 	barrier();
1920fe56b9e6SYuval Mintz 
1921fe56b9e6SYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_CTRL, cmd_ctrl);
1922fe56b9e6SYuval Mintz 
1923fe56b9e6SYuval Mintz 	/* calculate where to read the status bit from */
1924d031548eSMintz, Yuval 	sb_bit = 1 << (igu_sb_id % 32);
1925d031548eSMintz, Yuval 	sb_bit_addr = igu_sb_id / 32 * sizeof(u32);
1926fe56b9e6SYuval Mintz 
1927fe56b9e6SYuval Mintz 	sb_bit_addr += IGU_REG_CLEANUP_STATUS_0;
1928fe56b9e6SYuval Mintz 
1929fe56b9e6SYuval Mintz 	/* Now wait for the command to complete */
1930fe56b9e6SYuval Mintz 	do {
1931fe56b9e6SYuval Mintz 		val = qed_rd(p_hwfn, p_ptt, sb_bit_addr);
1932fe56b9e6SYuval Mintz 
1933fe56b9e6SYuval Mintz 		if ((val & sb_bit) == (cleanup_set ? sb_bit : 0))
1934fe56b9e6SYuval Mintz 			break;
1935fe56b9e6SYuval Mintz 
1936fe56b9e6SYuval Mintz 		usleep_range(5000, 10000);
1937fe56b9e6SYuval Mintz 	} while (--sleep_cnt);
1938fe56b9e6SYuval Mintz 
1939fe56b9e6SYuval Mintz 	if (!sleep_cnt)
1940fe56b9e6SYuval Mintz 		DP_NOTICE(p_hwfn,
1941fe56b9e6SYuval Mintz 			  "Timeout waiting for clear status 0x%08x [for sb %d]\n",
1942d031548eSMintz, Yuval 			  val, igu_sb_id);
1943fe56b9e6SYuval Mintz }
1944fe56b9e6SYuval Mintz 
1945fe56b9e6SYuval Mintz void qed_int_igu_init_pure_rt_single(struct qed_hwfn *p_hwfn,
1946fe56b9e6SYuval Mintz 				     struct qed_ptt *p_ptt,
1947d031548eSMintz, Yuval 				     u16 igu_sb_id, u16 opaque, bool b_set)
1948fe56b9e6SYuval Mintz {
19491ac72433SMintz, Yuval 	struct qed_igu_block *p_block;
1950b2b897ebSYuval Mintz 	int pi, i;
1951fe56b9e6SYuval Mintz 
19521ac72433SMintz, Yuval 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
19531ac72433SMintz, Yuval 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
19541ac72433SMintz, Yuval 		   "Cleaning SB [%04x]: func_id= %d is_pf = %d vector_num = 0x%0x\n",
19551ac72433SMintz, Yuval 		   igu_sb_id,
19561ac72433SMintz, Yuval 		   p_block->function_id,
19571ac72433SMintz, Yuval 		   p_block->is_pf, p_block->vector_number);
19581ac72433SMintz, Yuval 
1959fe56b9e6SYuval Mintz 	/* Set */
1960fe56b9e6SYuval Mintz 	if (b_set)
1961d031548eSMintz, Yuval 		qed_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 1, opaque);
1962fe56b9e6SYuval Mintz 
1963fe56b9e6SYuval Mintz 	/* Clear */
1964d031548eSMintz, Yuval 	qed_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 0, opaque);
1965fe56b9e6SYuval Mintz 
1966b2b897ebSYuval Mintz 	/* Wait for the IGU SB to cleanup */
1967b2b897ebSYuval Mintz 	for (i = 0; i < IGU_CLEANUP_SLEEP_LENGTH; i++) {
1968b2b897ebSYuval Mintz 		u32 val;
1969b2b897ebSYuval Mintz 
1970b2b897ebSYuval Mintz 		val = qed_rd(p_hwfn, p_ptt,
1971d031548eSMintz, Yuval 			     IGU_REG_WRITE_DONE_PENDING +
1972d031548eSMintz, Yuval 			     ((igu_sb_id / 32) * 4));
1973d031548eSMintz, Yuval 		if (val & BIT((igu_sb_id % 32)))
1974b2b897ebSYuval Mintz 			usleep_range(10, 20);
1975b2b897ebSYuval Mintz 		else
1976b2b897ebSYuval Mintz 			break;
1977b2b897ebSYuval Mintz 	}
1978b2b897ebSYuval Mintz 	if (i == IGU_CLEANUP_SLEEP_LENGTH)
1979b2b897ebSYuval Mintz 		DP_NOTICE(p_hwfn,
1980b2b897ebSYuval Mintz 			  "Failed SB[0x%08x] still appearing in WRITE_DONE_PENDING\n",
1981d031548eSMintz, Yuval 			  igu_sb_id);
1982b2b897ebSYuval Mintz 
1983fe56b9e6SYuval Mintz 	/* Clear the CAU for the SB */
1984fe56b9e6SYuval Mintz 	for (pi = 0; pi < 12; pi++)
1985fe56b9e6SYuval Mintz 		qed_wr(p_hwfn, p_ptt,
1986d031548eSMintz, Yuval 		       CAU_REG_PI_MEMORY + (igu_sb_id * 12 + pi) * 4, 0);
1987fe56b9e6SYuval Mintz }
1988fe56b9e6SYuval Mintz 
1989fe56b9e6SYuval Mintz void qed_int_igu_init_pure_rt(struct qed_hwfn *p_hwfn,
1990fe56b9e6SYuval Mintz 			      struct qed_ptt *p_ptt,
1991b2b897ebSYuval Mintz 			      bool b_set, bool b_slowpath)
1992fe56b9e6SYuval Mintz {
19931ac72433SMintz, Yuval 	struct qed_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
19941ac72433SMintz, Yuval 	struct qed_igu_block *p_block;
19951ac72433SMintz, Yuval 	u16 igu_sb_id = 0;
19961ac72433SMintz, Yuval 	u32 val = 0;
1997fe56b9e6SYuval Mintz 
1998fe56b9e6SYuval Mintz 	val = qed_rd(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION);
1999fe56b9e6SYuval Mintz 	val |= IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN;
2000fe56b9e6SYuval Mintz 	val &= ~IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN;
2001fe56b9e6SYuval Mintz 	qed_wr(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION, val);
2002fe56b9e6SYuval Mintz 
20031ac72433SMintz, Yuval 	for (igu_sb_id = 0;
20041ac72433SMintz, Yuval 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
20051ac72433SMintz, Yuval 		p_block = &p_info->entry[igu_sb_id];
2006fe56b9e6SYuval Mintz 
20071ac72433SMintz, Yuval 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
20081ac72433SMintz, Yuval 		    !p_block->is_pf ||
20091ac72433SMintz, Yuval 		    (p_block->status & QED_IGU_STATUS_DSB))
20101ac72433SMintz, Yuval 			continue;
20111ac72433SMintz, Yuval 
2012d031548eSMintz, Yuval 		qed_int_igu_init_pure_rt_single(p_hwfn, p_ptt, igu_sb_id,
2013fe56b9e6SYuval Mintz 						p_hwfn->hw_info.opaque_fid,
2014fe56b9e6SYuval Mintz 						b_set);
20151ac72433SMintz, Yuval 	}
2016fe56b9e6SYuval Mintz 
20171ac72433SMintz, Yuval 	if (b_slowpath)
20181ac72433SMintz, Yuval 		qed_int_igu_init_pure_rt_single(p_hwfn, p_ptt,
20191ac72433SMintz, Yuval 						p_info->igu_dsb_id,
20201ac72433SMintz, Yuval 						p_hwfn->hw_info.opaque_fid,
20211ac72433SMintz, Yuval 						b_set);
2022fe56b9e6SYuval Mintz }
2023fe56b9e6SYuval Mintz 
2024ebbdcc66SMintz, Yuval int qed_int_igu_reset_cam(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2025ebbdcc66SMintz, Yuval {
2026ebbdcc66SMintz, Yuval 	struct qed_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
2027ebbdcc66SMintz, Yuval 	struct qed_igu_block *p_block;
2028ebbdcc66SMintz, Yuval 	int pf_sbs, vf_sbs;
2029ebbdcc66SMintz, Yuval 	u16 igu_sb_id;
2030ebbdcc66SMintz, Yuval 	u32 val, rval;
2031ebbdcc66SMintz, Yuval 
2032ebbdcc66SMintz, Yuval 	if (!RESC_NUM(p_hwfn, QED_SB)) {
2033ebbdcc66SMintz, Yuval 		p_info->b_allow_pf_vf_change = false;
2034ebbdcc66SMintz, Yuval 	} else {
2035ebbdcc66SMintz, Yuval 		/* Use the numbers the MFW have provided -
2036ebbdcc66SMintz, Yuval 		 * don't forget MFW accounts for the default SB as well.
2037ebbdcc66SMintz, Yuval 		 */
2038ebbdcc66SMintz, Yuval 		p_info->b_allow_pf_vf_change = true;
2039ebbdcc66SMintz, Yuval 
2040ebbdcc66SMintz, Yuval 		if (p_info->usage.cnt != RESC_NUM(p_hwfn, QED_SB) - 1) {
2041ebbdcc66SMintz, Yuval 			DP_INFO(p_hwfn,
2042ebbdcc66SMintz, Yuval 				"MFW notifies of 0x%04x PF SBs; IGU indicates of only 0x%04x\n",
2043ebbdcc66SMintz, Yuval 				RESC_NUM(p_hwfn, QED_SB) - 1,
2044ebbdcc66SMintz, Yuval 				p_info->usage.cnt);
2045ebbdcc66SMintz, Yuval 			p_info->usage.cnt = RESC_NUM(p_hwfn, QED_SB) - 1;
2046ebbdcc66SMintz, Yuval 		}
2047ebbdcc66SMintz, Yuval 
2048ebbdcc66SMintz, Yuval 		if (IS_PF_SRIOV(p_hwfn)) {
2049ebbdcc66SMintz, Yuval 			u16 vfs = p_hwfn->cdev->p_iov_info->total_vfs;
2050ebbdcc66SMintz, Yuval 
2051ebbdcc66SMintz, Yuval 			if (vfs != p_info->usage.iov_cnt)
2052ebbdcc66SMintz, Yuval 				DP_VERBOSE(p_hwfn,
2053ebbdcc66SMintz, Yuval 					   NETIF_MSG_INTR,
2054ebbdcc66SMintz, Yuval 					   "0x%04x VF SBs in IGU CAM != PCI configuration 0x%04x\n",
2055ebbdcc66SMintz, Yuval 					   p_info->usage.iov_cnt, vfs);
2056ebbdcc66SMintz, Yuval 
2057ebbdcc66SMintz, Yuval 			/* At this point we know how many SBs we have totally
2058ebbdcc66SMintz, Yuval 			 * in IGU + number of PF SBs. So we can validate that
2059ebbdcc66SMintz, Yuval 			 * we'd have sufficient for VF.
2060ebbdcc66SMintz, Yuval 			 */
2061ebbdcc66SMintz, Yuval 			if (vfs > p_info->usage.free_cnt +
2062ebbdcc66SMintz, Yuval 			    p_info->usage.free_cnt_iov - p_info->usage.cnt) {
2063ebbdcc66SMintz, Yuval 				DP_NOTICE(p_hwfn,
2064ebbdcc66SMintz, Yuval 					  "Not enough SBs for VFs - 0x%04x SBs, from which %04x PFs and %04x are required\n",
2065ebbdcc66SMintz, Yuval 					  p_info->usage.free_cnt +
2066ebbdcc66SMintz, Yuval 					  p_info->usage.free_cnt_iov,
2067ebbdcc66SMintz, Yuval 					  p_info->usage.cnt, vfs);
2068ebbdcc66SMintz, Yuval 				return -EINVAL;
2069ebbdcc66SMintz, Yuval 			}
2070ebbdcc66SMintz, Yuval 
2071ebbdcc66SMintz, Yuval 			/* Currently cap the number of VFs SBs by the
2072ebbdcc66SMintz, Yuval 			 * number of VFs.
2073ebbdcc66SMintz, Yuval 			 */
2074ebbdcc66SMintz, Yuval 			p_info->usage.iov_cnt = vfs;
2075ebbdcc66SMintz, Yuval 		}
2076ebbdcc66SMintz, Yuval 	}
2077ebbdcc66SMintz, Yuval 
2078ebbdcc66SMintz, Yuval 	/* Mark all SBs as free, now in the right PF/VFs division */
2079ebbdcc66SMintz, Yuval 	p_info->usage.free_cnt = p_info->usage.cnt;
2080ebbdcc66SMintz, Yuval 	p_info->usage.free_cnt_iov = p_info->usage.iov_cnt;
2081ebbdcc66SMintz, Yuval 	p_info->usage.orig = p_info->usage.cnt;
2082ebbdcc66SMintz, Yuval 	p_info->usage.iov_orig = p_info->usage.iov_cnt;
2083ebbdcc66SMintz, Yuval 
2084ebbdcc66SMintz, Yuval 	/* We now proceed to re-configure the IGU cam to reflect the initial
2085ebbdcc66SMintz, Yuval 	 * configuration. We can start with the Default SB.
2086ebbdcc66SMintz, Yuval 	 */
2087ebbdcc66SMintz, Yuval 	pf_sbs = p_info->usage.cnt;
2088ebbdcc66SMintz, Yuval 	vf_sbs = p_info->usage.iov_cnt;
2089ebbdcc66SMintz, Yuval 
2090ebbdcc66SMintz, Yuval 	for (igu_sb_id = p_info->igu_dsb_id;
2091ebbdcc66SMintz, Yuval 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
2092ebbdcc66SMintz, Yuval 		p_block = &p_info->entry[igu_sb_id];
2093ebbdcc66SMintz, Yuval 		val = 0;
2094ebbdcc66SMintz, Yuval 
2095ebbdcc66SMintz, Yuval 		if (!(p_block->status & QED_IGU_STATUS_VALID))
2096ebbdcc66SMintz, Yuval 			continue;
2097ebbdcc66SMintz, Yuval 
2098ebbdcc66SMintz, Yuval 		if (p_block->status & QED_IGU_STATUS_DSB) {
2099ebbdcc66SMintz, Yuval 			p_block->function_id = p_hwfn->rel_pf_id;
2100ebbdcc66SMintz, Yuval 			p_block->is_pf = 1;
2101ebbdcc66SMintz, Yuval 			p_block->vector_number = 0;
2102ebbdcc66SMintz, Yuval 			p_block->status = QED_IGU_STATUS_VALID |
2103ebbdcc66SMintz, Yuval 					  QED_IGU_STATUS_PF |
2104ebbdcc66SMintz, Yuval 					  QED_IGU_STATUS_DSB;
2105ebbdcc66SMintz, Yuval 		} else if (pf_sbs) {
2106ebbdcc66SMintz, Yuval 			pf_sbs--;
2107ebbdcc66SMintz, Yuval 			p_block->function_id = p_hwfn->rel_pf_id;
2108ebbdcc66SMintz, Yuval 			p_block->is_pf = 1;
2109ebbdcc66SMintz, Yuval 			p_block->vector_number = p_info->usage.cnt - pf_sbs;
2110ebbdcc66SMintz, Yuval 			p_block->status = QED_IGU_STATUS_VALID |
2111ebbdcc66SMintz, Yuval 					  QED_IGU_STATUS_PF |
2112ebbdcc66SMintz, Yuval 					  QED_IGU_STATUS_FREE;
2113ebbdcc66SMintz, Yuval 		} else if (vf_sbs) {
2114ebbdcc66SMintz, Yuval 			p_block->function_id =
2115ebbdcc66SMintz, Yuval 			    p_hwfn->cdev->p_iov_info->first_vf_in_pf +
2116ebbdcc66SMintz, Yuval 			    p_info->usage.iov_cnt - vf_sbs;
2117ebbdcc66SMintz, Yuval 			p_block->is_pf = 0;
2118ebbdcc66SMintz, Yuval 			p_block->vector_number = 0;
2119ebbdcc66SMintz, Yuval 			p_block->status = QED_IGU_STATUS_VALID |
2120ebbdcc66SMintz, Yuval 					  QED_IGU_STATUS_FREE;
2121ebbdcc66SMintz, Yuval 			vf_sbs--;
2122ebbdcc66SMintz, Yuval 		} else {
2123ebbdcc66SMintz, Yuval 			p_block->function_id = 0;
2124ebbdcc66SMintz, Yuval 			p_block->is_pf = 0;
2125ebbdcc66SMintz, Yuval 			p_block->vector_number = 0;
2126ebbdcc66SMintz, Yuval 		}
2127ebbdcc66SMintz, Yuval 
2128ebbdcc66SMintz, Yuval 		SET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER,
2129ebbdcc66SMintz, Yuval 			  p_block->function_id);
2130ebbdcc66SMintz, Yuval 		SET_FIELD(val, IGU_MAPPING_LINE_PF_VALID, p_block->is_pf);
2131ebbdcc66SMintz, Yuval 		SET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER,
2132ebbdcc66SMintz, Yuval 			  p_block->vector_number);
2133ebbdcc66SMintz, Yuval 
2134ebbdcc66SMintz, Yuval 		/* VF entries would be enabled when VF is initializaed */
2135ebbdcc66SMintz, Yuval 		SET_FIELD(val, IGU_MAPPING_LINE_VALID, p_block->is_pf);
2136ebbdcc66SMintz, Yuval 
2137ebbdcc66SMintz, Yuval 		rval = qed_rd(p_hwfn, p_ptt,
2138ebbdcc66SMintz, Yuval 			      IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id);
2139ebbdcc66SMintz, Yuval 
2140ebbdcc66SMintz, Yuval 		if (rval != val) {
2141ebbdcc66SMintz, Yuval 			qed_wr(p_hwfn, p_ptt,
2142ebbdcc66SMintz, Yuval 			       IGU_REG_MAPPING_MEMORY +
2143ebbdcc66SMintz, Yuval 			       sizeof(u32) * igu_sb_id, val);
2144ebbdcc66SMintz, Yuval 
2145ebbdcc66SMintz, Yuval 			DP_VERBOSE(p_hwfn,
2146ebbdcc66SMintz, Yuval 				   NETIF_MSG_INTR,
2147ebbdcc66SMintz, Yuval 				   "IGU reset: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x [%08x -> %08x]\n",
2148ebbdcc66SMintz, Yuval 				   igu_sb_id,
2149ebbdcc66SMintz, Yuval 				   p_block->function_id,
2150ebbdcc66SMintz, Yuval 				   p_block->is_pf,
2151ebbdcc66SMintz, Yuval 				   p_block->vector_number, rval, val);
2152ebbdcc66SMintz, Yuval 		}
2153ebbdcc66SMintz, Yuval 	}
2154ebbdcc66SMintz, Yuval 
2155ebbdcc66SMintz, Yuval 	return 0;
2156ebbdcc66SMintz, Yuval }
2157ebbdcc66SMintz, Yuval 
2158d749dd0dSMintz, Yuval static void qed_int_igu_read_cam_block(struct qed_hwfn *p_hwfn,
2159d749dd0dSMintz, Yuval 				       struct qed_ptt *p_ptt, u16 igu_sb_id)
21604ac801b7SYuval Mintz {
21614ac801b7SYuval Mintz 	u32 val = qed_rd(p_hwfn, p_ptt,
2162d749dd0dSMintz, Yuval 			 IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id);
21634ac801b7SYuval Mintz 	struct qed_igu_block *p_block;
21644ac801b7SYuval Mintz 
2165d749dd0dSMintz, Yuval 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
21664ac801b7SYuval Mintz 
21674ac801b7SYuval Mintz 	/* Fill the block information */
2168d749dd0dSMintz, Yuval 	p_block->function_id = GET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER);
21694ac801b7SYuval Mintz 	p_block->is_pf = GET_FIELD(val, IGU_MAPPING_LINE_PF_VALID);
2170d749dd0dSMintz, Yuval 	p_block->vector_number = GET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER);
21711ac72433SMintz, Yuval 	p_block->igu_sb_id = igu_sb_id;
21724ac801b7SYuval Mintz }
21734ac801b7SYuval Mintz 
21741a635e48SYuval Mintz int qed_int_igu_read_cam(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2175fe56b9e6SYuval Mintz {
2176fe56b9e6SYuval Mintz 	struct qed_igu_info *p_igu_info;
2177d749dd0dSMintz, Yuval 	struct qed_igu_block *p_block;
2178d749dd0dSMintz, Yuval 	u32 min_vf = 0, max_vf = 0;
2179d749dd0dSMintz, Yuval 	u16 igu_sb_id;
2180fe56b9e6SYuval Mintz 
218160fffb3bSYuval Mintz 	p_hwfn->hw_info.p_igu_info = kzalloc(sizeof(*p_igu_info), GFP_KERNEL);
2182fe56b9e6SYuval Mintz 	if (!p_hwfn->hw_info.p_igu_info)
2183fe56b9e6SYuval Mintz 		return -ENOMEM;
2184fe56b9e6SYuval Mintz 
2185fe56b9e6SYuval Mintz 	p_igu_info = p_hwfn->hw_info.p_igu_info;
2186fe56b9e6SYuval Mintz 
2187d749dd0dSMintz, Yuval 	/* Distinguish between existent and non-existent default SB */
2188d749dd0dSMintz, Yuval 	p_igu_info->igu_dsb_id = QED_SB_INVALID_IDX;
2189d749dd0dSMintz, Yuval 
2190d749dd0dSMintz, Yuval 	/* Find the range of VF ids whose SB belong to this PF */
21911408cc1fSYuval Mintz 	if (p_hwfn->cdev->p_iov_info) {
21921408cc1fSYuval Mintz 		struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
21931408cc1fSYuval Mintz 
21941408cc1fSYuval Mintz 		min_vf	= p_iov->first_vf_in_pf;
21951408cc1fSYuval Mintz 		max_vf	= p_iov->first_vf_in_pf + p_iov->total_vfs;
21961408cc1fSYuval Mintz 	}
21971408cc1fSYuval Mintz 
2198d749dd0dSMintz, Yuval 	for (igu_sb_id = 0;
2199d749dd0dSMintz, Yuval 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
2200d749dd0dSMintz, Yuval 		/* Read current entry; Notice it might not belong to this PF */
2201d749dd0dSMintz, Yuval 		qed_int_igu_read_cam_block(p_hwfn, p_ptt, igu_sb_id);
2202d749dd0dSMintz, Yuval 		p_block = &p_igu_info->entry[igu_sb_id];
2203fe56b9e6SYuval Mintz 
2204d749dd0dSMintz, Yuval 		if ((p_block->is_pf) &&
2205d749dd0dSMintz, Yuval 		    (p_block->function_id == p_hwfn->rel_pf_id)) {
2206d749dd0dSMintz, Yuval 			p_block->status = QED_IGU_STATUS_PF |
2207d749dd0dSMintz, Yuval 					  QED_IGU_STATUS_VALID |
2208d749dd0dSMintz, Yuval 					  QED_IGU_STATUS_FREE;
2209fe56b9e6SYuval Mintz 
22101ac72433SMintz, Yuval 			if (p_igu_info->igu_dsb_id != QED_SB_INVALID_IDX)
2211726fdbe9SMintz, Yuval 				p_igu_info->usage.cnt++;
2212d749dd0dSMintz, Yuval 		} else if (!(p_block->is_pf) &&
2213d749dd0dSMintz, Yuval 			   (p_block->function_id >= min_vf) &&
2214d749dd0dSMintz, Yuval 			   (p_block->function_id < max_vf)) {
22151408cc1fSYuval Mintz 			/* Available for VFs of this PF */
2216d749dd0dSMintz, Yuval 			p_block->status = QED_IGU_STATUS_VALID |
2217d749dd0dSMintz, Yuval 					  QED_IGU_STATUS_FREE;
2218d749dd0dSMintz, Yuval 
22191ac72433SMintz, Yuval 			if (p_igu_info->igu_dsb_id != QED_SB_INVALID_IDX)
2220726fdbe9SMintz, Yuval 				p_igu_info->usage.iov_cnt++;
22211408cc1fSYuval Mintz 		}
22225a1f965aSMintz, Yuval 
2223d749dd0dSMintz, Yuval 		/* Mark the First entry belonging to the PF or its VFs
2224ebbdcc66SMintz, Yuval 		 * as the default SB [we'll reset IGU prior to first usage].
22255a1f965aSMintz, Yuval 		 */
2226d749dd0dSMintz, Yuval 		if ((p_block->status & QED_IGU_STATUS_VALID) &&
2227d749dd0dSMintz, Yuval 		    (p_igu_info->igu_dsb_id == QED_SB_INVALID_IDX)) {
2228d749dd0dSMintz, Yuval 			p_igu_info->igu_dsb_id = igu_sb_id;
2229d749dd0dSMintz, Yuval 			p_block->status |= QED_IGU_STATUS_DSB;
2230d749dd0dSMintz, Yuval 		}
22315a1f965aSMintz, Yuval 
2232d749dd0dSMintz, Yuval 		/* limit number of prints by having each PF print only its
2233d749dd0dSMintz, Yuval 		 * entries with the exception of PF0 which would print
2234d749dd0dSMintz, Yuval 		 * everything.
2235d749dd0dSMintz, Yuval 		 */
2236d749dd0dSMintz, Yuval 		if ((p_block->status & QED_IGU_STATUS_VALID) ||
2237d749dd0dSMintz, Yuval 		    (p_hwfn->abs_pf_id == 0)) {
2238d749dd0dSMintz, Yuval 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
2239d749dd0dSMintz, Yuval 				   "IGU_BLOCK: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x\n",
2240d749dd0dSMintz, Yuval 				   igu_sb_id, p_block->function_id,
2241d749dd0dSMintz, Yuval 				   p_block->is_pf, p_block->vector_number);
2242d749dd0dSMintz, Yuval 		}
2243d749dd0dSMintz, Yuval 	}
2244d749dd0dSMintz, Yuval 
2245d749dd0dSMintz, Yuval 	if (p_igu_info->igu_dsb_id == QED_SB_INVALID_IDX) {
22465a1f965aSMintz, Yuval 		DP_NOTICE(p_hwfn,
2247d749dd0dSMintz, Yuval 			  "IGU CAM returned invalid values igu_dsb_id=0x%x\n",
2248d749dd0dSMintz, Yuval 			  p_igu_info->igu_dsb_id);
22495a1f965aSMintz, Yuval 		return -EINVAL;
22505a1f965aSMintz, Yuval 	}
2251d749dd0dSMintz, Yuval 
2252d749dd0dSMintz, Yuval 	/* All non default SB are considered free at this point */
2253726fdbe9SMintz, Yuval 	p_igu_info->usage.free_cnt = p_igu_info->usage.cnt;
2254726fdbe9SMintz, Yuval 	p_igu_info->usage.free_cnt_iov = p_igu_info->usage.iov_cnt;
2255fe56b9e6SYuval Mintz 
2256d749dd0dSMintz, Yuval 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
2257ebbdcc66SMintz, Yuval 		   "igu_dsb_id=0x%x, num Free SBs - PF: %04x VF: %04x [might change after resource allocation]\n",
2258d749dd0dSMintz, Yuval 		   p_igu_info->igu_dsb_id,
2259726fdbe9SMintz, Yuval 		   p_igu_info->usage.cnt, p_igu_info->usage.iov_cnt);
2260fe56b9e6SYuval Mintz 
2261fe56b9e6SYuval Mintz 	return 0;
2262fe56b9e6SYuval Mintz }
2263fe56b9e6SYuval Mintz 
2264fe56b9e6SYuval Mintz /**
226571e11a3fSAlexander Lobakin  * qed_int_igu_init_rt() - Initialize IGU runtime registers.
2266fe56b9e6SYuval Mintz  *
226771e11a3fSAlexander Lobakin  * @p_hwfn: HW device data.
2268fe56b9e6SYuval Mintz  */
2269fe56b9e6SYuval Mintz void qed_int_igu_init_rt(struct qed_hwfn *p_hwfn)
2270fe56b9e6SYuval Mintz {
22711a635e48SYuval Mintz 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN;
2272fe56b9e6SYuval Mintz 
2273fe56b9e6SYuval Mintz 	STORE_RT_REG(p_hwfn, IGU_REG_PF_CONFIGURATION_RT_OFFSET, igu_pf_conf);
2274fe56b9e6SYuval Mintz }
2275fe56b9e6SYuval Mintz 
2276fe56b9e6SYuval Mintz u64 qed_int_igu_read_sisr_reg(struct qed_hwfn *p_hwfn)
2277fe56b9e6SYuval Mintz {
2278fe56b9e6SYuval Mintz 	u32 lsb_igu_cmd_addr = IGU_REG_SISR_MDPC_WMASK_LSB_UPPER -
2279fe56b9e6SYuval Mintz 			       IGU_CMD_INT_ACK_BASE;
2280fe56b9e6SYuval Mintz 	u32 msb_igu_cmd_addr = IGU_REG_SISR_MDPC_WMASK_MSB_UPPER -
2281fe56b9e6SYuval Mintz 			       IGU_CMD_INT_ACK_BASE;
22821a635e48SYuval Mintz 	u32 intr_status_hi = 0, intr_status_lo = 0;
22831a635e48SYuval Mintz 	u64 intr_status = 0;
2284fe56b9e6SYuval Mintz 
2285fe56b9e6SYuval Mintz 	intr_status_lo = REG_RD(p_hwfn,
2286fe56b9e6SYuval Mintz 				GTT_BAR0_MAP_REG_IGU_CMD +
2287fe56b9e6SYuval Mintz 				lsb_igu_cmd_addr * 8);
2288fe56b9e6SYuval Mintz 	intr_status_hi = REG_RD(p_hwfn,
2289fe56b9e6SYuval Mintz 				GTT_BAR0_MAP_REG_IGU_CMD +
2290fe56b9e6SYuval Mintz 				msb_igu_cmd_addr * 8);
2291fe56b9e6SYuval Mintz 	intr_status = ((u64)intr_status_hi << 32) + (u64)intr_status_lo;
2292fe56b9e6SYuval Mintz 
2293fe56b9e6SYuval Mintz 	return intr_status;
2294fe56b9e6SYuval Mintz }
2295fe56b9e6SYuval Mintz 
2296fe56b9e6SYuval Mintz static void qed_int_sp_dpc_setup(struct qed_hwfn *p_hwfn)
2297fe56b9e6SYuval Mintz {
2298b5f0a3bfSAllen Pais 	tasklet_setup(&p_hwfn->sp_dpc, qed_int_sp_dpc);
2299fe56b9e6SYuval Mintz 	p_hwfn->b_sp_dpc_enabled = true;
2300fe56b9e6SYuval Mintz }
2301fe56b9e6SYuval Mintz 
23021a635e48SYuval Mintz int qed_int_alloc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2303fe56b9e6SYuval Mintz {
2304fe56b9e6SYuval Mintz 	int rc = 0;
2305fe56b9e6SYuval Mintz 
23062591c280SJoe Perches 	rc = qed_int_sp_sb_alloc(p_hwfn, p_ptt);
23072591c280SJoe Perches 	if (rc)
23082591c280SJoe Perches 		return rc;
23092591c280SJoe Perches 
23102591c280SJoe Perches 	rc = qed_int_sb_attn_alloc(p_hwfn, p_ptt);
231183aeb933SYuval Mintz 
2312fe56b9e6SYuval Mintz 	return rc;
2313fe56b9e6SYuval Mintz }
2314fe56b9e6SYuval Mintz 
2315fe56b9e6SYuval Mintz void qed_int_free(struct qed_hwfn *p_hwfn)
2316fe56b9e6SYuval Mintz {
2317fe56b9e6SYuval Mintz 	qed_int_sp_sb_free(p_hwfn);
2318cc875c2eSYuval Mintz 	qed_int_sb_attn_free(p_hwfn);
2319fe56b9e6SYuval Mintz }
2320fe56b9e6SYuval Mintz 
23211a635e48SYuval Mintz void qed_int_setup(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2322fe56b9e6SYuval Mintz {
23230d956e8aSYuval Mintz 	qed_int_sb_setup(p_hwfn, p_ptt, &p_hwfn->p_sp_sb->sb_info);
23240d956e8aSYuval Mintz 	qed_int_sb_attn_setup(p_hwfn, p_ptt);
2325fe56b9e6SYuval Mintz 	qed_int_sp_dpc_setup(p_hwfn);
2326fe56b9e6SYuval Mintz }
2327fe56b9e6SYuval Mintz 
23284ac801b7SYuval Mintz void qed_int_get_num_sbs(struct qed_hwfn	*p_hwfn,
23294ac801b7SYuval Mintz 			 struct qed_sb_cnt_info *p_sb_cnt_info)
2330fe56b9e6SYuval Mintz {
2331fe56b9e6SYuval Mintz 	struct qed_igu_info *info = p_hwfn->hw_info.p_igu_info;
2332fe56b9e6SYuval Mintz 
23334ac801b7SYuval Mintz 	if (!info || !p_sb_cnt_info)
23344ac801b7SYuval Mintz 		return;
2335fe56b9e6SYuval Mintz 
2336726fdbe9SMintz, Yuval 	memcpy(p_sb_cnt_info, &info->usage, sizeof(*p_sb_cnt_info));
2337fe56b9e6SYuval Mintz }
23388f16bc97SSudarsana Kalluru 
23398f16bc97SSudarsana Kalluru void qed_int_disable_post_isr_release(struct qed_dev *cdev)
23408f16bc97SSudarsana Kalluru {
23418f16bc97SSudarsana Kalluru 	int i;
23428f16bc97SSudarsana Kalluru 
23438f16bc97SSudarsana Kalluru 	for_each_hwfn(cdev, i)
23448f16bc97SSudarsana Kalluru 		cdev->hwfns[i].b_int_requested = false;
23458f16bc97SSudarsana Kalluru }
2346722003acSSudarsana Reddy Kalluru 
2347936c7ba4SIgor Russkikh void qed_int_attn_clr_enable(struct qed_dev *cdev, bool clr_enable)
2348936c7ba4SIgor Russkikh {
2349936c7ba4SIgor Russkikh 	cdev->attn_clr_en = clr_enable;
2350936c7ba4SIgor Russkikh }
2351936c7ba4SIgor Russkikh 
2352722003acSSudarsana Reddy Kalluru int qed_int_set_timer_res(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2353722003acSSudarsana Reddy Kalluru 			  u8 timer_res, u16 sb_id, bool tx)
2354722003acSSudarsana Reddy Kalluru {
2355722003acSSudarsana Reddy Kalluru 	struct cau_sb_entry sb_entry;
23565ab90341SAlexander Lobakin 	u32 params;
2357722003acSSudarsana Reddy Kalluru 	int rc;
2358722003acSSudarsana Reddy Kalluru 
2359722003acSSudarsana Reddy Kalluru 	if (!p_hwfn->hw_init_done) {
2360722003acSSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "hardware not initialized yet\n");
2361722003acSSudarsana Reddy Kalluru 		return -EINVAL;
2362722003acSSudarsana Reddy Kalluru 	}
2363722003acSSudarsana Reddy Kalluru 
2364722003acSSudarsana Reddy Kalluru 	rc = qed_dmae_grc2host(p_hwfn, p_ptt, CAU_REG_SB_VAR_MEMORY +
2365722003acSSudarsana Reddy Kalluru 			       sb_id * sizeof(u64),
236683bf76e3SMichal Kalderon 			       (u64)(uintptr_t)&sb_entry, 2, NULL);
2367722003acSSudarsana Reddy Kalluru 	if (rc) {
2368722003acSSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "dmae_grc2host failed %d\n", rc);
2369722003acSSudarsana Reddy Kalluru 		return rc;
2370722003acSSudarsana Reddy Kalluru 	}
2371722003acSSudarsana Reddy Kalluru 
23725ab90341SAlexander Lobakin 	params = le32_to_cpu(sb_entry.params);
23735ab90341SAlexander Lobakin 
2374722003acSSudarsana Reddy Kalluru 	if (tx)
23755ab90341SAlexander Lobakin 		SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
2376722003acSSudarsana Reddy Kalluru 	else
23775ab90341SAlexander Lobakin 		SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
23785ab90341SAlexander Lobakin 
23795ab90341SAlexander Lobakin 	sb_entry.params = cpu_to_le32(params);
2380722003acSSudarsana Reddy Kalluru 
2381722003acSSudarsana Reddy Kalluru 	rc = qed_dmae_host2grc(p_hwfn, p_ptt,
2382722003acSSudarsana Reddy Kalluru 			       (u64)(uintptr_t)&sb_entry,
2383722003acSSudarsana Reddy Kalluru 			       CAU_REG_SB_VAR_MEMORY +
238483bf76e3SMichal Kalderon 			       sb_id * sizeof(u64), 2, NULL);
2385722003acSSudarsana Reddy Kalluru 	if (rc) {
2386722003acSSudarsana Reddy Kalluru 		DP_ERR(p_hwfn, "dmae_host2grc failed %d\n", rc);
2387722003acSSudarsana Reddy Kalluru 		return rc;
2388722003acSSudarsana Reddy Kalluru 	}
2389722003acSSudarsana Reddy Kalluru 
2390722003acSSudarsana Reddy Kalluru 	return rc;
2391722003acSSudarsana Reddy Kalluru }
2392