1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2 /* QLogic qed NIC Driver
3  * Copyright (c) 2015-2017  QLogic Corporation
4  * Copyright (c) 2019-2020 Marvell International Ltd.
5  */
6 
7 #ifndef _QED_HSI_H
8 #define _QED_HSI_H
9 
10 #include <linux/types.h>
11 #include <linux/io.h>
12 #include <linux/bitops.h>
13 #include <linux/delay.h>
14 #include <linux/kernel.h>
15 #include <linux/list.h>
16 #include <linux/slab.h>
17 #include <linux/qed/common_hsi.h>
18 #include <linux/qed/storage_common.h>
19 #include <linux/qed/tcp_common.h>
20 #include <linux/qed/fcoe_common.h>
21 #include <linux/qed/eth_common.h>
22 #include <linux/qed/iscsi_common.h>
23 #include <linux/qed/nvmetcp_common.h>
24 #include <linux/qed/iwarp_common.h>
25 #include <linux/qed/rdma_common.h>
26 #include <linux/qed/roce_common.h>
27 #include <linux/qed/qed_fcoe_if.h>
28 
29 struct qed_hwfn;
30 struct qed_ptt;
31 
32 /* Opcodes for the event ring */
33 enum common_event_opcode {
34 	COMMON_EVENT_PF_START,
35 	COMMON_EVENT_PF_STOP,
36 	COMMON_EVENT_VF_START,
37 	COMMON_EVENT_VF_STOP,
38 	COMMON_EVENT_VF_PF_CHANNEL,
39 	COMMON_EVENT_VF_FLR,
40 	COMMON_EVENT_PF_UPDATE,
41 	COMMON_EVENT_MALICIOUS_VF,
42 	COMMON_EVENT_RL_UPDATE,
43 	COMMON_EVENT_EMPTY,
44 	MAX_COMMON_EVENT_OPCODE
45 };
46 
47 /* Common Ramrod Command IDs */
48 enum common_ramrod_cmd_id {
49 	COMMON_RAMROD_UNUSED,
50 	COMMON_RAMROD_PF_START,
51 	COMMON_RAMROD_PF_STOP,
52 	COMMON_RAMROD_VF_START,
53 	COMMON_RAMROD_VF_STOP,
54 	COMMON_RAMROD_PF_UPDATE,
55 	COMMON_RAMROD_RL_UPDATE,
56 	COMMON_RAMROD_EMPTY,
57 	MAX_COMMON_RAMROD_CMD_ID
58 };
59 
60 /* How ll2 should deal with packet upon errors */
61 enum core_error_handle {
62 	LL2_DROP_PACKET,
63 	LL2_DO_NOTHING,
64 	LL2_ASSERT,
65 	MAX_CORE_ERROR_HANDLE
66 };
67 
68 /* Opcodes for the event ring */
69 enum core_event_opcode {
70 	CORE_EVENT_TX_QUEUE_START,
71 	CORE_EVENT_TX_QUEUE_STOP,
72 	CORE_EVENT_RX_QUEUE_START,
73 	CORE_EVENT_RX_QUEUE_STOP,
74 	CORE_EVENT_RX_QUEUE_FLUSH,
75 	CORE_EVENT_TX_QUEUE_UPDATE,
76 	CORE_EVENT_QUEUE_STATS_QUERY,
77 	MAX_CORE_EVENT_OPCODE
78 };
79 
80 /* The L4 pseudo checksum mode for Core */
81 enum core_l4_pseudo_checksum_mode {
82 	CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
83 	CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
84 	MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
85 };
86 
87 /* Light-L2 RX Producers in Tstorm RAM */
88 struct core_ll2_port_stats {
89 	struct regpair gsi_invalid_hdr;
90 	struct regpair gsi_invalid_pkt_length;
91 	struct regpair gsi_unsupported_pkt_typ;
92 	struct regpair gsi_crcchksm_error;
93 };
94 
95 /* LL2 TX Per Queue Stats */
96 struct core_ll2_pstorm_per_queue_stat {
97 	struct regpair sent_ucast_bytes;
98 	struct regpair sent_mcast_bytes;
99 	struct regpair sent_bcast_bytes;
100 	struct regpair sent_ucast_pkts;
101 	struct regpair sent_mcast_pkts;
102 	struct regpair sent_bcast_pkts;
103 	struct regpair error_drop_pkts;
104 };
105 
106 /* Light-L2 RX Producers in Tstorm RAM */
107 struct core_ll2_rx_prod {
108 	__le16 bd_prod;
109 	__le16 cqe_prod;
110 };
111 
112 struct core_ll2_tstorm_per_queue_stat {
113 	struct regpair packet_too_big_discard;
114 	struct regpair no_buff_discard;
115 };
116 
117 struct core_ll2_ustorm_per_queue_stat {
118 	struct regpair rcv_ucast_bytes;
119 	struct regpair rcv_mcast_bytes;
120 	struct regpair rcv_bcast_bytes;
121 	struct regpair rcv_ucast_pkts;
122 	struct regpair rcv_mcast_pkts;
123 	struct regpair rcv_bcast_pkts;
124 };
125 
126 /* Structure for doorbell data, in PWM mode, for RX producers update. */
127 struct core_pwm_prod_update_data {
128 	__le16 icid; /* internal CID */
129 	u8 reserved0;
130 	u8 params;
131 #define CORE_PWM_PROD_UPDATE_DATA_AGG_CMD_MASK	  0x3
132 #define CORE_PWM_PROD_UPDATE_DATA_AGG_CMD_SHIFT   0
133 #define CORE_PWM_PROD_UPDATE_DATA_RESERVED1_MASK  0x3F	/* Set 0 */
134 #define CORE_PWM_PROD_UPDATE_DATA_RESERVED1_SHIFT 2
135 	struct core_ll2_rx_prod prod; /* Producers */
136 };
137 
138 /* Core Ramrod Command IDs (light L2) */
139 enum core_ramrod_cmd_id {
140 	CORE_RAMROD_UNUSED,
141 	CORE_RAMROD_RX_QUEUE_START,
142 	CORE_RAMROD_TX_QUEUE_START,
143 	CORE_RAMROD_RX_QUEUE_STOP,
144 	CORE_RAMROD_TX_QUEUE_STOP,
145 	CORE_RAMROD_RX_QUEUE_FLUSH,
146 	CORE_RAMROD_TX_QUEUE_UPDATE,
147 	CORE_RAMROD_QUEUE_STATS_QUERY,
148 	MAX_CORE_RAMROD_CMD_ID
149 };
150 
151 /* Core RX CQE Type for Light L2 */
152 enum core_roce_flavor_type {
153 	CORE_ROCE,
154 	CORE_RROCE,
155 	MAX_CORE_ROCE_FLAVOR_TYPE
156 };
157 
158 /* Specifies how ll2 should deal with packets errors: packet_too_big and
159  * no_buff.
160  */
161 struct core_rx_action_on_error {
162 	u8 error_type;
163 #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK	0x3
164 #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT	0
165 #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK		0x3
166 #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT		2
167 #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK		0xF
168 #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT		4
169 };
170 
171 /* Core RX BD for Light L2 */
172 struct core_rx_bd {
173 	struct regpair addr;
174 	__le16 reserved[4];
175 };
176 
177 /* Core RX CM offload BD for Light L2 */
178 struct core_rx_bd_with_buff_len {
179 	struct regpair addr;
180 	__le16 buff_length;
181 	__le16 reserved[3];
182 };
183 
184 /* Core RX CM offload BD for Light L2 */
185 union core_rx_bd_union {
186 	struct core_rx_bd rx_bd;
187 	struct core_rx_bd_with_buff_len rx_bd_with_len;
188 };
189 
190 /* Opaque Data for Light L2 RX CQE */
191 struct core_rx_cqe_opaque_data {
192 	__le32 data[2];
193 };
194 
195 /* Core RX CQE Type for Light L2 */
196 enum core_rx_cqe_type {
197 	CORE_RX_CQE_ILLEGAL_TYPE,
198 	CORE_RX_CQE_TYPE_REGULAR,
199 	CORE_RX_CQE_TYPE_GSI_OFFLOAD,
200 	CORE_RX_CQE_TYPE_SLOW_PATH,
201 	MAX_CORE_RX_CQE_TYPE
202 };
203 
204 /* Core RX CQE for Light L2 */
205 struct core_rx_fast_path_cqe {
206 	u8 type;
207 	u8 placement_offset;
208 	struct parsing_and_err_flags parse_flags;
209 	__le16 packet_length;
210 	__le16 vlan;
211 	struct core_rx_cqe_opaque_data opaque_data;
212 	struct parsing_err_flags err_flags;
213 	__le16 reserved0;
214 	__le32 reserved1[3];
215 };
216 
217 /* Core Rx CM offload CQE */
218 struct core_rx_gsi_offload_cqe {
219 	u8 type;
220 	u8 data_length_error;
221 	struct parsing_and_err_flags parse_flags;
222 	__le16 data_length;
223 	__le16 vlan;
224 	__le32 src_mac_addrhi;
225 	__le16 src_mac_addrlo;
226 	__le16 qp_id;
227 	__le32 src_qp;
228 	struct core_rx_cqe_opaque_data opaque_data;
229 	__le32 reserved;
230 };
231 
232 /* Core RX CQE for Light L2 */
233 struct core_rx_slow_path_cqe {
234 	u8 type;
235 	u8 ramrod_cmd_id;
236 	__le16 echo;
237 	struct core_rx_cqe_opaque_data opaque_data;
238 	__le32 reserved1[5];
239 };
240 
241 /* Core RX CM offload BD for Light L2 */
242 union core_rx_cqe_union {
243 	struct core_rx_fast_path_cqe rx_cqe_fp;
244 	struct core_rx_gsi_offload_cqe rx_cqe_gsi;
245 	struct core_rx_slow_path_cqe rx_cqe_sp;
246 };
247 
248 /* Ramrod data for rx queue start ramrod */
249 struct core_rx_start_ramrod_data {
250 	struct regpair bd_base;
251 	struct regpair cqe_pbl_addr;
252 	__le16 mtu;
253 	__le16 sb_id;
254 	u8 sb_index;
255 	u8 complete_cqe_flg;
256 	u8 complete_event_flg;
257 	u8 drop_ttl0_flg;
258 	__le16 num_of_pbl_pages;
259 	u8 inner_vlan_stripping_en;
260 	u8 report_outer_vlan;
261 	u8 queue_id;
262 	u8 main_func_queue;
263 	u8 mf_si_bcast_accept_all;
264 	u8 mf_si_mcast_accept_all;
265 	struct core_rx_action_on_error action_on_error;
266 	u8 gsi_offload_flag;
267 	u8 vport_id_valid;
268 	u8 vport_id;
269 	u8 zero_prod_flg;
270 	u8 wipe_inner_vlan_pri_en;
271 	u8 reserved[2];
272 };
273 
274 /* Ramrod data for rx queue stop ramrod */
275 struct core_rx_stop_ramrod_data {
276 	u8 complete_cqe_flg;
277 	u8 complete_event_flg;
278 	u8 queue_id;
279 	u8 reserved1;
280 	__le16 reserved2[2];
281 };
282 
283 /* Flags for Core TX BD */
284 struct core_tx_bd_data {
285 	__le16 as_bitfield;
286 #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK		0x1
287 #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT		0
288 #define CORE_TX_BD_DATA_VLAN_INSERTION_MASK		0x1
289 #define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT		1
290 #define CORE_TX_BD_DATA_START_BD_MASK			0x1
291 #define CORE_TX_BD_DATA_START_BD_SHIFT			2
292 #define CORE_TX_BD_DATA_IP_CSUM_MASK			0x1
293 #define CORE_TX_BD_DATA_IP_CSUM_SHIFT			3
294 #define CORE_TX_BD_DATA_L4_CSUM_MASK			0x1
295 #define CORE_TX_BD_DATA_L4_CSUM_SHIFT			4
296 #define CORE_TX_BD_DATA_IPV6_EXT_MASK			0x1
297 #define CORE_TX_BD_DATA_IPV6_EXT_SHIFT			5
298 #define CORE_TX_BD_DATA_L4_PROTOCOL_MASK		0x1
299 #define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT		6
300 #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_MASK	0x1
301 #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT	7
302 #define CORE_TX_BD_DATA_NBDS_MASK			0xF
303 #define CORE_TX_BD_DATA_NBDS_SHIFT			8
304 #define CORE_TX_BD_DATA_ROCE_FLAV_MASK			0x1
305 #define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT			12
306 #define CORE_TX_BD_DATA_IP_LEN_MASK			0x1
307 #define CORE_TX_BD_DATA_IP_LEN_SHIFT			13
308 #define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_MASK	0x1
309 #define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_SHIFT	14
310 #define CORE_TX_BD_DATA_RESERVED0_MASK			0x1
311 #define CORE_TX_BD_DATA_RESERVED0_SHIFT			15
312 };
313 
314 /* Core TX BD for Light L2 */
315 struct core_tx_bd {
316 	struct regpair addr;
317 	__le16 nbytes;
318 	__le16 nw_vlan_or_lb_echo;
319 	struct core_tx_bd_data bd_data;
320 	__le16 bitfield1;
321 #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK		0x3FFF
322 #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT	0
323 #define CORE_TX_BD_TX_DST_MASK			0x3
324 #define CORE_TX_BD_TX_DST_SHIFT			14
325 };
326 
327 /* Light L2 TX Destination */
328 enum core_tx_dest {
329 	CORE_TX_DEST_NW,
330 	CORE_TX_DEST_LB,
331 	CORE_TX_DEST_RESERVED,
332 	CORE_TX_DEST_DROP,
333 	MAX_CORE_TX_DEST
334 };
335 
336 /* Ramrod data for tx queue start ramrod */
337 struct core_tx_start_ramrod_data {
338 	struct regpair pbl_base_addr;
339 	__le16 mtu;
340 	__le16 sb_id;
341 	u8 sb_index;
342 	u8 stats_en;
343 	u8 stats_id;
344 	u8 conn_type;
345 	__le16 pbl_size;
346 	__le16 qm_pq_id;
347 	u8 gsi_offload_flag;
348 	u8 ctx_stats_en;
349 	u8 vport_id_valid;
350 	u8 vport_id;
351 	u8 enforce_security_flag;
352 	u8 reserved[7];
353 };
354 
355 /* Ramrod data for tx queue stop ramrod */
356 struct core_tx_stop_ramrod_data {
357 	__le32 reserved0[2];
358 };
359 
360 /* Ramrod data for tx queue update ramrod */
361 struct core_tx_update_ramrod_data {
362 	u8 update_qm_pq_id_flg;
363 	u8 reserved0;
364 	__le16 qm_pq_id;
365 	__le32 reserved1;
366 };
367 
368 /* Enum flag for what type of dcb data to update */
369 enum dcb_dscp_update_mode {
370 	DONT_UPDATE_DCB_DSCP,
371 	UPDATE_DCB,
372 	UPDATE_DSCP,
373 	UPDATE_DCB_DSCP,
374 	MAX_DCB_DSCP_UPDATE_MODE
375 };
376 
377 /* The core storm context for the Ystorm */
378 struct ystorm_core_conn_st_ctx {
379 	__le32 reserved[4];
380 };
381 
382 /* The core storm context for the Pstorm */
383 struct pstorm_core_conn_st_ctx {
384 	__le32 reserved[20];
385 };
386 
387 /* Core Slowpath Connection storm context of Xstorm */
388 struct xstorm_core_conn_st_ctx {
389 	__le32 spq_base_lo;
390 	__le32 spq_base_hi;
391 	struct regpair consolid_base_addr;
392 	__le16 spq_cons;
393 	__le16 consolid_cons;
394 	__le32 reserved0[55];
395 };
396 
397 struct xstorm_core_conn_ag_ctx {
398 	u8 reserved0;
399 	u8 state;
400 	u8 flags0;
401 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
402 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
403 #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK	0x1
404 #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT	1
405 #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK	0x1
406 #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT	2
407 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
408 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
409 #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK	0x1
410 #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT	4
411 #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK	0x1
412 #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT	5
413 #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK	0x1
414 #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT	6
415 #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK	0x1
416 #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT	7
417 	u8 flags1;
418 #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK	0x1
419 #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT	0
420 #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK	0x1
421 #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT	1
422 #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK	0x1
423 #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT	2
424 #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK		0x1
425 #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT		3
426 #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK		0x1
427 #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT		4
428 #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK		0x1
429 #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT		5
430 #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK	0x1
431 #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT	6
432 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK	0x1
433 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT	7
434 	u8 flags2;
435 #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
436 #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	0
437 #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
438 #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	2
439 #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
440 #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	4
441 #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
442 #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT	6
443 	u8 flags3;
444 #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
445 #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT	0
446 #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
447 #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT	2
448 #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
449 #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT	4
450 #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK	0x3
451 #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT	6
452 	u8 flags4;
453 #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK	0x3
454 #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT	0
455 #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK	0x3
456 #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT	2
457 #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK	0x3
458 #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT	4
459 #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK	0x3
460 #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT	6
461 	u8 flags5;
462 #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK	0x3
463 #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT	0
464 #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK	0x3
465 #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT	2
466 #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK	0x3
467 #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT	4
468 #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK	0x3
469 #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT	6
470 	u8 flags6;
471 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK	0x3
472 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT	0
473 #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK			0x3
474 #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT			2
475 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK			0x3
476 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT			4
477 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK		0x3
478 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT		6
479 	u8 flags7;
480 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK	0x3
481 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT	0
482 #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK	0x3
483 #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT	2
484 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK	0x3
485 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT	4
486 #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK		0x1
487 #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT		6
488 #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK		0x1
489 #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT		7
490 	u8 flags8;
491 #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
492 #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	0
493 #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK	0x1
494 #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT	1
495 #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK	0x1
496 #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT	2
497 #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK	0x1
498 #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT	3
499 #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK	0x1
500 #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT	4
501 #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK	0x1
502 #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT	5
503 #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK	0x1
504 #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT	6
505 #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK	0x1
506 #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT	7
507 	u8 flags9;
508 #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK			0x1
509 #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT			0
510 #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK			0x1
511 #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT			1
512 #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK			0x1
513 #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT			2
514 #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK			0x1
515 #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT			3
516 #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK			0x1
517 #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT			4
518 #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK			0x1
519 #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT			5
520 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK	0x1
521 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT	6
522 #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK			0x1
523 #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT			7
524 	u8 flags10;
525 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK		0x1
526 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT		0
527 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK		0x1
528 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT	1
529 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK		0x1
530 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT		2
531 #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK		0x1
532 #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT		3
533 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK		0x1
534 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT		4
535 #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK			0x1
536 #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT			5
537 #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK		0x1
538 #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT		6
539 #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK		0x1
540 #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT		7
541 	u8 flags11;
542 #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK	0x1
543 #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT	0
544 #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK	0x1
545 #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT	1
546 #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK	0x1
547 #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT	2
548 #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK		0x1
549 #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT	3
550 #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK		0x1
551 #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT	4
552 #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK		0x1
553 #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT	5
554 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
555 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
556 #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK		0x1
557 #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT	7
558 	u8 flags12;
559 #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK	0x1
560 #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT	0
561 #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK	0x1
562 #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT	1
563 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
564 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
565 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
566 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
567 #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK	0x1
568 #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT	4
569 #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK	0x1
570 #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT	5
571 #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK	0x1
572 #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT	6
573 #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK	0x1
574 #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT	7
575 	u8 flags13;
576 #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK	0x1
577 #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT	0
578 #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK	0x1
579 #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT	1
580 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
581 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
582 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
583 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
584 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
585 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
586 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
587 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
588 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
589 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
590 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
591 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
592 	u8 flags14;
593 #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK	0x1
594 #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT	0
595 #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK	0x1
596 #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT	1
597 #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK	0x1
598 #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT	2
599 #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK	0x1
600 #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT	3
601 #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK	0x1
602 #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT	4
603 #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK	0x1
604 #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT	5
605 #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK	0x3
606 #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT	6
607 	u8 byte2;
608 	__le16 physical_q0;
609 	__le16 consolid_prod;
610 	__le16 reserved16;
611 	__le16 tx_bd_cons;
612 	__le16 tx_bd_or_spq_prod;
613 	__le16 updated_qm_pq_id;
614 	__le16 conn_dpi;
615 	u8 byte3;
616 	u8 byte4;
617 	u8 byte5;
618 	u8 byte6;
619 	__le32 reg0;
620 	__le32 reg1;
621 	__le32 reg2;
622 	__le32 reg3;
623 	__le32 reg4;
624 	__le32 reg5;
625 	__le32 reg6;
626 	__le16 word7;
627 	__le16 word8;
628 	__le16 word9;
629 	__le16 word10;
630 	__le32 reg7;
631 	__le32 reg8;
632 	__le32 reg9;
633 	u8 byte7;
634 	u8 byte8;
635 	u8 byte9;
636 	u8 byte10;
637 	u8 byte11;
638 	u8 byte12;
639 	u8 byte13;
640 	u8 byte14;
641 	u8 byte15;
642 	u8 e5_reserved;
643 	__le16 word11;
644 	__le32 reg10;
645 	__le32 reg11;
646 	__le32 reg12;
647 	__le32 reg13;
648 	__le32 reg14;
649 	__le32 reg15;
650 	__le32 reg16;
651 	__le32 reg17;
652 	__le32 reg18;
653 	__le32 reg19;
654 	__le16 word12;
655 	__le16 word13;
656 	__le16 word14;
657 	__le16 word15;
658 };
659 
660 struct tstorm_core_conn_ag_ctx {
661 	u8 byte0;
662 	u8 byte1;
663 	u8 flags0;
664 #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
665 #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
666 #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
667 #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
668 #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK	0x1
669 #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT	2
670 #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK	0x1
671 #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT	3
672 #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK	0x1
673 #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT	4
674 #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK	0x1
675 #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT	5
676 #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
677 #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	6
678 	u8 flags1;
679 #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
680 #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	0
681 #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
682 #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	2
683 #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
684 #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT	4
685 #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
686 #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT	6
687 	u8 flags2;
688 #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
689 #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT	0
690 #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
691 #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT	2
692 #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK	0x3
693 #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT	4
694 #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK	0x3
695 #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT	6
696 	u8 flags3;
697 #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK	0x3
698 #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT	0
699 #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK	0x3
700 #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT	2
701 #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK	0x1
702 #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT	4
703 #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK	0x1
704 #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT	5
705 #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
706 #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	6
707 #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK	0x1
708 #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT	7
709 	u8 flags4;
710 #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK		0x1
711 #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT		0
712 #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK		0x1
713 #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT		1
714 #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK		0x1
715 #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT		2
716 #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK		0x1
717 #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT		3
718 #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK		0x1
719 #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT		4
720 #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK		0x1
721 #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT		5
722 #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK		0x1
723 #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT		6
724 #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK		0x1
725 #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	7
726 	u8 flags5;
727 #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK		0x1
728 #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	0
729 #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK		0x1
730 #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	1
731 #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK		0x1
732 #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	2
733 #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK		0x1
734 #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	3
735 #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK		0x1
736 #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT	4
737 #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK		0x1
738 #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT	5
739 #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK		0x1
740 #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT	6
741 #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK		0x1
742 #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT	7
743 	__le32 reg0;
744 	__le32 reg1;
745 	__le32 reg2;
746 	__le32 reg3;
747 	__le32 reg4;
748 	__le32 reg5;
749 	__le32 reg6;
750 	__le32 reg7;
751 	__le32 reg8;
752 	u8 byte2;
753 	u8 byte3;
754 	__le16 word0;
755 	u8 byte4;
756 	u8 byte5;
757 	__le16 word1;
758 	__le16 word2;
759 	__le16 word3;
760 	__le32 ll2_rx_prod;
761 	__le32 reg10;
762 };
763 
764 struct ustorm_core_conn_ag_ctx {
765 	u8 reserved;
766 	u8 byte1;
767 	u8 flags0;
768 #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
769 #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
770 #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
771 #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
772 #define USTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
773 #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
774 #define USTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
775 #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
776 #define USTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
777 #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
778 	u8 flags1;
779 #define USTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
780 #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT	0
781 #define USTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
782 #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT	2
783 #define USTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
784 #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT	4
785 #define USTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
786 #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT	6
787 	u8 flags2;
788 #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK		0x1
789 #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT		0
790 #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK		0x1
791 #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT		1
792 #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK		0x1
793 #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT		2
794 #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK		0x1
795 #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT		3
796 #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK		0x1
797 #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT		4
798 #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK		0x1
799 #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT		5
800 #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK		0x1
801 #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT		6
802 #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK		0x1
803 #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	7
804 	u8 flags3;
805 #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK		0x1
806 #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	0
807 #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK		0x1
808 #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	1
809 #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK		0x1
810 #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	2
811 #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK		0x1
812 #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	3
813 #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK		0x1
814 #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT	4
815 #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK		0x1
816 #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT	5
817 #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK		0x1
818 #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT	6
819 #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK		0x1
820 #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT	7
821 	u8 byte2;
822 	u8 byte3;
823 	__le16 word0;
824 	__le16 word1;
825 	__le32 rx_producers;
826 	__le32 reg1;
827 	__le32 reg2;
828 	__le32 reg3;
829 	__le16 word2;
830 	__le16 word3;
831 };
832 
833 /* The core storm context for the Mstorm */
834 struct mstorm_core_conn_st_ctx {
835 	__le32 reserved[40];
836 };
837 
838 /* The core storm context for the Ustorm */
839 struct ustorm_core_conn_st_ctx {
840 	__le32 reserved[20];
841 };
842 
843 /* The core storm context for the Tstorm */
844 struct tstorm_core_conn_st_ctx {
845 	__le32 reserved[4];
846 };
847 
848 /* core connection context */
849 struct core_conn_context {
850 	struct ystorm_core_conn_st_ctx ystorm_st_context;
851 	struct regpair ystorm_st_padding[2];
852 	struct pstorm_core_conn_st_ctx pstorm_st_context;
853 	struct regpair pstorm_st_padding[2];
854 	struct xstorm_core_conn_st_ctx xstorm_st_context;
855 	struct xstorm_core_conn_ag_ctx xstorm_ag_context;
856 	struct tstorm_core_conn_ag_ctx tstorm_ag_context;
857 	struct ustorm_core_conn_ag_ctx ustorm_ag_context;
858 	struct mstorm_core_conn_st_ctx mstorm_st_context;
859 	struct ustorm_core_conn_st_ctx ustorm_st_context;
860 	struct regpair ustorm_st_padding[2];
861 	struct tstorm_core_conn_st_ctx tstorm_st_context;
862 	struct regpair tstorm_st_padding[2];
863 };
864 
865 struct eth_mstorm_per_pf_stat {
866 	struct regpair gre_discard_pkts;
867 	struct regpair vxlan_discard_pkts;
868 	struct regpair geneve_discard_pkts;
869 	struct regpair lb_discard_pkts;
870 };
871 
872 struct eth_mstorm_per_queue_stat {
873 	struct regpair ttl0_discard;
874 	struct regpair packet_too_big_discard;
875 	struct regpair no_buff_discard;
876 	struct regpair not_active_discard;
877 	struct regpair tpa_coalesced_pkts;
878 	struct regpair tpa_coalesced_events;
879 	struct regpair tpa_aborts_num;
880 	struct regpair tpa_coalesced_bytes;
881 };
882 
883 /* Ethernet TX Per PF */
884 struct eth_pstorm_per_pf_stat {
885 	struct regpair sent_lb_ucast_bytes;
886 	struct regpair sent_lb_mcast_bytes;
887 	struct regpair sent_lb_bcast_bytes;
888 	struct regpair sent_lb_ucast_pkts;
889 	struct regpair sent_lb_mcast_pkts;
890 	struct regpair sent_lb_bcast_pkts;
891 	struct regpair sent_gre_bytes;
892 	struct regpair sent_vxlan_bytes;
893 	struct regpair sent_geneve_bytes;
894 	struct regpair sent_mpls_bytes;
895 	struct regpair sent_gre_mpls_bytes;
896 	struct regpair sent_udp_mpls_bytes;
897 	struct regpair sent_gre_pkts;
898 	struct regpair sent_vxlan_pkts;
899 	struct regpair sent_geneve_pkts;
900 	struct regpair sent_mpls_pkts;
901 	struct regpair sent_gre_mpls_pkts;
902 	struct regpair sent_udp_mpls_pkts;
903 	struct regpair gre_drop_pkts;
904 	struct regpair vxlan_drop_pkts;
905 	struct regpair geneve_drop_pkts;
906 	struct regpair mpls_drop_pkts;
907 	struct regpair gre_mpls_drop_pkts;
908 	struct regpair udp_mpls_drop_pkts;
909 };
910 
911 /* Ethernet TX Per Queue Stats */
912 struct eth_pstorm_per_queue_stat {
913 	struct regpair sent_ucast_bytes;
914 	struct regpair sent_mcast_bytes;
915 	struct regpair sent_bcast_bytes;
916 	struct regpair sent_ucast_pkts;
917 	struct regpair sent_mcast_pkts;
918 	struct regpair sent_bcast_pkts;
919 	struct regpair error_drop_pkts;
920 };
921 
922 /* ETH Rx producers data */
923 struct eth_rx_rate_limit {
924 	__le16 mult;
925 	__le16 cnst;
926 	u8 add_sub_cnst;
927 	u8 reserved0;
928 	__le16 reserved1;
929 };
930 
931 /* Update RSS indirection table entry command */
932 struct eth_tstorm_rss_update_data {
933 	u8 valid;
934 	u8 vport_id;
935 	u8 ind_table_index;
936 	u8 reserved;
937 	__le16 ind_table_value;
938 	__le16 reserved1;
939 };
940 
941 struct eth_ustorm_per_pf_stat {
942 	struct regpair rcv_lb_ucast_bytes;
943 	struct regpair rcv_lb_mcast_bytes;
944 	struct regpair rcv_lb_bcast_bytes;
945 	struct regpair rcv_lb_ucast_pkts;
946 	struct regpair rcv_lb_mcast_pkts;
947 	struct regpair rcv_lb_bcast_pkts;
948 	struct regpair rcv_gre_bytes;
949 	struct regpair rcv_vxlan_bytes;
950 	struct regpair rcv_geneve_bytes;
951 	struct regpair rcv_gre_pkts;
952 	struct regpair rcv_vxlan_pkts;
953 	struct regpair rcv_geneve_pkts;
954 };
955 
956 struct eth_ustorm_per_queue_stat {
957 	struct regpair rcv_ucast_bytes;
958 	struct regpair rcv_mcast_bytes;
959 	struct regpair rcv_bcast_bytes;
960 	struct regpair rcv_ucast_pkts;
961 	struct regpair rcv_mcast_pkts;
962 	struct regpair rcv_bcast_pkts;
963 };
964 
965 /* Event Ring VF-PF Channel data */
966 struct vf_pf_channel_eqe_data {
967 	struct regpair msg_addr;
968 };
969 
970 /* Event Ring malicious VF data */
971 struct malicious_vf_eqe_data {
972 	u8 vf_id;
973 	u8 err_id;
974 	__le16 reserved[3];
975 };
976 
977 /* Event Ring initial cleanup data */
978 struct initial_cleanup_eqe_data {
979 	u8 vf_id;
980 	u8 reserved[7];
981 };
982 
983 /* Event Data Union */
984 union event_ring_data {
985 	u8 bytes[8];
986 	struct vf_pf_channel_eqe_data vf_pf_channel;
987 	struct iscsi_eqe_data iscsi_info;
988 	struct iscsi_connect_done_results iscsi_conn_done_info;
989 	union rdma_eqe_data rdma_data;
990 	struct malicious_vf_eqe_data malicious_vf;
991 	struct initial_cleanup_eqe_data vf_init_cleanup;
992 };
993 
994 /* Event Ring Entry */
995 struct event_ring_entry {
996 	u8 protocol_id;
997 	u8 opcode;
998 	u8 reserved0;
999 	u8 vf_id;
1000 	__le16 echo;
1001 	u8 fw_return_code;
1002 	u8 flags;
1003 #define EVENT_RING_ENTRY_ASYNC_MASK		0x1
1004 #define EVENT_RING_ENTRY_ASYNC_SHIFT		0
1005 #define EVENT_RING_ENTRY_RESERVED1_MASK		0x7F
1006 #define EVENT_RING_ENTRY_RESERVED1_SHIFT	1
1007 	union event_ring_data data;
1008 };
1009 
1010 /* Event Ring Next Page Address */
1011 struct event_ring_next_addr {
1012 	struct regpair addr;
1013 	__le32 reserved[2];
1014 };
1015 
1016 /* Event Ring Element */
1017 union event_ring_element {
1018 	struct event_ring_entry entry;
1019 	struct event_ring_next_addr next_addr;
1020 };
1021 
1022 /* Ports mode */
1023 enum fw_flow_ctrl_mode {
1024 	flow_ctrl_pause,
1025 	flow_ctrl_pfc,
1026 	MAX_FW_FLOW_CTRL_MODE
1027 };
1028 
1029 /* GFT profile type */
1030 enum gft_profile_type {
1031 	GFT_PROFILE_TYPE_4_TUPLE,
1032 	GFT_PROFILE_TYPE_L4_DST_PORT,
1033 	GFT_PROFILE_TYPE_IP_DST_ADDR,
1034 	GFT_PROFILE_TYPE_IP_SRC_ADDR,
1035 	GFT_PROFILE_TYPE_TUNNEL_TYPE,
1036 	MAX_GFT_PROFILE_TYPE
1037 };
1038 
1039 /* Major and Minor hsi Versions */
1040 struct hsi_fp_ver_struct {
1041 	u8 minor_ver_arr[2];
1042 	u8 major_ver_arr[2];
1043 };
1044 
1045 enum iwarp_ll2_tx_queues {
1046 	IWARP_LL2_IN_ORDER_TX_QUEUE = 1,
1047 	IWARP_LL2_ALIGNED_TX_QUEUE,
1048 	IWARP_LL2_ALIGNED_RIGHT_TRIMMED_TX_QUEUE,
1049 	IWARP_LL2_ERROR,
1050 	MAX_IWARP_LL2_TX_QUEUES
1051 };
1052 
1053 /* Malicious VF error ID */
1054 enum malicious_vf_error_id {
1055 	MALICIOUS_VF_NO_ERROR,
1056 	VF_PF_CHANNEL_NOT_READY,
1057 	VF_ZONE_MSG_NOT_VALID,
1058 	VF_ZONE_FUNC_NOT_ENABLED,
1059 	ETH_PACKET_TOO_SMALL,
1060 	ETH_ILLEGAL_VLAN_MODE,
1061 	ETH_MTU_VIOLATION,
1062 	ETH_ILLEGAL_INBAND_TAGS,
1063 	ETH_VLAN_INSERT_AND_INBAND_VLAN,
1064 	ETH_ILLEGAL_NBDS,
1065 	ETH_FIRST_BD_WO_SOP,
1066 	ETH_INSUFFICIENT_BDS,
1067 	ETH_ILLEGAL_LSO_HDR_NBDS,
1068 	ETH_ILLEGAL_LSO_MSS,
1069 	ETH_ZERO_SIZE_BD,
1070 	ETH_ILLEGAL_LSO_HDR_LEN,
1071 	ETH_INSUFFICIENT_PAYLOAD,
1072 	ETH_EDPM_OUT_OF_SYNC,
1073 	ETH_TUNN_IPV6_EXT_NBD_ERR,
1074 	ETH_CONTROL_PACKET_VIOLATION,
1075 	ETH_ANTI_SPOOFING_ERR,
1076 	ETH_PACKET_SIZE_TOO_LARGE,
1077 	CORE_ILLEGAL_VLAN_MODE,
1078 	CORE_ILLEGAL_NBDS,
1079 	CORE_FIRST_BD_WO_SOP,
1080 	CORE_INSUFFICIENT_BDS,
1081 	CORE_PACKET_TOO_SMALL,
1082 	CORE_ILLEGAL_INBAND_TAGS,
1083 	CORE_VLAN_INSERT_AND_INBAND_VLAN,
1084 	CORE_MTU_VIOLATION,
1085 	CORE_CONTROL_PACKET_VIOLATION,
1086 	CORE_ANTI_SPOOFING_ERR,
1087 	CORE_PACKET_SIZE_TOO_LARGE,
1088 	CORE_ILLEGAL_BD_FLAGS,
1089 	CORE_GSI_PACKET_VIOLATION,
1090 	MAX_MALICIOUS_VF_ERROR_ID,
1091 };
1092 
1093 /* Mstorm non-triggering VF zone */
1094 struct mstorm_non_trigger_vf_zone {
1095 	struct eth_mstorm_per_queue_stat eth_queue_stat;
1096 	struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
1097 };
1098 
1099 /* Mstorm VF zone */
1100 struct mstorm_vf_zone {
1101 	struct mstorm_non_trigger_vf_zone non_trigger;
1102 };
1103 
1104 /* vlan header including TPID and TCI fields */
1105 struct vlan_header {
1106 	__le16 tpid;
1107 	__le16 tci;
1108 };
1109 
1110 /* outer tag configurations */
1111 struct outer_tag_config_struct {
1112 	u8 enable_stag_pri_change;
1113 	u8 pri_map_valid;
1114 	u8 reserved[2];
1115 	struct vlan_header outer_tag;
1116 	u8 inner_to_outer_pri_map[8];
1117 };
1118 
1119 /* personality per PF */
1120 enum personality_type {
1121 	BAD_PERSONALITY_TYP,
1122 	PERSONALITY_TCP_ULP,
1123 	PERSONALITY_FCOE,
1124 	PERSONALITY_RDMA_AND_ETH,
1125 	PERSONALITY_RDMA,
1126 	PERSONALITY_CORE,
1127 	PERSONALITY_ETH,
1128 	PERSONALITY_RESERVED,
1129 	MAX_PERSONALITY_TYPE
1130 };
1131 
1132 /* tunnel configuration */
1133 struct pf_start_tunnel_config {
1134 	u8 set_vxlan_udp_port_flg;
1135 	u8 set_geneve_udp_port_flg;
1136 	u8 set_no_inner_l2_vxlan_udp_port_flg;
1137 	u8 tunnel_clss_vxlan;
1138 	u8 tunnel_clss_l2geneve;
1139 	u8 tunnel_clss_ipgeneve;
1140 	u8 tunnel_clss_l2gre;
1141 	u8 tunnel_clss_ipgre;
1142 	__le16 vxlan_udp_port;
1143 	__le16 geneve_udp_port;
1144 	__le16 no_inner_l2_vxlan_udp_port;
1145 	__le16 reserved[3];
1146 };
1147 
1148 /* Ramrod data for PF start ramrod */
1149 struct pf_start_ramrod_data {
1150 	struct regpair event_ring_pbl_addr;
1151 	struct regpair consolid_q_pbl_addr;
1152 	struct pf_start_tunnel_config tunnel_config;
1153 	__le16 event_ring_sb_id;
1154 	u8 base_vf_id;
1155 	u8 num_vfs;
1156 	u8 event_ring_num_pages;
1157 	u8 event_ring_sb_index;
1158 	u8 path_id;
1159 	u8 warning_as_error;
1160 	u8 dont_log_ramrods;
1161 	u8 personality;
1162 	__le16 log_type_mask;
1163 	u8 mf_mode;
1164 	u8 integ_phase;
1165 	u8 allow_npar_tx_switching;
1166 	u8 reserved0;
1167 	struct hsi_fp_ver_struct hsi_fp_ver;
1168 	struct outer_tag_config_struct outer_tag_config;
1169 };
1170 
1171 /* Data for port update ramrod */
1172 struct protocol_dcb_data {
1173 	u8 dcb_enable_flag;
1174 	u8 dscp_enable_flag;
1175 	u8 dcb_priority;
1176 	u8 dcb_tc;
1177 	u8 dscp_val;
1178 	u8 dcb_dont_add_vlan0;
1179 };
1180 
1181 /* Update tunnel configuration */
1182 struct pf_update_tunnel_config {
1183 	u8 update_rx_pf_clss;
1184 	u8 update_rx_def_ucast_clss;
1185 	u8 update_rx_def_non_ucast_clss;
1186 	u8 set_vxlan_udp_port_flg;
1187 	u8 set_geneve_udp_port_flg;
1188 	u8 set_no_inner_l2_vxlan_udp_port_flg;
1189 	u8 tunnel_clss_vxlan;
1190 	u8 tunnel_clss_l2geneve;
1191 	u8 tunnel_clss_ipgeneve;
1192 	u8 tunnel_clss_l2gre;
1193 	u8 tunnel_clss_ipgre;
1194 	u8 reserved;
1195 	__le16 vxlan_udp_port;
1196 	__le16 geneve_udp_port;
1197 	__le16 no_inner_l2_vxlan_udp_port;
1198 	__le16 reserved1[3];
1199 };
1200 
1201 /* Data for port update ramrod */
1202 struct pf_update_ramrod_data {
1203 	u8 update_eth_dcb_data_mode;
1204 	u8 update_fcoe_dcb_data_mode;
1205 	u8 update_iscsi_dcb_data_mode;
1206 	u8 update_roce_dcb_data_mode;
1207 	u8 update_rroce_dcb_data_mode;
1208 	u8 update_iwarp_dcb_data_mode;
1209 	u8 update_mf_vlan_flag;
1210 	u8 update_enable_stag_pri_change;
1211 	struct protocol_dcb_data eth_dcb_data;
1212 	struct protocol_dcb_data fcoe_dcb_data;
1213 	struct protocol_dcb_data iscsi_dcb_data;
1214 	struct protocol_dcb_data roce_dcb_data;
1215 	struct protocol_dcb_data rroce_dcb_data;
1216 	struct protocol_dcb_data iwarp_dcb_data;
1217 	__le16 mf_vlan;
1218 	u8 enable_stag_pri_change;
1219 	u8 reserved;
1220 	struct pf_update_tunnel_config tunnel_config;
1221 };
1222 
1223 /* Ports mode */
1224 enum ports_mode {
1225 	ENGX2_PORTX1,
1226 	ENGX2_PORTX2,
1227 	ENGX1_PORTX1,
1228 	ENGX1_PORTX2,
1229 	ENGX1_PORTX4,
1230 	MAX_PORTS_MODE
1231 };
1232 
1233 /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
1234 enum protocol_version_array_key {
1235 	ETH_VER_KEY = 0,
1236 	ROCE_VER_KEY,
1237 	MAX_PROTOCOL_VERSION_ARRAY_KEY
1238 };
1239 
1240 /* RDMA TX Stats */
1241 struct rdma_sent_stats {
1242 	struct regpair sent_bytes;
1243 	struct regpair sent_pkts;
1244 };
1245 
1246 /* Pstorm non-triggering VF zone */
1247 struct pstorm_non_trigger_vf_zone {
1248 	struct eth_pstorm_per_queue_stat eth_queue_stat;
1249 	struct rdma_sent_stats rdma_stats;
1250 };
1251 
1252 /* Pstorm VF zone */
1253 struct pstorm_vf_zone {
1254 	struct pstorm_non_trigger_vf_zone non_trigger;
1255 	struct regpair reserved[7];
1256 };
1257 
1258 /* Ramrod Header of SPQE */
1259 struct ramrod_header {
1260 	__le32 cid;
1261 	u8 cmd_id;
1262 	u8 protocol_id;
1263 	__le16 echo;
1264 };
1265 
1266 /* RDMA RX Stats */
1267 struct rdma_rcv_stats {
1268 	struct regpair rcv_bytes;
1269 	struct regpair rcv_pkts;
1270 };
1271 
1272 /* Data for update QCN/DCQCN RL ramrod */
1273 struct rl_update_ramrod_data {
1274 	u8 qcn_update_param_flg;
1275 	u8 dcqcn_update_param_flg;
1276 	u8 rl_init_flg;
1277 	u8 rl_start_flg;
1278 	u8 rl_stop_flg;
1279 	u8 rl_id_first;
1280 	u8 rl_id_last;
1281 	u8 rl_dc_qcn_flg;
1282 	u8 dcqcn_reset_alpha_on_idle;
1283 	u8 rl_bc_stage_th;
1284 	u8 rl_timer_stage_th;
1285 	u8 reserved1;
1286 	__le32 rl_bc_rate;
1287 	__le16 rl_max_rate;
1288 	__le16 rl_r_ai;
1289 	__le16 rl_r_hai;
1290 	__le16 dcqcn_g;
1291 	__le32 dcqcn_k_us;
1292 	__le32 dcqcn_timeuot_us;
1293 	__le32 qcn_timeuot_us;
1294 	__le32 reserved2;
1295 };
1296 
1297 /* Slowpath Element (SPQE) */
1298 struct slow_path_element {
1299 	struct ramrod_header hdr;
1300 	struct regpair data_ptr;
1301 };
1302 
1303 /* Tstorm non-triggering VF zone */
1304 struct tstorm_non_trigger_vf_zone {
1305 	struct rdma_rcv_stats rdma_stats;
1306 };
1307 
1308 struct tstorm_per_port_stat {
1309 	struct regpair trunc_error_discard;
1310 	struct regpair mac_error_discard;
1311 	struct regpair mftag_filter_discard;
1312 	struct regpair eth_mac_filter_discard;
1313 	struct regpair ll2_mac_filter_discard;
1314 	struct regpair ll2_conn_disabled_discard;
1315 	struct regpair iscsi_irregular_pkt;
1316 	struct regpair fcoe_irregular_pkt;
1317 	struct regpair roce_irregular_pkt;
1318 	struct regpair iwarp_irregular_pkt;
1319 	struct regpair eth_irregular_pkt;
1320 	struct regpair toe_irregular_pkt;
1321 	struct regpair preroce_irregular_pkt;
1322 	struct regpair eth_gre_tunn_filter_discard;
1323 	struct regpair eth_vxlan_tunn_filter_discard;
1324 	struct regpair eth_geneve_tunn_filter_discard;
1325 	struct regpair eth_gft_drop_pkt;
1326 };
1327 
1328 /* Tstorm VF zone */
1329 struct tstorm_vf_zone {
1330 	struct tstorm_non_trigger_vf_zone non_trigger;
1331 };
1332 
1333 /* Tunnel classification scheme */
1334 enum tunnel_clss {
1335 	TUNNEL_CLSS_MAC_VLAN = 0,
1336 	TUNNEL_CLSS_MAC_VNI,
1337 	TUNNEL_CLSS_INNER_MAC_VLAN,
1338 	TUNNEL_CLSS_INNER_MAC_VNI,
1339 	TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
1340 	MAX_TUNNEL_CLSS
1341 };
1342 
1343 /* Ustorm non-triggering VF zone */
1344 struct ustorm_non_trigger_vf_zone {
1345 	struct eth_ustorm_per_queue_stat eth_queue_stat;
1346 	struct regpair vf_pf_msg_addr;
1347 };
1348 
1349 /* Ustorm triggering VF zone */
1350 struct ustorm_trigger_vf_zone {
1351 	u8 vf_pf_msg_valid;
1352 	u8 reserved[7];
1353 };
1354 
1355 /* Ustorm VF zone */
1356 struct ustorm_vf_zone {
1357 	struct ustorm_non_trigger_vf_zone non_trigger;
1358 	struct ustorm_trigger_vf_zone trigger;
1359 };
1360 
1361 /* VF-PF channel data */
1362 struct vf_pf_channel_data {
1363 	__le32 ready;
1364 	u8 valid;
1365 	u8 reserved0;
1366 	__le16 reserved1;
1367 };
1368 
1369 /* Ramrod data for VF start ramrod */
1370 struct vf_start_ramrod_data {
1371 	u8 vf_id;
1372 	u8 enable_flr_ack;
1373 	__le16 opaque_fid;
1374 	u8 personality;
1375 	u8 reserved[7];
1376 	struct hsi_fp_ver_struct hsi_fp_ver;
1377 
1378 };
1379 
1380 /* Ramrod data for VF start ramrod */
1381 struct vf_stop_ramrod_data {
1382 	u8 vf_id;
1383 	u8 reserved0;
1384 	__le16 reserved1;
1385 	__le32 reserved2;
1386 };
1387 
1388 /* VF zone size mode */
1389 enum vf_zone_size_mode {
1390 	VF_ZONE_SIZE_MODE_DEFAULT,
1391 	VF_ZONE_SIZE_MODE_DOUBLE,
1392 	VF_ZONE_SIZE_MODE_QUAD,
1393 	MAX_VF_ZONE_SIZE_MODE
1394 };
1395 
1396 /* Xstorm non-triggering VF zone */
1397 struct xstorm_non_trigger_vf_zone {
1398 	struct regpair non_edpm_ack_pkts;
1399 };
1400 
1401 /* Tstorm VF zone */
1402 struct xstorm_vf_zone {
1403 	struct xstorm_non_trigger_vf_zone non_trigger;
1404 };
1405 
1406 /* Attentions status block */
1407 struct atten_status_block {
1408 	__le32 atten_bits;
1409 	__le32 atten_ack;
1410 	__le16 reserved0;
1411 	__le16 sb_index;
1412 	__le32 reserved1;
1413 };
1414 
1415 /* DMAE command */
1416 struct dmae_cmd {
1417 	__le32 opcode;
1418 #define DMAE_CMD_SRC_MASK		0x1
1419 #define DMAE_CMD_SRC_SHIFT		0
1420 #define DMAE_CMD_DST_MASK		0x3
1421 #define DMAE_CMD_DST_SHIFT		1
1422 #define DMAE_CMD_C_DST_MASK		0x1
1423 #define DMAE_CMD_C_DST_SHIFT		3
1424 #define DMAE_CMD_CRC_RESET_MASK		0x1
1425 #define DMAE_CMD_CRC_RESET_SHIFT	4
1426 #define DMAE_CMD_SRC_ADDR_RESET_MASK	0x1
1427 #define DMAE_CMD_SRC_ADDR_RESET_SHIFT	5
1428 #define DMAE_CMD_DST_ADDR_RESET_MASK	0x1
1429 #define DMAE_CMD_DST_ADDR_RESET_SHIFT	6
1430 #define DMAE_CMD_COMP_FUNC_MASK		0x1
1431 #define DMAE_CMD_COMP_FUNC_SHIFT	7
1432 #define DMAE_CMD_COMP_WORD_EN_MASK	0x1
1433 #define DMAE_CMD_COMP_WORD_EN_SHIFT	8
1434 #define DMAE_CMD_COMP_CRC_EN_MASK	0x1
1435 #define DMAE_CMD_COMP_CRC_EN_SHIFT	9
1436 #define DMAE_CMD_COMP_CRC_OFFSET_MASK	0x7
1437 #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
1438 #define DMAE_CMD_RESERVED1_MASK		0x1
1439 #define DMAE_CMD_RESERVED1_SHIFT	13
1440 #define DMAE_CMD_ENDIANITY_MODE_MASK	0x3
1441 #define DMAE_CMD_ENDIANITY_MODE_SHIFT	14
1442 #define DMAE_CMD_ERR_HANDLING_MASK	0x3
1443 #define DMAE_CMD_ERR_HANDLING_SHIFT	16
1444 #define DMAE_CMD_PORT_ID_MASK		0x3
1445 #define DMAE_CMD_PORT_ID_SHIFT		18
1446 #define DMAE_CMD_SRC_PF_ID_MASK		0xF
1447 #define DMAE_CMD_SRC_PF_ID_SHIFT	20
1448 #define DMAE_CMD_DST_PF_ID_MASK		0xF
1449 #define DMAE_CMD_DST_PF_ID_SHIFT	24
1450 #define DMAE_CMD_SRC_VF_ID_VALID_MASK	0x1
1451 #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
1452 #define DMAE_CMD_DST_VF_ID_VALID_MASK	0x1
1453 #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
1454 #define DMAE_CMD_RESERVED2_MASK		0x3
1455 #define DMAE_CMD_RESERVED2_SHIFT	30
1456 	__le32 src_addr_lo;
1457 	__le32 src_addr_hi;
1458 	__le32 dst_addr_lo;
1459 	__le32 dst_addr_hi;
1460 	__le16 length_dw;
1461 	__le16 opcode_b;
1462 #define DMAE_CMD_SRC_VF_ID_MASK		0xFF
1463 #define DMAE_CMD_SRC_VF_ID_SHIFT	0
1464 #define DMAE_CMD_DST_VF_ID_MASK		0xFF
1465 #define DMAE_CMD_DST_VF_ID_SHIFT	8
1466 	__le32 comp_addr_lo;
1467 	__le32 comp_addr_hi;
1468 	__le32 comp_val;
1469 	__le32 crc32;
1470 	__le32 crc_32_c;
1471 	__le16 crc16;
1472 	__le16 crc16_c;
1473 	__le16 crc10;
1474 	__le16 error_bit_reserved;
1475 #define DMAE_CMD_ERROR_BIT_MASK        0x1
1476 #define DMAE_CMD_ERROR_BIT_SHIFT       0
1477 #define DMAE_CMD_RESERVED_MASK	       0x7FFF
1478 #define DMAE_CMD_RESERVED_SHIFT        1
1479 	__le16 xsum16;
1480 	__le16 xsum8;
1481 };
1482 
1483 enum dmae_cmd_comp_crc_en_enum {
1484 	dmae_cmd_comp_crc_disabled,
1485 	dmae_cmd_comp_crc_enabled,
1486 	MAX_DMAE_CMD_COMP_CRC_EN_ENUM
1487 };
1488 
1489 enum dmae_cmd_comp_func_enum {
1490 	dmae_cmd_comp_func_to_src,
1491 	dmae_cmd_comp_func_to_dst,
1492 	MAX_DMAE_CMD_COMP_FUNC_ENUM
1493 };
1494 
1495 enum dmae_cmd_comp_word_en_enum {
1496 	dmae_cmd_comp_word_disabled,
1497 	dmae_cmd_comp_word_enabled,
1498 	MAX_DMAE_CMD_COMP_WORD_EN_ENUM
1499 };
1500 
1501 enum dmae_cmd_c_dst_enum {
1502 	dmae_cmd_c_dst_pcie,
1503 	dmae_cmd_c_dst_grc,
1504 	MAX_DMAE_CMD_C_DST_ENUM
1505 };
1506 
1507 enum dmae_cmd_dst_enum {
1508 	dmae_cmd_dst_none_0,
1509 	dmae_cmd_dst_pcie,
1510 	dmae_cmd_dst_grc,
1511 	dmae_cmd_dst_none_3,
1512 	MAX_DMAE_CMD_DST_ENUM
1513 };
1514 
1515 enum dmae_cmd_error_handling_enum {
1516 	dmae_cmd_error_handling_send_regular_comp,
1517 	dmae_cmd_error_handling_send_comp_with_err,
1518 	dmae_cmd_error_handling_dont_send_comp,
1519 	MAX_DMAE_CMD_ERROR_HANDLING_ENUM
1520 };
1521 
1522 enum dmae_cmd_src_enum {
1523 	dmae_cmd_src_pcie,
1524 	dmae_cmd_src_grc,
1525 	MAX_DMAE_CMD_SRC_ENUM
1526 };
1527 
1528 struct mstorm_core_conn_ag_ctx {
1529 	u8 byte0;
1530 	u8 byte1;
1531 	u8 flags0;
1532 #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
1533 #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
1534 #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
1535 #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
1536 #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
1537 #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
1538 #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
1539 #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
1540 #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
1541 #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
1542 	u8 flags1;
1543 #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK		0x1
1544 #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT		0
1545 #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK		0x1
1546 #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT		1
1547 #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK		0x1
1548 #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT		2
1549 #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK		0x1
1550 #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	3
1551 #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK		0x1
1552 #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	4
1553 #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK		0x1
1554 #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	5
1555 #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK		0x1
1556 #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	6
1557 #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK		0x1
1558 #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	7
1559 	__le16 word0;
1560 	__le16 word1;
1561 	__le32 reg0;
1562 	__le32 reg1;
1563 };
1564 
1565 struct ystorm_core_conn_ag_ctx {
1566 	u8 byte0;
1567 	u8 byte1;
1568 	u8 flags0;
1569 #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
1570 #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
1571 #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
1572 #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
1573 #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
1574 #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
1575 #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
1576 #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
1577 #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
1578 #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
1579 	u8 flags1;
1580 #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK		0x1
1581 #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT		0
1582 #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK		0x1
1583 #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT		1
1584 #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK		0x1
1585 #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT		2
1586 #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK		0x1
1587 #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	3
1588 #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK		0x1
1589 #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	4
1590 #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK		0x1
1591 #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	5
1592 #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK		0x1
1593 #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	6
1594 #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK		0x1
1595 #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	7
1596 	u8 byte2;
1597 	u8 byte3;
1598 	__le16 word0;
1599 	__le32 reg0;
1600 	__le32 reg1;
1601 	__le16 word1;
1602 	__le16 word2;
1603 	__le16 word3;
1604 	__le16 word4;
1605 	__le32 reg2;
1606 	__le32 reg3;
1607 };
1608 
1609 /* DMAE parameters */
1610 struct qed_dmae_params {
1611 	u32 flags;
1612 /* If QED_DMAE_PARAMS_RW_REPL_SRC flag is set and the
1613  * source is a block of length DMAE_MAX_RW_SIZE and the
1614  * destination is larger, the source block will be duplicated as
1615  * many times as required to fill the destination block. This is
1616  * used mostly to write a zeroed buffer to destination address
1617  * using DMA
1618  */
1619 #define QED_DMAE_PARAMS_RW_REPL_SRC_MASK	0x1
1620 #define QED_DMAE_PARAMS_RW_REPL_SRC_SHIFT	0
1621 #define QED_DMAE_PARAMS_SRC_VF_VALID_MASK	0x1
1622 #define QED_DMAE_PARAMS_SRC_VF_VALID_SHIFT	1
1623 #define QED_DMAE_PARAMS_DST_VF_VALID_MASK	0x1
1624 #define QED_DMAE_PARAMS_DST_VF_VALID_SHIFT	2
1625 #define QED_DMAE_PARAMS_COMPLETION_DST_MASK	0x1
1626 #define QED_DMAE_PARAMS_COMPLETION_DST_SHIFT	3
1627 #define QED_DMAE_PARAMS_PORT_VALID_MASK		0x1
1628 #define QED_DMAE_PARAMS_PORT_VALID_SHIFT	4
1629 #define QED_DMAE_PARAMS_SRC_PF_VALID_MASK	0x1
1630 #define QED_DMAE_PARAMS_SRC_PF_VALID_SHIFT	5
1631 #define QED_DMAE_PARAMS_DST_PF_VALID_MASK	0x1
1632 #define QED_DMAE_PARAMS_DST_PF_VALID_SHIFT	6
1633 #define QED_DMAE_PARAMS_RESERVED_MASK		0x1FFFFFF
1634 #define QED_DMAE_PARAMS_RESERVED_SHIFT		7
1635 	u8 src_vfid;
1636 	u8 dst_vfid;
1637 	u8 port_id;
1638 	u8 src_pfid;
1639 	u8 dst_pfid;
1640 	u8 reserved1;
1641 	__le16 reserved2;
1642 };
1643 
1644 /* IGU cleanup command */
1645 struct igu_cleanup {
1646 	__le32 sb_id_and_flags;
1647 #define IGU_CLEANUP_RESERVED0_MASK	0x7FFFFFF
1648 #define IGU_CLEANUP_RESERVED0_SHIFT	0
1649 #define IGU_CLEANUP_CLEANUP_SET_MASK	0x1
1650 #define IGU_CLEANUP_CLEANUP_SET_SHIFT	27
1651 #define IGU_CLEANUP_CLEANUP_TYPE_MASK	0x7
1652 #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT	28
1653 #define IGU_CLEANUP_COMMAND_TYPE_MASK	0x1
1654 #define IGU_CLEANUP_COMMAND_TYPE_SHIFT	31
1655 	__le32 reserved1;
1656 };
1657 
1658 /* IGU firmware driver command */
1659 union igu_command {
1660 	struct igu_prod_cons_update prod_cons_update;
1661 	struct igu_cleanup cleanup;
1662 };
1663 
1664 /* IGU firmware driver command */
1665 struct igu_command_reg_ctrl {
1666 	__le16 opaque_fid;
1667 	__le16 igu_command_reg_ctrl_fields;
1668 #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK	0xFFF
1669 #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT	0
1670 #define IGU_COMMAND_REG_CTRL_RESERVED_MASK	0x7
1671 #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT	12
1672 #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK	0x1
1673 #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT	15
1674 };
1675 
1676 /* IGU mapping line structure */
1677 struct igu_mapping_line {
1678 	__le32 igu_mapping_line_fields;
1679 #define IGU_MAPPING_LINE_VALID_MASK		0x1
1680 #define IGU_MAPPING_LINE_VALID_SHIFT		0
1681 #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK	0xFF
1682 #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT	1
1683 #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK	0xFF
1684 #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT	9
1685 #define IGU_MAPPING_LINE_PF_VALID_MASK		0x1
1686 #define IGU_MAPPING_LINE_PF_VALID_SHIFT		17
1687 #define IGU_MAPPING_LINE_IPS_GROUP_MASK		0x3F
1688 #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT	18
1689 #define IGU_MAPPING_LINE_RESERVED_MASK		0xFF
1690 #define IGU_MAPPING_LINE_RESERVED_SHIFT		24
1691 };
1692 
1693 /* IGU MSIX line structure */
1694 struct igu_msix_vector {
1695 	struct regpair address;
1696 	__le32 data;
1697 	__le32 msix_vector_fields;
1698 #define IGU_MSIX_VECTOR_MASK_BIT_MASK		0x1
1699 #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT		0
1700 #define IGU_MSIX_VECTOR_RESERVED0_MASK		0x7FFF
1701 #define IGU_MSIX_VECTOR_RESERVED0_SHIFT		1
1702 #define IGU_MSIX_VECTOR_STEERING_TAG_MASK	0xFF
1703 #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT	16
1704 #define IGU_MSIX_VECTOR_RESERVED1_MASK		0xFF
1705 #define IGU_MSIX_VECTOR_RESERVED1_SHIFT		24
1706 };
1707 /* per encapsulation type enabling flags */
1708 struct prs_reg_encapsulation_type_en {
1709 	u8 flags;
1710 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK		0x1
1711 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT		0
1712 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK		0x1
1713 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT		1
1714 #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK			0x1
1715 #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT		2
1716 #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK			0x1
1717 #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT		3
1718 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK	0x1
1719 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT	4
1720 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK	0x1
1721 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT	5
1722 #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK			0x3
1723 #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT			6
1724 };
1725 
1726 enum pxp_tph_st_hint {
1727 	TPH_ST_HINT_BIDIR,
1728 	TPH_ST_HINT_REQUESTER,
1729 	TPH_ST_HINT_TARGET,
1730 	TPH_ST_HINT_TARGET_PRIO,
1731 	MAX_PXP_TPH_ST_HINT
1732 };
1733 
1734 /* QM hardware structure of enable bypass credit mask */
1735 struct qm_rf_bypass_mask {
1736 	u8 flags;
1737 #define QM_RF_BYPASS_MASK_LINEVOQ_MASK		0x1
1738 #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT		0
1739 #define QM_RF_BYPASS_MASK_RESERVED0_MASK	0x1
1740 #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT	1
1741 #define QM_RF_BYPASS_MASK_PFWFQ_MASK		0x1
1742 #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT		2
1743 #define QM_RF_BYPASS_MASK_VPWFQ_MASK		0x1
1744 #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT		3
1745 #define QM_RF_BYPASS_MASK_PFRL_MASK		0x1
1746 #define QM_RF_BYPASS_MASK_PFRL_SHIFT		4
1747 #define QM_RF_BYPASS_MASK_VPQCNRL_MASK		0x1
1748 #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT		5
1749 #define QM_RF_BYPASS_MASK_FWPAUSE_MASK		0x1
1750 #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT		6
1751 #define QM_RF_BYPASS_MASK_RESERVED1_MASK	0x1
1752 #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT	7
1753 };
1754 
1755 /* QM hardware structure of opportunistic credit mask */
1756 struct qm_rf_opportunistic_mask {
1757 	__le16 flags;
1758 #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK		0x1
1759 #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT		0
1760 #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK		0x1
1761 #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT		1
1762 #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK		0x1
1763 #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT		2
1764 #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK		0x1
1765 #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT		3
1766 #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK		0x1
1767 #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT		4
1768 #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK		0x1
1769 #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT		5
1770 #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK		0x1
1771 #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT		6
1772 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK		0x1
1773 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT	7
1774 #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK	0x1
1775 #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT	8
1776 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK		0x7F
1777 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT	9
1778 };
1779 
1780 /* QM hardware structure of QM map memory */
1781 struct qm_rf_pq_map {
1782 	__le32 reg;
1783 #define QM_RF_PQ_MAP_PQ_VALID_MASK		0x1
1784 #define QM_RF_PQ_MAP_PQ_VALID_SHIFT		0
1785 #define QM_RF_PQ_MAP_RL_ID_MASK		0xFF
1786 #define QM_RF_PQ_MAP_RL_ID_SHIFT		1
1787 #define QM_RF_PQ_MAP_VP_PQ_ID_MASK		0x1FF
1788 #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT		9
1789 #define QM_RF_PQ_MAP_VOQ_MASK		0x1F
1790 #define QM_RF_PQ_MAP_VOQ_SHIFT		18
1791 #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK	0x3
1792 #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT	23
1793 #define QM_RF_PQ_MAP_RL_VALID_MASK		0x1
1794 #define QM_RF_PQ_MAP_RL_VALID_SHIFT		25
1795 #define QM_RF_PQ_MAP_RESERVED_MASK		0x3F
1796 #define QM_RF_PQ_MAP_RESERVED_SHIFT		26
1797 };
1798 
1799 /* Completion params for aggregated interrupt completion */
1800 struct sdm_agg_int_comp_params {
1801 	__le16 params;
1802 #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK	0x3F
1803 #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT	0
1804 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK	0x1
1805 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT	6
1806 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK	0x1FF
1807 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT	7
1808 };
1809 
1810 /* SDM operation gen command (generate aggregative interrupt) */
1811 struct sdm_op_gen {
1812 	__le32 command;
1813 #define SDM_OP_GEN_COMP_PARAM_MASK	0xFFFF
1814 #define SDM_OP_GEN_COMP_PARAM_SHIFT	0
1815 #define SDM_OP_GEN_COMP_TYPE_MASK	0xF
1816 #define SDM_OP_GEN_COMP_TYPE_SHIFT	16
1817 #define SDM_OP_GEN_RESERVED_MASK	0xFFF
1818 #define SDM_OP_GEN_RESERVED_SHIFT	20
1819 };
1820 
1821 /* Physical memory descriptor */
1822 struct phys_mem_desc {
1823 	dma_addr_t phys_addr;
1824 	void *virt_addr;
1825 	u32 size;		/* In bytes */
1826 };
1827 
1828 /* Virtual memory descriptor */
1829 struct virt_mem_desc {
1830 	void *ptr;
1831 	u32 size;		/* In bytes */
1832 };
1833 
1834 /****************************************/
1835 /* Debug Tools HSI constants and macros */
1836 /****************************************/
1837 
1838 enum block_id {
1839 	BLOCK_GRC,
1840 	BLOCK_MISCS,
1841 	BLOCK_MISC,
1842 	BLOCK_DBU,
1843 	BLOCK_PGLUE_B,
1844 	BLOCK_CNIG,
1845 	BLOCK_CPMU,
1846 	BLOCK_NCSI,
1847 	BLOCK_OPTE,
1848 	BLOCK_BMB,
1849 	BLOCK_PCIE,
1850 	BLOCK_MCP,
1851 	BLOCK_MCP2,
1852 	BLOCK_PSWHST,
1853 	BLOCK_PSWHST2,
1854 	BLOCK_PSWRD,
1855 	BLOCK_PSWRD2,
1856 	BLOCK_PSWWR,
1857 	BLOCK_PSWWR2,
1858 	BLOCK_PSWRQ,
1859 	BLOCK_PSWRQ2,
1860 	BLOCK_PGLCS,
1861 	BLOCK_DMAE,
1862 	BLOCK_PTU,
1863 	BLOCK_TCM,
1864 	BLOCK_MCM,
1865 	BLOCK_UCM,
1866 	BLOCK_XCM,
1867 	BLOCK_YCM,
1868 	BLOCK_PCM,
1869 	BLOCK_QM,
1870 	BLOCK_TM,
1871 	BLOCK_DORQ,
1872 	BLOCK_BRB,
1873 	BLOCK_SRC,
1874 	BLOCK_PRS,
1875 	BLOCK_TSDM,
1876 	BLOCK_MSDM,
1877 	BLOCK_USDM,
1878 	BLOCK_XSDM,
1879 	BLOCK_YSDM,
1880 	BLOCK_PSDM,
1881 	BLOCK_TSEM,
1882 	BLOCK_MSEM,
1883 	BLOCK_USEM,
1884 	BLOCK_XSEM,
1885 	BLOCK_YSEM,
1886 	BLOCK_PSEM,
1887 	BLOCK_RSS,
1888 	BLOCK_TMLD,
1889 	BLOCK_MULD,
1890 	BLOCK_YULD,
1891 	BLOCK_XYLD,
1892 	BLOCK_PRM,
1893 	BLOCK_PBF_PB1,
1894 	BLOCK_PBF_PB2,
1895 	BLOCK_RPB,
1896 	BLOCK_BTB,
1897 	BLOCK_PBF,
1898 	BLOCK_RDIF,
1899 	BLOCK_TDIF,
1900 	BLOCK_CDU,
1901 	BLOCK_CCFC,
1902 	BLOCK_TCFC,
1903 	BLOCK_IGU,
1904 	BLOCK_CAU,
1905 	BLOCK_UMAC,
1906 	BLOCK_XMAC,
1907 	BLOCK_MSTAT,
1908 	BLOCK_DBG,
1909 	BLOCK_NIG,
1910 	BLOCK_WOL,
1911 	BLOCK_BMBN,
1912 	BLOCK_IPC,
1913 	BLOCK_NWM,
1914 	BLOCK_NWS,
1915 	BLOCK_MS,
1916 	BLOCK_PHY_PCIE,
1917 	BLOCK_LED,
1918 	BLOCK_AVS_WRAP,
1919 	BLOCK_PXPREQBUS,
1920 	BLOCK_BAR0_MAP,
1921 	BLOCK_MCP_FIO,
1922 	BLOCK_LAST_INIT,
1923 	BLOCK_PRS_FC,
1924 	BLOCK_PBF_FC,
1925 	BLOCK_NIG_LB_FC,
1926 	BLOCK_NIG_LB_FC_PLLH,
1927 	BLOCK_NIG_TX_FC_PLLH,
1928 	BLOCK_NIG_TX_FC,
1929 	BLOCK_NIG_RX_FC_PLLH,
1930 	BLOCK_NIG_RX_FC,
1931 	MAX_BLOCK_ID
1932 };
1933 
1934 /* binary debug buffer types */
1935 enum bin_dbg_buffer_type {
1936 	BIN_BUF_DBG_MODE_TREE,
1937 	BIN_BUF_DBG_DUMP_REG,
1938 	BIN_BUF_DBG_DUMP_MEM,
1939 	BIN_BUF_DBG_IDLE_CHK_REGS,
1940 	BIN_BUF_DBG_IDLE_CHK_IMMS,
1941 	BIN_BUF_DBG_IDLE_CHK_RULES,
1942 	BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
1943 	BIN_BUF_DBG_ATTN_BLOCKS,
1944 	BIN_BUF_DBG_ATTN_REGS,
1945 	BIN_BUF_DBG_ATTN_INDEXES,
1946 	BIN_BUF_DBG_ATTN_NAME_OFFSETS,
1947 	BIN_BUF_DBG_BLOCKS,
1948 	BIN_BUF_DBG_BLOCKS_CHIP_DATA,
1949 	BIN_BUF_DBG_BUS_LINES,
1950 	BIN_BUF_DBG_BLOCKS_USER_DATA,
1951 	BIN_BUF_DBG_BLOCKS_CHIP_USER_DATA,
1952 	BIN_BUF_DBG_BUS_LINE_NAME_OFFSETS,
1953 	BIN_BUF_DBG_RESET_REGS,
1954 	BIN_BUF_DBG_PARSING_STRINGS,
1955 	MAX_BIN_DBG_BUFFER_TYPE
1956 };
1957 
1958 
1959 /* Attention bit mapping */
1960 struct dbg_attn_bit_mapping {
1961 	u16 data;
1962 #define DBG_ATTN_BIT_MAPPING_VAL_MASK			0x7FFF
1963 #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT			0
1964 #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK	0x1
1965 #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT	15
1966 };
1967 
1968 /* Attention block per-type data */
1969 struct dbg_attn_block_type_data {
1970 	u16 names_offset;
1971 	u16 reserved1;
1972 	u8 num_regs;
1973 	u8 reserved2;
1974 	u16 regs_offset;
1975 
1976 };
1977 
1978 /* Block attentions */
1979 struct dbg_attn_block {
1980 	struct dbg_attn_block_type_data per_type_data[2];
1981 };
1982 
1983 /* Attention register result */
1984 struct dbg_attn_reg_result {
1985 	u32 data;
1986 #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK	0xFFFFFF
1987 #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT	0
1988 #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_MASK	0xFF
1989 #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_SHIFT	24
1990 	u16 block_attn_offset;
1991 	u16 reserved;
1992 	u32 sts_val;
1993 	u32 mask_val;
1994 };
1995 
1996 /* Attention block result */
1997 struct dbg_attn_block_result {
1998 	u8 block_id;
1999 	u8 data;
2000 #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK	0x3
2001 #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT	0
2002 #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK	0x3F
2003 #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT	2
2004 	u16 names_offset;
2005 	struct dbg_attn_reg_result reg_results[15];
2006 };
2007 
2008 /* Mode header */
2009 struct dbg_mode_hdr {
2010 	u16 data;
2011 #define DBG_MODE_HDR_EVAL_MODE_MASK		0x1
2012 #define DBG_MODE_HDR_EVAL_MODE_SHIFT		0
2013 #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK	0x7FFF
2014 #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT	1
2015 };
2016 
2017 /* Attention register */
2018 struct dbg_attn_reg {
2019 	struct dbg_mode_hdr mode;
2020 	u16 block_attn_offset;
2021 	u32 data;
2022 #define DBG_ATTN_REG_STS_ADDRESS_MASK	0xFFFFFF
2023 #define DBG_ATTN_REG_STS_ADDRESS_SHIFT	0
2024 #define DBG_ATTN_REG_NUM_REG_ATTN_MASK	0xFF
2025 #define DBG_ATTN_REG_NUM_REG_ATTN_SHIFT 24
2026 	u32 sts_clr_address;
2027 	u32 mask_address;
2028 };
2029 
2030 /* Attention types */
2031 enum dbg_attn_type {
2032 	ATTN_TYPE_INTERRUPT,
2033 	ATTN_TYPE_PARITY,
2034 	MAX_DBG_ATTN_TYPE
2035 };
2036 
2037 /* Block debug data */
2038 struct dbg_block {
2039 	u8 name[15];
2040 	u8 associated_storm_letter;
2041 };
2042 
2043 /* Chip-specific block debug data */
2044 struct dbg_block_chip {
2045 	u8 flags;
2046 #define DBG_BLOCK_CHIP_IS_REMOVED_MASK		 0x1
2047 #define DBG_BLOCK_CHIP_IS_REMOVED_SHIFT		 0
2048 #define DBG_BLOCK_CHIP_HAS_RESET_REG_MASK	 0x1
2049 #define DBG_BLOCK_CHIP_HAS_RESET_REG_SHIFT	 1
2050 #define DBG_BLOCK_CHIP_UNRESET_BEFORE_DUMP_MASK  0x1
2051 #define DBG_BLOCK_CHIP_UNRESET_BEFORE_DUMP_SHIFT 2
2052 #define DBG_BLOCK_CHIP_HAS_DBG_BUS_MASK		 0x1
2053 #define DBG_BLOCK_CHIP_HAS_DBG_BUS_SHIFT	 3
2054 #define DBG_BLOCK_CHIP_HAS_LATENCY_EVENTS_MASK	 0x1
2055 #define DBG_BLOCK_CHIP_HAS_LATENCY_EVENTS_SHIFT  4
2056 #define DBG_BLOCK_CHIP_RESERVED0_MASK		 0x7
2057 #define DBG_BLOCK_CHIP_RESERVED0_SHIFT		 5
2058 	u8 dbg_client_id;
2059 	u8 reset_reg_id;
2060 	u8 reset_reg_bit_offset;
2061 	struct dbg_mode_hdr dbg_bus_mode;
2062 	u16 reserved1;
2063 	u8 reserved2;
2064 	u8 num_of_dbg_bus_lines;
2065 	u16 dbg_bus_lines_offset;
2066 	u32 dbg_select_reg_addr;
2067 	u32 dbg_dword_enable_reg_addr;
2068 	u32 dbg_shift_reg_addr;
2069 	u32 dbg_force_valid_reg_addr;
2070 	u32 dbg_force_frame_reg_addr;
2071 };
2072 
2073 /* Chip-specific block user debug data */
2074 struct dbg_block_chip_user {
2075 	u8 num_of_dbg_bus_lines;
2076 	u8 has_latency_events;
2077 	u16 names_offset;
2078 };
2079 
2080 /* Block user debug data */
2081 struct dbg_block_user {
2082 	u8 name[16];
2083 };
2084 
2085 /* Block Debug line data */
2086 struct dbg_bus_line {
2087 	u8 data;
2088 #define DBG_BUS_LINE_NUM_OF_GROUPS_MASK		0xF
2089 #define DBG_BUS_LINE_NUM_OF_GROUPS_SHIFT	0
2090 #define DBG_BUS_LINE_IS_256B_MASK		0x1
2091 #define DBG_BUS_LINE_IS_256B_SHIFT		4
2092 #define DBG_BUS_LINE_RESERVED_MASK		0x7
2093 #define DBG_BUS_LINE_RESERVED_SHIFT		5
2094 	u8 group_sizes;
2095 };
2096 
2097 /* Condition header for registers dump */
2098 struct dbg_dump_cond_hdr {
2099 	struct dbg_mode_hdr mode; /* Mode header */
2100 	u8 block_id; /* block ID */
2101 	u8 data_size; /* size in dwords of the data following this header */
2102 };
2103 
2104 /* Memory data for registers dump */
2105 struct dbg_dump_mem {
2106 	u32 dword0;
2107 #define DBG_DUMP_MEM_ADDRESS_MASK	0xFFFFFF
2108 #define DBG_DUMP_MEM_ADDRESS_SHIFT	0
2109 #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK	0xFF
2110 #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT	24
2111 	u32 dword1;
2112 #define DBG_DUMP_MEM_LENGTH_MASK	0xFFFFFF
2113 #define DBG_DUMP_MEM_LENGTH_SHIFT	0
2114 #define DBG_DUMP_MEM_WIDE_BUS_MASK	0x1
2115 #define DBG_DUMP_MEM_WIDE_BUS_SHIFT	24
2116 #define DBG_DUMP_MEM_RESERVED_MASK	0x7F
2117 #define DBG_DUMP_MEM_RESERVED_SHIFT	25
2118 };
2119 
2120 /* Register data for registers dump */
2121 struct dbg_dump_reg {
2122 	u32 data;
2123 #define DBG_DUMP_REG_ADDRESS_MASK	0x7FFFFF
2124 #define DBG_DUMP_REG_ADDRESS_SHIFT	0
2125 #define DBG_DUMP_REG_WIDE_BUS_MASK	0x1
2126 #define DBG_DUMP_REG_WIDE_BUS_SHIFT	23
2127 #define DBG_DUMP_REG_LENGTH_MASK	0xFF
2128 #define DBG_DUMP_REG_LENGTH_SHIFT	24
2129 };
2130 
2131 /* Split header for registers dump */
2132 struct dbg_dump_split_hdr {
2133 	u32 hdr;
2134 #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK	0xFFFFFF
2135 #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT	0
2136 #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK	0xFF
2137 #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT	24
2138 };
2139 
2140 /* Condition header for idle check */
2141 struct dbg_idle_chk_cond_hdr {
2142 	struct dbg_mode_hdr mode; /* Mode header */
2143 	u16 data_size; /* size in dwords of the data following this header */
2144 };
2145 
2146 /* Idle Check condition register */
2147 struct dbg_idle_chk_cond_reg {
2148 	u32 data;
2149 #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK	0x7FFFFF
2150 #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT	0
2151 #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_MASK	0x1
2152 #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_SHIFT	23
2153 #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK	0xFF
2154 #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT	24
2155 	u16 num_entries;
2156 	u8 entry_size;
2157 	u8 start_entry;
2158 };
2159 
2160 /* Idle Check info register */
2161 struct dbg_idle_chk_info_reg {
2162 	u32 data;
2163 #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK	0x7FFFFF
2164 #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT	0
2165 #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_MASK	0x1
2166 #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_SHIFT	23
2167 #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK	0xFF
2168 #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT	24
2169 	u16 size; /* register size in dwords */
2170 	struct dbg_mode_hdr mode; /* Mode header */
2171 };
2172 
2173 /* Idle Check register */
2174 union dbg_idle_chk_reg {
2175 	struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
2176 	struct dbg_idle_chk_info_reg info_reg; /* info register */
2177 };
2178 
2179 /* Idle Check result header */
2180 struct dbg_idle_chk_result_hdr {
2181 	u16 rule_id; /* Failing rule index */
2182 	u16 mem_entry_id; /* Failing memory entry index */
2183 	u8 num_dumped_cond_regs; /* number of dumped condition registers */
2184 	u8 num_dumped_info_regs; /* number of dumped condition registers */
2185 	u8 severity; /* from dbg_idle_chk_severity_types enum */
2186 	u8 reserved;
2187 };
2188 
2189 /* Idle Check result register header */
2190 struct dbg_idle_chk_result_reg_hdr {
2191 	u8 data;
2192 #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK  0x1
2193 #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
2194 #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK  0x7F
2195 #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
2196 	u8 start_entry; /* index of the first checked entry */
2197 	u16 size; /* register size in dwords */
2198 };
2199 
2200 /* Idle Check rule */
2201 struct dbg_idle_chk_rule {
2202 	u16 rule_id; /* Idle Check rule ID */
2203 	u8 severity; /* value from dbg_idle_chk_severity_types enum */
2204 	u8 cond_id; /* Condition ID */
2205 	u8 num_cond_regs; /* number of condition registers */
2206 	u8 num_info_regs; /* number of info registers */
2207 	u8 num_imms; /* number of immediates in the condition */
2208 	u8 reserved1;
2209 	u16 reg_offset; /* offset of this rules registers in the idle check
2210 			 * register array (in dbg_idle_chk_reg units).
2211 			 */
2212 	u16 imm_offset; /* offset of this rules immediate values in the
2213 			 * immediate values array (in dwords).
2214 			 */
2215 };
2216 
2217 /* Idle Check rule parsing data */
2218 struct dbg_idle_chk_rule_parsing_data {
2219 	u32 data;
2220 #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK	0x1
2221 #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT	0
2222 #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK	0x7FFFFFFF
2223 #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT	1
2224 };
2225 
2226 /* Idle check severity types */
2227 enum dbg_idle_chk_severity_types {
2228 	/* idle check failure should cause an error */
2229 	IDLE_CHK_SEVERITY_ERROR,
2230 	/* idle check failure should cause an error only if theres no traffic */
2231 	IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
2232 	/* idle check failure should cause a warning */
2233 	IDLE_CHK_SEVERITY_WARNING,
2234 	MAX_DBG_IDLE_CHK_SEVERITY_TYPES
2235 };
2236 
2237 /* Reset register */
2238 struct dbg_reset_reg {
2239 	u32 data;
2240 #define DBG_RESET_REG_ADDR_MASK        0xFFFFFF
2241 #define DBG_RESET_REG_ADDR_SHIFT       0
2242 #define DBG_RESET_REG_IS_REMOVED_MASK  0x1
2243 #define DBG_RESET_REG_IS_REMOVED_SHIFT 24
2244 #define DBG_RESET_REG_RESERVED_MASK    0x7F
2245 #define DBG_RESET_REG_RESERVED_SHIFT   25
2246 };
2247 
2248 /* Debug Bus block data */
2249 struct dbg_bus_block_data {
2250 	u8 enable_mask;
2251 	u8 right_shift;
2252 	u8 force_valid_mask;
2253 	u8 force_frame_mask;
2254 	u8 dword_mask;
2255 	u8 line_num;
2256 	u8 hw_id;
2257 	u8 flags;
2258 #define DBG_BUS_BLOCK_DATA_IS_256B_LINE_MASK  0x1
2259 #define DBG_BUS_BLOCK_DATA_IS_256B_LINE_SHIFT 0
2260 #define DBG_BUS_BLOCK_DATA_RESERVED_MASK      0x7F
2261 #define DBG_BUS_BLOCK_DATA_RESERVED_SHIFT     1
2262 };
2263 
2264 enum dbg_bus_clients {
2265 	DBG_BUS_CLIENT_RBCN,
2266 	DBG_BUS_CLIENT_RBCP,
2267 	DBG_BUS_CLIENT_RBCR,
2268 	DBG_BUS_CLIENT_RBCT,
2269 	DBG_BUS_CLIENT_RBCU,
2270 	DBG_BUS_CLIENT_RBCF,
2271 	DBG_BUS_CLIENT_RBCX,
2272 	DBG_BUS_CLIENT_RBCS,
2273 	DBG_BUS_CLIENT_RBCH,
2274 	DBG_BUS_CLIENT_RBCZ,
2275 	DBG_BUS_CLIENT_OTHER_ENGINE,
2276 	DBG_BUS_CLIENT_TIMESTAMP,
2277 	DBG_BUS_CLIENT_CPU,
2278 	DBG_BUS_CLIENT_RBCY,
2279 	DBG_BUS_CLIENT_RBCQ,
2280 	DBG_BUS_CLIENT_RBCM,
2281 	DBG_BUS_CLIENT_RBCB,
2282 	DBG_BUS_CLIENT_RBCW,
2283 	DBG_BUS_CLIENT_RBCV,
2284 	MAX_DBG_BUS_CLIENTS
2285 };
2286 
2287 /* Debug Bus constraint operation types */
2288 enum dbg_bus_constraint_ops {
2289 	DBG_BUS_CONSTRAINT_OP_EQ,
2290 	DBG_BUS_CONSTRAINT_OP_NE,
2291 	DBG_BUS_CONSTRAINT_OP_LT,
2292 	DBG_BUS_CONSTRAINT_OP_LTC,
2293 	DBG_BUS_CONSTRAINT_OP_LE,
2294 	DBG_BUS_CONSTRAINT_OP_LEC,
2295 	DBG_BUS_CONSTRAINT_OP_GT,
2296 	DBG_BUS_CONSTRAINT_OP_GTC,
2297 	DBG_BUS_CONSTRAINT_OP_GE,
2298 	DBG_BUS_CONSTRAINT_OP_GEC,
2299 	MAX_DBG_BUS_CONSTRAINT_OPS
2300 };
2301 
2302 /* Debug Bus trigger state data */
2303 struct dbg_bus_trigger_state_data {
2304 	u8 msg_len;
2305 	u8 constraint_dword_mask;
2306 	u8 storm_id;
2307 	u8 reserved;
2308 };
2309 
2310 /* Debug Bus memory address */
2311 struct dbg_bus_mem_addr {
2312 	u32 lo;
2313 	u32 hi;
2314 };
2315 
2316 /* Debug Bus PCI buffer data */
2317 struct dbg_bus_pci_buf_data {
2318 	struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
2319 	struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
2320 	u32 size; /* PCI buffer size in bytes */
2321 };
2322 
2323 /* Debug Bus Storm EID range filter params */
2324 struct dbg_bus_storm_eid_range_params {
2325 	u8 min; /* Minimal event ID to filter on */
2326 	u8 max; /* Maximal event ID to filter on */
2327 };
2328 
2329 /* Debug Bus Storm EID mask filter params */
2330 struct dbg_bus_storm_eid_mask_params {
2331 	u8 val; /* Event ID value */
2332 	u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
2333 };
2334 
2335 /* Debug Bus Storm EID filter params */
2336 union dbg_bus_storm_eid_params {
2337 	struct dbg_bus_storm_eid_range_params range;
2338 	struct dbg_bus_storm_eid_mask_params mask;
2339 };
2340 
2341 /* Debug Bus Storm data */
2342 struct dbg_bus_storm_data {
2343 	u8 enabled;
2344 	u8 mode;
2345 	u8 hw_id;
2346 	u8 eid_filter_en;
2347 	u8 eid_range_not_mask;
2348 	u8 cid_filter_en;
2349 	union dbg_bus_storm_eid_params eid_filter_params;
2350 	u32 cid;
2351 };
2352 
2353 /* Debug Bus data */
2354 struct dbg_bus_data {
2355 	u32 app_version;
2356 	u8 state;
2357 	u8 mode_256b_en;
2358 	u8 num_enabled_blocks;
2359 	u8 num_enabled_storms;
2360 	u8 target;
2361 	u8 one_shot_en;
2362 	u8 grc_input_en;
2363 	u8 timestamp_input_en;
2364 	u8 filter_en;
2365 	u8 adding_filter;
2366 	u8 filter_pre_trigger;
2367 	u8 filter_post_trigger;
2368 	u8 trigger_en;
2369 	u8 filter_constraint_dword_mask;
2370 	u8 next_trigger_state;
2371 	u8 next_constraint_id;
2372 	struct dbg_bus_trigger_state_data trigger_states[3];
2373 	u8 filter_msg_len;
2374 	u8 rcv_from_other_engine;
2375 	u8 blocks_dword_mask;
2376 	u8 blocks_dword_overlap;
2377 	u32 hw_id_mask;
2378 	struct dbg_bus_pci_buf_data pci_buf;
2379 	struct dbg_bus_block_data blocks[132];
2380 	struct dbg_bus_storm_data storms[6];
2381 };
2382 
2383 /* Debug bus states */
2384 enum dbg_bus_states {
2385 	DBG_BUS_STATE_IDLE,
2386 	DBG_BUS_STATE_READY,
2387 	DBG_BUS_STATE_RECORDING,
2388 	DBG_BUS_STATE_STOPPED,
2389 	MAX_DBG_BUS_STATES
2390 };
2391 
2392 /* Debug Bus Storm modes */
2393 enum dbg_bus_storm_modes {
2394 	DBG_BUS_STORM_MODE_PRINTF,
2395 	DBG_BUS_STORM_MODE_PRAM_ADDR,
2396 	DBG_BUS_STORM_MODE_DRA_RW,
2397 	DBG_BUS_STORM_MODE_DRA_W,
2398 	DBG_BUS_STORM_MODE_LD_ST_ADDR,
2399 	DBG_BUS_STORM_MODE_DRA_FSM,
2400 	DBG_BUS_STORM_MODE_FAST_DBGMUX,
2401 	DBG_BUS_STORM_MODE_RH,
2402 	DBG_BUS_STORM_MODE_RH_WITH_STORE,
2403 	DBG_BUS_STORM_MODE_FOC,
2404 	DBG_BUS_STORM_MODE_EXT_STORE,
2405 	MAX_DBG_BUS_STORM_MODES
2406 };
2407 
2408 /* Debug bus target IDs */
2409 enum dbg_bus_targets {
2410 	DBG_BUS_TARGET_ID_INT_BUF,
2411 	DBG_BUS_TARGET_ID_NIG,
2412 	DBG_BUS_TARGET_ID_PCI,
2413 	MAX_DBG_BUS_TARGETS
2414 };
2415 
2416 /* GRC Dump data */
2417 struct dbg_grc_data {
2418 	u8 params_initialized;
2419 	u8 reserved1;
2420 	u16 reserved2;
2421 	u32 param_val[48];
2422 };
2423 
2424 /* Debug GRC params */
2425 enum dbg_grc_params {
2426 	DBG_GRC_PARAM_DUMP_TSTORM,
2427 	DBG_GRC_PARAM_DUMP_MSTORM,
2428 	DBG_GRC_PARAM_DUMP_USTORM,
2429 	DBG_GRC_PARAM_DUMP_XSTORM,
2430 	DBG_GRC_PARAM_DUMP_YSTORM,
2431 	DBG_GRC_PARAM_DUMP_PSTORM,
2432 	DBG_GRC_PARAM_DUMP_REGS,
2433 	DBG_GRC_PARAM_DUMP_RAM,
2434 	DBG_GRC_PARAM_DUMP_PBUF,
2435 	DBG_GRC_PARAM_DUMP_IOR,
2436 	DBG_GRC_PARAM_DUMP_VFC,
2437 	DBG_GRC_PARAM_DUMP_CM_CTX,
2438 	DBG_GRC_PARAM_DUMP_PXP,
2439 	DBG_GRC_PARAM_DUMP_RSS,
2440 	DBG_GRC_PARAM_DUMP_CAU,
2441 	DBG_GRC_PARAM_DUMP_QM,
2442 	DBG_GRC_PARAM_DUMP_MCP,
2443 	DBG_GRC_PARAM_DUMP_DORQ,
2444 	DBG_GRC_PARAM_DUMP_CFC,
2445 	DBG_GRC_PARAM_DUMP_IGU,
2446 	DBG_GRC_PARAM_DUMP_BRB,
2447 	DBG_GRC_PARAM_DUMP_BTB,
2448 	DBG_GRC_PARAM_DUMP_BMB,
2449 	DBG_GRC_PARAM_RESERVD1,
2450 	DBG_GRC_PARAM_DUMP_MULD,
2451 	DBG_GRC_PARAM_DUMP_PRS,
2452 	DBG_GRC_PARAM_DUMP_DMAE,
2453 	DBG_GRC_PARAM_DUMP_TM,
2454 	DBG_GRC_PARAM_DUMP_SDM,
2455 	DBG_GRC_PARAM_DUMP_DIF,
2456 	DBG_GRC_PARAM_DUMP_STATIC,
2457 	DBG_GRC_PARAM_UNSTALL,
2458 	DBG_GRC_PARAM_RESERVED2,
2459 	DBG_GRC_PARAM_MCP_TRACE_META_SIZE,
2460 	DBG_GRC_PARAM_EXCLUDE_ALL,
2461 	DBG_GRC_PARAM_CRASH,
2462 	DBG_GRC_PARAM_PARITY_SAFE,
2463 	DBG_GRC_PARAM_DUMP_CM,
2464 	DBG_GRC_PARAM_DUMP_PHY,
2465 	DBG_GRC_PARAM_NO_MCP,
2466 	DBG_GRC_PARAM_NO_FW_VER,
2467 	DBG_GRC_PARAM_RESERVED3,
2468 	DBG_GRC_PARAM_DUMP_MCP_HW_DUMP,
2469 	DBG_GRC_PARAM_DUMP_ILT_CDUC,
2470 	DBG_GRC_PARAM_DUMP_ILT_CDUT,
2471 	DBG_GRC_PARAM_DUMP_CAU_EXT,
2472 	MAX_DBG_GRC_PARAMS
2473 };
2474 
2475 /* Debug status codes */
2476 enum dbg_status {
2477 	DBG_STATUS_OK,
2478 	DBG_STATUS_APP_VERSION_NOT_SET,
2479 	DBG_STATUS_UNSUPPORTED_APP_VERSION,
2480 	DBG_STATUS_DBG_BLOCK_NOT_RESET,
2481 	DBG_STATUS_INVALID_ARGS,
2482 	DBG_STATUS_OUTPUT_ALREADY_SET,
2483 	DBG_STATUS_INVALID_PCI_BUF_SIZE,
2484 	DBG_STATUS_PCI_BUF_ALLOC_FAILED,
2485 	DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
2486 	DBG_STATUS_INVALID_FILTER_TRIGGER_DWORDS,
2487 	DBG_STATUS_NO_MATCHING_FRAMING_MODE,
2488 	DBG_STATUS_VFC_READ_ERROR,
2489 	DBG_STATUS_STORM_ALREADY_ENABLED,
2490 	DBG_STATUS_STORM_NOT_ENABLED,
2491 	DBG_STATUS_BLOCK_ALREADY_ENABLED,
2492 	DBG_STATUS_BLOCK_NOT_ENABLED,
2493 	DBG_STATUS_NO_INPUT_ENABLED,
2494 	DBG_STATUS_NO_FILTER_TRIGGER_256B,
2495 	DBG_STATUS_FILTER_ALREADY_ENABLED,
2496 	DBG_STATUS_TRIGGER_ALREADY_ENABLED,
2497 	DBG_STATUS_TRIGGER_NOT_ENABLED,
2498 	DBG_STATUS_CANT_ADD_CONSTRAINT,
2499 	DBG_STATUS_TOO_MANY_TRIGGER_STATES,
2500 	DBG_STATUS_TOO_MANY_CONSTRAINTS,
2501 	DBG_STATUS_RECORDING_NOT_STARTED,
2502 	DBG_STATUS_DATA_DIDNT_TRIGGER,
2503 	DBG_STATUS_NO_DATA_RECORDED,
2504 	DBG_STATUS_DUMP_BUF_TOO_SMALL,
2505 	DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
2506 	DBG_STATUS_UNKNOWN_CHIP,
2507 	DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
2508 	DBG_STATUS_BLOCK_IN_RESET,
2509 	DBG_STATUS_INVALID_TRACE_SIGNATURE,
2510 	DBG_STATUS_INVALID_NVRAM_BUNDLE,
2511 	DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
2512 	DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
2513 	DBG_STATUS_NVRAM_READ_FAILED,
2514 	DBG_STATUS_IDLE_CHK_PARSE_FAILED,
2515 	DBG_STATUS_MCP_TRACE_BAD_DATA,
2516 	DBG_STATUS_MCP_TRACE_NO_META,
2517 	DBG_STATUS_MCP_COULD_NOT_HALT,
2518 	DBG_STATUS_MCP_COULD_NOT_RESUME,
2519 	DBG_STATUS_RESERVED0,
2520 	DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
2521 	DBG_STATUS_IGU_FIFO_BAD_DATA,
2522 	DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
2523 	DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
2524 	DBG_STATUS_REG_FIFO_BAD_DATA,
2525 	DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
2526 	DBG_STATUS_DBG_ARRAY_NOT_SET,
2527 	DBG_STATUS_RESERVED1,
2528 	DBG_STATUS_NON_MATCHING_LINES,
2529 	DBG_STATUS_INSUFFICIENT_HW_IDS,
2530 	DBG_STATUS_DBG_BUS_IN_USE,
2531 	DBG_STATUS_INVALID_STORM_DBG_MODE,
2532 	DBG_STATUS_OTHER_ENGINE_BB_ONLY,
2533 	DBG_STATUS_FILTER_SINGLE_HW_ID,
2534 	DBG_STATUS_TRIGGER_SINGLE_HW_ID,
2535 	DBG_STATUS_MISSING_TRIGGER_STATE_STORM,
2536 	MAX_DBG_STATUS
2537 };
2538 
2539 /* Debug Storms IDs */
2540 enum dbg_storms {
2541 	DBG_TSTORM_ID,
2542 	DBG_MSTORM_ID,
2543 	DBG_USTORM_ID,
2544 	DBG_XSTORM_ID,
2545 	DBG_YSTORM_ID,
2546 	DBG_PSTORM_ID,
2547 	MAX_DBG_STORMS
2548 };
2549 
2550 /* Idle Check data */
2551 struct idle_chk_data {
2552 	u32 buf_size;
2553 	u8 buf_size_set;
2554 	u8 reserved1;
2555 	u16 reserved2;
2556 };
2557 
2558 struct pretend_params {
2559 	u8 split_type;
2560 	u8 reserved;
2561 	u16 split_id;
2562 };
2563 
2564 /* Debug Tools data (per HW function)
2565  */
2566 struct dbg_tools_data {
2567 	struct dbg_grc_data grc;
2568 	struct dbg_bus_data bus;
2569 	struct idle_chk_data idle_chk;
2570 	u8 mode_enable[40];
2571 	u8 block_in_reset[132];
2572 	u8 chip_id;
2573 	u8 hw_type;
2574 	u8 num_ports;
2575 	u8 num_pfs_per_port;
2576 	u8 num_vfs;
2577 	u8 initialized;
2578 	u8 use_dmae;
2579 	u8 reserved;
2580 	struct pretend_params pretend;
2581 	u32 num_regs_read;
2582 };
2583 
2584 /* ILT Clients */
2585 enum ilt_clients {
2586 	ILT_CLI_CDUC,
2587 	ILT_CLI_CDUT,
2588 	ILT_CLI_QM,
2589 	ILT_CLI_TM,
2590 	ILT_CLI_SRC,
2591 	ILT_CLI_TSDM,
2592 	ILT_CLI_RGFS,
2593 	ILT_CLI_TGFS,
2594 	MAX_ILT_CLIENTS
2595 };
2596 
2597 /********************************/
2598 /* HSI Init Functions constants */
2599 /********************************/
2600 
2601 /* Number of VLAN priorities */
2602 #define NUM_OF_VLAN_PRIORITIES	8
2603 
2604 /* BRB RAM init requirements */
2605 struct init_brb_ram_req {
2606 	u32 guranteed_per_tc;
2607 	u32 headroom_per_tc;
2608 	u32 min_pkt_size;
2609 	u32 max_ports_per_engine;
2610 	u8 num_active_tcs[MAX_NUM_PORTS];
2611 };
2612 
2613 /* ETS per-TC init requirements */
2614 struct init_ets_tc_req {
2615 	u8 use_sp;
2616 	u8 use_wfq;
2617 	u16 weight;
2618 };
2619 
2620 /* ETS init requirements */
2621 struct init_ets_req {
2622 	u32 mtu;
2623 	struct init_ets_tc_req tc_req[NUM_OF_TCS];
2624 };
2625 
2626 /* NIG LB RL init requirements */
2627 struct init_nig_lb_rl_req {
2628 	u16 lb_mac_rate;
2629 	u16 lb_rate;
2630 	u32 mtu;
2631 	u16 tc_rate[NUM_OF_PHYS_TCS];
2632 };
2633 
2634 /* NIG TC mapping for each priority */
2635 struct init_nig_pri_tc_map_entry {
2636 	u8 tc_id;
2637 	u8 valid;
2638 };
2639 
2640 /* NIG priority to TC map init requirements */
2641 struct init_nig_pri_tc_map_req {
2642 	struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
2643 };
2644 
2645 /* QM per global RL init parameters */
2646 struct init_qm_global_rl_params {
2647 	u32 rate_limit;
2648 };
2649 
2650 /* QM per-port init parameters */
2651 struct init_qm_port_params {
2652 	u16 active_phys_tcs;
2653 	u16 num_pbf_cmd_lines;
2654 	u16 num_btb_blocks;
2655 	u8 active;
2656 	u8 reserved;
2657 };
2658 
2659 /* QM per-PQ init parameters */
2660 struct init_qm_pq_params {
2661 	u8 vport_id;
2662 	u8 tc_id;
2663 	u8 wrr_group;
2664 	u8 rl_valid;
2665 	u16 rl_id;
2666 	u8 port_id;
2667 	u8 reserved;
2668 };
2669 
2670 /* QM per-vport init parameters */
2671 struct init_qm_vport_params {
2672 	u16 wfq;
2673 	u16 first_tx_pq_id[NUM_OF_TCS];
2674 };
2675 
2676 /**************************************/
2677 /* Init Tool HSI constants and macros */
2678 /**************************************/
2679 
2680 /* Width of GRC address in bits (addresses are specified in dwords) */
2681 #define GRC_ADDR_BITS	23
2682 #define MAX_GRC_ADDR	(BIT(GRC_ADDR_BITS) - 1)
2683 
2684 /* indicates an init that should be applied to any phase ID */
2685 #define ANY_PHASE_ID	0xffff
2686 
2687 /* Max size in dwords of a zipped array */
2688 #define MAX_ZIPPED_SIZE	8192
2689 enum chip_ids {
2690 	CHIP_BB,
2691 	CHIP_K2,
2692 	MAX_CHIP_IDS
2693 };
2694 
2695 struct fw_asserts_ram_section {
2696 	__le16 section_ram_line_offset;
2697 	__le16 section_ram_line_size;
2698 	u8 list_dword_offset;
2699 	u8 list_element_dword_size;
2700 	u8 list_num_elements;
2701 	u8 list_next_index_dword_offset;
2702 };
2703 
2704 struct fw_ver_num {
2705 	u8 major;
2706 	u8 minor;
2707 	u8 rev;
2708 	u8 eng;
2709 };
2710 
2711 struct fw_ver_info {
2712 	__le16 tools_ver;
2713 	u8 image_id;
2714 	u8 reserved1;
2715 	struct fw_ver_num num;
2716 	__le32 timestamp;
2717 	__le32 reserved2;
2718 };
2719 
2720 struct fw_info {
2721 	struct fw_ver_info ver;
2722 	struct fw_asserts_ram_section fw_asserts_section;
2723 };
2724 
2725 struct fw_info_location {
2726 	__le32 grc_addr;
2727 	__le32 size;
2728 };
2729 
2730 enum init_modes {
2731 	MODE_RESERVED,
2732 	MODE_BB,
2733 	MODE_K2,
2734 	MODE_ASIC,
2735 	MODE_RESERVED2,
2736 	MODE_RESERVED3,
2737 	MODE_RESERVED4,
2738 	MODE_RESERVED5,
2739 	MODE_SF,
2740 	MODE_MF_SD,
2741 	MODE_MF_SI,
2742 	MODE_PORTS_PER_ENG_1,
2743 	MODE_PORTS_PER_ENG_2,
2744 	MODE_PORTS_PER_ENG_4,
2745 	MODE_100G,
2746 	MODE_RESERVED6,
2747 	MODE_RESERVED7,
2748 	MAX_INIT_MODES
2749 };
2750 
2751 enum init_phases {
2752 	PHASE_ENGINE,
2753 	PHASE_PORT,
2754 	PHASE_PF,
2755 	PHASE_VF,
2756 	PHASE_QM_PF,
2757 	MAX_INIT_PHASES
2758 };
2759 
2760 enum init_split_types {
2761 	SPLIT_TYPE_NONE,
2762 	SPLIT_TYPE_PORT,
2763 	SPLIT_TYPE_PF,
2764 	SPLIT_TYPE_PORT_PF,
2765 	SPLIT_TYPE_VF,
2766 	MAX_INIT_SPLIT_TYPES
2767 };
2768 
2769 /* Binary buffer header */
2770 struct bin_buffer_hdr {
2771 	u32 offset;
2772 	u32 length;
2773 };
2774 
2775 /* Binary init buffer types */
2776 enum bin_init_buffer_type {
2777 	BIN_BUF_INIT_FW_VER_INFO,
2778 	BIN_BUF_INIT_CMD,
2779 	BIN_BUF_INIT_VAL,
2780 	BIN_BUF_INIT_MODE_TREE,
2781 	BIN_BUF_INIT_IRO,
2782 	BIN_BUF_INIT_OVERLAYS,
2783 	MAX_BIN_INIT_BUFFER_TYPE
2784 };
2785 
2786 /* FW overlay buffer header */
2787 struct fw_overlay_buf_hdr {
2788 	u32 data;
2789 #define FW_OVERLAY_BUF_HDR_STORM_ID_MASK  0xFF
2790 #define FW_OVERLAY_BUF_HDR_STORM_ID_SHIFT 0
2791 #define FW_OVERLAY_BUF_HDR_BUF_SIZE_MASK  0xFFFFFF
2792 #define FW_OVERLAY_BUF_HDR_BUF_SIZE_SHIFT 8
2793 };
2794 
2795 /* init array header: raw */
2796 struct init_array_raw_hdr {
2797 	__le32						data;
2798 #define INIT_ARRAY_RAW_HDR_TYPE_MASK			0xF
2799 #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT			0
2800 #define INIT_ARRAY_RAW_HDR_PARAMS_MASK			0xFFFFFFF
2801 #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT			4
2802 };
2803 
2804 /* init array header: standard */
2805 struct init_array_standard_hdr {
2806 	__le32						data;
2807 #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK		0xF
2808 #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT		0
2809 #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK		0xFFFFFFF
2810 #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT		4
2811 };
2812 
2813 /* init array header: zipped */
2814 struct init_array_zipped_hdr {
2815 	__le32						data;
2816 #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK			0xF
2817 #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT		0
2818 #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK		0xFFFFFFF
2819 #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT		4
2820 };
2821 
2822 /* init array header: pattern */
2823 struct init_array_pattern_hdr {
2824 	__le32						data;
2825 #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK		0xF
2826 #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT		0
2827 #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK	0xF
2828 #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT	4
2829 #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK		0xFFFFFF
2830 #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT	8
2831 };
2832 
2833 /* init array header union */
2834 union init_array_hdr {
2835 	struct init_array_raw_hdr			raw;
2836 	struct init_array_standard_hdr			standard;
2837 	struct init_array_zipped_hdr			zipped;
2838 	struct init_array_pattern_hdr			pattern;
2839 };
2840 
2841 /* init array types */
2842 enum init_array_types {
2843 	INIT_ARR_STANDARD,
2844 	INIT_ARR_ZIPPED,
2845 	INIT_ARR_PATTERN,
2846 	MAX_INIT_ARRAY_TYPES
2847 };
2848 
2849 /* init operation: callback */
2850 struct init_callback_op {
2851 	__le32						op_data;
2852 #define INIT_CALLBACK_OP_OP_MASK			0xF
2853 #define INIT_CALLBACK_OP_OP_SHIFT			0
2854 #define INIT_CALLBACK_OP_RESERVED_MASK			0xFFFFFFF
2855 #define INIT_CALLBACK_OP_RESERVED_SHIFT			4
2856 	__le16						callback_id;
2857 	__le16						block_id;
2858 };
2859 
2860 /* init operation: delay */
2861 struct init_delay_op {
2862 	__le32						op_data;
2863 #define INIT_DELAY_OP_OP_MASK				0xF
2864 #define INIT_DELAY_OP_OP_SHIFT				0
2865 #define INIT_DELAY_OP_RESERVED_MASK			0xFFFFFFF
2866 #define INIT_DELAY_OP_RESERVED_SHIFT			4
2867 	__le32						delay;
2868 };
2869 
2870 /* init operation: if_mode */
2871 struct init_if_mode_op {
2872 	__le32						op_data;
2873 #define INIT_IF_MODE_OP_OP_MASK				0xF
2874 #define INIT_IF_MODE_OP_OP_SHIFT			0
2875 #define INIT_IF_MODE_OP_RESERVED1_MASK			0xFFF
2876 #define INIT_IF_MODE_OP_RESERVED1_SHIFT			4
2877 #define INIT_IF_MODE_OP_CMD_OFFSET_MASK			0xFFFF
2878 #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT		16
2879 	__le16						reserved2;
2880 	__le16						modes_buf_offset;
2881 };
2882 
2883 /* init operation: if_phase */
2884 struct init_if_phase_op {
2885 	__le32						op_data;
2886 #define INIT_IF_PHASE_OP_OP_MASK			0xF
2887 #define INIT_IF_PHASE_OP_OP_SHIFT			0
2888 #define INIT_IF_PHASE_OP_RESERVED1_MASK			0xFFF
2889 #define INIT_IF_PHASE_OP_RESERVED1_SHIFT		4
2890 #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK		0xFFFF
2891 #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT		16
2892 	__le32						phase_data;
2893 #define INIT_IF_PHASE_OP_PHASE_MASK			0xFF
2894 #define INIT_IF_PHASE_OP_PHASE_SHIFT			0
2895 #define INIT_IF_PHASE_OP_RESERVED2_MASK			0xFF
2896 #define INIT_IF_PHASE_OP_RESERVED2_SHIFT		8
2897 #define INIT_IF_PHASE_OP_PHASE_ID_MASK			0xFFFF
2898 #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT			16
2899 };
2900 
2901 /* init mode operators */
2902 enum init_mode_ops {
2903 	INIT_MODE_OP_NOT,
2904 	INIT_MODE_OP_OR,
2905 	INIT_MODE_OP_AND,
2906 	MAX_INIT_MODE_OPS
2907 };
2908 
2909 /* init operation: raw */
2910 struct init_raw_op {
2911 	__le32						op_data;
2912 #define INIT_RAW_OP_OP_MASK				0xF
2913 #define INIT_RAW_OP_OP_SHIFT				0
2914 #define INIT_RAW_OP_PARAM1_MASK				0xFFFFFFF
2915 #define INIT_RAW_OP_PARAM1_SHIFT			4
2916 	__le32						param2;
2917 };
2918 
2919 /* init array params */
2920 struct init_op_array_params {
2921 	__le16						size;
2922 	__le16						offset;
2923 };
2924 
2925 /* Write init operation arguments */
2926 union init_write_args {
2927 	__le32						inline_val;
2928 	__le32						zeros_count;
2929 	__le32						array_offset;
2930 	struct init_op_array_params			runtime;
2931 };
2932 
2933 /* init operation: write */
2934 struct init_write_op {
2935 	__le32						data;
2936 #define INIT_WRITE_OP_OP_MASK				0xF
2937 #define INIT_WRITE_OP_OP_SHIFT				0
2938 #define INIT_WRITE_OP_SOURCE_MASK			0x7
2939 #define INIT_WRITE_OP_SOURCE_SHIFT			4
2940 #define INIT_WRITE_OP_RESERVED_MASK			0x1
2941 #define INIT_WRITE_OP_RESERVED_SHIFT			7
2942 #define INIT_WRITE_OP_WIDE_BUS_MASK			0x1
2943 #define INIT_WRITE_OP_WIDE_BUS_SHIFT			8
2944 #define INIT_WRITE_OP_ADDRESS_MASK			0x7FFFFF
2945 #define INIT_WRITE_OP_ADDRESS_SHIFT			9
2946 	union init_write_args				args;
2947 };
2948 
2949 /* init operation: read */
2950 struct init_read_op {
2951 	__le32						op_data;
2952 #define INIT_READ_OP_OP_MASK				0xF
2953 #define INIT_READ_OP_OP_SHIFT				0
2954 #define INIT_READ_OP_POLL_TYPE_MASK			0xF
2955 #define INIT_READ_OP_POLL_TYPE_SHIFT			4
2956 #define INIT_READ_OP_RESERVED_MASK			0x1
2957 #define INIT_READ_OP_RESERVED_SHIFT			8
2958 #define INIT_READ_OP_ADDRESS_MASK			0x7FFFFF
2959 #define INIT_READ_OP_ADDRESS_SHIFT			9
2960 	__le32						expected_val;
2961 };
2962 
2963 /* Init operations union */
2964 union init_op {
2965 	struct init_raw_op				raw;
2966 	struct init_write_op				write;
2967 	struct init_read_op				read;
2968 	struct init_if_mode_op				if_mode;
2969 	struct init_if_phase_op				if_phase;
2970 	struct init_callback_op				callback;
2971 	struct init_delay_op				delay;
2972 };
2973 
2974 /* Init command operation types */
2975 enum init_op_types {
2976 	INIT_OP_READ,
2977 	INIT_OP_WRITE,
2978 	INIT_OP_IF_MODE,
2979 	INIT_OP_IF_PHASE,
2980 	INIT_OP_DELAY,
2981 	INIT_OP_CALLBACK,
2982 	MAX_INIT_OP_TYPES
2983 };
2984 
2985 /* init polling types */
2986 enum init_poll_types {
2987 	INIT_POLL_NONE,
2988 	INIT_POLL_EQ,
2989 	INIT_POLL_OR,
2990 	INIT_POLL_AND,
2991 	MAX_INIT_POLL_TYPES
2992 };
2993 
2994 /* init source types */
2995 enum init_source_types {
2996 	INIT_SRC_INLINE,
2997 	INIT_SRC_ZEROS,
2998 	INIT_SRC_ARRAY,
2999 	INIT_SRC_RUNTIME,
3000 	MAX_INIT_SOURCE_TYPES
3001 };
3002 
3003 /* Internal RAM Offsets macro data */
3004 struct iro {
3005 	u32 base;
3006 	u16 m1;
3007 	u16 m2;
3008 	u16 m3;
3009 	u16 size;
3010 };
3011 
3012 /***************************** Public Functions *******************************/
3013 
3014 /**
3015  * qed_dbg_set_bin_ptr(): Sets a pointer to the binary data with debug
3016  *                        arrays.
3017  *
3018  * @p_hwfn: HW device data.
3019  * @bin_ptr: A pointer to the binary data with debug arrays.
3020  *
3021  * Return: enum dbg status.
3022  */
3023 enum dbg_status qed_dbg_set_bin_ptr(struct qed_hwfn *p_hwfn,
3024 				    const u8 * const bin_ptr);
3025 
3026 /**
3027  * qed_read_regs(): Reads registers into a buffer (using GRC).
3028  *
3029  * @p_hwfn: HW device data.
3030  * @p_ptt: Ptt window used for writing the registers.
3031  * @buf: Destination buffer.
3032  * @addr: Source GRC address in dwords.
3033  * @len: Number of registers to read.
3034  *
3035  * Return: Void.
3036  */
3037 void qed_read_regs(struct qed_hwfn *p_hwfn,
3038 		   struct qed_ptt *p_ptt, u32 *buf, u32 addr, u32 len);
3039 
3040 /**
3041  * qed_read_fw_info(): Reads FW info from the chip.
3042  *
3043  * @p_hwfn: HW device data.
3044  * @p_ptt: Ptt window used for writing the registers.
3045  * @fw_info: (Out) a pointer to write the FW info into.
3046  *
3047  * Return: True if the FW info was read successfully from one of the Storms,
3048  * or false if all Storms are in reset.
3049  *
3050  * The FW info contains FW-related information, such as the FW version,
3051  * FW image (main/L2B/kuku), FW timestamp, etc.
3052  * The FW info is read from the internal RAM of the first Storm that is not in
3053  * reset.
3054  */
3055 bool qed_read_fw_info(struct qed_hwfn *p_hwfn,
3056 		      struct qed_ptt *p_ptt, struct fw_info *fw_info);
3057 /**
3058  * qed_dbg_grc_config(): Sets the value of a GRC parameter.
3059  *
3060  * @p_hwfn: HW device data.
3061  * @grc_param: GRC parameter.
3062  * @val: Value to set.
3063  *
3064  * Return: Error if one of the following holds:
3065  *         - The version wasn't set.
3066  *         - Grc_param is invalid.
3067  *         - Val is outside the allowed boundaries.
3068  */
3069 enum dbg_status qed_dbg_grc_config(struct qed_hwfn *p_hwfn,
3070 				   enum dbg_grc_params grc_param, u32 val);
3071 
3072 /**
3073  * qed_dbg_grc_set_params_default(): Reverts all GRC parameters to their
3074  *                                   default value.
3075  *
3076  * @p_hwfn: HW device data.
3077  *
3078  * Return: Void.
3079  */
3080 void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn);
3081 /**
3082  * qed_dbg_grc_get_dump_buf_size(): Returns the required buffer size for
3083  *                                  GRC Dump.
3084  *
3085  * @p_hwfn: HW device data.
3086  * @p_ptt: Ptt window used for writing the registers.
3087  * @buf_size: (OUT) required buffer size (in dwords) for the GRC Dump
3088  *             data.
3089  *
3090  * Return: Error if one of the following holds:
3091  *         - The version wasn't set
3092  *           Otherwise, returns ok.
3093  */
3094 enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3095 					      struct qed_ptt *p_ptt,
3096 					      u32 *buf_size);
3097 
3098 /**
3099  * qed_dbg_grc_dump(): Dumps GRC data into the specified buffer.
3100  *
3101  * @p_hwfn: HW device data.
3102  * @p_ptt: Ptt window used for writing the registers.
3103  * @dump_buf: Pointer to write the collected GRC data into.
3104  * @buf_size_in_dwords:Size of the specified buffer in dwords.
3105  * @num_dumped_dwords: (OUT) number of dumped dwords.
3106  *
3107  * Return: Error if one of the following holds:
3108  *        - The version wasn't set.
3109  *        - The specified dump buffer is too small.
3110  *          Otherwise, returns ok.
3111  */
3112 enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
3113 				 struct qed_ptt *p_ptt,
3114 				 u32 *dump_buf,
3115 				 u32 buf_size_in_dwords,
3116 				 u32 *num_dumped_dwords);
3117 
3118 /**
3119  * qed_dbg_idle_chk_get_dump_buf_size(): Returns the required buffer size
3120  *                                       for idle check results.
3121  *
3122  * @p_hwfn: HW device data.
3123  * @p_ptt: Ptt window used for writing the registers.
3124  * @buf_size: (OUT) required buffer size (in dwords) for the idle check
3125  *             data.
3126  *
3127  * return: Error if one of the following holds:
3128  *        - The version wasn't set.
3129  *          Otherwise, returns ok.
3130  */
3131 enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3132 						   struct qed_ptt *p_ptt,
3133 						   u32 *buf_size);
3134 
3135 /**
3136  * qed_dbg_idle_chk_dump: Performs idle check and writes the results
3137  *                        into the specified buffer.
3138  *
3139  * @p_hwfn: HW device data.
3140  * @p_ptt: Ptt window used for writing the registers.
3141  * @dump_buf: Pointer to write the idle check data into.
3142  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3143  * @num_dumped_dwords: (OUT) number of dumped dwords.
3144  *
3145  * Return: Error if one of the following holds:
3146  *         - The version wasn't set.
3147  *         - The specified buffer is too small.
3148  *           Otherwise, returns ok.
3149  */
3150 enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
3151 				      struct qed_ptt *p_ptt,
3152 				      u32 *dump_buf,
3153 				      u32 buf_size_in_dwords,
3154 				      u32 *num_dumped_dwords);
3155 
3156 /**
3157  * qed_dbg_mcp_trace_get_dump_buf_size(): Returns the required buffer size
3158  *                                        for mcp trace results.
3159  *
3160  * @p_hwfn: HW device data.
3161  * @p_ptt: Ptt window used for writing the registers.
3162  * @buf_size: (OUT) Required buffer size (in dwords) for mcp trace data.
3163  *
3164  * Return: Error if one of the following holds:
3165  *         - The version wasn't set.
3166  *         - The trace data in MCP scratchpad contain an invalid signature.
3167  *         - The bundle ID in NVRAM is invalid.
3168  *         - The trace meta data cannot be found (in NVRAM or image file).
3169  *           Otherwise, returns ok.
3170  */
3171 enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3172 						    struct qed_ptt *p_ptt,
3173 						    u32 *buf_size);
3174 
3175 /**
3176  * qed_dbg_mcp_trace_dump(): Performs mcp trace and writes the results
3177  *                           into the specified buffer.
3178  *
3179  * @p_hwfn: HW device data.
3180  * @p_ptt: Ptt window used for writing the registers.
3181  * @dump_buf: Pointer to write the mcp trace data into.
3182  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3183  * @num_dumped_dwords: (OUT) number of dumped dwords.
3184  *
3185  * Return: Error if one of the following holds:
3186  *        - The version wasn't set.
3187  *        - The specified buffer is too small.
3188  *        - The trace data in MCP scratchpad contain an invalid signature.
3189  *        - The bundle ID in NVRAM is invalid.
3190  *        - The trace meta data cannot be found (in NVRAM or image file).
3191  *        - The trace meta data cannot be read (from NVRAM or image file).
3192  *          Otherwise, returns ok.
3193  */
3194 enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
3195 				       struct qed_ptt *p_ptt,
3196 				       u32 *dump_buf,
3197 				       u32 buf_size_in_dwords,
3198 				       u32 *num_dumped_dwords);
3199 
3200 /**
3201  * qed_dbg_reg_fifo_get_dump_buf_size(): Returns the required buffer size
3202  *                                       for grc trace fifo results.
3203  *
3204  * @p_hwfn: HW device data.
3205  * @p_ptt: Ptt window used for writing the registers.
3206  * @buf_size: (OUT) Required buffer size (in dwords) for reg fifo data.
3207  *
3208  * Return: Error if one of the following holds:
3209  *         - The version wasn't set
3210  *           Otherwise, returns ok.
3211  */
3212 enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3213 						   struct qed_ptt *p_ptt,
3214 						   u32 *buf_size);
3215 
3216 /**
3217  * qed_dbg_reg_fifo_dump(): Reads the reg fifo and writes the results into
3218  *                          the specified buffer.
3219  *
3220  * @p_hwfn: HW device data.
3221  * @p_ptt: Ptt window used for writing the registers.
3222  * @dump_buf: Pointer to write the reg fifo data into.
3223  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3224  * @num_dumped_dwords: (OUT) number of dumped dwords.
3225  *
3226  * Return: Error if one of the following holds:
3227  *        - The version wasn't set.
3228  *        - The specified buffer is too small.
3229  *        - DMAE transaction failed.
3230  *           Otherwise, returns ok.
3231  */
3232 enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
3233 				      struct qed_ptt *p_ptt,
3234 				      u32 *dump_buf,
3235 				      u32 buf_size_in_dwords,
3236 				      u32 *num_dumped_dwords);
3237 
3238 /**
3239  * qed_dbg_igu_fifo_get_dump_buf_size(): Returns the required buffer size
3240  *                                       for the IGU fifo results.
3241  *
3242  * @p_hwfn: HW device data.
3243  * @p_ptt: Ptt window used for writing the registers.
3244  * @buf_size: (OUT) Required buffer size (in dwords) for the IGU fifo
3245  *            data.
3246  *
3247  * Return: Error if one of the following holds:
3248  *         - The version wasn't set.
3249  *           Otherwise, returns ok.
3250  */
3251 enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3252 						   struct qed_ptt *p_ptt,
3253 						   u32 *buf_size);
3254 
3255 /**
3256  * qed_dbg_igu_fifo_dump(): Reads the IGU fifo and writes the results into
3257  *                          the specified buffer.
3258  *
3259  * @p_hwfn: HW device data.
3260  * @p_ptt: Ptt window used for writing the registers.
3261  * @dump_buf: Pointer to write the IGU fifo data into.
3262  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3263  * @num_dumped_dwords: (OUT) number of dumped dwords.
3264  *
3265  * Return: Error if one of the following holds:
3266  *         - The version wasn't set
3267  *         - The specified buffer is too small
3268  *         - DMAE transaction failed
3269  *           Otherwise, returns ok.
3270  */
3271 enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
3272 				      struct qed_ptt *p_ptt,
3273 				      u32 *dump_buf,
3274 				      u32 buf_size_in_dwords,
3275 				      u32 *num_dumped_dwords);
3276 
3277 /**
3278  * qed_dbg_protection_override_get_dump_buf_size(): Returns the required
3279  *        buffer size for protection override window results.
3280  *
3281  * @p_hwfn: HW device data.
3282  * @p_ptt: Ptt window used for writing the registers.
3283  * @buf_size: (OUT) Required buffer size (in dwords) for protection
3284  *             override data.
3285  *
3286  * Return: Error if one of the following holds:
3287  *         - The version wasn't set
3288  *           Otherwise, returns ok.
3289  */
3290 enum dbg_status
3291 qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3292 					      struct qed_ptt *p_ptt,
3293 					      u32 *buf_size);
3294 /**
3295  * qed_dbg_protection_override_dump(): Reads protection override window
3296  *       entries and writes the results into the specified buffer.
3297  *
3298  * @p_hwfn: HW device data.
3299  * @p_ptt: Ptt window used for writing the registers.
3300  * @dump_buf: Pointer to write the protection override data into.
3301  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3302  * @num_dumped_dwords: (OUT) number of dumped dwords.
3303  *
3304  * @return: Error if one of the following holds:
3305  *          - The version wasn't set.
3306  *          - The specified buffer is too small.
3307  *          - DMAE transaction failed.
3308  *             Otherwise, returns ok.
3309  */
3310 enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
3311 						 struct qed_ptt *p_ptt,
3312 						 u32 *dump_buf,
3313 						 u32 buf_size_in_dwords,
3314 						 u32 *num_dumped_dwords);
3315 /**
3316  * qed_dbg_fw_asserts_get_dump_buf_size(): Returns the required buffer
3317  *                                         size for FW Asserts results.
3318  *
3319  * @p_hwfn: HW device data.
3320  * @p_ptt: Ptt window used for writing the registers.
3321  * @buf_size: (OUT) Required buffer size (in dwords) for FW Asserts data.
3322  *
3323  * Return: Error if one of the following holds:
3324  *         - The version wasn't set.
3325  *           Otherwise, returns ok.
3326  */
3327 enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
3328 						     struct qed_ptt *p_ptt,
3329 						     u32 *buf_size);
3330 /**
3331  * qed_dbg_fw_asserts_dump(): Reads the FW Asserts and writes the results
3332  *                            into the specified buffer.
3333  *
3334  * @p_hwfn: HW device data.
3335  * @p_ptt: Ptt window used for writing the registers.
3336  * @dump_buf: Pointer to write the FW Asserts data into.
3337  * @buf_size_in_dwords: Size of the specified buffer in dwords.
3338  * @num_dumped_dwords: (OUT) number of dumped dwords.
3339  *
3340  * Return: Error if one of the following holds:
3341  *         - The version wasn't set.
3342  *         - The specified buffer is too small.
3343  *           Otherwise, returns ok.
3344  */
3345 enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
3346 					struct qed_ptt *p_ptt,
3347 					u32 *dump_buf,
3348 					u32 buf_size_in_dwords,
3349 					u32 *num_dumped_dwords);
3350 
3351 /**
3352  * qed_dbg_read_attn(): Reads the attention registers of the specified
3353  * block and type, and writes the results into the specified buffer.
3354  *
3355  * @p_hwfn: HW device data.
3356  * @p_ptt: Ptt window used for writing the registers.
3357  * @block: Block ID.
3358  * @attn_type: Attention type.
3359  * @clear_status: Indicates if the attention status should be cleared.
3360  * @results:  (OUT) Pointer to write the read results into.
3361  *
3362  * Return: Error if one of the following holds:
3363  *         - The version wasn't set
3364  *          Otherwise, returns ok.
3365  */
3366 enum dbg_status qed_dbg_read_attn(struct qed_hwfn *p_hwfn,
3367 				  struct qed_ptt *p_ptt,
3368 				  enum block_id block,
3369 				  enum dbg_attn_type attn_type,
3370 				  bool clear_status,
3371 				  struct dbg_attn_block_result *results);
3372 
3373 /**
3374  * qed_dbg_print_attn(): Prints attention registers values in the
3375  *                       specified results struct.
3376  *
3377  * @p_hwfn: HW device data.
3378  * @results: Pointer to the attention read results
3379  *
3380  * Return: Error if one of the following holds:
3381  *        - The version wasn't set
3382  *          Otherwise, returns ok.
3383  */
3384 enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
3385 				   struct dbg_attn_block_result *results);
3386 
3387 /******************************* Data Types **********************************/
3388 
3389 struct mcp_trace_format {
3390 	u32 data;
3391 #define MCP_TRACE_FORMAT_MODULE_MASK	0x0000ffff
3392 #define MCP_TRACE_FORMAT_MODULE_OFFSET	0
3393 #define MCP_TRACE_FORMAT_LEVEL_MASK	0x00030000
3394 #define MCP_TRACE_FORMAT_LEVEL_OFFSET	16
3395 #define MCP_TRACE_FORMAT_P1_SIZE_MASK	0x000c0000
3396 #define MCP_TRACE_FORMAT_P1_SIZE_OFFSET 18
3397 #define MCP_TRACE_FORMAT_P2_SIZE_MASK	0x00300000
3398 #define MCP_TRACE_FORMAT_P2_SIZE_OFFSET 20
3399 #define MCP_TRACE_FORMAT_P3_SIZE_MASK	0x00c00000
3400 #define MCP_TRACE_FORMAT_P3_SIZE_OFFSET 22
3401 #define MCP_TRACE_FORMAT_LEN_MASK	0xff000000
3402 #define MCP_TRACE_FORMAT_LEN_OFFSET	24
3403 
3404 	char *format_str;
3405 };
3406 
3407 /* MCP Trace Meta data structure */
3408 struct mcp_trace_meta {
3409 	u32 modules_num;
3410 	char **modules;
3411 	u32 formats_num;
3412 	struct mcp_trace_format *formats;
3413 	bool is_allocated;
3414 };
3415 
3416 /* Debug Tools user data */
3417 struct dbg_tools_user_data {
3418 	struct mcp_trace_meta mcp_trace_meta;
3419 	const u32 *mcp_trace_user_meta_buf;
3420 };
3421 
3422 /******************************** Constants **********************************/
3423 
3424 #define MAX_NAME_LEN	16
3425 
3426 /***************************** Public Functions *******************************/
3427 
3428 /**
3429  * qed_dbg_user_set_bin_ptr(): Sets a pointer to the binary data with
3430  *                             debug arrays.
3431  *
3432  * @p_hwfn: HW device data.
3433  * @bin_ptr: a pointer to the binary data with debug arrays.
3434  *
3435  * Return: dbg_status.
3436  */
3437 enum dbg_status qed_dbg_user_set_bin_ptr(struct qed_hwfn *p_hwfn,
3438 					 const u8 * const bin_ptr);
3439 
3440 /**
3441  * qed_dbg_alloc_user_data(): Allocates user debug data.
3442  *
3443  * @p_hwfn: HW device data.
3444  * @user_data_ptr: (OUT) a pointer to the allocated memory.
3445  *
3446  * Return: dbg_status.
3447  */
3448 enum dbg_status qed_dbg_alloc_user_data(struct qed_hwfn *p_hwfn,
3449 					void **user_data_ptr);
3450 
3451 /**
3452  * qed_dbg_get_status_str(): Returns a string for the specified status.
3453  *
3454  * @status: A debug status code.
3455  *
3456  * Return: A string for the specified status.
3457  */
3458 const char *qed_dbg_get_status_str(enum dbg_status status);
3459 
3460 /**
3461  * qed_get_idle_chk_results_buf_size(): Returns the required buffer size
3462  *                                      for idle check results (in bytes).
3463  *
3464  * @p_hwfn: HW device data.
3465  * @dump_buf: idle check dump buffer.
3466  * @num_dumped_dwords: number of dwords that were dumped.
3467  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3468  *                    results.
3469  *
3470  * Return: Error if the parsing fails, ok otherwise.
3471  */
3472 enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
3473 						  u32 *dump_buf,
3474 						  u32  num_dumped_dwords,
3475 						  u32 *results_buf_size);
3476 /**
3477  * qed_print_idle_chk_results(): Prints idle check results
3478  *
3479  * @p_hwfn: HW device data.
3480  * @dump_buf: idle check dump buffer.
3481  * @num_dumped_dwords: number of dwords that were dumped.
3482  * @results_buf: buffer for printing the idle check results.
3483  * @num_errors: (OUT) number of errors found in idle check.
3484  * @num_warnings: (OUT) number of warnings found in idle check.
3485  *
3486  * Return: Error if the parsing fails, ok otherwise.
3487  */
3488 enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
3489 					   u32 *dump_buf,
3490 					   u32 num_dumped_dwords,
3491 					   char *results_buf,
3492 					   u32 *num_errors,
3493 					   u32 *num_warnings);
3494 
3495 /**
3496  * qed_dbg_mcp_trace_set_meta_data(): Sets the MCP Trace meta data.
3497  *
3498  * @p_hwfn: HW device data.
3499  * @meta_buf: Meta buffer.
3500  *
3501  * Return: Void.
3502  *
3503  * Needed in case the MCP Trace dump doesn't contain the meta data (e.g. due to
3504  * no NVRAM access).
3505  */
3506 void qed_dbg_mcp_trace_set_meta_data(struct qed_hwfn *p_hwfn,
3507 				     const u32 *meta_buf);
3508 
3509 /**
3510  * qed_get_mcp_trace_results_buf_size(): Returns the required buffer size
3511  *                                       for MCP Trace results (in bytes).
3512  *
3513  * @p_hwfn: HW device data.
3514  * @dump_buf: MCP Trace dump buffer.
3515  * @num_dumped_dwords: number of dwords that were dumped.
3516  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3517  *                    results.
3518  *
3519  * Return: Rrror if the parsing fails, ok otherwise.
3520  */
3521 enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
3522 						   u32 *dump_buf,
3523 						   u32 num_dumped_dwords,
3524 						   u32 *results_buf_size);
3525 
3526 /**
3527  * qed_print_mcp_trace_results(): Prints MCP Trace results
3528  *
3529  * @p_hwfn: HW device data.
3530  * @dump_buf: MCP trace dump buffer, starting from the header.
3531  * @num_dumped_dwords: Member of dwords that were dumped.
3532  * @results_buf: Buffer for printing the mcp trace results.
3533  *
3534  * Return: Error if the parsing fails, ok otherwise.
3535  */
3536 enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
3537 					    u32 *dump_buf,
3538 					    u32 num_dumped_dwords,
3539 					    char *results_buf);
3540 
3541 /**
3542  * qed_print_mcp_trace_results_cont(): Prints MCP Trace results, and
3543  * keeps the MCP trace meta data allocated, to support continuous MCP Trace
3544  * parsing. After the continuous parsing ends, mcp_trace_free_meta_data should
3545  * be called to free the meta data.
3546  *
3547  * @p_hwfn: HW device data.
3548  * @dump_buf: MVP trace dump buffer, starting from the header.
3549  * @results_buf: Buffer for printing the mcp trace results.
3550  *
3551  * Return: Error if the parsing fails, ok otherwise.
3552  */
3553 enum dbg_status qed_print_mcp_trace_results_cont(struct qed_hwfn *p_hwfn,
3554 						 u32 *dump_buf,
3555 						 char *results_buf);
3556 
3557 /**
3558  * qed_print_mcp_trace_line(): Prints MCP Trace results for a single line
3559  *
3560  * @p_hwfn: HW device data.
3561  * @dump_buf: MCP trace dump buffer, starting from the header.
3562  * @num_dumped_bytes: Number of bytes that were dumped.
3563  * @results_buf: Buffer for printing the mcp trace results.
3564  *
3565  * Return: Error if the parsing fails, ok otherwise.
3566  */
3567 enum dbg_status qed_print_mcp_trace_line(struct qed_hwfn *p_hwfn,
3568 					 u8 *dump_buf,
3569 					 u32 num_dumped_bytes,
3570 					 char *results_buf);
3571 
3572 /**
3573  * qed_mcp_trace_free_meta_data(): Frees the MCP Trace meta data.
3574  * Should be called after continuous MCP Trace parsing.
3575  *
3576  * @p_hwfn: HW device data.
3577  *
3578  * Return: Void.
3579  */
3580 void qed_mcp_trace_free_meta_data(struct qed_hwfn *p_hwfn);
3581 
3582 /**
3583  * qed_get_reg_fifo_results_buf_size(): Returns the required buffer size
3584  *                                      for reg_fifo results (in bytes).
3585  *
3586  * @p_hwfn: HW device data.
3587  * @dump_buf: Reg fifo dump buffer.
3588  * @num_dumped_dwords: Number of dwords that were dumped.
3589  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3590  *                     results.
3591  *
3592  * Return: Error if the parsing fails, ok otherwise.
3593  */
3594 enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
3595 						  u32 *dump_buf,
3596 						  u32 num_dumped_dwords,
3597 						  u32 *results_buf_size);
3598 
3599 /**
3600  * qed_print_reg_fifo_results(): Prints reg fifo results.
3601  *
3602  * @p_hwfn: HW device data.
3603  * @dump_buf: Reg fifo dump buffer, starting from the header.
3604  * @num_dumped_dwords: Number of dwords that were dumped.
3605  * @results_buf: Buffer for printing the reg fifo results.
3606  *
3607  * Return: Error if the parsing fails, ok otherwise.
3608  */
3609 enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
3610 					   u32 *dump_buf,
3611 					   u32 num_dumped_dwords,
3612 					   char *results_buf);
3613 
3614 /**
3615  * qed_get_igu_fifo_results_buf_size(): Returns the required buffer size
3616  *                                      for igu_fifo results (in bytes).
3617  *
3618  * @p_hwfn: HW device data.
3619  * @dump_buf: IGU fifo dump buffer.
3620  * @num_dumped_dwords: number of dwords that were dumped.
3621  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3622  *                    results.
3623  *
3624  * Return: Error if the parsing fails, ok otherwise.
3625  */
3626 enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
3627 						  u32 *dump_buf,
3628 						  u32 num_dumped_dwords,
3629 						  u32 *results_buf_size);
3630 
3631 /**
3632  * qed_print_igu_fifo_results(): Prints IGU fifo results
3633  *
3634  * @p_hwfn: HW device data.
3635  * @dump_buf: IGU fifo dump buffer, starting from the header.
3636  * @num_dumped_dwords: Number of dwords that were dumped.
3637  * @results_buf: Buffer for printing the IGU fifo results.
3638  *
3639  * Return: Error if the parsing fails, ok otherwise.
3640  */
3641 enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
3642 					   u32 *dump_buf,
3643 					   u32 num_dumped_dwords,
3644 					   char *results_buf);
3645 
3646 /**
3647  * qed_get_protection_override_results_buf_size(): Returns the required
3648  *         buffer size for protection override results (in bytes).
3649  *
3650  * @p_hwfn: HW device data.
3651  * @dump_buf: Protection override dump buffer.
3652  * @num_dumped_dwords: Number of dwords that were dumped.
3653  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3654  *                    results.
3655  *
3656  * Return: Error if the parsing fails, ok otherwise.
3657  */
3658 enum dbg_status
3659 qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
3660 					     u32 *dump_buf,
3661 					     u32 num_dumped_dwords,
3662 					     u32 *results_buf_size);
3663 
3664 /**
3665  * qed_print_protection_override_results(): Prints protection override
3666  *                                          results.
3667  *
3668  * @p_hwfn: HW device data.
3669  * @dump_buf: Protection override dump buffer, starting from the header.
3670  * @num_dumped_dwords: Number of dwords that were dumped.
3671  * @results_buf: Buffer for printing the reg fifo results.
3672  *
3673  * Return: Error if the parsing fails, ok otherwise.
3674  */
3675 enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
3676 						      u32 *dump_buf,
3677 						      u32 num_dumped_dwords,
3678 						      char *results_buf);
3679 
3680 /**
3681  * qed_get_fw_asserts_results_buf_size(): Returns the required buffer size
3682  *                                        for FW Asserts results (in bytes).
3683  *
3684  * @p_hwfn: HW device data.
3685  * @dump_buf: FW Asserts dump buffer.
3686  * @num_dumped_dwords: number of dwords that were dumped.
3687  * @results_buf_size: (OUT) required buffer size (in bytes) for the parsed
3688  *                    results.
3689  *
3690  * Return: Error if the parsing fails, ok otherwise.
3691  */
3692 enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
3693 						    u32 *dump_buf,
3694 						    u32 num_dumped_dwords,
3695 						    u32 *results_buf_size);
3696 
3697 /**
3698  * qed_print_fw_asserts_results(): Prints FW Asserts results.
3699  *
3700  * @p_hwfn: HW device data.
3701  * @dump_buf: FW Asserts dump buffer, starting from the header.
3702  * @num_dumped_dwords: number of dwords that were dumped.
3703  * @results_buf: buffer for printing the FW Asserts results.
3704  *
3705  * Return: Error if the parsing fails, ok otherwise.
3706  */
3707 enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
3708 					     u32 *dump_buf,
3709 					     u32 num_dumped_dwords,
3710 					     char *results_buf);
3711 
3712 /**
3713  * qed_dbg_parse_attn(): Parses and prints attention registers values in
3714  *                      the specified results struct.
3715  *
3716  * @p_hwfn: HW device data.
3717  * @results: Pointer to the attention read results
3718  *
3719  * Return: Error if one of the following holds:
3720  *         - The version wasn't set.
3721  *           Otherwise, returns ok.
3722  */
3723 enum dbg_status qed_dbg_parse_attn(struct qed_hwfn *p_hwfn,
3724 				   struct dbg_attn_block_result *results);
3725 
3726 /* Win 2 */
3727 #define GTT_BAR0_MAP_REG_IGU_CMD	0x00f000UL
3728 
3729 /* Win 3 */
3730 #define GTT_BAR0_MAP_REG_TSDM_RAM	0x010000UL
3731 
3732 /* Win 4 */
3733 #define GTT_BAR0_MAP_REG_MSDM_RAM	0x011000UL
3734 
3735 /* Win 5 */
3736 #define GTT_BAR0_MAP_REG_MSDM_RAM_1024	0x012000UL
3737 
3738 /* Win 6 */
3739 #define GTT_BAR0_MAP_REG_MSDM_RAM_2048	0x013000UL
3740 
3741 /* Win 7 */
3742 #define GTT_BAR0_MAP_REG_USDM_RAM	0x014000UL
3743 
3744 /* Win 8 */
3745 #define GTT_BAR0_MAP_REG_USDM_RAM_1024	0x015000UL
3746 
3747 /* Win 9 */
3748 #define GTT_BAR0_MAP_REG_USDM_RAM_2048	0x016000UL
3749 
3750 /* Win 10 */
3751 #define GTT_BAR0_MAP_REG_XSDM_RAM	0x017000UL
3752 
3753 /* Win 11 */
3754 #define GTT_BAR0_MAP_REG_XSDM_RAM_1024	0x018000UL
3755 
3756 /* Win 12 */
3757 #define GTT_BAR0_MAP_REG_YSDM_RAM	0x019000UL
3758 
3759 /* Win 13 */
3760 #define GTT_BAR0_MAP_REG_PSDM_RAM	0x01a000UL
3761 
3762 /**
3763  * qed_qm_pf_mem_size(): Prepare QM ILT sizes.
3764  *
3765  * @num_pf_cids: Number of connections used by this PF.
3766  * @num_vf_cids: Number of connections used by VFs of this PF.
3767  * @num_tids: Number of tasks used by this PF.
3768  * @num_pf_pqs: Number of PQs used by this PF.
3769  * @num_vf_pqs: Number of PQs used by VFs of this PF.
3770  *
3771  * Return: The required host memory size in 4KB units.
3772  *
3773  * Returns the required host memory size in 4KB units.
3774  * Must be called before all QM init HSI functions.
3775  */
3776 u32 qed_qm_pf_mem_size(u32 num_pf_cids,
3777 		       u32 num_vf_cids,
3778 		       u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
3779 
3780 struct qed_qm_common_rt_init_params {
3781 	u8 max_ports_per_engine;
3782 	u8 max_phys_tcs_per_port;
3783 	bool pf_rl_en;
3784 	bool pf_wfq_en;
3785 	bool global_rl_en;
3786 	bool vport_wfq_en;
3787 	struct init_qm_port_params *port_params;
3788 };
3789 
3790 int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
3791 			  struct qed_qm_common_rt_init_params *p_params);
3792 
3793 struct qed_qm_pf_rt_init_params {
3794 	u8 port_id;
3795 	u8 pf_id;
3796 	u8 max_phys_tcs_per_port;
3797 	bool is_pf_loading;
3798 	u32 num_pf_cids;
3799 	u32 num_vf_cids;
3800 	u32 num_tids;
3801 	u16 start_pq;
3802 	u16 num_pf_pqs;
3803 	u16 num_vf_pqs;
3804 	u16 start_vport;
3805 	u16 num_vports;
3806 	u16 pf_wfq;
3807 	u32 pf_rl;
3808 	struct init_qm_pq_params *pq_params;
3809 	struct init_qm_vport_params *vport_params;
3810 };
3811 
3812 int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
3813 	struct qed_ptt *p_ptt,
3814 	struct qed_qm_pf_rt_init_params *p_params);
3815 
3816 /**
3817  * qed_init_pf_wfq(): Initializes the WFQ weight of the specified PF.
3818  *
3819  * @p_hwfn: HW device data.
3820  * @p_ptt: Ptt window used for writing the registers
3821  * @pf_id: PF ID
3822  * @pf_wfq: WFQ weight. Must be non-zero.
3823  *
3824  * Return: 0 on success, -1 on error.
3825  */
3826 int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
3827 		    struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
3828 
3829 /**
3830  * qed_init_pf_rl(): Initializes the rate limit of the specified PF
3831  *
3832  * @p_hwfn: HW device data.
3833  * @p_ptt: Ptt window used for writing the registers.
3834  * @pf_id: PF ID.
3835  * @pf_rl: rate limit in Mb/sec units
3836  *
3837  * Return: 0 on success, -1 on error.
3838  */
3839 int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
3840 		   struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
3841 
3842 /**
3843  * qed_init_vport_wfq(): Initializes the WFQ weight of the specified VPORT
3844  *
3845  * @p_hwfn: HW device data.
3846  * @p_ptt: Ptt window used for writing the registers
3847  * @first_tx_pq_id: An array containing the first Tx PQ ID associated
3848  *                  with the VPORT for each TC. This array is filled by
3849  *                  qed_qm_pf_rt_init
3850  * @wfq: WFQ weight. Must be non-zero.
3851  *
3852  * Return: 0 on success, -1 on error.
3853  */
3854 int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
3855 		       struct qed_ptt *p_ptt,
3856 		       u16 first_tx_pq_id[NUM_OF_TCS], u16 wfq);
3857 
3858 /**
3859  * qed_init_global_rl():  Initializes the rate limit of the specified
3860  * rate limiter.
3861  *
3862  * @p_hwfn: HW device data.
3863  * @p_ptt: Ptt window used for writing the registers.
3864  * @rl_id: RL ID.
3865  * @rate_limit: Rate limit in Mb/sec units
3866  *
3867  * Return: 0 on success, -1 on error.
3868  */
3869 int qed_init_global_rl(struct qed_hwfn *p_hwfn,
3870 		       struct qed_ptt *p_ptt,
3871 		       u16 rl_id, u32 rate_limit);
3872 
3873 /**
3874  * qed_send_qm_stop_cmd(): Sends a stop command to the QM.
3875  *
3876  * @p_hwfn: HW device data.
3877  * @p_ptt: Ptt window used for writing the registers.
3878  * @is_release_cmd: true for release, false for stop.
3879  * @is_tx_pq: true for Tx PQs, false for Other PQs.
3880  * @start_pq: first PQ ID to stop
3881  * @num_pqs: Number of PQs to stop, starting from start_pq.
3882  *
3883  * Return: Bool, true if successful, false if timeout occurred while waiting
3884  *         for QM command done.
3885  */
3886 bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
3887 			  struct qed_ptt *p_ptt,
3888 			  bool is_release_cmd,
3889 			  bool is_tx_pq, u16 start_pq, u16 num_pqs);
3890 
3891 /**
3892  * qed_set_vxlan_dest_port(): Initializes vxlan tunnel destination udp port.
3893  *
3894  * @p_hwfn: HW device data.
3895  * @p_ptt: Ptt window used for writing the registers.
3896  * @dest_port: vxlan destination udp port.
3897  *
3898  * Return: Void.
3899  */
3900 void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
3901 			     struct qed_ptt *p_ptt, u16 dest_port);
3902 
3903 /**
3904  * qed_set_vxlan_enable(): Enable or disable VXLAN tunnel in HW.
3905  *
3906  * @p_hwfn: HW device data.
3907  * @p_ptt: Ptt window used for writing the registers.
3908  * @vxlan_enable: vxlan enable flag.
3909  *
3910  * Return: Void.
3911  */
3912 void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
3913 			  struct qed_ptt *p_ptt, bool vxlan_enable);
3914 
3915 /**
3916  * qed_set_gre_enable(): Enable or disable GRE tunnel in HW.
3917  *
3918  * @p_hwfn: HW device data.
3919  * @p_ptt: Ptt window used for writing the registers.
3920  * @eth_gre_enable: Eth GRE enable flag.
3921  * @ip_gre_enable: IP GRE enable flag.
3922  *
3923  * Return: Void.
3924  */
3925 void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
3926 			struct qed_ptt *p_ptt,
3927 			bool eth_gre_enable, bool ip_gre_enable);
3928 
3929 /**
3930  * qed_set_geneve_dest_port(): Initializes geneve tunnel destination udp port
3931  *
3932  * @p_hwfn: HW device data.
3933  * @p_ptt: Ptt window used for writing the registers.
3934  * @dest_port: Geneve destination udp port.
3935  *
3936  * Retur: Void.
3937  */
3938 void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
3939 			      struct qed_ptt *p_ptt, u16 dest_port);
3940 
3941 /**
3942  * qed_set_geneve_enable(): Enable or disable GRE tunnel in HW.
3943  *
3944  * @p_hwfn: HW device data.
3945  * @p_ptt: Ptt window used for writing the registers.
3946  * @eth_geneve_enable: Eth GENEVE enable flag.
3947  * @ip_geneve_enable: IP GENEVE enable flag.
3948  *
3949  * Return: Void.
3950  */
3951 void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
3952 			   struct qed_ptt *p_ptt,
3953 			   bool eth_geneve_enable, bool ip_geneve_enable);
3954 
3955 void qed_set_vxlan_no_l2_enable(struct qed_hwfn *p_hwfn,
3956 				struct qed_ptt *p_ptt, bool enable);
3957 
3958 /**
3959  * qed_gft_disable(): Disable GFT.
3960  *
3961  * @p_hwfn: HW device data.
3962  * @p_ptt: Ptt window used for writing the registers.
3963  * @pf_id: PF on which to disable GFT.
3964  *
3965  * Return: Void.
3966  */
3967 void qed_gft_disable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, u16 pf_id);
3968 
3969 /**
3970  * qed_gft_config(): Enable and configure HW for GFT.
3971  *
3972  * @p_hwfn: HW device data.
3973  * @p_ptt: Ptt window used for writing the registers.
3974  * @pf_id: PF on which to enable GFT.
3975  * @tcp: Set profile tcp packets.
3976  * @udp: Set profile udp  packet.
3977  * @ipv4: Set profile ipv4 packet.
3978  * @ipv6: Set profile ipv6 packet.
3979  * @profile_type: Define packet same fields. Use enum gft_profile_type.
3980  *
3981  * Return: Void.
3982  */
3983 void qed_gft_config(struct qed_hwfn *p_hwfn,
3984 		    struct qed_ptt *p_ptt,
3985 		    u16 pf_id,
3986 		    bool tcp,
3987 		    bool udp,
3988 		    bool ipv4, bool ipv6, enum gft_profile_type profile_type);
3989 
3990 /**
3991  * qed_enable_context_validation(): Enable and configure context
3992  *                                  validation.
3993  *
3994  * @p_hwfn: HW device data.
3995  * @p_ptt: Ptt window used for writing the registers.
3996  *
3997  * Return: Void.
3998  */
3999 void qed_enable_context_validation(struct qed_hwfn *p_hwfn,
4000 				   struct qed_ptt *p_ptt);
4001 
4002 /**
4003  * qed_calc_session_ctx_validation(): Calcualte validation byte for
4004  *                                    session context.
4005  *
4006  * @p_ctx_mem: Pointer to context memory.
4007  * @ctx_size: Context size.
4008  * @ctx_type: Context type.
4009  * @cid: Context cid.
4010  *
4011  * Return: Void.
4012  */
4013 void qed_calc_session_ctx_validation(void *p_ctx_mem,
4014 				     u16 ctx_size, u8 ctx_type, u32 cid);
4015 
4016 /**
4017  * qed_calc_task_ctx_validation(): Calcualte validation byte for task
4018  *                                 context.
4019  *
4020  * @p_ctx_mem: Pointer to context memory.
4021  * @ctx_size: Context size.
4022  * @ctx_type: Context type.
4023  * @tid: Context tid.
4024  *
4025  * Return: Void.
4026  */
4027 void qed_calc_task_ctx_validation(void *p_ctx_mem,
4028 				  u16 ctx_size, u8 ctx_type, u32 tid);
4029 
4030 /**
4031  * qed_memset_session_ctx(): Memset session context to 0 while
4032  *                            preserving validation bytes.
4033  *
4034  * @p_ctx_mem: Pointer to context memory.
4035  * @ctx_size: Size to initialzie.
4036  * @ctx_type: Context type.
4037  *
4038  * Return: Void.
4039  */
4040 void qed_memset_session_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
4041 
4042 /**
4043  * qed_memset_task_ctx(): Memset task context to 0 while preserving
4044  *                        validation bytes.
4045  *
4046  * @p_ctx_mem: Pointer to context memory.
4047  * @ctx_size: size to initialzie.
4048  * @ctx_type: context type.
4049  *
4050  * Return: Void.
4051  */
4052 void qed_memset_task_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
4053 
4054 #define NUM_STORMS 6
4055 
4056 /**
4057  * qed_set_rdma_error_level(): Sets the RDMA assert level.
4058  *                             If the severity of the error will be
4059  *                             above the level, the FW will assert.
4060  * @p_hwfn: HW device data.
4061  * @p_ptt: Ptt window used for writing the registers.
4062  * @assert_level: An array of assert levels for each storm.
4063  *
4064  * Return: Void.
4065  */
4066 void qed_set_rdma_error_level(struct qed_hwfn *p_hwfn,
4067 			      struct qed_ptt *p_ptt,
4068 			      u8 assert_level[NUM_STORMS]);
4069 /**
4070  * qed_fw_overlay_mem_alloc(): Allocates and fills the FW overlay memory.
4071  *
4072  * @p_hwfn: HW device data.
4073  * @fw_overlay_in_buf: The input FW overlay buffer.
4074  * @buf_size_in_bytes: The size of the input FW overlay buffer in bytes.
4075  *		        must be aligned to dwords.
4076  *
4077  * Return: A pointer to the allocated overlays memory,
4078  * or NULL in case of failures.
4079  */
4080 struct phys_mem_desc *
4081 qed_fw_overlay_mem_alloc(struct qed_hwfn *p_hwfn,
4082 			 const u32 *const fw_overlay_in_buf,
4083 			 u32 buf_size_in_bytes);
4084 
4085 /**
4086  * qed_fw_overlay_init_ram(): Initializes the FW overlay RAM.
4087  *
4088  * @p_hwfn: HW device data.
4089  * @p_ptt: Ptt window used for writing the registers.
4090  * @fw_overlay_mem: the allocated FW overlay memory.
4091  *
4092  * Return: Void.
4093  */
4094 void qed_fw_overlay_init_ram(struct qed_hwfn *p_hwfn,
4095 			     struct qed_ptt *p_ptt,
4096 			     struct phys_mem_desc *fw_overlay_mem);
4097 
4098 /**
4099  * qed_fw_overlay_mem_free(): Frees the FW overlay memory.
4100  *
4101  * @p_hwfn: HW device data.
4102  * @fw_overlay_mem: The allocated FW overlay memory to free.
4103  *
4104  * Return: Void.
4105  */
4106 void qed_fw_overlay_mem_free(struct qed_hwfn *p_hwfn,
4107 			     struct phys_mem_desc *fw_overlay_mem);
4108 
4109 /* Ystorm flow control mode. Use enum fw_flow_ctrl_mode */
4110 #define YSTORM_FLOW_CONTROL_MODE_OFFSET			(IRO[0].base)
4111 #define YSTORM_FLOW_CONTROL_MODE_SIZE			(IRO[0].size)
4112 
4113 /* Tstorm port statistics */
4114 #define TSTORM_PORT_STAT_OFFSET(port_id) \
4115 	(IRO[1].base + ((port_id) * IRO[1].m1))
4116 #define TSTORM_PORT_STAT_SIZE				(IRO[1].size)
4117 
4118 /* Tstorm ll2 port statistics */
4119 #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
4120 	(IRO[2].base + ((port_id) * IRO[2].m1))
4121 #define TSTORM_LL2_PORT_STAT_SIZE			(IRO[2].size)
4122 
4123 /* Ustorm VF-PF Channel ready flag */
4124 #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
4125 	(IRO[3].base + ((vf_id) * IRO[3].m1))
4126 #define USTORM_VF_PF_CHANNEL_READY_SIZE			(IRO[3].size)
4127 
4128 /* Ustorm Final flr cleanup ack */
4129 #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
4130 	(IRO[4].base + ((pf_id) * IRO[4].m1))
4131 #define USTORM_FLR_FINAL_ACK_SIZE			(IRO[4].size)
4132 
4133 /* Ustorm Event ring consumer */
4134 #define USTORM_EQE_CONS_OFFSET(pf_id) \
4135 	(IRO[5].base + ((pf_id) * IRO[5].m1))
4136 #define USTORM_EQE_CONS_SIZE				(IRO[5].size)
4137 
4138 /* Ustorm eth queue zone */
4139 #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
4140 	(IRO[6].base + ((queue_zone_id) * IRO[6].m1))
4141 #define USTORM_ETH_QUEUE_ZONE_SIZE			(IRO[6].size)
4142 
4143 /* Ustorm Common Queue ring consumer */
4144 #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
4145 	(IRO[7].base + ((queue_zone_id) * IRO[7].m1))
4146 #define USTORM_COMMON_QUEUE_CONS_SIZE			(IRO[7].size)
4147 
4148 /* Xstorm common PQ info */
4149 #define XSTORM_PQ_INFO_OFFSET(pq_id) \
4150 	(IRO[8].base + ((pq_id) * IRO[8].m1))
4151 #define XSTORM_PQ_INFO_SIZE				(IRO[8].size)
4152 
4153 /* Xstorm Integration Test Data */
4154 #define XSTORM_INTEG_TEST_DATA_OFFSET			(IRO[9].base)
4155 #define XSTORM_INTEG_TEST_DATA_SIZE			(IRO[9].size)
4156 
4157 /* Ystorm Integration Test Data */
4158 #define YSTORM_INTEG_TEST_DATA_OFFSET			(IRO[10].base)
4159 #define YSTORM_INTEG_TEST_DATA_SIZE			(IRO[10].size)
4160 
4161 /* Pstorm Integration Test Data */
4162 #define PSTORM_INTEG_TEST_DATA_OFFSET			(IRO[11].base)
4163 #define PSTORM_INTEG_TEST_DATA_SIZE			(IRO[11].size)
4164 
4165 /* Tstorm Integration Test Data */
4166 #define TSTORM_INTEG_TEST_DATA_OFFSET			(IRO[12].base)
4167 #define TSTORM_INTEG_TEST_DATA_SIZE			(IRO[12].size)
4168 
4169 /* Mstorm Integration Test Data */
4170 #define MSTORM_INTEG_TEST_DATA_OFFSET			(IRO[13].base)
4171 #define MSTORM_INTEG_TEST_DATA_SIZE			(IRO[13].size)
4172 
4173 /* Ustorm Integration Test Data */
4174 #define USTORM_INTEG_TEST_DATA_OFFSET			(IRO[14].base)
4175 #define USTORM_INTEG_TEST_DATA_SIZE			(IRO[14].size)
4176 
4177 /* Xstorm overlay buffer host address */
4178 #define XSTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[15].base)
4179 #define XSTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[15].size)
4180 
4181 /* Ystorm overlay buffer host address */
4182 #define YSTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[16].base)
4183 #define YSTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[16].size)
4184 
4185 /* Pstorm overlay buffer host address */
4186 #define PSTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[17].base)
4187 #define PSTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[17].size)
4188 
4189 /* Tstorm overlay buffer host address */
4190 #define TSTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[18].base)
4191 #define TSTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[18].size)
4192 
4193 /* Mstorm overlay buffer host address */
4194 #define MSTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[19].base)
4195 #define MSTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[19].size)
4196 
4197 /* Ustorm overlay buffer host address */
4198 #define USTORM_OVERLAY_BUF_ADDR_OFFSET			(IRO[20].base)
4199 #define USTORM_OVERLAY_BUF_ADDR_SIZE			(IRO[20].size)
4200 
4201 /* Tstorm producers */
4202 #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
4203 	(IRO[21].base + ((core_rx_queue_id) * IRO[21].m1))
4204 #define TSTORM_LL2_RX_PRODS_SIZE			(IRO[21].size)
4205 
4206 /* Tstorm LightL2 queue statistics */
4207 #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
4208 	(IRO[22].base + ((core_rx_queue_id) * IRO[22].m1))
4209 #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE		(IRO[22].size)
4210 
4211 /* Ustorm LiteL2 queue statistics */
4212 #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
4213 	(IRO[23].base + ((core_rx_queue_id) * IRO[23].m1))
4214 #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE		(IRO[23].size)
4215 
4216 /* Pstorm LiteL2 queue statistics */
4217 #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
4218 	(IRO[24].base + ((core_tx_stats_id) * IRO[24].m1))
4219 #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE		(IRO[24].size)
4220 
4221 /* Mstorm queue statistics */
4222 #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
4223 	(IRO[25].base + ((stat_counter_id) * IRO[25].m1))
4224 #define MSTORM_QUEUE_STAT_SIZE				(IRO[25].size)
4225 
4226 /* TPA agregation timeout in us resolution (on ASIC) */
4227 #define MSTORM_TPA_TIMEOUT_US_OFFSET			(IRO[26].base)
4228 #define MSTORM_TPA_TIMEOUT_US_SIZE			(IRO[26].size)
4229 
4230 /* Mstorm ETH VF queues producers offset in RAM. Used in default VF zone size
4231  * mode
4232  */
4233 #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
4234 	(IRO[27].base + ((vf_id) * IRO[27].m1) + ((vf_queue_id) * IRO[27].m2))
4235 #define MSTORM_ETH_VF_PRODS_SIZE			(IRO[27].size)
4236 
4237 /* Mstorm ETH PF queues producers */
4238 #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
4239 	(IRO[28].base + ((queue_id) * IRO[28].m1))
4240 #define MSTORM_ETH_PF_PRODS_SIZE			(IRO[28].size)
4241 
4242 /* Mstorm pf statistics */
4243 #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
4244 	(IRO[29].base + ((pf_id) * IRO[29].m1))
4245 #define MSTORM_ETH_PF_STAT_SIZE				(IRO[29].size)
4246 
4247 /* Ustorm queue statistics */
4248 #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
4249 	(IRO[30].base + ((stat_counter_id) * IRO[30].m1))
4250 #define USTORM_QUEUE_STAT_SIZE				(IRO[30].size)
4251 
4252 /* Ustorm pf statistics */
4253 #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
4254 	(IRO[31].base + ((pf_id) * IRO[31].m1))
4255 #define USTORM_ETH_PF_STAT_SIZE				(IRO[31].size)
4256 
4257 /* Pstorm queue statistics */
4258 #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id)	\
4259 	(IRO[32].base + ((stat_counter_id) * IRO[32].m1))
4260 #define PSTORM_QUEUE_STAT_SIZE				(IRO[32].size)
4261 
4262 /* Pstorm pf statistics */
4263 #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
4264 	(IRO[33].base + ((pf_id) * IRO[33].m1))
4265 #define PSTORM_ETH_PF_STAT_SIZE				(IRO[33].size)
4266 
4267 /* Control frame's EthType configuration for TX control frame security */
4268 #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(eth_type_id)	\
4269 	(IRO[34].base + ((eth_type_id) * IRO[34].m1))
4270 #define PSTORM_CTL_FRAME_ETHTYPE_SIZE			(IRO[34].size)
4271 
4272 /* Tstorm last parser message */
4273 #define TSTORM_ETH_PRS_INPUT_OFFSET			(IRO[35].base)
4274 #define TSTORM_ETH_PRS_INPUT_SIZE			(IRO[35].size)
4275 
4276 /* Tstorm Eth limit Rx rate */
4277 #define ETH_RX_RATE_LIMIT_OFFSET(pf_id)	\
4278 	(IRO[36].base + ((pf_id) * IRO[36].m1))
4279 #define ETH_RX_RATE_LIMIT_SIZE				(IRO[36].size)
4280 
4281 /* RSS indirection table entry update command per PF offset in TSTORM PF BAR0.
4282  * Use eth_tstorm_rss_update_data for update
4283  */
4284 #define TSTORM_ETH_RSS_UPDATE_OFFSET(pf_id) \
4285 	(IRO[37].base + ((pf_id) * IRO[37].m1))
4286 #define TSTORM_ETH_RSS_UPDATE_SIZE			(IRO[37].size)
4287 
4288 /* Xstorm queue zone */
4289 #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
4290 	(IRO[38].base + ((queue_id) * IRO[38].m1))
4291 #define XSTORM_ETH_QUEUE_ZONE_SIZE			(IRO[38].size)
4292 
4293 /* Ystorm cqe producer */
4294 #define YSTORM_TOE_CQ_PROD_OFFSET(rss_id) \
4295 	(IRO[39].base + ((rss_id) * IRO[39].m1))
4296 #define YSTORM_TOE_CQ_PROD_SIZE				(IRO[39].size)
4297 
4298 /* Ustorm cqe producer */
4299 #define USTORM_TOE_CQ_PROD_OFFSET(rss_id) \
4300 	(IRO[40].base + ((rss_id) * IRO[40].m1))
4301 #define USTORM_TOE_CQ_PROD_SIZE				(IRO[40].size)
4302 
4303 /* Ustorm grq producer */
4304 #define USTORM_TOE_GRQ_PROD_OFFSET(pf_id) \
4305 	(IRO[41].base + ((pf_id) * IRO[41].m1))
4306 #define USTORM_TOE_GRQ_PROD_SIZE			(IRO[41].size)
4307 
4308 /* Tstorm cmdq-cons of given command queue-id */
4309 #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
4310 	(IRO[42].base + ((cmdq_queue_id) * IRO[42].m1))
4311 #define TSTORM_SCSI_CMDQ_CONS_SIZE			(IRO[42].size)
4312 
4313 /* Tstorm (reflects M-Storm) bdq-external-producer of given function ID,
4314  * BDqueue-id
4315  */
4316 #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(storage_func_id, bdq_id) \
4317 	(IRO[43].base + ((storage_func_id) * IRO[43].m1) + \
4318 	 ((bdq_id) * IRO[43].m2))
4319 #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE			(IRO[43].size)
4320 
4321 /* Mstorm bdq-external-producer of given BDQ resource ID, BDqueue-id */
4322 #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(storage_func_id, bdq_id) \
4323 	(IRO[44].base + ((storage_func_id) * IRO[44].m1) + \
4324 	 ((bdq_id) * IRO[44].m2))
4325 #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE			(IRO[44].size)
4326 
4327 /* Tstorm iSCSI RX stats */
4328 #define TSTORM_ISCSI_RX_STATS_OFFSET(storage_func_id) \
4329 	(IRO[45].base + ((storage_func_id) * IRO[45].m1))
4330 #define TSTORM_ISCSI_RX_STATS_SIZE			(IRO[45].size)
4331 
4332 /* Mstorm iSCSI RX stats */
4333 #define MSTORM_ISCSI_RX_STATS_OFFSET(storage_func_id) \
4334 	(IRO[46].base + ((storage_func_id) * IRO[46].m1))
4335 #define MSTORM_ISCSI_RX_STATS_SIZE			(IRO[46].size)
4336 
4337 /* Ustorm iSCSI RX stats */
4338 #define USTORM_ISCSI_RX_STATS_OFFSET(storage_func_id) \
4339 	(IRO[47].base + ((storage_func_id) * IRO[47].m1))
4340 #define USTORM_ISCSI_RX_STATS_SIZE			(IRO[47].size)
4341 
4342 /* Xstorm iSCSI TX stats */
4343 #define XSTORM_ISCSI_TX_STATS_OFFSET(storage_func_id) \
4344 	(IRO[48].base + ((storage_func_id) * IRO[48].m1))
4345 #define XSTORM_ISCSI_TX_STATS_SIZE			(IRO[48].size)
4346 
4347 /* Ystorm iSCSI TX stats */
4348 #define YSTORM_ISCSI_TX_STATS_OFFSET(storage_func_id) \
4349 	(IRO[49].base + ((storage_func_id) * IRO[49].m1))
4350 #define YSTORM_ISCSI_TX_STATS_SIZE			(IRO[49].size)
4351 
4352 /* Pstorm iSCSI TX stats */
4353 #define PSTORM_ISCSI_TX_STATS_OFFSET(storage_func_id) \
4354 	(IRO[50].base + ((storage_func_id) * IRO[50].m1))
4355 #define PSTORM_ISCSI_TX_STATS_SIZE			(IRO[50].size)
4356 
4357 /* Tstorm FCoE RX stats */
4358 #define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
4359 	(IRO[51].base + ((pf_id) * IRO[51].m1))
4360 #define TSTORM_FCOE_RX_STATS_SIZE			(IRO[51].size)
4361 
4362 /* Pstorm FCoE TX stats */
4363 #define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
4364 	(IRO[52].base + ((pf_id) * IRO[52].m1))
4365 #define PSTORM_FCOE_TX_STATS_SIZE			(IRO[52].size)
4366 
4367 /* Pstorm RDMA queue statistics */
4368 #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
4369 	(IRO[53].base + ((rdma_stat_counter_id) * IRO[53].m1))
4370 #define PSTORM_RDMA_QUEUE_STAT_SIZE			(IRO[53].size)
4371 
4372 /* Tstorm RDMA queue statistics */
4373 #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
4374 	(IRO[54].base + ((rdma_stat_counter_id) * IRO[54].m1))
4375 #define TSTORM_RDMA_QUEUE_STAT_SIZE			(IRO[54].size)
4376 
4377 /* Xstorm error level for assert */
4378 #define XSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4379 	(IRO[55].base + ((pf_id) * IRO[55].m1))
4380 #define XSTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[55].size)
4381 
4382 /* Ystorm error level for assert */
4383 #define YSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4384 	(IRO[56].base + ((pf_id) * IRO[56].m1))
4385 #define YSTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[56].size)
4386 
4387 /* Pstorm error level for assert */
4388 #define PSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4389 	(IRO[57].base + ((pf_id) * IRO[57].m1))
4390 #define PSTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[57].size)
4391 
4392 /* Tstorm error level for assert */
4393 #define TSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4394 	(IRO[58].base + ((pf_id) * IRO[58].m1))
4395 #define TSTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[58].size)
4396 
4397 /* Mstorm error level for assert */
4398 #define MSTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4399 	(IRO[59].base + ((pf_id) * IRO[59].m1))
4400 #define MSTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[59].size)
4401 
4402 /* Ustorm error level for assert */
4403 #define USTORM_RDMA_ASSERT_LEVEL_OFFSET(pf_id) \
4404 	(IRO[60].base + ((pf_id) * IRO[60].m1))
4405 #define USTORM_RDMA_ASSERT_LEVEL_SIZE			(IRO[60].size)
4406 
4407 /* Xstorm iWARP rxmit stats */
4408 #define XSTORM_IWARP_RXMIT_STATS_OFFSET(pf_id) \
4409 	(IRO[61].base + ((pf_id) * IRO[61].m1))
4410 #define XSTORM_IWARP_RXMIT_STATS_SIZE			(IRO[61].size)
4411 
4412 /* Tstorm RoCE Event Statistics */
4413 #define TSTORM_ROCE_EVENTS_STAT_OFFSET(roce_pf_id)	\
4414 	(IRO[62].base + ((roce_pf_id) * IRO[62].m1))
4415 #define TSTORM_ROCE_EVENTS_STAT_SIZE			(IRO[62].size)
4416 
4417 /* DCQCN Received Statistics */
4418 #define YSTORM_ROCE_DCQCN_RECEIVED_STATS_OFFSET(roce_pf_id)\
4419 	(IRO[63].base + ((roce_pf_id) * IRO[63].m1))
4420 #define YSTORM_ROCE_DCQCN_RECEIVED_STATS_SIZE		(IRO[63].size)
4421 
4422 /* RoCE Error Statistics */
4423 #define YSTORM_ROCE_ERROR_STATS_OFFSET(roce_pf_id)	\
4424 	(IRO[64].base + ((roce_pf_id) * IRO[64].m1))
4425 #define YSTORM_ROCE_ERROR_STATS_SIZE			(IRO[64].size)
4426 
4427 /* DCQCN Sent Statistics */
4428 #define PSTORM_ROCE_DCQCN_SENT_STATS_OFFSET(roce_pf_id)	\
4429 	(IRO[65].base + ((roce_pf_id) * IRO[65].m1))
4430 #define PSTORM_ROCE_DCQCN_SENT_STATS_SIZE		(IRO[65].size)
4431 
4432 /* RoCE CQEs Statistics */
4433 #define USTORM_ROCE_CQE_STATS_OFFSET(roce_pf_id)	\
4434 	(IRO[66].base + ((roce_pf_id) * IRO[66].m1))
4435 #define USTORM_ROCE_CQE_STATS_SIZE			(IRO[66].size)
4436 
4437 /* Runtime array offsets */
4438 #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET				0
4439 #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET				1
4440 #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET				2
4441 #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET				3
4442 #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET				4
4443 #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET				5
4444 #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET				6
4445 #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET				7
4446 #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET				8
4447 #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET				9
4448 #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET				10
4449 #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET				11
4450 #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET				12
4451 #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET				13
4452 #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET				14
4453 #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET				15
4454 #define DORQ_REG_VF_ICID_BIT_SHIFT_NORM_RT_OFFSET			16
4455 #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET					17
4456 #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET				18
4457 #define IGU_REG_PF_CONFIGURATION_RT_OFFSET				19
4458 #define IGU_REG_VF_CONFIGURATION_RT_OFFSET				20
4459 #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET				21
4460 #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET				22
4461 #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET				23
4462 #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET				24
4463 #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET				25
4464 #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET					26
4465 #define CAU_REG_SB_VAR_MEMORY_RT_SIZE					736
4466 #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET				762
4467 #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE					736
4468 #define CAU_REG_PI_MEMORY_RT_OFFSET					1498
4469 #define CAU_REG_PI_MEMORY_RT_SIZE					4416
4470 #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET			5914
4471 #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET			5915
4472 #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET			5916
4473 #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET				5917
4474 #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET				5918
4475 #define PRS_REG_SEARCH_TCP_RT_OFFSET					5919
4476 #define PRS_REG_SEARCH_FCOE_RT_OFFSET					5920
4477 #define PRS_REG_SEARCH_ROCE_RT_OFFSET					5921
4478 #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET				5922
4479 #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET				5923
4480 #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET				5924
4481 #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET			5925
4482 #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET		5926
4483 #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET			5927
4484 #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET				5928
4485 #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET				5929
4486 #define SRC_REG_FIRSTFREE_RT_OFFSET					5930
4487 #define SRC_REG_FIRSTFREE_RT_SIZE					2
4488 #define SRC_REG_LASTFREE_RT_OFFSET					5932
4489 #define SRC_REG_LASTFREE_RT_SIZE					2
4490 #define SRC_REG_COUNTFREE_RT_OFFSET					5934
4491 #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET				5935
4492 #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET				5936
4493 #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET				5937
4494 #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET					5938
4495 #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET					5939
4496 #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET					5940
4497 #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET				5941
4498 #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET				5942
4499 #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET				5943
4500 #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET				5944
4501 #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET				5945
4502 #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET				5946
4503 #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET				5947
4504 #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET				5948
4505 #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET				5949
4506 #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET				5950
4507 #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET				5951
4508 #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET				5952
4509 #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET				5953
4510 #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET			5954
4511 #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET			5955
4512 #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET			5956
4513 #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET				5957
4514 #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET				5958
4515 #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET				5959
4516 #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET				5960
4517 #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET				5961
4518 #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET				5962
4519 #define PSWRQ2_REG_VF_BASE_RT_OFFSET					5963
4520 #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET				5964
4521 #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET				5965
4522 #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET				5966
4523 #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET					5967
4524 #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE					22000
4525 #define PGLUE_REG_B_VF_BASE_RT_OFFSET					27967
4526 #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET			27968
4527 #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET				27969
4528 #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET				27970
4529 #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET				27971
4530 #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET				27972
4531 #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET				27973
4532 #define TM_REG_VF_ENABLE_CONN_RT_OFFSET					27974
4533 #define TM_REG_PF_ENABLE_CONN_RT_OFFSET					27975
4534 #define TM_REG_PF_ENABLE_TASK_RT_OFFSET					27976
4535 #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET			27977
4536 #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET			27978
4537 #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET				27979
4538 #define TM_REG_CONFIG_CONN_MEM_RT_SIZE					416
4539 #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET				28395
4540 #define TM_REG_CONFIG_TASK_MEM_RT_SIZE					512
4541 #define QM_REG_MAXPQSIZE_0_RT_OFFSET					28907
4542 #define QM_REG_MAXPQSIZE_1_RT_OFFSET					28908
4543 #define QM_REG_MAXPQSIZE_2_RT_OFFSET					28909
4544 #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET				28910
4545 #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET				28911
4546 #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET				28912
4547 #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET				28913
4548 #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET				28914
4549 #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET				28915
4550 #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET				28916
4551 #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET				28917
4552 #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET				28918
4553 #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET				28919
4554 #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET				28920
4555 #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET				28921
4556 #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET				28922
4557 #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET				28923
4558 #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET				28924
4559 #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET				28925
4560 #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET				28926
4561 #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET				28927
4562 #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET				28928
4563 #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET				28929
4564 #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET				28930
4565 #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET				28931
4566 #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET				28932
4567 #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET				28933
4568 #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET				28934
4569 #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET				28935
4570 #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET				28936
4571 #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET				28937
4572 #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET				28938
4573 #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET				28939
4574 #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET				28940
4575 #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET				28941
4576 #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET				28942
4577 #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET				28943
4578 #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET				28944
4579 #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET				28945
4580 #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET				28946
4581 #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET				28947
4582 #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET				28948
4583 #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET				28949
4584 #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET				28950
4585 #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET				28951
4586 #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET				28952
4587 #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET				28953
4588 #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET				28954
4589 #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET				28955
4590 #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET				28956
4591 #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET				28957
4592 #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET				28958
4593 #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET				28959
4594 #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET				28960
4595 #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET				28961
4596 #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET				28962
4597 #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET				28963
4598 #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET				28964
4599 #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET				28965
4600 #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET				28966
4601 #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET				28967
4602 #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET				28968
4603 #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET				28969
4604 #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET				28970
4605 #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET				28971
4606 #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET				28972
4607 #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET				28973
4608 #define QM_REG_BASEADDROTHERPQ_RT_OFFSET				28974
4609 #define QM_REG_BASEADDROTHERPQ_RT_SIZE					128
4610 #define QM_REG_PTRTBLOTHER_RT_OFFSET					29102
4611 #define QM_REG_PTRTBLOTHER_RT_SIZE					256
4612 #define QM_REG_VOQCRDLINE_RT_OFFSET					29358
4613 #define QM_REG_VOQCRDLINE_RT_SIZE					20
4614 #define QM_REG_VOQINITCRDLINE_RT_OFFSET					29378
4615 #define QM_REG_VOQINITCRDLINE_RT_SIZE					20
4616 #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET				29398
4617 #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET				29399
4618 #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET				29400
4619 #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET				29401
4620 #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET				29402
4621 #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET				29403
4622 #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET				29404
4623 #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET				29405
4624 #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET				29406
4625 #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET				29407
4626 #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET				29408
4627 #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET				29409
4628 #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET				29410
4629 #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET				29411
4630 #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET				29412
4631 #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET				29413
4632 #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET				29414
4633 #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET				29415
4634 #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET				29416
4635 #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET				29417
4636 #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET				29418
4637 #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET				29419
4638 #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET				29420
4639 #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET				29421
4640 #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET				29422
4641 #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET				29423
4642 #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET				29424
4643 #define QM_REG_PQTX2PF_0_RT_OFFSET					29425
4644 #define QM_REG_PQTX2PF_1_RT_OFFSET					29426
4645 #define QM_REG_PQTX2PF_2_RT_OFFSET					29427
4646 #define QM_REG_PQTX2PF_3_RT_OFFSET					29428
4647 #define QM_REG_PQTX2PF_4_RT_OFFSET					29429
4648 #define QM_REG_PQTX2PF_5_RT_OFFSET					29430
4649 #define QM_REG_PQTX2PF_6_RT_OFFSET					29431
4650 #define QM_REG_PQTX2PF_7_RT_OFFSET					29432
4651 #define QM_REG_PQTX2PF_8_RT_OFFSET					29433
4652 #define QM_REG_PQTX2PF_9_RT_OFFSET					29434
4653 #define QM_REG_PQTX2PF_10_RT_OFFSET					29435
4654 #define QM_REG_PQTX2PF_11_RT_OFFSET					29436
4655 #define QM_REG_PQTX2PF_12_RT_OFFSET					29437
4656 #define QM_REG_PQTX2PF_13_RT_OFFSET					29438
4657 #define QM_REG_PQTX2PF_14_RT_OFFSET					29439
4658 #define QM_REG_PQTX2PF_15_RT_OFFSET					29440
4659 #define QM_REG_PQTX2PF_16_RT_OFFSET					29441
4660 #define QM_REG_PQTX2PF_17_RT_OFFSET					29442
4661 #define QM_REG_PQTX2PF_18_RT_OFFSET					29443
4662 #define QM_REG_PQTX2PF_19_RT_OFFSET					29444
4663 #define QM_REG_PQTX2PF_20_RT_OFFSET					29445
4664 #define QM_REG_PQTX2PF_21_RT_OFFSET					29446
4665 #define QM_REG_PQTX2PF_22_RT_OFFSET					29447
4666 #define QM_REG_PQTX2PF_23_RT_OFFSET					29448
4667 #define QM_REG_PQTX2PF_24_RT_OFFSET					29449
4668 #define QM_REG_PQTX2PF_25_RT_OFFSET					29450
4669 #define QM_REG_PQTX2PF_26_RT_OFFSET					29451
4670 #define QM_REG_PQTX2PF_27_RT_OFFSET					29452
4671 #define QM_REG_PQTX2PF_28_RT_OFFSET					29453
4672 #define QM_REG_PQTX2PF_29_RT_OFFSET					29454
4673 #define QM_REG_PQTX2PF_30_RT_OFFSET					29455
4674 #define QM_REG_PQTX2PF_31_RT_OFFSET					29456
4675 #define QM_REG_PQTX2PF_32_RT_OFFSET					29457
4676 #define QM_REG_PQTX2PF_33_RT_OFFSET					29458
4677 #define QM_REG_PQTX2PF_34_RT_OFFSET					29459
4678 #define QM_REG_PQTX2PF_35_RT_OFFSET					29460
4679 #define QM_REG_PQTX2PF_36_RT_OFFSET					29461
4680 #define QM_REG_PQTX2PF_37_RT_OFFSET					29462
4681 #define QM_REG_PQTX2PF_38_RT_OFFSET					29463
4682 #define QM_REG_PQTX2PF_39_RT_OFFSET					29464
4683 #define QM_REG_PQTX2PF_40_RT_OFFSET					29465
4684 #define QM_REG_PQTX2PF_41_RT_OFFSET					29466
4685 #define QM_REG_PQTX2PF_42_RT_OFFSET					29467
4686 #define QM_REG_PQTX2PF_43_RT_OFFSET					29468
4687 #define QM_REG_PQTX2PF_44_RT_OFFSET					29469
4688 #define QM_REG_PQTX2PF_45_RT_OFFSET					29470
4689 #define QM_REG_PQTX2PF_46_RT_OFFSET					29471
4690 #define QM_REG_PQTX2PF_47_RT_OFFSET					29472
4691 #define QM_REG_PQTX2PF_48_RT_OFFSET					29473
4692 #define QM_REG_PQTX2PF_49_RT_OFFSET					29474
4693 #define QM_REG_PQTX2PF_50_RT_OFFSET					29475
4694 #define QM_REG_PQTX2PF_51_RT_OFFSET					29476
4695 #define QM_REG_PQTX2PF_52_RT_OFFSET					29477
4696 #define QM_REG_PQTX2PF_53_RT_OFFSET					29478
4697 #define QM_REG_PQTX2PF_54_RT_OFFSET					29479
4698 #define QM_REG_PQTX2PF_55_RT_OFFSET					29480
4699 #define QM_REG_PQTX2PF_56_RT_OFFSET					29481
4700 #define QM_REG_PQTX2PF_57_RT_OFFSET					29482
4701 #define QM_REG_PQTX2PF_58_RT_OFFSET					29483
4702 #define QM_REG_PQTX2PF_59_RT_OFFSET					29484
4703 #define QM_REG_PQTX2PF_60_RT_OFFSET					29485
4704 #define QM_REG_PQTX2PF_61_RT_OFFSET					29486
4705 #define QM_REG_PQTX2PF_62_RT_OFFSET					29487
4706 #define QM_REG_PQTX2PF_63_RT_OFFSET					29488
4707 #define QM_REG_PQOTHER2PF_0_RT_OFFSET					29489
4708 #define QM_REG_PQOTHER2PF_1_RT_OFFSET					29490
4709 #define QM_REG_PQOTHER2PF_2_RT_OFFSET					29491
4710 #define QM_REG_PQOTHER2PF_3_RT_OFFSET					29492
4711 #define QM_REG_PQOTHER2PF_4_RT_OFFSET					29493
4712 #define QM_REG_PQOTHER2PF_5_RT_OFFSET					29494
4713 #define QM_REG_PQOTHER2PF_6_RT_OFFSET					29495
4714 #define QM_REG_PQOTHER2PF_7_RT_OFFSET					29496
4715 #define QM_REG_PQOTHER2PF_8_RT_OFFSET					29497
4716 #define QM_REG_PQOTHER2PF_9_RT_OFFSET					29498
4717 #define QM_REG_PQOTHER2PF_10_RT_OFFSET					29499
4718 #define QM_REG_PQOTHER2PF_11_RT_OFFSET					29500
4719 #define QM_REG_PQOTHER2PF_12_RT_OFFSET					29501
4720 #define QM_REG_PQOTHER2PF_13_RT_OFFSET					29502
4721 #define QM_REG_PQOTHER2PF_14_RT_OFFSET					29503
4722 #define QM_REG_PQOTHER2PF_15_RT_OFFSET					29504
4723 #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET					29505
4724 #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET					29506
4725 #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET				29507
4726 #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET				29508
4727 #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET				29509
4728 #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET				29510
4729 #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET				29511
4730 #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET				29512
4731 #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET				29513
4732 #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET				29514
4733 #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET				29515
4734 #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET				29516
4735 #define QM_REG_RLGLBLINCVAL_RT_OFFSET					29517
4736 #define QM_REG_RLGLBLINCVAL_RT_SIZE					256
4737 #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET				29773
4738 #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE					256
4739 #define QM_REG_RLGLBLCRD_RT_OFFSET					30029
4740 #define QM_REG_RLGLBLCRD_RT_SIZE					256
4741 #define QM_REG_RLGLBLENABLE_RT_OFFSET					30285
4742 #define QM_REG_RLPFPERIOD_RT_OFFSET					30286
4743 #define QM_REG_RLPFPERIODTIMER_RT_OFFSET				30287
4744 #define QM_REG_RLPFINCVAL_RT_OFFSET					30288
4745 #define QM_REG_RLPFINCVAL_RT_SIZE					16
4746 #define QM_REG_RLPFUPPERBOUND_RT_OFFSET					30304
4747 #define QM_REG_RLPFUPPERBOUND_RT_SIZE					16
4748 #define QM_REG_RLPFCRD_RT_OFFSET					30320
4749 #define QM_REG_RLPFCRD_RT_SIZE						16
4750 #define QM_REG_RLPFENABLE_RT_OFFSET					30336
4751 #define QM_REG_RLPFVOQENABLE_RT_OFFSET					30337
4752 #define QM_REG_WFQPFWEIGHT_RT_OFFSET					30338
4753 #define QM_REG_WFQPFWEIGHT_RT_SIZE					16
4754 #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET				30354
4755 #define QM_REG_WFQPFUPPERBOUND_RT_SIZE					16
4756 #define QM_REG_WFQPFCRD_RT_OFFSET					30370
4757 #define QM_REG_WFQPFCRD_RT_SIZE						160
4758 #define QM_REG_WFQPFENABLE_RT_OFFSET					30530
4759 #define QM_REG_WFQVPENABLE_RT_OFFSET					30531
4760 #define QM_REG_BASEADDRTXPQ_RT_OFFSET					30532
4761 #define QM_REG_BASEADDRTXPQ_RT_SIZE					512
4762 #define QM_REG_TXPQMAP_RT_OFFSET					31044
4763 #define QM_REG_TXPQMAP_RT_SIZE						512
4764 #define QM_REG_WFQVPWEIGHT_RT_OFFSET					31556
4765 #define QM_REG_WFQVPWEIGHT_RT_SIZE					512
4766 #define QM_REG_WFQVPCRD_RT_OFFSET					32068
4767 #define QM_REG_WFQVPCRD_RT_SIZE						512
4768 #define QM_REG_WFQVPMAP_RT_OFFSET					32580
4769 #define QM_REG_WFQVPMAP_RT_SIZE						512
4770 #define QM_REG_PTRTBLTX_RT_OFFSET					33092
4771 #define QM_REG_PTRTBLTX_RT_SIZE						1024
4772 #define QM_REG_WFQPFCRD_MSB_RT_OFFSET					34116
4773 #define QM_REG_WFQPFCRD_MSB_RT_SIZE					160
4774 #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET				34276
4775 #define NIG_REG_BRB_GATE_DNTFWD_PORT_RT_OFFSET				34277
4776 #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET				34278
4777 #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET				34279
4778 #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET				34280
4779 #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET				34281
4780 #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET			34282
4781 #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET				34283
4782 #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE					4
4783 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET				34287
4784 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE				4
4785 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET				34291
4786 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE				32
4787 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET				34323
4788 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE				16
4789 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET				34339
4790 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE				16
4791 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET			34355
4792 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE			16
4793 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET			34371
4794 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE				16
4795 #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET					34387
4796 #define NIG_REG_PPF_TO_ENGINE_SEL_RT_OFFSET				34388
4797 #define NIG_REG_PPF_TO_ENGINE_SEL_RT_SIZE				8
4798 #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET				34396
4799 #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET				34397
4800 #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET				34398
4801 #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET				34399
4802 #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET				34400
4803 #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET				34401
4804 #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET				34402
4805 #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET			34403
4806 #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET			34404
4807 #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET			34405
4808 #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET			34406
4809 #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET				34407
4810 #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET				34408
4811 #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET				34409
4812 #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET				34410
4813 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET			34411
4814 #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET				34412
4815 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET			34413
4816 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET			34414
4817 #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET				34415
4818 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET			34416
4819 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET			34417
4820 #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET				34418
4821 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET			34419
4822 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET			34420
4823 #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET				34421
4824 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET			34422
4825 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET			34423
4826 #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET				34424
4827 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET			34425
4828 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET			34426
4829 #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET				34427
4830 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET			34428
4831 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET			34429
4832 #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET				34430
4833 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET			34431
4834 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET			34432
4835 #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET				34433
4836 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET			34434
4837 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET			34435
4838 #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET				34436
4839 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET			34437
4840 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET			34438
4841 #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET				34439
4842 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET			34440
4843 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET			34441
4844 #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET				34442
4845 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET			34443
4846 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET			34444
4847 #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET				34445
4848 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET			34446
4849 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET			34447
4850 #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET				34448
4851 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET			34449
4852 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET			34450
4853 #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET				34451
4854 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET			34452
4855 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET			34453
4856 #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET				34454
4857 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET			34455
4858 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET			34456
4859 #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET				34457
4860 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET			34458
4861 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET			34459
4862 #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET				34460
4863 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET			34461
4864 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET			34462
4865 #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET				34463
4866 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET			34464
4867 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET			34465
4868 #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET				34466
4869 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET			34467
4870 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET			34468
4871 #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET				34469
4872 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET			34470
4873 #define XCM_REG_CON_PHY_Q3_RT_OFFSET					34471
4874 
4875 #define RUNTIME_ARRAY_SIZE 34472
4876 
4877 /* Init Callbacks */
4878 #define DMAE_READY_CB	0
4879 
4880 /* The eth storm context for the Tstorm */
4881 struct tstorm_eth_conn_st_ctx {
4882 	__le32 reserved[4];
4883 };
4884 
4885 /* The eth storm context for the Pstorm */
4886 struct pstorm_eth_conn_st_ctx {
4887 	__le32 reserved[8];
4888 };
4889 
4890 /* The eth storm context for the Xstorm */
4891 struct xstorm_eth_conn_st_ctx {
4892 	__le32 reserved[60];
4893 };
4894 
4895 struct xstorm_eth_conn_ag_ctx {
4896 	u8 reserved0;
4897 	u8 state;
4898 	u8 flags0;
4899 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
4900 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
4901 #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK	0x1
4902 #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT	1
4903 #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK	0x1
4904 #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT	2
4905 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
4906 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
4907 #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK	0x1
4908 #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT	4
4909 #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK	0x1
4910 #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT	5
4911 #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK	0x1
4912 #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT	6
4913 #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK	0x1
4914 #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT	7
4915 		u8 flags1;
4916 #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK	0x1
4917 #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT	0
4918 #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK	0x1
4919 #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT	1
4920 #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK	0x1
4921 #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT	2
4922 #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK		0x1
4923 #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT		3
4924 #define XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_MASK	0x1
4925 #define XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_SHIFT	4
4926 #define XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_MASK	0x1
4927 #define XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_SHIFT	5
4928 #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK	0x1
4929 #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT	6
4930 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK	0x1
4931 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT	7
4932 	u8 flags2;
4933 #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK	0x3
4934 #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT	0
4935 #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK	0x3
4936 #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT	2
4937 #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK	0x3
4938 #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT	4
4939 #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK	0x3
4940 #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT	6
4941 	u8 flags3;
4942 #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK	0x3
4943 #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT	0
4944 #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK	0x3
4945 #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT	2
4946 #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK	0x3
4947 #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT	4
4948 #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK	0x3
4949 #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT	6
4950 		u8 flags4;
4951 #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK	0x3
4952 #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT	0
4953 #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK	0x3
4954 #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT	2
4955 #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK	0x3
4956 #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT	4
4957 #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK	0x3
4958 #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT	6
4959 	u8 flags5;
4960 #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK	0x3
4961 #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT	0
4962 #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK	0x3
4963 #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT	2
4964 #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK	0x3
4965 #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT	4
4966 #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK	0x3
4967 #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT	6
4968 	u8 flags6;
4969 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK		0x3
4970 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT	0
4971 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK		0x3
4972 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT	2
4973 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK			0x3
4974 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT			4
4975 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK		0x3
4976 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT		6
4977 	u8 flags7;
4978 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK		0x3
4979 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT	0
4980 #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK	0x3
4981 #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT	2
4982 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK	0x3
4983 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT	4
4984 #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK		0x1
4985 #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT		6
4986 #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK		0x1
4987 #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT		7
4988 	u8 flags8;
4989 #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK	0x1
4990 #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT	0
4991 #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK	0x1
4992 #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT	1
4993 #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK	0x1
4994 #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT	2
4995 #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK	0x1
4996 #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT	3
4997 #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK	0x1
4998 #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT	4
4999 #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK	0x1
5000 #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT	5
5001 #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK	0x1
5002 #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT	6
5003 #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK	0x1
5004 #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT	7
5005 	u8 flags9;
5006 #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK			0x1
5007 #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT			0
5008 #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK			0x1
5009 #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT			1
5010 #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK			0x1
5011 #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT			2
5012 #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK			0x1
5013 #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT			3
5014 #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK			0x1
5015 #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT			4
5016 #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK			0x1
5017 #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT			5
5018 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK	0x1
5019 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT	6
5020 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK	0x1
5021 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT	7
5022 	u8 flags10;
5023 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK			0x1
5024 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT		0
5025 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK		0x1
5026 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT		1
5027 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK		0x1
5028 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT		2
5029 #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK		0x1
5030 #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT		3
5031 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK		0x1
5032 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT		4
5033 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK	0x1
5034 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT	5
5035 #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK		0x1
5036 #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT		6
5037 #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK		0x1
5038 #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT		7
5039 	u8 flags11;
5040 #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK	0x1
5041 #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT	0
5042 #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK	0x1
5043 #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT	1
5044 #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK	0x1
5045 #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT	2
5046 #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK		0x1
5047 #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT		3
5048 #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK		0x1
5049 #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT		4
5050 #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK		0x1
5051 #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT		5
5052 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
5053 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
5054 #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK		0x1
5055 #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT		7
5056 	u8 flags12;
5057 #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK		0x1
5058 #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT	0
5059 #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK		0x1
5060 #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT	1
5061 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
5062 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
5063 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
5064 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
5065 #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK		0x1
5066 #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT	4
5067 #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK		0x1
5068 #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT	5
5069 #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK		0x1
5070 #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT	6
5071 #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK		0x1
5072 #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT	7
5073 	u8 flags13;
5074 #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK		0x1
5075 #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT	0
5076 #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK		0x1
5077 #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT	1
5078 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
5079 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
5080 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
5081 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
5082 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
5083 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
5084 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
5085 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
5086 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
5087 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
5088 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
5089 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
5090 	u8 flags14;
5091 #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK		0x1
5092 #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT	0
5093 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK	0x1
5094 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT	1
5095 #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK	0x1
5096 #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT	2
5097 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK	0x1
5098 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT	3
5099 #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK		0x1
5100 #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT		4
5101 #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK		0x1
5102 #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT	5
5103 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK		0x3
5104 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT		6
5105 	u8 edpm_event_id;
5106 	__le16 physical_q0;
5107 	__le16 e5_reserved1;
5108 	__le16 edpm_num_bds;
5109 	__le16 tx_bd_cons;
5110 	__le16 tx_bd_prod;
5111 	__le16 updated_qm_pq_id;
5112 	__le16 conn_dpi;
5113 	u8 byte3;
5114 	u8 byte4;
5115 	u8 byte5;
5116 	u8 byte6;
5117 	__le32 reg0;
5118 	__le32 reg1;
5119 	__le32 reg2;
5120 	__le32 reg3;
5121 	__le32 reg4;
5122 	__le32 reg5;
5123 	__le32 reg6;
5124 	__le16 word7;
5125 	__le16 word8;
5126 	__le16 word9;
5127 	__le16 word10;
5128 	__le32 reg7;
5129 	__le32 reg8;
5130 	__le32 reg9;
5131 	u8 byte7;
5132 	u8 byte8;
5133 	u8 byte9;
5134 	u8 byte10;
5135 	u8 byte11;
5136 	u8 byte12;
5137 	u8 byte13;
5138 	u8 byte14;
5139 	u8 byte15;
5140 	u8 e5_reserved;
5141 	__le16 word11;
5142 	__le32 reg10;
5143 	__le32 reg11;
5144 	__le32 reg12;
5145 	__le32 reg13;
5146 	__le32 reg14;
5147 	__le32 reg15;
5148 	__le32 reg16;
5149 	__le32 reg17;
5150 	__le32 reg18;
5151 	__le32 reg19;
5152 	__le16 word12;
5153 	__le16 word13;
5154 	__le16 word14;
5155 	__le16 word15;
5156 };
5157 
5158 /* The eth storm context for the Ystorm */
5159 struct ystorm_eth_conn_st_ctx {
5160 	__le32 reserved[8];
5161 };
5162 
5163 struct ystorm_eth_conn_ag_ctx {
5164 	u8 byte0;
5165 	u8 state;
5166 	u8 flags0;
5167 #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK			0x1
5168 #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT			0
5169 #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK			0x1
5170 #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT			1
5171 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK	0x3
5172 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT	2
5173 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK		0x3
5174 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT	4
5175 #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK			0x3
5176 #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT			6
5177 	u8 flags1;
5178 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK	0x1
5179 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT	0
5180 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK	0x1
5181 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT	1
5182 #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK			0x1
5183 #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT			2
5184 #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK			0x1
5185 #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT			3
5186 #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK			0x1
5187 #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT			4
5188 #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK			0x1
5189 #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT			5
5190 #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK			0x1
5191 #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT			6
5192 #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK			0x1
5193 #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT			7
5194 	u8 tx_q0_int_coallecing_timeset;
5195 	u8 byte3;
5196 	__le16 word0;
5197 	__le32 terminate_spqe;
5198 	__le32 reg1;
5199 	__le16 tx_bd_cons_upd;
5200 	__le16 word2;
5201 	__le16 word3;
5202 	__le16 word4;
5203 	__le32 reg2;
5204 	__le32 reg3;
5205 };
5206 
5207 struct tstorm_eth_conn_ag_ctx {
5208 	u8 byte0;
5209 	u8 byte1;
5210 	u8 flags0;
5211 #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK	0x1
5212 #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT	0
5213 #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK	0x1
5214 #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT	1
5215 #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK	0x1
5216 #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT	2
5217 #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK	0x1
5218 #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT	3
5219 #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK	0x1
5220 #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT	4
5221 #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK	0x1
5222 #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT	5
5223 #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK	0x3
5224 #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT	6
5225 	u8 flags1;
5226 #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK	0x3
5227 #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT	0
5228 #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK	0x3
5229 #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT	2
5230 #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK	0x3
5231 #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT	4
5232 #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK	0x3
5233 #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT	6
5234 	u8 flags2;
5235 #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK	0x3
5236 #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT	0
5237 #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK	0x3
5238 #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT	2
5239 #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK	0x3
5240 #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT	4
5241 #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK	0x3
5242 #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT	6
5243 	u8 flags3;
5244 #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK	0x3
5245 #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT	0
5246 #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK	0x3
5247 #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT	2
5248 #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK	0x1
5249 #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT	4
5250 #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK	0x1
5251 #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT	5
5252 #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK	0x1
5253 #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT	6
5254 #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK	0x1
5255 #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT	7
5256 	u8 flags4;
5257 #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK	0x1
5258 #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT	0
5259 #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK	0x1
5260 #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT	1
5261 #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK	0x1
5262 #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT	2
5263 #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK	0x1
5264 #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT	3
5265 #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK	0x1
5266 #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT	4
5267 #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK	0x1
5268 #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT	5
5269 #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK	0x1
5270 #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT	6
5271 #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK	0x1
5272 #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT	7
5273 	u8 flags5;
5274 #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK		0x1
5275 #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT		0
5276 #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK		0x1
5277 #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT		1
5278 #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK		0x1
5279 #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT		2
5280 #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK		0x1
5281 #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT		3
5282 #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK		0x1
5283 #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT		4
5284 #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK		0x1
5285 #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT	5
5286 #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK		0x1
5287 #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT		6
5288 #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK		0x1
5289 #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT		7
5290 	__le32 reg0;
5291 	__le32 reg1;
5292 	__le32 reg2;
5293 	__le32 reg3;
5294 	__le32 reg4;
5295 	__le32 reg5;
5296 	__le32 reg6;
5297 	__le32 reg7;
5298 	__le32 reg8;
5299 	u8 byte2;
5300 	u8 byte3;
5301 	__le16 rx_bd_cons;
5302 	u8 byte4;
5303 	u8 byte5;
5304 	__le16 rx_bd_prod;
5305 	__le16 word2;
5306 	__le16 word3;
5307 	__le32 reg9;
5308 	__le32 reg10;
5309 };
5310 
5311 struct ustorm_eth_conn_ag_ctx {
5312 	u8 byte0;
5313 	u8 byte1;
5314 	u8 flags0;
5315 #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK			0x1
5316 #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT			0
5317 #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK			0x1
5318 #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT			1
5319 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK	0x3
5320 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT	2
5321 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK	0x3
5322 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT	4
5323 #define USTORM_ETH_CONN_AG_CTX_CF2_MASK			0x3
5324 #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT			6
5325 	u8 flags1;
5326 #define USTORM_ETH_CONN_AG_CTX_CF3_MASK			0x3
5327 #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT			0
5328 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK		0x3
5329 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT		2
5330 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK		0x3
5331 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT		4
5332 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK	0x3
5333 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT	6
5334 	u8 flags2;
5335 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK	0x1
5336 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT	0
5337 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK	0x1
5338 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT	1
5339 #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK			0x1
5340 #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT			2
5341 #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK			0x1
5342 #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT			3
5343 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK		0x1
5344 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT		4
5345 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK		0x1
5346 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT		5
5347 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK	0x1
5348 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT	6
5349 #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK			0x1
5350 #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT			7
5351 	u8 flags3;
5352 #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK	0x1
5353 #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT	0
5354 #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK	0x1
5355 #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT	1
5356 #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK	0x1
5357 #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT	2
5358 #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK	0x1
5359 #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT	3
5360 #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK	0x1
5361 #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT	4
5362 #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK	0x1
5363 #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT	5
5364 #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK	0x1
5365 #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT	6
5366 #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK	0x1
5367 #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT	7
5368 	u8 byte2;
5369 	u8 byte3;
5370 	__le16 word0;
5371 	__le16 tx_bd_cons;
5372 	__le32 reg0;
5373 	__le32 reg1;
5374 	__le32 reg2;
5375 	__le32 tx_int_coallecing_timeset;
5376 	__le16 tx_drv_bd_cons;
5377 	__le16 rx_drv_cqe_cons;
5378 };
5379 
5380 /* The eth storm context for the Ustorm */
5381 struct ustorm_eth_conn_st_ctx {
5382 	__le32 reserved[40];
5383 };
5384 
5385 /* The eth storm context for the Mstorm */
5386 struct mstorm_eth_conn_st_ctx {
5387 	__le32 reserved[8];
5388 };
5389 
5390 /* eth connection context */
5391 struct eth_conn_context {
5392 	struct tstorm_eth_conn_st_ctx tstorm_st_context;
5393 	struct regpair tstorm_st_padding[2];
5394 	struct pstorm_eth_conn_st_ctx pstorm_st_context;
5395 	struct xstorm_eth_conn_st_ctx xstorm_st_context;
5396 	struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
5397 	struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
5398 	struct ystorm_eth_conn_st_ctx ystorm_st_context;
5399 	struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
5400 	struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
5401 	struct ustorm_eth_conn_st_ctx ustorm_st_context;
5402 	struct mstorm_eth_conn_st_ctx mstorm_st_context;
5403 };
5404 
5405 /* Ethernet filter types: mac/vlan/pair */
5406 enum eth_error_code {
5407 	ETH_OK = 0x00,
5408 	ETH_FILTERS_MAC_ADD_FAIL_FULL,
5409 	ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
5410 	ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
5411 	ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
5412 	ETH_FILTERS_MAC_DEL_FAIL_NOF,
5413 	ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
5414 	ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
5415 	ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
5416 	ETH_FILTERS_VLAN_ADD_FAIL_FULL,
5417 	ETH_FILTERS_VLAN_ADD_FAIL_DUP,
5418 	ETH_FILTERS_VLAN_DEL_FAIL_NOF,
5419 	ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
5420 	ETH_FILTERS_PAIR_ADD_FAIL_DUP,
5421 	ETH_FILTERS_PAIR_ADD_FAIL_FULL,
5422 	ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
5423 	ETH_FILTERS_PAIR_DEL_FAIL_NOF,
5424 	ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
5425 	ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
5426 	ETH_FILTERS_VNI_ADD_FAIL_FULL,
5427 	ETH_FILTERS_VNI_ADD_FAIL_DUP,
5428 	ETH_FILTERS_GFT_UPDATE_FAIL,
5429 	ETH_RX_QUEUE_FAIL_LOAD_VF_DATA,
5430 	ETH_FILTERS_GFS_ADD_FILTER_FAIL_MAX_HOPS,
5431 	ETH_FILTERS_GFS_ADD_FILTER_FAIL_NO_FREE_ENRTY,
5432 	ETH_FILTERS_GFS_ADD_FILTER_FAIL_ALREADY_EXISTS,
5433 	ETH_FILTERS_GFS_ADD_FILTER_FAIL_PCI_ERROR,
5434 	ETH_FILTERS_GFS_ADD_FINLER_FAIL_MAGIC_NUM_ERROR,
5435 	ETH_FILTERS_GFS_DEL_FILTER_FAIL_MAX_HOPS,
5436 	ETH_FILTERS_GFS_DEL_FILTER_FAIL_NO_MATCH_ENRTY,
5437 	ETH_FILTERS_GFS_DEL_FILTER_FAIL_PCI_ERROR,
5438 	ETH_FILTERS_GFS_DEL_FILTER_FAIL_MAGIC_NUM_ERROR,
5439 	MAX_ETH_ERROR_CODE
5440 };
5441 
5442 /* Opcodes for the event ring */
5443 enum eth_event_opcode {
5444 	ETH_EVENT_UNUSED,
5445 	ETH_EVENT_VPORT_START,
5446 	ETH_EVENT_VPORT_UPDATE,
5447 	ETH_EVENT_VPORT_STOP,
5448 	ETH_EVENT_TX_QUEUE_START,
5449 	ETH_EVENT_TX_QUEUE_STOP,
5450 	ETH_EVENT_RX_QUEUE_START,
5451 	ETH_EVENT_RX_QUEUE_UPDATE,
5452 	ETH_EVENT_RX_QUEUE_STOP,
5453 	ETH_EVENT_FILTERS_UPDATE,
5454 	ETH_EVENT_RX_ADD_OPENFLOW_FILTER,
5455 	ETH_EVENT_RX_DELETE_OPENFLOW_FILTER,
5456 	ETH_EVENT_RX_CREATE_OPENFLOW_ACTION,
5457 	ETH_EVENT_RX_ADD_UDP_FILTER,
5458 	ETH_EVENT_RX_DELETE_UDP_FILTER,
5459 	ETH_EVENT_RX_CREATE_GFT_ACTION,
5460 	ETH_EVENT_RX_GFT_UPDATE_FILTER,
5461 	ETH_EVENT_TX_QUEUE_UPDATE,
5462 	ETH_EVENT_RGFS_ADD_FILTER,
5463 	ETH_EVENT_RGFS_DEL_FILTER,
5464 	ETH_EVENT_TGFS_ADD_FILTER,
5465 	ETH_EVENT_TGFS_DEL_FILTER,
5466 	ETH_EVENT_GFS_COUNTERS_REPORT_REQUEST,
5467 	MAX_ETH_EVENT_OPCODE
5468 };
5469 
5470 /* Classify rule types in E2/E3 */
5471 enum eth_filter_action {
5472 	ETH_FILTER_ACTION_UNUSED,
5473 	ETH_FILTER_ACTION_REMOVE,
5474 	ETH_FILTER_ACTION_ADD,
5475 	ETH_FILTER_ACTION_REMOVE_ALL,
5476 	MAX_ETH_FILTER_ACTION
5477 };
5478 
5479 /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
5480 struct eth_filter_cmd {
5481 	u8 type;
5482 	u8 vport_id;
5483 	u8 action;
5484 	u8 reserved0;
5485 	__le32 vni;
5486 	__le16 mac_lsb;
5487 	__le16 mac_mid;
5488 	__le16 mac_msb;
5489 	__le16 vlan_id;
5490 };
5491 
5492 /*	$$KEEP_ENDIANNESS$$ */
5493 struct eth_filter_cmd_header {
5494 	u8 rx;
5495 	u8 tx;
5496 	u8 cmd_cnt;
5497 	u8 assert_on_error;
5498 	u8 reserved1[4];
5499 };
5500 
5501 /* Ethernet filter types: mac/vlan/pair */
5502 enum eth_filter_type {
5503 	ETH_FILTER_TYPE_UNUSED,
5504 	ETH_FILTER_TYPE_MAC,
5505 	ETH_FILTER_TYPE_VLAN,
5506 	ETH_FILTER_TYPE_PAIR,
5507 	ETH_FILTER_TYPE_INNER_MAC,
5508 	ETH_FILTER_TYPE_INNER_VLAN,
5509 	ETH_FILTER_TYPE_INNER_PAIR,
5510 	ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
5511 	ETH_FILTER_TYPE_MAC_VNI_PAIR,
5512 	ETH_FILTER_TYPE_VNI,
5513 	MAX_ETH_FILTER_TYPE
5514 };
5515 
5516 /* inner to inner vlan priority translation configurations */
5517 struct eth_in_to_in_pri_map_cfg {
5518 	u8 inner_vlan_pri_remap_en;
5519 	u8 reserved[7];
5520 	u8 non_rdma_in_to_in_pri_map[8];
5521 	u8 rdma_in_to_in_pri_map[8];
5522 };
5523 
5524 /* Eth IPv4 Fragment Type */
5525 enum eth_ipv4_frag_type {
5526 	ETH_IPV4_NOT_FRAG,
5527 	ETH_IPV4_FIRST_FRAG,
5528 	ETH_IPV4_NON_FIRST_FRAG,
5529 	MAX_ETH_IPV4_FRAG_TYPE
5530 };
5531 
5532 /* eth IPv4 Fragment Type */
5533 enum eth_ip_type {
5534 	ETH_IPV4,
5535 	ETH_IPV6,
5536 	MAX_ETH_IP_TYPE
5537 };
5538 
5539 /* Ethernet Ramrod Command IDs */
5540 enum eth_ramrod_cmd_id {
5541 	ETH_RAMROD_UNUSED,
5542 	ETH_RAMROD_VPORT_START,
5543 	ETH_RAMROD_VPORT_UPDATE,
5544 	ETH_RAMROD_VPORT_STOP,
5545 	ETH_RAMROD_RX_QUEUE_START,
5546 	ETH_RAMROD_RX_QUEUE_STOP,
5547 	ETH_RAMROD_TX_QUEUE_START,
5548 	ETH_RAMROD_TX_QUEUE_STOP,
5549 	ETH_RAMROD_FILTERS_UPDATE,
5550 	ETH_RAMROD_RX_QUEUE_UPDATE,
5551 	ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
5552 	ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
5553 	ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
5554 	ETH_RAMROD_RX_ADD_UDP_FILTER,
5555 	ETH_RAMROD_RX_DELETE_UDP_FILTER,
5556 	ETH_RAMROD_RX_CREATE_GFT_ACTION,
5557 	ETH_RAMROD_GFT_UPDATE_FILTER,
5558 	ETH_RAMROD_TX_QUEUE_UPDATE,
5559 	ETH_RAMROD_RGFS_FILTER_ADD,
5560 	ETH_RAMROD_RGFS_FILTER_DEL,
5561 	ETH_RAMROD_TGFS_FILTER_ADD,
5562 	ETH_RAMROD_TGFS_FILTER_DEL,
5563 	ETH_RAMROD_GFS_COUNTERS_REPORT_REQUEST,
5564 	MAX_ETH_RAMROD_CMD_ID
5565 };
5566 
5567 /* Return code from eth sp ramrods */
5568 struct eth_return_code {
5569 	u8 value;
5570 #define ETH_RETURN_CODE_ERR_CODE_MASK  0x3F
5571 #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
5572 #define ETH_RETURN_CODE_RESERVED_MASK  0x1
5573 #define ETH_RETURN_CODE_RESERVED_SHIFT 6
5574 #define ETH_RETURN_CODE_RX_TX_MASK     0x1
5575 #define ETH_RETURN_CODE_RX_TX_SHIFT    7
5576 };
5577 
5578 /* tx destination enum */
5579 enum eth_tx_dst_mode_config_enum {
5580 	ETH_TX_DST_MODE_CONFIG_DISABLE,
5581 	ETH_TX_DST_MODE_CONFIG_FORWARD_DATA_IN_BD,
5582 	ETH_TX_DST_MODE_CONFIG_FORWARD_DATA_IN_VPORT,
5583 	MAX_ETH_TX_DST_MODE_CONFIG_ENUM
5584 };
5585 
5586 /* What to do in case an error occurs */
5587 enum eth_tx_err {
5588 	ETH_TX_ERR_DROP,
5589 	ETH_TX_ERR_ASSERT_MALICIOUS,
5590 	MAX_ETH_TX_ERR
5591 };
5592 
5593 /* Array of the different error type behaviors */
5594 struct eth_tx_err_vals {
5595 	__le16 values;
5596 #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK			0x1
5597 #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT			0
5598 #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK			0x1
5599 #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT			1
5600 #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK			0x1
5601 #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT			2
5602 #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK		0x1
5603 #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT		3
5604 #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK	0x1
5605 #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT	4
5606 #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK			0x1
5607 #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT			5
5608 #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK		0x1
5609 #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT		6
5610 #define ETH_TX_ERR_VALS_ILLEGAL_BD_FLAGS_MASK			0x1
5611 #define ETH_TX_ERR_VALS_ILLEGAL_BD_FLAGS_SHIFT			7
5612 #define ETH_TX_ERR_VALS_RESERVED_MASK				0xFF
5613 #define ETH_TX_ERR_VALS_RESERVED_SHIFT				8
5614 };
5615 
5616 /* vport rss configuration data */
5617 struct eth_vport_rss_config {
5618 	__le16 capabilities;
5619 #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK		0x1
5620 #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT		0
5621 #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK		0x1
5622 #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT		1
5623 #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK		0x1
5624 #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT		2
5625 #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK		0x1
5626 #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT		3
5627 #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK		0x1
5628 #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT		4
5629 #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK		0x1
5630 #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT		5
5631 #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK		0x1
5632 #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT	6
5633 #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK			0x1FF
5634 #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT			7
5635 	u8 rss_id;
5636 	u8 rss_mode;
5637 	u8 update_rss_key;
5638 	u8 update_rss_ind_table;
5639 	u8 update_rss_capabilities;
5640 	u8 tbl_size;
5641 	__le32 reserved2[2];
5642 	__le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
5643 	__le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
5644 	__le32 reserved3[2];
5645 };
5646 
5647 /* eth vport RSS mode */
5648 enum eth_vport_rss_mode {
5649 	ETH_VPORT_RSS_MODE_DISABLED,
5650 	ETH_VPORT_RSS_MODE_REGULAR,
5651 	MAX_ETH_VPORT_RSS_MODE
5652 };
5653 
5654 /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
5655 struct eth_vport_rx_mode {
5656 	__le16 state;
5657 #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK		0x1
5658 #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT		0
5659 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK		0x1
5660 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT	1
5661 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK	0x1
5662 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT	2
5663 #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK		0x1
5664 #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT		3
5665 #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK		0x1
5666 #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT	4
5667 #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK		0x1
5668 #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT	5
5669 #define ETH_VPORT_RX_MODE_ACCEPT_ANY_VNI_MASK		0x1
5670 #define ETH_VPORT_RX_MODE_ACCEPT_ANY_VNI_SHIFT		6
5671 #define ETH_VPORT_RX_MODE_RESERVED1_MASK		0x1FF
5672 #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT		7
5673 };
5674 
5675 /* Command for setting tpa parameters */
5676 struct eth_vport_tpa_param {
5677 	u8 tpa_ipv4_en_flg;
5678 	u8 tpa_ipv6_en_flg;
5679 	u8 tpa_ipv4_tunn_en_flg;
5680 	u8 tpa_ipv6_tunn_en_flg;
5681 	u8 tpa_pkt_split_flg;
5682 	u8 tpa_hdr_data_split_flg;
5683 	u8 tpa_gro_consistent_flg;
5684 
5685 	u8 tpa_max_aggs_num;
5686 
5687 	__le16 tpa_max_size;
5688 	__le16 tpa_min_size_to_start;
5689 
5690 	__le16 tpa_min_size_to_cont;
5691 	u8 max_buff_num;
5692 	u8 reserved;
5693 };
5694 
5695 /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
5696 struct eth_vport_tx_mode {
5697 	__le16 state;
5698 #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK		0x1
5699 #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT		0
5700 #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK		0x1
5701 #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT	1
5702 #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK		0x1
5703 #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT		2
5704 #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK		0x1
5705 #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT	3
5706 #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK		0x1
5707 #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT	4
5708 #define ETH_VPORT_TX_MODE_RESERVED1_MASK		0x7FF
5709 #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT		5
5710 };
5711 
5712 /* GFT filter update action type */
5713 enum gft_filter_update_action {
5714 	GFT_ADD_FILTER,
5715 	GFT_DELETE_FILTER,
5716 	MAX_GFT_FILTER_UPDATE_ACTION
5717 };
5718 
5719 /* Ramrod data for rx add openflow filter */
5720 struct rx_add_openflow_filter_data {
5721 	__le16 action_icid;
5722 	u8 priority;
5723 	u8 reserved0;
5724 	__le32 tenant_id;
5725 	__le16 dst_mac_hi;
5726 	__le16 dst_mac_mid;
5727 	__le16 dst_mac_lo;
5728 	__le16 src_mac_hi;
5729 	__le16 src_mac_mid;
5730 	__le16 src_mac_lo;
5731 	__le16 vlan_id;
5732 	__le16 l2_eth_type;
5733 	u8 ipv4_dscp;
5734 	u8 ipv4_frag_type;
5735 	u8 ipv4_over_ip;
5736 	u8 tenant_id_exists;
5737 	__le32 ipv4_dst_addr;
5738 	__le32 ipv4_src_addr;
5739 	__le16 l4_dst_port;
5740 	__le16 l4_src_port;
5741 };
5742 
5743 /* Ramrod data for rx create gft action */
5744 struct rx_create_gft_action_data {
5745 	u8 vport_id;
5746 	u8 reserved[7];
5747 };
5748 
5749 /* Ramrod data for rx create openflow action */
5750 struct rx_create_openflow_action_data {
5751 	u8 vport_id;
5752 	u8 reserved[7];
5753 };
5754 
5755 /* Ramrod data for rx queue start ramrod */
5756 struct rx_queue_start_ramrod_data {
5757 	__le16 rx_queue_id;
5758 	__le16 num_of_pbl_pages;
5759 	__le16 bd_max_bytes;
5760 	__le16 sb_id;
5761 	u8 sb_index;
5762 	u8 vport_id;
5763 	u8 default_rss_queue_flg;
5764 	u8 complete_cqe_flg;
5765 	u8 complete_event_flg;
5766 	u8 stats_counter_id;
5767 	u8 pin_context;
5768 	u8 pxp_tph_valid_bd;
5769 	u8 pxp_tph_valid_pkt;
5770 	u8 pxp_st_hint;
5771 
5772 	__le16 pxp_st_index;
5773 	u8 pmd_mode;
5774 
5775 	u8 notify_en;
5776 	u8 toggle_val;
5777 
5778 	u8 vf_rx_prod_index;
5779 	u8 vf_rx_prod_use_zone_a;
5780 	u8 reserved[5];
5781 	__le16 reserved1;
5782 	struct regpair cqe_pbl_addr;
5783 	struct regpair bd_base;
5784 	struct regpair reserved2;
5785 };
5786 
5787 /* Ramrod data for rx queue stop ramrod */
5788 struct rx_queue_stop_ramrod_data {
5789 	__le16 rx_queue_id;
5790 	u8 complete_cqe_flg;
5791 	u8 complete_event_flg;
5792 	u8 vport_id;
5793 	u8 reserved[3];
5794 };
5795 
5796 /* Ramrod data for rx queue update ramrod */
5797 struct rx_queue_update_ramrod_data {
5798 	__le16 rx_queue_id;
5799 	u8 complete_cqe_flg;
5800 	u8 complete_event_flg;
5801 	u8 vport_id;
5802 	u8 set_default_rss_queue;
5803 	u8 reserved[3];
5804 	u8 reserved1;
5805 	u8 reserved2;
5806 	u8 reserved3;
5807 	__le16 reserved4;
5808 	__le16 reserved5;
5809 	struct regpair reserved6;
5810 };
5811 
5812 /* Ramrod data for rx Add UDP Filter */
5813 struct rx_udp_filter_data {
5814 	__le16 action_icid;
5815 	__le16 vlan_id;
5816 	u8 ip_type;
5817 	u8 tenant_id_exists;
5818 	__le16 reserved1;
5819 	__le32 ip_dst_addr[4];
5820 	__le32 ip_src_addr[4];
5821 	__le16 udp_dst_port;
5822 	__le16 udp_src_port;
5823 	__le32 tenant_id;
5824 };
5825 
5826 /* Add or delete GFT filter - filter is packet header of type of packet wished
5827  * to pass certain FW flow.
5828  */
5829 struct rx_update_gft_filter_data {
5830 	struct regpair pkt_hdr_addr;
5831 	__le16 pkt_hdr_length;
5832 	__le16 action_icid;
5833 	__le16 rx_qid;
5834 	__le16 flow_id;
5835 	__le16 vport_id;
5836 	u8 action_icid_valid;
5837 	u8 rx_qid_valid;
5838 	u8 flow_id_valid;
5839 	u8 filter_action;
5840 	u8 assert_on_error;
5841 	u8 inner_vlan_removal_en;
5842 };
5843 
5844 /* Ramrod data for tx queue start ramrod */
5845 struct tx_queue_start_ramrod_data {
5846 	__le16 sb_id;
5847 	u8 sb_index;
5848 	u8 vport_id;
5849 	u8 reserved0;
5850 	u8 stats_counter_id;
5851 	__le16 qm_pq_id;
5852 	u8 flags;
5853 #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK	0x1
5854 #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT	0
5855 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK	0x1
5856 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT	1
5857 #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK		0x1
5858 #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT		2
5859 #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK		0x1
5860 #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT		3
5861 #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK		0x1
5862 #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT		4
5863 #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK		0x7
5864 #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT		5
5865 	u8 pxp_st_hint;
5866 	u8 pxp_tph_valid_bd;
5867 	u8 pxp_tph_valid_pkt;
5868 	__le16 pxp_st_index;
5869 	__le16 comp_agg_size;
5870 	__le16 queue_zone_id;
5871 	__le16 reserved2;
5872 	__le16 pbl_size;
5873 	__le16 tx_queue_id;
5874 	__le16 same_as_last_id;
5875 	__le16 reserved[3];
5876 	struct regpair pbl_base_addr;
5877 	struct regpair bd_cons_address;
5878 };
5879 
5880 /* Ramrod data for tx queue stop ramrod */
5881 struct tx_queue_stop_ramrod_data {
5882 	__le16 reserved[4];
5883 };
5884 
5885 /* Ramrod data for tx queue update ramrod */
5886 struct tx_queue_update_ramrod_data {
5887 	__le16 update_qm_pq_id_flg;
5888 	__le16 qm_pq_id;
5889 	__le32 reserved0;
5890 	struct regpair reserved1[5];
5891 };
5892 
5893 /* Inner to Inner VLAN priority map update mode */
5894 enum update_in_to_in_pri_map_mode_enum {
5895 	ETH_IN_TO_IN_PRI_MAP_UPDATE_DISABLED,
5896 	ETH_IN_TO_IN_PRI_MAP_UPDATE_NON_RDMA_TBL,
5897 	ETH_IN_TO_IN_PRI_MAP_UPDATE_RDMA_TBL,
5898 	MAX_UPDATE_IN_TO_IN_PRI_MAP_MODE_ENUM
5899 };
5900 
5901 /* Ramrod data for vport update ramrod */
5902 struct vport_filter_update_ramrod_data {
5903 	struct eth_filter_cmd_header filter_cmd_hdr;
5904 	struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
5905 };
5906 
5907 /* Ramrod data for vport start ramrod */
5908 struct vport_start_ramrod_data {
5909 	u8 vport_id;
5910 	u8 sw_fid;
5911 	__le16 mtu;
5912 	u8 drop_ttl0_en;
5913 	u8 inner_vlan_removal_en;
5914 	struct eth_vport_rx_mode rx_mode;
5915 	struct eth_vport_tx_mode tx_mode;
5916 	struct eth_vport_tpa_param tpa_param;
5917 	__le16 default_vlan;
5918 	u8 tx_switching_en;
5919 	u8 anti_spoofing_en;
5920 	u8 default_vlan_en;
5921 	u8 handle_ptp_pkts;
5922 	u8 silent_vlan_removal_en;
5923 	u8 untagged;
5924 	struct eth_tx_err_vals tx_err_behav;
5925 	u8 zero_placement_offset;
5926 	u8 ctl_frame_mac_check_en;
5927 	u8 ctl_frame_ethtype_check_en;
5928 	u8 reserved0;
5929 	u8 reserved1;
5930 	u8 tx_dst_port_mode_config;
5931 	u8 dst_vport_id;
5932 	u8 tx_dst_port_mode;
5933 	u8 dst_vport_id_valid;
5934 	u8 wipe_inner_vlan_pri_en;
5935 	u8 reserved2[2];
5936 	struct eth_in_to_in_pri_map_cfg in_to_in_vlan_pri_map_cfg;
5937 };
5938 
5939 /* Ramrod data for vport stop ramrod */
5940 struct vport_stop_ramrod_data {
5941 	u8 vport_id;
5942 	u8 reserved[7];
5943 };
5944 
5945 /* Ramrod data for vport update ramrod */
5946 struct vport_update_ramrod_data_cmn {
5947 	u8 vport_id;
5948 	u8 update_rx_active_flg;
5949 	u8 rx_active_flg;
5950 	u8 update_tx_active_flg;
5951 	u8 tx_active_flg;
5952 	u8 update_rx_mode_flg;
5953 	u8 update_tx_mode_flg;
5954 	u8 update_approx_mcast_flg;
5955 
5956 	u8 update_rss_flg;
5957 	u8 update_inner_vlan_removal_en_flg;
5958 
5959 	u8 inner_vlan_removal_en;
5960 	u8 update_tpa_param_flg;
5961 	u8 update_tpa_en_flg;
5962 	u8 update_tx_switching_en_flg;
5963 
5964 	u8 tx_switching_en;
5965 	u8 update_anti_spoofing_en_flg;
5966 
5967 	u8 anti_spoofing_en;
5968 	u8 update_handle_ptp_pkts;
5969 
5970 	u8 handle_ptp_pkts;
5971 	u8 update_default_vlan_en_flg;
5972 
5973 	u8 default_vlan_en;
5974 
5975 	u8 update_default_vlan_flg;
5976 
5977 	__le16 default_vlan;
5978 	u8 update_accept_any_vlan_flg;
5979 
5980 	u8 accept_any_vlan;
5981 	u8 silent_vlan_removal_en;
5982 	u8 update_mtu_flg;
5983 
5984 	__le16 mtu;
5985 	u8 update_ctl_frame_checks_en_flg;
5986 	u8 ctl_frame_mac_check_en;
5987 	u8 ctl_frame_ethtype_check_en;
5988 	u8 update_in_to_in_pri_map_mode;
5989 	u8 in_to_in_pri_map[8];
5990 	u8 reserved[6];
5991 };
5992 
5993 struct vport_update_ramrod_mcast {
5994 	__le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
5995 };
5996 
5997 /* Ramrod data for vport update ramrod */
5998 struct vport_update_ramrod_data {
5999 	struct vport_update_ramrod_data_cmn common;
6000 
6001 	struct eth_vport_rx_mode rx_mode;
6002 	struct eth_vport_tx_mode tx_mode;
6003 	__le32 reserved[3];
6004 	struct eth_vport_tpa_param tpa_param;
6005 	struct vport_update_ramrod_mcast approx_mcast;
6006 	struct eth_vport_rss_config rss_config;
6007 };
6008 
6009 struct xstorm_eth_conn_ag_ctx_dq_ext_ldpart {
6010 	u8 reserved0;
6011 	u8 state;
6012 	u8 flags0;
6013 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK	0x1
6014 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT	0
6015 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK		0x1
6016 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT		1
6017 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK		0x1
6018 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT		2
6019 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK	0x1
6020 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT	3
6021 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK		0x1
6022 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT		4
6023 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK		0x1
6024 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT		5
6025 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK		0x1
6026 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT		6
6027 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK		0x1
6028 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT		7
6029 	u8 flags1;
6030 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK		0x1
6031 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT		0
6032 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK		0x1
6033 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT		1
6034 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK		0x1
6035 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT		2
6036 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK		0x1
6037 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT		3
6038 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_MASK	0x1
6039 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_SHIFT	4
6040 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_MASK	0x1
6041 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_SHIFT	5
6042 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK	0x1
6043 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT	6
6044 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK	0x1
6045 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT	7
6046 	u8 flags2;
6047 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK	0x3
6048 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT	0
6049 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK	0x3
6050 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT	2
6051 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK	0x3
6052 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT	4
6053 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK	0x3
6054 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT	6
6055 	u8 flags3;
6056 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK	0x3
6057 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT	0
6058 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK	0x3
6059 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT	2
6060 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK	0x3
6061 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT	4
6062 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK	0x3
6063 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT	6
6064 	u8 flags4;
6065 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK	0x3
6066 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT	0
6067 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK	0x3
6068 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT	2
6069 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK	0x3
6070 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT	4
6071 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK	0x3
6072 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT	6
6073 	u8 flags5;
6074 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK	0x3
6075 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT	0
6076 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK	0x3
6077 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT	2
6078 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK	0x3
6079 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT	4
6080 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK	0x3
6081 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT	6
6082 	u8 flags6;
6083 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK	0x3
6084 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT	0
6085 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK	0x3
6086 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT	2
6087 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK		0x3
6088 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT		4
6089 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK	0x3
6090 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT	6
6091 	u8 flags7;
6092 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK		0x3
6093 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT		0
6094 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK		0x3
6095 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT	2
6096 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK		0x3
6097 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT		4
6098 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK		0x1
6099 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT		6
6100 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK		0x1
6101 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT		7
6102 	u8 flags8;
6103 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK	0x1
6104 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT	0
6105 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK	0x1
6106 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT	1
6107 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK	0x1
6108 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT	2
6109 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK	0x1
6110 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT	3
6111 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK	0x1
6112 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT	4
6113 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK	0x1
6114 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT	5
6115 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK	0x1
6116 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT	6
6117 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK	0x1
6118 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT	7
6119 	u8 flags9;
6120 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK			0x1
6121 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT			0
6122 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK			0x1
6123 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT			1
6124 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK			0x1
6125 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT			2
6126 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK			0x1
6127 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT			3
6128 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK			0x1
6129 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT			4
6130 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK			0x1
6131 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT			5
6132 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK	0x1
6133 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT	6
6134 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK	0x1
6135 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT	7
6136 	u8 flags10;
6137 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK			0x1
6138 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT			0
6139 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK		0x1
6140 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT		1
6141 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK		0x1
6142 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT		2
6143 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK			0x1
6144 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT		3
6145 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK		0x1
6146 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT		4
6147 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK	0x1
6148 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT	5
6149 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK			0x1
6150 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT		6
6151 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK			0x1
6152 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT		7
6153 	u8 flags11;
6154 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK		0x1
6155 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT	0
6156 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK		0x1
6157 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT	1
6158 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK	0x1
6159 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT	2
6160 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK		0x1
6161 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT		3
6162 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK		0x1
6163 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT		4
6164 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK		0x1
6165 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT		5
6166 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK	0x1
6167 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT	6
6168 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK		0x1
6169 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT		7
6170 	u8 flags12;
6171 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK		0x1
6172 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT		0
6173 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK		0x1
6174 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT		1
6175 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK	0x1
6176 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT	2
6177 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK	0x1
6178 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT	3
6179 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK		0x1
6180 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT		4
6181 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK		0x1
6182 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT		5
6183 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK		0x1
6184 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT		6
6185 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK		0x1
6186 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT		7
6187 	u8 flags13;
6188 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK		0x1
6189 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT		0
6190 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK		0x1
6191 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT		1
6192 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK	0x1
6193 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT	2
6194 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK	0x1
6195 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT	3
6196 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK	0x1
6197 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT	4
6198 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK	0x1
6199 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT	5
6200 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK	0x1
6201 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT	6
6202 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK	0x1
6203 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT	7
6204 	u8 flags14;
6205 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK		0x1
6206 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT		0
6207 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK		0x1
6208 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT	1
6209 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK	0x1
6210 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT	2
6211 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK	0x1
6212 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT	3
6213 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK		0x1
6214 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT		4
6215 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK		0x1
6216 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT		5
6217 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK			0x3
6218 #define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT		6
6219 	u8 edpm_event_id;
6220 	__le16 physical_q0;
6221 	__le16 e5_reserved1;
6222 	__le16 edpm_num_bds;
6223 	__le16 tx_bd_cons;
6224 	__le16 tx_bd_prod;
6225 	__le16 updated_qm_pq_id;
6226 	__le16 conn_dpi;
6227 	u8 byte3;
6228 	u8 byte4;
6229 	u8 byte5;
6230 	u8 byte6;
6231 	__le32 reg0;
6232 	__le32 reg1;
6233 	__le32 reg2;
6234 	__le32 reg3;
6235 	__le32 reg4;
6236 };
6237 
6238 struct mstorm_eth_conn_ag_ctx {
6239 	u8 byte0;
6240 	u8 byte1;
6241 	u8 flags0;
6242 #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
6243 #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	 0
6244 #define MSTORM_ETH_CONN_AG_CTX_BIT1_MASK		0x1
6245 #define MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT		1
6246 #define MSTORM_ETH_CONN_AG_CTX_CF0_MASK		0x3
6247 #define MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT		2
6248 #define MSTORM_ETH_CONN_AG_CTX_CF1_MASK		0x3
6249 #define MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT		4
6250 #define MSTORM_ETH_CONN_AG_CTX_CF2_MASK		0x3
6251 #define MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT		6
6252 	u8 flags1;
6253 #define MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK	0x1
6254 #define MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT	0
6255 #define MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK	0x1
6256 #define MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT	1
6257 #define MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK	0x1
6258 #define MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT	2
6259 #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK	0x1
6260 #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT	3
6261 #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK	0x1
6262 #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT	4
6263 #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK	0x1
6264 #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT	5
6265 #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK	0x1
6266 #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT	6
6267 #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK	0x1
6268 #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT	7
6269 	__le16 word0;
6270 	__le16 word1;
6271 	__le32 reg0;
6272 	__le32 reg1;
6273 };
6274 
6275 struct xstorm_eth_hw_conn_ag_ctx {
6276 	u8 reserved0;
6277 	u8 state;
6278 	u8 flags0;
6279 #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
6280 #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
6281 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK	0x1
6282 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT	1
6283 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK	0x1
6284 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT	2
6285 #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
6286 #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
6287 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK	0x1
6288 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT	4
6289 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK	0x1
6290 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT	5
6291 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK	0x1
6292 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT	6
6293 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK	0x1
6294 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT	7
6295 	u8 flags1;
6296 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK		0x1
6297 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT		0
6298 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK		0x1
6299 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT		1
6300 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK		0x1
6301 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT		2
6302 #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK			0x1
6303 #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT		3
6304 #define XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_MASK		0x1
6305 #define XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_SHIFT		4
6306 #define XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_MASK		0x1
6307 #define XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_SHIFT		5
6308 #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK	0x1
6309 #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT	6
6310 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK		0x1
6311 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT		7
6312 	u8 flags2;
6313 #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK	0x3
6314 #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT	0
6315 #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK	0x3
6316 #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT	2
6317 #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK	0x3
6318 #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT	4
6319 #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK	0x3
6320 #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT	6
6321 	u8 flags3;
6322 #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK	0x3
6323 #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT	0
6324 #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK	0x3
6325 #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT	2
6326 #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK	0x3
6327 #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT	4
6328 #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK	0x3
6329 #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT	6
6330 	u8 flags4;
6331 #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK	0x3
6332 #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT	0
6333 #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK	0x3
6334 #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT	2
6335 #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK	0x3
6336 #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT	4
6337 #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK	0x3
6338 #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT	6
6339 	u8 flags5;
6340 #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK	0x3
6341 #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT	0
6342 #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK	0x3
6343 #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT	2
6344 #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK	0x3
6345 #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT	4
6346 #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK	0x3
6347 #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT	6
6348 	u8 flags6;
6349 #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK	0x3
6350 #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT	0
6351 #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK	0x3
6352 #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT	2
6353 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK			0x3
6354 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT		4
6355 #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK		0x3
6356 #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT		6
6357 	u8 flags7;
6358 #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK	0x3
6359 #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT	0
6360 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK	0x3
6361 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT	2
6362 #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK	0x3
6363 #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT	4
6364 #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK		0x1
6365 #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT	6
6366 #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK		0x1
6367 #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT	7
6368 	u8 flags8;
6369 #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK		0x1
6370 #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT	0
6371 #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK		0x1
6372 #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT	1
6373 #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK		0x1
6374 #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT	2
6375 #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK		0x1
6376 #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT	3
6377 #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK		0x1
6378 #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT	4
6379 #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK		0x1
6380 #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT	5
6381 #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK		0x1
6382 #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT	6
6383 #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK		0x1
6384 #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT	7
6385 	u8 flags9;
6386 #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK		0x1
6387 #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT		0
6388 #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK		0x1
6389 #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT		1
6390 #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK		0x1
6391 #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT		2
6392 #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK		0x1
6393 #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT		3
6394 #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK		0x1
6395 #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT		4
6396 #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK		0x1
6397 #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT		5
6398 #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK	0x1
6399 #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT	6
6400 #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK	0x1
6401 #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT	7
6402 	u8 flags10;
6403 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK			0x1
6404 #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT			0
6405 #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK		0x1
6406 #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT		1
6407 #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK			0x1
6408 #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT			2
6409 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK			0x1
6410 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT			3
6411 #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK			0x1
6412 #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT			4
6413 #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK	0x1
6414 #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT	5
6415 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK			0x1
6416 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT			6
6417 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK			0x1
6418 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT			7
6419 	u8 flags11;
6420 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK		0x1
6421 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT		0
6422 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK		0x1
6423 #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT		1
6424 #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK	0x1
6425 #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT	2
6426 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK		0x1
6427 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT		3
6428 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK		0x1
6429 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT		4
6430 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK		0x1
6431 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT		5
6432 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK		0x1
6433 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT		6
6434 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK		0x1
6435 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT		7
6436 	u8 flags12;
6437 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK	0x1
6438 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT	0
6439 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK	0x1
6440 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT	1
6441 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
6442 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
6443 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
6444 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
6445 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK	0x1
6446 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT	4
6447 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK	0x1
6448 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT	5
6449 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK	0x1
6450 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT	6
6451 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK	0x1
6452 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT	7
6453 	u8 flags13;
6454 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK	0x1
6455 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT	0
6456 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK	0x1
6457 #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT	1
6458 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
6459 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
6460 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
6461 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
6462 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
6463 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
6464 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
6465 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
6466 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
6467 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
6468 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
6469 #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
6470 	u8 flags14;
6471 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK	0x1
6472 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT	0
6473 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK	0x1
6474 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT	1
6475 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK	0x1
6476 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT	2
6477 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK	0x1
6478 #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT	3
6479 #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK	0x1
6480 #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT	4
6481 #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK	0x1
6482 #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT	5
6483 #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK		0x3
6484 #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT		6
6485 	u8 edpm_event_id;
6486 	__le16 physical_q0;
6487 	__le16 e5_reserved1;
6488 	__le16 edpm_num_bds;
6489 	__le16 tx_bd_cons;
6490 	__le16 tx_bd_prod;
6491 	__le16 updated_qm_pq_id;
6492 	__le16 conn_dpi;
6493 };
6494 
6495 /* GFT CAM line struct with fields breakout */
6496 struct gft_cam_line_mapped {
6497 	__le32 camline;
6498 #define GFT_CAM_LINE_MAPPED_VALID_MASK				0x1
6499 #define GFT_CAM_LINE_MAPPED_VALID_SHIFT				0
6500 #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK			0x1
6501 #define GFT_CAM_LINE_MAPPED_IP_VERSION_SHIFT			1
6502 #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK		0x1
6503 #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_SHIFT		2
6504 #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK		0xF
6505 #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_SHIFT		3
6506 #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK			0xF
6507 #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_SHIFT			7
6508 #define GFT_CAM_LINE_MAPPED_PF_ID_MASK				0xF
6509 #define GFT_CAM_LINE_MAPPED_PF_ID_SHIFT				11
6510 #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_MASK		0x1
6511 #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_SHIFT		15
6512 #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_MASK		0x1
6513 #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_SHIFT	16
6514 #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_MASK	0xF
6515 #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_SHIFT	17
6516 #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_MASK		0xF
6517 #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_SHIFT		21
6518 #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_MASK			0xF
6519 #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_SHIFT			25
6520 #define GFT_CAM_LINE_MAPPED_RESERVED1_MASK			0x7
6521 #define GFT_CAM_LINE_MAPPED_RESERVED1_SHIFT			29
6522 };
6523 
6524 
6525 /* Used in gft_profile_key: Indication for ip version */
6526 enum gft_profile_ip_version {
6527 	GFT_PROFILE_IPV4 = 0,
6528 	GFT_PROFILE_IPV6 = 1,
6529 	MAX_GFT_PROFILE_IP_VERSION
6530 };
6531 
6532 /* Profile key stucr fot GFT logic in Prs */
6533 struct gft_profile_key {
6534 	__le16 profile_key;
6535 #define GFT_PROFILE_KEY_IP_VERSION_MASK			0x1
6536 #define GFT_PROFILE_KEY_IP_VERSION_SHIFT		0
6537 #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_MASK		0x1
6538 #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_SHIFT		1
6539 #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_MASK	0xF
6540 #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_SHIFT	2
6541 #define GFT_PROFILE_KEY_TUNNEL_TYPE_MASK		0xF
6542 #define GFT_PROFILE_KEY_TUNNEL_TYPE_SHIFT		6
6543 #define GFT_PROFILE_KEY_PF_ID_MASK			0xF
6544 #define GFT_PROFILE_KEY_PF_ID_SHIFT			10
6545 #define GFT_PROFILE_KEY_RESERVED0_MASK			0x3
6546 #define GFT_PROFILE_KEY_RESERVED0_SHIFT			14
6547 };
6548 
6549 /* Used in gft_profile_key: Indication for tunnel type */
6550 enum gft_profile_tunnel_type {
6551 	GFT_PROFILE_NO_TUNNEL = 0,
6552 	GFT_PROFILE_VXLAN_TUNNEL = 1,
6553 	GFT_PROFILE_GRE_MAC_OR_NVGRE_TUNNEL = 2,
6554 	GFT_PROFILE_GRE_IP_TUNNEL = 3,
6555 	GFT_PROFILE_GENEVE_MAC_TUNNEL = 4,
6556 	GFT_PROFILE_GENEVE_IP_TUNNEL = 5,
6557 	MAX_GFT_PROFILE_TUNNEL_TYPE
6558 };
6559 
6560 /* Used in gft_profile_key: Indication for protocol type */
6561 enum gft_profile_upper_protocol_type {
6562 	GFT_PROFILE_ROCE_PROTOCOL = 0,
6563 	GFT_PROFILE_RROCE_PROTOCOL = 1,
6564 	GFT_PROFILE_FCOE_PROTOCOL = 2,
6565 	GFT_PROFILE_ICMP_PROTOCOL = 3,
6566 	GFT_PROFILE_ARP_PROTOCOL = 4,
6567 	GFT_PROFILE_USER_TCP_SRC_PORT_1_INNER = 5,
6568 	GFT_PROFILE_USER_TCP_DST_PORT_1_INNER = 6,
6569 	GFT_PROFILE_TCP_PROTOCOL = 7,
6570 	GFT_PROFILE_USER_UDP_DST_PORT_1_INNER = 8,
6571 	GFT_PROFILE_USER_UDP_DST_PORT_2_OUTER = 9,
6572 	GFT_PROFILE_UDP_PROTOCOL = 10,
6573 	GFT_PROFILE_USER_IP_1_INNER = 11,
6574 	GFT_PROFILE_USER_IP_2_OUTER = 12,
6575 	GFT_PROFILE_USER_ETH_1_INNER = 13,
6576 	GFT_PROFILE_USER_ETH_2_OUTER = 14,
6577 	GFT_PROFILE_RAW = 15,
6578 	MAX_GFT_PROFILE_UPPER_PROTOCOL_TYPE
6579 };
6580 
6581 /* GFT RAM line struct */
6582 struct gft_ram_line {
6583 	__le32 lo;
6584 #define GFT_RAM_LINE_VLAN_SELECT_MASK			0x3
6585 #define GFT_RAM_LINE_VLAN_SELECT_SHIFT			0
6586 #define GFT_RAM_LINE_TUNNEL_ENTROPHY_MASK		0x1
6587 #define GFT_RAM_LINE_TUNNEL_ENTROPHY_SHIFT		2
6588 #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_MASK		0x1
6589 #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_SHIFT		3
6590 #define GFT_RAM_LINE_TUNNEL_TTL_MASK			0x1
6591 #define GFT_RAM_LINE_TUNNEL_TTL_SHIFT			4
6592 #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_MASK		0x1
6593 #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_SHIFT		5
6594 #define GFT_RAM_LINE_TUNNEL_DST_PORT_MASK		0x1
6595 #define GFT_RAM_LINE_TUNNEL_DST_PORT_SHIFT		6
6596 #define GFT_RAM_LINE_TUNNEL_SRC_PORT_MASK		0x1
6597 #define GFT_RAM_LINE_TUNNEL_SRC_PORT_SHIFT		7
6598 #define GFT_RAM_LINE_TUNNEL_DSCP_MASK			0x1
6599 #define GFT_RAM_LINE_TUNNEL_DSCP_SHIFT			8
6600 #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_MASK	0x1
6601 #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_SHIFT	9
6602 #define GFT_RAM_LINE_TUNNEL_DST_IP_MASK			0x1
6603 #define GFT_RAM_LINE_TUNNEL_DST_IP_SHIFT		10
6604 #define GFT_RAM_LINE_TUNNEL_SRC_IP_MASK			0x1
6605 #define GFT_RAM_LINE_TUNNEL_SRC_IP_SHIFT		11
6606 #define GFT_RAM_LINE_TUNNEL_PRIORITY_MASK		0x1
6607 #define GFT_RAM_LINE_TUNNEL_PRIORITY_SHIFT		12
6608 #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_MASK		0x1
6609 #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_SHIFT		13
6610 #define GFT_RAM_LINE_TUNNEL_VLAN_MASK			0x1
6611 #define GFT_RAM_LINE_TUNNEL_VLAN_SHIFT			14
6612 #define GFT_RAM_LINE_TUNNEL_DST_MAC_MASK		0x1
6613 #define GFT_RAM_LINE_TUNNEL_DST_MAC_SHIFT		15
6614 #define GFT_RAM_LINE_TUNNEL_SRC_MAC_MASK		0x1
6615 #define GFT_RAM_LINE_TUNNEL_SRC_MAC_SHIFT		16
6616 #define GFT_RAM_LINE_TTL_EQUAL_ONE_MASK			0x1
6617 #define GFT_RAM_LINE_TTL_EQUAL_ONE_SHIFT		17
6618 #define GFT_RAM_LINE_TTL_MASK				0x1
6619 #define GFT_RAM_LINE_TTL_SHIFT				18
6620 #define GFT_RAM_LINE_ETHERTYPE_MASK			0x1
6621 #define GFT_RAM_LINE_ETHERTYPE_SHIFT			19
6622 #define GFT_RAM_LINE_RESERVED0_MASK			0x1
6623 #define GFT_RAM_LINE_RESERVED0_SHIFT			20
6624 #define GFT_RAM_LINE_TCP_FLAG_FIN_MASK			0x1
6625 #define GFT_RAM_LINE_TCP_FLAG_FIN_SHIFT			21
6626 #define GFT_RAM_LINE_TCP_FLAG_SYN_MASK			0x1
6627 #define GFT_RAM_LINE_TCP_FLAG_SYN_SHIFT			22
6628 #define GFT_RAM_LINE_TCP_FLAG_RST_MASK			0x1
6629 #define GFT_RAM_LINE_TCP_FLAG_RST_SHIFT			23
6630 #define GFT_RAM_LINE_TCP_FLAG_PSH_MASK			0x1
6631 #define GFT_RAM_LINE_TCP_FLAG_PSH_SHIFT			24
6632 #define GFT_RAM_LINE_TCP_FLAG_ACK_MASK			0x1
6633 #define GFT_RAM_LINE_TCP_FLAG_ACK_SHIFT			25
6634 #define GFT_RAM_LINE_TCP_FLAG_URG_MASK			0x1
6635 #define GFT_RAM_LINE_TCP_FLAG_URG_SHIFT			26
6636 #define GFT_RAM_LINE_TCP_FLAG_ECE_MASK			0x1
6637 #define GFT_RAM_LINE_TCP_FLAG_ECE_SHIFT			27
6638 #define GFT_RAM_LINE_TCP_FLAG_CWR_MASK			0x1
6639 #define GFT_RAM_LINE_TCP_FLAG_CWR_SHIFT			28
6640 #define GFT_RAM_LINE_TCP_FLAG_NS_MASK			0x1
6641 #define GFT_RAM_LINE_TCP_FLAG_NS_SHIFT			29
6642 #define GFT_RAM_LINE_DST_PORT_MASK			0x1
6643 #define GFT_RAM_LINE_DST_PORT_SHIFT			30
6644 #define GFT_RAM_LINE_SRC_PORT_MASK			0x1
6645 #define GFT_RAM_LINE_SRC_PORT_SHIFT			31
6646 	__le32 hi;
6647 #define GFT_RAM_LINE_DSCP_MASK				0x1
6648 #define GFT_RAM_LINE_DSCP_SHIFT				0
6649 #define GFT_RAM_LINE_OVER_IP_PROTOCOL_MASK		0x1
6650 #define GFT_RAM_LINE_OVER_IP_PROTOCOL_SHIFT		1
6651 #define GFT_RAM_LINE_DST_IP_MASK			0x1
6652 #define GFT_RAM_LINE_DST_IP_SHIFT			2
6653 #define GFT_RAM_LINE_SRC_IP_MASK			0x1
6654 #define GFT_RAM_LINE_SRC_IP_SHIFT			3
6655 #define GFT_RAM_LINE_PRIORITY_MASK			0x1
6656 #define GFT_RAM_LINE_PRIORITY_SHIFT			4
6657 #define GFT_RAM_LINE_PROVIDER_VLAN_MASK			0x1
6658 #define GFT_RAM_LINE_PROVIDER_VLAN_SHIFT		5
6659 #define GFT_RAM_LINE_VLAN_MASK				0x1
6660 #define GFT_RAM_LINE_VLAN_SHIFT				6
6661 #define GFT_RAM_LINE_DST_MAC_MASK			0x1
6662 #define GFT_RAM_LINE_DST_MAC_SHIFT			7
6663 #define GFT_RAM_LINE_SRC_MAC_MASK			0x1
6664 #define GFT_RAM_LINE_SRC_MAC_SHIFT			8
6665 #define GFT_RAM_LINE_TENANT_ID_MASK			0x1
6666 #define GFT_RAM_LINE_TENANT_ID_SHIFT			9
6667 #define GFT_RAM_LINE_RESERVED1_MASK			0x3FFFFF
6668 #define GFT_RAM_LINE_RESERVED1_SHIFT			10
6669 };
6670 
6671 /* Used in the first 2 bits for gft_ram_line: Indication for vlan mask */
6672 enum gft_vlan_select {
6673 	INNER_PROVIDER_VLAN = 0,
6674 	INNER_VLAN = 1,
6675 	OUTER_PROVIDER_VLAN = 2,
6676 	OUTER_VLAN = 3,
6677 	MAX_GFT_VLAN_SELECT
6678 };
6679 
6680 /* The rdma task context of Mstorm */
6681 struct ystorm_rdma_task_st_ctx {
6682 	struct regpair temp[4];
6683 };
6684 
6685 struct ystorm_rdma_task_ag_ctx {
6686 	u8 reserved;
6687 	u8 byte1;
6688 	__le16 msem_ctx_upd_seq;
6689 	u8 flags0;
6690 #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK		0xF
6691 #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT	0
6692 #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK		0x1
6693 #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT		4
6694 #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK			0x1
6695 #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT			5
6696 #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK			0x1
6697 #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT			6
6698 #define YSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_MASK		0x1
6699 #define YSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_SHIFT		7
6700 	u8 flags1;
6701 #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK		0x3
6702 #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT		0
6703 #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK		0x3
6704 #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT		2
6705 #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK	0x3
6706 #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT	4
6707 #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK		0x1
6708 #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT		6
6709 #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK		0x1
6710 #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT		7
6711 	u8 flags2;
6712 #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK		0x1
6713 #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT		0
6714 #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK		0x1
6715 #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT	1
6716 #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK		0x1
6717 #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT	2
6718 #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK		0x1
6719 #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT	3
6720 #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK		0x1
6721 #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT	4
6722 #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK		0x1
6723 #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT	5
6724 #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK		0x1
6725 #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT	6
6726 #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK		0x1
6727 #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT	7
6728 	u8 key;
6729 	__le32 mw_cnt_or_qp_id;
6730 	u8 ref_cnt_seq;
6731 	u8 ctx_upd_seq;
6732 	__le16 dif_flags;
6733 	__le16 tx_ref_count;
6734 	__le16 last_used_ltid;
6735 	__le16 parent_mr_lo;
6736 	__le16 parent_mr_hi;
6737 	__le32 fbo_lo;
6738 	__le32 fbo_hi;
6739 };
6740 
6741 struct mstorm_rdma_task_ag_ctx {
6742 	u8 reserved;
6743 	u8 byte1;
6744 	__le16 icid;
6745 	u8 flags0;
6746 #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK		0xF
6747 #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT	0
6748 #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK		0x1
6749 #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT		4
6750 #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK			0x1
6751 #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT			5
6752 #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK			0x1
6753 #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT			6
6754 #define MSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_MASK		0x1
6755 #define MSTORM_RDMA_TASK_AG_CTX_DIF_FIRST_IO_SHIFT		7
6756 	u8 flags1;
6757 #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK	0x3
6758 #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT	0
6759 #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK	0x3
6760 #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT	2
6761 #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK	0x3
6762 #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT	4
6763 #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK	0x1
6764 #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT	6
6765 #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK	0x1
6766 #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT	7
6767 	u8 flags2;
6768 #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK		0x1
6769 #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT		0
6770 #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK		0x1
6771 #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT	1
6772 #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK		0x1
6773 #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT	2
6774 #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK		0x1
6775 #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT	3
6776 #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK		0x1
6777 #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT	4
6778 #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK		0x1
6779 #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT	5
6780 #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK		0x1
6781 #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT	6
6782 #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK		0x1
6783 #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT	7
6784 	u8 key;
6785 	__le32 mw_cnt_or_qp_id;
6786 	u8 ref_cnt_seq;
6787 	u8 ctx_upd_seq;
6788 	__le16 dif_flags;
6789 	__le16 tx_ref_count;
6790 	__le16 last_used_ltid;
6791 	__le16 parent_mr_lo;
6792 	__le16 parent_mr_hi;
6793 	__le32 fbo_lo;
6794 	__le32 fbo_hi;
6795 };
6796 
6797 /* The roce task context of Mstorm */
6798 struct mstorm_rdma_task_st_ctx {
6799 	struct regpair temp[4];
6800 };
6801 
6802 /* The roce task context of Ustorm */
6803 struct ustorm_rdma_task_st_ctx {
6804 	struct regpair temp[6];
6805 };
6806 
6807 struct ustorm_rdma_task_ag_ctx {
6808 	u8 reserved;
6809 	u8 state;
6810 	__le16 icid;
6811 	u8 flags0;
6812 #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK		0xF
6813 #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT	0
6814 #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK		0x1
6815 #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT		4
6816 #define USTORM_RDMA_TASK_AG_CTX_BIT1_MASK			0x1
6817 #define USTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT			5
6818 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK	0x3
6819 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT	6
6820 	u8 flags1;
6821 #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK	0x3
6822 #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT	0
6823 #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK		0x3
6824 #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT		2
6825 #define USTORM_RDMA_TASK_AG_CTX_DIF_BLOCK_SIZE_MASK          0x3
6826 #define USTORM_RDMA_TASK_AG_CTX_DIF_BLOCK_SIZE_SHIFT         4
6827 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK		0x3
6828 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT		6
6829 	u8 flags2;
6830 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK	0x1
6831 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT	0
6832 #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK		0x1
6833 #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT		1
6834 #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK		0x1
6835 #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT		2
6836 #define USTORM_RDMA_TASK_AG_CTX_RESERVED4_MASK               0x1
6837 #define USTORM_RDMA_TASK_AG_CTX_RESERVED4_SHIFT              3
6838 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK		0x1
6839 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT	4
6840 #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK			0x1
6841 #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT		5
6842 #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK			0x1
6843 #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT		6
6844 #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK			0x1
6845 #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT		7
6846 	u8 flags3;
6847 #define USTORM_RDMA_TASK_AG_CTX_DIF_RXMIT_PROD_CONS_EN_MASK	0x1
6848 #define USTORM_RDMA_TASK_AG_CTX_DIF_RXMIT_PROD_CONS_EN_SHIFT	0
6849 #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK			0x1
6850 #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT		1
6851 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_PROD_CONS_EN_MASK	0x1
6852 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_PROD_CONS_EN_SHIFT	2
6853 #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK			0x1
6854 #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT		3
6855 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK		0xF
6856 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT		4
6857 	__le32 dif_err_intervals;
6858 	__le32 dif_error_1st_interval;
6859 	__le32 dif_rxmit_cons;
6860 	__le32 dif_rxmit_prod;
6861 	__le32 sge_index;
6862 	__le32 sq_cons;
6863 	u8 byte2;
6864 	u8 byte3;
6865 	__le16 dif_write_cons;
6866 	__le16 dif_write_prod;
6867 	__le16 word3;
6868 	__le32 dif_error_buffer_address_lo;
6869 	__le32 dif_error_buffer_address_hi;
6870 };
6871 
6872 /* RDMA task context */
6873 struct rdma_task_context {
6874 	struct ystorm_rdma_task_st_ctx ystorm_st_context;
6875 	struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
6876 	struct tdif_task_context tdif_context;
6877 	struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
6878 	struct mstorm_rdma_task_st_ctx mstorm_st_context;
6879 	struct rdif_task_context rdif_context;
6880 	struct ustorm_rdma_task_st_ctx ustorm_st_context;
6881 	struct regpair ustorm_st_padding[2];
6882 	struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
6883 };
6884 
6885 /* rdma function init ramrod data */
6886 struct rdma_close_func_ramrod_data {
6887 	u8 cnq_start_offset;
6888 	u8 num_cnqs;
6889 	u8 vf_id;
6890 	u8 vf_valid;
6891 	u8 reserved[4];
6892 };
6893 
6894 /* rdma function init CNQ parameters */
6895 struct rdma_cnq_params {
6896 	__le16 sb_num;
6897 	u8 sb_index;
6898 	u8 num_pbl_pages;
6899 	__le32 reserved;
6900 	struct regpair pbl_base_addr;
6901 	__le16 queue_zone_num;
6902 	u8 reserved1[6];
6903 };
6904 
6905 /* rdma create cq ramrod data */
6906 struct rdma_create_cq_ramrod_data {
6907 	struct regpair cq_handle;
6908 	struct regpair pbl_addr;
6909 	__le32 max_cqes;
6910 	__le16 pbl_num_pages;
6911 	__le16 dpi;
6912 	u8 is_two_level_pbl;
6913 	u8 cnq_id;
6914 	u8 pbl_log_page_size;
6915 	u8 toggle_bit;
6916 	__le16 int_timeout;
6917 	u8 vf_id;
6918 	u8 flags;
6919 #define RDMA_CREATE_CQ_RAMROD_DATA_VF_ID_VALID_MASK  0x1
6920 #define RDMA_CREATE_CQ_RAMROD_DATA_VF_ID_VALID_SHIFT 0
6921 #define RDMA_CREATE_CQ_RAMROD_DATA_RESERVED1_MASK    0x7F
6922 #define RDMA_CREATE_CQ_RAMROD_DATA_RESERVED1_SHIFT   1
6923 };
6924 
6925 /* rdma deregister tid ramrod data */
6926 struct rdma_deregister_tid_ramrod_data {
6927 	__le32 itid;
6928 	__le32 reserved;
6929 };
6930 
6931 /* rdma destroy cq output params */
6932 struct rdma_destroy_cq_output_params {
6933 	__le16 cnq_num;
6934 	__le16 reserved0;
6935 	__le32 reserved1;
6936 };
6937 
6938 /* rdma destroy cq ramrod data */
6939 struct rdma_destroy_cq_ramrod_data {
6940 	struct regpair output_params_addr;
6941 };
6942 
6943 /* RDMA slow path EQ cmd IDs */
6944 enum rdma_event_opcode {
6945 	RDMA_EVENT_UNUSED,
6946 	RDMA_EVENT_FUNC_INIT,
6947 	RDMA_EVENT_FUNC_CLOSE,
6948 	RDMA_EVENT_REGISTER_MR,
6949 	RDMA_EVENT_DEREGISTER_MR,
6950 	RDMA_EVENT_CREATE_CQ,
6951 	RDMA_EVENT_RESIZE_CQ,
6952 	RDMA_EVENT_DESTROY_CQ,
6953 	RDMA_EVENT_CREATE_SRQ,
6954 	RDMA_EVENT_MODIFY_SRQ,
6955 	RDMA_EVENT_DESTROY_SRQ,
6956 	MAX_RDMA_EVENT_OPCODE
6957 };
6958 
6959 /* RDMA FW return code for slow path ramrods */
6960 enum rdma_fw_return_code {
6961 	RDMA_RETURN_OK = 0,
6962 	RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
6963 	RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
6964 	RDMA_RETURN_RESIZE_CQ_ERR,
6965 	RDMA_RETURN_NIG_DRAIN_REQ,
6966 	RDMA_RETURN_GENERAL_ERR,
6967 	MAX_RDMA_FW_RETURN_CODE
6968 };
6969 
6970 /* rdma function init header */
6971 struct rdma_init_func_hdr {
6972 	u8 cnq_start_offset;
6973 	u8 num_cnqs;
6974 	u8 cq_ring_mode;
6975 	u8 vf_id;
6976 	u8 vf_valid;
6977 	u8 relaxed_ordering;
6978 	__le16 first_reg_srq_id;
6979 	__le32 reg_srq_base_addr;
6980 	u8 searcher_mode;
6981 	u8 pvrdma_mode;
6982 	u8 max_num_ns_log;
6983 	u8 reserved;
6984 };
6985 
6986 /* rdma function init ramrod data */
6987 struct rdma_init_func_ramrod_data {
6988 	struct rdma_init_func_hdr params_header;
6989 	struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
6990 };
6991 
6992 /* RDMA ramrod command IDs */
6993 enum rdma_ramrod_cmd_id {
6994 	RDMA_RAMROD_UNUSED,
6995 	RDMA_RAMROD_FUNC_INIT,
6996 	RDMA_RAMROD_FUNC_CLOSE,
6997 	RDMA_RAMROD_REGISTER_MR,
6998 	RDMA_RAMROD_DEREGISTER_MR,
6999 	RDMA_RAMROD_CREATE_CQ,
7000 	RDMA_RAMROD_RESIZE_CQ,
7001 	RDMA_RAMROD_DESTROY_CQ,
7002 	RDMA_RAMROD_CREATE_SRQ,
7003 	RDMA_RAMROD_MODIFY_SRQ,
7004 	RDMA_RAMROD_DESTROY_SRQ,
7005 	MAX_RDMA_RAMROD_CMD_ID
7006 };
7007 
7008 /* rdma register tid ramrod data */
7009 struct rdma_register_tid_ramrod_data {
7010 	__le16 flags;
7011 #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK	0x1F
7012 #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT	0
7013 #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK	0x1
7014 #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT	5
7015 #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK		0x1
7016 #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT		6
7017 #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK		0x1
7018 #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT		7
7019 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK		0x1
7020 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT		8
7021 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK		0x1
7022 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT	9
7023 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK	0x1
7024 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT	10
7025 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK		0x1
7026 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT		11
7027 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK		0x1
7028 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT		12
7029 #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK	0x1
7030 #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT	13
7031 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_MASK		0x3
7032 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_SHIFT		14
7033 	u8 flags1;
7034 #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK	0x1F
7035 #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT	0
7036 #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK		0x7
7037 #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT		5
7038 	u8 flags2;
7039 #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK		0x1
7040 #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT		0
7041 #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK	0x1
7042 #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT	1
7043 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK		0x3F
7044 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT		2
7045 	u8 key;
7046 	u8 length_hi;
7047 	u8 vf_id;
7048 	u8 vf_valid;
7049 	__le16 pd;
7050 	__le16 reserved2;
7051 	__le32 length_lo;
7052 	__le32 itid;
7053 	__le32 reserved3;
7054 	struct regpair va;
7055 	struct regpair pbl_base;
7056 	struct regpair dif_error_addr;
7057 	__le32 reserved4[4];
7058 };
7059 
7060 /* rdma resize cq output params */
7061 struct rdma_resize_cq_output_params {
7062 	__le32 old_cq_cons;
7063 	__le32 old_cq_prod;
7064 };
7065 
7066 /* rdma resize cq ramrod data */
7067 struct rdma_resize_cq_ramrod_data {
7068 	u8 flags;
7069 #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK		0x1
7070 #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT		0
7071 #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK	0x1
7072 #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT	1
7073 #define RDMA_RESIZE_CQ_RAMROD_DATA_VF_ID_VALID_MASK		0x1
7074 #define RDMA_RESIZE_CQ_RAMROD_DATA_VF_ID_VALID_SHIFT		2
7075 #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK		0x1F
7076 #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT		3
7077 	u8 pbl_log_page_size;
7078 	__le16 pbl_num_pages;
7079 	__le32 max_cqes;
7080 	struct regpair pbl_addr;
7081 	struct regpair output_params_addr;
7082 	u8 vf_id;
7083 	u8 reserved1[7];
7084 };
7085 
7086 /* The rdma SRQ context */
7087 struct rdma_srq_context {
7088 	struct regpair temp[8];
7089 };
7090 
7091 /* rdma create qp requester ramrod data */
7092 struct rdma_srq_create_ramrod_data {
7093 	u8 flags;
7094 #define RDMA_SRQ_CREATE_RAMROD_DATA_XRC_FLAG_MASK         0x1
7095 #define RDMA_SRQ_CREATE_RAMROD_DATA_XRC_FLAG_SHIFT        0
7096 #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED_KEY_EN_MASK  0x1
7097 #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 1
7098 #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED1_MASK        0x3F
7099 #define RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED1_SHIFT       2
7100 	u8 reserved2;
7101 	__le16 xrc_domain;
7102 	__le32 xrc_srq_cq_cid;
7103 	struct regpair pbl_base_addr;
7104 	__le16 pages_in_srq_pbl;
7105 	__le16 pd_id;
7106 	struct rdma_srq_id srq_id;
7107 	__le16 page_size;
7108 	__le16 reserved3;
7109 	__le32 reserved4;
7110 	struct regpair producers_addr;
7111 };
7112 
7113 /* rdma create qp requester ramrod data */
7114 struct rdma_srq_destroy_ramrod_data {
7115 	struct rdma_srq_id srq_id;
7116 	__le32 reserved;
7117 };
7118 
7119 /* rdma create qp requester ramrod data */
7120 struct rdma_srq_modify_ramrod_data {
7121 	struct rdma_srq_id srq_id;
7122 	__le32 wqe_limit;
7123 };
7124 
7125 /* RDMA Tid type enumeration (for register_tid ramrod) */
7126 enum rdma_tid_type {
7127 	RDMA_TID_REGISTERED_MR,
7128 	RDMA_TID_FMR,
7129 	RDMA_TID_MW,
7130 	MAX_RDMA_TID_TYPE
7131 };
7132 
7133 /* The rdma XRC SRQ context */
7134 struct rdma_xrc_srq_context {
7135 	struct regpair temp[9];
7136 };
7137 
7138 struct tstorm_rdma_task_ag_ctx {
7139 	u8 byte0;
7140 	u8 byte1;
7141 	__le16 word0;
7142 	u8 flags0;
7143 #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK		0xF
7144 #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT	0
7145 #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK		0x1
7146 #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT		4
7147 #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK		0x1
7148 #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT		5
7149 #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK		0x1
7150 #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT		6
7151 #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK		0x1
7152 #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT		7
7153 	u8 flags1;
7154 #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK	0x1
7155 #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT	0
7156 #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK	0x1
7157 #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT	1
7158 #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK	0x3
7159 #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT	2
7160 #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK	0x3
7161 #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT	4
7162 #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK	0x3
7163 #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT	6
7164 	u8 flags2;
7165 #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK	0x3
7166 #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT	0
7167 #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK	0x3
7168 #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT	2
7169 #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK	0x3
7170 #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT	4
7171 #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK	0x3
7172 #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT	6
7173 	u8 flags3;
7174 #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK	0x3
7175 #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT	0
7176 #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK	0x1
7177 #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT	2
7178 #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK	0x1
7179 #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT	3
7180 #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK	0x1
7181 #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT	4
7182 #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK	0x1
7183 #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT	5
7184 #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK	0x1
7185 #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT	6
7186 #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK	0x1
7187 #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT	7
7188 	u8 flags4;
7189 #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK		0x1
7190 #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT		0
7191 #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK		0x1
7192 #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT		1
7193 #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK		0x1
7194 #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT	2
7195 #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK		0x1
7196 #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT	3
7197 #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK		0x1
7198 #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT	4
7199 #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK		0x1
7200 #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT	5
7201 #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK		0x1
7202 #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT	6
7203 #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK		0x1
7204 #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT	7
7205 	u8 byte2;
7206 	__le16 word1;
7207 	__le32 reg0;
7208 	u8 byte3;
7209 	u8 byte4;
7210 	__le16 word2;
7211 	__le16 word3;
7212 	__le16 word4;
7213 	__le32 reg1;
7214 	__le32 reg2;
7215 };
7216 
7217 struct ustorm_rdma_conn_ag_ctx {
7218 	u8 reserved;
7219 	u8 byte1;
7220 	u8 flags0;
7221 #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
7222 #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
7223 #define USTORM_RDMA_CONN_AG_CTX_DIF_ERROR_REPORTED_MASK  0x1
7224 #define USTORM_RDMA_CONN_AG_CTX_DIF_ERROR_REPORTED_SHIFT 1
7225 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK	0x3
7226 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT	2
7227 #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK		0x3
7228 #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT		4
7229 #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK		0x3
7230 #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT		6
7231 	u8 flags1;
7232 #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK		0x3
7233 #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT		0
7234 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK	0x3
7235 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT	2
7236 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK	0x3
7237 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT	4
7238 #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK		0x3
7239 #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT		6
7240 	u8 flags2;
7241 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK		0x1
7242 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT		0
7243 #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK			0x1
7244 #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT			1
7245 #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK			0x1
7246 #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT			2
7247 #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK			0x1
7248 #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT			3
7249 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK		0x1
7250 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT	4
7251 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK		0x1
7252 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT		5
7253 #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK			0x1
7254 #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT			6
7255 #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK		0x1
7256 #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT		7
7257 	u8 flags3;
7258 #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK		0x1
7259 #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT		0
7260 #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK		0x1
7261 #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT	1
7262 #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK		0x1
7263 #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT	2
7264 #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK		0x1
7265 #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT	3
7266 #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK		0x1
7267 #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT	4
7268 #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK		0x1
7269 #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT	5
7270 #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK		0x1
7271 #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT	6
7272 #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK		0x1
7273 #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT	7
7274 	u8 byte2;
7275 	u8 nvmf_only;
7276 	__le16 conn_dpi;
7277 	__le16 word1;
7278 	__le32 cq_cons;
7279 	__le32 cq_se_prod;
7280 	__le32 cq_prod;
7281 	__le32 reg3;
7282 	__le16 int_timeout;
7283 	__le16 word3;
7284 };
7285 
7286 struct xstorm_roce_conn_ag_ctx {
7287 	u8 reserved0;
7288 	u8 state;
7289 	u8 flags0;
7290 #define XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_MASK      0x1
7291 #define XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT     0
7292 #define XSTORM_ROCE_CONN_AG_CTX_BIT1_MASK              0x1
7293 #define XSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT             1
7294 #define XSTORM_ROCE_CONN_AG_CTX_BIT2_MASK              0x1
7295 #define XSTORM_ROCE_CONN_AG_CTX_BIT2_SHIFT             2
7296 #define XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM3_MASK      0x1
7297 #define XSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT     3
7298 #define XSTORM_ROCE_CONN_AG_CTX_BIT4_MASK              0x1
7299 #define XSTORM_ROCE_CONN_AG_CTX_BIT4_SHIFT             4
7300 #define XSTORM_ROCE_CONN_AG_CTX_BIT5_MASK              0x1
7301 #define XSTORM_ROCE_CONN_AG_CTX_BIT5_SHIFT             5
7302 #define XSTORM_ROCE_CONN_AG_CTX_BIT6_MASK              0x1
7303 #define XSTORM_ROCE_CONN_AG_CTX_BIT6_SHIFT             6
7304 #define XSTORM_ROCE_CONN_AG_CTX_BIT7_MASK              0x1
7305 #define XSTORM_ROCE_CONN_AG_CTX_BIT7_SHIFT             7
7306 	u8 flags1;
7307 #define XSTORM_ROCE_CONN_AG_CTX_BIT8_MASK              0x1
7308 #define XSTORM_ROCE_CONN_AG_CTX_BIT8_SHIFT             0
7309 #define XSTORM_ROCE_CONN_AG_CTX_BIT9_MASK              0x1
7310 #define XSTORM_ROCE_CONN_AG_CTX_BIT9_SHIFT             1
7311 #define XSTORM_ROCE_CONN_AG_CTX_BIT10_MASK             0x1
7312 #define XSTORM_ROCE_CONN_AG_CTX_BIT10_SHIFT            2
7313 #define XSTORM_ROCE_CONN_AG_CTX_BIT11_MASK             0x1
7314 #define XSTORM_ROCE_CONN_AG_CTX_BIT11_SHIFT            3
7315 #define XSTORM_ROCE_CONN_AG_CTX_MSDM_FLUSH_MASK        0x1
7316 #define XSTORM_ROCE_CONN_AG_CTX_MSDM_FLUSH_SHIFT       4
7317 #define XSTORM_ROCE_CONN_AG_CTX_MSEM_FLUSH_MASK        0x1
7318 #define XSTORM_ROCE_CONN_AG_CTX_MSEM_FLUSH_SHIFT       5
7319 #define XSTORM_ROCE_CONN_AG_CTX_BIT14_MASK	       0x1
7320 #define XSTORM_ROCE_CONN_AG_CTX_BIT14_SHIFT	       6
7321 #define XSTORM_ROCE_CONN_AG_CTX_YSTORM_FLUSH_MASK      0x1
7322 #define XSTORM_ROCE_CONN_AG_CTX_YSTORM_FLUSH_SHIFT     7
7323 	u8 flags2;
7324 #define XSTORM_ROCE_CONN_AG_CTX_CF0_MASK               0x3
7325 #define XSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT              0
7326 #define XSTORM_ROCE_CONN_AG_CTX_CF1_MASK               0x3
7327 #define XSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT              2
7328 #define XSTORM_ROCE_CONN_AG_CTX_CF2_MASK               0x3
7329 #define XSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT              4
7330 #define XSTORM_ROCE_CONN_AG_CTX_CF3_MASK               0x3
7331 #define XSTORM_ROCE_CONN_AG_CTX_CF3_SHIFT              6
7332 	u8 flags3;
7333 #define XSTORM_ROCE_CONN_AG_CTX_CF4_MASK               0x3
7334 #define XSTORM_ROCE_CONN_AG_CTX_CF4_SHIFT              0
7335 #define XSTORM_ROCE_CONN_AG_CTX_CF5_MASK               0x3
7336 #define XSTORM_ROCE_CONN_AG_CTX_CF5_SHIFT              2
7337 #define XSTORM_ROCE_CONN_AG_CTX_CF6_MASK               0x3
7338 #define XSTORM_ROCE_CONN_AG_CTX_CF6_SHIFT              4
7339 #define XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_MASK       0x3
7340 #define XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT      6
7341 	u8 flags4;
7342 #define XSTORM_ROCE_CONN_AG_CTX_CF8_MASK               0x3
7343 #define XSTORM_ROCE_CONN_AG_CTX_CF8_SHIFT              0
7344 #define XSTORM_ROCE_CONN_AG_CTX_CF9_MASK               0x3
7345 #define XSTORM_ROCE_CONN_AG_CTX_CF9_SHIFT              2
7346 #define XSTORM_ROCE_CONN_AG_CTX_CF10_MASK              0x3
7347 #define XSTORM_ROCE_CONN_AG_CTX_CF10_SHIFT             4
7348 #define XSTORM_ROCE_CONN_AG_CTX_CF11_MASK              0x3
7349 #define XSTORM_ROCE_CONN_AG_CTX_CF11_SHIFT             6
7350 	u8 flags5;
7351 #define XSTORM_ROCE_CONN_AG_CTX_CF12_MASK              0x3
7352 #define XSTORM_ROCE_CONN_AG_CTX_CF12_SHIFT             0
7353 #define XSTORM_ROCE_CONN_AG_CTX_CF13_MASK              0x3
7354 #define XSTORM_ROCE_CONN_AG_CTX_CF13_SHIFT             2
7355 #define XSTORM_ROCE_CONN_AG_CTX_CF14_MASK              0x3
7356 #define XSTORM_ROCE_CONN_AG_CTX_CF14_SHIFT             4
7357 #define XSTORM_ROCE_CONN_AG_CTX_CF15_MASK              0x3
7358 #define XSTORM_ROCE_CONN_AG_CTX_CF15_SHIFT             6
7359 	u8 flags6;
7360 #define XSTORM_ROCE_CONN_AG_CTX_CF16_MASK              0x3
7361 #define XSTORM_ROCE_CONN_AG_CTX_CF16_SHIFT             0
7362 #define XSTORM_ROCE_CONN_AG_CTX_CF17_MASK              0x3
7363 #define XSTORM_ROCE_CONN_AG_CTX_CF17_SHIFT             2
7364 #define XSTORM_ROCE_CONN_AG_CTX_CF18_MASK              0x3
7365 #define XSTORM_ROCE_CONN_AG_CTX_CF18_SHIFT             4
7366 #define XSTORM_ROCE_CONN_AG_CTX_CF19_MASK              0x3
7367 #define XSTORM_ROCE_CONN_AG_CTX_CF19_SHIFT             6
7368 	u8 flags7;
7369 #define XSTORM_ROCE_CONN_AG_CTX_CF20_MASK              0x3
7370 #define XSTORM_ROCE_CONN_AG_CTX_CF20_SHIFT             0
7371 #define XSTORM_ROCE_CONN_AG_CTX_CF21_MASK              0x3
7372 #define XSTORM_ROCE_CONN_AG_CTX_CF21_SHIFT             2
7373 #define XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_MASK         0x3
7374 #define XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_SHIFT        4
7375 #define XSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK             0x1
7376 #define XSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT            6
7377 #define XSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK             0x1
7378 #define XSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT            7
7379 	u8 flags8;
7380 #define XSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK             0x1
7381 #define XSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT            0
7382 #define XSTORM_ROCE_CONN_AG_CTX_CF3EN_MASK             0x1
7383 #define XSTORM_ROCE_CONN_AG_CTX_CF3EN_SHIFT            1
7384 #define XSTORM_ROCE_CONN_AG_CTX_CF4EN_MASK             0x1
7385 #define XSTORM_ROCE_CONN_AG_CTX_CF4EN_SHIFT            2
7386 #define XSTORM_ROCE_CONN_AG_CTX_CF5EN_MASK             0x1
7387 #define XSTORM_ROCE_CONN_AG_CTX_CF5EN_SHIFT            3
7388 #define XSTORM_ROCE_CONN_AG_CTX_CF6EN_MASK             0x1
7389 #define XSTORM_ROCE_CONN_AG_CTX_CF6EN_SHIFT            4
7390 #define XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK    0x1
7391 #define XSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT   5
7392 #define XSTORM_ROCE_CONN_AG_CTX_CF8EN_MASK             0x1
7393 #define XSTORM_ROCE_CONN_AG_CTX_CF8EN_SHIFT            6
7394 #define XSTORM_ROCE_CONN_AG_CTX_CF9EN_MASK             0x1
7395 #define XSTORM_ROCE_CONN_AG_CTX_CF9EN_SHIFT            7
7396 	u8 flags9;
7397 #define XSTORM_ROCE_CONN_AG_CTX_CF10EN_MASK            0x1
7398 #define XSTORM_ROCE_CONN_AG_CTX_CF10EN_SHIFT           0
7399 #define XSTORM_ROCE_CONN_AG_CTX_CF11EN_MASK            0x1
7400 #define XSTORM_ROCE_CONN_AG_CTX_CF11EN_SHIFT           1
7401 #define XSTORM_ROCE_CONN_AG_CTX_CF12EN_MASK            0x1
7402 #define XSTORM_ROCE_CONN_AG_CTX_CF12EN_SHIFT           2
7403 #define XSTORM_ROCE_CONN_AG_CTX_CF13EN_MASK            0x1
7404 #define XSTORM_ROCE_CONN_AG_CTX_CF13EN_SHIFT           3
7405 #define XSTORM_ROCE_CONN_AG_CTX_CF14EN_MASK            0x1
7406 #define XSTORM_ROCE_CONN_AG_CTX_CF14EN_SHIFT           4
7407 #define XSTORM_ROCE_CONN_AG_CTX_CF15EN_MASK            0x1
7408 #define XSTORM_ROCE_CONN_AG_CTX_CF15EN_SHIFT           5
7409 #define XSTORM_ROCE_CONN_AG_CTX_CF16EN_MASK            0x1
7410 #define XSTORM_ROCE_CONN_AG_CTX_CF16EN_SHIFT           6
7411 #define XSTORM_ROCE_CONN_AG_CTX_CF17EN_MASK            0x1
7412 #define XSTORM_ROCE_CONN_AG_CTX_CF17EN_SHIFT           7
7413 	u8 flags10;
7414 #define XSTORM_ROCE_CONN_AG_CTX_CF18EN_MASK            0x1
7415 #define XSTORM_ROCE_CONN_AG_CTX_CF18EN_SHIFT           0
7416 #define XSTORM_ROCE_CONN_AG_CTX_CF19EN_MASK            0x1
7417 #define XSTORM_ROCE_CONN_AG_CTX_CF19EN_SHIFT           1
7418 #define XSTORM_ROCE_CONN_AG_CTX_CF20EN_MASK            0x1
7419 #define XSTORM_ROCE_CONN_AG_CTX_CF20EN_SHIFT           2
7420 #define XSTORM_ROCE_CONN_AG_CTX_CF21EN_MASK            0x1
7421 #define XSTORM_ROCE_CONN_AG_CTX_CF21EN_SHIFT           3
7422 #define XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_EN_MASK      0x1
7423 #define XSTORM_ROCE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT     4
7424 #define XSTORM_ROCE_CONN_AG_CTX_CF23EN_MASK            0x1
7425 #define XSTORM_ROCE_CONN_AG_CTX_CF23EN_SHIFT           5
7426 #define XSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK           0x1
7427 #define XSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT          6
7428 #define XSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK           0x1
7429 #define XSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT          7
7430 	u8 flags11;
7431 #define XSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK           0x1
7432 #define XSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT          0
7433 #define XSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK           0x1
7434 #define XSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT          1
7435 #define XSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK           0x1
7436 #define XSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT          2
7437 #define XSTORM_ROCE_CONN_AG_CTX_RULE5EN_MASK           0x1
7438 #define XSTORM_ROCE_CONN_AG_CTX_RULE5EN_SHIFT          3
7439 #define XSTORM_ROCE_CONN_AG_CTX_RULE6EN_MASK           0x1
7440 #define XSTORM_ROCE_CONN_AG_CTX_RULE6EN_SHIFT          4
7441 #define XSTORM_ROCE_CONN_AG_CTX_RULE7EN_MASK           0x1
7442 #define XSTORM_ROCE_CONN_AG_CTX_RULE7EN_SHIFT          5
7443 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED1_MASK      0x1
7444 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED1_SHIFT     6
7445 #define XSTORM_ROCE_CONN_AG_CTX_RULE9EN_MASK           0x1
7446 #define XSTORM_ROCE_CONN_AG_CTX_RULE9EN_SHIFT          7
7447 	u8 flags12;
7448 #define XSTORM_ROCE_CONN_AG_CTX_RULE10EN_MASK          0x1
7449 #define XSTORM_ROCE_CONN_AG_CTX_RULE10EN_SHIFT         0
7450 #define XSTORM_ROCE_CONN_AG_CTX_RULE11EN_MASK          0x1
7451 #define XSTORM_ROCE_CONN_AG_CTX_RULE11EN_SHIFT         1
7452 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED2_MASK      0x1
7453 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED2_SHIFT     2
7454 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED3_MASK      0x1
7455 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED3_SHIFT     3
7456 #define XSTORM_ROCE_CONN_AG_CTX_RULE14EN_MASK          0x1
7457 #define XSTORM_ROCE_CONN_AG_CTX_RULE14EN_SHIFT         4
7458 #define XSTORM_ROCE_CONN_AG_CTX_RULE15EN_MASK          0x1
7459 #define XSTORM_ROCE_CONN_AG_CTX_RULE15EN_SHIFT         5
7460 #define XSTORM_ROCE_CONN_AG_CTX_RULE16EN_MASK          0x1
7461 #define XSTORM_ROCE_CONN_AG_CTX_RULE16EN_SHIFT         6
7462 #define XSTORM_ROCE_CONN_AG_CTX_RULE17EN_MASK          0x1
7463 #define XSTORM_ROCE_CONN_AG_CTX_RULE17EN_SHIFT         7
7464 	u8 flags13;
7465 #define XSTORM_ROCE_CONN_AG_CTX_RULE18EN_MASK          0x1
7466 #define XSTORM_ROCE_CONN_AG_CTX_RULE18EN_SHIFT         0
7467 #define XSTORM_ROCE_CONN_AG_CTX_RULE19EN_MASK          0x1
7468 #define XSTORM_ROCE_CONN_AG_CTX_RULE19EN_SHIFT         1
7469 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED4_MASK      0x1
7470 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED4_SHIFT     2
7471 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED5_MASK      0x1
7472 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED5_SHIFT     3
7473 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED6_MASK      0x1
7474 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED6_SHIFT     4
7475 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED7_MASK      0x1
7476 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED7_SHIFT     5
7477 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED8_MASK      0x1
7478 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED8_SHIFT     6
7479 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED9_MASK      0x1
7480 #define XSTORM_ROCE_CONN_AG_CTX_A0_RESERVED9_SHIFT     7
7481 	u8 flags14;
7482 #define XSTORM_ROCE_CONN_AG_CTX_MIGRATION_MASK         0x1
7483 #define XSTORM_ROCE_CONN_AG_CTX_MIGRATION_SHIFT        0
7484 #define XSTORM_ROCE_CONN_AG_CTX_BIT17_MASK             0x1
7485 #define XSTORM_ROCE_CONN_AG_CTX_BIT17_SHIFT            1
7486 #define XSTORM_ROCE_CONN_AG_CTX_DPM_PORT_NUM_MASK      0x3
7487 #define XSTORM_ROCE_CONN_AG_CTX_DPM_PORT_NUM_SHIFT     2
7488 #define XSTORM_ROCE_CONN_AG_CTX_RESERVED_MASK          0x1
7489 #define XSTORM_ROCE_CONN_AG_CTX_RESERVED_SHIFT         4
7490 #define XSTORM_ROCE_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK  0x1
7491 #define XSTORM_ROCE_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
7492 #define XSTORM_ROCE_CONN_AG_CTX_CF23_MASK              0x3
7493 #define XSTORM_ROCE_CONN_AG_CTX_CF23_SHIFT             6
7494 	u8 byte2;
7495 	__le16 physical_q0;
7496 	__le16 word1;
7497 	__le16 word2;
7498 	__le16 word3;
7499 	__le16 word4;
7500 	__le16 word5;
7501 	__le16 conn_dpi;
7502 	u8 byte3;
7503 	u8 byte4;
7504 	u8 byte5;
7505 	u8 byte6;
7506 	__le32 reg0;
7507 	__le32 reg1;
7508 	__le32 reg2;
7509 	__le32 snd_nxt_psn;
7510 	__le32 reg4;
7511 	__le32 reg5;
7512 	__le32 reg6;
7513 };
7514 
7515 struct tstorm_roce_conn_ag_ctx {
7516 	u8 reserved0;
7517 	u8 byte1;
7518 	u8 flags0;
7519 #define TSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_MASK          0x1
7520 #define TSTORM_ROCE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT         0
7521 #define TSTORM_ROCE_CONN_AG_CTX_BIT1_MASK                  0x1
7522 #define TSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT                 1
7523 #define TSTORM_ROCE_CONN_AG_CTX_BIT2_MASK                  0x1
7524 #define TSTORM_ROCE_CONN_AG_CTX_BIT2_SHIFT                 2
7525 #define TSTORM_ROCE_CONN_AG_CTX_BIT3_MASK                  0x1
7526 #define TSTORM_ROCE_CONN_AG_CTX_BIT3_SHIFT                 3
7527 #define TSTORM_ROCE_CONN_AG_CTX_BIT4_MASK                  0x1
7528 #define TSTORM_ROCE_CONN_AG_CTX_BIT4_SHIFT                 4
7529 #define TSTORM_ROCE_CONN_AG_CTX_BIT5_MASK                  0x1
7530 #define TSTORM_ROCE_CONN_AG_CTX_BIT5_SHIFT                 5
7531 #define TSTORM_ROCE_CONN_AG_CTX_CF0_MASK                   0x3
7532 #define TSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT                  6
7533 	u8 flags1;
7534 #define TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK       0x3
7535 #define TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT      0
7536 #define TSTORM_ROCE_CONN_AG_CTX_CF2_MASK                   0x3
7537 #define TSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT                  2
7538 #define TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK     0x3
7539 #define TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT    4
7540 #define TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_MASK           0x3
7541 #define TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT          6
7542 	u8 flags2;
7543 #define TSTORM_ROCE_CONN_AG_CTX_CF5_MASK                   0x3
7544 #define TSTORM_ROCE_CONN_AG_CTX_CF5_SHIFT                  0
7545 #define TSTORM_ROCE_CONN_AG_CTX_CF6_MASK                   0x3
7546 #define TSTORM_ROCE_CONN_AG_CTX_CF6_SHIFT                  2
7547 #define TSTORM_ROCE_CONN_AG_CTX_CF7_MASK                   0x3
7548 #define TSTORM_ROCE_CONN_AG_CTX_CF7_SHIFT                  4
7549 #define TSTORM_ROCE_CONN_AG_CTX_CF8_MASK                   0x3
7550 #define TSTORM_ROCE_CONN_AG_CTX_CF8_SHIFT                  6
7551 	u8 flags3;
7552 #define TSTORM_ROCE_CONN_AG_CTX_CF9_MASK                   0x3
7553 #define TSTORM_ROCE_CONN_AG_CTX_CF9_SHIFT                  0
7554 #define TSTORM_ROCE_CONN_AG_CTX_CF10_MASK                  0x3
7555 #define TSTORM_ROCE_CONN_AG_CTX_CF10_SHIFT                 2
7556 #define TSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK                 0x1
7557 #define TSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT                4
7558 #define TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK    0x1
7559 #define TSTORM_ROCE_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT   5
7560 #define TSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK                 0x1
7561 #define TSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT                6
7562 #define TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK  0x1
7563 #define TSTORM_ROCE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
7564 	u8 flags4;
7565 #define TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK        0x1
7566 #define TSTORM_ROCE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT       0
7567 #define TSTORM_ROCE_CONN_AG_CTX_CF5EN_MASK                 0x1
7568 #define TSTORM_ROCE_CONN_AG_CTX_CF5EN_SHIFT                1
7569 #define TSTORM_ROCE_CONN_AG_CTX_CF6EN_MASK                 0x1
7570 #define TSTORM_ROCE_CONN_AG_CTX_CF6EN_SHIFT                2
7571 #define TSTORM_ROCE_CONN_AG_CTX_CF7EN_MASK                 0x1
7572 #define TSTORM_ROCE_CONN_AG_CTX_CF7EN_SHIFT                3
7573 #define TSTORM_ROCE_CONN_AG_CTX_CF8EN_MASK                 0x1
7574 #define TSTORM_ROCE_CONN_AG_CTX_CF8EN_SHIFT                4
7575 #define TSTORM_ROCE_CONN_AG_CTX_CF9EN_MASK                 0x1
7576 #define TSTORM_ROCE_CONN_AG_CTX_CF9EN_SHIFT                5
7577 #define TSTORM_ROCE_CONN_AG_CTX_CF10EN_MASK                0x1
7578 #define TSTORM_ROCE_CONN_AG_CTX_CF10EN_SHIFT               6
7579 #define TSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK               0x1
7580 #define TSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT              7
7581 	u8 flags5;
7582 #define TSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK               0x1
7583 #define TSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT              0
7584 #define TSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK               0x1
7585 #define TSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT              1
7586 #define TSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK               0x1
7587 #define TSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT              2
7588 #define TSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK               0x1
7589 #define TSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT              3
7590 #define TSTORM_ROCE_CONN_AG_CTX_RULE5EN_MASK               0x1
7591 #define TSTORM_ROCE_CONN_AG_CTX_RULE5EN_SHIFT              4
7592 #define TSTORM_ROCE_CONN_AG_CTX_RULE6EN_MASK               0x1
7593 #define TSTORM_ROCE_CONN_AG_CTX_RULE6EN_SHIFT              5
7594 #define TSTORM_ROCE_CONN_AG_CTX_RULE7EN_MASK               0x1
7595 #define TSTORM_ROCE_CONN_AG_CTX_RULE7EN_SHIFT              6
7596 #define TSTORM_ROCE_CONN_AG_CTX_RULE8EN_MASK               0x1
7597 #define TSTORM_ROCE_CONN_AG_CTX_RULE8EN_SHIFT              7
7598 	__le32 reg0;
7599 	__le32 reg1;
7600 	__le32 reg2;
7601 	__le32 reg3;
7602 	__le32 reg4;
7603 	__le32 reg5;
7604 	__le32 reg6;
7605 	__le32 reg7;
7606 	__le32 reg8;
7607 	u8 byte2;
7608 	u8 byte3;
7609 	__le16 word0;
7610 	u8 byte4;
7611 	u8 byte5;
7612 	__le16 word1;
7613 	__le16 word2;
7614 	__le16 word3;
7615 	__le32 reg9;
7616 	__le32 reg10;
7617 };
7618 
7619 /* The roce storm context of Ystorm */
7620 struct ystorm_roce_conn_st_ctx {
7621 	struct regpair temp[2];
7622 };
7623 
7624 /* The roce storm context of Mstorm */
7625 struct pstorm_roce_conn_st_ctx {
7626 	struct regpair temp[16];
7627 };
7628 
7629 /* The roce storm context of Xstorm */
7630 struct xstorm_roce_conn_st_ctx {
7631 	struct regpair temp[24];
7632 };
7633 
7634 /* The roce storm context of Tstorm */
7635 struct tstorm_roce_conn_st_ctx {
7636 	struct regpair temp[30];
7637 };
7638 
7639 /* The roce storm context of Mstorm */
7640 struct mstorm_roce_conn_st_ctx {
7641 	struct regpair temp[6];
7642 };
7643 
7644 /* The roce storm context of Ustorm */
7645 struct ustorm_roce_conn_st_ctx {
7646 	struct regpair temp[14];
7647 };
7648 
7649 /* roce connection context */
7650 struct roce_conn_context {
7651 	struct ystorm_roce_conn_st_ctx ystorm_st_context;
7652 	struct regpair ystorm_st_padding[2];
7653 	struct pstorm_roce_conn_st_ctx pstorm_st_context;
7654 	struct xstorm_roce_conn_st_ctx xstorm_st_context;
7655 	struct xstorm_roce_conn_ag_ctx xstorm_ag_context;
7656 	struct tstorm_roce_conn_ag_ctx tstorm_ag_context;
7657 	struct timers_context timer_context;
7658 	struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
7659 	struct tstorm_roce_conn_st_ctx tstorm_st_context;
7660 	struct regpair tstorm_st_padding[2];
7661 	struct mstorm_roce_conn_st_ctx mstorm_st_context;
7662 	struct regpair mstorm_st_padding[2];
7663 	struct ustorm_roce_conn_st_ctx ustorm_st_context;
7664 	struct regpair ustorm_st_padding[2];
7665 };
7666 
7667 /* roce cqes statistics */
7668 struct roce_cqe_stats {
7669 	__le32 req_cqe_error;
7670 	__le32 req_remote_access_errors;
7671 	__le32 req_remote_invalid_request;
7672 	__le32 resp_cqe_error;
7673 	__le32 resp_local_length_error;
7674 	__le32 reserved;
7675 };
7676 
7677 /* roce create qp requester ramrod data */
7678 struct roce_create_qp_req_ramrod_data {
7679 	__le16 flags;
7680 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK			0x3
7681 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT		0
7682 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK		0x1
7683 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT	2
7684 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK		0x1
7685 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT		3
7686 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK				0x7
7687 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT			4
7688 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG_MASK			0x1
7689 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG_SHIFT			7
7690 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK		0xF
7691 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT		8
7692 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK			0xF
7693 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT		12
7694 	u8 max_ord;
7695 	u8 traffic_class;
7696 	u8 hop_limit;
7697 	u8 orq_num_pages;
7698 	__le16 p_key;
7699 	__le32 flow_label;
7700 	__le32 dst_qp_id;
7701 	__le32 ack_timeout_val;
7702 	__le32 initial_psn;
7703 	__le16 mtu;
7704 	__le16 pd;
7705 	__le16 sq_num_pages;
7706 	__le16 low_latency_phy_queue;
7707 	struct regpair sq_pbl_addr;
7708 	struct regpair orq_pbl_addr;
7709 	__le16 local_mac_addr[3];
7710 	__le16 remote_mac_addr[3];
7711 	__le16 vlan_id;
7712 	__le16 udp_src_port;
7713 	__le32 src_gid[4];
7714 	__le32 dst_gid[4];
7715 	__le32 cq_cid;
7716 	struct regpair qp_handle_for_cqe;
7717 	struct regpair qp_handle_for_async;
7718 	u8 stats_counter_id;
7719 	u8 vf_id;
7720 	u8 vport_id;
7721 	u8 flags2;
7722 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_EDPM_MODE_MASK			0x1
7723 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_EDPM_MODE_SHIFT			0
7724 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_VF_ID_VALID_MASK			0x1
7725 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_VF_ID_VALID_SHIFT		1
7726 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK			0x3F
7727 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT			2
7728 	u8 name_space;
7729 	u8 reserved3[3];
7730 	__le16 regular_latency_phy_queue;
7731 	__le16 dpi;
7732 };
7733 
7734 /* roce create qp responder ramrod data */
7735 struct roce_create_qp_resp_ramrod_data {
7736 	__le32 flags;
7737 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK		0x3
7738 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT		0
7739 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK			0x1
7740 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT		2
7741 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK			0x1
7742 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT		3
7743 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK			0x1
7744 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT			4
7745 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK			0x1
7746 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT			5
7747 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK	0x1
7748 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT	6
7749 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK		0x1
7750 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT		7
7751 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK			0x7
7752 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT			8
7753 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK		0x1F
7754 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT		11
7755 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG_MASK             0x1
7756 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG_SHIFT            16
7757 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_VF_ID_VALID_MASK	0x1
7758 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_VF_ID_VALID_SHIFT	17
7759 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_MASK		0x3FFF
7760 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_SHIFT		18
7761 	__le16 xrc_domain;
7762 	u8 max_ird;
7763 	u8 traffic_class;
7764 	u8 hop_limit;
7765 	u8 irq_num_pages;
7766 	__le16 p_key;
7767 	__le32 flow_label;
7768 	__le32 dst_qp_id;
7769 	u8 stats_counter_id;
7770 	u8 reserved1;
7771 	__le16 mtu;
7772 	__le32 initial_psn;
7773 	__le16 pd;
7774 	__le16 rq_num_pages;
7775 	struct rdma_srq_id srq_id;
7776 	struct regpair rq_pbl_addr;
7777 	struct regpair irq_pbl_addr;
7778 	__le16 local_mac_addr[3];
7779 	__le16 remote_mac_addr[3];
7780 	__le16 vlan_id;
7781 	__le16 udp_src_port;
7782 	__le32 src_gid[4];
7783 	__le32 dst_gid[4];
7784 	struct regpair qp_handle_for_cqe;
7785 	struct regpair qp_handle_for_async;
7786 	__le16 low_latency_phy_queue;
7787 	u8 vf_id;
7788 	u8 vport_id;
7789 	__le32 cq_cid;
7790 	__le16 regular_latency_phy_queue;
7791 	__le16 dpi;
7792 	__le32 src_qp_id;
7793 	u8 name_space;
7794 	u8 reserved3[3];
7795 };
7796 
7797 /* roce DCQCN received statistics */
7798 struct roce_dcqcn_received_stats {
7799 	struct regpair ecn_pkt_rcv;
7800 	struct regpair cnp_pkt_rcv;
7801 };
7802 
7803 /* roce DCQCN sent statistics */
7804 struct roce_dcqcn_sent_stats {
7805 	struct regpair cnp_pkt_sent;
7806 };
7807 
7808 /* RoCE destroy qp requester output params */
7809 struct roce_destroy_qp_req_output_params {
7810 	__le32 cq_prod;
7811 	__le32 reserved;
7812 };
7813 
7814 /* RoCE destroy qp requester ramrod data */
7815 struct roce_destroy_qp_req_ramrod_data {
7816 	struct regpair output_params_addr;
7817 };
7818 
7819 /* RoCE destroy qp responder output params */
7820 struct roce_destroy_qp_resp_output_params {
7821 	__le32 cq_prod;
7822 	__le32 reserved;
7823 };
7824 
7825 /* RoCE destroy qp responder ramrod data */
7826 struct roce_destroy_qp_resp_ramrod_data {
7827 	struct regpair output_params_addr;
7828 	__le32 src_qp_id;
7829 	__le32 reserved;
7830 };
7831 
7832 /* roce error statistics */
7833 struct roce_error_stats {
7834 	__le32 resp_remote_access_errors;
7835 	__le32 reserved;
7836 };
7837 
7838 /* roce special events statistics */
7839 struct roce_events_stats {
7840 	__le32 silent_drops;
7841 	__le32 rnr_naks_sent;
7842 	__le32 retransmit_count;
7843 	__le32 icrc_error_count;
7844 	__le32 implied_nak_seq_err;
7845 	__le32 duplicate_request;
7846 	__le32 local_ack_timeout_err;
7847 	__le32 out_of_sequence;
7848 	__le32 packet_seq_err;
7849 	__le32 rnr_nak_retry_err;
7850 };
7851 
7852 /* roce slow path EQ cmd IDs */
7853 enum roce_event_opcode {
7854 	ROCE_EVENT_CREATE_QP = 11,
7855 	ROCE_EVENT_MODIFY_QP,
7856 	ROCE_EVENT_QUERY_QP,
7857 	ROCE_EVENT_DESTROY_QP,
7858 	ROCE_EVENT_CREATE_UD_QP,
7859 	ROCE_EVENT_DESTROY_UD_QP,
7860 	ROCE_EVENT_FUNC_UPDATE,
7861 	MAX_ROCE_EVENT_OPCODE
7862 };
7863 
7864 /* roce func init ramrod data */
7865 struct roce_init_func_params {
7866 	u8 ll2_queue_id;
7867 	u8 cnp_vlan_priority;
7868 	u8 cnp_dscp;
7869 	u8 flags;
7870 #define ROCE_INIT_FUNC_PARAMS_DCQCN_NP_EN_MASK		0x1
7871 #define ROCE_INIT_FUNC_PARAMS_DCQCN_NP_EN_SHIFT		0
7872 #define ROCE_INIT_FUNC_PARAMS_DCQCN_RP_EN_MASK		0x1
7873 #define ROCE_INIT_FUNC_PARAMS_DCQCN_RP_EN_SHIFT		1
7874 #define ROCE_INIT_FUNC_PARAMS_RESERVED0_MASK		0x3F
7875 #define ROCE_INIT_FUNC_PARAMS_RESERVED0_SHIFT		2
7876 	__le32 cnp_send_timeout;
7877 	__le16 rl_offset;
7878 	u8 rl_count_log;
7879 	u8 reserved1[5];
7880 };
7881 
7882 /* roce func init ramrod data */
7883 struct roce_init_func_ramrod_data {
7884 	struct rdma_init_func_ramrod_data rdma;
7885 	struct roce_init_func_params roce;
7886 };
7887 
7888 /* roce modify qp requester ramrod data */
7889 struct roce_modify_qp_req_ramrod_data {
7890 	__le16 flags;
7891 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK		0x1
7892 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT		0
7893 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK		0x1
7894 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT		1
7895 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK		0x1
7896 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT	2
7897 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK			0x1
7898 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT			3
7899 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK		0x1
7900 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT		4
7901 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK			0x1
7902 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT		5
7903 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK		0x1
7904 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT		6
7905 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK		0x1
7906 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT		7
7907 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK		0x1
7908 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT		8
7909 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK			0x1
7910 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT			9
7911 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK				0x7
7912 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT			10
7913 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUE_FLG_MASK		0x1
7914 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUE_FLG_SHIFT		13
7915 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK			0x3
7916 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT			14
7917 	u8 fields;
7918 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK	0xF
7919 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT	0
7920 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK		0xF
7921 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT	4
7922 	u8 max_ord;
7923 	u8 traffic_class;
7924 	u8 hop_limit;
7925 	__le16 p_key;
7926 	__le32 flow_label;
7927 	__le32 ack_timeout_val;
7928 	__le16 mtu;
7929 	__le16 reserved2;
7930 	__le32 reserved3[2];
7931 	__le16 low_latency_phy_queue;
7932 	__le16 regular_latency_phy_queue;
7933 	__le32 src_gid[4];
7934 	__le32 dst_gid[4];
7935 };
7936 
7937 /* roce modify qp responder ramrod data */
7938 struct roce_modify_qp_resp_ramrod_data {
7939 	__le16 flags;
7940 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK		0x1
7941 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT		0
7942 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK			0x1
7943 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT		1
7944 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK			0x1
7945 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT		2
7946 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK			0x1
7947 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT			3
7948 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK			0x1
7949 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT			4
7950 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK		0x1
7951 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT	5
7952 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK		0x1
7953 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT		6
7954 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK			0x1
7955 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT			7
7956 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK	0x1
7957 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT	8
7958 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK		0x1
7959 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT		9
7960 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_MASK		0x1
7961 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_SHIFT	10
7962 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK			0x1F
7963 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT			11
7964 	u8 fields;
7965 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK		0x7
7966 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT		0
7967 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK	0x1F
7968 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT	3
7969 	u8 max_ird;
7970 	u8 traffic_class;
7971 	u8 hop_limit;
7972 	__le16 p_key;
7973 	__le32 flow_label;
7974 	__le16 mtu;
7975 	__le16 low_latency_phy_queue;
7976 	__le16 regular_latency_phy_queue;
7977 	u8 reserved2[6];
7978 	__le32 src_gid[4];
7979 	__le32 dst_gid[4];
7980 };
7981 
7982 /* RoCE query qp requester output params */
7983 struct roce_query_qp_req_output_params {
7984 	__le32 psn;
7985 	__le32 flags;
7986 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK		0x1
7987 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT		0
7988 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK	0x1
7989 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT	1
7990 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK		0x3FFFFFFF
7991 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT		2
7992 };
7993 
7994 /* RoCE query qp requester ramrod data */
7995 struct roce_query_qp_req_ramrod_data {
7996 	struct regpair output_params_addr;
7997 };
7998 
7999 /* RoCE query qp responder output params */
8000 struct roce_query_qp_resp_output_params {
8001 	__le32 psn;
8002 	__le32 flags;
8003 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK  0x1
8004 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
8005 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK  0x7FFFFFFF
8006 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
8007 };
8008 
8009 /* RoCE query qp responder ramrod data */
8010 struct roce_query_qp_resp_ramrod_data {
8011 	struct regpair output_params_addr;
8012 };
8013 
8014 /* ROCE ramrod command IDs */
8015 enum roce_ramrod_cmd_id {
8016 	ROCE_RAMROD_CREATE_QP = 11,
8017 	ROCE_RAMROD_MODIFY_QP,
8018 	ROCE_RAMROD_QUERY_QP,
8019 	ROCE_RAMROD_DESTROY_QP,
8020 	ROCE_RAMROD_CREATE_UD_QP,
8021 	ROCE_RAMROD_DESTROY_UD_QP,
8022 	ROCE_RAMROD_FUNC_UPDATE,
8023 	MAX_ROCE_RAMROD_CMD_ID
8024 };
8025 
8026 /* RoCE func init ramrod data */
8027 struct roce_update_func_params {
8028 	u8 cnp_vlan_priority;
8029 	u8 cnp_dscp;
8030 	__le16 flags;
8031 #define ROCE_UPDATE_FUNC_PARAMS_DCQCN_NP_EN_MASK	0x1
8032 #define ROCE_UPDATE_FUNC_PARAMS_DCQCN_NP_EN_SHIFT	0
8033 #define ROCE_UPDATE_FUNC_PARAMS_DCQCN_RP_EN_MASK	0x1
8034 #define ROCE_UPDATE_FUNC_PARAMS_DCQCN_RP_EN_SHIFT	1
8035 #define ROCE_UPDATE_FUNC_PARAMS_RESERVED0_MASK		0x3FFF
8036 #define ROCE_UPDATE_FUNC_PARAMS_RESERVED0_SHIFT		2
8037 	__le32 cnp_send_timeout;
8038 };
8039 
8040 struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
8041 	u8 reserved0;
8042 	u8 state;
8043 	u8 flags0;
8044 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK	0x1
8045 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT	0
8046 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK		0x1
8047 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT		1
8048 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK		0x1
8049 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT		2
8050 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK	0x1
8051 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT	3
8052 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK		0x1
8053 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT		4
8054 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK		0x1
8055 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT		5
8056 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK		0x1
8057 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT		6
8058 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK		0x1
8059 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT		7
8060 	u8 flags1;
8061 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK		0x1
8062 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT		0
8063 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK		0x1
8064 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT		1
8065 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK		0x1
8066 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT		2
8067 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK		0x1
8068 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT		3
8069 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSDM_FLUSH_MASK	0x1
8070 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSDM_FLUSH_SHIFT	4
8071 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSEM_FLUSH_MASK	0x1
8072 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSEM_FLUSH_SHIFT	5
8073 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK		0x1
8074 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT		6
8075 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK	0x1
8076 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT	7
8077 	u8 flags2;
8078 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK	0x3
8079 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT	0
8080 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK	0x3
8081 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT	2
8082 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK	0x3
8083 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT	4
8084 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK	0x3
8085 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT	6
8086 	u8 flags3;
8087 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK		0x3
8088 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT		0
8089 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK		0x3
8090 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT		2
8091 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK		0x3
8092 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT		4
8093 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK	0x3
8094 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT	6
8095 	u8 flags4;
8096 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK	0x3
8097 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT	0
8098 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK	0x3
8099 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT	2
8100 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK	0x3
8101 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT	4
8102 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK	0x3
8103 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT	6
8104 	u8 flags5;
8105 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK	0x3
8106 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT	0
8107 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK	0x3
8108 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT	2
8109 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK	0x3
8110 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT	4
8111 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK	0x3
8112 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT	6
8113 	u8 flags6;
8114 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK	0x3
8115 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT	0
8116 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK	0x3
8117 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT	2
8118 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK	0x3
8119 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT	4
8120 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK	0x3
8121 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT	6
8122 	u8 flags7;
8123 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK		0x3
8124 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT		0
8125 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK		0x3
8126 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT		2
8127 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK		0x3
8128 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT	4
8129 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK		0x1
8130 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT		6
8131 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK		0x1
8132 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT		7
8133 	u8 flags8;
8134 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK		0x1
8135 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT		0
8136 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK		0x1
8137 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT		1
8138 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK		0x1
8139 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT		2
8140 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK		0x1
8141 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT		3
8142 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK		0x1
8143 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT		4
8144 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK	0x1
8145 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT	5
8146 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK		0x1
8147 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT		6
8148 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK		0x1
8149 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT		7
8150 	u8 flags9;
8151 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK	0x1
8152 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT	0
8153 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK	0x1
8154 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT	1
8155 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK	0x1
8156 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT	2
8157 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK	0x1
8158 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT	3
8159 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK	0x1
8160 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT	4
8161 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK	0x1
8162 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT	5
8163 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK	0x1
8164 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT	6
8165 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK	0x1
8166 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT	7
8167 	u8 flags10;
8168 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK		0x1
8169 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT		0
8170 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK		0x1
8171 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT		1
8172 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK		0x1
8173 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT		2
8174 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK		0x1
8175 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT		3
8176 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK	0x1
8177 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT	4
8178 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK		0x1
8179 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT		5
8180 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK		0x1
8181 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT		6
8182 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK		0x1
8183 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT		7
8184 	u8 flags11;
8185 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK		0x1
8186 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT		0
8187 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK		0x1
8188 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT		1
8189 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK		0x1
8190 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT		2
8191 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK		0x1
8192 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT		3
8193 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK		0x1
8194 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT		4
8195 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK		0x1
8196 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT		5
8197 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK	0x1
8198 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT	6
8199 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK		0x1
8200 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT		7
8201 	u8 flags12;
8202 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK		0x1
8203 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT		0
8204 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK		0x1
8205 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT		1
8206 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK	0x1
8207 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT	2
8208 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK	0x1
8209 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT	3
8210 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK		0x1
8211 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT		4
8212 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK		0x1
8213 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT		5
8214 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK		0x1
8215 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT		6
8216 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK		0x1
8217 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT		7
8218 	u8 flags13;
8219 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK		0x1
8220 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT		0
8221 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK		0x1
8222 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT		1
8223 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK	0x1
8224 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT	2
8225 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK	0x1
8226 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT	3
8227 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK	0x1
8228 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT	4
8229 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK	0x1
8230 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT	5
8231 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK	0x1
8232 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT	6
8233 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK	0x1
8234 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT	7
8235 	u8 flags14;
8236 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK		0x1
8237 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT	0
8238 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK		0x1
8239 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT		1
8240 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK	0x3
8241 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT	2
8242 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK		0x1
8243 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT		4
8244 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK	0x1
8245 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT	5
8246 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK		0x3
8247 #define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT		6
8248 	u8 byte2;
8249 	__le16 physical_q0;
8250 	__le16 word1;
8251 	__le16 word2;
8252 	__le16 word3;
8253 	__le16 word4;
8254 	__le16 word5;
8255 	__le16 conn_dpi;
8256 	u8 byte3;
8257 	u8 byte4;
8258 	u8 byte5;
8259 	u8 byte6;
8260 	__le32 reg0;
8261 	__le32 reg1;
8262 	__le32 reg2;
8263 	__le32 snd_nxt_psn;
8264 	__le32 reg4;
8265 };
8266 
8267 struct mstorm_roce_conn_ag_ctx {
8268 	u8 byte0;
8269 	u8 byte1;
8270 	u8 flags0;
8271 #define MSTORM_ROCE_CONN_AG_CTX_BIT0_MASK     0x1
8272 #define MSTORM_ROCE_CONN_AG_CTX_BIT0_SHIFT    0
8273 #define MSTORM_ROCE_CONN_AG_CTX_BIT1_MASK     0x1
8274 #define MSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT    1
8275 #define MSTORM_ROCE_CONN_AG_CTX_CF0_MASK      0x3
8276 #define MSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT     2
8277 #define MSTORM_ROCE_CONN_AG_CTX_CF1_MASK      0x3
8278 #define MSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT     4
8279 #define MSTORM_ROCE_CONN_AG_CTX_CF2_MASK      0x3
8280 #define MSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT     6
8281 	u8 flags1;
8282 #define MSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK    0x1
8283 #define MSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT   0
8284 #define MSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK    0x1
8285 #define MSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT   1
8286 #define MSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK    0x1
8287 #define MSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT   2
8288 #define MSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK  0x1
8289 #define MSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 3
8290 #define MSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK  0x1
8291 #define MSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 4
8292 #define MSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK  0x1
8293 #define MSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 5
8294 #define MSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK  0x1
8295 #define MSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 6
8296 #define MSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK  0x1
8297 #define MSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 7
8298 	__le16 word0;
8299 	__le16 word1;
8300 	__le32 reg0;
8301 	__le32 reg1;
8302 };
8303 
8304 struct mstorm_roce_req_conn_ag_ctx {
8305 	u8 byte0;
8306 	u8 byte1;
8307 	u8 flags0;
8308 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK	0x1
8309 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT	0
8310 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK	0x1
8311 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT	1
8312 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK		0x3
8313 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT	2
8314 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK		0x3
8315 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT	4
8316 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK		0x3
8317 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT	6
8318 	u8 flags1;
8319 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK	0x1
8320 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT	0
8321 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK	0x1
8322 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT	1
8323 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK	0x1
8324 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT	2
8325 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK	0x1
8326 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT	3
8327 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK	0x1
8328 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT	4
8329 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK	0x1
8330 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT	5
8331 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK	0x1
8332 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT	6
8333 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK	0x1
8334 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT	7
8335 	__le16 word0;
8336 	__le16 word1;
8337 	__le32 reg0;
8338 	__le32 reg1;
8339 };
8340 
8341 struct mstorm_roce_resp_conn_ag_ctx {
8342 	u8 byte0;
8343 	u8 byte1;
8344 	u8 flags0;
8345 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK	0x1
8346 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT	0
8347 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK	0x1
8348 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT	1
8349 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK	0x3
8350 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT	2
8351 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK	0x3
8352 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT	4
8353 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK	0x3
8354 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT	6
8355 	u8 flags1;
8356 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK	0x1
8357 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT	0
8358 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK	0x1
8359 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT	1
8360 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK	0x1
8361 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT	2
8362 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK	0x1
8363 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT	3
8364 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK	0x1
8365 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT	4
8366 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK	0x1
8367 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT	5
8368 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK	0x1
8369 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT	6
8370 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK	0x1
8371 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT	7
8372 	__le16 word0;
8373 	__le16 word1;
8374 	__le32 reg0;
8375 	__le32 reg1;
8376 };
8377 
8378 struct tstorm_roce_req_conn_ag_ctx {
8379 	u8 reserved0;
8380 	u8 state;
8381 	u8 flags0;
8382 #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK		0x1
8383 #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT		0
8384 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_MASK		0x1
8385 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_SHIFT		1
8386 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_MASK	0x1
8387 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_SHIFT	2
8388 #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK			0x1
8389 #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT			3
8390 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK		0x1
8391 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT		4
8392 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK			0x1
8393 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT			5
8394 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK			0x3
8395 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT			6
8396 	u8 flags1;
8397 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK             0x3
8398 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT            0
8399 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK			0x3
8400 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT		2
8401 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK		0x3
8402 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT		4
8403 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK			0x3
8404 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT		6
8405 	u8 flags2;
8406 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_MASK               0x3
8407 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_SHIFT              0
8408 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK	0x3
8409 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT	2
8410 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK	0x3
8411 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT	4
8412 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK	0x3
8413 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT	6
8414 	u8 flags3;
8415 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK	0x3
8416 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT	0
8417 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK	0x3
8418 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT	2
8419 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK			0x1
8420 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT		4
8421 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK          0x1
8422 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT         5
8423 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK		0x1
8424 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT		6
8425 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK	0x1
8426 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT	7
8427 	u8 flags4;
8428 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK		0x1
8429 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT		0
8430 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_EN_MASK            0x1
8431 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FORCE_COMP_CF_EN_SHIFT           1
8432 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK		0x1
8433 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT		2
8434 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK	0x1
8435 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT	3
8436 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK		0x1
8437 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT		4
8438 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK	0x1
8439 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT	5
8440 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK	0x1
8441 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT	6
8442 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK			0x1
8443 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT			7
8444 	u8 flags5;
8445 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK		0x1
8446 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT		0
8447 #define TSTORM_ROCE_REQ_CONN_AG_CTX_DIF_CNT_EN_MASK		0x1
8448 #define TSTORM_ROCE_REQ_CONN_AG_CTX_DIF_CNT_EN_SHIFT		1
8449 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK		0x1
8450 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT		2
8451 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK		0x1
8452 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT		3
8453 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK		0x1
8454 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT		4
8455 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK	0x1
8456 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT	5
8457 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK		0x1
8458 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT		6
8459 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK		0x1
8460 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT		7
8461 	__le32 dif_rxmit_cnt;
8462 	__le32 snd_nxt_psn;
8463 	__le32 snd_max_psn;
8464 	__le32 orq_prod;
8465 	__le32 reg4;
8466 	__le32 dif_acked_cnt;
8467 	__le32 dif_cnt;
8468 	__le32 reg7;
8469 	__le32 reg8;
8470 	u8 tx_cqe_error_type;
8471 	u8 orq_cache_idx;
8472 	__le16 snd_sq_cons_th;
8473 	u8 byte4;
8474 	u8 byte5;
8475 	__le16 snd_sq_cons;
8476 	__le16 conn_dpi;
8477 	__le16 force_comp_cons;
8478 	__le32 dif_rxmit_acked_cnt;
8479 	__le32 reg10;
8480 };
8481 
8482 struct tstorm_roce_resp_conn_ag_ctx {
8483 	u8 byte0;
8484 	u8 state;
8485 	u8 flags0;
8486 #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK		0x1
8487 #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT		0
8488 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_MASK	0x1
8489 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_SHIFT	1
8490 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK			0x1
8491 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT			2
8492 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK			0x1
8493 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT			3
8494 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK		0x1
8495 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT		4
8496 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK			0x1
8497 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT			5
8498 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK			0x3
8499 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT			6
8500 	u8 flags1;
8501 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK            0x3
8502 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT           0
8503 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK	0x3
8504 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT	2
8505 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK		0x3
8506 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT		4
8507 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK	0x3
8508 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT	6
8509 	u8 flags2;
8510 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK                0x3
8511 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT               0
8512 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK		0x3
8513 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT		2
8514 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK		0x3
8515 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT		4
8516 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK		0x3
8517 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT		6
8518 	u8 flags3;
8519 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK		0x3
8520 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT		0
8521 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK		0x3
8522 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT		2
8523 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK		0x1
8524 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT		4
8525 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK         0x1
8526 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT        5
8527 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK	0x1
8528 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT	6
8529 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK		0x1
8530 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT		7
8531 	u8 flags4;
8532 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK		0x1
8533 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT		0
8534 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK             0x1
8535 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT            1
8536 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK			0x1
8537 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT			2
8538 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK			0x1
8539 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT			3
8540 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK			0x1
8541 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT			4
8542 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK			0x1
8543 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT			5
8544 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK			0x1
8545 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT			6
8546 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK			0x1
8547 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT			7
8548 	u8 flags5;
8549 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK		0x1
8550 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT		0
8551 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK		0x1
8552 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT		1
8553 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK		0x1
8554 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT		2
8555 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK		0x1
8556 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT		3
8557 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK		0x1
8558 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT		4
8559 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK		0x1
8560 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT	5
8561 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK		0x1
8562 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT		6
8563 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK		0x1
8564 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT		7
8565 	__le32 psn_and_rxmit_id_echo;
8566 	__le32 reg1;
8567 	__le32 reg2;
8568 	__le32 reg3;
8569 	__le32 reg4;
8570 	__le32 reg5;
8571 	__le32 reg6;
8572 	__le32 reg7;
8573 	__le32 reg8;
8574 	u8 tx_async_error_type;
8575 	u8 byte3;
8576 	__le16 rq_cons;
8577 	u8 byte4;
8578 	u8 byte5;
8579 	__le16 rq_prod;
8580 	__le16 conn_dpi;
8581 	__le16 irq_cons;
8582 	__le32 reg9;
8583 	__le32 reg10;
8584 };
8585 
8586 struct ustorm_roce_req_conn_ag_ctx {
8587 	u8 byte0;
8588 	u8 byte1;
8589 	u8 flags0;
8590 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK	0x1
8591 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT	0
8592 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK	0x1
8593 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT	1
8594 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK		0x3
8595 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT	2
8596 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK		0x3
8597 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT	4
8598 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK		0x3
8599 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT	6
8600 	u8 flags1;
8601 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK		0x3
8602 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT	0
8603 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK		0x3
8604 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT	2
8605 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK		0x3
8606 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT	4
8607 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK		0x3
8608 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT	6
8609 	u8 flags2;
8610 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK	0x1
8611 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT	0
8612 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK	0x1
8613 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT	1
8614 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK	0x1
8615 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT	2
8616 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK	0x1
8617 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT	3
8618 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK	0x1
8619 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT	4
8620 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK	0x1
8621 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT	5
8622 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK	0x1
8623 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT	6
8624 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK	0x1
8625 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT	7
8626 	u8 flags3;
8627 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK	0x1
8628 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT	0
8629 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK	0x1
8630 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT	1
8631 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK	0x1
8632 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT	2
8633 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK	0x1
8634 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT	3
8635 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK	0x1
8636 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT	4
8637 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK	0x1
8638 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT	5
8639 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK	0x1
8640 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT	6
8641 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK	0x1
8642 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT	7
8643 	u8 byte2;
8644 	u8 byte3;
8645 	__le16 word0;
8646 	__le16 word1;
8647 	__le32 reg0;
8648 	__le32 reg1;
8649 	__le32 reg2;
8650 	__le32 reg3;
8651 	__le16 word2;
8652 	__le16 word3;
8653 };
8654 
8655 struct ustorm_roce_resp_conn_ag_ctx {
8656 	u8 byte0;
8657 	u8 byte1;
8658 	u8 flags0;
8659 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK	0x1
8660 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT	0
8661 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK	0x1
8662 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT	1
8663 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK	0x3
8664 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT	2
8665 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK	0x3
8666 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT	4
8667 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK	0x3
8668 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT	6
8669 	u8 flags1;
8670 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK	0x3
8671 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT	0
8672 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK	0x3
8673 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT	2
8674 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK	0x3
8675 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT	4
8676 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK	0x3
8677 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT	6
8678 	u8 flags2;
8679 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK	0x1
8680 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT	0
8681 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK	0x1
8682 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT	1
8683 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK	0x1
8684 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT	2
8685 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK	0x1
8686 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT	3
8687 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK	0x1
8688 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT	4
8689 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK	0x1
8690 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT	5
8691 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK	0x1
8692 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT	6
8693 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK	0x1
8694 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT	7
8695 	u8 flags3;
8696 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK	0x1
8697 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT	0
8698 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK	0x1
8699 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT	1
8700 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK	0x1
8701 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT	2
8702 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK	0x1
8703 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT	3
8704 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK	0x1
8705 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT	4
8706 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK	0x1
8707 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT	5
8708 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK	0x1
8709 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT	6
8710 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK	0x1
8711 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT	7
8712 	u8 byte2;
8713 	u8 byte3;
8714 	__le16 word0;
8715 	__le16 word1;
8716 	__le32 reg0;
8717 	__le32 reg1;
8718 	__le32 reg2;
8719 	__le32 reg3;
8720 	__le16 word2;
8721 	__le16 word3;
8722 };
8723 
8724 struct xstorm_roce_req_conn_ag_ctx {
8725 	u8 reserved0;
8726 	u8 state;
8727 	u8 flags0;
8728 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
8729 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
8730 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK		0x1
8731 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT		1
8732 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK		0x1
8733 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT		2
8734 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
8735 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
8736 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK		0x1
8737 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT		4
8738 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK		0x1
8739 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT		5
8740 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK		0x1
8741 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT		6
8742 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK		0x1
8743 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT		7
8744 	u8 flags1;
8745 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK		0x1
8746 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT		0
8747 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK		0x1
8748 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT		1
8749 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK		0x1
8750 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT		2
8751 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK		0x1
8752 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT		3
8753 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MSDM_FLUSH_MASK		0x1
8754 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MSDM_FLUSH_SHIFT		4
8755 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MSEM_FLUSH_MASK		0x1
8756 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MSEM_FLUSH_SHIFT		5
8757 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK		0x1
8758 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT	6
8759 #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK	0x1
8760 #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT	7
8761 	u8 flags2;
8762 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK		0x3
8763 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT	0
8764 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK		0x3
8765 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT	2
8766 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK		0x3
8767 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT	4
8768 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK		0x3
8769 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT	6
8770 	u8 flags3;
8771 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK		0x3
8772 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT	0
8773 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK		0x3
8774 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT	2
8775 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK	0x3
8776 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT	4
8777 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK		0x3
8778 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT	6
8779 	u8 flags4;
8780 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_MASK        0x3
8781 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_SHIFT       0
8782 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_MASK     0x3
8783 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_SHIFT    2
8784 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK	0x3
8785 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT	4
8786 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK	0x3
8787 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT	6
8788 	u8 flags5;
8789 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK		0x3
8790 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT		0
8791 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK		0x3
8792 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT		2
8793 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK	0x3
8794 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT	4
8795 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK		0x3
8796 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT		6
8797 	u8 flags6;
8798 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK	0x3
8799 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT	0
8800 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK	0x3
8801 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT	2
8802 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK	0x3
8803 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT	4
8804 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK	0x3
8805 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT	6
8806 	u8 flags7;
8807 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK	0x3
8808 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT	0
8809 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK	0x3
8810 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT	2
8811 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK	0x3
8812 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT	4
8813 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK	0x1
8814 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT	6
8815 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK	0x1
8816 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT	7
8817 	u8 flags8;
8818 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK		0x1
8819 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT		0
8820 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK		0x1
8821 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT		1
8822 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK	0x1
8823 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT	2
8824 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK	0x1
8825 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT	3
8826 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK	0x1
8827 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT	4
8828 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK	0x1
8829 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT	5
8830 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_EN_MASK     0x1
8831 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DIF_ERROR_CF_EN_SHIFT    6
8832 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_EN_MASK  0x1
8833 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SCAN_SQ_FOR_COMP_CF_EN_SHIFT 7
8834 	u8 flags9;
8835 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK		0x1
8836 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT		0
8837 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK		0x1
8838 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT		1
8839 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK		0x1
8840 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT		2
8841 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK		0x1
8842 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT		3
8843 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK	0x1
8844 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT	4
8845 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK		0x1
8846 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT		5
8847 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK		0x1
8848 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT		6
8849 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK		0x1
8850 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT		7
8851 	u8 flags10;
8852 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK		0x1
8853 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT		0
8854 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK		0x1
8855 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT		1
8856 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK		0x1
8857 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT		2
8858 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK		0x1
8859 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT		3
8860 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK	0x1
8861 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT	4
8862 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK		0x1
8863 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT		5
8864 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK		0x1
8865 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT		6
8866 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK		0x1
8867 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT		7
8868 	u8 flags11;
8869 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK		0x1
8870 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT		0
8871 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK		0x1
8872 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT		1
8873 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK		0x1
8874 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT		2
8875 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK		0x1
8876 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT		3
8877 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK		0x1
8878 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT		4
8879 #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK	0x1
8880 #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT	5
8881 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
8882 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
8883 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK		0x1
8884 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT		7
8885 	u8 flags12;
8886 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK		0x1
8887 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT		0
8888 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK		0x1
8889 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT		1
8890 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
8891 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
8892 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
8893 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
8894 #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK	0x1
8895 #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT	4
8896 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK		0x1
8897 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT		5
8898 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK	0x1
8899 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT	6
8900 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK	0x1
8901 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT	7
8902 	u8 flags13;
8903 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK		0x1
8904 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT		0
8905 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK		0x1
8906 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT		1
8907 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
8908 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
8909 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
8910 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
8911 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
8912 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
8913 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
8914 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
8915 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
8916 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
8917 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
8918 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
8919 	u8 flags14;
8920 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK	0x1
8921 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT	0
8922 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK		0x1
8923 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT		1
8924 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK	0x3
8925 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT	2
8926 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK		0x1
8927 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT		4
8928 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK	0x1
8929 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT	5
8930 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK		0x3
8931 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT		6
8932 	u8 byte2;
8933 	__le16 physical_q0;
8934 	__le16 word1;
8935 	__le16 sq_cmp_cons;
8936 	__le16 sq_cons;
8937 	__le16 sq_prod;
8938 	__le16 dif_error_first_sq_cons;
8939 	__le16 conn_dpi;
8940 	u8 dif_error_sge_index;
8941 	u8 byte4;
8942 	u8 byte5;
8943 	u8 byte6;
8944 	__le32 lsn;
8945 	__le32 ssn;
8946 	__le32 snd_una_psn;
8947 	__le32 snd_nxt_psn;
8948 	__le32 dif_error_offset;
8949 	__le32 orq_cons_th;
8950 	__le32 orq_cons;
8951 };
8952 
8953 struct xstorm_roce_resp_conn_ag_ctx {
8954 	u8 reserved0;
8955 	u8 state;
8956 	u8 flags0;
8957 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
8958 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
8959 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK		0x1
8960 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT		1
8961 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK		0x1
8962 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT		2
8963 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
8964 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
8965 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK		0x1
8966 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT		4
8967 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK		0x1
8968 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT		5
8969 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK		0x1
8970 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT		6
8971 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK		0x1
8972 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT		7
8973 	u8 flags1;
8974 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK		0x1
8975 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT		0
8976 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK		0x1
8977 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT		1
8978 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK		0x1
8979 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT		2
8980 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK		0x1
8981 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT		3
8982 #define XSTORM_ROCE_RESP_CONN_AG_CTX_MSDM_FLUSH_MASK		0x1
8983 #define XSTORM_ROCE_RESP_CONN_AG_CTX_MSDM_FLUSH_SHIFT	4
8984 #define XSTORM_ROCE_RESP_CONN_AG_CTX_MSEM_FLUSH_MASK		0x1
8985 #define XSTORM_ROCE_RESP_CONN_AG_CTX_MSEM_FLUSH_SHIFT	5
8986 #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK	0x1
8987 #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT	6
8988 #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK	0x1
8989 #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT	7
8990 	u8 flags2;
8991 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK	0x3
8992 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT	0
8993 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK	0x3
8994 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT	2
8995 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK	0x3
8996 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT	4
8997 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK	0x3
8998 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT	6
8999 	u8 flags3;
9000 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK		0x3
9001 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT		0
9002 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK	0x3
9003 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT	2
9004 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK	0x3
9005 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT	4
9006 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK	0x3
9007 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT	6
9008 	u8 flags4;
9009 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK	0x3
9010 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT	0
9011 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK	0x3
9012 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT	2
9013 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK	0x3
9014 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT	4
9015 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK	0x3
9016 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT	6
9017 	u8 flags5;
9018 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK	0x3
9019 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT	0
9020 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK	0x3
9021 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT	2
9022 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK	0x3
9023 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT	4
9024 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK	0x3
9025 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT	6
9026 	u8 flags6;
9027 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK	0x3
9028 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT	0
9029 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK	0x3
9030 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT	2
9031 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK	0x3
9032 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT	4
9033 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK	0x3
9034 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT	6
9035 	u8 flags7;
9036 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK	0x3
9037 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT	0
9038 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK	0x3
9039 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT	2
9040 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK	0x3
9041 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT	4
9042 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK	0x1
9043 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT	6
9044 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK	0x1
9045 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT	7
9046 	u8 flags8;
9047 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK		0x1
9048 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT		0
9049 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK		0x1
9050 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT		1
9051 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK	0x1
9052 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT	2
9053 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK	0x1
9054 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT	3
9055 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK	0x1
9056 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT	4
9057 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK	0x1
9058 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT	5
9059 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK		0x1
9060 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT		6
9061 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK		0x1
9062 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT		7
9063 	u8 flags9;
9064 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK	0x1
9065 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT	0
9066 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK	0x1
9067 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT	1
9068 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK	0x1
9069 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT	2
9070 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK	0x1
9071 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT	3
9072 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK	0x1
9073 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT	4
9074 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK	0x1
9075 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT	5
9076 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK	0x1
9077 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT	6
9078 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK	0x1
9079 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT	7
9080 	u8 flags10;
9081 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK		0x1
9082 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT		0
9083 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK		0x1
9084 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT		1
9085 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK		0x1
9086 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT		2
9087 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK		0x1
9088 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT		3
9089 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK	0x1
9090 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT	4
9091 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK		0x1
9092 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT		5
9093 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK		0x1
9094 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT		6
9095 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK		0x1
9096 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT		7
9097 	u8 flags11;
9098 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK		0x1
9099 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT		0
9100 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK		0x1
9101 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT		1
9102 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK		0x1
9103 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT		2
9104 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK		0x1
9105 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT		3
9106 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK		0x1
9107 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT		4
9108 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK		0x1
9109 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT		5
9110 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
9111 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
9112 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK		0x1
9113 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT		7
9114 	u8 flags12;
9115 #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK	0x1
9116 #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT	0
9117 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_MASK		0x1
9118 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_SHIFT		1
9119 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
9120 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
9121 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
9122 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
9123 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK		0x1
9124 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT		4
9125 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK		0x1
9126 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT		5
9127 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK		0x1
9128 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT		6
9129 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK		0x1
9130 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT		7
9131 	u8 flags13;
9132 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK		0x1
9133 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT		0
9134 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK		0x1
9135 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT		1
9136 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
9137 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
9138 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
9139 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
9140 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
9141 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
9142 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
9143 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
9144 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
9145 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
9146 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
9147 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
9148 	u8 flags14;
9149 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK	0x1
9150 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT	0
9151 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK	0x1
9152 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT	1
9153 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK	0x1
9154 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT	2
9155 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK	0x1
9156 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT	3
9157 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK	0x1
9158 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT	4
9159 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK	0x1
9160 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT	5
9161 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK	0x3
9162 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT	6
9163 	u8 byte2;
9164 	__le16 physical_q0;
9165 	__le16 irq_prod_shadow;
9166 	__le16 word2;
9167 	__le16 irq_cons;
9168 	__le16 irq_prod;
9169 	__le16 e5_reserved1;
9170 	__le16 conn_dpi;
9171 	u8 rxmit_opcode;
9172 	u8 byte4;
9173 	u8 byte5;
9174 	u8 byte6;
9175 	__le32 rxmit_psn_and_id;
9176 	__le32 rxmit_bytes_length;
9177 	__le32 psn;
9178 	__le32 reg3;
9179 	__le32 reg4;
9180 	__le32 reg5;
9181 	__le32 msn_and_syndrome;
9182 };
9183 
9184 struct ystorm_roce_conn_ag_ctx {
9185 	u8 byte0;
9186 	u8 byte1;
9187 	u8 flags0;
9188 #define YSTORM_ROCE_CONN_AG_CTX_BIT0_MASK     0x1
9189 #define YSTORM_ROCE_CONN_AG_CTX_BIT0_SHIFT    0
9190 #define YSTORM_ROCE_CONN_AG_CTX_BIT1_MASK     0x1
9191 #define YSTORM_ROCE_CONN_AG_CTX_BIT1_SHIFT    1
9192 #define YSTORM_ROCE_CONN_AG_CTX_CF0_MASK      0x3
9193 #define YSTORM_ROCE_CONN_AG_CTX_CF0_SHIFT     2
9194 #define YSTORM_ROCE_CONN_AG_CTX_CF1_MASK      0x3
9195 #define YSTORM_ROCE_CONN_AG_CTX_CF1_SHIFT     4
9196 #define YSTORM_ROCE_CONN_AG_CTX_CF2_MASK      0x3
9197 #define YSTORM_ROCE_CONN_AG_CTX_CF2_SHIFT     6
9198 	u8 flags1;
9199 #define YSTORM_ROCE_CONN_AG_CTX_CF0EN_MASK    0x1
9200 #define YSTORM_ROCE_CONN_AG_CTX_CF0EN_SHIFT   0
9201 #define YSTORM_ROCE_CONN_AG_CTX_CF1EN_MASK    0x1
9202 #define YSTORM_ROCE_CONN_AG_CTX_CF1EN_SHIFT   1
9203 #define YSTORM_ROCE_CONN_AG_CTX_CF2EN_MASK    0x1
9204 #define YSTORM_ROCE_CONN_AG_CTX_CF2EN_SHIFT   2
9205 #define YSTORM_ROCE_CONN_AG_CTX_RULE0EN_MASK  0x1
9206 #define YSTORM_ROCE_CONN_AG_CTX_RULE0EN_SHIFT 3
9207 #define YSTORM_ROCE_CONN_AG_CTX_RULE1EN_MASK  0x1
9208 #define YSTORM_ROCE_CONN_AG_CTX_RULE1EN_SHIFT 4
9209 #define YSTORM_ROCE_CONN_AG_CTX_RULE2EN_MASK  0x1
9210 #define YSTORM_ROCE_CONN_AG_CTX_RULE2EN_SHIFT 5
9211 #define YSTORM_ROCE_CONN_AG_CTX_RULE3EN_MASK  0x1
9212 #define YSTORM_ROCE_CONN_AG_CTX_RULE3EN_SHIFT 6
9213 #define YSTORM_ROCE_CONN_AG_CTX_RULE4EN_MASK  0x1
9214 #define YSTORM_ROCE_CONN_AG_CTX_RULE4EN_SHIFT 7
9215 	u8 byte2;
9216 	u8 byte3;
9217 	__le16 word0;
9218 	__le32 reg0;
9219 	__le32 reg1;
9220 	__le16 word1;
9221 	__le16 word2;
9222 	__le16 word3;
9223 	__le16 word4;
9224 	__le32 reg2;
9225 	__le32 reg3;
9226 };
9227 
9228 struct ystorm_roce_req_conn_ag_ctx {
9229 	u8 byte0;
9230 	u8 byte1;
9231 	u8 flags0;
9232 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK	0x1
9233 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT	0
9234 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK	0x1
9235 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT	1
9236 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK		0x3
9237 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT	2
9238 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK		0x3
9239 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT	4
9240 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK		0x3
9241 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT	6
9242 	u8 flags1;
9243 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK	0x1
9244 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT	0
9245 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK	0x1
9246 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT	1
9247 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK	0x1
9248 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT	2
9249 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK	0x1
9250 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT	3
9251 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK	0x1
9252 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT	4
9253 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK	0x1
9254 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT	5
9255 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK	0x1
9256 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT	6
9257 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK	0x1
9258 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT	7
9259 	u8 byte2;
9260 	u8 byte3;
9261 	__le16 word0;
9262 	__le32 reg0;
9263 	__le32 reg1;
9264 	__le16 word1;
9265 	__le16 word2;
9266 	__le16 word3;
9267 	__le16 word4;
9268 	__le32 reg2;
9269 	__le32 reg3;
9270 };
9271 
9272 struct ystorm_roce_resp_conn_ag_ctx {
9273 	u8 byte0;
9274 	u8 byte1;
9275 	u8 flags0;
9276 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK	0x1
9277 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT	0
9278 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK	0x1
9279 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT	1
9280 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK	0x3
9281 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT	2
9282 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK	0x3
9283 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT	4
9284 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK	0x3
9285 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT	6
9286 	u8 flags1;
9287 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK	0x1
9288 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT	0
9289 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK	0x1
9290 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT	1
9291 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK	0x1
9292 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT	2
9293 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK	0x1
9294 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT	3
9295 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK	0x1
9296 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT	4
9297 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK	0x1
9298 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT	5
9299 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK	0x1
9300 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT	6
9301 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK	0x1
9302 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT	7
9303 	u8 byte2;
9304 	u8 byte3;
9305 	__le16 word0;
9306 	__le32 reg0;
9307 	__le32 reg1;
9308 	__le16 word1;
9309 	__le16 word2;
9310 	__le16 word3;
9311 	__le16 word4;
9312 	__le32 reg2;
9313 	__le32 reg3;
9314 };
9315 
9316 /* Roce doorbell data */
9317 enum roce_flavor {
9318 	PLAIN_ROCE,
9319 	RROCE_IPV4,
9320 	RROCE_IPV6,
9321 	MAX_ROCE_FLAVOR
9322 };
9323 
9324 /* The iwarp storm context of Ystorm */
9325 struct ystorm_iwarp_conn_st_ctx {
9326 	__le32 reserved[4];
9327 };
9328 
9329 /* The iwarp storm context of Pstorm */
9330 struct pstorm_iwarp_conn_st_ctx {
9331 	__le32 reserved[36];
9332 };
9333 
9334 /* The iwarp storm context of Xstorm */
9335 struct xstorm_iwarp_conn_st_ctx {
9336 	__le32 reserved[48];
9337 };
9338 
9339 struct xstorm_iwarp_conn_ag_ctx {
9340 	u8 reserved0;
9341 	u8 state;
9342 	u8 flags0;
9343 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
9344 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
9345 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_MASK	0x1
9346 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_SHIFT	1
9347 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_MASK	0x1
9348 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_SHIFT	2
9349 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
9350 #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
9351 #define XSTORM_IWARP_CONN_AG_CTX_BIT4_MASK		0x1
9352 #define XSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT		4
9353 #define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_MASK	0x1
9354 #define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_SHIFT	5
9355 #define XSTORM_IWARP_CONN_AG_CTX_BIT6_MASK		0x1
9356 #define XSTORM_IWARP_CONN_AG_CTX_BIT6_SHIFT		6
9357 #define XSTORM_IWARP_CONN_AG_CTX_BIT7_MASK		0x1
9358 #define XSTORM_IWARP_CONN_AG_CTX_BIT7_SHIFT		7
9359 	u8 flags1;
9360 #define XSTORM_IWARP_CONN_AG_CTX_BIT8_MASK				0x1
9361 #define XSTORM_IWARP_CONN_AG_CTX_BIT8_SHIFT				0
9362 #define XSTORM_IWARP_CONN_AG_CTX_BIT9_MASK				0x1
9363 #define XSTORM_IWARP_CONN_AG_CTX_BIT9_SHIFT				1
9364 #define XSTORM_IWARP_CONN_AG_CTX_BIT10_MASK				0x1
9365 #define XSTORM_IWARP_CONN_AG_CTX_BIT10_SHIFT				2
9366 #define XSTORM_IWARP_CONN_AG_CTX_BIT11_MASK				0x1
9367 #define XSTORM_IWARP_CONN_AG_CTX_BIT11_SHIFT				3
9368 #define XSTORM_IWARP_CONN_AG_CTX_BIT12_MASK				0x1
9369 #define XSTORM_IWARP_CONN_AG_CTX_BIT12_SHIFT				4
9370 #define XSTORM_IWARP_CONN_AG_CTX_BIT13_MASK				0x1
9371 #define XSTORM_IWARP_CONN_AG_CTX_BIT13_SHIFT				5
9372 #define XSTORM_IWARP_CONN_AG_CTX_BIT14_MASK				0x1
9373 #define XSTORM_IWARP_CONN_AG_CTX_BIT14_SHIFT				6
9374 #define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_MASK	0x1
9375 #define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_SHIFT 7
9376 	u8 flags2;
9377 #define XSTORM_IWARP_CONN_AG_CTX_CF0_MASK			0x3
9378 #define XSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT			0
9379 #define XSTORM_IWARP_CONN_AG_CTX_CF1_MASK			0x3
9380 #define XSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT			2
9381 #define XSTORM_IWARP_CONN_AG_CTX_CF2_MASK			0x3
9382 #define XSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT			4
9383 #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK		0x3
9384 #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT	6
9385 	u8 flags3;
9386 #define XSTORM_IWARP_CONN_AG_CTX_CF4_MASK	0x3
9387 #define XSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT	0
9388 #define XSTORM_IWARP_CONN_AG_CTX_CF5_MASK	0x3
9389 #define XSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT	2
9390 #define XSTORM_IWARP_CONN_AG_CTX_CF6_MASK	0x3
9391 #define XSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT	4
9392 #define XSTORM_IWARP_CONN_AG_CTX_CF7_MASK	0x3
9393 #define XSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT	6
9394 	u8 flags4;
9395 #define XSTORM_IWARP_CONN_AG_CTX_CF8_MASK	0x3
9396 #define XSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT	0
9397 #define XSTORM_IWARP_CONN_AG_CTX_CF9_MASK	0x3
9398 #define XSTORM_IWARP_CONN_AG_CTX_CF9_SHIFT	2
9399 #define XSTORM_IWARP_CONN_AG_CTX_CF10_MASK	0x3
9400 #define XSTORM_IWARP_CONN_AG_CTX_CF10_SHIFT	4
9401 #define XSTORM_IWARP_CONN_AG_CTX_CF11_MASK	0x3
9402 #define XSTORM_IWARP_CONN_AG_CTX_CF11_SHIFT	6
9403 	u8 flags5;
9404 #define XSTORM_IWARP_CONN_AG_CTX_CF12_MASK		0x3
9405 #define XSTORM_IWARP_CONN_AG_CTX_CF12_SHIFT		0
9406 #define XSTORM_IWARP_CONN_AG_CTX_CF13_MASK		0x3
9407 #define XSTORM_IWARP_CONN_AG_CTX_CF13_SHIFT		2
9408 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_MASK	0x3
9409 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT	4
9410 #define XSTORM_IWARP_CONN_AG_CTX_CF15_MASK		0x3
9411 #define XSTORM_IWARP_CONN_AG_CTX_CF15_SHIFT		6
9412 	u8 flags6;
9413 #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_MASK	0x3
9414 #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_SHIFT 0
9415 #define XSTORM_IWARP_CONN_AG_CTX_CF17_MASK				0x3
9416 #define XSTORM_IWARP_CONN_AG_CTX_CF17_SHIFT				2
9417 #define XSTORM_IWARP_CONN_AG_CTX_CF18_MASK				0x3
9418 #define XSTORM_IWARP_CONN_AG_CTX_CF18_SHIFT				4
9419 #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_MASK			0x3
9420 #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_SHIFT			6
9421 	u8 flags7;
9422 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK	0x3
9423 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT	0
9424 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_MASK	0x3
9425 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_SHIFT	2
9426 #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_MASK	0x3
9427 #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_SHIFT	4
9428 #define XSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK		0x1
9429 #define XSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT		6
9430 #define XSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK		0x1
9431 #define XSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT		7
9432 	u8 flags8;
9433 #define XSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK			0x1
9434 #define XSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT			0
9435 #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK	0x1
9436 #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT	1
9437 #define XSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK			0x1
9438 #define XSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT			2
9439 #define XSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK			0x1
9440 #define XSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT			3
9441 #define XSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK			0x1
9442 #define XSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT			4
9443 #define XSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK			0x1
9444 #define XSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT			5
9445 #define XSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK			0x1
9446 #define XSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT			6
9447 #define XSTORM_IWARP_CONN_AG_CTX_CF9EN_MASK			0x1
9448 #define XSTORM_IWARP_CONN_AG_CTX_CF9EN_SHIFT			7
9449 	u8 flags9;
9450 #define XSTORM_IWARP_CONN_AG_CTX_CF10EN_MASK				0x1
9451 #define XSTORM_IWARP_CONN_AG_CTX_CF10EN_SHIFT			0
9452 #define XSTORM_IWARP_CONN_AG_CTX_CF11EN_MASK				0x1
9453 #define XSTORM_IWARP_CONN_AG_CTX_CF11EN_SHIFT			1
9454 #define XSTORM_IWARP_CONN_AG_CTX_CF12EN_MASK				0x1
9455 #define XSTORM_IWARP_CONN_AG_CTX_CF12EN_SHIFT			2
9456 #define XSTORM_IWARP_CONN_AG_CTX_CF13EN_MASK				0x1
9457 #define XSTORM_IWARP_CONN_AG_CTX_CF13EN_SHIFT			3
9458 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK			0x1
9459 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT		4
9460 #define XSTORM_IWARP_CONN_AG_CTX_CF15EN_MASK				0x1
9461 #define XSTORM_IWARP_CONN_AG_CTX_CF15EN_SHIFT			5
9462 #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_MASK 0x1
9463 #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_SHIFT 6
9464 #define XSTORM_IWARP_CONN_AG_CTX_CF17EN_MASK				0x1
9465 #define XSTORM_IWARP_CONN_AG_CTX_CF17EN_SHIFT			7
9466 	u8 flags10;
9467 #define XSTORM_IWARP_CONN_AG_CTX_CF18EN_MASK			0x1
9468 #define XSTORM_IWARP_CONN_AG_CTX_CF18EN_SHIFT		0
9469 #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_MASK		0x1
9470 #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT		1
9471 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK		0x1
9472 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT		2
9473 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_MASK		0x1
9474 #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT		3
9475 #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_MASK		0x1
9476 #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT		4
9477 #define XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_EN_MASK               0x1
9478 #define XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_EN_SHIFT              5
9479 #define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK		0x1
9480 #define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT		6
9481 #define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_MASK	0x1
9482 #define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_SHIFT	7
9483 	u8 flags11;
9484 #define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_MASK	0x1
9485 #define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT	0
9486 #define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK	0x1
9487 #define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT	1
9488 #define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_MASK	0x1
9489 #define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_SHIFT	2
9490 #define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK	0x1
9491 #define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT	3
9492 #define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK	0x1
9493 #define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT	4
9494 #define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK	0x1
9495 #define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT	5
9496 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
9497 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
9498 #define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_MASK	0x1
9499 #define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_SHIFT	7
9500 	u8 flags12;
9501 #define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_MASK	0x1
9502 #define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_SHIFT	0
9503 #define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_MASK		0x1
9504 #define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_SHIFT		1
9505 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_MASK		0x1
9506 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_SHIFT		2
9507 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_MASK		0x1
9508 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_SHIFT		3
9509 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_MASK	0x1
9510 #define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_SHIFT	4
9511 #define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_MASK		0x1
9512 #define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_SHIFT		5
9513 #define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_MASK		0x1
9514 #define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_SHIFT		6
9515 #define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_MASK		0x1
9516 #define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_SHIFT		7
9517 	u8 flags13;
9518 #define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_MASK	0x1
9519 #define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_SHIFT	0
9520 #define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_MASK	0x1
9521 #define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_SHIFT	1
9522 #define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_MASK	0x1
9523 #define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_SHIFT	2
9524 #define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_MASK		0x1
9525 #define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_SHIFT		3
9526 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_MASK		0x1
9527 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_SHIFT		4
9528 #define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_MASK	0x1
9529 #define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_SHIFT	5
9530 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_MASK		0x1
9531 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_SHIFT		6
9532 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_MASK		0x1
9533 #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_SHIFT		7
9534 	u8 flags14;
9535 #define XSTORM_IWARP_CONN_AG_CTX_BIT16_MASK		0x1
9536 #define XSTORM_IWARP_CONN_AG_CTX_BIT16_SHIFT		0
9537 #define XSTORM_IWARP_CONN_AG_CTX_BIT17_MASK		0x1
9538 #define XSTORM_IWARP_CONN_AG_CTX_BIT17_SHIFT		1
9539 #define XSTORM_IWARP_CONN_AG_CTX_BIT18_MASK		0x1
9540 #define XSTORM_IWARP_CONN_AG_CTX_BIT18_SHIFT		2
9541 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_MASK	0x1
9542 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_SHIFT	3
9543 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_MASK	0x1
9544 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_SHIFT	4
9545 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_MASK	0x1
9546 #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_SHIFT	5
9547 #define XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_MASK	0x3
9548 #define XSTORM_IWARP_CONN_AG_CTX_SEND_TERMINATE_CF_SHIFT	6
9549 	u8 byte2;
9550 	__le16 physical_q0;
9551 	__le16 physical_q1;
9552 	__le16 sq_comp_cons;
9553 	__le16 sq_tx_cons;
9554 	__le16 sq_prod;
9555 	__le16 word5;
9556 	__le16 conn_dpi;
9557 	u8 byte3;
9558 	u8 byte4;
9559 	u8 byte5;
9560 	u8 byte6;
9561 	__le32 reg0;
9562 	__le32 reg1;
9563 	__le32 reg2;
9564 	__le32 more_to_send_seq;
9565 	__le32 reg4;
9566 	__le32 rewinded_snd_max_or_term_opcode;
9567 	__le32 rd_msn;
9568 	__le16 irq_prod_via_msdm;
9569 	__le16 irq_cons;
9570 	__le16 hq_cons_th_or_mpa_data;
9571 	__le16 hq_cons;
9572 	__le32 atom_msn;
9573 	__le32 orq_cons;
9574 	__le32 orq_cons_th;
9575 	u8 byte7;
9576 	u8 wqe_data_pad_bytes;
9577 	u8 max_ord;
9578 	u8 former_hq_prod;
9579 	u8 irq_prod_via_msem;
9580 	u8 byte12;
9581 	u8 max_pkt_pdu_size_lo;
9582 	u8 max_pkt_pdu_size_hi;
9583 	u8 byte15;
9584 	u8 e5_reserved;
9585 	__le16 e5_reserved4;
9586 	__le32 reg10;
9587 	__le32 reg11;
9588 	__le32 shared_queue_page_addr_lo;
9589 	__le32 shared_queue_page_addr_hi;
9590 	__le32 reg14;
9591 	__le32 reg15;
9592 	__le32 reg16;
9593 	__le32 reg17;
9594 };
9595 
9596 struct tstorm_iwarp_conn_ag_ctx {
9597 	u8 reserved0;
9598 	u8 state;
9599 	u8 flags0;
9600 #define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
9601 #define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
9602 #define TSTORM_IWARP_CONN_AG_CTX_BIT1_MASK		0x1
9603 #define TSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT		1
9604 #define TSTORM_IWARP_CONN_AG_CTX_BIT2_MASK		0x1
9605 #define TSTORM_IWARP_CONN_AG_CTX_BIT2_SHIFT		2
9606 #define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_OR_TERMINATE_SENT_MASK  0x1
9607 #define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_OR_TERMINATE_SENT_SHIFT 3
9608 #define TSTORM_IWARP_CONN_AG_CTX_BIT4_MASK		0x1
9609 #define TSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT		4
9610 #define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_MASK	0x1
9611 #define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_SHIFT	5
9612 #define TSTORM_IWARP_CONN_AG_CTX_CF0_MASK		0x3
9613 #define TSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT		6
9614 	u8 flags1;
9615 #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_MASK		0x3
9616 #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_SHIFT		0
9617 #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_MASK		0x3
9618 #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_SHIFT	2
9619 #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK		0x3
9620 #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT	4
9621 #define TSTORM_IWARP_CONN_AG_CTX_CF4_MASK			0x3
9622 #define TSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT			6
9623 	u8 flags2;
9624 #define TSTORM_IWARP_CONN_AG_CTX_CF5_MASK	0x3
9625 #define TSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT	0
9626 #define TSTORM_IWARP_CONN_AG_CTX_CF6_MASK	0x3
9627 #define TSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT	2
9628 #define TSTORM_IWARP_CONN_AG_CTX_CF7_MASK	0x3
9629 #define TSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT	4
9630 #define TSTORM_IWARP_CONN_AG_CTX_CF8_MASK	0x3
9631 #define TSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT	6
9632 	u8 flags3;
9633 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_MASK 0x3
9634 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_SHIFT 0
9635 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_MASK	0x3
9636 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_SHIFT	2
9637 #define TSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK				0x1
9638 #define TSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT				4
9639 #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_MASK			0x1
9640 #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_SHIFT			5
9641 #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_MASK		0x1
9642 #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_SHIFT		6
9643 #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK		0x1
9644 #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT		7
9645 	u8 flags4;
9646 #define TSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK				0x1
9647 #define TSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT				0
9648 #define TSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK				0x1
9649 #define TSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT				1
9650 #define TSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK				0x1
9651 #define TSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT				2
9652 #define TSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK				0x1
9653 #define TSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT				3
9654 #define TSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK				0x1
9655 #define TSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT				4
9656 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_MASK 0x1
9657 #define	TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_SHIFT 5
9658 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_MASK	0x1
9659 #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_SHIFT	6
9660 #define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK			0x1
9661 #define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT			7
9662 	u8 flags5;
9663 #define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK		0x1
9664 #define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT		0
9665 #define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK		0x1
9666 #define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT		1
9667 #define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK		0x1
9668 #define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT		2
9669 #define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK		0x1
9670 #define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT		3
9671 #define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK		0x1
9672 #define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT		4
9673 #define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_MASK	0x1
9674 #define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_SHIFT	5
9675 #define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK		0x1
9676 #define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT		6
9677 #define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK		0x1
9678 #define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT		7
9679 	__le32 reg0;
9680 	__le32 reg1;
9681 	__le32 unaligned_nxt_seq;
9682 	__le32 reg3;
9683 	__le32 reg4;
9684 	__le32 reg5;
9685 	__le32 reg6;
9686 	__le32 reg7;
9687 	__le32 reg8;
9688 	u8 orq_cache_idx;
9689 	u8 hq_prod;
9690 	__le16 sq_tx_cons_th;
9691 	u8 orq_prod;
9692 	u8 irq_cons;
9693 	__le16 sq_tx_cons;
9694 	__le16 conn_dpi;
9695 	__le16 rq_prod;
9696 	__le32 snd_seq;
9697 	__le32 last_hq_sequence;
9698 };
9699 
9700 /* The iwarp storm context of Tstorm */
9701 struct tstorm_iwarp_conn_st_ctx {
9702 	__le32 reserved[60];
9703 };
9704 
9705 /* The iwarp storm context of Mstorm */
9706 struct mstorm_iwarp_conn_st_ctx {
9707 	__le32 reserved[32];
9708 };
9709 
9710 /* The iwarp storm context of Ustorm */
9711 struct ustorm_iwarp_conn_st_ctx {
9712 	struct regpair reserved[14];
9713 };
9714 
9715 /* iwarp connection context */
9716 struct iwarp_conn_context {
9717 	struct ystorm_iwarp_conn_st_ctx ystorm_st_context;
9718 	struct regpair ystorm_st_padding[2];
9719 	struct pstorm_iwarp_conn_st_ctx pstorm_st_context;
9720 	struct regpair pstorm_st_padding[2];
9721 	struct xstorm_iwarp_conn_st_ctx xstorm_st_context;
9722 	struct xstorm_iwarp_conn_ag_ctx xstorm_ag_context;
9723 	struct tstorm_iwarp_conn_ag_ctx tstorm_ag_context;
9724 	struct timers_context timer_context;
9725 	struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
9726 	struct tstorm_iwarp_conn_st_ctx tstorm_st_context;
9727 	struct regpair tstorm_st_padding[2];
9728 	struct mstorm_iwarp_conn_st_ctx mstorm_st_context;
9729 	struct ustorm_iwarp_conn_st_ctx ustorm_st_context;
9730 	struct regpair ustorm_st_padding[2];
9731 };
9732 
9733 /* iWARP create QP params passed by driver to FW in CreateQP Request Ramrod */
9734 struct iwarp_create_qp_ramrod_data {
9735 	u8 flags;
9736 #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK	0x1
9737 #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT	0
9738 #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_MASK		0x1
9739 #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_SHIFT		1
9740 #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_MASK		0x1
9741 #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT		2
9742 #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_MASK		0x1
9743 #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT		3
9744 #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_MASK		0x1
9745 #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_SHIFT		4
9746 #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_MASK		0x1
9747 #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_SHIFT		5
9748 #define IWARP_CREATE_QP_RAMROD_DATA_LOW_LATENCY_QUEUE_EN_MASK	0x1
9749 #define IWARP_CREATE_QP_RAMROD_DATA_LOW_LATENCY_QUEUE_EN_SHIFT	6
9750 #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_MASK		0x1
9751 #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_SHIFT		7
9752 	u8 reserved1;
9753 	__le16 pd;
9754 	__le16 sq_num_pages;
9755 	__le16 rq_num_pages;
9756 	__le32 reserved3[2];
9757 	struct regpair qp_handle_for_cqe;
9758 	struct rdma_srq_id srq_id;
9759 	__le32 cq_cid_for_sq;
9760 	__le32 cq_cid_for_rq;
9761 	__le16 dpi;
9762 	__le16 physical_q0;
9763 	__le16 physical_q1;
9764 	u8 reserved2[6];
9765 };
9766 
9767 /* iWARP completion queue types */
9768 enum iwarp_eqe_async_opcode {
9769 	IWARP_EVENT_TYPE_ASYNC_CONNECT_COMPLETE,
9770 	IWARP_EVENT_TYPE_ASYNC_ENHANCED_MPA_REPLY_ARRIVED,
9771 	IWARP_EVENT_TYPE_ASYNC_MPA_HANDSHAKE_COMPLETE,
9772 	IWARP_EVENT_TYPE_ASYNC_CID_CLEANED,
9773 	IWARP_EVENT_TYPE_ASYNC_EXCEPTION_DETECTED,
9774 	IWARP_EVENT_TYPE_ASYNC_QP_IN_ERROR_STATE,
9775 	IWARP_EVENT_TYPE_ASYNC_CQ_OVERFLOW,
9776 	IWARP_EVENT_TYPE_ASYNC_SRQ_EMPTY,
9777 	IWARP_EVENT_TYPE_ASYNC_SRQ_LIMIT,
9778 	MAX_IWARP_EQE_ASYNC_OPCODE
9779 };
9780 
9781 struct iwarp_eqe_data_mpa_async_completion {
9782 	__le16 ulp_data_len;
9783 	u8 rtr_type_sent;
9784 	u8 reserved[5];
9785 };
9786 
9787 struct iwarp_eqe_data_tcp_async_completion {
9788 	__le16 ulp_data_len;
9789 	u8 mpa_handshake_mode;
9790 	u8 reserved[5];
9791 };
9792 
9793 /* iWARP completion queue types */
9794 enum iwarp_eqe_sync_opcode {
9795 	IWARP_EVENT_TYPE_TCP_OFFLOAD =
9796 	11,
9797 	IWARP_EVENT_TYPE_MPA_OFFLOAD,
9798 	IWARP_EVENT_TYPE_MPA_OFFLOAD_SEND_RTR,
9799 	IWARP_EVENT_TYPE_CREATE_QP,
9800 	IWARP_EVENT_TYPE_QUERY_QP,
9801 	IWARP_EVENT_TYPE_MODIFY_QP,
9802 	IWARP_EVENT_TYPE_DESTROY_QP,
9803 	IWARP_EVENT_TYPE_ABORT_TCP_OFFLOAD,
9804 	MAX_IWARP_EQE_SYNC_OPCODE
9805 };
9806 
9807 /* iWARP EQE completion status */
9808 enum iwarp_fw_return_code {
9809 	IWARP_CONN_ERROR_TCP_CONNECT_INVALID_PACKET = 6,
9810 	IWARP_CONN_ERROR_TCP_CONNECTION_RST,
9811 	IWARP_CONN_ERROR_TCP_CONNECT_TIMEOUT,
9812 	IWARP_CONN_ERROR_MPA_ERROR_REJECT,
9813 	IWARP_CONN_ERROR_MPA_NOT_SUPPORTED_VER,
9814 	IWARP_CONN_ERROR_MPA_RST,
9815 	IWARP_CONN_ERROR_MPA_FIN,
9816 	IWARP_CONN_ERROR_MPA_RTR_MISMATCH,
9817 	IWARP_CONN_ERROR_MPA_INSUF_IRD,
9818 	IWARP_CONN_ERROR_MPA_INVALID_PACKET,
9819 	IWARP_CONN_ERROR_MPA_LOCAL_ERROR,
9820 	IWARP_CONN_ERROR_MPA_TIMEOUT,
9821 	IWARP_CONN_ERROR_MPA_TERMINATE,
9822 	IWARP_QP_IN_ERROR_GOOD_CLOSE,
9823 	IWARP_QP_IN_ERROR_BAD_CLOSE,
9824 	IWARP_EXCEPTION_DETECTED_LLP_CLOSED,
9825 	IWARP_EXCEPTION_DETECTED_LLP_RESET,
9826 	IWARP_EXCEPTION_DETECTED_IRQ_FULL,
9827 	IWARP_EXCEPTION_DETECTED_RQ_EMPTY,
9828 	IWARP_EXCEPTION_DETECTED_SRQ_EMPTY,
9829 	IWARP_EXCEPTION_DETECTED_SRQ_LIMIT,
9830 	IWARP_EXCEPTION_DETECTED_LLP_TIMEOUT,
9831 	IWARP_EXCEPTION_DETECTED_REMOTE_PROTECTION_ERROR,
9832 	IWARP_EXCEPTION_DETECTED_CQ_OVERFLOW,
9833 	IWARP_EXCEPTION_DETECTED_LOCAL_CATASTROPHIC,
9834 	IWARP_EXCEPTION_DETECTED_LOCAL_ACCESS_ERROR,
9835 	IWARP_EXCEPTION_DETECTED_REMOTE_OPERATION_ERROR,
9836 	IWARP_EXCEPTION_DETECTED_TERMINATE_RECEIVED,
9837 	MAX_IWARP_FW_RETURN_CODE
9838 };
9839 
9840 /* unaligned opaque data received from LL2 */
9841 struct iwarp_init_func_params {
9842 	u8 ll2_ooo_q_index;
9843 	u8 reserved1[7];
9844 };
9845 
9846 /* iwarp func init ramrod data */
9847 struct iwarp_init_func_ramrod_data {
9848 	struct rdma_init_func_ramrod_data rdma;
9849 	struct tcp_init_params tcp;
9850 	struct iwarp_init_func_params iwarp;
9851 };
9852 
9853 /* iWARP QP - possible states to transition to */
9854 enum iwarp_modify_qp_new_state_type {
9855 	IWARP_MODIFY_QP_STATE_CLOSING = 1,
9856 	IWARP_MODIFY_QP_STATE_ERROR = 2,
9857 	MAX_IWARP_MODIFY_QP_NEW_STATE_TYPE
9858 };
9859 
9860 /* iwarp modify qp responder ramrod data */
9861 struct iwarp_modify_qp_ramrod_data {
9862 	__le16 transition_to_state;
9863 	__le16 flags;
9864 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_MASK		0x1
9865 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT		0
9866 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_MASK		0x1
9867 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT		1
9868 #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_MASK		0x1
9869 #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_SHIFT		2
9870 #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_MASK		0x1
9871 #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_SHIFT	3
9872 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK	0x1
9873 #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT	4
9874 #define IWARP_MODIFY_QP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_MASK	0x1
9875 #define IWARP_MODIFY_QP_RAMROD_DATA_PHYSICAL_QUEUE_FLG_SHIFT	5
9876 #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_MASK		0x3FF
9877 #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_SHIFT		6
9878 	__le16 physical_q0;
9879 	__le16 physical_q1;
9880 	__le32 reserved1[10];
9881 };
9882 
9883 /* MPA params for Enhanced mode */
9884 struct mpa_rq_params {
9885 	__le32 ird;
9886 	__le32 ord;
9887 };
9888 
9889 /* MPA host Address-Len for private data */
9890 struct mpa_ulp_buffer {
9891 	struct regpair addr;
9892 	__le16 len;
9893 	__le16 reserved[3];
9894 };
9895 
9896 /* iWARP MPA offload params common to Basic and Enhanced modes */
9897 struct mpa_outgoing_params {
9898 	u8 crc_needed;
9899 	u8 reject;
9900 	u8 reserved[6];
9901 	struct mpa_rq_params out_rq;
9902 	struct mpa_ulp_buffer outgoing_ulp_buffer;
9903 };
9904 
9905 /* iWARP MPA offload params passed by driver to FW in MPA Offload Request
9906  * Ramrod.
9907  */
9908 struct iwarp_mpa_offload_ramrod_data {
9909 	struct mpa_outgoing_params common;
9910 	__le32 tcp_cid;
9911 	u8 mode;
9912 	u8 tcp_connect_side;
9913 	u8 rtr_pref;
9914 #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_MASK	0x7
9915 #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_SHIFT	0
9916 #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_MASK		0x1F
9917 #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_SHIFT		3
9918 	u8 reserved2;
9919 	struct mpa_ulp_buffer incoming_ulp_buffer;
9920 	struct regpair async_eqe_output_buf;
9921 	struct regpair handle_for_async;
9922 	struct regpair shared_queue_addr;
9923 	__le16 rcv_wnd;
9924 	u8 stats_counter_id;
9925 	u8 reserved3[13];
9926 };
9927 
9928 /* iWARP TCP connection offload params passed by driver to FW */
9929 struct iwarp_offload_params {
9930 	struct mpa_ulp_buffer incoming_ulp_buffer;
9931 	struct regpair async_eqe_output_buf;
9932 	struct regpair handle_for_async;
9933 	__le16 physical_q0;
9934 	__le16 physical_q1;
9935 	u8 stats_counter_id;
9936 	u8 mpa_mode;
9937 	u8 reserved[10];
9938 };
9939 
9940 /* iWARP query QP output params */
9941 struct iwarp_query_qp_output_params {
9942 	__le32 flags;
9943 #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_MASK	0x1
9944 #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_SHIFT	0
9945 #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_MASK	0x7FFFFFFF
9946 #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_SHIFT	1
9947 	u8 reserved1[4];
9948 };
9949 
9950 /* iWARP query QP ramrod data */
9951 struct iwarp_query_qp_ramrod_data {
9952 	struct regpair output_params_addr;
9953 };
9954 
9955 /* iWARP Ramrod Command IDs */
9956 enum iwarp_ramrod_cmd_id {
9957 	IWARP_RAMROD_CMD_ID_TCP_OFFLOAD = 11,
9958 	IWARP_RAMROD_CMD_ID_MPA_OFFLOAD,
9959 	IWARP_RAMROD_CMD_ID_MPA_OFFLOAD_SEND_RTR,
9960 	IWARP_RAMROD_CMD_ID_CREATE_QP,
9961 	IWARP_RAMROD_CMD_ID_QUERY_QP,
9962 	IWARP_RAMROD_CMD_ID_MODIFY_QP,
9963 	IWARP_RAMROD_CMD_ID_DESTROY_QP,
9964 	IWARP_RAMROD_CMD_ID_ABORT_TCP_OFFLOAD,
9965 	MAX_IWARP_RAMROD_CMD_ID
9966 };
9967 
9968 /* Per PF iWARP retransmit path statistics */
9969 struct iwarp_rxmit_stats_drv {
9970 	struct regpair tx_go_to_slow_start_event_cnt;
9971 	struct regpair tx_fast_retransmit_event_cnt;
9972 };
9973 
9974 /* iWARP and TCP connection offload params passed by driver to FW in iWARP
9975  * offload ramrod.
9976  */
9977 struct iwarp_tcp_offload_ramrod_data {
9978 	struct tcp_offload_params_opt2 tcp;
9979 	struct iwarp_offload_params iwarp;
9980 };
9981 
9982 /* iWARP MPA negotiation types */
9983 enum mpa_negotiation_mode {
9984 	MPA_NEGOTIATION_TYPE_BASIC = 1,
9985 	MPA_NEGOTIATION_TYPE_ENHANCED = 2,
9986 	MAX_MPA_NEGOTIATION_MODE
9987 };
9988 
9989 /* iWARP MPA Enhanced mode RTR types */
9990 enum mpa_rtr_type {
9991 	MPA_RTR_TYPE_NONE = 0,
9992 	MPA_RTR_TYPE_ZERO_SEND = 1,
9993 	MPA_RTR_TYPE_ZERO_WRITE = 2,
9994 	MPA_RTR_TYPE_ZERO_SEND_AND_WRITE = 3,
9995 	MPA_RTR_TYPE_ZERO_READ = 4,
9996 	MPA_RTR_TYPE_ZERO_SEND_AND_READ = 5,
9997 	MPA_RTR_TYPE_ZERO_WRITE_AND_READ = 6,
9998 	MPA_RTR_TYPE_ZERO_SEND_AND_WRITE_AND_READ = 7,
9999 	MAX_MPA_RTR_TYPE
10000 };
10001 
10002 /* unaligned opaque data received from LL2 */
10003 struct unaligned_opaque_data {
10004 	__le16 first_mpa_offset;
10005 	u8 tcp_payload_offset;
10006 	u8 flags;
10007 #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_MASK	0x1
10008 #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_SHIFT	0
10009 #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_MASK		0x1
10010 #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_SHIFT		1
10011 #define UNALIGNED_OPAQUE_DATA_RESERVED_MASK			0x3F
10012 #define UNALIGNED_OPAQUE_DATA_RESERVED_SHIFT			2
10013 	__le32 cid;
10014 };
10015 
10016 struct mstorm_iwarp_conn_ag_ctx {
10017 	u8 reserved;
10018 	u8 state;
10019 	u8 flags0;
10020 #define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK		0x1
10021 #define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT		0
10022 #define MSTORM_IWARP_CONN_AG_CTX_BIT1_MASK			0x1
10023 #define MSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT			1
10024 #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_MASK	0x3
10025 #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_SHIFT	2
10026 #define MSTORM_IWARP_CONN_AG_CTX_CF1_MASK			0x3
10027 #define MSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT			4
10028 #define MSTORM_IWARP_CONN_AG_CTX_CF2_MASK			0x3
10029 #define MSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT			6
10030 	u8 flags1;
10031 #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_MASK	0x1
10032 #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_SHIFT	0
10033 #define MSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK			0x1
10034 #define MSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT			1
10035 #define MSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK			0x1
10036 #define MSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT			2
10037 #define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK		0x1
10038 #define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT		3
10039 #define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK		0x1
10040 #define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT		4
10041 #define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK		0x1
10042 #define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT		5
10043 #define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_MASK		0x1
10044 #define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_SHIFT		6
10045 #define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK		0x1
10046 #define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT		7
10047 	__le16 rcq_cons;
10048 	__le16 rcq_cons_th;
10049 	__le32 reg0;
10050 	__le32 reg1;
10051 };
10052 
10053 struct ustorm_iwarp_conn_ag_ctx {
10054 	u8 reserved;
10055 	u8 byte1;
10056 	u8 flags0;
10057 #define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
10058 #define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
10059 #define USTORM_IWARP_CONN_AG_CTX_BIT1_MASK		0x1
10060 #define USTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT		1
10061 #define USTORM_IWARP_CONN_AG_CTX_CF0_MASK		0x3
10062 #define USTORM_IWARP_CONN_AG_CTX_CF0_SHIFT		2
10063 #define USTORM_IWARP_CONN_AG_CTX_CF1_MASK		0x3
10064 #define USTORM_IWARP_CONN_AG_CTX_CF1_SHIFT		4
10065 #define USTORM_IWARP_CONN_AG_CTX_CF2_MASK		0x3
10066 #define USTORM_IWARP_CONN_AG_CTX_CF2_SHIFT		6
10067 	u8 flags1;
10068 #define USTORM_IWARP_CONN_AG_CTX_CF3_MASK		0x3
10069 #define USTORM_IWARP_CONN_AG_CTX_CF3_SHIFT		0
10070 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_MASK	0x3
10071 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT	2
10072 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_MASK	0x3
10073 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_SHIFT	4
10074 #define USTORM_IWARP_CONN_AG_CTX_CF6_MASK		0x3
10075 #define USTORM_IWARP_CONN_AG_CTX_CF6_SHIFT		6
10076 	u8 flags2;
10077 #define USTORM_IWARP_CONN_AG_CTX_CF0EN_MASK			0x1
10078 #define USTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT			0
10079 #define USTORM_IWARP_CONN_AG_CTX_CF1EN_MASK			0x1
10080 #define USTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT			1
10081 #define USTORM_IWARP_CONN_AG_CTX_CF2EN_MASK			0x1
10082 #define USTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT			2
10083 #define USTORM_IWARP_CONN_AG_CTX_CF3EN_MASK			0x1
10084 #define USTORM_IWARP_CONN_AG_CTX_CF3EN_SHIFT			3
10085 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK	0x1
10086 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT	4
10087 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_MASK		0x1
10088 #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT		5
10089 #define USTORM_IWARP_CONN_AG_CTX_CF6EN_MASK			0x1
10090 #define USTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT			6
10091 #define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_MASK		0x1
10092 #define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_SHIFT		7
10093 	u8 flags3;
10094 #define USTORM_IWARP_CONN_AG_CTX_CQ_EN_MASK		0x1
10095 #define USTORM_IWARP_CONN_AG_CTX_CQ_EN_SHIFT		0
10096 #define USTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK	0x1
10097 #define USTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT	1
10098 #define USTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK	0x1
10099 #define USTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT	2
10100 #define USTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK	0x1
10101 #define USTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT	3
10102 #define USTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK	0x1
10103 #define USTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT	4
10104 #define USTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK	0x1
10105 #define USTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT	5
10106 #define USTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK	0x1
10107 #define USTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT	6
10108 #define USTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK	0x1
10109 #define USTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT	7
10110 	u8 byte2;
10111 	u8 byte3;
10112 	__le16 word0;
10113 	__le16 word1;
10114 	__le32 cq_cons;
10115 	__le32 cq_se_prod;
10116 	__le32 cq_prod;
10117 	__le32 reg3;
10118 	__le16 word2;
10119 	__le16 word3;
10120 };
10121 
10122 struct ystorm_iwarp_conn_ag_ctx {
10123 	u8 byte0;
10124 	u8 byte1;
10125 	u8 flags0;
10126 #define YSTORM_IWARP_CONN_AG_CTX_BIT0_MASK	0x1
10127 #define YSTORM_IWARP_CONN_AG_CTX_BIT0_SHIFT	0
10128 #define YSTORM_IWARP_CONN_AG_CTX_BIT1_MASK	0x1
10129 #define YSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT	1
10130 #define YSTORM_IWARP_CONN_AG_CTX_CF0_MASK	0x3
10131 #define YSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT	2
10132 #define YSTORM_IWARP_CONN_AG_CTX_CF1_MASK	0x3
10133 #define YSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT	4
10134 #define YSTORM_IWARP_CONN_AG_CTX_CF2_MASK	0x3
10135 #define YSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT	6
10136 	u8 flags1;
10137 #define YSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK		0x1
10138 #define YSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT		0
10139 #define YSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK		0x1
10140 #define YSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT		1
10141 #define YSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK		0x1
10142 #define YSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT		2
10143 #define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK	0x1
10144 #define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT	3
10145 #define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK	0x1
10146 #define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT	4
10147 #define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK	0x1
10148 #define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT	5
10149 #define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK	0x1
10150 #define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT	6
10151 #define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK	0x1
10152 #define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT	7
10153 	u8 byte2;
10154 	u8 byte3;
10155 	__le16 word0;
10156 	__le32 reg0;
10157 	__le32 reg1;
10158 	__le16 word1;
10159 	__le16 word2;
10160 	__le16 word3;
10161 	__le16 word4;
10162 	__le32 reg2;
10163 	__le32 reg3;
10164 };
10165 
10166 /* The fcoe storm context of Ystorm */
10167 struct ystorm_fcoe_conn_st_ctx {
10168 	u8 func_mode;
10169 	u8 cos;
10170 	u8 conf_version;
10171 	u8 eth_hdr_size;
10172 	__le16 stat_ram_addr;
10173 	__le16 mtu;
10174 	__le16 max_fc_payload_len;
10175 	__le16 tx_max_fc_pay_len;
10176 	u8 fcp_cmd_size;
10177 	u8 fcp_rsp_size;
10178 	__le16 mss;
10179 	struct regpair reserved;
10180 	__le16 min_frame_size;
10181 	u8 protection_info_flags;
10182 #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK		0x1
10183 #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT	0
10184 #define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK			0x1
10185 #define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT			1
10186 #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK			0x3F
10187 #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT			2
10188 	u8 dst_protection_per_mss;
10189 	u8 src_protection_per_mss;
10190 	u8 ptu_log_page_size;
10191 	u8 flags;
10192 #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK	0x1
10193 #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT	0
10194 #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK	0x1
10195 #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT	1
10196 #define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK		0x3F
10197 #define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT		2
10198 	u8 fcp_xfer_size;
10199 };
10200 
10201 /* FCoE 16-bits vlan structure */
10202 struct fcoe_vlan_fields {
10203 	__le16 fields;
10204 #define FCOE_VLAN_FIELDS_VID_MASK	0xFFF
10205 #define FCOE_VLAN_FIELDS_VID_SHIFT	0
10206 #define FCOE_VLAN_FIELDS_CLI_MASK	0x1
10207 #define FCOE_VLAN_FIELDS_CLI_SHIFT	12
10208 #define FCOE_VLAN_FIELDS_PRI_MASK	0x7
10209 #define FCOE_VLAN_FIELDS_PRI_SHIFT	13
10210 };
10211 
10212 /* FCoE 16-bits vlan union */
10213 union fcoe_vlan_field_union {
10214 	struct fcoe_vlan_fields fields;
10215 	__le16 val;
10216 };
10217 
10218 /* FCoE 16-bits vlan, vif union */
10219 union fcoe_vlan_vif_field_union {
10220 	union fcoe_vlan_field_union vlan;
10221 	__le16 vif;
10222 };
10223 
10224 /* Ethernet context section */
10225 struct pstorm_fcoe_eth_context_section {
10226 	u8 remote_addr_3;
10227 	u8 remote_addr_2;
10228 	u8 remote_addr_1;
10229 	u8 remote_addr_0;
10230 	u8 local_addr_1;
10231 	u8 local_addr_0;
10232 	u8 remote_addr_5;
10233 	u8 remote_addr_4;
10234 	u8 local_addr_5;
10235 	u8 local_addr_4;
10236 	u8 local_addr_3;
10237 	u8 local_addr_2;
10238 	union fcoe_vlan_vif_field_union vif_outer_vlan;
10239 	__le16 vif_outer_eth_type;
10240 	union fcoe_vlan_vif_field_union inner_vlan;
10241 	__le16 inner_eth_type;
10242 };
10243 
10244 /* The fcoe storm context of Pstorm */
10245 struct pstorm_fcoe_conn_st_ctx {
10246 	u8 func_mode;
10247 	u8 cos;
10248 	u8 conf_version;
10249 	u8 rsrv;
10250 	__le16 stat_ram_addr;
10251 	__le16 mss;
10252 	struct regpair abts_cleanup_addr;
10253 	struct pstorm_fcoe_eth_context_section eth;
10254 	u8 sid_2;
10255 	u8 sid_1;
10256 	u8 sid_0;
10257 	u8 flags;
10258 #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK			0x1
10259 #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT		0
10260 #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK		0x1
10261 #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT	1
10262 #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK		0x1
10263 #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT		2
10264 #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK		0x1
10265 #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT		3
10266 #define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_MASK		0x1
10267 #define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_SHIFT		4
10268 #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK			0x7
10269 #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT			5
10270 	u8 did_2;
10271 	u8 did_1;
10272 	u8 did_0;
10273 	u8 src_mac_index;
10274 	__le16 rec_rr_tov_val;
10275 	u8 q_relative_offset;
10276 	u8 reserved1;
10277 };
10278 
10279 /* The fcoe storm context of Xstorm */
10280 struct xstorm_fcoe_conn_st_ctx {
10281 	u8 func_mode;
10282 	u8 src_mac_index;
10283 	u8 conf_version;
10284 	u8 cached_wqes_avail;
10285 	__le16 stat_ram_addr;
10286 	u8 flags;
10287 #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK		0x1
10288 #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT		0
10289 #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK		0x1
10290 #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT		1
10291 #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK	0x1
10292 #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT	2
10293 #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK		0x3
10294 #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT	3
10295 #define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK			0x7
10296 #define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT			5
10297 	u8 cached_wqes_offset;
10298 	u8 reserved2;
10299 	u8 eth_hdr_size;
10300 	u8 seq_id;
10301 	u8 max_conc_seqs;
10302 	__le16 num_pages_in_pbl;
10303 	__le16 reserved;
10304 	struct regpair sq_pbl_addr;
10305 	struct regpair sq_curr_page_addr;
10306 	struct regpair sq_next_page_addr;
10307 	struct regpair xferq_pbl_addr;
10308 	struct regpair xferq_curr_page_addr;
10309 	struct regpair xferq_next_page_addr;
10310 	struct regpair respq_pbl_addr;
10311 	struct regpair respq_curr_page_addr;
10312 	struct regpair respq_next_page_addr;
10313 	__le16 mtu;
10314 	__le16 tx_max_fc_pay_len;
10315 	__le16 max_fc_payload_len;
10316 	__le16 min_frame_size;
10317 	__le16 sq_pbl_next_index;
10318 	__le16 respq_pbl_next_index;
10319 	u8 fcp_cmd_byte_credit;
10320 	u8 fcp_rsp_byte_credit;
10321 	__le16 protection_info;
10322 #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK		0x1
10323 #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT		0
10324 #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK		0x1
10325 #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT	1
10326 #define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK			0x1
10327 #define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT			2
10328 #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK		0x1
10329 #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT	3
10330 #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK			0xF
10331 #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT			4
10332 #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK	0xFF
10333 #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT	8
10334 	__le16 xferq_pbl_next_index;
10335 	__le16 page_size;
10336 	u8 mid_seq;
10337 	u8 fcp_xfer_byte_credit;
10338 	u8 reserved1[2];
10339 	struct fcoe_wqe cached_wqes[16];
10340 };
10341 
10342 struct xstorm_fcoe_conn_ag_ctx {
10343 	u8 reserved0;
10344 	u8 state;
10345 	u8 flags0;
10346 #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
10347 #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
10348 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK	0x1
10349 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT	1
10350 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK	0x1
10351 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT	2
10352 #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
10353 #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
10354 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK	0x1
10355 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT	4
10356 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK	0x1
10357 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT	5
10358 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK	0x1
10359 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT	6
10360 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK	0x1
10361 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT	7
10362 	u8 flags1;
10363 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK	0x1
10364 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT	0
10365 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK	0x1
10366 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT	1
10367 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK	0x1
10368 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT	2
10369 #define XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK		0x1
10370 #define XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT		3
10371 #define XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK		0x1
10372 #define XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT		4
10373 #define XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK		0x1
10374 #define XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT		5
10375 #define XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK		0x1
10376 #define XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT		6
10377 #define XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK		0x1
10378 #define XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT		7
10379 	u8 flags2;
10380 #define XSTORM_FCOE_CONN_AG_CTX_CF0_MASK	0x3
10381 #define XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT	0
10382 #define XSTORM_FCOE_CONN_AG_CTX_CF1_MASK	0x3
10383 #define XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT	2
10384 #define XSTORM_FCOE_CONN_AG_CTX_CF2_MASK	0x3
10385 #define XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT	4
10386 #define XSTORM_FCOE_CONN_AG_CTX_CF3_MASK	0x3
10387 #define XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT	6
10388 	u8 flags3;
10389 #define XSTORM_FCOE_CONN_AG_CTX_CF4_MASK	0x3
10390 #define XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT	0
10391 #define XSTORM_FCOE_CONN_AG_CTX_CF5_MASK	0x3
10392 #define XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT	2
10393 #define XSTORM_FCOE_CONN_AG_CTX_CF6_MASK	0x3
10394 #define XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT	4
10395 #define XSTORM_FCOE_CONN_AG_CTX_CF7_MASK	0x3
10396 #define XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT	6
10397 	u8 flags4;
10398 #define XSTORM_FCOE_CONN_AG_CTX_CF8_MASK	0x3
10399 #define XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT	0
10400 #define XSTORM_FCOE_CONN_AG_CTX_CF9_MASK	0x3
10401 #define XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT	2
10402 #define XSTORM_FCOE_CONN_AG_CTX_CF10_MASK	0x3
10403 #define XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT	4
10404 #define XSTORM_FCOE_CONN_AG_CTX_CF11_MASK	0x3
10405 #define XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT	6
10406 	u8 flags5;
10407 #define XSTORM_FCOE_CONN_AG_CTX_CF12_MASK	0x3
10408 #define XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT	0
10409 #define XSTORM_FCOE_CONN_AG_CTX_CF13_MASK	0x3
10410 #define XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT	2
10411 #define XSTORM_FCOE_CONN_AG_CTX_CF14_MASK	0x3
10412 #define XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT	4
10413 #define XSTORM_FCOE_CONN_AG_CTX_CF15_MASK	0x3
10414 #define XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT	6
10415 	u8 flags6;
10416 #define XSTORM_FCOE_CONN_AG_CTX_CF16_MASK	0x3
10417 #define XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT	0
10418 #define XSTORM_FCOE_CONN_AG_CTX_CF17_MASK	0x3
10419 #define XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT	2
10420 #define XSTORM_FCOE_CONN_AG_CTX_CF18_MASK	0x3
10421 #define XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT	4
10422 #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK	0x3
10423 #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT	6
10424 	u8 flags7;
10425 #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK	0x3
10426 #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT	0
10427 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK	0x3
10428 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT	2
10429 #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK	0x3
10430 #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT	4
10431 #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK		0x1
10432 #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT		6
10433 #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK		0x1
10434 #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT		7
10435 	u8 flags8;
10436 #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK	0x1
10437 #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT	0
10438 #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK	0x1
10439 #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT	1
10440 #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK	0x1
10441 #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT	2
10442 #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK	0x1
10443 #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT	3
10444 #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK	0x1
10445 #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT	4
10446 #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK	0x1
10447 #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT	5
10448 #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK	0x1
10449 #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT	6
10450 #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK	0x1
10451 #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT	7
10452 	u8 flags9;
10453 #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK	0x1
10454 #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT	0
10455 #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK	0x1
10456 #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT	1
10457 #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK	0x1
10458 #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT	2
10459 #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK	0x1
10460 #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT	3
10461 #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK	0x1
10462 #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT	4
10463 #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK	0x1
10464 #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT	5
10465 #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK	0x1
10466 #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT	6
10467 #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK	0x1
10468 #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT	7
10469 	u8 flags10;
10470 #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK		0x1
10471 #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT		0
10472 #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK	0x1
10473 #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT	1
10474 #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK	0x1
10475 #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT	2
10476 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK	0x1
10477 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT	3
10478 #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK	0x1
10479 #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT	4
10480 #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK		0x1
10481 #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT		5
10482 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK	0x1
10483 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT	6
10484 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK	0x1
10485 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT	7
10486 	u8 flags11;
10487 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK		0x1
10488 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT		0
10489 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK		0x1
10490 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT		1
10491 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK		0x1
10492 #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT		2
10493 #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK			0x1
10494 #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT		3
10495 #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK			0x1
10496 #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT		4
10497 #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK			0x1
10498 #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT		5
10499 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK		0x1
10500 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT		6
10501 #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK	0x1
10502 #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT	7
10503 	u8 flags12;
10504 #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK	0x1
10505 #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT	0
10506 #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK	0x1
10507 #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT	1
10508 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
10509 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
10510 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
10511 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
10512 #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK	0x1
10513 #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT	4
10514 #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK	0x1
10515 #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT	5
10516 #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK	0x1
10517 #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT	6
10518 #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK	0x1
10519 #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT	7
10520 	u8 flags13;
10521 #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK	0x1
10522 #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT	0
10523 #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK		0x1
10524 #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT		1
10525 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK		0x1
10526 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT		2
10527 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK		0x1
10528 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT		3
10529 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK		0x1
10530 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT		4
10531 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK		0x1
10532 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT		5
10533 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK		0x1
10534 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT		6
10535 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK		0x1
10536 #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT		7
10537 	u8 flags14;
10538 #define XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK	0x1
10539 #define XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT	0
10540 #define XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK	0x1
10541 #define XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT	1
10542 #define XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK	0x1
10543 #define XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT	2
10544 #define XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK	0x1
10545 #define XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT	3
10546 #define XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK	0x1
10547 #define XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT	4
10548 #define XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK	0x1
10549 #define XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT	5
10550 #define XSTORM_FCOE_CONN_AG_CTX_CF23_MASK	0x3
10551 #define XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT	6
10552 	u8 byte2;
10553 	__le16 physical_q0;
10554 	__le16 word1;
10555 	__le16 word2;
10556 	__le16 sq_cons;
10557 	__le16 sq_prod;
10558 	__le16 xferq_prod;
10559 	__le16 xferq_cons;
10560 	u8 byte3;
10561 	u8 byte4;
10562 	u8 byte5;
10563 	u8 byte6;
10564 	__le32 remain_io;
10565 	__le32 reg1;
10566 	__le32 reg2;
10567 	__le32 reg3;
10568 	__le32 reg4;
10569 	__le32 reg5;
10570 	__le32 reg6;
10571 	__le16 respq_prod;
10572 	__le16 respq_cons;
10573 	__le16 word9;
10574 	__le16 word10;
10575 	__le32 reg7;
10576 	__le32 reg8;
10577 };
10578 
10579 /* The fcoe storm context of Ustorm */
10580 struct ustorm_fcoe_conn_st_ctx {
10581 	struct regpair respq_pbl_addr;
10582 	__le16 num_pages_in_pbl;
10583 	u8 ptu_log_page_size;
10584 	u8 log_page_size;
10585 	__le16 respq_prod;
10586 	u8 reserved[2];
10587 };
10588 
10589 struct tstorm_fcoe_conn_ag_ctx {
10590 	u8 reserved0;
10591 	u8 state;
10592 	u8 flags0;
10593 #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
10594 #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
10595 #define TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK		0x1
10596 #define TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT		1
10597 #define TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK		0x1
10598 #define TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT		2
10599 #define TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK		0x1
10600 #define TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT		3
10601 #define TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK		0x1
10602 #define TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT		4
10603 #define TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK		0x1
10604 #define TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT		5
10605 #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK	0x3
10606 #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT	6
10607 	u8 flags1;
10608 #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK		0x3
10609 #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT		0
10610 #define TSTORM_FCOE_CONN_AG_CTX_CF2_MASK			0x3
10611 #define TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT			2
10612 #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK	0x3
10613 #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT	4
10614 #define TSTORM_FCOE_CONN_AG_CTX_CF4_MASK			0x3
10615 #define TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT			6
10616 	u8 flags2;
10617 #define TSTORM_FCOE_CONN_AG_CTX_CF5_MASK	0x3
10618 #define TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT	0
10619 #define TSTORM_FCOE_CONN_AG_CTX_CF6_MASK	0x3
10620 #define TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT	2
10621 #define TSTORM_FCOE_CONN_AG_CTX_CF7_MASK	0x3
10622 #define TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT	4
10623 #define TSTORM_FCOE_CONN_AG_CTX_CF8_MASK	0x3
10624 #define TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT	6
10625 	u8 flags3;
10626 #define TSTORM_FCOE_CONN_AG_CTX_CF9_MASK			0x3
10627 #define TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT			0
10628 #define TSTORM_FCOE_CONN_AG_CTX_CF10_MASK			0x3
10629 #define TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT			2
10630 #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK	0x1
10631 #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT	4
10632 #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK		0x1
10633 #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT		5
10634 #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK			0x1
10635 #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT			6
10636 #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK	0x1
10637 #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT	7
10638 	u8 flags4;
10639 #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK		0x1
10640 #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT		0
10641 #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK		0x1
10642 #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT		1
10643 #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK		0x1
10644 #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT		2
10645 #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK		0x1
10646 #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT		3
10647 #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK		0x1
10648 #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT		4
10649 #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK		0x1
10650 #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT		5
10651 #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK		0x1
10652 #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT		6
10653 #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK		0x1
10654 #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT	7
10655 	u8 flags5;
10656 #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK		0x1
10657 #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT	0
10658 #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK		0x1
10659 #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT	1
10660 #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK		0x1
10661 #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT	2
10662 #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK		0x1
10663 #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT	3
10664 #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK		0x1
10665 #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT	4
10666 #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK		0x1
10667 #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT	5
10668 #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK		0x1
10669 #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT	6
10670 #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK		0x1
10671 #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT	7
10672 	__le32 reg0;
10673 	__le32 reg1;
10674 };
10675 
10676 struct ustorm_fcoe_conn_ag_ctx {
10677 	u8 byte0;
10678 	u8 byte1;
10679 	u8 flags0;
10680 #define USTORM_FCOE_CONN_AG_CTX_BIT0_MASK	0x1
10681 #define USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT	0
10682 #define USTORM_FCOE_CONN_AG_CTX_BIT1_MASK	0x1
10683 #define USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT	1
10684 #define USTORM_FCOE_CONN_AG_CTX_CF0_MASK	0x3
10685 #define USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT	2
10686 #define USTORM_FCOE_CONN_AG_CTX_CF1_MASK	0x3
10687 #define USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT	4
10688 #define USTORM_FCOE_CONN_AG_CTX_CF2_MASK	0x3
10689 #define USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT	6
10690 	u8 flags1;
10691 #define USTORM_FCOE_CONN_AG_CTX_CF3_MASK	0x3
10692 #define USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT	0
10693 #define USTORM_FCOE_CONN_AG_CTX_CF4_MASK	0x3
10694 #define USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT	2
10695 #define USTORM_FCOE_CONN_AG_CTX_CF5_MASK	0x3
10696 #define USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT	4
10697 #define USTORM_FCOE_CONN_AG_CTX_CF6_MASK	0x3
10698 #define USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT	6
10699 	u8 flags2;
10700 #define USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK		0x1
10701 #define USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT		0
10702 #define USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK		0x1
10703 #define USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT		1
10704 #define USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK		0x1
10705 #define USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT		2
10706 #define USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK		0x1
10707 #define USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT		3
10708 #define USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK		0x1
10709 #define USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT		4
10710 #define USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK		0x1
10711 #define USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT		5
10712 #define USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK		0x1
10713 #define USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT		6
10714 #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK		0x1
10715 #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT	7
10716 	u8 flags3;
10717 #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK		0x1
10718 #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT	0
10719 #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK		0x1
10720 #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT	1
10721 #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK		0x1
10722 #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT	2
10723 #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK		0x1
10724 #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT	3
10725 #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK		0x1
10726 #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT	4
10727 #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK		0x1
10728 #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT	5
10729 #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK		0x1
10730 #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT	6
10731 #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK		0x1
10732 #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT	7
10733 	u8 byte2;
10734 	u8 byte3;
10735 	__le16 word0;
10736 	__le16 word1;
10737 	__le32 reg0;
10738 	__le32 reg1;
10739 	__le32 reg2;
10740 	__le32 reg3;
10741 	__le16 word2;
10742 	__le16 word3;
10743 };
10744 
10745 /* The fcoe storm context of Tstorm */
10746 struct tstorm_fcoe_conn_st_ctx {
10747 	__le16 stat_ram_addr;
10748 	__le16 rx_max_fc_payload_len;
10749 	__le16 e_d_tov_val;
10750 	u8 flags;
10751 #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK	0x1
10752 #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT	0
10753 #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK	0x1
10754 #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT	1
10755 #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK		0x3F
10756 #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT		2
10757 	u8 timers_cleanup_invocation_cnt;
10758 	__le32 reserved1[2];
10759 	__le32 dst_mac_address_bytes_0_to_3;
10760 	__le16 dst_mac_address_bytes_4_to_5;
10761 	__le16 ramrod_echo;
10762 	u8 flags1;
10763 #define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK	0x3
10764 #define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT	0
10765 #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK	0x3F
10766 #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT	2
10767 	u8 cq_relative_offset;
10768 	u8 cmdq_relative_offset;
10769 	u8 bdq_resource_id;
10770 	u8 reserved0[4];
10771 };
10772 
10773 struct mstorm_fcoe_conn_ag_ctx {
10774 	u8 byte0;
10775 	u8 byte1;
10776 	u8 flags0;
10777 #define MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK	0x1
10778 #define MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT	0
10779 #define MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK	0x1
10780 #define MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT	1
10781 #define MSTORM_FCOE_CONN_AG_CTX_CF0_MASK	0x3
10782 #define MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT	2
10783 #define MSTORM_FCOE_CONN_AG_CTX_CF1_MASK	0x3
10784 #define MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT	4
10785 #define MSTORM_FCOE_CONN_AG_CTX_CF2_MASK	0x3
10786 #define MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT	6
10787 	u8 flags1;
10788 #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK		0x1
10789 #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT		0
10790 #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK		0x1
10791 #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT		1
10792 #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK		0x1
10793 #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT		2
10794 #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK		0x1
10795 #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT	3
10796 #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK		0x1
10797 #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT	4
10798 #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK		0x1
10799 #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT	5
10800 #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK		0x1
10801 #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT	6
10802 #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK		0x1
10803 #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT	7
10804 	__le16 word0;
10805 	__le16 word1;
10806 	__le32 reg0;
10807 	__le32 reg1;
10808 };
10809 
10810 /* Fast path part of the fcoe storm context of Mstorm */
10811 struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
10812 	__le16 xfer_prod;
10813 	u8 num_cqs;
10814 	u8 reserved1;
10815 	u8 protection_info;
10816 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK  0x1
10817 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
10818 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_MASK               0x1
10819 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_SHIFT              1
10820 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_MASK           0x3F
10821 #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_SHIFT          2
10822 	u8 q_relative_offset;
10823 	u8 reserved2[2];
10824 };
10825 
10826 /* Non fast path part of the fcoe storm context of Mstorm */
10827 struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
10828 	__le16 conn_id;
10829 	__le16 stat_ram_addr;
10830 	__le16 num_pages_in_pbl;
10831 	u8 ptu_log_page_size;
10832 	u8 log_page_size;
10833 	__le16 unsolicited_cq_count;
10834 	__le16 cmdq_count;
10835 	u8 bdq_resource_id;
10836 	u8 reserved0[3];
10837 	struct regpair xferq_pbl_addr;
10838 	struct regpair reserved1;
10839 	struct regpair reserved2[3];
10840 };
10841 
10842 /* The fcoe storm context of Mstorm */
10843 struct mstorm_fcoe_conn_st_ctx {
10844 	struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
10845 	struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
10846 };
10847 
10848 /* fcoe connection context */
10849 struct fcoe_conn_context {
10850 	struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
10851 	struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
10852 	struct regpair pstorm_st_padding[2];
10853 	struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
10854 	struct xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
10855 	struct regpair xstorm_ag_padding[6];
10856 	struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
10857 	struct regpair ustorm_st_padding[2];
10858 	struct tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
10859 	struct regpair tstorm_ag_padding[2];
10860 	struct timers_context timer_context;
10861 	struct ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
10862 	struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
10863 	struct mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
10864 	struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
10865 };
10866 
10867 /* FCoE connection offload params passed by driver to FW in FCoE offload
10868  * ramrod.
10869  */
10870 struct fcoe_conn_offload_ramrod_params {
10871 	struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
10872 };
10873 
10874 /* FCoE connection terminate params passed by driver to FW in FCoE terminate
10875  * conn ramrod.
10876  */
10877 struct fcoe_conn_terminate_ramrod_params {
10878 	struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
10879 };
10880 
10881 /* FCoE event type */
10882 enum fcoe_event_type {
10883 	FCOE_EVENT_INIT_FUNC,
10884 	FCOE_EVENT_DESTROY_FUNC,
10885 	FCOE_EVENT_STAT_FUNC,
10886 	FCOE_EVENT_OFFLOAD_CONN,
10887 	FCOE_EVENT_TERMINATE_CONN,
10888 	FCOE_EVENT_ERROR,
10889 	MAX_FCOE_EVENT_TYPE
10890 };
10891 
10892 /* FCoE init params passed by driver to FW in FCoE init ramrod */
10893 struct fcoe_init_ramrod_params {
10894 	struct fcoe_init_func_ramrod_data init_ramrod_data;
10895 };
10896 
10897 /* FCoE ramrod Command IDs */
10898 enum fcoe_ramrod_cmd_id {
10899 	FCOE_RAMROD_CMD_ID_INIT_FUNC,
10900 	FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
10901 	FCOE_RAMROD_CMD_ID_STAT_FUNC,
10902 	FCOE_RAMROD_CMD_ID_OFFLOAD_CONN,
10903 	FCOE_RAMROD_CMD_ID_TERMINATE_CONN,
10904 	MAX_FCOE_RAMROD_CMD_ID
10905 };
10906 
10907 /* FCoE statistics params buffer passed by driver to FW in FCoE statistics
10908  * ramrod.
10909  */
10910 struct fcoe_stat_ramrod_params {
10911 	struct fcoe_stat_ramrod_data stat_ramrod_data;
10912 };
10913 
10914 struct ystorm_fcoe_conn_ag_ctx {
10915 	u8 byte0;
10916 	u8 byte1;
10917 	u8 flags0;
10918 #define YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK	0x1
10919 #define YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT	0
10920 #define YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK	0x1
10921 #define YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT	1
10922 #define YSTORM_FCOE_CONN_AG_CTX_CF0_MASK	0x3
10923 #define YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT	2
10924 #define YSTORM_FCOE_CONN_AG_CTX_CF1_MASK	0x3
10925 #define YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT	4
10926 #define YSTORM_FCOE_CONN_AG_CTX_CF2_MASK	0x3
10927 #define YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT	6
10928 	u8 flags1;
10929 #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK		0x1
10930 #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT		0
10931 #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK		0x1
10932 #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT		1
10933 #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK		0x1
10934 #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT		2
10935 #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK		0x1
10936 #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT	3
10937 #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK		0x1
10938 #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT	4
10939 #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK		0x1
10940 #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT	5
10941 #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK		0x1
10942 #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT	6
10943 #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK		0x1
10944 #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT	7
10945 	u8 byte2;
10946 	u8 byte3;
10947 	__le16 word0;
10948 	__le32 reg0;
10949 	__le32 reg1;
10950 	__le16 word1;
10951 	__le16 word2;
10952 	__le16 word3;
10953 	__le16 word4;
10954 	__le32 reg2;
10955 	__le32 reg3;
10956 };
10957 
10958 /* The iscsi storm connection context of Ystorm */
10959 struct ystorm_iscsi_conn_st_ctx {
10960 	__le32 reserved[8];
10961 };
10962 
10963 /* Combined iSCSI and TCP storm connection of Pstorm */
10964 struct pstorm_iscsi_tcp_conn_st_ctx {
10965 	__le32 tcp[32];
10966 	__le32 iscsi[4];
10967 };
10968 
10969 /* The combined tcp and iscsi storm context of Xstorm */
10970 struct xstorm_iscsi_tcp_conn_st_ctx {
10971 	__le32 reserved_tcp[4];
10972 	__le32 reserved_iscsi[44];
10973 };
10974 
10975 struct xstorm_iscsi_conn_ag_ctx {
10976 	u8 cdu_validation;
10977 	u8 state;
10978 	u8 flags0;
10979 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
10980 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
10981 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK	0x1
10982 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT	1
10983 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK	0x1
10984 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT	2
10985 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
10986 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
10987 #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK		0x1
10988 #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT		4
10989 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK	0x1
10990 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT	5
10991 #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK		0x1
10992 #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT		6
10993 #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK		0x1
10994 #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT		7
10995 	u8 flags1;
10996 #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK		0x1
10997 #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT		0
10998 #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK		0x1
10999 #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT		1
11000 #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK		0x1
11001 #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT		2
11002 #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK		0x1
11003 #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT		3
11004 #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK		0x1
11005 #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT		4
11006 #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK		0x1
11007 #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT		5
11008 #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK		0x1
11009 #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT		6
11010 #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK	0x1
11011 #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT	7
11012 	u8 flags2;
11013 #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK			0x3
11014 #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT			0
11015 #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK			0x3
11016 #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT			2
11017 #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK			0x3
11018 #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT			4
11019 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK		0x3
11020 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT	6
11021 	u8 flags3;
11022 #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK	0x3
11023 #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT	0
11024 #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK	0x3
11025 #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT	2
11026 #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK	0x3
11027 #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT	4
11028 #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK	0x3
11029 #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT	6
11030 	u8 flags4;
11031 #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK	0x3
11032 #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT	0
11033 #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK	0x3
11034 #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT	2
11035 #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK	0x3
11036 #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT	4
11037 #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK	0x3
11038 #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT	6
11039 	u8 flags5;
11040 #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK				0x3
11041 #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT				0
11042 #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK				0x3
11043 #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT				2
11044 #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK				0x3
11045 #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT				4
11046 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK	0x3
11047 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT	6
11048 	u8 flags6;
11049 #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK		0x3
11050 #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT		0
11051 #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK		0x3
11052 #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT		2
11053 #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK		0x3
11054 #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT		4
11055 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK	0x3
11056 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT	6
11057 	u8 flags7;
11058 #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK	0x3
11059 #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT	0
11060 #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK	0x3
11061 #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT	2
11062 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK		0x3
11063 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT		4
11064 #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK			0x1
11065 #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT			6
11066 #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK			0x1
11067 #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT			7
11068 	u8 flags8;
11069 #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK			0x1
11070 #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT			0
11071 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK	0x1
11072 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT	1
11073 #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK			0x1
11074 #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT			2
11075 #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK			0x1
11076 #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT			3
11077 #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK			0x1
11078 #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT			4
11079 #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK			0x1
11080 #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT			5
11081 #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK			0x1
11082 #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT			6
11083 #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK			0x1
11084 #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT			7
11085 	u8 flags9;
11086 #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK				0x1
11087 #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT			0
11088 #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK				0x1
11089 #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT			1
11090 #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK				0x1
11091 #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT			2
11092 #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK				0x1
11093 #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT			3
11094 #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK				0x1
11095 #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT			4
11096 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK	0x1
11097 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT	5
11098 #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK				0x1
11099 #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT			6
11100 #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK				0x1
11101 #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT			7
11102 	u8 flags10;
11103 #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK				0x1
11104 #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT			0
11105 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK			0x1
11106 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT			1
11107 #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK		0x1
11108 #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT	2
11109 #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK		0x1
11110 #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT	3
11111 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK			0x1
11112 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT			4
11113 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK		0x1
11114 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT		5
11115 #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK			0x1
11116 #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT			6
11117 #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK	0x1
11118 #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT	7
11119 	u8 flags11;
11120 #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK	0x1
11121 #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT	0
11122 #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK	0x1
11123 #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT	1
11124 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK	0x1
11125 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT	2
11126 #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK	0x1
11127 #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT	3
11128 #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK	0x1
11129 #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT	4
11130 #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK	0x1
11131 #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT	5
11132 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
11133 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
11134 #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK	0x1
11135 #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT	7
11136 	u8 flags12;
11137 #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK		0x1
11138 #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT	0
11139 #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK		0x1
11140 #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT		1
11141 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK		0x1
11142 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT		2
11143 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK		0x1
11144 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT		3
11145 #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK		0x1
11146 #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT		4
11147 #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK		0x1
11148 #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT		5
11149 #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK		0x1
11150 #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT		6
11151 #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK		0x1
11152 #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT		7
11153 	u8 flags13;
11154 #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK	0x1
11155 #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT	0
11156 #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK		0x1
11157 #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT	1
11158 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK		0x1
11159 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT		2
11160 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK		0x1
11161 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT		3
11162 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK		0x1
11163 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT		4
11164 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK		0x1
11165 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT		5
11166 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK		0x1
11167 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT		6
11168 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK		0x1
11169 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT		7
11170 	u8 flags14;
11171 #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK			0x1
11172 #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT			0
11173 #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK			0x1
11174 #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT			1
11175 #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK			0x1
11176 #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT			2
11177 #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK			0x1
11178 #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT			3
11179 #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK			0x1
11180 #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT			4
11181 #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK	0x1
11182 #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT	5
11183 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK	0x3
11184 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT	6
11185 	u8 byte2;
11186 	__le16 physical_q0;
11187 	__le16 physical_q1;
11188 	__le16 dummy_dorq_var;
11189 	__le16 sq_cons;
11190 	__le16 sq_prod;
11191 	__le16 word5;
11192 	__le16 slow_io_total_data_tx_update;
11193 	u8 byte3;
11194 	u8 byte4;
11195 	u8 byte5;
11196 	u8 byte6;
11197 	__le32 reg0;
11198 	__le32 reg1;
11199 	__le32 reg2;
11200 	__le32 more_to_send_seq;
11201 	__le32 reg4;
11202 	__le32 reg5;
11203 	__le32 hq_scan_next_relevant_ack;
11204 	__le16 r2tq_prod;
11205 	__le16 r2tq_cons;
11206 	__le16 hq_prod;
11207 	__le16 hq_cons;
11208 	__le32 remain_seq;
11209 	__le32 bytes_to_next_pdu;
11210 	__le32 hq_tcp_seq;
11211 	u8 byte7;
11212 	u8 byte8;
11213 	u8 byte9;
11214 	u8 byte10;
11215 	u8 byte11;
11216 	u8 byte12;
11217 	u8 byte13;
11218 	u8 byte14;
11219 	u8 byte15;
11220 	u8 e5_reserved;
11221 	__le16 word11;
11222 	__le32 reg10;
11223 	__le32 reg11;
11224 	__le32 exp_stat_sn;
11225 	__le32 ongoing_fast_rxmit_seq;
11226 	__le32 reg14;
11227 	__le32 reg15;
11228 	__le32 reg16;
11229 	__le32 reg17;
11230 };
11231 
11232 struct tstorm_iscsi_conn_ag_ctx {
11233 	u8 reserved0;
11234 	u8 state;
11235 	u8 flags0;
11236 #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
11237 #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
11238 #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK		0x1
11239 #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT		1
11240 #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK		0x1
11241 #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT		2
11242 #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK		0x1
11243 #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT		3
11244 #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK		0x1
11245 #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT		4
11246 #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK		0x1
11247 #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT		5
11248 #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK		0x3
11249 #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT		6
11250 	u8 flags1;
11251 #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK		0x3
11252 #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT		0
11253 #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK		0x3
11254 #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT		2
11255 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK		0x3
11256 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT	4
11257 #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK			0x3
11258 #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT			6
11259 	u8 flags2;
11260 #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK	0x3
11261 #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT	0
11262 #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK	0x3
11263 #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT	2
11264 #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK	0x3
11265 #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT	4
11266 #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK	0x3
11267 #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT	6
11268 	u8 flags3;
11269 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK		0x3
11270 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT		0
11271 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_OOO_ISLES_CF_MASK	0x3
11272 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_OOO_ISLES_CF_SHIFT	2
11273 #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK			0x1
11274 #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT			4
11275 #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK	0x1
11276 #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT	5
11277 #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK	0x1
11278 #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT	6
11279 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK	0x1
11280 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT	7
11281 	u8 flags4;
11282 #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK		0x1
11283 #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT		0
11284 #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK		0x1
11285 #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT		1
11286 #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK		0x1
11287 #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT		2
11288 #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK		0x1
11289 #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT		3
11290 #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK		0x1
11291 #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT		4
11292 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK	0x1
11293 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT	5
11294 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_OOO_ISLES_CF_EN_MASK	0x1
11295 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_OOO_ISLES_CF_EN_SHIFT	6
11296 #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK	0x1
11297 #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT	7
11298 	u8 flags5;
11299 #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK	0x1
11300 #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT	0
11301 #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK	0x1
11302 #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT	1
11303 #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK	0x1
11304 #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT	2
11305 #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK	0x1
11306 #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT	3
11307 #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK	0x1
11308 #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT	4
11309 #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK	0x1
11310 #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT	5
11311 #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK	0x1
11312 #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT	6
11313 #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK	0x1
11314 #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT	7
11315 	__le32 reg0;
11316 	__le32 reg1;
11317 	__le32 rx_tcp_checksum_err_cnt;
11318 	__le32 reg3;
11319 	__le32 reg4;
11320 	__le32 reg5;
11321 	__le32 reg6;
11322 	__le32 reg7;
11323 	__le32 reg8;
11324 	u8 cid_offload_cnt;
11325 	u8 byte3;
11326 	__le16 word0;
11327 };
11328 
11329 struct ustorm_iscsi_conn_ag_ctx {
11330 	u8 byte0;
11331 	u8 byte1;
11332 	u8 flags0;
11333 #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK	0x1
11334 #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT	0
11335 #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK	0x1
11336 #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT	1
11337 #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK	0x3
11338 #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT	2
11339 #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK	0x3
11340 #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT	4
11341 #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK	0x3
11342 #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT	6
11343 	u8 flags1;
11344 #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK	0x3
11345 #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT	0
11346 #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK	0x3
11347 #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT	2
11348 #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK	0x3
11349 #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT	4
11350 #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK	0x3
11351 #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT	6
11352 	u8 flags2;
11353 #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK		0x1
11354 #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT		0
11355 #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK		0x1
11356 #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT		1
11357 #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK		0x1
11358 #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT		2
11359 #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK		0x1
11360 #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT		3
11361 #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK		0x1
11362 #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT		4
11363 #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK		0x1
11364 #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT		5
11365 #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK		0x1
11366 #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT		6
11367 #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK	0x1
11368 #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT	7
11369 	u8 flags3;
11370 #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK	0x1
11371 #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT	0
11372 #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK	0x1
11373 #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT	1
11374 #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK	0x1
11375 #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT	2
11376 #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK	0x1
11377 #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT	3
11378 #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK	0x1
11379 #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT	4
11380 #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK	0x1
11381 #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT	5
11382 #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK	0x1
11383 #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT	6
11384 #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK	0x1
11385 #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT	7
11386 	u8 byte2;
11387 	u8 byte3;
11388 	__le16 word0;
11389 	__le16 word1;
11390 	__le32 reg0;
11391 	__le32 reg1;
11392 	__le32 reg2;
11393 	__le32 reg3;
11394 	__le16 word2;
11395 	__le16 word3;
11396 };
11397 
11398 /* The iscsi storm connection context of Tstorm */
11399 struct tstorm_iscsi_conn_st_ctx {
11400 	__le32 reserved[44];
11401 };
11402 
11403 struct mstorm_iscsi_conn_ag_ctx {
11404 	u8 reserved;
11405 	u8 state;
11406 	u8 flags0;
11407 #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK	0x1
11408 #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT	0
11409 #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK	0x1
11410 #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT	1
11411 #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK	0x3
11412 #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT	2
11413 #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK	0x3
11414 #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT	4
11415 #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK	0x3
11416 #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT	6
11417 	u8 flags1;
11418 #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK		0x1
11419 #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT		0
11420 #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK		0x1
11421 #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT		1
11422 #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK		0x1
11423 #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT		2
11424 #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK	0x1
11425 #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT	3
11426 #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK	0x1
11427 #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT	4
11428 #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK	0x1
11429 #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT	5
11430 #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK	0x1
11431 #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT	6
11432 #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK	0x1
11433 #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT	7
11434 	__le16 word0;
11435 	__le16 word1;
11436 	__le32 reg0;
11437 	__le32 reg1;
11438 };
11439 
11440 /* Combined iSCSI and TCP storm connection of Mstorm */
11441 struct mstorm_iscsi_tcp_conn_st_ctx {
11442 	__le32 reserved_tcp[20];
11443 	__le32 reserved_iscsi[12];
11444 };
11445 
11446 /* The iscsi storm context of Ustorm */
11447 struct ustorm_iscsi_conn_st_ctx {
11448 	__le32 reserved[52];
11449 };
11450 
11451 /* iscsi connection context */
11452 struct iscsi_conn_context {
11453 	struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
11454 	struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
11455 	struct regpair pstorm_st_padding[2];
11456 	struct pb_context xpb2_context;
11457 	struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
11458 	struct regpair xstorm_st_padding[2];
11459 	struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
11460 	struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
11461 	struct regpair tstorm_ag_padding[2];
11462 	struct timers_context timer_context;
11463 	struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
11464 	struct pb_context upb_context;
11465 	struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
11466 	struct regpair tstorm_st_padding[2];
11467 	struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
11468 	struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
11469 	struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
11470 };
11471 
11472 /* iSCSI init params passed by driver to FW in iSCSI init ramrod */
11473 struct iscsi_init_ramrod_params {
11474 	struct iscsi_spe_func_init iscsi_init_spe;
11475 	struct tcp_init_params tcp_init;
11476 };
11477 
11478 struct ystorm_iscsi_conn_ag_ctx {
11479 	u8 byte0;
11480 	u8 byte1;
11481 	u8 flags0;
11482 #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK	0x1
11483 #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT	0
11484 #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK	0x1
11485 #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT	1
11486 #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK	0x3
11487 #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT	2
11488 #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK	0x3
11489 #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT	4
11490 #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK	0x3
11491 #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT	6
11492 	u8 flags1;
11493 #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK		0x1
11494 #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT		0
11495 #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK		0x1
11496 #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT		1
11497 #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK		0x1
11498 #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT		2
11499 #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK	0x1
11500 #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT	3
11501 #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK	0x1
11502 #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT	4
11503 #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK	0x1
11504 #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT	5
11505 #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK	0x1
11506 #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT	6
11507 #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK	0x1
11508 #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT	7
11509 	u8 byte2;
11510 	u8 byte3;
11511 	__le16 word0;
11512 	__le32 reg0;
11513 	__le32 reg1;
11514 	__le16 word1;
11515 	__le16 word2;
11516 	__le16 word3;
11517 	__le16 word4;
11518 	__le32 reg2;
11519 	__le32 reg3;
11520 };
11521 
11522 #define MFW_TRACE_SIGNATURE     0x25071946
11523 
11524 /* The trace in the buffer */
11525 #define MFW_TRACE_EVENTID_MASK          0x00ffff
11526 #define MFW_TRACE_PRM_SIZE_MASK         0x0f0000
11527 #define MFW_TRACE_PRM_SIZE_OFFSET	16
11528 #define MFW_TRACE_ENTRY_SIZE            3
11529 
11530 struct mcp_trace {
11531 	u32 signature;		/* Help to identify that the trace is valid */
11532 	u32 size;		/* the size of the trace buffer in bytes */
11533 	u32 curr_level;		/* 2 - all will be written to the buffer
11534 				 * 1 - debug trace will not be written
11535 				 * 0 - just errors will be written to the buffer
11536 				 */
11537 	u32 modules_mask[2];	/* a bit per module, 1 means write it, 0 means
11538 				 * mask it.
11539 				 */
11540 
11541 	/* Warning: the following pointers are assumed to be 32bits as they are
11542 	 * used only in the MFW.
11543 	 */
11544 	u32 trace_prod; /* The next trace will be written to this offset */
11545 	u32 trace_oldest; /* The oldest valid trace starts at this offset
11546 			   * (usually very close after the current producer).
11547 			   */
11548 };
11549 
11550 #define VF_MAX_STATIC 192
11551 
11552 #define MCP_GLOB_PATH_MAX	2
11553 #define MCP_PORT_MAX		2
11554 #define MCP_GLOB_PORT_MAX	4
11555 #define MCP_GLOB_FUNC_MAX	16
11556 
11557 typedef u32 offsize_t;		/* In DWORDS !!! */
11558 /* Offset from the beginning of the MCP scratchpad */
11559 #define OFFSIZE_OFFSET_SHIFT	0
11560 #define OFFSIZE_OFFSET_MASK	0x0000ffff
11561 /* Size of specific element (not the whole array if any) */
11562 #define OFFSIZE_SIZE_SHIFT	16
11563 #define OFFSIZE_SIZE_MASK	0xffff0000
11564 
11565 #define SECTION_OFFSET(_offsize) ((((_offsize &			\
11566 				     OFFSIZE_OFFSET_MASK) >>	\
11567 				    OFFSIZE_OFFSET_SHIFT) << 2))
11568 
11569 #define QED_SECTION_SIZE(_offsize) (((_offsize &		\
11570 				      OFFSIZE_SIZE_MASK) >>	\
11571 				     OFFSIZE_SIZE_SHIFT) << 2)
11572 
11573 #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH +			\
11574 				     SECTION_OFFSET(_offsize) +		\
11575 				     (QED_SECTION_SIZE(_offsize) * idx))
11576 
11577 #define SECTION_OFFSIZE_ADDR(_pub_base, _section)	\
11578 	(_pub_base + offsetof(struct mcp_public_data, sections[_section]))
11579 
11580 /* PHY configuration */
11581 struct eth_phy_cfg {
11582 	u32					speed;
11583 #define ETH_SPEED_AUTONEG			0x0
11584 #define ETH_SPEED_SMARTLINQ			0x8
11585 
11586 	u32					pause;
11587 #define ETH_PAUSE_NONE				0x0
11588 #define ETH_PAUSE_AUTONEG			0x1
11589 #define ETH_PAUSE_RX				0x2
11590 #define ETH_PAUSE_TX				0x4
11591 
11592 	u32					adv_speed;
11593 
11594 	u32					loopback_mode;
11595 #define ETH_LOOPBACK_NONE			0x0
11596 #define ETH_LOOPBACK_INT_PHY			0x1
11597 #define ETH_LOOPBACK_EXT_PHY			0x2
11598 #define ETH_LOOPBACK_EXT			0x3
11599 #define ETH_LOOPBACK_MAC			0x4
11600 #define ETH_LOOPBACK_CNIG_AH_ONLY_0123		0x5
11601 #define ETH_LOOPBACK_CNIG_AH_ONLY_2301		0x6
11602 #define ETH_LOOPBACK_PCS_AH_ONLY		0x7
11603 #define ETH_LOOPBACK_REVERSE_MAC_AH_ONLY	0x8
11604 #define ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY	0x9
11605 
11606 	u32					eee_cfg;
11607 #define EEE_CFG_EEE_ENABLED			BIT(0)
11608 #define EEE_CFG_TX_LPI				BIT(1)
11609 #define EEE_CFG_ADV_SPEED_1G			BIT(2)
11610 #define EEE_CFG_ADV_SPEED_10G			BIT(3)
11611 #define EEE_TX_TIMER_USEC_MASK			0xfffffff0
11612 #define EEE_TX_TIMER_USEC_OFFSET		4
11613 #define EEE_TX_TIMER_USEC_BALANCED_TIME		0xa00
11614 #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME	0x100
11615 #define EEE_TX_TIMER_USEC_LATENCY_TIME		0x6000
11616 
11617 	u32					deprecated;
11618 
11619 	u32					fec_mode;
11620 #define FEC_FORCE_MODE_MASK			0x000000ff
11621 #define FEC_FORCE_MODE_OFFSET			0
11622 #define FEC_FORCE_MODE_NONE			0x00
11623 #define FEC_FORCE_MODE_FIRECODE			0x01
11624 #define FEC_FORCE_MODE_RS			0x02
11625 #define FEC_FORCE_MODE_AUTO			0x07
11626 #define FEC_EXTENDED_MODE_MASK			0xffffff00
11627 #define FEC_EXTENDED_MODE_OFFSET		8
11628 #define ETH_EXT_FEC_NONE			0x00000100
11629 #define ETH_EXT_FEC_10G_NONE			0x00000200
11630 #define ETH_EXT_FEC_10G_BASE_R			0x00000400
11631 #define ETH_EXT_FEC_20G_NONE			0x00000800
11632 #define ETH_EXT_FEC_20G_BASE_R			0x00001000
11633 #define ETH_EXT_FEC_25G_NONE			0x00002000
11634 #define ETH_EXT_FEC_25G_BASE_R			0x00004000
11635 #define ETH_EXT_FEC_25G_RS528			0x00008000
11636 #define ETH_EXT_FEC_40G_NONE			0x00010000
11637 #define ETH_EXT_FEC_40G_BASE_R			0x00020000
11638 #define ETH_EXT_FEC_50G_NONE			0x00040000
11639 #define ETH_EXT_FEC_50G_BASE_R			0x00080000
11640 #define ETH_EXT_FEC_50G_RS528			0x00100000
11641 #define ETH_EXT_FEC_50G_RS544			0x00200000
11642 #define ETH_EXT_FEC_100G_NONE			0x00400000
11643 #define ETH_EXT_FEC_100G_BASE_R			0x00800000
11644 #define ETH_EXT_FEC_100G_RS528			0x01000000
11645 #define ETH_EXT_FEC_100G_RS544			0x02000000
11646 
11647 	u32					extended_speed;
11648 #define ETH_EXT_SPEED_MASK			0x0000ffff
11649 #define ETH_EXT_SPEED_OFFSET			0
11650 #define ETH_EXT_SPEED_AN			0x00000001
11651 #define ETH_EXT_SPEED_1G			0x00000002
11652 #define ETH_EXT_SPEED_10G			0x00000004
11653 #define ETH_EXT_SPEED_20G			0x00000008
11654 #define ETH_EXT_SPEED_25G			0x00000010
11655 #define ETH_EXT_SPEED_40G			0x00000020
11656 #define ETH_EXT_SPEED_50G_BASE_R		0x00000040
11657 #define ETH_EXT_SPEED_50G_BASE_R2		0x00000080
11658 #define ETH_EXT_SPEED_100G_BASE_R2		0x00000100
11659 #define ETH_EXT_SPEED_100G_BASE_R4		0x00000200
11660 #define ETH_EXT_SPEED_100G_BASE_P4		0x00000400
11661 #define ETH_EXT_ADV_SPEED_MASK			0xffff0000
11662 #define ETH_EXT_ADV_SPEED_OFFSET		16
11663 #define ETH_EXT_ADV_SPEED_RESERVED		0x00010000
11664 #define ETH_EXT_ADV_SPEED_1G			0x00020000
11665 #define ETH_EXT_ADV_SPEED_10G			0x00040000
11666 #define ETH_EXT_ADV_SPEED_20G			0x00080000
11667 #define ETH_EXT_ADV_SPEED_25G			0x00100000
11668 #define ETH_EXT_ADV_SPEED_40G			0x00200000
11669 #define ETH_EXT_ADV_SPEED_50G_BASE_R		0x00400000
11670 #define ETH_EXT_ADV_SPEED_50G_BASE_R2		0x00800000
11671 #define ETH_EXT_ADV_SPEED_100G_BASE_R2		0x01000000
11672 #define ETH_EXT_ADV_SPEED_100G_BASE_R4		0x02000000
11673 #define ETH_EXT_ADV_SPEED_100G_BASE_P4		0x04000000
11674 };
11675 
11676 struct port_mf_cfg {
11677 	u32 dynamic_cfg;
11678 #define PORT_MF_CFG_OV_TAG_MASK		0x0000ffff
11679 #define PORT_MF_CFG_OV_TAG_SHIFT	0
11680 #define PORT_MF_CFG_OV_TAG_DEFAULT	PORT_MF_CFG_OV_TAG_MASK
11681 
11682 	u32 reserved[1];
11683 };
11684 
11685 struct eth_stats {
11686 	u64 r64;
11687 	u64 r127;
11688 	u64 r255;
11689 	u64 r511;
11690 	u64 r1023;
11691 	u64 r1518;
11692 
11693 	union {
11694 		struct {
11695 			u64 r1522;
11696 			u64 r2047;
11697 			u64 r4095;
11698 			u64 r9216;
11699 			u64 r16383;
11700 		} bb0;
11701 		struct {
11702 			u64 unused1;
11703 			u64 r1519_to_max;
11704 			u64 unused2;
11705 			u64 unused3;
11706 			u64 unused4;
11707 		} ah0;
11708 	} u0;
11709 
11710 	u64 rfcs;
11711 	u64 rxcf;
11712 	u64 rxpf;
11713 	u64 rxpp;
11714 	u64 raln;
11715 	u64 rfcr;
11716 	u64 rovr;
11717 	u64 rjbr;
11718 	u64 rund;
11719 	u64 rfrg;
11720 	u64 t64;
11721 	u64 t127;
11722 	u64 t255;
11723 	u64 t511;
11724 	u64 t1023;
11725 	u64 t1518;
11726 
11727 	union {
11728 		struct {
11729 			u64 t2047;
11730 			u64 t4095;
11731 			u64 t9216;
11732 			u64 t16383;
11733 		} bb1;
11734 		struct {
11735 			u64 t1519_to_max;
11736 			u64 unused6;
11737 			u64 unused7;
11738 			u64 unused8;
11739 		} ah1;
11740 	} u1;
11741 
11742 	u64 txpf;
11743 	u64 txpp;
11744 
11745 	union {
11746 		struct {
11747 			u64 tlpiec;
11748 			u64 tncl;
11749 		} bb2;
11750 		struct {
11751 			u64 unused9;
11752 			u64 unused10;
11753 		} ah2;
11754 	} u2;
11755 
11756 	u64 rbyte;
11757 	u64 rxuca;
11758 	u64 rxmca;
11759 	u64 rxbca;
11760 	u64 rxpok;
11761 	u64 tbyte;
11762 	u64 txuca;
11763 	u64 txmca;
11764 	u64 txbca;
11765 	u64 txcf;
11766 };
11767 
11768 struct brb_stats {
11769 	u64 brb_truncate[8];
11770 	u64 brb_discard[8];
11771 };
11772 
11773 struct port_stats {
11774 	struct brb_stats brb;
11775 	struct eth_stats eth;
11776 };
11777 
11778 struct couple_mode_teaming {
11779 	u8 port_cmt[MCP_GLOB_PORT_MAX];
11780 #define PORT_CMT_IN_TEAM	(1 << 0)
11781 
11782 #define PORT_CMT_PORT_ROLE	(1 << 1)
11783 #define PORT_CMT_PORT_INACTIVE	(0 << 1)
11784 #define PORT_CMT_PORT_ACTIVE	(1 << 1)
11785 
11786 #define PORT_CMT_TEAM_MASK	(1 << 2)
11787 #define PORT_CMT_TEAM0		(0 << 2)
11788 #define PORT_CMT_TEAM1		(1 << 2)
11789 };
11790 
11791 #define LLDP_CHASSIS_ID_STAT_LEN	4
11792 #define LLDP_PORT_ID_STAT_LEN		4
11793 #define DCBX_MAX_APP_PROTOCOL		32
11794 #define MAX_SYSTEM_LLDP_TLV_DATA	32
11795 
11796 enum _lldp_agent {
11797 	LLDP_NEAREST_BRIDGE = 0,
11798 	LLDP_NEAREST_NON_TPMR_BRIDGE,
11799 	LLDP_NEAREST_CUSTOMER_BRIDGE,
11800 	LLDP_MAX_LLDP_AGENTS
11801 };
11802 
11803 struct lldp_config_params_s {
11804 	u32 config;
11805 #define LLDP_CONFIG_TX_INTERVAL_MASK	0x000000ff
11806 #define LLDP_CONFIG_TX_INTERVAL_SHIFT	0
11807 #define LLDP_CONFIG_HOLD_MASK		0x00000f00
11808 #define LLDP_CONFIG_HOLD_SHIFT		8
11809 #define LLDP_CONFIG_MAX_CREDIT_MASK	0x0000f000
11810 #define LLDP_CONFIG_MAX_CREDIT_SHIFT	12
11811 #define LLDP_CONFIG_ENABLE_RX_MASK	0x40000000
11812 #define LLDP_CONFIG_ENABLE_RX_SHIFT	30
11813 #define LLDP_CONFIG_ENABLE_TX_MASK	0x80000000
11814 #define LLDP_CONFIG_ENABLE_TX_SHIFT	31
11815 	u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
11816 	u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
11817 };
11818 
11819 struct lldp_status_params_s {
11820 	u32 prefix_seq_num;
11821 	u32 status;
11822 	u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
11823 	u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
11824 	u32 suffix_seq_num;
11825 };
11826 
11827 struct dcbx_ets_feature {
11828 	u32 flags;
11829 #define DCBX_ETS_ENABLED_MASK	0x00000001
11830 #define DCBX_ETS_ENABLED_SHIFT	0
11831 #define DCBX_ETS_WILLING_MASK	0x00000002
11832 #define DCBX_ETS_WILLING_SHIFT	1
11833 #define DCBX_ETS_ERROR_MASK	0x00000004
11834 #define DCBX_ETS_ERROR_SHIFT	2
11835 #define DCBX_ETS_CBS_MASK	0x00000008
11836 #define DCBX_ETS_CBS_SHIFT	3
11837 #define DCBX_ETS_MAX_TCS_MASK	0x000000f0
11838 #define DCBX_ETS_MAX_TCS_SHIFT	4
11839 #define DCBX_OOO_TC_MASK	0x00000f00
11840 #define DCBX_OOO_TC_SHIFT	8
11841 	u32 pri_tc_tbl[1];
11842 #define DCBX_TCP_OOO_TC		(4)
11843 
11844 #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET	(DCBX_TCP_OOO_TC + 1)
11845 #define DCBX_CEE_STRICT_PRIORITY	0xf
11846 	u32 tc_bw_tbl[2];
11847 	u32 tc_tsa_tbl[2];
11848 #define DCBX_ETS_TSA_STRICT	0
11849 #define DCBX_ETS_TSA_CBS	1
11850 #define DCBX_ETS_TSA_ETS	2
11851 };
11852 
11853 #define DCBX_TCP_OOO_TC			(4)
11854 #define DCBX_TCP_OOO_K2_4PORT_TC	(3)
11855 
11856 struct dcbx_app_priority_entry {
11857 	u32 entry;
11858 #define DCBX_APP_PRI_MAP_MASK		0x000000ff
11859 #define DCBX_APP_PRI_MAP_SHIFT		0
11860 #define DCBX_APP_PRI_0			0x01
11861 #define DCBX_APP_PRI_1			0x02
11862 #define DCBX_APP_PRI_2			0x04
11863 #define DCBX_APP_PRI_3			0x08
11864 #define DCBX_APP_PRI_4			0x10
11865 #define DCBX_APP_PRI_5			0x20
11866 #define DCBX_APP_PRI_6			0x40
11867 #define DCBX_APP_PRI_7			0x80
11868 #define DCBX_APP_SF_MASK		0x00000300
11869 #define DCBX_APP_SF_SHIFT		8
11870 #define DCBX_APP_SF_ETHTYPE		0
11871 #define DCBX_APP_SF_PORT		1
11872 #define DCBX_APP_SF_IEEE_MASK		0x0000f000
11873 #define DCBX_APP_SF_IEEE_SHIFT		12
11874 #define DCBX_APP_SF_IEEE_RESERVED	0
11875 #define DCBX_APP_SF_IEEE_ETHTYPE	1
11876 #define DCBX_APP_SF_IEEE_TCP_PORT	2
11877 #define DCBX_APP_SF_IEEE_UDP_PORT	3
11878 #define DCBX_APP_SF_IEEE_TCP_UDP_PORT	4
11879 
11880 #define DCBX_APP_PROTOCOL_ID_MASK	0xffff0000
11881 #define DCBX_APP_PROTOCOL_ID_SHIFT	16
11882 };
11883 
11884 struct dcbx_app_priority_feature {
11885 	u32 flags;
11886 #define DCBX_APP_ENABLED_MASK		0x00000001
11887 #define DCBX_APP_ENABLED_SHIFT		0
11888 #define DCBX_APP_WILLING_MASK		0x00000002
11889 #define DCBX_APP_WILLING_SHIFT		1
11890 #define DCBX_APP_ERROR_MASK		0x00000004
11891 #define DCBX_APP_ERROR_SHIFT		2
11892 #define DCBX_APP_MAX_TCS_MASK		0x0000f000
11893 #define DCBX_APP_MAX_TCS_SHIFT		12
11894 #define DCBX_APP_NUM_ENTRIES_MASK	0x00ff0000
11895 #define DCBX_APP_NUM_ENTRIES_SHIFT	16
11896 	struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
11897 };
11898 
11899 struct dcbx_features {
11900 	struct dcbx_ets_feature ets;
11901 	u32 pfc;
11902 #define DCBX_PFC_PRI_EN_BITMAP_MASK	0x000000ff
11903 #define DCBX_PFC_PRI_EN_BITMAP_SHIFT	0
11904 #define DCBX_PFC_PRI_EN_BITMAP_PRI_0	0x01
11905 #define DCBX_PFC_PRI_EN_BITMAP_PRI_1	0x02
11906 #define DCBX_PFC_PRI_EN_BITMAP_PRI_2	0x04
11907 #define DCBX_PFC_PRI_EN_BITMAP_PRI_3	0x08
11908 #define DCBX_PFC_PRI_EN_BITMAP_PRI_4	0x10
11909 #define DCBX_PFC_PRI_EN_BITMAP_PRI_5	0x20
11910 #define DCBX_PFC_PRI_EN_BITMAP_PRI_6	0x40
11911 #define DCBX_PFC_PRI_EN_BITMAP_PRI_7	0x80
11912 
11913 #define DCBX_PFC_FLAGS_MASK		0x0000ff00
11914 #define DCBX_PFC_FLAGS_SHIFT		8
11915 #define DCBX_PFC_CAPS_MASK		0x00000f00
11916 #define DCBX_PFC_CAPS_SHIFT		8
11917 #define DCBX_PFC_MBC_MASK		0x00004000
11918 #define DCBX_PFC_MBC_SHIFT		14
11919 #define DCBX_PFC_WILLING_MASK		0x00008000
11920 #define DCBX_PFC_WILLING_SHIFT		15
11921 #define DCBX_PFC_ENABLED_MASK		0x00010000
11922 #define DCBX_PFC_ENABLED_SHIFT		16
11923 #define DCBX_PFC_ERROR_MASK		0x00020000
11924 #define DCBX_PFC_ERROR_SHIFT		17
11925 
11926 	struct dcbx_app_priority_feature app;
11927 };
11928 
11929 struct dcbx_local_params {
11930 	u32 config;
11931 #define DCBX_CONFIG_VERSION_MASK	0x00000007
11932 #define DCBX_CONFIG_VERSION_SHIFT	0
11933 #define DCBX_CONFIG_VERSION_DISABLED	0
11934 #define DCBX_CONFIG_VERSION_IEEE	1
11935 #define DCBX_CONFIG_VERSION_CEE		2
11936 #define DCBX_CONFIG_VERSION_STATIC	4
11937 
11938 	u32 flags;
11939 	struct dcbx_features features;
11940 };
11941 
11942 struct dcbx_mib {
11943 	u32 prefix_seq_num;
11944 	u32 flags;
11945 	struct dcbx_features features;
11946 	u32 suffix_seq_num;
11947 };
11948 
11949 struct lldp_system_tlvs_buffer_s {
11950 	u16 valid;
11951 	u16 length;
11952 	u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
11953 };
11954 
11955 struct dcb_dscp_map {
11956 	u32 flags;
11957 #define DCB_DSCP_ENABLE_MASK	0x1
11958 #define DCB_DSCP_ENABLE_SHIFT	0
11959 #define DCB_DSCP_ENABLE	1
11960 	u32 dscp_pri_map[8];
11961 };
11962 
11963 struct public_global {
11964 	u32 max_path;
11965 	u32 max_ports;
11966 #define MODE_1P 1
11967 #define MODE_2P 2
11968 #define MODE_3P 3
11969 #define MODE_4P 4
11970 	u32 debug_mb_offset;
11971 	u32 phymod_dbg_mb_offset;
11972 	struct couple_mode_teaming cmt;
11973 	s32 internal_temperature;
11974 	u32 mfw_ver;
11975 	u32 running_bundle_id;
11976 	s32 external_temperature;
11977 	u32 mdump_reason;
11978 	u64 reserved;
11979 	u32 data_ptr;
11980 	u32 data_size;
11981 };
11982 
11983 struct fw_flr_mb {
11984 	u32 aggint;
11985 	u32 opgen_addr;
11986 	u32 accum_ack;
11987 };
11988 
11989 struct public_path {
11990 	struct fw_flr_mb flr_mb;
11991 	u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
11992 
11993 	u32 process_kill;
11994 #define PROCESS_KILL_COUNTER_MASK	0x0000ffff
11995 #define PROCESS_KILL_COUNTER_SHIFT	0
11996 #define PROCESS_KILL_GLOB_AEU_BIT_MASK	0xffff0000
11997 #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT	16
11998 #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
11999 };
12000 
12001 struct public_port {
12002 	u32						validity_map;
12003 
12004 	u32						link_status;
12005 #define LINK_STATUS_LINK_UP				0x00000001
12006 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK		0x0000001e
12007 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD		(1 << 1)
12008 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD		(2 << 1)
12009 #define LINK_STATUS_SPEED_AND_DUPLEX_10G		(3 << 1)
12010 #define LINK_STATUS_SPEED_AND_DUPLEX_20G		(4 << 1)
12011 #define LINK_STATUS_SPEED_AND_DUPLEX_40G		(5 << 1)
12012 #define LINK_STATUS_SPEED_AND_DUPLEX_50G		(6 << 1)
12013 #define LINK_STATUS_SPEED_AND_DUPLEX_100G		(7 << 1)
12014 #define LINK_STATUS_SPEED_AND_DUPLEX_25G		(8 << 1)
12015 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED		0x00000020
12016 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE		0x00000040
12017 #define LINK_STATUS_PARALLEL_DETECTION_USED		0x00000080
12018 #define LINK_STATUS_PFC_ENABLED				0x00000100
12019 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE	0x00000200
12020 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE	0x00000400
12021 #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE		0x00000800
12022 #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE		0x00001000
12023 #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE		0x00002000
12024 #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE		0x00004000
12025 #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE		0x00008000
12026 #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE		0x00010000
12027 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK	0x000c0000
12028 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE	(0 << 18)
12029 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE	(1 << 18)
12030 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE	(2 << 18)
12031 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE		(3 << 18)
12032 #define LINK_STATUS_SFP_TX_FAULT			0x00100000
12033 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED		0x00200000
12034 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED		0x00400000
12035 #define LINK_STATUS_RX_SIGNAL_PRESENT			0x00800000
12036 #define LINK_STATUS_MAC_LOCAL_FAULT			0x01000000
12037 #define LINK_STATUS_MAC_REMOTE_FAULT			0x02000000
12038 #define LINK_STATUS_UNSUPPORTED_SPD_REQ			0x04000000
12039 
12040 #define LINK_STATUS_FEC_MODE_MASK			0x38000000
12041 #define LINK_STATUS_FEC_MODE_NONE			(0 << 27)
12042 #define LINK_STATUS_FEC_MODE_FIRECODE_CL74		(1 << 27)
12043 #define LINK_STATUS_FEC_MODE_RS_CL91			(2 << 27)
12044 
12045 	u32 link_status1;
12046 	u32 ext_phy_fw_version;
12047 	u32 drv_phy_cfg_addr;
12048 
12049 	u32 port_stx;
12050 
12051 	u32 stat_nig_timer;
12052 
12053 	struct port_mf_cfg port_mf_config;
12054 	struct port_stats stats;
12055 
12056 	u32 media_type;
12057 #define MEDIA_UNSPECIFIED	0x0
12058 #define MEDIA_SFPP_10G_FIBER	0x1
12059 #define MEDIA_XFP_FIBER		0x2
12060 #define MEDIA_DA_TWINAX		0x3
12061 #define MEDIA_BASE_T		0x4
12062 #define MEDIA_SFP_1G_FIBER	0x5
12063 #define MEDIA_MODULE_FIBER	0x6
12064 #define MEDIA_KR		0xf0
12065 #define MEDIA_NOT_PRESENT	0xff
12066 
12067 	u32 lfa_status;
12068 	u32 link_change_count;
12069 
12070 	struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
12071 	struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
12072 	struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
12073 
12074 	/* DCBX related MIB */
12075 	struct dcbx_local_params local_admin_dcbx_mib;
12076 	struct dcbx_mib remote_dcbx_mib;
12077 	struct dcbx_mib operational_dcbx_mib;
12078 
12079 	u32 reserved[2];
12080 
12081 	u32						transceiver_data;
12082 #define ETH_TRANSCEIVER_STATE_MASK			0x000000ff
12083 #define ETH_TRANSCEIVER_STATE_SHIFT			0x00000000
12084 #define ETH_TRANSCEIVER_STATE_OFFSET			0x00000000
12085 #define ETH_TRANSCEIVER_STATE_UNPLUGGED			0x00000000
12086 #define ETH_TRANSCEIVER_STATE_PRESENT			0x00000001
12087 #define ETH_TRANSCEIVER_STATE_VALID			0x00000003
12088 #define ETH_TRANSCEIVER_STATE_UPDATING			0x00000008
12089 #define ETH_TRANSCEIVER_TYPE_MASK			0x0000ff00
12090 #define ETH_TRANSCEIVER_TYPE_OFFSET			0x8
12091 #define ETH_TRANSCEIVER_TYPE_NONE			0x00
12092 #define ETH_TRANSCEIVER_TYPE_UNKNOWN			0xff
12093 #define ETH_TRANSCEIVER_TYPE_1G_PCC			0x01
12094 #define ETH_TRANSCEIVER_TYPE_1G_ACC			0x02
12095 #define ETH_TRANSCEIVER_TYPE_1G_LX			0x03
12096 #define ETH_TRANSCEIVER_TYPE_1G_SX			0x04
12097 #define ETH_TRANSCEIVER_TYPE_10G_SR			0x05
12098 #define ETH_TRANSCEIVER_TYPE_10G_LR			0x06
12099 #define ETH_TRANSCEIVER_TYPE_10G_LRM			0x07
12100 #define ETH_TRANSCEIVER_TYPE_10G_ER			0x08
12101 #define ETH_TRANSCEIVER_TYPE_10G_PCC			0x09
12102 #define ETH_TRANSCEIVER_TYPE_10G_ACC			0x0a
12103 #define ETH_TRANSCEIVER_TYPE_XLPPI			0x0b
12104 #define ETH_TRANSCEIVER_TYPE_40G_LR4			0x0c
12105 #define ETH_TRANSCEIVER_TYPE_40G_SR4			0x0d
12106 #define ETH_TRANSCEIVER_TYPE_40G_CR4			0x0e
12107 #define ETH_TRANSCEIVER_TYPE_100G_AOC			0x0f
12108 #define ETH_TRANSCEIVER_TYPE_100G_SR4			0x10
12109 #define ETH_TRANSCEIVER_TYPE_100G_LR4			0x11
12110 #define ETH_TRANSCEIVER_TYPE_100G_ER4			0x12
12111 #define ETH_TRANSCEIVER_TYPE_100G_ACC			0x13
12112 #define ETH_TRANSCEIVER_TYPE_100G_CR4			0x14
12113 #define ETH_TRANSCEIVER_TYPE_4x10G_SR			0x15
12114 #define ETH_TRANSCEIVER_TYPE_25G_CA_N			0x16
12115 #define ETH_TRANSCEIVER_TYPE_25G_ACC_S			0x17
12116 #define ETH_TRANSCEIVER_TYPE_25G_CA_S			0x18
12117 #define ETH_TRANSCEIVER_TYPE_25G_ACC_M			0x19
12118 #define ETH_TRANSCEIVER_TYPE_25G_CA_L			0x1a
12119 #define ETH_TRANSCEIVER_TYPE_25G_ACC_L			0x1b
12120 #define ETH_TRANSCEIVER_TYPE_25G_SR			0x1c
12121 #define ETH_TRANSCEIVER_TYPE_25G_LR			0x1d
12122 #define ETH_TRANSCEIVER_TYPE_25G_AOC			0x1e
12123 #define ETH_TRANSCEIVER_TYPE_4x10G			0x1f
12124 #define ETH_TRANSCEIVER_TYPE_4x25G_CR			0x20
12125 #define ETH_TRANSCEIVER_TYPE_1000BASET			0x21
12126 #define ETH_TRANSCEIVER_TYPE_10G_BASET			0x22
12127 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR	0x30
12128 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR	0x31
12129 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR	0x32
12130 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR	0x33
12131 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR	0x34
12132 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR	0x35
12133 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_AOC	0x36
12134 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_25G_SR	0x37
12135 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_25G_LR	0x38
12136 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_SR	0x39
12137 #define ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_LR	0x3a
12138 
12139 	u32 wol_info;
12140 	u32 wol_pkt_len;
12141 	u32 wol_pkt_details;
12142 	struct dcb_dscp_map dcb_dscp_map;
12143 
12144 	u32 eee_status;
12145 #define EEE_ACTIVE_BIT			BIT(0)
12146 #define EEE_LD_ADV_STATUS_MASK		0x000000f0
12147 #define EEE_LD_ADV_STATUS_OFFSET	4
12148 #define EEE_1G_ADV			BIT(1)
12149 #define EEE_10G_ADV			BIT(2)
12150 #define EEE_LP_ADV_STATUS_MASK		0x00000f00
12151 #define EEE_LP_ADV_STATUS_OFFSET	8
12152 #define EEE_SUPPORTED_SPEED_MASK	0x0000f000
12153 #define EEE_SUPPORTED_SPEED_OFFSET	12
12154 #define EEE_1G_SUPPORTED		BIT(1)
12155 #define EEE_10G_SUPPORTED		BIT(2)
12156 
12157 	u32 eee_remote;
12158 #define EEE_REMOTE_TW_TX_MASK   0x0000ffff
12159 #define EEE_REMOTE_TW_TX_OFFSET 0
12160 #define EEE_REMOTE_TW_RX_MASK   0xffff0000
12161 #define EEE_REMOTE_TW_RX_OFFSET 16
12162 
12163 	u32 reserved1;
12164 	u32 oem_cfg_port;
12165 #define OEM_CFG_CHANNEL_TYPE_MASK                       0x00000003
12166 #define OEM_CFG_CHANNEL_TYPE_OFFSET                     0
12167 #define OEM_CFG_CHANNEL_TYPE_VLAN_PARTITION             0x1
12168 #define OEM_CFG_CHANNEL_TYPE_STAGGED                    0x2
12169 #define OEM_CFG_SCHED_TYPE_MASK                         0x0000000C
12170 #define OEM_CFG_SCHED_TYPE_OFFSET                       2
12171 #define OEM_CFG_SCHED_TYPE_ETS                          0x1
12172 #define OEM_CFG_SCHED_TYPE_VNIC_BW                      0x2
12173 };
12174 
12175 struct public_func {
12176 	u32 reserved0[2];
12177 
12178 	u32 mtu_size;
12179 
12180 	u32 reserved[7];
12181 
12182 	u32 config;
12183 #define FUNC_MF_CFG_FUNC_HIDE			0x00000001
12184 #define FUNC_MF_CFG_PAUSE_ON_HOST_RING		0x00000002
12185 #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT	0x00000001
12186 
12187 #define FUNC_MF_CFG_PROTOCOL_MASK	0x000000f0
12188 #define FUNC_MF_CFG_PROTOCOL_SHIFT	4
12189 #define FUNC_MF_CFG_PROTOCOL_ETHERNET	0x00000000
12190 #define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000010
12191 #define FUNC_MF_CFG_PROTOCOL_FCOE               0x00000020
12192 #define FUNC_MF_CFG_PROTOCOL_ROCE               0x00000030
12193 #define FUNC_MF_CFG_PROTOCOL_NVMETCP    0x00000040
12194 #define FUNC_MF_CFG_PROTOCOL_MAX	0x00000040
12195 
12196 #define FUNC_MF_CFG_MIN_BW_MASK		0x0000ff00
12197 #define FUNC_MF_CFG_MIN_BW_SHIFT	8
12198 #define FUNC_MF_CFG_MIN_BW_DEFAULT	0x00000000
12199 #define FUNC_MF_CFG_MAX_BW_MASK		0x00ff0000
12200 #define FUNC_MF_CFG_MAX_BW_SHIFT	16
12201 #define FUNC_MF_CFG_MAX_BW_DEFAULT	0x00640000
12202 
12203 	u32 status;
12204 #define FUNC_STATUS_VIRTUAL_LINK_UP	0x00000001
12205 
12206 	u32 mac_upper;
12207 #define FUNC_MF_CFG_UPPERMAC_MASK	0x0000ffff
12208 #define FUNC_MF_CFG_UPPERMAC_SHIFT	0
12209 #define FUNC_MF_CFG_UPPERMAC_DEFAULT	FUNC_MF_CFG_UPPERMAC_MASK
12210 	u32 mac_lower;
12211 #define FUNC_MF_CFG_LOWERMAC_DEFAULT	0xffffffff
12212 
12213 	u32 fcoe_wwn_port_name_upper;
12214 	u32 fcoe_wwn_port_name_lower;
12215 
12216 	u32 fcoe_wwn_node_name_upper;
12217 	u32 fcoe_wwn_node_name_lower;
12218 
12219 	u32 ovlan_stag;
12220 #define FUNC_MF_CFG_OV_STAG_MASK	0x0000ffff
12221 #define FUNC_MF_CFG_OV_STAG_SHIFT	0
12222 #define FUNC_MF_CFG_OV_STAG_DEFAULT	FUNC_MF_CFG_OV_STAG_MASK
12223 
12224 	u32 pf_allocation;
12225 
12226 	u32 preserve_data;
12227 
12228 	u32 driver_last_activity_ts;
12229 
12230 	u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
12231 
12232 	u32 drv_id;
12233 #define DRV_ID_PDA_COMP_VER_MASK	0x0000ffff
12234 #define DRV_ID_PDA_COMP_VER_SHIFT	0
12235 
12236 #define LOAD_REQ_HSI_VERSION		2
12237 #define DRV_ID_MCP_HSI_VER_MASK		0x00ff0000
12238 #define DRV_ID_MCP_HSI_VER_SHIFT	16
12239 #define DRV_ID_MCP_HSI_VER_CURRENT	(LOAD_REQ_HSI_VERSION << \
12240 					 DRV_ID_MCP_HSI_VER_SHIFT)
12241 
12242 #define DRV_ID_DRV_TYPE_MASK		0x7f000000
12243 #define DRV_ID_DRV_TYPE_SHIFT		24
12244 #define DRV_ID_DRV_TYPE_UNKNOWN		(0 << DRV_ID_DRV_TYPE_SHIFT)
12245 #define DRV_ID_DRV_TYPE_LINUX		(1 << DRV_ID_DRV_TYPE_SHIFT)
12246 
12247 #define DRV_ID_DRV_INIT_HW_MASK		0x80000000
12248 #define DRV_ID_DRV_INIT_HW_SHIFT	31
12249 #define DRV_ID_DRV_INIT_HW_FLAG		(1 << DRV_ID_DRV_INIT_HW_SHIFT)
12250 
12251 	u32 oem_cfg_func;
12252 #define OEM_CFG_FUNC_TC_MASK                    0x0000000F
12253 #define OEM_CFG_FUNC_TC_OFFSET                  0
12254 #define OEM_CFG_FUNC_TC_0                       0x0
12255 #define OEM_CFG_FUNC_TC_1                       0x1
12256 #define OEM_CFG_FUNC_TC_2                       0x2
12257 #define OEM_CFG_FUNC_TC_3                       0x3
12258 #define OEM_CFG_FUNC_TC_4                       0x4
12259 #define OEM_CFG_FUNC_TC_5                       0x5
12260 #define OEM_CFG_FUNC_TC_6                       0x6
12261 #define OEM_CFG_FUNC_TC_7                       0x7
12262 
12263 #define OEM_CFG_FUNC_HOST_PRI_CTRL_MASK         0x00000030
12264 #define OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET       4
12265 #define OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC         0x1
12266 #define OEM_CFG_FUNC_HOST_PRI_CTRL_OS           0x2
12267 };
12268 
12269 struct mcp_mac {
12270 	u32 mac_upper;
12271 	u32 mac_lower;
12272 };
12273 
12274 struct mcp_val64 {
12275 	u32 lo;
12276 	u32 hi;
12277 };
12278 
12279 struct mcp_file_att {
12280 	u32 nvm_start_addr;
12281 	u32 len;
12282 };
12283 
12284 struct bist_nvm_image_att {
12285 	u32 return_code;
12286 	u32 image_type;
12287 	u32 nvm_start_addr;
12288 	u32 len;
12289 };
12290 
12291 #define MCP_DRV_VER_STR_SIZE 16
12292 #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
12293 #define MCP_DRV_NVM_BUF_LEN 32
12294 struct drv_version_stc {
12295 	u32 version;
12296 	u8 name[MCP_DRV_VER_STR_SIZE - 4];
12297 };
12298 
12299 struct lan_stats_stc {
12300 	u64 ucast_rx_pkts;
12301 	u64 ucast_tx_pkts;
12302 	u32 fcs_err;
12303 	u32 rserved;
12304 };
12305 
12306 struct fcoe_stats_stc {
12307 	u64 rx_pkts;
12308 	u64 tx_pkts;
12309 	u32 fcs_err;
12310 	u32 login_failure;
12311 };
12312 
12313 struct ocbb_data_stc {
12314 	u32 ocbb_host_addr;
12315 	u32 ocsd_host_addr;
12316 	u32 ocsd_req_update_interval;
12317 };
12318 
12319 #define MAX_NUM_OF_SENSORS 7
12320 struct temperature_status_stc {
12321 	u32 num_of_sensors;
12322 	u32 sensor[MAX_NUM_OF_SENSORS];
12323 };
12324 
12325 /* crash dump configuration header */
12326 struct mdump_config_stc {
12327 	u32 version;
12328 	u32 config;
12329 	u32 epoc;
12330 	u32 num_of_logs;
12331 	u32 valid_logs;
12332 };
12333 
12334 enum resource_id_enum {
12335 	RESOURCE_NUM_SB_E = 0,
12336 	RESOURCE_NUM_L2_QUEUE_E = 1,
12337 	RESOURCE_NUM_VPORT_E = 2,
12338 	RESOURCE_NUM_VMQ_E = 3,
12339 	RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
12340 	RESOURCE_FACTOR_RSS_PER_VF_E = 5,
12341 	RESOURCE_NUM_RL_E = 6,
12342 	RESOURCE_NUM_PQ_E = 7,
12343 	RESOURCE_NUM_VF_E = 8,
12344 	RESOURCE_VFC_FILTER_E = 9,
12345 	RESOURCE_ILT_E = 10,
12346 	RESOURCE_CQS_E = 11,
12347 	RESOURCE_GFT_PROFILES_E = 12,
12348 	RESOURCE_NUM_TC_E = 13,
12349 	RESOURCE_NUM_RSS_ENGINES_E = 14,
12350 	RESOURCE_LL2_QUEUE_E = 15,
12351 	RESOURCE_RDMA_STATS_QUEUE_E = 16,
12352 	RESOURCE_BDQ_E = 17,
12353 	RESOURCE_QCN_E = 18,
12354 	RESOURCE_LLH_FILTER_E = 19,
12355 	RESOURCE_VF_MAC_ADDR = 20,
12356 	RESOURCE_LL2_CQS_E = 21,
12357 	RESOURCE_VF_CNQS = 22,
12358 	RESOURCE_MAX_NUM,
12359 	RESOURCE_NUM_INVALID = 0xFFFFFFFF
12360 };
12361 
12362 /* Resource ID is to be filled by the driver in the MB request
12363  * Size, offset & flags to be filled by the MFW in the MB response
12364  */
12365 struct resource_info {
12366 	enum resource_id_enum res_id;
12367 	u32 size;		/* number of allocated resources */
12368 	u32 offset;		/* Offset of the 1st resource */
12369 	u32 vf_size;
12370 	u32 vf_offset;
12371 	u32 flags;
12372 #define RESOURCE_ELEMENT_STRICT (1 << 0)
12373 };
12374 
12375 #define DRV_ROLE_NONE           0
12376 #define DRV_ROLE_PREBOOT        1
12377 #define DRV_ROLE_OS             2
12378 #define DRV_ROLE_KDUMP          3
12379 
12380 struct load_req_stc {
12381 	u32 drv_ver_0;
12382 	u32 drv_ver_1;
12383 	u32 fw_ver;
12384 	u32 misc0;
12385 #define LOAD_REQ_ROLE_MASK              0x000000FF
12386 #define LOAD_REQ_ROLE_SHIFT             0
12387 #define LOAD_REQ_LOCK_TO_MASK           0x0000FF00
12388 #define LOAD_REQ_LOCK_TO_SHIFT          8
12389 #define LOAD_REQ_LOCK_TO_DEFAULT        0
12390 #define LOAD_REQ_LOCK_TO_NONE           255
12391 #define LOAD_REQ_FORCE_MASK             0x000F0000
12392 #define LOAD_REQ_FORCE_SHIFT            16
12393 #define LOAD_REQ_FORCE_NONE             0
12394 #define LOAD_REQ_FORCE_PF               1
12395 #define LOAD_REQ_FORCE_ALL              2
12396 #define LOAD_REQ_FLAGS0_MASK            0x00F00000
12397 #define LOAD_REQ_FLAGS0_SHIFT           20
12398 #define LOAD_REQ_FLAGS0_AVOID_RESET     (0x1 << 0)
12399 };
12400 
12401 struct load_rsp_stc {
12402 	u32 drv_ver_0;
12403 	u32 drv_ver_1;
12404 	u32 fw_ver;
12405 	u32 misc0;
12406 #define LOAD_RSP_ROLE_MASK              0x000000FF
12407 #define LOAD_RSP_ROLE_SHIFT             0
12408 #define LOAD_RSP_HSI_MASK               0x0000FF00
12409 #define LOAD_RSP_HSI_SHIFT              8
12410 #define LOAD_RSP_FLAGS0_MASK            0x000F0000
12411 #define LOAD_RSP_FLAGS0_SHIFT           16
12412 #define LOAD_RSP_FLAGS0_DRV_EXISTS      (0x1 << 0)
12413 };
12414 
12415 struct mdump_retain_data_stc {
12416 	u32 valid;
12417 	u32 epoch;
12418 	u32 pf;
12419 	u32 status;
12420 };
12421 
12422 union drv_union_data {
12423 	u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
12424 	struct mcp_mac wol_mac;
12425 
12426 	struct eth_phy_cfg drv_phy_cfg;
12427 
12428 	struct mcp_val64 val64;
12429 
12430 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
12431 
12432 	struct mcp_file_att file_att;
12433 
12434 	u32 ack_vf_disabled[VF_MAX_STATIC / 32];
12435 
12436 	struct drv_version_stc drv_version;
12437 
12438 	struct lan_stats_stc lan_stats;
12439 	struct fcoe_stats_stc fcoe_stats;
12440 	struct ocbb_data_stc ocbb_info;
12441 	struct temperature_status_stc temp_info;
12442 	struct resource_info resource;
12443 	struct bist_nvm_image_att nvm_image_att;
12444 	struct mdump_config_stc mdump_config;
12445 };
12446 
12447 struct public_drv_mb {
12448 	u32 drv_mb_header;
12449 #define DRV_MSG_CODE_MASK			0xffff0000
12450 #define DRV_MSG_CODE_LOAD_REQ			0x10000000
12451 #define DRV_MSG_CODE_LOAD_DONE			0x11000000
12452 #define DRV_MSG_CODE_INIT_HW			0x12000000
12453 #define DRV_MSG_CODE_CANCEL_LOAD_REQ            0x13000000
12454 #define DRV_MSG_CODE_UNLOAD_REQ			0x20000000
12455 #define DRV_MSG_CODE_UNLOAD_DONE		0x21000000
12456 #define DRV_MSG_CODE_INIT_PHY			0x22000000
12457 #define DRV_MSG_CODE_LINK_RESET			0x23000000
12458 #define DRV_MSG_CODE_SET_DCBX			0x25000000
12459 #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG         0x26000000
12460 #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM          0x27000000
12461 #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS    0x28000000
12462 #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER     0x29000000
12463 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE     0x31000000
12464 #define DRV_MSG_CODE_BW_UPDATE_ACK              0x32000000
12465 #define DRV_MSG_CODE_OV_UPDATE_MTU              0x33000000
12466 #define DRV_MSG_GET_RESOURCE_ALLOC_MSG		0x34000000
12467 #define DRV_MSG_SET_RESOURCE_VALUE_MSG		0x35000000
12468 #define DRV_MSG_CODE_OV_UPDATE_WOL              0x38000000
12469 #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE     0x39000000
12470 #define DRV_MSG_CODE_GET_OEM_UPDATES            0x41000000
12471 
12472 #define DRV_MSG_CODE_BW_UPDATE_ACK		0x32000000
12473 #define DRV_MSG_CODE_NIG_DRAIN			0x30000000
12474 #define DRV_MSG_CODE_S_TAG_UPDATE_ACK		0x3b000000
12475 #define DRV_MSG_CODE_GET_NVM_CFG_OPTION		0x003e0000
12476 #define DRV_MSG_CODE_SET_NVM_CFG_OPTION		0x003f0000
12477 #define DRV_MSG_CODE_INITIATE_PF_FLR            0x02010000
12478 #define DRV_MSG_CODE_VF_DISABLED_DONE		0xc0000000
12479 #define DRV_MSG_CODE_CFG_VF_MSIX		0xc0010000
12480 #define DRV_MSG_CODE_CFG_PF_VFS_MSIX		0xc0020000
12481 #define DRV_MSG_CODE_NVM_PUT_FILE_BEGIN		0x00010000
12482 #define DRV_MSG_CODE_NVM_PUT_FILE_DATA		0x00020000
12483 #define DRV_MSG_CODE_NVM_GET_FILE_ATT		0x00030000
12484 #define DRV_MSG_CODE_NVM_READ_NVRAM		0x00050000
12485 #define DRV_MSG_CODE_NVM_WRITE_NVRAM		0x00060000
12486 #define DRV_MSG_CODE_MCP_RESET			0x00090000
12487 #define DRV_MSG_CODE_SET_VERSION		0x000f0000
12488 #define DRV_MSG_CODE_MCP_HALT                   0x00100000
12489 #define DRV_MSG_CODE_SET_VMAC                   0x00110000
12490 #define DRV_MSG_CODE_GET_VMAC                   0x00120000
12491 #define DRV_MSG_CODE_VMAC_TYPE_SHIFT            4
12492 #define DRV_MSG_CODE_VMAC_TYPE_MASK             0x30
12493 #define DRV_MSG_CODE_VMAC_TYPE_MAC              1
12494 #define DRV_MSG_CODE_VMAC_TYPE_WWNN             2
12495 #define DRV_MSG_CODE_VMAC_TYPE_WWPN             3
12496 
12497 #define DRV_MSG_CODE_GET_STATS                  0x00130000
12498 #define DRV_MSG_CODE_STATS_TYPE_LAN             1
12499 #define DRV_MSG_CODE_STATS_TYPE_FCOE            2
12500 #define DRV_MSG_CODE_STATS_TYPE_ISCSI           3
12501 #define DRV_MSG_CODE_STATS_TYPE_RDMA            4
12502 
12503 #define DRV_MSG_CODE_TRANSCEIVER_READ           0x00160000
12504 
12505 #define DRV_MSG_CODE_MASK_PARITIES              0x001a0000
12506 
12507 #define DRV_MSG_CODE_BIST_TEST			0x001e0000
12508 #define DRV_MSG_CODE_SET_LED_MODE		0x00200000
12509 #define DRV_MSG_CODE_RESOURCE_CMD		0x00230000
12510 /* Send crash dump commands with param[3:0] - opcode */
12511 #define DRV_MSG_CODE_MDUMP_CMD			0x00250000
12512 #define DRV_MSG_CODE_GET_TLV_DONE		0x002f0000
12513 #define DRV_MSG_CODE_GET_ENGINE_CONFIG		0x00370000
12514 #define DRV_MSG_CODE_GET_PPFID_BITMAP		0x43000000
12515 
12516 #define DRV_MSG_CODE_DEBUG_DATA_SEND		0xc0040000
12517 
12518 #define RESOURCE_CMD_REQ_RESC_MASK		0x0000001F
12519 #define RESOURCE_CMD_REQ_RESC_SHIFT		0
12520 #define RESOURCE_CMD_REQ_OPCODE_MASK		0x000000E0
12521 #define RESOURCE_CMD_REQ_OPCODE_SHIFT		5
12522 #define RESOURCE_OPCODE_REQ			1
12523 #define RESOURCE_OPCODE_REQ_WO_AGING		2
12524 #define RESOURCE_OPCODE_REQ_W_AGING		3
12525 #define RESOURCE_OPCODE_RELEASE			4
12526 #define RESOURCE_OPCODE_FORCE_RELEASE		5
12527 #define RESOURCE_CMD_REQ_AGE_MASK		0x0000FF00
12528 #define RESOURCE_CMD_REQ_AGE_SHIFT		8
12529 
12530 #define RESOURCE_CMD_RSP_OWNER_MASK		0x000000FF
12531 #define RESOURCE_CMD_RSP_OWNER_SHIFT		0
12532 #define RESOURCE_CMD_RSP_OPCODE_MASK		0x00000700
12533 #define RESOURCE_CMD_RSP_OPCODE_SHIFT		8
12534 #define RESOURCE_OPCODE_GNT			1
12535 #define RESOURCE_OPCODE_BUSY			2
12536 #define RESOURCE_OPCODE_RELEASED		3
12537 #define RESOURCE_OPCODE_RELEASED_PREVIOUS	4
12538 #define RESOURCE_OPCODE_WRONG_OWNER		5
12539 #define RESOURCE_OPCODE_UNKNOWN_CMD		255
12540 
12541 #define RESOURCE_DUMP				0
12542 
12543 /* DRV_MSG_CODE_MDUMP_CMD parameters */
12544 #define MDUMP_DRV_PARAM_OPCODE_MASK             0x0000000f
12545 #define DRV_MSG_CODE_MDUMP_ACK                  0x01
12546 #define DRV_MSG_CODE_MDUMP_SET_VALUES           0x02
12547 #define DRV_MSG_CODE_MDUMP_TRIGGER              0x03
12548 #define DRV_MSG_CODE_MDUMP_GET_CONFIG           0x04
12549 #define DRV_MSG_CODE_MDUMP_SET_ENABLE           0x05
12550 #define DRV_MSG_CODE_MDUMP_CLEAR_LOGS           0x06
12551 #define DRV_MSG_CODE_MDUMP_GET_RETAIN           0x07
12552 #define DRV_MSG_CODE_MDUMP_CLR_RETAIN           0x08
12553 
12554 #define DRV_MSG_CODE_HW_DUMP_TRIGGER            0x0a
12555 #define DRV_MSG_CODE_MDUMP_GEN_MDUMP2           0x0b
12556 #define DRV_MSG_CODE_MDUMP_FREE_MDUMP2          0x0c
12557 
12558 #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL	0x002b0000
12559 #define DRV_MSG_CODE_OS_WOL			0x002e0000
12560 
12561 #define DRV_MSG_CODE_FEATURE_SUPPORT		0x00300000
12562 #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT	0x00310000
12563 #define DRV_MSG_SEQ_NUMBER_MASK			0x0000ffff
12564 
12565 	u32 drv_mb_param;
12566 #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN         0x00000000
12567 #define DRV_MB_PARAM_UNLOAD_WOL_MCP             0x00000001
12568 #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED        0x00000002
12569 #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED         0x00000003
12570 #define DRV_MB_PARAM_DCBX_NOTIFY_MASK		0x000000FF
12571 #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT		3
12572 
12573 #define DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MBI     0x3
12574 #define DRV_MB_PARAM_NVM_OFFSET_OFFSET          0
12575 #define DRV_MB_PARAM_NVM_OFFSET_MASK            0x00FFFFFF
12576 #define DRV_MB_PARAM_NVM_LEN_OFFSET		24
12577 #define DRV_MB_PARAM_NVM_LEN_MASK               0xFF000000
12578 
12579 #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT	0
12580 #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK	0x000000FF
12581 #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT	8
12582 #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK	0x0000FF00
12583 #define DRV_MB_PARAM_LLDP_SEND_MASK		0x00000001
12584 #define DRV_MB_PARAM_LLDP_SEND_SHIFT		0
12585 
12586 #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT		0
12587 #define DRV_MB_PARAM_OV_CURR_CFG_MASK		0x0000000F
12588 #define DRV_MB_PARAM_OV_CURR_CFG_NONE		0
12589 #define DRV_MB_PARAM_OV_CURR_CFG_OS		1
12590 #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC	2
12591 #define DRV_MB_PARAM_OV_CURR_CFG_OTHER		3
12592 
12593 #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT	0
12594 #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK	0xFFFFFFFF
12595 #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK	0xFF000000
12596 #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK	0x00FF0000
12597 #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK	0x0000FF00
12598 #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK	0x000000FF
12599 
12600 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT	0
12601 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK	0xF
12602 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN	0x1
12603 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED	0x2
12604 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING	0x3
12605 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED	0x4
12606 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE	0x5
12607 
12608 #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT	0
12609 #define DRV_MB_PARAM_OV_MTU_SIZE_MASK	0xFFFFFFFF
12610 
12611 #define DRV_MB_PARAM_WOL_MASK	(DRV_MB_PARAM_WOL_DEFAULT | \
12612 				 DRV_MB_PARAM_WOL_DISABLED | \
12613 				 DRV_MB_PARAM_WOL_ENABLED)
12614 #define DRV_MB_PARAM_WOL_DEFAULT	DRV_MB_PARAM_UNLOAD_WOL_MCP
12615 #define DRV_MB_PARAM_WOL_DISABLED	DRV_MB_PARAM_UNLOAD_WOL_DISABLED
12616 #define DRV_MB_PARAM_WOL_ENABLED	DRV_MB_PARAM_UNLOAD_WOL_ENABLED
12617 
12618 #define DRV_MB_PARAM_ESWITCH_MODE_MASK	(DRV_MB_PARAM_ESWITCH_MODE_NONE | \
12619 					 DRV_MB_PARAM_ESWITCH_MODE_VEB | \
12620 					 DRV_MB_PARAM_ESWITCH_MODE_VEPA)
12621 #define DRV_MB_PARAM_ESWITCH_MODE_NONE	0x0
12622 #define DRV_MB_PARAM_ESWITCH_MODE_VEB	0x1
12623 #define DRV_MB_PARAM_ESWITCH_MODE_VEPA	0x2
12624 
12625 #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_MASK	0x1
12626 #define DRV_MB_PARAM_DUMMY_OEM_UPDATES_OFFSET	0
12627 
12628 #define DRV_MB_PARAM_SET_LED_MODE_OPER		0x0
12629 #define DRV_MB_PARAM_SET_LED_MODE_ON		0x1
12630 #define DRV_MB_PARAM_SET_LED_MODE_OFF		0x2
12631 
12632 #define DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET			0
12633 #define DRV_MB_PARAM_TRANSCEIVER_PORT_MASK			0x00000003
12634 #define DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET			2
12635 #define DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK			0x000000fc
12636 #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET		8
12637 #define DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK		0x0000ff00
12638 #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET			16
12639 #define DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK			0xffff0000
12640 
12641 	/* Resource Allocation params - Driver version support */
12642 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK		0xffff0000
12643 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT		16
12644 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK		0x0000ffff
12645 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT		0
12646 
12647 #define DRV_MB_PARAM_BIST_REGISTER_TEST				1
12648 #define DRV_MB_PARAM_BIST_CLOCK_TEST				2
12649 #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES			3
12650 #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX		4
12651 
12652 #define DRV_MB_PARAM_BIST_RC_UNKNOWN				0
12653 #define DRV_MB_PARAM_BIST_RC_PASSED				1
12654 #define DRV_MB_PARAM_BIST_RC_FAILED				2
12655 #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER			3
12656 
12657 #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT			0
12658 #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK			0x000000ff
12659 #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT		8
12660 #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK			0x0000ff00
12661 
12662 #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK			0x0000ffff
12663 #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET		0
12664 #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE			0x00000002
12665 #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_FEC_CONTROL		0x00000004
12666 #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EXT_SPEED_FEC_CONTROL	0x00000008
12667 #define DRV_MB_PARAM_FEATURE_SUPPORT_FUNC_VLINK			0x00010000
12668 
12669 /* DRV_MSG_CODE_DEBUG_DATA_SEND parameters */
12670 #define DRV_MSG_CODE_DEBUG_DATA_SEND_SIZE_OFFSET		0
12671 #define DRV_MSG_CODE_DEBUG_DATA_SEND_SIZE_MASK			0xff
12672 
12673 /* Driver attributes params */
12674 #define DRV_MB_PARAM_ATTRIBUTE_KEY_OFFSET			0
12675 #define DRV_MB_PARAM_ATTRIBUTE_KEY_MASK				0x00ffffff
12676 #define DRV_MB_PARAM_ATTRIBUTE_CMD_OFFSET			24
12677 #define DRV_MB_PARAM_ATTRIBUTE_CMD_MASK				0xff000000
12678 
12679 #define DRV_MB_PARAM_NVM_CFG_OPTION_ID_OFFSET			0
12680 #define DRV_MB_PARAM_NVM_CFG_OPTION_ID_SHIFT			0
12681 #define DRV_MB_PARAM_NVM_CFG_OPTION_ID_MASK			0x0000ffff
12682 #define DRV_MB_PARAM_NVM_CFG_OPTION_ALL_SHIFT			16
12683 #define DRV_MB_PARAM_NVM_CFG_OPTION_ALL_MASK			0x00010000
12684 #define DRV_MB_PARAM_NVM_CFG_OPTION_INIT_SHIFT			17
12685 #define DRV_MB_PARAM_NVM_CFG_OPTION_INIT_MASK			0x00020000
12686 #define DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT_SHIFT		18
12687 #define DRV_MB_PARAM_NVM_CFG_OPTION_COMMIT_MASK			0x00040000
12688 #define DRV_MB_PARAM_NVM_CFG_OPTION_FREE_SHIFT			19
12689 #define DRV_MB_PARAM_NVM_CFG_OPTION_FREE_MASK			0x00080000
12690 #define DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_SEL_SHIFT		20
12691 #define DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_SEL_MASK		0x00100000
12692 #define DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_ID_SHIFT		24
12693 #define DRV_MB_PARAM_NVM_CFG_OPTION_ENTITY_ID_MASK		0x0f000000
12694 
12695 	u32 fw_mb_header;
12696 #define FW_MSG_CODE_MASK			0xffff0000
12697 #define FW_MSG_CODE_UNSUPPORTED                 0x00000000
12698 #define FW_MSG_CODE_DRV_LOAD_ENGINE		0x10100000
12699 #define FW_MSG_CODE_DRV_LOAD_PORT		0x10110000
12700 #define FW_MSG_CODE_DRV_LOAD_FUNCTION		0x10120000
12701 #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA	0x10200000
12702 #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1	0x10210000
12703 #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG	0x10220000
12704 #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI        0x10230000
12705 #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
12706 #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT     0x10310000
12707 #define FW_MSG_CODE_DRV_LOAD_DONE		0x11100000
12708 #define FW_MSG_CODE_DRV_UNLOAD_ENGINE		0x20110000
12709 #define FW_MSG_CODE_DRV_UNLOAD_PORT		0x20120000
12710 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION		0x20130000
12711 #define FW_MSG_CODE_DRV_UNLOAD_DONE		0x21100000
12712 #define FW_MSG_CODE_RESOURCE_ALLOC_OK           0x34000000
12713 #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN      0x35000000
12714 #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED   0x36000000
12715 #define FW_MSG_CODE_S_TAG_UPDATE_ACK_DONE	0x3b000000
12716 #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE	0xb0010000
12717 
12718 #define FW_MSG_CODE_NVM_OK			0x00010000
12719 #define FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK	0x00400000
12720 #define FW_MSG_CODE_PHY_OK			0x00110000
12721 #define FW_MSG_CODE_OK				0x00160000
12722 #define FW_MSG_CODE_ERROR			0x00170000
12723 #define FW_MSG_CODE_TRANSCEIVER_DIAG_OK		0x00160000
12724 #define FW_MSG_CODE_TRANSCEIVER_DIAG_ERROR	0x00170000
12725 #define FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT	0x00020000
12726 
12727 #define FW_MSG_CODE_OS_WOL_SUPPORTED            0x00800000
12728 #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED        0x00810000
12729 #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE	0x00870000
12730 #define FW_MSG_SEQ_NUMBER_MASK			0x0000ffff
12731 
12732 #define FW_MSG_CODE_DEBUG_DATA_SEND_INV_ARG	0xb0070000
12733 #define FW_MSG_CODE_DEBUG_DATA_SEND_BUF_FULL	0xb0080000
12734 #define FW_MSG_CODE_DEBUG_DATA_SEND_NO_BUF	0xb0090000
12735 #define FW_MSG_CODE_DEBUG_NOT_ENABLED		0xb00a0000
12736 #define FW_MSG_CODE_DEBUG_DATA_SEND_OK		0xb00b0000
12737 
12738 #define FW_MSG_CODE_MDUMP_INVALID_CMD		0x00030000
12739 
12740 	u32							fw_mb_param;
12741 #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK		0xffff0000
12742 #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT		16
12743 #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK		0x0000ffff
12744 #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT		0
12745 
12746 	/* Get PF RDMA protocol command response */
12747 #define FW_MB_PARAM_GET_PF_RDMA_NONE				0x0
12748 #define FW_MB_PARAM_GET_PF_RDMA_ROCE				0x1
12749 #define FW_MB_PARAM_GET_PF_RDMA_IWARP				0x2
12750 #define FW_MB_PARAM_GET_PF_RDMA_BOTH				0x3
12751 
12752 	/* Get MFW feature support response */
12753 #define FW_MB_PARAM_FEATURE_SUPPORT_SMARTLINQ			BIT(0)
12754 #define FW_MB_PARAM_FEATURE_SUPPORT_EEE				BIT(1)
12755 #define FW_MB_PARAM_FEATURE_SUPPORT_FEC_CONTROL			BIT(5)
12756 #define FW_MB_PARAM_FEATURE_SUPPORT_EXT_SPEED_FEC_CONTROL	BIT(6)
12757 #define FW_MB_PARAM_FEATURE_SUPPORT_VLINK			BIT(16)
12758 
12759 #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR			BIT(0)
12760 
12761 #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_MASK		0x00000001
12762 #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALID_SHIFT		0
12763 #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_MASK		0x00000002
12764 #define FW_MB_PARAM_ENG_CFG_FIR_AFFIN_VALUE_SHIFT		1
12765 #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_MASK			0x00000004
12766 #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALID_SHIFT		2
12767 #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_MASK			0x00000008
12768 #define FW_MB_PARAM_ENG_CFG_L2_AFFIN_VALUE_SHIFT		3
12769 
12770 #define FW_MB_PARAM_PPFID_BITMAP_MASK				0xff
12771 #define FW_MB_PARAM_PPFID_BITMAP_SHIFT				0
12772 
12773 	u32							drv_pulse_mb;
12774 #define DRV_PULSE_SEQ_MASK					0x00007fff
12775 #define DRV_PULSE_SYSTEM_TIME_MASK				0xffff0000
12776 #define DRV_PULSE_ALWAYS_ALIVE					0x00008000
12777 
12778 	u32							mcp_pulse_mb;
12779 #define MCP_PULSE_SEQ_MASK					0x00007fff
12780 #define MCP_PULSE_ALWAYS_ALIVE					0x00008000
12781 #define MCP_EVENT_MASK						0xffff0000
12782 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ			0x00010000
12783 
12784 	union drv_union_data					union_data;
12785 };
12786 
12787 #define FW_MB_PARAM_NVM_PUT_FILE_REQ_OFFSET_MASK		0x00ffffff
12788 #define FW_MB_PARAM_NVM_PUT_FILE_REQ_OFFSET_SHIFT		0
12789 #define FW_MB_PARAM_NVM_PUT_FILE_REQ_SIZE_MASK			0xff000000
12790 #define FW_MB_PARAM_NVM_PUT_FILE_REQ_SIZE_SHIFT			24
12791 
12792 enum MFW_DRV_MSG_TYPE {
12793 	MFW_DRV_MSG_LINK_CHANGE,
12794 	MFW_DRV_MSG_FLR_FW_ACK_FAILED,
12795 	MFW_DRV_MSG_VF_DISABLED,
12796 	MFW_DRV_MSG_LLDP_DATA_UPDATED,
12797 	MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
12798 	MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
12799 	MFW_DRV_MSG_ERROR_RECOVERY,
12800 	MFW_DRV_MSG_BW_UPDATE,
12801 	MFW_DRV_MSG_S_TAG_UPDATE,
12802 	MFW_DRV_MSG_GET_LAN_STATS,
12803 	MFW_DRV_MSG_GET_FCOE_STATS,
12804 	MFW_DRV_MSG_GET_ISCSI_STATS,
12805 	MFW_DRV_MSG_GET_RDMA_STATS,
12806 	MFW_DRV_MSG_FAILURE_DETECTED,
12807 	MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
12808 	MFW_DRV_MSG_CRITICAL_ERROR_OCCURRED,
12809 	MFW_DRV_MSG_RESERVED,
12810 	MFW_DRV_MSG_GET_TLV_REQ,
12811 	MFW_DRV_MSG_OEM_CFG_UPDATE,
12812 	MFW_DRV_MSG_MAX
12813 };
12814 
12815 #define MFW_DRV_MSG_MAX_DWORDS(msgs)	(((msgs - 1) >> 2) + 1)
12816 #define MFW_DRV_MSG_DWORD(msg_id)	(msg_id >> 2)
12817 #define MFW_DRV_MSG_OFFSET(msg_id)	((msg_id & 0x3) << 3)
12818 #define MFW_DRV_MSG_MASK(msg_id)	(0xff << MFW_DRV_MSG_OFFSET(msg_id))
12819 
12820 struct public_mfw_mb {
12821 	u32 sup_msgs;
12822 	u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
12823 	u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
12824 };
12825 
12826 enum public_sections {
12827 	PUBLIC_DRV_MB,
12828 	PUBLIC_MFW_MB,
12829 	PUBLIC_GLOBAL,
12830 	PUBLIC_PATH,
12831 	PUBLIC_PORT,
12832 	PUBLIC_FUNC,
12833 	PUBLIC_MAX_SECTIONS
12834 };
12835 
12836 struct mcp_public_data {
12837 	u32 num_sections;
12838 	u32 sections[PUBLIC_MAX_SECTIONS];
12839 	struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
12840 	struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
12841 	struct public_global global;
12842 	struct public_path path[MCP_GLOB_PATH_MAX];
12843 	struct public_port port[MCP_GLOB_PORT_MAX];
12844 	struct public_func func[MCP_GLOB_FUNC_MAX];
12845 };
12846 
12847 #define MAX_I2C_TRANSACTION_SIZE	16
12848 
12849 /* OCBB definitions */
12850 enum tlvs {
12851 	/* Category 1: Device Properties */
12852 	DRV_TLV_CLP_STR,
12853 	DRV_TLV_CLP_STR_CTD,
12854 	/* Category 6: Device Configuration */
12855 	DRV_TLV_SCSI_TO,
12856 	DRV_TLV_R_T_TOV,
12857 	DRV_TLV_R_A_TOV,
12858 	DRV_TLV_E_D_TOV,
12859 	DRV_TLV_CR_TOV,
12860 	DRV_TLV_BOOT_TYPE,
12861 	/* Category 8: Port Configuration */
12862 	DRV_TLV_NPIV_ENABLED,
12863 	/* Category 10: Function Configuration */
12864 	DRV_TLV_FEATURE_FLAGS,
12865 	DRV_TLV_LOCAL_ADMIN_ADDR,
12866 	DRV_TLV_ADDITIONAL_MAC_ADDR_1,
12867 	DRV_TLV_ADDITIONAL_MAC_ADDR_2,
12868 	DRV_TLV_LSO_MAX_OFFLOAD_SIZE,
12869 	DRV_TLV_LSO_MIN_SEGMENT_COUNT,
12870 	DRV_TLV_PROMISCUOUS_MODE,
12871 	DRV_TLV_TX_DESCRIPTORS_QUEUE_SIZE,
12872 	DRV_TLV_RX_DESCRIPTORS_QUEUE_SIZE,
12873 	DRV_TLV_NUM_OF_NET_QUEUE_VMQ_CFG,
12874 	DRV_TLV_FLEX_NIC_OUTER_VLAN_ID,
12875 	DRV_TLV_OS_DRIVER_STATES,
12876 	DRV_TLV_PXE_BOOT_PROGRESS,
12877 	/* Category 12: FC/FCoE Configuration */
12878 	DRV_TLV_NPIV_STATE,
12879 	DRV_TLV_NUM_OF_NPIV_IDS,
12880 	DRV_TLV_SWITCH_NAME,
12881 	DRV_TLV_SWITCH_PORT_NUM,
12882 	DRV_TLV_SWITCH_PORT_ID,
12883 	DRV_TLV_VENDOR_NAME,
12884 	DRV_TLV_SWITCH_MODEL,
12885 	DRV_TLV_SWITCH_FW_VER,
12886 	DRV_TLV_QOS_PRIORITY_PER_802_1P,
12887 	DRV_TLV_PORT_ALIAS,
12888 	DRV_TLV_PORT_STATE,
12889 	DRV_TLV_FIP_TX_DESCRIPTORS_QUEUE_SIZE,
12890 	DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_SIZE,
12891 	DRV_TLV_LINK_FAILURE_COUNT,
12892 	DRV_TLV_FCOE_BOOT_PROGRESS,
12893 	/* Category 13: iSCSI Configuration */
12894 	DRV_TLV_TARGET_LLMNR_ENABLED,
12895 	DRV_TLV_HEADER_DIGEST_FLAG_ENABLED,
12896 	DRV_TLV_DATA_DIGEST_FLAG_ENABLED,
12897 	DRV_TLV_AUTHENTICATION_METHOD,
12898 	DRV_TLV_ISCSI_BOOT_TARGET_PORTAL,
12899 	DRV_TLV_MAX_FRAME_SIZE,
12900 	DRV_TLV_PDU_TX_DESCRIPTORS_QUEUE_SIZE,
12901 	DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_SIZE,
12902 	DRV_TLV_ISCSI_BOOT_PROGRESS,
12903 	/* Category 20: Device Data */
12904 	DRV_TLV_PCIE_BUS_RX_UTILIZATION,
12905 	DRV_TLV_PCIE_BUS_TX_UTILIZATION,
12906 	DRV_TLV_DEVICE_CPU_CORES_UTILIZATION,
12907 	DRV_TLV_LAST_VALID_DCC_TLV_RECEIVED,
12908 	DRV_TLV_NCSI_RX_BYTES_RECEIVED,
12909 	DRV_TLV_NCSI_TX_BYTES_SENT,
12910 	/* Category 22: Base Port Data */
12911 	DRV_TLV_RX_DISCARDS,
12912 	DRV_TLV_RX_ERRORS,
12913 	DRV_TLV_TX_ERRORS,
12914 	DRV_TLV_TX_DISCARDS,
12915 	DRV_TLV_RX_FRAMES_RECEIVED,
12916 	DRV_TLV_TX_FRAMES_SENT,
12917 	/* Category 23: FC/FCoE Port Data */
12918 	DRV_TLV_RX_BROADCAST_PACKETS,
12919 	DRV_TLV_TX_BROADCAST_PACKETS,
12920 	/* Category 28: Base Function Data */
12921 	DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV4,
12922 	DRV_TLV_NUM_OFFLOADED_CONNECTIONS_TCP_IPV6,
12923 	DRV_TLV_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
12924 	DRV_TLV_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
12925 	DRV_TLV_PF_RX_FRAMES_RECEIVED,
12926 	DRV_TLV_RX_BYTES_RECEIVED,
12927 	DRV_TLV_PF_TX_FRAMES_SENT,
12928 	DRV_TLV_TX_BYTES_SENT,
12929 	DRV_TLV_IOV_OFFLOAD,
12930 	DRV_TLV_PCI_ERRORS_CAP_ID,
12931 	DRV_TLV_UNCORRECTABLE_ERROR_STATUS,
12932 	DRV_TLV_UNCORRECTABLE_ERROR_MASK,
12933 	DRV_TLV_CORRECTABLE_ERROR_STATUS,
12934 	DRV_TLV_CORRECTABLE_ERROR_MASK,
12935 	DRV_TLV_PCI_ERRORS_AECC_REGISTER,
12936 	DRV_TLV_TX_QUEUES_EMPTY,
12937 	DRV_TLV_RX_QUEUES_EMPTY,
12938 	DRV_TLV_TX_QUEUES_FULL,
12939 	DRV_TLV_RX_QUEUES_FULL,
12940 	/* Category 29: FC/FCoE Function Data */
12941 	DRV_TLV_FCOE_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
12942 	DRV_TLV_FCOE_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
12943 	DRV_TLV_FCOE_RX_FRAMES_RECEIVED,
12944 	DRV_TLV_FCOE_RX_BYTES_RECEIVED,
12945 	DRV_TLV_FCOE_TX_FRAMES_SENT,
12946 	DRV_TLV_FCOE_TX_BYTES_SENT,
12947 	DRV_TLV_CRC_ERROR_COUNT,
12948 	DRV_TLV_CRC_ERROR_1_RECEIVED_SOURCE_FC_ID,
12949 	DRV_TLV_CRC_ERROR_1_TIMESTAMP,
12950 	DRV_TLV_CRC_ERROR_2_RECEIVED_SOURCE_FC_ID,
12951 	DRV_TLV_CRC_ERROR_2_TIMESTAMP,
12952 	DRV_TLV_CRC_ERROR_3_RECEIVED_SOURCE_FC_ID,
12953 	DRV_TLV_CRC_ERROR_3_TIMESTAMP,
12954 	DRV_TLV_CRC_ERROR_4_RECEIVED_SOURCE_FC_ID,
12955 	DRV_TLV_CRC_ERROR_4_TIMESTAMP,
12956 	DRV_TLV_CRC_ERROR_5_RECEIVED_SOURCE_FC_ID,
12957 	DRV_TLV_CRC_ERROR_5_TIMESTAMP,
12958 	DRV_TLV_LOSS_OF_SYNC_ERROR_COUNT,
12959 	DRV_TLV_LOSS_OF_SIGNAL_ERRORS,
12960 	DRV_TLV_PRIMITIVE_SEQUENCE_PROTOCOL_ERROR_COUNT,
12961 	DRV_TLV_DISPARITY_ERROR_COUNT,
12962 	DRV_TLV_CODE_VIOLATION_ERROR_COUNT,
12963 	DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_1,
12964 	DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_2,
12965 	DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_3,
12966 	DRV_TLV_LAST_FLOGI_ISSUED_COMMON_PARAMETERS_WORD_4,
12967 	DRV_TLV_LAST_FLOGI_TIMESTAMP,
12968 	DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_1,
12969 	DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_2,
12970 	DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_3,
12971 	DRV_TLV_LAST_FLOGI_ACC_COMMON_PARAMETERS_WORD_4,
12972 	DRV_TLV_LAST_FLOGI_ACC_TIMESTAMP,
12973 	DRV_TLV_LAST_FLOGI_RJT,
12974 	DRV_TLV_LAST_FLOGI_RJT_TIMESTAMP,
12975 	DRV_TLV_FDISCS_SENT_COUNT,
12976 	DRV_TLV_FDISC_ACCS_RECEIVED,
12977 	DRV_TLV_FDISC_RJTS_RECEIVED,
12978 	DRV_TLV_PLOGI_SENT_COUNT,
12979 	DRV_TLV_PLOGI_ACCS_RECEIVED,
12980 	DRV_TLV_PLOGI_RJTS_RECEIVED,
12981 	DRV_TLV_PLOGI_1_SENT_DESTINATION_FC_ID,
12982 	DRV_TLV_PLOGI_1_TIMESTAMP,
12983 	DRV_TLV_PLOGI_2_SENT_DESTINATION_FC_ID,
12984 	DRV_TLV_PLOGI_2_TIMESTAMP,
12985 	DRV_TLV_PLOGI_3_SENT_DESTINATION_FC_ID,
12986 	DRV_TLV_PLOGI_3_TIMESTAMP,
12987 	DRV_TLV_PLOGI_4_SENT_DESTINATION_FC_ID,
12988 	DRV_TLV_PLOGI_4_TIMESTAMP,
12989 	DRV_TLV_PLOGI_5_SENT_DESTINATION_FC_ID,
12990 	DRV_TLV_PLOGI_5_TIMESTAMP,
12991 	DRV_TLV_PLOGI_1_ACC_RECEIVED_SOURCE_FC_ID,
12992 	DRV_TLV_PLOGI_1_ACC_TIMESTAMP,
12993 	DRV_TLV_PLOGI_2_ACC_RECEIVED_SOURCE_FC_ID,
12994 	DRV_TLV_PLOGI_2_ACC_TIMESTAMP,
12995 	DRV_TLV_PLOGI_3_ACC_RECEIVED_SOURCE_FC_ID,
12996 	DRV_TLV_PLOGI_3_ACC_TIMESTAMP,
12997 	DRV_TLV_PLOGI_4_ACC_RECEIVED_SOURCE_FC_ID,
12998 	DRV_TLV_PLOGI_4_ACC_TIMESTAMP,
12999 	DRV_TLV_PLOGI_5_ACC_RECEIVED_SOURCE_FC_ID,
13000 	DRV_TLV_PLOGI_5_ACC_TIMESTAMP,
13001 	DRV_TLV_LOGOS_ISSUED,
13002 	DRV_TLV_LOGO_ACCS_RECEIVED,
13003 	DRV_TLV_LOGO_RJTS_RECEIVED,
13004 	DRV_TLV_LOGO_1_RECEIVED_SOURCE_FC_ID,
13005 	DRV_TLV_LOGO_1_TIMESTAMP,
13006 	DRV_TLV_LOGO_2_RECEIVED_SOURCE_FC_ID,
13007 	DRV_TLV_LOGO_2_TIMESTAMP,
13008 	DRV_TLV_LOGO_3_RECEIVED_SOURCE_FC_ID,
13009 	DRV_TLV_LOGO_3_TIMESTAMP,
13010 	DRV_TLV_LOGO_4_RECEIVED_SOURCE_FC_ID,
13011 	DRV_TLV_LOGO_4_TIMESTAMP,
13012 	DRV_TLV_LOGO_5_RECEIVED_SOURCE_FC_ID,
13013 	DRV_TLV_LOGO_5_TIMESTAMP,
13014 	DRV_TLV_LOGOS_RECEIVED,
13015 	DRV_TLV_ACCS_ISSUED,
13016 	DRV_TLV_PRLIS_ISSUED,
13017 	DRV_TLV_ACCS_RECEIVED,
13018 	DRV_TLV_ABTS_SENT_COUNT,
13019 	DRV_TLV_ABTS_ACCS_RECEIVED,
13020 	DRV_TLV_ABTS_RJTS_RECEIVED,
13021 	DRV_TLV_ABTS_1_SENT_DESTINATION_FC_ID,
13022 	DRV_TLV_ABTS_1_TIMESTAMP,
13023 	DRV_TLV_ABTS_2_SENT_DESTINATION_FC_ID,
13024 	DRV_TLV_ABTS_2_TIMESTAMP,
13025 	DRV_TLV_ABTS_3_SENT_DESTINATION_FC_ID,
13026 	DRV_TLV_ABTS_3_TIMESTAMP,
13027 	DRV_TLV_ABTS_4_SENT_DESTINATION_FC_ID,
13028 	DRV_TLV_ABTS_4_TIMESTAMP,
13029 	DRV_TLV_ABTS_5_SENT_DESTINATION_FC_ID,
13030 	DRV_TLV_ABTS_5_TIMESTAMP,
13031 	DRV_TLV_RSCNS_RECEIVED,
13032 	DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_1,
13033 	DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_2,
13034 	DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_3,
13035 	DRV_TLV_LAST_RSCN_RECEIVED_N_PORT_4,
13036 	DRV_TLV_LUN_RESETS_ISSUED,
13037 	DRV_TLV_ABORT_TASK_SETS_ISSUED,
13038 	DRV_TLV_TPRLOS_SENT,
13039 	DRV_TLV_NOS_SENT_COUNT,
13040 	DRV_TLV_NOS_RECEIVED_COUNT,
13041 	DRV_TLV_OLS_COUNT,
13042 	DRV_TLV_LR_COUNT,
13043 	DRV_TLV_LRR_COUNT,
13044 	DRV_TLV_LIP_SENT_COUNT,
13045 	DRV_TLV_LIP_RECEIVED_COUNT,
13046 	DRV_TLV_EOFA_COUNT,
13047 	DRV_TLV_EOFNI_COUNT,
13048 	DRV_TLV_SCSI_STATUS_CHECK_CONDITION_COUNT,
13049 	DRV_TLV_SCSI_STATUS_CONDITION_MET_COUNT,
13050 	DRV_TLV_SCSI_STATUS_BUSY_COUNT,
13051 	DRV_TLV_SCSI_STATUS_INTERMEDIATE_COUNT,
13052 	DRV_TLV_SCSI_STATUS_INTERMEDIATE_CONDITION_MET_COUNT,
13053 	DRV_TLV_SCSI_STATUS_RESERVATION_CONFLICT_COUNT,
13054 	DRV_TLV_SCSI_STATUS_TASK_SET_FULL_COUNT,
13055 	DRV_TLV_SCSI_STATUS_ACA_ACTIVE_COUNT,
13056 	DRV_TLV_SCSI_STATUS_TASK_ABORTED_COUNT,
13057 	DRV_TLV_SCSI_CHECK_CONDITION_1_RECEIVED_SK_ASC_ASCQ,
13058 	DRV_TLV_SCSI_CHECK_1_TIMESTAMP,
13059 	DRV_TLV_SCSI_CHECK_CONDITION_2_RECEIVED_SK_ASC_ASCQ,
13060 	DRV_TLV_SCSI_CHECK_2_TIMESTAMP,
13061 	DRV_TLV_SCSI_CHECK_CONDITION_3_RECEIVED_SK_ASC_ASCQ,
13062 	DRV_TLV_SCSI_CHECK_3_TIMESTAMP,
13063 	DRV_TLV_SCSI_CHECK_CONDITION_4_RECEIVED_SK_ASC_ASCQ,
13064 	DRV_TLV_SCSI_CHECK_4_TIMESTAMP,
13065 	DRV_TLV_SCSI_CHECK_CONDITION_5_RECEIVED_SK_ASC_ASCQ,
13066 	DRV_TLV_SCSI_CHECK_5_TIMESTAMP,
13067 	/* Category 30: iSCSI Function Data */
13068 	DRV_TLV_PDU_TX_DESCRIPTOR_QUEUE_AVG_DEPTH,
13069 	DRV_TLV_PDU_RX_DESCRIPTORS_QUEUE_AVG_DEPTH,
13070 	DRV_TLV_ISCSI_PDU_RX_FRAMES_RECEIVED,
13071 	DRV_TLV_ISCSI_PDU_RX_BYTES_RECEIVED,
13072 	DRV_TLV_ISCSI_PDU_TX_FRAMES_SENT,
13073 	DRV_TLV_ISCSI_PDU_TX_BYTES_SENT
13074 };
13075 
13076 struct nvm_cfg_mac_address {
13077 	u32							mac_addr_hi;
13078 #define NVM_CFG_MAC_ADDRESS_HI_MASK				0x0000ffff
13079 #define NVM_CFG_MAC_ADDRESS_HI_OFFSET				0
13080 
13081 	u32							mac_addr_lo;
13082 };
13083 
13084 struct nvm_cfg1_glob {
13085 	u32							generic_cont0;
13086 #define NVM_CFG1_GLOB_MF_MODE_MASK				0x00000ff0
13087 #define NVM_CFG1_GLOB_MF_MODE_OFFSET				4
13088 #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED			0x0
13089 #define NVM_CFG1_GLOB_MF_MODE_DEFAULT				0x1
13090 #define NVM_CFG1_GLOB_MF_MODE_SPIO4				0x2
13091 #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0				0x3
13092 #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5				0x4
13093 #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0				0x5
13094 #define NVM_CFG1_GLOB_MF_MODE_BD				0x6
13095 #define NVM_CFG1_GLOB_MF_MODE_UFP				0x7
13096 
13097 	u32							engineering_change[3];
13098 	u32							manufacturing_id;
13099 	u32							serial_number[4];
13100 	u32							pcie_cfg;
13101 	u32							mgmt_traffic;
13102 
13103 	u32							core_cfg;
13104 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK			0x000000ff
13105 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET			0
13106 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G		0x0
13107 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G			0x1
13108 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G		0x2
13109 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F			0x3
13110 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E		0x4
13111 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G		0x5
13112 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G			0xb
13113 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G			0xc
13114 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G			0xd
13115 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G			0xe
13116 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G			0xf
13117 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_AHP_2X50G_R1		0x11
13118 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_AHP_4X50G_R1		0x12
13119 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_AHP_1X100G_R2		0x13
13120 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_AHP_2X100G_R2		0x14
13121 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_AHP_1X100G_R4		0x15
13122 
13123 	u32							e_lane_cfg1;
13124 	u32							e_lane_cfg2;
13125 	u32							f_lane_cfg1;
13126 	u32							f_lane_cfg2;
13127 	u32							mps10_preemphasis;
13128 	u32							mps10_driver_current;
13129 	u32							mps25_preemphasis;
13130 	u32							mps25_driver_current;
13131 	u32							pci_id;
13132 	u32							pci_subsys_id;
13133 	u32							bar;
13134 	u32							mps10_txfir_main;
13135 	u32							mps10_txfir_post;
13136 	u32							mps25_txfir_main;
13137 	u32							mps25_txfir_post;
13138 	u32							manufacture_ver;
13139 	u32							manufacture_time;
13140 	u32							led_global_settings;
13141 	u32							generic_cont1;
13142 
13143 	u32							mbi_version;
13144 #define NVM_CFG1_GLOB_MBI_VERSION_0_MASK			0x000000ff
13145 #define NVM_CFG1_GLOB_MBI_VERSION_0_OFFSET			0
13146 #define NVM_CFG1_GLOB_MBI_VERSION_1_MASK			0x0000ff00
13147 #define NVM_CFG1_GLOB_MBI_VERSION_1_OFFSET			8
13148 #define NVM_CFG1_GLOB_MBI_VERSION_2_MASK			0x00ff0000
13149 #define NVM_CFG1_GLOB_MBI_VERSION_2_OFFSET			16
13150 
13151 	u32							mbi_date;
13152 	u32							misc_sig;
13153 
13154 	u32							device_capabilities;
13155 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET		0x1
13156 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE			0x2
13157 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI			0x4
13158 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE			0x8
13159 
13160 	u32							power_dissipated;
13161 	u32							power_consumed;
13162 	u32							efi_version;
13163 	u32							multi_net_modes_cap;
13164 	u32							reserved[41];
13165 };
13166 
13167 struct nvm_cfg1_path {
13168 	u32							reserved[30];
13169 };
13170 
13171 struct nvm_cfg1_port {
13172 	u32							rel_to_opt123;
13173 	u32							rel_to_opt124;
13174 
13175 	u32							generic_cont0;
13176 #define NVM_CFG1_PORT_DCBX_MODE_MASK				0x000f0000
13177 #define NVM_CFG1_PORT_DCBX_MODE_OFFSET				16
13178 #define NVM_CFG1_PORT_DCBX_MODE_DISABLED			0x0
13179 #define NVM_CFG1_PORT_DCBX_MODE_IEEE				0x1
13180 #define NVM_CFG1_PORT_DCBX_MODE_CEE				0x2
13181 #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC				0x3
13182 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK		0x00f00000
13183 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET		20
13184 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET	0x1
13185 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE		0x2
13186 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI		0x4
13187 
13188 	u32							pcie_cfg;
13189 	u32							features;
13190 
13191 	u32							speed_cap_mask;
13192 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK		0x0000ffff
13193 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET		0
13194 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G		0x1
13195 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G		0x2
13196 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G		0x4
13197 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G		0x8
13198 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G		0x10
13199 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G		0x20
13200 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G		0x40
13201 
13202 	u32							link_settings;
13203 #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK			0x0000000f
13204 #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET			0
13205 #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG			0x0
13206 #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G				0x1
13207 #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G			0x2
13208 #define NVM_CFG1_PORT_DRV_LINK_SPEED_20G			0x3
13209 #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G			0x4
13210 #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G			0x5
13211 #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G			0x6
13212 #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G			0x7
13213 #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ			0x8
13214 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK			0x00000070
13215 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET			4
13216 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG			0x1
13217 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX			0x2
13218 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX			0x4
13219 #define NVM_CFG1_PORT_FEC_FORCE_MODE_MASK			0x000e0000
13220 #define NVM_CFG1_PORT_FEC_FORCE_MODE_OFFSET			17
13221 #define NVM_CFG1_PORT_FEC_FORCE_MODE_NONE			0x0
13222 #define NVM_CFG1_PORT_FEC_FORCE_MODE_FIRECODE			0x1
13223 #define NVM_CFG1_PORT_FEC_FORCE_MODE_RS				0x2
13224 #define NVM_CFG1_PORT_FEC_FORCE_MODE_AUTO			0x7
13225 
13226 	u32							phy_cfg;
13227 	u32							mgmt_traffic;
13228 
13229 	u32							ext_phy;
13230 	/* EEE power saving mode */
13231 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK		0x00ff0000
13232 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET		16
13233 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED		0x0
13234 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED		0x1
13235 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE		0x2
13236 #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY		0x3
13237 
13238 	u32							mba_cfg1;
13239 	u32							mba_cfg2;
13240 	u32							vf_cfg;
13241 	struct nvm_cfg_mac_address				lldp_mac_address;
13242 	u32							led_port_settings;
13243 	u32							transceiver_00;
13244 	u32							device_ids;
13245 
13246 	u32							board_cfg;
13247 #define NVM_CFG1_PORT_PORT_TYPE_MASK				0x000000ff
13248 #define NVM_CFG1_PORT_PORT_TYPE_OFFSET				0
13249 #define NVM_CFG1_PORT_PORT_TYPE_UNDEFINED			0x0
13250 #define NVM_CFG1_PORT_PORT_TYPE_MODULE				0x1
13251 #define NVM_CFG1_PORT_PORT_TYPE_BACKPLANE			0x2
13252 #define NVM_CFG1_PORT_PORT_TYPE_EXT_PHY				0x3
13253 #define NVM_CFG1_PORT_PORT_TYPE_MODULE_SLAVE			0x4
13254 
13255 	u32							mnm_10g_cap;
13256 	u32							mnm_10g_ctrl;
13257 	u32							mnm_10g_misc;
13258 	u32							mnm_25g_cap;
13259 	u32							mnm_25g_ctrl;
13260 	u32							mnm_25g_misc;
13261 	u32							mnm_40g_cap;
13262 	u32							mnm_40g_ctrl;
13263 	u32							mnm_40g_misc;
13264 	u32							mnm_50g_cap;
13265 	u32							mnm_50g_ctrl;
13266 	u32							mnm_50g_misc;
13267 	u32							mnm_100g_cap;
13268 	u32							mnm_100g_ctrl;
13269 	u32							mnm_100g_misc;
13270 
13271 	u32							temperature;
13272 	u32							ext_phy_cfg1;
13273 
13274 	u32							extended_speed;
13275 #define NVM_CFG1_PORT_EXTENDED_SPEED_MASK			0x0000ffff
13276 #define NVM_CFG1_PORT_EXTENDED_SPEED_OFFSET			0
13277 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_AN		0x1
13278 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_1G		0x2
13279 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_10G		0x4
13280 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_20G		0x8
13281 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_25G		0x10
13282 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_40G		0x20
13283 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_50G_R		0x40
13284 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_50G_R2		0x80
13285 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_R2		0x100
13286 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_R4		0x200
13287 #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_P4		0x400
13288 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_MASK			0xffff0000
13289 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_OFFSET			16
13290 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_RESERVED	0x1
13291 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_1G		0x2
13292 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_10G		0x4
13293 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_20G		0x8
13294 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_25G		0x10
13295 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_40G		0x20
13296 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_50G_R	0x40
13297 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_50G_R2	0x80
13298 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_R2	0x100
13299 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_R4	0x200
13300 #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_P4	0x400
13301 
13302 	u32							extended_fec_mode;
13303 
13304 	u32							reserved[112];
13305 };
13306 
13307 struct nvm_cfg1_func {
13308 	struct nvm_cfg_mac_address mac_address;
13309 	u32 rsrv1;
13310 	u32 rsrv2;
13311 	u32 device_id;
13312 	u32 cmn_cfg;
13313 	u32 pci_cfg;
13314 	struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
13315 	struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
13316 	u32 preboot_generic_cfg;
13317 	u32 reserved[8];
13318 };
13319 
13320 struct nvm_cfg1 {
13321 	struct nvm_cfg1_glob glob;
13322 	struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
13323 	struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
13324 	struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
13325 };
13326 
13327 enum spad_sections {
13328 	SPAD_SECTION_TRACE,
13329 	SPAD_SECTION_NVM_CFG,
13330 	SPAD_SECTION_PUBLIC,
13331 	SPAD_SECTION_PRIVATE,
13332 	SPAD_SECTION_MAX
13333 };
13334 
13335 #define MCP_TRACE_SIZE          2048	/* 2kb */
13336 
13337 /* This section is located at a fixed location in the beginning of the
13338  * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
13339  * All the rest of data has a floating location which differs from version to
13340  * version, and is pointed by the mcp_meta_data below.
13341  * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
13342  * with it from nvram in order to clear this portion.
13343  */
13344 struct static_init {
13345 	u32 num_sections;
13346 	offsize_t sections[SPAD_SECTION_MAX];
13347 #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
13348 
13349 	struct mcp_trace trace;
13350 #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
13351 	u8 trace_buffer[MCP_TRACE_SIZE];
13352 #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
13353 	/* running_mfw has the same definition as in nvm_map.h.
13354 	 * This bit indicate both the running dir, and the running bundle.
13355 	 * It is set once when the LIM is loaded.
13356 	 */
13357 	u32 running_mfw;
13358 #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
13359 	u32 build_time;
13360 #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
13361 	u32 reset_type;
13362 #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
13363 	u32 mfw_secure_mode;
13364 #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
13365 	u16 pme_status_pf_bitmap;
13366 #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
13367 	u16 pme_enable_pf_bitmap;
13368 #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
13369 	u32 mim_nvm_addr;
13370 	u32 mim_start_addr;
13371 	u32 ah_pcie_link_params;
13372 #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK     (0x000000ff)
13373 #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT    (0)
13374 #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK     (0x0000ff00)
13375 #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT    (8)
13376 #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK      (0x00ff0000)
13377 #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT     (16)
13378 #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK       (0xff000000)
13379 #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT      (24)
13380 #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
13381 
13382 	u32 rsrv_persist[5];	/* Persist reserved for MFW upgrades */
13383 };
13384 
13385 #define NVM_MAGIC_VALUE		0x669955aa
13386 
13387 enum nvm_image_type {
13388 	NVM_TYPE_TIM1 = 0x01,
13389 	NVM_TYPE_TIM2 = 0x02,
13390 	NVM_TYPE_MIM1 = 0x03,
13391 	NVM_TYPE_MIM2 = 0x04,
13392 	NVM_TYPE_MBA = 0x05,
13393 	NVM_TYPE_MODULES_PN = 0x06,
13394 	NVM_TYPE_VPD = 0x07,
13395 	NVM_TYPE_MFW_TRACE1 = 0x08,
13396 	NVM_TYPE_MFW_TRACE2 = 0x09,
13397 	NVM_TYPE_NVM_CFG1 = 0x0a,
13398 	NVM_TYPE_L2B = 0x0b,
13399 	NVM_TYPE_DIR1 = 0x0c,
13400 	NVM_TYPE_EAGLE_FW1 = 0x0d,
13401 	NVM_TYPE_FALCON_FW1 = 0x0e,
13402 	NVM_TYPE_PCIE_FW1 = 0x0f,
13403 	NVM_TYPE_HW_SET = 0x10,
13404 	NVM_TYPE_LIM = 0x11,
13405 	NVM_TYPE_AVS_FW1 = 0x12,
13406 	NVM_TYPE_DIR2 = 0x13,
13407 	NVM_TYPE_CCM = 0x14,
13408 	NVM_TYPE_EAGLE_FW2 = 0x15,
13409 	NVM_TYPE_FALCON_FW2 = 0x16,
13410 	NVM_TYPE_PCIE_FW2 = 0x17,
13411 	NVM_TYPE_AVS_FW2 = 0x18,
13412 	NVM_TYPE_INIT_HW = 0x19,
13413 	NVM_TYPE_DEFAULT_CFG = 0x1a,
13414 	NVM_TYPE_MDUMP = 0x1b,
13415 	NVM_TYPE_META = 0x1c,
13416 	NVM_TYPE_ISCSI_CFG = 0x1d,
13417 	NVM_TYPE_FCOE_CFG = 0x1f,
13418 	NVM_TYPE_ETH_PHY_FW1 = 0x20,
13419 	NVM_TYPE_ETH_PHY_FW2 = 0x21,
13420 	NVM_TYPE_BDN = 0x22,
13421 	NVM_TYPE_8485X_PHY_FW = 0x23,
13422 	NVM_TYPE_PUB_KEY = 0x24,
13423 	NVM_TYPE_RECOVERY = 0x25,
13424 	NVM_TYPE_PLDM = 0x26,
13425 	NVM_TYPE_UPK1 = 0x27,
13426 	NVM_TYPE_UPK2 = 0x28,
13427 	NVM_TYPE_MASTER_KC = 0x29,
13428 	NVM_TYPE_BACKUP_KC = 0x2a,
13429 	NVM_TYPE_HW_DUMP = 0x2b,
13430 	NVM_TYPE_HW_DUMP_OUT = 0x2c,
13431 	NVM_TYPE_BIN_NVM_META = 0x30,
13432 	NVM_TYPE_ROM_TEST = 0xf0,
13433 	NVM_TYPE_88X33X0_PHY_FW = 0x31,
13434 	NVM_TYPE_88X33X0_PHY_SLAVE_FW = 0x32,
13435 	NVM_TYPE_MAX,
13436 };
13437 
13438 #define DIR_ID_1    (0)
13439 
13440 #endif
13441