xref: /openbmc/linux/drivers/net/ethernet/qlogic/qed/qed_hsi.h (revision e4781421e883340b796da5a724bda7226817990b)
1 /* QLogic qed NIC Driver
2  * Copyright (c) 2015-2017  QLogic Corporation
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and /or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef _QED_HSI_H
34 #define _QED_HSI_H
35 
36 #include <linux/types.h>
37 #include <linux/io.h>
38 #include <linux/bitops.h>
39 #include <linux/delay.h>
40 #include <linux/kernel.h>
41 #include <linux/list.h>
42 #include <linux/slab.h>
43 #include <linux/qed/common_hsi.h>
44 #include <linux/qed/storage_common.h>
45 #include <linux/qed/tcp_common.h>
46 #include <linux/qed/eth_common.h>
47 #include <linux/qed/iscsi_common.h>
48 #include <linux/qed/rdma_common.h>
49 #include <linux/qed/roce_common.h>
50 
51 struct qed_hwfn;
52 struct qed_ptt;
53 
54 /* opcodes for the event ring */
55 enum common_event_opcode {
56 	COMMON_EVENT_PF_START,
57 	COMMON_EVENT_PF_STOP,
58 	COMMON_EVENT_VF_START,
59 	COMMON_EVENT_VF_STOP,
60 	COMMON_EVENT_VF_PF_CHANNEL,
61 	COMMON_EVENT_VF_FLR,
62 	COMMON_EVENT_PF_UPDATE,
63 	COMMON_EVENT_MALICIOUS_VF,
64 	COMMON_EVENT_RL_UPDATE,
65 	COMMON_EVENT_EMPTY,
66 	MAX_COMMON_EVENT_OPCODE
67 };
68 
69 /* Common Ramrod Command IDs */
70 enum common_ramrod_cmd_id {
71 	COMMON_RAMROD_UNUSED,
72 	COMMON_RAMROD_PF_START,
73 	COMMON_RAMROD_PF_STOP,
74 	COMMON_RAMROD_VF_START,
75 	COMMON_RAMROD_VF_STOP,
76 	COMMON_RAMROD_PF_UPDATE,
77 	COMMON_RAMROD_RL_UPDATE,
78 	COMMON_RAMROD_EMPTY,
79 	MAX_COMMON_RAMROD_CMD_ID
80 };
81 
82 /* The core storm context for the Ystorm */
83 struct ystorm_core_conn_st_ctx {
84 	__le32 reserved[4];
85 };
86 
87 /* The core storm context for the Pstorm */
88 struct pstorm_core_conn_st_ctx {
89 	__le32 reserved[4];
90 };
91 
92 /* Core Slowpath Connection storm context of Xstorm */
93 struct xstorm_core_conn_st_ctx {
94 	__le32 spq_base_lo;
95 	__le32 spq_base_hi;
96 	struct regpair consolid_base_addr;
97 	__le16 spq_cons;
98 	__le16 consolid_cons;
99 	__le32 reserved0[55];
100 };
101 
102 struct xstorm_core_conn_ag_ctx {
103 	u8 reserved0;
104 	u8 core_state;
105 	u8 flags0;
106 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
107 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
108 #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK		0x1
109 #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT		1
110 #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK		0x1
111 #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT		2
112 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
113 #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
114 #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK		0x1
115 #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT		4
116 #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK		0x1
117 #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT		5
118 #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK		0x1
119 #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT		6
120 #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK		0x1
121 #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT		7
122 	u8 flags1;
123 #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK		0x1
124 #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT		0
125 #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK		0x1
126 #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT		1
127 #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK		0x1
128 #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT		2
129 #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK		0x1
130 #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT		3
131 #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK		0x1
132 #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT		4
133 #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK		0x1
134 #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT		5
135 #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK	0x1
136 #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT	6
137 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK	0x1
138 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT	7
139 	u8 flags2;
140 #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
141 #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	0
142 #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
143 #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	2
144 #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
145 #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	4
146 #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
147 #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT	6
148 	u8 flags3;
149 #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
150 #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT	0
151 #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
152 #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT	2
153 #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
154 #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT	4
155 #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK	0x3
156 #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT	6
157 	u8 flags4;
158 #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK	0x3
159 #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT	0
160 #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK	0x3
161 #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT	2
162 #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK	0x3
163 #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT	4
164 #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK	0x3
165 #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT	6
166 	u8 flags5;
167 #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK	0x3
168 #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT	0
169 #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK	0x3
170 #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT	2
171 #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK	0x3
172 #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT	4
173 #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK	0x3
174 #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT	6
175 	u8 flags6;
176 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK	0x3
177 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT	0
178 #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK		0x3
179 #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT		2
180 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK		0x3
181 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT		4
182 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK	0x3
183 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT	6
184 	u8 flags7;
185 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK		0x3
186 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT		0
187 #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK		0x3
188 #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT	2
189 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK		0x3
190 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT		4
191 #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK		0x1
192 #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT		6
193 #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK		0x1
194 #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT		7
195 	u8 flags8;
196 #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
197 #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	0
198 #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK	0x1
199 #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT	1
200 #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK	0x1
201 #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT	2
202 #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK	0x1
203 #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT	3
204 #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK	0x1
205 #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT	4
206 #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK	0x1
207 #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT	5
208 #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK	0x1
209 #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT	6
210 #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK	0x1
211 #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT	7
212 	u8 flags9;
213 #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK			0x1
214 #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT			0
215 #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK			0x1
216 #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT			1
217 #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK			0x1
218 #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT			2
219 #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK			0x1
220 #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT			3
221 #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK			0x1
222 #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT			4
223 #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK			0x1
224 #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT			5
225 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK	0x1
226 #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT	6
227 #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK			0x1
228 #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT			7
229 	u8 flags10;
230 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK		0x1
231 #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT		0
232 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK	0x1
233 #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT	1
234 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK	0x1
235 #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT	2
236 #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK		0x1
237 #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT	3
238 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK	0x1
239 #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT	4
240 #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK		0x1
241 #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT		5
242 #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK		0x1
243 #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT	6
244 #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK		0x1
245 #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT	7
246 	u8 flags11;
247 #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK		0x1
248 #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT	0
249 #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK		0x1
250 #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT	1
251 #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK	0x1
252 #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT	2
253 #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK		0x1
254 #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT		3
255 #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK		0x1
256 #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT		4
257 #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK		0x1
258 #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT		5
259 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
260 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
261 #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK		0x1
262 #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT		7
263 	u8 flags12;
264 #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK		0x1
265 #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT		0
266 #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK		0x1
267 #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT		1
268 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
269 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
270 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
271 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
272 #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK		0x1
273 #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT		4
274 #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK		0x1
275 #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT		5
276 #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK		0x1
277 #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT		6
278 #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK		0x1
279 #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT		7
280 	u8 flags13;
281 #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK		0x1
282 #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT		0
283 #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK		0x1
284 #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT		1
285 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
286 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
287 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
288 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
289 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
290 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
291 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
292 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
293 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
294 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
295 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
296 #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
297 	u8 flags14;
298 #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK	0x1
299 #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT	0
300 #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK	0x1
301 #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT	1
302 #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK	0x1
303 #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT	2
304 #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK	0x1
305 #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT	3
306 #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK	0x1
307 #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT	4
308 #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK	0x1
309 #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT	5
310 #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK	0x3
311 #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT	6
312 	u8 byte2;
313 	__le16 physical_q0;
314 	__le16 consolid_prod;
315 	__le16 reserved16;
316 	__le16 tx_bd_cons;
317 	__le16 tx_bd_or_spq_prod;
318 	__le16 word5;
319 	__le16 conn_dpi;
320 	u8 byte3;
321 	u8 byte4;
322 	u8 byte5;
323 	u8 byte6;
324 	__le32 reg0;
325 	__le32 reg1;
326 	__le32 reg2;
327 	__le32 reg3;
328 	__le32 reg4;
329 	__le32 reg5;
330 	__le32 reg6;
331 	__le16 word7;
332 	__le16 word8;
333 	__le16 word9;
334 	__le16 word10;
335 	__le32 reg7;
336 	__le32 reg8;
337 	__le32 reg9;
338 	u8 byte7;
339 	u8 byte8;
340 	u8 byte9;
341 	u8 byte10;
342 	u8 byte11;
343 	u8 byte12;
344 	u8 byte13;
345 	u8 byte14;
346 	u8 byte15;
347 	u8 byte16;
348 	__le16 word11;
349 	__le32 reg10;
350 	__le32 reg11;
351 	__le32 reg12;
352 	__le32 reg13;
353 	__le32 reg14;
354 	__le32 reg15;
355 	__le32 reg16;
356 	__le32 reg17;
357 	__le32 reg18;
358 	__le32 reg19;
359 	__le16 word12;
360 	__le16 word13;
361 	__le16 word14;
362 	__le16 word15;
363 };
364 
365 struct tstorm_core_conn_ag_ctx {
366 	u8 byte0;
367 	u8 byte1;
368 	u8 flags0;
369 #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
370 #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
371 #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
372 #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
373 #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK	0x1
374 #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT	2
375 #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK	0x1
376 #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT	3
377 #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK	0x1
378 #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT	4
379 #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK	0x1
380 #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT	5
381 #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
382 #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	6
383 	u8 flags1;
384 #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
385 #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	0
386 #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
387 #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	2
388 #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
389 #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT	4
390 #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
391 #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT	6
392 	u8 flags2;
393 #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
394 #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT	0
395 #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
396 #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT	2
397 #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK	0x3
398 #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT	4
399 #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK	0x3
400 #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT	6
401 	u8 flags3;
402 #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK	0x3
403 #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT	0
404 #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK	0x3
405 #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT	2
406 #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK	0x1
407 #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT	4
408 #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK	0x1
409 #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT	5
410 #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
411 #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	6
412 #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK	0x1
413 #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT	7
414 	u8 flags4;
415 #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK	0x1
416 #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT	0
417 #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK	0x1
418 #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT	1
419 #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK	0x1
420 #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT	2
421 #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK	0x1
422 #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT	3
423 #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK	0x1
424 #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT	4
425 #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK	0x1
426 #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT	5
427 #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK	0x1
428 #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT	6
429 #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK	0x1
430 #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	7
431 	u8 flags5;
432 #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK	0x1
433 #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	0
434 #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK	0x1
435 #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	1
436 #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK	0x1
437 #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	2
438 #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK	0x1
439 #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	3
440 #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK	0x1
441 #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT	4
442 #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK	0x1
443 #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT	5
444 #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK	0x1
445 #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT	6
446 #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK	0x1
447 #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT	7
448 	__le32 reg0;
449 	__le32 reg1;
450 	__le32 reg2;
451 	__le32 reg3;
452 	__le32 reg4;
453 	__le32 reg5;
454 	__le32 reg6;
455 	__le32 reg7;
456 	__le32 reg8;
457 	u8 byte2;
458 	u8 byte3;
459 	__le16 word0;
460 	u8 byte4;
461 	u8 byte5;
462 	__le16 word1;
463 	__le16 word2;
464 	__le16 word3;
465 	__le32 reg9;
466 	__le32 reg10;
467 };
468 
469 struct ustorm_core_conn_ag_ctx {
470 	u8 reserved;
471 	u8 byte1;
472 	u8 flags0;
473 #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
474 #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
475 #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
476 #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
477 #define USTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
478 #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
479 #define USTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
480 #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
481 #define USTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
482 #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
483 	u8 flags1;
484 #define USTORM_CORE_CONN_AG_CTX_CF3_MASK	0x3
485 #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT	0
486 #define USTORM_CORE_CONN_AG_CTX_CF4_MASK	0x3
487 #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT	2
488 #define USTORM_CORE_CONN_AG_CTX_CF5_MASK	0x3
489 #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT	4
490 #define USTORM_CORE_CONN_AG_CTX_CF6_MASK	0x3
491 #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT	6
492 	u8 flags2;
493 #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK	0x1
494 #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT	0
495 #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK	0x1
496 #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT	1
497 #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
498 #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	2
499 #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK	0x1
500 #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT	3
501 #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK	0x1
502 #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT	4
503 #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK	0x1
504 #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT	5
505 #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK	0x1
506 #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT	6
507 #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK	0x1
508 #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	7
509 	u8 flags3;
510 #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK	0x1
511 #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	0
512 #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK	0x1
513 #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	1
514 #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK	0x1
515 #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	2
516 #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK	0x1
517 #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	3
518 #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK	0x1
519 #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT	4
520 #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK	0x1
521 #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT	5
522 #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK	0x1
523 #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT	6
524 #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK	0x1
525 #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT	7
526 	u8 byte2;
527 	u8 byte3;
528 	__le16 word0;
529 	__le16 word1;
530 	__le32 rx_producers;
531 	__le32 reg1;
532 	__le32 reg2;
533 	__le32 reg3;
534 	__le16 word2;
535 	__le16 word3;
536 };
537 
538 /* The core storm context for the Mstorm */
539 struct mstorm_core_conn_st_ctx {
540 	__le32 reserved[24];
541 };
542 
543 /* The core storm context for the Ustorm */
544 struct ustorm_core_conn_st_ctx {
545 	__le32 reserved[4];
546 };
547 
548 /* core connection context */
549 struct core_conn_context {
550 	struct ystorm_core_conn_st_ctx ystorm_st_context;
551 	struct regpair ystorm_st_padding[2];
552 	struct pstorm_core_conn_st_ctx pstorm_st_context;
553 	struct regpair pstorm_st_padding[2];
554 	struct xstorm_core_conn_st_ctx xstorm_st_context;
555 	struct xstorm_core_conn_ag_ctx xstorm_ag_context;
556 	struct tstorm_core_conn_ag_ctx tstorm_ag_context;
557 	struct ustorm_core_conn_ag_ctx ustorm_ag_context;
558 	struct mstorm_core_conn_st_ctx mstorm_st_context;
559 	struct ustorm_core_conn_st_ctx ustorm_st_context;
560 	struct regpair ustorm_st_padding[2];
561 };
562 
563 enum core_error_handle {
564 	LL2_DROP_PACKET,
565 	LL2_DO_NOTHING,
566 	LL2_ASSERT,
567 	MAX_CORE_ERROR_HANDLE
568 };
569 
570 enum core_event_opcode {
571 	CORE_EVENT_TX_QUEUE_START,
572 	CORE_EVENT_TX_QUEUE_STOP,
573 	CORE_EVENT_RX_QUEUE_START,
574 	CORE_EVENT_RX_QUEUE_STOP,
575 	MAX_CORE_EVENT_OPCODE
576 };
577 
578 enum core_l4_pseudo_checksum_mode {
579 	CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
580 	CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
581 	MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
582 };
583 
584 struct core_ll2_port_stats {
585 	struct regpair gsi_invalid_hdr;
586 	struct regpair gsi_invalid_pkt_length;
587 	struct regpair gsi_unsupported_pkt_typ;
588 	struct regpair gsi_crcchksm_error;
589 };
590 
591 struct core_ll2_pstorm_per_queue_stat {
592 	struct regpair sent_ucast_bytes;
593 	struct regpair sent_mcast_bytes;
594 	struct regpair sent_bcast_bytes;
595 	struct regpair sent_ucast_pkts;
596 	struct regpair sent_mcast_pkts;
597 	struct regpair sent_bcast_pkts;
598 };
599 
600 struct core_ll2_rx_prod {
601 	__le16 bd_prod;
602 	__le16 cqe_prod;
603 	__le32 reserved;
604 };
605 
606 struct core_ll2_tstorm_per_queue_stat {
607 	struct regpair packet_too_big_discard;
608 	struct regpair no_buff_discard;
609 };
610 
611 struct core_ll2_ustorm_per_queue_stat {
612 	struct regpair rcv_ucast_bytes;
613 	struct regpair rcv_mcast_bytes;
614 	struct regpair rcv_bcast_bytes;
615 	struct regpair rcv_ucast_pkts;
616 	struct regpair rcv_mcast_pkts;
617 	struct regpair rcv_bcast_pkts;
618 };
619 
620 enum core_ramrod_cmd_id {
621 	CORE_RAMROD_UNUSED,
622 	CORE_RAMROD_RX_QUEUE_START,
623 	CORE_RAMROD_TX_QUEUE_START,
624 	CORE_RAMROD_RX_QUEUE_STOP,
625 	CORE_RAMROD_TX_QUEUE_STOP,
626 	MAX_CORE_RAMROD_CMD_ID
627 };
628 
629 enum core_roce_flavor_type {
630 	CORE_ROCE,
631 	CORE_RROCE,
632 	MAX_CORE_ROCE_FLAVOR_TYPE
633 };
634 
635 struct core_rx_action_on_error {
636 	u8 error_type;
637 #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK	0x3
638 #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
639 #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK	0x3
640 #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT	2
641 #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK	0xF
642 #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT	4
643 };
644 
645 struct core_rx_bd {
646 	struct regpair addr;
647 	__le16 reserved[4];
648 };
649 
650 struct core_rx_bd_with_buff_len {
651 	struct regpair addr;
652 	__le16 buff_length;
653 	__le16 reserved[3];
654 };
655 
656 union core_rx_bd_union {
657 	struct core_rx_bd rx_bd;
658 	struct core_rx_bd_with_buff_len rx_bd_with_len;
659 };
660 
661 struct core_rx_cqe_opaque_data {
662 	__le32 data[2];
663 };
664 
665 enum core_rx_cqe_type {
666 	CORE_RX_CQE_ILLIGAL_TYPE,
667 	CORE_RX_CQE_TYPE_REGULAR,
668 	CORE_RX_CQE_TYPE_GSI_OFFLOAD,
669 	CORE_RX_CQE_TYPE_SLOW_PATH,
670 	MAX_CORE_RX_CQE_TYPE
671 };
672 
673 struct core_rx_fast_path_cqe {
674 	u8 type;
675 	u8 placement_offset;
676 	struct parsing_and_err_flags parse_flags;
677 	__le16 packet_length;
678 	__le16 vlan;
679 	struct core_rx_cqe_opaque_data opaque_data;
680 	__le32 reserved[4];
681 };
682 
683 struct core_rx_gsi_offload_cqe {
684 	u8 type;
685 	u8 data_length_error;
686 	struct parsing_and_err_flags parse_flags;
687 	__le16 data_length;
688 	__le16 vlan;
689 	__le32 src_mac_addrhi;
690 	__le16 src_mac_addrlo;
691 	u8 reserved1[2];
692 	__le32 gid_dst[4];
693 };
694 
695 struct core_rx_slow_path_cqe {
696 	u8 type;
697 	u8 ramrod_cmd_id;
698 	__le16 echo;
699 	__le32 reserved1[7];
700 };
701 
702 union core_rx_cqe_union {
703 	struct core_rx_fast_path_cqe rx_cqe_fp;
704 	struct core_rx_gsi_offload_cqe rx_cqe_gsi;
705 	struct core_rx_slow_path_cqe rx_cqe_sp;
706 };
707 
708 struct core_rx_start_ramrod_data {
709 	struct regpair bd_base;
710 	struct regpair cqe_pbl_addr;
711 	__le16 mtu;
712 	__le16 sb_id;
713 	u8 sb_index;
714 	u8 complete_cqe_flg;
715 	u8 complete_event_flg;
716 	u8 drop_ttl0_flg;
717 	__le16 num_of_pbl_pages;
718 	u8 inner_vlan_removal_en;
719 	u8 queue_id;
720 	u8 main_func_queue;
721 	u8 mf_si_bcast_accept_all;
722 	u8 mf_si_mcast_accept_all;
723 	struct core_rx_action_on_error action_on_error;
724 	u8 gsi_offload_flag;
725 	u8 reserved[7];
726 };
727 
728 struct core_rx_stop_ramrod_data {
729 	u8 complete_cqe_flg;
730 	u8 complete_event_flg;
731 	u8 queue_id;
732 	u8 reserved1;
733 	__le16 reserved2[2];
734 };
735 
736 struct core_tx_bd_flags {
737 	u8 as_bitfield;
738 #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_MASK	0x1
739 #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_SHIFT	0
740 #define CORE_TX_BD_FLAGS_VLAN_INSERTION_MASK	0x1
741 #define CORE_TX_BD_FLAGS_VLAN_INSERTION_SHIFT	1
742 #define CORE_TX_BD_FLAGS_START_BD_MASK	0x1
743 #define CORE_TX_BD_FLAGS_START_BD_SHIFT	2
744 #define CORE_TX_BD_FLAGS_IP_CSUM_MASK	0x1
745 #define CORE_TX_BD_FLAGS_IP_CSUM_SHIFT	3
746 #define CORE_TX_BD_FLAGS_L4_CSUM_MASK	0x1
747 #define CORE_TX_BD_FLAGS_L4_CSUM_SHIFT	4
748 #define CORE_TX_BD_FLAGS_IPV6_EXT_MASK	0x1
749 #define CORE_TX_BD_FLAGS_IPV6_EXT_SHIFT	5
750 #define CORE_TX_BD_FLAGS_L4_PROTOCOL_MASK	0x1
751 #define CORE_TX_BD_FLAGS_L4_PROTOCOL_SHIFT	6
752 #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_MASK	0x1
753 #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_SHIFT 7
754 };
755 
756 struct core_tx_bd {
757 	struct regpair addr;
758 	__le16 nbytes;
759 	__le16 nw_vlan_or_lb_echo;
760 	u8 bitfield0;
761 #define CORE_TX_BD_NBDS_MASK	0xF
762 #define CORE_TX_BD_NBDS_SHIFT	0
763 #define CORE_TX_BD_ROCE_FLAV_MASK	0x1
764 #define CORE_TX_BD_ROCE_FLAV_SHIFT	4
765 #define CORE_TX_BD_RESERVED0_MASK	0x7
766 #define CORE_TX_BD_RESERVED0_SHIFT	5
767 	struct core_tx_bd_flags bd_flags;
768 	__le16 bitfield1;
769 #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK	0x3FFF
770 #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
771 #define CORE_TX_BD_TX_DST_MASK	0x1
772 #define CORE_TX_BD_TX_DST_SHIFT	14
773 #define CORE_TX_BD_RESERVED1_MASK	0x1
774 #define CORE_TX_BD_RESERVED1_SHIFT	15
775 };
776 
777 enum core_tx_dest {
778 	CORE_TX_DEST_NW,
779 	CORE_TX_DEST_LB,
780 	MAX_CORE_TX_DEST
781 };
782 
783 struct core_tx_start_ramrod_data {
784 	struct regpair pbl_base_addr;
785 	__le16 mtu;
786 	__le16 sb_id;
787 	u8 sb_index;
788 	u8 stats_en;
789 	u8 stats_id;
790 	u8 conn_type;
791 	__le16 pbl_size;
792 	__le16 qm_pq_id;
793 	u8 gsi_offload_flag;
794 	u8 resrved[3];
795 };
796 
797 struct core_tx_stop_ramrod_data {
798 	__le32 reserved0[2];
799 };
800 
801 struct eth_mstorm_per_pf_stat {
802 	struct regpair gre_discard_pkts;
803 	struct regpair vxlan_discard_pkts;
804 	struct regpair geneve_discard_pkts;
805 	struct regpair lb_discard_pkts;
806 };
807 
808 struct eth_mstorm_per_queue_stat {
809 	struct regpair ttl0_discard;
810 	struct regpair packet_too_big_discard;
811 	struct regpair no_buff_discard;
812 	struct regpair not_active_discard;
813 	struct regpair tpa_coalesced_pkts;
814 	struct regpair tpa_coalesced_events;
815 	struct regpair tpa_aborts_num;
816 	struct regpair tpa_coalesced_bytes;
817 };
818 
819 /* Ethernet TX Per PF */
820 struct eth_pstorm_per_pf_stat {
821 	struct regpair sent_lb_ucast_bytes;
822 	struct regpair sent_lb_mcast_bytes;
823 	struct regpair sent_lb_bcast_bytes;
824 	struct regpair sent_lb_ucast_pkts;
825 	struct regpair sent_lb_mcast_pkts;
826 	struct regpair sent_lb_bcast_pkts;
827 	struct regpair sent_gre_bytes;
828 	struct regpair sent_vxlan_bytes;
829 	struct regpair sent_geneve_bytes;
830 	struct regpair sent_gre_pkts;
831 	struct regpair sent_vxlan_pkts;
832 	struct regpair sent_geneve_pkts;
833 	struct regpair gre_drop_pkts;
834 	struct regpair vxlan_drop_pkts;
835 	struct regpair geneve_drop_pkts;
836 };
837 
838 /* Ethernet TX Per Queue Stats */
839 struct eth_pstorm_per_queue_stat {
840 	struct regpair sent_ucast_bytes;
841 	struct regpair sent_mcast_bytes;
842 	struct regpair sent_bcast_bytes;
843 	struct regpair sent_ucast_pkts;
844 	struct regpair sent_mcast_pkts;
845 	struct regpair sent_bcast_pkts;
846 	struct regpair error_drop_pkts;
847 };
848 
849 /* ETH Rx producers data */
850 struct eth_rx_rate_limit {
851 	__le16 mult;
852 	__le16 cnst;
853 	u8 add_sub_cnst;
854 	u8 reserved0;
855 	__le16 reserved1;
856 };
857 
858 struct eth_ustorm_per_pf_stat {
859 	struct regpair rcv_lb_ucast_bytes;
860 	struct regpair rcv_lb_mcast_bytes;
861 	struct regpair rcv_lb_bcast_bytes;
862 	struct regpair rcv_lb_ucast_pkts;
863 	struct regpair rcv_lb_mcast_pkts;
864 	struct regpair rcv_lb_bcast_pkts;
865 	struct regpair rcv_gre_bytes;
866 	struct regpair rcv_vxlan_bytes;
867 	struct regpair rcv_geneve_bytes;
868 	struct regpair rcv_gre_pkts;
869 	struct regpair rcv_vxlan_pkts;
870 	struct regpair rcv_geneve_pkts;
871 };
872 
873 struct eth_ustorm_per_queue_stat {
874 	struct regpair rcv_ucast_bytes;
875 	struct regpair rcv_mcast_bytes;
876 	struct regpair rcv_bcast_bytes;
877 	struct regpair rcv_ucast_pkts;
878 	struct regpair rcv_mcast_pkts;
879 	struct regpair rcv_bcast_pkts;
880 };
881 
882 /* Event Ring Next Page Address */
883 struct event_ring_next_addr {
884 	struct regpair addr;
885 	__le32 reserved[2];
886 };
887 
888 /* Event Ring Element */
889 union event_ring_element {
890 	struct event_ring_entry entry;
891 	struct event_ring_next_addr next_addr;
892 };
893 
894 /* Major and Minor hsi Versions */
895 struct hsi_fp_ver_struct {
896 	u8 minor_ver_arr[2];
897 	u8 major_ver_arr[2];
898 };
899 
900 /* Mstorm non-triggering VF zone */
901 enum malicious_vf_error_id {
902 	MALICIOUS_VF_NO_ERROR,
903 	VF_PF_CHANNEL_NOT_READY,
904 	VF_ZONE_MSG_NOT_VALID,
905 	VF_ZONE_FUNC_NOT_ENABLED,
906 	ETH_PACKET_TOO_SMALL,
907 	ETH_ILLEGAL_VLAN_MODE,
908 	ETH_MTU_VIOLATION,
909 	ETH_ILLEGAL_INBAND_TAGS,
910 	ETH_VLAN_INSERT_AND_INBAND_VLAN,
911 	ETH_ILLEGAL_NBDS,
912 	ETH_FIRST_BD_WO_SOP,
913 	ETH_INSUFFICIENT_BDS,
914 	ETH_ILLEGAL_LSO_HDR_NBDS,
915 	ETH_ILLEGAL_LSO_MSS,
916 	ETH_ZERO_SIZE_BD,
917 	ETH_ILLEGAL_LSO_HDR_LEN,
918 	ETH_INSUFFICIENT_PAYLOAD,
919 	ETH_EDPM_OUT_OF_SYNC,
920 	ETH_TUNN_IPV6_EXT_NBD_ERR,
921 	ETH_CONTROL_PACKET_VIOLATION,
922 	MAX_MALICIOUS_VF_ERROR_ID
923 };
924 
925 struct mstorm_non_trigger_vf_zone {
926 	struct eth_mstorm_per_queue_stat eth_queue_stat;
927 	struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
928 };
929 
930 /* Mstorm VF zone */
931 struct mstorm_vf_zone {
932 	struct mstorm_non_trigger_vf_zone non_trigger;
933 
934 };
935 
936 /* personality per PF */
937 enum personality_type {
938 	BAD_PERSONALITY_TYP,
939 	PERSONALITY_ISCSI,
940 	PERSONALITY_RESERVED2,
941 	PERSONALITY_RDMA_AND_ETH,
942 	PERSONALITY_RESERVED3,
943 	PERSONALITY_CORE,
944 	PERSONALITY_ETH,
945 	PERSONALITY_RESERVED4,
946 	MAX_PERSONALITY_TYPE
947 };
948 
949 /* tunnel configuration */
950 struct pf_start_tunnel_config {
951 	u8 set_vxlan_udp_port_flg;
952 	u8 set_geneve_udp_port_flg;
953 	u8 tx_enable_vxlan;
954 	u8 tx_enable_l2geneve;
955 	u8 tx_enable_ipgeneve;
956 	u8 tx_enable_l2gre;
957 	u8 tx_enable_ipgre;
958 	u8 tunnel_clss_vxlan;
959 	u8 tunnel_clss_l2geneve;
960 	u8 tunnel_clss_ipgeneve;
961 	u8 tunnel_clss_l2gre;
962 	u8 tunnel_clss_ipgre;
963 	__le16 vxlan_udp_port;
964 	__le16 geneve_udp_port;
965 };
966 
967 /* Ramrod data for PF start ramrod */
968 struct pf_start_ramrod_data {
969 	struct regpair event_ring_pbl_addr;
970 	struct regpair consolid_q_pbl_addr;
971 	struct pf_start_tunnel_config tunnel_config;
972 	__le16 event_ring_sb_id;
973 	u8 base_vf_id;
974 	u8 num_vfs;
975 	u8 event_ring_num_pages;
976 	u8 event_ring_sb_index;
977 	u8 path_id;
978 	u8 warning_as_error;
979 	u8 dont_log_ramrods;
980 	u8 personality;
981 	__le16 log_type_mask;
982 	u8 mf_mode;
983 	u8 integ_phase;
984 	u8 allow_npar_tx_switching;
985 	u8 inner_to_outer_pri_map[8];
986 	u8 pri_map_valid;
987 	__le32 outer_tag;
988 	struct hsi_fp_ver_struct hsi_fp_ver;
989 
990 };
991 
992 struct protocol_dcb_data {
993 	u8 dcb_enable_flag;
994 	u8 reserved_a;
995 	u8 dcb_priority;
996 	u8 dcb_tc;
997 	u8 reserved_b;
998 	u8 reserved0;
999 };
1000 
1001 struct pf_update_tunnel_config {
1002 	u8 update_rx_pf_clss;
1003 	u8 update_rx_def_ucast_clss;
1004 	u8 update_rx_def_non_ucast_clss;
1005 	u8 update_tx_pf_clss;
1006 	u8 set_vxlan_udp_port_flg;
1007 	u8 set_geneve_udp_port_flg;
1008 	u8 tx_enable_vxlan;
1009 	u8 tx_enable_l2geneve;
1010 	u8 tx_enable_ipgeneve;
1011 	u8 tx_enable_l2gre;
1012 	u8 tx_enable_ipgre;
1013 	u8 tunnel_clss_vxlan;
1014 	u8 tunnel_clss_l2geneve;
1015 	u8 tunnel_clss_ipgeneve;
1016 	u8 tunnel_clss_l2gre;
1017 	u8 tunnel_clss_ipgre;
1018 	__le16 vxlan_udp_port;
1019 	__le16 geneve_udp_port;
1020 	__le16 reserved[2];
1021 };
1022 
1023 struct pf_update_ramrod_data {
1024 	u8 pf_id;
1025 	u8 update_eth_dcb_data_flag;
1026 	u8 update_fcoe_dcb_data_flag;
1027 	u8 update_iscsi_dcb_data_flag;
1028 	u8 update_roce_dcb_data_flag;
1029 	u8 update_rroce_dcb_data_flag;
1030 	u8 update_iwarp_dcb_data_flag;
1031 	u8 update_mf_vlan_flag;
1032 	struct protocol_dcb_data eth_dcb_data;
1033 	struct protocol_dcb_data fcoe_dcb_data;
1034 	struct protocol_dcb_data iscsi_dcb_data;
1035 	struct protocol_dcb_data roce_dcb_data;
1036 	struct protocol_dcb_data rroce_dcb_data;
1037 	struct protocol_dcb_data iwarp_dcb_data;
1038 	__le16 mf_vlan;
1039 	__le16 reserved;
1040 	struct pf_update_tunnel_config tunnel_config;
1041 };
1042 
1043 /* Ports mode */
1044 enum ports_mode {
1045 	ENGX2_PORTX1,
1046 	ENGX2_PORTX2,
1047 	ENGX1_PORTX1,
1048 	ENGX1_PORTX2,
1049 	ENGX1_PORTX4,
1050 	MAX_PORTS_MODE
1051 };
1052 
1053 /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
1054 enum protocol_version_array_key {
1055 	ETH_VER_KEY = 0,
1056 	ROCE_VER_KEY,
1057 	MAX_PROTOCOL_VERSION_ARRAY_KEY
1058 };
1059 
1060 struct rdma_sent_stats {
1061 	struct regpair sent_bytes;
1062 	struct regpair sent_pkts;
1063 };
1064 
1065 struct pstorm_non_trigger_vf_zone {
1066 	struct eth_pstorm_per_queue_stat eth_queue_stat;
1067 	struct rdma_sent_stats rdma_stats;
1068 };
1069 
1070 /* Pstorm VF zone */
1071 struct pstorm_vf_zone {
1072 	struct pstorm_non_trigger_vf_zone non_trigger;
1073 	struct regpair reserved[7];
1074 };
1075 
1076 /* Ramrod Header of SPQE */
1077 struct ramrod_header {
1078 	__le32 cid;
1079 	u8 cmd_id;
1080 	u8 protocol_id;
1081 	__le16 echo;
1082 };
1083 
1084 struct rdma_rcv_stats {
1085 	struct regpair rcv_bytes;
1086 	struct regpair rcv_pkts;
1087 };
1088 
1089 struct slow_path_element {
1090 	struct ramrod_header hdr;
1091 	struct regpair data_ptr;
1092 };
1093 
1094 /* Tstorm non-triggering VF zone */
1095 struct tstorm_non_trigger_vf_zone {
1096 	struct rdma_rcv_stats rdma_stats;
1097 };
1098 
1099 struct tstorm_per_port_stat {
1100 	struct regpair trunc_error_discard;
1101 	struct regpair mac_error_discard;
1102 	struct regpair mftag_filter_discard;
1103 	struct regpair eth_mac_filter_discard;
1104 	struct regpair ll2_mac_filter_discard;
1105 	struct regpair ll2_conn_disabled_discard;
1106 	struct regpair iscsi_irregular_pkt;
1107 	struct regpair reserved;
1108 	struct regpair roce_irregular_pkt;
1109 	struct regpair eth_irregular_pkt;
1110 	struct regpair reserved1;
1111 	struct regpair preroce_irregular_pkt;
1112 	struct regpair eth_gre_tunn_filter_discard;
1113 	struct regpair eth_vxlan_tunn_filter_discard;
1114 	struct regpair eth_geneve_tunn_filter_discard;
1115 };
1116 
1117 /* Tstorm VF zone */
1118 struct tstorm_vf_zone {
1119 	struct tstorm_non_trigger_vf_zone non_trigger;
1120 };
1121 
1122 /* Tunnel classification scheme */
1123 enum tunnel_clss {
1124 	TUNNEL_CLSS_MAC_VLAN = 0,
1125 	TUNNEL_CLSS_MAC_VNI,
1126 	TUNNEL_CLSS_INNER_MAC_VLAN,
1127 	TUNNEL_CLSS_INNER_MAC_VNI,
1128 	TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
1129 	MAX_TUNNEL_CLSS
1130 };
1131 
1132 /* Ustorm non-triggering VF zone */
1133 struct ustorm_non_trigger_vf_zone {
1134 	struct eth_ustorm_per_queue_stat eth_queue_stat;
1135 	struct regpair vf_pf_msg_addr;
1136 };
1137 
1138 /* Ustorm triggering VF zone */
1139 struct ustorm_trigger_vf_zone {
1140 	u8 vf_pf_msg_valid;
1141 	u8 reserved[7];
1142 };
1143 
1144 /* Ustorm VF zone */
1145 struct ustorm_vf_zone {
1146 	struct ustorm_non_trigger_vf_zone non_trigger;
1147 	struct ustorm_trigger_vf_zone trigger;
1148 };
1149 
1150 /* VF-PF channel data */
1151 struct vf_pf_channel_data {
1152 	__le32 ready;
1153 	u8 valid;
1154 	u8 reserved0;
1155 	__le16 reserved1;
1156 };
1157 
1158 /* Ramrod data for VF start ramrod */
1159 struct vf_start_ramrod_data {
1160 	u8 vf_id;
1161 	u8 enable_flr_ack;
1162 	__le16 opaque_fid;
1163 	u8 personality;
1164 	u8 reserved[7];
1165 	struct hsi_fp_ver_struct hsi_fp_ver;
1166 
1167 };
1168 
1169 /* Ramrod data for VF start ramrod */
1170 struct vf_stop_ramrod_data {
1171 	u8 vf_id;
1172 	u8 reserved0;
1173 	__le16 reserved1;
1174 	__le32 reserved2;
1175 };
1176 
1177 enum vf_zone_size_mode {
1178 	VF_ZONE_SIZE_MODE_DEFAULT,
1179 	VF_ZONE_SIZE_MODE_DOUBLE,
1180 	VF_ZONE_SIZE_MODE_QUAD,
1181 	MAX_VF_ZONE_SIZE_MODE
1182 };
1183 
1184 struct atten_status_block {
1185 	__le32 atten_bits;
1186 	__le32 atten_ack;
1187 	__le16 reserved0;
1188 	__le16 sb_index;
1189 	__le32 reserved1;
1190 };
1191 
1192 enum command_type_bit {
1193 	IGU_COMMAND_TYPE_NOP = 0,
1194 	IGU_COMMAND_TYPE_SET = 1,
1195 	MAX_COMMAND_TYPE_BIT
1196 };
1197 
1198 /* DMAE command */
1199 struct dmae_cmd {
1200 	__le32 opcode;
1201 #define DMAE_CMD_SRC_MASK		0x1
1202 #define DMAE_CMD_SRC_SHIFT		0
1203 #define DMAE_CMD_DST_MASK		0x3
1204 #define DMAE_CMD_DST_SHIFT		1
1205 #define DMAE_CMD_C_DST_MASK		0x1
1206 #define DMAE_CMD_C_DST_SHIFT		3
1207 #define DMAE_CMD_CRC_RESET_MASK		0x1
1208 #define DMAE_CMD_CRC_RESET_SHIFT	4
1209 #define DMAE_CMD_SRC_ADDR_RESET_MASK	0x1
1210 #define DMAE_CMD_SRC_ADDR_RESET_SHIFT	5
1211 #define DMAE_CMD_DST_ADDR_RESET_MASK	0x1
1212 #define DMAE_CMD_DST_ADDR_RESET_SHIFT	6
1213 #define DMAE_CMD_COMP_FUNC_MASK		0x1
1214 #define DMAE_CMD_COMP_FUNC_SHIFT	7
1215 #define DMAE_CMD_COMP_WORD_EN_MASK	0x1
1216 #define DMAE_CMD_COMP_WORD_EN_SHIFT	8
1217 #define DMAE_CMD_COMP_CRC_EN_MASK	0x1
1218 #define DMAE_CMD_COMP_CRC_EN_SHIFT	9
1219 #define DMAE_CMD_COMP_CRC_OFFSET_MASK	0x7
1220 #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
1221 #define DMAE_CMD_RESERVED1_MASK		0x1
1222 #define DMAE_CMD_RESERVED1_SHIFT	13
1223 #define DMAE_CMD_ENDIANITY_MODE_MASK	0x3
1224 #define DMAE_CMD_ENDIANITY_MODE_SHIFT	14
1225 #define DMAE_CMD_ERR_HANDLING_MASK	0x3
1226 #define DMAE_CMD_ERR_HANDLING_SHIFT	16
1227 #define DMAE_CMD_PORT_ID_MASK		0x3
1228 #define DMAE_CMD_PORT_ID_SHIFT		18
1229 #define DMAE_CMD_SRC_PF_ID_MASK		0xF
1230 #define DMAE_CMD_SRC_PF_ID_SHIFT	20
1231 #define DMAE_CMD_DST_PF_ID_MASK		0xF
1232 #define DMAE_CMD_DST_PF_ID_SHIFT	24
1233 #define DMAE_CMD_SRC_VF_ID_VALID_MASK	0x1
1234 #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
1235 #define DMAE_CMD_DST_VF_ID_VALID_MASK	0x1
1236 #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
1237 #define DMAE_CMD_RESERVED2_MASK		0x3
1238 #define DMAE_CMD_RESERVED2_SHIFT	30
1239 	__le32 src_addr_lo;
1240 	__le32 src_addr_hi;
1241 	__le32 dst_addr_lo;
1242 	__le32 dst_addr_hi;
1243 	__le16 length_dw;
1244 	__le16 opcode_b;
1245 #define DMAE_CMD_SRC_VF_ID_MASK		0xFF
1246 #define DMAE_CMD_SRC_VF_ID_SHIFT	0
1247 #define DMAE_CMD_DST_VF_ID_MASK		0xFF
1248 #define DMAE_CMD_DST_VF_ID_SHIFT	8
1249 	__le32 comp_addr_lo;
1250 	__le32 comp_addr_hi;
1251 	__le32 comp_val;
1252 	__le32 crc32;
1253 	__le32 crc_32_c;
1254 	__le16 crc16;
1255 	__le16 crc16_c;
1256 	__le16 crc10;
1257 	__le16 reserved;
1258 	__le16 xsum16;
1259 	__le16 xsum8;
1260 };
1261 
1262 enum dmae_cmd_comp_crc_en_enum {
1263 	dmae_cmd_comp_crc_disabled,
1264 	dmae_cmd_comp_crc_enabled,
1265 	MAX_DMAE_CMD_COMP_CRC_EN_ENUM
1266 };
1267 
1268 enum dmae_cmd_comp_func_enum {
1269 	dmae_cmd_comp_func_to_src,
1270 	dmae_cmd_comp_func_to_dst,
1271 	MAX_DMAE_CMD_COMP_FUNC_ENUM
1272 };
1273 
1274 enum dmae_cmd_comp_word_en_enum {
1275 	dmae_cmd_comp_word_disabled,
1276 	dmae_cmd_comp_word_enabled,
1277 	MAX_DMAE_CMD_COMP_WORD_EN_ENUM
1278 };
1279 
1280 enum dmae_cmd_c_dst_enum {
1281 	dmae_cmd_c_dst_pcie,
1282 	dmae_cmd_c_dst_grc,
1283 	MAX_DMAE_CMD_C_DST_ENUM
1284 };
1285 
1286 enum dmae_cmd_dst_enum {
1287 	dmae_cmd_dst_none_0,
1288 	dmae_cmd_dst_pcie,
1289 	dmae_cmd_dst_grc,
1290 	dmae_cmd_dst_none_3,
1291 	MAX_DMAE_CMD_DST_ENUM
1292 };
1293 
1294 enum dmae_cmd_error_handling_enum {
1295 	dmae_cmd_error_handling_send_regular_comp,
1296 	dmae_cmd_error_handling_send_comp_with_err,
1297 	dmae_cmd_error_handling_dont_send_comp,
1298 	MAX_DMAE_CMD_ERROR_HANDLING_ENUM
1299 };
1300 
1301 enum dmae_cmd_src_enum {
1302 	dmae_cmd_src_pcie,
1303 	dmae_cmd_src_grc,
1304 	MAX_DMAE_CMD_SRC_ENUM
1305 };
1306 
1307 /* IGU cleanup command */
1308 struct igu_cleanup {
1309 	__le32 sb_id_and_flags;
1310 #define IGU_CLEANUP_RESERVED0_MASK	0x7FFFFFF
1311 #define IGU_CLEANUP_RESERVED0_SHIFT	0
1312 #define IGU_CLEANUP_CLEANUP_SET_MASK	0x1
1313 #define IGU_CLEANUP_CLEANUP_SET_SHIFT	27
1314 #define IGU_CLEANUP_CLEANUP_TYPE_MASK	0x7
1315 #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT	28
1316 #define IGU_CLEANUP_COMMAND_TYPE_MASK	0x1
1317 #define IGU_CLEANUP_COMMAND_TYPE_SHIFT	31
1318 	__le32 reserved1;
1319 };
1320 
1321 /* IGU firmware driver command */
1322 union igu_command {
1323 	struct igu_prod_cons_update prod_cons_update;
1324 	struct igu_cleanup cleanup;
1325 };
1326 
1327 /* IGU firmware driver command */
1328 struct igu_command_reg_ctrl {
1329 	__le16 opaque_fid;
1330 	__le16 igu_command_reg_ctrl_fields;
1331 #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK	0xFFF
1332 #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT	0
1333 #define IGU_COMMAND_REG_CTRL_RESERVED_MASK	0x7
1334 #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT	12
1335 #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK	0x1
1336 #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT	15
1337 };
1338 
1339 /* IGU mapping line structure */
1340 struct igu_mapping_line {
1341 	__le32 igu_mapping_line_fields;
1342 #define IGU_MAPPING_LINE_VALID_MASK		0x1
1343 #define IGU_MAPPING_LINE_VALID_SHIFT		0
1344 #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK	0xFF
1345 #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT	1
1346 #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK	0xFF
1347 #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT	9
1348 #define IGU_MAPPING_LINE_PF_VALID_MASK		0x1
1349 #define IGU_MAPPING_LINE_PF_VALID_SHIFT		17
1350 #define IGU_MAPPING_LINE_IPS_GROUP_MASK		0x3F
1351 #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT	18
1352 #define IGU_MAPPING_LINE_RESERVED_MASK		0xFF
1353 #define IGU_MAPPING_LINE_RESERVED_SHIFT		24
1354 };
1355 
1356 /* IGU MSIX line structure */
1357 struct igu_msix_vector {
1358 	struct regpair address;
1359 	__le32 data;
1360 	__le32 msix_vector_fields;
1361 #define IGU_MSIX_VECTOR_MASK_BIT_MASK		0x1
1362 #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT		0
1363 #define IGU_MSIX_VECTOR_RESERVED0_MASK		0x7FFF
1364 #define IGU_MSIX_VECTOR_RESERVED0_SHIFT		1
1365 #define IGU_MSIX_VECTOR_STEERING_TAG_MASK	0xFF
1366 #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT	16
1367 #define IGU_MSIX_VECTOR_RESERVED1_MASK		0xFF
1368 #define IGU_MSIX_VECTOR_RESERVED1_SHIFT		24
1369 };
1370 
1371 struct mstorm_core_conn_ag_ctx {
1372 	u8 byte0;
1373 	u8 byte1;
1374 	u8 flags0;
1375 #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
1376 #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
1377 #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
1378 #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
1379 #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
1380 #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
1381 #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
1382 #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
1383 #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
1384 #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
1385 	u8 flags1;
1386 #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK	0x1
1387 #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT	0
1388 #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK	0x1
1389 #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT	1
1390 #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
1391 #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	2
1392 #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK	0x1
1393 #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	3
1394 #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK	0x1
1395 #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	4
1396 #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK	0x1
1397 #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	5
1398 #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK	0x1
1399 #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	6
1400 #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK	0x1
1401 #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	7
1402 	__le16 word0;
1403 	__le16 word1;
1404 	__le32 reg0;
1405 	__le32 reg1;
1406 };
1407 
1408 /* per encapsulation type enabling flags */
1409 struct prs_reg_encapsulation_type_en {
1410 	u8 flags;
1411 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK		0x1
1412 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT		0
1413 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK		0x1
1414 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT		1
1415 #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK			0x1
1416 #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT		2
1417 #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK			0x1
1418 #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT		3
1419 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK	0x1
1420 #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT	4
1421 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK	0x1
1422 #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT	5
1423 #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK			0x3
1424 #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT			6
1425 };
1426 
1427 enum pxp_tph_st_hint {
1428 	TPH_ST_HINT_BIDIR,
1429 	TPH_ST_HINT_REQUESTER,
1430 	TPH_ST_HINT_TARGET,
1431 	TPH_ST_HINT_TARGET_PRIO,
1432 	MAX_PXP_TPH_ST_HINT
1433 };
1434 
1435 /* QM hardware structure of enable bypass credit mask */
1436 struct qm_rf_bypass_mask {
1437 	u8 flags;
1438 #define QM_RF_BYPASS_MASK_LINEVOQ_MASK		0x1
1439 #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT		0
1440 #define QM_RF_BYPASS_MASK_RESERVED0_MASK	0x1
1441 #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT	1
1442 #define QM_RF_BYPASS_MASK_PFWFQ_MASK		0x1
1443 #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT		2
1444 #define QM_RF_BYPASS_MASK_VPWFQ_MASK		0x1
1445 #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT		3
1446 #define QM_RF_BYPASS_MASK_PFRL_MASK		0x1
1447 #define QM_RF_BYPASS_MASK_PFRL_SHIFT		4
1448 #define QM_RF_BYPASS_MASK_VPQCNRL_MASK		0x1
1449 #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT		5
1450 #define QM_RF_BYPASS_MASK_FWPAUSE_MASK		0x1
1451 #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT		6
1452 #define QM_RF_BYPASS_MASK_RESERVED1_MASK	0x1
1453 #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT	7
1454 };
1455 
1456 /* QM hardware structure of opportunistic credit mask */
1457 struct qm_rf_opportunistic_mask {
1458 	__le16 flags;
1459 #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK		0x1
1460 #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT		0
1461 #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK		0x1
1462 #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT		1
1463 #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK		0x1
1464 #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT		2
1465 #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK		0x1
1466 #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT		3
1467 #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK		0x1
1468 #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT		4
1469 #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK		0x1
1470 #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT		5
1471 #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK		0x1
1472 #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT		6
1473 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK		0x1
1474 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT	7
1475 #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK	0x1
1476 #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT	8
1477 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK		0x7F
1478 #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT	9
1479 };
1480 
1481 /* QM hardware structure of QM map memory */
1482 struct qm_rf_pq_map {
1483 	__le32 reg;
1484 #define QM_RF_PQ_MAP_PQ_VALID_MASK		0x1
1485 #define QM_RF_PQ_MAP_PQ_VALID_SHIFT		0
1486 #define QM_RF_PQ_MAP_RL_ID_MASK			0xFF
1487 #define QM_RF_PQ_MAP_RL_ID_SHIFT		1
1488 #define QM_RF_PQ_MAP_VP_PQ_ID_MASK		0x1FF
1489 #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT		9
1490 #define QM_RF_PQ_MAP_VOQ_MASK			0x1F
1491 #define QM_RF_PQ_MAP_VOQ_SHIFT			18
1492 #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK	0x3
1493 #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT	23
1494 #define QM_RF_PQ_MAP_RL_VALID_MASK		0x1
1495 #define QM_RF_PQ_MAP_RL_VALID_SHIFT		25
1496 #define QM_RF_PQ_MAP_RESERVED_MASK		0x3F
1497 #define QM_RF_PQ_MAP_RESERVED_SHIFT		26
1498 };
1499 
1500 /* Completion params for aggregated interrupt completion */
1501 struct sdm_agg_int_comp_params {
1502 	__le16 params;
1503 #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK	0x3F
1504 #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT	0
1505 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK	0x1
1506 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT	6
1507 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK	0x1FF
1508 #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT	7
1509 };
1510 
1511 /* SDM operation gen command (generate aggregative interrupt) */
1512 struct sdm_op_gen {
1513 	__le32 command;
1514 #define SDM_OP_GEN_COMP_PARAM_MASK	0xFFFF
1515 #define SDM_OP_GEN_COMP_PARAM_SHIFT	0
1516 #define SDM_OP_GEN_COMP_TYPE_MASK	0xF
1517 #define SDM_OP_GEN_COMP_TYPE_SHIFT	16
1518 #define SDM_OP_GEN_RESERVED_MASK	0xFFF
1519 #define SDM_OP_GEN_RESERVED_SHIFT	20
1520 };
1521 
1522 struct ystorm_core_conn_ag_ctx {
1523 	u8 byte0;
1524 	u8 byte1;
1525 	u8 flags0;
1526 #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK	0x1
1527 #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT	0
1528 #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK	0x1
1529 #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT	1
1530 #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK	0x3
1531 #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT	2
1532 #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK	0x3
1533 #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT	4
1534 #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK	0x3
1535 #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT	6
1536 	u8 flags1;
1537 #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK	0x1
1538 #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT	0
1539 #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK	0x1
1540 #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT	1
1541 #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK	0x1
1542 #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT	2
1543 #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK	0x1
1544 #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT	3
1545 #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK	0x1
1546 #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT	4
1547 #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK	0x1
1548 #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT	5
1549 #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK	0x1
1550 #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT	6
1551 #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK	0x1
1552 #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT	7
1553 	u8 byte2;
1554 	u8 byte3;
1555 	__le16 word0;
1556 	__le32 reg0;
1557 	__le32 reg1;
1558 	__le16 word1;
1559 	__le16 word2;
1560 	__le16 word3;
1561 	__le16 word4;
1562 	__le32 reg2;
1563 	__le32 reg3;
1564 };
1565 
1566 /****************************************/
1567 /* Debug Tools HSI constants and macros */
1568 /****************************************/
1569 
1570 enum block_addr {
1571 	GRCBASE_GRC = 0x50000,
1572 	GRCBASE_MISCS = 0x9000,
1573 	GRCBASE_MISC = 0x8000,
1574 	GRCBASE_DBU = 0xa000,
1575 	GRCBASE_PGLUE_B = 0x2a8000,
1576 	GRCBASE_CNIG = 0x218000,
1577 	GRCBASE_CPMU = 0x30000,
1578 	GRCBASE_NCSI = 0x40000,
1579 	GRCBASE_OPTE = 0x53000,
1580 	GRCBASE_BMB = 0x540000,
1581 	GRCBASE_PCIE = 0x54000,
1582 	GRCBASE_MCP = 0xe00000,
1583 	GRCBASE_MCP2 = 0x52000,
1584 	GRCBASE_PSWHST = 0x2a0000,
1585 	GRCBASE_PSWHST2 = 0x29e000,
1586 	GRCBASE_PSWRD = 0x29c000,
1587 	GRCBASE_PSWRD2 = 0x29d000,
1588 	GRCBASE_PSWWR = 0x29a000,
1589 	GRCBASE_PSWWR2 = 0x29b000,
1590 	GRCBASE_PSWRQ = 0x280000,
1591 	GRCBASE_PSWRQ2 = 0x240000,
1592 	GRCBASE_PGLCS = 0x0,
1593 	GRCBASE_DMAE = 0xc000,
1594 	GRCBASE_PTU = 0x560000,
1595 	GRCBASE_TCM = 0x1180000,
1596 	GRCBASE_MCM = 0x1200000,
1597 	GRCBASE_UCM = 0x1280000,
1598 	GRCBASE_XCM = 0x1000000,
1599 	GRCBASE_YCM = 0x1080000,
1600 	GRCBASE_PCM = 0x1100000,
1601 	GRCBASE_QM = 0x2f0000,
1602 	GRCBASE_TM = 0x2c0000,
1603 	GRCBASE_DORQ = 0x100000,
1604 	GRCBASE_BRB = 0x340000,
1605 	GRCBASE_SRC = 0x238000,
1606 	GRCBASE_PRS = 0x1f0000,
1607 	GRCBASE_TSDM = 0xfb0000,
1608 	GRCBASE_MSDM = 0xfc0000,
1609 	GRCBASE_USDM = 0xfd0000,
1610 	GRCBASE_XSDM = 0xf80000,
1611 	GRCBASE_YSDM = 0xf90000,
1612 	GRCBASE_PSDM = 0xfa0000,
1613 	GRCBASE_TSEM = 0x1700000,
1614 	GRCBASE_MSEM = 0x1800000,
1615 	GRCBASE_USEM = 0x1900000,
1616 	GRCBASE_XSEM = 0x1400000,
1617 	GRCBASE_YSEM = 0x1500000,
1618 	GRCBASE_PSEM = 0x1600000,
1619 	GRCBASE_RSS = 0x238800,
1620 	GRCBASE_TMLD = 0x4d0000,
1621 	GRCBASE_MULD = 0x4e0000,
1622 	GRCBASE_YULD = 0x4c8000,
1623 	GRCBASE_XYLD = 0x4c0000,
1624 	GRCBASE_PRM = 0x230000,
1625 	GRCBASE_PBF_PB1 = 0xda0000,
1626 	GRCBASE_PBF_PB2 = 0xda4000,
1627 	GRCBASE_RPB = 0x23c000,
1628 	GRCBASE_BTB = 0xdb0000,
1629 	GRCBASE_PBF = 0xd80000,
1630 	GRCBASE_RDIF = 0x300000,
1631 	GRCBASE_TDIF = 0x310000,
1632 	GRCBASE_CDU = 0x580000,
1633 	GRCBASE_CCFC = 0x2e0000,
1634 	GRCBASE_TCFC = 0x2d0000,
1635 	GRCBASE_IGU = 0x180000,
1636 	GRCBASE_CAU = 0x1c0000,
1637 	GRCBASE_UMAC = 0x51000,
1638 	GRCBASE_XMAC = 0x210000,
1639 	GRCBASE_DBG = 0x10000,
1640 	GRCBASE_NIG = 0x500000,
1641 	GRCBASE_WOL = 0x600000,
1642 	GRCBASE_BMBN = 0x610000,
1643 	GRCBASE_IPC = 0x20000,
1644 	GRCBASE_NWM = 0x800000,
1645 	GRCBASE_NWS = 0x700000,
1646 	GRCBASE_MS = 0x6a0000,
1647 	GRCBASE_PHY_PCIE = 0x620000,
1648 	GRCBASE_LED = 0x6b8000,
1649 	GRCBASE_MISC_AEU = 0x8000,
1650 	GRCBASE_BAR0_MAP = 0x1c00000,
1651 	MAX_BLOCK_ADDR
1652 };
1653 
1654 enum block_id {
1655 	BLOCK_GRC,
1656 	BLOCK_MISCS,
1657 	BLOCK_MISC,
1658 	BLOCK_DBU,
1659 	BLOCK_PGLUE_B,
1660 	BLOCK_CNIG,
1661 	BLOCK_CPMU,
1662 	BLOCK_NCSI,
1663 	BLOCK_OPTE,
1664 	BLOCK_BMB,
1665 	BLOCK_PCIE,
1666 	BLOCK_MCP,
1667 	BLOCK_MCP2,
1668 	BLOCK_PSWHST,
1669 	BLOCK_PSWHST2,
1670 	BLOCK_PSWRD,
1671 	BLOCK_PSWRD2,
1672 	BLOCK_PSWWR,
1673 	BLOCK_PSWWR2,
1674 	BLOCK_PSWRQ,
1675 	BLOCK_PSWRQ2,
1676 	BLOCK_PGLCS,
1677 	BLOCK_DMAE,
1678 	BLOCK_PTU,
1679 	BLOCK_TCM,
1680 	BLOCK_MCM,
1681 	BLOCK_UCM,
1682 	BLOCK_XCM,
1683 	BLOCK_YCM,
1684 	BLOCK_PCM,
1685 	BLOCK_QM,
1686 	BLOCK_TM,
1687 	BLOCK_DORQ,
1688 	BLOCK_BRB,
1689 	BLOCK_SRC,
1690 	BLOCK_PRS,
1691 	BLOCK_TSDM,
1692 	BLOCK_MSDM,
1693 	BLOCK_USDM,
1694 	BLOCK_XSDM,
1695 	BLOCK_YSDM,
1696 	BLOCK_PSDM,
1697 	BLOCK_TSEM,
1698 	BLOCK_MSEM,
1699 	BLOCK_USEM,
1700 	BLOCK_XSEM,
1701 	BLOCK_YSEM,
1702 	BLOCK_PSEM,
1703 	BLOCK_RSS,
1704 	BLOCK_TMLD,
1705 	BLOCK_MULD,
1706 	BLOCK_YULD,
1707 	BLOCK_XYLD,
1708 	BLOCK_PRM,
1709 	BLOCK_PBF_PB1,
1710 	BLOCK_PBF_PB2,
1711 	BLOCK_RPB,
1712 	BLOCK_BTB,
1713 	BLOCK_PBF,
1714 	BLOCK_RDIF,
1715 	BLOCK_TDIF,
1716 	BLOCK_CDU,
1717 	BLOCK_CCFC,
1718 	BLOCK_TCFC,
1719 	BLOCK_IGU,
1720 	BLOCK_CAU,
1721 	BLOCK_UMAC,
1722 	BLOCK_XMAC,
1723 	BLOCK_DBG,
1724 	BLOCK_NIG,
1725 	BLOCK_WOL,
1726 	BLOCK_BMBN,
1727 	BLOCK_IPC,
1728 	BLOCK_NWM,
1729 	BLOCK_NWS,
1730 	BLOCK_MS,
1731 	BLOCK_PHY_PCIE,
1732 	BLOCK_LED,
1733 	BLOCK_MISC_AEU,
1734 	BLOCK_BAR0_MAP,
1735 	MAX_BLOCK_ID
1736 };
1737 
1738 /* binary debug buffer types */
1739 enum bin_dbg_buffer_type {
1740 	BIN_BUF_DBG_MODE_TREE,
1741 	BIN_BUF_DBG_DUMP_REG,
1742 	BIN_BUF_DBG_DUMP_MEM,
1743 	BIN_BUF_DBG_IDLE_CHK_REGS,
1744 	BIN_BUF_DBG_IDLE_CHK_IMMS,
1745 	BIN_BUF_DBG_IDLE_CHK_RULES,
1746 	BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
1747 	BIN_BUF_DBG_ATTN_BLOCKS,
1748 	BIN_BUF_DBG_ATTN_REGS,
1749 	BIN_BUF_DBG_ATTN_INDEXES,
1750 	BIN_BUF_DBG_ATTN_NAME_OFFSETS,
1751 	BIN_BUF_DBG_PARSING_STRINGS,
1752 	MAX_BIN_DBG_BUFFER_TYPE
1753 };
1754 
1755 
1756 /* Attention bit mapping */
1757 struct dbg_attn_bit_mapping {
1758 	__le16 data;
1759 #define DBG_ATTN_BIT_MAPPING_VAL_MASK			0x7FFF
1760 #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT			0
1761 #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK	0x1
1762 #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT	15
1763 };
1764 
1765 /* Attention block per-type data */
1766 struct dbg_attn_block_type_data {
1767 	__le16 names_offset;
1768 	__le16 reserved1;
1769 	u8 num_regs;
1770 	u8 reserved2;
1771 	__le16 regs_offset;
1772 };
1773 
1774 /* Block attentions */
1775 struct dbg_attn_block {
1776 	struct dbg_attn_block_type_data per_type_data[2];
1777 };
1778 
1779 /* Attention register result */
1780 struct dbg_attn_reg_result {
1781 	__le32 data;
1782 #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK	0xFFFFFF
1783 #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT	0
1784 #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_MASK	0xFF
1785 #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_SHIFT	24
1786 	__le16 attn_idx_offset;
1787 	__le16 reserved;
1788 	__le32 sts_val;
1789 	__le32 mask_val;
1790 };
1791 
1792 /* Attention block result */
1793 struct dbg_attn_block_result {
1794 	u8 block_id;
1795 	u8 data;
1796 #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK	0x3
1797 #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT	0
1798 #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK	0x3F
1799 #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT	2
1800 	__le16 names_offset;
1801 	struct dbg_attn_reg_result reg_results[15];
1802 };
1803 
1804 /* mode header */
1805 struct dbg_mode_hdr {
1806 	__le16 data;
1807 #define DBG_MODE_HDR_EVAL_MODE_MASK		0x1
1808 #define DBG_MODE_HDR_EVAL_MODE_SHIFT		0
1809 #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK	0x7FFF
1810 #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT	1
1811 };
1812 
1813 /* Attention register */
1814 struct dbg_attn_reg {
1815 	struct dbg_mode_hdr mode;
1816 	__le16 attn_idx_offset;
1817 	__le32 data;
1818 #define DBG_ATTN_REG_STS_ADDRESS_MASK	0xFFFFFF
1819 #define DBG_ATTN_REG_STS_ADDRESS_SHIFT	0
1820 #define DBG_ATTN_REG_NUM_ATTN_IDX_MASK	0xFF
1821 #define DBG_ATTN_REG_NUM_ATTN_IDX_SHIFT	24
1822 	__le32 sts_clr_address;
1823 	__le32 mask_address;
1824 };
1825 
1826 /* attention types */
1827 enum dbg_attn_type {
1828 	ATTN_TYPE_INTERRUPT,
1829 	ATTN_TYPE_PARITY,
1830 	MAX_DBG_ATTN_TYPE
1831 };
1832 
1833 /* condition header for registers dump */
1834 struct dbg_dump_cond_hdr {
1835 	struct dbg_mode_hdr mode; /* Mode header */
1836 	u8 block_id; /* block ID */
1837 	u8 data_size; /* size in dwords of the data following this header */
1838 };
1839 
1840 /* memory data for registers dump */
1841 struct dbg_dump_mem {
1842 	__le32 dword0;
1843 #define DBG_DUMP_MEM_ADDRESS_MASK       0xFFFFFF
1844 #define DBG_DUMP_MEM_ADDRESS_SHIFT      0
1845 #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK  0xFF
1846 #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
1847 	__le32 dword1;
1848 #define DBG_DUMP_MEM_LENGTH_MASK        0xFFFFFF
1849 #define DBG_DUMP_MEM_LENGTH_SHIFT       0
1850 #define DBG_DUMP_MEM_RESERVED_MASK      0xFF
1851 #define DBG_DUMP_MEM_RESERVED_SHIFT     24
1852 };
1853 
1854 /* register data for registers dump */
1855 struct dbg_dump_reg {
1856 	__le32 data;
1857 #define DBG_DUMP_REG_ADDRESS_MASK  0xFFFFFF /* register address (in dwords) */
1858 #define DBG_DUMP_REG_ADDRESS_SHIFT 0
1859 #define DBG_DUMP_REG_LENGTH_MASK   0xFF /* register size (in dwords) */
1860 #define DBG_DUMP_REG_LENGTH_SHIFT  24
1861 };
1862 
1863 /* split header for registers dump */
1864 struct dbg_dump_split_hdr {
1865 	__le32 hdr;
1866 #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK      0xFFFFFF
1867 #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT     0
1868 #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK  0xFF
1869 #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
1870 };
1871 
1872 /* condition header for idle check */
1873 struct dbg_idle_chk_cond_hdr {
1874 	struct dbg_mode_hdr mode; /* Mode header */
1875 	__le16 data_size; /* size in dwords of the data following this header */
1876 };
1877 
1878 /* Idle Check condition register */
1879 struct dbg_idle_chk_cond_reg {
1880 	__le32 data;
1881 #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK   0xFFFFFF
1882 #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT  0
1883 #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK  0xFF
1884 #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
1885 	__le16 num_entries; /* number of registers entries to check */
1886 	u8 entry_size; /* size of registers entry (in dwords) */
1887 	u8 start_entry; /* index of the first entry to check */
1888 };
1889 
1890 /* Idle Check info register */
1891 struct dbg_idle_chk_info_reg {
1892 	__le32 data;
1893 #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK   0xFFFFFF
1894 #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT  0
1895 #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK  0xFF
1896 #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
1897 	__le16 size; /* register size in dwords */
1898 	struct dbg_mode_hdr mode; /* Mode header */
1899 };
1900 
1901 /* Idle Check register */
1902 union dbg_idle_chk_reg {
1903 	struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
1904 	struct dbg_idle_chk_info_reg info_reg; /* info register */
1905 };
1906 
1907 /* Idle Check result header */
1908 struct dbg_idle_chk_result_hdr {
1909 	__le16 rule_id; /* Failing rule index */
1910 	__le16 mem_entry_id; /* Failing memory entry index */
1911 	u8 num_dumped_cond_regs; /* number of dumped condition registers */
1912 	u8 num_dumped_info_regs; /* number of dumped condition registers */
1913 	u8 severity; /* from dbg_idle_chk_severity_types enum */
1914 	u8 reserved;
1915 };
1916 
1917 /* Idle Check result register header */
1918 struct dbg_idle_chk_result_reg_hdr {
1919 	u8 data;
1920 #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK  0x1
1921 #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
1922 #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK  0x7F
1923 #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
1924 	u8 start_entry; /* index of the first checked entry */
1925 	__le16 size; /* register size in dwords */
1926 };
1927 
1928 /* Idle Check rule */
1929 struct dbg_idle_chk_rule {
1930 	__le16 rule_id; /* Idle Check rule ID */
1931 	u8 severity; /* value from dbg_idle_chk_severity_types enum */
1932 	u8 cond_id; /* Condition ID */
1933 	u8 num_cond_regs; /* number of condition registers */
1934 	u8 num_info_regs; /* number of info registers */
1935 	u8 num_imms; /* number of immediates in the condition */
1936 	u8 reserved1;
1937 	__le16 reg_offset; /* offset of this rules registers in the idle check
1938 			    * register array (in dbg_idle_chk_reg units).
1939 			    */
1940 	__le16 imm_offset; /* offset of this rules immediate values in the
1941 			    * immediate values array (in dwords).
1942 			    */
1943 };
1944 
1945 /* Idle Check rule parsing data */
1946 struct dbg_idle_chk_rule_parsing_data {
1947 	__le32 data;
1948 #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK  0x1
1949 #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
1950 #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK  0x7FFFFFFF
1951 #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
1952 };
1953 
1954 /* idle check severity types */
1955 enum dbg_idle_chk_severity_types {
1956 	/* idle check failure should cause an error */
1957 	IDLE_CHK_SEVERITY_ERROR,
1958 	/* idle check failure should cause an error only if theres no traffic */
1959 	IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
1960 	/* idle check failure should cause a warning */
1961 	IDLE_CHK_SEVERITY_WARNING,
1962 	MAX_DBG_IDLE_CHK_SEVERITY_TYPES
1963 };
1964 
1965 /* Debug Bus block data */
1966 struct dbg_bus_block_data {
1967 	u8 enabled; /* Indicates if the block is enabled for recording (0/1) */
1968 	u8 hw_id; /* HW ID associated with the block */
1969 	u8 line_num; /* Debug line number to select */
1970 	u8 right_shift; /* Number of units to  right the debug data (0-3) */
1971 	u8 cycle_en; /* 4-bit value: bit i set -> unit i is enabled. */
1972 	u8 force_valid; /* 4-bit value: bit i set -> unit i is forced valid. */
1973 	u8 force_frame; /* 4-bit value: bit i set -> unit i frame bit is forced.
1974 			 */
1975 	u8 reserved;
1976 };
1977 
1978 /* Debug Bus Clients */
1979 enum dbg_bus_clients {
1980 	DBG_BUS_CLIENT_RBCN,
1981 	DBG_BUS_CLIENT_RBCP,
1982 	DBG_BUS_CLIENT_RBCR,
1983 	DBG_BUS_CLIENT_RBCT,
1984 	DBG_BUS_CLIENT_RBCU,
1985 	DBG_BUS_CLIENT_RBCF,
1986 	DBG_BUS_CLIENT_RBCX,
1987 	DBG_BUS_CLIENT_RBCS,
1988 	DBG_BUS_CLIENT_RBCH,
1989 	DBG_BUS_CLIENT_RBCZ,
1990 	DBG_BUS_CLIENT_OTHER_ENGINE,
1991 	DBG_BUS_CLIENT_TIMESTAMP,
1992 	DBG_BUS_CLIENT_CPU,
1993 	DBG_BUS_CLIENT_RBCY,
1994 	DBG_BUS_CLIENT_RBCQ,
1995 	DBG_BUS_CLIENT_RBCM,
1996 	DBG_BUS_CLIENT_RBCB,
1997 	DBG_BUS_CLIENT_RBCW,
1998 	DBG_BUS_CLIENT_RBCV,
1999 	MAX_DBG_BUS_CLIENTS
2000 };
2001 
2002 /* Debug Bus memory address */
2003 struct dbg_bus_mem_addr {
2004 	__le32 lo;
2005 	__le32 hi;
2006 };
2007 
2008 /* Debug Bus PCI buffer data */
2009 struct dbg_bus_pci_buf_data {
2010 	struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
2011 	struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
2012 	__le32 size; /* PCI buffer size in bytes */
2013 };
2014 
2015 /* Debug Bus Storm EID range filter params */
2016 struct dbg_bus_storm_eid_range_params {
2017 	u8 min; /* Minimal event ID to filter on */
2018 	u8 max; /* Maximal event ID to filter on */
2019 };
2020 
2021 /* Debug Bus Storm EID mask filter params */
2022 struct dbg_bus_storm_eid_mask_params {
2023 	u8 val; /* Event ID value */
2024 	u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
2025 };
2026 
2027 /* Debug Bus Storm EID filter params */
2028 union dbg_bus_storm_eid_params {
2029 	struct dbg_bus_storm_eid_range_params range;
2030 	struct dbg_bus_storm_eid_mask_params mask;
2031 };
2032 
2033 /* Debug Bus Storm data */
2034 struct dbg_bus_storm_data {
2035 	u8 fast_enabled;
2036 	u8 fast_mode;
2037 	u8 slow_enabled;
2038 	u8 slow_mode;
2039 	u8 hw_id;
2040 	u8 eid_filter_en;
2041 	u8 eid_range_not_mask;
2042 	u8 cid_filter_en;
2043 	union dbg_bus_storm_eid_params eid_filter_params;
2044 	__le16 reserved;
2045 	__le32 cid;
2046 };
2047 
2048 /* Debug Bus data */
2049 struct dbg_bus_data {
2050 	__le32 app_version; /* The tools version number of the application */
2051 	u8 state; /* The current debug bus state */
2052 	u8 hw_dwords; /* HW dwords per cycle */
2053 	u8 next_hw_id; /* Next HW ID to be associated with an input */
2054 	u8 num_enabled_blocks; /* Number of blocks enabled for recording */
2055 	u8 num_enabled_storms; /* Number of Storms enabled for recording */
2056 	u8 target; /* Output target */
2057 	u8 next_trigger_state; /* ID of next trigger state to be added */
2058 	u8 next_constraint_id; /* ID of next filter/trigger constraint to be
2059 				* added.
2060 				*/
2061 	u8 one_shot_en; /* Indicates if one-shot mode is enabled (0/1) */
2062 	u8 grc_input_en; /* Indicates if GRC recording is enabled (0/1) */
2063 	u8 timestamp_input_en; /* Indicates if timestamp recording is enabled
2064 				* (0/1).
2065 				*/
2066 	u8 filter_en; /* Indicates if the recording filter is enabled (0/1) */
2067 	u8 trigger_en; /* Indicates if the recording trigger is enabled (0/1) */
2068 	u8 adding_filter; /* If true, the next added constraint belong to the
2069 			   * filter. Otherwise, it belongs to the last added
2070 			   * trigger state. Valid only if either filter or
2071 			   * triggers are enabled.
2072 			   */
2073 	u8 filter_pre_trigger; /* Indicates if the recording filter should be
2074 				* applied before the trigger. Valid only if both
2075 				* filter and trigger are enabled (0/1).
2076 				*/
2077 	u8 filter_post_trigger; /* Indicates if the recording filter should be
2078 				 * applied after the trigger. Valid only if both
2079 				 * filter and trigger are enabled (0/1).
2080 				 */
2081 	u8 unify_inputs; /* If true, all inputs are associated with HW ID 0.
2082 			  * Otherwise, each input is assigned a different HW ID
2083 			  * (0/1).
2084 			  */
2085 	u8 rcv_from_other_engine; /* Indicates if the other engine sends it NW
2086 				   * recording to this engine (0/1).
2087 				   */
2088 	struct dbg_bus_pci_buf_data pci_buf; /* Debug Bus PCI buffer data. Valid
2089 					      * only when the target is
2090 					      * DBG_BUS_TARGET_ID_PCI.
2091 					      */
2092 	__le16 reserved;
2093 	struct dbg_bus_block_data blocks[80];/* Debug Bus data for each block */
2094 	struct dbg_bus_storm_data storms[6]; /* Debug Bus data for each block */
2095 };
2096 
2097 /* Debug bus frame modes */
2098 enum dbg_bus_frame_modes {
2099 	DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
2100 	DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
2101 	DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
2102 	MAX_DBG_BUS_FRAME_MODES
2103 };
2104 
2105 /* Debug bus states */
2106 enum dbg_bus_states {
2107 	DBG_BUS_STATE_IDLE, /* debug bus idle state (not recording) */
2108 	DBG_BUS_STATE_READY, /* debug bus is ready for configuration and
2109 			      * recording.
2110 			      */
2111 	DBG_BUS_STATE_RECORDING, /* debug bus is currently recording */
2112 	DBG_BUS_STATE_STOPPED, /* debug bus recording has stopped */
2113 	MAX_DBG_BUS_STATES
2114 };
2115 
2116 /* Debug bus target IDs */
2117 enum dbg_bus_targets {
2118 	/* records debug bus to DBG block internal buffer */
2119 	DBG_BUS_TARGET_ID_INT_BUF,
2120 	/* records debug bus to the NW */
2121 	DBG_BUS_TARGET_ID_NIG,
2122 	/* records debug bus to a PCI buffer */
2123 	DBG_BUS_TARGET_ID_PCI,
2124 	MAX_DBG_BUS_TARGETS
2125 };
2126 
2127 /* GRC Dump data */
2128 struct dbg_grc_data {
2129 	__le32 param_val[40]; /* Value of each GRC parameter. Array size must
2130 			       * match the enum dbg_grc_params.
2131 			       */
2132 	u8 param_set_by_user[40]; /* Indicates for each GRC parameter if it was
2133 				   * set by the user (0/1). Array size must
2134 				   * match the enum dbg_grc_params.
2135 				   */
2136 };
2137 
2138 /* Debug GRC params */
2139 enum dbg_grc_params {
2140 	DBG_GRC_PARAM_DUMP_TSTORM, /* dump Tstorm memories (0/1) */
2141 	DBG_GRC_PARAM_DUMP_MSTORM, /* dump Mstorm memories (0/1) */
2142 	DBG_GRC_PARAM_DUMP_USTORM, /* dump Ustorm memories (0/1) */
2143 	DBG_GRC_PARAM_DUMP_XSTORM, /* dump Xstorm memories (0/1) */
2144 	DBG_GRC_PARAM_DUMP_YSTORM, /* dump Ystorm memories (0/1) */
2145 	DBG_GRC_PARAM_DUMP_PSTORM, /* dump Pstorm memories (0/1) */
2146 	DBG_GRC_PARAM_DUMP_REGS, /* dump non-memory registers (0/1) */
2147 	DBG_GRC_PARAM_DUMP_RAM, /* dump Storm internal RAMs (0/1) */
2148 	DBG_GRC_PARAM_DUMP_PBUF, /* dump Storm passive buffer (0/1) */
2149 	DBG_GRC_PARAM_DUMP_IOR, /* dump Storm IORs (0/1) */
2150 	DBG_GRC_PARAM_DUMP_VFC, /* dump VFC memories (0/1) */
2151 	DBG_GRC_PARAM_DUMP_CM_CTX, /* dump CM contexts (0/1) */
2152 	DBG_GRC_PARAM_DUMP_PXP, /* dump PXP memories (0/1) */
2153 	DBG_GRC_PARAM_DUMP_RSS, /* dump RSS memories (0/1) */
2154 	DBG_GRC_PARAM_DUMP_CAU, /* dump CAU memories (0/1) */
2155 	DBG_GRC_PARAM_DUMP_QM, /* dump QM memories (0/1) */
2156 	DBG_GRC_PARAM_DUMP_MCP, /* dump MCP memories (0/1) */
2157 	DBG_GRC_PARAM_RESERVED, /* reserved */
2158 	DBG_GRC_PARAM_DUMP_CFC, /* dump CFC memories (0/1) */
2159 	DBG_GRC_PARAM_DUMP_IGU, /* dump IGU memories (0/1) */
2160 	DBG_GRC_PARAM_DUMP_BRB, /* dump BRB memories (0/1) */
2161 	DBG_GRC_PARAM_DUMP_BTB, /* dump BTB memories (0/1) */
2162 	DBG_GRC_PARAM_DUMP_BMB, /* dump BMB memories (0/1) */
2163 	DBG_GRC_PARAM_DUMP_NIG, /* dump NIG memories (0/1) */
2164 	DBG_GRC_PARAM_DUMP_MULD, /* dump MULD memories (0/1) */
2165 	DBG_GRC_PARAM_DUMP_PRS, /* dump PRS memories (0/1) */
2166 	DBG_GRC_PARAM_DUMP_DMAE, /* dump PRS memories (0/1) */
2167 	DBG_GRC_PARAM_DUMP_TM, /* dump TM (timers) memories (0/1) */
2168 	DBG_GRC_PARAM_DUMP_SDM, /* dump SDM memories (0/1) */
2169 	DBG_GRC_PARAM_DUMP_DIF, /* dump DIF memories (0/1) */
2170 	DBG_GRC_PARAM_DUMP_STATIC, /* dump static debug data (0/1) */
2171 	DBG_GRC_PARAM_UNSTALL, /* un-stall Storms after dump (0/1) */
2172 	DBG_GRC_PARAM_NUM_LCIDS, /* number of LCIDs (0..320) */
2173 	DBG_GRC_PARAM_NUM_LTIDS, /* number of LTIDs (0..320) */
2174 	/* preset: exclude all memories from dump (1 only) */
2175 	DBG_GRC_PARAM_EXCLUDE_ALL,
2176 	/* preset: include memories for crash dump (1 only) */
2177 	DBG_GRC_PARAM_CRASH,
2178 	/* perform dump only if MFW is responding (0/1) */
2179 	DBG_GRC_PARAM_PARITY_SAFE,
2180 	DBG_GRC_PARAM_DUMP_CM, /* dump CM memories (0/1) */
2181 	DBG_GRC_PARAM_DUMP_PHY, /* dump PHY memories (0/1) */
2182 	MAX_DBG_GRC_PARAMS
2183 };
2184 
2185 /* Debug reset registers */
2186 enum dbg_reset_regs {
2187 	DBG_RESET_REG_MISCS_PL_UA,
2188 	DBG_RESET_REG_MISCS_PL_HV,
2189 	DBG_RESET_REG_MISCS_PL_HV_2,
2190 	DBG_RESET_REG_MISC_PL_UA,
2191 	DBG_RESET_REG_MISC_PL_HV,
2192 	DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
2193 	DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
2194 	DBG_RESET_REG_MISC_PL_PDA_VAUX,
2195 	MAX_DBG_RESET_REGS
2196 };
2197 
2198 /* Debug status codes */
2199 enum dbg_status {
2200 	DBG_STATUS_OK,
2201 	DBG_STATUS_APP_VERSION_NOT_SET,
2202 	DBG_STATUS_UNSUPPORTED_APP_VERSION,
2203 	DBG_STATUS_DBG_BLOCK_NOT_RESET,
2204 	DBG_STATUS_INVALID_ARGS,
2205 	DBG_STATUS_OUTPUT_ALREADY_SET,
2206 	DBG_STATUS_INVALID_PCI_BUF_SIZE,
2207 	DBG_STATUS_PCI_BUF_ALLOC_FAILED,
2208 	DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
2209 	DBG_STATUS_TOO_MANY_INPUTS,
2210 	DBG_STATUS_INPUT_OVERLAP,
2211 	DBG_STATUS_HW_ONLY_RECORDING,
2212 	DBG_STATUS_STORM_ALREADY_ENABLED,
2213 	DBG_STATUS_STORM_NOT_ENABLED,
2214 	DBG_STATUS_BLOCK_ALREADY_ENABLED,
2215 	DBG_STATUS_BLOCK_NOT_ENABLED,
2216 	DBG_STATUS_NO_INPUT_ENABLED,
2217 	DBG_STATUS_NO_FILTER_TRIGGER_64B,
2218 	DBG_STATUS_FILTER_ALREADY_ENABLED,
2219 	DBG_STATUS_TRIGGER_ALREADY_ENABLED,
2220 	DBG_STATUS_TRIGGER_NOT_ENABLED,
2221 	DBG_STATUS_CANT_ADD_CONSTRAINT,
2222 	DBG_STATUS_TOO_MANY_TRIGGER_STATES,
2223 	DBG_STATUS_TOO_MANY_CONSTRAINTS,
2224 	DBG_STATUS_RECORDING_NOT_STARTED,
2225 	DBG_STATUS_DATA_DIDNT_TRIGGER,
2226 	DBG_STATUS_NO_DATA_RECORDED,
2227 	DBG_STATUS_DUMP_BUF_TOO_SMALL,
2228 	DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
2229 	DBG_STATUS_UNKNOWN_CHIP,
2230 	DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
2231 	DBG_STATUS_BLOCK_IN_RESET,
2232 	DBG_STATUS_INVALID_TRACE_SIGNATURE,
2233 	DBG_STATUS_INVALID_NVRAM_BUNDLE,
2234 	DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
2235 	DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
2236 	DBG_STATUS_NVRAM_READ_FAILED,
2237 	DBG_STATUS_IDLE_CHK_PARSE_FAILED,
2238 	DBG_STATUS_MCP_TRACE_BAD_DATA,
2239 	DBG_STATUS_MCP_TRACE_NO_META,
2240 	DBG_STATUS_MCP_COULD_NOT_HALT,
2241 	DBG_STATUS_MCP_COULD_NOT_RESUME,
2242 	DBG_STATUS_DMAE_FAILED,
2243 	DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
2244 	DBG_STATUS_IGU_FIFO_BAD_DATA,
2245 	DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
2246 	DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
2247 	DBG_STATUS_REG_FIFO_BAD_DATA,
2248 	DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
2249 	DBG_STATUS_DBG_ARRAY_NOT_SET,
2250 	DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
2251 	MAX_DBG_STATUS
2252 };
2253 
2254 /* Debug Storms IDs */
2255 enum dbg_storms {
2256 	DBG_TSTORM_ID,
2257 	DBG_MSTORM_ID,
2258 	DBG_USTORM_ID,
2259 	DBG_XSTORM_ID,
2260 	DBG_YSTORM_ID,
2261 	DBG_PSTORM_ID,
2262 	MAX_DBG_STORMS
2263 };
2264 
2265 /* Idle Check data */
2266 struct idle_chk_data {
2267 	__le32 buf_size; /* Idle check buffer size in dwords */
2268 	u8 buf_size_set; /* Indicates if the idle check buffer size was set
2269 			  * (0/1).
2270 			  */
2271 	u8 reserved1;
2272 	__le16 reserved2;
2273 };
2274 
2275 /* Debug Tools data (per HW function) */
2276 struct dbg_tools_data {
2277 	struct dbg_grc_data grc; /* GRC Dump data */
2278 	struct dbg_bus_data bus; /* Debug Bus data */
2279 	struct idle_chk_data idle_chk; /* Idle Check data */
2280 	u8 mode_enable[40]; /* Indicates if a mode is enabled (0/1) */
2281 	u8 block_in_reset[80]; /* Indicates if a block is in reset state (0/1).
2282 				*/
2283 	u8 chip_id; /* Chip ID (from enum chip_ids) */
2284 	u8 platform_id; /* Platform ID (from enum platform_ids) */
2285 	u8 initialized; /* Indicates if the data was initialized */
2286 	u8 reserved;
2287 };
2288 
2289 /********************************/
2290 /* HSI Init Functions constants */
2291 /********************************/
2292 
2293 /* Number of VLAN priorities */
2294 #define NUM_OF_VLAN_PRIORITIES	8
2295 
2296 struct init_brb_ram_req {
2297 	__le32 guranteed_per_tc;
2298 	__le32 headroom_per_tc;
2299 	__le32 min_pkt_size;
2300 	__le32 max_ports_per_engine;
2301 	u8 num_active_tcs[MAX_NUM_PORTS];
2302 };
2303 
2304 struct init_ets_tc_req {
2305 	u8 use_sp;
2306 	u8 use_wfq;
2307 	__le16 weight;
2308 };
2309 
2310 struct init_ets_req {
2311 	__le32 mtu;
2312 	struct init_ets_tc_req tc_req[NUM_OF_TCS];
2313 };
2314 
2315 struct init_nig_lb_rl_req {
2316 	__le16 lb_mac_rate;
2317 	__le16 lb_rate;
2318 	__le32 mtu;
2319 	__le16 tc_rate[NUM_OF_PHYS_TCS];
2320 };
2321 
2322 struct init_nig_pri_tc_map_entry {
2323 	u8 tc_id;
2324 	u8 valid;
2325 };
2326 
2327 struct init_nig_pri_tc_map_req {
2328 	struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
2329 };
2330 
2331 struct init_qm_port_params {
2332 	u8 active;
2333 	u8 active_phys_tcs;
2334 	__le16 num_pbf_cmd_lines;
2335 	__le16 num_btb_blocks;
2336 	__le16 reserved;
2337 };
2338 
2339 /* QM per-PQ init parameters */
2340 struct init_qm_pq_params {
2341 	u8 vport_id;
2342 	u8 tc_id;
2343 	u8 wrr_group;
2344 	u8 rl_valid;
2345 };
2346 
2347 /* QM per-vport init parameters */
2348 struct init_qm_vport_params {
2349 	__le32 vport_rl;
2350 	__le16 vport_wfq;
2351 	__le16 first_tx_pq_id[NUM_OF_TCS];
2352 };
2353 
2354 /**************************************/
2355 /* Init Tool HSI constants and macros */
2356 /**************************************/
2357 
2358 /* Width of GRC address in bits (addresses are specified in dwords) */
2359 #define GRC_ADDR_BITS	23
2360 #define MAX_GRC_ADDR	(BIT(GRC_ADDR_BITS) - 1)
2361 
2362 /* indicates an init that should be applied to any phase ID */
2363 #define ANY_PHASE_ID	0xffff
2364 
2365 /* Max size in dwords of a zipped array */
2366 #define MAX_ZIPPED_SIZE	8192
2367 
2368 struct fw_asserts_ram_section {
2369 	__le16 section_ram_line_offset;
2370 	__le16 section_ram_line_size;
2371 	u8 list_dword_offset;
2372 	u8 list_element_dword_size;
2373 	u8 list_num_elements;
2374 	u8 list_next_index_dword_offset;
2375 };
2376 
2377 struct fw_ver_num {
2378 	u8 major; /* Firmware major version number */
2379 	u8 minor; /* Firmware minor version number */
2380 	u8 rev; /* Firmware revision version number */
2381 	u8 eng; /* Firmware engineering version number (for bootleg versions) */
2382 };
2383 
2384 struct fw_ver_info {
2385 	__le16 tools_ver; /* Tools version number */
2386 	u8 image_id; /* FW image ID (e.g. main) */
2387 	u8 reserved1;
2388 	struct fw_ver_num num; /* FW version number */
2389 	__le32 timestamp; /* FW Timestamp in unix time  (sec. since 1970) */
2390 	__le32 reserved2;
2391 };
2392 
2393 struct fw_info {
2394 	struct fw_ver_info ver;
2395 	struct fw_asserts_ram_section fw_asserts_section;
2396 };
2397 
2398 struct fw_info_location {
2399 	__le32 grc_addr;
2400 	__le32 size;
2401 };
2402 
2403 enum init_modes {
2404 	MODE_RESERVED,
2405 	MODE_BB_B0,
2406 	MODE_K2,
2407 	MODE_ASIC,
2408 	MODE_RESERVED2,
2409 	MODE_RESERVED3,
2410 	MODE_RESERVED4,
2411 	MODE_RESERVED5,
2412 	MODE_SF,
2413 	MODE_MF_SD,
2414 	MODE_MF_SI,
2415 	MODE_PORTS_PER_ENG_1,
2416 	MODE_PORTS_PER_ENG_2,
2417 	MODE_PORTS_PER_ENG_4,
2418 	MODE_100G,
2419 	MODE_40G,
2420 	MODE_RESERVED6,
2421 	MAX_INIT_MODES
2422 };
2423 
2424 enum init_phases {
2425 	PHASE_ENGINE,
2426 	PHASE_PORT,
2427 	PHASE_PF,
2428 	PHASE_VF,
2429 	PHASE_QM_PF,
2430 	MAX_INIT_PHASES
2431 };
2432 
2433 enum init_split_types {
2434 	SPLIT_TYPE_NONE,
2435 	SPLIT_TYPE_PORT,
2436 	SPLIT_TYPE_PF,
2437 	SPLIT_TYPE_PORT_PF,
2438 	SPLIT_TYPE_VF,
2439 	MAX_INIT_SPLIT_TYPES
2440 };
2441 
2442 /* Binary buffer header */
2443 struct bin_buffer_hdr {
2444 	__le32 offset;
2445 	__le32 length;
2446 };
2447 
2448 /* binary init buffer types */
2449 enum bin_init_buffer_type {
2450 	BIN_BUF_INIT_FW_VER_INFO,
2451 	BIN_BUF_INIT_CMD,
2452 	BIN_BUF_INIT_VAL,
2453 	BIN_BUF_INIT_MODE_TREE,
2454 	BIN_BUF_INIT_IRO,
2455 	MAX_BIN_INIT_BUFFER_TYPE
2456 };
2457 
2458 /* init array header: raw */
2459 struct init_array_raw_hdr {
2460 	__le32 data;
2461 #define INIT_ARRAY_RAW_HDR_TYPE_MASK	0xF
2462 #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT	0
2463 #define INIT_ARRAY_RAW_HDR_PARAMS_MASK	0xFFFFFFF
2464 #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT	4
2465 };
2466 
2467 /* init array header: standard */
2468 struct init_array_standard_hdr {
2469 	__le32 data;
2470 #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK	0xF
2471 #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT	0
2472 #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK	0xFFFFFFF
2473 #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT	4
2474 };
2475 
2476 /* init array header: zipped */
2477 struct init_array_zipped_hdr {
2478 	__le32 data;
2479 #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK		0xF
2480 #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT	0
2481 #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK	0xFFFFFFF
2482 #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT	4
2483 };
2484 
2485 /* init array header: pattern */
2486 struct init_array_pattern_hdr {
2487 	__le32 data;
2488 #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK		0xF
2489 #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT		0
2490 #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK	0xF
2491 #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT	4
2492 #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK		0xFFFFFF
2493 #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT	8
2494 };
2495 
2496 /* init array header union */
2497 union init_array_hdr {
2498 	struct init_array_raw_hdr raw;
2499 	struct init_array_standard_hdr standard;
2500 	struct init_array_zipped_hdr zipped;
2501 	struct init_array_pattern_hdr pattern;
2502 };
2503 
2504 /* init array types */
2505 enum init_array_types {
2506 	INIT_ARR_STANDARD,
2507 	INIT_ARR_ZIPPED,
2508 	INIT_ARR_PATTERN,
2509 	MAX_INIT_ARRAY_TYPES
2510 };
2511 
2512 /* init operation: callback */
2513 struct init_callback_op {
2514 	__le32 op_data;
2515 #define INIT_CALLBACK_OP_OP_MASK	0xF
2516 #define INIT_CALLBACK_OP_OP_SHIFT	0
2517 #define INIT_CALLBACK_OP_RESERVED_MASK	0xFFFFFFF
2518 #define INIT_CALLBACK_OP_RESERVED_SHIFT	4
2519 	__le16 callback_id;
2520 	__le16 block_id;
2521 };
2522 
2523 /* init operation: delay */
2524 struct init_delay_op {
2525 	__le32 op_data;
2526 #define INIT_DELAY_OP_OP_MASK		0xF
2527 #define INIT_DELAY_OP_OP_SHIFT		0
2528 #define INIT_DELAY_OP_RESERVED_MASK	0xFFFFFFF
2529 #define INIT_DELAY_OP_RESERVED_SHIFT	4
2530 	__le32 delay;
2531 };
2532 
2533 /* init operation: if_mode */
2534 struct init_if_mode_op {
2535 	__le32 op_data;
2536 #define INIT_IF_MODE_OP_OP_MASK			0xF
2537 #define INIT_IF_MODE_OP_OP_SHIFT		0
2538 #define INIT_IF_MODE_OP_RESERVED1_MASK		0xFFF
2539 #define INIT_IF_MODE_OP_RESERVED1_SHIFT		4
2540 #define INIT_IF_MODE_OP_CMD_OFFSET_MASK		0xFFFF
2541 #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT	16
2542 	__le16 reserved2;
2543 	__le16 modes_buf_offset;
2544 };
2545 
2546 /* init operation: if_phase */
2547 struct init_if_phase_op {
2548 	__le32 op_data;
2549 #define INIT_IF_PHASE_OP_OP_MASK		0xF
2550 #define INIT_IF_PHASE_OP_OP_SHIFT		0
2551 #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK	0x1
2552 #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT	4
2553 #define INIT_IF_PHASE_OP_RESERVED1_MASK		0x7FF
2554 #define INIT_IF_PHASE_OP_RESERVED1_SHIFT	5
2555 #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK	0xFFFF
2556 #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT	16
2557 	__le32 phase_data;
2558 #define INIT_IF_PHASE_OP_PHASE_MASK		0xFF
2559 #define INIT_IF_PHASE_OP_PHASE_SHIFT		0
2560 #define INIT_IF_PHASE_OP_RESERVED2_MASK		0xFF
2561 #define INIT_IF_PHASE_OP_RESERVED2_SHIFT	8
2562 #define INIT_IF_PHASE_OP_PHASE_ID_MASK		0xFFFF
2563 #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT		16
2564 };
2565 
2566 /* init mode operators */
2567 enum init_mode_ops {
2568 	INIT_MODE_OP_NOT,
2569 	INIT_MODE_OP_OR,
2570 	INIT_MODE_OP_AND,
2571 	MAX_INIT_MODE_OPS
2572 };
2573 
2574 /* init operation: raw */
2575 struct init_raw_op {
2576 	__le32 op_data;
2577 #define INIT_RAW_OP_OP_MASK		0xF
2578 #define INIT_RAW_OP_OP_SHIFT		0
2579 #define INIT_RAW_OP_PARAM1_MASK		0xFFFFFFF
2580 #define INIT_RAW_OP_PARAM1_SHIFT	4
2581 	__le32 param2;
2582 };
2583 
2584 /* init array params */
2585 struct init_op_array_params {
2586 	__le16 size;
2587 	__le16 offset;
2588 };
2589 
2590 /* Write init operation arguments */
2591 union init_write_args {
2592 	__le32 inline_val;
2593 	__le32 zeros_count;
2594 	__le32 array_offset;
2595 	struct init_op_array_params runtime;
2596 };
2597 
2598 /* init operation: write */
2599 struct init_write_op {
2600 	__le32 data;
2601 #define INIT_WRITE_OP_OP_MASK		0xF
2602 #define INIT_WRITE_OP_OP_SHIFT		0
2603 #define INIT_WRITE_OP_SOURCE_MASK	0x7
2604 #define INIT_WRITE_OP_SOURCE_SHIFT	4
2605 #define INIT_WRITE_OP_RESERVED_MASK	0x1
2606 #define INIT_WRITE_OP_RESERVED_SHIFT	7
2607 #define INIT_WRITE_OP_WIDE_BUS_MASK	0x1
2608 #define INIT_WRITE_OP_WIDE_BUS_SHIFT	8
2609 #define INIT_WRITE_OP_ADDRESS_MASK	0x7FFFFF
2610 #define INIT_WRITE_OP_ADDRESS_SHIFT	9
2611 	union init_write_args args;
2612 };
2613 
2614 /* init operation: read */
2615 struct init_read_op {
2616 	__le32 op_data;
2617 #define INIT_READ_OP_OP_MASK		0xF
2618 #define INIT_READ_OP_OP_SHIFT		0
2619 #define INIT_READ_OP_POLL_TYPE_MASK	0xF
2620 #define INIT_READ_OP_POLL_TYPE_SHIFT	4
2621 #define INIT_READ_OP_RESERVED_MASK	0x1
2622 #define INIT_READ_OP_RESERVED_SHIFT	8
2623 #define INIT_READ_OP_ADDRESS_MASK	0x7FFFFF
2624 #define INIT_READ_OP_ADDRESS_SHIFT	9
2625 	__le32 expected_val;
2626 
2627 };
2628 
2629 /* Init operations union */
2630 union init_op {
2631 	struct init_raw_op raw;
2632 	struct init_write_op write;
2633 	struct init_read_op read;
2634 	struct init_if_mode_op if_mode;
2635 	struct init_if_phase_op if_phase;
2636 	struct init_callback_op callback;
2637 	struct init_delay_op delay;
2638 };
2639 
2640 /* Init command operation types */
2641 enum init_op_types {
2642 	INIT_OP_READ,
2643 	INIT_OP_WRITE,
2644 	INIT_OP_IF_MODE,
2645 	INIT_OP_IF_PHASE,
2646 	INIT_OP_DELAY,
2647 	INIT_OP_CALLBACK,
2648 	MAX_INIT_OP_TYPES
2649 };
2650 
2651 /* init polling types */
2652 enum init_poll_types {
2653 	INIT_POLL_NONE,
2654 	INIT_POLL_EQ,
2655 	INIT_POLL_OR,
2656 	INIT_POLL_AND,
2657 	MAX_INIT_POLL_TYPES
2658 };
2659 
2660 /* init source types */
2661 enum init_source_types {
2662 	INIT_SRC_INLINE,
2663 	INIT_SRC_ZEROS,
2664 	INIT_SRC_ARRAY,
2665 	INIT_SRC_RUNTIME,
2666 	MAX_INIT_SOURCE_TYPES
2667 };
2668 
2669 /* Internal RAM Offsets macro data */
2670 struct iro {
2671 	__le32 base;
2672 	__le16 m1;
2673 	__le16 m2;
2674 	__le16 m3;
2675 	__le16 size;
2676 };
2677 
2678 /***************************** Public Functions *******************************/
2679 /**
2680  * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
2681  *	arrays.
2682  *
2683  * @param bin_ptr - a pointer to the binary data with debug arrays.
2684  */
2685 enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
2686 /**
2687  * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
2688  *	GRC Dump.
2689  *
2690  * @param p_hwfn - HW device data
2691  * @param p_ptt - Ptt window used for writing the registers.
2692  * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
2693  *	data.
2694  *
2695  * @return error if one of the following holds:
2696  *	- the version wasn't set
2697  * Otherwise, returns ok.
2698  */
2699 enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2700 					      struct qed_ptt *p_ptt,
2701 					      u32 *buf_size);
2702 /**
2703  * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
2704  *
2705  * @param p_hwfn - HW device data
2706  * @param p_ptt - Ptt window used for writing the registers.
2707  * @param dump_buf - Pointer to write the collected GRC data into.
2708  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2709  * @param num_dumped_dwords - OUT: number of dumped dwords.
2710  *
2711  * @return error if one of the following holds:
2712  *	- the version wasn't set
2713  *	- the specified dump buffer is too small
2714  * Otherwise, returns ok.
2715  */
2716 enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
2717 				 struct qed_ptt *p_ptt,
2718 				 u32 *dump_buf,
2719 				 u32 buf_size_in_dwords,
2720 				 u32 *num_dumped_dwords);
2721 /**
2722  * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
2723  *	for idle check results.
2724  *
2725  * @param p_hwfn - HW device data
2726  * @param p_ptt - Ptt window used for writing the registers.
2727  * @param buf_size - OUT: required buffer size (in dwords) for the idle check
2728  *	data.
2729  *
2730  * @return error if one of the following holds:
2731  *	- the version wasn't set
2732  * Otherwise, returns ok.
2733  */
2734 enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2735 						   struct qed_ptt *p_ptt,
2736 						   u32 *buf_size);
2737 /**
2738  * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
2739  *	into the specified buffer.
2740  *
2741  * @param p_hwfn - HW device data
2742  * @param p_ptt - Ptt window used for writing the registers.
2743  * @param dump_buf - Pointer to write the idle check data into.
2744  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2745  * @param num_dumped_dwords - OUT: number of dumped dwords.
2746  *
2747  * @return error if one of the following holds:
2748  *	- the version wasn't set
2749  *	- the specified buffer is too small
2750  * Otherwise, returns ok.
2751  */
2752 enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
2753 				      struct qed_ptt *p_ptt,
2754 				      u32 *dump_buf,
2755 				      u32 buf_size_in_dwords,
2756 				      u32 *num_dumped_dwords);
2757 /**
2758  * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
2759  *	for mcp trace results.
2760  *
2761  * @param p_hwfn - HW device data
2762  * @param p_ptt - Ptt window used for writing the registers.
2763  * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
2764  *
2765  * @return error if one of the following holds:
2766  *	- the version wasn't set
2767  *	- the trace data in MCP scratchpad contain an invalid signature
2768  *	- the bundle ID in NVRAM is invalid
2769  *	- the trace meta data cannot be found (in NVRAM or image file)
2770  * Otherwise, returns ok.
2771  */
2772 enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2773 						    struct qed_ptt *p_ptt,
2774 						    u32 *buf_size);
2775 /**
2776  * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
2777  *	into the specified buffer.
2778  *
2779  * @param p_hwfn - HW device data
2780  * @param p_ptt - Ptt window used for writing the registers.
2781  * @param dump_buf - Pointer to write the mcp trace data into.
2782  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2783  * @param num_dumped_dwords - OUT: number of dumped dwords.
2784  *
2785  * @return error if one of the following holds:
2786  *	- the version wasn't set
2787  *	- the specified buffer is too small
2788  *	- the trace data in MCP scratchpad contain an invalid signature
2789  *	- the bundle ID in NVRAM is invalid
2790  *	- the trace meta data cannot be found (in NVRAM or image file)
2791  *	- the trace meta data cannot be read (from NVRAM or image file)
2792  * Otherwise, returns ok.
2793  */
2794 enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
2795 				       struct qed_ptt *p_ptt,
2796 				       u32 *dump_buf,
2797 				       u32 buf_size_in_dwords,
2798 				       u32 *num_dumped_dwords);
2799 /**
2800  * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
2801  *	for grc trace fifo results.
2802  *
2803  * @param p_hwfn - HW device data
2804  * @param p_ptt - Ptt window used for writing the registers.
2805  * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
2806  *
2807  * @return error if one of the following holds:
2808  *	- the version wasn't set
2809  * Otherwise, returns ok.
2810  */
2811 enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2812 						   struct qed_ptt *p_ptt,
2813 						   u32 *buf_size);
2814 /**
2815  * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
2816  *	the specified buffer.
2817  *
2818  * @param p_hwfn - HW device data
2819  * @param p_ptt - Ptt window used for writing the registers.
2820  * @param dump_buf - Pointer to write the reg fifo data into.
2821  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2822  * @param num_dumped_dwords - OUT: number of dumped dwords.
2823  *
2824  * @return error if one of the following holds:
2825  *	- the version wasn't set
2826  *	- the specified buffer is too small
2827  *	- DMAE transaction failed
2828  * Otherwise, returns ok.
2829  */
2830 enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
2831 				      struct qed_ptt *p_ptt,
2832 				      u32 *dump_buf,
2833 				      u32 buf_size_in_dwords,
2834 				      u32 *num_dumped_dwords);
2835 /**
2836  * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
2837  *	for the IGU fifo results.
2838  *
2839  * @param p_hwfn - HW device data
2840  * @param p_ptt - Ptt window used for writing the registers.
2841  * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
2842  *	data.
2843  *
2844  * @return error if one of the following holds:
2845  *	- the version wasn't set
2846  * Otherwise, returns ok.
2847  */
2848 enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2849 						   struct qed_ptt *p_ptt,
2850 						   u32 *buf_size);
2851 /**
2852  * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
2853  *	the specified buffer.
2854  *
2855  * @param p_hwfn - HW device data
2856  * @param p_ptt - Ptt window used for writing the registers.
2857  * @param dump_buf - Pointer to write the IGU fifo data into.
2858  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2859  * @param num_dumped_dwords - OUT: number of dumped dwords.
2860  *
2861  * @return error if one of the following holds:
2862  *	- the version wasn't set
2863  *	- the specified buffer is too small
2864  *	- DMAE transaction failed
2865  * Otherwise, returns ok.
2866  */
2867 enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
2868 				      struct qed_ptt *p_ptt,
2869 				      u32 *dump_buf,
2870 				      u32 buf_size_in_dwords,
2871 				      u32 *num_dumped_dwords);
2872 /**
2873  * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
2874  *	buffer size for protection override window results.
2875  *
2876  * @param p_hwfn - HW device data
2877  * @param p_ptt - Ptt window used for writing the registers.
2878  * @param buf_size - OUT: required buffer size (in dwords) for protection
2879  *	override data.
2880  *
2881  * @return error if one of the following holds:
2882  *	- the version wasn't set
2883  * Otherwise, returns ok.
2884  */
2885 enum dbg_status
2886 qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2887 					      struct qed_ptt *p_ptt,
2888 					      u32 *buf_size);
2889 /**
2890  * @brief qed_dbg_protection_override_dump - Reads protection override window
2891  *	entries and writes the results into the specified buffer.
2892  *
2893  * @param p_hwfn - HW device data
2894  * @param p_ptt - Ptt window used for writing the registers.
2895  * @param dump_buf - Pointer to write the protection override data into.
2896  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2897  * @param num_dumped_dwords - OUT: number of dumped dwords.
2898  *
2899  * @return error if one of the following holds:
2900  *	- the version wasn't set
2901  *	- the specified buffer is too small
2902  *	- DMAE transaction failed
2903  * Otherwise, returns ok.
2904  */
2905 enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
2906 						 struct qed_ptt *p_ptt,
2907 						 u32 *dump_buf,
2908 						 u32 buf_size_in_dwords,
2909 						 u32 *num_dumped_dwords);
2910 /**
2911  * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
2912  *	size for FW Asserts results.
2913  *
2914  * @param p_hwfn - HW device data
2915  * @param p_ptt - Ptt window used for writing the registers.
2916  * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
2917  *
2918  * @return error if one of the following holds:
2919  *	- the version wasn't set
2920  * Otherwise, returns ok.
2921  */
2922 enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
2923 						     struct qed_ptt *p_ptt,
2924 						     u32 *buf_size);
2925 /**
2926  * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
2927  *	into the specified buffer.
2928  *
2929  * @param p_hwfn - HW device data
2930  * @param p_ptt - Ptt window used for writing the registers.
2931  * @param dump_buf - Pointer to write the FW Asserts data into.
2932  * @param buf_size_in_dwords - Size of the specified buffer in dwords.
2933  * @param num_dumped_dwords - OUT: number of dumped dwords.
2934  *
2935  * @return error if one of the following holds:
2936  *	- the version wasn't set
2937  *	- the specified buffer is too small
2938  * Otherwise, returns ok.
2939  */
2940 enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
2941 					struct qed_ptt *p_ptt,
2942 					u32 *dump_buf,
2943 					u32 buf_size_in_dwords,
2944 					u32 *num_dumped_dwords);
2945 /**
2946  * @brief qed_dbg_print_attn - Prints attention registers values in the
2947  *	specified results struct.
2948  *
2949  * @param p_hwfn
2950  * @param results - Pointer to the attention read results
2951  *
2952  * @return error if one of the following holds:
2953  *	- the version wasn't set
2954  * Otherwise, returns ok.
2955  */
2956 enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
2957 				   struct dbg_attn_block_result *results);
2958 
2959 /******************************** Constants **********************************/
2960 
2961 #define MAX_NAME_LEN	16
2962 
2963 /***************************** Public Functions *******************************/
2964 /**
2965  * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
2966  *	debug arrays.
2967  *
2968  * @param bin_ptr - a pointer to the binary data with debug arrays.
2969  */
2970 enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
2971 /**
2972  * @brief qed_dbg_get_status_str - Returns a string for the specified status.
2973  *
2974  * @param status - a debug status code.
2975  *
2976  * @return a string for the specified status
2977  */
2978 const char *qed_dbg_get_status_str(enum dbg_status status);
2979 /**
2980  * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
2981  *	for idle check results (in bytes).
2982  *
2983  * @param p_hwfn - HW device data
2984  * @param dump_buf - idle check dump buffer.
2985  * @param num_dumped_dwords - number of dwords that were dumped.
2986  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
2987  *	results.
2988  *
2989  * @return error if the parsing fails, ok otherwise.
2990  */
2991 enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
2992 						  u32 *dump_buf,
2993 						  u32  num_dumped_dwords,
2994 						  u32 *results_buf_size);
2995 /**
2996  * @brief qed_print_idle_chk_results - Prints idle check results
2997  *
2998  * @param p_hwfn - HW device data
2999  * @param dump_buf - idle check dump buffer.
3000  * @param num_dumped_dwords - number of dwords that were dumped.
3001  * @param results_buf - buffer for printing the idle check results.
3002  * @param num_errors - OUT: number of errors found in idle check.
3003  * @param num_warnings - OUT: number of warnings found in idle check.
3004  *
3005  * @return error if the parsing fails, ok otherwise.
3006  */
3007 enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
3008 					   u32 *dump_buf,
3009 					   u32 num_dumped_dwords,
3010 					   char *results_buf,
3011 					   u32 *num_errors,
3012 					   u32 *num_warnings);
3013 /**
3014  * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
3015  *	for MCP Trace results (in bytes).
3016  *
3017  * @param p_hwfn - HW device data
3018  * @param dump_buf - MCP Trace dump buffer.
3019  * @param num_dumped_dwords - number of dwords that were dumped.
3020  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
3021  *	results.
3022  *
3023  * @return error if the parsing fails, ok otherwise.
3024  */
3025 enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
3026 						   u32 *dump_buf,
3027 						   u32 num_dumped_dwords,
3028 						   u32 *results_buf_size);
3029 /**
3030  * @brief qed_print_mcp_trace_results - Prints MCP Trace results
3031  *
3032  * @param p_hwfn - HW device data
3033  * @param dump_buf - mcp trace dump buffer, starting from the header.
3034  * @param num_dumped_dwords - number of dwords that were dumped.
3035  * @param results_buf - buffer for printing the mcp trace results.
3036  *
3037  * @return error if the parsing fails, ok otherwise.
3038  */
3039 enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
3040 					    u32 *dump_buf,
3041 					    u32 num_dumped_dwords,
3042 					    char *results_buf);
3043 /**
3044  * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
3045  *	for reg_fifo results (in bytes).
3046  *
3047  * @param p_hwfn - HW device data
3048  * @param dump_buf - reg fifo dump buffer.
3049  * @param num_dumped_dwords - number of dwords that were dumped.
3050  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
3051  *	results.
3052  *
3053  * @return error if the parsing fails, ok otherwise.
3054  */
3055 enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
3056 						  u32 *dump_buf,
3057 						  u32 num_dumped_dwords,
3058 						  u32 *results_buf_size);
3059 /**
3060  * @brief qed_print_reg_fifo_results - Prints reg fifo results
3061  *
3062  * @param p_hwfn - HW device data
3063  * @param dump_buf - reg fifo dump buffer, starting from the header.
3064  * @param num_dumped_dwords - number of dwords that were dumped.
3065  * @param results_buf - buffer for printing the reg fifo results.
3066  *
3067  * @return error if the parsing fails, ok otherwise.
3068  */
3069 enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
3070 					   u32 *dump_buf,
3071 					   u32 num_dumped_dwords,
3072 					   char *results_buf);
3073 /**
3074  * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
3075  *	for igu_fifo results (in bytes).
3076  *
3077  * @param p_hwfn - HW device data
3078  * @param dump_buf - IGU fifo dump buffer.
3079  * @param num_dumped_dwords - number of dwords that were dumped.
3080  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
3081  *	results.
3082  *
3083  * @return error if the parsing fails, ok otherwise.
3084  */
3085 enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
3086 						  u32 *dump_buf,
3087 						  u32 num_dumped_dwords,
3088 						  u32 *results_buf_size);
3089 /**
3090  * @brief qed_print_igu_fifo_results - Prints IGU fifo results
3091  *
3092  * @param p_hwfn - HW device data
3093  * @param dump_buf - IGU fifo dump buffer, starting from the header.
3094  * @param num_dumped_dwords - number of dwords that were dumped.
3095  * @param results_buf - buffer for printing the IGU fifo results.
3096  *
3097  * @return error if the parsing fails, ok otherwise.
3098  */
3099 enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
3100 					   u32 *dump_buf,
3101 					   u32 num_dumped_dwords,
3102 					   char *results_buf);
3103 /**
3104  * @brief qed_get_protection_override_results_buf_size - Returns the required
3105  *	buffer size for protection override results (in bytes).
3106  *
3107  * @param p_hwfn - HW device data
3108  * @param dump_buf - protection override dump buffer.
3109  * @param num_dumped_dwords - number of dwords that were dumped.
3110  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
3111  *	results.
3112  *
3113  * @return error if the parsing fails, ok otherwise.
3114  */
3115 enum dbg_status
3116 qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
3117 					     u32 *dump_buf,
3118 					     u32 num_dumped_dwords,
3119 					     u32 *results_buf_size);
3120 /**
3121  * @brief qed_print_protection_override_results - Prints protection override
3122  *	results.
3123  *
3124  * @param p_hwfn - HW device data
3125  * @param dump_buf - protection override dump buffer, starting from the header.
3126  * @param num_dumped_dwords - number of dwords that were dumped.
3127  * @param results_buf - buffer for printing the reg fifo results.
3128  *
3129  * @return error if the parsing fails, ok otherwise.
3130  */
3131 enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
3132 						      u32 *dump_buf,
3133 						      u32 num_dumped_dwords,
3134 						      char *results_buf);
3135 /**
3136  * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
3137  *	for FW Asserts results (in bytes).
3138  *
3139  * @param p_hwfn - HW device data
3140  * @param dump_buf - FW Asserts dump buffer.
3141  * @param num_dumped_dwords - number of dwords that were dumped.
3142  * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
3143  *	results.
3144  *
3145  * @return error if the parsing fails, ok otherwise.
3146  */
3147 enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
3148 						    u32 *dump_buf,
3149 						    u32 num_dumped_dwords,
3150 						    u32 *results_buf_size);
3151 /**
3152  * @brief qed_print_fw_asserts_results - Prints FW Asserts results
3153  *
3154  * @param p_hwfn - HW device data
3155  * @param dump_buf - FW Asserts dump buffer, starting from the header.
3156  * @param num_dumped_dwords - number of dwords that were dumped.
3157  * @param results_buf - buffer for printing the FW Asserts results.
3158  *
3159  * @return error if the parsing fails, ok otherwise.
3160  */
3161 enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
3162 					     u32 *dump_buf,
3163 					     u32 num_dumped_dwords,
3164 					     char *results_buf);
3165 /* Win 2 */
3166 #define GTT_BAR0_MAP_REG_IGU_CMD	0x00f000UL
3167 
3168 /* Win 3 */
3169 #define GTT_BAR0_MAP_REG_TSDM_RAM	0x010000UL
3170 
3171 /* Win 4 */
3172 #define GTT_BAR0_MAP_REG_MSDM_RAM	0x011000UL
3173 
3174 /* Win 5 */
3175 #define GTT_BAR0_MAP_REG_MSDM_RAM_1024	0x012000UL
3176 
3177 /* Win 6 */
3178 #define GTT_BAR0_MAP_REG_USDM_RAM	0x013000UL
3179 
3180 /* Win 7 */
3181 #define GTT_BAR0_MAP_REG_USDM_RAM_1024	0x014000UL
3182 
3183 /* Win 8 */
3184 #define GTT_BAR0_MAP_REG_USDM_RAM_2048	0x015000UL
3185 
3186 /* Win 9 */
3187 #define GTT_BAR0_MAP_REG_XSDM_RAM	0x016000UL
3188 
3189 /* Win 10 */
3190 #define GTT_BAR0_MAP_REG_YSDM_RAM	0x017000UL
3191 
3192 /* Win 11 */
3193 #define GTT_BAR0_MAP_REG_PSDM_RAM	0x018000UL
3194 
3195 /**
3196  * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
3197  *
3198  * Returns the required host memory size in 4KB units.
3199  * Must be called before all QM init HSI functions.
3200  *
3201  * @param pf_id - physical function ID
3202  * @param num_pf_cids - number of connections used by this PF
3203  * @param num_vf_cids - number of connections used by VFs of this PF
3204  * @param num_tids - number of tasks used by this PF
3205  * @param num_pf_pqs - number of PQs used by this PF
3206  * @param num_vf_pqs - number of PQs used by VFs of this PF
3207  *
3208  * @return The required host memory size in 4KB units.
3209  */
3210 u32 qed_qm_pf_mem_size(u8 pf_id,
3211 		       u32 num_pf_cids,
3212 		       u32 num_vf_cids,
3213 		       u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
3214 
3215 struct qed_qm_common_rt_init_params {
3216 	u8 max_ports_per_engine;
3217 	u8 max_phys_tcs_per_port;
3218 	bool pf_rl_en;
3219 	bool pf_wfq_en;
3220 	bool vport_rl_en;
3221 	bool vport_wfq_en;
3222 	struct init_qm_port_params *port_params;
3223 };
3224 
3225 int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
3226 			  struct qed_qm_common_rt_init_params *p_params);
3227 
3228 struct qed_qm_pf_rt_init_params {
3229 	u8 port_id;
3230 	u8 pf_id;
3231 	u8 max_phys_tcs_per_port;
3232 	bool is_first_pf;
3233 	u32 num_pf_cids;
3234 	u32 num_vf_cids;
3235 	u32 num_tids;
3236 	u16 start_pq;
3237 	u16 num_pf_pqs;
3238 	u16 num_vf_pqs;
3239 	u8 start_vport;
3240 	u8 num_vports;
3241 	u16 pf_wfq;
3242 	u32 pf_rl;
3243 	struct init_qm_pq_params *pq_params;
3244 	struct init_qm_vport_params *vport_params;
3245 };
3246 
3247 int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
3248 	struct qed_ptt *p_ptt,
3249 	struct qed_qm_pf_rt_init_params *p_params);
3250 
3251 /**
3252  * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
3253  *
3254  * @param p_hwfn
3255  * @param p_ptt - ptt window used for writing the registers
3256  * @param pf_id - PF ID
3257  * @param pf_wfq - WFQ weight. Must be non-zero.
3258  *
3259  * @return 0 on success, -1 on error.
3260  */
3261 int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
3262 		    struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
3263 
3264 /**
3265  * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
3266  *
3267  * @param p_hwfn
3268  * @param p_ptt - ptt window used for writing the registers
3269  * @param pf_id - PF ID
3270  * @param pf_rl - rate limit in Mb/sec units
3271  *
3272  * @return 0 on success, -1 on error.
3273  */
3274 int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
3275 		   struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
3276 
3277 /**
3278  * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
3279  *
3280  * @param p_hwfn
3281  * @param p_ptt - ptt window used for writing the registers
3282  * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
3283  *	  with the VPORT for each TC. This array is filled by
3284  *	  qed_qm_pf_rt_init
3285  * @param vport_wfq - WFQ weight. Must be non-zero.
3286  *
3287  * @return 0 on success, -1 on error.
3288  */
3289 int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
3290 		       struct qed_ptt *p_ptt,
3291 		       u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
3292 
3293 /**
3294  * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
3295  *
3296  * @param p_hwfn
3297  * @param p_ptt - ptt window used for writing the registers
3298  * @param vport_id - VPORT ID
3299  * @param vport_rl - rate limit in Mb/sec units
3300  *
3301  * @return 0 on success, -1 on error.
3302  */
3303 int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
3304 		      struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
3305 /**
3306  * @brief qed_send_qm_stop_cmd  Sends a stop command to the QM
3307  *
3308  * @param p_hwfn
3309  * @param p_ptt
3310  * @param is_release_cmd - true for release, false for stop.
3311  * @param is_tx_pq - true for Tx PQs, false for Other PQs.
3312  * @param start_pq - first PQ ID to stop
3313  * @param num_pqs - Number of PQs to stop, starting from start_pq.
3314  *
3315  * @return bool, true if successful, false if timeout occured while waiting for QM command done.
3316  */
3317 bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
3318 			  struct qed_ptt *p_ptt,
3319 			  bool is_release_cmd,
3320 			  bool is_tx_pq, u16 start_pq, u16 num_pqs);
3321 
3322 /**
3323  * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
3324  *
3325  * @param p_ptt - ptt window used for writing the registers.
3326  * @param dest_port - vxlan destination udp port.
3327  */
3328 void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
3329 			     struct qed_ptt *p_ptt, u16 dest_port);
3330 
3331 /**
3332  * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
3333  *
3334  * @param p_ptt - ptt window used for writing the registers.
3335  * @param vxlan_enable - vxlan enable flag.
3336  */
3337 void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
3338 			  struct qed_ptt *p_ptt, bool vxlan_enable);
3339 
3340 /**
3341  * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
3342  *
3343  * @param p_ptt - ptt window used for writing the registers.
3344  * @param eth_gre_enable - eth GRE enable enable flag.
3345  * @param ip_gre_enable - IP GRE enable enable flag.
3346  */
3347 void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
3348 			struct qed_ptt *p_ptt,
3349 			bool eth_gre_enable, bool ip_gre_enable);
3350 
3351 /**
3352  * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
3353  *
3354  * @param p_ptt - ptt window used for writing the registers.
3355  * @param dest_port - geneve destination udp port.
3356  */
3357 void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
3358 			      struct qed_ptt *p_ptt, u16 dest_port);
3359 
3360 /**
3361  * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
3362  *
3363  * @param p_ptt - ptt window used for writing the registers.
3364  * @param eth_geneve_enable - eth GENEVE enable enable flag.
3365  * @param ip_geneve_enable - IP GENEVE enable enable flag.
3366  */
3367 void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
3368 			   struct qed_ptt *p_ptt,
3369 			   bool eth_geneve_enable, bool ip_geneve_enable);
3370 
3371 #define	YSTORM_FLOW_CONTROL_MODE_OFFSET			(IRO[0].base)
3372 #define	YSTORM_FLOW_CONTROL_MODE_SIZE			(IRO[0].size)
3373 #define	TSTORM_PORT_STAT_OFFSET(port_id) \
3374 	(IRO[1].base + ((port_id) * IRO[1].m1))
3375 #define	TSTORM_PORT_STAT_SIZE				(IRO[1].size)
3376 #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
3377 	(IRO[2].base + ((port_id) * IRO[2].m1))
3378 #define TSTORM_LL2_PORT_STAT_SIZE			(IRO[2].size)
3379 #define	USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
3380 	(IRO[3].base + ((vf_id) * IRO[3].m1))
3381 #define	USTORM_VF_PF_CHANNEL_READY_SIZE			(IRO[3].size)
3382 #define	USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
3383 	(IRO[4].base + (pf_id) * IRO[4].m1)
3384 #define	USTORM_FLR_FINAL_ACK_SIZE			(IRO[4].size)
3385 #define	USTORM_EQE_CONS_OFFSET(pf_id) \
3386 	(IRO[5].base + ((pf_id) * IRO[5].m1))
3387 #define	USTORM_EQE_CONS_SIZE				(IRO[5].size)
3388 #define	USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
3389 	(IRO[6].base + ((queue_zone_id) * IRO[6].m1))
3390 #define	USTORM_ETH_QUEUE_ZONE_SIZE			(IRO[6].size)
3391 #define	USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
3392 	(IRO[7].base + ((queue_zone_id) * IRO[7].m1))
3393 #define	USTORM_COMMON_QUEUE_CONS_SIZE			(IRO[7].size)
3394 #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
3395 	(IRO[14].base +	((core_rx_queue_id) * IRO[14].m1))
3396 #define TSTORM_LL2_RX_PRODS_SIZE			(IRO[14].size)
3397 #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
3398 	(IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
3399 #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE		(IRO[15].size)
3400 #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
3401 	(IRO[16].base +	((core_rx_queue_id) * IRO[16].m1))
3402 #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE		(IRO[16].size)
3403 #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
3404 	(IRO[17].base +	((core_tx_stats_id) * IRO[17].m1))
3405 #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE	(IRO[17].	size)
3406 #define	MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
3407 	(IRO[18].base + ((stat_counter_id) * IRO[18].m1))
3408 #define	MSTORM_QUEUE_STAT_SIZE				(IRO[18].size)
3409 #define	MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
3410 	(IRO[19].base + ((queue_id) * IRO[19].m1))
3411 #define	MSTORM_ETH_PF_PRODS_SIZE			(IRO[19].size)
3412 #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
3413 	(IRO[20].base +	((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
3414 #define MSTORM_ETH_VF_PRODS_SIZE			(IRO[20].size)
3415 #define	MSTORM_TPA_TIMEOUT_US_OFFSET			(IRO[21].base)
3416 #define	MSTORM_TPA_TIMEOUT_US_SIZE			(IRO[21].size)
3417 #define	MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
3418 	(IRO[22].base + ((pf_id) * IRO[22].m1))
3419 #define	MSTORM_ETH_PF_STAT_SIZE				(IRO[21].size)
3420 #define	USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
3421 	(IRO[23].base + ((stat_counter_id) * IRO[23].m1))
3422 #define	USTORM_QUEUE_STAT_SIZE				(IRO[23].size)
3423 #define	USTORM_ETH_PF_STAT_OFFSET(pf_id) \
3424 	(IRO[24].base + ((pf_id) * IRO[24].m1))
3425 #define	USTORM_ETH_PF_STAT_SIZE				(IRO[24].size)
3426 #define	PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
3427 	(IRO[25].base + ((stat_counter_id) * IRO[25].m1))
3428 #define	PSTORM_QUEUE_STAT_SIZE				(IRO[25].size)
3429 #define	PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
3430 	(IRO[26].base + ((pf_id) * IRO[26].m1))
3431 #define	PSTORM_ETH_PF_STAT_SIZE				(IRO[26].size)
3432 #define	PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
3433 	(IRO[27].base + ((ethtype) * IRO[27].m1))
3434 #define	PSTORM_CTL_FRAME_ETHTYPE_SIZE			(IRO[27].size)
3435 #define	TSTORM_ETH_PRS_INPUT_OFFSET			(IRO[28].base)
3436 #define	TSTORM_ETH_PRS_INPUT_SIZE			(IRO[28].size)
3437 #define	ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
3438 	(IRO[29].base + ((pf_id) * IRO[29].m1))
3439 #define	ETH_RX_RATE_LIMIT_SIZE				(IRO[29].size)
3440 #define	XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
3441 	(IRO[30].base + ((queue_id) * IRO[30].m1))
3442 #define	XSTORM_ETH_QUEUE_ZONE_SIZE			(IRO[30].size)
3443 #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
3444 	(IRO[34].base +	((cmdq_queue_id) * IRO[34].m1))
3445 #define TSTORM_SCSI_CMDQ_CONS_SIZE				(IRO[34].size)
3446 #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
3447 	(IRO[35].base +	((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
3448 #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE				(IRO[35].size)
3449 #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
3450 	(IRO[36].base +	((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
3451 #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE				(IRO[36].size)
3452 #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
3453 	(IRO[37].base +	((pf_id) * IRO[37].m1))
3454 #define TSTORM_ISCSI_RX_STATS_SIZE				(IRO[37].size)
3455 #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
3456 	(IRO[38].base +	((pf_id) * IRO[38].m1))
3457 #define MSTORM_ISCSI_RX_STATS_SIZE				(IRO[38].size)
3458 #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
3459 	(IRO[39].base +	((pf_id) * IRO[39].m1))
3460 #define USTORM_ISCSI_RX_STATS_SIZE				(IRO[39].size)
3461 #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
3462 	(IRO[40].base +	((pf_id) * IRO[40].m1))
3463 #define XSTORM_ISCSI_TX_STATS_SIZE				(IRO[40].size)
3464 #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
3465 	(IRO[41].base +	((pf_id) * IRO[41].m1))
3466 #define YSTORM_ISCSI_TX_STATS_SIZE				(IRO[41].size)
3467 #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
3468 	(IRO[42].base +	((pf_id) * IRO[42].m1))
3469 #define PSTORM_ISCSI_TX_STATS_SIZE				(IRO[42].size)
3470 #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
3471 	(IRO[45].base +	((rdma_stat_counter_id) * IRO[45].m1))
3472 #define PSTORM_RDMA_QUEUE_STAT_SIZE				(IRO[45].size)
3473 #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
3474 	(IRO[46].base +	((rdma_stat_counter_id) * IRO[46].m1))
3475 #define TSTORM_RDMA_QUEUE_STAT_SIZE				(IRO[46].size)
3476 
3477 static const struct iro iro_arr[47] = {
3478 	{0x0, 0x0, 0x0, 0x0, 0x8},
3479 	{0x4cb0, 0x78, 0x0, 0x0, 0x78},
3480 	{0x6318, 0x20, 0x0, 0x0, 0x20},
3481 	{0xb00, 0x8, 0x0, 0x0, 0x4},
3482 	{0xa80, 0x8, 0x0, 0x0, 0x4},
3483 	{0x0, 0x8, 0x0, 0x0, 0x2},
3484 	{0x80, 0x8, 0x0, 0x0, 0x4},
3485 	{0x84, 0x8, 0x0, 0x0, 0x2},
3486 	{0x4bc0, 0x0, 0x0, 0x0, 0x78},
3487 	{0x3df0, 0x0, 0x0, 0x0, 0x78},
3488 	{0x29b0, 0x0, 0x0, 0x0, 0x78},
3489 	{0x4c38, 0x0, 0x0, 0x0, 0x78},
3490 	{0x4990, 0x0, 0x0, 0x0, 0x78},
3491 	{0x7e48, 0x0, 0x0, 0x0, 0x78},
3492 	{0xa28, 0x8, 0x0, 0x0, 0x8},
3493 	{0x60f8, 0x10, 0x0, 0x0, 0x10},
3494 	{0xb820, 0x30, 0x0, 0x0, 0x30},
3495 	{0x95b8, 0x30, 0x0, 0x0, 0x30},
3496 	{0x4b60, 0x80, 0x0, 0x0, 0x40},
3497 	{0x1f8, 0x4, 0x0, 0x0, 0x4},
3498 	{0x53a0, 0x80, 0x4, 0x0, 0x4},
3499 	{0xc8f0, 0x0, 0x0, 0x0, 0x4},
3500 	{0x4ba0, 0x80, 0x0, 0x0, 0x20},
3501 	{0x8050, 0x40, 0x0, 0x0, 0x30},
3502 	{0xe770, 0x60, 0x0, 0x0, 0x60},
3503 	{0x2b48, 0x80, 0x0, 0x0, 0x38},
3504 	{0xf188, 0x78, 0x0, 0x0, 0x78},
3505 	{0x1f8, 0x4, 0x0, 0x0, 0x4},
3506 	{0xacf0, 0x0, 0x0, 0x0, 0xf0},
3507 	{0xade0, 0x8, 0x0, 0x0, 0x8},
3508 	{0x1f8, 0x8, 0x0, 0x0, 0x8},
3509 	{0xac0, 0x8, 0x0, 0x0, 0x8},
3510 	{0x2578, 0x8, 0x0, 0x0, 0x8},
3511 	{0x24f8, 0x8, 0x0, 0x0, 0x8},
3512 	{0x0, 0x8, 0x0, 0x0, 0x8},
3513 	{0x200, 0x10, 0x8, 0x0, 0x8},
3514 	{0xb78, 0x10, 0x8, 0x0, 0x2},
3515 	{0xd888, 0x38, 0x0, 0x0, 0x24},
3516 	{0x12c38, 0x10, 0x0, 0x0, 0x8},
3517 	{0x11aa0, 0x38, 0x0, 0x0, 0x18},
3518 	{0xa8c0, 0x30, 0x0, 0x0, 0x10},
3519 	{0x86f8, 0x28, 0x0, 0x0, 0x18},
3520 	{0x101f8, 0x10, 0x0, 0x0, 0x10},
3521 	{0xdd08, 0x48, 0x0, 0x0, 0x38},
3522 	{0x10660, 0x20, 0x0, 0x0, 0x20},
3523 	{0x2b80, 0x80, 0x0, 0x0, 0x10},
3524 	{0x5000, 0x10, 0x0, 0x0, 0x10},
3525 };
3526 
3527 /* Runtime array offsets */
3528 #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET	0
3529 #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET	1
3530 #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET	2
3531 #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET	3
3532 #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET	4
3533 #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET	5
3534 #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET	6
3535 #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET	7
3536 #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET	8
3537 #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET	9
3538 #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET	10
3539 #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET	11
3540 #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET	12
3541 #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET	13
3542 #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET	14
3543 #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET	15
3544 #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET	16
3545 #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET	17
3546 #define IGU_REG_PF_CONFIGURATION_RT_OFFSET	18
3547 #define IGU_REG_VF_CONFIGURATION_RT_OFFSET	19
3548 #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET	20
3549 #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET	21
3550 #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET	22
3551 #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET	23
3552 #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET	24
3553 #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET	761
3554 #define CAU_REG_SB_VAR_MEMORY_RT_SIZE	736
3555 #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET	761
3556 #define CAU_REG_SB_VAR_MEMORY_RT_SIZE	736
3557 #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET	1497
3558 #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE	736
3559 #define CAU_REG_PI_MEMORY_RT_OFFSET	2233
3560 #define CAU_REG_PI_MEMORY_RT_SIZE	4416
3561 #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET	6649
3562 #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET	6650
3563 #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET	6651
3564 #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET	6652
3565 #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET	6653
3566 #define PRS_REG_SEARCH_TCP_RT_OFFSET	6654
3567 #define PRS_REG_SEARCH_FCOE_RT_OFFSET	6655
3568 #define PRS_REG_SEARCH_ROCE_RT_OFFSET	6656
3569 #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET	6657
3570 #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET	6658
3571 #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET	6659
3572 #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET	6660
3573 #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET	6661
3574 #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET	6662
3575 #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET	6663
3576 #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET	6664
3577 #define SRC_REG_FIRSTFREE_RT_OFFSET	6665
3578 #define SRC_REG_FIRSTFREE_RT_SIZE	2
3579 #define SRC_REG_LASTFREE_RT_OFFSET	6667
3580 #define SRC_REG_LASTFREE_RT_SIZE	2
3581 #define SRC_REG_COUNTFREE_RT_OFFSET	6669
3582 #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET	6670
3583 #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET	6671
3584 #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET	6672
3585 #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET	6673
3586 #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET	6674
3587 #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET	6675
3588 #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET	6676
3589 #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET	6677
3590 #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET	6678
3591 #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET	6679
3592 #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET	6680
3593 #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET	6681
3594 #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET	6682
3595 #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET	6683
3596 #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET	6684
3597 #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET	6685
3598 #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET	6686
3599 #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET	6687
3600 #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET	6688
3601 #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET	6689
3602 #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET	6690
3603 #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET	6691
3604 #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET	6692
3605 #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET	6693
3606 #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET	6694
3607 #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET	6695
3608 #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET	6696
3609 #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET	6697
3610 #define PSWRQ2_REG_VF_BASE_RT_OFFSET	6698
3611 #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET	6699
3612 #define PSWRQ2_REG_WR_MBS0_RT_OFFSET	6700
3613 #define PSWRQ2_REG_RD_MBS0_RT_OFFSET	6701
3614 #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET	6702
3615 #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET	6703
3616 #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET	6704
3617 #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE	22000
3618 #define PGLUE_REG_B_VF_BASE_RT_OFFSET	28704
3619 #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET	28705
3620 #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET	28706
3621 #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET	28707
3622 #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET	28708
3623 #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET	28709
3624 #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET	28710
3625 #define TM_REG_VF_ENABLE_CONN_RT_OFFSET	28711
3626 #define TM_REG_PF_ENABLE_CONN_RT_OFFSET	28712
3627 #define TM_REG_PF_ENABLE_TASK_RT_OFFSET	28713
3628 #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET	28714
3629 #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET	28715
3630 #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET	28716
3631 #define TM_REG_CONFIG_CONN_MEM_RT_SIZE	416
3632 #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET	29132
3633 #define TM_REG_CONFIG_TASK_MEM_RT_SIZE	512
3634 #define QM_REG_MAXPQSIZE_0_RT_OFFSET	29644
3635 #define QM_REG_MAXPQSIZE_1_RT_OFFSET	29645
3636 #define QM_REG_MAXPQSIZE_2_RT_OFFSET	29646
3637 #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET	29647
3638 #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET	29648
3639 #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET	29649
3640 #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET	29650
3641 #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET	29651
3642 #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET	29652
3643 #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET	29653
3644 #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET	29654
3645 #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET	29655
3646 #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET	29656
3647 #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET	29657
3648 #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET	29658
3649 #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET	29659
3650 #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET	29660
3651 #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET	29661
3652 #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET	29662
3653 #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET	29663
3654 #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET	29664
3655 #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET	29665
3656 #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET	29666
3657 #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET	29667
3658 #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET	29668
3659 #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET	29669
3660 #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET	29670
3661 #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET	29671
3662 #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET	29672
3663 #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET	29673
3664 #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET	29674
3665 #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET	29675
3666 #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET	29676
3667 #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET	29677
3668 #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET	29678
3669 #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET	29679
3670 #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET	29680
3671 #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET	29681
3672 #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET	29682
3673 #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET	29683
3674 #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET	29684
3675 #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET	29685
3676 #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET	29686
3677 #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET	29687
3678 #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET	29688
3679 #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET	29689
3680 #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET	29690
3681 #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET	29691
3682 #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET	29692
3683 #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET	29693
3684 #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET	29694
3685 #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET	29695
3686 #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET	29696
3687 #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET	29697
3688 #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET	29698
3689 #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET	29699
3690 #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET	29700
3691 #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET	29701
3692 #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET	29702
3693 #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET	29703
3694 #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET	29704
3695 #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET	29705
3696 #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET	29706
3697 #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET	29707
3698 #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET	29708
3699 #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET	29709
3700 #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET	29710
3701 #define QM_REG_BASEADDROTHERPQ_RT_OFFSET	29711
3702 #define QM_REG_BASEADDROTHERPQ_RT_SIZE	128
3703 #define QM_REG_VOQCRDLINE_RT_OFFSET	29839
3704 #define QM_REG_VOQCRDLINE_RT_SIZE	20
3705 #define QM_REG_VOQINITCRDLINE_RT_OFFSET	29859
3706 #define QM_REG_VOQINITCRDLINE_RT_SIZE	20
3707 #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET	29879
3708 #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET	29880
3709 #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET	29881
3710 #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET	29882
3711 #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET	29883
3712 #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET	29884
3713 #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET	29885
3714 #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET	29886
3715 #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET	29887
3716 #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET	29888
3717 #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET	29889
3718 #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET	29890
3719 #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET	29891
3720 #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET	29892
3721 #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET	29893
3722 #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET	29894
3723 #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET	29895
3724 #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET	29896
3725 #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET	29897
3726 #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET	29898
3727 #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET	29899
3728 #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET	29900
3729 #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET	29901
3730 #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET	29902
3731 #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET	29903
3732 #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET	29904
3733 #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET	29905
3734 #define QM_REG_PQTX2PF_0_RT_OFFSET	29906
3735 #define QM_REG_PQTX2PF_1_RT_OFFSET	29907
3736 #define QM_REG_PQTX2PF_2_RT_OFFSET	29908
3737 #define QM_REG_PQTX2PF_3_RT_OFFSET	29909
3738 #define QM_REG_PQTX2PF_4_RT_OFFSET	29910
3739 #define QM_REG_PQTX2PF_5_RT_OFFSET	29911
3740 #define QM_REG_PQTX2PF_6_RT_OFFSET	29912
3741 #define QM_REG_PQTX2PF_7_RT_OFFSET	29913
3742 #define QM_REG_PQTX2PF_8_RT_OFFSET	29914
3743 #define QM_REG_PQTX2PF_9_RT_OFFSET	29915
3744 #define QM_REG_PQTX2PF_10_RT_OFFSET	29916
3745 #define QM_REG_PQTX2PF_11_RT_OFFSET	29917
3746 #define QM_REG_PQTX2PF_12_RT_OFFSET	29918
3747 #define QM_REG_PQTX2PF_13_RT_OFFSET	29919
3748 #define QM_REG_PQTX2PF_14_RT_OFFSET	29920
3749 #define QM_REG_PQTX2PF_15_RT_OFFSET	29921
3750 #define QM_REG_PQTX2PF_16_RT_OFFSET	29922
3751 #define QM_REG_PQTX2PF_17_RT_OFFSET	29923
3752 #define QM_REG_PQTX2PF_18_RT_OFFSET	29924
3753 #define QM_REG_PQTX2PF_19_RT_OFFSET	29925
3754 #define QM_REG_PQTX2PF_20_RT_OFFSET	29926
3755 #define QM_REG_PQTX2PF_21_RT_OFFSET	29927
3756 #define QM_REG_PQTX2PF_22_RT_OFFSET	29928
3757 #define QM_REG_PQTX2PF_23_RT_OFFSET	29929
3758 #define QM_REG_PQTX2PF_24_RT_OFFSET	29930
3759 #define QM_REG_PQTX2PF_25_RT_OFFSET	29931
3760 #define QM_REG_PQTX2PF_26_RT_OFFSET	29932
3761 #define QM_REG_PQTX2PF_27_RT_OFFSET	29933
3762 #define QM_REG_PQTX2PF_28_RT_OFFSET	29934
3763 #define QM_REG_PQTX2PF_29_RT_OFFSET	29935
3764 #define QM_REG_PQTX2PF_30_RT_OFFSET	29936
3765 #define QM_REG_PQTX2PF_31_RT_OFFSET	29937
3766 #define QM_REG_PQTX2PF_32_RT_OFFSET	29938
3767 #define QM_REG_PQTX2PF_33_RT_OFFSET	29939
3768 #define QM_REG_PQTX2PF_34_RT_OFFSET	29940
3769 #define QM_REG_PQTX2PF_35_RT_OFFSET	29941
3770 #define QM_REG_PQTX2PF_36_RT_OFFSET	29942
3771 #define QM_REG_PQTX2PF_37_RT_OFFSET	29943
3772 #define QM_REG_PQTX2PF_38_RT_OFFSET	29944
3773 #define QM_REG_PQTX2PF_39_RT_OFFSET	29945
3774 #define QM_REG_PQTX2PF_40_RT_OFFSET	29946
3775 #define QM_REG_PQTX2PF_41_RT_OFFSET	29947
3776 #define QM_REG_PQTX2PF_42_RT_OFFSET	29948
3777 #define QM_REG_PQTX2PF_43_RT_OFFSET	29949
3778 #define QM_REG_PQTX2PF_44_RT_OFFSET	29950
3779 #define QM_REG_PQTX2PF_45_RT_OFFSET	29951
3780 #define QM_REG_PQTX2PF_46_RT_OFFSET	29952
3781 #define QM_REG_PQTX2PF_47_RT_OFFSET	29953
3782 #define QM_REG_PQTX2PF_48_RT_OFFSET	29954
3783 #define QM_REG_PQTX2PF_49_RT_OFFSET	29955
3784 #define QM_REG_PQTX2PF_50_RT_OFFSET	29956
3785 #define QM_REG_PQTX2PF_51_RT_OFFSET	29957
3786 #define QM_REG_PQTX2PF_52_RT_OFFSET	29958
3787 #define QM_REG_PQTX2PF_53_RT_OFFSET	29959
3788 #define QM_REG_PQTX2PF_54_RT_OFFSET	29960
3789 #define QM_REG_PQTX2PF_55_RT_OFFSET	29961
3790 #define QM_REG_PQTX2PF_56_RT_OFFSET	29962
3791 #define QM_REG_PQTX2PF_57_RT_OFFSET	29963
3792 #define QM_REG_PQTX2PF_58_RT_OFFSET	29964
3793 #define QM_REG_PQTX2PF_59_RT_OFFSET	29965
3794 #define QM_REG_PQTX2PF_60_RT_OFFSET	29966
3795 #define QM_REG_PQTX2PF_61_RT_OFFSET	29967
3796 #define QM_REG_PQTX2PF_62_RT_OFFSET	29968
3797 #define QM_REG_PQTX2PF_63_RT_OFFSET	29969
3798 #define QM_REG_PQOTHER2PF_0_RT_OFFSET	29970
3799 #define QM_REG_PQOTHER2PF_1_RT_OFFSET	29971
3800 #define QM_REG_PQOTHER2PF_2_RT_OFFSET	29972
3801 #define QM_REG_PQOTHER2PF_3_RT_OFFSET	29973
3802 #define QM_REG_PQOTHER2PF_4_RT_OFFSET	29974
3803 #define QM_REG_PQOTHER2PF_5_RT_OFFSET	29975
3804 #define QM_REG_PQOTHER2PF_6_RT_OFFSET	29976
3805 #define QM_REG_PQOTHER2PF_7_RT_OFFSET	29977
3806 #define QM_REG_PQOTHER2PF_8_RT_OFFSET	29978
3807 #define QM_REG_PQOTHER2PF_9_RT_OFFSET	29979
3808 #define QM_REG_PQOTHER2PF_10_RT_OFFSET	29980
3809 #define QM_REG_PQOTHER2PF_11_RT_OFFSET	29981
3810 #define QM_REG_PQOTHER2PF_12_RT_OFFSET	29982
3811 #define QM_REG_PQOTHER2PF_13_RT_OFFSET	29983
3812 #define QM_REG_PQOTHER2PF_14_RT_OFFSET	29984
3813 #define QM_REG_PQOTHER2PF_15_RT_OFFSET	29985
3814 #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET	29986
3815 #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET	29987
3816 #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET	29988
3817 #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET	29989
3818 #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET	29990
3819 #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET	29991
3820 #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET	29992
3821 #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET	29993
3822 #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET	29994
3823 #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET	29995
3824 #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET	29996
3825 #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET	29997
3826 #define QM_REG_RLGLBLINCVAL_RT_OFFSET	29998
3827 #define QM_REG_RLGLBLINCVAL_RT_SIZE	256
3828 #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET	30254
3829 #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE	256
3830 #define QM_REG_RLGLBLCRD_RT_OFFSET	30510
3831 #define QM_REG_RLGLBLCRD_RT_SIZE	256
3832 #define QM_REG_RLGLBLENABLE_RT_OFFSET	30766
3833 #define QM_REG_RLPFPERIOD_RT_OFFSET	30767
3834 #define QM_REG_RLPFPERIODTIMER_RT_OFFSET	30768
3835 #define QM_REG_RLPFINCVAL_RT_OFFSET	30769
3836 #define QM_REG_RLPFINCVAL_RT_SIZE	16
3837 #define QM_REG_RLPFUPPERBOUND_RT_OFFSET	30785
3838 #define QM_REG_RLPFUPPERBOUND_RT_SIZE	16
3839 #define QM_REG_RLPFCRD_RT_OFFSET	30801
3840 #define QM_REG_RLPFCRD_RT_SIZE	16
3841 #define QM_REG_RLPFENABLE_RT_OFFSET	30817
3842 #define QM_REG_RLPFVOQENABLE_RT_OFFSET	30818
3843 #define QM_REG_WFQPFWEIGHT_RT_OFFSET	30819
3844 #define QM_REG_WFQPFWEIGHT_RT_SIZE	16
3845 #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET	30835
3846 #define QM_REG_WFQPFUPPERBOUND_RT_SIZE	16
3847 #define QM_REG_WFQPFCRD_RT_OFFSET	30851
3848 #define QM_REG_WFQPFCRD_RT_SIZE	160
3849 #define QM_REG_WFQPFENABLE_RT_OFFSET	31011
3850 #define QM_REG_WFQVPENABLE_RT_OFFSET	31012
3851 #define QM_REG_BASEADDRTXPQ_RT_OFFSET	31013
3852 #define QM_REG_BASEADDRTXPQ_RT_SIZE	512
3853 #define QM_REG_TXPQMAP_RT_OFFSET	31525
3854 #define QM_REG_TXPQMAP_RT_SIZE	512
3855 #define QM_REG_WFQVPWEIGHT_RT_OFFSET	32037
3856 #define QM_REG_WFQVPWEIGHT_RT_SIZE	512
3857 #define QM_REG_WFQVPCRD_RT_OFFSET	32549
3858 #define QM_REG_WFQVPCRD_RT_SIZE	512
3859 #define QM_REG_WFQVPMAP_RT_OFFSET	33061
3860 #define QM_REG_WFQVPMAP_RT_SIZE	512
3861 #define QM_REG_WFQPFCRD_MSB_RT_OFFSET	33573
3862 #define QM_REG_WFQPFCRD_MSB_RT_SIZE	160
3863 #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET	33733
3864 #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET	33734
3865 #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET	33735
3866 #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET	33736
3867 #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET	33737
3868 #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET	33738
3869 #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET	33739
3870 #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET	33740
3871 #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE	4
3872 #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET	33744
3873 #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE	4
3874 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET	33748
3875 #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE	4
3876 #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET	33752
3877 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET	33753
3878 #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE	32
3879 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET	33785
3880 #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE	16
3881 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET	33801
3882 #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE	16
3883 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET	33817
3884 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE	16
3885 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET	33833
3886 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE	16
3887 #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET	33849
3888 #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET	33850
3889 #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET	33851
3890 #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET	33852
3891 #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET	33853
3892 #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET	33854
3893 #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET	33855
3894 #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET	33856
3895 #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET	33857
3896 #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET	33858
3897 #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET	33859
3898 #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET	33860
3899 #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET	33861
3900 #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET	33862
3901 #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET	33863
3902 #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET	33864
3903 #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET	33865
3904 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET	33866
3905 #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET	33867
3906 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET	33868
3907 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET	33869
3908 #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET	33870
3909 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET	33871
3910 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET	33872
3911 #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET	33873
3912 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET	33874
3913 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET	33875
3914 #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET	33876
3915 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET	33877
3916 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET	33878
3917 #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET	33879
3918 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET	33880
3919 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET	33881
3920 #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET	33882
3921 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET	33883
3922 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET	33884
3923 #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET	33885
3924 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET	33886
3925 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET	33887
3926 #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET	33888
3927 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET	33889
3928 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET	33890
3929 #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET	33891
3930 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET	33892
3931 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET	33893
3932 #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET	33894
3933 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET	33895
3934 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET	33896
3935 #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET	33897
3936 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET	33898
3937 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET	33899
3938 #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET	33900
3939 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET	33901
3940 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET	33902
3941 #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET	33903
3942 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET	33904
3943 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET	33905
3944 #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET	33906
3945 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET	33907
3946 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET	33908
3947 #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET	33909
3948 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET	33910
3949 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET	33911
3950 #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET	33912
3951 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET	33913
3952 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET	33914
3953 #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET	33915
3954 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET	33916
3955 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET	33917
3956 #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET	33918
3957 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET	33919
3958 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET	33920
3959 #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET	33921
3960 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET	33922
3961 #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET	33923
3962 #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET	33924
3963 #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET	33925
3964 #define XCM_REG_CON_PHY_Q3_RT_OFFSET	33926
3965 
3966 #define RUNTIME_ARRAY_SIZE 33927
3967 
3968 /* The eth storm context for the Tstorm */
3969 struct tstorm_eth_conn_st_ctx {
3970 	__le32 reserved[4];
3971 };
3972 
3973 /* The eth storm context for the Pstorm */
3974 struct pstorm_eth_conn_st_ctx {
3975 	__le32 reserved[8];
3976 };
3977 
3978 /* The eth storm context for the Xstorm */
3979 struct xstorm_eth_conn_st_ctx {
3980 	__le32 reserved[60];
3981 };
3982 
3983 struct xstorm_eth_conn_ag_ctx {
3984 	u8 reserved0;
3985 	u8 eth_state;
3986 	u8 flags0;
3987 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK	0x1
3988 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT	0
3989 #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK		0x1
3990 #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT		1
3991 #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK		0x1
3992 #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT		2
3993 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK	0x1
3994 #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT	3
3995 #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK		0x1
3996 #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT		4
3997 #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK		0x1
3998 #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT		5
3999 #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK		0x1
4000 #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT		6
4001 #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK		0x1
4002 #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT		7
4003 		u8 flags1;
4004 #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK		0x1
4005 #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT		0
4006 #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK		0x1
4007 #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT		1
4008 #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK		0x1
4009 #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT		2
4010 #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK		0x1
4011 #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT		3
4012 #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK		0x1
4013 #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT		4
4014 #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK		0x1
4015 #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT		5
4016 #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK	0x1
4017 #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT	6
4018 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK	0x1
4019 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT	7
4020 	u8 flags2;
4021 #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK		0x3
4022 #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT		0
4023 #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK		0x3
4024 #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT		2
4025 #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK		0x3
4026 #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT		4
4027 #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK		0x3
4028 #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT		6
4029 	u8 flags3;
4030 #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK		0x3
4031 #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT		0
4032 #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK		0x3
4033 #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT		2
4034 #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK		0x3
4035 #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT		4
4036 #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK		0x3
4037 #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT		6
4038 		u8 flags4;
4039 #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK		0x3
4040 #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT		0
4041 #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK		0x3
4042 #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT		2
4043 #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK		0x3
4044 #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT		4
4045 #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK		0x3
4046 #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT		6
4047 	u8 flags5;
4048 #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK		0x3
4049 #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT		0
4050 #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK		0x3
4051 #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT		2
4052 #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK		0x3
4053 #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT		4
4054 #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK		0x3
4055 #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT		6
4056 	u8 flags6;
4057 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK	0x3
4058 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT	0
4059 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK	0x3
4060 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT	2
4061 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK		0x3
4062 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT		4
4063 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK	0x3
4064 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT	6
4065 	u8 flags7;
4066 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK		0x3
4067 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT		0
4068 #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK		0x3
4069 #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT		2
4070 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK		0x3
4071 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT		4
4072 #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK		0x1
4073 #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT		6
4074 #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK		0x1
4075 #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT		7
4076 	u8 flags8;
4077 #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK		0x1
4078 #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT		0
4079 #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK		0x1
4080 #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT		1
4081 #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK		0x1
4082 #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT		2
4083 #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK		0x1
4084 #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT		3
4085 #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK		0x1
4086 #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT		4
4087 #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK		0x1
4088 #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT		5
4089 #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK		0x1
4090 #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT		6
4091 #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK		0x1
4092 #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT		7
4093 	u8 flags9;
4094 #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK		0x1
4095 #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT		0
4096 #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK		0x1
4097 #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT		1
4098 #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK		0x1
4099 #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT		2
4100 #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK		0x1
4101 #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT		3
4102 #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK		0x1
4103 #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT		4
4104 #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK		0x1
4105 #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT		5
4106 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK	0x1
4107 #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
4108 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK	0x1
4109 #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
4110 	u8 flags10;
4111 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK		0x1
4112 #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT		0
4113 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK	0x1
4114 #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT	1
4115 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK		0x1
4116 #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT	2
4117 #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK		0x1
4118 #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT		3
4119 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK	0x1
4120 #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT	4
4121 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
4122 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
4123 #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK		0x1
4124 #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT		6
4125 #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK		0x1
4126 #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT		7
4127 	u8 flags11;
4128 #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK		0x1
4129 #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT		0
4130 #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK		0x1
4131 #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT		1
4132 #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK	0x1
4133 #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT	2
4134 #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK		0x1
4135 #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT		3
4136 #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK		0x1
4137 #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT		4
4138 #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK		0x1
4139 #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT		5
4140 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK	0x1
4141 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT	6
4142 #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK		0x1
4143 #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT		7
4144 	u8 flags12;
4145 #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK		0x1
4146 #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT		0
4147 #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK		0x1
4148 #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT		1
4149 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK	0x1
4150 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT	2
4151 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK	0x1
4152 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT	3
4153 #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK		0x1
4154 #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT		4
4155 #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK		0x1
4156 #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT		5
4157 #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK		0x1
4158 #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT		6
4159 #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK		0x1
4160 #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT		7
4161 	u8 flags13;
4162 #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK		0x1
4163 #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT		0
4164 #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK		0x1
4165 #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT		1
4166 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK	0x1
4167 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT	2
4168 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK	0x1
4169 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT	3
4170 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK	0x1
4171 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT	4
4172 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK	0x1
4173 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT	5
4174 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK	0x1
4175 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT	6
4176 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK	0x1
4177 #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT	7
4178 	u8 flags14;
4179 #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK	0x1
4180 #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT	0
4181 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK	0x1
4182 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT	1
4183 #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
4184 #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
4185 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
4186 #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
4187 #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK	0x1
4188 #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT	4
4189 #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK	0x1
4190 #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT	5
4191 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK		0x3
4192 #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT		6
4193 	u8 edpm_event_id;
4194 	__le16 physical_q0;
4195 	__le16 quota;
4196 	__le16 edpm_num_bds;
4197 	__le16 tx_bd_cons;
4198 	__le16 tx_bd_prod;
4199 	__le16 tx_class;
4200 	__le16 conn_dpi;
4201 	u8 byte3;
4202 	u8 byte4;
4203 	u8 byte5;
4204 	u8 byte6;
4205 	__le32 reg0;
4206 	__le32 reg1;
4207 	__le32 reg2;
4208 	__le32 reg3;
4209 	__le32 reg4;
4210 	__le32 reg5;
4211 	__le32 reg6;
4212 	__le16 word7;
4213 	__le16 word8;
4214 	__le16 word9;
4215 	__le16 word10;
4216 	__le32 reg7;
4217 	__le32 reg8;
4218 	__le32 reg9;
4219 	u8 byte7;
4220 	u8 byte8;
4221 	u8 byte9;
4222 	u8 byte10;
4223 	u8 byte11;
4224 	u8 byte12;
4225 	u8 byte13;
4226 	u8 byte14;
4227 	u8 byte15;
4228 	u8 byte16;
4229 	__le16 word11;
4230 	__le32 reg10;
4231 	__le32 reg11;
4232 	__le32 reg12;
4233 	__le32 reg13;
4234 	__le32 reg14;
4235 	__le32 reg15;
4236 	__le32 reg16;
4237 	__le32 reg17;
4238 	__le32 reg18;
4239 	__le32 reg19;
4240 	__le16 word12;
4241 	__le16 word13;
4242 	__le16 word14;
4243 	__le16 word15;
4244 };
4245 
4246 /* The eth storm context for the Ystorm */
4247 struct ystorm_eth_conn_st_ctx {
4248 	__le32 reserved[8];
4249 };
4250 
4251 struct ystorm_eth_conn_ag_ctx {
4252 	u8 byte0;
4253 	u8 state;
4254 	u8 flags0;
4255 #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK		0x1
4256 #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT		0
4257 #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK		0x1
4258 #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT		1
4259 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK	0x3
4260 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT	2
4261 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK	0x3
4262 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT	4
4263 #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK			0x3
4264 #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT		6
4265 	u8 flags1;
4266 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK	0x1
4267 #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT	0
4268 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK		0x1
4269 #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT	1
4270 #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK			0x1
4271 #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT			2
4272 #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK			0x1
4273 #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT			3
4274 #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK			0x1
4275 #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT			4
4276 #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK			0x1
4277 #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT			5
4278 #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK			0x1
4279 #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT			6
4280 #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK			0x1
4281 #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT			7
4282 	u8 tx_q0_int_coallecing_timeset;
4283 	u8 byte3;
4284 	__le16 word0;
4285 	__le32 terminate_spqe;
4286 	__le32 reg1;
4287 	__le16 tx_bd_cons_upd;
4288 	__le16 word2;
4289 	__le16 word3;
4290 	__le16 word4;
4291 	__le32 reg2;
4292 	__le32 reg3;
4293 };
4294 
4295 struct tstorm_eth_conn_ag_ctx {
4296 	u8 byte0;
4297 	u8 byte1;
4298 	u8 flags0;
4299 #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK		0x1
4300 #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT		0
4301 #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK		0x1
4302 #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT		1
4303 #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK		0x1
4304 #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT		2
4305 #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK		0x1
4306 #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT		3
4307 #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK		0x1
4308 #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT		4
4309 #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK		0x1
4310 #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT		5
4311 #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK			0x3
4312 #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT		6
4313 	u8 flags1;
4314 #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK			0x3
4315 #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT		0
4316 #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK			0x3
4317 #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT		2
4318 #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK			0x3
4319 #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT		4
4320 #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK			0x3
4321 #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT		6
4322 	u8 flags2;
4323 #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK			0x3
4324 #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT		0
4325 #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK			0x3
4326 #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT		2
4327 #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK			0x3
4328 #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT		4
4329 #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK			0x3
4330 #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT		6
4331 	u8 flags3;
4332 #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK			0x3
4333 #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT		0
4334 #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK		0x3
4335 #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT		2
4336 #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK		0x1
4337 #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT		4
4338 #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK		0x1
4339 #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT		5
4340 #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK		0x1
4341 #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT		6
4342 #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK		0x1
4343 #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT		7
4344 	u8 flags4;
4345 #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK		0x1
4346 #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT		0
4347 #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK		0x1
4348 #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT		1
4349 #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK		0x1
4350 #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT		2
4351 #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK		0x1
4352 #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT		3
4353 #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK		0x1
4354 #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT		4
4355 #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK		0x1
4356 #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT		5
4357 #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK		0x1
4358 #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT		6
4359 #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK		0x1
4360 #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT		7
4361 	u8 flags5;
4362 #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK		0x1
4363 #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT		0
4364 #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK		0x1
4365 #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT		1
4366 #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK		0x1
4367 #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT		2
4368 #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK		0x1
4369 #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT		3
4370 #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK		0x1
4371 #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT		4
4372 #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK		0x1
4373 #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT		5
4374 #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK		0x1
4375 #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT		6
4376 #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK		0x1
4377 #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT		7
4378 	__le32 reg0;
4379 	__le32 reg1;
4380 	__le32 reg2;
4381 	__le32 reg3;
4382 	__le32 reg4;
4383 	__le32 reg5;
4384 	__le32 reg6;
4385 	__le32 reg7;
4386 	__le32 reg8;
4387 	u8 byte2;
4388 	u8 byte3;
4389 	__le16 rx_bd_cons;
4390 	u8 byte4;
4391 	u8 byte5;
4392 	__le16 rx_bd_prod;
4393 	__le16 word2;
4394 	__le16 word3;
4395 	__le32 reg9;
4396 	__le32 reg10;
4397 };
4398 
4399 struct ustorm_eth_conn_ag_ctx {
4400 	u8 byte0;
4401 	u8 byte1;
4402 	u8 flags0;
4403 #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK			0x1
4404 #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT			0
4405 #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK			0x1
4406 #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT			1
4407 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK		0x3
4408 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT	2
4409 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK		0x3
4410 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT	4
4411 #define USTORM_ETH_CONN_AG_CTX_CF2_MASK				0x3
4412 #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT			6
4413 	u8 flags1;
4414 #define USTORM_ETH_CONN_AG_CTX_CF3_MASK				0x3
4415 #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT			0
4416 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK			0x3
4417 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT			2
4418 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK			0x3
4419 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT			4
4420 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK		0x3
4421 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT		6
4422 	u8 flags2;
4423 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK	0x1
4424 #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT	0
4425 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK	0x1
4426 #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT	1
4427 #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK			0x1
4428 #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT			2
4429 #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK			0x1
4430 #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT			3
4431 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK		0x1
4432 #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT		4
4433 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK		0x1
4434 #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT		5
4435 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK	0x1
4436 #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT	6
4437 #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK			0x1
4438 #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT			7
4439 	u8 flags3;
4440 #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK			0x1
4441 #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT			0
4442 #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK			0x1
4443 #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT			1
4444 #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK			0x1
4445 #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT			2
4446 #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK			0x1
4447 #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT			3
4448 #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK			0x1
4449 #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT			4
4450 #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK			0x1
4451 #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT			5
4452 #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK			0x1
4453 #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT			6
4454 #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK			0x1
4455 #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT			7
4456 	u8 byte2;
4457 	u8 byte3;
4458 	__le16 word0;
4459 	__le16 tx_bd_cons;
4460 	__le32 reg0;
4461 	__le32 reg1;
4462 	__le32 reg2;
4463 	__le32 tx_int_coallecing_timeset;
4464 	__le16 tx_drv_bd_cons;
4465 	__le16 rx_drv_cqe_cons;
4466 };
4467 
4468 /* The eth storm context for the Ustorm */
4469 struct ustorm_eth_conn_st_ctx {
4470 	__le32 reserved[40];
4471 };
4472 
4473 /* The eth storm context for the Mstorm */
4474 struct mstorm_eth_conn_st_ctx {
4475 	__le32 reserved[8];
4476 };
4477 
4478 /* eth connection context */
4479 struct eth_conn_context {
4480 	struct tstorm_eth_conn_st_ctx tstorm_st_context;
4481 	struct regpair tstorm_st_padding[2];
4482 	struct pstorm_eth_conn_st_ctx pstorm_st_context;
4483 	struct xstorm_eth_conn_st_ctx xstorm_st_context;
4484 	struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
4485 	struct ystorm_eth_conn_st_ctx ystorm_st_context;
4486 	struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
4487 	struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
4488 	struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
4489 	struct ustorm_eth_conn_st_ctx ustorm_st_context;
4490 	struct mstorm_eth_conn_st_ctx mstorm_st_context;
4491 };
4492 
4493 enum eth_error_code {
4494 	ETH_OK = 0x00,
4495 	ETH_FILTERS_MAC_ADD_FAIL_FULL,
4496 	ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
4497 	ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
4498 	ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
4499 	ETH_FILTERS_MAC_DEL_FAIL_NOF,
4500 	ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
4501 	ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
4502 	ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
4503 	ETH_FILTERS_VLAN_ADD_FAIL_FULL,
4504 	ETH_FILTERS_VLAN_ADD_FAIL_DUP,
4505 	ETH_FILTERS_VLAN_DEL_FAIL_NOF,
4506 	ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
4507 	ETH_FILTERS_PAIR_ADD_FAIL_DUP,
4508 	ETH_FILTERS_PAIR_ADD_FAIL_FULL,
4509 	ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
4510 	ETH_FILTERS_PAIR_DEL_FAIL_NOF,
4511 	ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
4512 	ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
4513 	ETH_FILTERS_VNI_ADD_FAIL_FULL,
4514 	ETH_FILTERS_VNI_ADD_FAIL_DUP,
4515 	MAX_ETH_ERROR_CODE
4516 };
4517 
4518 enum eth_event_opcode {
4519 	ETH_EVENT_UNUSED,
4520 	ETH_EVENT_VPORT_START,
4521 	ETH_EVENT_VPORT_UPDATE,
4522 	ETH_EVENT_VPORT_STOP,
4523 	ETH_EVENT_TX_QUEUE_START,
4524 	ETH_EVENT_TX_QUEUE_STOP,
4525 	ETH_EVENT_RX_QUEUE_START,
4526 	ETH_EVENT_RX_QUEUE_UPDATE,
4527 	ETH_EVENT_RX_QUEUE_STOP,
4528 	ETH_EVENT_FILTERS_UPDATE,
4529 	ETH_EVENT_RESERVED,
4530 	ETH_EVENT_RESERVED2,
4531 	ETH_EVENT_RESERVED3,
4532 	ETH_EVENT_RX_ADD_UDP_FILTER,
4533 	ETH_EVENT_RX_DELETE_UDP_FILTER,
4534 	ETH_EVENT_RESERVED4,
4535 	ETH_EVENT_RESERVED5,
4536 	MAX_ETH_EVENT_OPCODE
4537 };
4538 
4539 /* Classify rule types in E2/E3 */
4540 enum eth_filter_action {
4541 	ETH_FILTER_ACTION_UNUSED,
4542 	ETH_FILTER_ACTION_REMOVE,
4543 	ETH_FILTER_ACTION_ADD,
4544 	ETH_FILTER_ACTION_REMOVE_ALL,
4545 	MAX_ETH_FILTER_ACTION
4546 };
4547 
4548 /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
4549 struct eth_filter_cmd {
4550 	u8 type;
4551 	u8 vport_id;
4552 	u8 action;
4553 	u8 reserved0;
4554 	__le32 vni;
4555 	__le16 mac_lsb;
4556 	__le16 mac_mid;
4557 	__le16 mac_msb;
4558 	__le16 vlan_id;
4559 };
4560 
4561 /*	$$KEEP_ENDIANNESS$$ */
4562 struct eth_filter_cmd_header {
4563 	u8 rx;
4564 	u8 tx;
4565 	u8 cmd_cnt;
4566 	u8 assert_on_error;
4567 	u8 reserved1[4];
4568 };
4569 
4570 /* Ethernet filter types: mac/vlan/pair */
4571 enum eth_filter_type {
4572 	ETH_FILTER_TYPE_UNUSED,
4573 	ETH_FILTER_TYPE_MAC,
4574 	ETH_FILTER_TYPE_VLAN,
4575 	ETH_FILTER_TYPE_PAIR,
4576 	ETH_FILTER_TYPE_INNER_MAC,
4577 	ETH_FILTER_TYPE_INNER_VLAN,
4578 	ETH_FILTER_TYPE_INNER_PAIR,
4579 	ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
4580 	ETH_FILTER_TYPE_MAC_VNI_PAIR,
4581 	ETH_FILTER_TYPE_VNI,
4582 	MAX_ETH_FILTER_TYPE
4583 };
4584 
4585 enum eth_ipv4_frag_type {
4586 	ETH_IPV4_NOT_FRAG,
4587 	ETH_IPV4_FIRST_FRAG,
4588 	ETH_IPV4_NON_FIRST_FRAG,
4589 	MAX_ETH_IPV4_FRAG_TYPE
4590 };
4591 
4592 enum eth_ramrod_cmd_id {
4593 	ETH_RAMROD_UNUSED,
4594 	ETH_RAMROD_VPORT_START,
4595 	ETH_RAMROD_VPORT_UPDATE,
4596 	ETH_RAMROD_VPORT_STOP,
4597 	ETH_RAMROD_RX_QUEUE_START,
4598 	ETH_RAMROD_RX_QUEUE_STOP,
4599 	ETH_RAMROD_TX_QUEUE_START,
4600 	ETH_RAMROD_TX_QUEUE_STOP,
4601 	ETH_RAMROD_FILTERS_UPDATE,
4602 	ETH_RAMROD_RX_QUEUE_UPDATE,
4603 	ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
4604 	ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
4605 	ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
4606 	ETH_RAMROD_RX_ADD_UDP_FILTER,
4607 	ETH_RAMROD_RX_DELETE_UDP_FILTER,
4608 	ETH_RAMROD_RX_CREATE_GFT_ACTION,
4609 	ETH_RAMROD_GFT_UPDATE_FILTER,
4610 	MAX_ETH_RAMROD_CMD_ID
4611 };
4612 
4613 /* return code from eth sp ramrods */
4614 struct eth_return_code {
4615 	u8 value;
4616 #define ETH_RETURN_CODE_ERR_CODE_MASK	0x1F
4617 #define ETH_RETURN_CODE_ERR_CODE_SHIFT	0
4618 #define ETH_RETURN_CODE_RESERVED_MASK	0x3
4619 #define ETH_RETURN_CODE_RESERVED_SHIFT	5
4620 #define ETH_RETURN_CODE_RX_TX_MASK	0x1
4621 #define ETH_RETURN_CODE_RX_TX_SHIFT	7
4622 };
4623 
4624 /* What to do in case an error occurs */
4625 enum eth_tx_err {
4626 	ETH_TX_ERR_DROP,
4627 	ETH_TX_ERR_ASSERT_MALICIOUS,
4628 	MAX_ETH_TX_ERR
4629 };
4630 
4631 /* Array of the different error type behaviors */
4632 struct eth_tx_err_vals {
4633 	__le16 values;
4634 #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK			0x1
4635 #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT			0
4636 #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK			0x1
4637 #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT			1
4638 #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK			0x1
4639 #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT			2
4640 #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK		0x1
4641 #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT		3
4642 #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK	0x1
4643 #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT	4
4644 #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK			0x1
4645 #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT			5
4646 #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK		0x1
4647 #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT		6
4648 #define ETH_TX_ERR_VALS_RESERVED_MASK				0x1FF
4649 #define ETH_TX_ERR_VALS_RESERVED_SHIFT				7
4650 };
4651 
4652 /* vport rss configuration data */
4653 struct eth_vport_rss_config {
4654 	__le16 capabilities;
4655 #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK		0x1
4656 #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT		0
4657 #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK		0x1
4658 #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT		1
4659 #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK		0x1
4660 #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT		2
4661 #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK		0x1
4662 #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT		3
4663 #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK		0x1
4664 #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT		4
4665 #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK		0x1
4666 #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT		5
4667 #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK		0x1
4668 #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT	6
4669 #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK			0x1FF
4670 #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT			7
4671 	u8 rss_id;
4672 	u8 rss_mode;
4673 	u8 update_rss_key;
4674 	u8 update_rss_ind_table;
4675 	u8 update_rss_capabilities;
4676 	u8 tbl_size;
4677 	__le32 reserved2[2];
4678 	__le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
4679 
4680 	__le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
4681 	__le32 reserved3[2];
4682 };
4683 
4684 /* eth vport RSS mode */
4685 enum eth_vport_rss_mode {
4686 	ETH_VPORT_RSS_MODE_DISABLED,
4687 	ETH_VPORT_RSS_MODE_REGULAR,
4688 	MAX_ETH_VPORT_RSS_MODE
4689 };
4690 
4691 /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
4692 struct eth_vport_rx_mode {
4693 	__le16 state;
4694 #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK		0x1
4695 #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT		0
4696 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK		0x1
4697 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT	1
4698 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK	0x1
4699 #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT	2
4700 #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK		0x1
4701 #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT		3
4702 #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK		0x1
4703 #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT	4
4704 #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK		0x1
4705 #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT	5
4706 #define ETH_VPORT_RX_MODE_RESERVED1_MASK		0x3FF
4707 #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT		6
4708 	__le16 reserved2[3];
4709 };
4710 
4711 /* Command for setting tpa parameters */
4712 struct eth_vport_tpa_param {
4713 	u8 tpa_ipv4_en_flg;
4714 	u8 tpa_ipv6_en_flg;
4715 	u8 tpa_ipv4_tunn_en_flg;
4716 	u8 tpa_ipv6_tunn_en_flg;
4717 	u8 tpa_pkt_split_flg;
4718 	u8 tpa_hdr_data_split_flg;
4719 	u8 tpa_gro_consistent_flg;
4720 
4721 	u8 tpa_max_aggs_num;
4722 
4723 	__le16 tpa_max_size;
4724 	__le16 tpa_min_size_to_start;
4725 
4726 	__le16 tpa_min_size_to_cont;
4727 	u8 max_buff_num;
4728 	u8 reserved;
4729 };
4730 
4731 /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
4732 struct eth_vport_tx_mode {
4733 	__le16 state;
4734 #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK		0x1
4735 #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT		0
4736 #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK		0x1
4737 #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT	1
4738 #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK		0x1
4739 #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT		2
4740 #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK		0x1
4741 #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT	3
4742 #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK		0x1
4743 #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT	4
4744 #define ETH_VPORT_TX_MODE_RESERVED1_MASK		0x7FF
4745 #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT		5
4746 	__le16 reserved2[3];
4747 };
4748 
4749 /* Ramrod data for rx queue start ramrod */
4750 struct rx_queue_start_ramrod_data {
4751 	__le16 rx_queue_id;
4752 	__le16 num_of_pbl_pages;
4753 	__le16 bd_max_bytes;
4754 	__le16 sb_id;
4755 	u8 sb_index;
4756 	u8 vport_id;
4757 	u8 default_rss_queue_flg;
4758 	u8 complete_cqe_flg;
4759 	u8 complete_event_flg;
4760 	u8 stats_counter_id;
4761 	u8 pin_context;
4762 	u8 pxp_tph_valid_bd;
4763 	u8 pxp_tph_valid_pkt;
4764 	u8 pxp_st_hint;
4765 
4766 	__le16 pxp_st_index;
4767 	u8 pmd_mode;
4768 
4769 	u8 notify_en;
4770 	u8 toggle_val;
4771 
4772 	u8 vf_rx_prod_index;
4773 	u8 vf_rx_prod_use_zone_a;
4774 	u8 reserved[5];
4775 	__le16 reserved1;
4776 	struct regpair cqe_pbl_addr;
4777 	struct regpair bd_base;
4778 	struct regpair reserved2;
4779 };
4780 
4781 /* Ramrod data for rx queue start ramrod */
4782 struct rx_queue_stop_ramrod_data {
4783 	__le16 rx_queue_id;
4784 	u8 complete_cqe_flg;
4785 	u8 complete_event_flg;
4786 	u8 vport_id;
4787 	u8 reserved[3];
4788 };
4789 
4790 /* Ramrod data for rx queue update ramrod */
4791 struct rx_queue_update_ramrod_data {
4792 	__le16 rx_queue_id;
4793 	u8 complete_cqe_flg;
4794 	u8 complete_event_flg;
4795 	u8 vport_id;
4796 	u8 reserved[4];
4797 	u8 reserved1;
4798 	u8 reserved2;
4799 	u8 reserved3;
4800 	__le16 reserved4;
4801 	__le16 reserved5;
4802 	struct regpair reserved6;
4803 };
4804 
4805 /* Ramrod data for rx Add UDP Filter */
4806 struct rx_udp_filter_data {
4807 	__le16 action_icid;
4808 	__le16 vlan_id;
4809 	u8 ip_type;
4810 	u8 tenant_id_exists;
4811 	__le16 reserved1;
4812 	__le32 ip_dst_addr[4];
4813 	__le32 ip_src_addr[4];
4814 	__le16 udp_dst_port;
4815 	__le16 udp_src_port;
4816 	__le32 tenant_id;
4817 };
4818 
4819 /* Ramrod data for rx queue start ramrod */
4820 struct tx_queue_start_ramrod_data {
4821 	__le16 sb_id;
4822 	u8 sb_index;
4823 	u8 vport_id;
4824 	u8 reserved0;
4825 	u8 stats_counter_id;
4826 	__le16 qm_pq_id;
4827 	u8 flags;
4828 #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK	0x1
4829 #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT	0
4830 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK	0x1
4831 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT	1
4832 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK	0x1
4833 #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT	2
4834 #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK		0x1
4835 #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT		3
4836 #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK		0x1
4837 #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT		4
4838 #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK		0x1
4839 #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT		5
4840 #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK		0x3
4841 #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT		6
4842 	u8 pxp_st_hint;
4843 	u8 pxp_tph_valid_bd;
4844 	u8 pxp_tph_valid_pkt;
4845 	__le16 pxp_st_index;
4846 	__le16 comp_agg_size;
4847 	__le16 queue_zone_id;
4848 	__le16 reserved2;
4849 	__le16 pbl_size;
4850 	__le16 tx_queue_id;
4851 	__le16 same_as_last_id;
4852 	__le16 reserved[3];
4853 	struct regpair pbl_base_addr;
4854 	struct regpair bd_cons_address;
4855 };
4856 
4857 /* Ramrod data for tx queue stop ramrod */
4858 struct tx_queue_stop_ramrod_data {
4859 	__le16 reserved[4];
4860 };
4861 
4862 /* Ramrod data for vport update ramrod */
4863 struct vport_filter_update_ramrod_data {
4864 	struct eth_filter_cmd_header filter_cmd_hdr;
4865 	struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
4866 };
4867 
4868 /* Ramrod data for vport start ramrod */
4869 struct vport_start_ramrod_data {
4870 	u8 vport_id;
4871 	u8 sw_fid;
4872 	__le16 mtu;
4873 	u8 drop_ttl0_en;
4874 	u8 inner_vlan_removal_en;
4875 	struct eth_vport_rx_mode rx_mode;
4876 	struct eth_vport_tx_mode tx_mode;
4877 	struct eth_vport_tpa_param tpa_param;
4878 	__le16 default_vlan;
4879 	u8 tx_switching_en;
4880 	u8 anti_spoofing_en;
4881 
4882 	u8 default_vlan_en;
4883 
4884 	u8 handle_ptp_pkts;
4885 	u8 silent_vlan_removal_en;
4886 	u8 untagged;
4887 	struct eth_tx_err_vals tx_err_behav;
4888 
4889 	u8 zero_placement_offset;
4890 	u8 ctl_frame_mac_check_en;
4891 	u8 ctl_frame_ethtype_check_en;
4892 	u8 reserved[5];
4893 };
4894 
4895 /* Ramrod data for vport stop ramrod */
4896 struct vport_stop_ramrod_data {
4897 	u8 vport_id;
4898 	u8 reserved[7];
4899 };
4900 
4901 /* Ramrod data for vport update ramrod */
4902 struct vport_update_ramrod_data_cmn {
4903 	u8 vport_id;
4904 	u8 update_rx_active_flg;
4905 	u8 rx_active_flg;
4906 	u8 update_tx_active_flg;
4907 	u8 tx_active_flg;
4908 	u8 update_rx_mode_flg;
4909 	u8 update_tx_mode_flg;
4910 	u8 update_approx_mcast_flg;
4911 
4912 	u8 update_rss_flg;
4913 	u8 update_inner_vlan_removal_en_flg;
4914 
4915 	u8 inner_vlan_removal_en;
4916 	u8 update_tpa_param_flg;
4917 	u8 update_tpa_en_flg;
4918 	u8 update_tx_switching_en_flg;
4919 
4920 	u8 tx_switching_en;
4921 	u8 update_anti_spoofing_en_flg;
4922 
4923 	u8 anti_spoofing_en;
4924 	u8 update_handle_ptp_pkts;
4925 
4926 	u8 handle_ptp_pkts;
4927 	u8 update_default_vlan_en_flg;
4928 
4929 	u8 default_vlan_en;
4930 
4931 	u8 update_default_vlan_flg;
4932 
4933 	__le16 default_vlan;
4934 	u8 update_accept_any_vlan_flg;
4935 
4936 	u8 accept_any_vlan;
4937 	u8 silent_vlan_removal_en;
4938 	u8 update_mtu_flg;
4939 
4940 	__le16 mtu;
4941 	u8 reserved[2];
4942 };
4943 
4944 struct vport_update_ramrod_mcast {
4945 	__le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
4946 };
4947 
4948 /* Ramrod data for vport update ramrod */
4949 struct vport_update_ramrod_data {
4950 	struct vport_update_ramrod_data_cmn common;
4951 
4952 	struct eth_vport_rx_mode rx_mode;
4953 	struct eth_vport_tx_mode tx_mode;
4954 	struct eth_vport_tpa_param tpa_param;
4955 	struct vport_update_ramrod_mcast approx_mcast;
4956 	struct eth_vport_rss_config rss_config;
4957 };
4958 
4959 struct mstorm_rdma_task_st_ctx {
4960 	struct regpair temp[4];
4961 };
4962 
4963 struct rdma_close_func_ramrod_data {
4964 	u8 cnq_start_offset;
4965 	u8 num_cnqs;
4966 	u8 vf_id;
4967 	u8 vf_valid;
4968 	u8 reserved[4];
4969 };
4970 
4971 struct rdma_cnq_params {
4972 	__le16 sb_num;
4973 	u8 sb_index;
4974 	u8 num_pbl_pages;
4975 	__le32 reserved;
4976 	struct regpair pbl_base_addr;
4977 	__le16 queue_zone_num;
4978 	u8 reserved1[6];
4979 };
4980 
4981 struct rdma_create_cq_ramrod_data {
4982 	struct regpair cq_handle;
4983 	struct regpair pbl_addr;
4984 	__le32 max_cqes;
4985 	__le16 pbl_num_pages;
4986 	__le16 dpi;
4987 	u8 is_two_level_pbl;
4988 	u8 cnq_id;
4989 	u8 pbl_log_page_size;
4990 	u8 toggle_bit;
4991 	__le16 int_timeout;
4992 	__le16 reserved1;
4993 };
4994 
4995 struct rdma_deregister_tid_ramrod_data {
4996 	__le32 itid;
4997 	__le32 reserved;
4998 };
4999 
5000 struct rdma_destroy_cq_output_params {
5001 	__le16 cnq_num;
5002 	__le16 reserved0;
5003 	__le32 reserved1;
5004 };
5005 
5006 struct rdma_destroy_cq_ramrod_data {
5007 	struct regpair output_params_addr;
5008 };
5009 
5010 enum rdma_event_opcode {
5011 	RDMA_EVENT_UNUSED,
5012 	RDMA_EVENT_FUNC_INIT,
5013 	RDMA_EVENT_FUNC_CLOSE,
5014 	RDMA_EVENT_REGISTER_MR,
5015 	RDMA_EVENT_DEREGISTER_MR,
5016 	RDMA_EVENT_CREATE_CQ,
5017 	RDMA_EVENT_RESIZE_CQ,
5018 	RDMA_EVENT_DESTROY_CQ,
5019 	RDMA_EVENT_CREATE_SRQ,
5020 	RDMA_EVENT_MODIFY_SRQ,
5021 	RDMA_EVENT_DESTROY_SRQ,
5022 	MAX_RDMA_EVENT_OPCODE
5023 };
5024 
5025 enum rdma_fw_return_code {
5026 	RDMA_RETURN_OK = 0,
5027 	RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
5028 	RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
5029 	RDMA_RETURN_RESIZE_CQ_ERR,
5030 	RDMA_RETURN_NIG_DRAIN_REQ,
5031 	MAX_RDMA_FW_RETURN_CODE
5032 };
5033 
5034 struct rdma_init_func_hdr {
5035 	u8 cnq_start_offset;
5036 	u8 num_cnqs;
5037 	u8 cq_ring_mode;
5038 	u8 cnp_vlan_priority;
5039 	__le32 cnp_send_timeout;
5040 	u8 cnp_dscp;
5041 	u8 vf_id;
5042 	u8 vf_valid;
5043 	u8 reserved[5];
5044 };
5045 
5046 struct rdma_init_func_ramrod_data {
5047 	struct rdma_init_func_hdr params_header;
5048 	struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
5049 };
5050 
5051 enum rdma_ramrod_cmd_id {
5052 	RDMA_RAMROD_UNUSED,
5053 	RDMA_RAMROD_FUNC_INIT,
5054 	RDMA_RAMROD_FUNC_CLOSE,
5055 	RDMA_RAMROD_REGISTER_MR,
5056 	RDMA_RAMROD_DEREGISTER_MR,
5057 	RDMA_RAMROD_CREATE_CQ,
5058 	RDMA_RAMROD_RESIZE_CQ,
5059 	RDMA_RAMROD_DESTROY_CQ,
5060 	RDMA_RAMROD_CREATE_SRQ,
5061 	RDMA_RAMROD_MODIFY_SRQ,
5062 	RDMA_RAMROD_DESTROY_SRQ,
5063 	MAX_RDMA_RAMROD_CMD_ID
5064 };
5065 
5066 struct rdma_register_tid_ramrod_data {
5067 	__le32 flags;
5068 #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_MASK             0x3FFFF
5069 #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_SHIFT            0
5070 #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK      0x1F
5071 #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT     18
5072 #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK      0x1
5073 #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT     23
5074 #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK         0x1
5075 #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT        24
5076 #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK             0x1
5077 #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT            25
5078 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK        0x1
5079 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT       26
5080 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK       0x1
5081 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT      27
5082 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK      0x1
5083 #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT     28
5084 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK        0x1
5085 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT       29
5086 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK         0x1
5087 #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT        30
5088 #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK     0x1
5089 #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT    31
5090 	u8 flags1;
5091 #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK  0x1F
5092 #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
5093 #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK           0x7
5094 #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT          5
5095 	u8 flags2;
5096 #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK             0x1
5097 #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT            0
5098 #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK    0x1
5099 #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT   1
5100 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK          0x3F
5101 #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT         2
5102 	u8 key;
5103 	u8 length_hi;
5104 	u8 vf_id;
5105 	u8 vf_valid;
5106 	__le16 pd;
5107 	__le32 length_lo;
5108 	__le32 itid;
5109 	__le32 reserved2;
5110 	struct regpair va;
5111 	struct regpair pbl_base;
5112 	struct regpair dif_error_addr;
5113 	struct regpair dif_runt_addr;
5114 	__le32 reserved3[2];
5115 };
5116 
5117 struct rdma_resize_cq_output_params {
5118 	__le32 old_cq_cons;
5119 	__le32 old_cq_prod;
5120 };
5121 
5122 struct rdma_resize_cq_ramrod_data {
5123 	u8 flags;
5124 #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK        0x1
5125 #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT       0
5126 #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK  0x1
5127 #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
5128 #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK          0x3F
5129 #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT         2
5130 	u8 pbl_log_page_size;
5131 	__le16 pbl_num_pages;
5132 	__le32 max_cqes;
5133 	struct regpair pbl_addr;
5134 	struct regpair output_params_addr;
5135 };
5136 
5137 struct rdma_srq_context {
5138 	struct regpair temp[8];
5139 };
5140 
5141 struct rdma_srq_create_ramrod_data {
5142 	struct regpair pbl_base_addr;
5143 	__le16 pages_in_srq_pbl;
5144 	__le16 pd_id;
5145 	struct rdma_srq_id srq_id;
5146 	__le16 page_size;
5147 	__le16 reserved1;
5148 	__le32 reserved2;
5149 	struct regpair producers_addr;
5150 };
5151 
5152 struct rdma_srq_destroy_ramrod_data {
5153 	struct rdma_srq_id srq_id;
5154 	__le32 reserved;
5155 };
5156 
5157 struct rdma_srq_modify_ramrod_data {
5158 	struct rdma_srq_id srq_id;
5159 	__le32 wqe_limit;
5160 };
5161 
5162 struct ystorm_rdma_task_st_ctx {
5163 	struct regpair temp[4];
5164 };
5165 
5166 struct ystorm_rdma_task_ag_ctx {
5167 	u8 reserved;
5168 	u8 byte1;
5169 	__le16 msem_ctx_upd_seq;
5170 	u8 flags0;
5171 #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK  0xF
5172 #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
5173 #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK     0x1
5174 #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT    4
5175 #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK             0x1
5176 #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT            5
5177 #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK            0x1
5178 #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT           6
5179 #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK             0x1
5180 #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT            7
5181 	u8 flags1;
5182 #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK              0x3
5183 #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT             0
5184 #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK              0x3
5185 #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT             2
5186 #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK       0x3
5187 #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT      4
5188 #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK            0x1
5189 #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT           6
5190 #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK            0x1
5191 #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT           7
5192 	u8 flags2;
5193 #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK             0x1
5194 #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT            0
5195 #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK          0x1
5196 #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT         1
5197 #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK          0x1
5198 #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT         2
5199 #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK          0x1
5200 #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT         3
5201 #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK          0x1
5202 #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT         4
5203 #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK          0x1
5204 #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT         5
5205 #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK          0x1
5206 #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT         6
5207 #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK          0x1
5208 #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT         7
5209 	u8 key;
5210 	__le32 mw_cnt;
5211 	u8 ref_cnt_seq;
5212 	u8 ctx_upd_seq;
5213 	__le16 dif_flags;
5214 	__le16 tx_ref_count;
5215 	__le16 last_used_ltid;
5216 	__le16 parent_mr_lo;
5217 	__le16 parent_mr_hi;
5218 	__le32 fbo_lo;
5219 	__le32 fbo_hi;
5220 };
5221 
5222 struct mstorm_rdma_task_ag_ctx {
5223 	u8 reserved;
5224 	u8 byte1;
5225 	__le16 icid;
5226 	u8 flags0;
5227 #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK  0xF
5228 #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
5229 #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK     0x1
5230 #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT    4
5231 #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK             0x1
5232 #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT            5
5233 #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK             0x1
5234 #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT            6
5235 #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK             0x1
5236 #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT            7
5237 	u8 flags1;
5238 #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK              0x3
5239 #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT             0
5240 #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK              0x3
5241 #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT             2
5242 #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK              0x3
5243 #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT             4
5244 #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK            0x1
5245 #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT           6
5246 #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK            0x1
5247 #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT           7
5248 	u8 flags2;
5249 #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK            0x1
5250 #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT           0
5251 #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK          0x1
5252 #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT         1
5253 #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK          0x1
5254 #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT         2
5255 #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK          0x1
5256 #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT         3
5257 #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK          0x1
5258 #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT         4
5259 #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK          0x1
5260 #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT         5
5261 #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK          0x1
5262 #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT         6
5263 #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK          0x1
5264 #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT         7
5265 	u8 key;
5266 	__le32 mw_cnt;
5267 	u8 ref_cnt_seq;
5268 	u8 ctx_upd_seq;
5269 	__le16 dif_flags;
5270 	__le16 tx_ref_count;
5271 	__le16 last_used_ltid;
5272 	__le16 parent_mr_lo;
5273 	__le16 parent_mr_hi;
5274 	__le32 fbo_lo;
5275 	__le32 fbo_hi;
5276 };
5277 
5278 struct ustorm_rdma_task_st_ctx {
5279 	struct regpair temp[2];
5280 };
5281 
5282 struct ustorm_rdma_task_ag_ctx {
5283 	u8 reserved;
5284 	u8 byte1;
5285 	__le16 icid;
5286 	u8 flags0;
5287 #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK         0xF
5288 #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT        0
5289 #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK            0x1
5290 #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT           4
5291 #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK          0x1
5292 #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT         5
5293 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK     0x3
5294 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT    6
5295 	u8 flags1;
5296 #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK   0x3
5297 #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT  0
5298 #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK           0x3
5299 #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT          2
5300 #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK                     0x3
5301 #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT                    4
5302 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK            0x3
5303 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT           6
5304 	u8 flags2;
5305 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK  0x1
5306 #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
5307 #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK               0x1
5308 #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT              1
5309 #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK               0x1
5310 #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT              2
5311 #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK                   0x1
5312 #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT                  3
5313 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK         0x1
5314 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT        4
5315 #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK                 0x1
5316 #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT                5
5317 #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK                 0x1
5318 #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT                6
5319 #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK                 0x1
5320 #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT                7
5321 	u8 flags3;
5322 #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK                 0x1
5323 #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT                0
5324 #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK                 0x1
5325 #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT                1
5326 #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK                 0x1
5327 #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT                2
5328 #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK                 0x1
5329 #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT                3
5330 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK          0xF
5331 #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT         4
5332 	__le32 dif_err_intervals;
5333 	__le32 dif_error_1st_interval;
5334 	__le32 reg2;
5335 	__le32 dif_runt_value;
5336 	__le32 reg4;
5337 	__le32 reg5;
5338 };
5339 
5340 struct rdma_task_context {
5341 	struct ystorm_rdma_task_st_ctx ystorm_st_context;
5342 	struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
5343 	struct tdif_task_context tdif_context;
5344 	struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
5345 	struct mstorm_rdma_task_st_ctx mstorm_st_context;
5346 	struct rdif_task_context rdif_context;
5347 	struct ustorm_rdma_task_st_ctx ustorm_st_context;
5348 	struct regpair ustorm_st_padding[2];
5349 	struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
5350 };
5351 
5352 enum rdma_tid_type {
5353 	RDMA_TID_REGISTERED_MR,
5354 	RDMA_TID_FMR,
5355 	RDMA_TID_MW_TYPE1,
5356 	RDMA_TID_MW_TYPE2A,
5357 	MAX_RDMA_TID_TYPE
5358 };
5359 
5360 struct mstorm_rdma_conn_ag_ctx {
5361 	u8 byte0;
5362 	u8 byte1;
5363 	u8 flags0;
5364 #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK     0x1
5365 #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT    0
5366 #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK     0x1
5367 #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT    1
5368 #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK      0x3
5369 #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT     2
5370 #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK      0x3
5371 #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT     4
5372 #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK      0x3
5373 #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT     6
5374 	u8 flags1;
5375 #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK    0x1
5376 #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT   0
5377 #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK    0x1
5378 #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT   1
5379 #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK    0x1
5380 #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT   2
5381 #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK  0x1
5382 #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
5383 #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK  0x1
5384 #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
5385 #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK  0x1
5386 #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
5387 #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK  0x1
5388 #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
5389 #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK  0x1
5390 #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
5391 	__le16 word0;
5392 	__le16 word1;
5393 	__le32 reg0;
5394 	__le32 reg1;
5395 };
5396 
5397 struct tstorm_rdma_conn_ag_ctx {
5398 	u8 reserved0;
5399 	u8 byte1;
5400 	u8 flags0;
5401 #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK          0x1
5402 #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT         0
5403 #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK                  0x1
5404 #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT                 1
5405 #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK                  0x1
5406 #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT                 2
5407 #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK                  0x1
5408 #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT                 3
5409 #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK                  0x1
5410 #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT                 4
5411 #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK                  0x1
5412 #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT                 5
5413 #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK                   0x3
5414 #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT                  6
5415 	u8 flags1;
5416 #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK                   0x3
5417 #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT                  0
5418 #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK                   0x3
5419 #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT                  2
5420 #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK     0x3
5421 #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT    4
5422 #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK           0x3
5423 #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT          6
5424 	u8 flags2;
5425 #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK       0x3
5426 #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT      0
5427 #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK                   0x3
5428 #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT                  2
5429 #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK                   0x3
5430 #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT                  4
5431 #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK                   0x3
5432 #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT                  6
5433 	u8 flags3;
5434 #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK                   0x3
5435 #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT                  0
5436 #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK                  0x3
5437 #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT                 2
5438 #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK                 0x1
5439 #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT                4
5440 #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK                 0x1
5441 #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT                5
5442 #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK                 0x1
5443 #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT                6
5444 #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK  0x1
5445 #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
5446 	u8 flags4;
5447 #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK        0x1
5448 #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT       0
5449 #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK    0x1
5450 #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT   1
5451 #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK                 0x1
5452 #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT                2
5453 #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK                 0x1
5454 #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT                3
5455 #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK                 0x1
5456 #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT                4
5457 #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK                 0x1
5458 #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT                5
5459 #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK                0x1
5460 #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT               6
5461 #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK               0x1
5462 #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT              7
5463 	u8 flags5;
5464 #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK               0x1
5465 #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT              0
5466 #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK               0x1
5467 #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT              1
5468 #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK               0x1
5469 #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT              2
5470 #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK               0x1
5471 #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT              3
5472 #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK               0x1
5473 #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT              4
5474 #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK               0x1
5475 #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT              5
5476 #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK               0x1
5477 #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT              6
5478 #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK               0x1
5479 #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT              7
5480 	__le32 reg0;
5481 	__le32 reg1;
5482 	__le32 reg2;
5483 	__le32 reg3;
5484 	__le32 reg4;
5485 	__le32 reg5;
5486 	__le32 reg6;
5487 	__le32 reg7;
5488 	__le32 reg8;
5489 	u8 byte2;
5490 	u8 byte3;
5491 	__le16 word0;
5492 	u8 byte4;
5493 	u8 byte5;
5494 	__le16 word1;
5495 	__le16 word2;
5496 	__le16 word3;
5497 	__le32 reg9;
5498 	__le32 reg10;
5499 };
5500 
5501 struct tstorm_rdma_task_ag_ctx {
5502 	u8 byte0;
5503 	u8 byte1;
5504 	__le16 word0;
5505 	u8 flags0;
5506 #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK  0xF
5507 #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
5508 #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK     0x1
5509 #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT    4
5510 #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK     0x1
5511 #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT    5
5512 #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK     0x1
5513 #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT    6
5514 #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK     0x1
5515 #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT    7
5516 	u8 flags1;
5517 #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK     0x1
5518 #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT    0
5519 #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK     0x1
5520 #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT    1
5521 #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK      0x3
5522 #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT     2
5523 #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK      0x3
5524 #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT     4
5525 #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK      0x3
5526 #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT     6
5527 	u8 flags2;
5528 #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK      0x3
5529 #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT     0
5530 #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK      0x3
5531 #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT     2
5532 #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK      0x3
5533 #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT     4
5534 #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK      0x3
5535 #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT     6
5536 	u8 flags3;
5537 #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK      0x3
5538 #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT     0
5539 #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK    0x1
5540 #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT   2
5541 #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK    0x1
5542 #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT   3
5543 #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK    0x1
5544 #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT   4
5545 #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK    0x1
5546 #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT   5
5547 #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK    0x1
5548 #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT   6
5549 #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK    0x1
5550 #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT   7
5551 	u8 flags4;
5552 #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK    0x1
5553 #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT   0
5554 #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK    0x1
5555 #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT   1
5556 #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK  0x1
5557 #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
5558 #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK  0x1
5559 #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
5560 #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK  0x1
5561 #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
5562 #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK  0x1
5563 #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
5564 #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK  0x1
5565 #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
5566 #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK  0x1
5567 #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
5568 	u8 byte2;
5569 	__le16 word1;
5570 	__le32 reg0;
5571 	u8 byte3;
5572 	u8 byte4;
5573 	__le16 word2;
5574 	__le16 word3;
5575 	__le16 word4;
5576 	__le32 reg1;
5577 	__le32 reg2;
5578 };
5579 
5580 struct ustorm_rdma_conn_ag_ctx {
5581 	u8 reserved;
5582 	u8 byte1;
5583 	u8 flags0;
5584 #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK     0x1
5585 #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT    0
5586 #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK             0x1
5587 #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT            1
5588 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK      0x3
5589 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT     2
5590 #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK              0x3
5591 #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT             4
5592 #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK              0x3
5593 #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT             6
5594 	u8 flags1;
5595 #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK              0x3
5596 #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT             0
5597 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK     0x3
5598 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT    2
5599 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK        0x3
5600 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT       4
5601 #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK              0x3
5602 #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT             6
5603 	u8 flags2;
5604 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK   0x1
5605 #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT  0
5606 #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK            0x1
5607 #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT           1
5608 #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK            0x1
5609 #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT           2
5610 #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK            0x1
5611 #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT           3
5612 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK  0x1
5613 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
5614 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK     0x1
5615 #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT    5
5616 #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK            0x1
5617 #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT           6
5618 #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK         0x1
5619 #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT        7
5620 	u8 flags3;
5621 #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK            0x1
5622 #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT           0
5623 #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK          0x1
5624 #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT         1
5625 #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK          0x1
5626 #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT         2
5627 #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK          0x1
5628 #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT         3
5629 #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK          0x1
5630 #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT         4
5631 #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK          0x1
5632 #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT         5
5633 #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK          0x1
5634 #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT         6
5635 #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK          0x1
5636 #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT         7
5637 	u8 byte2;
5638 	u8 byte3;
5639 	__le16 conn_dpi;
5640 	__le16 word1;
5641 	__le32 cq_cons;
5642 	__le32 cq_se_prod;
5643 	__le32 cq_prod;
5644 	__le32 reg3;
5645 	__le16 int_timeout;
5646 	__le16 word3;
5647 };
5648 
5649 struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
5650 	u8 reserved0;
5651 	u8 state;
5652 	u8 flags0;
5653 #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK      0x1
5654 #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT     0
5655 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK              0x1
5656 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT             1
5657 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK              0x1
5658 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT             2
5659 #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK      0x1
5660 #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT     3
5661 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK              0x1
5662 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT             4
5663 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK              0x1
5664 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT             5
5665 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK              0x1
5666 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT             6
5667 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK              0x1
5668 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT             7
5669 	u8 flags1;
5670 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK              0x1
5671 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT             0
5672 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK              0x1
5673 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT             1
5674 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK             0x1
5675 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT            2
5676 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK             0x1
5677 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT            3
5678 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK             0x1
5679 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT            4
5680 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_MASK             0x1
5681 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_SHIFT            5
5682 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK             0x1
5683 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT            6
5684 #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK      0x1
5685 #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT     7
5686 	u8 flags2;
5687 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK               0x3
5688 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT              0
5689 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK               0x3
5690 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT              2
5691 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK               0x3
5692 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT              4
5693 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK               0x3
5694 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT              6
5695 	u8 flags3;
5696 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK               0x3
5697 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT              0
5698 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK               0x3
5699 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT              2
5700 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK               0x3
5701 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT              4
5702 #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK       0x3
5703 #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT      6
5704 	u8 flags4;
5705 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK               0x3
5706 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT              0
5707 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK               0x3
5708 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT              2
5709 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK              0x3
5710 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT             4
5711 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK              0x3
5712 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT             6
5713 	u8 flags5;
5714 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK              0x3
5715 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT             0
5716 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK              0x3
5717 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT             2
5718 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK              0x3
5719 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT             4
5720 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK              0x3
5721 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT             6
5722 	u8 flags6;
5723 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK              0x3
5724 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT             0
5725 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK              0x3
5726 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT             2
5727 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK              0x3
5728 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT             4
5729 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK              0x3
5730 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT             6
5731 	u8 flags7;
5732 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK              0x3
5733 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT             0
5734 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK              0x3
5735 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT             2
5736 #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK         0x3
5737 #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT        4
5738 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK             0x1
5739 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT            6
5740 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK             0x1
5741 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT            7
5742 	u8 flags8;
5743 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK             0x1
5744 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT            0
5745 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK             0x1
5746 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT            1
5747 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK             0x1
5748 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT            2
5749 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK             0x1
5750 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT            3
5751 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK             0x1
5752 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT            4
5753 #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK    0x1
5754 #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT   5
5755 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK             0x1
5756 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT            6
5757 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK             0x1
5758 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT            7
5759 	u8 flags9;
5760 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK            0x1
5761 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT           0
5762 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK            0x1
5763 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT           1
5764 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK            0x1
5765 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT           2
5766 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK            0x1
5767 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT           3
5768 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK            0x1
5769 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT           4
5770 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK            0x1
5771 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT           5
5772 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK            0x1
5773 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT           6
5774 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK            0x1
5775 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT           7
5776 	u8 flags10;
5777 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK            0x1
5778 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT           0
5779 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK            0x1
5780 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT           1
5781 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK            0x1
5782 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT           2
5783 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK            0x1
5784 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT           3
5785 #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK      0x1
5786 #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT     4
5787 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK            0x1
5788 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT           5
5789 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK           0x1
5790 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT          6
5791 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK           0x1
5792 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT          7
5793 	u8 flags11;
5794 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK           0x1
5795 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT          0
5796 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK           0x1
5797 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT          1
5798 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK           0x1
5799 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT          2
5800 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK           0x1
5801 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT          3
5802 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK           0x1
5803 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT          4
5804 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK           0x1
5805 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT          5
5806 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK      0x1
5807 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT     6
5808 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK           0x1
5809 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT          7
5810 	u8 flags12;
5811 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK          0x1
5812 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT         0
5813 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK          0x1
5814 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT         1
5815 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK      0x1
5816 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT     2
5817 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK      0x1
5818 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT     3
5819 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK          0x1
5820 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT         4
5821 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK          0x1
5822 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT         5
5823 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK          0x1
5824 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT         6
5825 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK          0x1
5826 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT         7
5827 	u8 flags13;
5828 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK          0x1
5829 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT         0
5830 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK          0x1
5831 #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT         1
5832 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK      0x1
5833 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT     2
5834 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK      0x1
5835 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT     3
5836 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK      0x1
5837 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT     4
5838 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK      0x1
5839 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT     5
5840 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK      0x1
5841 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT     6
5842 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK      0x1
5843 #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT     7
5844 	u8 flags14;
5845 #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK         0x1
5846 #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT        0
5847 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK             0x1
5848 #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT            1
5849 #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK      0x3
5850 #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT     2
5851 #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK          0x1
5852 #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT         4
5853 #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK  0x1
5854 #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
5855 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK              0x3
5856 #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT             6
5857 	u8 byte2;
5858 	__le16 physical_q0;
5859 	__le16 word1;
5860 	__le16 word2;
5861 	__le16 word3;
5862 	__le16 word4;
5863 	__le16 word5;
5864 	__le16 conn_dpi;
5865 	u8 byte3;
5866 	u8 byte4;
5867 	u8 byte5;
5868 	u8 byte6;
5869 	__le32 reg0;
5870 	__le32 reg1;
5871 	__le32 reg2;
5872 	__le32 snd_nxt_psn;
5873 	__le32 reg4;
5874 };
5875 
5876 struct xstorm_rdma_conn_ag_ctx {
5877 	u8 reserved0;
5878 	u8 state;
5879 	u8 flags0;
5880 #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK      0x1
5881 #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT     0
5882 #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK              0x1
5883 #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT             1
5884 #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK              0x1
5885 #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT             2
5886 #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK      0x1
5887 #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT     3
5888 #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK              0x1
5889 #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT             4
5890 #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK              0x1
5891 #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT             5
5892 #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK              0x1
5893 #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT             6
5894 #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK              0x1
5895 #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT             7
5896 	u8 flags1;
5897 #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK              0x1
5898 #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT             0
5899 #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK              0x1
5900 #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT             1
5901 #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK             0x1
5902 #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT            2
5903 #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK             0x1
5904 #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT            3
5905 #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK             0x1
5906 #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT            4
5907 #define XSTORM_RDMA_CONN_AG_CTX_BIT13_MASK             0x1
5908 #define XSTORM_RDMA_CONN_AG_CTX_BIT13_SHIFT            5
5909 #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK             0x1
5910 #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT            6
5911 #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK      0x1
5912 #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT     7
5913 	u8 flags2;
5914 #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK               0x3
5915 #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT              0
5916 #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK               0x3
5917 #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT              2
5918 #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK               0x3
5919 #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT              4
5920 #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK               0x3
5921 #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT              6
5922 	u8 flags3;
5923 #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK               0x3
5924 #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT              0
5925 #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK               0x3
5926 #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT              2
5927 #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK               0x3
5928 #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT              4
5929 #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK       0x3
5930 #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT      6
5931 	u8 flags4;
5932 #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK               0x3
5933 #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT              0
5934 #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK               0x3
5935 #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT              2
5936 #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK              0x3
5937 #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT             4
5938 #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK              0x3
5939 #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT             6
5940 	u8 flags5;
5941 #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK              0x3
5942 #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT             0
5943 #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK              0x3
5944 #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT             2
5945 #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK              0x3
5946 #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT             4
5947 #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK              0x3
5948 #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT             6
5949 	u8 flags6;
5950 #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK              0x3
5951 #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT             0
5952 #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK              0x3
5953 #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT             2
5954 #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK              0x3
5955 #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT             4
5956 #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK              0x3
5957 #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT             6
5958 	u8 flags7;
5959 #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK              0x3
5960 #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT             0
5961 #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK              0x3
5962 #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT             2
5963 #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK         0x3
5964 #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT        4
5965 #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK             0x1
5966 #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT            6
5967 #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK             0x1
5968 #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT            7
5969 	u8 flags8;
5970 #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK             0x1
5971 #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT            0
5972 #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK             0x1
5973 #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT            1
5974 #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK             0x1
5975 #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT            2
5976 #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK             0x1
5977 #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT            3
5978 #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK             0x1
5979 #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT            4
5980 #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK    0x1
5981 #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT   5
5982 #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK             0x1
5983 #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT            6
5984 #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK             0x1
5985 #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT            7
5986 	u8 flags9;
5987 #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK            0x1
5988 #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT           0
5989 #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK            0x1
5990 #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT           1
5991 #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK            0x1
5992 #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT           2
5993 #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK            0x1
5994 #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT           3
5995 #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK            0x1
5996 #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT           4
5997 #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK            0x1
5998 #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT           5
5999 #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK            0x1
6000 #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT           6
6001 #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK            0x1
6002 #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT           7
6003 	u8 flags10;
6004 #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK            0x1
6005 #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT           0
6006 #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK            0x1
6007 #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT           1
6008 #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK            0x1
6009 #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT           2
6010 #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK            0x1
6011 #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT           3
6012 #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK      0x1
6013 #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT     4
6014 #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK            0x1
6015 #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT           5
6016 #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK           0x1
6017 #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT          6
6018 #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK           0x1
6019 #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT          7
6020 	u8 flags11;
6021 #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK           0x1
6022 #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT          0
6023 #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK           0x1
6024 #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT          1
6025 #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK           0x1
6026 #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT          2
6027 #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK           0x1
6028 #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT          3
6029 #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK           0x1
6030 #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT          4
6031 #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK           0x1
6032 #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT          5
6033 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK      0x1
6034 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT     6
6035 #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK           0x1
6036 #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT          7
6037 	u8 flags12;
6038 #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK          0x1
6039 #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT         0
6040 #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK          0x1
6041 #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT         1
6042 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK      0x1
6043 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT     2
6044 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK      0x1
6045 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT     3
6046 #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK          0x1
6047 #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT         4
6048 #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK          0x1
6049 #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT         5
6050 #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK          0x1
6051 #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT         6
6052 #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK          0x1
6053 #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT         7
6054 	u8 flags13;
6055 #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK          0x1
6056 #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT         0
6057 #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK          0x1
6058 #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT         1
6059 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK      0x1
6060 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT     2
6061 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK      0x1
6062 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT     3
6063 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK      0x1
6064 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT     4
6065 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK      0x1
6066 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT     5
6067 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK      0x1
6068 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT     6
6069 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK      0x1
6070 #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT     7
6071 	u8 flags14;
6072 #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK         0x1
6073 #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT        0
6074 #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK             0x1
6075 #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT            1
6076 #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK      0x3
6077 #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT     2
6078 #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK          0x1
6079 #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT         4
6080 #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK  0x1
6081 #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
6082 #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK              0x3
6083 #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT             6
6084 	u8 byte2;
6085 	__le16 physical_q0;
6086 	__le16 word1;
6087 	__le16 word2;
6088 	__le16 word3;
6089 	__le16 word4;
6090 	__le16 word5;
6091 	__le16 conn_dpi;
6092 	u8 byte3;
6093 	u8 byte4;
6094 	u8 byte5;
6095 	u8 byte6;
6096 	__le32 reg0;
6097 	__le32 reg1;
6098 	__le32 reg2;
6099 	__le32 snd_nxt_psn;
6100 	__le32 reg4;
6101 	__le32 reg5;
6102 	__le32 reg6;
6103 };
6104 
6105 struct ystorm_rdma_conn_ag_ctx {
6106 	u8 byte0;
6107 	u8 byte1;
6108 	u8 flags0;
6109 #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK     0x1
6110 #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT    0
6111 #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK     0x1
6112 #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT    1
6113 #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK      0x3
6114 #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT     2
6115 #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK      0x3
6116 #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT     4
6117 #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK      0x3
6118 #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT     6
6119 	u8 flags1;
6120 #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK    0x1
6121 #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT   0
6122 #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK    0x1
6123 #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT   1
6124 #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK    0x1
6125 #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT   2
6126 #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK  0x1
6127 #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
6128 #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK  0x1
6129 #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
6130 #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK  0x1
6131 #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
6132 #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK  0x1
6133 #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
6134 #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK  0x1
6135 #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
6136 	u8 byte2;
6137 	u8 byte3;
6138 	__le16 word0;
6139 	__le32 reg0;
6140 	__le32 reg1;
6141 	__le16 word1;
6142 	__le16 word2;
6143 	__le16 word3;
6144 	__le16 word4;
6145 	__le32 reg2;
6146 	__le32 reg3;
6147 };
6148 
6149 struct mstorm_roce_conn_st_ctx {
6150 	struct regpair temp[6];
6151 };
6152 
6153 struct pstorm_roce_conn_st_ctx {
6154 	struct regpair temp[16];
6155 };
6156 
6157 struct ystorm_roce_conn_st_ctx {
6158 	struct regpair temp[2];
6159 };
6160 
6161 struct xstorm_roce_conn_st_ctx {
6162 	struct regpair temp[22];
6163 };
6164 
6165 struct tstorm_roce_conn_st_ctx {
6166 	struct regpair temp[30];
6167 };
6168 
6169 struct ustorm_roce_conn_st_ctx {
6170 	struct regpair temp[12];
6171 };
6172 
6173 struct roce_conn_context {
6174 	struct ystorm_roce_conn_st_ctx ystorm_st_context;
6175 	struct regpair ystorm_st_padding[2];
6176 	struct pstorm_roce_conn_st_ctx pstorm_st_context;
6177 	struct xstorm_roce_conn_st_ctx xstorm_st_context;
6178 	struct regpair xstorm_st_padding[2];
6179 	struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
6180 	struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
6181 	struct timers_context timer_context;
6182 	struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
6183 	struct tstorm_roce_conn_st_ctx tstorm_st_context;
6184 	struct mstorm_roce_conn_st_ctx mstorm_st_context;
6185 	struct ustorm_roce_conn_st_ctx ustorm_st_context;
6186 	struct regpair ustorm_st_padding[2];
6187 };
6188 
6189 struct roce_create_qp_req_ramrod_data {
6190 	__le16 flags;
6191 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK          0x3
6192 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT         0
6193 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK  0x1
6194 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
6195 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK        0x1
6196 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT       3
6197 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK                  0x7
6198 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT                 4
6199 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK             0x1
6200 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT            7
6201 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK        0xF
6202 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT       8
6203 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK          0xF
6204 #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT         12
6205 	u8 max_ord;
6206 	u8 traffic_class;
6207 	u8 hop_limit;
6208 	u8 orq_num_pages;
6209 	__le16 p_key;
6210 	__le32 flow_label;
6211 	__le32 dst_qp_id;
6212 	__le32 ack_timeout_val;
6213 	__le32 initial_psn;
6214 	__le16 mtu;
6215 	__le16 pd;
6216 	__le16 sq_num_pages;
6217 	__le16 reseved2;
6218 	struct regpair sq_pbl_addr;
6219 	struct regpair orq_pbl_addr;
6220 	__le16 local_mac_addr[3];
6221 	__le16 remote_mac_addr[3];
6222 	__le16 vlan_id;
6223 	__le16 udp_src_port;
6224 	__le32 src_gid[4];
6225 	__le32 dst_gid[4];
6226 	struct regpair qp_handle_for_cqe;
6227 	struct regpair qp_handle_for_async;
6228 	u8 stats_counter_id;
6229 	u8 reserved3[7];
6230 	__le32 cq_cid;
6231 	__le16 physical_queue0;
6232 	__le16 dpi;
6233 };
6234 
6235 struct roce_create_qp_resp_ramrod_data {
6236 	__le16 flags;
6237 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK          0x3
6238 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT         0
6239 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK           0x1
6240 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT          2
6241 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK           0x1
6242 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT          3
6243 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK            0x1
6244 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT           4
6245 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK              0x1
6246 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT             5
6247 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK  0x1
6248 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
6249 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK	0x1
6250 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT	7
6251 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK                  0x7
6252 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT                 8
6253 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK    0x1F
6254 #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT   11
6255 	u8 max_ird;
6256 	u8 traffic_class;
6257 	u8 hop_limit;
6258 	u8 irq_num_pages;
6259 	__le16 p_key;
6260 	__le32 flow_label;
6261 	__le32 dst_qp_id;
6262 	u8 stats_counter_id;
6263 	u8 reserved1;
6264 	__le16 mtu;
6265 	__le32 initial_psn;
6266 	__le16 pd;
6267 	__le16 rq_num_pages;
6268 	struct rdma_srq_id srq_id;
6269 	struct regpair rq_pbl_addr;
6270 	struct regpair irq_pbl_addr;
6271 	__le16 local_mac_addr[3];
6272 	__le16 remote_mac_addr[3];
6273 	__le16 vlan_id;
6274 	__le16 udp_src_port;
6275 	__le32 src_gid[4];
6276 	__le32 dst_gid[4];
6277 	struct regpair qp_handle_for_cqe;
6278 	struct regpair qp_handle_for_async;
6279 	__le32 reserved2[2];
6280 	__le32 cq_cid;
6281 	__le16 physical_queue0;
6282 	__le16 dpi;
6283 };
6284 
6285 struct roce_destroy_qp_req_output_params {
6286 	__le32 num_bound_mw;
6287 	__le32 reserved;
6288 };
6289 
6290 struct roce_destroy_qp_req_ramrod_data {
6291 	struct regpair output_params_addr;
6292 };
6293 
6294 struct roce_destroy_qp_resp_output_params {
6295 	__le32 num_invalidated_mw;
6296 	__le32 reserved;
6297 };
6298 
6299 struct roce_destroy_qp_resp_ramrod_data {
6300 	struct regpair output_params_addr;
6301 };
6302 
6303 enum roce_event_opcode {
6304 	ROCE_EVENT_CREATE_QP = 11,
6305 	ROCE_EVENT_MODIFY_QP,
6306 	ROCE_EVENT_QUERY_QP,
6307 	ROCE_EVENT_DESTROY_QP,
6308 	MAX_ROCE_EVENT_OPCODE
6309 };
6310 
6311 struct roce_init_func_ramrod_data {
6312 	struct rdma_init_func_ramrod_data rdma;
6313 };
6314 
6315 struct roce_modify_qp_req_ramrod_data {
6316 	__le16 flags;
6317 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK      0x1
6318 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT     0
6319 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK      0x1
6320 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT     1
6321 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK  0x1
6322 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
6323 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK            0x1
6324 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT           3
6325 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK   0x1
6326 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT  4
6327 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK          0x1
6328 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT         5
6329 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK      0x1
6330 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT     6
6331 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK    0x1
6332 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT   7
6333 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK      0x1
6334 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT     8
6335 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK              0x1
6336 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT             9
6337 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK                  0x7
6338 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT                 10
6339 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK            0x7
6340 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT           13
6341 	u8 fields;
6342 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK        0xF
6343 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT       0
6344 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK          0xF
6345 #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT         4
6346 	u8 max_ord;
6347 	u8 traffic_class;
6348 	u8 hop_limit;
6349 	__le16 p_key;
6350 	__le32 flow_label;
6351 	__le32 ack_timeout_val;
6352 	__le16 mtu;
6353 	__le16 reserved2;
6354 	__le32 reserved3[3];
6355 	__le32 src_gid[4];
6356 	__le32 dst_gid[4];
6357 };
6358 
6359 struct roce_modify_qp_resp_ramrod_data {
6360 	__le16 flags;
6361 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK        0x1
6362 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT       0
6363 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK             0x1
6364 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT            1
6365 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK             0x1
6366 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT            2
6367 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK              0x1
6368 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT             3
6369 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK              0x1
6370 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT             4
6371 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK     0x1
6372 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT    5
6373 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK            0x1
6374 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT           6
6375 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK                0x1
6376 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT               7
6377 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK  0x1
6378 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
6379 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK        0x1
6380 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT       9
6381 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK              0x3F
6382 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT             10
6383 	u8 fields;
6384 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK                    0x7
6385 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT                   0
6386 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK      0x1F
6387 #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT     3
6388 	u8 max_ird;
6389 	u8 traffic_class;
6390 	u8 hop_limit;
6391 	__le16 p_key;
6392 	__le32 flow_label;
6393 	__le16 mtu;
6394 	__le16 reserved2;
6395 	__le32 src_gid[4];
6396 	__le32 dst_gid[4];
6397 };
6398 
6399 struct roce_query_qp_req_output_params {
6400 	__le32 psn;
6401 	__le32 flags;
6402 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK          0x1
6403 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT         0
6404 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK  0x1
6405 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
6406 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK        0x3FFFFFFF
6407 #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT       2
6408 };
6409 
6410 struct roce_query_qp_req_ramrod_data {
6411 	struct regpair output_params_addr;
6412 };
6413 
6414 struct roce_query_qp_resp_output_params {
6415 	__le32 psn;
6416 	__le32 err_flag;
6417 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK  0x1
6418 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
6419 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK  0x7FFFFFFF
6420 #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
6421 };
6422 
6423 struct roce_query_qp_resp_ramrod_data {
6424 	struct regpair output_params_addr;
6425 };
6426 
6427 enum roce_ramrod_cmd_id {
6428 	ROCE_RAMROD_CREATE_QP = 11,
6429 	ROCE_RAMROD_MODIFY_QP,
6430 	ROCE_RAMROD_QUERY_QP,
6431 	ROCE_RAMROD_DESTROY_QP,
6432 	MAX_ROCE_RAMROD_CMD_ID
6433 };
6434 
6435 struct mstorm_roce_req_conn_ag_ctx {
6436 	u8 byte0;
6437 	u8 byte1;
6438 	u8 flags0;
6439 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK     0x1
6440 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT    0
6441 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK     0x1
6442 #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT    1
6443 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK      0x3
6444 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT     2
6445 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK      0x3
6446 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT     4
6447 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK      0x3
6448 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT     6
6449 	u8 flags1;
6450 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK    0x1
6451 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT   0
6452 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK    0x1
6453 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT   1
6454 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK    0x1
6455 #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT   2
6456 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK  0x1
6457 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
6458 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK  0x1
6459 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
6460 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK  0x1
6461 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
6462 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK  0x1
6463 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
6464 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK  0x1
6465 #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
6466 	__le16 word0;
6467 	__le16 word1;
6468 	__le32 reg0;
6469 	__le32 reg1;
6470 };
6471 
6472 struct mstorm_roce_resp_conn_ag_ctx {
6473 	u8 byte0;
6474 	u8 byte1;
6475 	u8 flags0;
6476 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK     0x1
6477 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT    0
6478 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK     0x1
6479 #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT    1
6480 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK      0x3
6481 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT     2
6482 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK      0x3
6483 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT     4
6484 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK      0x3
6485 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT     6
6486 	u8 flags1;
6487 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK    0x1
6488 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT   0
6489 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK    0x1
6490 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT   1
6491 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK    0x1
6492 #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT   2
6493 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK  0x1
6494 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
6495 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK  0x1
6496 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
6497 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK  0x1
6498 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
6499 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK  0x1
6500 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
6501 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK  0x1
6502 #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
6503 	__le16 word0;
6504 	__le16 word1;
6505 	__le32 reg0;
6506 	__le32 reg1;
6507 };
6508 
6509 enum roce_flavor {
6510 	PLAIN_ROCE /* RoCE v1 */ ,
6511 	RROCE_IPV4 /* RoCE v2 (Routable RoCE) over ipv4 */ ,
6512 	RROCE_IPV6 /* RoCE v2 (Routable RoCE) over ipv6 */ ,
6513 	MAX_ROCE_FLAVOR
6514 };
6515 
6516 struct tstorm_roce_req_conn_ag_ctx {
6517 	u8 reserved0;
6518 	u8 state;
6519 	u8 flags0;
6520 #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK                0x1
6521 #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT               0
6522 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK            0x1
6523 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT           1
6524 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK        0x1
6525 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT       2
6526 #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK                        0x1
6527 #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT                       3
6528 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK                0x1
6529 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT               4
6530 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK                  0x1
6531 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT                 5
6532 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK                    0x3
6533 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT                   6
6534 	u8 flags1;
6535 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK                         0x3
6536 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT                        0
6537 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK                 0x3
6538 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT                2
6539 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK           0x3
6540 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT          4
6541 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK                 0x3
6542 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT                6
6543 	u8 flags2;
6544 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK             0x3
6545 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT            0
6546 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK                0x3
6547 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT               2
6548 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK           0x3
6549 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT          4
6550 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK               0x3
6551 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT              6
6552 	u8 flags3;
6553 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK     0x3
6554 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT    0
6555 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK       0x3
6556 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT      2
6557 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK                 0x1
6558 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT                4
6559 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK                       0x1
6560 #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT                      5
6561 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK              0x1
6562 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT             6
6563 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK        0x1
6564 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT       7
6565 	u8 flags4;
6566 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK              0x1
6567 #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT             0
6568 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK          0x1
6569 #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT         1
6570 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK             0x1
6571 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT            2
6572 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK        0x1
6573 #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT       3
6574 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK            0x1
6575 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT           4
6576 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK  0x1
6577 #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
6578 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK    0x1
6579 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT   6
6580 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK                     0x1
6581 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT                    7
6582 	u8 flags5;
6583 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK                     0x1
6584 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT                    0
6585 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK                     0x1
6586 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT                    1
6587 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK                     0x1
6588 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT                    2
6589 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK                     0x1
6590 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT                    3
6591 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK                     0x1
6592 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT                    4
6593 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK              0x1
6594 #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT             5
6595 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK                     0x1
6596 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT                    6
6597 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK                     0x1
6598 #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT                    7
6599 	__le32 reg0;
6600 	__le32 snd_nxt_psn;
6601 	__le32 snd_max_psn;
6602 	__le32 orq_prod;
6603 	__le32 reg4;
6604 	__le32 reg5;
6605 	__le32 reg6;
6606 	__le32 reg7;
6607 	__le32 reg8;
6608 	u8 tx_cqe_error_type;
6609 	u8 orq_cache_idx;
6610 	__le16 snd_sq_cons_th;
6611 	u8 byte4;
6612 	u8 byte5;
6613 	__le16 snd_sq_cons;
6614 	__le16 word2;
6615 	__le16 word3;
6616 	__le32 reg9;
6617 	__le32 reg10;
6618 };
6619 
6620 struct tstorm_roce_resp_conn_ag_ctx {
6621 	u8 byte0;
6622 	u8 state;
6623 	u8 flags0;
6624 #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK        0x1
6625 #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT       0
6626 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK                0x1
6627 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT               1
6628 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK                0x1
6629 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT               2
6630 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK                0x1
6631 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT               3
6632 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK        0x1
6633 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT       4
6634 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK                0x1
6635 #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT               5
6636 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK                 0x3
6637 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT                6
6638 	u8 flags1;
6639 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK         0x3
6640 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT        0
6641 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK         0x3
6642 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT        2
6643 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK                 0x3
6644 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT                4
6645 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK         0x3
6646 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT        6
6647 	u8 flags2;
6648 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK     0x3
6649 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT    0
6650 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK                 0x3
6651 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT                2
6652 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK                 0x3
6653 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT                4
6654 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK                 0x3
6655 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT                6
6656 	u8 flags3;
6657 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK                 0x3
6658 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT                0
6659 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK                0x3
6660 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT               2
6661 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK               0x1
6662 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT              4
6663 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK      0x1
6664 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT     5
6665 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK      0x1
6666 #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT     6
6667 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK               0x1
6668 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT              7
6669 	u8 flags4;
6670 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK      0x1
6671 #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT     0
6672 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK  0x1
6673 #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
6674 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK               0x1
6675 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT              2
6676 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK               0x1
6677 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT              3
6678 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK               0x1
6679 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT              4
6680 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK               0x1
6681 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT              5
6682 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK              0x1
6683 #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT             6
6684 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK             0x1
6685 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT            7
6686 	u8 flags5;
6687 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK             0x1
6688 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT            0
6689 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK             0x1
6690 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT            1
6691 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK             0x1
6692 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT            2
6693 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK             0x1
6694 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT            3
6695 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK             0x1
6696 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT            4
6697 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK          0x1
6698 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT         5
6699 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK             0x1
6700 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT            6
6701 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK             0x1
6702 #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT            7
6703 	__le32 psn_and_rxmit_id_echo;
6704 	__le32 reg1;
6705 	__le32 reg2;
6706 	__le32 reg3;
6707 	__le32 reg4;
6708 	__le32 reg5;
6709 	__le32 reg6;
6710 	__le32 reg7;
6711 	__le32 reg8;
6712 	u8 tx_async_error_type;
6713 	u8 byte3;
6714 	__le16 rq_cons;
6715 	u8 byte4;
6716 	u8 byte5;
6717 	__le16 rq_prod;
6718 	__le16 conn_dpi;
6719 	__le16 irq_cons;
6720 	__le32 num_invlidated_mw;
6721 	__le32 reg10;
6722 };
6723 
6724 struct ustorm_roce_req_conn_ag_ctx {
6725 	u8 byte0;
6726 	u8 byte1;
6727 	u8 flags0;
6728 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK     0x1
6729 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT    0
6730 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK     0x1
6731 #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT    1
6732 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK      0x3
6733 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT     2
6734 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK      0x3
6735 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT     4
6736 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK      0x3
6737 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT     6
6738 	u8 flags1;
6739 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK      0x3
6740 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT     0
6741 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK      0x3
6742 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT     2
6743 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK      0x3
6744 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT     4
6745 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK      0x3
6746 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT     6
6747 	u8 flags2;
6748 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK    0x1
6749 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT   0
6750 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK    0x1
6751 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT   1
6752 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK    0x1
6753 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT   2
6754 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK    0x1
6755 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT   3
6756 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK    0x1
6757 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT   4
6758 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK    0x1
6759 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT   5
6760 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK    0x1
6761 #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT   6
6762 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK  0x1
6763 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
6764 	u8 flags3;
6765 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK  0x1
6766 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
6767 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK  0x1
6768 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
6769 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK  0x1
6770 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
6771 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK  0x1
6772 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
6773 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK  0x1
6774 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
6775 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK  0x1
6776 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
6777 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK  0x1
6778 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
6779 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK  0x1
6780 #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
6781 	u8 byte2;
6782 	u8 byte3;
6783 	__le16 word0;
6784 	__le16 word1;
6785 	__le32 reg0;
6786 	__le32 reg1;
6787 	__le32 reg2;
6788 	__le32 reg3;
6789 	__le16 word2;
6790 	__le16 word3;
6791 };
6792 
6793 struct ustorm_roce_resp_conn_ag_ctx {
6794 	u8 byte0;
6795 	u8 byte1;
6796 	u8 flags0;
6797 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK     0x1
6798 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT    0
6799 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK     0x1
6800 #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT    1
6801 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK      0x3
6802 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT     2
6803 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK      0x3
6804 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT     4
6805 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK      0x3
6806 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT     6
6807 	u8 flags1;
6808 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK      0x3
6809 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT     0
6810 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK      0x3
6811 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT     2
6812 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK      0x3
6813 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT     4
6814 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK      0x3
6815 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT     6
6816 	u8 flags2;
6817 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK    0x1
6818 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT   0
6819 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK    0x1
6820 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT   1
6821 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK    0x1
6822 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT   2
6823 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK    0x1
6824 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT   3
6825 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK    0x1
6826 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT   4
6827 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK    0x1
6828 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT   5
6829 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK    0x1
6830 #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT   6
6831 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK  0x1
6832 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
6833 	u8 flags3;
6834 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK  0x1
6835 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
6836 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK  0x1
6837 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
6838 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK  0x1
6839 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
6840 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK  0x1
6841 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
6842 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK  0x1
6843 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
6844 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK  0x1
6845 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
6846 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK  0x1
6847 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
6848 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK  0x1
6849 #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
6850 	u8 byte2;
6851 	u8 byte3;
6852 	__le16 word0;
6853 	__le16 word1;
6854 	__le32 reg0;
6855 	__le32 reg1;
6856 	__le32 reg2;
6857 	__le32 reg3;
6858 	__le16 word2;
6859 	__le16 word3;
6860 };
6861 
6862 struct xstorm_roce_req_conn_ag_ctx {
6863 	u8 reserved0;
6864 	u8 state;
6865 	u8 flags0;
6866 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK        0x1
6867 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT       0
6868 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK           0x1
6869 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT          1
6870 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK           0x1
6871 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT          2
6872 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK        0x1
6873 #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT       3
6874 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK           0x1
6875 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT          4
6876 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK           0x1
6877 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT          5
6878 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK           0x1
6879 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT          6
6880 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK           0x1
6881 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT          7
6882 	u8 flags1;
6883 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK           0x1
6884 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT          0
6885 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK           0x1
6886 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT          1
6887 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK               0x1
6888 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT              2
6889 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK               0x1
6890 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT              3
6891 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK               0x1
6892 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT              4
6893 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK               0x1
6894 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT              5
6895 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK         0x1
6896 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT        6
6897 #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK        0x1
6898 #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT       7
6899 	u8 flags2;
6900 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK                 0x3
6901 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT                0
6902 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK                 0x3
6903 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT                2
6904 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK                 0x3
6905 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT                4
6906 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK                 0x3
6907 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT                6
6908 	u8 flags3;
6909 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK         0x3
6910 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT        0
6911 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK         0x3
6912 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT        2
6913 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK        0x3
6914 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT       4
6915 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK         0x3
6916 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT        6
6917 	u8 flags4;
6918 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK                 0x3
6919 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT                0
6920 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK                 0x3
6921 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT                2
6922 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK                0x3
6923 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT               4
6924 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK                0x3
6925 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT               6
6926 	u8 flags5;
6927 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK                0x3
6928 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT               0
6929 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK                0x3
6930 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT               2
6931 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK        0x3
6932 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT       4
6933 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK                0x3
6934 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT               6
6935 	u8 flags6;
6936 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK                0x3
6937 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT               0
6938 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK                0x3
6939 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT               2
6940 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK                0x3
6941 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT               4
6942 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK                0x3
6943 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT               6
6944 	u8 flags7;
6945 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK                0x3
6946 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT               0
6947 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK                0x3
6948 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT               2
6949 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK           0x3
6950 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT          4
6951 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK               0x1
6952 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT              6
6953 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK               0x1
6954 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT              7
6955 	u8 flags8;
6956 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK               0x1
6957 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT              0
6958 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK               0x1
6959 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT              1
6960 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK      0x1
6961 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT     2
6962 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK      0x1
6963 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT     3
6964 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK     0x1
6965 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT    4
6966 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK      0x1
6967 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT     5
6968 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK               0x1
6969 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT              6
6970 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK               0x1
6971 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT              7
6972 	u8 flags9;
6973 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK              0x1
6974 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT             0
6975 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK              0x1
6976 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT             1
6977 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK              0x1
6978 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT             2
6979 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK              0x1
6980 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT             3
6981 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK     0x1
6982 #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT    4
6983 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK              0x1
6984 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT             5
6985 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK              0x1
6986 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT             6
6987 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK              0x1
6988 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT             7
6989 	u8 flags10;
6990 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK              0x1
6991 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT             0
6992 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK              0x1
6993 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT             1
6994 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK              0x1
6995 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT             2
6996 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK              0x1
6997 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT             3
6998 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK        0x1
6999 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT       4
7000 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK              0x1
7001 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT             5
7002 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK             0x1
7003 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT            6
7004 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK             0x1
7005 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT            7
7006 	u8 flags11;
7007 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK             0x1
7008 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT            0
7009 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK             0x1
7010 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT            1
7011 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK             0x1
7012 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT            2
7013 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK             0x1
7014 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT            3
7015 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK             0x1
7016 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT            4
7017 #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK  0x1
7018 #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
7019 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK        0x1
7020 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT       6
7021 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK             0x1
7022 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT            7
7023 	u8 flags12;
7024 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK          0x1
7025 #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT         0
7026 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK            0x1
7027 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT           1
7028 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK        0x1
7029 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT       2
7030 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK        0x1
7031 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT       3
7032 #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK   0x1
7033 #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT  4
7034 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK            0x1
7035 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT           5
7036 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK   0x1
7037 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT  6
7038 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK     0x1
7039 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT    7
7040 	u8 flags13;
7041 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK            0x1
7042 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT           0
7043 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK            0x1
7044 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT           1
7045 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK        0x1
7046 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT       2
7047 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK        0x1
7048 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT       3
7049 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK        0x1
7050 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT       4
7051 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK        0x1
7052 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT       5
7053 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK        0x1
7054 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT       6
7055 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK        0x1
7056 #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT       7
7057 	u8 flags14;
7058 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK      0x1
7059 #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT     0
7060 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK               0x1
7061 #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT              1
7062 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK        0x3
7063 #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT       2
7064 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK            0x1
7065 #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT           4
7066 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK    0x1
7067 #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT   5
7068 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK                0x3
7069 #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT               6
7070 	u8 byte2;
7071 	__le16 physical_q0;
7072 	__le16 word1;
7073 	__le16 sq_cmp_cons;
7074 	__le16 sq_cons;
7075 	__le16 sq_prod;
7076 	__le16 word5;
7077 	__le16 conn_dpi;
7078 	u8 byte3;
7079 	u8 byte4;
7080 	u8 byte5;
7081 	u8 byte6;
7082 	__le32 lsn;
7083 	__le32 ssn;
7084 	__le32 snd_una_psn;
7085 	__le32 snd_nxt_psn;
7086 	__le32 reg4;
7087 	__le32 orq_cons_th;
7088 	__le32 orq_cons;
7089 };
7090 
7091 struct xstorm_roce_resp_conn_ag_ctx {
7092 	u8 reserved0;
7093 	u8 state;
7094 	u8 flags0;
7095 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK      0x1
7096 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT     0
7097 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK         0x1
7098 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT        1
7099 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK         0x1
7100 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT        2
7101 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK      0x1
7102 #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT     3
7103 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK         0x1
7104 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT        4
7105 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK         0x1
7106 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT        5
7107 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK         0x1
7108 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT        6
7109 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK         0x1
7110 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT        7
7111 	u8 flags1;
7112 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK         0x1
7113 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT        0
7114 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK         0x1
7115 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT        1
7116 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK             0x1
7117 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT            2
7118 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK             0x1
7119 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT            3
7120 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK             0x1
7121 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT            4
7122 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK             0x1
7123 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT            5
7124 #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK       0x1
7125 #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT      6
7126 #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK      0x1
7127 #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT     7
7128 	u8 flags2;
7129 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK               0x3
7130 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT              0
7131 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK               0x3
7132 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT              2
7133 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK               0x3
7134 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT              4
7135 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK               0x3
7136 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT              6
7137 	u8 flags3;
7138 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK          0x3
7139 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT         0
7140 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK       0x3
7141 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT      2
7142 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK      0x3
7143 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT     4
7144 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK       0x3
7145 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT      6
7146 	u8 flags4;
7147 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK               0x3
7148 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT              0
7149 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK               0x3
7150 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT              2
7151 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK              0x3
7152 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT             4
7153 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK              0x3
7154 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT             6
7155 	u8 flags5;
7156 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK              0x3
7157 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT             0
7158 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK              0x3
7159 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT             2
7160 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK              0x3
7161 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT             4
7162 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK              0x3
7163 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT             6
7164 	u8 flags6;
7165 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK              0x3
7166 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT             0
7167 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK              0x3
7168 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT             2
7169 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK              0x3
7170 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT             4
7171 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK              0x3
7172 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT             6
7173 	u8 flags7;
7174 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK              0x3
7175 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT             0
7176 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK              0x3
7177 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT             2
7178 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK         0x3
7179 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT        4
7180 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK             0x1
7181 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT            6
7182 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK             0x1
7183 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT            7
7184 	u8 flags8;
7185 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK             0x1
7186 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT            0
7187 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK             0x1
7188 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT            1
7189 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK       0x1
7190 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT      2
7191 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK    0x1
7192 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT   3
7193 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK   0x1
7194 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT  4
7195 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK    0x1
7196 #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT   5
7197 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK             0x1
7198 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT            6
7199 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK             0x1
7200 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT            7
7201 	u8 flags9;
7202 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK            0x1
7203 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT           0
7204 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK            0x1
7205 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT           1
7206 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK            0x1
7207 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT           2
7208 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK            0x1
7209 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT           3
7210 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK            0x1
7211 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT           4
7212 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK            0x1
7213 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT           5
7214 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK            0x1
7215 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT           6
7216 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK            0x1
7217 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT           7
7218 	u8 flags10;
7219 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK            0x1
7220 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT           0
7221 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK            0x1
7222 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT           1
7223 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK            0x1
7224 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT           2
7225 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK            0x1
7226 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT           3
7227 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK      0x1
7228 #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT     4
7229 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK            0x1
7230 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT           5
7231 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK           0x1
7232 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT          6
7233 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK           0x1
7234 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT          7
7235 	u8 flags11;
7236 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK           0x1
7237 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT          0
7238 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK           0x1
7239 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT          1
7240 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK           0x1
7241 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT          2
7242 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK           0x1
7243 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT          3
7244 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK           0x1
7245 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT          4
7246 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK           0x1
7247 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT          5
7248 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK      0x1
7249 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT     6
7250 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK           0x1
7251 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT          7
7252 	u8 flags12;
7253 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK          0x1
7254 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT         0
7255 #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK  0x1
7256 #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
7257 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK      0x1
7258 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT     2
7259 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK      0x1
7260 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT     3
7261 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK          0x1
7262 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT         4
7263 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK          0x1
7264 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT         5
7265 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK          0x1
7266 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT         6
7267 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK          0x1
7268 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT         7
7269 	u8 flags13;
7270 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK          0x1
7271 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT         0
7272 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK          0x1
7273 #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT         1
7274 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK      0x1
7275 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT     2
7276 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK      0x1
7277 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT     3
7278 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK      0x1
7279 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT     4
7280 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK      0x1
7281 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT     5
7282 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK      0x1
7283 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT     6
7284 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK      0x1
7285 #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT     7
7286 	u8 flags14;
7287 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK             0x1
7288 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT            0
7289 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK             0x1
7290 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT            1
7291 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK             0x1
7292 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT            2
7293 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK             0x1
7294 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT            3
7295 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK             0x1
7296 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT            4
7297 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK             0x1
7298 #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT            5
7299 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK              0x3
7300 #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT             6
7301 	u8 byte2;
7302 	__le16 physical_q0;
7303 	__le16 word1;
7304 	__le16 irq_prod;
7305 	__le16 word3;
7306 	__le16 word4;
7307 	__le16 word5;
7308 	__le16 irq_cons;
7309 	u8 rxmit_opcode;
7310 	u8 byte4;
7311 	u8 byte5;
7312 	u8 byte6;
7313 	__le32 rxmit_psn_and_id;
7314 	__le32 rxmit_bytes_length;
7315 	__le32 psn;
7316 	__le32 reg3;
7317 	__le32 reg4;
7318 	__le32 reg5;
7319 	__le32 msn_and_syndrome;
7320 };
7321 
7322 struct ystorm_roce_req_conn_ag_ctx {
7323 	u8 byte0;
7324 	u8 byte1;
7325 	u8 flags0;
7326 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK     0x1
7327 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT    0
7328 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK     0x1
7329 #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT    1
7330 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK      0x3
7331 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT     2
7332 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK      0x3
7333 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT     4
7334 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK      0x3
7335 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT     6
7336 	u8 flags1;
7337 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK    0x1
7338 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT   0
7339 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK    0x1
7340 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT   1
7341 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK    0x1
7342 #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT   2
7343 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK  0x1
7344 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
7345 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK  0x1
7346 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
7347 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK  0x1
7348 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
7349 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK  0x1
7350 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
7351 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK  0x1
7352 #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
7353 	u8 byte2;
7354 	u8 byte3;
7355 	__le16 word0;
7356 	__le32 reg0;
7357 	__le32 reg1;
7358 	__le16 word1;
7359 	__le16 word2;
7360 	__le16 word3;
7361 	__le16 word4;
7362 	__le32 reg2;
7363 	__le32 reg3;
7364 };
7365 
7366 struct ystorm_roce_resp_conn_ag_ctx {
7367 	u8 byte0;
7368 	u8 byte1;
7369 	u8 flags0;
7370 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK     0x1
7371 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT    0
7372 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK     0x1
7373 #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT    1
7374 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK      0x3
7375 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT     2
7376 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK      0x3
7377 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT     4
7378 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK      0x3
7379 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT     6
7380 	u8 flags1;
7381 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK    0x1
7382 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT   0
7383 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK    0x1
7384 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT   1
7385 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK    0x1
7386 #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT   2
7387 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK  0x1
7388 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
7389 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK  0x1
7390 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
7391 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK  0x1
7392 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
7393 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK  0x1
7394 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
7395 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK  0x1
7396 #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
7397 	u8 byte2;
7398 	u8 byte3;
7399 	__le16 word0;
7400 	__le32 reg0;
7401 	__le32 reg1;
7402 	__le16 word1;
7403 	__le16 word2;
7404 	__le16 word3;
7405 	__le16 word4;
7406 	__le32 reg2;
7407 	__le32 reg3;
7408 };
7409 
7410 struct ystorm_iscsi_conn_st_ctx {
7411 	__le32 reserved[4];
7412 };
7413 
7414 struct pstorm_iscsi_tcp_conn_st_ctx {
7415 	__le32 tcp[32];
7416 	__le32 iscsi[4];
7417 };
7418 
7419 struct xstorm_iscsi_tcp_conn_st_ctx {
7420 	__le32 reserved_iscsi[40];
7421 	__le32 reserved_tcp[4];
7422 };
7423 
7424 struct xstorm_iscsi_conn_ag_ctx {
7425 	u8 cdu_validation;
7426 	u8 state;
7427 	u8 flags0;
7428 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK                0x1
7429 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT               0
7430 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK                0x1
7431 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT               1
7432 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK                   0x1
7433 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT                  2
7434 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK                0x1
7435 #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT               3
7436 #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK                        0x1
7437 #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT                       4
7438 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK                   0x1
7439 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT                  5
7440 #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK                        0x1
7441 #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT                       6
7442 #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK                        0x1
7443 #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT                       7
7444 	u8 flags1;
7445 #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK                        0x1
7446 #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT                       0
7447 #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK                        0x1
7448 #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT                       1
7449 #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK                       0x1
7450 #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT                      2
7451 #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK                       0x1
7452 #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT                      3
7453 #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK                       0x1
7454 #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT                      4
7455 #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK                       0x1
7456 #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT                      5
7457 #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK                       0x1
7458 #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT                      6
7459 #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK                 0x1
7460 #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT                7
7461 	u8 flags2;
7462 #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK                         0x3
7463 #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT                        0
7464 #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK                         0x3
7465 #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT                        2
7466 #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK                         0x3
7467 #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT                        4
7468 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK              0x3
7469 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT             6
7470 	u8 flags3;
7471 #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK                         0x3
7472 #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT                        0
7473 #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK                         0x3
7474 #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT                        2
7475 #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK                         0x3
7476 #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT                        4
7477 #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK                         0x3
7478 #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT                        6
7479 	u8 flags4;
7480 #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK                         0x3
7481 #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT                        0
7482 #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK                         0x3
7483 #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT                        2
7484 #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK                        0x3
7485 #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT                       4
7486 #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK                        0x3
7487 #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT                       6
7488 	u8 flags5;
7489 #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK                        0x3
7490 #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT                       0
7491 #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK                        0x3
7492 #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT                       2
7493 #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK                        0x3
7494 #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT                       4
7495 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK     0x3
7496 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT    6
7497 	u8 flags6;
7498 #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK                        0x3
7499 #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT                       0
7500 #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK                        0x3
7501 #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT                       2
7502 #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK                        0x3
7503 #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT                       4
7504 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK                    0x3
7505 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT                   6
7506 	u8 flags7;
7507 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK                    0x3
7508 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT                   0
7509 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_MASK                    0x3
7510 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_SHIFT                   2
7511 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK                   0x3
7512 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT                  4
7513 #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK                       0x1
7514 #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT                      6
7515 #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK                       0x1
7516 #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT                      7
7517 	u8 flags8;
7518 #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK                       0x1
7519 #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT                      0
7520 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK           0x1
7521 #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT          1
7522 #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK                       0x1
7523 #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT                      2
7524 #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK                       0x1
7525 #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT                      3
7526 #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK                       0x1
7527 #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT                      4
7528 #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK                       0x1
7529 #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT                      5
7530 #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK                       0x1
7531 #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT                      6
7532 #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK                       0x1
7533 #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT                      7
7534 	u8 flags9;
7535 #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK                      0x1
7536 #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT                     0
7537 #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK                      0x1
7538 #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT                     1
7539 #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK                      0x1
7540 #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT                     2
7541 #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK                      0x1
7542 #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT                     3
7543 #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK                      0x1
7544 #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT                     4
7545 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK  0x1
7546 #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
7547 #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK                      0x1
7548 #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT                     6
7549 #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK                      0x1
7550 #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT                     7
7551 	u8 flags10;
7552 #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK                      0x1
7553 #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT                     0
7554 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK                 0x1
7555 #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT                1
7556 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK                 0x1
7557 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT                2
7558 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_MASK                 0x1
7559 #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT                3
7560 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK                0x1
7561 #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT               4
7562 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK        0x1
7563 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT       5
7564 #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK                     0x1
7565 #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT                    6
7566 #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK    0x1
7567 #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT   7
7568 	u8 flags11;
7569 #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK                     0x1
7570 #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT                    0
7571 #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK                     0x1
7572 #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT                    1
7573 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK                   0x1
7574 #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT                  2
7575 #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK                     0x1
7576 #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT                    3
7577 #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK                     0x1
7578 #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT                    4
7579 #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK                     0x1
7580 #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT                    5
7581 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK                0x1
7582 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT               6
7583 #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK                     0x1
7584 #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT                    7
7585 	u8 flags12;
7586 #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK              0x1
7587 #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT             0
7588 #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK                    0x1
7589 #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT                   1
7590 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK                0x1
7591 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT               2
7592 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK                0x1
7593 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT               3
7594 #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK                    0x1
7595 #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT                   4
7596 #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK                    0x1
7597 #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT                   5
7598 #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK                    0x1
7599 #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT                   6
7600 #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK                    0x1
7601 #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT                   7
7602 	u8 flags13;
7603 #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK            0x1
7604 #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT           0
7605 #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK              0x1
7606 #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT             1
7607 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK                0x1
7608 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT               2
7609 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK                0x1
7610 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT               3
7611 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK                0x1
7612 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT               4
7613 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK                0x1
7614 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT               5
7615 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK                0x1
7616 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT               6
7617 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK                0x1
7618 #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT               7
7619 	u8 flags14;
7620 #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK                       0x1
7621 #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT                      0
7622 #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK                       0x1
7623 #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT                      1
7624 #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK                       0x1
7625 #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT                      2
7626 #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK                       0x1
7627 #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT                      3
7628 #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK                       0x1
7629 #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT                      4
7630 #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK             0x1
7631 #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT            5
7632 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK           0x3
7633 #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT          6
7634 	u8 byte2;
7635 	__le16 physical_q0;
7636 	__le16 physical_q1;
7637 	__le16 dummy_dorq_var;
7638 	__le16 sq_cons;
7639 	__le16 sq_prod;
7640 	__le16 word5;
7641 	__le16 slow_io_total_data_tx_update;
7642 	u8 byte3;
7643 	u8 byte4;
7644 	u8 byte5;
7645 	u8 byte6;
7646 	__le32 reg0;
7647 	__le32 reg1;
7648 	__le32 reg2;
7649 	__le32 more_to_send_seq;
7650 	__le32 reg4;
7651 	__le32 reg5;
7652 	__le32 hq_scan_next_relevant_ack;
7653 	__le16 r2tq_prod;
7654 	__le16 r2tq_cons;
7655 	__le16 hq_prod;
7656 	__le16 hq_cons;
7657 	__le32 remain_seq;
7658 	__le32 bytes_to_next_pdu;
7659 	__le32 hq_tcp_seq;
7660 	u8 byte7;
7661 	u8 byte8;
7662 	u8 byte9;
7663 	u8 byte10;
7664 	u8 byte11;
7665 	u8 byte12;
7666 	u8 byte13;
7667 	u8 byte14;
7668 	u8 byte15;
7669 	u8 byte16;
7670 	__le16 word11;
7671 	__le32 reg10;
7672 	__le32 reg11;
7673 	__le32 exp_stat_sn;
7674 	__le32 reg13;
7675 	__le32 reg14;
7676 	__le32 reg15;
7677 	__le32 reg16;
7678 	__le32 reg17;
7679 };
7680 
7681 struct tstorm_iscsi_conn_ag_ctx {
7682 	u8 reserved0;
7683 	u8 state;
7684 	u8 flags0;
7685 #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK       0x1
7686 #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT      0
7687 #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK               0x1
7688 #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT              1
7689 #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK               0x1
7690 #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT              2
7691 #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK               0x1
7692 #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT              3
7693 #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK               0x1
7694 #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT              4
7695 #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK               0x1
7696 #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT              5
7697 #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK                0x3
7698 #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT               6
7699 	u8 flags1;
7700 #define TSTORM_ISCSI_CONN_AG_CTX_CF1_MASK                0x3
7701 #define TSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT               0
7702 #define TSTORM_ISCSI_CONN_AG_CTX_CF2_MASK                0x3
7703 #define TSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT               2
7704 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK     0x3
7705 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT    4
7706 #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK                0x3
7707 #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT               6
7708 	u8 flags2;
7709 #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK                0x3
7710 #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT               0
7711 #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK                0x3
7712 #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT               2
7713 #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK                0x3
7714 #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT               4
7715 #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK                0x3
7716 #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT               6
7717 	u8 flags3;
7718 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK           0x3
7719 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT          0
7720 #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK               0x3
7721 #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT              2
7722 #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK              0x1
7723 #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT             4
7724 #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK              0x1
7725 #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT             5
7726 #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK              0x1
7727 #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT             6
7728 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK  0x1
7729 #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
7730 	u8 flags4;
7731 #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK              0x1
7732 #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT             0
7733 #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK              0x1
7734 #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT             1
7735 #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK              0x1
7736 #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT             2
7737 #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK              0x1
7738 #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT             3
7739 #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK              0x1
7740 #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT             4
7741 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK        0x1
7742 #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT       5
7743 #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK             0x1
7744 #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT            6
7745 #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK            0x1
7746 #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT           7
7747 	u8 flags5;
7748 #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK            0x1
7749 #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT           0
7750 #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK            0x1
7751 #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT           1
7752 #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK            0x1
7753 #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT           2
7754 #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK            0x1
7755 #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT           3
7756 #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK            0x1
7757 #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT           4
7758 #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK            0x1
7759 #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT           5
7760 #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK            0x1
7761 #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT           6
7762 #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK            0x1
7763 #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT           7
7764 	__le32 reg0;
7765 	__le32 reg1;
7766 	__le32 reg2;
7767 	__le32 reg3;
7768 	__le32 reg4;
7769 	__le32 reg5;
7770 	__le32 reg6;
7771 	__le32 reg7;
7772 	__le32 reg8;
7773 	u8 byte2;
7774 	u8 byte3;
7775 	__le16 word0;
7776 };
7777 
7778 struct ustorm_iscsi_conn_ag_ctx {
7779 	u8 byte0;
7780 	u8 byte1;
7781 	u8 flags0;
7782 #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK     0x1
7783 #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT    0
7784 #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK     0x1
7785 #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT    1
7786 #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK      0x3
7787 #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT     2
7788 #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK      0x3
7789 #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT     4
7790 #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK      0x3
7791 #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT     6
7792 	u8 flags1;
7793 #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK      0x3
7794 #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT     0
7795 #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK      0x3
7796 #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT     2
7797 #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK      0x3
7798 #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT     4
7799 #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK      0x3
7800 #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT     6
7801 	u8 flags2;
7802 #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK    0x1
7803 #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT   0
7804 #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK    0x1
7805 #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT   1
7806 #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK    0x1
7807 #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT   2
7808 #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK    0x1
7809 #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT   3
7810 #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK    0x1
7811 #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT   4
7812 #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK    0x1
7813 #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT   5
7814 #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK    0x1
7815 #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT   6
7816 #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK  0x1
7817 #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
7818 	u8 flags3;
7819 #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK  0x1
7820 #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
7821 #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK  0x1
7822 #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
7823 #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK  0x1
7824 #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
7825 #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK  0x1
7826 #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
7827 #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK  0x1
7828 #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
7829 #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK  0x1
7830 #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
7831 #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK  0x1
7832 #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
7833 #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK  0x1
7834 #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
7835 	u8 byte2;
7836 	u8 byte3;
7837 	__le16 word0;
7838 	__le16 word1;
7839 	__le32 reg0;
7840 	__le32 reg1;
7841 	__le32 reg2;
7842 	__le32 reg3;
7843 	__le16 word2;
7844 	__le16 word3;
7845 };
7846 
7847 struct tstorm_iscsi_conn_st_ctx {
7848 	__le32 reserved[40];
7849 };
7850 
7851 struct mstorm_iscsi_conn_ag_ctx {
7852 	u8 reserved;
7853 	u8 state;
7854 	u8 flags0;
7855 #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK     0x1
7856 #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT    0
7857 #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK     0x1
7858 #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT    1
7859 #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK      0x3
7860 #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT     2
7861 #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK      0x3
7862 #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT     4
7863 #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK      0x3
7864 #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT     6
7865 	u8 flags1;
7866 #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK    0x1
7867 #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT   0
7868 #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK    0x1
7869 #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT   1
7870 #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK    0x1
7871 #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT   2
7872 #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK  0x1
7873 #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
7874 #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK  0x1
7875 #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
7876 #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK  0x1
7877 #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
7878 #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK  0x1
7879 #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
7880 #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK  0x1
7881 #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
7882 	__le16 word0;
7883 	__le16 word1;
7884 	__le32 reg0;
7885 	__le32 reg1;
7886 };
7887 
7888 struct mstorm_iscsi_tcp_conn_st_ctx {
7889 	__le32 reserved_tcp[20];
7890 	__le32 reserved_iscsi[8];
7891 };
7892 
7893 struct ustorm_iscsi_conn_st_ctx {
7894 	__le32 reserved[52];
7895 };
7896 
7897 struct iscsi_conn_context {
7898 	struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
7899 	struct regpair ystorm_st_padding[2];
7900 	struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
7901 	struct regpair pstorm_st_padding[2];
7902 	struct pb_context xpb2_context;
7903 	struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
7904 	struct regpair xstorm_st_padding[2];
7905 	struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
7906 	struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
7907 	struct regpair tstorm_ag_padding[2];
7908 	struct timers_context timer_context;
7909 	struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
7910 	struct pb_context upb_context;
7911 	struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
7912 	struct regpair tstorm_st_padding[2];
7913 	struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
7914 	struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
7915 	struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
7916 };
7917 
7918 struct iscsi_init_ramrod_params {
7919 	struct iscsi_spe_func_init iscsi_init_spe;
7920 	struct tcp_init_params tcp_init;
7921 };
7922 
7923 struct ystorm_iscsi_conn_ag_ctx {
7924 	u8 byte0;
7925 	u8 byte1;
7926 	u8 flags0;
7927 #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK     0x1
7928 #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT    0
7929 #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK     0x1
7930 #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT    1
7931 #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK      0x3
7932 #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT     2
7933 #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK      0x3
7934 #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT     4
7935 #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK      0x3
7936 #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT     6
7937 	u8 flags1;
7938 #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK    0x1
7939 #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT   0
7940 #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK    0x1
7941 #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT   1
7942 #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK    0x1
7943 #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT   2
7944 #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK  0x1
7945 #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
7946 #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK  0x1
7947 #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
7948 #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK  0x1
7949 #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
7950 #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK  0x1
7951 #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
7952 #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK  0x1
7953 #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
7954 	u8 byte2;
7955 	u8 byte3;
7956 	__le16 word0;
7957 	__le32 reg0;
7958 	__le32 reg1;
7959 	__le16 word1;
7960 	__le16 word2;
7961 	__le16 word3;
7962 	__le16 word4;
7963 	__le32 reg2;
7964 	__le32 reg3;
7965 };
7966 
7967 #define MFW_TRACE_SIGNATURE     0x25071946
7968 
7969 /* The trace in the buffer */
7970 #define MFW_TRACE_EVENTID_MASK          0x00ffff
7971 #define MFW_TRACE_PRM_SIZE_MASK         0x0f0000
7972 #define MFW_TRACE_PRM_SIZE_SHIFT        16
7973 #define MFW_TRACE_ENTRY_SIZE            3
7974 
7975 struct mcp_trace {
7976 	u32 signature;		/* Help to identify that the trace is valid */
7977 	u32 size;		/* the size of the trace buffer in bytes */
7978 	u32 curr_level;		/* 2 - all will be written to the buffer
7979 				 * 1 - debug trace will not be written
7980 				 * 0 - just errors will be written to the buffer
7981 				 */
7982 	u32 modules_mask[2];	/* a bit per module, 1 means write it, 0 means
7983 				 * mask it.
7984 				 */
7985 
7986 	/* Warning: the following pointers are assumed to be 32bits as they are
7987 	 * used only in the MFW.
7988 	 */
7989 	u32 trace_prod; /* The next trace will be written to this offset */
7990 	u32 trace_oldest; /* The oldest valid trace starts at this offset
7991 			   * (usually very close after the current producer).
7992 			   */
7993 };
7994 
7995 #define VF_MAX_STATIC 192
7996 
7997 #define MCP_GLOB_PATH_MAX	2
7998 #define MCP_PORT_MAX		2
7999 #define MCP_GLOB_PORT_MAX	4
8000 #define MCP_GLOB_FUNC_MAX	16
8001 
8002 typedef u32 offsize_t;		/* In DWORDS !!! */
8003 /* Offset from the beginning of the MCP scratchpad */
8004 #define OFFSIZE_OFFSET_SHIFT	0
8005 #define OFFSIZE_OFFSET_MASK	0x0000ffff
8006 /* Size of specific element (not the whole array if any) */
8007 #define OFFSIZE_SIZE_SHIFT	16
8008 #define OFFSIZE_SIZE_MASK	0xffff0000
8009 
8010 #define SECTION_OFFSET(_offsize) ((((_offsize &			\
8011 				     OFFSIZE_OFFSET_MASK) >>	\
8012 				    OFFSIZE_OFFSET_SHIFT) << 2))
8013 
8014 #define QED_SECTION_SIZE(_offsize) (((_offsize &		\
8015 				      OFFSIZE_SIZE_MASK) >>	\
8016 				     OFFSIZE_SIZE_SHIFT) << 2)
8017 
8018 #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH +			\
8019 				     SECTION_OFFSET(_offsize) +		\
8020 				     (QED_SECTION_SIZE(_offsize) * idx))
8021 
8022 #define SECTION_OFFSIZE_ADDR(_pub_base, _section)	\
8023 	(_pub_base + offsetof(struct mcp_public_data, sections[_section]))
8024 
8025 /* PHY configuration */
8026 struct eth_phy_cfg {
8027 	u32 speed;
8028 #define ETH_SPEED_AUTONEG	0
8029 #define ETH_SPEED_SMARTLINQ	0x8
8030 
8031 	u32 pause;
8032 #define ETH_PAUSE_NONE		0x0
8033 #define ETH_PAUSE_AUTONEG	0x1
8034 #define ETH_PAUSE_RX		0x2
8035 #define ETH_PAUSE_TX		0x4
8036 
8037 	u32 adv_speed;
8038 	u32 loopback_mode;
8039 #define ETH_LOOPBACK_NONE		(0)
8040 #define ETH_LOOPBACK_INT_PHY		(1)
8041 #define ETH_LOOPBACK_EXT_PHY		(2)
8042 #define ETH_LOOPBACK_EXT		(3)
8043 #define ETH_LOOPBACK_MAC		(4)
8044 
8045 	u32 feature_config_flags;
8046 #define ETH_EEE_MODE_ADV_LPI		(1 << 0)
8047 };
8048 
8049 struct port_mf_cfg {
8050 	u32 dynamic_cfg;
8051 #define PORT_MF_CFG_OV_TAG_MASK		0x0000ffff
8052 #define PORT_MF_CFG_OV_TAG_SHIFT	0
8053 #define PORT_MF_CFG_OV_TAG_DEFAULT	PORT_MF_CFG_OV_TAG_MASK
8054 
8055 	u32 reserved[1];
8056 };
8057 
8058 struct eth_stats {
8059 	u64 r64;
8060 	u64 r127;
8061 	u64 r255;
8062 	u64 r511;
8063 	u64 r1023;
8064 	u64 r1518;
8065 	u64 r1522;
8066 	u64 r2047;
8067 	u64 r4095;
8068 	u64 r9216;
8069 	u64 r16383;
8070 	u64 rfcs;
8071 	u64 rxcf;
8072 	u64 rxpf;
8073 	u64 rxpp;
8074 	u64 raln;
8075 	u64 rfcr;
8076 	u64 rovr;
8077 	u64 rjbr;
8078 	u64 rund;
8079 	u64 rfrg;
8080 	u64 t64;
8081 	u64 t127;
8082 	u64 t255;
8083 	u64 t511;
8084 	u64 t1023;
8085 	u64 t1518;
8086 	u64 t2047;
8087 	u64 t4095;
8088 	u64 t9216;
8089 	u64 t16383;
8090 	u64 txpf;
8091 	u64 txpp;
8092 	u64 tlpiec;
8093 	u64 tncl;
8094 	u64 rbyte;
8095 	u64 rxuca;
8096 	u64 rxmca;
8097 	u64 rxbca;
8098 	u64 rxpok;
8099 	u64 tbyte;
8100 	u64 txuca;
8101 	u64 txmca;
8102 	u64 txbca;
8103 	u64 txcf;
8104 };
8105 
8106 struct brb_stats {
8107 	u64 brb_truncate[8];
8108 	u64 brb_discard[8];
8109 };
8110 
8111 struct port_stats {
8112 	struct brb_stats brb;
8113 	struct eth_stats eth;
8114 };
8115 
8116 struct couple_mode_teaming {
8117 	u8 port_cmt[MCP_GLOB_PORT_MAX];
8118 #define PORT_CMT_IN_TEAM	(1 << 0)
8119 
8120 #define PORT_CMT_PORT_ROLE	(1 << 1)
8121 #define PORT_CMT_PORT_INACTIVE	(0 << 1)
8122 #define PORT_CMT_PORT_ACTIVE	(1 << 1)
8123 
8124 #define PORT_CMT_TEAM_MASK	(1 << 2)
8125 #define PORT_CMT_TEAM0		(0 << 2)
8126 #define PORT_CMT_TEAM1		(1 << 2)
8127 };
8128 
8129 #define LLDP_CHASSIS_ID_STAT_LEN	4
8130 #define LLDP_PORT_ID_STAT_LEN		4
8131 #define DCBX_MAX_APP_PROTOCOL		32
8132 #define MAX_SYSTEM_LLDP_TLV_DATA	32
8133 
8134 enum _lldp_agent {
8135 	LLDP_NEAREST_BRIDGE = 0,
8136 	LLDP_NEAREST_NON_TPMR_BRIDGE,
8137 	LLDP_NEAREST_CUSTOMER_BRIDGE,
8138 	LLDP_MAX_LLDP_AGENTS
8139 };
8140 
8141 struct lldp_config_params_s {
8142 	u32 config;
8143 #define LLDP_CONFIG_TX_INTERVAL_MASK	0x000000ff
8144 #define LLDP_CONFIG_TX_INTERVAL_SHIFT	0
8145 #define LLDP_CONFIG_HOLD_MASK		0x00000f00
8146 #define LLDP_CONFIG_HOLD_SHIFT		8
8147 #define LLDP_CONFIG_MAX_CREDIT_MASK	0x0000f000
8148 #define LLDP_CONFIG_MAX_CREDIT_SHIFT	12
8149 #define LLDP_CONFIG_ENABLE_RX_MASK	0x40000000
8150 #define LLDP_CONFIG_ENABLE_RX_SHIFT	30
8151 #define LLDP_CONFIG_ENABLE_TX_MASK	0x80000000
8152 #define LLDP_CONFIG_ENABLE_TX_SHIFT	31
8153 	u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
8154 	u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
8155 };
8156 
8157 struct lldp_status_params_s {
8158 	u32 prefix_seq_num;
8159 	u32 status;
8160 	u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
8161 	u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
8162 	u32 suffix_seq_num;
8163 };
8164 
8165 struct dcbx_ets_feature {
8166 	u32 flags;
8167 #define DCBX_ETS_ENABLED_MASK	0x00000001
8168 #define DCBX_ETS_ENABLED_SHIFT	0
8169 #define DCBX_ETS_WILLING_MASK	0x00000002
8170 #define DCBX_ETS_WILLING_SHIFT	1
8171 #define DCBX_ETS_ERROR_MASK	0x00000004
8172 #define DCBX_ETS_ERROR_SHIFT	2
8173 #define DCBX_ETS_CBS_MASK	0x00000008
8174 #define DCBX_ETS_CBS_SHIFT	3
8175 #define DCBX_ETS_MAX_TCS_MASK	0x000000f0
8176 #define DCBX_ETS_MAX_TCS_SHIFT	4
8177 #define DCBX_ISCSI_OOO_TC_MASK	0x00000f00
8178 #define DCBX_ISCSI_OOO_TC_SHIFT	8
8179 	u32 pri_tc_tbl[1];
8180 #define DCBX_ISCSI_OOO_TC	(4)
8181 
8182 #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET	(DCBX_ISCSI_OOO_TC + 1)
8183 #define DCBX_CEE_STRICT_PRIORITY	0xf
8184 	u32 tc_bw_tbl[2];
8185 	u32 tc_tsa_tbl[2];
8186 #define DCBX_ETS_TSA_STRICT	0
8187 #define DCBX_ETS_TSA_CBS	1
8188 #define DCBX_ETS_TSA_ETS	2
8189 };
8190 
8191 struct dcbx_app_priority_entry {
8192 	u32 entry;
8193 #define DCBX_APP_PRI_MAP_MASK		0x000000ff
8194 #define DCBX_APP_PRI_MAP_SHIFT		0
8195 #define DCBX_APP_PRI_0			0x01
8196 #define DCBX_APP_PRI_1			0x02
8197 #define DCBX_APP_PRI_2			0x04
8198 #define DCBX_APP_PRI_3			0x08
8199 #define DCBX_APP_PRI_4			0x10
8200 #define DCBX_APP_PRI_5			0x20
8201 #define DCBX_APP_PRI_6			0x40
8202 #define DCBX_APP_PRI_7			0x80
8203 #define DCBX_APP_SF_MASK		0x00000300
8204 #define DCBX_APP_SF_SHIFT		8
8205 #define DCBX_APP_SF_ETHTYPE		0
8206 #define DCBX_APP_SF_PORT		1
8207 #define DCBX_APP_SF_IEEE_MASK		0x0000f000
8208 #define DCBX_APP_SF_IEEE_SHIFT		12
8209 #define DCBX_APP_SF_IEEE_RESERVED	0
8210 #define DCBX_APP_SF_IEEE_ETHTYPE	1
8211 #define DCBX_APP_SF_IEEE_TCP_PORT	2
8212 #define DCBX_APP_SF_IEEE_UDP_PORT	3
8213 #define DCBX_APP_SF_IEEE_TCP_UDP_PORT	4
8214 
8215 #define DCBX_APP_PROTOCOL_ID_MASK	0xffff0000
8216 #define DCBX_APP_PROTOCOL_ID_SHIFT	16
8217 };
8218 
8219 struct dcbx_app_priority_feature {
8220 	u32 flags;
8221 #define DCBX_APP_ENABLED_MASK		0x00000001
8222 #define DCBX_APP_ENABLED_SHIFT		0
8223 #define DCBX_APP_WILLING_MASK		0x00000002
8224 #define DCBX_APP_WILLING_SHIFT		1
8225 #define DCBX_APP_ERROR_MASK		0x00000004
8226 #define DCBX_APP_ERROR_SHIFT		2
8227 #define DCBX_APP_MAX_TCS_MASK		0x0000f000
8228 #define DCBX_APP_MAX_TCS_SHIFT		12
8229 #define DCBX_APP_NUM_ENTRIES_MASK	0x00ff0000
8230 #define DCBX_APP_NUM_ENTRIES_SHIFT	16
8231 	struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
8232 };
8233 
8234 struct dcbx_features {
8235 	struct dcbx_ets_feature ets;
8236 	u32 pfc;
8237 #define DCBX_PFC_PRI_EN_BITMAP_MASK	0x000000ff
8238 #define DCBX_PFC_PRI_EN_BITMAP_SHIFT	0
8239 #define DCBX_PFC_PRI_EN_BITMAP_PRI_0	0x01
8240 #define DCBX_PFC_PRI_EN_BITMAP_PRI_1	0x02
8241 #define DCBX_PFC_PRI_EN_BITMAP_PRI_2	0x04
8242 #define DCBX_PFC_PRI_EN_BITMAP_PRI_3	0x08
8243 #define DCBX_PFC_PRI_EN_BITMAP_PRI_4	0x10
8244 #define DCBX_PFC_PRI_EN_BITMAP_PRI_5	0x20
8245 #define DCBX_PFC_PRI_EN_BITMAP_PRI_6	0x40
8246 #define DCBX_PFC_PRI_EN_BITMAP_PRI_7	0x80
8247 
8248 #define DCBX_PFC_FLAGS_MASK		0x0000ff00
8249 #define DCBX_PFC_FLAGS_SHIFT		8
8250 #define DCBX_PFC_CAPS_MASK		0x00000f00
8251 #define DCBX_PFC_CAPS_SHIFT		8
8252 #define DCBX_PFC_MBC_MASK		0x00004000
8253 #define DCBX_PFC_MBC_SHIFT		14
8254 #define DCBX_PFC_WILLING_MASK		0x00008000
8255 #define DCBX_PFC_WILLING_SHIFT		15
8256 #define DCBX_PFC_ENABLED_MASK		0x00010000
8257 #define DCBX_PFC_ENABLED_SHIFT		16
8258 #define DCBX_PFC_ERROR_MASK		0x00020000
8259 #define DCBX_PFC_ERROR_SHIFT		17
8260 
8261 	struct dcbx_app_priority_feature app;
8262 };
8263 
8264 struct dcbx_local_params {
8265 	u32 config;
8266 #define DCBX_CONFIG_VERSION_MASK	0x00000007
8267 #define DCBX_CONFIG_VERSION_SHIFT	0
8268 #define DCBX_CONFIG_VERSION_DISABLED	0
8269 #define DCBX_CONFIG_VERSION_IEEE	1
8270 #define DCBX_CONFIG_VERSION_CEE		2
8271 #define DCBX_CONFIG_VERSION_STATIC	4
8272 
8273 	u32 flags;
8274 	struct dcbx_features features;
8275 };
8276 
8277 struct dcbx_mib {
8278 	u32 prefix_seq_num;
8279 	u32 flags;
8280 	struct dcbx_features features;
8281 	u32 suffix_seq_num;
8282 };
8283 
8284 struct lldp_system_tlvs_buffer_s {
8285 	u16 valid;
8286 	u16 length;
8287 	u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
8288 };
8289 
8290 struct dcb_dscp_map {
8291 	u32 flags;
8292 #define DCB_DSCP_ENABLE_MASK	0x1
8293 #define DCB_DSCP_ENABLE_SHIFT	0
8294 #define DCB_DSCP_ENABLE	1
8295 	u32 dscp_pri_map[8];
8296 };
8297 
8298 struct public_global {
8299 	u32 max_path;
8300 	u32 max_ports;
8301 	u32 debug_mb_offset;
8302 	u32 phymod_dbg_mb_offset;
8303 	struct couple_mode_teaming cmt;
8304 	s32 internal_temperature;
8305 	u32 mfw_ver;
8306 	u32 running_bundle_id;
8307 	s32 external_temperature;
8308 	u32 mdump_reason;
8309 };
8310 
8311 struct fw_flr_mb {
8312 	u32 aggint;
8313 	u32 opgen_addr;
8314 	u32 accum_ack;
8315 };
8316 
8317 struct public_path {
8318 	struct fw_flr_mb flr_mb;
8319 	u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
8320 
8321 	u32 process_kill;
8322 #define PROCESS_KILL_COUNTER_MASK	0x0000ffff
8323 #define PROCESS_KILL_COUNTER_SHIFT	0
8324 #define PROCESS_KILL_GLOB_AEU_BIT_MASK	0xffff0000
8325 #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT	16
8326 #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
8327 };
8328 
8329 struct public_port {
8330 	u32 validity_map;
8331 
8332 	u32 link_status;
8333 #define LINK_STATUS_LINK_UP			0x00000001
8334 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK	0x0000001e
8335 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD	(1 << 1)
8336 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD	(2 << 1)
8337 #define LINK_STATUS_SPEED_AND_DUPLEX_10G	(3 << 1)
8338 #define LINK_STATUS_SPEED_AND_DUPLEX_20G	(4 << 1)
8339 #define LINK_STATUS_SPEED_AND_DUPLEX_40G	(5 << 1)
8340 #define LINK_STATUS_SPEED_AND_DUPLEX_50G	(6 << 1)
8341 #define LINK_STATUS_SPEED_AND_DUPLEX_100G	(7 << 1)
8342 #define LINK_STATUS_SPEED_AND_DUPLEX_25G	(8 << 1)
8343 
8344 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED	0x00000020
8345 
8346 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE	0x00000040
8347 #define LINK_STATUS_PARALLEL_DETECTION_USED	0x00000080
8348 
8349 #define LINK_STATUS_PFC_ENABLED				0x00000100
8350 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
8351 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
8352 #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE		0x00000800
8353 #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE		0x00001000
8354 #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE		0x00002000
8355 #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE		0x00004000
8356 #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE		0x00008000
8357 #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE		0x00010000
8358 
8359 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK	0x000C0000
8360 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE	(0 << 18)
8361 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE	(1 << 18)
8362 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE	(2 << 18)
8363 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE		(3 << 18)
8364 
8365 #define LINK_STATUS_SFP_TX_FAULT			0x00100000
8366 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED		0x00200000
8367 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED		0x00400000
8368 #define LINK_STATUS_RX_SIGNAL_PRESENT			0x00800000
8369 #define LINK_STATUS_MAC_LOCAL_FAULT			0x01000000
8370 #define LINK_STATUS_MAC_REMOTE_FAULT			0x02000000
8371 #define LINK_STATUS_UNSUPPORTED_SPD_REQ			0x04000000
8372 
8373 	u32 link_status1;
8374 	u32 ext_phy_fw_version;
8375 	u32 drv_phy_cfg_addr;
8376 
8377 	u32 port_stx;
8378 
8379 	u32 stat_nig_timer;
8380 
8381 	struct port_mf_cfg port_mf_config;
8382 	struct port_stats stats;
8383 
8384 	u32 media_type;
8385 #define MEDIA_UNSPECIFIED	0x0
8386 #define MEDIA_SFPP_10G_FIBER	0x1
8387 #define MEDIA_XFP_FIBER		0x2
8388 #define MEDIA_DA_TWINAX		0x3
8389 #define MEDIA_BASE_T		0x4
8390 #define MEDIA_SFP_1G_FIBER	0x5
8391 #define MEDIA_MODULE_FIBER	0x6
8392 #define MEDIA_KR		0xf0
8393 #define MEDIA_NOT_PRESENT	0xff
8394 
8395 	u32 lfa_status;
8396 	u32 link_change_count;
8397 
8398 	struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
8399 	struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
8400 	struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
8401 
8402 	/* DCBX related MIB */
8403 	struct dcbx_local_params local_admin_dcbx_mib;
8404 	struct dcbx_mib remote_dcbx_mib;
8405 	struct dcbx_mib operational_dcbx_mib;
8406 
8407 	u32 reserved[2];
8408 	u32 transceiver_data;
8409 #define ETH_TRANSCEIVER_STATE_MASK	0x000000FF
8410 #define ETH_TRANSCEIVER_STATE_SHIFT	0x00000000
8411 #define ETH_TRANSCEIVER_STATE_UNPLUGGED	0x00000000
8412 #define ETH_TRANSCEIVER_STATE_PRESENT	0x00000001
8413 #define ETH_TRANSCEIVER_STATE_VALID	0x00000003
8414 #define ETH_TRANSCEIVER_STATE_UPDATING	0x00000008
8415 
8416 	u32 wol_info;
8417 	u32 wol_pkt_len;
8418 	u32 wol_pkt_details;
8419 	struct dcb_dscp_map dcb_dscp_map;
8420 };
8421 
8422 struct public_func {
8423 	u32 reserved0[2];
8424 
8425 	u32 mtu_size;
8426 
8427 	u32 reserved[7];
8428 
8429 	u32 config;
8430 #define FUNC_MF_CFG_FUNC_HIDE			0x00000001
8431 #define FUNC_MF_CFG_PAUSE_ON_HOST_RING		0x00000002
8432 #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT	0x00000001
8433 
8434 #define FUNC_MF_CFG_PROTOCOL_MASK	0x000000f0
8435 #define FUNC_MF_CFG_PROTOCOL_SHIFT	4
8436 #define FUNC_MF_CFG_PROTOCOL_ETHERNET	0x00000000
8437 #define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000010
8438 #define FUNC_MF_CFG_PROTOCOL_ROCE               0x00000030
8439 #define FUNC_MF_CFG_PROTOCOL_MAX	0x00000030
8440 
8441 #define FUNC_MF_CFG_MIN_BW_MASK		0x0000ff00
8442 #define FUNC_MF_CFG_MIN_BW_SHIFT	8
8443 #define FUNC_MF_CFG_MIN_BW_DEFAULT	0x00000000
8444 #define FUNC_MF_CFG_MAX_BW_MASK		0x00ff0000
8445 #define FUNC_MF_CFG_MAX_BW_SHIFT	16
8446 #define FUNC_MF_CFG_MAX_BW_DEFAULT	0x00640000
8447 
8448 	u32 status;
8449 #define FUNC_STATUS_VLINK_DOWN		0x00000001
8450 
8451 	u32 mac_upper;
8452 #define FUNC_MF_CFG_UPPERMAC_MASK	0x0000ffff
8453 #define FUNC_MF_CFG_UPPERMAC_SHIFT	0
8454 #define FUNC_MF_CFG_UPPERMAC_DEFAULT	FUNC_MF_CFG_UPPERMAC_MASK
8455 	u32 mac_lower;
8456 #define FUNC_MF_CFG_LOWERMAC_DEFAULT	0xffffffff
8457 
8458 	u32 fcoe_wwn_port_name_upper;
8459 	u32 fcoe_wwn_port_name_lower;
8460 
8461 	u32 fcoe_wwn_node_name_upper;
8462 	u32 fcoe_wwn_node_name_lower;
8463 
8464 	u32 ovlan_stag;
8465 #define FUNC_MF_CFG_OV_STAG_MASK	0x0000ffff
8466 #define FUNC_MF_CFG_OV_STAG_SHIFT	0
8467 #define FUNC_MF_CFG_OV_STAG_DEFAULT	FUNC_MF_CFG_OV_STAG_MASK
8468 
8469 	u32 pf_allocation;
8470 
8471 	u32 preserve_data;
8472 
8473 	u32 driver_last_activity_ts;
8474 
8475 	u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
8476 
8477 	u32 drv_id;
8478 #define DRV_ID_PDA_COMP_VER_MASK	0x0000ffff
8479 #define DRV_ID_PDA_COMP_VER_SHIFT	0
8480 
8481 #define DRV_ID_MCP_HSI_VER_MASK		0x00ff0000
8482 #define DRV_ID_MCP_HSI_VER_SHIFT	16
8483 #define DRV_ID_MCP_HSI_VER_CURRENT	(1 << DRV_ID_MCP_HSI_VER_SHIFT)
8484 
8485 #define DRV_ID_DRV_TYPE_MASK		0x7f000000
8486 #define DRV_ID_DRV_TYPE_SHIFT		24
8487 #define DRV_ID_DRV_TYPE_UNKNOWN		(0 << DRV_ID_DRV_TYPE_SHIFT)
8488 #define DRV_ID_DRV_TYPE_LINUX		(1 << DRV_ID_DRV_TYPE_SHIFT)
8489 
8490 #define DRV_ID_DRV_INIT_HW_MASK		0x80000000
8491 #define DRV_ID_DRV_INIT_HW_SHIFT	31
8492 #define DRV_ID_DRV_INIT_HW_FLAG		(1 << DRV_ID_DRV_INIT_HW_SHIFT)
8493 };
8494 
8495 struct mcp_mac {
8496 	u32 mac_upper;
8497 	u32 mac_lower;
8498 };
8499 
8500 struct mcp_val64 {
8501 	u32 lo;
8502 	u32 hi;
8503 };
8504 
8505 struct mcp_file_att {
8506 	u32 nvm_start_addr;
8507 	u32 len;
8508 };
8509 
8510 struct bist_nvm_image_att {
8511 	u32 return_code;
8512 	u32 image_type;
8513 	u32 nvm_start_addr;
8514 	u32 len;
8515 };
8516 
8517 #define MCP_DRV_VER_STR_SIZE 16
8518 #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
8519 #define MCP_DRV_NVM_BUF_LEN 32
8520 struct drv_version_stc {
8521 	u32 version;
8522 	u8 name[MCP_DRV_VER_STR_SIZE - 4];
8523 };
8524 
8525 struct lan_stats_stc {
8526 	u64 ucast_rx_pkts;
8527 	u64 ucast_tx_pkts;
8528 	u32 fcs_err;
8529 	u32 rserved;
8530 };
8531 
8532 struct ocbb_data_stc {
8533 	u32 ocbb_host_addr;
8534 	u32 ocsd_host_addr;
8535 	u32 ocsd_req_update_interval;
8536 };
8537 
8538 #define MAX_NUM_OF_SENSORS 7
8539 struct temperature_status_stc {
8540 	u32 num_of_sensors;
8541 	u32 sensor[MAX_NUM_OF_SENSORS];
8542 };
8543 
8544 /* crash dump configuration header */
8545 struct mdump_config_stc {
8546 	u32 version;
8547 	u32 config;
8548 	u32 epoc;
8549 	u32 num_of_logs;
8550 	u32 valid_logs;
8551 };
8552 
8553 enum resource_id_enum {
8554 	RESOURCE_NUM_SB_E = 0,
8555 	RESOURCE_NUM_L2_QUEUE_E = 1,
8556 	RESOURCE_NUM_VPORT_E = 2,
8557 	RESOURCE_NUM_VMQ_E = 3,
8558 	RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
8559 	RESOURCE_FACTOR_RSS_PER_VF_E = 5,
8560 	RESOURCE_NUM_RL_E = 6,
8561 	RESOURCE_NUM_PQ_E = 7,
8562 	RESOURCE_NUM_VF_E = 8,
8563 	RESOURCE_VFC_FILTER_E = 9,
8564 	RESOURCE_ILT_E = 10,
8565 	RESOURCE_CQS_E = 11,
8566 	RESOURCE_GFT_PROFILES_E = 12,
8567 	RESOURCE_NUM_TC_E = 13,
8568 	RESOURCE_NUM_RSS_ENGINES_E = 14,
8569 	RESOURCE_LL2_QUEUE_E = 15,
8570 	RESOURCE_RDMA_STATS_QUEUE_E = 16,
8571 	RESOURCE_MAX_NUM,
8572 	RESOURCE_NUM_INVALID = 0xFFFFFFFF
8573 };
8574 
8575 /* Resource ID is to be filled by the driver in the MB request
8576  * Size, offset & flags to be filled by the MFW in the MB response
8577  */
8578 struct resource_info {
8579 	enum resource_id_enum res_id;
8580 	u32 size;		/* number of allocated resources */
8581 	u32 offset;		/* Offset of the 1st resource */
8582 	u32 vf_size;
8583 	u32 vf_offset;
8584 	u32 flags;
8585 #define RESOURCE_ELEMENT_STRICT (1 << 0)
8586 };
8587 
8588 union drv_union_data {
8589 	u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
8590 	struct mcp_mac wol_mac;
8591 
8592 	struct eth_phy_cfg drv_phy_cfg;
8593 
8594 	struct mcp_val64 val64;
8595 
8596 	u8 raw_data[MCP_DRV_NVM_BUF_LEN];
8597 
8598 	struct mcp_file_att file_att;
8599 
8600 	u32 ack_vf_disabled[VF_MAX_STATIC / 32];
8601 
8602 	struct drv_version_stc drv_version;
8603 
8604 	struct lan_stats_stc lan_stats;
8605 	struct ocbb_data_stc ocbb_info;
8606 	struct temperature_status_stc temp_info;
8607 	struct resource_info resource;
8608 	struct bist_nvm_image_att nvm_image_att;
8609 	struct mdump_config_stc mdump_config;
8610 };
8611 
8612 struct public_drv_mb {
8613 	u32 drv_mb_header;
8614 #define DRV_MSG_CODE_MASK			0xffff0000
8615 #define DRV_MSG_CODE_LOAD_REQ			0x10000000
8616 #define DRV_MSG_CODE_LOAD_DONE			0x11000000
8617 #define DRV_MSG_CODE_INIT_HW			0x12000000
8618 #define DRV_MSG_CODE_UNLOAD_REQ			0x20000000
8619 #define DRV_MSG_CODE_UNLOAD_DONE		0x21000000
8620 #define DRV_MSG_CODE_INIT_PHY			0x22000000
8621 #define DRV_MSG_CODE_LINK_RESET			0x23000000
8622 #define DRV_MSG_CODE_SET_DCBX			0x25000000
8623 #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG         0x26000000
8624 #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM          0x27000000
8625 #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS    0x28000000
8626 #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER     0x29000000
8627 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE     0x31000000
8628 #define DRV_MSG_CODE_BW_UPDATE_ACK              0x32000000
8629 #define DRV_MSG_CODE_OV_UPDATE_MTU              0x33000000
8630 #define DRV_MSG_CODE_OV_UPDATE_WOL              0x38000000
8631 #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE     0x39000000
8632 
8633 #define DRV_MSG_CODE_BW_UPDATE_ACK		0x32000000
8634 #define DRV_MSG_CODE_NIG_DRAIN			0x30000000
8635 #define DRV_MSG_GET_RESOURCE_ALLOC_MSG          0x34000000
8636 #define DRV_MSG_CODE_VF_DISABLED_DONE		0xc0000000
8637 #define DRV_MSG_CODE_CFG_VF_MSIX		0xc0010000
8638 #define DRV_MSG_CODE_NVM_GET_FILE_ATT		0x00030000
8639 #define DRV_MSG_CODE_NVM_READ_NVRAM		0x00050000
8640 #define DRV_MSG_CODE_MCP_RESET			0x00090000
8641 #define DRV_MSG_CODE_SET_VERSION		0x000f0000
8642 #define DRV_MSG_CODE_MCP_HALT                   0x00100000
8643 #define DRV_MSG_CODE_SET_VMAC                   0x00110000
8644 #define DRV_MSG_CODE_GET_VMAC                   0x00120000
8645 #define DRV_MSG_CODE_VMAC_TYPE_SHIFT            4
8646 #define DRV_MSG_CODE_VMAC_TYPE_MASK             0x30
8647 #define DRV_MSG_CODE_VMAC_TYPE_MAC              1
8648 #define DRV_MSG_CODE_VMAC_TYPE_WWNN             2
8649 #define DRV_MSG_CODE_VMAC_TYPE_WWPN             3
8650 
8651 #define DRV_MSG_CODE_GET_STATS                  0x00130000
8652 #define DRV_MSG_CODE_STATS_TYPE_LAN             1
8653 #define DRV_MSG_CODE_STATS_TYPE_FCOE            2
8654 #define DRV_MSG_CODE_STATS_TYPE_ISCSI           3
8655 #define DRV_MSG_CODE_STATS_TYPE_RDMA            4
8656 
8657 #define DRV_MSG_CODE_MASK_PARITIES              0x001a0000
8658 
8659 #define DRV_MSG_CODE_BIST_TEST			0x001e0000
8660 #define DRV_MSG_CODE_SET_LED_MODE		0x00200000
8661 #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL	0x002b0000
8662 #define DRV_MSG_CODE_OS_WOL			0x002e0000
8663 
8664 #define DRV_MSG_SEQ_NUMBER_MASK			0x0000ffff
8665 
8666 	u32 drv_mb_param;
8667 #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN         0x00000000
8668 #define DRV_MB_PARAM_UNLOAD_WOL_MCP             0x00000001
8669 #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED        0x00000002
8670 #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED         0x00000003
8671 #define DRV_MB_PARAM_DCBX_NOTIFY_MASK		0x000000FF
8672 #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT		3
8673 
8674 #define DRV_MB_PARAM_NVM_LEN_SHIFT		24
8675 
8676 #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT	0
8677 #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK	0x000000FF
8678 #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT	8
8679 #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK	0x0000FF00
8680 #define DRV_MB_PARAM_LLDP_SEND_MASK		0x00000001
8681 #define DRV_MB_PARAM_LLDP_SEND_SHIFT		0
8682 
8683 #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT		0
8684 #define DRV_MB_PARAM_OV_CURR_CFG_MASK		0x0000000F
8685 #define DRV_MB_PARAM_OV_CURR_CFG_NONE		0
8686 #define DRV_MB_PARAM_OV_CURR_CFG_OS		1
8687 #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC	2
8688 #define DRV_MB_PARAM_OV_CURR_CFG_OTHER		3
8689 
8690 #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT	0
8691 #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK	0xFFFFFFFF
8692 #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK	0xFF000000
8693 #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK	0x00FF0000
8694 #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK	0x0000FF00
8695 #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK	0x000000FF
8696 
8697 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT	0
8698 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK	0xF
8699 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN	0x1
8700 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED	0x2
8701 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING	0x3
8702 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED	0x4
8703 #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE	0x5
8704 
8705 #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT	0
8706 #define DRV_MB_PARAM_OV_MTU_SIZE_MASK	0xFFFFFFFF
8707 
8708 #define DRV_MB_PARAM_WOL_MASK	(DRV_MB_PARAM_WOL_DEFAULT | \
8709 				 DRV_MB_PARAM_WOL_DISABLED | \
8710 				 DRV_MB_PARAM_WOL_ENABLED)
8711 #define DRV_MB_PARAM_WOL_DEFAULT	DRV_MB_PARAM_UNLOAD_WOL_MCP
8712 #define DRV_MB_PARAM_WOL_DISABLED	DRV_MB_PARAM_UNLOAD_WOL_DISABLED
8713 #define DRV_MB_PARAM_WOL_ENABLED	DRV_MB_PARAM_UNLOAD_WOL_ENABLED
8714 
8715 #define DRV_MB_PARAM_ESWITCH_MODE_MASK	(DRV_MB_PARAM_ESWITCH_MODE_NONE | \
8716 					 DRV_MB_PARAM_ESWITCH_MODE_VEB | \
8717 					 DRV_MB_PARAM_ESWITCH_MODE_VEPA)
8718 #define DRV_MB_PARAM_ESWITCH_MODE_NONE	0x0
8719 #define DRV_MB_PARAM_ESWITCH_MODE_VEB	0x1
8720 #define DRV_MB_PARAM_ESWITCH_MODE_VEPA	0x2
8721 
8722 #define DRV_MB_PARAM_SET_LED_MODE_OPER		0x0
8723 #define DRV_MB_PARAM_SET_LED_MODE_ON		0x1
8724 #define DRV_MB_PARAM_SET_LED_MODE_OFF		0x2
8725 
8726 	/* Resource Allocation params - Driver version support */
8727 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK	0xFFFF0000
8728 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT	16
8729 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK	0x0000FFFF
8730 #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT	0
8731 
8732 #define DRV_MB_PARAM_BIST_REGISTER_TEST		1
8733 #define DRV_MB_PARAM_BIST_CLOCK_TEST		2
8734 #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES	3
8735 #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX	4
8736 
8737 #define DRV_MB_PARAM_BIST_RC_UNKNOWN		0
8738 #define DRV_MB_PARAM_BIST_RC_PASSED		1
8739 #define DRV_MB_PARAM_BIST_RC_FAILED		2
8740 #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER	3
8741 
8742 #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT	0
8743 #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK	0x000000FF
8744 #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT	8
8745 #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK		0x0000FF00
8746 
8747 	u32 fw_mb_header;
8748 #define FW_MSG_CODE_MASK			0xffff0000
8749 #define FW_MSG_CODE_DRV_LOAD_ENGINE		0x10100000
8750 #define FW_MSG_CODE_DRV_LOAD_PORT		0x10110000
8751 #define FW_MSG_CODE_DRV_LOAD_FUNCTION		0x10120000
8752 #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA	0x10200000
8753 #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI	0x10210000
8754 #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG	0x10220000
8755 #define FW_MSG_CODE_DRV_LOAD_DONE		0x11100000
8756 #define FW_MSG_CODE_DRV_UNLOAD_ENGINE		0x20110000
8757 #define FW_MSG_CODE_DRV_UNLOAD_PORT		0x20120000
8758 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION		0x20130000
8759 #define FW_MSG_CODE_DRV_UNLOAD_DONE		0x21100000
8760 #define FW_MSG_CODE_RESOURCE_ALLOC_OK           0x34000000
8761 #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN      0x35000000
8762 #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED   0x36000000
8763 #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE	0xb0010000
8764 
8765 #define FW_MSG_CODE_NVM_OK			0x00010000
8766 #define FW_MSG_CODE_OK				0x00160000
8767 
8768 #define FW_MSG_CODE_OS_WOL_SUPPORTED            0x00800000
8769 #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED        0x00810000
8770 
8771 #define FW_MSG_SEQ_NUMBER_MASK			0x0000ffff
8772 
8773 	u32 fw_mb_param;
8774 
8775 	/* get pf rdma protocol command responce */
8776 #define FW_MB_PARAM_GET_PF_RDMA_NONE		0x0
8777 #define FW_MB_PARAM_GET_PF_RDMA_ROCE		0x1
8778 #define FW_MB_PARAM_GET_PF_RDMA_IWARP		0x2
8779 #define FW_MB_PARAM_GET_PF_RDMA_BOTH		0x3
8780 
8781 	u32 drv_pulse_mb;
8782 #define DRV_PULSE_SEQ_MASK			0x00007fff
8783 #define DRV_PULSE_SYSTEM_TIME_MASK		0xffff0000
8784 #define DRV_PULSE_ALWAYS_ALIVE			0x00008000
8785 
8786 	u32 mcp_pulse_mb;
8787 #define MCP_PULSE_SEQ_MASK			0x00007fff
8788 #define MCP_PULSE_ALWAYS_ALIVE			0x00008000
8789 #define MCP_EVENT_MASK				0xffff0000
8790 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ	0x00010000
8791 
8792 	union drv_union_data union_data;
8793 };
8794 
8795 enum MFW_DRV_MSG_TYPE {
8796 	MFW_DRV_MSG_LINK_CHANGE,
8797 	MFW_DRV_MSG_FLR_FW_ACK_FAILED,
8798 	MFW_DRV_MSG_VF_DISABLED,
8799 	MFW_DRV_MSG_LLDP_DATA_UPDATED,
8800 	MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
8801 	MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
8802 	MFW_DRV_MSG_RESERVED4,
8803 	MFW_DRV_MSG_BW_UPDATE,
8804 	MFW_DRV_MSG_BW_UPDATE5,
8805 	MFW_DRV_MSG_GET_LAN_STATS,
8806 	MFW_DRV_MSG_GET_FCOE_STATS,
8807 	MFW_DRV_MSG_GET_ISCSI_STATS,
8808 	MFW_DRV_MSG_GET_RDMA_STATS,
8809 	MFW_DRV_MSG_BW_UPDATE10,
8810 	MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
8811 	MFW_DRV_MSG_BW_UPDATE11,
8812 	MFW_DRV_MSG_MAX
8813 };
8814 
8815 #define MFW_DRV_MSG_MAX_DWORDS(msgs)	(((msgs - 1) >> 2) + 1)
8816 #define MFW_DRV_MSG_DWORD(msg_id)	(msg_id >> 2)
8817 #define MFW_DRV_MSG_OFFSET(msg_id)	((msg_id & 0x3) << 3)
8818 #define MFW_DRV_MSG_MASK(msg_id)	(0xff << MFW_DRV_MSG_OFFSET(msg_id))
8819 
8820 struct public_mfw_mb {
8821 	u32 sup_msgs;
8822 	u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
8823 	u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
8824 };
8825 
8826 enum public_sections {
8827 	PUBLIC_DRV_MB,
8828 	PUBLIC_MFW_MB,
8829 	PUBLIC_GLOBAL,
8830 	PUBLIC_PATH,
8831 	PUBLIC_PORT,
8832 	PUBLIC_FUNC,
8833 	PUBLIC_MAX_SECTIONS
8834 };
8835 
8836 struct mcp_public_data {
8837 	u32 num_sections;
8838 	u32 sections[PUBLIC_MAX_SECTIONS];
8839 	struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
8840 	struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
8841 	struct public_global global;
8842 	struct public_path path[MCP_GLOB_PATH_MAX];
8843 	struct public_port port[MCP_GLOB_PORT_MAX];
8844 	struct public_func func[MCP_GLOB_FUNC_MAX];
8845 };
8846 
8847 struct nvm_cfg_mac_address {
8848 	u32 mac_addr_hi;
8849 #define NVM_CFG_MAC_ADDRESS_HI_MASK	0x0000FFFF
8850 #define NVM_CFG_MAC_ADDRESS_HI_OFFSET	0
8851 	u32 mac_addr_lo;
8852 };
8853 
8854 struct nvm_cfg1_glob {
8855 	u32 generic_cont0;
8856 #define NVM_CFG1_GLOB_MF_MODE_MASK		0x00000FF0
8857 #define NVM_CFG1_GLOB_MF_MODE_OFFSET		4
8858 #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED	0x0
8859 #define NVM_CFG1_GLOB_MF_MODE_DEFAULT		0x1
8860 #define NVM_CFG1_GLOB_MF_MODE_SPIO4		0x2
8861 #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0		0x3
8862 #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5		0x4
8863 #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0		0x5
8864 #define NVM_CFG1_GLOB_MF_MODE_BD		0x6
8865 #define NVM_CFG1_GLOB_MF_MODE_UFP		0x7
8866 	u32 engineering_change[3];
8867 	u32 manufacturing_id;
8868 	u32 serial_number[4];
8869 	u32 pcie_cfg;
8870 	u32 mgmt_traffic;
8871 	u32 core_cfg;
8872 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK		0x000000FF
8873 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET		0
8874 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G	0x0
8875 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G		0x1
8876 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G	0x2
8877 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F		0x3
8878 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E	0x4
8879 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G	0x5
8880 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G		0xB
8881 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G		0xC
8882 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G		0xD
8883 #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G		0xE
8884 	u32 e_lane_cfg1;
8885 	u32 e_lane_cfg2;
8886 	u32 f_lane_cfg1;
8887 	u32 f_lane_cfg2;
8888 	u32 mps10_preemphasis;
8889 	u32 mps10_driver_current;
8890 	u32 mps25_preemphasis;
8891 	u32 mps25_driver_current;
8892 	u32 pci_id;
8893 	u32 pci_subsys_id;
8894 	u32 bar;
8895 	u32 mps10_txfir_main;
8896 	u32 mps10_txfir_post;
8897 	u32 mps25_txfir_main;
8898 	u32 mps25_txfir_post;
8899 	u32 manufacture_ver;
8900 	u32 manufacture_time;
8901 	u32 led_global_settings;
8902 	u32 generic_cont1;
8903 	u32 mbi_version;
8904 	u32 mbi_date;
8905 	u32 misc_sig;
8906 	u32 device_capabilities;
8907 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET	0x1
8908 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI		0x4
8909 #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE		0x8
8910 	u32 power_dissipated;
8911 	u32 power_consumed;
8912 	u32 efi_version;
8913 	u32 multi_network_modes_capability;
8914 	u32 reserved[41];
8915 };
8916 
8917 struct nvm_cfg1_path {
8918 	u32 reserved[30];
8919 };
8920 
8921 struct nvm_cfg1_port {
8922 	u32 reserved__m_relocated_to_option_123;
8923 	u32 reserved__m_relocated_to_option_124;
8924 	u32 generic_cont0;
8925 #define NVM_CFG1_PORT_DCBX_MODE_MASK				0x000F0000
8926 #define NVM_CFG1_PORT_DCBX_MODE_OFFSET				16
8927 #define NVM_CFG1_PORT_DCBX_MODE_DISABLED			0x0
8928 #define NVM_CFG1_PORT_DCBX_MODE_IEEE				0x1
8929 #define NVM_CFG1_PORT_DCBX_MODE_CEE				0x2
8930 #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC				0x3
8931 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK		0x00F00000
8932 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET		20
8933 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET	0x1
8934 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE		0x2
8935 #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI		0x4
8936 	u32 pcie_cfg;
8937 	u32 features;
8938 	u32 speed_cap_mask;
8939 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK		0x0000FFFF
8940 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET		0
8941 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G		0x1
8942 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G		0x2
8943 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G		0x8
8944 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G		0x10
8945 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G		0x20
8946 #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G		0x40
8947 	u32 link_settings;
8948 #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK			0x0000000F
8949 #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET			0
8950 #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG			0x0
8951 #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G				0x1
8952 #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G			0x2
8953 #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G			0x4
8954 #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G			0x5
8955 #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G			0x6
8956 #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G			0x7
8957 #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ			0x8
8958 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK			0x00000070
8959 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET			4
8960 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG			0x1
8961 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX			0x2
8962 #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX			0x4
8963 	u32 phy_cfg;
8964 	u32 mgmt_traffic;
8965 	u32 ext_phy;
8966 	u32 mba_cfg1;
8967 	u32 mba_cfg2;
8968 	u32 vf_cfg;
8969 	struct nvm_cfg_mac_address lldp_mac_address;
8970 	u32 led_port_settings;
8971 	u32 transceiver_00;
8972 	u32 device_ids;
8973 	u32 board_cfg;
8974 	u32 mnm_10g_cap;
8975 	u32 mnm_10g_ctrl;
8976 	u32 mnm_10g_misc;
8977 	u32 mnm_25g_cap;
8978 	u32 mnm_25g_ctrl;
8979 	u32 mnm_25g_misc;
8980 	u32 mnm_40g_cap;
8981 	u32 mnm_40g_ctrl;
8982 	u32 mnm_40g_misc;
8983 	u32 mnm_50g_cap;
8984 	u32 mnm_50g_ctrl;
8985 	u32 mnm_50g_misc;
8986 	u32 mnm_100g_cap;
8987 	u32 mnm_100g_ctrl;
8988 	u32 mnm_100g_misc;
8989 	u32 reserved[116];
8990 };
8991 
8992 struct nvm_cfg1_func {
8993 	struct nvm_cfg_mac_address mac_address;
8994 	u32 rsrv1;
8995 	u32 rsrv2;
8996 	u32 device_id;
8997 	u32 cmn_cfg;
8998 	u32 pci_cfg;
8999 	struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
9000 	struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
9001 	u32 preboot_generic_cfg;
9002 	u32 reserved[8];
9003 };
9004 
9005 struct nvm_cfg1 {
9006 	struct nvm_cfg1_glob glob;
9007 	struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
9008 	struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
9009 	struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
9010 };
9011 
9012 enum spad_sections {
9013 	SPAD_SECTION_TRACE,
9014 	SPAD_SECTION_NVM_CFG,
9015 	SPAD_SECTION_PUBLIC,
9016 	SPAD_SECTION_PRIVATE,
9017 	SPAD_SECTION_MAX
9018 };
9019 
9020 #define MCP_TRACE_SIZE          2048	/* 2kb */
9021 
9022 /* This section is located at a fixed location in the beginning of the
9023  * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
9024  * All the rest of data has a floating location which differs from version to
9025  * version, and is pointed by the mcp_meta_data below.
9026  * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
9027  * with it from nvram in order to clear this portion.
9028  */
9029 struct static_init {
9030 	u32 num_sections;
9031 	offsize_t sections[SPAD_SECTION_MAX];
9032 #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
9033 
9034 	struct mcp_trace trace;
9035 #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
9036 	u8 trace_buffer[MCP_TRACE_SIZE];
9037 #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
9038 	/* running_mfw has the same definition as in nvm_map.h.
9039 	 * This bit indicate both the running dir, and the running bundle.
9040 	 * It is set once when the LIM is loaded.
9041 	 */
9042 	u32 running_mfw;
9043 #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
9044 	u32 build_time;
9045 #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
9046 	u32 reset_type;
9047 #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
9048 	u32 mfw_secure_mode;
9049 #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
9050 	u16 pme_status_pf_bitmap;
9051 #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
9052 	u16 pme_enable_pf_bitmap;
9053 #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
9054 	u32 mim_nvm_addr;
9055 	u32 mim_start_addr;
9056 	u32 ah_pcie_link_params;
9057 #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK     (0x000000ff)
9058 #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT    (0)
9059 #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK     (0x0000ff00)
9060 #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT    (8)
9061 #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK      (0x00ff0000)
9062 #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT     (16)
9063 #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK       (0xff000000)
9064 #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT      (24)
9065 #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
9066 
9067 	u32 rsrv_persist[5];	/* Persist reserved for MFW upgrades */
9068 };
9069 
9070 enum nvm_image_type {
9071 	NVM_TYPE_TIM1 = 0x01,
9072 	NVM_TYPE_TIM2 = 0x02,
9073 	NVM_TYPE_MIM1 = 0x03,
9074 	NVM_TYPE_MIM2 = 0x04,
9075 	NVM_TYPE_MBA = 0x05,
9076 	NVM_TYPE_MODULES_PN = 0x06,
9077 	NVM_TYPE_VPD = 0x07,
9078 	NVM_TYPE_MFW_TRACE1 = 0x08,
9079 	NVM_TYPE_MFW_TRACE2 = 0x09,
9080 	NVM_TYPE_NVM_CFG1 = 0x0a,
9081 	NVM_TYPE_L2B = 0x0b,
9082 	NVM_TYPE_DIR1 = 0x0c,
9083 	NVM_TYPE_EAGLE_FW1 = 0x0d,
9084 	NVM_TYPE_FALCON_FW1 = 0x0e,
9085 	NVM_TYPE_PCIE_FW1 = 0x0f,
9086 	NVM_TYPE_HW_SET = 0x10,
9087 	NVM_TYPE_LIM = 0x11,
9088 	NVM_TYPE_AVS_FW1 = 0x12,
9089 	NVM_TYPE_DIR2 = 0x13,
9090 	NVM_TYPE_CCM = 0x14,
9091 	NVM_TYPE_EAGLE_FW2 = 0x15,
9092 	NVM_TYPE_FALCON_FW2 = 0x16,
9093 	NVM_TYPE_PCIE_FW2 = 0x17,
9094 	NVM_TYPE_AVS_FW2 = 0x18,
9095 	NVM_TYPE_INIT_HW = 0x19,
9096 	NVM_TYPE_DEFAULT_CFG = 0x1a,
9097 	NVM_TYPE_MDUMP = 0x1b,
9098 	NVM_TYPE_META = 0x1c,
9099 	NVM_TYPE_ISCSI_CFG = 0x1d,
9100 	NVM_TYPE_FCOE_CFG = 0x1f,
9101 	NVM_TYPE_ETH_PHY_FW1 = 0x20,
9102 	NVM_TYPE_ETH_PHY_FW2 = 0x21,
9103 	NVM_TYPE_MAX,
9104 };
9105 
9106 #define DIR_ID_1    (0)
9107 
9108 #endif
9109