1 /* QLogic qed NIC Driver 2 * Copyright (c) 2015-2017 QLogic Corporation 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and /or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33 #ifndef _QED_H 34 #define _QED_H 35 36 #include <linux/types.h> 37 #include <linux/io.h> 38 #include <linux/delay.h> 39 #include <linux/firmware.h> 40 #include <linux/interrupt.h> 41 #include <linux/list.h> 42 #include <linux/mutex.h> 43 #include <linux/pci.h> 44 #include <linux/slab.h> 45 #include <linux/string.h> 46 #include <linux/workqueue.h> 47 #include <linux/zlib.h> 48 #include <linux/hashtable.h> 49 #include <linux/qed/qed_if.h> 50 #include "qed_debug.h" 51 #include "qed_hsi.h" 52 53 extern const struct qed_common_ops qed_common_ops_pass; 54 55 #define QED_MAJOR_VERSION 8 56 #define QED_MINOR_VERSION 33 57 #define QED_REVISION_VERSION 0 58 #define QED_ENGINEERING_VERSION 20 59 60 #define QED_VERSION \ 61 ((QED_MAJOR_VERSION << 24) | (QED_MINOR_VERSION << 16) | \ 62 (QED_REVISION_VERSION << 8) | QED_ENGINEERING_VERSION) 63 64 #define STORM_FW_VERSION \ 65 ((FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) | \ 66 (FW_REVISION_VERSION << 8) | FW_ENGINEERING_VERSION) 67 68 #define MAX_HWFNS_PER_DEVICE (4) 69 #define NAME_SIZE 16 70 #define VER_SIZE 16 71 72 #define QED_WFQ_UNIT 100 73 74 #define QED_WID_SIZE (1024) 75 #define QED_MIN_WIDS (4) 76 #define QED_PF_DEMS_SIZE (4) 77 78 /* cau states */ 79 enum qed_coalescing_mode { 80 QED_COAL_MODE_DISABLE, 81 QED_COAL_MODE_ENABLE 82 }; 83 84 enum qed_nvm_cmd { 85 QED_PUT_FILE_BEGIN = DRV_MSG_CODE_NVM_PUT_FILE_BEGIN, 86 QED_PUT_FILE_DATA = DRV_MSG_CODE_NVM_PUT_FILE_DATA, 87 QED_NVM_WRITE_NVRAM = DRV_MSG_CODE_NVM_WRITE_NVRAM, 88 QED_GET_MCP_NVM_RESP = 0xFFFFFF00 89 }; 90 91 struct qed_eth_cb_ops; 92 struct qed_dev_info; 93 union qed_mcp_protocol_stats; 94 enum qed_mcp_protocol_type; 95 enum qed_mfw_tlv_type; 96 union qed_mfw_tlv_data; 97 98 /* helpers */ 99 #define QED_MFW_GET_FIELD(name, field) \ 100 (((name) & (field ## _MASK)) >> (field ## _SHIFT)) 101 102 #define QED_MFW_SET_FIELD(name, field, value) \ 103 do { \ 104 (name) &= ~(field ## _MASK); \ 105 (name) |= (((value) << (field ## _SHIFT)) & (field ## _MASK));\ 106 } while (0) 107 108 static inline u32 qed_db_addr(u32 cid, u32 DEMS) 109 { 110 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) | 111 (cid * QED_PF_DEMS_SIZE); 112 113 return db_addr; 114 } 115 116 static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS) 117 { 118 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) | 119 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid); 120 121 return db_addr; 122 } 123 124 #define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \ 125 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \ 126 ~((1 << (p_hwfn->cdev->cache_shift)) - 1)) 127 128 #define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++) 129 130 #define D_TRINE(val, cond1, cond2, true1, true2, def) \ 131 (val == (cond1) ? true1 : \ 132 (val == (cond2) ? true2 : def)) 133 134 /* forward */ 135 struct qed_ptt_pool; 136 struct qed_spq; 137 struct qed_sb_info; 138 struct qed_sb_attn_info; 139 struct qed_cxt_mngr; 140 struct qed_sb_sp_info; 141 struct qed_ll2_info; 142 struct qed_mcp_info; 143 144 struct qed_rt_data { 145 u32 *init_val; 146 bool *b_valid; 147 }; 148 149 enum qed_tunn_mode { 150 QED_MODE_L2GENEVE_TUNN, 151 QED_MODE_IPGENEVE_TUNN, 152 QED_MODE_L2GRE_TUNN, 153 QED_MODE_IPGRE_TUNN, 154 QED_MODE_VXLAN_TUNN, 155 }; 156 157 enum qed_tunn_clss { 158 QED_TUNN_CLSS_MAC_VLAN, 159 QED_TUNN_CLSS_MAC_VNI, 160 QED_TUNN_CLSS_INNER_MAC_VLAN, 161 QED_TUNN_CLSS_INNER_MAC_VNI, 162 QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE, 163 MAX_QED_TUNN_CLSS, 164 }; 165 166 struct qed_tunn_update_type { 167 bool b_update_mode; 168 bool b_mode_enabled; 169 enum qed_tunn_clss tun_cls; 170 }; 171 172 struct qed_tunn_update_udp_port { 173 bool b_update_port; 174 u16 port; 175 }; 176 177 struct qed_tunnel_info { 178 struct qed_tunn_update_type vxlan; 179 struct qed_tunn_update_type l2_geneve; 180 struct qed_tunn_update_type ip_geneve; 181 struct qed_tunn_update_type l2_gre; 182 struct qed_tunn_update_type ip_gre; 183 184 struct qed_tunn_update_udp_port vxlan_port; 185 struct qed_tunn_update_udp_port geneve_port; 186 187 bool b_update_rx_cls; 188 bool b_update_tx_cls; 189 }; 190 191 struct qed_tunn_start_params { 192 unsigned long tunn_mode; 193 u16 vxlan_udp_port; 194 u16 geneve_udp_port; 195 u8 update_vxlan_udp_port; 196 u8 update_geneve_udp_port; 197 u8 tunn_clss_vxlan; 198 u8 tunn_clss_l2geneve; 199 u8 tunn_clss_ipgeneve; 200 u8 tunn_clss_l2gre; 201 u8 tunn_clss_ipgre; 202 }; 203 204 struct qed_tunn_update_params { 205 unsigned long tunn_mode_update_mask; 206 unsigned long tunn_mode; 207 u16 vxlan_udp_port; 208 u16 geneve_udp_port; 209 u8 update_rx_pf_clss; 210 u8 update_tx_pf_clss; 211 u8 update_vxlan_udp_port; 212 u8 update_geneve_udp_port; 213 u8 tunn_clss_vxlan; 214 u8 tunn_clss_l2geneve; 215 u8 tunn_clss_ipgeneve; 216 u8 tunn_clss_l2gre; 217 u8 tunn_clss_ipgre; 218 }; 219 220 /* The PCI personality is not quite synonymous to protocol ID: 221 * 1. All personalities need CORE connections 222 * 2. The Ethernet personality may support also the RoCE/iWARP protocol 223 */ 224 enum qed_pci_personality { 225 QED_PCI_ETH, 226 QED_PCI_FCOE, 227 QED_PCI_ISCSI, 228 QED_PCI_ETH_ROCE, 229 QED_PCI_ETH_IWARP, 230 QED_PCI_ETH_RDMA, 231 QED_PCI_DEFAULT, /* default in shmem */ 232 }; 233 234 /* All VFs are symmetric, all counters are PF + all VFs */ 235 struct qed_qm_iids { 236 u32 cids; 237 u32 vf_cids; 238 u32 tids; 239 }; 240 241 /* HW / FW resources, output of features supported below, most information 242 * is received from MFW. 243 */ 244 enum qed_resources { 245 QED_SB, 246 QED_L2_QUEUE, 247 QED_VPORT, 248 QED_RSS_ENG, 249 QED_PQ, 250 QED_RL, 251 QED_MAC, 252 QED_VLAN, 253 QED_RDMA_CNQ_RAM, 254 QED_ILT, 255 QED_LL2_QUEUE, 256 QED_CMDQS_CQS, 257 QED_RDMA_STATS_QUEUE, 258 QED_BDQ, 259 QED_MAX_RESC, 260 }; 261 262 enum QED_FEATURE { 263 QED_PF_L2_QUE, 264 QED_VF, 265 QED_RDMA_CNQ, 266 QED_ISCSI_CQ, 267 QED_FCOE_CQ, 268 QED_VF_L2_QUE, 269 QED_MAX_FEATURES, 270 }; 271 272 enum QED_PORT_MODE { 273 QED_PORT_MODE_DE_2X40G, 274 QED_PORT_MODE_DE_2X50G, 275 QED_PORT_MODE_DE_1X100G, 276 QED_PORT_MODE_DE_4X10G_F, 277 QED_PORT_MODE_DE_4X10G_E, 278 QED_PORT_MODE_DE_4X20G, 279 QED_PORT_MODE_DE_1X40G, 280 QED_PORT_MODE_DE_2X25G, 281 QED_PORT_MODE_DE_1X25G, 282 QED_PORT_MODE_DE_4X25G, 283 QED_PORT_MODE_DE_2X10G, 284 }; 285 286 enum qed_dev_cap { 287 QED_DEV_CAP_ETH, 288 QED_DEV_CAP_FCOE, 289 QED_DEV_CAP_ISCSI, 290 QED_DEV_CAP_ROCE, 291 QED_DEV_CAP_IWARP, 292 }; 293 294 enum qed_wol_support { 295 QED_WOL_SUPPORT_NONE, 296 QED_WOL_SUPPORT_PME, 297 }; 298 299 struct qed_hw_info { 300 /* PCI personality */ 301 enum qed_pci_personality personality; 302 #define QED_IS_RDMA_PERSONALITY(dev) \ 303 ((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \ 304 (dev)->hw_info.personality == QED_PCI_ETH_IWARP || \ 305 (dev)->hw_info.personality == QED_PCI_ETH_RDMA) 306 #define QED_IS_ROCE_PERSONALITY(dev) \ 307 ((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \ 308 (dev)->hw_info.personality == QED_PCI_ETH_RDMA) 309 #define QED_IS_IWARP_PERSONALITY(dev) \ 310 ((dev)->hw_info.personality == QED_PCI_ETH_IWARP || \ 311 (dev)->hw_info.personality == QED_PCI_ETH_RDMA) 312 #define QED_IS_L2_PERSONALITY(dev) \ 313 ((dev)->hw_info.personality == QED_PCI_ETH || \ 314 QED_IS_RDMA_PERSONALITY(dev)) 315 #define QED_IS_FCOE_PERSONALITY(dev) \ 316 ((dev)->hw_info.personality == QED_PCI_FCOE) 317 #define QED_IS_ISCSI_PERSONALITY(dev) \ 318 ((dev)->hw_info.personality == QED_PCI_ISCSI) 319 320 /* Resource Allocation scheme results */ 321 u32 resc_start[QED_MAX_RESC]; 322 u32 resc_num[QED_MAX_RESC]; 323 u32 feat_num[QED_MAX_FEATURES]; 324 325 #define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc]) 326 #define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc]) 327 #define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \ 328 RESC_NUM(_p_hwfn, resc)) 329 #define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc]) 330 331 /* Amount of traffic classes HW supports */ 332 u8 num_hw_tc; 333 334 /* Amount of TCs which should be active according to DCBx or upper 335 * layer driver configuration. 336 */ 337 u8 num_active_tc; 338 u8 offload_tc; 339 bool offload_tc_set; 340 341 bool multi_tc_roce_en; 342 #define IS_QED_MULTI_TC_ROCE(p_hwfn) (((p_hwfn)->hw_info.multi_tc_roce_en)) 343 344 u32 concrete_fid; 345 u16 opaque_fid; 346 u16 ovlan; 347 u32 part_num[4]; 348 349 unsigned char hw_mac_addr[ETH_ALEN]; 350 u64 node_wwn; 351 u64 port_wwn; 352 353 u16 num_fcoe_conns; 354 355 struct qed_igu_info *p_igu_info; 356 357 u32 port_mode; 358 u32 hw_mode; 359 unsigned long device_capabilities; 360 u16 mtu; 361 362 enum qed_wol_support b_wol_support; 363 }; 364 365 /* maximun size of read/write commands (HW limit) */ 366 #define DMAE_MAX_RW_SIZE 0x2000 367 368 struct qed_dmae_info { 369 /* Mutex for synchronizing access to functions */ 370 struct mutex mutex; 371 372 u8 channel; 373 374 dma_addr_t completion_word_phys_addr; 375 376 /* The memory location where the DMAE writes the completion 377 * value when an operation is finished on this context. 378 */ 379 u32 *p_completion_word; 380 381 dma_addr_t intermediate_buffer_phys_addr; 382 383 /* An intermediate buffer for DMAE operations that use virtual 384 * addresses - data is DMA'd to/from this buffer and then 385 * memcpy'd to/from the virtual address 386 */ 387 u32 *p_intermediate_buffer; 388 389 dma_addr_t dmae_cmd_phys_addr; 390 struct dmae_cmd *p_dmae_cmd; 391 }; 392 393 struct qed_wfq_data { 394 /* when feature is configured for at least 1 vport */ 395 u32 min_speed; 396 bool configured; 397 }; 398 399 struct qed_qm_info { 400 struct init_qm_pq_params *qm_pq_params; 401 struct init_qm_vport_params *qm_vport_params; 402 struct init_qm_port_params *qm_port_params; 403 u16 start_pq; 404 u8 start_vport; 405 u16 pure_lb_pq; 406 u16 first_ofld_pq; 407 u16 first_llt_pq; 408 u16 pure_ack_pq; 409 u16 ooo_pq; 410 u16 first_vf_pq; 411 u16 first_mcos_pq; 412 u16 first_rl_pq; 413 u16 num_pqs; 414 u16 num_vf_pqs; 415 u8 num_vports; 416 u8 max_phys_tcs_per_port; 417 u8 ooo_tc; 418 bool pf_rl_en; 419 bool pf_wfq_en; 420 bool vport_rl_en; 421 bool vport_wfq_en; 422 u8 pf_wfq; 423 u32 pf_rl; 424 struct qed_wfq_data *wfq_data; 425 u8 num_pf_rls; 426 }; 427 428 struct storm_stats { 429 u32 address; 430 u32 len; 431 }; 432 433 struct qed_storm_stats { 434 struct storm_stats mstats; 435 struct storm_stats pstats; 436 struct storm_stats tstats; 437 struct storm_stats ustats; 438 }; 439 440 struct qed_fw_data { 441 struct fw_ver_info *fw_ver_info; 442 const u8 *modes_tree_buf; 443 union init_op *init_ops; 444 const u32 *arr_data; 445 u32 init_ops_size; 446 }; 447 448 enum qed_mf_mode_bit { 449 /* Supports PF-classification based on tag */ 450 QED_MF_OVLAN_CLSS, 451 452 /* Supports PF-classification based on MAC */ 453 QED_MF_LLH_MAC_CLSS, 454 455 /* Supports PF-classification based on protocol type */ 456 QED_MF_LLH_PROTO_CLSS, 457 458 /* Requires a default PF to be set */ 459 QED_MF_NEED_DEF_PF, 460 461 /* Allow LL2 to multicast/broadcast */ 462 QED_MF_LL2_NON_UNICAST, 463 464 /* Allow Cross-PF [& child VFs] Tx-switching */ 465 QED_MF_INTER_PF_SWITCH, 466 467 /* Unified Fabtic Port support enabled */ 468 QED_MF_UFP_SPECIFIC, 469 470 /* Disable Accelerated Receive Flow Steering (aRFS) */ 471 QED_MF_DISABLE_ARFS, 472 473 /* Use vlan for steering */ 474 QED_MF_8021Q_TAGGING, 475 476 /* Use stag for steering */ 477 QED_MF_8021AD_TAGGING, 478 479 /* Allow DSCP to TC mapping */ 480 QED_MF_DSCP_TO_TC_MAP, 481 }; 482 483 enum qed_ufp_mode { 484 QED_UFP_MODE_ETS, 485 QED_UFP_MODE_VNIC_BW, 486 QED_UFP_MODE_UNKNOWN 487 }; 488 489 enum qed_ufp_pri_type { 490 QED_UFP_PRI_OS, 491 QED_UFP_PRI_VNIC, 492 QED_UFP_PRI_UNKNOWN 493 }; 494 495 struct qed_ufp_info { 496 enum qed_ufp_pri_type pri_type; 497 enum qed_ufp_mode mode; 498 u8 tc; 499 }; 500 501 enum BAR_ID { 502 BAR_ID_0, /* used for GRC */ 503 BAR_ID_1 /* Used for doorbells */ 504 }; 505 506 struct qed_nvm_image_info { 507 u32 num_images; 508 struct bist_nvm_image_att *image_att; 509 bool valid; 510 }; 511 512 #define DRV_MODULE_VERSION \ 513 __stringify(QED_MAJOR_VERSION) "." \ 514 __stringify(QED_MINOR_VERSION) "." \ 515 __stringify(QED_REVISION_VERSION) "." \ 516 __stringify(QED_ENGINEERING_VERSION) 517 518 struct qed_simd_fp_handler { 519 void *token; 520 void (*func)(void *); 521 }; 522 523 enum qed_slowpath_wq_flag { 524 QED_SLOWPATH_MFW_TLV_REQ, 525 }; 526 527 struct qed_hwfn { 528 struct qed_dev *cdev; 529 u8 my_id; /* ID inside the PF */ 530 #define IS_LEAD_HWFN(edev) (!((edev)->my_id)) 531 u8 rel_pf_id; /* Relative to engine*/ 532 u8 abs_pf_id; 533 #define QED_PATH_ID(_p_hwfn) \ 534 (QED_IS_K2((_p_hwfn)->cdev) ? 0 : ((_p_hwfn)->abs_pf_id & 1)) 535 u8 port_id; 536 bool b_active; 537 538 u32 dp_module; 539 u8 dp_level; 540 char name[NAME_SIZE]; 541 542 bool first_on_engine; 543 bool hw_init_done; 544 545 u8 num_funcs_on_engine; 546 u8 enabled_func_idx; 547 548 /* BAR access */ 549 void __iomem *regview; 550 void __iomem *doorbells; 551 u64 db_phys_addr; 552 unsigned long db_size; 553 554 /* PTT pool */ 555 struct qed_ptt_pool *p_ptt_pool; 556 557 /* HW info */ 558 struct qed_hw_info hw_info; 559 560 /* rt_array (for init-tool) */ 561 struct qed_rt_data rt_data; 562 563 /* SPQ */ 564 struct qed_spq *p_spq; 565 566 /* EQ */ 567 struct qed_eq *p_eq; 568 569 /* Consolidate Q*/ 570 struct qed_consq *p_consq; 571 572 /* Slow-Path definitions */ 573 struct tasklet_struct *sp_dpc; 574 bool b_sp_dpc_enabled; 575 576 struct qed_ptt *p_main_ptt; 577 struct qed_ptt *p_dpc_ptt; 578 579 /* PTP will be used only by the leading function. 580 * Usage of all PTP-apis should be synchronized as result. 581 */ 582 struct qed_ptt *p_ptp_ptt; 583 584 struct qed_sb_sp_info *p_sp_sb; 585 struct qed_sb_attn_info *p_sb_attn; 586 587 /* Protocol related */ 588 bool using_ll2; 589 struct qed_ll2_info *p_ll2_info; 590 struct qed_ooo_info *p_ooo_info; 591 struct qed_rdma_info *p_rdma_info; 592 struct qed_iscsi_info *p_iscsi_info; 593 struct qed_fcoe_info *p_fcoe_info; 594 struct qed_pf_params pf_params; 595 596 bool b_rdma_enabled_in_prs; 597 u32 rdma_prs_search_reg; 598 599 struct qed_cxt_mngr *p_cxt_mngr; 600 601 /* Flag indicating whether interrupts are enabled or not*/ 602 bool b_int_enabled; 603 bool b_int_requested; 604 605 /* True if the driver requests for the link */ 606 bool b_drv_link_init; 607 608 struct qed_vf_iov *vf_iov_info; 609 struct qed_pf_iov *pf_iov_info; 610 struct qed_mcp_info *mcp_info; 611 612 struct qed_dcbx_info *p_dcbx_info; 613 614 struct qed_ufp_info ufp_info; 615 616 struct qed_dmae_info dmae_info; 617 618 /* QM init */ 619 struct qed_qm_info qm_info; 620 struct qed_storm_stats storm_stats; 621 622 /* Buffer for unzipping firmware data */ 623 void *unzip_buf; 624 625 struct dbg_tools_data dbg_info; 626 627 /* PWM region specific data */ 628 u16 wid_count; 629 u32 dpi_size; 630 u32 dpi_count; 631 632 /* This is used to calculate the doorbell address */ 633 u32 dpi_start_offset; 634 635 /* If one of the following is set then EDPM shouldn't be used */ 636 u8 dcbx_no_edpm; 637 u8 db_bar_no_edpm; 638 639 /* L2-related */ 640 struct qed_l2_info *p_l2_info; 641 642 /* Nvm images number and attributes */ 643 struct qed_nvm_image_info nvm_info; 644 645 struct qed_ptt *p_arfs_ptt; 646 647 struct qed_simd_fp_handler simd_proto_handler[64]; 648 649 #ifdef CONFIG_QED_SRIOV 650 struct workqueue_struct *iov_wq; 651 struct delayed_work iov_task; 652 unsigned long iov_task_flags; 653 #endif 654 655 struct z_stream_s *stream; 656 struct workqueue_struct *slowpath_wq; 657 struct delayed_work slowpath_task; 658 unsigned long slowpath_task_flags; 659 }; 660 661 struct pci_params { 662 int pm_cap; 663 664 unsigned long mem_start; 665 unsigned long mem_end; 666 unsigned int irq; 667 u8 pf_num; 668 }; 669 670 struct qed_int_param { 671 u32 int_mode; 672 u8 num_vectors; 673 u8 min_msix_cnt; /* for minimal functionality */ 674 }; 675 676 struct qed_int_params { 677 struct qed_int_param in; 678 struct qed_int_param out; 679 struct msix_entry *msix_table; 680 bool fp_initialized; 681 u8 fp_msix_base; 682 u8 fp_msix_cnt; 683 u8 rdma_msix_base; 684 u8 rdma_msix_cnt; 685 }; 686 687 struct qed_dbg_feature { 688 struct dentry *dentry; 689 u8 *dump_buf; 690 u32 buf_size; 691 u32 dumped_dwords; 692 }; 693 694 struct qed_dbg_params { 695 struct qed_dbg_feature features[DBG_FEATURE_NUM]; 696 u8 engine_for_debug; 697 bool print_data; 698 }; 699 700 struct qed_dev { 701 u32 dp_module; 702 u8 dp_level; 703 char name[NAME_SIZE]; 704 705 enum qed_dev_type type; 706 /* Translate type/revision combo into the proper conditions */ 707 #define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB) 708 #define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \ 709 CHIP_REV_IS_B0(dev)) 710 #define QED_IS_AH(dev) ((dev)->type == QED_DEV_TYPE_AH) 711 #define QED_IS_K2(dev) QED_IS_AH(dev) 712 713 u16 vendor_id; 714 u16 device_id; 715 #define QED_DEV_ID_MASK 0xff00 716 #define QED_DEV_ID_MASK_BB 0x1600 717 #define QED_DEV_ID_MASK_AH 0x8000 718 719 u16 chip_num; 720 #define CHIP_NUM_MASK 0xffff 721 #define CHIP_NUM_SHIFT 16 722 723 u16 chip_rev; 724 #define CHIP_REV_MASK 0xf 725 #define CHIP_REV_SHIFT 12 726 #define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1) 727 728 u16 chip_metal; 729 #define CHIP_METAL_MASK 0xff 730 #define CHIP_METAL_SHIFT 4 731 732 u16 chip_bond_id; 733 #define CHIP_BOND_ID_MASK 0xf 734 #define CHIP_BOND_ID_SHIFT 0 735 736 u8 num_engines; 737 u8 num_ports_in_engine; 738 u8 num_funcs_in_port; 739 740 u8 path_id; 741 742 unsigned long mf_bits; 743 744 int pcie_width; 745 int pcie_speed; 746 747 /* Add MF related configuration */ 748 u8 mcp_rev; 749 u8 boot_mode; 750 751 /* WoL related configurations */ 752 u8 wol_config; 753 u8 wol_mac[ETH_ALEN]; 754 755 u32 int_mode; 756 enum qed_coalescing_mode int_coalescing_mode; 757 u16 rx_coalesce_usecs; 758 u16 tx_coalesce_usecs; 759 760 /* Start Bar offset of first hwfn */ 761 void __iomem *regview; 762 void __iomem *doorbells; 763 u64 db_phys_addr; 764 unsigned long db_size; 765 766 /* PCI */ 767 u8 cache_shift; 768 769 /* Init */ 770 const struct iro *iro_arr; 771 #define IRO (p_hwfn->cdev->iro_arr) 772 773 /* HW functions */ 774 u8 num_hwfns; 775 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE]; 776 777 /* SRIOV */ 778 struct qed_hw_sriov_info *p_iov_info; 779 #define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info) 780 struct qed_tunnel_info tunnel; 781 bool b_is_vf; 782 u32 drv_type; 783 struct qed_eth_stats *reset_stats; 784 struct qed_fw_data *fw_data; 785 786 u32 mcp_nvm_resp; 787 788 /* Linux specific here */ 789 struct qede_dev *edev; 790 struct pci_dev *pdev; 791 u32 flags; 792 #define QED_FLAG_STORAGE_STARTED (BIT(0)) 793 int msg_enable; 794 795 struct pci_params pci_params; 796 797 struct qed_int_params int_params; 798 799 u8 protocol; 800 #define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH) 801 #define IS_QED_FCOE_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_FCOE) 802 803 /* Callbacks to protocol driver */ 804 union { 805 struct qed_common_cb_ops *common; 806 struct qed_eth_cb_ops *eth; 807 struct qed_fcoe_cb_ops *fcoe; 808 struct qed_iscsi_cb_ops *iscsi; 809 } protocol_ops; 810 void *ops_cookie; 811 812 struct qed_dbg_params dbg_params; 813 814 #ifdef CONFIG_QED_LL2 815 struct qed_cb_ll2_info *ll2; 816 u8 ll2_mac_address[ETH_ALEN]; 817 #endif 818 DECLARE_HASHTABLE(connections, 10); 819 const struct firmware *firmware; 820 821 u32 rdma_max_sge; 822 u32 rdma_max_inline; 823 u32 rdma_max_srq_sge; 824 u16 tunn_feature_mask; 825 }; 826 827 #define NUM_OF_VFS(dev) (QED_IS_BB(dev) ? MAX_NUM_VFS_BB \ 828 : MAX_NUM_VFS_K2) 829 #define NUM_OF_L2_QUEUES(dev) (QED_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \ 830 : MAX_NUM_L2_QUEUES_K2) 831 #define NUM_OF_PORTS(dev) (QED_IS_BB(dev) ? MAX_NUM_PORTS_BB \ 832 : MAX_NUM_PORTS_K2) 833 #define NUM_OF_SBS(dev) (QED_IS_BB(dev) ? MAX_SB_PER_PATH_BB \ 834 : MAX_SB_PER_PATH_K2) 835 #define NUM_OF_ENG_PFS(dev) (QED_IS_BB(dev) ? MAX_NUM_PFS_BB \ 836 : MAX_NUM_PFS_K2) 837 838 /** 839 * @brief qed_concrete_to_sw_fid - get the sw function id from 840 * the concrete value. 841 * 842 * @param concrete_fid 843 * 844 * @return inline u8 845 */ 846 static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev, 847 u32 concrete_fid) 848 { 849 u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID); 850 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID); 851 u8 vf_valid = GET_FIELD(concrete_fid, 852 PXP_CONCRETE_FID_VFVALID); 853 u8 sw_fid; 854 855 if (vf_valid) 856 sw_fid = vfid + MAX_NUM_PFS; 857 else 858 sw_fid = pfid; 859 860 return sw_fid; 861 } 862 863 #define PKT_LB_TC 9 864 #define MAX_NUM_VOQS_E4 20 865 866 int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate); 867 void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, 868 struct qed_ptt *p_ptt, 869 u32 min_pf_rate); 870 871 void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt); 872 int qed_device_num_engines(struct qed_dev *cdev); 873 int qed_device_get_port_id(struct qed_dev *cdev); 874 void qed_set_fw_mac_addr(__le16 *fw_msb, 875 __le16 *fw_mid, __le16 *fw_lsb, u8 *mac); 876 877 #define QED_LEADING_HWFN(dev) (&dev->hwfns[0]) 878 879 /* Flags for indication of required queues */ 880 #define PQ_FLAGS_RLS (BIT(0)) 881 #define PQ_FLAGS_MCOS (BIT(1)) 882 #define PQ_FLAGS_LB (BIT(2)) 883 #define PQ_FLAGS_OOO (BIT(3)) 884 #define PQ_FLAGS_ACK (BIT(4)) 885 #define PQ_FLAGS_OFLD (BIT(5)) 886 #define PQ_FLAGS_VFS (BIT(6)) 887 #define PQ_FLAGS_LLT (BIT(7)) 888 #define PQ_FLAGS_MTC (BIT(8)) 889 890 /* physical queue index for cm context intialization */ 891 u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags); 892 u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc); 893 u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf); 894 u16 qed_get_cm_pq_idx_ofld_mtc(struct qed_hwfn *p_hwfn, u8 tc); 895 u16 qed_get_cm_pq_idx_llt_mtc(struct qed_hwfn *p_hwfn, u8 tc); 896 897 #define QED_LEADING_HWFN(dev) (&dev->hwfns[0]) 898 899 /* Other Linux specific common definitions */ 900 #define DP_NAME(cdev) ((cdev)->name) 901 902 #define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\ 903 (cdev->regview) + \ 904 (offset)) 905 906 #define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset)) 907 #define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset)) 908 #define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset)) 909 910 #define DOORBELL(cdev, db_addr, val) \ 911 writel((u32)val, (void __iomem *)((u8 __iomem *)\ 912 (cdev->doorbells) + (db_addr))) 913 914 /* Prototypes */ 915 int qed_fill_dev_info(struct qed_dev *cdev, 916 struct qed_dev_info *dev_info); 917 void qed_link_update(struct qed_hwfn *hwfn); 918 u32 qed_unzip_data(struct qed_hwfn *p_hwfn, 919 u32 input_len, u8 *input_buf, 920 u32 max_size, u8 *unzip_buf); 921 void qed_get_protocol_stats(struct qed_dev *cdev, 922 enum qed_mcp_protocol_type type, 923 union qed_mcp_protocol_stats *stats); 924 int qed_slowpath_irq_req(struct qed_hwfn *hwfn); 925 void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn); 926 int qed_mfw_tlv_req(struct qed_hwfn *hwfn); 927 928 int qed_mfw_fill_tlv_data(struct qed_hwfn *hwfn, 929 enum qed_mfw_tlv_type type, 930 union qed_mfw_tlv_data *tlv_data); 931 932 void qed_hw_info_set_offload_tc(struct qed_hw_info *p_info, u8 tc); 933 #endif /* _QED_H */ 934