xref: /openbmc/linux/drivers/net/ethernet/qlogic/qed/qed.h (revision 79284ade)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9e8f1cb50SMintz, Yuval  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_H
34fe56b9e6SYuval Mintz #define _QED_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/io.h>
38fe56b9e6SYuval Mintz #include <linux/delay.h>
39fe56b9e6SYuval Mintz #include <linux/firmware.h>
40fe56b9e6SYuval Mintz #include <linux/interrupt.h>
41fe56b9e6SYuval Mintz #include <linux/list.h>
42fe56b9e6SYuval Mintz #include <linux/mutex.h>
43fe56b9e6SYuval Mintz #include <linux/pci.h>
44fe56b9e6SYuval Mintz #include <linux/slab.h>
45fe56b9e6SYuval Mintz #include <linux/string.h>
46fe56b9e6SYuval Mintz #include <linux/workqueue.h>
47fe56b9e6SYuval Mintz #include <linux/zlib.h>
48fe56b9e6SYuval Mintz #include <linux/hashtable.h>
49fe56b9e6SYuval Mintz #include <linux/qed/qed_if.h>
50c965db44STomer Tayar #include "qed_debug.h"
51fe56b9e6SYuval Mintz #include "qed_hsi.h"
52fe56b9e6SYuval Mintz 
5325c089d7SYuval Mintz extern const struct qed_common_ops qed_common_ops_pass;
545d24bcf1STomer Tayar 
555d24bcf1STomer Tayar #define QED_MAJOR_VERSION		8
5642dbcd6bSManish Chopra #define QED_MINOR_VERSION		37
5741e87c91STomer Tayar #define QED_REVISION_VERSION		0
5841e87c91STomer Tayar #define QED_ENGINEERING_VERSION		20
595d24bcf1STomer Tayar 
605d24bcf1STomer Tayar #define QED_VERSION						 \
615d24bcf1STomer Tayar 	((QED_MAJOR_VERSION << 24) | (QED_MINOR_VERSION << 16) | \
625d24bcf1STomer Tayar 	 (QED_REVISION_VERSION << 8) | QED_ENGINEERING_VERSION)
635d24bcf1STomer Tayar 
645d24bcf1STomer Tayar #define STORM_FW_VERSION				       \
655d24bcf1STomer Tayar 	((FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) | \
665d24bcf1STomer Tayar 	 (FW_REVISION_VERSION << 8) | FW_ENGINEERING_VERSION)
67fe56b9e6SYuval Mintz 
68fe56b9e6SYuval Mintz #define MAX_HWFNS_PER_DEVICE    (4)
69fe56b9e6SYuval Mintz #define NAME_SIZE 16
70fe56b9e6SYuval Mintz #define VER_SIZE 16
71fe56b9e6SYuval Mintz 
72bcd197c8SManish Chopra #define QED_WFQ_UNIT	100
73bcd197c8SManish Chopra 
7451ff1725SRam Amrani #define QED_WID_SIZE            (1024)
75107392b7SRam Amrani #define QED_MIN_WIDS		(4)
7651ff1725SRam Amrani #define QED_PF_DEMS_SIZE        (4)
7751ff1725SRam Amrani 
78fe56b9e6SYuval Mintz /* cau states */
79fe56b9e6SYuval Mintz enum qed_coalescing_mode {
80fe56b9e6SYuval Mintz 	QED_COAL_MODE_DISABLE,
81fe56b9e6SYuval Mintz 	QED_COAL_MODE_ENABLE
82fe56b9e6SYuval Mintz };
83fe56b9e6SYuval Mintz 
8462e4d438SSudarsana Reddy Kalluru enum qed_nvm_cmd {
8562e4d438SSudarsana Reddy Kalluru 	QED_PUT_FILE_BEGIN = DRV_MSG_CODE_NVM_PUT_FILE_BEGIN,
8662e4d438SSudarsana Reddy Kalluru 	QED_PUT_FILE_DATA = DRV_MSG_CODE_NVM_PUT_FILE_DATA,
8762e4d438SSudarsana Reddy Kalluru 	QED_NVM_WRITE_NVRAM = DRV_MSG_CODE_NVM_WRITE_NVRAM,
8862e4d438SSudarsana Reddy Kalluru 	QED_GET_MCP_NVM_RESP = 0xFFFFFF00
8962e4d438SSudarsana Reddy Kalluru };
9062e4d438SSudarsana Reddy Kalluru 
91fe56b9e6SYuval Mintz struct qed_eth_cb_ops;
92fe56b9e6SYuval Mintz struct qed_dev_info;
936c754246SSudarsana Reddy Kalluru union qed_mcp_protocol_stats;
946c754246SSudarsana Reddy Kalluru enum qed_mcp_protocol_type;
952528c389SSudarsana Reddy Kalluru enum qed_mfw_tlv_type;
962528c389SSudarsana Reddy Kalluru union qed_mfw_tlv_data;
97fe56b9e6SYuval Mintz 
98fe56b9e6SYuval Mintz /* helpers */
995d24bcf1STomer Tayar #define QED_MFW_GET_FIELD(name, field) \
1005d24bcf1STomer Tayar 	(((name) & (field ## _MASK)) >> (field ## _SHIFT))
1015d24bcf1STomer Tayar 
1025d24bcf1STomer Tayar #define QED_MFW_SET_FIELD(name, field, value)				       \
1035d24bcf1STomer Tayar 	do {								       \
104b19601bbSTomer Tayar 		(name)	&= ~(field ## _MASK);	       \
1055d24bcf1STomer Tayar 		(name)	|= (((value) << (field ## _SHIFT)) & (field ## _MASK));\
1065d24bcf1STomer Tayar 	} while (0)
1075d24bcf1STomer Tayar 
108fe56b9e6SYuval Mintz static inline u32 qed_db_addr(u32 cid, u32 DEMS)
109fe56b9e6SYuval Mintz {
110fe56b9e6SYuval Mintz 	u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
11151ff1725SRam Amrani 		      (cid * QED_PF_DEMS_SIZE);
11251ff1725SRam Amrani 
11351ff1725SRam Amrani 	return db_addr;
11451ff1725SRam Amrani }
11551ff1725SRam Amrani 
11651ff1725SRam Amrani static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
11751ff1725SRam Amrani {
11851ff1725SRam Amrani 	u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
119fe56b9e6SYuval Mintz 		      FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
120fe56b9e6SYuval Mintz 
121fe56b9e6SYuval Mintz 	return db_addr;
122fe56b9e6SYuval Mintz }
123fe56b9e6SYuval Mintz 
124fe56b9e6SYuval Mintz #define ALIGNED_TYPE_SIZE(type_name, p_hwfn)				     \
125fe56b9e6SYuval Mintz 	((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
126fe56b9e6SYuval Mintz 	 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
127fe56b9e6SYuval Mintz 
128fe56b9e6SYuval Mintz #define for_each_hwfn(cdev, i)  for (i = 0; i < cdev->num_hwfns; i++)
129fe56b9e6SYuval Mintz 
130fe56b9e6SYuval Mintz #define D_TRINE(val, cond1, cond2, true1, true2, def) \
131fe56b9e6SYuval Mintz 	(val == (cond1) ? true1 :		      \
132fe56b9e6SYuval Mintz 	 (val == (cond2) ? true2 : def))
133fe56b9e6SYuval Mintz 
134fe56b9e6SYuval Mintz /* forward */
135fe56b9e6SYuval Mintz struct qed_ptt_pool;
136fe56b9e6SYuval Mintz struct qed_spq;
137fe56b9e6SYuval Mintz struct qed_sb_info;
138fe56b9e6SYuval Mintz struct qed_sb_attn_info;
139fe56b9e6SYuval Mintz struct qed_cxt_mngr;
140fe56b9e6SYuval Mintz struct qed_sb_sp_info;
1410a7fb11cSYuval Mintz struct qed_ll2_info;
142fe56b9e6SYuval Mintz struct qed_mcp_info;
14379284adeSMichal Kalderon struct qed_llh_info;
144fe56b9e6SYuval Mintz 
145fe56b9e6SYuval Mintz struct qed_rt_data {
146fc48b7a6SYuval Mintz 	u32	*init_val;
147fc48b7a6SYuval Mintz 	bool	*b_valid;
148fe56b9e6SYuval Mintz };
149fe56b9e6SYuval Mintz 
150464f6645SManish Chopra enum qed_tunn_mode {
151464f6645SManish Chopra 	QED_MODE_L2GENEVE_TUNN,
152464f6645SManish Chopra 	QED_MODE_IPGENEVE_TUNN,
153464f6645SManish Chopra 	QED_MODE_L2GRE_TUNN,
154464f6645SManish Chopra 	QED_MODE_IPGRE_TUNN,
155464f6645SManish Chopra 	QED_MODE_VXLAN_TUNN,
156464f6645SManish Chopra };
157464f6645SManish Chopra 
158464f6645SManish Chopra enum qed_tunn_clss {
159464f6645SManish Chopra 	QED_TUNN_CLSS_MAC_VLAN,
160464f6645SManish Chopra 	QED_TUNN_CLSS_MAC_VNI,
161464f6645SManish Chopra 	QED_TUNN_CLSS_INNER_MAC_VLAN,
162464f6645SManish Chopra 	QED_TUNN_CLSS_INNER_MAC_VNI,
16319968430SChopra, Manish 	QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE,
164464f6645SManish Chopra 	MAX_QED_TUNN_CLSS,
165464f6645SManish Chopra };
166464f6645SManish Chopra 
16719968430SChopra, Manish struct qed_tunn_update_type {
16819968430SChopra, Manish 	bool b_update_mode;
16919968430SChopra, Manish 	bool b_mode_enabled;
17019968430SChopra, Manish 	enum qed_tunn_clss tun_cls;
17119968430SChopra, Manish };
17219968430SChopra, Manish 
17319968430SChopra, Manish struct qed_tunn_update_udp_port {
17419968430SChopra, Manish 	bool b_update_port;
17519968430SChopra, Manish 	u16 port;
17619968430SChopra, Manish };
17719968430SChopra, Manish 
17819968430SChopra, Manish struct qed_tunnel_info {
17919968430SChopra, Manish 	struct qed_tunn_update_type vxlan;
18019968430SChopra, Manish 	struct qed_tunn_update_type l2_geneve;
18119968430SChopra, Manish 	struct qed_tunn_update_type ip_geneve;
18219968430SChopra, Manish 	struct qed_tunn_update_type l2_gre;
18319968430SChopra, Manish 	struct qed_tunn_update_type ip_gre;
18419968430SChopra, Manish 
18519968430SChopra, Manish 	struct qed_tunn_update_udp_port vxlan_port;
18619968430SChopra, Manish 	struct qed_tunn_update_udp_port geneve_port;
18719968430SChopra, Manish 
18819968430SChopra, Manish 	bool b_update_rx_cls;
18919968430SChopra, Manish 	bool b_update_tx_cls;
19019968430SChopra, Manish };
19119968430SChopra, Manish 
192464f6645SManish Chopra struct qed_tunn_start_params {
193464f6645SManish Chopra 	unsigned long	tunn_mode;
194464f6645SManish Chopra 	u16		vxlan_udp_port;
195464f6645SManish Chopra 	u16		geneve_udp_port;
196464f6645SManish Chopra 	u8		update_vxlan_udp_port;
197464f6645SManish Chopra 	u8		update_geneve_udp_port;
198464f6645SManish Chopra 	u8		tunn_clss_vxlan;
199464f6645SManish Chopra 	u8		tunn_clss_l2geneve;
200464f6645SManish Chopra 	u8		tunn_clss_ipgeneve;
201464f6645SManish Chopra 	u8		tunn_clss_l2gre;
202464f6645SManish Chopra 	u8		tunn_clss_ipgre;
203464f6645SManish Chopra };
204464f6645SManish Chopra 
205464f6645SManish Chopra struct qed_tunn_update_params {
206464f6645SManish Chopra 	unsigned long	tunn_mode_update_mask;
207464f6645SManish Chopra 	unsigned long	tunn_mode;
208464f6645SManish Chopra 	u16		vxlan_udp_port;
209464f6645SManish Chopra 	u16		geneve_udp_port;
210464f6645SManish Chopra 	u8		update_rx_pf_clss;
211464f6645SManish Chopra 	u8		update_tx_pf_clss;
212464f6645SManish Chopra 	u8		update_vxlan_udp_port;
213464f6645SManish Chopra 	u8		update_geneve_udp_port;
214464f6645SManish Chopra 	u8		tunn_clss_vxlan;
215464f6645SManish Chopra 	u8		tunn_clss_l2geneve;
216464f6645SManish Chopra 	u8		tunn_clss_ipgeneve;
217464f6645SManish Chopra 	u8		tunn_clss_l2gre;
218464f6645SManish Chopra 	u8		tunn_clss_ipgre;
219464f6645SManish Chopra };
220464f6645SManish Chopra 
221fe56b9e6SYuval Mintz /* The PCI personality is not quite synonymous to protocol ID:
222fe56b9e6SYuval Mintz  * 1. All personalities need CORE connections
223c851a9dcSKalderon, Michal  * 2. The Ethernet personality may support also the RoCE/iWARP protocol
224fe56b9e6SYuval Mintz  */
225fe56b9e6SYuval Mintz enum qed_pci_personality {
226fe56b9e6SYuval Mintz 	QED_PCI_ETH,
2271e128c81SArun Easi 	QED_PCI_FCOE,
228c5ac9319SYuval Mintz 	QED_PCI_ISCSI,
229c5ac9319SYuval Mintz 	QED_PCI_ETH_ROCE,
230c851a9dcSKalderon, Michal 	QED_PCI_ETH_IWARP,
231c851a9dcSKalderon, Michal 	QED_PCI_ETH_RDMA,
232c851a9dcSKalderon, Michal 	QED_PCI_DEFAULT, /* default in shmem */
233fe56b9e6SYuval Mintz };
234fe56b9e6SYuval Mintz 
235fe56b9e6SYuval Mintz /* All VFs are symmetric, all counters are PF + all VFs */
236fe56b9e6SYuval Mintz struct qed_qm_iids {
237fe56b9e6SYuval Mintz 	u32 cids;
238fe56b9e6SYuval Mintz 	u32 vf_cids;
239fe56b9e6SYuval Mintz 	u32 tids;
240fe56b9e6SYuval Mintz };
241fe56b9e6SYuval Mintz 
2422edbff8dSTomer Tayar /* HW / FW resources, output of features supported below, most information
2432edbff8dSTomer Tayar  * is received from MFW.
2442edbff8dSTomer Tayar  */
2452edbff8dSTomer Tayar enum qed_resources {
246fe56b9e6SYuval Mintz 	QED_SB,
24725c089d7SYuval Mintz 	QED_L2_QUEUE,
248fe56b9e6SYuval Mintz 	QED_VPORT,
24925c089d7SYuval Mintz 	QED_RSS_ENG,
250fe56b9e6SYuval Mintz 	QED_PQ,
251fe56b9e6SYuval Mintz 	QED_RL,
25225c089d7SYuval Mintz 	QED_MAC,
25325c089d7SYuval Mintz 	QED_VLAN,
25451ff1725SRam Amrani 	QED_RDMA_CNQ_RAM,
255fe56b9e6SYuval Mintz 	QED_ILT,
2560a7fb11cSYuval Mintz 	QED_LL2_QUEUE,
2572edbff8dSTomer Tayar 	QED_CMDQS_CQS,
25851ff1725SRam Amrani 	QED_RDMA_STATS_QUEUE,
2599c8517c4STomer Tayar 	QED_BDQ,
260fe56b9e6SYuval Mintz 	QED_MAX_RESC,
261fe56b9e6SYuval Mintz };
262fe56b9e6SYuval Mintz 
26325c089d7SYuval Mintz enum QED_FEATURE {
26425c089d7SYuval Mintz 	QED_PF_L2_QUE,
26532a47e72SYuval Mintz 	QED_VF,
26651ff1725SRam Amrani 	QED_RDMA_CNQ,
26708737a3fSMintz, Yuval 	QED_ISCSI_CQ,
2681e128c81SArun Easi 	QED_FCOE_CQ,
26908737a3fSMintz, Yuval 	QED_VF_L2_QUE,
27025c089d7SYuval Mintz 	QED_MAX_FEATURES,
27125c089d7SYuval Mintz };
27225c089d7SYuval Mintz 
273cc875c2eSYuval Mintz enum QED_PORT_MODE {
274cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X40G,
275cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X50G,
276cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_1X100G,
277cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X10G_F,
278cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X10G_E,
279cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X20G,
280cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_1X40G,
281cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X25G,
2829c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_1X25G,
2839c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_4X25G,
2849c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_2X10G,
285cc875c2eSYuval Mintz };
286cc875c2eSYuval Mintz 
287fc48b7a6SYuval Mintz enum qed_dev_cap {
288fc48b7a6SYuval Mintz 	QED_DEV_CAP_ETH,
2891e128c81SArun Easi 	QED_DEV_CAP_FCOE,
290c5ac9319SYuval Mintz 	QED_DEV_CAP_ISCSI,
291c5ac9319SYuval Mintz 	QED_DEV_CAP_ROCE,
292c851a9dcSKalderon, Michal 	QED_DEV_CAP_IWARP,
293fc48b7a6SYuval Mintz };
294fc48b7a6SYuval Mintz 
29514d39648SMintz, Yuval enum qed_wol_support {
29614d39648SMintz, Yuval 	QED_WOL_SUPPORT_NONE,
29714d39648SMintz, Yuval 	QED_WOL_SUPPORT_PME,
29814d39648SMintz, Yuval };
29914d39648SMintz, Yuval 
30036907cd5SAriel Elior enum qed_db_rec_exec {
30136907cd5SAriel Elior 	DB_REC_DRY_RUN,
30236907cd5SAriel Elior 	DB_REC_REAL_DEAL,
30336907cd5SAriel Elior 	DB_REC_ONCE,
30436907cd5SAriel Elior };
30536907cd5SAriel Elior 
306fe56b9e6SYuval Mintz struct qed_hw_info {
307fe56b9e6SYuval Mintz 	/* PCI personality */
308fe56b9e6SYuval Mintz 	enum qed_pci_personality personality;
309c851a9dcSKalderon, Michal #define QED_IS_RDMA_PERSONALITY(dev)			    \
310c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_ROCE ||  \
311c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
312c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
313c851a9dcSKalderon, Michal #define QED_IS_ROCE_PERSONALITY(dev)			   \
314c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \
315c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
316c851a9dcSKalderon, Michal #define QED_IS_IWARP_PERSONALITY(dev)			    \
317c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
318c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
319c851a9dcSKalderon, Michal #define QED_IS_L2_PERSONALITY(dev)		      \
320c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH || \
321c851a9dcSKalderon, Michal 	 QED_IS_RDMA_PERSONALITY(dev))
322c851a9dcSKalderon, Michal #define QED_IS_FCOE_PERSONALITY(dev) \
323c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_FCOE)
324c851a9dcSKalderon, Michal #define QED_IS_ISCSI_PERSONALITY(dev) \
325c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ISCSI)
326fe56b9e6SYuval Mintz 
327fe56b9e6SYuval Mintz 	/* Resource Allocation scheme results */
328fe56b9e6SYuval Mintz 	u32				resc_start[QED_MAX_RESC];
329fe56b9e6SYuval Mintz 	u32				resc_num[QED_MAX_RESC];
33025c089d7SYuval Mintz 	u32				feat_num[QED_MAX_FEATURES];
331fe56b9e6SYuval Mintz 
332fe56b9e6SYuval Mintz #define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
333fe56b9e6SYuval Mintz #define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
334dbb799c3SYuval Mintz #define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
335dbb799c3SYuval Mintz 				 RESC_NUM(_p_hwfn, resc))
336fe56b9e6SYuval Mintz #define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
337fe56b9e6SYuval Mintz 
338b5a9ee7cSAriel Elior 	/* Amount of traffic classes HW supports */
339b5a9ee7cSAriel Elior 	u8 num_hw_tc;
340b5a9ee7cSAriel Elior 
341b5a9ee7cSAriel Elior 	/* Amount of TCs which should be active according to DCBx or upper
342b5a9ee7cSAriel Elior 	 * layer driver configuration.
343b5a9ee7cSAriel Elior 	 */
344b5a9ee7cSAriel Elior 	u8 num_active_tc;
345fe56b9e6SYuval Mintz 	u8				offload_tc;
346c4259ddaSDenis Bolotin 	bool				offload_tc_set;
347fe56b9e6SYuval Mintz 
34861be82b0SDenis Bolotin 	bool				multi_tc_roce_en;
34961be82b0SDenis Bolotin #define IS_QED_MULTI_TC_ROCE(p_hwfn) (((p_hwfn)->hw_info.multi_tc_roce_en))
35061be82b0SDenis Bolotin 
351fe56b9e6SYuval Mintz 	u32				concrete_fid;
352fe56b9e6SYuval Mintz 	u16				opaque_fid;
353fe56b9e6SYuval Mintz 	u16				ovlan;
354fe56b9e6SYuval Mintz 	u32				part_num[4];
355fe56b9e6SYuval Mintz 
356fe56b9e6SYuval Mintz 	unsigned char			hw_mac_addr[ETH_ALEN];
3571e128c81SArun Easi 	u64				node_wwn;
3581e128c81SArun Easi 	u64				port_wwn;
3591e128c81SArun Easi 
3601e128c81SArun Easi 	u16				num_fcoe_conns;
361fe56b9e6SYuval Mintz 
362fe56b9e6SYuval Mintz 	struct qed_igu_info		*p_igu_info;
363fe56b9e6SYuval Mintz 
364fe56b9e6SYuval Mintz 	u32				port_mode;
365fe56b9e6SYuval Mintz 	u32				hw_mode;
366fc48b7a6SYuval Mintz 	unsigned long		device_capabilities;
3670fefbfbaSSudarsana Kalluru 	u16				mtu;
36814d39648SMintz, Yuval 
36914d39648SMintz, Yuval 	enum qed_wol_support b_wol_support;
370fe56b9e6SYuval Mintz };
371fe56b9e6SYuval Mintz 
372fe56b9e6SYuval Mintz /* maximun size of read/write commands (HW limit) */
373fe56b9e6SYuval Mintz #define DMAE_MAX_RW_SIZE        0x2000
374fe56b9e6SYuval Mintz 
375fe56b9e6SYuval Mintz struct qed_dmae_info {
376fe56b9e6SYuval Mintz 	/* Mutex for synchronizing access to functions */
377fe56b9e6SYuval Mintz 	struct mutex	mutex;
378fe56b9e6SYuval Mintz 
379fe56b9e6SYuval Mintz 	u8		channel;
380fe56b9e6SYuval Mintz 
381fe56b9e6SYuval Mintz 	dma_addr_t	completion_word_phys_addr;
382fe56b9e6SYuval Mintz 
383fe56b9e6SYuval Mintz 	/* The memory location where the DMAE writes the completion
384fe56b9e6SYuval Mintz 	 * value when an operation is finished on this context.
385fe56b9e6SYuval Mintz 	 */
386fe56b9e6SYuval Mintz 	u32		*p_completion_word;
387fe56b9e6SYuval Mintz 
388fe56b9e6SYuval Mintz 	dma_addr_t	intermediate_buffer_phys_addr;
389fe56b9e6SYuval Mintz 
390fe56b9e6SYuval Mintz 	/* An intermediate buffer for DMAE operations that use virtual
391fe56b9e6SYuval Mintz 	 * addresses - data is DMA'd to/from this buffer and then
392fe56b9e6SYuval Mintz 	 * memcpy'd to/from the virtual address
393fe56b9e6SYuval Mintz 	 */
394fe56b9e6SYuval Mintz 	u32		*p_intermediate_buffer;
395fe56b9e6SYuval Mintz 
396fe56b9e6SYuval Mintz 	dma_addr_t	dmae_cmd_phys_addr;
397fe56b9e6SYuval Mintz 	struct dmae_cmd *p_dmae_cmd;
398fe56b9e6SYuval Mintz };
399fe56b9e6SYuval Mintz 
400bcd197c8SManish Chopra struct qed_wfq_data {
401bcd197c8SManish Chopra 	/* when feature is configured for at least 1 vport */
402bcd197c8SManish Chopra 	u32	min_speed;
403bcd197c8SManish Chopra 	bool	configured;
404bcd197c8SManish Chopra };
405bcd197c8SManish Chopra 
406fe56b9e6SYuval Mintz struct qed_qm_info {
407fe56b9e6SYuval Mintz 	struct init_qm_pq_params	*qm_pq_params;
408fe56b9e6SYuval Mintz 	struct init_qm_vport_params	*qm_vport_params;
409fe56b9e6SYuval Mintz 	struct init_qm_port_params	*qm_port_params;
410fe56b9e6SYuval Mintz 	u16				start_pq;
411fe56b9e6SYuval Mintz 	u8				start_vport;
412b5a9ee7cSAriel Elior 	u16				 pure_lb_pq;
41361be82b0SDenis Bolotin 	u16				first_ofld_pq;
41461be82b0SDenis Bolotin 	u16				first_llt_pq;
415b5a9ee7cSAriel Elior 	u16				pure_ack_pq;
416b5a9ee7cSAriel Elior 	u16				ooo_pq;
417b5a9ee7cSAriel Elior 	u16				first_vf_pq;
418b5a9ee7cSAriel Elior 	u16				first_mcos_pq;
419b5a9ee7cSAriel Elior 	u16				first_rl_pq;
420fe56b9e6SYuval Mintz 	u16				num_pqs;
421fe56b9e6SYuval Mintz 	u16				num_vf_pqs;
422fe56b9e6SYuval Mintz 	u8				num_vports;
423fe56b9e6SYuval Mintz 	u8				max_phys_tcs_per_port;
424b5a9ee7cSAriel Elior 	u8				ooo_tc;
425fe56b9e6SYuval Mintz 	bool				pf_rl_en;
426fe56b9e6SYuval Mintz 	bool				pf_wfq_en;
427fe56b9e6SYuval Mintz 	bool				vport_rl_en;
428fe56b9e6SYuval Mintz 	bool				vport_wfq_en;
429fe56b9e6SYuval Mintz 	u8				pf_wfq;
430fe56b9e6SYuval Mintz 	u32				pf_rl;
431bcd197c8SManish Chopra 	struct qed_wfq_data		*wfq_data;
432dbb799c3SYuval Mintz 	u8 num_pf_rls;
433fe56b9e6SYuval Mintz };
434fe56b9e6SYuval Mintz 
4350d72c2acSDenis Bolotin #define QED_OVERFLOW_BIT	1
4360d72c2acSDenis Bolotin 
43736907cd5SAriel Elior struct qed_db_recovery_info {
43836907cd5SAriel Elior 	struct list_head list;
43936907cd5SAriel Elior 
44036907cd5SAriel Elior 	/* Lock to protect the doorbell recovery mechanism list */
44136907cd5SAriel Elior 	spinlock_t lock;
442d4476b8aSDenis Bolotin 	bool dorq_attn;
44336907cd5SAriel Elior 	u32 db_recovery_counter;
4440d72c2acSDenis Bolotin 	unsigned long overflow;
44536907cd5SAriel Elior };
44636907cd5SAriel Elior 
4479df2ed04SManish Chopra struct storm_stats {
4489df2ed04SManish Chopra 	u32     address;
4499df2ed04SManish Chopra 	u32     len;
4509df2ed04SManish Chopra };
4519df2ed04SManish Chopra 
4529df2ed04SManish Chopra struct qed_storm_stats {
4539df2ed04SManish Chopra 	struct storm_stats mstats;
4549df2ed04SManish Chopra 	struct storm_stats pstats;
4559df2ed04SManish Chopra 	struct storm_stats tstats;
4569df2ed04SManish Chopra 	struct storm_stats ustats;
4579df2ed04SManish Chopra };
4589df2ed04SManish Chopra 
459fe56b9e6SYuval Mintz struct qed_fw_data {
4609df2ed04SManish Chopra 	struct fw_ver_info	*fw_ver_info;
461fe56b9e6SYuval Mintz 	const u8		*modes_tree_buf;
462fe56b9e6SYuval Mintz 	union init_op		*init_ops;
463fe56b9e6SYuval Mintz 	const u32		*arr_data;
464fe56b9e6SYuval Mintz 	u32			init_ops_size;
465fe56b9e6SYuval Mintz };
466fe56b9e6SYuval Mintz 
4670bc5fe85SSudarsana Reddy Kalluru enum qed_mf_mode_bit {
4680bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on tag */
4690bc5fe85SSudarsana Reddy Kalluru 	QED_MF_OVLAN_CLSS,
4700bc5fe85SSudarsana Reddy Kalluru 
4710bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on MAC */
4720bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LLH_MAC_CLSS,
4730bc5fe85SSudarsana Reddy Kalluru 
4740bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on protocol type */
4750bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LLH_PROTO_CLSS,
4760bc5fe85SSudarsana Reddy Kalluru 
4770bc5fe85SSudarsana Reddy Kalluru 	/* Requires a default PF to be set */
4780bc5fe85SSudarsana Reddy Kalluru 	QED_MF_NEED_DEF_PF,
4790bc5fe85SSudarsana Reddy Kalluru 
4800bc5fe85SSudarsana Reddy Kalluru 	/* Allow LL2 to multicast/broadcast */
4810bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LL2_NON_UNICAST,
4820bc5fe85SSudarsana Reddy Kalluru 
4830bc5fe85SSudarsana Reddy Kalluru 	/* Allow Cross-PF [& child VFs] Tx-switching */
4840bc5fe85SSudarsana Reddy Kalluru 	QED_MF_INTER_PF_SWITCH,
4850bc5fe85SSudarsana Reddy Kalluru 
4860bc5fe85SSudarsana Reddy Kalluru 	/* Unified Fabtic Port support enabled */
4870bc5fe85SSudarsana Reddy Kalluru 	QED_MF_UFP_SPECIFIC,
4880bc5fe85SSudarsana Reddy Kalluru 
4890bc5fe85SSudarsana Reddy Kalluru 	/* Disable Accelerated Receive Flow Steering (aRFS) */
4900bc5fe85SSudarsana Reddy Kalluru 	QED_MF_DISABLE_ARFS,
4910bc5fe85SSudarsana Reddy Kalluru 
4920bc5fe85SSudarsana Reddy Kalluru 	/* Use vlan for steering */
4930bc5fe85SSudarsana Reddy Kalluru 	QED_MF_8021Q_TAGGING,
4940bc5fe85SSudarsana Reddy Kalluru 
4950bc5fe85SSudarsana Reddy Kalluru 	/* Use stag for steering */
4960bc5fe85SSudarsana Reddy Kalluru 	QED_MF_8021AD_TAGGING,
4970bc5fe85SSudarsana Reddy Kalluru 
4980bc5fe85SSudarsana Reddy Kalluru 	/* Allow DSCP to TC mapping */
4990bc5fe85SSudarsana Reddy Kalluru 	QED_MF_DSCP_TO_TC_MAP,
5001a3ca250SSudarsana Reddy Kalluru 
5011a3ca250SSudarsana Reddy Kalluru 	/* Do not insert a vlan tag with id 0 */
5021a3ca250SSudarsana Reddy Kalluru 	QED_MF_DONT_ADD_VLAN0_TAG,
5030bc5fe85SSudarsana Reddy Kalluru };
5040bc5fe85SSudarsana Reddy Kalluru 
505cac6f691SSudarsana Reddy Kalluru enum qed_ufp_mode {
506cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_ETS,
507cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_VNIC_BW,
508cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_UNKNOWN
509cac6f691SSudarsana Reddy Kalluru };
510cac6f691SSudarsana Reddy Kalluru 
511cac6f691SSudarsana Reddy Kalluru enum qed_ufp_pri_type {
512cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_OS,
513cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_VNIC,
514cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_UNKNOWN
515cac6f691SSudarsana Reddy Kalluru };
516cac6f691SSudarsana Reddy Kalluru 
517cac6f691SSudarsana Reddy Kalluru struct qed_ufp_info {
518cac6f691SSudarsana Reddy Kalluru 	enum qed_ufp_pri_type pri_type;
519cac6f691SSudarsana Reddy Kalluru 	enum qed_ufp_mode mode;
520cac6f691SSudarsana Reddy Kalluru 	u8 tc;
521cac6f691SSudarsana Reddy Kalluru };
522cac6f691SSudarsana Reddy Kalluru 
5231a850bfcSMintz, Yuval enum BAR_ID {
5241a850bfcSMintz, Yuval 	BAR_ID_0,		/* used for GRC */
5251a850bfcSMintz, Yuval 	BAR_ID_1		/* Used for doorbells */
5261a850bfcSMintz, Yuval };
5271a850bfcSMintz, Yuval 
52843645ce0SSudarsana Reddy Kalluru struct qed_nvm_image_info {
52943645ce0SSudarsana Reddy Kalluru 	u32 num_images;
53043645ce0SSudarsana Reddy Kalluru 	struct bist_nvm_image_att *image_att;
5315e7ba042SDenis Bolotin 	bool valid;
53243645ce0SSudarsana Reddy Kalluru };
53343645ce0SSudarsana Reddy Kalluru 
5345d24bcf1STomer Tayar #define DRV_MODULE_VERSION		      \
5355d24bcf1STomer Tayar 	__stringify(QED_MAJOR_VERSION) "."    \
5365d24bcf1STomer Tayar 	__stringify(QED_MINOR_VERSION) "."    \
5375d24bcf1STomer Tayar 	__stringify(QED_REVISION_VERSION) "." \
5385d24bcf1STomer Tayar 	__stringify(QED_ENGINEERING_VERSION)
5395d24bcf1STomer Tayar 
540fe56b9e6SYuval Mintz struct qed_simd_fp_handler {
541fe56b9e6SYuval Mintz 	void	*token;
542fe56b9e6SYuval Mintz 	void	(*func)(void *);
543fe56b9e6SYuval Mintz };
544fe56b9e6SYuval Mintz 
54559ccf86fSSudarsana Reddy Kalluru enum qed_slowpath_wq_flag {
54659ccf86fSSudarsana Reddy Kalluru 	QED_SLOWPATH_MFW_TLV_REQ,
547a1b469b8SAriel Elior 	QED_SLOWPATH_PERIODIC_DB_REC,
54859ccf86fSSudarsana Reddy Kalluru };
54959ccf86fSSudarsana Reddy Kalluru 
550fe56b9e6SYuval Mintz struct qed_hwfn {
551fe56b9e6SYuval Mintz 	struct qed_dev			*cdev;
552fe56b9e6SYuval Mintz 	u8				my_id;          /* ID inside the PF */
553fe56b9e6SYuval Mintz #define IS_LEAD_HWFN(edev)              (!((edev)->my_id))
554fe56b9e6SYuval Mintz 	u8				rel_pf_id;      /* Relative to engine*/
555fe56b9e6SYuval Mintz 	u8				abs_pf_id;
5569c79ddaaSMintz, Yuval #define QED_PATH_ID(_p_hwfn) \
5579c79ddaaSMintz, Yuval 	(QED_IS_K2((_p_hwfn)->cdev) ? 0 : ((_p_hwfn)->abs_pf_id & 1))
558fe56b9e6SYuval Mintz 	u8				port_id;
559fe56b9e6SYuval Mintz 	bool				b_active;
560fe56b9e6SYuval Mintz 
561fe56b9e6SYuval Mintz 	u32				dp_module;
562fe56b9e6SYuval Mintz 	u8				dp_level;
563fe56b9e6SYuval Mintz 	char				name[NAME_SIZE];
564fe56b9e6SYuval Mintz 
565fe56b9e6SYuval Mintz 	bool				hw_init_done;
566fe56b9e6SYuval Mintz 
5671408cc1fSYuval Mintz 	u8				num_funcs_on_engine;
568dbb799c3SYuval Mintz 	u8 enabled_func_idx;
5691408cc1fSYuval Mintz 
570fe56b9e6SYuval Mintz 	/* BAR access */
571fe56b9e6SYuval Mintz 	void __iomem			*regview;
572fe56b9e6SYuval Mintz 	void __iomem			*doorbells;
573fe56b9e6SYuval Mintz 	u64				db_phys_addr;
574fe56b9e6SYuval Mintz 	unsigned long			db_size;
575fe56b9e6SYuval Mintz 
576fe56b9e6SYuval Mintz 	/* PTT pool */
577fe56b9e6SYuval Mintz 	struct qed_ptt_pool		*p_ptt_pool;
578fe56b9e6SYuval Mintz 
579fe56b9e6SYuval Mintz 	/* HW info */
580fe56b9e6SYuval Mintz 	struct qed_hw_info		hw_info;
581fe56b9e6SYuval Mintz 
582fe56b9e6SYuval Mintz 	/* rt_array (for init-tool) */
583fc48b7a6SYuval Mintz 	struct qed_rt_data		rt_data;
584fe56b9e6SYuval Mintz 
585fe56b9e6SYuval Mintz 	/* SPQ */
586fe56b9e6SYuval Mintz 	struct qed_spq			*p_spq;
587fe56b9e6SYuval Mintz 
588fe56b9e6SYuval Mintz 	/* EQ */
589fe56b9e6SYuval Mintz 	struct qed_eq			*p_eq;
590fe56b9e6SYuval Mintz 
591fe56b9e6SYuval Mintz 	/* Consolidate Q*/
592fe56b9e6SYuval Mintz 	struct qed_consq		*p_consq;
593fe56b9e6SYuval Mintz 
594fe56b9e6SYuval Mintz 	/* Slow-Path definitions */
595fe56b9e6SYuval Mintz 	struct tasklet_struct		*sp_dpc;
596fe56b9e6SYuval Mintz 	bool				b_sp_dpc_enabled;
597fe56b9e6SYuval Mintz 
598fe56b9e6SYuval Mintz 	struct qed_ptt			*p_main_ptt;
599fe56b9e6SYuval Mintz 	struct qed_ptt			*p_dpc_ptt;
600fe56b9e6SYuval Mintz 
601d179bd16Ssudarsana.kalluru@cavium.com 	/* PTP will be used only by the leading function.
602d179bd16Ssudarsana.kalluru@cavium.com 	 * Usage of all PTP-apis should be synchronized as result.
603d179bd16Ssudarsana.kalluru@cavium.com 	 */
604d179bd16Ssudarsana.kalluru@cavium.com 	struct qed_ptt *p_ptp_ptt;
605d179bd16Ssudarsana.kalluru@cavium.com 
606fe56b9e6SYuval Mintz 	struct qed_sb_sp_info		*p_sp_sb;
607fe56b9e6SYuval Mintz 	struct qed_sb_attn_info		*p_sb_attn;
608fe56b9e6SYuval Mintz 
609fe56b9e6SYuval Mintz 	/* Protocol related */
6100a7fb11cSYuval Mintz 	bool				using_ll2;
6110a7fb11cSYuval Mintz 	struct qed_ll2_info		*p_ll2_info;
6121d6cff4fSYuval Mintz 	struct qed_ooo_info		*p_ooo_info;
61351ff1725SRam Amrani 	struct qed_rdma_info		*p_rdma_info;
614fc831825SYuval Mintz 	struct qed_iscsi_info		*p_iscsi_info;
6151e128c81SArun Easi 	struct qed_fcoe_info		*p_fcoe_info;
616fe56b9e6SYuval Mintz 	struct qed_pf_params		pf_params;
617fe56b9e6SYuval Mintz 
618dbb799c3SYuval Mintz 	bool b_rdma_enabled_in_prs;
619dbb799c3SYuval Mintz 	u32 rdma_prs_search_reg;
620dbb799c3SYuval Mintz 
621fe56b9e6SYuval Mintz 	struct qed_cxt_mngr		*p_cxt_mngr;
622fe56b9e6SYuval Mintz 
623fe56b9e6SYuval Mintz 	/* Flag indicating whether interrupts are enabled or not*/
624fe56b9e6SYuval Mintz 	bool				b_int_enabled;
6258f16bc97SSudarsana Kalluru 	bool				b_int_requested;
626fe56b9e6SYuval Mintz 
627fc916ff2SSudarsana Reddy Kalluru 	/* True if the driver requests for the link */
628fc916ff2SSudarsana Reddy Kalluru 	bool				b_drv_link_init;
629fc916ff2SSudarsana Reddy Kalluru 
6301408cc1fSYuval Mintz 	struct qed_vf_iov		*vf_iov_info;
63132a47e72SYuval Mintz 	struct qed_pf_iov		*pf_iov_info;
632fe56b9e6SYuval Mintz 	struct qed_mcp_info		*mcp_info;
633fe56b9e6SYuval Mintz 
63439651abdSSudarsana Reddy Kalluru 	struct qed_dcbx_info		*p_dcbx_info;
63539651abdSSudarsana Reddy Kalluru 
636cac6f691SSudarsana Reddy Kalluru 	struct qed_ufp_info		ufp_info;
637cac6f691SSudarsana Reddy Kalluru 
638fe56b9e6SYuval Mintz 	struct qed_dmae_info		dmae_info;
639fe56b9e6SYuval Mintz 
640fe56b9e6SYuval Mintz 	/* QM init */
641fe56b9e6SYuval Mintz 	struct qed_qm_info		qm_info;
6429df2ed04SManish Chopra 	struct qed_storm_stats		storm_stats;
643fe56b9e6SYuval Mintz 
644fe56b9e6SYuval Mintz 	/* Buffer for unzipping firmware data */
645fe56b9e6SYuval Mintz 	void				*unzip_buf;
646fe56b9e6SYuval Mintz 
647c965db44STomer Tayar 	struct dbg_tools_data		dbg_info;
648a3f72307SDenis Bolotin 	void				*dbg_user_info;
649c965db44STomer Tayar 
65051ff1725SRam Amrani 	/* PWM region specific data */
65120b1bd96SRam Amrani 	u16				wid_count;
65251ff1725SRam Amrani 	u32				dpi_size;
65351ff1725SRam Amrani 	u32				dpi_count;
65451ff1725SRam Amrani 
65551ff1725SRam Amrani 	/* This is used to calculate the doorbell address */
65651ff1725SRam Amrani 	u32 dpi_start_offset;
65751ff1725SRam Amrani 
65851ff1725SRam Amrani 	/* If one of the following is set then EDPM shouldn't be used */
65951ff1725SRam Amrani 	u8 dcbx_no_edpm;
66051ff1725SRam Amrani 	u8 db_bar_no_edpm;
66151ff1725SRam Amrani 
6620db711bbSMintz, Yuval 	/* L2-related */
6630db711bbSMintz, Yuval 	struct qed_l2_info *p_l2_info;
6640db711bbSMintz, Yuval 
66536907cd5SAriel Elior 	/* Mechanism for recovering from doorbell drop */
66636907cd5SAriel Elior 	struct qed_db_recovery_info db_recovery_info;
66736907cd5SAriel Elior 
66843645ce0SSudarsana Reddy Kalluru 	/* Nvm images number and attributes */
66943645ce0SSudarsana Reddy Kalluru 	struct qed_nvm_image_info nvm_info;
67043645ce0SSudarsana Reddy Kalluru 
671d51e4af5SChopra, Manish 	struct qed_ptt *p_arfs_ptt;
672d51e4af5SChopra, Manish 
673fe56b9e6SYuval Mintz 	struct qed_simd_fp_handler	simd_proto_handler[64];
674fe56b9e6SYuval Mintz 
67537bff2b9SYuval Mintz #ifdef CONFIG_QED_SRIOV
67637bff2b9SYuval Mintz 	struct workqueue_struct *iov_wq;
67737bff2b9SYuval Mintz 	struct delayed_work iov_task;
67837bff2b9SYuval Mintz 	unsigned long iov_task_flags;
67937bff2b9SYuval Mintz #endif
680fe56b9e6SYuval Mintz 	struct z_stream_s *stream;
681a1b469b8SAriel Elior 	bool slowpath_wq_active;
68259ccf86fSSudarsana Reddy Kalluru 	struct workqueue_struct *slowpath_wq;
68359ccf86fSSudarsana Reddy Kalluru 	struct delayed_work slowpath_task;
68459ccf86fSSudarsana Reddy Kalluru 	unsigned long slowpath_task_flags;
685a1b469b8SAriel Elior 	u32 periodic_db_rec_count;
686fe56b9e6SYuval Mintz };
687fe56b9e6SYuval Mintz 
688fe56b9e6SYuval Mintz struct pci_params {
689fe56b9e6SYuval Mintz 	int		pm_cap;
690fe56b9e6SYuval Mintz 
691fe56b9e6SYuval Mintz 	unsigned long	mem_start;
692fe56b9e6SYuval Mintz 	unsigned long	mem_end;
693fe56b9e6SYuval Mintz 	unsigned int	irq;
694fe56b9e6SYuval Mintz 	u8		pf_num;
695fe56b9e6SYuval Mintz };
696fe56b9e6SYuval Mintz 
697fe56b9e6SYuval Mintz struct qed_int_param {
698fe56b9e6SYuval Mintz 	u32	int_mode;
699fe56b9e6SYuval Mintz 	u8	num_vectors;
700fe56b9e6SYuval Mintz 	u8	min_msix_cnt; /* for minimal functionality */
701fe56b9e6SYuval Mintz };
702fe56b9e6SYuval Mintz 
703fe56b9e6SYuval Mintz struct qed_int_params {
704fe56b9e6SYuval Mintz 	struct qed_int_param	in;
705fe56b9e6SYuval Mintz 	struct qed_int_param	out;
706fe56b9e6SYuval Mintz 	struct msix_entry	*msix_table;
707fe56b9e6SYuval Mintz 	bool			fp_initialized;
708fe56b9e6SYuval Mintz 	u8			fp_msix_base;
709fe56b9e6SYuval Mintz 	u8			fp_msix_cnt;
71051ff1725SRam Amrani 	u8			rdma_msix_base;
71151ff1725SRam Amrani 	u8			rdma_msix_cnt;
712fe56b9e6SYuval Mintz };
713fe56b9e6SYuval Mintz 
714c965db44STomer Tayar struct qed_dbg_feature {
715c965db44STomer Tayar 	struct dentry *dentry;
716c965db44STomer Tayar 	u8 *dump_buf;
717c965db44STomer Tayar 	u32 buf_size;
718c965db44STomer Tayar 	u32 dumped_dwords;
719c965db44STomer Tayar };
720c965db44STomer Tayar 
721c965db44STomer Tayar struct qed_dbg_params {
722c965db44STomer Tayar 	struct qed_dbg_feature features[DBG_FEATURE_NUM];
723c965db44STomer Tayar 	u8 engine_for_debug;
724c965db44STomer Tayar 	bool print_data;
725c965db44STomer Tayar };
726c965db44STomer Tayar 
727fe56b9e6SYuval Mintz struct qed_dev {
728fe56b9e6SYuval Mintz 	u32	dp_module;
729fe56b9e6SYuval Mintz 	u8	dp_level;
730fe56b9e6SYuval Mintz 	char	name[NAME_SIZE];
731fe56b9e6SYuval Mintz 
7329c79ddaaSMintz, Yuval 	enum	qed_dev_type type;
733fc48b7a6SYuval Mintz /* Translate type/revision combo into the proper conditions */
734fc48b7a6SYuval Mintz #define QED_IS_BB(dev)  ((dev)->type == QED_DEV_TYPE_BB)
735fc48b7a6SYuval Mintz #define QED_IS_BB_B0(dev)       (QED_IS_BB(dev) && \
736fc48b7a6SYuval Mintz 				 CHIP_REV_IS_B0(dev))
737c965db44STomer Tayar #define QED_IS_AH(dev)  ((dev)->type == QED_DEV_TYPE_AH)
738c965db44STomer Tayar #define QED_IS_K2(dev)  QED_IS_AH(dev)
739fc48b7a6SYuval Mintz 
740fc48b7a6SYuval Mintz 	u16	vendor_id;
741fc48b7a6SYuval Mintz 	u16	device_id;
7429c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK		0xff00
7439c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK_BB	0x1600
7449c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK_AH	0x8000
74579284adeSMichal Kalderon #define QED_IS_E4(dev)  (QED_IS_BB(dev) || QED_IS_AH(dev))
746fe56b9e6SYuval Mintz 
747fe56b9e6SYuval Mintz 	u16	chip_num;
748fe56b9e6SYuval Mintz #define CHIP_NUM_MASK                   0xffff
749fe56b9e6SYuval Mintz #define CHIP_NUM_SHIFT                  16
750fe56b9e6SYuval Mintz 
751fe56b9e6SYuval Mintz 	u16	chip_rev;
752fe56b9e6SYuval Mintz #define CHIP_REV_MASK                   0xf
753fe56b9e6SYuval Mintz #define CHIP_REV_SHIFT                  12
754fc48b7a6SYuval Mintz #define CHIP_REV_IS_B0(_cdev)   ((_cdev)->chip_rev == 1)
755fe56b9e6SYuval Mintz 
756fe56b9e6SYuval Mintz 	u16				chip_metal;
757fe56b9e6SYuval Mintz #define CHIP_METAL_MASK                 0xff
758fe56b9e6SYuval Mintz #define CHIP_METAL_SHIFT                4
759fe56b9e6SYuval Mintz 
760fe56b9e6SYuval Mintz 	u16				chip_bond_id;
761fe56b9e6SYuval Mintz #define CHIP_BOND_ID_MASK               0xf
762fe56b9e6SYuval Mintz #define CHIP_BOND_ID_SHIFT              0
763fe56b9e6SYuval Mintz 
764fe56b9e6SYuval Mintz 	u8				num_engines;
7650ebcebbeSSudarsana Reddy Kalluru 	u8				num_ports;
76678cea9ffSTomer Tayar 	u8				num_ports_in_engine;
767fe56b9e6SYuval Mintz 	u8				num_funcs_in_port;
768fe56b9e6SYuval Mintz 
769fe56b9e6SYuval Mintz 	u8				path_id;
7700bc5fe85SSudarsana Reddy Kalluru 
7710bc5fe85SSudarsana Reddy Kalluru 	unsigned long			mf_bits;
772fe56b9e6SYuval Mintz 
773fe56b9e6SYuval Mintz 	int				pcie_width;
774fe56b9e6SYuval Mintz 	int				pcie_speed;
775fe56b9e6SYuval Mintz 
776fe56b9e6SYuval Mintz 	/* Add MF related configuration */
777fe56b9e6SYuval Mintz 	u8				mcp_rev;
778fe56b9e6SYuval Mintz 	u8				boot_mode;
779fe56b9e6SYuval Mintz 
78014d39648SMintz, Yuval 	/* WoL related configurations */
78114d39648SMintz, Yuval 	u8 wol_config;
78214d39648SMintz, Yuval 	u8 wol_mac[ETH_ALEN];
783fe56b9e6SYuval Mintz 
784fe56b9e6SYuval Mintz 	u32				int_mode;
785fe56b9e6SYuval Mintz 	enum qed_coalescing_mode	int_coalescing_mode;
78651d99880SSudarsana Reddy Kalluru 	u16				rx_coalesce_usecs;
78751d99880SSudarsana Reddy Kalluru 	u16				tx_coalesce_usecs;
788fe56b9e6SYuval Mintz 
789fe56b9e6SYuval Mintz 	/* Start Bar offset of first hwfn */
790fe56b9e6SYuval Mintz 	void __iomem			*regview;
791fe56b9e6SYuval Mintz 	void __iomem			*doorbells;
792fe56b9e6SYuval Mintz 	u64				db_phys_addr;
793fe56b9e6SYuval Mintz 	unsigned long			db_size;
794fe56b9e6SYuval Mintz 
795fe56b9e6SYuval Mintz 	/* PCI */
796fe56b9e6SYuval Mintz 	u8				cache_shift;
797fe56b9e6SYuval Mintz 
798fe56b9e6SYuval Mintz 	/* Init */
799fe56b9e6SYuval Mintz 	const struct iro		*iro_arr;
800fe56b9e6SYuval Mintz #define IRO (p_hwfn->cdev->iro_arr)
801fe56b9e6SYuval Mintz 
802fe56b9e6SYuval Mintz 	/* HW functions */
803fe56b9e6SYuval Mintz 	u8				num_hwfns;
804fe56b9e6SYuval Mintz 	struct qed_hwfn			hwfns[MAX_HWFNS_PER_DEVICE];
805fe56b9e6SYuval Mintz 
80679284adeSMichal Kalderon 	/* Engine affinity */
80779284adeSMichal Kalderon 	u8				l2_affin_hint;
80879284adeSMichal Kalderon 	u8				fir_affin;
80979284adeSMichal Kalderon 	u8				iwarp_affin;
81079284adeSMichal Kalderon 
81132a47e72SYuval Mintz 	/* SRIOV */
81232a47e72SYuval Mintz 	struct qed_hw_sriov_info *p_iov_info;
81332a47e72SYuval Mintz #define IS_QED_SRIOV(cdev)              (!!(cdev)->p_iov_info)
81419968430SChopra, Manish 	struct qed_tunnel_info		tunnel;
8151408cc1fSYuval Mintz 	bool				b_is_vf;
816fe56b9e6SYuval Mintz 	u32				drv_type;
817fe56b9e6SYuval Mintz 	struct qed_eth_stats		*reset_stats;
818fe56b9e6SYuval Mintz 	struct qed_fw_data		*fw_data;
819fe56b9e6SYuval Mintz 
820fe56b9e6SYuval Mintz 	u32				mcp_nvm_resp;
821fe56b9e6SYuval Mintz 
82264515dc8STomer Tayar 	/* Recovery */
82364515dc8STomer Tayar 	bool recov_in_prog;
82464515dc8STomer Tayar 
82579284adeSMichal Kalderon 	/* LLH info */
82679284adeSMichal Kalderon 	u8 ppfid_bitmap;
82779284adeSMichal Kalderon 	struct qed_llh_info *p_llh_info;
82879284adeSMichal Kalderon 
829fe56b9e6SYuval Mintz 	/* Linux specific here */
830fe56b9e6SYuval Mintz 	struct  qede_dev		*edev;
831fe56b9e6SYuval Mintz 	struct  pci_dev			*pdev;
832fc831825SYuval Mintz 	u32 flags;
833fc831825SYuval Mintz #define QED_FLAG_STORAGE_STARTED	(BIT(0))
834fe56b9e6SYuval Mintz 	int				msg_enable;
835fe56b9e6SYuval Mintz 
836fe56b9e6SYuval Mintz 	struct pci_params		pci_params;
837fe56b9e6SYuval Mintz 
838fe56b9e6SYuval Mintz 	struct qed_int_params		int_params;
839fe56b9e6SYuval Mintz 
840fe56b9e6SYuval Mintz 	u8				protocol;
841fe56b9e6SYuval Mintz #define IS_QED_ETH_IF(cdev)     ((cdev)->protocol == QED_PROTOCOL_ETH)
8421e128c81SArun Easi #define IS_QED_FCOE_IF(cdev)    ((cdev)->protocol == QED_PROTOCOL_FCOE)
843fe56b9e6SYuval Mintz 
844cc875c2eSYuval Mintz 	/* Callbacks to protocol driver */
845cc875c2eSYuval Mintz 	union {
846cc875c2eSYuval Mintz 		struct qed_common_cb_ops	*common;
847cc875c2eSYuval Mintz 		struct qed_eth_cb_ops		*eth;
8481e128c81SArun Easi 		struct qed_fcoe_cb_ops		*fcoe;
849fc831825SYuval Mintz 		struct qed_iscsi_cb_ops		*iscsi;
850cc875c2eSYuval Mintz 	} protocol_ops;
851cc875c2eSYuval Mintz 	void				*ops_cookie;
852cc875c2eSYuval Mintz 
853c965db44STomer Tayar 	struct qed_dbg_params		dbg_params;
854c965db44STomer Tayar 
8550a7fb11cSYuval Mintz #ifdef CONFIG_QED_LL2
8560a7fb11cSYuval Mintz 	struct qed_cb_ll2_info		*ll2;
8570a7fb11cSYuval Mintz 	u8				ll2_mac_address[ETH_ALEN];
8580a7fb11cSYuval Mintz #endif
859fc831825SYuval Mintz 	DECLARE_HASHTABLE(connections, 10);
860fe56b9e6SYuval Mintz 	const struct firmware		*firmware;
86151ff1725SRam Amrani 
86251ff1725SRam Amrani 	u32 rdma_max_sge;
86351ff1725SRam Amrani 	u32 rdma_max_inline;
86451ff1725SRam Amrani 	u32 rdma_max_srq_sge;
865eaf3c0c6SChopra, Manish 	u16 tunn_feature_mask;
866fe56b9e6SYuval Mintz };
867fe56b9e6SYuval Mintz 
8689c79ddaaSMintz, Yuval #define NUM_OF_VFS(dev)         (QED_IS_BB(dev) ? MAX_NUM_VFS_BB \
8699c79ddaaSMintz, Yuval 						: MAX_NUM_VFS_K2)
8709c79ddaaSMintz, Yuval #define NUM_OF_L2_QUEUES(dev)   (QED_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \
8719c79ddaaSMintz, Yuval 						: MAX_NUM_L2_QUEUES_K2)
8729c79ddaaSMintz, Yuval #define NUM_OF_PORTS(dev)       (QED_IS_BB(dev) ? MAX_NUM_PORTS_BB \
8739c79ddaaSMintz, Yuval 						: MAX_NUM_PORTS_K2)
8749c79ddaaSMintz, Yuval #define NUM_OF_SBS(dev)         (QED_IS_BB(dev) ? MAX_SB_PER_PATH_BB \
8759c79ddaaSMintz, Yuval 						: MAX_SB_PER_PATH_K2)
8769c79ddaaSMintz, Yuval #define NUM_OF_ENG_PFS(dev)     (QED_IS_BB(dev) ? MAX_NUM_PFS_BB \
8779c79ddaaSMintz, Yuval 						: MAX_NUM_PFS_K2)
878fe56b9e6SYuval Mintz 
879fe56b9e6SYuval Mintz /**
880fe56b9e6SYuval Mintz  * @brief qed_concrete_to_sw_fid - get the sw function id from
881fe56b9e6SYuval Mintz  *        the concrete value.
882fe56b9e6SYuval Mintz  *
883fe56b9e6SYuval Mintz  * @param concrete_fid
884fe56b9e6SYuval Mintz  *
885fe56b9e6SYuval Mintz  * @return inline u8
886fe56b9e6SYuval Mintz  */
887fe56b9e6SYuval Mintz static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
888fe56b9e6SYuval Mintz 					u32 concrete_fid)
889fe56b9e6SYuval Mintz {
8904870e704SYuval Mintz 	u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
891fe56b9e6SYuval Mintz 	u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
8924870e704SYuval Mintz 	u8 vf_valid = GET_FIELD(concrete_fid,
8934870e704SYuval Mintz 				PXP_CONCRETE_FID_VFVALID);
8944870e704SYuval Mintz 	u8 sw_fid;
895fe56b9e6SYuval Mintz 
8964870e704SYuval Mintz 	if (vf_valid)
8974870e704SYuval Mintz 		sw_fid = vfid + MAX_NUM_PFS;
8984870e704SYuval Mintz 	else
8994870e704SYuval Mintz 		sw_fid = pfid;
9004870e704SYuval Mintz 
9014870e704SYuval Mintz 	return sw_fid;
902fe56b9e6SYuval Mintz }
903fe56b9e6SYuval Mintz 
904526d1d05SKalderon, Michal #define PKT_LB_TC	9
905da090917STomer Tayar #define MAX_NUM_VOQS_E4	20
906fe56b9e6SYuval Mintz 
907733def6aSYuval Mintz int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
9086f437d43SMintz, Yuval void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
9096f437d43SMintz, Yuval 					 struct qed_ptt *p_ptt,
9106f437d43SMintz, Yuval 					 u32 min_pf_rate);
911bcd197c8SManish Chopra 
912733def6aSYuval Mintz void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
9139c79ddaaSMintz, Yuval int qed_device_num_engines(struct qed_dev *cdev);
914456a5849SKalderon, Michal void qed_set_fw_mac_addr(__le16 *fw_msb,
915456a5849SKalderon, Michal 			 __le16 *fw_mid, __le16 *fw_lsb, u8 *mac);
916fe56b9e6SYuval Mintz 
917b5a9ee7cSAriel Elior #define QED_LEADING_HWFN(dev)   (&dev->hwfns[0])
91879284adeSMichal Kalderon #define QED_IS_CMT(dev)		((dev)->num_hwfns > 1)
91979284adeSMichal Kalderon /* Macros for getting the engine-affinitized hwfn (FIR: fcoe,iscsi,roce) */
92079284adeSMichal Kalderon #define QED_FIR_AFFIN_HWFN(dev)		(&(dev)->hwfns[dev->fir_affin])
92179284adeSMichal Kalderon #define QED_IWARP_AFFIN_HWFN(dev)       (&(dev)->hwfns[dev->iwarp_affin])
92279284adeSMichal Kalderon #define QED_AFFIN_HWFN(dev)				   \
92379284adeSMichal Kalderon 	(QED_IS_IWARP_PERSONALITY(QED_LEADING_HWFN(dev)) ? \
92479284adeSMichal Kalderon 	 QED_IWARP_AFFIN_HWFN(dev) : QED_FIR_AFFIN_HWFN(dev))
92579284adeSMichal Kalderon #define QED_AFFIN_HWFN_IDX(dev) (IS_LEAD_HWFN(QED_AFFIN_HWFN(dev)) ? 0 : 1)
926b5a9ee7cSAriel Elior 
927b5a9ee7cSAriel Elior /* Flags for indication of required queues */
928b5a9ee7cSAriel Elior #define PQ_FLAGS_RLS    (BIT(0))
929b5a9ee7cSAriel Elior #define PQ_FLAGS_MCOS   (BIT(1))
930b5a9ee7cSAriel Elior #define PQ_FLAGS_LB     (BIT(2))
931b5a9ee7cSAriel Elior #define PQ_FLAGS_OOO    (BIT(3))
932b5a9ee7cSAriel Elior #define PQ_FLAGS_ACK    (BIT(4))
933b5a9ee7cSAriel Elior #define PQ_FLAGS_OFLD   (BIT(5))
934b5a9ee7cSAriel Elior #define PQ_FLAGS_VFS    (BIT(6))
935b5a9ee7cSAriel Elior #define PQ_FLAGS_LLT    (BIT(7))
93661be82b0SDenis Bolotin #define PQ_FLAGS_MTC    (BIT(8))
937b5a9ee7cSAriel Elior 
938b5a9ee7cSAriel Elior /* physical queue index for cm context intialization */
939b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags);
940b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc);
941b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf);
94261be82b0SDenis Bolotin u16 qed_get_cm_pq_idx_ofld_mtc(struct qed_hwfn *p_hwfn, u8 tc);
94361be82b0SDenis Bolotin u16 qed_get_cm_pq_idx_llt_mtc(struct qed_hwfn *p_hwfn, u8 tc);
944b5a9ee7cSAriel Elior 
945a1b469b8SAriel Elior /* doorbell recovery mechanism */
946a1b469b8SAriel Elior void qed_db_recovery_dp(struct qed_hwfn *p_hwfn);
9479ac6bb14SDenis Bolotin void qed_db_recovery_execute(struct qed_hwfn *p_hwfn);
948a1b469b8SAriel Elior bool qed_edpm_enabled(struct qed_hwfn *p_hwfn);
949a1b469b8SAriel Elior 
950fe56b9e6SYuval Mintz /* Other Linux specific common definitions */
951fe56b9e6SYuval Mintz #define DP_NAME(cdev) ((cdev)->name)
952fe56b9e6SYuval Mintz 
953fe56b9e6SYuval Mintz #define REG_ADDR(cdev, offset)          (void __iomem *)((u8 __iomem *)\
954fe56b9e6SYuval Mintz 						(cdev->regview) + \
955fe56b9e6SYuval Mintz 							 (offset))
956fe56b9e6SYuval Mintz 
957fe56b9e6SYuval Mintz #define REG_RD(cdev, offset)            readl(REG_ADDR(cdev, offset))
958fe56b9e6SYuval Mintz #define REG_WR(cdev, offset, val)       writel((u32)val, REG_ADDR(cdev, offset))
959fe56b9e6SYuval Mintz #define REG_WR16(cdev, offset, val)     writew((u16)val, REG_ADDR(cdev, offset))
960fe56b9e6SYuval Mintz 
961fe56b9e6SYuval Mintz #define DOORBELL(cdev, db_addr, val)			 \
962fe56b9e6SYuval Mintz 	writel((u32)val, (void __iomem *)((u8 __iomem *)\
963fe56b9e6SYuval Mintz 					  (cdev->doorbells) + (db_addr)))
964fe56b9e6SYuval Mintz 
9650ebcebbeSSudarsana Reddy Kalluru #define MFW_PORT(_p_hwfn)       ((_p_hwfn)->abs_pf_id %			  \
9660ebcebbeSSudarsana Reddy Kalluru 				  qed_device_num_ports((_p_hwfn)->cdev))
9670ebcebbeSSudarsana Reddy Kalluru int qed_device_num_ports(struct qed_dev *cdev);
9680ebcebbeSSudarsana Reddy Kalluru 
969fe56b9e6SYuval Mintz /* Prototypes */
970fe56b9e6SYuval Mintz int qed_fill_dev_info(struct qed_dev *cdev,
971fe56b9e6SYuval Mintz 		      struct qed_dev_info *dev_info);
972706d0891SRahul Verma void qed_link_update(struct qed_hwfn *hwfn, struct qed_ptt *ptt);
973fe56b9e6SYuval Mintz u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
974fe56b9e6SYuval Mintz 		   u32 input_len, u8 *input_buf,
975fe56b9e6SYuval Mintz 		   u32 max_size, u8 *unzip_buf);
97664515dc8STomer Tayar void qed_schedule_recovery_handler(struct qed_hwfn *p_hwfn);
9776c754246SSudarsana Reddy Kalluru void qed_get_protocol_stats(struct qed_dev *cdev,
9786c754246SSudarsana Reddy Kalluru 			    enum qed_mcp_protocol_type type,
9796c754246SSudarsana Reddy Kalluru 			    union qed_mcp_protocol_stats *stats);
9808f16bc97SSudarsana Kalluru int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
9811226337aSTomer Tayar void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn);
98259ccf86fSSudarsana Reddy Kalluru int qed_mfw_tlv_req(struct qed_hwfn *hwfn);
9838f16bc97SSudarsana Kalluru 
9842528c389SSudarsana Reddy Kalluru int qed_mfw_fill_tlv_data(struct qed_hwfn *hwfn,
9852528c389SSudarsana Reddy Kalluru 			  enum qed_mfw_tlv_type type,
9862528c389SSudarsana Reddy Kalluru 			  union qed_mfw_tlv_data *tlv_data);
987c4259ddaSDenis Bolotin 
988c4259ddaSDenis Bolotin void qed_hw_info_set_offload_tc(struct qed_hw_info *p_info, u8 tc);
989a1b469b8SAriel Elior 
990a1b469b8SAriel Elior void qed_periodic_db_rec_start(struct qed_hwfn *p_hwfn);
991fe56b9e6SYuval Mintz #endif /* _QED_H */
992