xref: /openbmc/linux/drivers/net/ethernet/qlogic/qed/qed.h (revision 64515dc8)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9e8f1cb50SMintz, Yuval  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_H
34fe56b9e6SYuval Mintz #define _QED_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/io.h>
38fe56b9e6SYuval Mintz #include <linux/delay.h>
39fe56b9e6SYuval Mintz #include <linux/firmware.h>
40fe56b9e6SYuval Mintz #include <linux/interrupt.h>
41fe56b9e6SYuval Mintz #include <linux/list.h>
42fe56b9e6SYuval Mintz #include <linux/mutex.h>
43fe56b9e6SYuval Mintz #include <linux/pci.h>
44fe56b9e6SYuval Mintz #include <linux/slab.h>
45fe56b9e6SYuval Mintz #include <linux/string.h>
46fe56b9e6SYuval Mintz #include <linux/workqueue.h>
47fe56b9e6SYuval Mintz #include <linux/zlib.h>
48fe56b9e6SYuval Mintz #include <linux/hashtable.h>
49fe56b9e6SYuval Mintz #include <linux/qed/qed_if.h>
50c965db44STomer Tayar #include "qed_debug.h"
51fe56b9e6SYuval Mintz #include "qed_hsi.h"
52fe56b9e6SYuval Mintz 
5325c089d7SYuval Mintz extern const struct qed_common_ops qed_common_ops_pass;
545d24bcf1STomer Tayar 
555d24bcf1STomer Tayar #define QED_MAJOR_VERSION		8
5641e87c91STomer Tayar #define QED_MINOR_VERSION		33
5741e87c91STomer Tayar #define QED_REVISION_VERSION		0
5841e87c91STomer Tayar #define QED_ENGINEERING_VERSION		20
595d24bcf1STomer Tayar 
605d24bcf1STomer Tayar #define QED_VERSION						 \
615d24bcf1STomer Tayar 	((QED_MAJOR_VERSION << 24) | (QED_MINOR_VERSION << 16) | \
625d24bcf1STomer Tayar 	 (QED_REVISION_VERSION << 8) | QED_ENGINEERING_VERSION)
635d24bcf1STomer Tayar 
645d24bcf1STomer Tayar #define STORM_FW_VERSION				       \
655d24bcf1STomer Tayar 	((FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) | \
665d24bcf1STomer Tayar 	 (FW_REVISION_VERSION << 8) | FW_ENGINEERING_VERSION)
67fe56b9e6SYuval Mintz 
68fe56b9e6SYuval Mintz #define MAX_HWFNS_PER_DEVICE    (4)
69fe56b9e6SYuval Mintz #define NAME_SIZE 16
70fe56b9e6SYuval Mintz #define VER_SIZE 16
71fe56b9e6SYuval Mintz 
72bcd197c8SManish Chopra #define QED_WFQ_UNIT	100
73bcd197c8SManish Chopra 
7451ff1725SRam Amrani #define QED_WID_SIZE            (1024)
75107392b7SRam Amrani #define QED_MIN_WIDS		(4)
7651ff1725SRam Amrani #define QED_PF_DEMS_SIZE        (4)
7751ff1725SRam Amrani 
78fe56b9e6SYuval Mintz /* cau states */
79fe56b9e6SYuval Mintz enum qed_coalescing_mode {
80fe56b9e6SYuval Mintz 	QED_COAL_MODE_DISABLE,
81fe56b9e6SYuval Mintz 	QED_COAL_MODE_ENABLE
82fe56b9e6SYuval Mintz };
83fe56b9e6SYuval Mintz 
8462e4d438SSudarsana Reddy Kalluru enum qed_nvm_cmd {
8562e4d438SSudarsana Reddy Kalluru 	QED_PUT_FILE_BEGIN = DRV_MSG_CODE_NVM_PUT_FILE_BEGIN,
8662e4d438SSudarsana Reddy Kalluru 	QED_PUT_FILE_DATA = DRV_MSG_CODE_NVM_PUT_FILE_DATA,
8762e4d438SSudarsana Reddy Kalluru 	QED_NVM_WRITE_NVRAM = DRV_MSG_CODE_NVM_WRITE_NVRAM,
8862e4d438SSudarsana Reddy Kalluru 	QED_GET_MCP_NVM_RESP = 0xFFFFFF00
8962e4d438SSudarsana Reddy Kalluru };
9062e4d438SSudarsana Reddy Kalluru 
91fe56b9e6SYuval Mintz struct qed_eth_cb_ops;
92fe56b9e6SYuval Mintz struct qed_dev_info;
936c754246SSudarsana Reddy Kalluru union qed_mcp_protocol_stats;
946c754246SSudarsana Reddy Kalluru enum qed_mcp_protocol_type;
952528c389SSudarsana Reddy Kalluru enum qed_mfw_tlv_type;
962528c389SSudarsana Reddy Kalluru union qed_mfw_tlv_data;
97fe56b9e6SYuval Mintz 
98fe56b9e6SYuval Mintz /* helpers */
995d24bcf1STomer Tayar #define QED_MFW_GET_FIELD(name, field) \
1005d24bcf1STomer Tayar 	(((name) & (field ## _MASK)) >> (field ## _SHIFT))
1015d24bcf1STomer Tayar 
1025d24bcf1STomer Tayar #define QED_MFW_SET_FIELD(name, field, value)				       \
1035d24bcf1STomer Tayar 	do {								       \
104b19601bbSTomer Tayar 		(name)	&= ~(field ## _MASK);	       \
1055d24bcf1STomer Tayar 		(name)	|= (((value) << (field ## _SHIFT)) & (field ## _MASK));\
1065d24bcf1STomer Tayar 	} while (0)
1075d24bcf1STomer Tayar 
108fe56b9e6SYuval Mintz static inline u32 qed_db_addr(u32 cid, u32 DEMS)
109fe56b9e6SYuval Mintz {
110fe56b9e6SYuval Mintz 	u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
11151ff1725SRam Amrani 		      (cid * QED_PF_DEMS_SIZE);
11251ff1725SRam Amrani 
11351ff1725SRam Amrani 	return db_addr;
11451ff1725SRam Amrani }
11551ff1725SRam Amrani 
11651ff1725SRam Amrani static inline u32 qed_db_addr_vf(u32 cid, u32 DEMS)
11751ff1725SRam Amrani {
11851ff1725SRam Amrani 	u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
119fe56b9e6SYuval Mintz 		      FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
120fe56b9e6SYuval Mintz 
121fe56b9e6SYuval Mintz 	return db_addr;
122fe56b9e6SYuval Mintz }
123fe56b9e6SYuval Mintz 
124fe56b9e6SYuval Mintz #define ALIGNED_TYPE_SIZE(type_name, p_hwfn)				     \
125fe56b9e6SYuval Mintz 	((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
126fe56b9e6SYuval Mintz 	 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
127fe56b9e6SYuval Mintz 
128fe56b9e6SYuval Mintz #define for_each_hwfn(cdev, i)  for (i = 0; i < cdev->num_hwfns; i++)
129fe56b9e6SYuval Mintz 
130fe56b9e6SYuval Mintz #define D_TRINE(val, cond1, cond2, true1, true2, def) \
131fe56b9e6SYuval Mintz 	(val == (cond1) ? true1 :		      \
132fe56b9e6SYuval Mintz 	 (val == (cond2) ? true2 : def))
133fe56b9e6SYuval Mintz 
134fe56b9e6SYuval Mintz /* forward */
135fe56b9e6SYuval Mintz struct qed_ptt_pool;
136fe56b9e6SYuval Mintz struct qed_spq;
137fe56b9e6SYuval Mintz struct qed_sb_info;
138fe56b9e6SYuval Mintz struct qed_sb_attn_info;
139fe56b9e6SYuval Mintz struct qed_cxt_mngr;
140fe56b9e6SYuval Mintz struct qed_sb_sp_info;
1410a7fb11cSYuval Mintz struct qed_ll2_info;
142fe56b9e6SYuval Mintz struct qed_mcp_info;
143fe56b9e6SYuval Mintz 
144fe56b9e6SYuval Mintz struct qed_rt_data {
145fc48b7a6SYuval Mintz 	u32	*init_val;
146fc48b7a6SYuval Mintz 	bool	*b_valid;
147fe56b9e6SYuval Mintz };
148fe56b9e6SYuval Mintz 
149464f6645SManish Chopra enum qed_tunn_mode {
150464f6645SManish Chopra 	QED_MODE_L2GENEVE_TUNN,
151464f6645SManish Chopra 	QED_MODE_IPGENEVE_TUNN,
152464f6645SManish Chopra 	QED_MODE_L2GRE_TUNN,
153464f6645SManish Chopra 	QED_MODE_IPGRE_TUNN,
154464f6645SManish Chopra 	QED_MODE_VXLAN_TUNN,
155464f6645SManish Chopra };
156464f6645SManish Chopra 
157464f6645SManish Chopra enum qed_tunn_clss {
158464f6645SManish Chopra 	QED_TUNN_CLSS_MAC_VLAN,
159464f6645SManish Chopra 	QED_TUNN_CLSS_MAC_VNI,
160464f6645SManish Chopra 	QED_TUNN_CLSS_INNER_MAC_VLAN,
161464f6645SManish Chopra 	QED_TUNN_CLSS_INNER_MAC_VNI,
16219968430SChopra, Manish 	QED_TUNN_CLSS_MAC_VLAN_DUAL_STAGE,
163464f6645SManish Chopra 	MAX_QED_TUNN_CLSS,
164464f6645SManish Chopra };
165464f6645SManish Chopra 
16619968430SChopra, Manish struct qed_tunn_update_type {
16719968430SChopra, Manish 	bool b_update_mode;
16819968430SChopra, Manish 	bool b_mode_enabled;
16919968430SChopra, Manish 	enum qed_tunn_clss tun_cls;
17019968430SChopra, Manish };
17119968430SChopra, Manish 
17219968430SChopra, Manish struct qed_tunn_update_udp_port {
17319968430SChopra, Manish 	bool b_update_port;
17419968430SChopra, Manish 	u16 port;
17519968430SChopra, Manish };
17619968430SChopra, Manish 
17719968430SChopra, Manish struct qed_tunnel_info {
17819968430SChopra, Manish 	struct qed_tunn_update_type vxlan;
17919968430SChopra, Manish 	struct qed_tunn_update_type l2_geneve;
18019968430SChopra, Manish 	struct qed_tunn_update_type ip_geneve;
18119968430SChopra, Manish 	struct qed_tunn_update_type l2_gre;
18219968430SChopra, Manish 	struct qed_tunn_update_type ip_gre;
18319968430SChopra, Manish 
18419968430SChopra, Manish 	struct qed_tunn_update_udp_port vxlan_port;
18519968430SChopra, Manish 	struct qed_tunn_update_udp_port geneve_port;
18619968430SChopra, Manish 
18719968430SChopra, Manish 	bool b_update_rx_cls;
18819968430SChopra, Manish 	bool b_update_tx_cls;
18919968430SChopra, Manish };
19019968430SChopra, Manish 
191464f6645SManish Chopra struct qed_tunn_start_params {
192464f6645SManish Chopra 	unsigned long	tunn_mode;
193464f6645SManish Chopra 	u16		vxlan_udp_port;
194464f6645SManish Chopra 	u16		geneve_udp_port;
195464f6645SManish Chopra 	u8		update_vxlan_udp_port;
196464f6645SManish Chopra 	u8		update_geneve_udp_port;
197464f6645SManish Chopra 	u8		tunn_clss_vxlan;
198464f6645SManish Chopra 	u8		tunn_clss_l2geneve;
199464f6645SManish Chopra 	u8		tunn_clss_ipgeneve;
200464f6645SManish Chopra 	u8		tunn_clss_l2gre;
201464f6645SManish Chopra 	u8		tunn_clss_ipgre;
202464f6645SManish Chopra };
203464f6645SManish Chopra 
204464f6645SManish Chopra struct qed_tunn_update_params {
205464f6645SManish Chopra 	unsigned long	tunn_mode_update_mask;
206464f6645SManish Chopra 	unsigned long	tunn_mode;
207464f6645SManish Chopra 	u16		vxlan_udp_port;
208464f6645SManish Chopra 	u16		geneve_udp_port;
209464f6645SManish Chopra 	u8		update_rx_pf_clss;
210464f6645SManish Chopra 	u8		update_tx_pf_clss;
211464f6645SManish Chopra 	u8		update_vxlan_udp_port;
212464f6645SManish Chopra 	u8		update_geneve_udp_port;
213464f6645SManish Chopra 	u8		tunn_clss_vxlan;
214464f6645SManish Chopra 	u8		tunn_clss_l2geneve;
215464f6645SManish Chopra 	u8		tunn_clss_ipgeneve;
216464f6645SManish Chopra 	u8		tunn_clss_l2gre;
217464f6645SManish Chopra 	u8		tunn_clss_ipgre;
218464f6645SManish Chopra };
219464f6645SManish Chopra 
220fe56b9e6SYuval Mintz /* The PCI personality is not quite synonymous to protocol ID:
221fe56b9e6SYuval Mintz  * 1. All personalities need CORE connections
222c851a9dcSKalderon, Michal  * 2. The Ethernet personality may support also the RoCE/iWARP protocol
223fe56b9e6SYuval Mintz  */
224fe56b9e6SYuval Mintz enum qed_pci_personality {
225fe56b9e6SYuval Mintz 	QED_PCI_ETH,
2261e128c81SArun Easi 	QED_PCI_FCOE,
227c5ac9319SYuval Mintz 	QED_PCI_ISCSI,
228c5ac9319SYuval Mintz 	QED_PCI_ETH_ROCE,
229c851a9dcSKalderon, Michal 	QED_PCI_ETH_IWARP,
230c851a9dcSKalderon, Michal 	QED_PCI_ETH_RDMA,
231c851a9dcSKalderon, Michal 	QED_PCI_DEFAULT, /* default in shmem */
232fe56b9e6SYuval Mintz };
233fe56b9e6SYuval Mintz 
234fe56b9e6SYuval Mintz /* All VFs are symmetric, all counters are PF + all VFs */
235fe56b9e6SYuval Mintz struct qed_qm_iids {
236fe56b9e6SYuval Mintz 	u32 cids;
237fe56b9e6SYuval Mintz 	u32 vf_cids;
238fe56b9e6SYuval Mintz 	u32 tids;
239fe56b9e6SYuval Mintz };
240fe56b9e6SYuval Mintz 
2412edbff8dSTomer Tayar /* HW / FW resources, output of features supported below, most information
2422edbff8dSTomer Tayar  * is received from MFW.
2432edbff8dSTomer Tayar  */
2442edbff8dSTomer Tayar enum qed_resources {
245fe56b9e6SYuval Mintz 	QED_SB,
24625c089d7SYuval Mintz 	QED_L2_QUEUE,
247fe56b9e6SYuval Mintz 	QED_VPORT,
24825c089d7SYuval Mintz 	QED_RSS_ENG,
249fe56b9e6SYuval Mintz 	QED_PQ,
250fe56b9e6SYuval Mintz 	QED_RL,
25125c089d7SYuval Mintz 	QED_MAC,
25225c089d7SYuval Mintz 	QED_VLAN,
25351ff1725SRam Amrani 	QED_RDMA_CNQ_RAM,
254fe56b9e6SYuval Mintz 	QED_ILT,
2550a7fb11cSYuval Mintz 	QED_LL2_QUEUE,
2562edbff8dSTomer Tayar 	QED_CMDQS_CQS,
25751ff1725SRam Amrani 	QED_RDMA_STATS_QUEUE,
2589c8517c4STomer Tayar 	QED_BDQ,
259fe56b9e6SYuval Mintz 	QED_MAX_RESC,
260fe56b9e6SYuval Mintz };
261fe56b9e6SYuval Mintz 
26225c089d7SYuval Mintz enum QED_FEATURE {
26325c089d7SYuval Mintz 	QED_PF_L2_QUE,
26432a47e72SYuval Mintz 	QED_VF,
26551ff1725SRam Amrani 	QED_RDMA_CNQ,
26608737a3fSMintz, Yuval 	QED_ISCSI_CQ,
2671e128c81SArun Easi 	QED_FCOE_CQ,
26808737a3fSMintz, Yuval 	QED_VF_L2_QUE,
26925c089d7SYuval Mintz 	QED_MAX_FEATURES,
27025c089d7SYuval Mintz };
27125c089d7SYuval Mintz 
272cc875c2eSYuval Mintz enum QED_PORT_MODE {
273cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X40G,
274cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X50G,
275cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_1X100G,
276cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X10G_F,
277cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X10G_E,
278cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_4X20G,
279cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_1X40G,
280cc875c2eSYuval Mintz 	QED_PORT_MODE_DE_2X25G,
2819c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_1X25G,
2829c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_4X25G,
2839c79ddaaSMintz, Yuval 	QED_PORT_MODE_DE_2X10G,
284cc875c2eSYuval Mintz };
285cc875c2eSYuval Mintz 
286fc48b7a6SYuval Mintz enum qed_dev_cap {
287fc48b7a6SYuval Mintz 	QED_DEV_CAP_ETH,
2881e128c81SArun Easi 	QED_DEV_CAP_FCOE,
289c5ac9319SYuval Mintz 	QED_DEV_CAP_ISCSI,
290c5ac9319SYuval Mintz 	QED_DEV_CAP_ROCE,
291c851a9dcSKalderon, Michal 	QED_DEV_CAP_IWARP,
292fc48b7a6SYuval Mintz };
293fc48b7a6SYuval Mintz 
29414d39648SMintz, Yuval enum qed_wol_support {
29514d39648SMintz, Yuval 	QED_WOL_SUPPORT_NONE,
29614d39648SMintz, Yuval 	QED_WOL_SUPPORT_PME,
29714d39648SMintz, Yuval };
29814d39648SMintz, Yuval 
29936907cd5SAriel Elior enum qed_db_rec_exec {
30036907cd5SAriel Elior 	DB_REC_DRY_RUN,
30136907cd5SAriel Elior 	DB_REC_REAL_DEAL,
30236907cd5SAriel Elior 	DB_REC_ONCE,
30336907cd5SAriel Elior };
30436907cd5SAriel Elior 
305fe56b9e6SYuval Mintz struct qed_hw_info {
306fe56b9e6SYuval Mintz 	/* PCI personality */
307fe56b9e6SYuval Mintz 	enum qed_pci_personality personality;
308c851a9dcSKalderon, Michal #define QED_IS_RDMA_PERSONALITY(dev)			    \
309c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_ROCE ||  \
310c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
311c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
312c851a9dcSKalderon, Michal #define QED_IS_ROCE_PERSONALITY(dev)			   \
313c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_ROCE || \
314c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
315c851a9dcSKalderon, Michal #define QED_IS_IWARP_PERSONALITY(dev)			    \
316c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH_IWARP || \
317c851a9dcSKalderon, Michal 	 (dev)->hw_info.personality == QED_PCI_ETH_RDMA)
318c851a9dcSKalderon, Michal #define QED_IS_L2_PERSONALITY(dev)		      \
319c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ETH || \
320c851a9dcSKalderon, Michal 	 QED_IS_RDMA_PERSONALITY(dev))
321c851a9dcSKalderon, Michal #define QED_IS_FCOE_PERSONALITY(dev) \
322c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_FCOE)
323c851a9dcSKalderon, Michal #define QED_IS_ISCSI_PERSONALITY(dev) \
324c851a9dcSKalderon, Michal 	((dev)->hw_info.personality == QED_PCI_ISCSI)
325fe56b9e6SYuval Mintz 
326fe56b9e6SYuval Mintz 	/* Resource Allocation scheme results */
327fe56b9e6SYuval Mintz 	u32				resc_start[QED_MAX_RESC];
328fe56b9e6SYuval Mintz 	u32				resc_num[QED_MAX_RESC];
32925c089d7SYuval Mintz 	u32				feat_num[QED_MAX_FEATURES];
330fe56b9e6SYuval Mintz 
331fe56b9e6SYuval Mintz #define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
332fe56b9e6SYuval Mintz #define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
333dbb799c3SYuval Mintz #define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
334dbb799c3SYuval Mintz 				 RESC_NUM(_p_hwfn, resc))
335fe56b9e6SYuval Mintz #define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
336fe56b9e6SYuval Mintz 
337b5a9ee7cSAriel Elior 	/* Amount of traffic classes HW supports */
338b5a9ee7cSAriel Elior 	u8 num_hw_tc;
339b5a9ee7cSAriel Elior 
340b5a9ee7cSAriel Elior 	/* Amount of TCs which should be active according to DCBx or upper
341b5a9ee7cSAriel Elior 	 * layer driver configuration.
342b5a9ee7cSAriel Elior 	 */
343b5a9ee7cSAriel Elior 	u8 num_active_tc;
344fe56b9e6SYuval Mintz 	u8				offload_tc;
345c4259ddaSDenis Bolotin 	bool				offload_tc_set;
346fe56b9e6SYuval Mintz 
34761be82b0SDenis Bolotin 	bool				multi_tc_roce_en;
34861be82b0SDenis Bolotin #define IS_QED_MULTI_TC_ROCE(p_hwfn) (((p_hwfn)->hw_info.multi_tc_roce_en))
34961be82b0SDenis Bolotin 
350fe56b9e6SYuval Mintz 	u32				concrete_fid;
351fe56b9e6SYuval Mintz 	u16				opaque_fid;
352fe56b9e6SYuval Mintz 	u16				ovlan;
353fe56b9e6SYuval Mintz 	u32				part_num[4];
354fe56b9e6SYuval Mintz 
355fe56b9e6SYuval Mintz 	unsigned char			hw_mac_addr[ETH_ALEN];
3561e128c81SArun Easi 	u64				node_wwn;
3571e128c81SArun Easi 	u64				port_wwn;
3581e128c81SArun Easi 
3591e128c81SArun Easi 	u16				num_fcoe_conns;
360fe56b9e6SYuval Mintz 
361fe56b9e6SYuval Mintz 	struct qed_igu_info		*p_igu_info;
362fe56b9e6SYuval Mintz 
363fe56b9e6SYuval Mintz 	u32				port_mode;
364fe56b9e6SYuval Mintz 	u32				hw_mode;
365fc48b7a6SYuval Mintz 	unsigned long		device_capabilities;
3660fefbfbaSSudarsana Kalluru 	u16				mtu;
36714d39648SMintz, Yuval 
36814d39648SMintz, Yuval 	enum qed_wol_support b_wol_support;
369fe56b9e6SYuval Mintz };
370fe56b9e6SYuval Mintz 
371fe56b9e6SYuval Mintz /* maximun size of read/write commands (HW limit) */
372fe56b9e6SYuval Mintz #define DMAE_MAX_RW_SIZE        0x2000
373fe56b9e6SYuval Mintz 
374fe56b9e6SYuval Mintz struct qed_dmae_info {
375fe56b9e6SYuval Mintz 	/* Mutex for synchronizing access to functions */
376fe56b9e6SYuval Mintz 	struct mutex	mutex;
377fe56b9e6SYuval Mintz 
378fe56b9e6SYuval Mintz 	u8		channel;
379fe56b9e6SYuval Mintz 
380fe56b9e6SYuval Mintz 	dma_addr_t	completion_word_phys_addr;
381fe56b9e6SYuval Mintz 
382fe56b9e6SYuval Mintz 	/* The memory location where the DMAE writes the completion
383fe56b9e6SYuval Mintz 	 * value when an operation is finished on this context.
384fe56b9e6SYuval Mintz 	 */
385fe56b9e6SYuval Mintz 	u32		*p_completion_word;
386fe56b9e6SYuval Mintz 
387fe56b9e6SYuval Mintz 	dma_addr_t	intermediate_buffer_phys_addr;
388fe56b9e6SYuval Mintz 
389fe56b9e6SYuval Mintz 	/* An intermediate buffer for DMAE operations that use virtual
390fe56b9e6SYuval Mintz 	 * addresses - data is DMA'd to/from this buffer and then
391fe56b9e6SYuval Mintz 	 * memcpy'd to/from the virtual address
392fe56b9e6SYuval Mintz 	 */
393fe56b9e6SYuval Mintz 	u32		*p_intermediate_buffer;
394fe56b9e6SYuval Mintz 
395fe56b9e6SYuval Mintz 	dma_addr_t	dmae_cmd_phys_addr;
396fe56b9e6SYuval Mintz 	struct dmae_cmd *p_dmae_cmd;
397fe56b9e6SYuval Mintz };
398fe56b9e6SYuval Mintz 
399bcd197c8SManish Chopra struct qed_wfq_data {
400bcd197c8SManish Chopra 	/* when feature is configured for at least 1 vport */
401bcd197c8SManish Chopra 	u32	min_speed;
402bcd197c8SManish Chopra 	bool	configured;
403bcd197c8SManish Chopra };
404bcd197c8SManish Chopra 
405fe56b9e6SYuval Mintz struct qed_qm_info {
406fe56b9e6SYuval Mintz 	struct init_qm_pq_params	*qm_pq_params;
407fe56b9e6SYuval Mintz 	struct init_qm_vport_params	*qm_vport_params;
408fe56b9e6SYuval Mintz 	struct init_qm_port_params	*qm_port_params;
409fe56b9e6SYuval Mintz 	u16				start_pq;
410fe56b9e6SYuval Mintz 	u8				start_vport;
411b5a9ee7cSAriel Elior 	u16				 pure_lb_pq;
41261be82b0SDenis Bolotin 	u16				first_ofld_pq;
41361be82b0SDenis Bolotin 	u16				first_llt_pq;
414b5a9ee7cSAriel Elior 	u16				pure_ack_pq;
415b5a9ee7cSAriel Elior 	u16				ooo_pq;
416b5a9ee7cSAriel Elior 	u16				first_vf_pq;
417b5a9ee7cSAriel Elior 	u16				first_mcos_pq;
418b5a9ee7cSAriel Elior 	u16				first_rl_pq;
419fe56b9e6SYuval Mintz 	u16				num_pqs;
420fe56b9e6SYuval Mintz 	u16				num_vf_pqs;
421fe56b9e6SYuval Mintz 	u8				num_vports;
422fe56b9e6SYuval Mintz 	u8				max_phys_tcs_per_port;
423b5a9ee7cSAriel Elior 	u8				ooo_tc;
424fe56b9e6SYuval Mintz 	bool				pf_rl_en;
425fe56b9e6SYuval Mintz 	bool				pf_wfq_en;
426fe56b9e6SYuval Mintz 	bool				vport_rl_en;
427fe56b9e6SYuval Mintz 	bool				vport_wfq_en;
428fe56b9e6SYuval Mintz 	u8				pf_wfq;
429fe56b9e6SYuval Mintz 	u32				pf_rl;
430bcd197c8SManish Chopra 	struct qed_wfq_data		*wfq_data;
431dbb799c3SYuval Mintz 	u8 num_pf_rls;
432fe56b9e6SYuval Mintz };
433fe56b9e6SYuval Mintz 
43436907cd5SAriel Elior struct qed_db_recovery_info {
43536907cd5SAriel Elior 	struct list_head list;
43636907cd5SAriel Elior 
43736907cd5SAriel Elior 	/* Lock to protect the doorbell recovery mechanism list */
43836907cd5SAriel Elior 	spinlock_t lock;
43936907cd5SAriel Elior 	u32 db_recovery_counter;
44036907cd5SAriel Elior };
44136907cd5SAriel Elior 
4429df2ed04SManish Chopra struct storm_stats {
4439df2ed04SManish Chopra 	u32     address;
4449df2ed04SManish Chopra 	u32     len;
4459df2ed04SManish Chopra };
4469df2ed04SManish Chopra 
4479df2ed04SManish Chopra struct qed_storm_stats {
4489df2ed04SManish Chopra 	struct storm_stats mstats;
4499df2ed04SManish Chopra 	struct storm_stats pstats;
4509df2ed04SManish Chopra 	struct storm_stats tstats;
4519df2ed04SManish Chopra 	struct storm_stats ustats;
4529df2ed04SManish Chopra };
4539df2ed04SManish Chopra 
454fe56b9e6SYuval Mintz struct qed_fw_data {
4559df2ed04SManish Chopra 	struct fw_ver_info	*fw_ver_info;
456fe56b9e6SYuval Mintz 	const u8		*modes_tree_buf;
457fe56b9e6SYuval Mintz 	union init_op		*init_ops;
458fe56b9e6SYuval Mintz 	const u32		*arr_data;
459fe56b9e6SYuval Mintz 	u32			init_ops_size;
460fe56b9e6SYuval Mintz };
461fe56b9e6SYuval Mintz 
4620bc5fe85SSudarsana Reddy Kalluru enum qed_mf_mode_bit {
4630bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on tag */
4640bc5fe85SSudarsana Reddy Kalluru 	QED_MF_OVLAN_CLSS,
4650bc5fe85SSudarsana Reddy Kalluru 
4660bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on MAC */
4670bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LLH_MAC_CLSS,
4680bc5fe85SSudarsana Reddy Kalluru 
4690bc5fe85SSudarsana Reddy Kalluru 	/* Supports PF-classification based on protocol type */
4700bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LLH_PROTO_CLSS,
4710bc5fe85SSudarsana Reddy Kalluru 
4720bc5fe85SSudarsana Reddy Kalluru 	/* Requires a default PF to be set */
4730bc5fe85SSudarsana Reddy Kalluru 	QED_MF_NEED_DEF_PF,
4740bc5fe85SSudarsana Reddy Kalluru 
4750bc5fe85SSudarsana Reddy Kalluru 	/* Allow LL2 to multicast/broadcast */
4760bc5fe85SSudarsana Reddy Kalluru 	QED_MF_LL2_NON_UNICAST,
4770bc5fe85SSudarsana Reddy Kalluru 
4780bc5fe85SSudarsana Reddy Kalluru 	/* Allow Cross-PF [& child VFs] Tx-switching */
4790bc5fe85SSudarsana Reddy Kalluru 	QED_MF_INTER_PF_SWITCH,
4800bc5fe85SSudarsana Reddy Kalluru 
4810bc5fe85SSudarsana Reddy Kalluru 	/* Unified Fabtic Port support enabled */
4820bc5fe85SSudarsana Reddy Kalluru 	QED_MF_UFP_SPECIFIC,
4830bc5fe85SSudarsana Reddy Kalluru 
4840bc5fe85SSudarsana Reddy Kalluru 	/* Disable Accelerated Receive Flow Steering (aRFS) */
4850bc5fe85SSudarsana Reddy Kalluru 	QED_MF_DISABLE_ARFS,
4860bc5fe85SSudarsana Reddy Kalluru 
4870bc5fe85SSudarsana Reddy Kalluru 	/* Use vlan for steering */
4880bc5fe85SSudarsana Reddy Kalluru 	QED_MF_8021Q_TAGGING,
4890bc5fe85SSudarsana Reddy Kalluru 
4900bc5fe85SSudarsana Reddy Kalluru 	/* Use stag for steering */
4910bc5fe85SSudarsana Reddy Kalluru 	QED_MF_8021AD_TAGGING,
4920bc5fe85SSudarsana Reddy Kalluru 
4930bc5fe85SSudarsana Reddy Kalluru 	/* Allow DSCP to TC mapping */
4940bc5fe85SSudarsana Reddy Kalluru 	QED_MF_DSCP_TO_TC_MAP,
4950bc5fe85SSudarsana Reddy Kalluru };
4960bc5fe85SSudarsana Reddy Kalluru 
497cac6f691SSudarsana Reddy Kalluru enum qed_ufp_mode {
498cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_ETS,
499cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_VNIC_BW,
500cac6f691SSudarsana Reddy Kalluru 	QED_UFP_MODE_UNKNOWN
501cac6f691SSudarsana Reddy Kalluru };
502cac6f691SSudarsana Reddy Kalluru 
503cac6f691SSudarsana Reddy Kalluru enum qed_ufp_pri_type {
504cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_OS,
505cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_VNIC,
506cac6f691SSudarsana Reddy Kalluru 	QED_UFP_PRI_UNKNOWN
507cac6f691SSudarsana Reddy Kalluru };
508cac6f691SSudarsana Reddy Kalluru 
509cac6f691SSudarsana Reddy Kalluru struct qed_ufp_info {
510cac6f691SSudarsana Reddy Kalluru 	enum qed_ufp_pri_type pri_type;
511cac6f691SSudarsana Reddy Kalluru 	enum qed_ufp_mode mode;
512cac6f691SSudarsana Reddy Kalluru 	u8 tc;
513cac6f691SSudarsana Reddy Kalluru };
514cac6f691SSudarsana Reddy Kalluru 
5151a850bfcSMintz, Yuval enum BAR_ID {
5161a850bfcSMintz, Yuval 	BAR_ID_0,		/* used for GRC */
5171a850bfcSMintz, Yuval 	BAR_ID_1		/* Used for doorbells */
5181a850bfcSMintz, Yuval };
5191a850bfcSMintz, Yuval 
52043645ce0SSudarsana Reddy Kalluru struct qed_nvm_image_info {
52143645ce0SSudarsana Reddy Kalluru 	u32 num_images;
52243645ce0SSudarsana Reddy Kalluru 	struct bist_nvm_image_att *image_att;
5235e7ba042SDenis Bolotin 	bool valid;
52443645ce0SSudarsana Reddy Kalluru };
52543645ce0SSudarsana Reddy Kalluru 
5265d24bcf1STomer Tayar #define DRV_MODULE_VERSION		      \
5275d24bcf1STomer Tayar 	__stringify(QED_MAJOR_VERSION) "."    \
5285d24bcf1STomer Tayar 	__stringify(QED_MINOR_VERSION) "."    \
5295d24bcf1STomer Tayar 	__stringify(QED_REVISION_VERSION) "." \
5305d24bcf1STomer Tayar 	__stringify(QED_ENGINEERING_VERSION)
5315d24bcf1STomer Tayar 
532fe56b9e6SYuval Mintz struct qed_simd_fp_handler {
533fe56b9e6SYuval Mintz 	void	*token;
534fe56b9e6SYuval Mintz 	void	(*func)(void *);
535fe56b9e6SYuval Mintz };
536fe56b9e6SYuval Mintz 
53759ccf86fSSudarsana Reddy Kalluru enum qed_slowpath_wq_flag {
53859ccf86fSSudarsana Reddy Kalluru 	QED_SLOWPATH_MFW_TLV_REQ,
539a1b469b8SAriel Elior 	QED_SLOWPATH_PERIODIC_DB_REC,
54059ccf86fSSudarsana Reddy Kalluru };
54159ccf86fSSudarsana Reddy Kalluru 
542fe56b9e6SYuval Mintz struct qed_hwfn {
543fe56b9e6SYuval Mintz 	struct qed_dev			*cdev;
544fe56b9e6SYuval Mintz 	u8				my_id;          /* ID inside the PF */
545fe56b9e6SYuval Mintz #define IS_LEAD_HWFN(edev)              (!((edev)->my_id))
546fe56b9e6SYuval Mintz 	u8				rel_pf_id;      /* Relative to engine*/
547fe56b9e6SYuval Mintz 	u8				abs_pf_id;
5489c79ddaaSMintz, Yuval #define QED_PATH_ID(_p_hwfn) \
5499c79ddaaSMintz, Yuval 	(QED_IS_K2((_p_hwfn)->cdev) ? 0 : ((_p_hwfn)->abs_pf_id & 1))
550fe56b9e6SYuval Mintz 	u8				port_id;
551fe56b9e6SYuval Mintz 	bool				b_active;
552fe56b9e6SYuval Mintz 
553fe56b9e6SYuval Mintz 	u32				dp_module;
554fe56b9e6SYuval Mintz 	u8				dp_level;
555fe56b9e6SYuval Mintz 	char				name[NAME_SIZE];
556fe56b9e6SYuval Mintz 
557fe56b9e6SYuval Mintz 	bool				hw_init_done;
558fe56b9e6SYuval Mintz 
5591408cc1fSYuval Mintz 	u8				num_funcs_on_engine;
560dbb799c3SYuval Mintz 	u8 enabled_func_idx;
5611408cc1fSYuval Mintz 
562fe56b9e6SYuval Mintz 	/* BAR access */
563fe56b9e6SYuval Mintz 	void __iomem			*regview;
564fe56b9e6SYuval Mintz 	void __iomem			*doorbells;
565fe56b9e6SYuval Mintz 	u64				db_phys_addr;
566fe56b9e6SYuval Mintz 	unsigned long			db_size;
567fe56b9e6SYuval Mintz 
568fe56b9e6SYuval Mintz 	/* PTT pool */
569fe56b9e6SYuval Mintz 	struct qed_ptt_pool		*p_ptt_pool;
570fe56b9e6SYuval Mintz 
571fe56b9e6SYuval Mintz 	/* HW info */
572fe56b9e6SYuval Mintz 	struct qed_hw_info		hw_info;
573fe56b9e6SYuval Mintz 
574fe56b9e6SYuval Mintz 	/* rt_array (for init-tool) */
575fc48b7a6SYuval Mintz 	struct qed_rt_data		rt_data;
576fe56b9e6SYuval Mintz 
577fe56b9e6SYuval Mintz 	/* SPQ */
578fe56b9e6SYuval Mintz 	struct qed_spq			*p_spq;
579fe56b9e6SYuval Mintz 
580fe56b9e6SYuval Mintz 	/* EQ */
581fe56b9e6SYuval Mintz 	struct qed_eq			*p_eq;
582fe56b9e6SYuval Mintz 
583fe56b9e6SYuval Mintz 	/* Consolidate Q*/
584fe56b9e6SYuval Mintz 	struct qed_consq		*p_consq;
585fe56b9e6SYuval Mintz 
586fe56b9e6SYuval Mintz 	/* Slow-Path definitions */
587fe56b9e6SYuval Mintz 	struct tasklet_struct		*sp_dpc;
588fe56b9e6SYuval Mintz 	bool				b_sp_dpc_enabled;
589fe56b9e6SYuval Mintz 
590fe56b9e6SYuval Mintz 	struct qed_ptt			*p_main_ptt;
591fe56b9e6SYuval Mintz 	struct qed_ptt			*p_dpc_ptt;
592fe56b9e6SYuval Mintz 
593d179bd16Ssudarsana.kalluru@cavium.com 	/* PTP will be used only by the leading function.
594d179bd16Ssudarsana.kalluru@cavium.com 	 * Usage of all PTP-apis should be synchronized as result.
595d179bd16Ssudarsana.kalluru@cavium.com 	 */
596d179bd16Ssudarsana.kalluru@cavium.com 	struct qed_ptt *p_ptp_ptt;
597d179bd16Ssudarsana.kalluru@cavium.com 
598fe56b9e6SYuval Mintz 	struct qed_sb_sp_info		*p_sp_sb;
599fe56b9e6SYuval Mintz 	struct qed_sb_attn_info		*p_sb_attn;
600fe56b9e6SYuval Mintz 
601fe56b9e6SYuval Mintz 	/* Protocol related */
6020a7fb11cSYuval Mintz 	bool				using_ll2;
6030a7fb11cSYuval Mintz 	struct qed_ll2_info		*p_ll2_info;
6041d6cff4fSYuval Mintz 	struct qed_ooo_info		*p_ooo_info;
60551ff1725SRam Amrani 	struct qed_rdma_info		*p_rdma_info;
606fc831825SYuval Mintz 	struct qed_iscsi_info		*p_iscsi_info;
6071e128c81SArun Easi 	struct qed_fcoe_info		*p_fcoe_info;
608fe56b9e6SYuval Mintz 	struct qed_pf_params		pf_params;
609fe56b9e6SYuval Mintz 
610dbb799c3SYuval Mintz 	bool b_rdma_enabled_in_prs;
611dbb799c3SYuval Mintz 	u32 rdma_prs_search_reg;
612dbb799c3SYuval Mintz 
613fe56b9e6SYuval Mintz 	struct qed_cxt_mngr		*p_cxt_mngr;
614fe56b9e6SYuval Mintz 
615fe56b9e6SYuval Mintz 	/* Flag indicating whether interrupts are enabled or not*/
616fe56b9e6SYuval Mintz 	bool				b_int_enabled;
6178f16bc97SSudarsana Kalluru 	bool				b_int_requested;
618fe56b9e6SYuval Mintz 
619fc916ff2SSudarsana Reddy Kalluru 	/* True if the driver requests for the link */
620fc916ff2SSudarsana Reddy Kalluru 	bool				b_drv_link_init;
621fc916ff2SSudarsana Reddy Kalluru 
6221408cc1fSYuval Mintz 	struct qed_vf_iov		*vf_iov_info;
62332a47e72SYuval Mintz 	struct qed_pf_iov		*pf_iov_info;
624fe56b9e6SYuval Mintz 	struct qed_mcp_info		*mcp_info;
625fe56b9e6SYuval Mintz 
62639651abdSSudarsana Reddy Kalluru 	struct qed_dcbx_info		*p_dcbx_info;
62739651abdSSudarsana Reddy Kalluru 
628cac6f691SSudarsana Reddy Kalluru 	struct qed_ufp_info		ufp_info;
629cac6f691SSudarsana Reddy Kalluru 
630fe56b9e6SYuval Mintz 	struct qed_dmae_info		dmae_info;
631fe56b9e6SYuval Mintz 
632fe56b9e6SYuval Mintz 	/* QM init */
633fe56b9e6SYuval Mintz 	struct qed_qm_info		qm_info;
6349df2ed04SManish Chopra 	struct qed_storm_stats		storm_stats;
635fe56b9e6SYuval Mintz 
636fe56b9e6SYuval Mintz 	/* Buffer for unzipping firmware data */
637fe56b9e6SYuval Mintz 	void				*unzip_buf;
638fe56b9e6SYuval Mintz 
639c965db44STomer Tayar 	struct dbg_tools_data		dbg_info;
640a3f72307SDenis Bolotin 	void				*dbg_user_info;
641c965db44STomer Tayar 
64251ff1725SRam Amrani 	/* PWM region specific data */
64320b1bd96SRam Amrani 	u16				wid_count;
64451ff1725SRam Amrani 	u32				dpi_size;
64551ff1725SRam Amrani 	u32				dpi_count;
64651ff1725SRam Amrani 
64751ff1725SRam Amrani 	/* This is used to calculate the doorbell address */
64851ff1725SRam Amrani 	u32 dpi_start_offset;
64951ff1725SRam Amrani 
65051ff1725SRam Amrani 	/* If one of the following is set then EDPM shouldn't be used */
65151ff1725SRam Amrani 	u8 dcbx_no_edpm;
65251ff1725SRam Amrani 	u8 db_bar_no_edpm;
65351ff1725SRam Amrani 
6540db711bbSMintz, Yuval 	/* L2-related */
6550db711bbSMintz, Yuval 	struct qed_l2_info *p_l2_info;
6560db711bbSMintz, Yuval 
65736907cd5SAriel Elior 	/* Mechanism for recovering from doorbell drop */
65836907cd5SAriel Elior 	struct qed_db_recovery_info db_recovery_info;
65936907cd5SAriel Elior 
66043645ce0SSudarsana Reddy Kalluru 	/* Nvm images number and attributes */
66143645ce0SSudarsana Reddy Kalluru 	struct qed_nvm_image_info nvm_info;
66243645ce0SSudarsana Reddy Kalluru 
663d51e4af5SChopra, Manish 	struct qed_ptt *p_arfs_ptt;
664d51e4af5SChopra, Manish 
665fe56b9e6SYuval Mintz 	struct qed_simd_fp_handler	simd_proto_handler[64];
666fe56b9e6SYuval Mintz 
66737bff2b9SYuval Mintz #ifdef CONFIG_QED_SRIOV
66837bff2b9SYuval Mintz 	struct workqueue_struct *iov_wq;
66937bff2b9SYuval Mintz 	struct delayed_work iov_task;
67037bff2b9SYuval Mintz 	unsigned long iov_task_flags;
67137bff2b9SYuval Mintz #endif
672fe56b9e6SYuval Mintz 	struct z_stream_s *stream;
673a1b469b8SAriel Elior 	bool slowpath_wq_active;
67459ccf86fSSudarsana Reddy Kalluru 	struct workqueue_struct *slowpath_wq;
67559ccf86fSSudarsana Reddy Kalluru 	struct delayed_work slowpath_task;
67659ccf86fSSudarsana Reddy Kalluru 	unsigned long slowpath_task_flags;
677a1b469b8SAriel Elior 	u32 periodic_db_rec_count;
678fe56b9e6SYuval Mintz };
679fe56b9e6SYuval Mintz 
680fe56b9e6SYuval Mintz struct pci_params {
681fe56b9e6SYuval Mintz 	int		pm_cap;
682fe56b9e6SYuval Mintz 
683fe56b9e6SYuval Mintz 	unsigned long	mem_start;
684fe56b9e6SYuval Mintz 	unsigned long	mem_end;
685fe56b9e6SYuval Mintz 	unsigned int	irq;
686fe56b9e6SYuval Mintz 	u8		pf_num;
687fe56b9e6SYuval Mintz };
688fe56b9e6SYuval Mintz 
689fe56b9e6SYuval Mintz struct qed_int_param {
690fe56b9e6SYuval Mintz 	u32	int_mode;
691fe56b9e6SYuval Mintz 	u8	num_vectors;
692fe56b9e6SYuval Mintz 	u8	min_msix_cnt; /* for minimal functionality */
693fe56b9e6SYuval Mintz };
694fe56b9e6SYuval Mintz 
695fe56b9e6SYuval Mintz struct qed_int_params {
696fe56b9e6SYuval Mintz 	struct qed_int_param	in;
697fe56b9e6SYuval Mintz 	struct qed_int_param	out;
698fe56b9e6SYuval Mintz 	struct msix_entry	*msix_table;
699fe56b9e6SYuval Mintz 	bool			fp_initialized;
700fe56b9e6SYuval Mintz 	u8			fp_msix_base;
701fe56b9e6SYuval Mintz 	u8			fp_msix_cnt;
70251ff1725SRam Amrani 	u8			rdma_msix_base;
70351ff1725SRam Amrani 	u8			rdma_msix_cnt;
704fe56b9e6SYuval Mintz };
705fe56b9e6SYuval Mintz 
706c965db44STomer Tayar struct qed_dbg_feature {
707c965db44STomer Tayar 	struct dentry *dentry;
708c965db44STomer Tayar 	u8 *dump_buf;
709c965db44STomer Tayar 	u32 buf_size;
710c965db44STomer Tayar 	u32 dumped_dwords;
711c965db44STomer Tayar };
712c965db44STomer Tayar 
713c965db44STomer Tayar struct qed_dbg_params {
714c965db44STomer Tayar 	struct qed_dbg_feature features[DBG_FEATURE_NUM];
715c965db44STomer Tayar 	u8 engine_for_debug;
716c965db44STomer Tayar 	bool print_data;
717c965db44STomer Tayar };
718c965db44STomer Tayar 
719fe56b9e6SYuval Mintz struct qed_dev {
720fe56b9e6SYuval Mintz 	u32	dp_module;
721fe56b9e6SYuval Mintz 	u8	dp_level;
722fe56b9e6SYuval Mintz 	char	name[NAME_SIZE];
723fe56b9e6SYuval Mintz 
7249c79ddaaSMintz, Yuval 	enum	qed_dev_type type;
725fc48b7a6SYuval Mintz /* Translate type/revision combo into the proper conditions */
726fc48b7a6SYuval Mintz #define QED_IS_BB(dev)  ((dev)->type == QED_DEV_TYPE_BB)
727fc48b7a6SYuval Mintz #define QED_IS_BB_B0(dev)       (QED_IS_BB(dev) && \
728fc48b7a6SYuval Mintz 				 CHIP_REV_IS_B0(dev))
729c965db44STomer Tayar #define QED_IS_AH(dev)  ((dev)->type == QED_DEV_TYPE_AH)
730c965db44STomer Tayar #define QED_IS_K2(dev)  QED_IS_AH(dev)
731fc48b7a6SYuval Mintz 
732fc48b7a6SYuval Mintz 	u16	vendor_id;
733fc48b7a6SYuval Mintz 	u16	device_id;
7349c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK		0xff00
7359c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK_BB	0x1600
7369c79ddaaSMintz, Yuval #define QED_DEV_ID_MASK_AH	0x8000
737fe56b9e6SYuval Mintz 
738fe56b9e6SYuval Mintz 	u16	chip_num;
739fe56b9e6SYuval Mintz #define CHIP_NUM_MASK                   0xffff
740fe56b9e6SYuval Mintz #define CHIP_NUM_SHIFT                  16
741fe56b9e6SYuval Mintz 
742fe56b9e6SYuval Mintz 	u16	chip_rev;
743fe56b9e6SYuval Mintz #define CHIP_REV_MASK                   0xf
744fe56b9e6SYuval Mintz #define CHIP_REV_SHIFT                  12
745fc48b7a6SYuval Mintz #define CHIP_REV_IS_B0(_cdev)   ((_cdev)->chip_rev == 1)
746fe56b9e6SYuval Mintz 
747fe56b9e6SYuval Mintz 	u16				chip_metal;
748fe56b9e6SYuval Mintz #define CHIP_METAL_MASK                 0xff
749fe56b9e6SYuval Mintz #define CHIP_METAL_SHIFT                4
750fe56b9e6SYuval Mintz 
751fe56b9e6SYuval Mintz 	u16				chip_bond_id;
752fe56b9e6SYuval Mintz #define CHIP_BOND_ID_MASK               0xf
753fe56b9e6SYuval Mintz #define CHIP_BOND_ID_SHIFT              0
754fe56b9e6SYuval Mintz 
755fe56b9e6SYuval Mintz 	u8				num_engines;
75678cea9ffSTomer Tayar 	u8				num_ports_in_engine;
757fe56b9e6SYuval Mintz 	u8				num_funcs_in_port;
758fe56b9e6SYuval Mintz 
759fe56b9e6SYuval Mintz 	u8				path_id;
7600bc5fe85SSudarsana Reddy Kalluru 
7610bc5fe85SSudarsana Reddy Kalluru 	unsigned long			mf_bits;
762fe56b9e6SYuval Mintz 
763fe56b9e6SYuval Mintz 	int				pcie_width;
764fe56b9e6SYuval Mintz 	int				pcie_speed;
765fe56b9e6SYuval Mintz 
766fe56b9e6SYuval Mintz 	/* Add MF related configuration */
767fe56b9e6SYuval Mintz 	u8				mcp_rev;
768fe56b9e6SYuval Mintz 	u8				boot_mode;
769fe56b9e6SYuval Mintz 
77014d39648SMintz, Yuval 	/* WoL related configurations */
77114d39648SMintz, Yuval 	u8 wol_config;
77214d39648SMintz, Yuval 	u8 wol_mac[ETH_ALEN];
773fe56b9e6SYuval Mintz 
774fe56b9e6SYuval Mintz 	u32				int_mode;
775fe56b9e6SYuval Mintz 	enum qed_coalescing_mode	int_coalescing_mode;
77651d99880SSudarsana Reddy Kalluru 	u16				rx_coalesce_usecs;
77751d99880SSudarsana Reddy Kalluru 	u16				tx_coalesce_usecs;
778fe56b9e6SYuval Mintz 
779fe56b9e6SYuval Mintz 	/* Start Bar offset of first hwfn */
780fe56b9e6SYuval Mintz 	void __iomem			*regview;
781fe56b9e6SYuval Mintz 	void __iomem			*doorbells;
782fe56b9e6SYuval Mintz 	u64				db_phys_addr;
783fe56b9e6SYuval Mintz 	unsigned long			db_size;
784fe56b9e6SYuval Mintz 
785fe56b9e6SYuval Mintz 	/* PCI */
786fe56b9e6SYuval Mintz 	u8				cache_shift;
787fe56b9e6SYuval Mintz 
788fe56b9e6SYuval Mintz 	/* Init */
789fe56b9e6SYuval Mintz 	const struct iro		*iro_arr;
790fe56b9e6SYuval Mintz #define IRO (p_hwfn->cdev->iro_arr)
791fe56b9e6SYuval Mintz 
792fe56b9e6SYuval Mintz 	/* HW functions */
793fe56b9e6SYuval Mintz 	u8				num_hwfns;
794fe56b9e6SYuval Mintz 	struct qed_hwfn			hwfns[MAX_HWFNS_PER_DEVICE];
795fe56b9e6SYuval Mintz 
79632a47e72SYuval Mintz 	/* SRIOV */
79732a47e72SYuval Mintz 	struct qed_hw_sriov_info *p_iov_info;
79832a47e72SYuval Mintz #define IS_QED_SRIOV(cdev)              (!!(cdev)->p_iov_info)
79919968430SChopra, Manish 	struct qed_tunnel_info		tunnel;
8001408cc1fSYuval Mintz 	bool				b_is_vf;
801fe56b9e6SYuval Mintz 	u32				drv_type;
802fe56b9e6SYuval Mintz 	struct qed_eth_stats		*reset_stats;
803fe56b9e6SYuval Mintz 	struct qed_fw_data		*fw_data;
804fe56b9e6SYuval Mintz 
805fe56b9e6SYuval Mintz 	u32				mcp_nvm_resp;
806fe56b9e6SYuval Mintz 
80764515dc8STomer Tayar 	/* Recovery */
80864515dc8STomer Tayar 	bool recov_in_prog;
80964515dc8STomer Tayar 
810fe56b9e6SYuval Mintz 	/* Linux specific here */
811fe56b9e6SYuval Mintz 	struct  qede_dev		*edev;
812fe56b9e6SYuval Mintz 	struct  pci_dev			*pdev;
813fc831825SYuval Mintz 	u32 flags;
814fc831825SYuval Mintz #define QED_FLAG_STORAGE_STARTED	(BIT(0))
815fe56b9e6SYuval Mintz 	int				msg_enable;
816fe56b9e6SYuval Mintz 
817fe56b9e6SYuval Mintz 	struct pci_params		pci_params;
818fe56b9e6SYuval Mintz 
819fe56b9e6SYuval Mintz 	struct qed_int_params		int_params;
820fe56b9e6SYuval Mintz 
821fe56b9e6SYuval Mintz 	u8				protocol;
822fe56b9e6SYuval Mintz #define IS_QED_ETH_IF(cdev)     ((cdev)->protocol == QED_PROTOCOL_ETH)
8231e128c81SArun Easi #define IS_QED_FCOE_IF(cdev)    ((cdev)->protocol == QED_PROTOCOL_FCOE)
824fe56b9e6SYuval Mintz 
825cc875c2eSYuval Mintz 	/* Callbacks to protocol driver */
826cc875c2eSYuval Mintz 	union {
827cc875c2eSYuval Mintz 		struct qed_common_cb_ops	*common;
828cc875c2eSYuval Mintz 		struct qed_eth_cb_ops		*eth;
8291e128c81SArun Easi 		struct qed_fcoe_cb_ops		*fcoe;
830fc831825SYuval Mintz 		struct qed_iscsi_cb_ops		*iscsi;
831cc875c2eSYuval Mintz 	} protocol_ops;
832cc875c2eSYuval Mintz 	void				*ops_cookie;
833cc875c2eSYuval Mintz 
834c965db44STomer Tayar 	struct qed_dbg_params		dbg_params;
835c965db44STomer Tayar 
8360a7fb11cSYuval Mintz #ifdef CONFIG_QED_LL2
8370a7fb11cSYuval Mintz 	struct qed_cb_ll2_info		*ll2;
8380a7fb11cSYuval Mintz 	u8				ll2_mac_address[ETH_ALEN];
8390a7fb11cSYuval Mintz #endif
840fc831825SYuval Mintz 	DECLARE_HASHTABLE(connections, 10);
841fe56b9e6SYuval Mintz 	const struct firmware		*firmware;
84251ff1725SRam Amrani 
84351ff1725SRam Amrani 	u32 rdma_max_sge;
84451ff1725SRam Amrani 	u32 rdma_max_inline;
84551ff1725SRam Amrani 	u32 rdma_max_srq_sge;
846eaf3c0c6SChopra, Manish 	u16 tunn_feature_mask;
847fe56b9e6SYuval Mintz };
848fe56b9e6SYuval Mintz 
8499c79ddaaSMintz, Yuval #define NUM_OF_VFS(dev)         (QED_IS_BB(dev) ? MAX_NUM_VFS_BB \
8509c79ddaaSMintz, Yuval 						: MAX_NUM_VFS_K2)
8519c79ddaaSMintz, Yuval #define NUM_OF_L2_QUEUES(dev)   (QED_IS_BB(dev) ? MAX_NUM_L2_QUEUES_BB \
8529c79ddaaSMintz, Yuval 						: MAX_NUM_L2_QUEUES_K2)
8539c79ddaaSMintz, Yuval #define NUM_OF_PORTS(dev)       (QED_IS_BB(dev) ? MAX_NUM_PORTS_BB \
8549c79ddaaSMintz, Yuval 						: MAX_NUM_PORTS_K2)
8559c79ddaaSMintz, Yuval #define NUM_OF_SBS(dev)         (QED_IS_BB(dev) ? MAX_SB_PER_PATH_BB \
8569c79ddaaSMintz, Yuval 						: MAX_SB_PER_PATH_K2)
8579c79ddaaSMintz, Yuval #define NUM_OF_ENG_PFS(dev)     (QED_IS_BB(dev) ? MAX_NUM_PFS_BB \
8589c79ddaaSMintz, Yuval 						: MAX_NUM_PFS_K2)
859fe56b9e6SYuval Mintz 
860fe56b9e6SYuval Mintz /**
861fe56b9e6SYuval Mintz  * @brief qed_concrete_to_sw_fid - get the sw function id from
862fe56b9e6SYuval Mintz  *        the concrete value.
863fe56b9e6SYuval Mintz  *
864fe56b9e6SYuval Mintz  * @param concrete_fid
865fe56b9e6SYuval Mintz  *
866fe56b9e6SYuval Mintz  * @return inline u8
867fe56b9e6SYuval Mintz  */
868fe56b9e6SYuval Mintz static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
869fe56b9e6SYuval Mintz 					u32 concrete_fid)
870fe56b9e6SYuval Mintz {
8714870e704SYuval Mintz 	u8 vfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID);
872fe56b9e6SYuval Mintz 	u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
8734870e704SYuval Mintz 	u8 vf_valid = GET_FIELD(concrete_fid,
8744870e704SYuval Mintz 				PXP_CONCRETE_FID_VFVALID);
8754870e704SYuval Mintz 	u8 sw_fid;
876fe56b9e6SYuval Mintz 
8774870e704SYuval Mintz 	if (vf_valid)
8784870e704SYuval Mintz 		sw_fid = vfid + MAX_NUM_PFS;
8794870e704SYuval Mintz 	else
8804870e704SYuval Mintz 		sw_fid = pfid;
8814870e704SYuval Mintz 
8824870e704SYuval Mintz 	return sw_fid;
883fe56b9e6SYuval Mintz }
884fe56b9e6SYuval Mintz 
885526d1d05SKalderon, Michal #define PKT_LB_TC	9
886da090917STomer Tayar #define MAX_NUM_VOQS_E4	20
887fe56b9e6SYuval Mintz 
888733def6aSYuval Mintz int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
8896f437d43SMintz, Yuval void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
8906f437d43SMintz, Yuval 					 struct qed_ptt *p_ptt,
8916f437d43SMintz, Yuval 					 u32 min_pf_rate);
892bcd197c8SManish Chopra 
893733def6aSYuval Mintz void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
8949c79ddaaSMintz, Yuval int qed_device_num_engines(struct qed_dev *cdev);
895db82f70eSsudarsana.kalluru@cavium.com int qed_device_get_port_id(struct qed_dev *cdev);
896456a5849SKalderon, Michal void qed_set_fw_mac_addr(__le16 *fw_msb,
897456a5849SKalderon, Michal 			 __le16 *fw_mid, __le16 *fw_lsb, u8 *mac);
898fe56b9e6SYuval Mintz 
899b5a9ee7cSAriel Elior #define QED_LEADING_HWFN(dev)   (&dev->hwfns[0])
900b5a9ee7cSAriel Elior 
901b5a9ee7cSAriel Elior /* Flags for indication of required queues */
902b5a9ee7cSAriel Elior #define PQ_FLAGS_RLS    (BIT(0))
903b5a9ee7cSAriel Elior #define PQ_FLAGS_MCOS   (BIT(1))
904b5a9ee7cSAriel Elior #define PQ_FLAGS_LB     (BIT(2))
905b5a9ee7cSAriel Elior #define PQ_FLAGS_OOO    (BIT(3))
906b5a9ee7cSAriel Elior #define PQ_FLAGS_ACK    (BIT(4))
907b5a9ee7cSAriel Elior #define PQ_FLAGS_OFLD   (BIT(5))
908b5a9ee7cSAriel Elior #define PQ_FLAGS_VFS    (BIT(6))
909b5a9ee7cSAriel Elior #define PQ_FLAGS_LLT    (BIT(7))
91061be82b0SDenis Bolotin #define PQ_FLAGS_MTC    (BIT(8))
911b5a9ee7cSAriel Elior 
912b5a9ee7cSAriel Elior /* physical queue index for cm context intialization */
913b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags);
914b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc);
915b5a9ee7cSAriel Elior u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf);
91661be82b0SDenis Bolotin u16 qed_get_cm_pq_idx_ofld_mtc(struct qed_hwfn *p_hwfn, u8 tc);
91761be82b0SDenis Bolotin u16 qed_get_cm_pq_idx_llt_mtc(struct qed_hwfn *p_hwfn, u8 tc);
918b5a9ee7cSAriel Elior 
919b5a9ee7cSAriel Elior #define QED_LEADING_HWFN(dev)   (&dev->hwfns[0])
920b5a9ee7cSAriel Elior 
921a1b469b8SAriel Elior /* doorbell recovery mechanism */
922a1b469b8SAriel Elior void qed_db_recovery_dp(struct qed_hwfn *p_hwfn);
923a1b469b8SAriel Elior void qed_db_recovery_execute(struct qed_hwfn *p_hwfn,
924a1b469b8SAriel Elior 			     enum qed_db_rec_exec db_exec);
925a1b469b8SAriel Elior bool qed_edpm_enabled(struct qed_hwfn *p_hwfn);
926a1b469b8SAriel Elior 
927fe56b9e6SYuval Mintz /* Other Linux specific common definitions */
928fe56b9e6SYuval Mintz #define DP_NAME(cdev) ((cdev)->name)
929fe56b9e6SYuval Mintz 
930fe56b9e6SYuval Mintz #define REG_ADDR(cdev, offset)          (void __iomem *)((u8 __iomem *)\
931fe56b9e6SYuval Mintz 						(cdev->regview) + \
932fe56b9e6SYuval Mintz 							 (offset))
933fe56b9e6SYuval Mintz 
934fe56b9e6SYuval Mintz #define REG_RD(cdev, offset)            readl(REG_ADDR(cdev, offset))
935fe56b9e6SYuval Mintz #define REG_WR(cdev, offset, val)       writel((u32)val, REG_ADDR(cdev, offset))
936fe56b9e6SYuval Mintz #define REG_WR16(cdev, offset, val)     writew((u16)val, REG_ADDR(cdev, offset))
937fe56b9e6SYuval Mintz 
938fe56b9e6SYuval Mintz #define DOORBELL(cdev, db_addr, val)			 \
939fe56b9e6SYuval Mintz 	writel((u32)val, (void __iomem *)((u8 __iomem *)\
940fe56b9e6SYuval Mintz 					  (cdev->doorbells) + (db_addr)))
941fe56b9e6SYuval Mintz 
942fe56b9e6SYuval Mintz /* Prototypes */
943fe56b9e6SYuval Mintz int qed_fill_dev_info(struct qed_dev *cdev,
944fe56b9e6SYuval Mintz 		      struct qed_dev_info *dev_info);
945706d0891SRahul Verma void qed_link_update(struct qed_hwfn *hwfn, struct qed_ptt *ptt);
946fe56b9e6SYuval Mintz u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
947fe56b9e6SYuval Mintz 		   u32 input_len, u8 *input_buf,
948fe56b9e6SYuval Mintz 		   u32 max_size, u8 *unzip_buf);
94964515dc8STomer Tayar void qed_schedule_recovery_handler(struct qed_hwfn *p_hwfn);
9506c754246SSudarsana Reddy Kalluru void qed_get_protocol_stats(struct qed_dev *cdev,
9516c754246SSudarsana Reddy Kalluru 			    enum qed_mcp_protocol_type type,
9526c754246SSudarsana Reddy Kalluru 			    union qed_mcp_protocol_stats *stats);
9538f16bc97SSudarsana Kalluru int qed_slowpath_irq_req(struct qed_hwfn *hwfn);
9541226337aSTomer Tayar void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn);
95559ccf86fSSudarsana Reddy Kalluru int qed_mfw_tlv_req(struct qed_hwfn *hwfn);
9568f16bc97SSudarsana Kalluru 
9572528c389SSudarsana Reddy Kalluru int qed_mfw_fill_tlv_data(struct qed_hwfn *hwfn,
9582528c389SSudarsana Reddy Kalluru 			  enum qed_mfw_tlv_type type,
9592528c389SSudarsana Reddy Kalluru 			  union qed_mfw_tlv_data *tlv_data);
960c4259ddaSDenis Bolotin 
961c4259ddaSDenis Bolotin void qed_hw_info_set_offload_tc(struct qed_hw_info *p_info, u8 tc);
962a1b469b8SAriel Elior 
963a1b469b8SAriel Elior void qed_periodic_db_rec_start(struct qed_hwfn *p_hwfn);
964fe56b9e6SYuval Mintz #endif /* _QED_H */
965